blob: 78a7c5336b9ea0a61ec305c88640693f4b344f30 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000037
Tom Stellard0e70de52014-05-16 20:56:45 +000038let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000039
Tom Stellard8d6d4492014-04-22 16:33:57 +000040//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000041// EXP Instructions
42//===----------------------------------------------------------------------===//
43
44defm EXP : EXP_m;
45
46//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000047// SMRD Instructions
48//===----------------------------------------------------------------------===//
49
50let mayLoad = 1 in {
51
52// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
53// SMRD instructions, because the SGPR_32 register class does not include M0
54// and writing to M0 from an SMRD instruction will hang the GPU.
55defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
56defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
57defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
58defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
59defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
60
61defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
62 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
63>;
64
65defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
66 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
67>;
68
69defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
70 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
71>;
72
73defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
74 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
75>;
76
77defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
78 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
79>;
80
81} // mayLoad = 1
82
83//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
84//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
85
86//===----------------------------------------------------------------------===//
87// SOP1 Instructions
88//===----------------------------------------------------------------------===//
89
Christian Konig76edd4f2013-02-26 17:52:29 +000090let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000091def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
92def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
93def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
94def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000095} // End isMoveImm = 1
96
Matt Arsenault2c335622014-04-09 07:16:16 +000097def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
98 [(set i32:$dst, (not i32:$src0))]
99>;
100
Matt Arsenault689f3252014-06-09 16:36:31 +0000101def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
102 [(set i64:$dst, (not i64:$src0))]
103>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
105def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000106def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
107 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
108>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000109def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000110
Tom Stellard75aadc22012-12-11 21:25:42 +0000111////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
112////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000113def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
114 [(set i32:$dst, (ctpop i32:$src0))]
115>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000116def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
117
Matt Arsenault85796012014-06-17 17:36:24 +0000118////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
121 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
122>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Matt Arsenault85796012014-06-17 17:36:24 +0000125def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
126 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
127>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
130def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
131//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000132def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
133 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
134>;
135def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
136 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
137>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
140////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
141////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
142////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000143def S_GETPC_B64 : SOP1 <
144 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
145> {
146 let SSRC0 = 0;
147}
Tom Stellard75aadc22012-12-11 21:25:42 +0000148def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
149def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
150def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
151
152let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
153
154def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
155def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
156def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
157def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
158def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
159def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
160def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
161def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
162
163} // End hasSideEffects = 1
164
165def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
166def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
167def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
168def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
169def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
170def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
171//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
172def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
173def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
174def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000175
176//===----------------------------------------------------------------------===//
177// SOP2 Instructions
178//===----------------------------------------------------------------------===//
179
180let Defs = [SCC] in { // Carry out goes to SCC
181let isCommutable = 1 in {
182def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
183def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
184 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
185>;
186} // End isCommutable = 1
187
188def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
189def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
190 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
191>;
192
193let Uses = [SCC] in { // Carry in comes from SCC
194let isCommutable = 1 in {
195def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
196 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End isCommutable = 1
198
199def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
200 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
201} // End Uses = [SCC]
202} // End Defs = [SCC]
203
204def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
205 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
206>;
207def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
208 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
209>;
210def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
211 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
212>;
213def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
214 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
215>;
216
217def S_CSELECT_B32 : SOP2 <
218 0x0000000a, (outs SReg_32:$dst),
219 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
220 []
221>;
222
223def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
224
225def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
226 [(set i32:$dst, (and i32:$src0, i32:$src1))]
227>;
228
229def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
230 [(set i64:$dst, (and i64:$src0, i64:$src1))]
231>;
232
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
234 [(set i32:$dst, (or i32:$src0, i32:$src1))]
235>;
236
237def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
238 [(set i64:$dst, (or i64:$src0, i64:$src1))]
239>;
240
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
242 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
243>;
244
245def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000246 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247>;
248def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
249def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
250def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
251def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
252def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
253def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
254def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
255def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
256def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
257def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
258
259// Use added complexity so these patterns are preferred to the VALU patterns.
260let AddedComplexity = 1 in {
261
262def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
263 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
264>;
265def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
266 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
267>;
268def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
269 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
270>;
271def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
272 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
273>;
274def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
275 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
276>;
277def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
278 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
279>;
280
Tom Stellard8d6d4492014-04-22 16:33:57 +0000281
282def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
283def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
Matt Arsenault869cd072014-09-03 23:24:35 +0000284def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32",
285 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
286>;
287
288} // End AddedComplexity = 1
289
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
291def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
292def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
293def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
294//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
295def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
296
297//===----------------------------------------------------------------------===//
298// SOPC Instructions
299//===----------------------------------------------------------------------===//
300
301def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
302def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
303def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
304def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
305def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
306def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
307def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
308def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
309def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
310def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
311def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
312def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
313////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
314////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
315////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
316////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
317//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
318
319//===----------------------------------------------------------------------===//
320// SOPK Instructions
321//===----------------------------------------------------------------------===//
322
Tom Stellard75aadc22012-12-11 21:25:42 +0000323def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
324def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
325
326/*
327This instruction is disabled for now until we can figure out how to teach
328the instruction selector to correctly use the S_CMP* vs V_CMP*
329instructions.
330
331When this instruction is enabled the code generator sometimes produces this
332invalid sequence:
333
334SCC = S_CMPK_EQ_I32 SGPR0, imm
335VCC = COPY SCC
336VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
337
338def S_CMPK_EQ_I32 : SOPK <
339 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
340 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000341 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000342>;
343*/
344
Matt Arsenault520e7c42014-06-18 16:53:48 +0000345let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
347def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
348def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
349def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
350def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
351def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
352def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
353def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
354def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
355def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
356def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000357} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000358
Matt Arsenault3383eec2013-11-14 22:32:49 +0000359let Defs = [SCC], isCommutable = 1 in {
360 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
361 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
362}
363
Tom Stellard75aadc22012-12-11 21:25:42 +0000364//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
365def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
366def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
367def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
368//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
369//def EXP : EXP_ <0x00000000, "EXP", []>;
370
Tom Stellard8d6d4492014-04-22 16:33:57 +0000371//===----------------------------------------------------------------------===//
372// SOPP Instructions
373//===----------------------------------------------------------------------===//
374
Tom Stellarde08fe682014-07-21 14:01:05 +0000375def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376
377let isTerminator = 1 in {
378
379def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
380 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000381 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000382 let isBarrier = 1;
383 let hasCtrlDep = 1;
384}
385
386let isBranch = 1 in {
387def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000388 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000389 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000390 let isBarrier = 1;
391}
392
393let DisableEncoding = "$scc" in {
394def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000395 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000396 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000397>;
398def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000399 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000400 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000401 []
402>;
403} // End DisableEncoding = "$scc"
404
405def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000406 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000407 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408 []
409>;
410def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000411 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000412 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000413 []
414>;
415
416let DisableEncoding = "$exec" in {
417def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000418 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000419 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420 []
421>;
422def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000423 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000424 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000425 []
426>;
427} // End DisableEncoding = "$exec"
428
429
430} // End isBranch = 1
431} // End isTerminator = 1
432
433let hasSideEffects = 1 in {
434def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
435 [(int_AMDGPU_barrier_local)]
436> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439 let hasCtrlDep = 1;
440 let mayLoad = 1;
441 let mayStore = 1;
442}
443
444def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
445 []
446>;
447//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
448//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
449//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
450
451let Uses = [EXEC] in {
452 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
453 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
454 > {
455 let DisableEncoding = "$m0";
456 }
457} // End Uses = [EXEC]
458
459//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
460//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
461//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
462//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
463//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
464//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
465} // End hasSideEffects
466
467//===----------------------------------------------------------------------===//
468// VOPC Instructions
469//===----------------------------------------------------------------------===//
470
Christian Konig76edd4f2013-02-26 17:52:29 +0000471let isCompare = 1 in {
472
Tom Stellard0aec5872014-10-07 23:51:39 +0000473defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "V_CMP_F_F32">;
474defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "V_CMP_LT_F32", COND_OLT>;
475defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "V_CMP_EQ_F32", COND_OEQ>;
476defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "V_CMP_LE_F32", COND_OLE>;
477defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "V_CMP_GT_F32", COND_OGT>;
478defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "V_CMP_LG_F32">;
479defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "V_CMP_GE_F32", COND_OGE>;
480defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "V_CMP_O_F32", COND_O>;
481defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "V_CMP_U_F32", COND_UO>;
482defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "V_CMP_NGE_F32">;
483defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "V_CMP_NLG_F32">;
484defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "V_CMP_NGT_F32">;
485defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "V_CMP_NLE_F32">;
486defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "V_CMP_NEQ_F32", COND_UNE>;
487defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "V_CMP_NLT_F32">;
488defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Matt Arsenault520e7c42014-06-18 16:53:48 +0000490let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000491
Tom Stellard0aec5872014-10-07 23:51:39 +0000492defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "V_CMPX_F_F32">;
493defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "V_CMPX_LT_F32">;
494defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "V_CMPX_EQ_F32">;
495defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "V_CMPX_LE_F32">;
496defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "V_CMPX_GT_F32">;
497defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "V_CMPX_LG_F32">;
498defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "V_CMPX_GE_F32">;
499defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "V_CMPX_O_F32">;
500defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "V_CMPX_U_F32">;
501defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "V_CMPX_NGE_F32">;
502defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "V_CMPX_NLG_F32">;
503defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "V_CMPX_NGT_F32">;
504defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "V_CMPX_NLE_F32">;
505defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "V_CMPX_NEQ_F32">;
506defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "V_CMPX_NLT_F32">;
507defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Matt Arsenault520e7c42014-06-18 16:53:48 +0000509} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000510
Tom Stellard0aec5872014-10-07 23:51:39 +0000511defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "V_CMP_F_F64">;
512defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "V_CMP_LT_F64", COND_OLT>;
513defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "V_CMP_EQ_F64", COND_OEQ>;
514defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "V_CMP_LE_F64", COND_OLE>;
515defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "V_CMP_GT_F64", COND_OGT>;
516defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "V_CMP_LG_F64">;
517defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "V_CMP_GE_F64", COND_OGE>;
518defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "V_CMP_O_F64", COND_O>;
519defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "V_CMP_U_F64", COND_UO>;
520defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "V_CMP_NGE_F64">;
521defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "V_CMP_NLG_F64">;
522defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "V_CMP_NGT_F64">;
523defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "V_CMP_NLE_F64">;
524defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "V_CMP_NEQ_F64", COND_UNE>;
525defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "V_CMP_NLT_F64">;
526defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000527
Matt Arsenault520e7c42014-06-18 16:53:48 +0000528let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000529
Tom Stellard0aec5872014-10-07 23:51:39 +0000530defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "V_CMPX_F_F64">;
531defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "V_CMPX_LT_F64">;
532defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "V_CMPX_EQ_F64">;
533defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "V_CMPX_LE_F64">;
534defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "V_CMPX_GT_F64">;
535defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "V_CMPX_LG_F64">;
536defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "V_CMPX_GE_F64">;
537defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "V_CMPX_O_F64">;
538defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "V_CMPX_U_F64">;
539defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "V_CMPX_NGE_F64">;
540defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "V_CMPX_NLG_F64">;
541defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "V_CMPX_NGT_F64">;
542defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "V_CMPX_NLE_F64">;
543defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "V_CMPX_NEQ_F64">;
544defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "V_CMPX_NLT_F64">;
545defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Matt Arsenault520e7c42014-06-18 16:53:48 +0000547} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000548
Tom Stellard0aec5872014-10-07 23:51:39 +0000549defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "V_CMPS_F_F32">;
550defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "V_CMPS_LT_F32">;
551defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "V_CMPS_EQ_F32">;
552defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "V_CMPS_LE_F32">;
553defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "V_CMPS_GT_F32">;
554defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "V_CMPS_LG_F32">;
555defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "V_CMPS_GE_F32">;
556defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "V_CMPS_O_F32">;
557defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "V_CMPS_U_F32">;
558defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "V_CMPS_NGE_F32">;
559defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "V_CMPS_NLG_F32">;
560defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "V_CMPS_NGT_F32">;
561defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "V_CMPS_NLE_F32">;
562defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "V_CMPS_NEQ_F32">;
563defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "V_CMPS_NLT_F32">;
564defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000565
Matt Arsenault520e7c42014-06-18 16:53:48 +0000566let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000567
Tom Stellard0aec5872014-10-07 23:51:39 +0000568defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "V_CMPSX_F_F32">;
569defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "V_CMPSX_LT_F32">;
570defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "V_CMPSX_EQ_F32">;
571defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "V_CMPSX_LE_F32">;
572defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "V_CMPSX_GT_F32">;
573defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "V_CMPSX_LG_F32">;
574defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "V_CMPSX_GE_F32">;
575defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "V_CMPSX_O_F32">;
576defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "V_CMPSX_U_F32">;
577defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "V_CMPSX_NGE_F32">;
578defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "V_CMPSX_NLG_F32">;
579defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "V_CMPSX_NGT_F32">;
580defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "V_CMPSX_NLE_F32">;
581defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "V_CMPSX_NEQ_F32">;
582defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "V_CMPSX_NLT_F32">;
583defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000584
Matt Arsenault520e7c42014-06-18 16:53:48 +0000585} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000586
Tom Stellard0aec5872014-10-07 23:51:39 +0000587defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "V_CMPS_F_F64">;
588defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "V_CMPS_LT_F64">;
589defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "V_CMPS_EQ_F64">;
590defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "V_CMPS_LE_F64">;
591defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "V_CMPS_GT_F64">;
592defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "V_CMPS_LG_F64">;
593defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "V_CMPS_GE_F64">;
594defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "V_CMPS_O_F64">;
595defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "V_CMPS_U_F64">;
596defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "V_CMPS_NGE_F64">;
597defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "V_CMPS_NLG_F64">;
598defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "V_CMPS_NGT_F64">;
599defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "V_CMPS_NLE_F64">;
600defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "V_CMPS_NEQ_F64">;
601defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "V_CMPS_NLT_F64">;
602defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000603
604let hasSideEffects = 1, Defs = [EXEC] in {
605
Tom Stellard0aec5872014-10-07 23:51:39 +0000606defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "V_CMPSX_F_F64">;
607defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "V_CMPSX_LT_F64">;
608defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "V_CMPSX_EQ_F64">;
609defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "V_CMPSX_LE_F64">;
610defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "V_CMPSX_GT_F64">;
611defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "V_CMPSX_LG_F64">;
612defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "V_CMPSX_GE_F64">;
613defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "V_CMPSX_O_F64">;
614defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "V_CMPSX_U_F64">;
615defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "V_CMPSX_NGE_F64">;
616defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "V_CMPSX_NLG_F64">;
617defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "V_CMPSX_NGT_F64">;
618defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "V_CMPSX_NLE_F64">;
619defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "V_CMPSX_NEQ_F64">;
620defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "V_CMPSX_NLT_F64">;
621defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000622
623} // End hasSideEffects = 1, Defs = [EXEC]
624
Tom Stellard0aec5872014-10-07 23:51:39 +0000625defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "V_CMP_F_I32">;
626defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "V_CMP_LT_I32", COND_SLT>;
627defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "V_CMP_EQ_I32", COND_EQ>;
628defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "V_CMP_LE_I32", COND_SLE>;
629defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "V_CMP_GT_I32", COND_SGT>;
630defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "V_CMP_NE_I32", COND_NE>;
631defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "V_CMP_GE_I32", COND_SGE>;
632defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000633
Matt Arsenault520e7c42014-06-18 16:53:48 +0000634let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
Tom Stellard0aec5872014-10-07 23:51:39 +0000636defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "V_CMPX_F_I32">;
637defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "V_CMPX_LT_I32">;
638defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "V_CMPX_EQ_I32">;
639defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "V_CMPX_LE_I32">;
640defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "V_CMPX_GT_I32">;
641defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "V_CMPX_NE_I32">;
642defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "V_CMPX_GE_I32">;
643defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000644
Matt Arsenault520e7c42014-06-18 16:53:48 +0000645} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Tom Stellard0aec5872014-10-07 23:51:39 +0000647defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "V_CMP_F_I64">;
648defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "V_CMP_LT_I64", COND_SLT>;
649defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "V_CMP_EQ_I64", COND_EQ>;
650defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "V_CMP_LE_I64", COND_SLE>;
651defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "V_CMP_GT_I64", COND_SGT>;
652defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "V_CMP_NE_I64", COND_NE>;
653defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "V_CMP_GE_I64", COND_SGE>;
654defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
Matt Arsenault520e7c42014-06-18 16:53:48 +0000656let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Tom Stellard0aec5872014-10-07 23:51:39 +0000658defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "V_CMPX_F_I64">;
659defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "V_CMPX_LT_I64">;
660defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "V_CMPX_EQ_I64">;
661defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "V_CMPX_LE_I64">;
662defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "V_CMPX_GT_I64">;
663defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "V_CMPX_NE_I64">;
664defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "V_CMPX_GE_I64">;
665defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000666
Matt Arsenault520e7c42014-06-18 16:53:48 +0000667} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Tom Stellard0aec5872014-10-07 23:51:39 +0000669defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "V_CMP_F_U32">;
670defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "V_CMP_LT_U32", COND_ULT>;
671defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "V_CMP_EQ_U32", COND_EQ>;
672defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "V_CMP_LE_U32", COND_ULE>;
673defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "V_CMP_GT_U32", COND_UGT>;
674defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "V_CMP_NE_U32", COND_NE>;
675defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "V_CMP_GE_U32", COND_UGE>;
676defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677
Matt Arsenault520e7c42014-06-18 16:53:48 +0000678let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Tom Stellard0aec5872014-10-07 23:51:39 +0000680defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "V_CMPX_F_U32">;
681defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "V_CMPX_LT_U32">;
682defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "V_CMPX_EQ_U32">;
683defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "V_CMPX_LE_U32">;
684defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "V_CMPX_GT_U32">;
685defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "V_CMPX_NE_U32">;
686defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "V_CMPX_GE_U32">;
687defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Matt Arsenault520e7c42014-06-18 16:53:48 +0000689} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Tom Stellard0aec5872014-10-07 23:51:39 +0000691defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "V_CMP_F_U64">;
692defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "V_CMP_LT_U64", COND_ULT>;
693defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "V_CMP_EQ_U64", COND_EQ>;
694defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "V_CMP_LE_U64", COND_ULE>;
695defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "V_CMP_GT_U64", COND_UGT>;
696defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "V_CMP_NE_U64", COND_NE>;
697defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "V_CMP_GE_U64", COND_UGE>;
698defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
Matt Arsenault520e7c42014-06-18 16:53:48 +0000700let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000701
Tom Stellard0aec5872014-10-07 23:51:39 +0000702defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "V_CMPX_F_U64">;
703defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "V_CMPX_LT_U64">;
704defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "V_CMPX_EQ_U64">;
705defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "V_CMPX_LE_U64">;
706defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "V_CMPX_GT_U64">;
707defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "V_CMPX_NE_U64">;
708defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "V_CMPX_GE_U64">;
709defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000710
Matt Arsenault520e7c42014-06-18 16:53:48 +0000711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Tom Stellard0aec5872014-10-07 23:51:39 +0000713defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
Tom Stellard0aec5872014-10-07 23:51:39 +0000716defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Tom Stellard0aec5872014-10-07 23:51:39 +0000719defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000720
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721let hasSideEffects = 1 in {
Tom Stellard0aec5872014-10-07 23:51:39 +0000722defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000723} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000724
725} // End isCompare = 1
726
Tom Stellard8d6d4492014-04-22 16:33:57 +0000727//===----------------------------------------------------------------------===//
728// DS Instructions
729//===----------------------------------------------------------------------===//
730
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731
732def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
733def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
734def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000735def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
736def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000737def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
738def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
739def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
740def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
741def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
742def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
743def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
744def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
745def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
746def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
747def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
748def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
749
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000750def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32, "DS_ADD_U32">;
751def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32, "DS_SUB_U32">;
752def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32, "DS_RSUB_U32">;
753def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32, "DS_INC_U32">;
754def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32, "DS_DEC_U32">;
755def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32, "DS_MIN_I32">;
756def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32, "DS_MAX_I32">;
757def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32, "DS_MIN_U32">;
758def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32, "DS_MAX_U32">;
759def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32, "DS_AND_B32">;
760def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32, "DS_OR_B32">;
761def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32, "DS_XOR_B32">;
762def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32, "DS_MSKOR_B32">;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000763def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000764//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2_B32">;
765//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2ST64_B32">;
766def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32, "DS_CMPST_B32">;
767def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32, "DS_CMPST_F32">;
768def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32, "DS_MIN_F32">;
769def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32, "DS_MAX_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000770
771let SubtargetPredicate = isCI in {
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000772def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32, "DS_WRAP_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000773} // End isCI
774
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775
Matt Arsenault76803bd2014-09-07 00:46:20 +0000776def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_64>;
777def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_64>;
778def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_64>;
779def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_64>;
780def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000781def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
782def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
783def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
784def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
785def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
786def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
787def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
788def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
789def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
790def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
791def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
792def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
793
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000794def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64, "DS_ADD_U64">;
795def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64, "DS_SUB_U64">;
796def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64, "DS_RSUB_U64">;
797def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64, "DS_INC_U64">;
798def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64, "DS_DEC_U64">;
799def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64, "DS_MIN_I64">;
800def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64, "DS_MAX_I64">;
801def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64, "DS_MIN_U64">;
802def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64, "DS_MAX_U64">;
803def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64, "DS_AND_B64">;
804def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64, "DS_OR_B64">;
805def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64, "DS_XOR_B64">;
806def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64, "DS_MSKOR_B64">;
807def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64, "DS_WRXCHG_B64">;
808//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2_B64">;
809//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2ST64_B64">;
810def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64, "DS_CMPST_B64">;
811def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64, "DS_CMPST_F64">;
812def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64, "DS_MIN_F64">;
813def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64, "DS_MAX_F64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000814
815//let SubtargetPredicate = isCI in {
816// DS_CONDXCHG32_RTN_B64
817// DS_CONDXCHG32_RTN_B128
818//} // End isCI
819
820// TODO: _SRC2_* forms
821
Michel Danzer1c454302013-07-10 16:36:43 +0000822def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000823def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
824def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000825def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
826
Michel Danzer1c454302013-07-10 16:36:43 +0000827def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000828def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
829def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
830def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
831def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000832def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000833
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000834// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000835def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000836def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000837def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000838def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000839
840def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000841def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000842def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000843def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000844
Tom Stellard8d6d4492014-04-22 16:33:57 +0000845//===----------------------------------------------------------------------===//
846// MUBUF Instructions
847//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000848
Tom Stellard75aadc22012-12-11 21:25:42 +0000849//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
850//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
851//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000852defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000853//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
854//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
855//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
856//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000857defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
858 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
859>;
860defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
861 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
862>;
863defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
864 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
865>;
866defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
867 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
868>;
869defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
870 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
871>;
872defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
873 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
874>;
875defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
876 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
877>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000878
Tom Stellardb02094e2014-07-21 15:45:01 +0000879defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000880 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000881>;
882
Tom Stellardb02094e2014-07-21 15:45:01 +0000883defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000884 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000885>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000886
Tom Stellardb02094e2014-07-21 15:45:01 +0000887defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000888 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000889>;
890
Tom Stellardb02094e2014-07-21 15:45:01 +0000891defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000892 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000893>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000894
Tom Stellardb02094e2014-07-21 15:45:01 +0000895defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000896 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000897>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000898//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
899//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000900defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
901 0x00000032, "BUFFER_ATOMIC_ADD", VReg_32, i32, atomic_add_global
902>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000903defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
904 0x00000033, "BUFFER_ATOMIC_SUB", VReg_32, i32, atomic_sub_global
905>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000906//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000907defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
908 0x00000035, "BUFFER_ATOMIC_SMIN", VReg_32, i32, atomic_min_global
909>;
910defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
911 0x00000036, "BUFFER_ATOMIC_UMIN", VReg_32, i32, atomic_umin_global
912>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000913defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
914 0x00000037, "BUFFER_ATOMIC_SMAX", VReg_32, i32, atomic_max_global
915>;
916defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
917 0x00000038, "BUFFER_ATOMIC_UMAX", VReg_32, i32, atomic_umax_global
918>;
Aaron Watry62127802014-10-17 23:32:54 +0000919defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
920 0x00000039, "BUFFER_ATOMIC_AND", VReg_32, i32, atomic_and_global
921>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000922//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
923//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
924//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
925//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
926//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
927//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
928//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
929//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
930//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
931//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
932//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
933//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
934//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
935//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
936//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
937//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
938//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
939//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
940//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
941//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
942//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
943//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
944//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
945//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
946//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
947//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000948
949//===----------------------------------------------------------------------===//
950// MTBUF Instructions
951//===----------------------------------------------------------------------===//
952
Tom Stellard75aadc22012-12-11 21:25:42 +0000953//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
954//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
955//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellard0c238c22014-10-01 14:44:43 +0000956defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
957defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
958defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
959defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
960defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000961
Tom Stellard8d6d4492014-04-22 16:33:57 +0000962//===----------------------------------------------------------------------===//
963// MIMG Instructions
964//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000965
Tom Stellard16a9a202013-08-14 23:24:17 +0000966defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
967defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000968//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
969//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
970//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
971//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
972//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
973//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
974//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
975//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000976defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000977//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
978//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
979//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
980//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
981//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
982//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
983//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
984//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
985//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
986//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
987//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
988//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
989//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
990//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
991//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
992//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
993//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000994defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
995defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
996defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
997defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
998defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
999defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
1000defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
1001defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
1002defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
1003defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
1004defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
1005defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
1006defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
1007defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
1008defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
1009defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
1010defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
1011defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
1012defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
1013defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
1014defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
1015defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
1016defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
1017defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1018defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1019defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1020defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1021defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1022defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1023defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1024defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1025defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001026defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1027defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1028defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1029defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1030defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1031defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1032defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1033defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1034defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1035defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1036defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1037defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1038defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1039defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1040defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1041defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1042defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1043defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1044defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1045defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1046defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1047defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1048defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1049defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001050defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1051defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1052defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1053defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1054defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1055defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1056defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1057defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1058defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001059//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1060//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001061
Tom Stellard8d6d4492014-04-22 16:33:57 +00001062//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001063// Flat Instructions
1064//===----------------------------------------------------------------------===//
1065
1066let Predicates = [HasFlatAddressSpace] in {
1067def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "FLAT_LOAD_UBYTE", VReg_32>;
1068def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "FLAT_LOAD_SBYTE", VReg_32>;
1069def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "FLAT_LOAD_USHORT", VReg_32>;
1070def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "FLAT_LOAD_SSHORT", VReg_32>;
1071def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "FLAT_LOAD_DWORD", VReg_32>;
1072def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "FLAT_LOAD_DWORDX2", VReg_64>;
1073def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "FLAT_LOAD_DWORDX4", VReg_128>;
1074def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "FLAT_LOAD_DWORDX3", VReg_96>;
1075
1076def FLAT_STORE_BYTE : FLAT_Store_Helper <
1077 0x00000018, "FLAT_STORE_BYTE", VReg_32
1078>;
1079
1080def FLAT_STORE_SHORT : FLAT_Store_Helper <
1081 0x0000001a, "FLAT_STORE_SHORT", VReg_32
1082>;
1083
1084def FLAT_STORE_DWORD : FLAT_Store_Helper <
1085 0x0000001c, "FLAT_STORE_DWORD", VReg_32
1086>;
1087
1088def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
1089 0x0000001d, "FLAT_STORE_DWORDX2", VReg_64
1090>;
1091
1092def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
1093 0x0000001e, "FLAT_STORE_DWORDX4", VReg_128
1094>;
1095
1096def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
1097 0x0000001e, "FLAT_STORE_DWORDX3", VReg_96
1098>;
1099
1100//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "FLAT_ATOMIC_SWAP", []>;
1101//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "FLAT_ATOMIC_CMPSWAP", []>;
1102//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "FLAT_ATOMIC_ADD", []>;
1103//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "FLAT_ATOMIC_SUB", []>;
1104//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "FLAT_ATOMIC_RSUB", []>;
1105//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "FLAT_ATOMIC_SMIN", []>;
1106//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "FLAT_ATOMIC_UMIN", []>;
1107//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "FLAT_ATOMIC_SMAX", []>;
1108//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "FLAT_ATOMIC_UMAX", []>;
1109//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "FLAT_ATOMIC_AND", []>;
1110//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "FLAT_ATOMIC_OR", []>;
1111//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "FLAT_ATOMIC_XOR", []>;
1112//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "FLAT_ATOMIC_INC", []>;
1113//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "FLAT_ATOMIC_DEC", []>;
1114//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "FLAT_ATOMIC_FCMPSWAP", []>;
1115//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "FLAT_ATOMIC_FMIN", []>;
1116//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "FLAT_ATOMIC_FMAX", []>;
1117//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "FLAT_ATOMIC_SWAP_X2", []>;
1118//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "FLAT_ATOMIC_CMPSWAP_X2", []>;
1119//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "FLAT_ATOMIC_ADD_X2", []>;
1120//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "FLAT_ATOMIC_SUB_X2", []>;
1121//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "FLAT_ATOMIC_RSUB_X2", []>;
1122//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "FLAT_ATOMIC_SMIN_X2", []>;
1123//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "FLAT_ATOMIC_UMIN_X2", []>;
1124//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "FLAT_ATOMIC_SMAX_X2", []>;
1125//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "FLAT_ATOMIC_UMAX_X2", []>;
1126//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "FLAT_ATOMIC_AND_X2", []>;
1127//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "FLAT_ATOMIC_OR_X2", []>;
1128//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "FLAT_ATOMIC_XOR_X2", []>;
1129//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "FLAT_ATOMIC_INC_X2", []>;
1130//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "FLAT_ATOMIC_DEC_X2", []>;
1131//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "FLAT_ATOMIC_FCMPSWAP_X2", []>;
1132//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "FLAT_ATOMIC_FMIN_X2", []>;
1133//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "FLAT_ATOMIC_FMAX_X2", []>;
1134
1135} // End HasFlatAddressSpace predicate
1136//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001137// VOP1 Instructions
1138//===----------------------------------------------------------------------===//
1139
1140//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001141
Matt Arsenaultf2733702014-07-30 03:18:57 +00001142let isMoveImm = 1 in {
Tom Stellard94d2e992014-10-07 23:51:34 +00001143defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001144} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001145
Tom Stellardfbe435d2014-03-17 17:03:51 +00001146let Uses = [EXEC] in {
1147
1148def V_READFIRSTLANE_B32 : VOP1 <
1149 0x00000002,
1150 (outs SReg_32:$vdst),
1151 (ins VReg_32:$src0),
1152 "V_READFIRSTLANE_B32 $vdst, $src0",
1153 []
1154>;
1155
1156}
1157
Tom Stellard94d2e992014-10-07 23:51:34 +00001158defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "V_CVT_I32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001159 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001160>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001161defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "V_CVT_F64_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001162 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001163>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001164defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "V_CVT_F32_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001166>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001167defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "V_CVT_F32_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001168 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001169>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001170defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "V_CVT_U32_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001172>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001173defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "V_CVT_I32_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001175>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001176defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "V_MOV_FED_B32", VOP_I32_I32>;
1177defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "V_CVT_F16_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001179>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001180defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "V_CVT_F32_F16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001181 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001182>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001183//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1184//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1185//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001186defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "V_CVT_F32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001187 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001188>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001189defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "V_CVT_F64_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001190 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001191>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001192defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "V_CVT_F32_UBYTE0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001193 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001194>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001195defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "V_CVT_F32_UBYTE1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001197>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001198defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "V_CVT_F32_UBYTE2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001199 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001200>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001201defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "V_CVT_F32_UBYTE3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001203>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001204defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "V_CVT_U32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001206>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001207defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "V_CVT_F64_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001209>;
1210
Tom Stellard94d2e992014-10-07 23:51:34 +00001211defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "V_FRACT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001213>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001214defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "V_TRUNC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001216>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001217defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "V_CEIL_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001218 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001219>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001220defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "V_RNDNE_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001222>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001223defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "V_FLOOR_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001225>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001226defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "V_EXP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001228>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001229defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1230defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "V_LOG_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001231 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001232>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001233
Tom Stellard94d2e992014-10-07 23:51:34 +00001234defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1235defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1236defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "V_RCP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001237 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001238>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001239defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1240defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "V_RSQ_CLAMP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001241 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001242>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001243defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001244 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001245>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001246defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "V_RSQ_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001248>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001249defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "V_RCP_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001251>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001252defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1253defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "V_RSQ_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001255>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001256defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "V_RSQ_CLAMP_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001258>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001259defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "V_SQRT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001261>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001262defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "V_SQRT_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001264>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001265defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "V_SIN_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001267>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001268defm V_COS_F32 : VOP1Inst <vop1<0x36>, "V_COS_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001270>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001271defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "V_NOT_B32", VOP_I32_I32>;
1272defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "V_BFREV_B32", VOP_I32_I32>;
1273defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "V_FFBH_U32", VOP_I32_I32>;
1274defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "V_FFBL_B32", VOP_I32_I32>;
1275defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "V_FFBH_I32", VOP_I32_I32>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001276//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001277defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "V_FREXP_MANT_F64", VOP_F64_F64>;
1278defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "V_FRACT_F64", VOP_F64_F64>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001280defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001281//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001282defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "V_MOVRELD_B32", VOP_I32_I32>;
1283defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "V_MOVRELS_B32", VOP_I32_I32>;
1284defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001285
Tom Stellard8d6d4492014-04-22 16:33:57 +00001286
1287//===----------------------------------------------------------------------===//
1288// VINTRP Instructions
1289//===----------------------------------------------------------------------===//
1290
Tom Stellard75aadc22012-12-11 21:25:42 +00001291def V_INTERP_P1_F32 : VINTRP <
1292 0x00000000,
1293 (outs VReg_32:$dst),
1294 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001295 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001296 []> {
1297 let DisableEncoding = "$m0";
1298}
1299
1300def V_INTERP_P2_F32 : VINTRP <
1301 0x00000001,
1302 (outs VReg_32:$dst),
1303 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001304 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001305 []> {
1306
1307 let Constraints = "$src0 = $dst";
1308 let DisableEncoding = "$src0,$m0";
1309
1310}
1311
1312def V_INTERP_MOV_F32 : VINTRP <
1313 0x00000002,
1314 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001315 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001316 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001317 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001318 let DisableEncoding = "$m0";
1319}
1320
Tom Stellard8d6d4492014-04-22 16:33:57 +00001321//===----------------------------------------------------------------------===//
1322// VOP2 Instructions
1323//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001324
1325def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001326 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1327 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001328 []
1329>{
1330 let DisableEncoding = "$vcc";
1331}
1332
1333def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001334 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
1335 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001336 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001337> {
1338 let src0_modifiers = 0;
1339 let src1_modifiers = 0;
1340 let src2_modifiers = 0;
1341}
Tom Stellard75aadc22012-12-11 21:25:42 +00001342
Tom Stellardc149dc02013-11-27 21:23:35 +00001343def V_READLANE_B32 : VOP2 <
1344 0x00000001,
1345 (outs SReg_32:$vdst),
1346 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1347 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1348 []
1349>;
1350
1351def V_WRITELANE_B32 : VOP2 <
1352 0x00000002,
1353 (outs VReg_32:$vdst),
1354 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1355 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1356 []
1357>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001358
Christian Konig76edd4f2013-02-26 17:52:29 +00001359let isCommutable = 1 in {
Tom Stellardbec5a242014-10-07 23:51:38 +00001360defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "V_ADD_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001361 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001362>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001363
Tom Stellardbec5a242014-10-07 23:51:38 +00001364defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1365defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "V_SUBREV_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001366 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001367>;
Christian Konig3c145802013-03-27 09:12:59 +00001368} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001369
Tom Stellardbec5a242014-10-07 23:51:38 +00001370defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "V_MAC_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001371 VOP_F32_F32_F32
1372>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001373
1374let isCommutable = 1 in {
1375
Tom Stellardbec5a242014-10-07 23:51:38 +00001376defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001377 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001378>;
1379
Tom Stellardbec5a242014-10-07 23:51:38 +00001380defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "V_MUL_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001381 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001382>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001383
Christian Konig76edd4f2013-02-26 17:52:29 +00001384
Tom Stellardbec5a242014-10-07 23:51:38 +00001385defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "V_MUL_I32_I24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001386 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001387>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001388//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001389defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "V_MUL_U32_U24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001390 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001391>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001392//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001393
Christian Konig76edd4f2013-02-26 17:52:29 +00001394
Tom Stellardbec5a242014-10-07 23:51:38 +00001395defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "V_MIN_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001396 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001397>;
1398
Tom Stellardbec5a242014-10-07 23:51:38 +00001399defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "V_MAX_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001400 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001401>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001402
Tom Stellardbec5a242014-10-07 23:51:38 +00001403defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "V_MIN_F32", VOP_F32_F32_F32>;
1404defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "V_MAX_F32", VOP_F32_F32_F32>;
1405defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1406defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1407defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1408defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001409
Tom Stellardbec5a242014-10-07 23:51:38 +00001410defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001411
1412defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001413 vop2<0x16>, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001414>;
1415
Tom Stellardbec5a242014-10-07 23:51:38 +00001416defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "V_ASHR_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001417 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001418>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001419defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001420 vop2<0x18>, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001421>;
Christian Konig3c145802013-03-27 09:12:59 +00001422
Tom Stellard82166022013-11-13 23:36:37 +00001423let hasPostISelHook = 1 in {
1424
Tom Stellardbec5a242014-10-07 23:51:38 +00001425defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001426
1427}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001428defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001429 vop2<0x1a>, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001430>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001431
Tom Stellardbec5a242014-10-07 23:51:38 +00001432defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "V_AND_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001433 VOP_I32_I32_I32, and>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001434defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "V_OR_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001435 VOP_I32_I32_I32, or
1436>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001437defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "V_XOR_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001438 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001439>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001440
1441} // End isCommutable = 1
1442
Tom Stellardbec5a242014-10-07 23:51:38 +00001443defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "V_BFM_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001444 VOP_I32_I32_I32, AMDGPUbfm>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001445defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "V_MAC_F32", VOP_F32_F32_F32>;
1446defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "V_MADMK_F32", VOP_F32_F32_F32>;
1447defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "V_MADAK_F32", VOP_F32_F32_F32>;
1448defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1449defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "V_MBCNT_LO_U32_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001450 VOP_I32_I32_I32
1451>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001452defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "V_MBCNT_HI_U32_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001453 VOP_I32_I32_I32
1454>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001455
Christian Konig3c145802013-03-27 09:12:59 +00001456let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001457// No patterns so that the scalar instructions are always selected.
1458// The scalar versions will be replaced with vector when needed later.
Tom Stellard845bb3c2014-10-07 23:51:41 +00001459defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "V_ADD_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001460 VOP_I32_I32_I32, add
1461>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001462defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "V_SUB_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001463 VOP_I32_I32_I32, sub
1464>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001465defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "V_SUBREV_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001466 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1467>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001468
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001469let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard845bb3c2014-10-07 23:51:41 +00001470defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "V_ADDC_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001471 VOP_I32_I32_I32_VCC, adde
1472>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001473defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "V_SUBB_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001474 VOP_I32_I32_I32_VCC, sube
1475>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001476defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "V_SUBBREV_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001477 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1478>;
1479
Christian Konigd3039962013-02-26 17:52:09 +00001480} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001481} // End isCommutable = 1, Defs = [VCC]
1482
Tom Stellardbec5a242014-10-07 23:51:38 +00001483defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001484 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001485>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001486////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1487////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1488////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001489defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "V_CVT_PKRTZ_F16_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001491>;
1492////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1493////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001494
1495//===----------------------------------------------------------------------===//
1496// VOP3 Instructions
1497//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001498
Tom Stellard845bb3c2014-10-07 23:51:41 +00001499defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "V_MAD_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001501>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001502defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "V_MAD_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001503 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001504>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001505defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "V_MAD_I32_I24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001506 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1507>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001508defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "V_MAD_U32_U24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001509 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001510>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001511
Tom Stellard845bb3c2014-10-07 23:51:41 +00001512defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "V_CUBEID_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001513 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001514>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001515defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "V_CUBESC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001516 VOP_F32_F32_F32_F32
1517>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001518defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "V_CUBETC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001519 VOP_F32_F32_F32_F32
1520>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001521defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "V_CUBEMA_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001522 VOP_F32_F32_F32_F32
1523>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001524defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "V_BFE_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001525 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1526>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001527defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "V_BFE_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001528 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1529>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001530defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "V_BFI_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001531 VOP_I32_I32_I32_I32, AMDGPUbfi
1532>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001533defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "V_FMA_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001534 VOP_F32_F32_F32_F32, fma
1535>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001536defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "V_FMA_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001537 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001538>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001539//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001540defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "V_ALIGNBIT_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541 VOP_I32_I32_I32_I32
1542>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001543defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "V_ALIGNBYTE_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544 VOP_I32_I32_I32_I32
1545>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001546defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "V_MULLIT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001547 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001548////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1549////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1550////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1551////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1552////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1553////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1554////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1555////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1556////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1557//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1558//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1559//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001560defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "V_SAD_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001561 VOP_I32_I32_I32_I32
1562>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001563////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001564defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard845bb3c2014-10-07 23:51:41 +00001565 vop3<0x15f>, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001566>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001567defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard845bb3c2014-10-07 23:51:41 +00001568 vop3<0x160>, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001569>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001570
Tom Stellard845bb3c2014-10-07 23:51:41 +00001571defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "V_LSHL_B64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001572 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001573>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001574defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "V_LSHR_B64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001576>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001577defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "V_ASHR_I64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001579>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001580
Tom Stellard7512c082013-07-12 18:14:56 +00001581let isCommutable = 1 in {
1582
Tom Stellard845bb3c2014-10-07 23:51:41 +00001583defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "V_ADD_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001584 VOP_F64_F64_F64, fadd
1585>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001586defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "V_MUL_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001587 VOP_F64_F64_F64, fmul
1588>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001589defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "V_MIN_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001590 VOP_F64_F64_F64
1591>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001592defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "V_MAX_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001593 VOP_F64_F64_F64
1594>;
Tom Stellard7512c082013-07-12 18:14:56 +00001595
1596} // isCommutable = 1
1597
Tom Stellard845bb3c2014-10-07 23:51:41 +00001598defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001599 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001600>;
Christian Konig70a50322013-03-27 09:12:51 +00001601
1602let isCommutable = 1 in {
1603
Tom Stellard845bb3c2014-10-07 23:51:41 +00001604defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "V_MUL_LO_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001605 VOP_I32_I32_I32
1606>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001607defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "V_MUL_HI_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001608 VOP_I32_I32_I32
1609>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001610defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "V_MUL_LO_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611 VOP_I32_I32_I32
1612>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001613defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "V_MUL_HI_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001614 VOP_I32_I32_I32
1615>;
Christian Konig70a50322013-03-27 09:12:51 +00001616
1617} // isCommutable = 1
1618
Tom Stellard845bb3c2014-10-07 23:51:41 +00001619defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001620
1621// Double precision division pre-scale.
Tom Stellard845bb3c2014-10-07 23:51:41 +00001622defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001623
Tom Stellard845bb3c2014-10-07 23:51:41 +00001624defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "V_DIV_FMAS_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001625 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001626>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00001627defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "V_DIV_FMAS_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001628 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001629>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001630//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1631//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1632//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001633defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard845bb3c2014-10-07 23:51:41 +00001634 vop3<0x174>, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001635>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001636
Tom Stellard8d6d4492014-04-22 16:33:57 +00001637//===----------------------------------------------------------------------===//
1638// Pseudo Instructions
1639//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001640
Tom Stellard75aadc22012-12-11 21:25:42 +00001641let isCodeGenOnly = 1, isPseudo = 1 in {
1642
Tom Stellard1bd80722014-04-30 15:31:33 +00001643def V_MOV_I1 : InstSI <
1644 (outs VReg_1:$dst),
1645 (ins i1imm:$src),
1646 "", [(set i1:$dst, (imm:$src))]
1647>;
1648
Tom Stellard365a2b42014-05-15 14:41:50 +00001649def V_AND_I1 : InstSI <
1650 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1651 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1652>;
1653
1654def V_OR_I1 : InstSI <
1655 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1656 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1657>;
1658
Tom Stellard54a3b652014-07-21 14:01:10 +00001659def V_XOR_I1 : InstSI <
1660 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1661 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1662>;
1663
Tom Stellard60024a02014-09-24 01:33:24 +00001664let hasSideEffects = 1 in {
1665def SGPR_USE : InstSI <(outs),(ins), "", []>;
1666}
1667
Matt Arsenault8fb37382013-10-11 21:03:36 +00001668// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001669// and should be lowered to ISA instructions prior to codegen.
1670
Tom Stellardf8794352012-12-19 22:10:31 +00001671let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1672 Uses = [EXEC], Defs = [EXEC] in {
1673
1674let isBranch = 1, isTerminator = 1 in {
1675
Tom Stellard919bb6b2014-04-29 23:12:53 +00001676def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001677 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001678 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001679 "",
1680 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001681>;
1682
Tom Stellardf8794352012-12-19 22:10:31 +00001683def SI_ELSE : InstSI <
1684 (outs SReg_64:$dst),
1685 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001686 "",
1687 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001688> {
Tom Stellardf8794352012-12-19 22:10:31 +00001689 let Constraints = "$src = $dst";
1690}
1691
1692def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001693 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001694 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001695 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001696 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001697>;
Tom Stellardf8794352012-12-19 22:10:31 +00001698
1699} // end isBranch = 1, isTerminator = 1
1700
1701def SI_BREAK : InstSI <
1702 (outs SReg_64:$dst),
1703 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001704 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001705 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001706>;
1707
1708def SI_IF_BREAK : InstSI <
1709 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001710 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001711 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001712 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001713>;
1714
1715def SI_ELSE_BREAK : InstSI <
1716 (outs SReg_64:$dst),
1717 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001718 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001719 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001720>;
1721
1722def SI_END_CF : InstSI <
1723 (outs),
1724 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001725 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001726 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001727>;
1728
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001729def SI_KILL : InstSI <
1730 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001731 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001732 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001733 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001734>;
1735
Tom Stellardf8794352012-12-19 22:10:31 +00001736} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1737 // Uses = [EXEC], Defs = [EXEC]
1738
Christian Konig2989ffc2013-03-18 11:34:16 +00001739let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1740
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001741//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001742
1743let UseNamedOperandTable = 1 in {
1744
Tom Stellard0e70de52014-05-16 20:56:45 +00001745def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001746 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001747 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001748 "", []
1749> {
1750 let isRegisterLoad = 1;
1751 let mayLoad = 1;
1752}
1753
Tom Stellard0e70de52014-05-16 20:56:45 +00001754class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001755 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001756 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001757 "", []
1758> {
1759 let isRegisterStore = 1;
1760 let mayStore = 1;
1761}
1762
1763let usesCustomInserter = 1 in {
1764def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1765} // End usesCustomInserter = 1
1766def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1767
1768
1769} // End UseNamedOperandTable = 1
1770
Christian Konig2989ffc2013-03-18 11:34:16 +00001771def SI_INDIRECT_SRC : InstSI <
1772 (outs VReg_32:$dst, SReg_64:$temp),
1773 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1774 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1775 []
1776>;
1777
1778class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1779 (outs rc:$dst, SReg_64:$temp),
1780 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1781 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1782 []
1783> {
1784 let Constraints = "$src = $dst";
1785}
1786
Tom Stellard81d871d2013-11-13 23:36:50 +00001787def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001788def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1789def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1790def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1791def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1792
1793} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1794
Tom Stellard556d9aa2013-06-03 17:39:37 +00001795let usesCustomInserter = 1 in {
1796
Matt Arsenault22658062013-10-15 23:44:48 +00001797// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001798// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001799def SI_ADDR64_RSRC : InstSI <
1800 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001801 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001802 "", []
1803>;
1804
Tom Stellard2a6a61052013-07-12 18:15:08 +00001805def V_SUB_F64 : InstSI <
1806 (outs VReg_64:$dst),
1807 (ins VReg_64:$src0, VReg_64:$src1),
1808 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001809 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001810>;
1811
Tom Stellard556d9aa2013-06-03 17:39:37 +00001812} // end usesCustomInserter
1813
Tom Stellardeba61072014-05-02 15:41:42 +00001814multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1815
1816 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001817 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001818 (ins sgpr_class:$src, i32imm:$frame_idx),
1819 "", []
1820 >;
1821
1822 def _RESTORE : InstSI <
1823 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001824 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001825 "", []
1826 >;
1827
1828}
1829
Tom Stellard060ae392014-06-10 21:20:38 +00001830defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001831defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1832defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1833defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1834defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1835
Tom Stellard96468902014-09-24 01:33:17 +00001836multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1837 def _SAVE : InstSI <
1838 (outs),
1839 (ins vgpr_class:$src, i32imm:$frame_idx),
1840 "", []
1841 >;
1842
1843 def _RESTORE : InstSI <
1844 (outs vgpr_class:$dst),
1845 (ins i32imm:$frame_idx),
1846 "", []
1847 >;
1848}
1849
1850defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1851defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1852defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1853defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1854defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1855defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1856
Tom Stellard067c8152014-07-21 14:01:14 +00001857let Defs = [SCC] in {
1858
1859def SI_CONSTDATA_PTR : InstSI <
1860 (outs SReg_64:$dst),
1861 (ins),
1862 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1863>;
1864
1865} // End Defs = [SCC]
1866
Tom Stellard75aadc22012-12-11 21:25:42 +00001867} // end IsCodeGenOnly, isPseudo
1868
Tom Stellard0e70de52014-05-16 20:56:45 +00001869} // end SubtargetPredicate = SI
1870
1871let Predicates = [isSI] in {
1872
Christian Konig2aca0432013-02-21 15:17:32 +00001873def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001874 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001875 (V_CNDMASK_B32_e64 $src2, $src1,
1876 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1877 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001878>;
1879
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001880def : Pat <
1881 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001882 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001883>;
1884
Tom Stellard75aadc22012-12-11 21:25:42 +00001885/* int_SI_vs_load_input */
1886def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001887 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001888 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001889>;
1890
1891/* int_SI_export */
1892def : Pat <
1893 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001894 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001895 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001896 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001897>;
1898
Tom Stellard8d6d4492014-04-22 16:33:57 +00001899//===----------------------------------------------------------------------===//
1900// SMRD Patterns
1901//===----------------------------------------------------------------------===//
1902
1903multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1904
1905 // 1. Offset as 8bit DWORD immediate
1906 def : Pat <
1907 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1908 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1909 >;
1910
1911 // 2. Offset loaded in an 32bit SGPR
1912 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001913 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1914 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001915 >;
1916
1917 // 3. No offset at all
1918 def : Pat <
1919 (constant_load i64:$sbase),
1920 (vt (Instr_IMM $sbase, 0))
1921 >;
1922}
1923
1924defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1925defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001926defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1927defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1928defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1929defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1930defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1931
1932// 1. Offset as 8bit DWORD immediate
1933def : Pat <
1934 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1935 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1936>;
1937
1938// 2. Offset loaded in an 32bit SGPR
1939def : Pat <
1940 (SIload_constant v4i32:$sbase, imm:$offset),
1941 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1942>;
1943
Tom Stellardae4c9e72014-06-20 17:06:11 +00001944} // Predicates = [isSI] in {
1945
1946//===----------------------------------------------------------------------===//
1947// SOP1 Patterns
1948//===----------------------------------------------------------------------===//
1949
Tom Stellardae4c9e72014-06-20 17:06:11 +00001950def : Pat <
1951 (i64 (ctpop i64:$src)),
1952 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1953 (S_BCNT1_I32_B64 $src), sub0),
1954 (S_MOV_B32 0), sub1)
1955>;
1956
Tom Stellard58ac7442014-04-29 23:12:48 +00001957//===----------------------------------------------------------------------===//
1958// SOP2 Patterns
1959//===----------------------------------------------------------------------===//
1960
Tom Stellard80942a12014-09-05 14:07:59 +00001961// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001962// case, the sgpr-copies pass will fix this to use the vector version.
1963def : Pat <
1964 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001965 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001966>;
1967
Tom Stellardb2114ca2014-07-21 14:01:12 +00001968let Predicates = [isSI] in {
1969
Tom Stellard58ac7442014-04-29 23:12:48 +00001970//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001971// SOPP Patterns
1972//===----------------------------------------------------------------------===//
1973
1974def : Pat <
1975 (int_AMDGPU_barrier_global),
1976 (S_BARRIER)
1977>;
1978
1979//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001980// VOP1 Patterns
1981//===----------------------------------------------------------------------===//
1982
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001983let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001984def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001985defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001986defm : RsqPat<V_RSQ_F32_e32, f32>;
1987}
1988
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001989//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001990// VOP2 Patterns
1991//===----------------------------------------------------------------------===//
1992
Tom Stellardae4c9e72014-06-20 17:06:11 +00001993def : Pat <
1994 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00001995 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00001996>;
1997
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001998/********** ======================= **********/
1999/********** Image sampling patterns **********/
2000/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002001
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002002// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002003class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002004 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002005 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2006 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2007 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2008 $addr, $rsrc, $sampler)
2009>;
2010
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002011multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2012 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2013 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2014 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2015 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2016 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2017}
2018
2019// Image only
2020class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002021 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002022 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2023 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2024 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2025 $addr, $rsrc)
2026>;
2027
2028multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2029 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2030 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2031 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2032}
2033
2034// Basic sample
2035defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2036defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2037defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2038defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2039defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2040defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2041defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2042defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2043defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2044defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2045
2046// Sample with comparison
2047defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2048defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2049defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2050defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2051defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2052defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2053defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2054defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2055defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2056defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2057
2058// Sample with offsets
2059defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2060defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2061defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2062defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2063defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2064defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2065defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2066defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2067defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2068defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2069
2070// Sample with comparison and offsets
2071defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2072defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2073defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2074defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2075defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2076defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2077defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2078defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2079defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2080defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2081
2082// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002083// Only the variants which make sense are defined.
2084def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2085def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2086def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2087def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2088def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2089def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2090def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2091def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2092def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2093
2094def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2095def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2096def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2097def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2098def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2099def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2100def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2101def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2102def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2103
2104def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2105def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2106def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2107def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2108def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2109def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2110def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2111def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2112def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2113
2114def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2115def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2116def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2117def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2118def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2119def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2120def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2121def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2122
2123def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2124def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2125def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2126
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002127def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2128defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2129defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2130
Tom Stellard9fa17912013-08-14 23:24:45 +00002131/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002132def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002133 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002134 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002135>;
2136
Tom Stellard9fa17912013-08-14 23:24:45 +00002137class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002138 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002139 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002140>;
2141
Tom Stellard9fa17912013-08-14 23:24:45 +00002142class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002143 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002144 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002145>;
2146
Tom Stellard9fa17912013-08-14 23:24:45 +00002147class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002148 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002149 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002150>;
2151
Tom Stellard9fa17912013-08-14 23:24:45 +00002152class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002153 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002154 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002155 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002156>;
2157
Tom Stellard9fa17912013-08-14 23:24:45 +00002158class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002159 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002160 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002161 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002162>;
2163
Tom Stellard9fa17912013-08-14 23:24:45 +00002164/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002165multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2166 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2167MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002168 def : SamplePattern <SIsample, sample, addr_type>;
2169 def : SampleRectPattern <SIsample, sample, addr_type>;
2170 def : SampleArrayPattern <SIsample, sample, addr_type>;
2171 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2172 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002173
Tom Stellard9fa17912013-08-14 23:24:45 +00002174 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2175 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2176 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2177 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002178
Tom Stellard9fa17912013-08-14 23:24:45 +00002179 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2180 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2181 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2182 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002183
Tom Stellard9fa17912013-08-14 23:24:45 +00002184 def : SamplePattern <SIsampled, sample_d, addr_type>;
2185 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2186 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2187 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002188}
2189
Tom Stellard682bfbc2013-10-10 17:11:24 +00002190defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2191 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2192 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2193 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002194 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002195defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2196 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2197 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2198 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002199 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002200defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2201 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2202 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2203 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002204 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002205defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2206 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2207 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2208 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002209 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002210
Tom Stellard353b3362013-05-06 23:02:12 +00002211/* int_SI_imageload for texture fetches consuming varying address parameters */
2212class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2213 (name addr_type:$addr, v32i8:$rsrc, imm),
2214 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2215>;
2216
2217class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2218 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2219 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2220>;
2221
Tom Stellard3494b7e2013-08-14 22:22:14 +00002222class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2223 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2224 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2225>;
2226
2227class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2228 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2229 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2230>;
2231
Tom Stellard16a9a202013-08-14 23:24:17 +00002232multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2233 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2234 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002235}
2236
Tom Stellard16a9a202013-08-14 23:24:17 +00002237multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2238 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2239 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2240}
2241
Tom Stellard682bfbc2013-10-10 17:11:24 +00002242defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2243defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002244
Tom Stellard682bfbc2013-10-10 17:11:24 +00002245defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2246defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002247
Tom Stellardf787ef12013-05-06 23:02:19 +00002248/* Image resource information */
2249def : Pat <
2250 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002251 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002252>;
2253
2254def : Pat <
2255 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002256 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002257>;
2258
Tom Stellard3494b7e2013-08-14 22:22:14 +00002259def : Pat <
2260 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002261 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002262>;
2263
Christian Konig4a1b9c32013-03-18 11:34:10 +00002264/********** ============================================ **********/
2265/********** Extraction, Insertion, Building and Casting **********/
2266/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002267
Christian Konig4a1b9c32013-03-18 11:34:10 +00002268foreach Index = 0-2 in {
2269 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002270 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002271 >;
2272 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002273 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002274 >;
2275
2276 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002277 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002278 >;
2279 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002280 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002281 >;
2282}
2283
2284foreach Index = 0-3 in {
2285 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002286 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002287 >;
2288 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002289 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002290 >;
2291
2292 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002293 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002294 >;
2295 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002296 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002297 >;
2298}
2299
2300foreach Index = 0-7 in {
2301 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002302 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002303 >;
2304 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002305 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002306 >;
2307
2308 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002309 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002310 >;
2311 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002312 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002313 >;
2314}
2315
2316foreach Index = 0-15 in {
2317 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002318 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002319 >;
2320 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002321 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002322 >;
2323
2324 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002325 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002326 >;
2327 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002328 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002329 >;
2330}
Tom Stellard75aadc22012-12-11 21:25:42 +00002331
Tom Stellard75aadc22012-12-11 21:25:42 +00002332def : BitConvert <i32, f32, SReg_32>;
2333def : BitConvert <i32, f32, VReg_32>;
2334
2335def : BitConvert <f32, i32, SReg_32>;
2336def : BitConvert <f32, i32, VReg_32>;
2337
Tom Stellard7512c082013-07-12 18:14:56 +00002338def : BitConvert <i64, f64, VReg_64>;
2339
2340def : BitConvert <f64, i64, VReg_64>;
2341
Tom Stellarded2f6142013-07-18 21:43:42 +00002342def : BitConvert <v2f32, v2i32, VReg_64>;
2343def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002344def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002345def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002346def : BitConvert <v2f32, i64, VReg_64>;
2347def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002348def : BitConvert <v2i32, f64, VReg_64>;
2349def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002350def : BitConvert <v4f32, v4i32, VReg_128>;
2351def : BitConvert <v4i32, v4f32, VReg_128>;
2352
Tom Stellard967bf582014-02-13 23:34:15 +00002353def : BitConvert <v8f32, v8i32, SReg_256>;
2354def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002355def : BitConvert <v8i32, v32i8, SReg_256>;
2356def : BitConvert <v32i8, v8i32, SReg_256>;
2357def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002358def : BitConvert <v8i32, v8f32, VReg_256>;
2359def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002360def : BitConvert <v32i8, v8i32, VReg_256>;
2361
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002362def : BitConvert <v16i32, v16f32, VReg_512>;
2363def : BitConvert <v16f32, v16i32, VReg_512>;
2364
Christian Konig8dbe6f62013-02-21 15:17:27 +00002365/********** =================== **********/
2366/********** Src & Dst modifiers **********/
2367/********** =================== **********/
2368
Vincent Lejeune79a58342014-05-10 19:18:25 +00002369def FCLAMP_SI : AMDGPUShaderInst <
2370 (outs VReg_32:$dst),
2371 (ins VSrc_32:$src0),
2372 "FCLAMP_SI $dst, $src0",
2373 []
2374> {
2375 let usesCustomInserter = 1;
2376}
2377
Christian Konig8dbe6f62013-02-21 15:17:27 +00002378def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002379 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002380 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002381>;
2382
Michel Danzer624b02a2014-02-04 07:12:38 +00002383/********** ================================ **********/
2384/********** Floating point absolute/negative **********/
2385/********** ================================ **********/
2386
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002387// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002388
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002389// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002390def : Pat <
2391 (fneg (fabs f32:$src)),
2392 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2393>;
2394
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002395// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002396def : Pat <
2397 (fneg (fabs f64:$src)),
2398 (f64 (INSERT_SUBREG
2399 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2400 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002401 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2402 (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit.
Matt Arsenault13623d02014-08-15 18:42:18 +00002403>;
2404
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002405def : Pat <
2406 (fabs f32:$src),
2407 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2408>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002409
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002410def : Pat <
2411 (fneg f32:$src),
2412 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2413>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002414
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002415def : Pat <
2416 (fabs f64:$src),
2417 (f64 (INSERT_SUBREG
2418 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2419 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2420 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2421 (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit.
2422>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002423
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002424def : Pat <
2425 (fneg f64:$src),
2426 (f64 (INSERT_SUBREG
2427 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2428 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2429 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2430 (V_MOV_B32_e32 0x80000000)), sub1))
2431>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002432
Christian Konigc756cb992013-02-16 11:28:22 +00002433/********** ================== **********/
2434/********** Immediate Patterns **********/
2435/********** ================== **********/
2436
2437def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002438 (SGPRImm<(i32 imm)>:$imm),
2439 (S_MOV_B32 imm:$imm)
2440>;
2441
2442def : Pat <
2443 (SGPRImm<(f32 fpimm)>:$imm),
2444 (S_MOV_B32 fpimm:$imm)
2445>;
2446
2447def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002448 (i32 imm:$imm),
2449 (V_MOV_B32_e32 imm:$imm)
2450>;
2451
2452def : Pat <
2453 (f32 fpimm:$imm),
2454 (V_MOV_B32_e32 fpimm:$imm)
2455>;
2456
2457def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002458 (i64 InlineImm<i64>:$imm),
2459 (S_MOV_B64 InlineImm<i64>:$imm)
2460>;
2461
Tom Stellard75aadc22012-12-11 21:25:42 +00002462/********** ===================== **********/
2463/********** Interpolation Paterns **********/
2464/********** ===================== **********/
2465
2466def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002467 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2468 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002469>;
2470
2471def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002472 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2473 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2474 imm:$attr_chan, imm:$attr, i32:$params),
2475 (EXTRACT_SUBREG $ij, sub1),
2476 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002477>;
2478
2479/********** ================== **********/
2480/********** Intrinsic Patterns **********/
2481/********** ================== **********/
2482
2483/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002484def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002485
2486def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002487 (int_AMDGPU_div f32:$src0, f32:$src1),
2488 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002489>;
2490
2491def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002492 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002493 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2494 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2495 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002496>;
2497
Tom Stellard75aadc22012-12-11 21:25:42 +00002498def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002499 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002500 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002501 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2502 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2503 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2504 0 /* clamp */, 0 /* omod */),
2505 sub0),
2506 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2507 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2508 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2509 0 /* clamp */, 0 /* omod */),
2510 sub1),
2511 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2512 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2513 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2514 0 /* clamp */, 0 /* omod */),
2515 sub2),
2516 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2517 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2518 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2519 0 /* clamp */, 0 /* omod */),
2520 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002521>;
2522
Michel Danzer0cc991e2013-02-22 11:22:58 +00002523def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002524 (i32 (sext i1:$src0)),
2525 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002526>;
2527
Tom Stellardf16d38c2014-02-13 23:34:13 +00002528class Ext32Pat <SDNode ext> : Pat <
2529 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002530 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2531>;
2532
Tom Stellardf16d38c2014-02-13 23:34:13 +00002533def : Ext32Pat <zext>;
2534def : Ext32Pat <anyext>;
2535
Tom Stellard8d6d4492014-04-22 16:33:57 +00002536// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002537def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002538 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002539 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002540>;
2541
Michel Danzer8caa9042013-04-10 17:17:56 +00002542// The multiplication scales from [0,1] to the unsigned integer range
2543def : Pat <
2544 (AMDGPUurecip i32:$src0),
2545 (V_CVT_U32_F32_e32
2546 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2547 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2548>;
2549
Michel Danzer8d696172013-07-10 16:36:52 +00002550def : Pat <
2551 (int_SI_tid),
2552 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002553 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002554>;
2555
Tom Stellard0289ff42014-05-16 20:56:44 +00002556//===----------------------------------------------------------------------===//
2557// VOP3 Patterns
2558//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002559
Matt Arsenaulteb260202014-05-22 18:00:15 +00002560def : IMad24Pat<V_MAD_I32_I24>;
2561def : UMad24Pat<V_MAD_U32_U24>;
2562
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002563def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002564 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002565 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002566>;
2567
2568def : Pat <
2569 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002570 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002571>;
2572
Matt Arsenault8675db12014-08-29 16:01:14 +00002573def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2574
2575
Matt Arsenault6e439652014-06-10 19:00:20 +00002576defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002577def : ROTRPattern <V_ALIGNBIT_B32>;
2578
Michel Danzer49812b52013-07-10 16:37:07 +00002579/********** ======================= **********/
2580/********** Load/Store Patterns **********/
2581/********** ======================= **********/
2582
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002583class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2584 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2585 (inst (i1 0), $ptr, (as_i16imm $offset))
2586>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002587
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002588def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2589def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2590def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2591def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2592def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002593
2594let AddedComplexity = 100 in {
2595
2596def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2597
2598} // End AddedComplexity = 100
2599
2600def : Pat <
2601 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2602 i8:$offset1))),
2603 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2604>;
Michel Danzer49812b52013-07-10 16:37:07 +00002605
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002606class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2607 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2608 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2609>;
Michel Danzer49812b52013-07-10 16:37:07 +00002610
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002611def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2612def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2613def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002614
2615let AddedComplexity = 100 in {
2616
2617def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2618} // End AddedComplexity = 100
2619
2620def : Pat <
2621 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2622 i8:$offset1)),
2623 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2624 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2625>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002626
Matt Arsenault8ae59612014-09-05 16:24:58 +00002627class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2628 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2629 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2630>;
Matt Arsenault72574102014-06-11 18:08:34 +00002631
Matt Arsenault9e874542014-06-11 18:08:45 +00002632// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002633//
2634// We need to use something for the data0, so we set a register to
2635// -1. For the non-rtn variants, the manual says it does
2636// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2637// will always do the increment so I'm assuming it's the same.
2638//
2639// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2640// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2641// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002642class DSAtomicIncRetPat<DS inst, ValueType vt,
2643 Instruction LoadImm, PatFrag frag> : Pat <
2644 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2645 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2646>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002647
Matt Arsenault9e874542014-06-11 18:08:45 +00002648
Matt Arsenault8ae59612014-09-05 16:24:58 +00002649class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2650 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2651 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2652>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002653
2654
2655// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002656def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2657 S_MOV_B32, atomic_load_add_local>;
2658def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2659 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002660
Matt Arsenault8ae59612014-09-05 16:24:58 +00002661def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2662def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2663def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2664def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2665def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2666def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2667def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2668def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2669def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2670def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002671
Matt Arsenault8ae59612014-09-05 16:24:58 +00002672def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002673
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002674// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002675def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2676 S_MOV_B64, atomic_load_add_local>;
2677def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2678 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002679
Matt Arsenault8ae59612014-09-05 16:24:58 +00002680def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2681def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2682def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2683def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2684def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2685def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2686def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2687def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2688def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2689def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002690
Matt Arsenault8ae59612014-09-05 16:24:58 +00002691def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002692
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002693
Tom Stellard556d9aa2013-06-03 17:39:37 +00002694//===----------------------------------------------------------------------===//
2695// MUBUF Patterns
2696//===----------------------------------------------------------------------===//
2697
Tom Stellard07a10a32013-06-03 17:39:43 +00002698multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002699 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002700 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002701 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2702 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002703 >;
2704}
2705
Tom Stellardb02094e2014-07-21 15:45:01 +00002706defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2707defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2708defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2709defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2710defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2711defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2712defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2713
2714class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2715 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2716 i32:$soffset, u16imm:$offset))),
2717 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2718>;
2719
2720def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2721def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2722def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2723def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2724def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2725def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2726def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002727
Michel Danzer13736222014-01-27 07:20:51 +00002728// BUFFER_LOAD_DWORD*, addr64=0
2729multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2730 MUBUF bothen> {
2731
2732 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002733 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002734 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2735 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002736 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002737 (as_i1imm $slc), (as_i1imm $tfe))
2738 >;
2739
2740 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002741 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002742 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002743 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002744 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002745 (as_i1imm $tfe))
2746 >;
2747
2748 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002749 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002750 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2751 imm:$tfe)),
2752 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2753 (as_i1imm $slc), (as_i1imm $tfe))
2754 >;
2755
2756 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002757 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002758 imm, 1, 1, imm:$glc, imm:$slc,
2759 imm:$tfe)),
2760 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2761 (as_i1imm $tfe))
2762 >;
2763}
2764
2765defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2766 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2767defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2768 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2769defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2770 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2771
Tom Stellardb02094e2014-07-21 15:45:01 +00002772class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002773 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2774 u16imm:$offset)),
2775 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002776>;
2777
Tom Stellardddea4862014-08-11 22:18:14 +00002778def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2779def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2780def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2781def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2782def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002783
2784/*
2785class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2786 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2787 (Instr $value, $srsrc, $vaddr, $offset)
2788>;
2789
2790def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2791def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2792def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2793def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2794def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2795
2796*/
2797
Tom Stellardafcf12f2013-09-12 02:55:14 +00002798//===----------------------------------------------------------------------===//
2799// MTBUF Patterns
2800//===----------------------------------------------------------------------===//
2801
2802// TBUFFER_STORE_FORMAT_*, addr64=0
2803class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002804 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002805 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2806 imm:$nfmt, imm:$offen, imm:$idxen,
2807 imm:$glc, imm:$slc, imm:$tfe),
2808 (opcode
2809 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2810 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2811 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2812>;
2813
2814def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2815def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2816def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2817def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2818
Matt Arsenault84543822014-06-11 18:11:34 +00002819let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002820
2821// Sea island new arithmetic instructinos
Tom Stellard94d2e992014-10-07 23:51:34 +00002822defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "V_TRUNC_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002823 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002824>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002825defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "V_CEIL_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002826 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002827>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002828defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "V_FLOOR_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002829 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002830>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002831defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "V_RNDNE_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002832 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002833>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002834
Tom Stellard845bb3c2014-10-07 23:51:41 +00002835defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "V_QSAD_PK_U16_U8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002836 VOP_I32_I32_I32
2837>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00002838defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "V_MQSAD_U16_U8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002839 VOP_I32_I32_I32
2840>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00002841defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "V_MQSAD_U32_U8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002842 VOP_I32_I32_I32
2843>;
Tom Stellard845bb3c2014-10-07 23:51:41 +00002844defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "V_MAD_U64_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002845 VOP_I64_I32_I32_I64
2846>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002847
2848// XXX - Does this set VCC?
Tom Stellard845bb3c2014-10-07 23:51:41 +00002849defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "V_MAD_I64_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002850 VOP_I64_I32_I32_I64
2851>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002852
2853// Remaining instructions:
2854// FLAT_*
2855// S_CBRANCH_CDBGUSER
2856// S_CBRANCH_CDBGSYS
2857// S_CBRANCH_CDBGSYS_OR_USER
2858// S_CBRANCH_CDBGSYS_AND_USER
2859// S_DCACHE_INV_VOL
2860// V_EXP_LEGACY_F32
2861// V_LOG_LEGACY_F32
2862// DS_NOP
2863// DS_GWS_SEMA_RELEASE_ALL
2864// DS_WRAP_RTN_B32
2865// DS_CNDXCHG32_RTN_B64
2866// DS_WRITE_B96
2867// DS_WRITE_B128
2868// DS_CONDXCHG32_RTN_B128
2869// DS_READ_B96
2870// DS_READ_B128
2871// BUFFER_LOAD_DWORDX3
2872// BUFFER_STORE_DWORDX3
2873
Matt Arsenault84543822014-06-11 18:11:34 +00002874} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002875
Matt Arsenault3f981402014-09-15 15:41:53 +00002876//===----------------------------------------------------------------------===//
2877// Flat Patterns
2878//===----------------------------------------------------------------------===//
2879
2880class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2881 PatFrag flat_ld> :
2882 Pat <(vt (flat_ld i64:$ptr)),
2883 (Instr_ADDR64 $ptr)
2884>;
2885
2886def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2887def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2888def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2889def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2890def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2891def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2892def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2893def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2894def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2895
2896class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2897 Pat <(st vt:$value, i64:$ptr),
2898 (Instr $value, $ptr)
2899 >;
2900
2901def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2902def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2903def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2904def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2905def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2906def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002907
Christian Konig2989ffc2013-03-18 11:34:16 +00002908/********** ====================== **********/
2909/********** Indirect adressing **********/
2910/********** ====================== **********/
2911
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002912multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002913
Christian Konig2989ffc2013-03-18 11:34:16 +00002914 // 1. Extract with offset
2915 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002916 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002917 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002918 >;
2919
2920 // 2. Extract without offset
2921 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002922 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002923 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002924 >;
2925
2926 // 3. Insert with offset
2927 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002928 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002929 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002930 >;
2931
2932 // 4. Insert without offset
2933 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002934 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002935 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002936 >;
2937}
2938
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002939defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2940defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2941defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2942defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2943
2944defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2945defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2946defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2947defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002948
Tom Stellard81d871d2013-11-13 23:36:50 +00002949//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002950// Conversion Patterns
2951//===----------------------------------------------------------------------===//
2952
2953def : Pat<(i32 (sext_inreg i32:$src, i1)),
2954 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2955
2956// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2957// might not be worth the effort, and will need to expand to shifts when
2958// fixing SGPR copies.
2959
2960// Handle sext_inreg in i64
2961def : Pat <
2962 (i64 (sext_inreg i64:$src, i1)),
2963 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2964 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
2965 (S_MOV_B32 -1), sub1)
2966>;
2967
2968def : Pat <
2969 (i64 (sext_inreg i64:$src, i8)),
2970 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2971 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2972 (S_MOV_B32 -1), sub1)
2973>;
2974
2975def : Pat <
2976 (i64 (sext_inreg i64:$src, i16)),
2977 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2978 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
2979 (S_MOV_B32 -1), sub1)
2980>;
2981
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002982class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2983 (i64 (ext i32:$src)),
2984 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
2985 (S_MOV_B32 0), sub1)
2986>;
2987
2988class ZExt_i64_i1_Pat <SDNode ext> : Pat <
2989 (i64 (ext i1:$src)),
2990 (INSERT_SUBREG
2991 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2992 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
2993 (S_MOV_B32 0), sub1)
2994>;
2995
2996
2997def : ZExt_i64_i32_Pat<zext>;
2998def : ZExt_i64_i32_Pat<anyext>;
2999def : ZExt_i64_i1_Pat<zext>;
3000def : ZExt_i64_i1_Pat<anyext>;
3001
3002def : Pat <
3003 (i64 (sext i32:$src)),
3004 (INSERT_SUBREG
3005 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3006 (S_ASHR_I32 $src, 31), sub1)
3007>;
3008
3009def : Pat <
3010 (i64 (sext i1:$src)),
3011 (INSERT_SUBREG
3012 (INSERT_SUBREG
3013 (i64 (IMPLICIT_DEF)),
3014 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
3015 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3016>;
3017
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003018def : Pat <
3019 (f32 (sint_to_fp i1:$src)),
3020 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3021>;
3022
3023def : Pat <
3024 (f32 (uint_to_fp i1:$src)),
3025 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3026>;
3027
3028def : Pat <
3029 (f64 (sint_to_fp i1:$src)),
3030 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3031>;
3032
3033def : Pat <
3034 (f64 (uint_to_fp i1:$src)),
3035 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3036>;
3037
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003038//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003039// Miscellaneous Patterns
3040//===----------------------------------------------------------------------===//
3041
3042def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003043 (i32 (trunc i64:$a)),
3044 (EXTRACT_SUBREG $a, sub0)
3045>;
3046
Michel Danzerbf1a6412014-01-28 03:01:16 +00003047def : Pat <
3048 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003049 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003050>;
3051
Tom Stellardfb961692013-10-23 00:44:19 +00003052//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003053// Miscellaneous Optimization Patterns
3054//============================================================================//
3055
Matt Arsenault49dd4282014-09-15 17:15:02 +00003056def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003057
Tom Stellard75aadc22012-12-11 21:25:42 +00003058} // End isSI predicate