blob: 095916233c83eda1989ae4e58f4ec074e28464e9 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000183 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000184 string MaskingConstraint = "",
185 InstrItinClass itin = NoItinerary,
186 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187 let isCommutable = IsCommutable in
188 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000189 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
190 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000191 Pattern, itin>;
192
193 // Prefer over VMOV*rrk Pat<>
194 let AddedComplexity = 20 in
195 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
197 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 MaskingPattern, itin>,
199 EVEX_K {
200 // In case of the 3src subclass this is overridden with a let.
201 string Constraints = MaskingConstraint;
202 }
203 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
204 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
206 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 ZeroMaskingPattern,
208 itin>,
209 EVEX_KZ;
210}
211
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000212
Adam Nemet34801422014-10-08 23:25:39 +0000213// Common base class of AVX512_maskable and AVX512_maskable_3src.
214multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
215 dag Outs,
216 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
217 string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
219 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000220 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000221 string MaskingConstraint = "",
222 InstrItinClass itin = NoItinerary,
223 bit IsCommutable = 0> :
224 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
225 AttSrcAsm, IntelSrcAsm,
226 [(set _.RC:$dst, RHS)],
227 [(set _.RC:$dst, MaskingRHS)],
228 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000229 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000230 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000231
Adam Nemet2e91ee52014-08-14 17:13:19 +0000232// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000233// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000234// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000235multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs, dag Ins, string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 dag RHS, string Round = "",
239 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000240 bit IsCommutable = 0> :
241 AVX512_maskable_common<O, F, _, Outs, Ins,
242 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
243 !con((ins _.KRCWM:$mask), Ins),
244 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000245 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
246 Round, "$src0 = $dst", itin, IsCommutable>;
247
248// This multiclass generates the unconditional/non-masking, the masking and
249// the zero-masking variant of the scalar instruction.
250multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
251 dag Outs, dag Ins, string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, string Round = "",
254 InstrItinClass itin = NoItinerary,
255 bit IsCommutable = 0> :
256 AVX512_maskable_common<O, F, _, Outs, Ins,
257 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
258 !con((ins _.KRCWM:$mask), Ins),
259 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
260 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
261 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000262
Adam Nemet34801422014-10-08 23:25:39 +0000263// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000264// ($src1) is already tied to $dst so we just use that for the preserved
265// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
266// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000267multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
268 dag Outs, dag NonTiedIns, string OpcodeStr,
269 string AttSrcAsm, string IntelSrcAsm,
270 dag RHS> :
271 AVX512_maskable_common<O, F, _, Outs,
272 !con((ins _.RC:$src1), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
276 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000277
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000278
Adam Nemet34801422014-10-08 23:25:39 +0000279multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
280 dag Outs, dag Ins,
281 string OpcodeStr,
282 string AttSrcAsm, string IntelSrcAsm,
283 list<dag> Pattern> :
284 AVX512_maskable_custom<O, F, Outs, Ins,
285 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
286 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000287 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000288 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000289
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000290// Bitcasts between 512-bit vector types. Return the original type since
291// no instruction is needed for the conversion
292let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000293 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000294 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000295 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
296 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
297 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000298 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000299 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
300 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
301 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000302 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000303 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000304 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
305 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000306 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000307 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
308 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000309 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000310 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
311 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000312 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000313 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
314 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
315 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
316 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
317 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
318 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
319 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
320 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
321 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
322 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
323 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000324
325 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
326 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
327 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
328 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
329 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
330 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
331 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
332 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
333 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
334 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
335 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
336 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
337 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
338 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
339 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
340 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
341 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
342 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
343 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
344 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
345 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
346 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
347 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
348 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
349 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
350 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
351 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
352 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
353 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
354 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
355
356// Bitcasts between 256-bit vector types. Return the original type since
357// no instruction is needed for the conversion
358 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
359 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
360 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
361 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
362 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
363 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
364 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
365 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
366 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
367 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
368 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
369 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
370 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
371 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
372 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
373 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
374 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
375 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
376 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
377 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
378 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
379 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
380 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
381 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
382 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
383 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
384 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
385 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
386 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
387 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
388}
389
390//
391// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
392//
393
394let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
395 isPseudo = 1, Predicates = [HasAVX512] in {
396def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
397 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
398}
399
Craig Topperfb1746b2014-01-30 06:03:19 +0000400let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000401def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
402def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
403def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000404}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000405
406//===----------------------------------------------------------------------===//
407// AVX-512 - VECTOR INSERT
408//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000409
Adam Nemet4285c1f2014-10-15 23:42:17 +0000410multiclass vinsert_for_size_no_alt<int Opcode,
411 X86VectorVTInfo From, X86VectorVTInfo To,
412 PatFrag vinsert_insert,
413 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000414 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
415 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000416 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000417 "vinsert" # From.EltTypeName # "x" # From.NumElts #
418 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000419 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000420 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
421 (From.VT From.RC:$src2),
422 (iPTR imm)))]>,
423 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000424
425 let mayLoad = 1 in
426 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000427 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000428 "vinsert" # From.EltTypeName # "x" # From.NumElts #
429 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000430 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000431 []>,
432 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000433 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000434}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000435
Adam Nemet4285c1f2014-10-15 23:42:17 +0000436multiclass vinsert_for_size<int Opcode,
437 X86VectorVTInfo From, X86VectorVTInfo To,
438 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
439 PatFrag vinsert_insert,
440 SDNodeXForm INSERT_get_vinsert_imm> :
441 vinsert_for_size_no_alt<Opcode, From, To,
442 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000443 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000444 // vinserti32x4. Only add this if 64x2 and friends are not supported
445 // natively via AVX512DQ.
446 let Predicates = [NoDQI] in
447 def : Pat<(vinsert_insert:$ins
448 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
449 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
450 VR512:$src1, From.RC:$src2,
451 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000452}
453
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000454multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
455 ValueType EltVT64, int Opcode256> {
456 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000457 X86VectorVTInfo< 4, EltVT32, VR128X>,
458 X86VectorVTInfo<16, EltVT32, VR512>,
459 X86VectorVTInfo< 2, EltVT64, VR128X>,
460 X86VectorVTInfo< 8, EltVT64, VR512>,
461 vinsert128_insert,
462 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000463 let Predicates = [HasDQI] in
464 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
465 X86VectorVTInfo< 2, EltVT64, VR128X>,
466 X86VectorVTInfo< 8, EltVT64, VR512>,
467 vinsert128_insert,
468 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000469 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000470 X86VectorVTInfo< 4, EltVT64, VR256X>,
471 X86VectorVTInfo< 8, EltVT64, VR512>,
472 X86VectorVTInfo< 8, EltVT32, VR256>,
473 X86VectorVTInfo<16, EltVT32, VR512>,
474 vinsert256_insert,
475 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000476 let Predicates = [HasDQI] in
477 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
478 X86VectorVTInfo< 8, EltVT32, VR256X>,
479 X86VectorVTInfo<16, EltVT32, VR512>,
480 vinsert256_insert,
481 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000482}
483
Adam Nemet4e2ef472014-10-02 23:18:28 +0000484defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
485defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000486
487// vinsertps - insert f32 to XMM
488def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000489 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000490 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000491 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000492 EVEX_4V;
493def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000494 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000495 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000496 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000497 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
498 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
499
500//===----------------------------------------------------------------------===//
501// AVX-512 VECTOR EXTRACT
502//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000503
Adam Nemet55536c62014-09-25 23:48:45 +0000504multiclass vextract_for_size<int Opcode,
505 X86VectorVTInfo From, X86VectorVTInfo To,
506 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
507 PatFrag vextract_extract,
508 SDNodeXForm EXTRACT_get_vextract_imm> {
509 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000510 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000511 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000512 "vextract" # To.EltTypeName # "x4",
513 "$idx, $src1", "$src1, $idx",
514 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
515 (iPTR imm)))]>,
516 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000517 let mayStore = 1 in
518 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000519 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000520 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
521 "$dst, $src1, $src2}",
522 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
523 }
524
Adam Nemet55536c62014-09-25 23:48:45 +0000525 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
526 // vextracti32x4
527 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
528 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
529 VR512:$src1,
530 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
531
532 // A 128/256-bit subvector extract from the first 512-bit vector position is
533 // a subregister copy that needs no instruction.
534 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
535 (To.VT
536 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
537
538 // And for the alternative types.
539 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
540 (AltTo.VT
541 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000542
543 // Intrinsic call with masking.
544 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
545 "x4_512")
546 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
547 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
548 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
549 VR512:$src1, imm:$idx)>;
550
551 // Intrinsic call with zero-masking.
552 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
553 "x4_512")
554 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
555 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
556 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
557 VR512:$src1, imm:$idx)>;
558
559 // Intrinsic call without masking.
560 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
561 "x4_512")
562 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
563 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
564 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000565}
566
Adam Nemet55536c62014-09-25 23:48:45 +0000567multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
568 ValueType EltVT64, int Opcode64> {
569 defm NAME # "32x4" : vextract_for_size<Opcode32,
570 X86VectorVTInfo<16, EltVT32, VR512>,
571 X86VectorVTInfo< 4, EltVT32, VR128X>,
572 X86VectorVTInfo< 8, EltVT64, VR512>,
573 X86VectorVTInfo< 2, EltVT64, VR128X>,
574 vextract128_extract,
575 EXTRACT_get_vextract128_imm>;
576 defm NAME # "64x4" : vextract_for_size<Opcode64,
577 X86VectorVTInfo< 8, EltVT64, VR512>,
578 X86VectorVTInfo< 4, EltVT64, VR256X>,
579 X86VectorVTInfo<16, EltVT32, VR512>,
580 X86VectorVTInfo< 8, EltVT32, VR256>,
581 vextract256_extract,
582 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000583}
584
Adam Nemet55536c62014-09-25 23:48:45 +0000585defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
586defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000587
588// A 128-bit subvector insert to the first 512-bit vector position
589// is a subregister copy that needs no instruction.
590def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
591 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
592 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
593 sub_ymm)>;
594def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
595 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
596 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
597 sub_ymm)>;
598def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
599 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
600 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
601 sub_ymm)>;
602def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
603 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
604 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
605 sub_ymm)>;
606
607def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
608 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
609def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
610 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
611def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
612 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
613def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
614 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
615
616// vextractps - extract 32 bits from XMM
617def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000618 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000619 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000620 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
621 EVEX;
622
623def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000624 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000625 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000626 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000627 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000628
629//===---------------------------------------------------------------------===//
630// AVX-512 BROADCAST
631//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000632multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
633 ValueType svt, X86VectorVTInfo _> {
634 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
635 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
636 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
637 T8PD, EVEX;
638
639 let mayLoad = 1 in {
640 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
641 (ins _.ScalarMemOp:$src),
642 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
643 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
644 T8PD, EVEX;
645 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000646}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000647
648multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
649 AVX512VLVectorVTInfo _> {
650 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
651 EVEX_V512;
652
653 let Predicates = [HasVLX] in {
654 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
655 EVEX_V256;
656 }
657}
658
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000659let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000660 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
661 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
662 let Predicates = [HasVLX] in {
663 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
664 v4f32, v4f32x_info>, EVEX_V128,
665 EVEX_CD8<32, CD8VT1>;
666 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000667}
668
669let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000670 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
671 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000672}
673
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000674// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
675// Later, we can canonize broadcast instructions before ISel phase and
676// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000677// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
678// representations of source
679multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
680 X86VectorVTInfo _, RegisterClass SrcRC_v,
681 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000682 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000683 (!cast<Instruction>(InstName##"r")
684 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
685
686 let AddedComplexity = 30 in {
687 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000688 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000689 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
690 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
691
692 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000693 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000694 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
695 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
696 }
697}
698
699defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
700 VR128X, FR32X>;
701defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
702 VR128X, FR64X>;
703
704let Predicates = [HasVLX] in {
705 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
706 v8f32x_info, VR128X, FR32X>;
707 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
708 v4f32x_info, VR128X, FR32X>;
709 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
710 v4f64x_info, VR128X, FR64X>;
711}
712
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000713def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000714 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000715def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000716 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000717
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000718def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000719 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000720def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000721 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000722
Robert Khasanovcbc57032014-12-09 16:38:41 +0000723multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
724 RegisterClass SrcRC> {
725 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
726 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
727 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000728}
729
Robert Khasanovcbc57032014-12-09 16:38:41 +0000730multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
731 RegisterClass SrcRC, Predicate prd> {
732 let Predicates = [prd] in
733 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
734 let Predicates = [prd, HasVLX] in {
735 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
736 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
737 }
738}
739
740defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
741 HasBWI>;
742defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
743 HasBWI>;
744defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
745 HasAVX512>;
746defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
747 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000748
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000749def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000750 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000751
752def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000753 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000754
755def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000756 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000757def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000758 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000759def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000760 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000761def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000762 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763
Cameron McInally394d5572013-10-31 13:56:31 +0000764def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000765 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000766def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000767 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000768
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000769def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
770 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000771 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000772def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
773 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000774 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000775
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
777 X86MemOperand x86memop, PatFrag ld_frag,
778 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
779 RegisterClass KRC> {
780 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000781 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782 [(set DstRC:$dst,
783 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
784 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
785 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000786 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000787 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000788 [(set DstRC:$dst,
789 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
790 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000791 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000792 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000793 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000794 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000795 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
796 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
797 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000798 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000799 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000800 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000801 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000802 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000803}
804
805defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
806 loadi32, VR512, v16i32, v4i32, VK16WM>,
807 EVEX_V512, EVEX_CD8<32, CD8VT1>;
808defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
809 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
810 EVEX_CD8<64, CD8VT1>;
811
Adam Nemet73f72e12014-06-27 00:43:38 +0000812multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
813 X86MemOperand x86memop, PatFrag ld_frag,
814 RegisterClass KRC> {
815 let mayLoad = 1 in {
816 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000817 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000818 []>, EVEX;
819 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
820 x86memop:$src),
821 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000822 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000823 []>, EVEX, EVEX_KZ;
824 }
825}
826
827defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
828 i128mem, loadv2i64, VK16WM>,
829 EVEX_V512, EVEX_CD8<32, CD8VT4>;
830defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
831 i256mem, loadv4i64, VK16WM>, VEX_W,
832 EVEX_V512, EVEX_CD8<64, CD8VT4>;
833
Cameron McInally394d5572013-10-31 13:56:31 +0000834def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
835 (VPBROADCASTDZrr VR128X:$src)>;
836def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
837 (VPBROADCASTQZrr VR128X:$src)>;
838
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000839def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000840 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000841def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000842 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000843
844def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
845 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
846def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
847 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
848
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000849def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000850 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000851def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000852 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000853
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000854// Provide fallback in case the load node that is used in the patterns above
855// is used by additional users, which prevents the pattern selection.
856def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000857 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000859 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000860
861
862let Predicates = [HasAVX512] in {
863def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000864 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000865 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
866 addr:$src)), sub_ymm)>;
867}
868//===----------------------------------------------------------------------===//
869// AVX-512 BROADCAST MASK TO VECTOR REGISTER
870//---
871
872multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000873 RegisterClass KRC> {
874let Predicates = [HasCDI] in
875def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000876 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000877 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000878
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000879let Predicates = [HasCDI, HasVLX] in {
880def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000881 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000882 []>, EVEX, EVEX_V128;
883def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000884 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000885 []>, EVEX, EVEX_V256;
886}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000887}
888
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000889let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000890defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
891 VK16>;
892defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
893 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000894}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000895
896//===----------------------------------------------------------------------===//
897// AVX-512 - VPERM
898//
899// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000900multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
901 X86VectorVTInfo _> {
902 let ExeDomain = _.ExeDomain in {
903 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000904 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000905 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000906 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000907 [(set _.RC:$dst,
908 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000909 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000910 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000911 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000912 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000913 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000914 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000915 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000916 (i8 imm:$src2))))]>,
917 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
918}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919}
920
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000921multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
922 X86VectorVTInfo Ctrl> :
923 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
924 let ExeDomain = _.ExeDomain in {
925 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
926 (ins _.RC:$src1, _.RC:$src2),
927 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000928 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000929 [(set _.RC:$dst,
930 (_.VT (X86VPermilpv _.RC:$src1,
931 (Ctrl.VT Ctrl.RC:$src2))))]>,
932 EVEX_4V;
933 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
934 (ins _.RC:$src1, Ctrl.MemOp:$src2),
935 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000936 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000937 [(set _.RC:$dst,
938 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000939 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000940 EVEX_4V;
941 }
942}
943
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000944defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
945 EVEX_V512, VEX_W;
946defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
947 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000949defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000950 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000951defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000952 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +0000953
954def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
955 (VPERMILPSZri VR512:$src1, imm:$imm)>;
956def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
957 (VPERMILPDZri VR512:$src1, imm:$imm)>;
958
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000959// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +0000960multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000961 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
962
963 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
964 (ins RC:$src1, RC:$src2),
965 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000966 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967 [(set RC:$dst,
968 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
969
970 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
971 (ins RC:$src1, x86memop:$src2),
972 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000973 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000974 [(set RC:$dst,
975 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
976 EVEX_4V;
977}
978
Craig Topper820d4922015-02-09 04:04:50 +0000979defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000980 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +0000981defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000982 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
983let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +0000984defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000985 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
986let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +0000987defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000988 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
989
990// -- VPERM2I - 3 source operands form --
991multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
992 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +0000993 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000994let Constraints = "$src1 = $dst" in {
995 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
996 (ins RC:$src1, RC:$src2, RC:$src3),
997 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000998 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000999 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001000 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001001 EVEX_4V;
1002
Adam Nemet2415a492014-07-02 21:25:54 +00001003 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1004 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1005 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001006 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001007 "$dst {${mask}}, $src2, $src3}"),
1008 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1009 (OpNode RC:$src1, RC:$src2,
1010 RC:$src3),
1011 RC:$src1)))]>,
1012 EVEX_4V, EVEX_K;
1013
1014 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1015 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1016 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1017 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001018 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001019 "$dst {${mask}} {z}, $src2, $src3}"),
1020 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1021 (OpNode RC:$src1, RC:$src2,
1022 RC:$src3),
1023 (OpVT (bitconvert
1024 (v16i32 immAllZerosV))))))]>,
1025 EVEX_4V, EVEX_KZ;
1026
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001027 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1028 (ins RC:$src1, RC:$src2, x86memop:$src3),
1029 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001030 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001031 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001032 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001033 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001034
1035 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1036 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1037 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001038 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001039 "$dst {${mask}}, $src2, $src3}"),
1040 [(set RC:$dst,
1041 (OpVT (vselect KRC:$mask,
1042 (OpNode RC:$src1, RC:$src2,
1043 (mem_frag addr:$src3)),
1044 RC:$src1)))]>,
1045 EVEX_4V, EVEX_K;
1046
1047 let AddedComplexity = 10 in // Prefer over the rrkz variant
1048 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1049 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1050 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001051 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001052 "$dst {${mask}} {z}, $src2, $src3}"),
1053 [(set RC:$dst,
1054 (OpVT (vselect KRC:$mask,
1055 (OpNode RC:$src1, RC:$src2,
1056 (mem_frag addr:$src3)),
1057 (OpVT (bitconvert
1058 (v16i32 immAllZerosV))))))]>,
1059 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001060 }
1061}
Craig Topper820d4922015-02-09 04:04:50 +00001062defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001063 i512mem, X86VPermiv3, v16i32, VK16WM>,
1064 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001065defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001066 i512mem, X86VPermiv3, v8i64, VK8WM>,
1067 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001068defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001069 i512mem, X86VPermiv3, v16f32, VK16WM>,
1070 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001071defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001072 i512mem, X86VPermiv3, v8f64, VK8WM>,
1073 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001074
Adam Nemetefe9c982014-07-02 21:25:58 +00001075multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1076 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001077 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1078 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001079 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1080 OpVT, KRC> {
1081 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1082 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1083 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001084
1085 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1086 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1087 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1088 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001089}
1090
Craig Topper820d4922015-02-09 04:04:50 +00001091defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001092 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1093 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001094defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001095 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1096 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001097defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001098 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1099 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001100defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001101 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1102 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104//===----------------------------------------------------------------------===//
1105// AVX-512 - BLEND using mask
1106//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001107multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1108 let ExeDomain = _.ExeDomain in {
1109 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1110 (ins _.RC:$src1, _.RC:$src2),
1111 !strconcat(OpcodeStr,
1112 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1113 []>, EVEX_4V;
1114 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1115 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001116 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001117 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001118 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1119 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1120 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1121 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1122 !strconcat(OpcodeStr,
1123 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1124 []>, EVEX_4V, EVEX_KZ;
1125 let mayLoad = 1 in {
1126 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1127 (ins _.RC:$src1, _.MemOp:$src2),
1128 !strconcat(OpcodeStr,
1129 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1130 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1131 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1132 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001133 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001134 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001135 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1136 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1137 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1138 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1139 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1140 !strconcat(OpcodeStr,
1141 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1142 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1143 }
1144 }
1145}
1146multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1147
1148 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1149 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1150 !strconcat(OpcodeStr,
1151 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1152 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1153 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1154 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001155 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001156
1157 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1158 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1159 !strconcat(OpcodeStr,
1160 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1161 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001162 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001163
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001164}
1165
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001166multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1167 AVX512VLVectorVTInfo VTInfo> {
1168 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1169 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001171 let Predicates = [HasVLX] in {
1172 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1173 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1174 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1175 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1176 }
1177}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001178
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001179multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1180 AVX512VLVectorVTInfo VTInfo> {
1181 let Predicates = [HasBWI] in
1182 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001183
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001184 let Predicates = [HasBWI, HasVLX] in {
1185 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1186 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1187 }
1188}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001189
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001190
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001191defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1192defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1193defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1194defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1195defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1196defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001197
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001198
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001199let Predicates = [HasAVX512] in {
1200def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1201 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001202 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001203 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001204 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1205 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1206
1207def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1208 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001209 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001210 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001211 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1212 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1213}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001214//===----------------------------------------------------------------------===//
1215// Compare Instructions
1216//===----------------------------------------------------------------------===//
1217
1218// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1219multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001220 SDNode OpNode, ValueType VT,
1221 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001222 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001223 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1224 !strconcat("vcmp${cc}", Suffix,
1225 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001226 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001227 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1228 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001229 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1230 !strconcat("vcmp${cc}", Suffix,
1231 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001232 [(set VK1:$dst, (OpNode (VT RC:$src1),
1233 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001234 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001235 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001236 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001237 !strconcat("vcmp", Suffix,
1238 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1239 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001240 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001241 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001242 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001243 !strconcat("vcmp", Suffix,
1244 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1245 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001246 }
1247}
1248
1249let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001250defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1251 XS;
1252defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1253 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001254}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001255
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001256multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1257 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001258 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001259 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1260 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1261 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001262 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001263 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001264 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001265 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1266 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1267 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1268 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001270 def rrk : AVX512BI<opc, MRMSrcReg,
1271 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1272 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1273 "$dst {${mask}}, $src1, $src2}"),
1274 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1275 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1276 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1277 let mayLoad = 1 in
1278 def rmk : AVX512BI<opc, MRMSrcMem,
1279 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1280 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1281 "$dst {${mask}}, $src1, $src2}"),
1282 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1283 (OpNode (_.VT _.RC:$src1),
1284 (_.VT (bitconvert
1285 (_.LdFrag addr:$src2))))))],
1286 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001287}
1288
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001289multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001290 X86VectorVTInfo _> :
1291 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001292 let mayLoad = 1 in {
1293 def rmb : AVX512BI<opc, MRMSrcMem,
1294 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1295 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1296 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1297 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1298 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1299 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1300 def rmbk : AVX512BI<opc, MRMSrcMem,
1301 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1302 _.ScalarMemOp:$src2),
1303 !strconcat(OpcodeStr,
1304 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1305 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1306 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1307 (OpNode (_.VT _.RC:$src1),
1308 (X86VBroadcast
1309 (_.ScalarLdFrag addr:$src2)))))],
1310 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1311 }
1312}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001313
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001314multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1315 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1316 let Predicates = [prd] in
1317 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1318 EVEX_V512;
1319
1320 let Predicates = [prd, HasVLX] in {
1321 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1322 EVEX_V256;
1323 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1324 EVEX_V128;
1325 }
1326}
1327
1328multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1329 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1330 Predicate prd> {
1331 let Predicates = [prd] in
1332 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1333 EVEX_V512;
1334
1335 let Predicates = [prd, HasVLX] in {
1336 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1337 EVEX_V256;
1338 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1339 EVEX_V128;
1340 }
1341}
1342
1343defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1344 avx512vl_i8_info, HasBWI>,
1345 EVEX_CD8<8, CD8VF>;
1346
1347defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1348 avx512vl_i16_info, HasBWI>,
1349 EVEX_CD8<16, CD8VF>;
1350
Robert Khasanovf70f7982014-09-18 14:06:55 +00001351defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001352 avx512vl_i32_info, HasAVX512>,
1353 EVEX_CD8<32, CD8VF>;
1354
Robert Khasanovf70f7982014-09-18 14:06:55 +00001355defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001356 avx512vl_i64_info, HasAVX512>,
1357 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1358
1359defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1360 avx512vl_i8_info, HasBWI>,
1361 EVEX_CD8<8, CD8VF>;
1362
1363defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1364 avx512vl_i16_info, HasBWI>,
1365 EVEX_CD8<16, CD8VF>;
1366
Robert Khasanovf70f7982014-09-18 14:06:55 +00001367defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001368 avx512vl_i32_info, HasAVX512>,
1369 EVEX_CD8<32, CD8VF>;
1370
Robert Khasanovf70f7982014-09-18 14:06:55 +00001371defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001372 avx512vl_i64_info, HasAVX512>,
1373 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001374
1375def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001376 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001377 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1378 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1379
1380def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001381 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001382 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1383 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1384
Robert Khasanov29e3b962014-08-27 09:34:37 +00001385multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1386 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001387 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001388 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001389 !strconcat("vpcmp${cc}", Suffix,
1390 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001391 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1392 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001393 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001394 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001395 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001396 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001397 !strconcat("vpcmp${cc}", Suffix,
1398 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001399 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1400 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001401 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001402 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1403 def rrik : AVX512AIi8<opc, MRMSrcReg,
1404 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001405 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001406 !strconcat("vpcmp${cc}", Suffix,
1407 "\t{$src2, $src1, $dst {${mask}}|",
1408 "$dst {${mask}}, $src1, $src2}"),
1409 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1410 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001411 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001412 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1413 let mayLoad = 1 in
1414 def rmik : AVX512AIi8<opc, MRMSrcMem,
1415 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001416 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001417 !strconcat("vpcmp${cc}", Suffix,
1418 "\t{$src2, $src1, $dst {${mask}}|",
1419 "$dst {${mask}}, $src1, $src2}"),
1420 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1421 (OpNode (_.VT _.RC:$src1),
1422 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001423 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001424 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1425
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001426 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001427 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001428 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001429 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001430 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1431 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001432 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001433 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001434 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001435 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001436 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1437 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001438 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001439 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1440 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001441 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001442 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001443 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1444 "$dst {${mask}}, $src1, $src2, $cc}"),
1445 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001446 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001447 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1448 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001449 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001450 !strconcat("vpcmp", Suffix,
1451 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1452 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001453 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001454 }
1455}
1456
Robert Khasanov29e3b962014-08-27 09:34:37 +00001457multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001458 X86VectorVTInfo _> :
1459 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001460 def rmib : AVX512AIi8<opc, MRMSrcMem,
1461 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001462 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001463 !strconcat("vpcmp${cc}", Suffix,
1464 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1465 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1466 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1467 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001468 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001469 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1470 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1471 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001472 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001473 !strconcat("vpcmp${cc}", Suffix,
1474 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1475 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1476 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1477 (OpNode (_.VT _.RC:$src1),
1478 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001479 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001480 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001481
Robert Khasanov29e3b962014-08-27 09:34:37 +00001482 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001483 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001484 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1485 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001486 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001487 !strconcat("vpcmp", Suffix,
1488 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1489 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1490 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1491 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1492 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001493 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001494 !strconcat("vpcmp", Suffix,
1495 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1496 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1497 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1498 }
1499}
1500
1501multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1502 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1503 let Predicates = [prd] in
1504 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1505
1506 let Predicates = [prd, HasVLX] in {
1507 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1508 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1509 }
1510}
1511
1512multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1513 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1514 let Predicates = [prd] in
1515 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1516 EVEX_V512;
1517
1518 let Predicates = [prd, HasVLX] in {
1519 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1520 EVEX_V256;
1521 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1522 EVEX_V128;
1523 }
1524}
1525
1526defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1527 HasBWI>, EVEX_CD8<8, CD8VF>;
1528defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1529 HasBWI>, EVEX_CD8<8, CD8VF>;
1530
1531defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1532 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1533defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1534 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1535
Robert Khasanovf70f7982014-09-18 14:06:55 +00001536defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001537 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001538defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001539 HasAVX512>, EVEX_CD8<32, CD8VF>;
1540
Robert Khasanovf70f7982014-09-18 14:06:55 +00001541defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001542 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001543defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001544 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001545
Adam Nemet905832b2014-06-26 00:21:12 +00001546// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001547multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001548 X86MemOperand x86memop, ValueType vt,
1549 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001550 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001551 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1552 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001553 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001554 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001555 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001556 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001557 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001558 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001559 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001560 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001561 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001562 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001563 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001564 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001565 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001566 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001567
1568 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001569 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001570 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001571 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001572 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001573 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper09b27e72015-03-02 00:22:29 +00001574 def rrib_alt: AVX512PIi8<0xC2, MRMSrcReg,
1575 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
1576 !strconcat("vcmp", suffix,
1577 "\t{{sae}, $cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc, {sae}}"),
1578 [], d>, EVEX_B;
Craig Topper9f4d4852015-01-20 12:15:30 +00001579 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001580 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001581 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001582 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001583 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001584 }
1585}
1586
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001587defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001588 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001589 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001590defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001591 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001592 EVEX_CD8<64, CD8VF>;
1593
1594def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1595 (COPY_TO_REGCLASS (VCMPPSZrri
1596 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1597 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1598 imm:$cc), VK8)>;
1599def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1600 (COPY_TO_REGCLASS (VPCMPDZrri
1601 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1602 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1603 imm:$cc), VK8)>;
1604def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1605 (COPY_TO_REGCLASS (VPCMPUDZrri
1606 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1607 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1608 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001609
1610def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001611 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001612 FROUND_NO_EXC)),
1613 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001614 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001615
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001616def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001617 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001618 FROUND_NO_EXC)),
1619 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001620 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001621
1622def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001623 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001624 FROUND_CURRENT)),
1625 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1626 (I8Imm imm:$cc)), GR16)>;
1627
1628def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001629 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001630 FROUND_CURRENT)),
1631 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1632 (I8Imm imm:$cc)), GR8)>;
1633
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001634// Mask register copy, including
1635// - copy between mask registers
1636// - load/store mask registers
1637// - copy from GPR to mask register and vice versa
1638//
1639multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1640 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001641 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001642 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001643 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001645 let mayLoad = 1 in
1646 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001647 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001648 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001649 let mayStore = 1 in
1650 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001651 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1652 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001653 }
1654}
1655
1656multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1657 string OpcodeStr,
1658 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001659 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001660 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001661 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001662 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001663 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001664 }
1665}
1666
Robert Khasanov74acbb72014-07-23 14:49:42 +00001667let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001668 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001669 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1670 VEX, PD;
1671
1672let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001673 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001674 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001675 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001676
1677let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001678 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1679 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001680 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1681 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682}
1683
Robert Khasanov74acbb72014-07-23 14:49:42 +00001684let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001685 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1686 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001687 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1688 VEX, XD, VEX_W;
1689}
1690
1691// GR from/to mask register
1692let Predicates = [HasDQI] in {
1693 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1694 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1695 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1696 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1697}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001698let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001699 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1700 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1701 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1702 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001703}
1704let Predicates = [HasBWI] in {
1705 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1706 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1707}
1708let Predicates = [HasBWI] in {
1709 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1710 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1711}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712
Robert Khasanov74acbb72014-07-23 14:49:42 +00001713// Load/store kreg
1714let Predicates = [HasDQI] in {
1715 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1716 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001717 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1718 (KMOVBkm addr:$src)>;
1719}
1720let Predicates = [HasAVX512, NoDQI] in {
1721 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1722 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1723 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1724 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001725}
1726let Predicates = [HasAVX512] in {
1727 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001728 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001729 def : Pat<(i1 (load addr:$src)),
1730 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001731 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1732 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001733}
1734let Predicates = [HasBWI] in {
1735 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1736 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001737 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1738 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001739}
1740let Predicates = [HasBWI] in {
1741 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1742 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001743 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1744 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001745}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001746
Robert Khasanov74acbb72014-07-23 14:49:42 +00001747let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001748 def : Pat<(i1 (trunc (i64 GR64:$src))),
1749 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1750 (i32 1))), VK1)>;
1751
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001752 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001753 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001754
1755 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001756 (COPY_TO_REGCLASS
1757 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1758 VK1)>;
1759 def : Pat<(i1 (trunc (i16 GR16:$src))),
1760 (COPY_TO_REGCLASS
1761 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1762 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001763
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001764 def : Pat<(i32 (zext VK1:$src)),
1765 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001766 def : Pat<(i8 (zext VK1:$src)),
1767 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001768 (AND32ri (KMOVWrk
1769 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001770 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001771 (AND64ri8 (SUBREG_TO_REG (i64 0),
1772 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001773 def : Pat<(i16 (zext VK1:$src)),
1774 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001775 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1776 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001777 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1778 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1779 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1780 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001781}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001782let Predicates = [HasBWI] in {
1783 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1784 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1785 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1786 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1787}
1788
1789
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001790// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1791let Predicates = [HasAVX512] in {
1792 // GR from/to 8-bit mask without native support
1793 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1794 (COPY_TO_REGCLASS
1795 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1796 VK8)>;
1797 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1798 (EXTRACT_SUBREG
1799 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1800 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001801
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001802 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001803 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001804 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001805 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001806}
1807let Predicates = [HasBWI] in {
1808 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1809 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1810 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1811 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001812}
1813
1814// Mask unary operation
1815// - KNOT
1816multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001817 RegisterClass KRC, SDPatternOperator OpNode,
1818 Predicate prd> {
1819 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001820 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001821 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001822 [(set KRC:$dst, (OpNode KRC:$src))]>;
1823}
1824
Robert Khasanov74acbb72014-07-23 14:49:42 +00001825multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1826 SDPatternOperator OpNode> {
1827 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1828 HasDQI>, VEX, PD;
1829 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1830 HasAVX512>, VEX, PS;
1831 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1832 HasBWI>, VEX, PD, VEX_W;
1833 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1834 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001835}
1836
Robert Khasanov74acbb72014-07-23 14:49:42 +00001837defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001838
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001839multiclass avx512_mask_unop_int<string IntName, string InstName> {
1840 let Predicates = [HasAVX512] in
1841 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1842 (i16 GR16:$src)),
1843 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1844 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1845}
1846defm : avx512_mask_unop_int<"knot", "KNOT">;
1847
Robert Khasanov74acbb72014-07-23 14:49:42 +00001848let Predicates = [HasDQI] in
1849def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1850let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001851def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001852let Predicates = [HasBWI] in
1853def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1854let Predicates = [HasBWI] in
1855def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1856
1857// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001858let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001859def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1860 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1861
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001862def : Pat<(not VK8:$src),
1863 (COPY_TO_REGCLASS
1864 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001865}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001866
1867// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001868// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001869multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001870 RegisterClass KRC, SDPatternOperator OpNode,
1871 Predicate prd> {
1872 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001873 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1874 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001875 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001876 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1877}
1878
Robert Khasanov595683d2014-07-28 13:46:45 +00001879multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
1880 SDPatternOperator OpNode> {
1881 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1882 HasDQI>, VEX_4V, VEX_L, PD;
1883 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1884 HasAVX512>, VEX_4V, VEX_L, PS;
1885 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1886 HasBWI>, VEX_4V, VEX_L, VEX_W, PD;
1887 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1888 HasBWI>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001889}
1890
1891def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1892def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1893
1894let isCommutable = 1 in {
Robert Khasanov595683d2014-07-28 13:46:45 +00001895 defm KAND : avx512_mask_binop_all<0x41, "kand", and>;
1896 defm KOR : avx512_mask_binop_all<0x45, "kor", or>;
1897 defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor>;
1898 defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899}
Robert Khasanov595683d2014-07-28 13:46:45 +00001900let isCommutable = 0 in
1901 defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001902
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001903def : Pat<(xor VK1:$src1, VK1:$src2),
1904 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1905 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1906
1907def : Pat<(or VK1:$src1, VK1:$src2),
1908 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1909 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1910
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001911def : Pat<(and VK1:$src1, VK1:$src2),
1912 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1913 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1914
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001915multiclass avx512_mask_binop_int<string IntName, string InstName> {
1916 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001917 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1918 (i16 GR16:$src1), (i16 GR16:$src2)),
1919 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1920 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1921 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001922}
1923
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924defm : avx512_mask_binop_int<"kand", "KAND">;
1925defm : avx512_mask_binop_int<"kandn", "KANDN">;
1926defm : avx512_mask_binop_int<"kor", "KOR">;
1927defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1928defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001929
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001930// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1931multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1932 let Predicates = [HasAVX512] in
1933 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1934 (COPY_TO_REGCLASS
1935 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1936 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1937}
1938
1939defm : avx512_binop_pat<and, KANDWrr>;
1940defm : avx512_binop_pat<andn, KANDNWrr>;
1941defm : avx512_binop_pat<or, KORWrr>;
1942defm : avx512_binop_pat<xnor, KXNORWrr>;
1943defm : avx512_binop_pat<xor, KXORWrr>;
1944
1945// Mask unpacking
1946multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001947 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001948 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001949 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001950 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001951 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001952}
1953
1954multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001955 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001956 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001957}
1958
1959defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001960def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1961 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1962 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1963
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001964
1965multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1966 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001967 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1968 (i16 GR16:$src1), (i16 GR16:$src2)),
1969 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1970 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1971 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001972}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001973defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001974
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001975// Mask bit testing
1976multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1977 SDNode OpNode> {
1978 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1979 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00001980 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001981 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1982}
1983
1984multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1985 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001986 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001987 let Predicates = [HasDQI] in
1988 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
1989 VEX, PD;
1990 let Predicates = [HasBWI] in {
1991 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
1992 VEX, PS, VEX_W;
1993 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
1994 VEX, PD, VEX_W;
1995 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001996}
1997
1998defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002000// Mask shift
2001multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2002 SDNode OpNode> {
2003 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002004 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002005 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002006 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002007 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2008}
2009
2010multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2011 SDNode OpNode> {
2012 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002013 VEX, TAPD, VEX_W;
2014 let Predicates = [HasDQI] in
2015 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2016 VEX, TAPD;
2017 let Predicates = [HasBWI] in {
2018 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2019 VEX, TAPD, VEX_W;
2020 let Predicates = [HasDQI] in
2021 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2022 VEX, TAPD;
2023 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002024}
2025
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002026defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2027defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002028
2029// Mask setting all 0s or 1s
2030multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2031 let Predicates = [HasAVX512] in
2032 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2033 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2034 [(set KRC:$dst, (VT Val))]>;
2035}
2036
2037multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002038 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002039 defm W : avx512_mask_setop<VK16, v16i1, Val>;
2040}
2041
2042defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2043defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2044
2045// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2046let Predicates = [HasAVX512] in {
2047 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2048 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002049 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2050 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2051 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052}
2053def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2054 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2055
2056def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2057 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2058
2059def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2060 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2061
Robert Khasanov5aa44452014-09-30 11:41:54 +00002062let Predicates = [HasVLX] in {
2063 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2064 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2065 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2066 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002067 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2068 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002069 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2070 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2071 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2072 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2073}
2074
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002075def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002076 (v8i1 (COPY_TO_REGCLASS
2077 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2078 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002079
2080def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002081 (v8i1 (COPY_TO_REGCLASS
2082 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2083 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002084
2085def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2086 (v4i1 (COPY_TO_REGCLASS
2087 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2088 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2089
2090def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2091 (v4i1 (COPY_TO_REGCLASS
2092 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2093 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2094
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002095//===----------------------------------------------------------------------===//
2096// AVX-512 - Aligned and unaligned load and store
2097//
2098
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002099
2100multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002101 PatFrag ld_frag, PatFrag mload,
2102 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002103 let hasSideEffects = 0 in {
2104 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002105 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002106 _.ExeDomain>, EVEX;
2107 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2108 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002109 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002110 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2111 EVEX, EVEX_KZ;
2112
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002113 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2114 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002115 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002116 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002117 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2118 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002119
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002120 let Constraints = "$src0 = $dst" in {
2121 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2122 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2123 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2124 "${dst} {${mask}}, $src1}"),
2125 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2126 (_.VT _.RC:$src1),
2127 (_.VT _.RC:$src0))))], _.ExeDomain>,
2128 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002129 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002130 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2131 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002132 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2133 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002134 [(set _.RC:$dst, (_.VT
2135 (vselect _.KRCWM:$mask,
2136 (_.VT (bitconvert (ld_frag addr:$src1))),
2137 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002138 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002139 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002140 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2141 (ins _.KRCWM:$mask, _.MemOp:$src),
2142 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2143 "${dst} {${mask}} {z}, $src}",
2144 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2145 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2146 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002147 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002148 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2149 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2150
2151 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2152 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2153
2154 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2155 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2156 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002157}
2158
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002159multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2160 AVX512VLVectorVTInfo _,
2161 Predicate prd,
2162 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002163 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002164 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002165 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002166
2167 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002168 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002169 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002170 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002171 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002172 }
2173}
2174
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002175multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2176 AVX512VLVectorVTInfo _,
2177 Predicate prd,
2178 bit IsReMaterializable = 1> {
2179 let Predicates = [prd] in
2180 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002181 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002182
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002183 let Predicates = [prd, HasVLX] in {
2184 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002185 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002186 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002187 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002188 }
2189}
2190
2191multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002192 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002193 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002194 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2195 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2196 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002197 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002198 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2199 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2200 OpcodeStr #
2201 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2202 [], _.ExeDomain>, EVEX, EVEX_K;
2203 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2204 (ins _.KRCWM:$mask, _.RC:$src),
2205 OpcodeStr #
2206 "\t{$src, ${dst} {${mask}} {z}|" #
2207 "${dst} {${mask}} {z}, $src}",
2208 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002209 }
2210 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002211 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002212 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002213 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002214 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002215 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2216 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2217 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002218 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002219
2220 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2221 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2222 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002223}
2224
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002225
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002226multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2227 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002228 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002229 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2230 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002231
2232 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002233 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2234 masked_store_unaligned>, EVEX_V256;
2235 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2236 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002237 }
2238}
2239
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002240multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2241 AVX512VLVectorVTInfo _, Predicate prd> {
2242 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002243 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2244 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002245
2246 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002247 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2248 masked_store_aligned256>, EVEX_V256;
2249 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2250 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002251 }
2252}
2253
2254defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2255 HasAVX512>,
2256 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2257 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2258
2259defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2260 HasAVX512>,
2261 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2262 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2263
2264defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2265 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002266 PS, EVEX_CD8<32, CD8VF>;
2267
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002268defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2269 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2270 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002271
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002272def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002273 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002274 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002276def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2277 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2278 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002280def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2281 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2282 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2283
2284def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2285 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2286 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2287
2288def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2289 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2290 (VMOVAPDZrm addr:$ptr)>;
2291
2292def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2293 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2294 (VMOVAPSZrm addr:$ptr)>;
2295
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002296def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2297 GR16:$mask),
2298 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2299 VR512:$src)>;
2300def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2301 GR8:$mask),
2302 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2303 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002304
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002305def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2306 GR16:$mask),
2307 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2308 VR512:$src)>;
2309def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2310 GR8:$mask),
2311 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2312 VR512:$src)>;
2313
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002314let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002315def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2316 (VMOVUPSZmrk addr:$ptr,
2317 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2318 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2319
2320def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2321 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2322 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2323
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002324def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2325 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2326 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2327 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002328}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002329
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002330defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2331 HasAVX512>,
2332 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2333 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002334
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002335defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2336 HasAVX512>,
2337 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2338 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002339
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002340defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2341 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002342 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2343
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002344defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2345 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002346 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2347
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002348defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2349 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002350 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2351
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002352defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2353 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002354 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002355
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002356def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2357 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002358 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002359
2360def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002361 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2362 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002363
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002364def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002365 GR16:$mask),
2366 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002367 VR512:$src)>;
2368def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002369 GR8:$mask),
2370 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002371 VR512:$src)>;
2372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002373let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002374def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002375 (bc_v8i64 (v16i32 immAllZerosV)))),
2376 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002377
2378def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002379 (v8i64 VR512:$src))),
2380 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002381 VK8), VR512:$src)>;
2382
2383def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2384 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002385 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002386
2387def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002388 (v16i32 VR512:$src))),
2389 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002390}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002391// NoVLX patterns
2392let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002393def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2394 (VMOVDQU32Zmrk addr:$ptr,
2395 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2396 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2397
2398def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2399 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2400 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002401}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002402
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002403// Move Int Doubleword to Packed Double Int
2404//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002405def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002406 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002407 [(set VR128X:$dst,
2408 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2409 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002410def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002411 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002412 [(set VR128X:$dst,
2413 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2414 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002415def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002416 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002417 [(set VR128X:$dst,
2418 (v2i64 (scalar_to_vector GR64:$src)))],
2419 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002420let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002421def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002422 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002423 [(set FR64:$dst, (bitconvert GR64:$src))],
2424 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002425def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002426 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002427 [(set GR64:$dst, (bitconvert FR64:$src))],
2428 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002429}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002430def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002431 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002432 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2433 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2434 EVEX_CD8<64, CD8VT1>;
2435
2436// Move Int Doubleword to Single Scalar
2437//
Craig Topper88adf2a2013-10-12 05:41:08 +00002438let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002439def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002440 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002441 [(set FR32X:$dst, (bitconvert GR32:$src))],
2442 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2443
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002444def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002445 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002446 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2447 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002448}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002449
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002450// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002451//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002452def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002453 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2455 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2456 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002457def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002458 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002459 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002460 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2461 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2462 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2463
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002464// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002465//
2466def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002467 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002468 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2469 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002470 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471 Requires<[HasAVX512, In64BitMode]>;
2472
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002473def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002474 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002475 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002476 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2477 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002478 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002479 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2480
2481// Move Scalar Single to Double Int
2482//
Craig Topper88adf2a2013-10-12 05:41:08 +00002483let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002484def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002485 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002486 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002487 [(set GR32:$dst, (bitconvert FR32X:$src))],
2488 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002489def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002490 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002491 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002492 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2493 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002494}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002495
2496// Move Quadword Int to Packed Quadword Int
2497//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002498def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002499 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002500 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002501 [(set VR128X:$dst,
2502 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2503 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2504
2505//===----------------------------------------------------------------------===//
2506// AVX-512 MOVSS, MOVSD
2507//===----------------------------------------------------------------------===//
2508
Michael Liao5bf95782014-12-04 05:20:33 +00002509multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002510 SDNode OpNode, ValueType vt,
2511 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002512 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002513 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002514 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002515 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2516 (scalar_to_vector RC:$src2))))],
2517 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002518 let Constraints = "$src1 = $dst" in
2519 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2520 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2521 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002522 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002523 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002524 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002525 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002526 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2527 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002528 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002529 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002530 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002531 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2532 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002533 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002534 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002535 [], IIC_SSE_MOV_S_MR>,
2536 EVEX, VEX_LIG, EVEX_K;
2537 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002538 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539}
2540
2541let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002542defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002543 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2544
2545let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002546defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002547 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2548
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002549def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2550 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2551 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2552
2553def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2554 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2555 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002556
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002557def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2558 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2559 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2560
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002561// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002562let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002563 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2564 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002565 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 IIC_SSE_MOV_S_RR>,
2567 XS, EVEX_4V, VEX_LIG;
2568 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2569 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002570 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571 IIC_SSE_MOV_S_RR>,
2572 XD, EVEX_4V, VEX_LIG, VEX_W;
2573}
2574
2575let Predicates = [HasAVX512] in {
2576 let AddedComplexity = 15 in {
2577 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2578 // MOVS{S,D} to the lower bits.
2579 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2580 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2581 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2582 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2583 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2584 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2585 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2586 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2587
2588 // Move low f32 and clear high bits.
2589 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2590 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002591 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002592 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2593 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2594 (SUBREG_TO_REG (i32 0),
2595 (VMOVSSZrr (v4i32 (V_SET0)),
2596 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2597 }
2598
2599 let AddedComplexity = 20 in {
2600 // MOVSSrm zeros the high parts of the register; represent this
2601 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2602 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2603 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2604 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2605 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2606 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2607 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2608
2609 // MOVSDrm zeros the high parts of the register; represent this
2610 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2611 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2612 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2613 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2614 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2615 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2616 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2617 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2618 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2619 def : Pat<(v2f64 (X86vzload addr:$src)),
2620 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2621
2622 // Represent the same patterns above but in the form they appear for
2623 // 256-bit types
2624 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2625 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002626 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002627 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2628 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2629 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2630 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2631 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2632 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2633 }
2634 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2635 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2636 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2637 FR32X:$src)), sub_xmm)>;
2638 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2639 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2640 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2641 FR64X:$src)), sub_xmm)>;
2642 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2643 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002644 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002645
2646 // Move low f64 and clear high bits.
2647 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2648 (SUBREG_TO_REG (i32 0),
2649 (VMOVSDZrr (v2f64 (V_SET0)),
2650 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2651
2652 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2653 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2654 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2655
2656 // Extract and store.
2657 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2658 addr:$dst),
2659 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2660 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2661 addr:$dst),
2662 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2663
2664 // Shuffle with VMOVSS
2665 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2666 (VMOVSSZrr (v4i32 VR128X:$src1),
2667 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2668 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2669 (VMOVSSZrr (v4f32 VR128X:$src1),
2670 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2671
2672 // 256-bit variants
2673 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2674 (SUBREG_TO_REG (i32 0),
2675 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2676 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2677 sub_xmm)>;
2678 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2679 (SUBREG_TO_REG (i32 0),
2680 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2681 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2682 sub_xmm)>;
2683
2684 // Shuffle with VMOVSD
2685 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2686 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2687 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2688 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2689 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2690 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2691 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2692 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2693
2694 // 256-bit variants
2695 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2696 (SUBREG_TO_REG (i32 0),
2697 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2698 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2699 sub_xmm)>;
2700 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2701 (SUBREG_TO_REG (i32 0),
2702 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2703 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2704 sub_xmm)>;
2705
2706 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2707 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2708 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2709 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2710 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2711 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2712 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2713 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2714}
2715
2716let AddedComplexity = 15 in
2717def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2718 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002719 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002720 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002721 (v2i64 VR128X:$src))))],
2722 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2723
2724let AddedComplexity = 20 in
2725def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2726 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002727 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002728 [(set VR128X:$dst, (v2i64 (X86vzmovl
2729 (loadv2i64 addr:$src))))],
2730 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2731 EVEX_CD8<8, CD8VT8>;
2732
2733let Predicates = [HasAVX512] in {
2734 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2735 let AddedComplexity = 20 in {
2736 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2737 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002738 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2739 (VMOV64toPQIZrr GR64:$src)>;
2740 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2741 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002742
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002743 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2744 (VMOVDI2PDIZrm addr:$src)>;
2745 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2746 (VMOVDI2PDIZrm addr:$src)>;
2747 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2748 (VMOVZPQILo2PQIZrm addr:$src)>;
2749 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2750 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002751 def : Pat<(v2i64 (X86vzload addr:$src)),
2752 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002753 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002754
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002755 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2756 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2757 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2758 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2759 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2760 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2761 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2762}
2763
2764def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2765 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2766
2767def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2768 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2769
2770def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2771 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2772
2773def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2774 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2775
2776//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002777// AVX-512 - Non-temporals
2778//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002779let SchedRW = [WriteLoad] in {
2780 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2781 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2782 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2783 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2784 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002785
Robert Khasanoved882972014-08-13 10:46:00 +00002786 let Predicates = [HasAVX512, HasVLX] in {
2787 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2788 (ins i256mem:$src),
2789 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2790 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2791 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002792
Robert Khasanoved882972014-08-13 10:46:00 +00002793 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2794 (ins i128mem:$src),
2795 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2796 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2797 EVEX_CD8<64, CD8VF>;
2798 }
Adam Nemetefd07852014-06-18 16:51:10 +00002799}
2800
Robert Khasanoved882972014-08-13 10:46:00 +00002801multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2802 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2803 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2804 let SchedRW = [WriteStore], mayStore = 1,
2805 AddedComplexity = 400 in
2806 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2807 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2808 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2809}
2810
2811multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2812 string elty, string elsz, string vsz512,
2813 string vsz256, string vsz128, Domain d,
2814 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2815 let Predicates = [prd] in
2816 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2817 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2818 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2819 EVEX_V512;
2820
2821 let Predicates = [prd, HasVLX] in {
2822 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2823 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2824 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2825 EVEX_V256;
2826
2827 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2828 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2829 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2830 EVEX_V128;
2831 }
2832}
2833
2834defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2835 "i", "64", "8", "4", "2", SSEPackedInt,
2836 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2837
2838defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2839 "f", "64", "8", "4", "2", SSEPackedDouble,
2840 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2841
2842defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2843 "f", "32", "16", "8", "4", SSEPackedSingle,
2844 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2845
Adam Nemet7f62b232014-06-10 16:39:53 +00002846//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002847// AVX-512 - Integer arithmetic
2848//
2849multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002850 X86VectorVTInfo _, OpndItins itins,
2851 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002852 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002853 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2854 "$src2, $src1", "$src1, $src2",
2855 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002856 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002857 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002858
Robert Khasanov545d1b72014-10-14 14:36:19 +00002859 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002860 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002861 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2862 "$src2, $src1", "$src1, $src2",
2863 (_.VT (OpNode _.RC:$src1,
2864 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002865 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002866 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002867}
2868
2869multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2870 X86VectorVTInfo _, OpndItins itins,
2871 bit IsCommutable = 0> :
2872 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2873 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002874 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002875 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2876 "${src2}"##_.BroadcastStr##", $src1",
2877 "$src1, ${src2}"##_.BroadcastStr,
2878 (_.VT (OpNode _.RC:$src1,
2879 (X86VBroadcast
2880 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002881 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002882 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002883}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002884
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002885multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2886 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2887 Predicate prd, bit IsCommutable = 0> {
2888 let Predicates = [prd] in
2889 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2890 IsCommutable>, EVEX_V512;
2891
2892 let Predicates = [prd, HasVLX] in {
2893 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2894 IsCommutable>, EVEX_V256;
2895 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2896 IsCommutable>, EVEX_V128;
2897 }
2898}
2899
Robert Khasanov545d1b72014-10-14 14:36:19 +00002900multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2901 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2902 Predicate prd, bit IsCommutable = 0> {
2903 let Predicates = [prd] in
2904 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2905 IsCommutable>, EVEX_V512;
2906
2907 let Predicates = [prd, HasVLX] in {
2908 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2909 IsCommutable>, EVEX_V256;
2910 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2911 IsCommutable>, EVEX_V128;
2912 }
2913}
2914
2915multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2916 OpndItins itins, Predicate prd,
2917 bit IsCommutable = 0> {
2918 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
2919 itins, prd, IsCommutable>,
2920 VEX_W, EVEX_CD8<64, CD8VF>;
2921}
2922
2923multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
2924 OpndItins itins, Predicate prd,
2925 bit IsCommutable = 0> {
2926 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
2927 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
2928}
2929
2930multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
2931 OpndItins itins, Predicate prd,
2932 bit IsCommutable = 0> {
2933 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
2934 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
2935}
2936
2937multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
2938 OpndItins itins, Predicate prd,
2939 bit IsCommutable = 0> {
2940 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
2941 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
2942}
2943
2944multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
2945 SDNode OpNode, OpndItins itins, Predicate prd,
2946 bit IsCommutable = 0> {
2947 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
2948 IsCommutable>;
2949
2950 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
2951 IsCommutable>;
2952}
2953
2954multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
2955 SDNode OpNode, OpndItins itins, Predicate prd,
2956 bit IsCommutable = 0> {
2957 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
2958 IsCommutable>;
2959
2960 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
2961 IsCommutable>;
2962}
2963
2964multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
2965 bits<8> opc_d, bits<8> opc_q,
2966 string OpcodeStr, SDNode OpNode,
2967 OpndItins itins, bit IsCommutable = 0> {
2968 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
2969 itins, HasAVX512, IsCommutable>,
2970 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
2971 itins, HasBWI, IsCommutable>;
2972}
2973
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00002974multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
2975 SDNode OpNode,X86VectorVTInfo _Src,
2976 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
2977 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
2978 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
2979 "$src2, $src1","$src1, $src2",
2980 (_Dst.VT (OpNode
2981 (_Src.VT _Src.RC:$src1),
2982 (_Src.VT _Src.RC:$src2))),
2983 "",itins.rr, IsCommutable>,
2984 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002985 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00002986 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
2987 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
2988 "$src2, $src1", "$src1, $src2",
2989 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
2990 (bitconvert (_Src.LdFrag addr:$src2)))),
2991 "", itins.rm>,
2992 AVX512BIBase, EVEX_4V;
2993
2994 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
2995 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
2996 OpcodeStr,
2997 "${src2}"##_Dst.BroadcastStr##", $src1",
2998 "$src1, ${src2}"##_Dst.BroadcastStr,
2999 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bc_v16i32
3000 (_Dst.VT (X86VBroadcast
3001 (_Dst.ScalarLdFrag addr:$src2)))))),
3002 "", itins.rm>,
3003 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003004 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003005}
3006
Robert Khasanov545d1b72014-10-14 14:36:19 +00003007defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3008 SSE_INTALU_ITINS_P, 1>;
3009defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3010 SSE_INTALU_ITINS_P, 0>;
3011defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3012 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3013defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3014 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003015defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3016 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003017
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003018defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3019 X86pmuldq, v16i32_info, v8i64_info, 1>,
3020 T8PD, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003021
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003022defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3023 X86pmuludq, v16i32_info, v8i64_info, 1>,
3024 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003025
Robert Khasanov545d1b72014-10-14 14:36:19 +00003026defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3027 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3028defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3029 SSE_INTALU_ITINS_P, HasBWI, 1>;
3030defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3031 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003032
Robert Khasanov545d1b72014-10-14 14:36:19 +00003033defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3034 SSE_INTALU_ITINS_P, HasBWI, 1>;
3035defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3036 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3037defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3038 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003039
Robert Khasanov545d1b72014-10-14 14:36:19 +00003040defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3041 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3042defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3043 SSE_INTALU_ITINS_P, HasBWI, 1>;
3044defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3045 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003046
Robert Khasanov545d1b72014-10-14 14:36:19 +00003047defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3048 SSE_INTALU_ITINS_P, HasBWI, 1>;
3049defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3050 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3051defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3052 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003053
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003054def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3055 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3056 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3057def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3058 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3059 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3060def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3061 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3062 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3063def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3064 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3065 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3066def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3067 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3068 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3069def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3070 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3071 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3072def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3073 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3074 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3075def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3076 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3077 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003078//===----------------------------------------------------------------------===//
3079// AVX-512 - Unpack Instructions
3080//===----------------------------------------------------------------------===//
3081
3082multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3083 PatFrag mem_frag, RegisterClass RC,
3084 X86MemOperand x86memop, string asm,
3085 Domain d> {
3086 def rr : AVX512PI<opc, MRMSrcReg,
3087 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3088 asm, [(set RC:$dst,
3089 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003090 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003091 def rm : AVX512PI<opc, MRMSrcMem,
3092 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3093 asm, [(set RC:$dst,
3094 (vt (OpNode RC:$src1,
3095 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003096 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003097}
3098
Craig Topper820d4922015-02-09 04:04:50 +00003099defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003101 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003102defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003103 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003104 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003105defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003106 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003107 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003108defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003109 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003110 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003111
3112multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3113 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3114 X86MemOperand x86memop> {
3115 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3116 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003117 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003118 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003119 IIC_SSE_UNPCK>, EVEX_4V;
3120 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3121 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003122 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003123 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3124 (bitconvert (memop_frag addr:$src2)))))],
3125 IIC_SSE_UNPCK>, EVEX_4V;
3126}
3127defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003128 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129 EVEX_CD8<32, CD8VF>;
3130defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003131 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003132 VEX_W, EVEX_CD8<64, CD8VF>;
3133defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003134 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 EVEX_CD8<32, CD8VF>;
3136defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003137 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003138 VEX_W, EVEX_CD8<64, CD8VF>;
3139//===----------------------------------------------------------------------===//
3140// AVX-512 - PSHUFD
3141//
3142
3143multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003144 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003145 X86MemOperand x86memop, ValueType OpVT> {
3146 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003147 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003148 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003149 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003150 [(set RC:$dst,
3151 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3152 EVEX;
3153 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003154 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003155 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003156 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003157 [(set RC:$dst,
3158 (OpVT (OpNode (mem_frag addr:$src1),
3159 (i8 imm:$src2))))]>, EVEX;
3160}
3161
Craig Topper820d4922015-02-09 04:04:50 +00003162defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003163 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003164
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003165//===----------------------------------------------------------------------===//
3166// AVX-512 Logical Instructions
3167//===----------------------------------------------------------------------===//
3168
Robert Khasanov545d1b72014-10-14 14:36:19 +00003169defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3170 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3171defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3172 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3173defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3174 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3175defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003176 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003177
3178//===----------------------------------------------------------------------===//
3179// AVX-512 FP arithmetic
3180//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003181multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3182 SDNode OpNode, SDNode VecNode, OpndItins itins,
3183 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003184
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003185 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3186 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3187 "$src2, $src1", "$src1, $src2",
3188 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3189 (i32 FROUND_CURRENT)),
3190 "", itins.rr, IsCommutable>;
3191
3192 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3193 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3194 "$src2, $src1", "$src1, $src2",
3195 (VecNode (_.VT _.RC:$src1),
3196 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3197 (i32 FROUND_CURRENT)),
3198 "", itins.rm, IsCommutable>;
3199 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3200 Predicates = [HasAVX512] in {
3201 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3202 (ins _.FRC:$src1, _.FRC:$src2),
3203 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3204 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3205 itins.rr>;
3206 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3207 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3208 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3209 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3210 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3211 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003212}
3213
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003214multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3215 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3216
3217 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3218 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3219 "$rc, $src2, $src1", "$src1, $src2, $rc",
3220 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3221 (i32 imm:$rc)), "", itins.rr, IsCommutable>,
3222 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003223}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003224multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3225 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3226
3227 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3228 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3229 "$src2, $src1", "$src1, $src2",
3230 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3231 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003232}
3233
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003234multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3235 SDNode VecNode,
3236 SizeItins itins, bit IsCommutable> {
3237 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3238 itins.s, IsCommutable>,
3239 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3240 itins.s, IsCommutable>,
3241 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3242 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3243 itins.d, IsCommutable>,
3244 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3245 itins.d, IsCommutable>,
3246 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3247}
3248
3249multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3250 SDNode VecNode,
3251 SizeItins itins, bit IsCommutable> {
3252 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3253 itins.s, IsCommutable>,
3254 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3255 itins.s, IsCommutable>,
3256 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3257 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3258 itins.d, IsCommutable>,
3259 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3260 itins.d, IsCommutable>,
3261 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3262}
3263defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3264defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3265defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3266defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3267defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3268defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3269
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003271 X86VectorVTInfo _, bit IsCommutable> {
3272 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3273 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3274 "$src2, $src1", "$src1, $src2",
3275 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003276 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003277 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3278 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3279 "$src2, $src1", "$src1, $src2",
3280 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3281 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3282 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3283 "${src2}"##_.BroadcastStr##", $src1",
3284 "$src1, ${src2}"##_.BroadcastStr,
3285 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3286 (_.ScalarLdFrag addr:$src2))))>,
3287 EVEX_4V, EVEX_B;
3288 }//let mayLoad = 1
3289}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003290
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003291multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3292 X86VectorVTInfo _, bit IsCommutable> {
3293 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3294 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3295 "$rc, $src2, $src1", "$src1, $src2, $rc",
3296 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3297 EVEX_4V, EVEX_B, EVEX_RC;
3298}
3299
3300multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003301 bit IsCommutable = 0> {
3302 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3303 IsCommutable>, EVEX_V512, PS,
3304 EVEX_CD8<32, CD8VF>;
3305 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3306 IsCommutable>, EVEX_V512, PD, VEX_W,
3307 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003308
Robert Khasanov595e5982014-10-29 15:43:02 +00003309 // Define only if AVX512VL feature is present.
3310 let Predicates = [HasVLX] in {
3311 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3312 IsCommutable>, EVEX_V128, PS,
3313 EVEX_CD8<32, CD8VF>;
3314 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3315 IsCommutable>, EVEX_V256, PS,
3316 EVEX_CD8<32, CD8VF>;
3317 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3318 IsCommutable>, EVEX_V128, PD, VEX_W,
3319 EVEX_CD8<64, CD8VF>;
3320 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3321 IsCommutable>, EVEX_V256, PD, VEX_W,
3322 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003323 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003324}
3325
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003326multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3327 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3328 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3329 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3330 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3331}
3332
3333defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3334 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3335defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3336 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3337defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3338 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3339defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3340 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003341defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3342defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003344def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3345 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3346 (i16 -1), FROUND_CURRENT)),
3347 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3348
3349def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3350 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3351 (i8 -1), FROUND_CURRENT)),
3352 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3353
3354def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3355 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3356 (i16 -1), FROUND_CURRENT)),
3357 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3358
3359def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3360 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3361 (i8 -1), FROUND_CURRENT)),
3362 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003363//===----------------------------------------------------------------------===//
3364// AVX-512 VPTESTM instructions
3365//===----------------------------------------------------------------------===//
3366
Michael Liao5bf95782014-12-04 05:20:33 +00003367multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3368 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003369 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003370 def rr : AVX512PI<opc, MRMSrcReg,
Michael Liao5bf95782014-12-04 05:20:33 +00003371 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003372 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003373 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
3374 SSEPackedInt>, EVEX_4V;
3375 def rm : AVX512PI<opc, MRMSrcMem,
Michael Liao5bf95782014-12-04 05:20:33 +00003376 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003377 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003378 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003379 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003380}
3381
3382defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003383 loadv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003384 EVEX_CD8<32, CD8VF>;
3385defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003386 loadv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003387 EVEX_CD8<64, CD8VF>;
3388
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003389let Predicates = [HasCDI] in {
3390defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003391 loadv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003392 EVEX_CD8<32, CD8VF>;
3393defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Craig Topper820d4922015-02-09 04:04:50 +00003394 loadv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003395 EVEX_CD8<64, CD8VF>;
3396}
3397
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003398def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3399 (v16i32 VR512:$src2), (i16 -1))),
3400 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3401
3402def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3403 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003404 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003405
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003406//===----------------------------------------------------------------------===//
3407// AVX-512 Shift instructions
3408//===----------------------------------------------------------------------===//
3409multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003410 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003411 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003412 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003413 "$src2, $src1", "$src1, $src2",
3414 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3415 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003416 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003417 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003418 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003419 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003420 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3421 (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003422 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003423}
3424
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003425multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3426 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3427 let mayLoad = 1 in
3428 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3429 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3430 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3431 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
3432 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
3433}
3434
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003435multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003436 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003437 // src2 is always 128-bit
3438 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3439 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3440 "$src2, $src1", "$src1, $src2",
3441 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3442 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3443 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3444 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3445 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003446 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003447 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
3448 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003449}
3450
Cameron McInally5fb084e2014-12-11 17:13:05 +00003451multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003452 ValueType SrcVT, PatFrag bc_frag,
3453 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3454 let Predicates = [prd] in
3455 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3456 VTInfo.info512>, EVEX_V512,
3457 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3458 let Predicates = [prd, HasVLX] in {
3459 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3460 VTInfo.info256>, EVEX_V256,
3461 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3462 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3463 VTInfo.info128>, EVEX_V128,
3464 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3465 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003466}
3467
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003468multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3469 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003470 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003471 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003472 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003473 avx512vl_i64_info, HasAVX512>, VEX_W;
3474 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3475 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003476}
3477
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003478multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3479 string OpcodeStr, SDNode OpNode,
3480 AVX512VLVectorVTInfo VTInfo> {
3481 let Predicates = [HasAVX512] in
3482 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3483 VTInfo.info512>,
3484 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3485 VTInfo.info512>, EVEX_V512;
3486 let Predicates = [HasAVX512, HasVLX] in {
3487 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3488 VTInfo.info256>,
3489 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3490 VTInfo.info256>, EVEX_V256;
3491 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3492 VTInfo.info128>,
3493 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3494 VTInfo.info128>, EVEX_V128;
3495 }
3496}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003497
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003498multiclass avx512_shift_rmi_w<bits<8> opcw,
3499 Format ImmFormR, Format ImmFormM,
3500 string OpcodeStr, SDNode OpNode> {
3501 let Predicates = [HasBWI] in
3502 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3503 v32i16_info>, EVEX_V512;
3504 let Predicates = [HasVLX, HasBWI] in {
3505 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3506 v16i16x_info>, EVEX_V256;
3507 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3508 v8i16x_info>, EVEX_V128;
3509 }
3510}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003511
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003512multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3513 Format ImmFormR, Format ImmFormM,
3514 string OpcodeStr, SDNode OpNode> {
3515 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3516 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3517 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3518 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3519}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003520
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003521defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3522 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3523
3524defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3525 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3526
3527defm VPSRA : avx512_shift_rmi_dq<0x72, 0x73, MRM4r, MRM4m, "vpsra", X86vsrai>,
3528 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3529
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003530defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3531defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003532
3533defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3534defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3535defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003536
3537//===-------------------------------------------------------------------===//
3538// Variable Bit Shifts
3539//===-------------------------------------------------------------------===//
3540multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003541 X86VectorVTInfo _> {
3542 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3543 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3544 "$src2, $src1", "$src1, $src2",
3545 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3546 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003547 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003548 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3549 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3550 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003551 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003552 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
3553 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003554}
3555
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003556multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3557 X86VectorVTInfo _> {
3558 let mayLoad = 1 in
3559 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3560 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3561 "${src2}"##_.BroadcastStr##", $src1",
3562 "$src1, ${src2}"##_.BroadcastStr,
3563 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3564 (_.ScalarLdFrag addr:$src2))))),
3565 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
3566 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3567}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003568multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3569 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003570 let Predicates = [HasAVX512] in
3571 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3572 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3573
3574 let Predicates = [HasAVX512, HasVLX] in {
3575 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3576 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3577 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3578 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3579 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003580}
3581
3582multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3583 SDNode OpNode> {
3584 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003585 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003586 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003587 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003588}
3589
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003590multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3591 SDNode OpNode> {
3592 let Predicates = [HasBWI] in
3593 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3594 EVEX_V512, VEX_W;
3595 let Predicates = [HasVLX, HasBWI] in {
3596
3597 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3598 EVEX_V256, VEX_W;
3599 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3600 EVEX_V128, VEX_W;
3601 }
3602}
3603
3604defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3605 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3606defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3607 avx512_var_shift_w<0x11, "vpsravw", sra>;
3608defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3609 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3610defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3611defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003612
3613//===----------------------------------------------------------------------===//
3614// AVX-512 - MOVDDUP
3615//===----------------------------------------------------------------------===//
3616
Michael Liao5bf95782014-12-04 05:20:33 +00003617multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003618 X86MemOperand x86memop, PatFrag memop_frag> {
3619def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003620 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003621 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3622def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003623 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624 [(set RC:$dst,
3625 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3626}
3627
Craig Topper820d4922015-02-09 04:04:50 +00003628defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003629 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3630def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3631 (VMOVDDUPZrm addr:$src)>;
3632
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003633//===---------------------------------------------------------------------===//
3634// Replicate Single FP - MOVSHDUP and MOVSLDUP
3635//===---------------------------------------------------------------------===//
3636multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3637 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3638 X86MemOperand x86memop> {
3639 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003640 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003641 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3642 let mayLoad = 1 in
3643 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003644 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003645 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3646}
3647
3648defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003649 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003650 EVEX_CD8<32, CD8VF>;
3651defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003652 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003653 EVEX_CD8<32, CD8VF>;
3654
3655def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003656def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003657 (VMOVSHDUPZrm addr:$src)>;
3658def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003659def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003660 (VMOVSLDUPZrm addr:$src)>;
3661
3662//===----------------------------------------------------------------------===//
3663// Move Low to High and High to Low packed FP Instructions
3664//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003665def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3666 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003667 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003668 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3669 IIC_SSE_MOV_LH>, EVEX_4V;
3670def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3671 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003672 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003673 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3674 IIC_SSE_MOV_LH>, EVEX_4V;
3675
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003676let Predicates = [HasAVX512] in {
3677 // MOVLHPS patterns
3678 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3679 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3680 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3681 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003682
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003683 // MOVHLPS patterns
3684 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3685 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3686}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003687
3688//===----------------------------------------------------------------------===//
3689// FMA - Fused Multiply Operations
3690//
Adam Nemet26371ce2014-10-24 00:02:55 +00003691
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003692let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003693// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3694multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3695 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003696 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003697 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003698 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003699 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003700 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701
3702 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003703 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3704 (ins _.RC:$src2, _.MemOp:$src3),
3705 OpcodeStr, "$src3, $src2", "$src2, $src3",
3706 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3707 AVX512FMA3Base;
3708
3709 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3710 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003711 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
3712 !strconcat("$src2, ${src3}", _.BroadcastStr ),
3713 (OpNode _.RC:$src1,
3714 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003715 AVX512FMA3Base, EVEX_B;
3716 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003717} // Constraints = "$src1 = $dst"
3718
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003719let Constraints = "$src1 = $dst" in {
3720// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003721multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
3722 X86VectorVTInfo _,
3723 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003724 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3725 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3726 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3727 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3728 AVX512FMA3Base, EVEX_B, EVEX_RC;
3729 }
3730} // Constraints = "$src1 = $dst"
3731
3732multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3733 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3734 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3735 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3736}
3737
Adam Nemet832ec5e2014-10-24 00:03:00 +00003738multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003739 string OpcodeStr, X86VectorVTInfo VTI,
3740 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003741 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3742 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003743 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3744 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003745}
3746
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003747multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3748 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003749 SDPatternOperator OpNode,
3750 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003751let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003752 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003753 v16f32_info, OpNode>,
3754 avx512_fma3_round_forms<opc213, OpcodeStr,
3755 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003756 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3757 v8f32x_info, OpNode>, EVEX_V256;
3758 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3759 v4f32x_info, OpNode>, EVEX_V128;
3760 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003761let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003762 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003763 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003764 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
3765 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003766 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003767 v4f64x_info, OpNode>,
3768 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003769 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003770 v2f64x_info, OpNode>,
3771 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003772 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003773}
3774
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003775defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3776defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3777defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3778defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3779defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3780defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003781
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003782let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003783multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3784 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003785 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003786 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3787 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003788 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003789 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003790 _.RC:$src3)))]>;
3791 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3792 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003793 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003794 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3795 [(set _.RC:$dst,
3796 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3797 (_.ScalarLdFrag addr:$src2))),
3798 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003799}
3800} // Constraints = "$src1 = $dst"
3801
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003802multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003803
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003804let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003805 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003806 OpNode,v16f32_info>, EVEX_V512,
3807 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003808 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003809 OpNode, v8f32x_info>, EVEX_V256,
3810 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003811 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003812 OpNode, v4f32x_info>, EVEX_V128,
3813 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003814 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003815let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003816 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003817 OpNode, v8f64_info>, EVEX_V512,
3818 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003819 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003820 OpNode, v4f64x_info>, EVEX_V256,
3821 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003822 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003823 OpNode, v2f64x_info>, EVEX_V128,
3824 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003825 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003826}
3827
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003828defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3829defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3830defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3831defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3832defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3833defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3834
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003835// Scalar FMA
3836let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003837multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3838 RegisterClass RC, ValueType OpVT,
3839 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003840 PatFrag mem_frag> {
3841 let isCommutable = 1 in
3842 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3843 (ins RC:$src1, RC:$src2, RC:$src3),
3844 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003845 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003846 [(set RC:$dst,
3847 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3848 let mayLoad = 1 in
3849 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3850 (ins RC:$src1, RC:$src2, f128mem:$src3),
3851 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003852 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003853 [(set RC:$dst,
3854 (OpVT (OpNode RC:$src2, RC:$src1,
3855 (mem_frag addr:$src3))))]>;
3856}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003857} // Constraints = "$src1 = $dst"
3858
Elena Demikhovskycf088092013-12-11 14:31:04 +00003859defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003860 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003861defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003862 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003863defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003865defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003866 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003867defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003868 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003869defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003870 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003871defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003872 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003873defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003874 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
3875
3876//===----------------------------------------------------------------------===//
3877// AVX-512 Scalar convert from sign integer to float/double
3878//===----------------------------------------------------------------------===//
3879
3880multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3881 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003882let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003883 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003884 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003885 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003886 let mayLoad = 1 in
3887 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
3888 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003889 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003890 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003891} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003892}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003893
Andrew Trick15a47742013-10-09 05:11:10 +00003894let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00003895defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003896 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003897defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003899defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003900 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003901defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003902 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3903
3904def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
3905 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3906def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003907 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003908def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
3909 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3910def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003911 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003912
3913def : Pat<(f32 (sint_to_fp GR32:$src)),
3914 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3915def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003916 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003917def : Pat<(f64 (sint_to_fp GR32:$src)),
3918 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3919def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003920 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
3921
Elena Demikhovskycf088092013-12-11 14:31:04 +00003922defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003923 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003924defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003925 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003926defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003927 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00003928defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003929 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3930
3931def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
3932 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3933def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
3934 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
3935def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
3936 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3937def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
3938 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
3939
3940def : Pat<(f32 (uint_to_fp GR32:$src)),
3941 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
3942def : Pat<(f32 (uint_to_fp GR64:$src)),
3943 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
3944def : Pat<(f64 (uint_to_fp GR32:$src)),
3945 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
3946def : Pat<(f64 (uint_to_fp GR64:$src)),
3947 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00003948}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003949
3950//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003951// AVX-512 Scalar convert from float/double to integer
3952//===----------------------------------------------------------------------===//
3953multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
3954 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
3955 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003956let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003957 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003958 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003959 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
3960 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003961 let mayLoad = 1 in
3962 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003963 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003964 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003965} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003966}
3967let Predicates = [HasAVX512] in {
3968// Convert float/double to signed/unsigned int 32/64
3969defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003970 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003971 XS, EVEX_CD8<32, CD8VT1>;
3972defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003973 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003974 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
3975defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003976 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003977 XS, EVEX_CD8<32, CD8VT1>;
3978defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3979 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003980 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003981 EVEX_CD8<32, CD8VT1>;
3982defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003983 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003984 XD, EVEX_CD8<64, CD8VT1>;
3985defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003986 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003987 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
3988defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003989 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003990 XD, EVEX_CD8<64, CD8VT1>;
3991defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
3992 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003993 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00003994 EVEX_CD8<64, CD8VT1>;
3995
Craig Topper9dd48c82014-01-02 17:28:14 +00003996let isCodeGenOnly = 1 in {
3997 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
3998 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
3999 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4000 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4001 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4002 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4003 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4004 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4005 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4006 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4007 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4008 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004009
Craig Topper9dd48c82014-01-02 17:28:14 +00004010 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4011 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4012 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4013 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4014 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4015 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4016 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4017 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4018 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4019 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4020 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4021 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4022} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004023
4024// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004025let isCodeGenOnly = 1 in {
4026 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4027 ssmem, sse_load_f32, "cvttss2si">,
4028 XS, EVEX_CD8<32, CD8VT1>;
4029 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4030 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4031 "cvttss2si">, XS, VEX_W,
4032 EVEX_CD8<32, CD8VT1>;
4033 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4034 sdmem, sse_load_f64, "cvttsd2si">, XD,
4035 EVEX_CD8<64, CD8VT1>;
4036 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4037 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4038 "cvttsd2si">, XD, VEX_W,
4039 EVEX_CD8<64, CD8VT1>;
4040 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4041 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4042 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4043 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4044 int_x86_avx512_cvttss2usi64, ssmem,
4045 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4046 EVEX_CD8<32, CD8VT1>;
4047 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4048 int_x86_avx512_cvttsd2usi,
4049 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4050 EVEX_CD8<64, CD8VT1>;
4051 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4052 int_x86_avx512_cvttsd2usi64, sdmem,
4053 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4054 EVEX_CD8<64, CD8VT1>;
4055} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004056
4057multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4058 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4059 string asm> {
4060 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004061 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004062 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4063 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004064 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004065 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4066}
4067
4068defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004069 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004070 EVEX_CD8<32, CD8VT1>;
4071defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004072 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004073 EVEX_CD8<32, CD8VT1>;
4074defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004075 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004076 EVEX_CD8<32, CD8VT1>;
4077defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004078 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004079 EVEX_CD8<32, CD8VT1>;
4080defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004081 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004082 EVEX_CD8<64, CD8VT1>;
4083defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004084 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004085 EVEX_CD8<64, CD8VT1>;
4086defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004087 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004088 EVEX_CD8<64, CD8VT1>;
4089defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004090 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004091 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004092} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004093//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004094// AVX-512 Convert form float to double and back
4095//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004096let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004097def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4098 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004099 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004100 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4101let mayLoad = 1 in
4102def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4103 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004104 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004105 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4106 EVEX_CD8<32, CD8VT1>;
4107
4108// Convert scalar double to scalar single
4109def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4110 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004111 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004112 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4113let mayLoad = 1 in
4114def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4115 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004116 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004117 []>, EVEX_4V, VEX_LIG, VEX_W,
4118 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4119}
4120
4121def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4122 Requires<[HasAVX512]>;
4123def : Pat<(fextend (loadf32 addr:$src)),
4124 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4125
4126def : Pat<(extloadf32 addr:$src),
4127 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4128 Requires<[HasAVX512, OptForSize]>;
4129
4130def : Pat<(extloadf32 addr:$src),
4131 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4132 Requires<[HasAVX512, OptForSpeed]>;
4133
4134def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4135 Requires<[HasAVX512]>;
4136
Michael Liao5bf95782014-12-04 05:20:33 +00004137multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4138 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004139 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4140 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004142 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004143 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004144 [(set DstRC:$dst,
4145 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004146 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004147 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004148 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004149 let mayLoad = 1 in
4150 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004151 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004152 [(set DstRC:$dst,
4153 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004154} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004155}
4156
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004157multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004158 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4159 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4160 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004161let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004162 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004163 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004164 [(set DstRC:$dst,
4165 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4166 let mayLoad = 1 in
4167 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004168 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004169 [(set DstRC:$dst,
4170 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004171} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004172}
4173
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004174defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004175 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004176 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004177 EVEX_CD8<64, CD8VF>;
4178
4179defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004180 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004181 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004182 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004183def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4184 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004185
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004186def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4187 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4188 (VCVTPD2PSZrr VR512:$src)>;
4189
4190def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4191 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4192 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004193
4194//===----------------------------------------------------------------------===//
4195// AVX-512 Vector convert from sign integer to float/double
4196//===----------------------------------------------------------------------===//
4197
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004198defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004199 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004200 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004201 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004202
4203defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004204 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004205 SSEPackedDouble>, EVEX_V512, XS,
4206 EVEX_CD8<32, CD8VH>;
4207
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004208defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004209 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004210 SSEPackedSingle>, EVEX_V512, XS,
4211 EVEX_CD8<32, CD8VF>;
4212
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004213defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004214 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004215 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004216 EVEX_CD8<64, CD8VF>;
4217
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004218defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004219 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004220 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004221 EVEX_CD8<32, CD8VF>;
4222
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004223// cvttps2udq (src, 0, mask-all-ones, sae-current)
4224def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4225 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4226 (VCVTTPS2UDQZrr VR512:$src)>;
4227
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004228defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004229 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004230 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004231 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004232
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004233// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4234def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4235 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4236 (VCVTTPD2UDQZrr VR512:$src)>;
4237
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004238defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004239 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004240 SSEPackedDouble>, EVEX_V512, XS,
4241 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004242
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004243defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004244 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004245 SSEPackedSingle>, EVEX_V512, XD,
4246 EVEX_CD8<32, CD8VF>;
4247
4248def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004249 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004250 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004251
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004252def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4253 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4254 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4255
4256def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4257 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4258 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004259
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004260def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4261 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4262 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004263
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004264def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4265 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4266 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4267
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004268def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004269 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004270 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004271def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4272 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4273 (VCVTDQ2PDZrr VR256X:$src)>;
4274def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4275 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4276 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4277def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4278 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4279 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004280
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004281multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4282 RegisterClass DstRC, PatFrag mem_frag,
4283 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004284let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004285 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004286 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004287 [], d>, EVEX;
4288 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004289 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004290 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004291 let mayLoad = 1 in
4292 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004293 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004294 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004295} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004296}
4297
4298defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004299 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004300 EVEX_V512, EVEX_CD8<32, CD8VF>;
4301defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004302 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004303 EVEX_V512, EVEX_CD8<64, CD8VF>;
4304
4305def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4306 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4307 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4308
4309def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4310 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4311 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4312
4313defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004314 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004315 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004316defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004317 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004318 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004319
4320def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4321 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4322 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4323
4324def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4325 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4326 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004327
4328let Predicates = [HasAVX512] in {
4329 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4330 (VCVTPD2PSZrm addr:$src)>;
4331 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4332 (VCVTPS2PDZrm addr:$src)>;
4333}
4334
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004335//===----------------------------------------------------------------------===//
4336// Half precision conversion instructions
4337//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004338multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4339 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004340 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4341 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004342 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004343 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004344 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4345 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4346}
4347
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004348multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4349 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004350 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004351 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004352 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004353 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004354 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004355 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004356 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004357 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004358}
4359
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004360defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004361 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004362defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004363 EVEX_CD8<32, CD8VH>;
4364
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004365def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4366 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4367 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4368
4369def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4370 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4371 (VCVTPH2PSZrr VR256X:$src)>;
4372
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004373let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4374 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004375 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004376 EVEX_CD8<32, CD8VT1>;
4377 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004378 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004379 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4380 let Pattern = []<dag> in {
4381 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004382 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004383 EVEX_CD8<32, CD8VT1>;
4384 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004385 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004386 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4387 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004388 let isCodeGenOnly = 1 in {
4389 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004390 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004391 EVEX_CD8<32, CD8VT1>;
4392 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004393 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004394 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004395
Craig Topper9dd48c82014-01-02 17:28:14 +00004396 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004397 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004398 EVEX_CD8<32, CD8VT1>;
4399 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004400 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004401 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4402 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004403}
Michael Liao5bf95782014-12-04 05:20:33 +00004404
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004405/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4406multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4407 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004408 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004409 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4410 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004411 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004412 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004413 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004414 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4415 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004416 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004417 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004418 }
4419}
4420}
4421
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004422defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4423 EVEX_CD8<32, CD8VT1>;
4424defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4425 VEX_W, EVEX_CD8<64, CD8VT1>;
4426defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4427 EVEX_CD8<32, CD8VT1>;
4428defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4429 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004430
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004431def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4432 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4433 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4434 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004436def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4437 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4438 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4439 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004440
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004441def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4442 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4443 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4444 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004445
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004446def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4447 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4448 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4449 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004450
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004451/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4452multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004453 X86VectorVTInfo _> {
4454 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4455 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4456 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4457 let mayLoad = 1 in {
4458 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4459 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4460 (OpNode (_.FloatVT
4461 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4462 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4463 (ins _.ScalarMemOp:$src), OpcodeStr,
4464 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4465 (OpNode (_.FloatVT
4466 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4467 EVEX, T8PD, EVEX_B;
4468 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004469}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004470
4471multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4472 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4473 EVEX_V512, EVEX_CD8<32, CD8VF>;
4474 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4475 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4476
4477 // Define only if AVX512VL feature is present.
4478 let Predicates = [HasVLX] in {
4479 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4480 OpNode, v4f32x_info>,
4481 EVEX_V128, EVEX_CD8<32, CD8VF>;
4482 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4483 OpNode, v8f32x_info>,
4484 EVEX_V256, EVEX_CD8<32, CD8VF>;
4485 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4486 OpNode, v2f64x_info>,
4487 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4488 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4489 OpNode, v4f64x_info>,
4490 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4491 }
4492}
4493
4494defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4495defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004496
4497def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4498 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4499 (VRSQRT14PSZr VR512:$src)>;
4500def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4501 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4502 (VRSQRT14PDZr VR512:$src)>;
4503
4504def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4505 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4506 (VRCP14PSZr VR512:$src)>;
4507def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4508 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4509 (VRCP14PDZr VR512:$src)>;
4510
4511/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004512multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4513 SDNode OpNode> {
4514
4515 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4516 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4517 "$src2, $src1", "$src1, $src2",
4518 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4519 (i32 FROUND_CURRENT))>;
4520
4521 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4522 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4523 "$src2, $src1", "$src1, $src2",
4524 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4525 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4526
4527 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4528 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4529 "$src2, $src1", "$src1, $src2",
4530 (OpNode (_.VT _.RC:$src1),
4531 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4532 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004533}
4534
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004535multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4536 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4537 EVEX_CD8<32, CD8VT1>;
4538 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4539 EVEX_CD8<64, CD8VT1>, VEX_W;
4540}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004541
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004542let hasSideEffects = 0, Predicates = [HasERI] in {
4543 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4544 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4545}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004546/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004547
4548multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4549 SDNode OpNode> {
4550
4551 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4552 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4553 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4554
4555 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4556 (ins _.RC:$src), OpcodeStr,
4557 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004558 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4559 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004560
4561 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4562 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4563 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004564 (bitconvert (_.LdFrag addr:$src))),
4565 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004566
4567 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4568 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4569 (OpNode (_.FloatVT
4570 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4571 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004572}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004573
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004574multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4575 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4576 EVEX_CD8<32, CD8VF>;
4577 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4578 VEX_W, EVEX_CD8<32, CD8VF>;
4579}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004580
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004581let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004582
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004583 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4584 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4585 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4586}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004587
Robert Khasanoveb126392014-10-28 18:15:20 +00004588multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4589 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004590 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004591 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4592 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4593 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004594 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004595 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4596 (OpNode (_.FloatVT
4597 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004598
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004599 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004600 (ins _.ScalarMemOp:$src), OpcodeStr,
4601 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4602 (OpNode (_.FloatVT
4603 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4604 EVEX, EVEX_B;
4605 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004606}
4607
4608multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4609 Intrinsic F32Int, Intrinsic F64Int,
4610 OpndItins itins_s, OpndItins itins_d> {
4611 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4612 (ins FR32X:$src1, FR32X:$src2),
4613 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004614 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004615 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004616 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004617 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4618 (ins VR128X:$src1, VR128X:$src2),
4619 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004620 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004621 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004622 (F32Int VR128X:$src1, VR128X:$src2))],
4623 itins_s.rr>, XS, EVEX_4V;
4624 let mayLoad = 1 in {
4625 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4626 (ins FR32X:$src1, f32mem:$src2),
4627 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004628 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004630 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004631 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4632 (ins VR128X:$src1, ssmem:$src2),
4633 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004634 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004635 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004636 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4637 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4638 }
4639 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4640 (ins FR64X:$src1, FR64X:$src2),
4641 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004642 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004643 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004644 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004645 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4646 (ins VR128X:$src1, VR128X:$src2),
4647 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004648 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004649 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004650 (F64Int VR128X:$src1, VR128X:$src2))],
4651 itins_s.rr>, XD, EVEX_4V, VEX_W;
4652 let mayLoad = 1 in {
4653 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4654 (ins FR64X:$src1, f64mem:$src2),
4655 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004656 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004657 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004658 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004659 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4660 (ins VR128X:$src1, sdmem:$src2),
4661 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004662 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004663 [(set VR128X:$dst,
4664 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004665 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4666 }
4667}
4668
Robert Khasanoveb126392014-10-28 18:15:20 +00004669multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4670 SDNode OpNode> {
4671 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4672 v16f32_info>,
4673 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4674 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4675 v8f64_info>,
4676 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4677 // Define only if AVX512VL feature is present.
4678 let Predicates = [HasVLX] in {
4679 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4680 OpNode, v4f32x_info>,
4681 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4682 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4683 OpNode, v8f32x_info>,
4684 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4685 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4686 OpNode, v2f64x_info>,
4687 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4688 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4689 OpNode, v4f64x_info>,
4690 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4691 }
4692}
4693
4694defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004695
Michael Liao5bf95782014-12-04 05:20:33 +00004696defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4697 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004698 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004699
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004700let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004701 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4702 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004703 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004704 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4705 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004706 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004707
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004708 def : Pat<(f32 (fsqrt FR32X:$src)),
4709 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4710 def : Pat<(f32 (fsqrt (load addr:$src))),
4711 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4712 Requires<[OptForSize]>;
4713 def : Pat<(f64 (fsqrt FR64X:$src)),
4714 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4715 def : Pat<(f64 (fsqrt (load addr:$src))),
4716 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4717 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004718
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004719 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004720 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004721 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004722 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004723 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004724
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004725 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004726 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004727 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004728 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004729 Requires<[OptForSize]>;
4730
4731 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4732 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4733 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4734 VR128X)>;
4735 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4736 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4737
4738 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4739 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4740 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4741 VR128X)>;
4742 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4743 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4744}
4745
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004746
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004747multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4748 X86MemOperand x86memop, RegisterClass RC,
4749 PatFrag mem_frag, Domain d> {
4750let ExeDomain = d in {
4751 // Intrinsic operation, reg.
4752 // Vector intrinsic operation, reg
4753 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004754 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004755 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004756 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004757 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004758
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004759 // Vector intrinsic operation, mem
4760 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004761 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004762 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004763 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004764 []>, EVEX;
4765} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004766}
4767
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004768defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004769 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004770 EVEX_CD8<32, CD8VF>;
4771
4772def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004773 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004774 FROUND_CURRENT)),
4775 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4776
4777
4778defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004779 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004780 VEX_W, EVEX_CD8<64, CD8VF>;
4781
4782def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004783 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004784 FROUND_CURRENT)),
4785 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4786
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004787multiclass
4788avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004789
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004790 let ExeDomain = _.ExeDomain in {
4791 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4792 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4793 "$src3, $src2, $src1", "$src1, $src2, $src3",
4794 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4795 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4796
4797 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4798 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4799 "$src3, $src2, $src1", "$src1, $src2, $src3",
4800 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4801 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
4802
4803 let mayLoad = 1 in
4804 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4805 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
4806 "$src3, $src2, $src1", "$src1, $src2, $src3",
4807 (_.VT (X86RndScale (_.VT _.RC:$src1),
4808 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4809 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4810 }
4811 let Predicates = [HasAVX512] in {
4812 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
4813 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4814 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
4815 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
4816 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4817 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
4818 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
4819 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4820 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
4821 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
4822 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4823 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
4824 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
4825 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4826 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
4827
4828 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4829 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4830 addr:$src, (i32 0x1))), _.FRC)>;
4831 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4832 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4833 addr:$src, (i32 0x2))), _.FRC)>;
4834 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4835 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4836 addr:$src, (i32 0x3))), _.FRC)>;
4837 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4838 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4839 addr:$src, (i32 0x4))), _.FRC)>;
4840 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4841 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4842 addr:$src, (i32 0xc))), _.FRC)>;
4843 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004844}
4845
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004846defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
4847 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004848
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004849defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
4850 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00004851
4852let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004853def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004854 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004855def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004856 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004857def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004858 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004859def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004860 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004862 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004863
4864def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004865 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004866def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004867 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004869 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004870def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004871 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004872def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004873 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004874}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875//-------------------------------------------------
4876// Integer truncate and extend operations
4877//-------------------------------------------------
4878
4879multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
4880 RegisterClass dstRC, RegisterClass srcRC,
4881 RegisterClass KRC, X86MemOperand x86memop> {
4882 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4883 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004884 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004885 []>, EVEX;
4886
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004887 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
4888 (ins KRC:$mask, srcRC:$src),
4889 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004890 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004891 []>, EVEX, EVEX_K;
4892
4893 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004894 (ins KRC:$mask, srcRC:$src),
4895 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004896 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004897 []>, EVEX, EVEX_KZ;
4898
4899 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004900 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004901 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004902
4903 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
4904 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004905 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004906 []>, EVEX, EVEX_K;
4907
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004908}
Michael Liao5bf95782014-12-04 05:20:33 +00004909defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004910 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4911defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
4912 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4913defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
4914 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
4915defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
4916 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4917defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
4918 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4919defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
4920 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
4921defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
4922 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4923defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
4924 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4925defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
4926 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
4927defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
4928 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4929defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
4930 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4931defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
4932 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
4933defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
4934 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4935defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
4936 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4937defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
4938 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
4939
4940def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
4941def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
4942def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
4943def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
4944def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
4945
4946def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004947 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004948def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004949 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004950def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004951 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004952def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004953 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004954
4955
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004956multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4957 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
4958 PatFrag mem_frag, X86MemOperand x86memop,
4959 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004960
4961 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4962 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004963 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004964 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004965
4966 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4967 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004968 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004969 []>, EVEX, EVEX_K;
4970
4971 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
4972 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004973 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004974 []>, EVEX, EVEX_KZ;
4975
4976 let mayLoad = 1 in {
4977 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004978 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004979 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004980 [(set DstRC:$dst,
4981 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
4982 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004983
4984 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4985 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004986 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004987 []>,
4988 EVEX, EVEX_K;
4989
4990 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
4991 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004992 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004993 []>,
4994 EVEX, EVEX_KZ;
4995 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004996}
4997
Robert Khasanov189e7fd2014-04-22 11:36:19 +00004998defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00004999 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005000 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005001defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005002 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005003 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005004defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005005 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005006 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005007defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005008 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005009 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005010defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005011 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005012 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005013
5014defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005015 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005016 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005017defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005018 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005020defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005021 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005022 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005023defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005024 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005025 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005026defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005027 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005028 EVEX_CD8<32, CD8VH>;
5029
5030//===----------------------------------------------------------------------===//
5031// GATHER - SCATTER Operations
5032
Elena Demikhovsky09954792015-03-01 08:23:41 +00005033multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5034 RegisterClass RC, X86MemOperand memop> {
5035let mayLoad = 1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005036 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
Elena Demikhovsky09954792015-03-01 08:23:41 +00005037 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
5038 (ins RC:$src1, KRC:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005039 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005040 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky09954792015-03-01 08:23:41 +00005041 []>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005042}
Cameron McInally45325962014-03-26 13:50:50 +00005043
5044let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005045defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
5046 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5047defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
5048 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005049}
5050
5051let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005052defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
5053 EVEX_V512, EVEX_CD8<32, CD8VT1>;
5054defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
5055 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005056}
Michael Liao5bf95782014-12-04 05:20:33 +00005057
Elena Demikhovsky09954792015-03-01 08:23:41 +00005058defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
5059 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5060defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
5061 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005062
Elena Demikhovsky09954792015-03-01 08:23:41 +00005063defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
5064 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5065defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
5066 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005067
Elena Demikhovsky09954792015-03-01 08:23:41 +00005068multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5069 RegisterClass RC, X86MemOperand memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005070let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovsky09954792015-03-01 08:23:41 +00005071 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
5072 (ins memop:$dst, KRC:$mask, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005073 !strconcat(OpcodeStr,
Elena Demikhovsky09954792015-03-01 08:23:41 +00005074 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
5075 []>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005076}
5077
Cameron McInally45325962014-03-26 13:50:50 +00005078let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005079defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
5080 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5081defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
5082 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005083}
5084
5085let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005086defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
5087 EVEX_V512, EVEX_CD8<32, CD8VT1>;
5088defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
5089 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005090}
5091
Elena Demikhovsky09954792015-03-01 08:23:41 +00005092defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
5093 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5094defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
5095 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005096
Elena Demikhovsky09954792015-03-01 08:23:41 +00005097defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
5098 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5099defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
5100 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005101
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005102// prefetch
5103multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5104 RegisterClass KRC, X86MemOperand memop> {
5105 let Predicates = [HasPFI], hasSideEffects = 1 in
5106 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005107 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005108 []>, EVEX, EVEX_K;
5109}
5110
5111defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5112 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5113
5114defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5115 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5116
5117defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5118 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5119
5120defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5121 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005122
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005123defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5124 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5125
5126defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5127 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5128
5129defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5130 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5131
5132defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5133 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5134
5135defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5136 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5137
5138defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5139 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5140
5141defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5142 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5143
5144defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5145 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5146
5147defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5148 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5149
5150defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5151 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5152
5153defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5154 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5155
5156defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5157 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005158//===----------------------------------------------------------------------===//
5159// VSHUFPS - VSHUFPD Operations
5160
5161multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5162 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5163 Domain d> {
5164 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005165 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005166 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005167 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005168 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5169 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005170 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005171 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005172 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005173 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005174 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005175 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5176 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005177 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005178}
5179
Craig Topper820d4922015-02-09 04:04:50 +00005180defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005181 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005182defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005183 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005184
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005185def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5186 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5187def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005188 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005189 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5190
5191def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5192 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5193def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005194 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005195 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005196
Adam Nemet5ed17da2014-08-21 19:50:07 +00005197multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005198 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005199 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005200 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005201 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005202 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005203 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005204 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005205
Adam Nemetf92139d2014-08-05 17:22:50 +00005206 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005207 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5208 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005209
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005210 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005211 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005212 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005213 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005214 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005215 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005216 []>, EVEX_4V;
5217}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005218defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5219defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005220
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005221// Helper fragments to match sext vXi1 to vXiY.
5222def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5223def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5224
5225multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5226 RegisterClass KRC, RegisterClass RC,
5227 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5228 string BrdcstStr> {
5229 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005230 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005231 []>, EVEX;
5232 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005233 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005234 []>, EVEX, EVEX_K;
5235 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5236 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005237 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005238 []>, EVEX, EVEX_KZ;
5239 let mayLoad = 1 in {
5240 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5241 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005242 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005243 []>, EVEX;
5244 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5245 (ins KRC:$mask, x86memop:$src),
5246 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005247 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005248 []>, EVEX, EVEX_K;
5249 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5250 (ins KRC:$mask, x86memop:$src),
5251 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005252 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005253 []>, EVEX, EVEX_KZ;
5254 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5255 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005256 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005257 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5258 []>, EVEX, EVEX_B;
5259 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5260 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005261 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005262 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5263 []>, EVEX, EVEX_B, EVEX_K;
5264 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5265 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005266 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005267 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5268 BrdcstStr, "}"),
5269 []>, EVEX, EVEX_B, EVEX_KZ;
5270 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005271}
5272
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005273defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5274 i512mem, i32mem, "{1to16}">, EVEX_V512,
5275 EVEX_CD8<32, CD8VF>;
5276defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5277 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5278 EVEX_CD8<64, CD8VF>;
5279
5280def : Pat<(xor
5281 (bc_v16i32 (v16i1sextv16i32)),
5282 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5283 (VPABSDZrr VR512:$src)>;
5284def : Pat<(xor
5285 (bc_v8i64 (v8i1sextv8i64)),
5286 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5287 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005288
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005289def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5290 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005291 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005292def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5293 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005294 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005295
Michael Liao5bf95782014-12-04 05:20:33 +00005296multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005297 RegisterClass RC, RegisterClass KRC,
5298 X86MemOperand x86memop,
5299 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005300 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005301 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5302 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005303 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005304 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005305 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005306 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5307 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005308 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005309 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005310 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005311 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5312 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005313 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005314 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5315 []>, EVEX, EVEX_B;
5316 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5317 (ins KRC:$mask, RC:$src),
5318 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005319 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005320 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005321 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005322 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5323 (ins KRC:$mask, x86memop:$src),
5324 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005325 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005326 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005327 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005328 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5329 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005330 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005331 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5332 BrdcstStr, "}"),
5333 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005334
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005335 let Constraints = "$src1 = $dst" in {
5336 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5337 (ins RC:$src1, KRC:$mask, RC:$src2),
5338 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005339 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005340 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005341 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005342 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5343 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5344 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005345 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005346 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005347 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005348 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5349 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005350 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005351 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5352 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005353 }
5354 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005355}
5356
5357let Predicates = [HasCDI] in {
5358defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005359 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005360 EVEX_V512, EVEX_CD8<32, CD8VF>;
5361
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005362
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005363defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005364 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005365 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005366
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005367}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005368
5369def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5370 GR16:$mask),
5371 (VPCONFLICTDrrk VR512:$src1,
5372 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5373
5374def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5375 GR8:$mask),
5376 (VPCONFLICTQrrk VR512:$src1,
5377 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005378
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005379let Predicates = [HasCDI] in {
5380defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5381 i512mem, i32mem, "{1to16}">,
5382 EVEX_V512, EVEX_CD8<32, CD8VF>;
5383
5384
5385defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5386 i512mem, i64mem, "{1to8}">,
5387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5388
5389}
5390
5391def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5392 GR16:$mask),
5393 (VPLZCNTDrrk VR512:$src1,
5394 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5395
5396def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5397 GR8:$mask),
5398 (VPLZCNTQrrk VR512:$src1,
5399 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5400
Craig Topper820d4922015-02-09 04:04:50 +00005401def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005402 (VPLZCNTDrm addr:$src)>;
5403def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5404 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005405def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005406 (VPLZCNTQrm addr:$src)>;
5407def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5408 (VPLZCNTQrr VR512:$src)>;
5409
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005410def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5411def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5412def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005413
5414def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005415 (MOV8mr addr:$dst,
5416 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5417 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5418
5419def : Pat<(store VK8:$src, addr:$dst),
5420 (MOV8mr addr:$dst,
5421 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5422 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005423
5424def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5425 (truncstore node:$val, node:$ptr), [{
5426 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5427}]>;
5428
5429def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5430 (MOV8mr addr:$dst, GR8:$src)>;
5431
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005432multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
5433def rr : AVX512XS8I<opc, MRMDestReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005434 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005435 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5436}
Michael Liao5bf95782014-12-04 05:20:33 +00005437
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005438multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5439 string OpcodeStr, Predicate prd> {
5440let Predicates = [prd] in
5441 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5442
5443 let Predicates = [prd, HasVLX] in {
5444 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5445 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5446 }
5447}
5448
5449multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5450 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5451 HasBWI>;
5452 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5453 HasBWI>, VEX_W;
5454 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5455 HasDQI>;
5456 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5457 HasDQI>, VEX_W;
5458}
Michael Liao5bf95782014-12-04 05:20:33 +00005459
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005460defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005461
5462//===----------------------------------------------------------------------===//
5463// AVX-512 - COMPRESS and EXPAND
5464//
5465multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5466 string OpcodeStr> {
5467 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5468 (ins _.KRCWM:$mask, _.RC:$src),
5469 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5470 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5471 _.ImmAllZerosV)))]>, EVEX_KZ;
5472
5473 let Constraints = "$src0 = $dst" in
5474 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5475 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5476 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5477 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5478 _.RC:$src0)))]>, EVEX_K;
5479
5480 let mayStore = 1 in {
5481 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5482 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5483 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5484 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5485 addr:$dst)]>,
5486 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5487 }
5488}
5489
5490multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5491 AVX512VLVectorVTInfo VTInfo> {
5492 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5493
5494 let Predicates = [HasVLX] in {
5495 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5496 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5497 }
5498}
5499
5500defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5501 EVEX;
5502defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5503 EVEX, VEX_W;
5504defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5505 EVEX;
5506defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5507 EVEX, VEX_W;
5508
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005509// expand
5510multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5511 string OpcodeStr> {
5512 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5513 (ins _.KRCWM:$mask, _.RC:$src),
5514 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5515 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5516 _.ImmAllZerosV)))]>, EVEX_KZ;
5517
5518 let Constraints = "$src0 = $dst" in
5519 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5520 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5521 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5522 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5523 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5524
5525 let mayLoad = 1, Constraints = "$src0 = $dst" in
5526 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5527 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5528 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5529 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5530 (_.VT (bitconvert
5531 (_.LdFrag addr:$src))),
5532 _.RC:$src0)))]>,
5533 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5534
5535 let mayLoad = 1 in
5536 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5537 (ins _.KRCWM:$mask, _.MemOp:$src),
5538 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5539 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5540 (_.VT (bitconvert (_.LdFrag addr:$src))),
5541 _.ImmAllZerosV)))]>,
5542 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5543
5544}
5545
5546multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5547 AVX512VLVectorVTInfo VTInfo> {
5548 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5549
5550 let Predicates = [HasVLX] in {
5551 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5552 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5553 }
5554}
5555
5556defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5557 EVEX;
5558defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5559 EVEX, VEX_W;
5560defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5561 EVEX;
5562defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5563 EVEX, VEX_W;