blob: e2155972cc54bbf566d7ca6fa2b6558363fc702d [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
Sanjay Patel977530a2016-06-12 15:03:25 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
Asaf Badouh2489f352015-12-02 08:17:51 +000041def SDTX86CmpTestSae : SDTypeProfile<1, 3, [SDTCisVT<0, i32>,
42 SDTCisSameAs<1, 2>, SDTCisInt<3>]>;
David Greene03264ef2010-07-12 23:41:28 +000043
44def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
45def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000046
47// Commutative and Associative FMIN and FMAX.
48def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
52
David Greene03264ef2010-07-12 23:41:28 +000053def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
57def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000059def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
60 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
62def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Michael Zuckermana63a1292016-05-21 14:44:18 +000063def X86frsqrt14s: SDNode<"X86ISD::FRSQRTS", SDTFPBinOp>;
64def X86frcp14s : SDNode<"X86ISD::FRCPS", SDTFPBinOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000065def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
66def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000067def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
68def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000069def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000070def X86comiSae : SDNode<"X86ISD::COMI", SDTX86CmpTestSae>;
David Greene03264ef2010-07-12 23:41:28 +000071def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000072def X86ucomiSae: SDNode<"X86ISD::UCOMI", SDTX86CmpTestSae>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000073def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
74//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000075def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
76 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
77 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000078def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
79 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
80 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000081def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000082 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000083 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000084def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000085 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
86 SDTCVecEltisVT<1, i8>,
87 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000088 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000089def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000090 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
91 SDTCVecEltisVT<1, i8>,
92 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000093 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000094def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000095 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000096 SDTCisSameAs<0,2>]>>;
Asaf Badouh5a3a0232016-02-01 15:48:21 +000097def X86multishift : SDNode<"X86ISD::MULTISHIFT",
98 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
99 SDTCisSameAs<1,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000100def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +0000101 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
102 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000103def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000104 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
105 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000106def X86pinsrb : SDNode<"X86ISD::PINSRB",
107 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
108 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
109def X86pinsrw : SDNode<"X86ISD::PINSRW",
110 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
111 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000112def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000113 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000114 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000115def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
116 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000117
David Greene03264ef2010-07-12 23:41:28 +0000118def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000119 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000120
Michael Liao1be96bb2012-10-23 17:34:00 +0000121def X86vzext : SDNode<"X86ISD::VZEXT",
122 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000123 SDTCisInt<0>, SDTCisInt<1>,
124 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000125
126def X86vsext : SDNode<"X86ISD::VSEXT",
127 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000128 SDTCisInt<0>, SDTCisInt<1>,
129 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000130
Igor Breger074a64e2015-07-24 17:24:15 +0000131def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
132 SDTCisInt<0>, SDTCisInt<1>,
133 SDTCisOpSmallerThanOp<0, 1>]>;
134
135def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
136def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
137def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
138
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000139def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000140 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
141 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000142def X86vfpext : SDNode<"X86ISD::VFPEXT",
Craig Toppera5d0bf52016-05-09 05:34:14 +0000143 SDTypeProfile<1, 1, [SDTCVecEltisVT<0, f64>,
144 SDTCVecEltisVT<1, f32>,
145 SDTCisSameSizeAs<0, 1>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000146def X86vfpround: SDNode<"X86ISD::VFPROUND",
Craig Toppera5d0bf52016-05-09 05:34:14 +0000147 SDTypeProfile<1, 1, [SDTCVecEltisVT<0, f32>,
148 SDTCVecEltisVT<1, f64>,
149 SDTCisSameSizeAs<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000150
Asaf Badouh2744d212015-09-20 14:31:19 +0000151def X86fround: SDNode<"X86ISD::VFPROUND",
Craig Toppera58abd12016-05-09 05:34:12 +0000152 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
153 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000154 SDTCVecEltisVT<2, f64>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000155 SDTCisSameSizeAs<0, 2>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000156def X86froundRnd: SDNode<"X86ISD::VFPROUND",
Craig Toppera58abd12016-05-09 05:34:12 +0000157 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, f32>,
158 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000159 SDTCVecEltisVT<2, f64>,
Craig Toppera58abd12016-05-09 05:34:12 +0000160 SDTCisSameSizeAs<0, 2>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000161 SDTCisVT<3, i32>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000162
163def X86fpext : SDNode<"X86ISD::VFPEXT",
Craig Toppera58abd12016-05-09 05:34:12 +0000164 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f64>,
165 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000166 SDTCVecEltisVT<2, f32>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000167 SDTCisSameSizeAs<0, 2>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000168
169def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
Craig Toppera58abd12016-05-09 05:34:12 +0000170 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, f64>,
171 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000172 SDTCVecEltisVT<2, f32>,
Craig Toppera58abd12016-05-09 05:34:12 +0000173 SDTCisSameSizeAs<0, 2>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000174 SDTCisVT<3, i32>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000175
Craig Topper09462642012-01-22 19:15:14 +0000176def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
177def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000178def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000179def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
180def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000181
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000182def X86IntCmpMask : SDTypeProfile<1, 2,
183 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
184def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
185def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
186
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000187def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000188 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
189 SDTCisVec<1>, SDTCisSameAs<2, 1>,
190 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
191def X86CmpMaskCCRound :
192 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
193 SDTCisVec<1>, SDTCisSameAs<2, 1>,
194 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
195 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000196def X86CmpMaskCCScalar :
197 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
198
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000199def X86CmpMaskCCScalarRound :
200 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
201 SDTCisInt<4>]>;
202
203def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
204def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
205def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
206def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
207def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000208
Craig Topper09462642012-01-22 19:15:14 +0000209def X86vshl : SDNode<"X86ISD::VSHL",
210 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
211 SDTCisVec<2>]>>;
212def X86vsrl : SDNode<"X86ISD::VSRL",
213 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
214 SDTCisVec<2>]>>;
215def X86vsra : SDNode<"X86ISD::VSRA",
216 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
217 SDTCisVec<2>]>>;
218
219def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
220def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
221def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
222
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000223def X86vrotli : SDNode<"X86ISD::VROTLI", SDTIntShiftOp>;
Michael Zuckerman298a6802016-01-13 12:39:33 +0000224def X86vrotri : SDNode<"X86ISD::VROTRI", SDTIntShiftOp>;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000225
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000226def X86vprot : SDNode<"X86ISD::VPROT",
227 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000228 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000229def X86vproti : SDNode<"X86ISD::VPROTI",
230 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000231 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000232
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000233def X86vpshl : SDNode<"X86ISD::VPSHL",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000235 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000236def X86vpsha : SDNode<"X86ISD::VPSHA",
237 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000238 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000239
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000240def X86vpcom : SDNode<"X86ISD::VPCOM",
241 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000242 SDTCisSameAs<0,2>,
243 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000244def X86vpcomu : SDNode<"X86ISD::VPCOMU",
245 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000246 SDTCisSameAs<0,2>,
247 SDTCisVT<3, i8>]>>;
Simon Pilgrime85506b2016-06-03 08:06:03 +0000248def X86vpermil2 : SDNode<"X86ISD::VPERMIL2",
249 SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
250 SDTCisSameAs<0,2>,
251 SDTCisSameSizeAs<0,3>,
252 SDTCisSameNumEltsAs<0, 3>,
253 SDTCisVT<4, i8>]>>;
Simon Pilgrim572ca712016-03-24 11:52:43 +0000254def X86vpperm : SDNode<"X86ISD::VPPERM",
255 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
256 SDTCisSameAs<0,2>]>>;
257
David Greene03264ef2010-07-12 23:41:28 +0000258def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000259 SDTCisVec<1>,
260 SDTCisSameAs<2, 1>]>;
Igor Breger639fde72016-03-03 14:18:38 +0000261
262def SDTX86Testm : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
263 SDTCisSameAs<2, 1>, SDTCVecEltisVT<0, i1>,
264 SDTCisSameNumEltsAs<0, 1>]>;
265
Elena Demikhovsky52266382015-05-04 12:35:55 +0000266def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000267def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000268def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
269def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000270def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000271def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000272def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000273def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000274def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000275def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Igor Breger639fde72016-03-03 14:18:38 +0000276def X86testm : SDNode<"X86ISD::TESTM", SDTX86Testm, [SDNPCommutative]>;
277def X86testnm : SDNode<"X86ISD::TESTNM", SDTX86Testm, [SDNPCommutative]>;
278
Simon Pilgrimcd0dfc92016-04-03 18:22:03 +0000279def X86movmsk : SDNode<"X86ISD::MOVMSK",
280 SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVec<1>]>>;
281
Craig Topper74ed0872016-05-18 06:55:59 +0000282def X86select : SDNode<"X86ISD::SELECT",
283 SDTypeProfile<1, 3, [SDTCVecEltisVT<1, i1>,
284 SDTCisSameAs<0, 2>,
285 SDTCisSameAs<2, 3>,
286 SDTCisSameNumEltsAs<0, 1>]>>;
287
288def X86selects : SDNode<"X86ISD::SELECT",
289 SDTypeProfile<1, 3, [SDTCisVT<1, i1>,
290 SDTCisSameAs<0, 2>,
291 SDTCisSameAs<2, 3>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000292
Craig Topper1d471e32012-02-05 03:14:49 +0000293def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000294 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
295 SDTCVecEltisVT<1, i32>,
296 SDTCisSameSizeAs<0,1>,
297 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000298def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000299 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
300 SDTCVecEltisVT<1, i32>,
301 SDTCisSameSizeAs<0,1>,
302 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000303
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000304def X86extrqi : SDNode<"X86ISD::EXTRQI",
305 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
306 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
307def X86insertqi : SDNode<"X86ISD::INSERTQI",
308 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
309 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
310 SDTCisVT<4, i8>]>>;
311
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000312// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
313// translated into one of the target nodes below during lowering.
314// Note: this is a work in progress...
315def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
316def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
317 SDTCisSameAs<0,2>]>;
318
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000319def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000320 SDTCisSameSizeAs<0,2>,
321 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000322def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000323 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000324def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000325 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000326def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000327 SDTCisSameAs<0,2>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Craig Topper7ee092a2016-05-19 02:05:55 +0000328def SDTFPTernaryOpImmRound: SDTypeProfile<1, 5, [SDTCisFP<0>, SDTCisSameAs<0,1>,
329 SDTCisSameAs<0,2>,
330 SDTCisInt<3>,
331 SDTCisSameSizeAs<0, 3>,
332 SDTCisSameNumEltsAs<0, 3>,
333 SDTCisVT<4, i32>,
334 SDTCisVT<5, i32>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000335def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000336 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000337
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000338def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000339def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
340 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000341
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000342def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000343 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000344
Igor Bregerb4bb1902015-10-15 12:33:24 +0000345def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
346 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000347 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000348
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000349def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
Craig Topper095fc412016-05-18 06:56:01 +0000350 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000351
Asaf Badouh402ebb32015-06-03 13:41:48 +0000352def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
Craig Topper095fc412016-05-18 06:56:01 +0000353 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisVT<2, i32>]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +0000354
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000355def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
356 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000357def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000358 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>,
359 SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000360
Craig Topper8fb09f02013-01-28 06:48:25 +0000361def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000362def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000363
364def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
365def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000366
367def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
368def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
369def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
370
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000371def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
372def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000373
374def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
375def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
376def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
377
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000378def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
379def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
380
381def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000382def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000383def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000384
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000385def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
386def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000387
Craig Toppera3ac7382015-11-26 07:58:20 +0000388def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
389 SDTCisSameSizeAs<0,1>,
390 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000391def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
392def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
393
Craig Topper8d4ba192011-12-06 08:21:25 +0000394def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
395def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000396
Igor Bregerf7fd5472015-07-21 07:11:28 +0000397def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
398def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
399
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000400def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000401def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000402def X86VPermv : SDNode<"X86ISD::VPERMV",
403 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
404 SDTCisSameNumEltsAs<0,1>,
405 SDTCisSameSizeAs<0,1>,
406 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000407def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000408def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
409 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000410 SDTCisSameAs<0,1>, SDTCisInt<2>,
411 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000412 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000413 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000414
Craig Topperaad5f112015-11-30 00:13:24 +0000415def X86VPermi2X : SDNode<"X86ISD::VPERMIV3",
416 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<1>,
417 SDTCisVec<1>, SDTCisSameNumEltsAs<0, 1>,
418 SDTCisSameSizeAs<0,1>,
419 SDTCisSameAs<0,2>,
420 SDTCisSameAs<0,3>]>, []>;
421
Igor Bregerb4bb1902015-10-15 12:33:24 +0000422def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000423
Craig Topper0a672ea2011-11-30 07:47:51 +0000424def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000425
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000426def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPTernaryOpImmRound>;
Craig Topper7ee092a2016-05-19 02:05:55 +0000427def X86VFixupimmScalar : SDNode<"X86ISD::VFIXUPIMMS", SDTFPTernaryOpImmRound>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000428def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
429def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
430def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
431def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000432def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000433 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000434 SDTCisVec<1>, SDTCisFP<1>,
435 SDTCisSameNumEltsAs<0,1>,
436 SDTCisVT<2, i32>]>, []>;
437def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
438 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
439 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000440
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000441def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
442 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
443 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000444// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
445def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
Craig Topper9d1deb42015-11-26 18:31:19 +0000446 SDTypeProfile<1, 1, [SDTCisVec<0>,
447 SDTCisSameAs<0,1>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000448
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000449def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000450def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000451def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000452 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
453 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000454def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000455 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
456 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000457
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000458def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000459
460def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
461
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000462def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
463def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
464def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
465def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000466def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
467def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +0000468def X86scalefs : SDNode<"X86ISD::SCALEFS", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000469def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
470def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
Craig Topper4fcff192016-05-19 02:05:58 +0000471def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", SDTFPBinOpRound>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000472def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
Craig Topper4fcff192016-05-19 02:05:58 +0000473def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", SDTFPBinOpRound>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000474
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000475def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
476def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
477def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
478def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000479def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
480def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000481
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000482def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
483def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
484def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
485def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
486def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
487def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
488
Asaf Badouh655822a2016-01-25 11:14:24 +0000489def x86vpmadd52l : SDNode<"X86ISD::VPMADD52L", SDTFma>;
490def x86vpmadd52h : SDNode<"X86ISD::VPMADD52H", SDTFma>;
491
Craig Topper4fcff192016-05-19 02:05:58 +0000492def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", SDTFPUnaryOpRound>;
493def X86rcp28 : SDNode<"X86ISD::RCP28", SDTFPUnaryOpRound>;
494def X86exp2 : SDNode<"X86ISD::EXP2", SDTFPUnaryOpRound>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000495
Craig Topper4fcff192016-05-19 02:05:58 +0000496def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", SDTFPBinOpRound>;
497def X86rcp28s : SDNode<"X86ISD::RCP28", SDTFPBinOpRound>;
498def X86RndScales : SDNode<"X86ISD::VRNDSCALE", SDTFPBinOpImmRound>;
499def X86Reduces : SDNode<"X86ISD::VREDUCE", SDTFPBinOpImmRound>;
500def X86GetMants : SDNode<"X86ISD::VGETMANT", SDTFPBinOpImmRound>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000501
Craig Topperab47fe42012-08-06 06:22:36 +0000502def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
503 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
504 SDTCisVT<4, i8>]>;
505def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
506 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
507 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
508 SDTCisVT<6, i8>]>;
509
510def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
511def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
512
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000513def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
514 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
515def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
516 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000517
Igor Bregerabe4a792015-06-14 12:44:55 +0000518def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000519 SDTCisSameAs<0,1>, SDTCisInt<2>,
520 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000521
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000522def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000523 SDTCisInt<0>, SDTCisFP<1>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000524
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000525def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000526 SDTCisInt<0>, SDTCisFP<1>,
527 SDTCisVT<2, i32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000528def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000529 SDTCisVec<1>, SDTCisVT<2, i32>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000530def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000531 SDTCisFP<0>, SDTCisInt<1>,
Craig Topper095fc412016-05-18 06:56:01 +0000532 SDTCisVT<2, i32>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000533
534// Scalar
535def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
536def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
537
Craig Topper19e04b62016-05-19 06:13:58 +0000538def X86cvtts2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
539def X86cvtts2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +0000540
Craig Topper19e04b62016-05-19 06:13:58 +0000541def X86cvts2si : SDNode<"X86ISD::SCALAR_FP_TO_SINT_RND", SDTSFloatToIntRnd>;
542def X86cvts2usi : SDNode<"X86ISD::SCALAR_FP_TO_UINT_RND", SDTSFloatToIntRnd>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +0000543
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000544// Vector with rounding mode
545
546// cvtt fp-to-int staff
Craig Topper19e04b62016-05-19 06:13:58 +0000547def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTFloatToIntRnd>;
548def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTFloatToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000549
550def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
551def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000552
553// cvt fp-to-int staff
Craig Topper19e04b62016-05-19 06:13:58 +0000554def X86cvtp2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
555def X86cvtp2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000556
557// Vector without rounding mode
Craig Topper19e04b62016-05-19 06:13:58 +0000558def X86cvtp2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
559def X86cvtp2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000560
Asaf Badouh7c522452015-10-22 14:01:16 +0000561def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
Craig Topper9152f5f2016-05-19 06:13:48 +0000562 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
Asaf Badouh7c522452015-10-22 14:01:16 +0000563 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000564 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000565
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000566def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
Craig Topper9152f5f2016-05-19 06:13:48 +0000567 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000568 SDTCVecEltisVT<1, f32>,
Craig Topper9152f5f2016-05-19 06:13:48 +0000569 SDTCisVT<2, i32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000570 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000571def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
Craig Topper9152f5f2016-05-19 06:13:48 +0000572 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000573 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000574 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000575 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000576def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
Craig Topper9152f5f2016-05-19 06:13:48 +0000577 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000578 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000579 SDTCisOpSmallerThanOp<0, 1>,
580 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000581
Igor Breger756c2892015-12-27 13:56:16 +0000582def X86cvt2mask : SDNode<"X86ISD::CVT2MASK", SDTIntTruncOp>;
583
David Greene03264ef2010-07-12 23:41:28 +0000584//===----------------------------------------------------------------------===//
585// SSE Complex Patterns
586//===----------------------------------------------------------------------===//
587
588// These are 'extloads' from a scalar to the low element of a vector, zeroing
589// the top elements. These are used for the SSE 'ss' and 'sd' instruction
590// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000591def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000592 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
593 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000594def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000595 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
596 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000597
598def ssmem : Operand<v4f32> {
599 let PrintMethod = "printf32mem";
Ahmed Bougacha63f78b02016-06-02 18:29:15 +0000600 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, SEGMENT_REG);
Craig Topper6269f492013-08-26 00:39:04 +0000601 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000602 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000603}
604def sdmem : Operand<v2f64> {
605 let PrintMethod = "printf64mem";
Ahmed Bougacha63f78b02016-06-02 18:29:15 +0000606 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, SEGMENT_REG);
Craig Topper6269f492013-08-26 00:39:04 +0000607 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000608 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000609}
610
611//===----------------------------------------------------------------------===//
612// SSE pattern fragments
613//===----------------------------------------------------------------------===//
614
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000615// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000616// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000617def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
618def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000619def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
620
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000621// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000622// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000623def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
624def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000625def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
626
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000627// 512-bit load pattern fragments
628def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
629def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000630def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
631def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000632def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000633def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
634
635// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000636def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
637def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000638def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000639
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000640// These are needed to match a scalar load that is used in a vector-only
641// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
642// The memory operand is required to be a 128-bit load, so it must be converted
643// from a vector to a scalar.
644def loadf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000645 (f32 (extractelt (loadv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000646def loadf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000647 (f64 (extractelt (loadv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000648
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000649// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000650def alignedstore : PatFrag<(ops node:$val, node:$ptr),
651 (store node:$val, node:$ptr), [{
652 return cast<StoreSDNode>(N)->getAlignment() >= 16;
653}]>;
654
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000655// Like 'store', but always requires 256-bit vector alignment.
656def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
657 (store node:$val, node:$ptr), [{
658 return cast<StoreSDNode>(N)->getAlignment() >= 32;
659}]>;
660
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000661// Like 'store', but always requires 512-bit vector alignment.
662def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
663 (store node:$val, node:$ptr), [{
664 return cast<StoreSDNode>(N)->getAlignment() >= 64;
665}]>;
666
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000667// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000668def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
669 return cast<LoadSDNode>(N)->getAlignment() >= 16;
670}]>;
671
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000672// Like 'load', but always requires 256-bit vector alignment.
673def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
674 return cast<LoadSDNode>(N)->getAlignment() >= 32;
675}]>;
676
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000677// Like 'load', but always requires 512-bit vector alignment.
678def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
679 return cast<LoadSDNode>(N)->getAlignment() >= 64;
680}]>;
681
David Greene03264ef2010-07-12 23:41:28 +0000682def alignedloadfsf32 : PatFrag<(ops node:$ptr),
683 (f32 (alignedload node:$ptr))>;
684def alignedloadfsf64 : PatFrag<(ops node:$ptr),
685 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000686
687// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000688// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000689def alignedloadv4f32 : PatFrag<(ops node:$ptr),
690 (v4f32 (alignedload node:$ptr))>;
691def alignedloadv2f64 : PatFrag<(ops node:$ptr),
692 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000693def alignedloadv2i64 : PatFrag<(ops node:$ptr),
694 (v2i64 (alignedload node:$ptr))>;
695
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000696// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000697// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000698def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000699 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000700def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000701 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000702def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000703 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000704
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000705// 512-bit aligned load pattern fragments
706def alignedloadv16f32 : PatFrag<(ops node:$ptr),
707 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000708def alignedloadv16i32 : PatFrag<(ops node:$ptr),
709 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000710def alignedloadv8f64 : PatFrag<(ops node:$ptr),
711 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000712def alignedloadv8i64 : PatFrag<(ops node:$ptr),
713 (v8i64 (alignedload512 node:$ptr))>;
714
David Greene03264ef2010-07-12 23:41:28 +0000715// Like 'load', but uses special alignment checks suitable for use in
716// memory operands in most SSE instructions, which are required to
717// be naturally aligned on some targets but not on others. If the subtarget
718// allows unaligned accesses, match any load, though this may require
719// setting a feature bit in the processor (on startup, for example).
720// Opteron 10h and later implement such a feature.
721def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000722 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000723 || cast<LoadSDNode>(N)->getAlignment() >= 16;
724}]>;
725
726def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
727def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000728
729// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000730// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000731def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
732def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000733def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000734
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000735// These are needed to match a scalar memop that is used in a vector-only
736// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
737// The memory operand is required to be a 128-bit load, so it must be converted
738// from a vector to a scalar.
739def memopfsf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000740 (f32 (extractelt (memopv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000741def memopfsf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000742 (f64 (extractelt (memopv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000743
744
David Greene03264ef2010-07-12 23:41:28 +0000745// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
746// 16-byte boundary.
747// FIXME: 8 byte alignment for mmx reads is not required
748def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
749 return cast<LoadSDNode>(N)->getAlignment() >= 8;
750}]>;
751
Dale Johannesendd224d22010-09-30 23:57:10 +0000752def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000753
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000754def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
755 (masked_gather node:$src1, node:$src2, node:$src3) , [{
756 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
757 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
758 Mgt->getBasePtr().getValueType() == MVT::v4i32);
759 return false;
760}]>;
761
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000762def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
763 (masked_gather node:$src1, node:$src2, node:$src3) , [{
764 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
765 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
766 Mgt->getBasePtr().getValueType() == MVT::v8i32);
767 return false;
768}]>;
769
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000770def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
771 (masked_gather node:$src1, node:$src2, node:$src3) , [{
772 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
773 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
774 Mgt->getBasePtr().getValueType() == MVT::v2i64);
775 return false;
776}]>;
777def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
778 (masked_gather node:$src1, node:$src2, node:$src3) , [{
779 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
780 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
781 Mgt->getBasePtr().getValueType() == MVT::v4i64);
782 return false;
783}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000784def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
785 (masked_gather node:$src1, node:$src2, node:$src3) , [{
786 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
787 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
788 Mgt->getBasePtr().getValueType() == MVT::v8i64);
789 return false;
790}]>;
791def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
792 (masked_gather node:$src1, node:$src2, node:$src3) , [{
793 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
794 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
795 Mgt->getBasePtr().getValueType() == MVT::v16i32);
796 return false;
797}]>;
798
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000799def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
800 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
801 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
802 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
803 Sc->getBasePtr().getValueType() == MVT::v2i64);
804 return false;
805}]>;
806
807def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
808 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
809 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
810 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
811 Sc->getBasePtr().getValueType() == MVT::v4i32);
812 return false;
813}]>;
814
815def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
816 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
817 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
818 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
819 Sc->getBasePtr().getValueType() == MVT::v4i64);
820 return false;
821}]>;
822
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000823def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
824 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
825 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
826 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
827 Sc->getBasePtr().getValueType() == MVT::v8i32);
828 return false;
829}]>;
830
831def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
832 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
833 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
834 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
835 Sc->getBasePtr().getValueType() == MVT::v8i64);
836 return false;
837}]>;
838def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
839 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
840 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
841 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
842 Sc->getBasePtr().getValueType() == MVT::v16i32);
843 return false;
844}]>;
845
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000846// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000847def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
848def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
849def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
850def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
851def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
852def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
853
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000854// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000855def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
856def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000857def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000858def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000859def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000860
Craig Topper8c929622013-08-16 06:07:34 +0000861// 512-bit bitconvert pattern fragments
862def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
863def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000864def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
865def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000866
David Greene03264ef2010-07-12 23:41:28 +0000867def vzmovl_v2i64 : PatFrag<(ops node:$src),
868 (bitconvert (v2i64 (X86vzmovl
869 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
870def vzmovl_v4i32 : PatFrag<(ops node:$src),
871 (bitconvert (v4i32 (X86vzmovl
872 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
873
874def vzload_v2i64 : PatFrag<(ops node:$src),
875 (bitconvert (v2i64 (X86vzload node:$src)))>;
876
877
878def fp32imm0 : PatLeaf<(f32 fpimm), [{
879 return N->isExactlyValue(+0.0);
880}]>;
881
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000882def I8Imm : SDNodeXForm<imm, [{
883 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000884 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000885}]>;
886
887def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000888def FROUND_CURRENT : ImmLeaf<i32, [{
889 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
890}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000891
David Greene03264ef2010-07-12 23:41:28 +0000892// BYTE_imm - Transform bit immediates into byte immediates.
893def BYTE_imm : SDNodeXForm<imm, [{
894 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000895 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000896}]>;
897
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000898// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
899// to VEXTRACTF128/VEXTRACTI128 imm.
900def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000901 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000902}]>;
903
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000904// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
905// VINSERTF128/VINSERTI128 imm.
906def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000907 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000908}]>;
909
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000910// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
911// to VEXTRACTF64x4 imm.
912def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000913 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000914}]>;
915
916// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
917// VINSERTF64x4 imm.
918def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000919 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000920}]>;
921
922def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000923 (extract_subvector node:$bigvec,
924 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000925 return X86::isVEXTRACT128Index(N);
926}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000927
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000928def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000929 node:$index),
930 (insert_subvector node:$bigvec, node:$smallvec,
931 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000932 return X86::isVINSERT128Index(N);
933}], INSERT_get_vinsert128_imm>;
934
935
936def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
937 (extract_subvector node:$bigvec,
938 node:$index), [{
939 return X86::isVEXTRACT256Index(N);
940}], EXTRACT_get_vextract256_imm>;
941
942def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
943 node:$index),
944 (insert_subvector node:$bigvec, node:$smallvec,
945 node:$index), [{
946 return X86::isVINSERT256Index(N);
947}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000948
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000949def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
950 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000951 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
952 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000953 return false;
954}]>;
955
956def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
957 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000958 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
959 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000960 return false;
961}]>;
962
963def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
964 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000965 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
966 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000967 return false;
968}]>;
969
970def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
971 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000972 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000973}]>;
974
Sanjay Patelc54600d2016-02-01 23:53:35 +0000975// Masked store fragments.
Igor Breger074a64e2015-07-24 17:24:15 +0000976// X86mstore can't be implemented in core DAG files because some targets
Sanjay Patelc54600d2016-02-01 23:53:35 +0000977// do not support vector types (llvm-tblgen will fail).
Igor Breger074a64e2015-07-24 17:24:15 +0000978def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
979 (masked_store node:$src1, node:$src2, node:$src3), [{
980 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
981}]>;
982
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000983def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000984 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000985 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
986 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000987 return false;
988}]>;
989
990def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000991 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000992 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
993 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000994 return false;
995}]>;
996
997def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000998 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000999 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1000 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001001 return false;
1002}]>;
1003
1004def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001005 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001006 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001007}]>;
1008
Igor Breger074a64e2015-07-24 17:24:15 +00001009// masked truncstore fragments
1010// X86mtruncstore can't be implemented in core DAG files because some targets
1011// doesn't support vector type ( llvm-tblgen will fail)
1012def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1013 (masked_store node:$src1, node:$src2, node:$src3), [{
1014 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1015}]>;
1016def masked_truncstorevi8 :
1017 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1018 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1019 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1020}]>;
1021def masked_truncstorevi16 :
1022 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1023 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1024 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1025}]>;
1026def masked_truncstorevi32 :
1027 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1028 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1029 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1030}]>;