blob: 680fa575804c9fa6b46ff0c9401b0fad9c7b238a [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
Asaf Badouh2489f352015-12-02 08:17:51 +000041def SDTX86CmpTestSae : SDTypeProfile<1, 3, [SDTCisVT<0, i32>,
42 SDTCisSameAs<1, 2>, SDTCisInt<3>]>;
David Greene03264ef2010-07-12 23:41:28 +000043
44def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
45def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000046
47// Commutative and Associative FMIN and FMAX.
48def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
52
David Greene03264ef2010-07-12 23:41:28 +000053def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
57def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000059def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
60 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
62def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000063def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
64def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000065def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000066def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
67def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000068def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
69def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000070def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000071def X86comiSae : SDNode<"X86ISD::COMI", SDTX86CmpTestSae>;
David Greene03264ef2010-07-12 23:41:28 +000072def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000073def X86ucomiSae: SDNode<"X86ISD::UCOMI", SDTX86CmpTestSae>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000074def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
75//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000076def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
77 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
78 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000079def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
80 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
81 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000082def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000083 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000084 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000085def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000086 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
87 SDTCVecEltisVT<1, i8>,
88 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000089 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000090def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000091 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
92 SDTCVecEltisVT<1, i8>,
93 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000094 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000095def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000096 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000097 SDTCisSameAs<0,2>]>>;
Asaf Badouh5a3a0232016-02-01 15:48:21 +000098def X86multishift : SDNode<"X86ISD::MULTISHIFT",
99 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
100 SDTCisSameAs<1,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +0000101def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +0000102 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +0000103 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000104def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +0000105 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
106 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000107def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000108 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
109 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000110def X86pinsrb : SDNode<"X86ISD::PINSRB",
111 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
112 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
113def X86pinsrw : SDNode<"X86ISD::PINSRW",
114 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
115 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000116def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000117 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000118 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000119def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
120 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000121
David Greene03264ef2010-07-12 23:41:28 +0000122def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000123 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000124
Michael Liao1be96bb2012-10-23 17:34:00 +0000125def X86vzext : SDNode<"X86ISD::VZEXT",
126 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000127 SDTCisInt<0>, SDTCisInt<1>,
128 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000129
130def X86vsext : SDNode<"X86ISD::VSEXT",
131 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000132 SDTCisInt<0>, SDTCisInt<1>,
133 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000134
Igor Breger074a64e2015-07-24 17:24:15 +0000135def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
136 SDTCisInt<0>, SDTCisInt<1>,
137 SDTCisOpSmallerThanOp<0, 1>]>;
138
139def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
140def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
141def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
142
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000143def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000144 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
145 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000146def X86vfpext : SDNode<"X86ISD::VFPEXT",
147 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000148 SDTCisFP<0>, SDTCisFP<1>,
149 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000150def X86vfpround: SDNode<"X86ISD::VFPROUND",
151 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000152 SDTCisFP<0>, SDTCisFP<1>,
153 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000154
Asaf Badouh2744d212015-09-20 14:31:19 +0000155def X86fround: SDNode<"X86ISD::VFPROUND",
156 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
157 SDTCVecEltisVT<0, f32>,
158 SDTCVecEltisVT<1, f64>,
159 SDTCVecEltisVT<2, f64>,
160 SDTCisOpSmallerThanOp<0, 1>]>>;
161def X86froundRnd: SDNode<"X86ISD::VFPROUND",
162 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
163 SDTCVecEltisVT<0, f32>,
164 SDTCVecEltisVT<1, f64>,
165 SDTCVecEltisVT<2, f64>,
166 SDTCisOpSmallerThanOp<0, 1>,
167 SDTCisInt<3>]>>;
168
169def X86fpext : SDNode<"X86ISD::VFPEXT",
170 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
171 SDTCVecEltisVT<0, f64>,
172 SDTCVecEltisVT<1, f32>,
173 SDTCVecEltisVT<2, f32>,
174 SDTCisOpSmallerThanOp<1, 0>]>>;
175
176def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
177 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
178 SDTCVecEltisVT<0, f64>,
179 SDTCVecEltisVT<1, f32>,
180 SDTCVecEltisVT<2, f32>,
181 SDTCisOpSmallerThanOp<1, 0>,
182 SDTCisInt<3>]>>;
183
Craig Topper09462642012-01-22 19:15:14 +0000184def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
185def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000186def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000187def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
188def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000189
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000190def X86IntCmpMask : SDTypeProfile<1, 2,
191 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
192def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
193def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
194
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000195def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000196 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
197 SDTCisVec<1>, SDTCisSameAs<2, 1>,
198 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
199def X86CmpMaskCCRound :
200 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
201 SDTCisVec<1>, SDTCisSameAs<2, 1>,
202 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
203 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000204def X86CmpMaskCCScalar :
205 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
206
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000207def X86CmpMaskCCScalarRound :
208 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
209 SDTCisInt<4>]>;
210
211def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
212def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
213def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
214def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
215def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000216
Craig Topper09462642012-01-22 19:15:14 +0000217def X86vshl : SDNode<"X86ISD::VSHL",
218 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
219 SDTCisVec<2>]>>;
220def X86vsrl : SDNode<"X86ISD::VSRL",
221 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
222 SDTCisVec<2>]>>;
223def X86vsra : SDNode<"X86ISD::VSRA",
224 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
225 SDTCisVec<2>]>>;
226
227def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
228def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
229def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
230
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000231def X86vrotli : SDNode<"X86ISD::VROTLI", SDTIntShiftOp>;
Michael Zuckerman298a6802016-01-13 12:39:33 +0000232def X86vrotri : SDNode<"X86ISD::VROTRI", SDTIntShiftOp>;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000233
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000234def X86vprot : SDNode<"X86ISD::VPROT",
235 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000236 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000237def X86vproti : SDNode<"X86ISD::VPROTI",
238 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000239 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000240
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000241def X86vpshl : SDNode<"X86ISD::VPSHL",
242 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000243 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000244def X86vpsha : SDNode<"X86ISD::VPSHA",
245 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000246 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000247
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000248def X86vpcom : SDNode<"X86ISD::VPCOM",
249 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000250 SDTCisSameAs<0,2>,
251 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000252def X86vpcomu : SDNode<"X86ISD::VPCOMU",
253 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000254 SDTCisSameAs<0,2>,
255 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000256
David Greene03264ef2010-07-12 23:41:28 +0000257def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000258 SDTCisVec<1>,
259 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000260def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000261def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000262def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
263def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000264def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000265def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000266def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000267def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000268def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000269def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000270def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000271 SDTCisVec<1>, SDTCisSameAs<2, 1>,
272 SDTCVecEltisVT<0, i1>,
273 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000274def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000275 SDTCisVec<1>, SDTCisSameAs<2, 1>,
276 SDTCVecEltisVT<0, i1>,
277 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000278def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000279
Craig Topper1d471e32012-02-05 03:14:49 +0000280def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000281 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
282 SDTCVecEltisVT<1, i32>,
283 SDTCisSameSizeAs<0,1>,
284 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000285def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000286 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
287 SDTCVecEltisVT<1, i32>,
288 SDTCisSameSizeAs<0,1>,
289 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000290
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000291def X86extrqi : SDNode<"X86ISD::EXTRQI",
292 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
293 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
294def X86insertqi : SDNode<"X86ISD::INSERTQI",
295 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
296 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
297 SDTCisVT<4, i8>]>>;
298
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000299// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
300// translated into one of the target nodes below during lowering.
301// Note: this is a work in progress...
302def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
303def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
304 SDTCisSameAs<0,2>]>;
305
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000306def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000307 SDTCisSameSizeAs<0,2>,
308 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000309def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000310 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000311def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000312 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000313def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
314 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000315def SDTFPTernaryOpImmRound: SDTypeProfile<1, 5, [SDTCisVec<0>, SDTCisSameAs<0,1>,
316 SDTCisSameAs<0,2>, SDTCisVec<3>, SDTCisInt<4>, SDTCisInt<5>]>;
317def SDTFPTernaryOpImmRounds: SDTypeProfile<1, 5, [SDTCisSameAs<0,1>,
318 SDTCisSameAs<0,2>,SDTCisInt<3>, SDTCisInt<4>, SDTCisInt<5>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000319def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
320 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000321
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000322def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000323def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
324 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000325
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000326def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000327 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000328
Igor Bregerb4bb1902015-10-15 12:33:24 +0000329def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
330 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000331 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000332
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000333def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
334 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
335
Asaf Badouh402ebb32015-06-03 13:41:48 +0000336def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
337 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
338
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000339def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
340 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000341def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
342 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000343def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000344 SDTCisVec<0>, SDTCisVT<2, i32>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000345def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000346 SDTCisVec<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000347def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000348 SDTCisVec<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000349
Craig Topper8fb09f02013-01-28 06:48:25 +0000350def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000351def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000352
353def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
354def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000355
356def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
357def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
358def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
359
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000360def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
361def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000362
363def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
364def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
365def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
366
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000367def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
368def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
369
370def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000371def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000372def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000373
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000374def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
375def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000376
Craig Toppera3ac7382015-11-26 07:58:20 +0000377def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
378 SDTCisSameSizeAs<0,1>,
379 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000380def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
381def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
382
Craig Topper8d4ba192011-12-06 08:21:25 +0000383def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
384def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000385
Igor Bregerf7fd5472015-07-21 07:11:28 +0000386def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
387def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
388
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000389def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000390def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000391def X86VPermv : SDNode<"X86ISD::VPERMV",
392 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
393 SDTCisSameNumEltsAs<0,1>,
394 SDTCisSameSizeAs<0,1>,
395 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000396def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000397def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
398 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000399 SDTCisSameAs<0,1>, SDTCisInt<2>,
400 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000401 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000402 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000403
Craig Topperaad5f112015-11-30 00:13:24 +0000404def X86VPermi2X : SDNode<"X86ISD::VPERMIV3",
405 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<1>,
406 SDTCisVec<1>, SDTCisSameNumEltsAs<0, 1>,
407 SDTCisSameSizeAs<0,1>,
408 SDTCisSameAs<0,2>,
409 SDTCisSameAs<0,3>]>, []>;
410
Igor Bregerb4bb1902015-10-15 12:33:24 +0000411def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000412
Craig Topper0a672ea2011-11-30 07:47:51 +0000413def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000414
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000415def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPTernaryOpImmRound>;
416def X86VFixupimmScalar : SDNode<"X86ISD::VFIXUPIMMS", SDTFPTernaryOpImmRounds>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000417def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
418def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
419def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
420def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000421def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000422 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000423 SDTCisVec<1>, SDTCisFP<1>,
424 SDTCisSameNumEltsAs<0,1>,
425 SDTCisVT<2, i32>]>, []>;
426def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
427 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
428 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000429
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000430def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
431 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
432 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000433// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
434def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
Craig Topper9d1deb42015-11-26 18:31:19 +0000435 SDTypeProfile<1, 1, [SDTCisVec<0>,
436 SDTCisSameAs<0,1>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000437
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000438def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000439def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000440def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000441 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
442 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000443def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000444 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
445 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000446
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000447def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000448
449def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
450
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000451def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
452def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
453def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
454def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000455def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
456def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
457def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
458def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
459def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000460def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
461def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000462
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000463def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
464def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
465def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
466def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000467def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
468def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000469
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000470def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
471def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
472def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
473def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
474def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
475def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
476
Asaf Badouh655822a2016-01-25 11:14:24 +0000477def x86vpmadd52l : SDNode<"X86ISD::VPMADD52L", SDTFma>;
478def x86vpmadd52h : SDNode<"X86ISD::VPMADD52H", SDTFma>;
479
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000480def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
481def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000482def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
483
Igor Breger1e58e8a2015-09-02 11:18:55 +0000484def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
485def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000486def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000487def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
488def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000489
Craig Topperab47fe42012-08-06 06:22:36 +0000490def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
491 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
492 SDTCisVT<4, i8>]>;
493def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
494 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
495 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
496 SDTCisVT<6, i8>]>;
497
498def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
499def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
500
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000501def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
502 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
503def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
504 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000505
Igor Bregerabe4a792015-06-14 12:44:55 +0000506def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000507 SDTCisSameAs<0,1>, SDTCisInt<2>,
508 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000509
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000510def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
511 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
512def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
513 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
514
515def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
516 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000517def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
518 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000519def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
520 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000521def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
522 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000523def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
524 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
525 SDTCisInt<2>]>;
526def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
527 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
528 SDTCisInt<2>]>;
529
530def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
531 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
532 SDTCisInt<2>]>;
533def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
534 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
535 SDTCisInt<2>]>;
536
537// Scalar
538def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
539def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
540
Asaf Badouh2744d212015-09-20 14:31:19 +0000541def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
542def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
543def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
544def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000545// Vector with rounding mode
546
547// cvtt fp-to-int staff
548def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
549def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
550def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
551def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
552
553def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
554def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
555def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
556def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
557
558// cvt fp-to-int staff
559def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
560def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
561def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
562def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
563
564// Vector without rounding mode
565def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
566def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
567def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
568def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
569
Asaf Badouh7c522452015-10-22 14:01:16 +0000570def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
571 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
572 SDTCVecEltisVT<0, f32>,
573 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000574 SDTCisFP<0>,
575 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000576
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000577def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
578 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
579 SDTCVecEltisVT<0, i16>,
580 SDTCVecEltisVT<1, f32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000581 SDTCisFP<1>, SDTCisVT<2, i32>,
582 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000583def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
584 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
585 SDTCisFP<0>, SDTCisFP<1>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000586 SDTCVecEltisVT<0, f64>,
587 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000588 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000589 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000590def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
591 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
592 SDTCisFP<0>, SDTCisFP<1>,
593 SDTCVecEltisVT<0, f32>,
594 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000595 SDTCisOpSmallerThanOp<0, 1>,
596 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000597
Igor Breger756c2892015-12-27 13:56:16 +0000598def X86cvt2mask : SDNode<"X86ISD::CVT2MASK", SDTIntTruncOp>;
599
David Greene03264ef2010-07-12 23:41:28 +0000600//===----------------------------------------------------------------------===//
601// SSE Complex Patterns
602//===----------------------------------------------------------------------===//
603
604// These are 'extloads' from a scalar to the low element of a vector, zeroing
605// the top elements. These are used for the SSE 'ss' and 'sd' instruction
606// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000607def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000608 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
609 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000610def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000611 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
612 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000613
614def ssmem : Operand<v4f32> {
615 let PrintMethod = "printf32mem";
616 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000617 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000618 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000619}
620def sdmem : Operand<v2f64> {
621 let PrintMethod = "printf64mem";
622 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000623 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000624 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000625}
626
627//===----------------------------------------------------------------------===//
628// SSE pattern fragments
629//===----------------------------------------------------------------------===//
630
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000631// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000632// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000633def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
634def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000635def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
636
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000637// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000638// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000639def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
640def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000641def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
642
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000643// 512-bit load pattern fragments
644def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
645def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000646def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
647def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000648def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000649def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
650
651// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000652def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
653def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000654def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000655
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000656// These are needed to match a scalar load that is used in a vector-only
657// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
658// The memory operand is required to be a 128-bit load, so it must be converted
659// from a vector to a scalar.
660def loadf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000661 (f32 (extractelt (loadv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000662def loadf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000663 (f64 (extractelt (loadv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000664
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000665// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000666def alignedstore : PatFrag<(ops node:$val, node:$ptr),
667 (store node:$val, node:$ptr), [{
668 return cast<StoreSDNode>(N)->getAlignment() >= 16;
669}]>;
670
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000671// Like 'store', but always requires 256-bit vector alignment.
672def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
673 (store node:$val, node:$ptr), [{
674 return cast<StoreSDNode>(N)->getAlignment() >= 32;
675}]>;
676
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000677// Like 'store', but always requires 512-bit vector alignment.
678def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
679 (store node:$val, node:$ptr), [{
680 return cast<StoreSDNode>(N)->getAlignment() >= 64;
681}]>;
682
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000683// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000684def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
685 return cast<LoadSDNode>(N)->getAlignment() >= 16;
686}]>;
687
Chad Rosiera281afc2012-03-09 02:00:48 +0000688// Like 'X86vzload', but always requires 128-bit vector alignment.
689def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
690 return cast<MemSDNode>(N)->getAlignment() >= 16;
691}]>;
692
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000693// Like 'load', but always requires 256-bit vector alignment.
694def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
695 return cast<LoadSDNode>(N)->getAlignment() >= 32;
696}]>;
697
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000698// Like 'load', but always requires 512-bit vector alignment.
699def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
700 return cast<LoadSDNode>(N)->getAlignment() >= 64;
701}]>;
702
David Greene03264ef2010-07-12 23:41:28 +0000703def alignedloadfsf32 : PatFrag<(ops node:$ptr),
704 (f32 (alignedload node:$ptr))>;
705def alignedloadfsf64 : PatFrag<(ops node:$ptr),
706 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000707
708// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000709// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000710def alignedloadv4f32 : PatFrag<(ops node:$ptr),
711 (v4f32 (alignedload node:$ptr))>;
712def alignedloadv2f64 : PatFrag<(ops node:$ptr),
713 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000714def alignedloadv2i64 : PatFrag<(ops node:$ptr),
715 (v2i64 (alignedload node:$ptr))>;
716
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000717// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000718// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000719def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000720 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000721def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000722 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000723def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000724 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000725
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000726// 512-bit aligned load pattern fragments
727def alignedloadv16f32 : PatFrag<(ops node:$ptr),
728 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000729def alignedloadv16i32 : PatFrag<(ops node:$ptr),
730 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000731def alignedloadv8f64 : PatFrag<(ops node:$ptr),
732 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000733def alignedloadv8i64 : PatFrag<(ops node:$ptr),
734 (v8i64 (alignedload512 node:$ptr))>;
735
David Greene03264ef2010-07-12 23:41:28 +0000736// Like 'load', but uses special alignment checks suitable for use in
737// memory operands in most SSE instructions, which are required to
738// be naturally aligned on some targets but not on others. If the subtarget
739// allows unaligned accesses, match any load, though this may require
740// setting a feature bit in the processor (on startup, for example).
741// Opteron 10h and later implement such a feature.
742def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000743 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000744 || cast<LoadSDNode>(N)->getAlignment() >= 16;
745}]>;
746
747def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
748def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000749
750// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000751// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000752def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
753def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000754def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000755
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000756// These are needed to match a scalar memop that is used in a vector-only
757// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
758// The memory operand is required to be a 128-bit load, so it must be converted
759// from a vector to a scalar.
760def memopfsf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000761 (f32 (extractelt (memopv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000762def memopfsf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000763 (f64 (extractelt (memopv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000764
765
David Greene03264ef2010-07-12 23:41:28 +0000766// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
767// 16-byte boundary.
768// FIXME: 8 byte alignment for mmx reads is not required
769def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
770 return cast<LoadSDNode>(N)->getAlignment() >= 8;
771}]>;
772
Dale Johannesendd224d22010-09-30 23:57:10 +0000773def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000774
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000775def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
776 (masked_gather node:$src1, node:$src2, node:$src3) , [{
777 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
778 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
779 Mgt->getBasePtr().getValueType() == MVT::v4i32);
780 return false;
781}]>;
782
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000783def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
784 (masked_gather node:$src1, node:$src2, node:$src3) , [{
785 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
786 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
787 Mgt->getBasePtr().getValueType() == MVT::v8i32);
788 return false;
789}]>;
790
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000791def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
792 (masked_gather node:$src1, node:$src2, node:$src3) , [{
793 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
794 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
795 Mgt->getBasePtr().getValueType() == MVT::v2i64);
796 return false;
797}]>;
798def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
799 (masked_gather node:$src1, node:$src2, node:$src3) , [{
800 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
801 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
802 Mgt->getBasePtr().getValueType() == MVT::v4i64);
803 return false;
804}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000805def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
806 (masked_gather node:$src1, node:$src2, node:$src3) , [{
807 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
808 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
809 Mgt->getBasePtr().getValueType() == MVT::v8i64);
810 return false;
811}]>;
812def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
813 (masked_gather node:$src1, node:$src2, node:$src3) , [{
814 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
815 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
816 Mgt->getBasePtr().getValueType() == MVT::v16i32);
817 return false;
818}]>;
819
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000820def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
821 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
822 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
823 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
824 Sc->getBasePtr().getValueType() == MVT::v2i64);
825 return false;
826}]>;
827
828def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
829 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
830 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
831 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
832 Sc->getBasePtr().getValueType() == MVT::v4i32);
833 return false;
834}]>;
835
836def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
837 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
838 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
839 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
840 Sc->getBasePtr().getValueType() == MVT::v4i64);
841 return false;
842}]>;
843
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000844def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
845 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
846 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
847 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
848 Sc->getBasePtr().getValueType() == MVT::v8i32);
849 return false;
850}]>;
851
852def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
853 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
854 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
855 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
856 Sc->getBasePtr().getValueType() == MVT::v8i64);
857 return false;
858}]>;
859def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
860 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
861 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
862 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
863 Sc->getBasePtr().getValueType() == MVT::v16i32);
864 return false;
865}]>;
866
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000867// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000868def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
869def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
870def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
871def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
872def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
873def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
874
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000875// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000876def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
877def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000878def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000879def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000880def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000881
Craig Topper8c929622013-08-16 06:07:34 +0000882// 512-bit bitconvert pattern fragments
883def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
884def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000885def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
886def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000887
David Greene03264ef2010-07-12 23:41:28 +0000888def vzmovl_v2i64 : PatFrag<(ops node:$src),
889 (bitconvert (v2i64 (X86vzmovl
890 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
891def vzmovl_v4i32 : PatFrag<(ops node:$src),
892 (bitconvert (v4i32 (X86vzmovl
893 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
894
895def vzload_v2i64 : PatFrag<(ops node:$src),
896 (bitconvert (v2i64 (X86vzload node:$src)))>;
897
898
899def fp32imm0 : PatLeaf<(f32 fpimm), [{
900 return N->isExactlyValue(+0.0);
901}]>;
902
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000903def I8Imm : SDNodeXForm<imm, [{
904 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000905 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000906}]>;
907
908def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000909def FROUND_CURRENT : ImmLeaf<i32, [{
910 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
911}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000912
David Greene03264ef2010-07-12 23:41:28 +0000913// BYTE_imm - Transform bit immediates into byte immediates.
914def BYTE_imm : SDNodeXForm<imm, [{
915 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000916 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000917}]>;
918
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000919// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
920// to VEXTRACTF128/VEXTRACTI128 imm.
921def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000922 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000923}]>;
924
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000925// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
926// VINSERTF128/VINSERTI128 imm.
927def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000928 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000929}]>;
930
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000931// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
932// to VEXTRACTF64x4 imm.
933def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000934 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000935}]>;
936
937// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
938// VINSERTF64x4 imm.
939def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000940 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000941}]>;
942
943def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000944 (extract_subvector node:$bigvec,
945 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000946 return X86::isVEXTRACT128Index(N);
947}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000948
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000949def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000950 node:$index),
951 (insert_subvector node:$bigvec, node:$smallvec,
952 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000953 return X86::isVINSERT128Index(N);
954}], INSERT_get_vinsert128_imm>;
955
956
957def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
958 (extract_subvector node:$bigvec,
959 node:$index), [{
960 return X86::isVEXTRACT256Index(N);
961}], EXTRACT_get_vextract256_imm>;
962
963def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
964 node:$index),
965 (insert_subvector node:$bigvec, node:$smallvec,
966 node:$index), [{
967 return X86::isVINSERT256Index(N);
968}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000969
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000970def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
971 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000972 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
973 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000974 return false;
975}]>;
976
977def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
978 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000979 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
980 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000981 return false;
982}]>;
983
984def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
985 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000986 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
987 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000988 return false;
989}]>;
990
991def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
992 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000993 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000994}]>;
995
Igor Breger074a64e2015-07-24 17:24:15 +0000996// masked store fragments.
997// X86mstore can't be implemented in core DAG files because some targets
998// doesn't support vector type ( llvm-tblgen will fail)
999def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1000 (masked_store node:$src1, node:$src2, node:$src3), [{
1001 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1002}]>;
1003
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001004def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001005 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001006 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1007 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001008 return false;
1009}]>;
1010
1011def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001012 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001013 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1014 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001015 return false;
1016}]>;
1017
1018def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001019 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001020 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1021 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001022 return false;
1023}]>;
1024
1025def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001026 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001027 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001028}]>;
1029
Igor Breger074a64e2015-07-24 17:24:15 +00001030// masked truncstore fragments
1031// X86mtruncstore can't be implemented in core DAG files because some targets
1032// doesn't support vector type ( llvm-tblgen will fail)
1033def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1034 (masked_store node:$src1, node:$src2, node:$src3), [{
1035 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1036}]>;
1037def masked_truncstorevi8 :
1038 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1039 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1040 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1041}]>;
1042def masked_truncstorevi16 :
1043 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1044 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1045 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1046}]>;
1047def masked_truncstorevi32 :
1048 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1049 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1050 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1051}]>;