blob: 176cf56ebf8e3dd7e27f218546834c5f48846913 [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
David Greene03264ef2010-07-12 23:41:28 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
Asaf Badouh2489f352015-12-02 08:17:51 +000041def SDTX86CmpTestSae : SDTypeProfile<1, 3, [SDTCisVT<0, i32>,
42 SDTCisSameAs<1, 2>, SDTCisInt<3>]>;
David Greene03264ef2010-07-12 23:41:28 +000043
44def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
45def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000046
47// Commutative and Associative FMIN and FMAX.
48def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
52
David Greene03264ef2010-07-12 23:41:28 +000053def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
57def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000059def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
60 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
62def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Asaf Badouheaf2da12015-09-21 10:23:53 +000063def X86frsqrt14s: SDNode<"X86ISD::FRSQRT", SDTFPBinOp>;
64def X86frcp14s : SDNode<"X86ISD::FRCP", SDTFPBinOp>;
Stuart Hastings9f208042011-06-01 04:39:42 +000065def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000066def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
67def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000068def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
69def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000070def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000071def X86comiSae : SDNode<"X86ISD::COMI", SDTX86CmpTestSae>;
David Greene03264ef2010-07-12 23:41:28 +000072def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000073def X86ucomiSae: SDNode<"X86ISD::UCOMI", SDTX86CmpTestSae>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000074def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
75//def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000076def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
77 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
78 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000079def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
80 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
81 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000082def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000083 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000084 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000085def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000086 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
87 SDTCVecEltisVT<1, i8>,
88 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000089 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000090def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000091 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
92 SDTCVecEltisVT<1, i8>,
93 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000094 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000095def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000096 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000097 SDTCisSameAs<0,2>]>>;
Craig Topper81390be2011-11-19 07:33:10 +000098def X86psign : SDNode<"X86ISD::PSIGN",
Craig Topperde6b73b2011-11-19 07:07:26 +000099 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +0000100 SDTCisSameAs<0,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000101def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +0000102 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
103 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000104def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000105 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
106 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000107def X86pinsrb : SDNode<"X86ISD::PINSRB",
108 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
109 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
110def X86pinsrw : SDNode<"X86ISD::PINSRW",
111 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
112 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000113def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000114 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000115 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000116def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
117 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000118
David Greene03264ef2010-07-12 23:41:28 +0000119def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000121
Michael Liao1be96bb2012-10-23 17:34:00 +0000122def X86vzext : SDNode<"X86ISD::VZEXT",
123 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000124 SDTCisInt<0>, SDTCisInt<1>,
125 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000126
127def X86vsext : SDNode<"X86ISD::VSEXT",
128 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000129 SDTCisInt<0>, SDTCisInt<1>,
130 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000131
Igor Breger074a64e2015-07-24 17:24:15 +0000132def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
133 SDTCisInt<0>, SDTCisInt<1>,
134 SDTCisOpSmallerThanOp<0, 1>]>;
135
136def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
137def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
138def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
139
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000140def X86trunc : SDNode<"X86ISD::TRUNC",
Craig Topperaefaab62014-01-26 04:59:39 +0000141 SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisInt<1>,
142 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000143def X86vfpext : SDNode<"X86ISD::VFPEXT",
144 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000145 SDTCisFP<0>, SDTCisFP<1>,
146 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000147def X86vfpround: SDNode<"X86ISD::VFPROUND",
148 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000149 SDTCisFP<0>, SDTCisFP<1>,
150 SDTCisOpSmallerThanOp<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000151
Asaf Badouh2744d212015-09-20 14:31:19 +0000152def X86fround: SDNode<"X86ISD::VFPROUND",
153 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
154 SDTCVecEltisVT<0, f32>,
155 SDTCVecEltisVT<1, f64>,
156 SDTCVecEltisVT<2, f64>,
157 SDTCisOpSmallerThanOp<0, 1>]>>;
158def X86froundRnd: SDNode<"X86ISD::VFPROUND",
159 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
160 SDTCVecEltisVT<0, f32>,
161 SDTCVecEltisVT<1, f64>,
162 SDTCVecEltisVT<2, f64>,
163 SDTCisOpSmallerThanOp<0, 1>,
164 SDTCisInt<3>]>>;
165
166def X86fpext : SDNode<"X86ISD::VFPEXT",
167 SDTypeProfile<1, 2, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
168 SDTCVecEltisVT<0, f64>,
169 SDTCVecEltisVT<1, f32>,
170 SDTCVecEltisVT<2, f32>,
171 SDTCisOpSmallerThanOp<1, 0>]>>;
172
173def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
174 SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisFP<1>,SDTCisFP<2>,
175 SDTCVecEltisVT<0, f64>,
176 SDTCVecEltisVT<1, f32>,
177 SDTCVecEltisVT<2, f32>,
178 SDTCisOpSmallerThanOp<1, 0>,
179 SDTCisInt<3>]>>;
180
Craig Topper09462642012-01-22 19:15:14 +0000181def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
182def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000183def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000184def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
185def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000186
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000187def X86IntCmpMask : SDTypeProfile<1, 2,
188 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
189def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
190def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
191
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000192def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000193 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
194 SDTCisVec<1>, SDTCisSameAs<2, 1>,
195 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
196def X86CmpMaskCCRound :
197 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
198 SDTCisVec<1>, SDTCisSameAs<2, 1>,
199 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
200 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000201def X86CmpMaskCCScalar :
202 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
203
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000204def X86CmpMaskCCScalarRound :
205 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
206 SDTCisInt<4>]>;
207
208def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
209def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
210def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
211def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
212def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000213
Craig Topper09462642012-01-22 19:15:14 +0000214def X86vshl : SDNode<"X86ISD::VSHL",
215 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
216 SDTCisVec<2>]>>;
217def X86vsrl : SDNode<"X86ISD::VSRL",
218 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
219 SDTCisVec<2>]>>;
220def X86vsra : SDNode<"X86ISD::VSRA",
221 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
222 SDTCisVec<2>]>>;
223
224def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
225def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
226def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
227
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000228def X86vrotli : SDNode<"X86ISD::VROTLI", SDTIntShiftOp>;
Michael Zuckerman298a6802016-01-13 12:39:33 +0000229def X86vrotri : SDNode<"X86ISD::VROTRI", SDTIntShiftOp>;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000230
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000231def X86vprot : SDNode<"X86ISD::VPROT",
232 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000233 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000234def X86vproti : SDNode<"X86ISD::VPROTI",
235 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000236 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000237
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000238def X86vpshl : SDNode<"X86ISD::VPSHL",
239 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000240 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000241def X86vpsha : SDNode<"X86ISD::VPSHA",
242 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000243 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000244
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000245def X86vpcom : SDNode<"X86ISD::VPCOM",
246 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000247 SDTCisSameAs<0,2>,
248 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000249def X86vpcomu : SDNode<"X86ISD::VPCOMU",
250 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000251 SDTCisSameAs<0,2>,
252 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000253
David Greene03264ef2010-07-12 23:41:28 +0000254def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000255 SDTCisVec<1>,
256 SDTCisSameAs<2, 1>]>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000257def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000258def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000259def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
260def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000261def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000262def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000263def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000264def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000265def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000266def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000267def X86testm : SDNode<"X86ISD::TESTM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000268 SDTCisVec<1>, SDTCisSameAs<2, 1>,
269 SDTCVecEltisVT<0, i1>,
270 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000271def X86testnm : SDNode<"X86ISD::TESTNM", SDTypeProfile<1, 2, [SDTCisVec<0>,
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000272 SDTCisVec<1>, SDTCisSameAs<2, 1>,
273 SDTCVecEltisVT<0, i1>,
274 SDTCisSameNumEltsAs<0, 1>]>>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000275def X86select : SDNode<"X86ISD::SELECT" , SDTSelect>;
David Greene03264ef2010-07-12 23:41:28 +0000276
Craig Topper1d471e32012-02-05 03:14:49 +0000277def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000278 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
279 SDTCVecEltisVT<1, i32>,
280 SDTCisSameSizeAs<0,1>,
281 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000282def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000283 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
284 SDTCVecEltisVT<1, i32>,
285 SDTCisSameSizeAs<0,1>,
286 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000287
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000288def X86extrqi : SDNode<"X86ISD::EXTRQI",
289 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
290 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
291def X86insertqi : SDNode<"X86ISD::INSERTQI",
292 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
293 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
294 SDTCisVT<4, i8>]>>;
295
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000296// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
297// translated into one of the target nodes below during lowering.
298// Note: this is a work in progress...
299def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
300def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
301 SDTCisSameAs<0,2>]>;
302
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000303def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000304 SDTCisSameSizeAs<0,2>,
305 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000306def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000307 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000308def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000309 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000310def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
311 SDTCisSameAs<0,2>, SDTCisInt<3>, SDTCisInt<4>]>;
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000312def SDTFPTernaryOpImmRound: SDTypeProfile<1, 5, [SDTCisVec<0>, SDTCisSameAs<0,1>,
313 SDTCisSameAs<0,2>, SDTCisVec<3>, SDTCisInt<4>, SDTCisInt<5>]>;
314def SDTFPTernaryOpImmRounds: SDTypeProfile<1, 5, [SDTCisSameAs<0,1>,
315 SDTCisSameAs<0,2>,SDTCisInt<3>, SDTCisInt<4>, SDTCisInt<5>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000316def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
317 SDTCisInt<2>, SDTCisInt<3>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000318
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000319def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000320def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
321 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000322
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000323def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000324 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000325
Igor Bregerb4bb1902015-10-15 12:33:24 +0000326def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
327 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000328 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000329
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000330def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
331 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisInt<3>]>;
332
Asaf Badouh402ebb32015-06-03 13:41:48 +0000333def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
334 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisInt<2>]>;
335
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000336def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
337 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000338def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
339 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>, SDTCisInt<4>]>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000340def STDFp1SrcRm : SDTypeProfile<1, 2, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000341 SDTCisVec<0>, SDTCisVT<2, i32>]>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000342def STDFp2SrcRm : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000343 SDTCisVec<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000344def STDFp3SrcRm : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000345 SDTCisVec<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000346
Craig Topper8fb09f02013-01-28 06:48:25 +0000347def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000348def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000349
350def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
351def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000352
353def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
354def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
355def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
356
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000357def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
358def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000359
360def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
361def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
362def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
363
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000364def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
365def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
366
367def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000368def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000369def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000370
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000371def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
372def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000373
Craig Toppera3ac7382015-11-26 07:58:20 +0000374def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
375 SDTCisSameSizeAs<0,1>,
376 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000377def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
378def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
379
Craig Topper8d4ba192011-12-06 08:21:25 +0000380def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
381def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000382
Igor Bregerf7fd5472015-07-21 07:11:28 +0000383def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
384def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
385
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000386def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000387def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000388def X86VPermv : SDNode<"X86ISD::VPERMV",
389 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
390 SDTCisSameNumEltsAs<0,1>,
391 SDTCisSameSizeAs<0,1>,
392 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000393def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000394def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
395 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000396 SDTCisSameAs<0,1>, SDTCisInt<2>,
397 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000398 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000399 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000400
Craig Topperaad5f112015-11-30 00:13:24 +0000401def X86VPermi2X : SDNode<"X86ISD::VPERMIV3",
402 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<1>,
403 SDTCisVec<1>, SDTCisSameNumEltsAs<0, 1>,
404 SDTCisSameSizeAs<0,1>,
405 SDTCisSameAs<0,2>,
406 SDTCisSameAs<0,3>]>, []>;
407
Igor Bregerb4bb1902015-10-15 12:33:24 +0000408def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000409
Craig Topper0a672ea2011-11-30 07:47:51 +0000410def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000411
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000412def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPTernaryOpImmRound>;
413def X86VFixupimmScalar : SDNode<"X86ISD::VFIXUPIMMS", SDTFPTernaryOpImmRounds>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000414def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
415def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
416def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
417def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000418def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000419 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000420 SDTCisVec<1>, SDTCisFP<1>,
421 SDTCisSameNumEltsAs<0,1>,
422 SDTCisVT<2, i32>]>, []>;
423def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
424 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
425 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000426
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000427def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
428 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
429 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000430// SDTCisSubVecOfVec restriction cannot be applied for 128 bit version of VBROADCASTI32x2.
431def X86SubV32x2Broadcast : SDNode<"X86ISD::SUBV_BROADCAST",
Craig Topper9d1deb42015-11-26 18:31:19 +0000432 SDTypeProfile<1, 1, [SDTCisVec<0>,
433 SDTCisSameAs<0,1>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000434
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000435def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000436def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000437def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000438 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
439 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000440def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000441 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
442 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000443
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000444def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000445
446def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
447
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000448def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
449def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
450def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
451def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000452def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
453def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
454def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
455def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
456def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", STDFp2SrcRm>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000457def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
458def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", STDFp2SrcRm>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000459
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000460def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
461def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
462def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
463def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000464def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
465def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000466
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000467def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
468def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
469def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
470def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
471def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
472def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
473
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000474def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", STDFp1SrcRm>;
475def X86rcp28 : SDNode<"X86ISD::RCP28", STDFp1SrcRm>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000476def X86exp2 : SDNode<"X86ISD::EXP2", STDFp1SrcRm>;
477
Igor Breger1e58e8a2015-09-02 11:18:55 +0000478def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", STDFp2SrcRm>;
479def X86rcp28s : SDNode<"X86ISD::RCP28", STDFp2SrcRm>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000480def X86RndScales : SDNode<"X86ISD::VRNDSCALE", STDFp3SrcRm>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000481def X86Reduces : SDNode<"X86ISD::VREDUCE", STDFp3SrcRm>;
482def X86GetMants : SDNode<"X86ISD::VGETMANT", STDFp3SrcRm>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000483
Craig Topperab47fe42012-08-06 06:22:36 +0000484def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
485 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
486 SDTCisVT<4, i8>]>;
487def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
488 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
489 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
490 SDTCisVT<6, i8>]>;
491
492def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
493def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
494
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000495def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
496 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
497def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
498 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000499
Igor Bregerabe4a792015-06-14 12:44:55 +0000500def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000501 SDTCisSameAs<0,1>, SDTCisInt<2>,
502 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000503
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000504def SDTDoubleToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
505 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
506def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
507 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
508
509def SDTDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
510 SDTCisInt<0>, SDTCVecEltisVT<1, f64>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000511def SDTSDoubleToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>,SDTCisFP<1>,
512 SDTCVecEltisVT<1, f64>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000513def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
514 SDTCisInt<0>, SDTCVecEltisVT<1, f32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000515def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
516 SDTCVecEltisVT<1, f32>, SDTCisInt<2>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000517def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
518 SDTCisFP<0>, SDTCVecEltisVT<1, i32>,
519 SDTCisInt<2>]>;
520def SDTVlongToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
521 SDTCisFP<0>, SDTCVecEltisVT<1, i64>,
522 SDTCisInt<2>]>;
523
524def SDTVFPToIntRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
525 SDTCisFP<1>, SDTCVecEltisVT<0, i32>,
526 SDTCisInt<2>]>;
527def SDTVFPToLongRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
528 SDTCisFP<1>, SDTCVecEltisVT<0, i64>,
529 SDTCisInt<2>]>;
530
531// Scalar
532def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
533def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
534
Asaf Badouh2744d212015-09-20 14:31:19 +0000535def X86cvttss2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
536def X86cvttss2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
537def X86cvttsd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSDoubleToIntRnd>;
538def X86cvttsd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSDoubleToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000539// Vector with rounding mode
540
541// cvtt fp-to-int staff
542def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToIntRound>;
543def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToIntRound>;
544def X86VFpToSlongRnd : SDNode<"ISD::FP_TO_SINT", SDTVFPToLongRound>;
545def X86VFpToUlongRnd : SDNode<"ISD::FP_TO_UINT", SDTVFPToLongRound>;
546
547def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
548def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
549def X86VSlongToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVlongToFPRound>;
550def X86VUlongToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVlongToFPRound>;
551
552// cvt fp-to-int staff
553def X86cvtps2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
554def X86cvtps2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
555def X86cvtpd2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToIntRnd>;
556def X86cvtpd2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToIntRnd>;
557
558// Vector without rounding mode
559def X86cvtps2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
560def X86cvtps2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
561def X86cvtpd2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTDoubleToInt>;
562def X86cvtpd2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTDoubleToInt>;
563
Asaf Badouh7c522452015-10-22 14:01:16 +0000564def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
565 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
566 SDTCVecEltisVT<0, f32>,
567 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000568 SDTCisFP<0>,
569 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000570
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000571def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
572 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>,
573 SDTCVecEltisVT<0, i16>,
574 SDTCVecEltisVT<1, f32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000575 SDTCisFP<1>, SDTCisVT<2, i32>,
576 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000577def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
578 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
579 SDTCisFP<0>, SDTCisFP<1>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000580 SDTCVecEltisVT<0, f64>,
581 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000582 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000583 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000584def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
585 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
586 SDTCisFP<0>, SDTCisFP<1>,
587 SDTCVecEltisVT<0, f32>,
588 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000589 SDTCisOpSmallerThanOp<0, 1>,
590 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000591
Igor Breger756c2892015-12-27 13:56:16 +0000592def X86cvt2mask : SDNode<"X86ISD::CVT2MASK", SDTIntTruncOp>;
593
David Greene03264ef2010-07-12 23:41:28 +0000594//===----------------------------------------------------------------------===//
595// SSE Complex Patterns
596//===----------------------------------------------------------------------===//
597
598// These are 'extloads' from a scalar to the low element of a vector, zeroing
599// the top elements. These are used for the SSE 'ss' and 'sd' instruction
600// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000601def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000602 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
603 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000604def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000605 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
606 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000607
608def ssmem : Operand<v4f32> {
609 let PrintMethod = "printf32mem";
610 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000611 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000612 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000613}
614def sdmem : Operand<v2f64> {
615 let PrintMethod = "printf64mem";
616 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Craig Topper6269f492013-08-26 00:39:04 +0000617 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000618 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000619}
620
621//===----------------------------------------------------------------------===//
622// SSE pattern fragments
623//===----------------------------------------------------------------------===//
624
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000625// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000626// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000627def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
628def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000629def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
630
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000631// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000632// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000633def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
634def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000635def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
636
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000637// 512-bit load pattern fragments
638def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
639def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000640def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
641def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000642def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000643def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
644
645// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000646def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
647def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000648def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000649
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000650// These are needed to match a scalar load that is used in a vector-only
651// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
652// The memory operand is required to be a 128-bit load, so it must be converted
653// from a vector to a scalar.
654def loadf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000655 (f32 (extractelt (loadv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000656def loadf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000657 (f64 (extractelt (loadv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000658
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000659// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000660def alignedstore : PatFrag<(ops node:$val, node:$ptr),
661 (store node:$val, node:$ptr), [{
662 return cast<StoreSDNode>(N)->getAlignment() >= 16;
663}]>;
664
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000665// Like 'store', but always requires 256-bit vector alignment.
666def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
667 (store node:$val, node:$ptr), [{
668 return cast<StoreSDNode>(N)->getAlignment() >= 32;
669}]>;
670
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000671// Like 'store', but always requires 512-bit vector alignment.
672def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
673 (store node:$val, node:$ptr), [{
674 return cast<StoreSDNode>(N)->getAlignment() >= 64;
675}]>;
676
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000677// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000678def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
679 return cast<LoadSDNode>(N)->getAlignment() >= 16;
680}]>;
681
Chad Rosiera281afc2012-03-09 02:00:48 +0000682// Like 'X86vzload', but always requires 128-bit vector alignment.
683def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{
684 return cast<MemSDNode>(N)->getAlignment() >= 16;
685}]>;
686
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000687// Like 'load', but always requires 256-bit vector alignment.
688def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
689 return cast<LoadSDNode>(N)->getAlignment() >= 32;
690}]>;
691
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000692// Like 'load', but always requires 512-bit vector alignment.
693def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
694 return cast<LoadSDNode>(N)->getAlignment() >= 64;
695}]>;
696
David Greene03264ef2010-07-12 23:41:28 +0000697def alignedloadfsf32 : PatFrag<(ops node:$ptr),
698 (f32 (alignedload node:$ptr))>;
699def alignedloadfsf64 : PatFrag<(ops node:$ptr),
700 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000701
702// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000703// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000704def alignedloadv4f32 : PatFrag<(ops node:$ptr),
705 (v4f32 (alignedload node:$ptr))>;
706def alignedloadv2f64 : PatFrag<(ops node:$ptr),
707 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000708def alignedloadv2i64 : PatFrag<(ops node:$ptr),
709 (v2i64 (alignedload node:$ptr))>;
710
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000711// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000712// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000713def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000714 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000715def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000716 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000717def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000718 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000719
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000720// 512-bit aligned load pattern fragments
721def alignedloadv16f32 : PatFrag<(ops node:$ptr),
722 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000723def alignedloadv16i32 : PatFrag<(ops node:$ptr),
724 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000725def alignedloadv8f64 : PatFrag<(ops node:$ptr),
726 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000727def alignedloadv8i64 : PatFrag<(ops node:$ptr),
728 (v8i64 (alignedload512 node:$ptr))>;
729
David Greene03264ef2010-07-12 23:41:28 +0000730// Like 'load', but uses special alignment checks suitable for use in
731// memory operands in most SSE instructions, which are required to
732// be naturally aligned on some targets but not on others. If the subtarget
733// allows unaligned accesses, match any load, though this may require
734// setting a feature bit in the processor (on startup, for example).
735// Opteron 10h and later implement such a feature.
736def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000737 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000738 || cast<LoadSDNode>(N)->getAlignment() >= 16;
739}]>;
740
741def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
742def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000743
744// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000745// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000746def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
747def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000748def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000749
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000750// These are needed to match a scalar memop that is used in a vector-only
751// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
752// The memory operand is required to be a 128-bit load, so it must be converted
753// from a vector to a scalar.
754def memopfsf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000755 (f32 (extractelt (memopv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000756def memopfsf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000757 (f64 (extractelt (memopv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000758
759
David Greene03264ef2010-07-12 23:41:28 +0000760// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
761// 16-byte boundary.
762// FIXME: 8 byte alignment for mmx reads is not required
763def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
764 return cast<LoadSDNode>(N)->getAlignment() >= 8;
765}]>;
766
Dale Johannesendd224d22010-09-30 23:57:10 +0000767def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000768
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000769def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
770 (masked_gather node:$src1, node:$src2, node:$src3) , [{
771 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
772 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
773 Mgt->getBasePtr().getValueType() == MVT::v4i32);
774 return false;
775}]>;
776
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000777def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
778 (masked_gather node:$src1, node:$src2, node:$src3) , [{
779 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
780 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
781 Mgt->getBasePtr().getValueType() == MVT::v8i32);
782 return false;
783}]>;
784
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000785def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
786 (masked_gather node:$src1, node:$src2, node:$src3) , [{
787 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
788 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
789 Mgt->getBasePtr().getValueType() == MVT::v2i64);
790 return false;
791}]>;
792def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
793 (masked_gather node:$src1, node:$src2, node:$src3) , [{
794 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
795 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
796 Mgt->getBasePtr().getValueType() == MVT::v4i64);
797 return false;
798}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000799def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
800 (masked_gather node:$src1, node:$src2, node:$src3) , [{
801 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
802 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
803 Mgt->getBasePtr().getValueType() == MVT::v8i64);
804 return false;
805}]>;
806def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
807 (masked_gather node:$src1, node:$src2, node:$src3) , [{
808 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
809 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
810 Mgt->getBasePtr().getValueType() == MVT::v16i32);
811 return false;
812}]>;
813
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000814def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
815 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
816 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
817 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
818 Sc->getBasePtr().getValueType() == MVT::v2i64);
819 return false;
820}]>;
821
822def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
823 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
824 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
825 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
826 Sc->getBasePtr().getValueType() == MVT::v4i32);
827 return false;
828}]>;
829
830def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
831 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
832 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
833 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
834 Sc->getBasePtr().getValueType() == MVT::v4i64);
835 return false;
836}]>;
837
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000838def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
839 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
840 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
841 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
842 Sc->getBasePtr().getValueType() == MVT::v8i32);
843 return false;
844}]>;
845
846def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
847 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
848 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
849 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
850 Sc->getBasePtr().getValueType() == MVT::v8i64);
851 return false;
852}]>;
853def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
854 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
855 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
856 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
857 Sc->getBasePtr().getValueType() == MVT::v16i32);
858 return false;
859}]>;
860
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000861// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000862def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
863def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
864def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
865def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
866def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
867def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
868
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000869// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000870def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
871def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000872def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000873def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000874def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000875
Craig Topper8c929622013-08-16 06:07:34 +0000876// 512-bit bitconvert pattern fragments
877def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
878def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000879def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
880def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000881
David Greene03264ef2010-07-12 23:41:28 +0000882def vzmovl_v2i64 : PatFrag<(ops node:$src),
883 (bitconvert (v2i64 (X86vzmovl
884 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
885def vzmovl_v4i32 : PatFrag<(ops node:$src),
886 (bitconvert (v4i32 (X86vzmovl
887 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
888
889def vzload_v2i64 : PatFrag<(ops node:$src),
890 (bitconvert (v2i64 (X86vzload node:$src)))>;
891
892
893def fp32imm0 : PatLeaf<(f32 fpimm), [{
894 return N->isExactlyValue(+0.0);
895}]>;
896
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000897def I8Imm : SDNodeXForm<imm, [{
898 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000899 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000900}]>;
901
902def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000903def FROUND_CURRENT : ImmLeaf<i32, [{
904 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
905}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000906
David Greene03264ef2010-07-12 23:41:28 +0000907// BYTE_imm - Transform bit immediates into byte immediates.
908def BYTE_imm : SDNodeXForm<imm, [{
909 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000910 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000911}]>;
912
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000913// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
914// to VEXTRACTF128/VEXTRACTI128 imm.
915def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000916 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000917}]>;
918
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000919// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
920// VINSERTF128/VINSERTI128 imm.
921def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000922 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000923}]>;
924
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000925// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
926// to VEXTRACTF64x4 imm.
927def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000928 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000929}]>;
930
931// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
932// VINSERTF64x4 imm.
933def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000934 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000935}]>;
936
937def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000938 (extract_subvector node:$bigvec,
939 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000940 return X86::isVEXTRACT128Index(N);
941}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000942
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000943def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000944 node:$index),
945 (insert_subvector node:$bigvec, node:$smallvec,
946 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000947 return X86::isVINSERT128Index(N);
948}], INSERT_get_vinsert128_imm>;
949
950
951def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
952 (extract_subvector node:$bigvec,
953 node:$index), [{
954 return X86::isVEXTRACT256Index(N);
955}], EXTRACT_get_vextract256_imm>;
956
957def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
958 node:$index),
959 (insert_subvector node:$bigvec, node:$smallvec,
960 node:$index), [{
961 return X86::isVINSERT256Index(N);
962}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000963
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000964def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
965 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000966 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
967 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000968 return false;
969}]>;
970
971def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
972 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000973 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
974 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000975 return false;
976}]>;
977
978def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
979 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000980 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
981 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000982 return false;
983}]>;
984
985def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
986 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000987 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000988}]>;
989
Igor Breger074a64e2015-07-24 17:24:15 +0000990// masked store fragments.
991// X86mstore can't be implemented in core DAG files because some targets
992// doesn't support vector type ( llvm-tblgen will fail)
993def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
994 (masked_store node:$src1, node:$src2, node:$src3), [{
995 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
996}]>;
997
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000998def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000999 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001000 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1001 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001002 return false;
1003}]>;
1004
1005def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001006 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001007 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1008 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001009 return false;
1010}]>;
1011
1012def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001013 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001014 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
1015 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001016 return false;
1017}]>;
1018
1019def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001020 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001021 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001022}]>;
1023
Igor Breger074a64e2015-07-24 17:24:15 +00001024// masked truncstore fragments
1025// X86mtruncstore can't be implemented in core DAG files because some targets
1026// doesn't support vector type ( llvm-tblgen will fail)
1027def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1028 (masked_store node:$src1, node:$src2, node:$src3), [{
1029 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1030}]>;
1031def masked_truncstorevi8 :
1032 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1033 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1034 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1035}]>;
1036def masked_truncstorevi16 :
1037 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1038 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1039 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1040}]>;
1041def masked_truncstorevi32 :
1042 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1043 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1044 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1045}]>;