blob: 142ab222b88176d49f6effa6db55dcb01a645044 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000068def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000079// Note: this pattern doesn't require an encoder method and such, as it's
80// only used on aliases (Pat<> and InstAlias<>). The actual encoding
81// is handled by the destination instructions, which use t2_so_imm.
82def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000083def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000084 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000085}], t2_so_imm_not_XFORM> {
86 let ParserMatchClass = t2_so_imm_not_asmoperand;
87}
Evan Chengf49810c2009-06-23 17:48:47 +000088
89// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000090def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
91def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000092 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000093}], t2_so_imm_neg_XFORM> {
94 let ParserMatchClass = t2_so_imm_neg_asmoperand;
95}
Evan Chengf49810c2009-06-23 17:48:47 +000096
97/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000098def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000099 ImmLeaf<i32, [{
100 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +0000101}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000102
Jim Grosbach64171712010-02-16 21:07:46 +0000103def imm0_4095_neg : PatLeaf<(i32 imm), [{
104 return (uint32_t)(-N->getZExtValue()) < 4096;
105}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000106
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000107def imm0_255_neg : PatLeaf<(i32 imm), [{
108 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000109}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000110
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000111def imm0_255_not : PatLeaf<(i32 imm), [{
112 return (uint32_t)(~N->getZExtValue()) < 255;
113}], imm_comp_XFORM>;
114
Andrew Trickd49ffe82011-04-29 14:18:15 +0000115def lo5AllOne : PatLeaf<(i32 imm), [{
116 // Returns true if all low 5-bits are 1.
117 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
118}]>;
119
Evan Cheng055b0312009-06-29 07:51:04 +0000120// Define Thumb2 specific addressing modes.
121
122// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000123def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000124def t2addrmode_imm12 : Operand<i32>,
125 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000126 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000127 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000129 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000130 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
131}
132
Owen Andersonc9bd4962011-03-18 17:42:55 +0000133// t2ldrlabel := imm12
134def t2ldrlabel : Operand<i32> {
135 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000136 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000137}
138
Jim Grosbach0b4c6732012-01-18 22:46:46 +0000139def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
140def t2ldr_pcrel_imm12 : Operand<i32> {
141 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
142 // used for assembler pseudo instruction and maps to t2ldrlabel, so
143 // doesn't need encoder or print methods of its own.
144}
Owen Andersonc9bd4962011-03-18 17:42:55 +0000145
Owen Andersona838a252010-12-14 00:36:49 +0000146// ADR instruction labels.
147def t2adrlabel : Operand<i32> {
148 let EncoderMethod = "getT2AdrLabelOpValue";
149}
150
151
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000152// t2addrmode_posimm8 := reg + imm8
153def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
154def t2addrmode_posimm8 : Operand<i32> {
155 let PrintMethod = "printT2AddrModeImm8Operand";
156 let EncoderMethod = "getT2AddrModeImm8OpValue";
157 let DecoderMethod = "DecodeT2AddrModeImm8";
158 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
159 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
160}
161
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000162// t2addrmode_negimm8 := reg - imm8
163def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
164def t2addrmode_negimm8 : Operand<i32>,
165 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
166 let PrintMethod = "printT2AddrModeImm8Operand";
167 let EncoderMethod = "getT2AddrModeImm8OpValue";
168 let DecoderMethod = "DecodeT2AddrModeImm8";
169 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
170 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
171}
172
Johnny Chen0635fc52010-03-04 17:40:44 +0000173// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000174def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000175def t2addrmode_imm8 : Operand<i32>,
176 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
177 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000178 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000180 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000181 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
182}
183
Evan Cheng6d94f112009-07-03 00:06:39 +0000184def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000185 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
186 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000187 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000188 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000190}
191
Evan Cheng5c874172009-07-09 22:21:59 +0000192// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000193def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000194def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000195 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000196 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000198 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000199 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
200}
201
Jim Grosbacha77295d2011-09-08 22:07:06 +0000202def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000203def t2am_imm8s4_offset : Operand<i32> {
204 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000205 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000206 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000207}
208
Jim Grosbachb6aed502011-09-09 18:37:27 +0000209// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
210def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
211 let Name = "MemImm0_1020s4Offset";
212}
213def t2addrmode_imm0_1020s4 : Operand<i32> {
214 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
215 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
216 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
217 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
218 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
219}
220
Evan Chengcba962d2009-07-09 20:40:44 +0000221// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000222def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000223def t2addrmode_so_reg : Operand<i32>,
224 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
225 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000226 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000227 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000228 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000229 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000230}
231
Jim Grosbach7f739be2011-09-19 22:21:13 +0000232// Addresses for the TBB/TBH instructions.
233def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
234def addrmode_tbb : Operand<i32> {
235 let PrintMethod = "printAddrModeTBB";
236 let ParserMatchClass = addrmode_tbb_asmoperand;
237 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
238}
239def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
240def addrmode_tbh : Operand<i32> {
241 let PrintMethod = "printAddrModeTBH";
242 let ParserMatchClass = addrmode_tbh_asmoperand;
243 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
244}
245
Anton Korobeynikov52237112009-06-17 18:13:58 +0000246//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000247// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000248//
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250
251class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000252 string opc, string asm, list<dag> pattern>
253 : T2I<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000258 let Inst{26} = imm{11};
259 let Inst{14-12} = imm{10-8};
260 let Inst{7-0} = imm{7-0};
261}
262
Owen Andersonbb6315d2010-11-15 19:58:36 +0000263
Owen Andersona99e7782010-11-15 18:45:17 +0000264class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
266 : T2sI<oops, iops, itin, opc, asm, pattern> {
267 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000268 bits<4> Rn;
269 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000270
Jim Grosbach86386922010-12-08 22:10:43 +0000271 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000272 let Inst{26} = imm{11};
273 let Inst{14-12} = imm{10-8};
274 let Inst{7-0} = imm{7-0};
275}
276
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
279 : T2I<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rn;
281 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000284 let Inst{26} = imm{11};
285 let Inst{14-12} = imm{10-8};
286 let Inst{7-0} = imm{7-0};
287}
288
289
Owen Andersona99e7782010-11-15 18:45:17 +0000290class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
292 : T2I<oops, iops, itin, opc, asm, pattern> {
293 bits<4> Rd;
294 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000297 let Inst{3-0} = ShiftedRm{3-0};
298 let Inst{5-4} = ShiftedRm{6-5};
299 let Inst{14-12} = ShiftedRm{11-9};
300 let Inst{7-6} = ShiftedRm{8-7};
301}
302
303class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000305 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000306 bits<4> Rd;
307 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000310 let Inst{3-0} = ShiftedRm{3-0};
311 let Inst{5-4} = ShiftedRm{6-5};
312 let Inst{14-12} = ShiftedRm{11-9};
313 let Inst{7-6} = ShiftedRm{8-7};
314}
315
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
317 string opc, string asm, list<dag> pattern>
318 : T2I<oops, iops, itin, opc, asm, pattern> {
319 bits<4> Rn;
320 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000321
Jim Grosbach86386922010-12-08 22:10:43 +0000322 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000323 let Inst{3-0} = ShiftedRm{3-0};
324 let Inst{5-4} = ShiftedRm{6-5};
325 let Inst{14-12} = ShiftedRm{11-9};
326 let Inst{7-6} = ShiftedRm{8-7};
327}
328
Owen Andersona99e7782010-11-15 18:45:17 +0000329class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000331 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000332 bits<4> Rd;
333 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000334
Jim Grosbach86386922010-12-08 22:10:43 +0000335 let Inst{11-8} = Rd;
336 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000337}
338
339class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
340 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000341 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000342 bits<4> Rd;
343 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000344
Jim Grosbach86386922010-12-08 22:10:43 +0000345 let Inst{11-8} = Rd;
346 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000347}
348
Owen Andersonbb6315d2010-11-15 19:58:36 +0000349class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
350 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000351 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000352 bits<4> Rn;
353 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000357}
358
Owen Andersona99e7782010-11-15 18:45:17 +0000359
360class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
361 string opc, string asm, list<dag> pattern>
362 : T2I<oops, iops, itin, opc, asm, pattern> {
363 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000364 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000365 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000366
Jim Grosbach86386922010-12-08 22:10:43 +0000367 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000368 let Inst{19-16} = Rn;
369 let Inst{26} = imm{11};
370 let Inst{14-12} = imm{10-8};
371 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000372}
373
Owen Anderson83da6cd2010-11-14 05:37:38 +0000374class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000375 string opc, string asm, list<dag> pattern>
376 : T2sI<oops, iops, itin, opc, asm, pattern> {
377 bits<4> Rd;
378 bits<4> Rn;
379 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{26} = imm{11};
384 let Inst{14-12} = imm{10-8};
385 let Inst{7-0} = imm{7-0};
386}
387
Owen Andersonbb6315d2010-11-15 19:58:36 +0000388class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
390 : T2I<oops, iops, itin, opc, asm, pattern> {
391 bits<4> Rd;
392 bits<4> Rm;
393 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000397 let Inst{14-12} = imm{4-2};
398 let Inst{7-6} = imm{1-0};
399}
400
401class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
403 : T2sI<oops, iops, itin, opc, asm, pattern> {
404 bits<4> Rd;
405 bits<4> Rm;
406 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000407
Jim Grosbach86386922010-12-08 22:10:43 +0000408 let Inst{11-8} = Rd;
409 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000410 let Inst{14-12} = imm{4-2};
411 let Inst{7-6} = imm{1-0};
412}
413
Owen Anderson5de6d842010-11-12 21:12:40 +0000414class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
415 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000416 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000417 bits<4> Rd;
418 bits<4> Rn;
419 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000420
Jim Grosbach86386922010-12-08 22:10:43 +0000421 let Inst{11-8} = Rd;
422 let Inst{19-16} = Rn;
423 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000424}
425
426class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
427 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000428 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000429 bits<4> Rd;
430 bits<4> Rn;
431 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000432
Jim Grosbach86386922010-12-08 22:10:43 +0000433 let Inst{11-8} = Rd;
434 let Inst{19-16} = Rn;
435 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000436}
437
438class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
439 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000440 : T2I<oops, iops, itin, opc, asm, pattern> {
441 bits<4> Rd;
442 bits<4> Rn;
443 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000444
Jim Grosbach86386922010-12-08 22:10:43 +0000445 let Inst{11-8} = Rd;
446 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000447 let Inst{3-0} = ShiftedRm{3-0};
448 let Inst{5-4} = ShiftedRm{6-5};
449 let Inst{14-12} = ShiftedRm{11-9};
450 let Inst{7-6} = ShiftedRm{8-7};
451}
452
453class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
454 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000455 : T2sI<oops, iops, itin, opc, asm, pattern> {
456 bits<4> Rd;
457 bits<4> Rn;
458 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000459
Jim Grosbach86386922010-12-08 22:10:43 +0000460 let Inst{11-8} = Rd;
461 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000462 let Inst{3-0} = ShiftedRm{3-0};
463 let Inst{5-4} = ShiftedRm{6-5};
464 let Inst{14-12} = ShiftedRm{11-9};
465 let Inst{7-6} = ShiftedRm{8-7};
466}
467
Owen Anderson35141a92010-11-18 01:08:42 +0000468class T2FourReg<dag oops, dag iops, InstrItinClass itin,
469 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000470 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000471 bits<4> Rd;
472 bits<4> Rn;
473 bits<4> Rm;
474 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000475
Jim Grosbach86386922010-12-08 22:10:43 +0000476 let Inst{19-16} = Rn;
477 let Inst{15-12} = Ra;
478 let Inst{11-8} = Rd;
479 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000480}
481
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000482class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
483 dag oops, dag iops, InstrItinClass itin,
484 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000485 : T2I<oops, iops, itin, opc, asm, pattern> {
486 bits<4> RdLo;
487 bits<4> RdHi;
488 bits<4> Rn;
489 bits<4> Rm;
490
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000491 let Inst{31-23} = 0b111110111;
492 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000493 let Inst{19-16} = Rn;
494 let Inst{15-12} = RdLo;
495 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000496 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000497 let Inst{3-0} = Rm;
498}
499
Owen Anderson35141a92010-11-18 01:08:42 +0000500
Evan Chenga67efd12009-06-23 19:39:13 +0000501/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000502/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000503/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000504multiclass T2I_bin_irs<bits<4> opcod, string opc,
505 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000506 PatFrag opnode, string baseOpc, bit Commutable = 0,
507 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000508 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000509 def ri : T2sTwoRegImm<
510 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
511 opc, "\t$Rd, $Rn, $imm",
512 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000513 let Inst{31-27} = 0b11110;
514 let Inst{25} = 0;
515 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000516 let Inst{15} = 0;
517 }
Evan Chenga67efd12009-06-23 19:39:13 +0000518 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000519 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
520 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
521 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000522 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000523 let Inst{31-27} = 0b11101;
524 let Inst{26-25} = 0b01;
525 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000526 let Inst{14-12} = 0b000; // imm3
527 let Inst{7-6} = 0b00; // imm2
528 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000529 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000530 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000531 def rs : T2sTwoRegShiftedReg<
532 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
533 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
534 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000535 let Inst{31-27} = 0b11101;
536 let Inst{26-25} = 0b01;
537 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000538 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000539 // Assembly aliases for optional destination operand when it's the same
540 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000541 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000542 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
543 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000544 cc_out:$s)>;
545 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000546 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
547 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000548 cc_out:$s)>;
549 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000550 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
551 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000552 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000553}
554
David Goodwin1f096272009-07-27 23:34:12 +0000555/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000556// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000557multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
558 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000559 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000560 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
561 // Assembler aliases w/o the ".w" suffix.
562 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
563 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
564 rGPR:$Rm, pred:$p,
565 cc_out:$s)>;
566 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
567 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
568 t2_so_reg:$shift, pred:$p,
569 cc_out:$s)>;
570
571 // and with the optional destination operand, too.
572 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
573 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
574 rGPR:$Rm, pred:$p,
575 cc_out:$s)>;
576 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
577 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
578 t2_so_reg:$shift, pred:$p,
579 cc_out:$s)>;
580}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000581
Evan Cheng1e249e32009-06-25 20:59:23 +0000582/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000583/// reversed. The 'rr' form is only defined for the disassembler; for codegen
584/// it is equivalent to the T2I_bin_irs counterpart.
585multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000586 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000587 def ri : T2sTwoRegImm<
588 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
589 opc, ".w\t$Rd, $Rn, $imm",
590 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000591 let Inst{31-27} = 0b11110;
592 let Inst{25} = 0;
593 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000594 let Inst{15} = 0;
595 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000596 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000597 def rr : T2sThreeReg<
598 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
599 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000600 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000601 let Inst{31-27} = 0b11101;
602 let Inst{26-25} = 0b01;
603 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000604 let Inst{14-12} = 0b000; // imm3
605 let Inst{7-6} = 0b00; // imm2
606 let Inst{5-4} = 0b00; // type
607 }
Evan Chengf49810c2009-06-23 17:48:47 +0000608 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000609 def rs : T2sTwoRegShiftedReg<
610 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
611 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
612 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000613 let Inst{31-27} = 0b11101;
614 let Inst{26-25} = 0b01;
615 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 }
Evan Chengf49810c2009-06-23 17:48:47 +0000617}
618
Evan Chenga67efd12009-06-23 19:39:13 +0000619/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000620/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000621///
622/// These opcodes will be converted to the real non-S opcodes by
623/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000624let hasPostISelHook = 1, Defs = [CPSR] in {
625multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
626 InstrItinClass iis, PatFrag opnode,
627 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000628 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000629 def ri : t2PseudoInst<(outs rGPR:$Rd),
630 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
631 4, iii,
632 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
633 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000634 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000635 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
636 4, iir,
637 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
638 rGPR:$Rm))]> {
639 let isCommutable = Commutable;
640 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000641 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000642 def rs : t2PseudoInst<(outs rGPR:$Rd),
643 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
644 4, iis,
645 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
646 t2_so_reg:$ShiftedRm))]>;
647}
648}
649
650/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
651/// operands are reversed.
652let hasPostISelHook = 1, Defs = [CPSR] in {
653multiclass T2I_rbin_s_is<PatFrag opnode> {
654 // shifted imm
655 def ri : t2PseudoInst<(outs rGPR:$Rd),
656 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
657 4, IIC_iALUi,
658 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
659 GPRnopc:$Rn))]>;
660 // shifted register
661 def rs : t2PseudoInst<(outs rGPR:$Rd),
662 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
663 4, IIC_iALUsi,
664 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
665 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000666}
667}
668
Evan Chenga67efd12009-06-23 19:39:13 +0000669/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
670/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000671multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
672 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000673 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000674 // The register-immediate version is re-materializable. This is useful
675 // in particular for taking the address of a local.
676 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000677 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000678 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
679 opc, ".w\t$Rd, $Rn, $imm",
680 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000681 let Inst{31-27} = 0b11110;
682 let Inst{25} = 0;
683 let Inst{24} = 1;
684 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{15} = 0;
686 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000687 }
Evan Chengf49810c2009-06-23 17:48:47 +0000688 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000689 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000690 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000691 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000692 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000693 bits<4> Rd;
694 bits<4> Rn;
695 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000697 let Inst{26} = imm{11};
698 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000699 let Inst{23-21} = op23_21;
700 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000701 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000702 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000703 let Inst{14-12} = imm{10-8};
704 let Inst{11-8} = Rd;
705 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000706 }
Evan Chenga67efd12009-06-23 19:39:13 +0000707 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000708 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
709 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
710 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000711 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{31-27} = 0b11101;
713 let Inst{26-25} = 0b01;
714 let Inst{24} = 1;
715 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000716 let Inst{14-12} = 0b000; // imm3
717 let Inst{7-6} = 0b00; // imm2
718 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000719 }
Evan Chengf49810c2009-06-23 17:48:47 +0000720 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000721 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000722 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000723 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000724 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000726 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000727 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000728 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000729 }
Evan Chengf49810c2009-06-23 17:48:47 +0000730}
731
Jim Grosbach6935efc2009-11-24 00:20:27 +0000732/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000733/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000734/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000735let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000736multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
737 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000738 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000739 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000740 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000741 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000742 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000743 let Inst{31-27} = 0b11110;
744 let Inst{25} = 0;
745 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000746 let Inst{15} = 0;
747 }
Evan Chenga67efd12009-06-23 19:39:13 +0000748 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000749 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000750 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000751 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000752 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000753 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000754 let Inst{31-27} = 0b11101;
755 let Inst{26-25} = 0b01;
756 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000757 let Inst{14-12} = 0b000; // imm3
758 let Inst{7-6} = 0b00; // imm2
759 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000760 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000761 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000762 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000763 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000764 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000765 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000766 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{31-27} = 0b11101;
768 let Inst{26-25} = 0b01;
769 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000770 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000771}
Andrew Trick1c3af772011-04-23 03:55:32 +0000772}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000773
Evan Chenga67efd12009-06-23 19:39:13 +0000774/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
775// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000776multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
777 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000778 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000779 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000780 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000782 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000783 let Inst{31-27} = 0b11101;
784 let Inst{26-21} = 0b010010;
785 let Inst{19-16} = 0b1111; // Rn
786 let Inst{5-4} = opcod;
787 }
Evan Chenga67efd12009-06-23 19:39:13 +0000788 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def rr : T2sThreeReg<
790 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
791 opc, ".w\t$Rd, $Rn, $Rm",
792 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11111;
794 let Inst{26-23} = 0b0100;
795 let Inst{22-21} = opcod;
796 let Inst{15-12} = 0b1111;
797 let Inst{7-4} = 0b0000;
798 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000799
800 // Optional destination register
801 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
802 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
803 ty:$imm, pred:$p,
804 cc_out:$s)>;
805 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
806 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
807 rGPR:$Rm, pred:$p,
808 cc_out:$s)>;
809
810 // Assembler aliases w/o the ".w" suffix.
811 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
812 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
813 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000814 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000815 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
816 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
817 rGPR:$Rm, pred:$p,
818 cc_out:$s)>;
819
820 // and with the optional destination operand, too.
821 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
822 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
823 ty:$imm, pred:$p,
824 cc_out:$s)>;
825 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
826 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
827 rGPR:$Rm, pred:$p,
828 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000829}
Evan Chengf49810c2009-06-23 17:48:47 +0000830
Johnny Chend68e1192009-12-15 17:24:14 +0000831/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000832/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000833/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000834multiclass T2I_cmp_irs<bits<4> opcod, string opc,
835 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000836 PatFrag opnode, string baseOpc> {
837let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000838 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000839 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000840 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000841 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000842 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000843 let Inst{31-27} = 0b11110;
844 let Inst{25} = 0;
845 let Inst{24-21} = opcod;
846 let Inst{20} = 1; // The S bit.
847 let Inst{15} = 0;
848 let Inst{11-8} = 0b1111; // Rd
849 }
Evan Chenga67efd12009-06-23 19:39:13 +0000850 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000851 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000852 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000853 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000854 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000855 let Inst{31-27} = 0b11101;
856 let Inst{26-25} = 0b01;
857 let Inst{24-21} = opcod;
858 let Inst{20} = 1; // The S bit.
859 let Inst{14-12} = 0b000; // imm3
860 let Inst{11-8} = 0b1111; // Rd
861 let Inst{7-6} = 0b00; // imm2
862 let Inst{5-4} = 0b00; // type
863 }
Evan Chengf49810c2009-06-23 17:48:47 +0000864 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000865 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000866 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000867 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000868 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000869 let Inst{31-27} = 0b11101;
870 let Inst{26-25} = 0b01;
871 let Inst{24-21} = opcod;
872 let Inst{20} = 1; // The S bit.
873 let Inst{11-8} = 0b1111; // Rd
874 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000875}
Jim Grosbachef88a922011-09-06 21:44:58 +0000876
877 // Assembler aliases w/o the ".w" suffix.
878 // No alias here for 'rr' version as not all instantiations of this
879 // multiclass want one (CMP in particular, does not).
880 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
881 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
882 t2_so_imm:$imm, pred:$p)>;
883 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
884 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
885 t2_so_reg:$shift,
886 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000887}
888
Evan Chengf3c21b82009-06-30 02:15:48 +0000889/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000890multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000891 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
892 PatFrag opnode> {
893 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000894 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000895 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000896 bits<4> Rt;
897 bits<17> addr;
898 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000899 let Inst{24} = signed;
900 let Inst{23} = 1;
901 let Inst{22-21} = opcod;
902 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000903 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000904 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000905 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000906 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000907 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000908 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000909 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
910 bits<4> Rt;
911 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000912 let Inst{31-27} = 0b11111;
913 let Inst{26-25} = 0b00;
914 let Inst{24} = signed;
915 let Inst{23} = 0;
916 let Inst{22-21} = opcod;
917 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000918 let Inst{19-16} = addr{12-9}; // Rn
919 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000920 let Inst{11} = 1;
921 // Offset: index==TRUE, wback==FALSE
922 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000923 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000924 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000925 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000926 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000927 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000928 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000929 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000930 let Inst{31-27} = 0b11111;
931 let Inst{26-25} = 0b00;
932 let Inst{24} = signed;
933 let Inst{23} = 0;
934 let Inst{22-21} = opcod;
935 let Inst{20} = 1; // load
936 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000937
Owen Anderson75579f72010-11-29 22:44:32 +0000938 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000939 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000940
Owen Anderson75579f72010-11-29 22:44:32 +0000941 bits<10> addr;
942 let Inst{19-16} = addr{9-6}; // Rn
943 let Inst{3-0} = addr{5-2}; // Rm
944 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000945
946 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000947 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000948
Jim Grosbach5aa53682012-01-18 22:04:42 +0000949 // pci variant is very similar to i12, but supports negative offsets
950 // from the PC.
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000951 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000952 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000953 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000954 let isReMaterializable = 1;
955 let Inst{31-27} = 0b11111;
956 let Inst{26-25} = 0b00;
957 let Inst{24} = signed;
958 let Inst{23} = ?; // add = (U == '1')
959 let Inst{22-21} = opcod;
960 let Inst{20} = 1; // load
961 let Inst{19-16} = 0b1111; // Rn
962 bits<4> Rt;
963 bits<12> addr;
964 let Inst{15-12} = Rt{3-0};
965 let Inst{11-0} = addr{11-0};
966 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000967}
968
David Goodwin73b8f162009-06-30 22:11:34 +0000969/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000970multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000971 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
972 PatFrag opnode> {
973 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000974 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000975 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000976 let Inst{31-27} = 0b11111;
977 let Inst{26-23} = 0b0001;
978 let Inst{22-21} = opcod;
979 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000980
Owen Anderson75579f72010-11-29 22:44:32 +0000981 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000982 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000983
Owen Anderson80dd3e02010-11-30 22:45:47 +0000984 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000985 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000986 let Inst{19-16} = addr{16-13}; // Rn
987 let Inst{23} = addr{12}; // U
988 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000989 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000990 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000991 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000992 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000993 let Inst{31-27} = 0b11111;
994 let Inst{26-23} = 0b0000;
995 let Inst{22-21} = opcod;
996 let Inst{20} = 0; // !load
997 let Inst{11} = 1;
998 // Offset: index==TRUE, wback==FALSE
999 let Inst{10} = 1; // The P bit.
1000 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001001
Owen Anderson75579f72010-11-29 22:44:32 +00001002 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001003 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001004
Owen Anderson75579f72010-11-29 22:44:32 +00001005 bits<13> addr;
1006 let Inst{19-16} = addr{12-9}; // Rn
1007 let Inst{9} = addr{8}; // U
1008 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001009 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001010 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001011 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001012 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001013 let Inst{31-27} = 0b11111;
1014 let Inst{26-23} = 0b0000;
1015 let Inst{22-21} = opcod;
1016 let Inst{20} = 0; // !load
1017 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001018
Owen Anderson75579f72010-11-29 22:44:32 +00001019 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001020 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001021
Owen Anderson75579f72010-11-29 22:44:32 +00001022 bits<10> addr;
1023 let Inst{19-16} = addr{9-6}; // Rn
1024 let Inst{3-0} = addr{5-2}; // Rm
1025 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001026 }
David Goodwin73b8f162009-06-30 22:11:34 +00001027}
1028
Evan Cheng0e55fd62010-09-30 01:08:25 +00001029/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001030/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001031class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1032 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1033 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001034 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1035 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001036 let Inst{31-27} = 0b11111;
1037 let Inst{26-23} = 0b0100;
1038 let Inst{22-20} = opcod;
1039 let Inst{19-16} = 0b1111; // Rn
1040 let Inst{15-12} = 0b1111;
1041 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001042
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001043 bits<2> rot;
1044 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001045}
1046
Eli Friedman761fa7a2010-06-24 18:20:04 +00001047// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001048class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001049 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1050 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1051 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001052 Requires<[HasT2ExtractPack, IsThumb2]> {
1053 bits<2> rot;
1054 let Inst{31-27} = 0b11111;
1055 let Inst{26-23} = 0b0100;
1056 let Inst{22-20} = opcod;
1057 let Inst{19-16} = 0b1111; // Rn
1058 let Inst{15-12} = 0b1111;
1059 let Inst{7} = 1;
1060 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001061}
1062
Eli Friedman761fa7a2010-06-24 18:20:04 +00001063// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1064// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001065class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1066 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1067 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001068 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001069 bits<2> rot;
1070 let Inst{31-27} = 0b11111;
1071 let Inst{26-23} = 0b0100;
1072 let Inst{22-20} = opcod;
1073 let Inst{19-16} = 0b1111; // Rn
1074 let Inst{15-12} = 0b1111;
1075 let Inst{7} = 1;
1076 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001077}
1078
Evan Cheng0e55fd62010-09-30 01:08:25 +00001079/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001080/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001081class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1082 : T2ThreeReg<(outs rGPR:$Rd),
1083 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1084 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1085 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1086 Requires<[HasT2ExtractPack, IsThumb2]> {
1087 bits<2> rot;
1088 let Inst{31-27} = 0b11111;
1089 let Inst{26-23} = 0b0100;
1090 let Inst{22-20} = opcod;
1091 let Inst{15-12} = 0b1111;
1092 let Inst{7} = 1;
1093 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001094}
1095
Jim Grosbach70327412011-07-27 17:48:13 +00001096class T2I_exta_rrot_np<bits<3> opcod, string opc>
1097 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1098 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1099 bits<2> rot;
1100 let Inst{31-27} = 0b11111;
1101 let Inst{26-23} = 0b0100;
1102 let Inst{22-20} = opcod;
1103 let Inst{15-12} = 0b1111;
1104 let Inst{7} = 1;
1105 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001106}
1107
Anton Korobeynikov52237112009-06-17 18:13:58 +00001108//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001109// Instructions
1110//===----------------------------------------------------------------------===//
1111
1112//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001113// Miscellaneous Instructions.
1114//
1115
Owen Andersonda663f72010-11-15 21:30:39 +00001116class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1117 string asm, list<dag> pattern>
1118 : T2XI<oops, iops, itin, asm, pattern> {
1119 bits<4> Rd;
1120 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001121
Jim Grosbach86386922010-12-08 22:10:43 +00001122 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001123 let Inst{26} = label{11};
1124 let Inst{14-12} = label{10-8};
1125 let Inst{7-0} = label{7-0};
1126}
1127
Evan Chenga09b9ca2009-06-24 23:47:58 +00001128// LEApcrel - Load a pc-relative address into a register without offending the
1129// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001130def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1131 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001132 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001133 let Inst{31-27} = 0b11110;
1134 let Inst{25-24} = 0b10;
1135 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1136 let Inst{22} = 0;
1137 let Inst{20} = 0;
1138 let Inst{19-16} = 0b1111; // Rn
1139 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001140
Owen Andersona838a252010-12-14 00:36:49 +00001141 bits<4> Rd;
1142 bits<13> addr;
1143 let Inst{11-8} = Rd;
1144 let Inst{23} = addr{12};
1145 let Inst{21} = addr{12};
1146 let Inst{26} = addr{11};
1147 let Inst{14-12} = addr{10-8};
1148 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001149
1150 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001151}
Owen Andersona838a252010-12-14 00:36:49 +00001152
1153let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001154def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001155 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001156def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1157 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001158 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001159 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001160
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001161
Evan Chenga09b9ca2009-06-24 23:47:58 +00001162//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001163// Load / store Instructions.
1164//
1165
Evan Cheng055b0312009-06-29 07:51:04 +00001166// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001167let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001168defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001169 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001170
Evan Chengf3c21b82009-06-30 02:15:48 +00001171// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001172defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001173 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001174defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001175 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001176
Evan Chengf3c21b82009-06-30 02:15:48 +00001177// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001178defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001179 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001180defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001181 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001182
Owen Anderson9d63d902010-12-01 19:18:46 +00001183let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001184// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001185def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001186 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001187 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001188} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001189
1190// zextload i1 -> zextload i8
1191def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1192 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001193def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1194 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001195def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1196 (t2LDRBs t2addrmode_so_reg:$addr)>;
1197def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1198 (t2LDRBpci tconstpool:$addr)>;
1199
1200// extload -> zextload
1201// FIXME: Reduce the number of patterns by legalizing extload to zextload
1202// earlier?
1203def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1204 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001205def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1206 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001207def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1208 (t2LDRBs t2addrmode_so_reg:$addr)>;
1209def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1210 (t2LDRBpci tconstpool:$addr)>;
1211
1212def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1213 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001214def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1215 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001216def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1217 (t2LDRBs t2addrmode_so_reg:$addr)>;
1218def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1219 (t2LDRBpci tconstpool:$addr)>;
1220
1221def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1222 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001223def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1224 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001225def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1226 (t2LDRHs t2addrmode_so_reg:$addr)>;
1227def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1228 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001229
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001230// FIXME: The destination register of the loads and stores can't be PC, but
1231// can be SP. We need another regclass (similar to rGPR) to represent
1232// that. Not a pressing issue since these are selected manually,
1233// not via pattern.
1234
Evan Chenge88d5ce2009-07-02 07:28:31 +00001235// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001236
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001237let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001238def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001239 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001240 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001241 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1242 []> {
1243 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1244}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001245
Jim Grosbacheeec0252011-09-08 00:39:19 +00001246def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001247 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1248 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001249 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001250
Jim Grosbacheeec0252011-09-08 00:39:19 +00001251def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001252 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001254 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1255 []> {
1256 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1257}
1258def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001259 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1260 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001261 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001262
Jim Grosbacheeec0252011-09-08 00:39:19 +00001263def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001264 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001265 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001266 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1267 []> {
1268 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1269}
1270def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001271 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1272 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001273 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001274
Jim Grosbacheeec0252011-09-08 00:39:19 +00001275def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001276 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001277 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001278 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1279 []> {
1280 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1281}
1282def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001283 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1284 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001285 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001286
Jim Grosbacheeec0252011-09-08 00:39:19 +00001287def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001288 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001289 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001290 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1291 []> {
1292 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1293}
1294def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001295 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1296 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001297 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001298} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001299
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001300// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001301// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001302class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001303 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001304 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001305 bits<4> Rt;
1306 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001307 let Inst{31-27} = 0b11111;
1308 let Inst{26-25} = 0b00;
1309 let Inst{24} = signed;
1310 let Inst{23} = 0;
1311 let Inst{22-21} = type;
1312 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001313 let Inst{19-16} = addr{12-9};
1314 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001315 let Inst{11} = 1;
1316 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001317 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001318}
1319
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1321def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1322def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1323def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1324def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001325
David Goodwin73b8f162009-06-30 22:11:34 +00001326// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001327defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001328 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001329defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001330 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001331defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001332 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001333
David Goodwin6647cea2009-06-30 22:50:01 +00001334// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001335let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001336def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001337 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001338 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001339
Evan Cheng6d94f112009-07-03 00:06:39 +00001340// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001341
1342let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001343def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001344 (ins GPRnopc:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001345 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001346 "str", "\t$Rt, $addr!",
1347 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1348 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1349}
1350def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1351 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1352 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1353 "strh", "\t$Rt, $addr!",
1354 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1355 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1356}
1357
1358def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1359 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1360 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1361 "strb", "\t$Rt, $addr!",
1362 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1363 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1364}
Eli Friedman0851a292011-10-18 03:17:34 +00001365} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001366
Jim Grosbacheeec0252011-09-08 00:39:19 +00001367def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001368 (ins GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001369 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001371 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001372 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1373 [(set GPRnopc:$Rn_wb,
Jim Grosbachb0659872011-12-13 21:10:25 +00001374 (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001375 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001376
Jim Grosbacheeec0252011-09-08 00:39:19 +00001377def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001378 (ins rGPR:$Rt, addr_offset_none:$Rn,
1379 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001380 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001381 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001382 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1383 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001384 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1385 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001386
Jim Grosbacheeec0252011-09-08 00:39:19 +00001387def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001388 (ins rGPR:$Rt, addr_offset_none:$Rn,
1389 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001390 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001391 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001392 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1393 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001394 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1395 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001396
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001397// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1398// put the patterns on the instruction definitions directly as ISel wants
1399// the address base and offset to be separate operands, not a single
1400// complex operand like we represent the instructions themselves. The
1401// pseudos map between the two.
1402let usesCustomInserter = 1,
1403 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1404def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1405 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1406 4, IIC_iStore_ru,
1407 [(set GPRnopc:$Rn_wb,
1408 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1409def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1410 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1411 4, IIC_iStore_ru,
1412 [(set GPRnopc:$Rn_wb,
1413 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1414def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1415 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1416 4, IIC_iStore_ru,
1417 [(set GPRnopc:$Rn_wb,
1418 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1419}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001420
Johnny Chene54a3ef2010-03-03 18:45:36 +00001421// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1422// only.
1423// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001424class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001425 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001426 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001427 let Inst{31-27} = 0b11111;
1428 let Inst{26-25} = 0b00;
1429 let Inst{24} = 0; // not signed
1430 let Inst{23} = 0;
1431 let Inst{22-21} = type;
1432 let Inst{20} = 0; // store
1433 let Inst{11} = 1;
1434 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001435
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001436 bits<4> Rt;
1437 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001438 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001439 let Inst{19-16} = addr{12-9};
1440 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001441}
1442
Evan Cheng0e55fd62010-09-30 01:08:25 +00001443def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1444def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1445def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001446
Johnny Chenae1757b2010-03-11 01:13:36 +00001447// ldrd / strd pre / post variants
1448// For disassembly only.
1449
Jim Grosbacha77295d2011-09-08 22:07:06 +00001450def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1451 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1452 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1453 let AsmMatchConverter = "cvtT2LdrdPre";
1454 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1455}
Johnny Chenae1757b2010-03-11 01:13:36 +00001456
Jim Grosbacha77295d2011-09-08 22:07:06 +00001457def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1458 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001459 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001460 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001461
Jim Grosbacha77295d2011-09-08 22:07:06 +00001462def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1463 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1464 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1465 "$addr.base = $wb", []> {
1466 let AsmMatchConverter = "cvtT2StrdPre";
1467 let DecoderMethod = "DecodeT2STRDPreInstruction";
1468}
Johnny Chenae1757b2010-03-11 01:13:36 +00001469
Jim Grosbacha77295d2011-09-08 22:07:06 +00001470def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1471 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1472 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001473 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001474 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001475
Johnny Chen0635fc52010-03-04 17:40:44 +00001476// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001477// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001478// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1479// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001480multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001481
Evan Chengdfed19f2010-11-03 06:34:55 +00001482 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001483 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001484 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001485 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001486 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001487 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001488 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001489 let Inst{20} = 1;
1490 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001491
Owen Anderson80dd3e02010-11-30 22:45:47 +00001492 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001493 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001494 let Inst{19-16} = addr{16-13}; // Rn
1495 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001496 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001497 }
1498
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001499 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001500 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001501 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001502 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001503 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001504 let Inst{23} = 0; // U = 0
1505 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001506 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001507 let Inst{20} = 1;
1508 let Inst{15-12} = 0b1111;
1509 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001510
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001511 bits<13> addr;
1512 let Inst{19-16} = addr{12-9}; // Rn
1513 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001514 }
1515
Evan Chengdfed19f2010-11-03 06:34:55 +00001516 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001517 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001518 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001519 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001520 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001521 let Inst{23} = 0; // add = TRUE for T1
1522 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001523 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001524 let Inst{20} = 1;
1525 let Inst{15-12} = 0b1111;
1526 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001527
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001528 bits<10> addr;
1529 let Inst{19-16} = addr{9-6}; // Rn
1530 let Inst{3-0} = addr{5-2}; // Rm
1531 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001532
1533 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001534 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001535 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1536 // it via the i12 variant, which it's related to, but that means we can
1537 // represent negative immediates, which aren't legal for anything except
1538 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001539}
1540
Evan Cheng416941d2010-11-04 05:19:35 +00001541defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1542defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1543defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001544
Evan Cheng2889cce2009-07-03 00:18:36 +00001545//===----------------------------------------------------------------------===//
1546// Load / store multiple Instructions.
1547//
1548
Owen Andersoncd00dc62011-09-12 21:28:46 +00001549multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001551 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001552 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001553 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001554 bits<4> Rn;
1555 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001556
Bill Wendling6c470b82010-11-13 09:09:38 +00001557 let Inst{31-27} = 0b11101;
1558 let Inst{26-25} = 0b00;
1559 let Inst{24-23} = 0b01; // Increment After
1560 let Inst{22} = 0;
1561 let Inst{21} = 0; // No writeback
1562 let Inst{20} = L_bit;
1563 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001564 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001566 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001567 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001568 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001569 bits<4> Rn;
1570 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001571
Bill Wendling6c470b82010-11-13 09:09:38 +00001572 let Inst{31-27} = 0b11101;
1573 let Inst{26-25} = 0b00;
1574 let Inst{24-23} = 0b01; // Increment After
1575 let Inst{22} = 0;
1576 let Inst{21} = 1; // Writeback
1577 let Inst{20} = L_bit;
1578 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001579 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001580 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001581 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001582 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001583 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 bits<4> Rn;
1585 bits<16> regs;
1586
1587 let Inst{31-27} = 0b11101;
1588 let Inst{26-25} = 0b00;
1589 let Inst{24-23} = 0b10; // Decrement Before
1590 let Inst{22} = 0;
1591 let Inst{21} = 0; // No writeback
1592 let Inst{20} = L_bit;
1593 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001594 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001595 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001596 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001597 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001598 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 bits<4> Rn;
1600 bits<16> regs;
1601
1602 let Inst{31-27} = 0b11101;
1603 let Inst{26-25} = 0b00;
1604 let Inst{24-23} = 0b10; // Decrement Before
1605 let Inst{22} = 0;
1606 let Inst{21} = 1; // Writeback
1607 let Inst{20} = L_bit;
1608 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001609 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001610 }
1611}
1612
Bill Wendlingc93989a2010-11-13 11:20:05 +00001613let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001614
1615let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001616defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1617
1618multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1619 InstrItinClass itin_upd, bit L_bit> {
1620 def IA :
1621 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1622 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1623 bits<4> Rn;
1624 bits<16> regs;
1625
1626 let Inst{31-27} = 0b11101;
1627 let Inst{26-25} = 0b00;
1628 let Inst{24-23} = 0b01; // Increment After
1629 let Inst{22} = 0;
1630 let Inst{21} = 0; // No writeback
1631 let Inst{20} = L_bit;
1632 let Inst{19-16} = Rn;
1633 let Inst{15} = 0;
1634 let Inst{14} = regs{14};
1635 let Inst{13} = 0;
1636 let Inst{12-0} = regs{12-0};
1637 }
1638 def IA_UPD :
1639 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1640 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1641 bits<4> Rn;
1642 bits<16> regs;
1643
1644 let Inst{31-27} = 0b11101;
1645 let Inst{26-25} = 0b00;
1646 let Inst{24-23} = 0b01; // Increment After
1647 let Inst{22} = 0;
1648 let Inst{21} = 1; // Writeback
1649 let Inst{20} = L_bit;
1650 let Inst{19-16} = Rn;
1651 let Inst{15} = 0;
1652 let Inst{14} = regs{14};
1653 let Inst{13} = 0;
1654 let Inst{12-0} = regs{12-0};
1655 }
1656 def DB :
1657 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1658 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1659 bits<4> Rn;
1660 bits<16> regs;
1661
1662 let Inst{31-27} = 0b11101;
1663 let Inst{26-25} = 0b00;
1664 let Inst{24-23} = 0b10; // Decrement Before
1665 let Inst{22} = 0;
1666 let Inst{21} = 0; // No writeback
1667 let Inst{20} = L_bit;
1668 let Inst{19-16} = Rn;
1669 let Inst{15} = 0;
1670 let Inst{14} = regs{14};
1671 let Inst{13} = 0;
1672 let Inst{12-0} = regs{12-0};
1673 }
1674 def DB_UPD :
1675 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1676 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1677 bits<4> Rn;
1678 bits<16> regs;
1679
1680 let Inst{31-27} = 0b11101;
1681 let Inst{26-25} = 0b00;
1682 let Inst{24-23} = 0b10; // Decrement Before
1683 let Inst{22} = 0;
1684 let Inst{21} = 1; // Writeback
1685 let Inst{20} = L_bit;
1686 let Inst{19-16} = Rn;
1687 let Inst{15} = 0;
1688 let Inst{14} = regs{14};
1689 let Inst{13} = 0;
1690 let Inst{12-0} = regs{12-0};
1691 }
1692}
1693
Bill Wendlingddc918b2010-11-13 10:57:02 +00001694
1695let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001696defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001697
1698} // neverHasSideEffects
1699
Bob Wilson815baeb2010-03-13 01:08:20 +00001700
Evan Cheng9cb9e672009-06-27 02:26:13 +00001701//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001702// Move Instructions.
1703//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001704
Evan Chengf49810c2009-06-23 17:48:47 +00001705let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001706def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001707 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001708 let Inst{31-27} = 0b11101;
1709 let Inst{26-25} = 0b01;
1710 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001711 let Inst{19-16} = 0b1111; // Rn
1712 let Inst{14-12} = 0b000;
1713 let Inst{7-4} = 0b0000;
1714}
Jim Grosbach9858a482011-10-18 17:09:35 +00001715def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1716 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001717def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1718 pred:$p, CPSR)>;
1719def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1720 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001721
Evan Cheng5adb66a2009-09-28 09:14:39 +00001722// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001723let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1724 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001725def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1726 "mov", ".w\t$Rd, $imm",
1727 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001728 let Inst{31-27} = 0b11110;
1729 let Inst{25} = 0;
1730 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001731 let Inst{19-16} = 0b1111; // Rn
1732 let Inst{15} = 0;
1733}
David Goodwin83b35932009-06-26 16:10:07 +00001734
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001735// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1736// Use aliases to get that to play nice here.
1737def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1738 pred:$p, CPSR)>;
1739def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1740 pred:$p, CPSR)>;
1741
1742def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1743 pred:$p, zero_reg)>;
1744def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1745 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001746
Evan Chengc4af4632010-11-17 20:13:28 +00001747let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001748def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001749 "movw", "\t$Rd, $imm",
1750 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001751 let Inst{31-27} = 0b11110;
1752 let Inst{25} = 1;
1753 let Inst{24-21} = 0b0010;
1754 let Inst{20} = 0; // The S bit.
1755 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001756
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001757 bits<4> Rd;
1758 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001759
Jim Grosbach86386922010-12-08 22:10:43 +00001760 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001761 let Inst{19-16} = imm{15-12};
1762 let Inst{26} = imm{11};
1763 let Inst{14-12} = imm{10-8};
1764 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001765 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001766}
Evan Chengf49810c2009-06-23 17:48:47 +00001767
Evan Cheng53519f02011-01-21 18:55:51 +00001768def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001769 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1770
1771let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001772def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001773 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001774 "movt", "\t$Rd, $imm",
1775 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001776 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001777 let Inst{31-27} = 0b11110;
1778 let Inst{25} = 1;
1779 let Inst{24-21} = 0b0110;
1780 let Inst{20} = 0; // The S bit.
1781 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001782
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001783 bits<4> Rd;
1784 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001785
Jim Grosbach86386922010-12-08 22:10:43 +00001786 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001787 let Inst{19-16} = imm{15-12};
1788 let Inst{26} = imm{11};
1789 let Inst{14-12} = imm{10-8};
1790 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001791 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001792}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001793
Evan Cheng53519f02011-01-21 18:55:51 +00001794def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001795 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1796} // Constraints
1797
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001798def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001799
Anton Korobeynikov52237112009-06-17 18:13:58 +00001800//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001801// Extend Instructions.
1802//
1803
1804// Sign extenders
1805
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001806def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001807 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001808def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001809 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001810def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001811
Jim Grosbach70327412011-07-27 17:48:13 +00001812def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001813 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001814def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001815 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001816def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001817
Evan Chengd27c9fc2009-07-03 01:43:10 +00001818// Zero extenders
1819
1820let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001821def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001822 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001823def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001824 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001825def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001826 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001827
Jim Grosbach79464942010-07-28 23:17:45 +00001828// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1829// The transformation should probably be done as a combiner action
1830// instead so we can include a check for masking back in the upper
1831// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001832//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001833// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001834// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001835def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001836 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001837 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001838
Jim Grosbach70327412011-07-27 17:48:13 +00001839def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001840 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001841def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001842 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001843def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001844}
1845
1846//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001847// Arithmetic Instructions.
1848//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001849
Johnny Chend68e1192009-12-15 17:24:14 +00001850defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1851 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1852defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1853 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001854
Evan Chengf49810c2009-06-23 17:48:47 +00001855// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001856//
1857// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1858// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1859// AdjustInstrPostInstrSelection where we determine whether or not to
1860// set the "s" bit based on CPSR liveness.
1861//
1862// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1863// support for an optional CPSR definition that corresponds to the DAG
1864// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001865defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001866 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001867defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001868 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001869
Andrew Trick83a80312011-09-20 18:22:31 +00001870let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001871defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001872 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001873defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001874 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001875}
Evan Chengf49810c2009-06-23 17:48:47 +00001876
David Goodwin752aa7d2009-07-27 16:39:05 +00001877// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001878defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001879 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001880
1881// FIXME: Eliminate them if we can write def : Pat patterns which defines
1882// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001883defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001884
1885// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001886// The assume-no-carry-in form uses the negation of the input since add/sub
1887// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1888// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1889// details.
1890// The AddedComplexity preferences the first variant over the others since
1891// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001892let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001893def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1894 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1895def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1896 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1897def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1898 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1899let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001900def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001901 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001902def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001903 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001904// The with-carry-in form matches bitwise not instead of the negation.
1905// Effectively, the inverse interpretation of the carry flag already accounts
1906// for part of the negation.
1907let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001908def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001909 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001910def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001911 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001912
Johnny Chen93042d12010-03-02 18:14:57 +00001913// Select Bytes -- for disassembly only
1914
Owen Andersonc7373f82010-11-30 20:00:01 +00001915def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001916 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1917 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001918 let Inst{31-27} = 0b11111;
1919 let Inst{26-24} = 0b010;
1920 let Inst{23} = 0b1;
1921 let Inst{22-20} = 0b010;
1922 let Inst{15-12} = 0b1111;
1923 let Inst{7} = 0b1;
1924 let Inst{6-4} = 0b000;
1925}
1926
Johnny Chenadc77332010-02-26 22:04:29 +00001927// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1928// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001929class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001930 list<dag> pat = [/* For disassembly only; pattern left blank */],
1931 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1932 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001933 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1934 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001935 let Inst{31-27} = 0b11111;
1936 let Inst{26-23} = 0b0101;
1937 let Inst{22-20} = op22_20;
1938 let Inst{15-12} = 0b1111;
1939 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001940
Owen Anderson46c478e2010-11-17 19:57:38 +00001941 bits<4> Rd;
1942 bits<4> Rn;
1943 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001944
Jim Grosbach86386922010-12-08 22:10:43 +00001945 let Inst{11-8} = Rd;
1946 let Inst{19-16} = Rn;
1947 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001948}
1949
1950// Saturating add/subtract -- for disassembly only
1951
Nate Begeman692433b2010-07-29 17:56:55 +00001952def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001953 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1954 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001955def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1956def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1957def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001958def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1959 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1960def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1961 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001962def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001963def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001964 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1965 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001966def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1967def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1968def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1969def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1970def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1971def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1972def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1973def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1974
1975// Signed/Unsigned add/subtract -- for disassembly only
1976
1977def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1978def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1979def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1980def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1981def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1982def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1983def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1984def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1985def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1986def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1987def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1988def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1989
1990// Signed/Unsigned halving add/subtract -- for disassembly only
1991
1992def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1993def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1994def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1995def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1996def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1997def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1998def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1999def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
2000def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
2001def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
2002def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
2003def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
2004
Owen Anderson821752e2010-11-18 20:32:18 +00002005// Helper class for disassembly only
2006// A6.3.16 & A6.3.17
2007// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2008class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2009 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2010 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2011 let Inst{31-27} = 0b11111;
2012 let Inst{26-24} = 0b011;
2013 let Inst{23} = long;
2014 let Inst{22-20} = op22_20;
2015 let Inst{7-4} = op7_4;
2016}
2017
2018class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2019 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2020 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2021 let Inst{31-27} = 0b11111;
2022 let Inst{26-24} = 0b011;
2023 let Inst{23} = long;
2024 let Inst{22-20} = op22_20;
2025 let Inst{7-4} = op7_4;
2026}
2027
Jim Grosbach8c989842011-09-20 00:26:34 +00002028// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002029def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2030 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002031 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2032 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002033 let Inst{15-12} = 0b1111;
2034}
Owen Anderson821752e2010-11-18 20:32:18 +00002035def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002036 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002037 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2038 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002039
Jim Grosbach8c989842011-09-20 00:26:34 +00002040// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002041class T2SatI<dag oops, dag iops, InstrItinClass itin,
2042 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002043 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002044 bits<4> Rd;
2045 bits<4> Rn;
2046 bits<5> sat_imm;
2047 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002048
Jim Grosbach86386922010-12-08 22:10:43 +00002049 let Inst{11-8} = Rd;
2050 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002051 let Inst{4-0} = sat_imm;
2052 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002053 let Inst{14-12} = sh{4-2};
2054 let Inst{7-6} = sh{1-0};
2055}
2056
Owen Andersonc7373f82010-11-30 20:00:01 +00002057def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002058 (outs rGPR:$Rd),
2059 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002060 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002061 let Inst{31-27} = 0b11110;
2062 let Inst{25-22} = 0b1100;
2063 let Inst{20} = 0;
2064 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002065 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002066}
2067
Owen Andersonc7373f82010-11-30 20:00:01 +00002068def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002069 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002070 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002071 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002072 let Inst{31-27} = 0b11110;
2073 let Inst{25-22} = 0b1100;
2074 let Inst{20} = 0;
2075 let Inst{15} = 0;
2076 let Inst{21} = 1; // sh = '1'
2077 let Inst{14-12} = 0b000; // imm3 = '000'
2078 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002079 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002080}
2081
Owen Andersonc7373f82010-11-30 20:00:01 +00002082def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002083 (outs rGPR:$Rd),
2084 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002085 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002086 let Inst{31-27} = 0b11110;
2087 let Inst{25-22} = 0b1110;
2088 let Inst{20} = 0;
2089 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002090}
2091
Jim Grosbachb105b992011-09-16 18:32:30 +00002092def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002093 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002094 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002095 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002096 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002097 let Inst{20} = 0;
2098 let Inst{15} = 0;
2099 let Inst{21} = 1; // sh = '1'
2100 let Inst{14-12} = 0b000; // imm3 = '000'
2101 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002102 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002103}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002104
Bob Wilson38aa2872010-08-13 21:48:10 +00002105def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2106def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002107
Evan Chengf49810c2009-06-23 17:48:47 +00002108//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002109// Shift and rotate Instructions.
2110//
2111
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002112defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2113 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002114defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002115 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002116defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002117 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2118defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2119 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002120
Andrew Trickd49ffe82011-04-29 14:18:15 +00002121// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2122def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2123 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2124
David Goodwinca01a8d2009-09-01 18:32:09 +00002125let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002126def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2127 "rrx", "\t$Rd, $Rm",
2128 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002129 let Inst{31-27} = 0b11101;
2130 let Inst{26-25} = 0b01;
2131 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002132 let Inst{19-16} = 0b1111; // Rn
2133 let Inst{14-12} = 0b000;
2134 let Inst{7-4} = 0b0011;
2135}
David Goodwinca01a8d2009-09-01 18:32:09 +00002136}
Evan Chenga67efd12009-06-23 19:39:13 +00002137
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002138let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002139def t2MOVsrl_flag : T2TwoRegShiftImm<
2140 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2141 "lsrs", ".w\t$Rd, $Rm, #1",
2142 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002143 let Inst{31-27} = 0b11101;
2144 let Inst{26-25} = 0b01;
2145 let Inst{24-21} = 0b0010;
2146 let Inst{20} = 1; // The S bit.
2147 let Inst{19-16} = 0b1111; // Rn
2148 let Inst{5-4} = 0b01; // Shift type.
2149 // Shift amount = Inst{14-12:7-6} = 1.
2150 let Inst{14-12} = 0b000;
2151 let Inst{7-6} = 0b01;
2152}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002153def t2MOVsra_flag : T2TwoRegShiftImm<
2154 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2155 "asrs", ".w\t$Rd, $Rm, #1",
2156 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002157 let Inst{31-27} = 0b11101;
2158 let Inst{26-25} = 0b01;
2159 let Inst{24-21} = 0b0010;
2160 let Inst{20} = 1; // The S bit.
2161 let Inst{19-16} = 0b1111; // Rn
2162 let Inst{5-4} = 0b10; // Shift type.
2163 // Shift amount = Inst{14-12:7-6} = 1.
2164 let Inst{14-12} = 0b000;
2165 let Inst{7-6} = 0b01;
2166}
David Goodwin3583df72009-07-28 17:06:49 +00002167}
2168
Evan Chenga67efd12009-06-23 19:39:13 +00002169//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002170// Bitwise Instructions.
2171//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002172
Johnny Chend68e1192009-12-15 17:24:14 +00002173defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002174 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002175 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002176defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002177 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002178 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002179defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002180 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002181 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002182
Johnny Chend68e1192009-12-15 17:24:14 +00002183defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002184 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002185 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2186 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002187
Owen Anderson2f7aed32010-11-17 22:16:31 +00002188class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2189 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002190 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002191 bits<4> Rd;
2192 bits<5> msb;
2193 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002194
Jim Grosbach86386922010-12-08 22:10:43 +00002195 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002196 let Inst{4-0} = msb{4-0};
2197 let Inst{14-12} = lsb{4-2};
2198 let Inst{7-6} = lsb{1-0};
2199}
2200
2201class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2202 string opc, string asm, list<dag> pattern>
2203 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2204 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002205
Jim Grosbach86386922010-12-08 22:10:43 +00002206 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002207}
2208
2209let Constraints = "$src = $Rd" in
2210def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2211 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2212 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002213 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002214 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002215 let Inst{25} = 1;
2216 let Inst{24-20} = 0b10110;
2217 let Inst{19-16} = 0b1111; // Rn
2218 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002219 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002220
Owen Anderson2f7aed32010-11-17 22:16:31 +00002221 bits<10> imm;
2222 let msb{4-0} = imm{9-5};
2223 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002224}
Evan Chengf49810c2009-06-23 17:48:47 +00002225
Owen Anderson2f7aed32010-11-17 22:16:31 +00002226def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002227 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002228 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002229 let Inst{31-27} = 0b11110;
2230 let Inst{25} = 1;
2231 let Inst{24-20} = 0b10100;
2232 let Inst{15} = 0;
2233}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002234
Owen Anderson2f7aed32010-11-17 22:16:31 +00002235def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002236 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002237 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002238 let Inst{31-27} = 0b11110;
2239 let Inst{25} = 1;
2240 let Inst{24-20} = 0b11100;
2241 let Inst{15} = 0;
2242}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002243
Johnny Chen9474d552010-02-02 19:31:58 +00002244// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002245let Constraints = "$src = $Rd" in {
2246 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2247 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2248 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2249 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2250 bf_inv_mask_imm:$imm))]> {
2251 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002252 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002253 let Inst{25} = 1;
2254 let Inst{24-20} = 0b10110;
2255 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002256 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002257
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002258 bits<10> imm;
2259 let msb{4-0} = imm{9-5};
2260 let lsb{4-0} = imm{4-0};
2261 }
Johnny Chen9474d552010-02-02 19:31:58 +00002262}
Evan Chengf49810c2009-06-23 17:48:47 +00002263
Evan Cheng7e1bf302010-09-29 00:27:46 +00002264defm t2ORN : T2I_bin_irs<0b0011, "orn",
2265 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002266 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2267 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002268
Jim Grosbachd32872f2011-09-14 21:24:41 +00002269/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2270/// unary operation that produces a value. These are predicable and can be
2271/// changed to modify CPSR.
2272multiclass T2I_un_irs<bits<4> opcod, string opc,
2273 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2274 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2275 // shifted imm
2276 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2277 opc, "\t$Rd, $imm",
2278 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2279 let isAsCheapAsAMove = Cheap;
2280 let isReMaterializable = ReMat;
2281 let Inst{31-27} = 0b11110;
2282 let Inst{25} = 0;
2283 let Inst{24-21} = opcod;
2284 let Inst{19-16} = 0b1111; // Rn
2285 let Inst{15} = 0;
2286 }
2287 // register
2288 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2289 opc, ".w\t$Rd, $Rm",
2290 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2291 let Inst{31-27} = 0b11101;
2292 let Inst{26-25} = 0b01;
2293 let Inst{24-21} = opcod;
2294 let Inst{19-16} = 0b1111; // Rn
2295 let Inst{14-12} = 0b000; // imm3
2296 let Inst{7-6} = 0b00; // imm2
2297 let Inst{5-4} = 0b00; // type
2298 }
2299 // shifted register
2300 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2301 opc, ".w\t$Rd, $ShiftedRm",
2302 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2303 let Inst{31-27} = 0b11101;
2304 let Inst{26-25} = 0b01;
2305 let Inst{24-21} = opcod;
2306 let Inst{19-16} = 0b1111; // Rn
2307 }
2308}
2309
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002310// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2311let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002312defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002313 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002314 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002315
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002316let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002317def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2318 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002319
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002320// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002321def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2322 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002323 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002324
2325def : T2Pat<(t2_so_imm_not:$src),
2326 (t2MVNi t2_so_imm_not:$src)>;
2327
Evan Chengf49810c2009-06-23 17:48:47 +00002328//===----------------------------------------------------------------------===//
2329// Multiply Instructions.
2330//
Evan Cheng8de898a2009-06-26 00:19:44 +00002331let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002332def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2333 "mul", "\t$Rd, $Rn, $Rm",
2334 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002335 let Inst{31-27} = 0b11111;
2336 let Inst{26-23} = 0b0110;
2337 let Inst{22-20} = 0b000;
2338 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2339 let Inst{7-4} = 0b0000; // Multiply
2340}
Evan Chengf49810c2009-06-23 17:48:47 +00002341
Owen Anderson35141a92010-11-18 01:08:42 +00002342def t2MLA: T2FourReg<
2343 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2344 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2345 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002346 let Inst{31-27} = 0b11111;
2347 let Inst{26-23} = 0b0110;
2348 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002349 let Inst{7-4} = 0b0000; // Multiply
2350}
Evan Chengf49810c2009-06-23 17:48:47 +00002351
Owen Anderson35141a92010-11-18 01:08:42 +00002352def t2MLS: T2FourReg<
2353 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2354 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2355 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002359 let Inst{7-4} = 0b0001; // Multiply and Subtract
2360}
Evan Chengf49810c2009-06-23 17:48:47 +00002361
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002362// Extra precision multiplies with low / high results
2363let neverHasSideEffects = 1 in {
2364let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002365def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002366 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002367 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002368 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002369
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002370def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002371 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002372 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002373 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002374} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002375
2376// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002377def t2SMLAL : T2MulLong<0b100, 0b0000,
2378 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002379 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002380 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002381
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002382def t2UMLAL : T2MulLong<0b110, 0b0000,
2383 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002384 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002385 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002386
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002387def t2UMAAL : T2MulLong<0b110, 0b0110,
2388 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002389 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002390 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2391 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002392} // neverHasSideEffects
2393
Johnny Chen93042d12010-03-02 18:14:57 +00002394// Rounding variants of the below included for disassembly only
2395
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002396// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002397def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2398 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002399 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2400 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002401 let Inst{31-27} = 0b11111;
2402 let Inst{26-23} = 0b0110;
2403 let Inst{22-20} = 0b101;
2404 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2405 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2406}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002407
Owen Anderson821752e2010-11-18 20:32:18 +00002408def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002409 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2410 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002411 let Inst{31-27} = 0b11111;
2412 let Inst{26-23} = 0b0110;
2413 let Inst{22-20} = 0b101;
2414 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2415 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2416}
2417
Owen Anderson821752e2010-11-18 20:32:18 +00002418def t2SMMLA : T2FourReg<
2419 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2420 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002421 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2422 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002423 let Inst{31-27} = 0b11111;
2424 let Inst{26-23} = 0b0110;
2425 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002426 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2427}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002428
Owen Anderson821752e2010-11-18 20:32:18 +00002429def t2SMMLAR: T2FourReg<
2430 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002431 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2432 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002433 let Inst{31-27} = 0b11111;
2434 let Inst{26-23} = 0b0110;
2435 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002436 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2437}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002438
Owen Anderson821752e2010-11-18 20:32:18 +00002439def t2SMMLS: T2FourReg<
2440 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2441 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002442 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2443 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002444 let Inst{31-27} = 0b11111;
2445 let Inst{26-23} = 0b0110;
2446 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002447 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2448}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002449
Owen Anderson821752e2010-11-18 20:32:18 +00002450def t2SMMLSR:T2FourReg<
2451 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002452 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2453 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002454 let Inst{31-27} = 0b11111;
2455 let Inst{26-23} = 0b0110;
2456 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002457 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2458}
2459
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002460multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002461 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2462 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2463 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002464 (sext_inreg rGPR:$Rm, i16)))]>,
2465 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002466 let Inst{31-27} = 0b11111;
2467 let Inst{26-23} = 0b0110;
2468 let Inst{22-20} = 0b001;
2469 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2470 let Inst{7-6} = 0b00;
2471 let Inst{5-4} = 0b00;
2472 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002473
Owen Anderson821752e2010-11-18 20:32:18 +00002474 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2475 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2476 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002477 (sra rGPR:$Rm, (i32 16))))]>,
2478 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002479 let Inst{31-27} = 0b11111;
2480 let Inst{26-23} = 0b0110;
2481 let Inst{22-20} = 0b001;
2482 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2483 let Inst{7-6} = 0b00;
2484 let Inst{5-4} = 0b01;
2485 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002486
Owen Anderson821752e2010-11-18 20:32:18 +00002487 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2488 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2489 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002490 (sext_inreg rGPR:$Rm, i16)))]>,
2491 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002492 let Inst{31-27} = 0b11111;
2493 let Inst{26-23} = 0b0110;
2494 let Inst{22-20} = 0b001;
2495 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2496 let Inst{7-6} = 0b00;
2497 let Inst{5-4} = 0b10;
2498 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002499
Owen Anderson821752e2010-11-18 20:32:18 +00002500 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2501 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2502 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002503 (sra rGPR:$Rm, (i32 16))))]>,
2504 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002505 let Inst{31-27} = 0b11111;
2506 let Inst{26-23} = 0b0110;
2507 let Inst{22-20} = 0b001;
2508 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2509 let Inst{7-6} = 0b00;
2510 let Inst{5-4} = 0b11;
2511 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002512
Owen Anderson821752e2010-11-18 20:32:18 +00002513 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2514 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2515 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002516 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2517 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002518 let Inst{31-27} = 0b11111;
2519 let Inst{26-23} = 0b0110;
2520 let Inst{22-20} = 0b011;
2521 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2522 let Inst{7-6} = 0b00;
2523 let Inst{5-4} = 0b00;
2524 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002525
Owen Anderson821752e2010-11-18 20:32:18 +00002526 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2527 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2528 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002529 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2530 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002531 let Inst{31-27} = 0b11111;
2532 let Inst{26-23} = 0b0110;
2533 let Inst{22-20} = 0b011;
2534 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2535 let Inst{7-6} = 0b00;
2536 let Inst{5-4} = 0b01;
2537 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002538}
2539
2540
2541multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002542 def BB : T2FourReg<
2543 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2544 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2545 [(set rGPR:$Rd, (add rGPR:$Ra,
2546 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002547 (sext_inreg rGPR:$Rm, i16))))]>,
2548 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002549 let Inst{31-27} = 0b11111;
2550 let Inst{26-23} = 0b0110;
2551 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002552 let Inst{7-6} = 0b00;
2553 let Inst{5-4} = 0b00;
2554 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002555
Owen Anderson821752e2010-11-18 20:32:18 +00002556 def BT : T2FourReg<
2557 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2558 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2559 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002560 (sra rGPR:$Rm, (i32 16)))))]>,
2561 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002562 let Inst{31-27} = 0b11111;
2563 let Inst{26-23} = 0b0110;
2564 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002565 let Inst{7-6} = 0b00;
2566 let Inst{5-4} = 0b01;
2567 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002568
Owen Anderson821752e2010-11-18 20:32:18 +00002569 def TB : T2FourReg<
2570 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2571 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2572 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002573 (sext_inreg rGPR:$Rm, i16))))]>,
2574 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002575 let Inst{31-27} = 0b11111;
2576 let Inst{26-23} = 0b0110;
2577 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002578 let Inst{7-6} = 0b00;
2579 let Inst{5-4} = 0b10;
2580 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002581
Owen Anderson821752e2010-11-18 20:32:18 +00002582 def TT : T2FourReg<
2583 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2584 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2585 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002586 (sra rGPR:$Rm, (i32 16)))))]>,
2587 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002588 let Inst{31-27} = 0b11111;
2589 let Inst{26-23} = 0b0110;
2590 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002591 let Inst{7-6} = 0b00;
2592 let Inst{5-4} = 0b11;
2593 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002594
Owen Anderson821752e2010-11-18 20:32:18 +00002595 def WB : T2FourReg<
2596 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2597 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2598 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002599 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2600 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002601 let Inst{31-27} = 0b11111;
2602 let Inst{26-23} = 0b0110;
2603 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002604 let Inst{7-6} = 0b00;
2605 let Inst{5-4} = 0b00;
2606 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002607
Owen Anderson821752e2010-11-18 20:32:18 +00002608 def WT : T2FourReg<
2609 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2610 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2611 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002612 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2613 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002614 let Inst{31-27} = 0b11111;
2615 let Inst{26-23} = 0b0110;
2616 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002617 let Inst{7-6} = 0b00;
2618 let Inst{5-4} = 0b01;
2619 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002620}
2621
2622defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2623defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2624
Jim Grosbacheeca7582011-09-15 23:45:50 +00002625// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002626def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2627 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002628 [/* For disassembly only; pattern left blank */]>,
2629 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002630def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2631 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002632 [/* For disassembly only; pattern left blank */]>,
2633 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002634def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2635 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002636 [/* For disassembly only; pattern left blank */]>,
2637 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002638def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2639 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002640 [/* For disassembly only; pattern left blank */]>,
2641 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002642
Johnny Chenadc77332010-02-26 22:04:29 +00002643// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002644def t2SMUAD: T2ThreeReg_mac<
2645 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002646 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2647 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002648 let Inst{15-12} = 0b1111;
2649}
Owen Anderson821752e2010-11-18 20:32:18 +00002650def t2SMUADX:T2ThreeReg_mac<
2651 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002652 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2653 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002654 let Inst{15-12} = 0b1111;
2655}
Owen Anderson821752e2010-11-18 20:32:18 +00002656def t2SMUSD: T2ThreeReg_mac<
2657 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002658 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2659 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002660 let Inst{15-12} = 0b1111;
2661}
Owen Anderson821752e2010-11-18 20:32:18 +00002662def t2SMUSDX:T2ThreeReg_mac<
2663 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002664 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2665 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002666 let Inst{15-12} = 0b1111;
2667}
Owen Andersonc6788c82011-08-22 23:31:45 +00002668def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002669 0, 0b010, 0b0000, (outs rGPR:$Rd),
2670 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002671 "\t$Rd, $Rn, $Rm, $Ra", []>,
2672 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002673def t2SMLADX : T2FourReg_mac<
2674 0, 0b010, 0b0001, (outs rGPR:$Rd),
2675 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002676 "\t$Rd, $Rn, $Rm, $Ra", []>,
2677 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002678def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2679 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002680 "\t$Rd, $Rn, $Rm, $Ra", []>,
2681 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002682def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2683 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002684 "\t$Rd, $Rn, $Rm, $Ra", []>,
2685 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002686def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002687 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2688 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002689 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002690def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002691 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2692 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002693 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002694def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002695 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2696 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002697 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002698def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2699 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002700 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002701 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002702
2703//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002704// Division Instructions.
2705// Signed and unsigned division on v7-M
2706//
2707def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2708 "sdiv", "\t$Rd, $Rn, $Rm",
2709 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2710 Requires<[HasDivide, IsThumb2]> {
2711 let Inst{31-27} = 0b11111;
2712 let Inst{26-21} = 0b011100;
2713 let Inst{20} = 0b1;
2714 let Inst{15-12} = 0b1111;
2715 let Inst{7-4} = 0b1111;
2716}
2717
2718def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2719 "udiv", "\t$Rd, $Rn, $Rm",
2720 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2721 Requires<[HasDivide, IsThumb2]> {
2722 let Inst{31-27} = 0b11111;
2723 let Inst{26-21} = 0b011101;
2724 let Inst{20} = 0b1;
2725 let Inst{15-12} = 0b1111;
2726 let Inst{7-4} = 0b1111;
2727}
2728
2729//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002730// Misc. Arithmetic Instructions.
2731//
2732
Jim Grosbach80dc1162010-02-16 21:23:02 +00002733class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2734 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002735 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002736 let Inst{31-27} = 0b11111;
2737 let Inst{26-22} = 0b01010;
2738 let Inst{21-20} = op1;
2739 let Inst{15-12} = 0b1111;
2740 let Inst{7-6} = 0b10;
2741 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002742 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002743}
Evan Chengf49810c2009-06-23 17:48:47 +00002744
Owen Anderson612fb5b2010-11-18 21:15:19 +00002745def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2746 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002747
Owen Anderson612fb5b2010-11-18 21:15:19 +00002748def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2749 "rbit", "\t$Rd, $Rm",
2750 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002751
Owen Anderson612fb5b2010-11-18 21:15:19 +00002752def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2753 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002754
Owen Anderson612fb5b2010-11-18 21:15:19 +00002755def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2756 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002757 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002758
Owen Anderson612fb5b2010-11-18 21:15:19 +00002759def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2760 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002761 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002762
Evan Chengf60ceac2011-06-15 17:17:48 +00002763def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002764 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002765 (t2REVSH rGPR:$Rm)>;
2766
Owen Anderson612fb5b2010-11-18 21:15:19 +00002767def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002768 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2769 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002770 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002771 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002772 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002773 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002774 let Inst{31-27} = 0b11101;
2775 let Inst{26-25} = 0b01;
2776 let Inst{24-20} = 0b01100;
2777 let Inst{5} = 0; // BT form
2778 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002779
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002780 bits<5> sh;
2781 let Inst{14-12} = sh{4-2};
2782 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002783}
Evan Cheng40289b02009-07-07 05:35:52 +00002784
2785// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002786def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2787 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002788 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002789def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002790 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002791 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002792
Bob Wilsondc66eda2010-08-16 22:26:55 +00002793// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2794// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002795def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002796 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2797 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002798 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002799 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002800 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002801 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002802 let Inst{31-27} = 0b11101;
2803 let Inst{26-25} = 0b01;
2804 let Inst{24-20} = 0b01100;
2805 let Inst{5} = 1; // TB form
2806 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002807
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002808 bits<5> sh;
2809 let Inst{14-12} = sh{4-2};
2810 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002811}
Evan Cheng40289b02009-07-07 05:35:52 +00002812
2813// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2814// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002815def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002816 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002817 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002818def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002819 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002820 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002821 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002822
2823//===----------------------------------------------------------------------===//
2824// Comparison Instructions...
2825//
Johnny Chend68e1192009-12-15 17:24:14 +00002826defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002827 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002828 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002829
Jim Grosbachef88a922011-09-06 21:44:58 +00002830def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2831 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2832def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2833 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2834def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2835 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002836
Dan Gohman4b7dff92010-08-26 15:50:25 +00002837//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2838// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002839//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2840// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002841defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002842 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002843 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2844 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002845
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002846//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2847// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002848
Jim Grosbachef88a922011-09-06 21:44:58 +00002849def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2850 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002851
Johnny Chend68e1192009-12-15 17:24:14 +00002852defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002853 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002854 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2855 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002856defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002857 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002858 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2859 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002860
Evan Chenge253c952009-07-07 20:39:03 +00002861// Conditional moves
2862// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002863// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002864let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002865def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2866 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002867 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002868 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002869 RegConstraint<"$false = $Rd">;
2870
2871let isMoveImm = 1 in
2872def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2873 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002874 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002875[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2876 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002877
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002878// FIXME: Pseudo-ize these. For now, just mark codegen only.
2879let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002880let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002881def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002882 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002883 "movw", "\t$Rd, $imm", []>,
2884 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002885 let Inst{31-27} = 0b11110;
2886 let Inst{25} = 1;
2887 let Inst{24-21} = 0b0010;
2888 let Inst{20} = 0; // The S bit.
2889 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002890
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002891 bits<4> Rd;
2892 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002893
Jim Grosbach86386922010-12-08 22:10:43 +00002894 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002895 let Inst{19-16} = imm{15-12};
2896 let Inst{26} = imm{11};
2897 let Inst{14-12} = imm{10-8};
2898 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002899}
2900
Evan Chengc4af4632010-11-17 20:13:28 +00002901let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002902def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2903 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002904 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002905
Evan Chengc4af4632010-11-17 20:13:28 +00002906let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002907def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002908 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002909[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002910 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002911 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002912 let Inst{31-27} = 0b11110;
2913 let Inst{25} = 0;
2914 let Inst{24-21} = 0b0011;
2915 let Inst{20} = 0; // The S bit.
2916 let Inst{19-16} = 0b1111; // Rn
2917 let Inst{15} = 0;
2918}
2919
Johnny Chend68e1192009-12-15 17:24:14 +00002920class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2921 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002922 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002923 let Inst{31-27} = 0b11101;
2924 let Inst{26-25} = 0b01;
2925 let Inst{24-21} = 0b0010;
2926 let Inst{20} = 0; // The S bit.
2927 let Inst{19-16} = 0b1111; // Rn
2928 let Inst{5-4} = opcod; // Shift type.
2929}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002930def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2931 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2932 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2933 RegConstraint<"$false = $Rd">;
2934def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2935 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2936 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2937 RegConstraint<"$false = $Rd">;
2938def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2939 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2940 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2941 RegConstraint<"$false = $Rd">;
2942def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2943 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2944 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2945 RegConstraint<"$false = $Rd">;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002946} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002947} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002948
David Goodwin5e47a9a2009-06-30 18:04:13 +00002949//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002950// Atomic operations intrinsics
2951//
2952
2953// memory barriers protect the atomic sequences
2954let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002955def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2956 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2957 Requires<[IsThumb, HasDB]> {
2958 bits<4> opt;
2959 let Inst{31-4} = 0xf3bf8f5;
2960 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002961}
2962}
2963
Bob Wilsonf74a4292010-10-30 00:54:37 +00002964def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00002965 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00002966 Requires<[IsThumb, HasDB]> {
2967 bits<4> opt;
2968 let Inst{31-4} = 0xf3bf8f4;
2969 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002970}
2971
Jim Grosbachaa833e52011-09-06 22:53:27 +00002972def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2973 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00002974 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00002975 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00002976 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00002977 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002978}
2979
Owen Anderson16884412011-07-13 23:22:26 +00002980class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002981 InstrItinClass itin, string opc, string asm, string cstr,
2982 list<dag> pattern, bits<4> rt2 = 0b1111>
2983 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2984 let Inst{31-27} = 0b11101;
2985 let Inst{26-20} = 0b0001101;
2986 let Inst{11-8} = rt2;
2987 let Inst{7-6} = 0b01;
2988 let Inst{5-4} = opcod;
2989 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002990
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002991 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002992 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002993 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002994 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002995}
Owen Anderson16884412011-07-13 23:22:26 +00002996class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00002997 InstrItinClass itin, string opc, string asm, string cstr,
2998 list<dag> pattern, bits<4> rt2 = 0b1111>
2999 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3000 let Inst{31-27} = 0b11101;
3001 let Inst{26-20} = 0b0001100;
3002 let Inst{11-8} = rt2;
3003 let Inst{7-6} = 0b01;
3004 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00003005
Owen Anderson91a7c592010-11-19 00:28:38 +00003006 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003007 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003008 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003009 let Inst{3-0} = Rd;
3010 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003011 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003012}
3013
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003014let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003015def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003016 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003017 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003018def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003019 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003020 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003021def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003022 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003023 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003024 bits<4> Rt;
3025 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003026 let Inst{31-27} = 0b11101;
3027 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003028 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003029 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003030 let Inst{11-8} = 0b1111;
3031 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003032}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003033let hasExtraDefRegAllocReq = 1 in
3034def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003035 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003036 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003037 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003038 [], {?, ?, ?, ?}> {
3039 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003040 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003041}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003042}
3043
Owen Anderson91a7c592010-11-19 00:28:38 +00003044let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003045def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003046 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003047 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003048 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3049def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003050 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003051 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003052 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003053def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3054 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003055 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003056 "strex", "\t$Rd, $Rt, $addr", "",
3057 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003058 bits<4> Rd;
3059 bits<4> Rt;
3060 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003061 let Inst{31-27} = 0b11101;
3062 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003063 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003064 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003065 let Inst{11-8} = Rd;
3066 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003067}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003068}
3069
3070let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00003071def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003072 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003073 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003074 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003075 {?, ?, ?, ?}> {
3076 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003077 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003078}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003079
Jim Grosbachad2dad92011-09-06 20:27:04 +00003080def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003081 Requires<[IsThumb2, HasV7]> {
3082 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003083 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003084 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003085 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003086 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003087 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003088 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003089}
3090
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003091//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003092// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003093// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003094// address and save #0 in R0 for the non-longjmp case.
3095// Since by its nature we may be coming from some other function to get
3096// here, and we're using the stack frame for the containing function to
3097// save/restore registers, we can't keep anything live in regs across
3098// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003099// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003100// except for our own input by listing the relevant registers in Defs. By
3101// doing so, we also cause the prologue/epilogue code to actively preserve
3102// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003103// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003104let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003105 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00003106 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
Bill Wendling13a71212011-10-17 22:26:23 +00003107 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3108 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003109 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003110 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003111 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003112 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003113}
3114
Bob Wilsonec80e262010-04-09 20:41:18 +00003115let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003116 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003117 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3118 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003119 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003120 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003121 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003122 Requires<[IsThumb2, NoVFP]>;
3123}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003124
3125
3126//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003127// Control-Flow Instructions
3128//
3129
Evan Chengc50a1cb2009-07-09 22:58:39 +00003130// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003131// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003132let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003133 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003134def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003135 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003136 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003137 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003138 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003139
David Goodwin5e47a9a2009-06-30 18:04:13 +00003140let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3141let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003142def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3143 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003144 [(br bb:$target)]> {
3145 let Inst{31-27} = 0b11110;
3146 let Inst{15-14} = 0b10;
3147 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003148
3149 bits<20> target;
3150 let Inst{26} = target{19};
3151 let Inst{11} = target{18};
3152 let Inst{13} = target{17};
3153 let Inst{21-16} = target{16-11};
3154 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003155}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003156
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003157let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003158def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003159 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003160 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003161 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003162
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003163// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003164def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003165 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003166
Jim Grosbachd4811102010-12-15 19:03:16 +00003167def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003168 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003169
Jim Grosbach7f739be2011-09-19 22:21:13 +00003170def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3171 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003172 bits<4> Rn;
3173 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003174 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003175 let Inst{19-16} = Rn;
3176 let Inst{15-5} = 0b11110000000;
3177 let Inst{4} = 0; // B form
3178 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003179
3180 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003181}
Evan Cheng5657c012009-07-29 02:18:14 +00003182
Jim Grosbach7f739be2011-09-19 22:21:13 +00003183def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3184 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003185 bits<4> Rn;
3186 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003187 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003188 let Inst{19-16} = Rn;
3189 let Inst{15-5} = 0b11110000000;
3190 let Inst{4} = 1; // H form
3191 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003192
3193 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003194}
Evan Cheng5657c012009-07-29 02:18:14 +00003195} // isNotDuplicable, isIndirectBranch
3196
David Goodwinc9a59b52009-06-30 19:50:22 +00003197} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003198
3199// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003200// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003201let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003202def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003203 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003204 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3205 let Inst{31-27} = 0b11110;
3206 let Inst{15-14} = 0b10;
3207 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003208
Owen Andersonfb20d892010-12-09 00:27:41 +00003209 bits<4> p;
3210 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003211
Owen Andersonfb20d892010-12-09 00:27:41 +00003212 bits<21> target;
3213 let Inst{26} = target{20};
3214 let Inst{11} = target{19};
3215 let Inst{13} = target{18};
3216 let Inst{21-16} = target{17-12};
3217 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003218
3219 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003220}
Evan Chengf49810c2009-06-23 17:48:47 +00003221
Evan Chengafff9412011-12-20 18:26:50 +00003222// Tail calls. The IOS version of thumb tail calls uses a t2 branch, so
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003223// it goes here.
3224let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00003225 // IOS version.
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00003226 let Defs = [R0, R1, R2, R3, R9, R12, PC,
3227 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003228 Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003229 def tTAILJMPd: tPseudoExpand<(outs),
3230 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003231 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003232 (t2B uncondbrtarget:$dst, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00003233 Requires<[IsThumb2, IsIOS]>;
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003234}
Evan Cheng06e16582009-07-10 01:54:42 +00003235
3236// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003237let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003238def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003239 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003240 "it$mask\t$cc", "", []> {
3241 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003242 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003243 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003244
3245 bits<4> cc;
3246 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003247 let Inst{7-4} = cc;
3248 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003249
3250 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003251}
Evan Cheng06e16582009-07-10 01:54:42 +00003252
Johnny Chence6275f2010-02-25 19:05:29 +00003253// Branch and Exchange Jazelle -- for disassembly only
3254// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003255def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3256 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003257 let Inst{31-27} = 0b11110;
3258 let Inst{26} = 0;
3259 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003260 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003261 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003262}
3263
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003264// Compare and branch on zero / non-zero
3265let isBranch = 1, isTerminator = 1 in {
3266 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3267 "cbz\t$Rn, $target", []>,
3268 T1Misc<{0,0,?,1,?,?,?}>,
3269 Requires<[IsThumb2]> {
3270 // A8.6.27
3271 bits<6> target;
3272 bits<3> Rn;
3273 let Inst{9} = target{5};
3274 let Inst{7-3} = target{4-0};
3275 let Inst{2-0} = Rn;
3276 }
3277
3278 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3279 "cbnz\t$Rn, $target", []>,
3280 T1Misc<{1,0,?,1,?,?,?}>,
3281 Requires<[IsThumb2]> {
3282 // A8.6.27
3283 bits<6> target;
3284 bits<3> Rn;
3285 let Inst{9} = target{5};
3286 let Inst{7-3} = target{4-0};
3287 let Inst{2-0} = Rn;
3288 }
3289}
3290
3291
Jim Grosbach32f36892011-09-19 23:38:34 +00003292// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003293// FIXME: Since the asm parser has currently no clean way to handle optional
3294// operands, create 3 versions of the same instruction. Once there's a clean
3295// framework to represent optional operands, change this behavior.
3296class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003297 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003298 bits<2> imod;
3299 bits<3> iflags;
3300 bits<5> mode;
3301 bit M;
3302
Johnny Chen93042d12010-03-02 18:14:57 +00003303 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003304 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003305 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003306 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003307 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003308 let Inst{12} = 0;
3309 let Inst{10-9} = imod;
3310 let Inst{8} = M;
3311 let Inst{7-5} = iflags;
3312 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003313 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003314}
3315
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003316let M = 1 in
3317 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3318 "$imod.w\t$iflags, $mode">;
3319let mode = 0, M = 0 in
3320 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3321 "$imod.w\t$iflags">;
3322let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003323 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003324
Johnny Chen0f7866e2010-03-03 02:09:43 +00003325// A6.3.4 Branches and miscellaneous control
3326// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003327class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003328 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003329 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003330 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003331 let Inst{15-14} = 0b10;
3332 let Inst{12} = 0;
3333 let Inst{10-8} = 0b000;
3334 let Inst{7-0} = op7_0;
3335}
3336
3337def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3338def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3339def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3340def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3341def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3342
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003343def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003344 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003345 let Inst{31-20} = 0b111100111010;
3346 let Inst{19-16} = 0b1111;
3347 let Inst{15-8} = 0b10000000;
3348 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003349 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003350}
3351
Jim Grosbach32f36892011-09-19 23:38:34 +00003352// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003353// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003354def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003355 let Inst{31-27} = 0b11110;
3356 let Inst{26-20} = 0b1111111;
3357 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003358
Owen Andersond18a9c92010-11-29 19:22:08 +00003359 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003360 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003361}
3362
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003363class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3364 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003365 : T2I<oops, iops, itin, opc, asm, pattern> {
3366 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003367 let Inst{31-25} = 0b1110100;
3368 let Inst{24-23} = Op;
3369 let Inst{22} = 0;
3370 let Inst{21} = W;
3371 let Inst{20-16} = 0b01101;
3372 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003373 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003374}
3375
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003376// Store Return State is a system instruction.
3377def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3378 "srsdb", "\tsp!, $mode", []>;
3379def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3380 "srsdb","\tsp, $mode", []>;
3381def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3382 "srsia","\tsp!, $mode", []>;
3383def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3384 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003385
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003386// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003387class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003388 string opc, string asm, list<dag> pattern>
3389 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003390 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003391
Owen Andersond18a9c92010-11-29 19:22:08 +00003392 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003393 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003394 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003395}
3396
Owen Anderson5404c2b2010-11-29 20:38:48 +00003397def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003398 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003399 [/* For disassembly only; pattern left blank */]>;
3400def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003401 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003402 [/* For disassembly only; pattern left blank */]>;
3403def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003404 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003405 [/* For disassembly only; pattern left blank */]>;
3406def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003407 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003408 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003409
Evan Chengf49810c2009-06-23 17:48:47 +00003410//===----------------------------------------------------------------------===//
3411// Non-Instruction Patterns
3412//
3413
Evan Cheng5adb66a2009-09-28 09:14:39 +00003414// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003415// This is a single pseudo instruction to make it re-materializable.
3416// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003417let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003418def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003419 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003420 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003421
Evan Cheng53519f02011-01-21 18:55:51 +00003422// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003423// It also makes it possible to rematerialize the instructions.
3424// FIXME: Remove this when we can do generalized remat and when machine licm
3425// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003426let isReMaterializable = 1 in {
3427def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3428 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003429 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3430 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003431
Evan Cheng53519f02011-01-21 18:55:51 +00003432def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3433 IIC_iMOVix2,
3434 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3435 Requires<[IsThumb2, UseMovt]>;
3436}
3437
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003438// ConstantPool, GlobalAddress, and JumpTable
3439def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3440 Requires<[IsThumb2, DontUseMovt]>;
3441def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3442def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3443 Requires<[IsThumb2, UseMovt]>;
3444
3445def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3446 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3447
Evan Chengb9803a82009-11-06 23:52:48 +00003448// Pseudo instruction that combines ldr from constpool and add pc. This should
3449// be expanded into two instructions late to allow if-conversion and
3450// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003451let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003452def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003453 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003454 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003455 imm:$cp))]>,
3456 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003457
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003458// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003459// to implement integer ABS
3460let usesCustomInserter = 1, Defs = [CPSR] in {
3461def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3462 NoItinerary, []>, Requires<[IsThumb2]>;
3463}
3464
Owen Anderson8a83f712011-09-07 21:10:42 +00003465//===----------------------------------------------------------------------===//
3466// Coprocessor load/store -- for disassembly only
3467//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003468class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003469 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003470 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003471 let Inst{27-25} = 0b110;
3472}
3473
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003474multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3475 def _OFFSET : T2CI<op31_28,
3476 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3477 asm, "\t$cop, $CRd, $addr"> {
3478 bits<13> addr;
3479 bits<4> cop;
3480 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003481 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003482 let Inst{23} = addr{8};
3483 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003484 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003485 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003486 let Inst{19-16} = addr{12-9};
3487 let Inst{15-12} = CRd;
3488 let Inst{11-8} = cop;
3489 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003490 let DecoderMethod = "DecodeCopMemInstruction";
3491 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003492 def _PRE : T2CI<op31_28,
3493 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3494 asm, "\t$cop, $CRd, $addr!"> {
3495 bits<13> addr;
3496 bits<4> cop;
3497 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003498 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003499 let Inst{23} = addr{8};
3500 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003501 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003502 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003503 let Inst{19-16} = addr{12-9};
3504 let Inst{15-12} = CRd;
3505 let Inst{11-8} = cop;
3506 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003507 let DecoderMethod = "DecodeCopMemInstruction";
3508 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003509 def _POST: T2CI<op31_28,
3510 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3511 postidx_imm8s4:$offset),
3512 asm, "\t$cop, $CRd, $addr, $offset"> {
3513 bits<9> offset;
3514 bits<4> addr;
3515 bits<4> cop;
3516 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003517 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003518 let Inst{23} = offset{8};
3519 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003520 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003521 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003522 let Inst{19-16} = addr;
3523 let Inst{15-12} = CRd;
3524 let Inst{11-8} = cop;
3525 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003526 let DecoderMethod = "DecodeCopMemInstruction";
3527 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003528 def _OPTION : T2CI<op31_28, (outs),
3529 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3530 coproc_option_imm:$option),
3531 asm, "\t$cop, $CRd, $addr, $option"> {
3532 bits<8> option;
3533 bits<4> addr;
3534 bits<4> cop;
3535 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003536 let Inst{24} = 0; // P = 0
3537 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003538 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003539 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003540 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003541 let Inst{19-16} = addr;
3542 let Inst{15-12} = CRd;
3543 let Inst{11-8} = cop;
3544 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003545 let DecoderMethod = "DecodeCopMemInstruction";
3546 }
3547}
3548
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003549defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3550defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3551defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3552defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3553defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3554defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3555defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3556defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003557
Johnny Chen23336552010-02-25 18:46:43 +00003558
3559//===----------------------------------------------------------------------===//
3560// Move between special register and ARM core register -- for disassembly only
3561//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003562// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003563
3564// A/R class MRS.
3565//
3566// A/R class can only move from CPSR or SPSR.
3567def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3568 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003569 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003570 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003571 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003572 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003573}
3574
James Molloyacad68d2011-09-28 14:21:38 +00003575def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003576
James Molloyacad68d2011-09-28 14:21:38 +00003577def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3578 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003579 bits<4> Rd;
3580 let Inst{31-12} = 0b11110011111111111000;
3581 let Inst{11-8} = Rd;
3582 let Inst{7-0} = 0b0000;
3583}
Johnny Chen23336552010-02-25 18:46:43 +00003584
James Molloyacad68d2011-09-28 14:21:38 +00003585// M class MRS.
3586//
3587// This MRS has a mask field in bits 7-0 and can take more values than
3588// the A/R class (a full msr_mask).
3589def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3590 "mrs", "\t$Rd, $mask", []>,
3591 Requires<[IsThumb2,IsMClass]> {
3592 bits<4> Rd;
3593 bits<8> mask;
3594 let Inst{31-12} = 0b11110011111011111000;
3595 let Inst{11-8} = Rd;
3596 let Inst{19-16} = 0b1111;
3597 let Inst{7-0} = mask;
3598}
3599
3600
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003601// Move from ARM core register to Special Register
3602//
James Molloyacad68d2011-09-28 14:21:38 +00003603// A/R class MSR.
3604//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003605// No need to have both system and application versions, the encodings are the
3606// same and the assembly parser has no way to distinguish between them. The mask
3607// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3608// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003609def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3610 NoItinerary, "msr", "\t$mask, $Rn", []>,
3611 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003612 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003613 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003614 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003615 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003616 let Inst{19-16} = Rn;
3617 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003618 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003619 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003620}
3621
James Molloyacad68d2011-09-28 14:21:38 +00003622// M class MSR.
3623//
3624// Move from ARM core register to Special Register
3625def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3626 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3627 Requires<[IsThumb2,IsMClass]> {
3628 bits<8> SYSm;
3629 bits<4> Rn;
3630 let Inst{31-21} = 0b11110011100;
3631 let Inst{20} = 0b0;
3632 let Inst{19-16} = Rn;
3633 let Inst{15-12} = 0b1000;
3634 let Inst{7-0} = SYSm;
3635}
3636
3637
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003638//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003639// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003640//
3641
Jim Grosbache35c5e02011-07-13 21:35:10 +00003642class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3643 list<dag> pattern>
3644 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003645 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003646 pattern> {
3647 let Inst{27-24} = 0b1110;
3648 let Inst{20} = direction;
3649 let Inst{4} = 1;
3650
3651 bits<4> Rt;
3652 bits<4> cop;
3653 bits<3> opc1;
3654 bits<3> opc2;
3655 bits<4> CRm;
3656 bits<4> CRn;
3657
3658 let Inst{15-12} = Rt;
3659 let Inst{11-8} = cop;
3660 let Inst{23-21} = opc1;
3661 let Inst{7-5} = opc2;
3662 let Inst{3-0} = CRm;
3663 let Inst{19-16} = CRn;
3664}
3665
Jim Grosbache35c5e02011-07-13 21:35:10 +00003666class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3667 list<dag> pattern = []>
3668 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003669 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003670 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3671 let Inst{27-24} = 0b1100;
3672 let Inst{23-21} = 0b010;
3673 let Inst{20} = direction;
3674
3675 bits<4> Rt;
3676 bits<4> Rt2;
3677 bits<4> cop;
3678 bits<4> opc1;
3679 bits<4> CRm;
3680
3681 let Inst{15-12} = Rt;
3682 let Inst{19-16} = Rt2;
3683 let Inst{11-8} = cop;
3684 let Inst{7-4} = opc1;
3685 let Inst{3-0} = CRm;
3686}
3687
3688/* from ARM core register to coprocessor */
3689def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003690 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003691 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3692 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003693 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3694 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003695def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003696 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3697 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003698 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3699 imm:$CRm, imm:$opc2)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003700
3701/* from coprocessor to ARM core register */
3702def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003703 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3704 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003705
3706def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003707 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3708 c_imm:$CRm, imm0_7:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003709
Jim Grosbache35c5e02011-07-13 21:35:10 +00003710def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3711 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3712
3713def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003714 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3715
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003716
Jim Grosbache35c5e02011-07-13 21:35:10 +00003717/* from ARM core register to coprocessor */
3718def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3719 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3720 imm:$CRm)]>;
3721def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003722 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3723 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003724/* from coprocessor to ARM core register */
3725def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3726
3727def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003728
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003729//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003730// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003731//
3732
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003733def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003734 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003735 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3736 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3737 imm:$CRm, imm:$opc2)]> {
3738 let Inst{27-24} = 0b1110;
3739
3740 bits<4> opc1;
3741 bits<4> CRn;
3742 bits<4> CRd;
3743 bits<4> cop;
3744 bits<3> opc2;
3745 bits<4> CRm;
3746
3747 let Inst{3-0} = CRm;
3748 let Inst{4} = 0;
3749 let Inst{7-5} = opc2;
3750 let Inst{11-8} = cop;
3751 let Inst{15-12} = CRd;
3752 let Inst{19-16} = CRn;
3753 let Inst{23-20} = opc1;
3754}
3755
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003756def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003757 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003758 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003759 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3760 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003761 let Inst{27-24} = 0b1110;
3762
3763 bits<4> opc1;
3764 bits<4> CRn;
3765 bits<4> CRd;
3766 bits<4> cop;
3767 bits<3> opc2;
3768 bits<4> CRm;
3769
3770 let Inst{3-0} = CRm;
3771 let Inst{4} = 0;
3772 let Inst{7-5} = opc2;
3773 let Inst{11-8} = cop;
3774 let Inst{15-12} = CRd;
3775 let Inst{19-16} = CRn;
3776 let Inst{23-20} = opc1;
3777}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003778
3779
3780
3781//===----------------------------------------------------------------------===//
3782// Non-Instruction Patterns
3783//
3784
3785// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003786let AddedComplexity = 16 in {
3787def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003788 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003789def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003790 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003791def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3792 Requires<[HasT2ExtractPack, IsThumb2]>;
3793def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3794 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3795 Requires<[HasT2ExtractPack, IsThumb2]>;
3796def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3797 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3798 Requires<[HasT2ExtractPack, IsThumb2]>;
3799}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003800
Jim Grosbach70327412011-07-27 17:48:13 +00003801def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003802 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003803def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003804 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003805def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3806 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3807 Requires<[HasT2ExtractPack, IsThumb2]>;
3808def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3809 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3810 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003811
3812// Atomic load/store patterns
3813def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3814 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003815def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3816 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003817def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3818 (t2LDRBs t2addrmode_so_reg:$addr)>;
3819def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3820 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003821def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3822 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003823def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3824 (t2LDRHs t2addrmode_so_reg:$addr)>;
3825def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3826 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003827def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3828 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003829def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3830 (t2LDRs t2addrmode_so_reg:$addr)>;
3831def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3832 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003833def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3834 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003835def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3836 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3837def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3838 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003839def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3840 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003841def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3842 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3843def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3844 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003845def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3846 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003847def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3848 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003849
3850
3851//===----------------------------------------------------------------------===//
3852// Assembler aliases
3853//
3854
3855// Aliases for ADC without the ".w" optional width specifier.
3856def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3857 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3858def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3859 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3860 pred:$p, cc_out:$s)>;
3861
3862// Aliases for SBC without the ".w" optional width specifier.
3863def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3864 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3865def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3866 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3867 pred:$p, cc_out:$s)>;
3868
Jim Grosbachf0851e52011-09-02 18:14:46 +00003869// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003870def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003871 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003872def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003873 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003874def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003875 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003876def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003877 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003878 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003879// ... and with the destination and source register combined.
3880def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3881 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3882def : t2InstAlias<"add${p} $Rdn, $imm",
3883 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3884def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
3885 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3886def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
3887 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3888 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003889
Jim Grosbachf67e8552011-09-16 22:58:42 +00003890// Aliases for SUB without the ".w" optional width specifier.
3891def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003892 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003893def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003894 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003895def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003896 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003897def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003898 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003899 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003900// ... and with the destination and source register combined.
3901def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
3902 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3903def : t2InstAlias<"sub${p} $Rdn, $imm",
3904 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3905def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
3906 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3907def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
3908 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3909 pred:$p, cc_out:$s)>;
3910
Jim Grosbachf67e8552011-09-16 22:58:42 +00003911
Jim Grosbachef88a922011-09-06 21:44:58 +00003912// Alias for compares without the ".w" optional width specifier.
3913def : t2InstAlias<"cmn${p} $Rn, $Rm",
3914 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3915def : t2InstAlias<"teq${p} $Rn, $Rm",
3916 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3917def : t2InstAlias<"tst${p} $Rn, $Rm",
3918 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
3919
Jim Grosbach06c1a512011-09-06 22:14:58 +00003920// Memory barriers
3921def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
3922def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003923def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003924
Jim Grosbach0811fe12011-09-09 19:42:40 +00003925// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
3926// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00003927def : t2InstAlias<"ldr${p} $Rt, $addr",
3928 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3929def : t2InstAlias<"ldrb${p} $Rt, $addr",
3930 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3931def : t2InstAlias<"ldrh${p} $Rt, $addr",
3932 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003933def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3934 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3935def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3936 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
3937
Jim Grosbachab899c12011-09-07 23:10:15 +00003938def : t2InstAlias<"ldr${p} $Rt, $addr",
3939 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3940def : t2InstAlias<"ldrb${p} $Rt, $addr",
3941 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3942def : t2InstAlias<"ldrh${p} $Rt, $addr",
3943 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00003944def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3945 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
3946def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3947 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003948
Jim Grosbacha5813282011-10-26 22:22:01 +00003949def : t2InstAlias<"ldr${p} $Rt, $addr",
3950 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3951def : t2InstAlias<"ldrb${p} $Rt, $addr",
3952 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3953def : t2InstAlias<"ldrh${p} $Rt, $addr",
3954 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3955def : t2InstAlias<"ldrsb${p} $Rt, $addr",
3956 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3957def : t2InstAlias<"ldrsh${p} $Rt, $addr",
3958 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
3959
Jim Grosbach036a67d2011-10-27 17:16:55 +00003960// Alias for MVN with(out) the ".w" optional width specifier.
3961def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
3962 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00003963def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
3964 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
3965def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
3966 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00003967
3968// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
3969// shift amount is zero (i.e., unspecified).
3970def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
3971 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3972 Requires<[HasT2ExtractPack, IsThumb2]>;
3973def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
3974 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
3975 Requires<[HasT2ExtractPack, IsThumb2]>;
3976
Jim Grosbach57b21e42011-09-15 15:55:04 +00003977// PUSH/POP aliases for STM/LDM
3978def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3979def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
3980def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3981def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
3982
Jim Grosbach8524bca2011-12-07 18:32:28 +00003983// STMIA/STMIA_UPD aliases w/o the optional .w suffix
3984def : t2InstAlias<"stm${p} $Rn, $regs",
3985 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
3986def : t2InstAlias<"stm${p} $Rn!, $regs",
3987 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3988
3989// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
3990def : t2InstAlias<"ldm${p} $Rn, $regs",
3991 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
3992def : t2InstAlias<"ldm${p} $Rn!, $regs",
3993 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
3994
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00003995// STMDB/STMDB_UPD aliases w/ the optional .w suffix
3996def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
3997 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
3998def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
3999 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4000
Jim Grosbach88484c02011-10-27 17:33:59 +00004001// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
4002def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
4003 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4004def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
4005 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4006
Jim Grosbach689b86e2011-09-15 19:46:13 +00004007// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00004008def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00004009def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4010def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00004011
4012
4013// Alias for RSB without the ".w" optional width specifier, and with optional
4014// implied destination register.
4015def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4016 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4017def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4018 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4019def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4020 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4021def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4022 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4023 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004024
4025// SSAT/USAT optional shift operand.
4026def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4027 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4028def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4029 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4030
Jim Grosbach8213c962011-09-16 20:50:13 +00004031// STM w/o the .w suffix.
4032def : t2InstAlias<"stm${p} $Rn, $regs",
4033 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004034
4035// Alias for STR, STRB, and STRH without the ".w" optional
4036// width specifier.
4037def : t2InstAlias<"str${p} $Rt, $addr",
4038 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4039def : t2InstAlias<"strb${p} $Rt, $addr",
4040 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4041def : t2InstAlias<"strh${p} $Rt, $addr",
4042 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4043
4044def : t2InstAlias<"str${p} $Rt, $addr",
4045 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4046def : t2InstAlias<"strb${p} $Rt, $addr",
4047 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4048def : t2InstAlias<"strh${p} $Rt, $addr",
4049 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004050
4051// Extend instruction optional rotate operand.
4052def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4053 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4054def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4055 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4056def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4057 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004058
Jim Grosbach326efe52011-09-19 20:29:33 +00004059def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4060 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4061def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4062 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4063def : t2InstAlias<"sxth${p} $Rd, $Rm",
4064 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004065def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4066 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4067def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4068 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004069
Jim Grosbach50f1c372011-09-20 00:46:54 +00004070def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4071 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4072def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4073 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4074def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4075 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4076def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4077 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4078def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4079 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4080def : t2InstAlias<"uxth${p} $Rd, $Rm",
4081 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4082
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004083def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4084 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4085def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4086 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4087
Jim Grosbach326efe52011-09-19 20:29:33 +00004088// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004089def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4090 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4091def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4092 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4093def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4094 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4095
Jim Grosbach326efe52011-09-19 20:29:33 +00004096def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4097 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4098def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4099 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4100def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4101 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004102
4103
4104// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4105// for isel.
4106def : t2InstAlias<"mov${p} $Rd, $imm",
4107 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach46777082011-12-14 17:56:51 +00004108def : t2InstAlias<"mvn${p} $Rd, $imm",
4109 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00004110// Same for AND <--> BIC
4111def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4112 (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4113 pred:$p, cc_out:$s)>;
4114def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4115 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4116 pred:$p, cc_out:$s)>;
4117def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4118 (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4119 pred:$p, cc_out:$s)>;
4120def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4121 (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4122 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004123// Likewise, "add Rd, t2_so_imm_neg" -> sub
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00004124def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4125 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4126 pred:$p, cc_out:$s)>;
4127def : t2InstAlias<"add${s}${p} $Rd, $imm",
4128 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4129 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004130// Same for CMP <--> CMN via t2_so_imm_neg
4131def : t2InstAlias<"cmp${p} $Rd, $imm",
4132 (t2CMNzri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
4133def : t2InstAlias<"cmn${p} $Rd, $imm",
4134 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004135
4136
4137// Wide 'mul' encoding can be specified with only two operands.
4138def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004139 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00004140
4141// "neg" is and alias for "rsb rd, rn, #0"
4142def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4143 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach863d2af2011-12-13 22:45:11 +00004144
4145// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4146// these, unfortunately.
4147def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4148 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4149def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4150 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
Jim Grosbachb6744db2011-12-15 23:52:17 +00004151
Jim Grosbach2cc5cda2011-12-21 20:54:00 +00004152def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
4153 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4154def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
4155 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4156
Jim Grosbachb6744db2011-12-15 23:52:17 +00004157// ADR w/o the .w suffix
4158def : t2InstAlias<"adr${p} $Rd, $addr",
4159 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00004160
4161// LDR(literal) w/ alternate [pc, #imm] syntax.
4162def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr",
4163 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4164def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr",
4165 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4166def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr",
4167 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4168def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
4169 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4170def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
4171 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4172 // Version w/ the .w suffix.
4173def : t2InstAlias<"ldr${p}.w $Rt, $addr",
4174 (t2LDRpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4175def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
4176 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4177def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
4178 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4179def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
4180 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4181def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
4182 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;