blob: 767238e78136d9e083b76334ea8468d404fb6ee1 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000015#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000016#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000020#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000025#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000026#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000027#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000028#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000029using namespace llvm;
30
Rafael Espindola9a580232009-02-27 13:37:18 +000031namespace llvm {
32TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
33 bool isLocal = GV->hasLocalLinkage();
34 bool isDeclaration = GV->isDeclaration();
35 // FIXME: what should we do for protected and internal visibility?
36 // For variables, is internal different from hidden?
37 bool isHidden = GV->hasHiddenVisibility();
38
39 if (reloc == Reloc::PIC_) {
40 if (isLocal || isHidden)
41 return TLSModel::LocalDynamic;
42 else
43 return TLSModel::GeneralDynamic;
44 } else {
45 if (!isDeclaration || isHidden)
46 return TLSModel::LocalExec;
47 else
48 return TLSModel::InitialExec;
49 }
50}
51}
52
Evan Cheng56966222007-01-12 02:11:51 +000053/// InitLibcallNames - Set default libcall names.
54///
Evan Cheng79cca502007-01-12 22:51:10 +000055static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000056 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000057 Names[RTLIB::SHL_I32] = "__ashlsi3";
58 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000059 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000060 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::SRL_I32] = "__lshrsi3";
62 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000063 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000064 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000065 Names[RTLIB::SRA_I32] = "__ashrsi3";
66 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000067 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000068 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::MUL_I32] = "__mulsi3";
70 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000071 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000072 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::SDIV_I32] = "__divsi3";
74 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000075 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000076 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::UDIV_I32] = "__udivsi3";
78 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000080 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::SREM_I32] = "__modsi3";
82 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000084 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000085 Names[RTLIB::UREM_I32] = "__umodsi3";
86 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000087 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000088 Names[RTLIB::NEG_I32] = "__negsi2";
89 Names[RTLIB::NEG_I64] = "__negdi2";
90 Names[RTLIB::ADD_F32] = "__addsf3";
91 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000092 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000093 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::SUB_F32] = "__subsf3";
95 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::MUL_F32] = "__mulsf3";
99 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::DIV_F32] = "__divsf3";
103 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::REM_F32] = "fmodf";
107 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::POWI_F32] = "__powisf2";
111 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::POWI_F80] = "__powixf2";
113 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::SQRT_F32] = "sqrtf";
115 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::SQRT_F80] = "sqrtl";
117 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000118 Names[RTLIB::LOG_F32] = "logf";
119 Names[RTLIB::LOG_F64] = "log";
120 Names[RTLIB::LOG_F80] = "logl";
121 Names[RTLIB::LOG_PPCF128] = "logl";
122 Names[RTLIB::LOG2_F32] = "log2f";
123 Names[RTLIB::LOG2_F64] = "log2";
124 Names[RTLIB::LOG2_F80] = "log2l";
125 Names[RTLIB::LOG2_PPCF128] = "log2l";
126 Names[RTLIB::LOG10_F32] = "log10f";
127 Names[RTLIB::LOG10_F64] = "log10";
128 Names[RTLIB::LOG10_F80] = "log10l";
129 Names[RTLIB::LOG10_PPCF128] = "log10l";
130 Names[RTLIB::EXP_F32] = "expf";
131 Names[RTLIB::EXP_F64] = "exp";
132 Names[RTLIB::EXP_F80] = "expl";
133 Names[RTLIB::EXP_PPCF128] = "expl";
134 Names[RTLIB::EXP2_F32] = "exp2f";
135 Names[RTLIB::EXP2_F64] = "exp2";
136 Names[RTLIB::EXP2_F80] = "exp2l";
137 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::SIN_F32] = "sinf";
139 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000140 Names[RTLIB::SIN_F80] = "sinl";
141 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::COS_F32] = "cosf";
143 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000144 Names[RTLIB::COS_F80] = "cosl";
145 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000146 Names[RTLIB::POW_F32] = "powf";
147 Names[RTLIB::POW_F64] = "pow";
148 Names[RTLIB::POW_F80] = "powl";
149 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000150 Names[RTLIB::CEIL_F32] = "ceilf";
151 Names[RTLIB::CEIL_F64] = "ceil";
152 Names[RTLIB::CEIL_F80] = "ceill";
153 Names[RTLIB::CEIL_PPCF128] = "ceill";
154 Names[RTLIB::TRUNC_F32] = "truncf";
155 Names[RTLIB::TRUNC_F64] = "trunc";
156 Names[RTLIB::TRUNC_F80] = "truncl";
157 Names[RTLIB::TRUNC_PPCF128] = "truncl";
158 Names[RTLIB::RINT_F32] = "rintf";
159 Names[RTLIB::RINT_F64] = "rint";
160 Names[RTLIB::RINT_F80] = "rintl";
161 Names[RTLIB::RINT_PPCF128] = "rintl";
162 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
163 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
164 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
165 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
166 Names[RTLIB::FLOOR_F32] = "floorf";
167 Names[RTLIB::FLOOR_F64] = "floor";
168 Names[RTLIB::FLOOR_F80] = "floorl";
169 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000170 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
171 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000172 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
173 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
174 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
175 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000176 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
177 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000178 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
179 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000180 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
182 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000183 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000184 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000185 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000186 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000187 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000189 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000190 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
191 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
193 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
196 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000198 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
199 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000204 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
205 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000206 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
207 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
209 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000210 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
211 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000212 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
213 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
214 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
215 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000216 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
217 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000218 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
219 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
221 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000222 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
223 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
224 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
225 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
226 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
227 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000228 Names[RTLIB::OEQ_F32] = "__eqsf2";
229 Names[RTLIB::OEQ_F64] = "__eqdf2";
230 Names[RTLIB::UNE_F32] = "__nesf2";
231 Names[RTLIB::UNE_F64] = "__nedf2";
232 Names[RTLIB::OGE_F32] = "__gesf2";
233 Names[RTLIB::OGE_F64] = "__gedf2";
234 Names[RTLIB::OLT_F32] = "__ltsf2";
235 Names[RTLIB::OLT_F64] = "__ltdf2";
236 Names[RTLIB::OLE_F32] = "__lesf2";
237 Names[RTLIB::OLE_F64] = "__ledf2";
238 Names[RTLIB::OGT_F32] = "__gtsf2";
239 Names[RTLIB::OGT_F64] = "__gtdf2";
240 Names[RTLIB::UO_F32] = "__unordsf2";
241 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000242 Names[RTLIB::O_F32] = "__unordsf2";
243 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000244 Names[RTLIB::MEMCPY] = "memcpy";
245 Names[RTLIB::MEMMOVE] = "memmove";
246 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000247 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000248}
249
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000250/// getFPEXT - Return the FPEXT_*_* value for the given types, or
251/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000252RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 if (OpVT == MVT::f32) {
254 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000255 return FPEXT_F32_F64;
256 }
257 return UNKNOWN_LIBCALL;
258}
259
260/// getFPROUND - Return the FPROUND_*_* value for the given types, or
261/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000262RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 if (RetVT == MVT::f32) {
264 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000267 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000269 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 } else if (RetVT == MVT::f64) {
271 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000272 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000274 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000275 }
276 return UNKNOWN_LIBCALL;
277}
278
279/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
280/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000281RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 if (OpVT == MVT::f32) {
283 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000284 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000286 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000288 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000292 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 } else if (OpVT == MVT::f64) {
294 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000295 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000297 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000299 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 } else if (OpVT == MVT::f80) {
301 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000302 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000304 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000306 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 } else if (OpVT == MVT::ppcf128) {
308 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000309 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPTOSINT_PPCF128_I128;
314 }
315 return UNKNOWN_LIBCALL;
316}
317
318/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
319/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000320RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 if (OpVT == MVT::f32) {
322 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000323 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000325 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000327 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000331 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 } else if (OpVT == MVT::f64) {
333 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000338 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 } else if (OpVT == MVT::f80) {
340 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000341 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000343 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000345 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 } else if (OpVT == MVT::ppcf128) {
347 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOUINT_PPCF128_I128;
353 }
354 return UNKNOWN_LIBCALL;
355}
356
357/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
358/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000359RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (OpVT == MVT::i32) {
361 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::i64) {
370 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 } else if (OpVT == MVT::i128) {
379 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000382 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000384 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return SINTTOFP_I128_PPCF128;
387 }
388 return UNKNOWN_LIBCALL;
389}
390
391/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
392/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000393RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 if (OpVT == MVT::i32) {
395 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 } else if (OpVT == MVT::i64) {
404 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 } else if (OpVT == MVT::i128) {
413 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return UINTTOFP_I128_PPCF128;
421 }
422 return UNKNOWN_LIBCALL;
423}
424
Evan Chengd385fd62007-01-31 09:29:11 +0000425/// InitCmpLibcallCCs - Set default comparison libcall CC.
426///
427static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
428 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
429 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
430 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
431 CCs[RTLIB::UNE_F32] = ISD::SETNE;
432 CCs[RTLIB::UNE_F64] = ISD::SETNE;
433 CCs[RTLIB::OGE_F32] = ISD::SETGE;
434 CCs[RTLIB::OGE_F64] = ISD::SETGE;
435 CCs[RTLIB::OLT_F32] = ISD::SETLT;
436 CCs[RTLIB::OLT_F64] = ISD::SETLT;
437 CCs[RTLIB::OLE_F32] = ISD::SETLE;
438 CCs[RTLIB::OLE_F64] = ISD::SETLE;
439 CCs[RTLIB::OGT_F32] = ISD::SETGT;
440 CCs[RTLIB::OGT_F64] = ISD::SETGT;
441 CCs[RTLIB::UO_F32] = ISD::SETNE;
442 CCs[RTLIB::UO_F64] = ISD::SETNE;
443 CCs[RTLIB::O_F32] = ISD::SETEQ;
444 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000445}
446
Chris Lattnerf0144122009-07-28 03:13:23 +0000447/// NOTE: The constructor takes ownership of TLOF.
448TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
449 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000450 // All operations default to being supported.
451 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000452 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000453 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000454 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
455 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000456 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000457
Chris Lattner1a3048b2007-12-22 20:47:56 +0000458 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000460 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000461 for (unsigned IM = (unsigned)ISD::PRE_INC;
462 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
464 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000465 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000466
467 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
469 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000470 }
Evan Chengd2cde682008-03-10 19:38:10 +0000471
472 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000474
475 // ConstantFP nodes default to expand. Targets can either change this to
476 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
477 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
479 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
480 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000481
Dale Johannesen0bb41602008-09-22 21:57:32 +0000482 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FLOG , MVT::f64, Expand);
484 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
485 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
486 setOperationAction(ISD::FEXP , MVT::f64, Expand);
487 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
488 setOperationAction(ISD::FLOG , MVT::f32, Expand);
489 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
490 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
491 setOperationAction(ISD::FEXP , MVT::f32, Expand);
492 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000493
Chris Lattner41bab0b2008-01-15 21:58:08 +0000494 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000496
Owen Andersona69571c2006-05-03 01:29:57 +0000497 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000498 UsesGlobalOffsetTable = false;
Owen Anderson1d0be152009-08-13 21:58:54 +0000499 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000500 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000501 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000502 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000503 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000504 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000505 UseUnderscoreSetJmp = false;
506 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000507 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000508 IntDivIsCheap = false;
509 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000510 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000511 ExceptionPointerRegister = 0;
512 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000513 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000514 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000515 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000516 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000517 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000518 IfCvtDupBlockSizeLimit = 0;
519 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000520
521 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000522 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000523
524 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000525 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
526 if (!TASM || !TASM->hasDotLocAndDotFile())
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000528}
529
Chris Lattnerf0144122009-07-28 03:13:23 +0000530TargetLowering::~TargetLowering() {
531 delete &TLOF;
532}
Chris Lattnercba82f92005-01-16 07:28:11 +0000533
Owen Anderson23b9b192009-08-12 00:36:31 +0000534static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
535 unsigned &NumIntermediates,
536 EVT &RegisterVT,
537 TargetLowering* TLI) {
538 // Figure out the right, legal destination reg to copy into.
539 unsigned NumElts = VT.getVectorNumElements();
540 MVT EltTy = VT.getVectorElementType();
541
542 unsigned NumVectorRegs = 1;
543
544 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
545 // could break down into LHS/RHS like LegalizeDAG does.
546 if (!isPowerOf2_32(NumElts)) {
547 NumVectorRegs = NumElts;
548 NumElts = 1;
549 }
550
551 // Divide the input until we get to a supported size. This will always
552 // end with a scalar if the target doesn't support vectors.
553 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
554 NumElts >>= 1;
555 NumVectorRegs <<= 1;
556 }
557
558 NumIntermediates = NumVectorRegs;
559
560 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
561 if (!TLI->isTypeLegal(NewVT))
562 NewVT = EltTy;
563 IntermediateVT = NewVT;
564
565 EVT DestVT = TLI->getRegisterType(NewVT);
566 RegisterVT = DestVT;
567 if (EVT(DestVT).bitsLT(NewVT)) {
568 // Value is expanded, e.g. i64 -> i16.
569 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
570 } else {
571 // Otherwise, promotion or legal types use the same number of registers as
572 // the vector decimated to the appropriate level.
573 return NumVectorRegs;
574 }
575
576 return 1;
577}
578
Chris Lattner310968c2005-01-07 07:44:53 +0000579/// computeRegisterProperties - Once all of the register classes are added,
580/// this allows us to compute derived properties we expose.
581void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000583 "Too many value types for ValueTypeActions to hold!");
584
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000585 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000587 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000588 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000589 }
590 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000592
Chris Lattner310968c2005-01-07 07:44:53 +0000593 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000595 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000597
598 // Every integer value type larger than this largest register takes twice as
599 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000600 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000601 EVT EVT = (MVT::SimpleValueType)ExpandedReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000602 if (!EVT.isInteger())
603 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000604 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
606 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000607 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000608 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000609
610 // Inspect all of the ValueType's smaller than the largest integer
611 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000612 unsigned LegalIntReg = LargestIntReg;
613 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 IntReg >= (unsigned)MVT::i1; --IntReg) {
615 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000616 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000617 LegalIntReg = IntReg;
618 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000619 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000621 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000622 }
623 }
624
Dale Johannesen161e8972007-10-05 20:04:43 +0000625 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000626 if (!isTypeLegal(MVT::ppcf128)) {
627 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
628 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
629 TransformToType[MVT::ppcf128] = MVT::f64;
630 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000631 }
632
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000633 // Decide how to handle f64. If the target does not have native f64 support,
634 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 if (!isTypeLegal(MVT::f64)) {
636 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
637 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
638 TransformToType[MVT::f64] = MVT::i64;
639 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000640 }
641
642 // Decide how to handle f32. If the target does not have native support for
643 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (!isTypeLegal(MVT::f32)) {
645 if (isTypeLegal(MVT::f64)) {
646 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
647 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
648 TransformToType[MVT::f32] = MVT::f64;
649 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000650 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
652 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
653 TransformToType[MVT::f32] = MVT::i32;
654 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000655 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000656 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000657
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000658 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
660 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000661 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000662 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000663 MVT IntermediateVT;
664 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000665 unsigned NumIntermediates;
666 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000667 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
668 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000669 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000670
671 // Determine if there is a legal wider type.
672 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000673 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000674 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
676 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000677 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
678 SVT.getVectorNumElements() > NElts) {
679 TransformToType[i] = SVT;
680 ValueTypeActions.setTypeAction(VT, Promote);
681 IsLegalWiderType = true;
682 break;
683 }
684 }
685 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000686 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000687 if (NVT == VT) {
688 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000690 ValueTypeActions.setTypeAction(VT, Expand);
691 } else {
692 TransformToType[i] = NVT;
693 ValueTypeActions.setTypeAction(VT, Promote);
694 }
695 }
Dan Gohman7f321562007-06-25 16:23:39 +0000696 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000697 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000698}
Chris Lattnercba82f92005-01-16 07:28:11 +0000699
Evan Cheng72261582005-12-20 06:22:03 +0000700const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
701 return NULL;
702}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000703
Scott Michel5b8f82e2008-03-10 15:42:14 +0000704
Owen Anderson825b72b2009-08-11 20:47:22 +0000705MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000706 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000707}
708
Dan Gohman7f321562007-06-25 16:23:39 +0000709/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000710/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
711/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
712/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000713///
Dan Gohman7f321562007-06-25 16:23:39 +0000714/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000715/// register. It also returns the VT and quantity of the intermediate values
716/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000717///
Owen Anderson23b9b192009-08-12 00:36:31 +0000718unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000719 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000720 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000721 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000722 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000723 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000724 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000725
726 unsigned NumVectorRegs = 1;
727
Nate Begemand73ab882007-11-27 19:28:48 +0000728 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
729 // could break down into LHS/RHS like LegalizeDAG does.
730 if (!isPowerOf2_32(NumElts)) {
731 NumVectorRegs = NumElts;
732 NumElts = 1;
733 }
734
Chris Lattnerdc879292006-03-31 00:28:56 +0000735 // Divide the input until we get to a supported size. This will always
736 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000737 while (NumElts > 1 && !isTypeLegal(
738 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000739 NumElts >>= 1;
740 NumVectorRegs <<= 1;
741 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000742
743 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000744
Owen Anderson23b9b192009-08-12 00:36:31 +0000745 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000746 if (!isTypeLegal(NewVT))
747 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000748 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000749
Owen Anderson23b9b192009-08-12 00:36:31 +0000750 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000751 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000752 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000753 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000754 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000755 } else {
756 // Otherwise, promotion or legal types use the same number of registers as
757 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000758 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000759 }
760
Evan Chenge9b3da12006-05-17 18:10:06 +0000761 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000762}
763
Mon P Wang0c397192008-10-30 08:01:45 +0000764/// getWidenVectorType: given a vector type, returns the type to widen to
765/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000766/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000767/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000768/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000769EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000770 assert(VT.isVector());
771 if (isTypeLegal(VT))
772 return VT;
773
774 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000776}
777
Evan Cheng3ae05432008-01-24 00:22:01 +0000778/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000779/// function arguments in the caller parameter area. This is the actual
780/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000781unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000782 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000783}
784
Dan Gohman475871a2008-07-27 21:46:04 +0000785SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
786 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000787 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000788 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000789 return Table;
790}
791
Dan Gohman6520e202008-10-18 02:06:02 +0000792bool
793TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
794 // Assume that everything is safe in static mode.
795 if (getTargetMachine().getRelocationModel() == Reloc::Static)
796 return true;
797
798 // In dynamic-no-pic mode, assume that known defined values are safe.
799 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
800 GA &&
801 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000802 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000803 return true;
804
805 // Otherwise assume nothing is safe.
806 return false;
807}
808
Chris Lattnereb8146b2006-02-04 02:13:02 +0000809//===----------------------------------------------------------------------===//
810// Optimization Methods
811//===----------------------------------------------------------------------===//
812
Nate Begeman368e18d2006-02-16 21:11:51 +0000813/// ShrinkDemandedConstant - Check to see if the specified operand of the
814/// specified instruction is a constant integer. If so, check to see if there
815/// are any bits set in the constant that are not demanded. If so, shrink the
816/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000817bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000818 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000819 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000820
Chris Lattnerec665152006-02-26 23:36:02 +0000821 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000822 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000823 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000824 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000825 case ISD::AND:
826 case ISD::OR: {
827 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
828 if (!C) return false;
829
830 if (Op.getOpcode() == ISD::XOR &&
831 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
832 return false;
833
834 // if we can expand it to have all bits set, do it
835 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000836 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000837 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
838 DAG.getConstant(Demanded &
839 C->getAPIntValue(),
840 VT));
841 return CombineTo(Op, New);
842 }
843
Nate Begemande996292006-02-03 22:24:05 +0000844 break;
845 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000846 }
847
Nate Begemande996292006-02-03 22:24:05 +0000848 return false;
849}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000850
Dan Gohman97121ba2009-04-08 00:15:30 +0000851/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
852/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
853/// cast, but it could be generalized for targets with other types of
854/// implicit widening casts.
855bool
856TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
857 unsigned BitWidth,
858 const APInt &Demanded,
859 DebugLoc dl) {
860 assert(Op.getNumOperands() == 2 &&
861 "ShrinkDemandedOp only supports binary operators!");
862 assert(Op.getNode()->getNumValues() == 1 &&
863 "ShrinkDemandedOp only supports nodes with one result!");
864
865 // Don't do this if the node has another user, which may require the
866 // full value.
867 if (!Op.getNode()->hasOneUse())
868 return false;
869
870 // Search for the smallest integer type with free casts to and from
871 // Op's type. For expedience, just check power-of-2 integer types.
872 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
873 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
874 if (!isPowerOf2_32(SmallVTBits))
875 SmallVTBits = NextPowerOf2(SmallVTBits);
876 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000877 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000878 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
879 TLI.isZExtFree(SmallVT, Op.getValueType())) {
880 // We found a type with free casts.
881 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
882 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
883 Op.getNode()->getOperand(0)),
884 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
885 Op.getNode()->getOperand(1)));
886 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
887 return CombineTo(Op, Z);
888 }
889 }
890 return false;
891}
892
Nate Begeman368e18d2006-02-16 21:11:51 +0000893/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
894/// DemandedMask bits of the result of Op are ever used downstream. If we can
895/// use this information to simplify Op, create a new simplified DAG node and
896/// return true, returning the original and new nodes in Old and New. Otherwise,
897/// analyze the expression and return a mask of KnownOne and KnownZero bits for
898/// the expression (used to simplify the caller). The KnownZero/One bits may
899/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000900bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000901 const APInt &DemandedMask,
902 APInt &KnownZero,
903 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000904 TargetLoweringOpt &TLO,
905 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000906 unsigned BitWidth = DemandedMask.getBitWidth();
907 assert(Op.getValueSizeInBits() == BitWidth &&
908 "Mask size mismatches value type size!");
909 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000910 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000911
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000912 // Don't know anything.
913 KnownZero = KnownOne = APInt(BitWidth, 0);
914
Nate Begeman368e18d2006-02-16 21:11:51 +0000915 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000916 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000917 if (Depth != 0) {
918 // If not at the root, Just compute the KnownZero/KnownOne bits to
919 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000920 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000921 return false;
922 }
923 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000924 // just set the NewMask to all bits.
925 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000926 } else if (DemandedMask == 0) {
927 // Not demanding any bits from Op.
928 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000929 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000930 return false;
931 } else if (Depth == 6) { // Limit search depth.
932 return false;
933 }
934
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000935 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000936 switch (Op.getOpcode()) {
937 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000938 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000939 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
940 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000941 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000942 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000943 // If the RHS is a constant, check to see if the LHS would be zero without
944 // using the bits from the RHS. Below, we use knowledge about the RHS to
945 // simplify the LHS, here we're using information from the LHS to simplify
946 // the RHS.
947 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000948 APInt LHSZero, LHSOne;
949 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000950 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000951 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000952 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000953 return TLO.CombineTo(Op, Op.getOperand(0));
954 // If any of the set bits in the RHS are known zero on the LHS, shrink
955 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000956 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000957 return true;
958 }
959
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000960 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000961 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000962 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000963 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000964 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000965 KnownZero2, KnownOne2, TLO, Depth+1))
966 return true;
967 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
968
969 // If all of the demanded bits are known one on one side, return the other.
970 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000971 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000972 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000973 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000974 return TLO.CombineTo(Op, Op.getOperand(1));
975 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000976 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000977 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
978 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000979 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000980 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000981 // If the operation can be done in a smaller type, do so.
982 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
983 return true;
984
Nate Begeman368e18d2006-02-16 21:11:51 +0000985 // Output known-1 bits are only known if set in both the LHS & RHS.
986 KnownOne &= KnownOne2;
987 // Output known-0 are known to be clear if zero in either the LHS | RHS.
988 KnownZero |= KnownZero2;
989 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000990 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000991 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000992 KnownOne, TLO, Depth+1))
993 return true;
994 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000995 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000996 KnownZero2, KnownOne2, TLO, Depth+1))
997 return true;
998 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
999
1000 // If all of the demanded bits are known zero on one side, return the other.
1001 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001002 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001003 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001004 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001005 return TLO.CombineTo(Op, Op.getOperand(1));
1006 // If all of the potentially set bits on one side are known to be set on
1007 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001008 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001009 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001010 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001011 return TLO.CombineTo(Op, Op.getOperand(1));
1012 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001013 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001014 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001015 // If the operation can be done in a smaller type, do so.
1016 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1017 return true;
1018
Nate Begeman368e18d2006-02-16 21:11:51 +00001019 // Output known-0 bits are only known if clear in both the LHS & RHS.
1020 KnownZero &= KnownZero2;
1021 // Output known-1 are known to be set if set in either the LHS | RHS.
1022 KnownOne |= KnownOne2;
1023 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001024 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001025 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 KnownOne, TLO, Depth+1))
1027 return true;
1028 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001029 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001030 KnownOne2, TLO, Depth+1))
1031 return true;
1032 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1033
1034 // If all of the demanded bits are known zero on one side, return the other.
1035 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001036 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001037 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001038 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001039 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001040 // If the operation can be done in a smaller type, do so.
1041 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1042 return true;
1043
Chris Lattner3687c1a2006-11-27 21:50:02 +00001044 // If all of the unknown bits are known to be zero on one side or the other
1045 // (but not both) turn this into an *inclusive* or.
1046 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001047 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001048 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001049 Op.getOperand(0),
1050 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001051
1052 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1053 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1054 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1055 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1056
Nate Begeman368e18d2006-02-16 21:11:51 +00001057 // If all of the demanded bits on one side are known, and all of the set
1058 // bits on that side are also known to be set on the other side, turn this
1059 // into an AND, as we know the bits will be cleared.
1060 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001061 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001062 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001063 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001064 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001065 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1066 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001067 }
1068 }
1069
1070 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001071 // for XOR, we prefer to force bits to 1 if they will make a -1.
1072 // if we can't force bits, try to shrink constant
1073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1074 APInt Expanded = C->getAPIntValue() | (~NewMask);
1075 // if we can expand it to have all bits set, do it
1076 if (Expanded.isAllOnesValue()) {
1077 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001078 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001079 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001080 TLO.DAG.getConstant(Expanded, VT));
1081 return TLO.CombineTo(Op, New);
1082 }
1083 // if it already has all the bits set, nothing to change
1084 // but don't shrink either!
1085 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1086 return true;
1087 }
1088 }
1089
Nate Begeman368e18d2006-02-16 21:11:51 +00001090 KnownZero = KnownZeroOut;
1091 KnownOne = KnownOneOut;
1092 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001093 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001094 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001095 KnownOne, TLO, Depth+1))
1096 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001097 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001098 KnownOne2, TLO, Depth+1))
1099 return true;
1100 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1101 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1102
1103 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001104 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001105 return true;
1106
1107 // Only known if known in both the LHS and RHS.
1108 KnownOne &= KnownOne2;
1109 KnownZero &= KnownZero2;
1110 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001111 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001112 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001113 KnownOne, TLO, Depth+1))
1114 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001115 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001116 KnownOne2, TLO, Depth+1))
1117 return true;
1118 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1119 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1120
1121 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001122 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001123 return true;
1124
1125 // Only known if known in both the LHS and RHS.
1126 KnownOne &= KnownOne2;
1127 KnownZero &= KnownZero2;
1128 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001129 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001130 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001131 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001132 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001133
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001134 // If the shift count is an invalid immediate, don't do anything.
1135 if (ShAmt >= BitWidth)
1136 break;
1137
Chris Lattner895c4ab2007-04-17 21:14:16 +00001138 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1139 // single shift. We can do this if the bottom bits (which are shifted
1140 // out) are never demanded.
1141 if (InOp.getOpcode() == ISD::SRL &&
1142 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001143 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001144 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001145 unsigned Opc = ISD::SHL;
1146 int Diff = ShAmt-C1;
1147 if (Diff < 0) {
1148 Diff = -Diff;
1149 Opc = ISD::SRL;
1150 }
1151
Dan Gohman475871a2008-07-27 21:46:04 +00001152 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001153 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001154 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001155 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001156 InOp.getOperand(0), NewSA));
1157 }
1158 }
1159
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001160 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001161 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001162 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001163 KnownZero <<= SA->getZExtValue();
1164 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001165 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001166 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001167 }
1168 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001169 case ISD::SRL:
1170 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001171 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001172 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001173 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001174 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001175
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001176 // If the shift count is an invalid immediate, don't do anything.
1177 if (ShAmt >= BitWidth)
1178 break;
1179
Chris Lattner895c4ab2007-04-17 21:14:16 +00001180 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1181 // single shift. We can do this if the top bits (which are shifted out)
1182 // are never demanded.
1183 if (InOp.getOpcode() == ISD::SHL &&
1184 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001185 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001186 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001187 unsigned Opc = ISD::SRL;
1188 int Diff = ShAmt-C1;
1189 if (Diff < 0) {
1190 Diff = -Diff;
1191 Opc = ISD::SHL;
1192 }
1193
Dan Gohman475871a2008-07-27 21:46:04 +00001194 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001195 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001196 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001197 InOp.getOperand(0), NewSA));
1198 }
1199 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001200
1201 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001202 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001203 KnownZero, KnownOne, TLO, Depth+1))
1204 return true;
1205 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001206 KnownZero = KnownZero.lshr(ShAmt);
1207 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001208
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001209 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001210 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001211 }
1212 break;
1213 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001214 // If this is an arithmetic shift right and only the low-bit is set, we can
1215 // always convert this into a logical shr, even if the shift amount is
1216 // variable. The low bit of the shift cannot be an input sign bit unless
1217 // the shift amount is >= the size of the datatype, which is undefined.
1218 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001219 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001220 Op.getOperand(0), Op.getOperand(1)));
1221
Nate Begeman368e18d2006-02-16 21:11:51 +00001222 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001223 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001224 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001225
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001226 // If the shift count is an invalid immediate, don't do anything.
1227 if (ShAmt >= BitWidth)
1228 break;
1229
1230 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001231
1232 // If any of the demanded bits are produced by the sign extension, we also
1233 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001234 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1235 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001236 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001237
1238 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001239 KnownZero, KnownOne, TLO, Depth+1))
1240 return true;
1241 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001242 KnownZero = KnownZero.lshr(ShAmt);
1243 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001244
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001245 // Handle the sign bit, adjusted to where it is now in the mask.
1246 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001247
1248 // If the input sign bit is known to be zero, or if none of the top bits
1249 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001250 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001251 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1252 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001253 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001254 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001255 KnownOne |= HighBits;
1256 }
1257 }
1258 break;
1259 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001260 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001261
Chris Lattnerec665152006-02-26 23:36:02 +00001262 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001263 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001264 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001265 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001267
Chris Lattnerec665152006-02-26 23:36:02 +00001268 // If none of the extended bits are demanded, eliminate the sextinreg.
1269 if (NewBits == 0)
1270 return TLO.CombineTo(Op, Op.getOperand(0));
1271
Duncan Sands83ec4b62008-06-06 12:08:01 +00001272 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001273 InSignBit.zext(BitWidth);
1274 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001275 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001276 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001277
Chris Lattnerec665152006-02-26 23:36:02 +00001278 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001279 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001280 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001281
1282 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1283 KnownZero, KnownOne, TLO, Depth+1))
1284 return true;
1285 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1286
1287 // If the sign bit of the input is known set or clear, then we know the
1288 // top bits of the result.
1289
Chris Lattnerec665152006-02-26 23:36:02 +00001290 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001291 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001292 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001293 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001294
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001295 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001296 KnownOne |= NewBits;
1297 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001298 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001299 KnownZero &= ~NewBits;
1300 KnownOne &= ~NewBits;
1301 }
1302 break;
1303 }
Chris Lattnerec665152006-02-26 23:36:02 +00001304 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001305 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1306 APInt InMask = NewMask;
1307 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001308
1309 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001310 APInt NewBits =
1311 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1312 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001313 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001314 Op.getValueType(),
1315 Op.getOperand(0)));
1316
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001317 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001318 KnownZero, KnownOne, TLO, Depth+1))
1319 return true;
1320 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001321 KnownZero.zext(BitWidth);
1322 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001323 KnownZero |= NewBits;
1324 break;
1325 }
1326 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001327 EVT InVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001328 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001329 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001330 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001331 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001332
1333 // If none of the top bits are demanded, convert this into an any_extend.
1334 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001335 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1336 Op.getValueType(),
1337 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001338
1339 // Since some of the sign extended bits are demanded, we know that the sign
1340 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001341 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001342 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001343 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001344
1345 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1346 KnownOne, TLO, Depth+1))
1347 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001348 KnownZero.zext(BitWidth);
1349 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001350
1351 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001352 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001353 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001354 Op.getValueType(),
1355 Op.getOperand(0)));
1356
1357 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001358 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001359 KnownOne |= NewBits;
1360 KnownZero &= ~NewBits;
1361 } else { // Otherwise, top bits aren't known.
1362 KnownOne &= ~NewBits;
1363 KnownZero &= ~NewBits;
1364 }
1365 break;
1366 }
1367 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001368 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1369 APInt InMask = NewMask;
1370 InMask.trunc(OperandBitWidth);
1371 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001372 KnownZero, KnownOne, TLO, Depth+1))
1373 return true;
1374 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001375 KnownZero.zext(BitWidth);
1376 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001377 break;
1378 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001379 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001380 // Simplify the input, using demanded bit information, and compute the known
1381 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001382 APInt TruncMask = NewMask;
1383 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1384 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001385 KnownZero, KnownOne, TLO, Depth+1))
1386 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001387 KnownZero.trunc(BitWidth);
1388 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001389
1390 // If the input is only used by this truncate, see if we can shrink it based
1391 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001392 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001393 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001394 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001395 switch (In.getOpcode()) {
1396 default: break;
1397 case ISD::SRL:
1398 // Shrink SRL by a constant if none of the high bits shifted in are
1399 // demanded.
1400 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001401 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1402 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001403 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001404 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001405
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001406 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001407 // None of the shifted in bits are needed. Add a truncate of the
1408 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001409 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001410 Op.getValueType(),
1411 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001412 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1413 Op.getValueType(),
1414 NewTrunc,
1415 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001416 }
1417 }
1418 break;
1419 }
1420 }
1421
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001422 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001423 break;
1424 }
Chris Lattnerec665152006-02-26 23:36:02 +00001425 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001426 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001427 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001428 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001429 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001430 KnownZero, KnownOne, TLO, Depth+1))
1431 return true;
1432 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001433 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001434 break;
1435 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001436 case ISD::BIT_CONVERT:
1437#if 0
1438 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1439 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001440 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1442 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001443 // Only do this xform if FGETSIGN is valid or if before legalize.
1444 if (!TLO.AfterLegalize ||
1445 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1446 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1447 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001448 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001449 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001450 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001451 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001452 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1453 Sign, ShAmt));
1454 }
1455 }
1456#endif
1457 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001458 case ISD::ADD:
1459 case ISD::MUL:
1460 case ISD::SUB: {
1461 // Add, Sub, and Mul don't demand any bits in positions beyond that
1462 // of the highest bit demanded of them.
1463 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1464 BitWidth - NewMask.countLeadingZeros());
1465 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1466 KnownOne2, TLO, Depth+1))
1467 return true;
1468 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1469 KnownOne2, TLO, Depth+1))
1470 return true;
1471 // See if the operation should be performed at a smaller bit width.
1472 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1473 return true;
1474 }
1475 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001476 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001477 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001478 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001479 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001480 }
Chris Lattnerec665152006-02-26 23:36:02 +00001481
1482 // If we know the value of all of the demanded bits, return this as a
1483 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001484 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001485 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1486
Nate Begeman368e18d2006-02-16 21:11:51 +00001487 return false;
1488}
1489
Nate Begeman368e18d2006-02-16 21:11:51 +00001490/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1491/// in Mask are known to be either zero or one and return them in the
1492/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001493void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001494 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001495 APInt &KnownZero,
1496 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001497 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001498 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001499 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1500 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1501 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1502 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001503 "Should use MaskedValueIsZero if you don't know whether Op"
1504 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001505 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001506}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001507
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001508/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1509/// targets that want to expose additional information about sign bits to the
1510/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001511unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001512 unsigned Depth) const {
1513 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1514 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1515 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1516 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1517 "Should use ComputeNumSignBits if you don't know whether Op"
1518 " is a target node!");
1519 return 1;
1520}
1521
Dan Gohman97d11632009-02-15 23:59:32 +00001522/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1523/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1524/// determine which bit is set.
1525///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001526static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001527 // A left-shift of a constant one will have exactly one bit set, because
1528 // shifting the bit off the end is undefined.
1529 if (Val.getOpcode() == ISD::SHL)
1530 if (ConstantSDNode *C =
1531 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1532 if (C->getAPIntValue() == 1)
1533 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001534
Dan Gohman97d11632009-02-15 23:59:32 +00001535 // Similarly, a right-shift of a constant sign-bit will have exactly
1536 // one bit set.
1537 if (Val.getOpcode() == ISD::SRL)
1538 if (ConstantSDNode *C =
1539 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1540 if (C->getAPIntValue().isSignBit())
1541 return true;
1542
1543 // More could be done here, though the above checks are enough
1544 // to handle some common cases.
1545
1546 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001547 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001548 unsigned BitWidth = OpVT.getSizeInBits();
1549 APInt Mask = APInt::getAllOnesValue(BitWidth);
1550 APInt KnownZero, KnownOne;
1551 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001552 return (KnownZero.countPopulation() == BitWidth - 1) &&
1553 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001554}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001555
Evan Chengfa1eb272007-02-08 22:13:59 +00001556/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001557/// and cc. If it is unable to simplify it, return a null SDValue.
1558SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001559TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001560 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001561 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001562 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001563 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001564
1565 // These setcc operations always fold.
1566 switch (Cond) {
1567 default: break;
1568 case ISD::SETFALSE:
1569 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1570 case ISD::SETTRUE:
1571 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1572 }
1573
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001574 if (isa<ConstantSDNode>(N0.getNode())) {
1575 // Ensure that the constant occurs on the RHS, and fold constant
1576 // comparisons.
1577 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1578 }
1579
Gabor Greifba36cb52008-08-28 21:40:38 +00001580 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001581 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001582
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001583 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1584 // equality comparison, then we're just comparing whether X itself is
1585 // zero.
1586 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1587 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1588 N0.getOperand(1).getOpcode() == ISD::Constant) {
1589 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1590 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1591 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1592 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1593 // (srl (ctlz x), 5) == 0 -> X != 0
1594 // (srl (ctlz x), 5) != 1 -> X != 0
1595 Cond = ISD::SETNE;
1596 } else {
1597 // (srl (ctlz x), 5) != 0 -> X == 0
1598 // (srl (ctlz x), 5) == 1 -> X == 0
1599 Cond = ISD::SETEQ;
1600 }
1601 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1602 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1603 Zero, Cond);
1604 }
1605 }
1606
1607 // If the LHS is '(and load, const)', the RHS is 0,
1608 // the test is for equality or unsigned, and all 1 bits of the const are
1609 // in the same partial word, see if we can shorten the load.
1610 if (DCI.isBeforeLegalize() &&
1611 N0.getOpcode() == ISD::AND && C1 == 0 &&
1612 N0.getNode()->hasOneUse() &&
1613 isa<LoadSDNode>(N0.getOperand(0)) &&
1614 N0.getOperand(0).getNode()->hasOneUse() &&
1615 isa<ConstantSDNode>(N0.getOperand(1))) {
1616 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1617 uint64_t bestMask = 0;
1618 unsigned bestWidth = 0, bestOffset = 0;
1619 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1620 // FIXME: This uses getZExtValue() below so it only works on i64 and
1621 // below.
1622 N0.getValueType().getSizeInBits() <= 64) {
1623 unsigned origWidth = N0.getValueType().getSizeInBits();
1624 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1625 // 8 bits, but have to be careful...
1626 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1627 origWidth = Lod->getMemoryVT().getSizeInBits();
1628 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1629 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1630 uint64_t newMask = (1ULL << width) - 1;
1631 for (unsigned offset=0; offset<origWidth/width; offset++) {
1632 if ((newMask & Mask) == Mask) {
1633 if (!TD->isLittleEndian())
1634 bestOffset = (origWidth/width - offset - 1) * (width/8);
1635 else
1636 bestOffset = (uint64_t)offset * (width/8);
1637 bestMask = Mask >> (offset * (width/8) * 8);
1638 bestWidth = width;
1639 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001640 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001641 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001642 }
1643 }
1644 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001645 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001646 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001647 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001648 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001649 SDValue Ptr = Lod->getBasePtr();
1650 if (bestOffset != 0)
1651 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1652 DAG.getConstant(bestOffset, PtrType));
1653 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1654 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1655 Lod->getSrcValue(),
1656 Lod->getSrcValueOffset() + bestOffset,
1657 false, NewAlign);
1658 return DAG.getSetCC(dl, VT,
1659 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1660 DAG.getConstant(bestMask, newVT)),
1661 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001662 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001663 }
1664 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001665
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001666 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1667 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1668 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1669
1670 // If the comparison constant has bits in the upper part, the
1671 // zero-extended value could never match.
1672 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1673 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001674 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001675 case ISD::SETUGT:
1676 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001677 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001678 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001679 case ISD::SETULE:
1680 case ISD::SETNE: return DAG.getConstant(1, VT);
1681 case ISD::SETGT:
1682 case ISD::SETGE:
1683 // True if the sign bit of C1 is set.
1684 return DAG.getConstant(C1.isNegative(), VT);
1685 case ISD::SETLT:
1686 case ISD::SETLE:
1687 // True if the sign bit of C1 isn't set.
1688 return DAG.getConstant(C1.isNonNegative(), VT);
1689 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001690 break;
1691 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001692 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001693
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 // Otherwise, we can perform the comparison with the low bits.
1695 switch (Cond) {
1696 case ISD::SETEQ:
1697 case ISD::SETNE:
1698 case ISD::SETUGT:
1699 case ISD::SETUGE:
1700 case ISD::SETULT:
1701 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001702 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001703 if (DCI.isBeforeLegalizeOps() ||
1704 (isOperationLegal(ISD::SETCC, newVT) &&
1705 getCondCodeAction(Cond, newVT)==Legal))
1706 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1707 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1708 Cond);
1709 break;
1710 }
1711 default:
1712 break; // todo, be more careful with signed comparisons
1713 }
1714 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1715 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001716 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001717 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001718 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001719 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1720
1721 // If the extended part has any inconsistent bits, it cannot ever
1722 // compare equal. In other words, they have to be all ones or all
1723 // zeros.
1724 APInt ExtBits =
1725 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1726 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1727 return DAG.getConstant(Cond == ISD::SETNE, VT);
1728
1729 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001730 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001731 if (Op0Ty == ExtSrcTy) {
1732 ZextOp = N0.getOperand(0);
1733 } else {
1734 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1735 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1736 DAG.getConstant(Imm, Op0Ty));
1737 }
1738 if (!DCI.isCalledByLegalizer())
1739 DCI.AddToWorklist(ZextOp.getNode());
1740 // Otherwise, make this a use of a zext.
1741 return DAG.getSetCC(dl, VT, ZextOp,
1742 DAG.getConstant(C1 & APInt::getLowBitsSet(
1743 ExtDstTyBits,
1744 ExtSrcTyBits),
1745 ExtDstTy),
1746 Cond);
1747 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1748 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1749
1750 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1751 if (N0.getOpcode() == ISD::SETCC) {
1752 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1753 if (TrueWhenTrue)
1754 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001755
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001756 // Invert the condition.
1757 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1758 CC = ISD::getSetCCInverse(CC,
1759 N0.getOperand(0).getValueType().isInteger());
1760 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001761 }
1762
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001763 if ((N0.getOpcode() == ISD::XOR ||
1764 (N0.getOpcode() == ISD::AND &&
1765 N0.getOperand(0).getOpcode() == ISD::XOR &&
1766 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1767 isa<ConstantSDNode>(N0.getOperand(1)) &&
1768 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1769 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1770 // can only do this if the top bits are known zero.
1771 unsigned BitWidth = N0.getValueSizeInBits();
1772 if (DAG.MaskedValueIsZero(N0,
1773 APInt::getHighBitsSet(BitWidth,
1774 BitWidth-1))) {
1775 // Okay, get the un-inverted input value.
1776 SDValue Val;
1777 if (N0.getOpcode() == ISD::XOR)
1778 Val = N0.getOperand(0);
1779 else {
1780 assert(N0.getOpcode() == ISD::AND &&
1781 N0.getOperand(0).getOpcode() == ISD::XOR);
1782 // ((X^1)&1)^1 -> X & 1
1783 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1784 N0.getOperand(0).getOperand(0),
1785 N0.getOperand(1));
1786 }
1787 return DAG.getSetCC(dl, VT, Val, N1,
1788 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1789 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001790 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001791 }
1792
1793 APInt MinVal, MaxVal;
1794 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1795 if (ISD::isSignedIntSetCC(Cond)) {
1796 MinVal = APInt::getSignedMinValue(OperandBitSize);
1797 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1798 } else {
1799 MinVal = APInt::getMinValue(OperandBitSize);
1800 MaxVal = APInt::getMaxValue(OperandBitSize);
1801 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001802
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001803 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1804 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1805 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1806 // X >= C0 --> X > (C0-1)
1807 return DAG.getSetCC(dl, VT, N0,
1808 DAG.getConstant(C1-1, N1.getValueType()),
1809 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1810 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001811
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001812 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1813 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1814 // X <= C0 --> X < (C0+1)
1815 return DAG.getSetCC(dl, VT, N0,
1816 DAG.getConstant(C1+1, N1.getValueType()),
1817 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1818 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001819
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001820 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1821 return DAG.getConstant(0, VT); // X < MIN --> false
1822 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1823 return DAG.getConstant(1, VT); // X >= MIN --> true
1824 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1825 return DAG.getConstant(0, VT); // X > MAX --> false
1826 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1827 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001828
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001829 // Canonicalize setgt X, Min --> setne X, Min
1830 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1831 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1832 // Canonicalize setlt X, Max --> setne X, Max
1833 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1834 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001835
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001836 // If we have setult X, 1, turn it into seteq X, 0
1837 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1838 return DAG.getSetCC(dl, VT, N0,
1839 DAG.getConstant(MinVal, N0.getValueType()),
1840 ISD::SETEQ);
1841 // If we have setugt X, Max-1, turn it into seteq X, Max
1842 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1843 return DAG.getSetCC(dl, VT, N0,
1844 DAG.getConstant(MaxVal, N0.getValueType()),
1845 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001846
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001847 // If we have "setcc X, C0", check to see if we can shrink the immediate
1848 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001849
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001850 // SETUGT X, SINTMAX -> SETLT X, 0
1851 if (Cond == ISD::SETUGT &&
1852 C1 == APInt::getSignedMaxValue(OperandBitSize))
1853 return DAG.getSetCC(dl, VT, N0,
1854 DAG.getConstant(0, N1.getValueType()),
1855 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001856
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001857 // SETULT X, SINTMIN -> SETGT X, -1
1858 if (Cond == ISD::SETULT &&
1859 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1860 SDValue ConstMinusOne =
1861 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1862 N1.getValueType());
1863 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1864 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001865
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001866 // Fold bit comparisons when we can.
1867 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1868 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1869 if (ConstantSDNode *AndRHS =
1870 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001872 getPointerTy() : getShiftAmountTy();
1873 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1874 // Perform the xform if the AND RHS is a single bit.
1875 if (isPowerOf2_64(AndRHS->getZExtValue())) {
1876 return DAG.getNode(ISD::SRL, dl, VT, N0,
1877 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1878 ShiftTy));
1879 }
1880 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1881 // (X & 8) == 8 --> (X & 8) >> 3
1882 // Perform the xform if C1 is a single bit.
1883 if (C1.isPowerOf2()) {
1884 return DAG.getNode(ISD::SRL, dl, VT, N0,
1885 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001886 }
1887 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001888 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001889 }
1890
Gabor Greifba36cb52008-08-28 21:40:38 +00001891 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001892 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001893 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001894 if (O.getNode()) return O;
1895 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001896 // If the RHS of an FP comparison is a constant, simplify it away in
1897 // some cases.
1898 if (CFP->getValueAPF().isNaN()) {
1899 // If an operand is known to be a nan, we can fold it.
1900 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001901 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001902 case 0: // Known false.
1903 return DAG.getConstant(0, VT);
1904 case 1: // Known true.
1905 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001906 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001907 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001908 }
1909 }
1910
1911 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1912 // constant if knowing that the operand is non-nan is enough. We prefer to
1913 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1914 // materialize 0.0.
1915 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001916 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001917 }
1918
1919 if (N0 == N1) {
1920 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001921 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001922 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1923 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1924 if (UOF == 2) // FP operators that are undefined on NaNs.
1925 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1926 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1927 return DAG.getConstant(UOF, VT);
1928 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1929 // if it is not already.
1930 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1931 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001932 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001933 }
1934
1935 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001936 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001937 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1938 N0.getOpcode() == ISD::XOR) {
1939 // Simplify (X+Y) == (X+Z) --> Y == Z
1940 if (N0.getOpcode() == N1.getOpcode()) {
1941 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001942 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001943 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001944 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001945 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1946 // If X op Y == Y op X, try other combinations.
1947 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001948 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1949 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001950 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001951 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1952 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001953 }
1954 }
1955
1956 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1957 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1958 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001959 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001960 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001961 DAG.getConstant(RHSC->getAPIntValue()-
1962 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001963 N0.getValueType()), Cond);
1964 }
1965
1966 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1967 if (N0.getOpcode() == ISD::XOR)
1968 // If we know that all of the inverted bits are zero, don't bother
1969 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001970 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1971 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001972 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001973 DAG.getConstant(LHSR->getAPIntValue() ^
1974 RHSC->getAPIntValue(),
1975 N0.getValueType()),
1976 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001977 }
1978
1979 // Turn (C1-X) == C2 --> X == C1-C2
1980 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001981 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001982 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001983 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001984 DAG.getConstant(SUBC->getAPIntValue() -
1985 RHSC->getAPIntValue(),
1986 N0.getValueType()),
1987 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001988 }
1989 }
1990 }
1991
1992 // Simplify (X+Z) == X --> Z == 0
1993 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001994 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001995 DAG.getConstant(0, N0.getValueType()), Cond);
1996 if (N0.getOperand(1) == N1) {
1997 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001998 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00001999 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002000 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002001 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2002 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002004 N1,
2005 DAG.getConstant(1, getShiftAmountTy()));
2006 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002007 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002008 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002009 }
2010 }
2011 }
2012
2013 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2014 N1.getOpcode() == ISD::XOR) {
2015 // Simplify X == (X+Z) --> Z == 0
2016 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002017 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002018 DAG.getConstant(0, N1.getValueType()), Cond);
2019 } else if (N1.getOperand(1) == N0) {
2020 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002021 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002022 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002023 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002024 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2025 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002026 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002027 DAG.getConstant(1, getShiftAmountTy()));
2028 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002029 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002030 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002031 }
2032 }
2033 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002034
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002035 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002036 // Note that where y is variable and is known to have at most
2037 // one bit set (for example, if it is z&1) we cannot do this;
2038 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002039 if (N0.getOpcode() == ISD::AND)
2040 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002041 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002042 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2043 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002044 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002045 }
2046 }
2047 if (N1.getOpcode() == ISD::AND)
2048 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002049 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002050 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2051 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002052 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002053 }
2054 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002055 }
2056
2057 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002058 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002060 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002061 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002062 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002063 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2064 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002065 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002066 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002067 break;
2068 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002070 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002071 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2072 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 Temp = DAG.getNOT(dl, N0, MVT::i1);
2074 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002075 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002076 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002077 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002078 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2079 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002080 Temp = DAG.getNOT(dl, N1, MVT::i1);
2081 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002082 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002083 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002084 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002085 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2086 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002087 Temp = DAG.getNOT(dl, N0, MVT::i1);
2088 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002089 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002090 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002091 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002092 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2093 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002094 Temp = DAG.getNOT(dl, N1, MVT::i1);
2095 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002096 break;
2097 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002098 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002099 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002100 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002101 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002102 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002103 }
2104 return N0;
2105 }
2106
2107 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002108 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002109}
2110
Evan Chengad4196b2008-05-12 19:56:52 +00002111/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2112/// node is a GlobalAddress + offset.
2113bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2114 int64_t &Offset) const {
2115 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002116 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2117 GA = GASD->getGlobal();
2118 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002119 return true;
2120 }
2121
2122 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002123 SDValue N1 = N->getOperand(0);
2124 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002125 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002126 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2127 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002128 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002129 return true;
2130 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002131 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002132 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2133 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002134 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002135 return true;
2136 }
2137 }
2138 }
2139 return false;
2140}
2141
2142
Nate Begemanabc01992009-06-05 21:37:30 +00002143/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
2144/// location that is 'Dist' units away from the location that the 'Base' load
2145/// is loading from.
2146bool TargetLowering::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
2147 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002148 const MachineFrameInfo *MFI) const {
Nate Begemanabc01992009-06-05 21:37:30 +00002149 if (LD->getChain() != Base->getChain())
Evan Chengad4196b2008-05-12 19:56:52 +00002150 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00002151 EVT VT = LD->getValueType(0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002152 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002153 return false;
2154
Dan Gohman475871a2008-07-27 21:46:04 +00002155 SDValue Loc = LD->getOperand(1);
2156 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002157 if (Loc.getOpcode() == ISD::FrameIndex) {
2158 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2159 return false;
2160 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2161 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2162 int FS = MFI->getObjectSize(FI);
2163 int BFS = MFI->getObjectSize(BFI);
2164 if (FS != BFS || FS != (int)Bytes) return false;
2165 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2166 }
Nate Begemanabc01992009-06-05 21:37:30 +00002167 if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
2168 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
2169 if (V && (V->getSExtValue() == Dist*Bytes))
2170 return true;
2171 }
Evan Chengad4196b2008-05-12 19:56:52 +00002172
2173 GlobalValue *GV1 = NULL;
2174 GlobalValue *GV2 = NULL;
2175 int64_t Offset1 = 0;
2176 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002177 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2178 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002179 if (isGA1 && isGA2 && GV1 == GV2)
2180 return Offset1 == (Offset2 + Dist*Bytes);
2181 return false;
2182}
2183
2184
Dan Gohman475871a2008-07-27 21:46:04 +00002185SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002186PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2187 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002188 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002189}
2190
Chris Lattnereb8146b2006-02-04 02:13:02 +00002191//===----------------------------------------------------------------------===//
2192// Inline Assembler Implementation Methods
2193//===----------------------------------------------------------------------===//
2194
Chris Lattner4376fea2008-04-27 00:09:47 +00002195
Chris Lattnereb8146b2006-02-04 02:13:02 +00002196TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002197TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002198 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002199 if (Constraint.size() == 1) {
2200 switch (Constraint[0]) {
2201 default: break;
2202 case 'r': return C_RegisterClass;
2203 case 'm': // memory
2204 case 'o': // offsetable
2205 case 'V': // not offsetable
2206 return C_Memory;
2207 case 'i': // Simple Integer or Relocatable Constant
2208 case 'n': // Simple Integer
2209 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002210 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002211 case 'I': // Target registers.
2212 case 'J':
2213 case 'K':
2214 case 'L':
2215 case 'M':
2216 case 'N':
2217 case 'O':
2218 case 'P':
2219 return C_Other;
2220 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002221 }
Chris Lattner065421f2007-03-25 02:18:14 +00002222
2223 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2224 Constraint[Constraint.size()-1] == '}')
2225 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002226 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002227}
2228
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002229/// LowerXConstraint - try to replace an X constraint, which matches anything,
2230/// with another that has more specific requirements based on the type of the
2231/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002232const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002233 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002234 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002235 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002236 return "f"; // works for many targets
2237 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002238}
2239
Chris Lattner48884cd2007-08-25 00:47:38 +00002240/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2241/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002242void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002243 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002244 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002245 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002246 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002247 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002248 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002249 case 'X': // Allows any operand; labels (basic block) use this.
2250 if (Op.getOpcode() == ISD::BasicBlock) {
2251 Ops.push_back(Op);
2252 return;
2253 }
2254 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002255 case 'i': // Simple Integer or Relocatable Constant
2256 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002257 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002258 // These operands are interested in values of the form (GV+C), where C may
2259 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2260 // is possible and fine if either GV or C are missing.
2261 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2262 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2263
2264 // If we have "(add GV, C)", pull out GV/C
2265 if (Op.getOpcode() == ISD::ADD) {
2266 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2267 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2268 if (C == 0 || GA == 0) {
2269 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2270 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2271 }
2272 if (C == 0 || GA == 0)
2273 C = 0, GA = 0;
2274 }
2275
2276 // If we find a valid operand, map to the TargetXXX version so that the
2277 // value itself doesn't get selected.
2278 if (GA) { // Either &GV or &GV+C
2279 if (ConstraintLetter != 'n') {
2280 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002281 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002282 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2283 Op.getValueType(), Offs));
2284 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002285 }
2286 }
2287 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002288 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002289 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002290 // gcc prints these as sign extended. Sign extend value to 64 bits
2291 // now; without this it would get ZExt'd later in
2292 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2293 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002295 return;
2296 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002297 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002298 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002299 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002300 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002301}
2302
Chris Lattner4ccb0702006-01-26 20:37:03 +00002303std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002304getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002305 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002306 return std::vector<unsigned>();
2307}
2308
2309
2310std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002311getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002312 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002313 if (Constraint[0] != '{')
2314 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002315 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2316
2317 // Remove the braces from around the name.
2318 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002319
2320 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002321 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2322 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002323 E = RI->regclass_end(); RCI != E; ++RCI) {
2324 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002325
2326 // If none of the the value types for this register class are valid, we
2327 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2328 bool isLegal = false;
2329 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2330 I != E; ++I) {
2331 if (isTypeLegal(*I)) {
2332 isLegal = true;
2333 break;
2334 }
2335 }
2336
2337 if (!isLegal) continue;
2338
Chris Lattner1efa40f2006-02-22 00:56:39 +00002339 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2340 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002341 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002342 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002343 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002344 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002345
Chris Lattner1efa40f2006-02-22 00:56:39 +00002346 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002347}
Evan Cheng30b37b52006-03-13 23:18:16 +00002348
2349//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002350// Constraint Selection.
2351
Chris Lattner6bdcda32008-10-17 16:47:46 +00002352/// isMatchingInputConstraint - Return true of this is an input operand that is
2353/// a matching constraint like "4".
2354bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002355 assert(!ConstraintCode.empty() && "No known constraint!");
2356 return isdigit(ConstraintCode[0]);
2357}
2358
2359/// getMatchedOperand - If this is an input matching constraint, this method
2360/// returns the output operand it matches.
2361unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2362 assert(!ConstraintCode.empty() && "No known constraint!");
2363 return atoi(ConstraintCode.c_str());
2364}
2365
2366
Chris Lattner4376fea2008-04-27 00:09:47 +00002367/// getConstraintGenerality - Return an integer indicating how general CT
2368/// is.
2369static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2370 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002371 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002372 case TargetLowering::C_Other:
2373 case TargetLowering::C_Unknown:
2374 return 0;
2375 case TargetLowering::C_Register:
2376 return 1;
2377 case TargetLowering::C_RegisterClass:
2378 return 2;
2379 case TargetLowering::C_Memory:
2380 return 3;
2381 }
2382}
2383
2384/// ChooseConstraint - If there are multiple different constraints that we
2385/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002386/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002387/// Other -> immediates and magic values
2388/// Register -> one specific register
2389/// RegisterClass -> a group of regs
2390/// Memory -> memory
2391/// Ideally, we would pick the most specific constraint possible: if we have
2392/// something that fits into a register, we would pick it. The problem here
2393/// is that if we have something that could either be in a register or in
2394/// memory that use of the register could cause selection of *other*
2395/// operands to fail: they might only succeed if we pick memory. Because of
2396/// this the heuristic we use is:
2397///
2398/// 1) If there is an 'other' constraint, and if the operand is valid for
2399/// that constraint, use it. This makes us take advantage of 'i'
2400/// constraints when available.
2401/// 2) Otherwise, pick the most general constraint present. This prefers
2402/// 'm' over 'r', for example.
2403///
2404static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002405 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002406 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002407 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2408 unsigned BestIdx = 0;
2409 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2410 int BestGenerality = -1;
2411
2412 // Loop over the options, keeping track of the most general one.
2413 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2414 TargetLowering::ConstraintType CType =
2415 TLI.getConstraintType(OpInfo.Codes[i]);
2416
Chris Lattner5a096902008-04-27 00:37:18 +00002417 // If this is an 'other' constraint, see if the operand is valid for it.
2418 // For example, on X86 we might have an 'rI' constraint. If the operand
2419 // is an integer in the range [0..31] we want to use I (saving a load
2420 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002421 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002422 assert(OpInfo.Codes[i].size() == 1 &&
2423 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002424 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002425 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002426 ResultOps, *DAG);
2427 if (!ResultOps.empty()) {
2428 BestType = CType;
2429 BestIdx = i;
2430 break;
2431 }
2432 }
2433
Chris Lattner4376fea2008-04-27 00:09:47 +00002434 // This constraint letter is more general than the previous one, use it.
2435 int Generality = getConstraintGenerality(CType);
2436 if (Generality > BestGenerality) {
2437 BestType = CType;
2438 BestIdx = i;
2439 BestGenerality = Generality;
2440 }
2441 }
2442
2443 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2444 OpInfo.ConstraintType = BestType;
2445}
2446
2447/// ComputeConstraintToUse - Determines the constraint code and constraint
2448/// type to use for the specific AsmOperandInfo, setting
2449/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002450void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002451 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002452 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002453 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002454 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2455
2456 // Single-letter constraints ('r') are very common.
2457 if (OpInfo.Codes.size() == 1) {
2458 OpInfo.ConstraintCode = OpInfo.Codes[0];
2459 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2460 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002461 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002462 }
2463
2464 // 'X' matches anything.
2465 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2466 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002467 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002468 // the result, which is not what we want to look at; leave them alone.
2469 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002470 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2471 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002472 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002473 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002474
2475 // Otherwise, try to resolve it to something we know about by looking at
2476 // the actual operand type.
2477 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2478 OpInfo.ConstraintCode = Repl;
2479 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2480 }
2481 }
2482}
2483
2484//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002485// Loop Strength Reduction hooks
2486//===----------------------------------------------------------------------===//
2487
Chris Lattner1436bb62007-03-30 23:14:50 +00002488/// isLegalAddressingMode - Return true if the addressing mode represented
2489/// by AM is legal for this target, for a load/store of the specified type.
2490bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2491 const Type *Ty) const {
2492 // The default implementation of this implements a conservative RISCy, r+r and
2493 // r+i addr mode.
2494
2495 // Allows a sign-extended 16-bit immediate field.
2496 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2497 return false;
2498
2499 // No global is ever allowed as a base.
2500 if (AM.BaseGV)
2501 return false;
2502
2503 // Only support r+r,
2504 switch (AM.Scale) {
2505 case 0: // "r+i" or just "i", depending on HasBaseReg.
2506 break;
2507 case 1:
2508 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2509 return false;
2510 // Otherwise we have r+r or r+i.
2511 break;
2512 case 2:
2513 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2514 return false;
2515 // Allow 2*r as r+r.
2516 break;
2517 }
2518
2519 return true;
2520}
2521
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002522/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2523/// return a DAG expression to select that will generate the same value by
2524/// multiplying by a magic number. See:
2525/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002526SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2527 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002528 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002529 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002530
2531 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002532 // FIXME: We should be more aggressive here.
2533 if (!isTypeLegal(VT))
2534 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002535
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002536 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002537 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002538
2539 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002540 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002541 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002542 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002543 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002544 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002545 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002546 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002547 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002548 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002549 else
Dan Gohman475871a2008-07-27 21:46:04 +00002550 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002551 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002552 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002553 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002554 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002555 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002556 }
2557 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002558 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002559 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002560 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002561 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002562 }
2563 // Shift right algebraic if shift value is nonzero
2564 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002565 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002566 DAG.getConstant(magics.s, getShiftAmountTy()));
2567 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002568 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002569 }
2570 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002571 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002572 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002573 getShiftAmountTy()));
2574 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002575 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002576 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002577}
2578
2579/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2580/// return a DAG expression to select that will generate the same value by
2581/// multiplying by a magic number. See:
2582/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002583SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2584 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002585 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002586 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002587
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002588 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002589 // FIXME: We should be more aggressive here.
2590 if (!isTypeLegal(VT))
2591 return SDValue();
2592
2593 // FIXME: We should use a narrower constant when the upper
2594 // bits are known to be zero.
2595 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002596 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002597
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002598 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002599 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002600 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002601 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002602 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002603 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002604 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002605 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002606 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002607 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002608 else
Dan Gohman475871a2008-07-27 21:46:04 +00002609 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002610 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002611 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002612
2613 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002614 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2615 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002616 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002617 DAG.getConstant(magics.s, getShiftAmountTy()));
2618 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002619 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002620 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002621 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002622 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002623 DAG.getConstant(1, getShiftAmountTy()));
2624 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002625 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002626 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002627 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002628 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002629 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002630 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2631 }
2632}