Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 10 | // This file implements the VirtRegMap class. |
| 11 | // |
| 12 | // It also contains implementations of the the Spiller interface, which, given a |
| 13 | // virtual register map and a machine function, eliminates all virtual |
| 14 | // references by replacing them with physical register references - adding spill |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 15 | // code as necessary. |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 16 | // |
| 17 | //===----------------------------------------------------------------------===// |
| 18 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 19 | #define DEBUG_TYPE "spiller" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 20 | #include "VirtRegMap.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 21 | #include "llvm/Function.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunction.h" |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetMachine.h" |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetInstrInfo.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 28 | #include "llvm/Support/CommandLine.h" |
| 29 | #include "llvm/Support/Debug.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 30 | #include "llvm/Support/Compiler.h" |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 31 | #include "llvm/ADT/BitVector.h" |
Evan Cheng | cb74266 | 2008-06-04 09:16:33 +0000 | [diff] [blame] | 32 | #include "llvm/ADT/DenseMap.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 33 | #include "llvm/ADT/Statistic.h" |
| 34 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 35 | #include "llvm/ADT/SmallSet.h" |
Chris Lattner | 27f2916 | 2004-10-26 15:35:58 +0000 | [diff] [blame] | 36 | #include <algorithm> |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 37 | using namespace llvm; |
| 38 | |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 39 | STATISTIC(NumSpills , "Number of register spills"); |
Evan Cheng | 625986a | 2008-06-18 07:47:28 +0000 | [diff] [blame] | 40 | STATISTIC(NumPSpills , "Number of physical register spills"); |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 41 | STATISTIC(NumReMats , "Number of re-materialization"); |
| 42 | STATISTIC(NumDRM , "Number of re-materializable defs elided"); |
| 43 | STATISTIC(NumStores , "Number of stores added"); |
| 44 | STATISTIC(NumLoads , "Number of loads added"); |
| 45 | STATISTIC(NumReused , "Number of values reused"); |
| 46 | STATISTIC(NumDSE , "Number of dead stores elided"); |
| 47 | STATISTIC(NumDCE , "Number of copies elided"); |
| 48 | STATISTIC(NumDSS , "Number of dead spill slots removed"); |
| 49 | STATISTIC(NumCommutes, "Number of instructions commuted"); |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 50 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 51 | namespace { |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 52 | enum SpillerName { simple, local }; |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 53 | } |
| 54 | |
Dan Gohman | 844731a | 2008-05-13 00:00:25 +0000 | [diff] [blame] | 55 | static cl::opt<SpillerName> |
| 56 | SpillerOpt("spiller", |
| 57 | cl::desc("Spiller to use: (default: local)"), |
| 58 | cl::Prefix, |
| 59 | cl::values(clEnumVal(simple, " simple spiller"), |
| 60 | clEnumVal(local, " local spiller"), |
| 61 | clEnumValEnd), |
| 62 | cl::init(local)); |
| 63 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 64 | //===----------------------------------------------------------------------===// |
| 65 | // VirtRegMap implementation |
| 66 | //===----------------------------------------------------------------------===// |
| 67 | |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 68 | VirtRegMap::VirtRegMap(MachineFunction &mf) |
| 69 | : TII(*mf.getTarget().getInstrInfo()), MF(mf), |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 70 | Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT), |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 71 | Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0), |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 72 | Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1), |
| 73 | LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) { |
| 74 | SpillSlotToUsesMap.resize(8); |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 75 | ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1- |
| 76 | TargetRegisterInfo::FirstVirtualRegister); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 77 | grow(); |
| 78 | } |
| 79 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 80 | void VirtRegMap::grow() { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 81 | unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 82 | Virt2PhysMap.grow(LastVirtReg); |
| 83 | Virt2StackSlotMap.grow(LastVirtReg); |
| 84 | Virt2ReMatIdMap.grow(LastVirtReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 85 | Virt2SplitMap.grow(LastVirtReg); |
Evan Cheng | adf8590 | 2007-12-05 09:51:10 +0000 | [diff] [blame] | 86 | Virt2SplitKillMap.grow(LastVirtReg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 87 | ReMatMap.grow(LastVirtReg); |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 88 | ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 89 | } |
| 90 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 91 | int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 92 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 93 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 94 | "attempt to assign stack slot to already spilled register"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 95 | const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 96 | int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(), |
| 97 | RC->getAlignment()); |
| 98 | if (LowSpillSlot == NO_STACK_SLOT) |
| 99 | LowSpillSlot = SS; |
| 100 | if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot) |
| 101 | HighSpillSlot = SS; |
| 102 | unsigned Idx = SS-LowSpillSlot; |
| 103 | while (Idx >= SpillSlotToUsesMap.size()) |
| 104 | SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2); |
| 105 | Virt2StackSlotMap[virtReg] = SS; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 106 | ++NumSpills; |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 107 | return SS; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 108 | } |
| 109 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 110 | void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 111 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 112 | assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT && |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 113 | "attempt to assign stack slot to already spilled register"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 114 | assert((SS >= 0 || |
| 115 | (SS >= MF.getFrameInfo()->getObjectIndexBegin())) && |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 116 | "illegal fixed frame index"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 117 | Virt2StackSlotMap[virtReg] = SS; |
Alkis Evlogimenos | 38af59a | 2004-05-29 20:38:05 +0000 | [diff] [blame] | 118 | } |
| 119 | |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 120 | int VirtRegMap::assignVirtReMatId(unsigned virtReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 121 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 122 | assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 123 | "attempt to assign re-mat id to already spilled register"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 124 | Virt2ReMatIdMap[virtReg] = ReMatId; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 125 | return ReMatId++; |
| 126 | } |
| 127 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 128 | void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 129 | assert(TargetRegisterInfo::isVirtualRegister(virtReg)); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 130 | assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT && |
| 131 | "attempt to assign re-mat id to already spilled register"); |
| 132 | Virt2ReMatIdMap[virtReg] = id; |
| 133 | } |
| 134 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 135 | int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) { |
| 136 | std::map<const TargetRegisterClass*, int>::iterator I = |
| 137 | EmergencySpillSlots.find(RC); |
| 138 | if (I != EmergencySpillSlots.end()) |
| 139 | return I->second; |
| 140 | int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(), |
| 141 | RC->getAlignment()); |
| 142 | if (LowSpillSlot == NO_STACK_SLOT) |
| 143 | LowSpillSlot = SS; |
| 144 | if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot) |
| 145 | HighSpillSlot = SS; |
| 146 | I->second = SS; |
| 147 | return SS; |
| 148 | } |
| 149 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 150 | void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) { |
| 151 | if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) { |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 152 | // If FI < LowSpillSlot, this stack reference was produced by |
| 153 | // instruction selection and is not a spill |
| 154 | if (FI >= LowSpillSlot) { |
| 155 | assert(FI >= 0 && "Spill slot index should not be negative!"); |
Bill Wendling | f3061f8 | 2008-05-23 01:29:08 +0000 | [diff] [blame] | 156 | assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size() |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 157 | && "Invalid spill slot"); |
| 158 | SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI); |
| 159 | } |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 160 | } |
| 161 | } |
| 162 | |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 163 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI, |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 164 | MachineInstr *NewMI, ModRef MRInfo) { |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 165 | // Move previous memory references folded to new instruction. |
| 166 | MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 167 | for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI), |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 168 | E = MI2VirtMap.end(); I != E && I->first == OldMI; ) { |
| 169 | MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second)); |
Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 170 | MI2VirtMap.erase(I++); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 171 | } |
Chris Lattner | dbea973 | 2004-09-30 16:35:08 +0000 | [diff] [blame] | 172 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 173 | // add new memory reference |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 174 | MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo))); |
Alkis Evlogimenos | 5f37502 | 2004-03-01 20:05:10 +0000 | [diff] [blame] | 175 | } |
| 176 | |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 177 | void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) { |
| 178 | MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI); |
| 179 | MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo))); |
| 180 | } |
| 181 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 182 | void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) { |
| 183 | for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| 184 | MachineOperand &MO = MI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 185 | if (!MO.isFI()) |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 186 | continue; |
| 187 | int FI = MO.getIndex(); |
| 188 | if (MF.getFrameInfo()->isFixedObjectIndex(FI)) |
| 189 | continue; |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 190 | // This stack reference was produced by instruction selection and |
| 191 | // is not a spill |
| 192 | if (FI < LowSpillSlot) |
| 193 | continue; |
Bill Wendling | f3061f8 | 2008-05-23 01:29:08 +0000 | [diff] [blame] | 194 | assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size() |
David Greene | cff8608 | 2008-05-22 21:12:21 +0000 | [diff] [blame] | 195 | && "Invalid spill slot"); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 196 | SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI); |
| 197 | } |
| 198 | MI2VirtMap.erase(MI); |
| 199 | SpillPt2VirtMap.erase(MI); |
| 200 | RestorePt2VirtMap.erase(MI); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 201 | EmergencySpillMap.erase(MI); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 204 | void VirtRegMap::print(std::ostream &OS) const { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 205 | const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo(); |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 206 | |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 207 | OS << "********** REGISTER MAP **********\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 208 | for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 209 | e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) { |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 210 | if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG) |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 211 | OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i]) |
Bill Wendling | 74ab84c | 2008-02-26 21:11:01 +0000 | [diff] [blame] | 212 | << "]\n"; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 213 | } |
| 214 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 215 | for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 216 | e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) |
Chris Lattner | 7f690e6 | 2004-09-30 02:15:18 +0000 | [diff] [blame] | 217 | if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT) |
| 218 | OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n"; |
| 219 | OS << '\n'; |
Alkis Evlogimenos | 34d9bc9 | 2004-02-23 23:08:11 +0000 | [diff] [blame] | 220 | } |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 221 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 222 | void VirtRegMap::dump() const { |
Dan Gohman | b576931 | 2008-03-12 20:52:10 +0000 | [diff] [blame] | 223 | print(cerr); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 224 | } |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 225 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 226 | |
| 227 | //===----------------------------------------------------------------------===// |
| 228 | // Simple Spiller Implementation |
| 229 | //===----------------------------------------------------------------------===// |
| 230 | |
| 231 | Spiller::~Spiller() {} |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 232 | |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 233 | namespace { |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 234 | struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller { |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 235 | bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 236 | }; |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 237 | } |
| 238 | |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 239 | bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) { |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 240 | DOUT << "********** REWRITE MACHINE CODE **********\n"; |
| 241 | DOUT << "********** Function: " << MF.getFunction()->getName() << '\n'; |
Chris Lattner | b0f31bf | 2005-01-23 22:45:13 +0000 | [diff] [blame] | 242 | const TargetMachine &TM = MF.getTarget(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 243 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
Owen Anderson | 724651a | 2008-08-19 01:05:33 +0000 | [diff] [blame] | 244 | const TargetRegisterInfo &TRI = *TM.getRegisterInfo(); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 245 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 246 | |
Chris Lattner | 4ea1b82 | 2004-09-30 02:33:48 +0000 | [diff] [blame] | 247 | // LoadedRegs - Keep track of which vregs are loaded, so that we only load |
| 248 | // each vreg once (in the case where a spilled vreg is used by multiple |
| 249 | // operands). This is always smaller than the number of operands to the |
| 250 | // current machine instr, so it should be small. |
| 251 | std::vector<unsigned> LoadedRegs; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 252 | |
Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 253 | for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end(); |
| 254 | MBBI != E; ++MBBI) { |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 255 | DOUT << MBBI->getBasicBlock()->getName() << ":\n"; |
Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 256 | MachineBasicBlock &MBB = *MBBI; |
| 257 | for (MachineBasicBlock::iterator MII = MBB.begin(), |
| 258 | E = MBB.end(); MII != E; ++MII) { |
| 259 | MachineInstr &MI = *MII; |
| 260 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 261 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 262 | if (MO.isReg() && MO.getReg()) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 263 | if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) { |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 264 | unsigned VirtReg = MO.getReg(); |
Owen Anderson | 724651a | 2008-08-19 01:05:33 +0000 | [diff] [blame] | 265 | unsigned SubIdx = MO.getSubReg(); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 266 | unsigned PhysReg = VRM.getPhys(VirtReg); |
Owen Anderson | 724651a | 2008-08-19 01:05:33 +0000 | [diff] [blame] | 267 | unsigned RReg = SubIdx ? TRI.getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 268 | if (!VRM.isAssignedReg(VirtReg)) { |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 269 | int StackSlot = VRM.getStackSlot(VirtReg); |
Chris Lattner | bf9716b | 2005-09-30 01:29:00 +0000 | [diff] [blame] | 270 | const TargetRegisterClass* RC = |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 271 | MF.getRegInfo().getRegClass(VirtReg); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 272 | |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 273 | if (MO.isUse() && |
| 274 | std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg) |
| 275 | == LoadedRegs.end()) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 276 | TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 277 | MachineInstr *LoadMI = prior(MII); |
| 278 | VRM.addSpillSlotUse(StackSlot, LoadMI); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 279 | LoadedRegs.push_back(VirtReg); |
| 280 | ++NumLoads; |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 281 | DOUT << '\t' << *LoadMI; |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 282 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 283 | |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 284 | if (MO.isDef()) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 285 | TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true, |
Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 286 | StackSlot, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 287 | MachineInstr *StoreMI = next(MII); |
| 288 | VRM.addSpillSlotUse(StackSlot, StoreMI); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 289 | ++NumStores; |
| 290 | } |
Chris Lattner | 0fc27cc | 2004-09-30 02:59:33 +0000 | [diff] [blame] | 291 | } |
Owen Anderson | 724651a | 2008-08-19 01:05:33 +0000 | [diff] [blame] | 292 | MF.getRegInfo().setPhysRegUsed(RReg); |
| 293 | MI.getOperand(i).setReg(RReg); |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 294 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 295 | MF.getRegInfo().setPhysRegUsed(MO.getReg()); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 296 | } |
Anton Korobeynikov | 4c71dfe | 2008-02-20 11:10:28 +0000 | [diff] [blame] | 297 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 298 | } |
Chris Lattner | 886dd91 | 2005-04-04 21:35:34 +0000 | [diff] [blame] | 299 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 300 | DOUT << '\t' << MI; |
Chris Lattner | 4ea1b82 | 2004-09-30 02:33:48 +0000 | [diff] [blame] | 301 | LoadedRegs.clear(); |
Alkis Evlogimenos | dd420e0 | 2004-03-01 23:18:15 +0000 | [diff] [blame] | 302 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 303 | } |
| 304 | return true; |
| 305 | } |
| 306 | |
| 307 | //===----------------------------------------------------------------------===// |
| 308 | // Local Spiller Implementation |
| 309 | //===----------------------------------------------------------------------===// |
| 310 | |
| 311 | namespace { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 312 | class AvailableSpills; |
| 313 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 314 | /// LocalSpiller - This spiller does a simple pass over the machine basic |
| 315 | /// block to attempt to keep spills in registers as much as possible for |
| 316 | /// blocks that have low register pressure (the vreg may be spilled due to |
| 317 | /// register pressure in other blocks). |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 318 | class VISIBILITY_HIDDEN LocalSpiller : public Spiller { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 319 | MachineRegisterInfo *RegInfo; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 320 | const TargetRegisterInfo *TRI; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 321 | const TargetInstrInfo *TII; |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 322 | DenseMap<MachineInstr*, unsigned> DistanceMap; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 323 | public: |
Chris Lattner | 35f2705 | 2006-05-01 21:16:03 +0000 | [diff] [blame] | 324 | bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 325 | RegInfo = &MF.getRegInfo(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 326 | TRI = MF.getTarget().getRegisterInfo(); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 327 | TII = MF.getTarget().getInstrInfo(); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 328 | DOUT << "\n**** Local spiller rewriting function '" |
| 329 | << MF.getFunction()->getName() << "':\n"; |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 330 | DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)" |
| 331 | " ****\n"; |
David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 332 | DEBUG(MF.dump()); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 333 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 334 | for (MachineFunction::iterator MBB = MF.begin(), E = MF.end(); |
| 335 | MBB != E; ++MBB) |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 336 | RewriteMBB(*MBB, VRM); |
David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 337 | |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 338 | // Mark unused spill slots. |
| 339 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 340 | int SS = VRM.getLowSpillSlot(); |
| 341 | if (SS != VirtRegMap::NO_STACK_SLOT) |
| 342 | for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS) |
| 343 | if (!VRM.isSpillSlotUsed(SS)) { |
| 344 | MFI->RemoveStackObject(SS); |
| 345 | ++NumDSS; |
| 346 | } |
| 347 | |
David Greene | 04fa32f | 2007-09-06 16:36:39 +0000 | [diff] [blame] | 348 | DOUT << "**** Post Machine Instrs ****\n"; |
| 349 | DEBUG(MF.dump()); |
| 350 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 351 | return true; |
| 352 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 353 | private: |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 354 | void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist, |
| 355 | unsigned Reg, BitVector &RegKills, |
| 356 | std::vector<MachineOperand*> &KillOps); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 357 | bool PrepForUnfoldOpti(MachineBasicBlock &MBB, |
| 358 | MachineBasicBlock::iterator &MII, |
| 359 | std::vector<MachineInstr*> &MaybeDeadStores, |
| 360 | AvailableSpills &Spills, BitVector &RegKills, |
| 361 | std::vector<MachineOperand*> &KillOps, |
| 362 | VirtRegMap &VRM); |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 363 | bool CommuteToFoldReload(MachineBasicBlock &MBB, |
| 364 | MachineBasicBlock::iterator &MII, |
| 365 | unsigned VirtReg, unsigned SrcReg, int SS, |
| 366 | BitVector &RegKills, |
| 367 | std::vector<MachineOperand*> &KillOps, |
| 368 | const TargetRegisterInfo *TRI, |
| 369 | VirtRegMap &VRM); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 370 | void SpillRegToStackSlot(MachineBasicBlock &MBB, |
| 371 | MachineBasicBlock::iterator &MII, |
| 372 | int Idx, unsigned PhysReg, int StackSlot, |
| 373 | const TargetRegisterClass *RC, |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 374 | bool isAvailable, MachineInstr *&LastStore, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 375 | AvailableSpills &Spills, |
| 376 | SmallSet<MachineInstr*, 4> &ReMatDefs, |
| 377 | BitVector &RegKills, |
| 378 | std::vector<MachineOperand*> &KillOps, |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 379 | VirtRegMap &VRM); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 380 | void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 381 | }; |
| 382 | } |
| 383 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 384 | /// AvailableSpills - As the local spiller is scanning and rewriting an MBB from |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 385 | /// top down, keep track of which spills slots or remat are available in each |
| 386 | /// register. |
Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 387 | /// |
| 388 | /// Note that not all physregs are created equal here. In particular, some |
| 389 | /// physregs are reloads that we are allowed to clobber or ignore at any time. |
| 390 | /// Other physregs are values that the register allocated program is using that |
| 391 | /// we cannot CHANGE, but we can read if we like. We keep track of this on a |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 392 | /// per-stack-slot / remat id basis as the low bit in the value of the |
| 393 | /// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks |
| 394 | /// this bit and addAvailable sets it if. |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 395 | namespace { |
| 396 | class VISIBILITY_HIDDEN AvailableSpills { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 397 | const TargetRegisterInfo *TRI; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 398 | const TargetInstrInfo *TII; |
| 399 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 400 | // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled |
| 401 | // or remat'ed virtual register values that are still available, due to being |
| 402 | // loaded or stored to, but not invalidated yet. |
| 403 | std::map<int, unsigned> SpillSlotsOrReMatsAvailable; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 404 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 405 | // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable, |
| 406 | // indicating which stack slot values are currently held by a physreg. This |
| 407 | // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a |
| 408 | // physreg is modified. |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 409 | std::multimap<unsigned, int> PhysRegsAvailable; |
| 410 | |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 411 | void disallowClobberPhysRegOnly(unsigned PhysReg); |
| 412 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 413 | void ClobberPhysRegOnly(unsigned PhysReg); |
| 414 | public: |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 415 | AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii) |
| 416 | : TRI(tri), TII(tii) { |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 417 | } |
| 418 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 419 | const TargetRegisterInfo *getRegInfo() const { return TRI; } |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 420 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 421 | /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is |
| 422 | /// available in a physical register, return that PhysReg, otherwise |
| 423 | /// return 0. |
| 424 | unsigned getSpillSlotOrReMatPhysReg(int Slot) const { |
| 425 | std::map<int, unsigned>::const_iterator I = |
| 426 | SpillSlotsOrReMatsAvailable.find(Slot); |
| 427 | if (I != SpillSlotsOrReMatsAvailable.end()) { |
Evan Cheng | b9591c6 | 2007-07-11 08:47:44 +0000 | [diff] [blame] | 428 | return I->second >> 1; // Remove the CanClobber bit. |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 429 | } |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 430 | return 0; |
| 431 | } |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 432 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 433 | /// addAvailable - Mark that the specified stack slot / remat is available in |
| 434 | /// the specified physreg. If CanClobber is true, the physreg can be modified |
| 435 | /// at any time without changing the semantics of the program. |
| 436 | void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg, |
Evan Cheng | 91e2390 | 2007-02-23 01:13:26 +0000 | [diff] [blame] | 437 | bool CanClobber = true) { |
Chris Lattner | 8666249 | 2006-02-03 23:50:46 +0000 | [diff] [blame] | 438 | // If this stack slot is thought to be available in some other physreg, |
| 439 | // remove its record. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 440 | ModifyStackSlotOrReMat(SlotOrReMat); |
Chris Lattner | 8666249 | 2006-02-03 23:50:46 +0000 | [diff] [blame] | 441 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 442 | PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat)); |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 443 | SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 444 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 445 | if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT) |
| 446 | DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 447 | else |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 448 | DOUT << "Remembering SS#" << SlotOrReMat; |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 449 | DOUT << " in physreg " << TRI->getName(Reg) << "\n"; |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 450 | } |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 451 | |
Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 452 | /// canClobberPhysReg - Return true if the spiller is allowed to change the |
| 453 | /// value of the specified stackslot register if it desires. The specified |
| 454 | /// stack slot must be available in a physreg for this query to make sense. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 455 | bool canClobberPhysReg(int SlotOrReMat) const { |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 456 | assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) && |
| 457 | "Value not available!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 458 | return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1; |
Chris Lattner | 593c958 | 2006-02-03 23:28:46 +0000 | [diff] [blame] | 459 | } |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 460 | |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 461 | /// disallowClobberPhysReg - Unset the CanClobber bit of the specified |
| 462 | /// stackslot register. The register is still available but is no longer |
| 463 | /// allowed to be modifed. |
| 464 | void disallowClobberPhysReg(unsigned PhysReg); |
| 465 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 466 | /// ClobberPhysReg - This is called when the specified physreg changes |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 467 | /// value. We use this to invalidate any info about stuff that lives in |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 468 | /// it and any of its aliases. |
| 469 | void ClobberPhysReg(unsigned PhysReg); |
| 470 | |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 471 | /// ModifyStackSlotOrReMat - This method is called when the value in a stack |
| 472 | /// slot changes. This removes information about which register the previous |
| 473 | /// value for this slot lives in (as the previous value is dead now). |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 474 | void ModifyStackSlotOrReMat(int SlotOrReMat); |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 475 | }; |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 476 | } |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 477 | |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 478 | /// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified |
| 479 | /// stackslot register. The register is still available but is no longer |
| 480 | /// allowed to be modifed. |
| 481 | void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) { |
| 482 | std::multimap<unsigned, int>::iterator I = |
| 483 | PhysRegsAvailable.lower_bound(PhysReg); |
| 484 | while (I != PhysRegsAvailable.end() && I->first == PhysReg) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 485 | int SlotOrReMat = I->second; |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 486 | I++; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 487 | assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg && |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 488 | "Bidirectional map mismatch!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 489 | SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1; |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 490 | DOUT << "PhysReg " << TRI->getName(PhysReg) |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 491 | << " copied, it is available for use but can no longer be modified\n"; |
| 492 | } |
| 493 | } |
| 494 | |
| 495 | /// disallowClobberPhysReg - Unset the CanClobber bit of the specified |
| 496 | /// stackslot register and its aliases. The register and its aliases may |
| 497 | /// still available but is no longer allowed to be modifed. |
| 498 | void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 499 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS) |
Evan Cheng | 7a0d51c | 2006-12-14 07:54:05 +0000 | [diff] [blame] | 500 | disallowClobberPhysRegOnly(*AS); |
| 501 | disallowClobberPhysRegOnly(PhysReg); |
| 502 | } |
| 503 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 504 | /// ClobberPhysRegOnly - This is called when the specified physreg changes |
| 505 | /// value. We use this to invalidate any info about stuff we thing lives in it. |
| 506 | void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) { |
| 507 | std::multimap<unsigned, int>::iterator I = |
| 508 | PhysRegsAvailable.lower_bound(PhysReg); |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 509 | while (I != PhysRegsAvailable.end() && I->first == PhysReg) { |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 510 | int SlotOrReMat = I->second; |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 511 | PhysRegsAvailable.erase(I++); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 512 | assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg && |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 513 | "Bidirectional map mismatch!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 514 | SpillSlotsOrReMatsAvailable.erase(SlotOrReMat); |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 515 | DOUT << "PhysReg " << TRI->getName(PhysReg) |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 516 | << " clobbered, invalidating "; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 517 | if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT) |
| 518 | DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n"; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 519 | else |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 520 | DOUT << "SS#" << SlotOrReMat << "\n"; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 521 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 522 | } |
| 523 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 524 | /// ClobberPhysReg - This is called when the specified physreg changes |
| 525 | /// value. We use this to invalidate any info about stuff we thing lives in |
| 526 | /// it and any of its aliases. |
| 527 | void AvailableSpills::ClobberPhysReg(unsigned PhysReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 528 | for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS) |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 529 | ClobberPhysRegOnly(*AS); |
| 530 | ClobberPhysRegOnly(PhysReg); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 531 | } |
| 532 | |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 533 | /// ModifyStackSlotOrReMat - This method is called when the value in a stack |
| 534 | /// slot changes. This removes information about which register the previous |
| 535 | /// value for this slot lives in (as the previous value is dead now). |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 536 | void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) { |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 537 | std::map<int, unsigned>::iterator It = |
| 538 | SpillSlotsOrReMatsAvailable.find(SlotOrReMat); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 539 | if (It == SpillSlotsOrReMatsAvailable.end()) return; |
Evan Cheng | b9591c6 | 2007-07-11 08:47:44 +0000 | [diff] [blame] | 540 | unsigned Reg = It->second >> 1; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 541 | SpillSlotsOrReMatsAvailable.erase(It); |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 542 | |
| 543 | // This register may hold the value of multiple stack slots, only remove this |
| 544 | // stack slot from the set of values the register contains. |
| 545 | std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg); |
| 546 | for (; ; ++I) { |
| 547 | assert(I != PhysRegsAvailable.end() && I->first == Reg && |
| 548 | "Map inverse broken!"); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 549 | if (I->second == SlotOrReMat) break; |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 550 | } |
| 551 | PhysRegsAvailable.erase(I); |
| 552 | } |
| 553 | |
| 554 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 555 | |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 556 | /// InvalidateKills - MI is going to be deleted. If any of its operands are |
| 557 | /// marked kill, then invalidate the information. |
| 558 | static void InvalidateKills(MachineInstr &MI, BitVector &RegKills, |
Evan Cheng | c91f0b8 | 2007-08-14 20:23:13 +0000 | [diff] [blame] | 559 | std::vector<MachineOperand*> &KillOps, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 560 | SmallVector<unsigned, 2> *KillRegs = NULL) { |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 561 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 562 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 563 | if (!MO.isReg() || !MO.isUse() || !MO.isKill()) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 564 | continue; |
| 565 | unsigned Reg = MO.getReg(); |
Evan Cheng | e3b8a48 | 2008-08-05 21:51:46 +0000 | [diff] [blame] | 566 | if (TargetRegisterInfo::isVirtualRegister(Reg)) |
| 567 | continue; |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 568 | if (KillRegs) |
| 569 | KillRegs->push_back(Reg); |
Evan Cheng | e3b8a48 | 2008-08-05 21:51:46 +0000 | [diff] [blame] | 570 | assert(Reg < KillOps.size()); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 571 | if (KillOps[Reg] == &MO) { |
| 572 | RegKills.reset(Reg); |
| 573 | KillOps[Reg] = NULL; |
| 574 | } |
| 575 | } |
| 576 | } |
| 577 | |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 578 | /// InvalidateKill - A MI that defines the specified register is being deleted, |
| 579 | /// invalidate the register kill information. |
| 580 | static void InvalidateKill(unsigned Reg, BitVector &RegKills, |
| 581 | std::vector<MachineOperand*> &KillOps) { |
| 582 | if (RegKills[Reg]) { |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 583 | KillOps[Reg]->setIsKill(false); |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 584 | KillOps[Reg] = NULL; |
| 585 | RegKills.reset(Reg); |
| 586 | } |
| 587 | } |
| 588 | |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 589 | /// InvalidateRegDef - If the def operand of the specified def MI is now dead |
| 590 | /// (since it's spill instruction is removed), mark it isDead. Also checks if |
| 591 | /// the def MI has other definition operands that are not dead. Returns it by |
| 592 | /// reference. |
| 593 | static bool InvalidateRegDef(MachineBasicBlock::iterator I, |
| 594 | MachineInstr &NewDef, unsigned Reg, |
| 595 | bool &HasLiveDef) { |
| 596 | // Due to remat, it's possible this reg isn't being reused. That is, |
| 597 | // the def of this reg (by prev MI) is now dead. |
| 598 | MachineInstr *DefMI = I; |
| 599 | MachineOperand *DefOp = NULL; |
| 600 | for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) { |
| 601 | MachineOperand &MO = DefMI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 602 | if (MO.isReg() && MO.isDef()) { |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 603 | if (MO.getReg() == Reg) |
| 604 | DefOp = &MO; |
| 605 | else if (!MO.isDead()) |
| 606 | HasLiveDef = true; |
| 607 | } |
| 608 | } |
| 609 | if (!DefOp) |
| 610 | return false; |
| 611 | |
| 612 | bool FoundUse = false, Done = false; |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 613 | MachineBasicBlock::iterator E = &NewDef; |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 614 | ++I; ++E; |
| 615 | for (; !Done && I != E; ++I) { |
| 616 | MachineInstr *NMI = I; |
| 617 | for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) { |
| 618 | MachineOperand &MO = NMI->getOperand(j); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 619 | if (!MO.isReg() || MO.getReg() != Reg) |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 620 | continue; |
| 621 | if (MO.isUse()) |
| 622 | FoundUse = true; |
| 623 | Done = true; // Stop after scanning all the operands of this MI. |
| 624 | } |
| 625 | } |
| 626 | if (!FoundUse) { |
| 627 | // Def is dead! |
| 628 | DefOp->setIsDead(); |
| 629 | return true; |
| 630 | } |
| 631 | return false; |
| 632 | } |
| 633 | |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 634 | /// UpdateKills - Track and update kill info. If a MI reads a register that is |
| 635 | /// marked kill, then it must be due to register reuse. Transfer the kill info |
| 636 | /// over. |
| 637 | static void UpdateKills(MachineInstr &MI, BitVector &RegKills, |
| 638 | std::vector<MachineOperand*> &KillOps) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 639 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 640 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 641 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 642 | if (!MO.isReg() || !MO.isUse()) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 643 | continue; |
| 644 | unsigned Reg = MO.getReg(); |
| 645 | if (Reg == 0) |
| 646 | continue; |
| 647 | |
Evan Cheng | 70366b9 | 2008-03-21 19:09:30 +0000 | [diff] [blame] | 648 | if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) { |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 649 | // That can't be right. Register is killed but not re-defined and it's |
| 650 | // being reused. Let's fix that. |
Chris Lattner | f738230 | 2007-12-30 21:56:09 +0000 | [diff] [blame] | 651 | KillOps[Reg]->setIsKill(false); |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 652 | KillOps[Reg] = NULL; |
| 653 | RegKills.reset(Reg); |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 654 | if (i < TID.getNumOperands() && |
| 655 | TID.getOperandConstraint(i, TOI::TIED_TO) == -1) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 656 | // Unless it's a two-address operand, this is the new kill. |
| 657 | MO.setIsKill(); |
| 658 | } |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 659 | if (MO.isKill()) { |
| 660 | RegKills.set(Reg); |
| 661 | KillOps[Reg] = &MO; |
| 662 | } |
| 663 | } |
| 664 | |
| 665 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 666 | const MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 667 | if (!MO.isReg() || !MO.isDef()) |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 668 | continue; |
| 669 | unsigned Reg = MO.getReg(); |
| 670 | RegKills.reset(Reg); |
| 671 | KillOps[Reg] = NULL; |
| 672 | } |
| 673 | } |
| 674 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 675 | /// ReMaterialize - Re-materialize definition for Reg targetting DestReg. |
| 676 | /// |
| 677 | static void ReMaterialize(MachineBasicBlock &MBB, |
| 678 | MachineBasicBlock::iterator &MII, |
| 679 | unsigned DestReg, unsigned Reg, |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 680 | const TargetInstrInfo *TII, |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 681 | const TargetRegisterInfo *TRI, |
| 682 | VirtRegMap &VRM) { |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 683 | TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg)); |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 684 | MachineInstr *NewMI = prior(MII); |
| 685 | for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) { |
| 686 | MachineOperand &MO = NewMI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 687 | if (!MO.isReg() || MO.getReg() == 0) |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 688 | continue; |
| 689 | unsigned VirtReg = MO.getReg(); |
| 690 | if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) |
| 691 | continue; |
| 692 | assert(MO.isUse()); |
| 693 | unsigned SubIdx = MO.getSubReg(); |
| 694 | unsigned Phys = VRM.getPhys(VirtReg); |
| 695 | assert(Phys); |
| 696 | unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys; |
| 697 | MO.setReg(RReg); |
| 698 | } |
| 699 | ++NumReMats; |
| 700 | } |
| 701 | |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 702 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 703 | // ReusedOp - For each reused operand, we keep track of a bit of information, in |
| 704 | // case we need to rollback upon processing a new operand. See comments below. |
| 705 | namespace { |
| 706 | struct ReusedOp { |
| 707 | // The MachineInstr operand that reused an available value. |
| 708 | unsigned Operand; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 709 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 710 | // StackSlotOrReMat - The spill slot or remat id of the value being reused. |
| 711 | unsigned StackSlotOrReMat; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 712 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 713 | // PhysRegReused - The physical register the value was available in. |
| 714 | unsigned PhysRegReused; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 715 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 716 | // AssignedPhysReg - The physreg that was assigned for use by the reload. |
| 717 | unsigned AssignedPhysReg; |
Chris Lattner | 8a61a75 | 2005-10-06 17:19:06 +0000 | [diff] [blame] | 718 | |
| 719 | // VirtReg - The virtual register itself. |
| 720 | unsigned VirtReg; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 721 | |
Chris Lattner | 8a61a75 | 2005-10-06 17:19:06 +0000 | [diff] [blame] | 722 | ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr, |
| 723 | unsigned vreg) |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 724 | : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr), |
| 725 | AssignedPhysReg(apr), VirtReg(vreg) {} |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 726 | }; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 727 | |
| 728 | /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that |
| 729 | /// is reused instead of reloaded. |
Chris Lattner | f8c68f6 | 2006-06-28 22:17:39 +0000 | [diff] [blame] | 730 | class VISIBILITY_HIDDEN ReuseInfo { |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 731 | MachineInstr &MI; |
| 732 | std::vector<ReusedOp> Reuses; |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 733 | BitVector PhysRegsClobbered; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 734 | public: |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 735 | ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) { |
| 736 | PhysRegsClobbered.resize(tri->getNumRegs()); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 737 | } |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 738 | |
| 739 | bool hasReuses() const { |
| 740 | return !Reuses.empty(); |
| 741 | } |
| 742 | |
| 743 | /// addReuse - If we choose to reuse a virtual register that is already |
| 744 | /// available instead of reloading it, remember that we did so. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 745 | void addReuse(unsigned OpNo, unsigned StackSlotOrReMat, |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 746 | unsigned PhysRegReused, unsigned AssignedPhysReg, |
| 747 | unsigned VirtReg) { |
| 748 | // If the reload is to the assigned register anyway, no undo will be |
| 749 | // required. |
| 750 | if (PhysRegReused == AssignedPhysReg) return; |
| 751 | |
| 752 | // Otherwise, remember this. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 753 | Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused, |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 754 | AssignedPhysReg, VirtReg)); |
| 755 | } |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 756 | |
| 757 | void markClobbered(unsigned PhysReg) { |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 758 | PhysRegsClobbered.set(PhysReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 759 | } |
| 760 | |
| 761 | bool isClobbered(unsigned PhysReg) const { |
Evan Cheng | 957840b | 2007-02-21 02:22:03 +0000 | [diff] [blame] | 762 | return PhysRegsClobbered.test(PhysReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 763 | } |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 764 | |
| 765 | /// GetRegForReload - We are about to emit a reload into PhysReg. If there |
| 766 | /// is some other operand that is using the specified register, either pick |
| 767 | /// a new register to use, or evict the previous reload and use this reg. |
| 768 | unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI, |
| 769 | AvailableSpills &Spills, |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 770 | std::vector<MachineInstr*> &MaybeDeadStores, |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 771 | SmallSet<unsigned, 8> &Rejected, |
| 772 | BitVector &RegKills, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 773 | std::vector<MachineOperand*> &KillOps, |
| 774 | VirtRegMap &VRM) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 775 | const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget() |
| 776 | .getInstrInfo(); |
| 777 | |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 778 | if (Reuses.empty()) return PhysReg; // This is most often empty. |
| 779 | |
| 780 | for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) { |
| 781 | ReusedOp &Op = Reuses[ro]; |
| 782 | // If we find some other reuse that was supposed to use this register |
| 783 | // exactly for its reload, we can change this reload to use ITS reload |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 784 | // register. That is, unless its reload register has already been |
| 785 | // considered and subsequently rejected because it has also been reused |
| 786 | // by another operand. |
| 787 | if (Op.PhysRegReused == PhysReg && |
| 788 | Rejected.count(Op.AssignedPhysReg) == 0) { |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 789 | // Yup, use the reload register that we didn't use before. |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 790 | unsigned NewReg = Op.AssignedPhysReg; |
| 791 | Rejected.insert(PhysReg); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 792 | return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 793 | RegKills, KillOps, VRM); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 794 | } else { |
| 795 | // Otherwise, we might also have a problem if a previously reused |
| 796 | // value aliases the new register. If so, codegen the previous reload |
| 797 | // and use this one. |
| 798 | unsigned PRRU = Op.PhysRegReused; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 799 | const TargetRegisterInfo *TRI = Spills.getRegInfo(); |
| 800 | if (TRI->areAliases(PRRU, PhysReg)) { |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 801 | // Okay, we found out that an alias of a reused register |
| 802 | // was used. This isn't good because it means we have |
| 803 | // to undo a previous reuse. |
| 804 | MachineBasicBlock *MBB = MI->getParent(); |
| 805 | const TargetRegisterClass *AliasRC = |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 806 | MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg); |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 807 | |
| 808 | // Copy Op out of the vector and remove it, we're going to insert an |
| 809 | // explicit load for it. |
| 810 | ReusedOp NewOp = Op; |
| 811 | Reuses.erase(Reuses.begin()+ro); |
| 812 | |
| 813 | // Ok, we're going to try to reload the assigned physreg into the |
| 814 | // slot that we were supposed to in the first place. However, that |
| 815 | // register could hold a reuse. Check to see if it conflicts or |
| 816 | // would prefer us to use a different register. |
| 817 | unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg, |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 818 | MI, Spills, MaybeDeadStores, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 819 | Rejected, RegKills, KillOps, VRM); |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 820 | |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 821 | MachineBasicBlock::iterator MII = MI; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 822 | if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) { |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 823 | ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 824 | } else { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 825 | TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 826 | NewOp.StackSlotOrReMat, AliasRC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 827 | MachineInstr *LoadMI = prior(MII); |
| 828 | VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI); |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 829 | // Any stores to this stack slot are not dead anymore. |
| 830 | MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 831 | ++NumLoads; |
| 832 | } |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 833 | Spills.ClobberPhysReg(NewPhysReg); |
| 834 | Spills.ClobberPhysReg(NewOp.PhysRegReused); |
Evan Cheng | 014264b | 2008-09-10 20:08:45 +0000 | [diff] [blame] | 835 | |
| 836 | unsigned SubIdx = MI->getOperand(NewOp.Operand).getSubReg(); |
| 837 | unsigned RReg = SubIdx ? TRI->getSubReg(NewPhysReg, SubIdx) : NewPhysReg; |
| 838 | MI->getOperand(NewOp.Operand).setReg(RReg); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 839 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 840 | Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg); |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 841 | --MII; |
| 842 | UpdateKills(*MII, RegKills, KillOps); |
| 843 | DOUT << '\t' << *MII; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 844 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 845 | DOUT << "Reuse undone!\n"; |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 846 | --NumReused; |
Chris Lattner | 28bad08 | 2006-02-25 02:17:31 +0000 | [diff] [blame] | 847 | |
| 848 | // Finally, PhysReg is now available, go ahead and use it. |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 849 | return PhysReg; |
| 850 | } |
| 851 | } |
| 852 | } |
| 853 | return PhysReg; |
| 854 | } |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 855 | |
| 856 | /// GetRegForReload - Helper for the above GetRegForReload(). Add a |
| 857 | /// 'Rejected' set to remember which registers have been considered and |
| 858 | /// rejected for the reload. This avoids infinite looping in case like |
| 859 | /// this: |
| 860 | /// t1 := op t2, t3 |
| 861 | /// t2 <- assigned r0 for use by the reload but ended up reuse r1 |
| 862 | /// t3 <- assigned r1 for use by the reload but ended up reuse r0 |
| 863 | /// t1 <- desires r1 |
| 864 | /// sees r1 is taken by t2, tries t2's reload register r0 |
| 865 | /// sees r0 is taken by t3, tries t3's reload register r1 |
| 866 | /// sees r1 is taken by t2, tries t2's reload register r0 ... |
| 867 | unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI, |
| 868 | AvailableSpills &Spills, |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 869 | std::vector<MachineInstr*> &MaybeDeadStores, |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 870 | BitVector &RegKills, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 871 | std::vector<MachineOperand*> &KillOps, |
| 872 | VirtRegMap &VRM) { |
Chris Lattner | 08a4d5a | 2007-01-23 00:59:48 +0000 | [diff] [blame] | 873 | SmallSet<unsigned, 8> Rejected; |
Evan Cheng | 28bb462 | 2007-07-11 19:17:18 +0000 | [diff] [blame] | 874 | return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 875 | RegKills, KillOps, VRM); |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 876 | } |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 877 | }; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 878 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 879 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 880 | /// PrepForUnfoldOpti - Turn a store folding instruction into a load folding |
| 881 | /// instruction. e.g. |
| 882 | /// xorl %edi, %eax |
| 883 | /// movl %eax, -32(%ebp) |
| 884 | /// movl -36(%ebp), %eax |
Bill Wendling | f059deb | 2008-02-26 10:51:52 +0000 | [diff] [blame] | 885 | /// orl %eax, -32(%ebp) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 886 | /// ==> |
| 887 | /// xorl %edi, %eax |
| 888 | /// orl -36(%ebp), %eax |
| 889 | /// mov %eax, -32(%ebp) |
| 890 | /// This enables unfolding optimization for a subsequent instruction which will |
| 891 | /// also eliminate the newly introduced store instruction. |
| 892 | bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB, |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 893 | MachineBasicBlock::iterator &MII, |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 894 | std::vector<MachineInstr*> &MaybeDeadStores, |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 895 | AvailableSpills &Spills, |
| 896 | BitVector &RegKills, |
| 897 | std::vector<MachineOperand*> &KillOps, |
| 898 | VirtRegMap &VRM) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 899 | MachineFunction &MF = *MBB.getParent(); |
| 900 | MachineInstr &MI = *MII; |
| 901 | unsigned UnfoldedOpc = 0; |
| 902 | unsigned UnfoldPR = 0; |
| 903 | unsigned UnfoldVR = 0; |
| 904 | int FoldedSS = VirtRegMap::NO_STACK_SLOT; |
| 905 | VirtRegMap::MI2VirtMapTy::const_iterator I, End; |
Evan Cheng | c17ba8a | 2008-03-14 20:44:01 +0000 | [diff] [blame] | 906 | for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 907 | // Only transform a MI that folds a single register. |
| 908 | if (UnfoldedOpc) |
| 909 | return false; |
| 910 | UnfoldVR = I->second.first; |
| 911 | VirtRegMap::ModRef MR = I->second.second; |
Evan Cheng | c17ba8a | 2008-03-14 20:44:01 +0000 | [diff] [blame] | 912 | // MI2VirtMap be can updated which invalidate the iterator. |
| 913 | // Increment the iterator first. |
| 914 | ++I; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 915 | if (VRM.isAssignedReg(UnfoldVR)) |
| 916 | continue; |
| 917 | // If this reference is not a use, any previous store is now dead. |
| 918 | // Otherwise, the store to this stack slot is not dead anymore. |
| 919 | FoldedSS = VRM.getStackSlot(UnfoldVR); |
| 920 | MachineInstr* DeadStore = MaybeDeadStores[FoldedSS]; |
| 921 | if (DeadStore && (MR & VirtRegMap::isModRef)) { |
| 922 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 923 | if (!PhysReg || !DeadStore->readsRegister(PhysReg)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 924 | continue; |
| 925 | UnfoldPR = PhysReg; |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 926 | UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(), |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 927 | false, true); |
| 928 | } |
| 929 | } |
| 930 | |
| 931 | if (!UnfoldedOpc) |
| 932 | return false; |
| 933 | |
| 934 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 935 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 936 | if (!MO.isReg() || MO.getReg() == 0 || !MO.isUse()) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 937 | continue; |
| 938 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 939 | if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg()) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 940 | continue; |
| 941 | if (VRM.isAssignedReg(VirtReg)) { |
| 942 | unsigned PhysReg = VRM.getPhys(VirtReg); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 943 | if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 944 | return false; |
| 945 | } else if (VRM.isReMaterialized(VirtReg)) |
| 946 | continue; |
| 947 | int SS = VRM.getStackSlot(VirtReg); |
| 948 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); |
| 949 | if (PhysReg) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 950 | if (TRI->regsOverlap(PhysReg, UnfoldPR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 951 | return false; |
| 952 | continue; |
| 953 | } |
Evan Cheng | e3b8a48 | 2008-08-05 21:51:46 +0000 | [diff] [blame] | 954 | if (VRM.hasPhys(VirtReg)) { |
| 955 | PhysReg = VRM.getPhys(VirtReg); |
| 956 | if (!TRI->regsOverlap(PhysReg, UnfoldPR)) |
| 957 | continue; |
| 958 | } |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 959 | |
| 960 | // Ok, we'll need to reload the value into a register which makes |
| 961 | // it impossible to perform the store unfolding optimization later. |
| 962 | // Let's see if it is possible to fold the load if the store is |
| 963 | // unfolded. This allows us to perform the store unfolding |
| 964 | // optimization. |
| 965 | SmallVector<MachineInstr*, 4> NewMIs; |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 966 | if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 967 | assert(NewMIs.size() == 1); |
| 968 | MachineInstr *NewMI = NewMIs.back(); |
| 969 | NewMIs.clear(); |
Evan Cheng | 6130f66 | 2008-03-05 00:59:57 +0000 | [diff] [blame] | 970 | int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 971 | assert(Idx != -1); |
Evan Cheng | aee4af6 | 2007-12-02 08:30:39 +0000 | [diff] [blame] | 972 | SmallVector<unsigned, 2> Ops; |
| 973 | Ops.push_back(Idx); |
Evan Cheng | f2f8c2a | 2008-02-08 22:05:27 +0000 | [diff] [blame] | 974 | MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 975 | if (FoldedMI) { |
Evan Cheng | 21b3f31 | 2008-02-27 19:57:11 +0000 | [diff] [blame] | 976 | VRM.addSpillSlotUse(SS, FoldedMI); |
Evan Cheng | cbfb9b2 | 2007-10-22 03:01:44 +0000 | [diff] [blame] | 977 | if (!VRM.hasPhys(UnfoldVR)) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 978 | VRM.assignVirt2Phys(UnfoldVR, UnfoldPR); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 979 | VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef); |
| 980 | MII = MBB.insert(MII, FoldedMI); |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 981 | InvalidateKills(MI, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 982 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 983 | MBB.erase(&MI); |
Dan Gohman | fa82857 | 2008-07-18 18:28:56 +0000 | [diff] [blame] | 984 | MF.DeleteMachineInstr(NewMI); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 985 | return true; |
| 986 | } |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 987 | MF.DeleteMachineInstr(NewMI); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 988 | } |
| 989 | } |
| 990 | return false; |
| 991 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 992 | |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 993 | /// CommuteToFoldReload - |
| 994 | /// Look for |
| 995 | /// r1 = load fi#1 |
| 996 | /// r1 = op r1, r2<kill> |
| 997 | /// store r1, fi#1 |
| 998 | /// |
| 999 | /// If op is commutable and r2 is killed, then we can xform these to |
| 1000 | /// r2 = op r2, fi#1 |
| 1001 | /// store r2, fi#1 |
| 1002 | bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB, |
| 1003 | MachineBasicBlock::iterator &MII, |
| 1004 | unsigned VirtReg, unsigned SrcReg, int SS, |
| 1005 | BitVector &RegKills, |
| 1006 | std::vector<MachineOperand*> &KillOps, |
| 1007 | const TargetRegisterInfo *TRI, |
| 1008 | VirtRegMap &VRM) { |
| 1009 | if (MII == MBB.begin() || !MII->killsRegister(SrcReg)) |
| 1010 | return false; |
| 1011 | |
| 1012 | MachineFunction &MF = *MBB.getParent(); |
| 1013 | MachineInstr &MI = *MII; |
| 1014 | MachineBasicBlock::iterator DefMII = prior(MII); |
| 1015 | MachineInstr *DefMI = DefMII; |
| 1016 | const TargetInstrDesc &TID = DefMI->getDesc(); |
| 1017 | unsigned NewDstIdx; |
| 1018 | if (DefMII != MBB.begin() && |
| 1019 | TID.isCommutable() && |
| 1020 | TII->CommuteChangesDestination(DefMI, NewDstIdx)) { |
| 1021 | MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx); |
| 1022 | unsigned NewReg = NewDstMO.getReg(); |
| 1023 | if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg)) |
| 1024 | return false; |
| 1025 | MachineInstr *ReloadMI = prior(DefMII); |
| 1026 | int FrameIdx; |
| 1027 | unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx); |
| 1028 | if (DestReg != SrcReg || FrameIdx != SS) |
| 1029 | return false; |
| 1030 | int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false); |
| 1031 | if (UseIdx == -1) |
| 1032 | return false; |
| 1033 | int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO); |
| 1034 | if (DefIdx == -1) |
| 1035 | return false; |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1036 | assert(DefMI->getOperand(DefIdx).isReg() && |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1037 | DefMI->getOperand(DefIdx).getReg() == SrcReg); |
| 1038 | |
| 1039 | // Now commute def instruction. |
Evan Cheng | 7a15391 | 2008-06-16 07:34:17 +0000 | [diff] [blame] | 1040 | MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true); |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1041 | if (!CommutedMI) |
| 1042 | return false; |
| 1043 | SmallVector<unsigned, 2> Ops; |
| 1044 | Ops.push_back(NewDstIdx); |
| 1045 | MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1046 | // Not needed since foldMemoryOperand returns new MI. |
| 1047 | MF.DeleteMachineInstr(CommutedMI); |
Evan Cheng | 7a15391 | 2008-06-16 07:34:17 +0000 | [diff] [blame] | 1048 | if (!FoldedMI) |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1049 | return false; |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1050 | |
| 1051 | VRM.addSpillSlotUse(SS, FoldedMI); |
| 1052 | VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef); |
| 1053 | // Insert new def MI and spill MI. |
| 1054 | const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg); |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1055 | TII->storeRegToStackSlot(MBB, &MI, NewReg, true, SS, RC); |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1056 | MII = prior(MII); |
| 1057 | MachineInstr *StoreMI = MII; |
| 1058 | VRM.addSpillSlotUse(SS, StoreMI); |
| 1059 | VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod); |
| 1060 | MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack. |
| 1061 | |
| 1062 | // Delete all 3 old instructions. |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1063 | InvalidateKills(*ReloadMI, RegKills, KillOps); |
| 1064 | VRM.RemoveMachineInstrFromMaps(ReloadMI); |
| 1065 | MBB.erase(ReloadMI); |
Evan Cheng | 7a15391 | 2008-06-16 07:34:17 +0000 | [diff] [blame] | 1066 | InvalidateKills(*DefMI, RegKills, KillOps); |
| 1067 | VRM.RemoveMachineInstrFromMaps(DefMI); |
| 1068 | MBB.erase(DefMI); |
| 1069 | InvalidateKills(MI, RegKills, KillOps); |
| 1070 | VRM.RemoveMachineInstrFromMaps(&MI); |
| 1071 | MBB.erase(&MI); |
| 1072 | |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1073 | ++NumCommutes; |
| 1074 | return true; |
| 1075 | } |
| 1076 | |
| 1077 | return false; |
| 1078 | } |
| 1079 | |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1080 | /// findSuperReg - Find the SubReg's super-register of given register class |
| 1081 | /// where its SubIdx sub-register is SubReg. |
| 1082 | static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1083 | unsigned SubIdx, const TargetRegisterInfo *TRI) { |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1084 | for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end(); |
| 1085 | I != E; ++I) { |
| 1086 | unsigned Reg = *I; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1087 | if (TRI->getSubReg(Reg, SubIdx) == SubReg) |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1088 | return Reg; |
| 1089 | } |
| 1090 | return 0; |
| 1091 | } |
| 1092 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1093 | /// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if |
| 1094 | /// the last store to the same slot is now dead. If so, remove the last store. |
| 1095 | void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB, |
| 1096 | MachineBasicBlock::iterator &MII, |
| 1097 | int Idx, unsigned PhysReg, int StackSlot, |
| 1098 | const TargetRegisterClass *RC, |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1099 | bool isAvailable, MachineInstr *&LastStore, |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1100 | AvailableSpills &Spills, |
| 1101 | SmallSet<MachineInstr*, 4> &ReMatDefs, |
| 1102 | BitVector &RegKills, |
| 1103 | std::vector<MachineOperand*> &KillOps, |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1104 | VirtRegMap &VRM) { |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1105 | TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1106 | MachineInstr *StoreMI = next(MII); |
| 1107 | VRM.addSpillSlotUse(StackSlot, StoreMI); |
| 1108 | DOUT << "Store:\t" << *StoreMI; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1109 | |
| 1110 | // If there is a dead store to this stack slot, nuke it now. |
| 1111 | if (LastStore) { |
| 1112 | DOUT << "Removed dead store:\t" << *LastStore; |
| 1113 | ++NumDSE; |
| 1114 | SmallVector<unsigned, 2> KillRegs; |
| 1115 | InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs); |
| 1116 | MachineBasicBlock::iterator PrevMII = LastStore; |
| 1117 | bool CheckDef = PrevMII != MBB.begin(); |
| 1118 | if (CheckDef) |
| 1119 | --PrevMII; |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1120 | VRM.RemoveMachineInstrFromMaps(LastStore); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1121 | MBB.erase(LastStore); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1122 | if (CheckDef) { |
| 1123 | // Look at defs of killed registers on the store. Mark the defs |
| 1124 | // as dead since the store has been deleted and they aren't |
| 1125 | // being reused. |
| 1126 | for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) { |
| 1127 | bool HasOtherDef = false; |
| 1128 | if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) { |
| 1129 | MachineInstr *DeadDef = PrevMII; |
| 1130 | if (ReMatDefs.count(DeadDef) && !HasOtherDef) { |
| 1131 | // FIXME: This assumes a remat def does not have side |
| 1132 | // effects. |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1133 | VRM.RemoveMachineInstrFromMaps(DeadDef); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1134 | MBB.erase(DeadDef); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1135 | ++NumDRM; |
| 1136 | } |
| 1137 | } |
| 1138 | } |
| 1139 | } |
| 1140 | } |
| 1141 | |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1142 | LastStore = next(MII); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1143 | |
| 1144 | // If the stack slot value was previously available in some other |
| 1145 | // register, change it now. Otherwise, make the register available, |
| 1146 | // in PhysReg. |
| 1147 | Spills.ModifyStackSlotOrReMat(StackSlot); |
| 1148 | Spills.ClobberPhysReg(PhysReg); |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1149 | Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1150 | ++NumStores; |
| 1151 | } |
| 1152 | |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1153 | /// TransferDeadness - A identity copy definition is dead and it's being |
| 1154 | /// removed. Find the last def or use and mark it as dead / kill. |
| 1155 | void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist, |
| 1156 | unsigned Reg, BitVector &RegKills, |
| 1157 | std::vector<MachineOperand*> &KillOps) { |
| 1158 | int LastUDDist = -1; |
| 1159 | MachineInstr *LastUDMI = NULL; |
| 1160 | for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg), |
| 1161 | RE = RegInfo->reg_end(); RI != RE; ++RI) { |
| 1162 | MachineInstr *UDMI = &*RI; |
| 1163 | if (UDMI->getParent() != MBB) |
| 1164 | continue; |
| 1165 | DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI); |
| 1166 | if (DI == DistanceMap.end() || DI->second > CurDist) |
| 1167 | continue; |
| 1168 | if ((int)DI->second < LastUDDist) |
| 1169 | continue; |
| 1170 | LastUDDist = DI->second; |
| 1171 | LastUDMI = UDMI; |
| 1172 | } |
| 1173 | |
| 1174 | if (LastUDMI) { |
| 1175 | const TargetInstrDesc &TID = LastUDMI->getDesc(); |
| 1176 | MachineOperand *LastUD = NULL; |
| 1177 | for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) { |
| 1178 | MachineOperand &MO = LastUDMI->getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1179 | if (!MO.isReg() || MO.getReg() != Reg) |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1180 | continue; |
| 1181 | if (!LastUD || (LastUD->isUse() && MO.isDef())) |
| 1182 | LastUD = &MO; |
| 1183 | if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1) |
| 1184 | return; |
| 1185 | } |
| 1186 | if (LastUD->isDef()) |
| 1187 | LastUD->setIsDead(); |
| 1188 | else { |
| 1189 | LastUD->setIsKill(); |
| 1190 | RegKills.set(Reg); |
| 1191 | KillOps[Reg] = LastUD; |
| 1192 | } |
| 1193 | } |
| 1194 | } |
| 1195 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1196 | /// rewriteMBB - Keep track of which spills are available even after the |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1197 | /// register allocator is done with them. If possible, avid reloading vregs. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1198 | void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) { |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1199 | DOUT << MBB.getBasicBlock()->getName() << ":\n"; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1200 | |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1201 | MachineFunction &MF = *MBB.getParent(); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1202 | |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1203 | // Spills - Keep track of which spilled values are available in physregs so |
| 1204 | // that we can choose to reuse the physregs instead of emitting reloads. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1205 | AvailableSpills Spills(TRI, TII); |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1206 | |
Chris Lattner | 52b25db | 2004-10-01 19:47:12 +0000 | [diff] [blame] | 1207 | // MaybeDeadStores - When we need to write a value back into a stack slot, |
| 1208 | // keep track of the inserted store. If the stack slot value is never read |
| 1209 | // (because the value was used from some available register, for example), and |
| 1210 | // subsequently stored to, the original store is dead. This map keeps track |
| 1211 | // of inserted stores that are not used. If we see a subsequent store to the |
| 1212 | // same stack slot, the original store is deleted. |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1213 | std::vector<MachineInstr*> MaybeDeadStores; |
| 1214 | MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL); |
Chris Lattner | 52b25db | 2004-10-01 19:47:12 +0000 | [diff] [blame] | 1215 | |
Evan Cheng | b6ca4b3 | 2007-08-14 23:25:37 +0000 | [diff] [blame] | 1216 | // ReMatDefs - These are rematerializable def MIs which are not deleted. |
| 1217 | SmallSet<MachineInstr*, 4> ReMatDefs; |
| 1218 | |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1219 | // Keep track of kill information. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1220 | BitVector RegKills(TRI->getNumRegs()); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1221 | std::vector<MachineOperand*> KillOps; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1222 | KillOps.resize(TRI->getNumRegs(), NULL); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1223 | |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1224 | unsigned Dist = 0; |
| 1225 | DistanceMap.clear(); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1226 | for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end(); |
| 1227 | MII != E; ) { |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1228 | MachineBasicBlock::iterator NextMII = MII; ++NextMII; |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1229 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1230 | VirtRegMap::MI2VirtMapTy::const_iterator I, End; |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1231 | bool Erased = false; |
| 1232 | bool BackTracked = false; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1233 | if (PrepForUnfoldOpti(MBB, MII, |
| 1234 | MaybeDeadStores, Spills, RegKills, KillOps, VRM)) |
| 1235 | NextMII = next(MII); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1236 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1237 | MachineInstr &MI = *MII; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1238 | const TargetInstrDesc &TID = MI.getDesc(); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1239 | |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1240 | if (VRM.hasEmergencySpills(&MI)) { |
| 1241 | // Spill physical register(s) in the rare case the allocator has run out |
| 1242 | // of registers to allocate. |
| 1243 | SmallSet<int, 4> UsedSS; |
| 1244 | std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI); |
| 1245 | for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) { |
| 1246 | unsigned PhysReg = EmSpills[i]; |
| 1247 | const TargetRegisterClass *RC = |
| 1248 | TRI->getPhysicalRegisterRegClass(PhysReg); |
| 1249 | assert(RC && "Unable to determine register class!"); |
| 1250 | int SS = VRM.getEmergencySpillSlot(RC); |
| 1251 | if (UsedSS.count(SS)) |
| 1252 | assert(0 && "Need to spill more than one physical registers!"); |
| 1253 | UsedSS.insert(SS); |
| 1254 | TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC); |
| 1255 | MachineInstr *StoreMI = prior(MII); |
| 1256 | VRM.addSpillSlotUse(SS, StoreMI); |
| 1257 | TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC); |
| 1258 | MachineInstr *LoadMI = next(MII); |
| 1259 | VRM.addSpillSlotUse(SS, LoadMI); |
Evan Cheng | c1f53c7 | 2008-03-11 21:34:46 +0000 | [diff] [blame] | 1260 | ++NumPSpills; |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1261 | } |
Evan Cheng | 17d5f54 | 2008-03-12 00:14:07 +0000 | [diff] [blame] | 1262 | NextMII = next(MII); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 1263 | } |
| 1264 | |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1265 | // Insert restores here if asked to. |
| 1266 | if (VRM.isRestorePt(&MI)) { |
| 1267 | std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI); |
| 1268 | for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) { |
Evan Cheng | d70dbb5 | 2008-02-22 09:24:50 +0000 | [diff] [blame] | 1269 | unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order. |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1270 | if (!VRM.getPreSplitReg(VirtReg)) |
| 1271 | continue; // Split interval spilled again. |
| 1272 | unsigned Phys = VRM.getPhys(VirtReg); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1273 | RegInfo->setPhysRegUsed(Phys); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1274 | if (VRM.isReMaterialized(VirtReg)) { |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1275 | ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1276 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1277 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1278 | int SS = VRM.getStackSlot(VirtReg); |
| 1279 | TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC); |
| 1280 | MachineInstr *LoadMI = prior(MII); |
| 1281 | VRM.addSpillSlotUse(SS, LoadMI); |
Evan Cheng | 0cbb116 | 2007-11-29 01:06:25 +0000 | [diff] [blame] | 1282 | ++NumLoads; |
| 1283 | } |
| 1284 | // This invalidates Phys. |
| 1285 | Spills.ClobberPhysReg(Phys); |
| 1286 | UpdateKills(*prior(MII), RegKills, KillOps); |
| 1287 | DOUT << '\t' << *prior(MII); |
| 1288 | } |
| 1289 | } |
| 1290 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1291 | // Insert spills here if asked to. |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1292 | if (VRM.isSpillPt(&MI)) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1293 | std::vector<std::pair<unsigned,bool> > &SpillRegs = |
| 1294 | VRM.getSpillPtSpills(&MI); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1295 | for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) { |
Evan Cheng | b50bb8c | 2007-12-05 08:16:32 +0000 | [diff] [blame] | 1296 | unsigned VirtReg = SpillRegs[i].first; |
| 1297 | bool isKill = SpillRegs[i].second; |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1298 | if (!VRM.getPreSplitReg(VirtReg)) |
| 1299 | continue; // Split interval spilled again. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1300 | const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1301 | unsigned Phys = VRM.getPhys(VirtReg); |
| 1302 | int StackSlot = VRM.getStackSlot(VirtReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1303 | TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC); |
Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 1304 | MachineInstr *StoreMI = next(MII); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1305 | VRM.addSpillSlotUse(StackSlot, StoreMI); |
Evan Cheng | 4191b96 | 2008-03-12 00:02:46 +0000 | [diff] [blame] | 1306 | DOUT << "Store:\t" << *StoreMI; |
Evan Cheng | d64b5c8 | 2007-12-05 03:14:33 +0000 | [diff] [blame] | 1307 | VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1308 | } |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1309 | NextMII = next(MII); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1310 | } |
| 1311 | |
| 1312 | /// ReusedOperands - Keep track of operand reuse in case we need to undo |
| 1313 | /// reuse. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1314 | ReuseInfo ReusedOperands(MI, TRI); |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1315 | SmallVector<unsigned, 4> VirtUseOps; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1316 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 1317 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1318 | if (!MO.isReg() || MO.getReg() == 0) |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1319 | continue; // Ignore non-register operands. |
| 1320 | |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1321 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1322 | if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) { |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1323 | // Ignore physregs for spilling, but remember that it is used by this |
| 1324 | // function. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1325 | RegInfo->setPhysRegUsed(VirtReg); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1326 | continue; |
| 1327 | } |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1328 | |
| 1329 | // We want to process implicit virtual register uses first. |
| 1330 | if (MO.isImplicit()) |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1331 | // If the virtual register is implicitly defined, emit a implicit_def |
| 1332 | // before so scavenger knows it's "defined". |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1333 | VirtUseOps.insert(VirtUseOps.begin(), i); |
| 1334 | else |
| 1335 | VirtUseOps.push_back(i); |
| 1336 | } |
| 1337 | |
| 1338 | // Process all of the spilled uses and all non spilled reg references. |
| 1339 | for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) { |
| 1340 | unsigned i = VirtUseOps[j]; |
| 1341 | MachineOperand &MO = MI.getOperand(i); |
| 1342 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1343 | assert(TargetRegisterInfo::isVirtualRegister(VirtReg) && |
Evan Cheng | b2fd65f | 2008-02-22 19:22:06 +0000 | [diff] [blame] | 1344 | "Not a virtual register?"); |
Evan Cheng | 70306f8 | 2007-12-03 09:58:48 +0000 | [diff] [blame] | 1345 | |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1346 | unsigned SubIdx = MO.getSubReg(); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1347 | if (VRM.isAssignedReg(VirtReg)) { |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1348 | // This virtual register was assigned a physreg! |
| 1349 | unsigned Phys = VRM.getPhys(VirtReg); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1350 | RegInfo->setPhysRegUsed(Phys); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1351 | if (MO.isDef()) |
| 1352 | ReusedOperands.markClobbered(Phys); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1353 | unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1354 | MI.getOperand(i).setReg(RReg); |
Evan Cheng | 4cce6b4 | 2008-04-11 17:53:36 +0000 | [diff] [blame] | 1355 | if (VRM.isImplicitlyDefined(VirtReg)) |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1356 | BuildMI(MBB, &MI, TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1357 | continue; |
| 1358 | } |
| 1359 | |
| 1360 | // This virtual register is now known to be a spilled value. |
| 1361 | if (!MO.isUse()) |
| 1362 | continue; // Handle defs in the loop below (handle use&def here though) |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1363 | |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1364 | bool DoReMat = VRM.isReMaterialized(VirtReg); |
| 1365 | int SSorRMId = DoReMat |
| 1366 | ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg); |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1367 | int ReuseSlot = SSorRMId; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1368 | |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1369 | // Check to see if this stack slot is available. |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1370 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1371 | |
| 1372 | // If this is a sub-register use, make sure the reuse register is in the |
| 1373 | // right register class. For example, for x86 not all of the 32-bit |
| 1374 | // registers have accessible sub-registers. |
| 1375 | // Similarly so for EXTRACT_SUBREG. Consider this: |
| 1376 | // EDI = op |
| 1377 | // MOV32_mr fi#1, EDI |
| 1378 | // ... |
| 1379 | // = EXTRACT_SUBREG fi#1 |
| 1380 | // fi#1 is available in EDI, but it cannot be reused because it's not in |
| 1381 | // the right register file. |
| 1382 | if (PhysReg && |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1383 | (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1384 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1385 | if (!RC->contains(PhysReg)) |
| 1386 | PhysReg = 0; |
| 1387 | } |
| 1388 | |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1389 | if (PhysReg) { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1390 | // This spilled operand might be part of a two-address operand. If this |
| 1391 | // is the case, then changing it will necessarily require changing the |
| 1392 | // def part of the instruction as well. However, in some cases, we |
| 1393 | // aren't allowed to modify the reused register. If none of these cases |
| 1394 | // apply, reuse it. |
| 1395 | bool CanReuse = true; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1396 | int ti = TID.getOperandConstraint(i, TOI::TIED_TO); |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 1397 | if (ti != -1 && |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1398 | MI.getOperand(ti).isReg() && |
Evan Cheng | 360c2dd | 2006-11-01 23:06:55 +0000 | [diff] [blame] | 1399 | MI.getOperand(ti).getReg() == VirtReg) { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1400 | // Okay, we have a two address operand. We can reuse this physreg as |
Evan Cheng | 3c82cab | 2007-01-19 22:40:14 +0000 | [diff] [blame] | 1401 | // long as we are allowed to clobber the value and there isn't an |
| 1402 | // earlier def that has already clobbered the physreg. |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1403 | CanReuse = Spills.canClobberPhysReg(ReuseSlot) && |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1404 | !ReusedOperands.isClobbered(PhysReg); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1405 | } |
| 1406 | |
| 1407 | if (CanReuse) { |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1408 | // If this stack slot value is already available, reuse it! |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1409 | if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT) |
| 1410 | DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1411 | else |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1412 | DOUT << "Reusing SS#" << ReuseSlot; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1413 | DOUT << " from physreg " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 1414 | << TRI->getName(PhysReg) << " for vreg" |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1415 | << VirtReg <<" instead of reloading into physreg " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 1416 | << TRI->getName(VRM.getPhys(VirtReg)) << "\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1417 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1418 | MI.getOperand(i).setReg(RReg); |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1419 | |
| 1420 | // The only technical detail we have is that we don't know that |
| 1421 | // PhysReg won't be clobbered by a reloaded stack slot that occurs |
| 1422 | // later in the instruction. In particular, consider 'op V1, V2'. |
| 1423 | // If V1 is available in physreg R0, we would choose to reuse it |
| 1424 | // here, instead of reloading it into the register the allocator |
| 1425 | // indicated (say R1). However, V2 might have to be reloaded |
| 1426 | // later, and it might indicate that it needs to live in R0. When |
| 1427 | // this occurs, we need to have information available that |
| 1428 | // indicates it is safe to use R1 for the reload instead of R0. |
| 1429 | // |
| 1430 | // To further complicate matters, we might conflict with an alias, |
| 1431 | // or R0 and R1 might not be compatible with each other. In this |
| 1432 | // case, we actually insert a reload for V1 in R1, ensuring that |
| 1433 | // we can get at R0 or its alias. |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1434 | ReusedOperands.addReuse(i, ReuseSlot, PhysReg, |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1435 | VRM.getPhys(VirtReg), VirtReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1436 | if (ti != -1) |
| 1437 | // Only mark it clobbered if this is a use&def operand. |
| 1438 | ReusedOperands.markClobbered(PhysReg); |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1439 | ++NumReused; |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1440 | |
| 1441 | if (MI.getOperand(i).isKill() && |
| 1442 | ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) { |
| 1443 | // This was the last use and the spilled value is still available |
| 1444 | // for reuse. That means the spill was unnecessary! |
| 1445 | MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot]; |
| 1446 | if (DeadStore) { |
| 1447 | DOUT << "Removed dead store:\t" << *DeadStore; |
| 1448 | InvalidateKills(*DeadStore, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1449 | VRM.RemoveMachineInstrFromMaps(DeadStore); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1450 | MBB.erase(DeadStore); |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1451 | MaybeDeadStores[ReuseSlot] = NULL; |
| 1452 | ++NumDSE; |
| 1453 | } |
| 1454 | } |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1455 | continue; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1456 | } // CanReuse |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1457 | |
| 1458 | // Otherwise we have a situation where we have a two-address instruction |
| 1459 | // whose mod/ref operand needs to be reloaded. This reload is already |
| 1460 | // available in some register "PhysReg", but if we used PhysReg as the |
| 1461 | // operand to our 2-addr instruction, the instruction would modify |
| 1462 | // PhysReg. This isn't cool if something later uses PhysReg and expects |
| 1463 | // to get its initial value. |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1464 | // |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1465 | // To avoid this problem, and to avoid doing a load right after a store, |
| 1466 | // we emit a copy from PhysReg into the designated register for this |
| 1467 | // operand. |
| 1468 | unsigned DesignatedReg = VRM.getPhys(VirtReg); |
| 1469 | assert(DesignatedReg && "Must map virtreg to physreg!"); |
| 1470 | |
| 1471 | // Note that, if we reused a register for a previous operand, the |
| 1472 | // register we want to reload into might not actually be |
| 1473 | // available. If this occurs, use the register indicated by the |
| 1474 | // reuser. |
| 1475 | if (ReusedOperands.hasReuses()) |
| 1476 | DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1477 | Spills, MaybeDeadStores, RegKills, KillOps, VRM); |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1478 | |
Chris Lattner | ba1fc3d | 2006-04-28 04:43:18 +0000 | [diff] [blame] | 1479 | // If the mapped designated register is actually the physreg we have |
| 1480 | // incoming, we don't need to inserted a dead copy. |
| 1481 | if (DesignatedReg == PhysReg) { |
| 1482 | // If this stack slot value is already available, reuse it! |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1483 | if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT) |
| 1484 | DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1; |
Evan Cheng | 2638e1a | 2007-03-20 08:13:50 +0000 | [diff] [blame] | 1485 | else |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1486 | DOUT << "Reusing SS#" << ReuseSlot; |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 1487 | DOUT << " from physreg " << TRI->getName(PhysReg) |
Bill Wendling | 6ef781f | 2008-02-27 06:33:05 +0000 | [diff] [blame] | 1488 | << " for vreg" << VirtReg |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1489 | << " instead of reloading into same physreg.\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1490 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1491 | MI.getOperand(i).setReg(RReg); |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1492 | ReusedOperands.markClobbered(RReg); |
Chris Lattner | ba1fc3d | 2006-04-28 04:43:18 +0000 | [diff] [blame] | 1493 | ++NumReused; |
| 1494 | continue; |
| 1495 | } |
| 1496 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1497 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
| 1498 | RegInfo->setPhysRegUsed(DesignatedReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1499 | ReusedOperands.markClobbered(DesignatedReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1500 | TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC); |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1501 | |
Evan Cheng | 6b44809 | 2007-03-02 08:52:00 +0000 | [diff] [blame] | 1502 | MachineInstr *CopyMI = prior(MII); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1503 | UpdateKills(*CopyMI, RegKills, KillOps); |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1504 | |
Chris Lattner | addc55a | 2006-04-28 01:46:50 +0000 | [diff] [blame] | 1505 | // This invalidates DesignatedReg. |
| 1506 | Spills.ClobberPhysReg(DesignatedReg); |
| 1507 | |
Evan Cheng | dc6be19 | 2007-08-14 05:42:54 +0000 | [diff] [blame] | 1508 | Spills.addAvailable(ReuseSlot, &MI, DesignatedReg); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1509 | unsigned RReg = |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1510 | SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1511 | MI.getOperand(i).setReg(RReg); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1512 | DOUT << '\t' << *prior(MII); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1513 | ++NumReused; |
| 1514 | continue; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1515 | } // if (PhysReg) |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1516 | |
| 1517 | // Otherwise, reload it and remember that we have it. |
| 1518 | PhysReg = VRM.getPhys(VirtReg); |
Chris Lattner | 172c362 | 2006-01-04 06:47:48 +0000 | [diff] [blame] | 1519 | assert(PhysReg && "Must map virtreg to physreg!"); |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1520 | |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1521 | // Note that, if we reused a register for a previous operand, the |
| 1522 | // register we want to reload into might not actually be |
| 1523 | // available. If this occurs, use the register indicated by the |
| 1524 | // reuser. |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 1525 | if (ReusedOperands.hasReuses()) |
| 1526 | PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI, |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1527 | Spills, MaybeDeadStores, RegKills, KillOps, VRM); |
Chris Lattner | 540fec6 | 2006-02-25 01:51:33 +0000 | [diff] [blame] | 1528 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1529 | RegInfo->setPhysRegUsed(PhysReg); |
Evan Cheng | e077ef6 | 2006-11-04 00:21:55 +0000 | [diff] [blame] | 1530 | ReusedOperands.markClobbered(PhysReg); |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1531 | if (DoReMat) { |
Evan Cheng | ca1267c | 2008-03-31 20:40:39 +0000 | [diff] [blame] | 1532 | ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM); |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 1533 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1534 | const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg); |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 1535 | TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1536 | MachineInstr *LoadMI = prior(MII); |
| 1537 | VRM.addSpillSlotUse(SSorRMId, LoadMI); |
Evan Cheng | 9193514 | 2007-04-04 07:40:01 +0000 | [diff] [blame] | 1538 | ++NumLoads; |
| 1539 | } |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1540 | // This invalidates PhysReg. |
Chris Lattner | 66cf80f | 2006-02-03 23:13:58 +0000 | [diff] [blame] | 1541 | Spills.ClobberPhysReg(PhysReg); |
Chris Lattner | 50ea01e | 2005-09-09 20:29:51 +0000 | [diff] [blame] | 1542 | |
| 1543 | // Any stores to this stack slot are not dead anymore. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1544 | if (!DoReMat) |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1545 | MaybeDeadStores[SSorRMId] = NULL; |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1546 | Spills.addAvailable(SSorRMId, &MI, PhysReg); |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1547 | // Assumes this is the last use. IsKill will be unset if reg is reused |
| 1548 | // unless it's a two-address operand. |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1549 | if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1) |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1550 | MI.getOperand(i).setIsKill(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1551 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1552 | MI.getOperand(i).setReg(RReg); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1553 | UpdateKills(*prior(MII), RegKills, KillOps); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1554 | DOUT << '\t' << *prior(MII); |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1555 | } |
| 1556 | |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1557 | DOUT << '\t' << MI; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1558 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1559 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1560 | // If we have folded references to memory operands, make sure we clear all |
| 1561 | // physical registers that may contain the value of the spilled virtual |
| 1562 | // register |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1563 | SmallSet<int, 2> FoldedSS; |
Evan Cheng | c17ba8a | 2008-03-14 20:44:01 +0000 | [diff] [blame] | 1564 | for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) { |
Chris Lattner | bec6a9e | 2004-10-01 23:15:36 +0000 | [diff] [blame] | 1565 | unsigned VirtReg = I->second.first; |
| 1566 | VirtRegMap::ModRef MR = I->second.second; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1567 | DOUT << "Folded vreg: " << VirtReg << " MR: " << MR; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1568 | |
Evan Cheng | c17ba8a | 2008-03-14 20:44:01 +0000 | [diff] [blame] | 1569 | // MI2VirtMap be can updated which invalidate the iterator. |
| 1570 | // Increment the iterator first. |
| 1571 | ++I; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1572 | int SS = VRM.getStackSlot(VirtReg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 1573 | if (SS == VirtRegMap::NO_STACK_SLOT) |
| 1574 | continue; |
Evan Cheng | 90a43c3 | 2007-08-15 20:20:34 +0000 | [diff] [blame] | 1575 | FoldedSS.insert(SS); |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1576 | DOUT << " - StackSlot: " << SS << "\n"; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1577 | |
| 1578 | // If this folded instruction is just a use, check to see if it's a |
| 1579 | // straight load from the virt reg slot. |
| 1580 | if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) { |
| 1581 | int FrameIdx; |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1582 | unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx); |
| 1583 | if (DestReg && FrameIdx == SS) { |
| 1584 | // If this spill slot is available, turn it into a copy (or nothing) |
| 1585 | // instead of leaving it as a load! |
| 1586 | if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) { |
| 1587 | DOUT << "Promoted Load To Copy: " << MI; |
| 1588 | if (DestReg != InReg) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1589 | const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 1590 | TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC); |
Evan Cheng | d9c553f | 2008-09-11 01:02:12 +0000 | [diff] [blame] | 1591 | MachineOperand *DefMO = MI.findRegisterDefOperand(DestReg); |
| 1592 | unsigned SubIdx = DefMO->getSubReg(); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1593 | // Revisit the copy so we make sure to notice the effects of the |
| 1594 | // operation on the destreg (either needing to RA it if it's |
| 1595 | // virtual or needing to clobber any values if it's physical). |
| 1596 | NextMII = &MI; |
| 1597 | --NextMII; // backtrack to the copy. |
Evan Cheng | d9c553f | 2008-09-11 01:02:12 +0000 | [diff] [blame] | 1598 | // Propagate the sub-register index over. |
| 1599 | if (SubIdx) { |
| 1600 | DefMO = NextMII->findRegisterDefOperand(DestReg); |
| 1601 | DefMO->setSubReg(SubIdx); |
| 1602 | } |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1603 | BackTracked = true; |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1604 | } else { |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1605 | DOUT << "Removing now-noop copy: " << MI; |
Evan Cheng | 39c883c | 2007-12-11 23:36:57 +0000 | [diff] [blame] | 1606 | // Unset last kill since it's being reused. |
| 1607 | InvalidateKill(InReg, RegKills, KillOps); |
| 1608 | } |
Evan Cheng | de4e942 | 2007-02-25 09:51:27 +0000 | [diff] [blame] | 1609 | |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1610 | InvalidateKills(MI, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1611 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 32dfbea | 2007-10-12 08:50:34 +0000 | [diff] [blame] | 1612 | MBB.erase(&MI); |
| 1613 | Erased = true; |
| 1614 | goto ProcessNextInst; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1615 | } |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1616 | } else { |
| 1617 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); |
| 1618 | SmallVector<MachineInstr*, 4> NewMIs; |
| 1619 | if (PhysReg && |
Owen Anderson | 6425f8b | 2008-01-07 01:35:56 +0000 | [diff] [blame] | 1620 | TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) { |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1621 | MBB.insert(MII, NewMIs[0]); |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1622 | InvalidateKills(MI, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1623 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1624 | MBB.erase(&MI); |
| 1625 | Erased = true; |
| 1626 | --NextMII; // backtrack to the unfolded instruction. |
| 1627 | BackTracked = true; |
| 1628 | goto ProcessNextInst; |
| 1629 | } |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1630 | } |
| 1631 | } |
| 1632 | |
| 1633 | // If this reference is not a use, any previous store is now dead. |
| 1634 | // Otherwise, the store to this stack slot is not dead anymore. |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1635 | MachineInstr* DeadStore = MaybeDeadStores[SS]; |
| 1636 | if (DeadStore) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1637 | bool isDead = !(MR & VirtRegMap::isRef); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1638 | MachineInstr *NewStore = NULL; |
Evan Cheng | cbfb9b2 | 2007-10-22 03:01:44 +0000 | [diff] [blame] | 1639 | if (MR & VirtRegMap::isModRef) { |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1640 | unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS); |
| 1641 | SmallVector<MachineInstr*, 4> NewMIs; |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1642 | // We can reuse this physreg as long as we are allowed to clobber |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1643 | // the value and there isn't an earlier def that has already clobbered |
| 1644 | // the physreg. |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1645 | if (PhysReg && |
Evan Cheng | 7ebc06b | 2008-05-07 00:49:28 +0000 | [diff] [blame] | 1646 | !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable! |
| 1647 | MachineOperand *KillOpnd = |
| 1648 | DeadStore->findRegisterUseOperand(PhysReg, true); |
| 1649 | // Note, if the store is storing a sub-register, it's possible the |
| 1650 | // super-register is needed below. |
| 1651 | if (KillOpnd && !KillOpnd->getSubReg() && |
| 1652 | TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){ |
| 1653 | MBB.insert(MII, NewMIs[0]); |
| 1654 | NewStore = NewMIs[1]; |
| 1655 | MBB.insert(MII, NewStore); |
| 1656 | VRM.addSpillSlotUse(SS, NewStore); |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1657 | InvalidateKills(MI, RegKills, KillOps); |
Evan Cheng | 7ebc06b | 2008-05-07 00:49:28 +0000 | [diff] [blame] | 1658 | VRM.RemoveMachineInstrFromMaps(&MI); |
| 1659 | MBB.erase(&MI); |
| 1660 | Erased = true; |
| 1661 | --NextMII; |
| 1662 | --NextMII; // backtrack to the unfolded instruction. |
| 1663 | BackTracked = true; |
| 1664 | isDead = true; |
| 1665 | } |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1666 | } |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1667 | } |
| 1668 | |
| 1669 | if (isDead) { // Previous store is dead. |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1670 | // If we get here, the store is dead, nuke it now. |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1671 | DOUT << "Removed dead store:\t" << *DeadStore; |
| 1672 | InvalidateKills(*DeadStore, RegKills, KillOps); |
Evan Cheng | cada245 | 2007-11-28 01:28:46 +0000 | [diff] [blame] | 1673 | VRM.RemoveMachineInstrFromMaps(DeadStore); |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1674 | MBB.erase(DeadStore); |
| 1675 | if (!NewStore) |
| 1676 | ++NumDSE; |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1677 | } |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1678 | |
Evan Cheng | fff3e19 | 2007-08-14 09:11:18 +0000 | [diff] [blame] | 1679 | MaybeDeadStores[SS] = NULL; |
Evan Cheng | 7f56625 | 2007-10-13 02:50:24 +0000 | [diff] [blame] | 1680 | if (NewStore) { |
| 1681 | // Treat this store as a spill merged into a copy. That makes the |
| 1682 | // stack slot value available. |
| 1683 | VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod); |
| 1684 | goto ProcessNextInst; |
| 1685 | } |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1686 | } |
| 1687 | |
| 1688 | // If the spill slot value is available, and this is a new definition of |
| 1689 | // the value, the value is not available anymore. |
| 1690 | if (MR & VirtRegMap::isMod) { |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 1691 | // Notice that the value in this stack slot has been modified. |
Evan Cheng | 549f27d3 | 2007-08-13 23:45:17 +0000 | [diff] [blame] | 1692 | Spills.ModifyStackSlotOrReMat(SS); |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1693 | |
| 1694 | // If this is *just* a mod of the value, check to see if this is just a |
| 1695 | // store to the spill slot (i.e. the spill got merged into the copy). If |
| 1696 | // so, realize that the vreg is available now, and add the store to the |
| 1697 | // MaybeDeadStore info. |
| 1698 | int StackSlot; |
| 1699 | if (!(MR & VirtRegMap::isRef)) { |
| 1700 | if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1701 | assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) && |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1702 | "Src hasn't been allocated yet?"); |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1703 | |
| 1704 | if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot, |
| 1705 | RegKills, KillOps, TRI, VRM)) { |
| 1706 | NextMII = next(MII); |
| 1707 | BackTracked = true; |
| 1708 | goto ProcessNextInst; |
| 1709 | } |
| 1710 | |
Chris Lattner | 07cf141 | 2006-02-03 00:36:31 +0000 | [diff] [blame] | 1711 | // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1712 | // this as a potentially dead store in case there is a subsequent |
| 1713 | // store into the stack slot without a read from it. |
| 1714 | MaybeDeadStores[StackSlot] = &MI; |
| 1715 | |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1716 | // If the stack slot value was previously available in some other |
Evan Cheng | 87bb991 | 2008-06-13 23:58:02 +0000 | [diff] [blame] | 1717 | // register, change it now. Otherwise, make the register |
| 1718 | // available in PhysReg. |
| 1719 | Spills.addAvailable(StackSlot, &MI, SrcReg, false/*!clobber*/); |
Chris Lattner | cd81639 | 2006-02-02 23:29:36 +0000 | [diff] [blame] | 1720 | } |
| 1721 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1722 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1723 | } |
| 1724 | |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1725 | // Process all of the spilled defs. |
| 1726 | for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) { |
| 1727 | MachineOperand &MO = MI.getOperand(i); |
Dan Gohman | d735b80 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 1728 | if (!(MO.isReg() && MO.getReg() && MO.isDef())) |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1729 | continue; |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1730 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1731 | unsigned VirtReg = MO.getReg(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1732 | if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1733 | // Check to see if this is a noop copy. If so, eliminate the |
| 1734 | // instruction before considering the dest reg to be changed. |
| 1735 | unsigned Src, Dst; |
| 1736 | if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) { |
| 1737 | ++NumDCE; |
| 1738 | DOUT << "Removing now-noop copy: " << MI; |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1739 | SmallVector<unsigned, 2> KillRegs; |
| 1740 | InvalidateKills(MI, RegKills, KillOps, &KillRegs); |
| 1741 | if (MO.isDead() && !KillRegs.empty()) { |
Evan Cheng | 9096028 | 2008-09-04 05:43:55 +0000 | [diff] [blame] | 1742 | // Source register or an implicit super-register use is killed. |
| 1743 | assert(KillRegs[0] == Dst || TRI->isSubRegister(KillRegs[0], Dst)); |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1744 | // Last def is now dead. |
| 1745 | TransferDeadness(&MBB, Dist, Src, RegKills, KillOps); |
| 1746 | } |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1747 | VRM.RemoveMachineInstrFromMaps(&MI); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1748 | MBB.erase(&MI); |
| 1749 | Erased = true; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1750 | Spills.disallowClobberPhysReg(VirtReg); |
| 1751 | goto ProcessNextInst; |
| 1752 | } |
| 1753 | |
| 1754 | // If it's not a no-op copy, it clobbers the value in the destreg. |
| 1755 | Spills.ClobberPhysReg(VirtReg); |
| 1756 | ReusedOperands.markClobbered(VirtReg); |
| 1757 | |
| 1758 | // Check to see if this instruction is a load from a stack slot into |
| 1759 | // a register. If so, this provides the stack slot value in the reg. |
| 1760 | int FrameIdx; |
| 1761 | if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) { |
| 1762 | assert(DestReg == VirtReg && "Unknown load situation!"); |
| 1763 | |
| 1764 | // If it is a folded reference, then it's not safe to clobber. |
| 1765 | bool Folded = FoldedSS.count(FrameIdx); |
| 1766 | // Otherwise, if it wasn't available, remember that it is now! |
| 1767 | Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded); |
| 1768 | goto ProcessNextInst; |
| 1769 | } |
| 1770 | |
| 1771 | continue; |
| 1772 | } |
| 1773 | |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1774 | unsigned SubIdx = MO.getSubReg(); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1775 | bool DoReMat = VRM.isReMaterialized(VirtReg); |
| 1776 | if (DoReMat) |
| 1777 | ReMatDefs.insert(&MI); |
| 1778 | |
| 1779 | // The only vregs left are stack slot definitions. |
| 1780 | int StackSlot = VRM.getStackSlot(VirtReg); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1781 | const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1782 | |
| 1783 | // If this def is part of a two-address operand, make sure to execute |
| 1784 | // the store from the correct physical register. |
| 1785 | unsigned PhysReg; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 1786 | int TiedOp = MI.getDesc().findTiedToSrcOperand(i); |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1787 | if (TiedOp != -1) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1788 | PhysReg = MI.getOperand(TiedOp).getReg(); |
Evan Cheng | c498b02 | 2007-11-14 07:59:08 +0000 | [diff] [blame] | 1789 | if (SubIdx) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1790 | unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI); |
| 1791 | assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg && |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1792 | "Can't find corresponding super-register!"); |
| 1793 | PhysReg = SuperReg; |
| 1794 | } |
| 1795 | } else { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1796 | PhysReg = VRM.getPhys(VirtReg); |
| 1797 | if (ReusedOperands.isClobbered(PhysReg)) { |
| 1798 | // Another def has taken the assigned physreg. It must have been a |
| 1799 | // use&def which got it due to reuse. Undo the reuse! |
| 1800 | PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI, |
| 1801 | Spills, MaybeDeadStores, RegKills, KillOps, VRM); |
| 1802 | } |
| 1803 | } |
| 1804 | |
Evan Cheng | ed70cbb3 | 2008-03-26 19:03:01 +0000 | [diff] [blame] | 1805 | assert(PhysReg && "VR not assigned a physical register?"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1806 | RegInfo->setPhysRegUsed(PhysReg); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 1807 | unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg; |
Evan Cheng | 7277a7d | 2007-11-02 17:35:08 +0000 | [diff] [blame] | 1808 | ReusedOperands.markClobbered(RReg); |
| 1809 | MI.getOperand(i).setReg(RReg); |
| 1810 | |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1811 | if (!MO.isDead()) { |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1812 | MachineInstr *&LastStore = MaybeDeadStores[StackSlot]; |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1813 | SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true, |
| 1814 | LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM); |
Evan Cheng | e4b3900 | 2007-12-03 21:31:55 +0000 | [diff] [blame] | 1815 | NextMII = next(MII); |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1816 | |
| 1817 | // Check to see if this is a noop copy. If so, eliminate the |
| 1818 | // instruction before considering the dest reg to be changed. |
| 1819 | { |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1820 | unsigned Src, Dst; |
| 1821 | if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) { |
| 1822 | ++NumDCE; |
Bill Wendling | b2b9c20 | 2006-11-17 02:09:07 +0000 | [diff] [blame] | 1823 | DOUT << "Removing now-noop copy: " << MI; |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1824 | InvalidateKills(MI, RegKills, KillOps); |
Evan Cheng | d365312 | 2008-02-27 03:04:06 +0000 | [diff] [blame] | 1825 | VRM.RemoveMachineInstrFromMaps(&MI); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1826 | MBB.erase(&MI); |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1827 | Erased = true; |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1828 | UpdateKills(*LastStore, RegKills, KillOps); |
Chris Lattner | 2926869 | 2006-09-05 02:12:02 +0000 | [diff] [blame] | 1829 | goto ProcessNextInst; |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1830 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 1831 | } |
Evan Cheng | 66f7163 | 2007-10-19 21:23:22 +0000 | [diff] [blame] | 1832 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1833 | } |
Chris Lattner | cea8688 | 2005-09-19 06:56:21 +0000 | [diff] [blame] | 1834 | ProcessNextInst: |
Evan Cheng | 7a0f185 | 2008-05-20 08:13:21 +0000 | [diff] [blame] | 1835 | DistanceMap.insert(std::make_pair(&MI, Dist++)); |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1836 | if (!Erased && !BackTracked) { |
Dan Gohman | 8e5f2c6 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 1837 | for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II) |
Evan Cheng | 0c40d72 | 2007-07-11 05:28:39 +0000 | [diff] [blame] | 1838 | UpdateKills(*II, RegKills, KillOps); |
Evan Cheng | 35a3e4a | 2007-12-04 19:19:45 +0000 | [diff] [blame] | 1839 | } |
Chris Lattner | 7fb6434 | 2004-10-01 19:04:51 +0000 | [diff] [blame] | 1840 | MII = NextMII; |
| 1841 | } |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1842 | } |
| 1843 | |
Chris Lattner | 8c4d88d | 2004-09-30 01:54:45 +0000 | [diff] [blame] | 1844 | llvm::Spiller* llvm::createSpiller() { |
| 1845 | switch (SpillerOpt) { |
| 1846 | default: assert(0 && "Unreachable!"); |
| 1847 | case local: |
| 1848 | return new LocalSpiller(); |
| 1849 | case simple: |
| 1850 | return new SimpleSpiller(); |
| 1851 | } |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 1852 | } |