blob: 3e27fe2793074d716fc487db1b1a65e201cc616e [file] [log] [blame]
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00001//===-- llvm/CodeGen/VirtRegMap.cpp - Virtual Register Map ----------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner8c4d88d2004-09-30 01:54:45 +000010// This file implements the VirtRegMap class.
11//
12// It also contains implementations of the the Spiller interface, which, given a
13// virtual register map and a machine function, eliminates all virtual
14// references by replacing them with physical register references - adding spill
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000015// code as necessary.
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000016//
17//===----------------------------------------------------------------------===//
18
Chris Lattner8c4d88d2004-09-30 01:54:45 +000019#define DEBUG_TYPE "spiller"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000020#include "VirtRegMap.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000021#include "llvm/Function.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner8c4d88d2004-09-30 01:54:45 +000023#include "llvm/CodeGen/MachineFunction.h"
Evan Cheng4cce6b42008-04-11 17:53:36 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000026#include "llvm/Target/TargetMachine.h"
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000027#include "llvm/Target/TargetInstrInfo.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000028#include "llvm/Support/CommandLine.h"
29#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000030#include "llvm/Support/Compiler.h"
Evan Cheng957840b2007-02-21 02:22:03 +000031#include "llvm/ADT/BitVector.h"
Evan Chengcb742662008-06-04 09:16:33 +000032#include "llvm/ADT/DenseMap.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000033#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Chris Lattner08a4d5a2007-01-23 00:59:48 +000035#include "llvm/ADT/SmallSet.h"
Chris Lattner27f29162004-10-26 15:35:58 +000036#include <algorithm>
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000037using namespace llvm;
38
Evan Cheng87bb9912008-06-13 23:58:02 +000039STATISTIC(NumSpills , "Number of register spills");
Evan Cheng625986a2008-06-18 07:47:28 +000040STATISTIC(NumPSpills , "Number of physical register spills");
Evan Cheng87bb9912008-06-13 23:58:02 +000041STATISTIC(NumReMats , "Number of re-materialization");
42STATISTIC(NumDRM , "Number of re-materializable defs elided");
43STATISTIC(NumStores , "Number of stores added");
44STATISTIC(NumLoads , "Number of loads added");
45STATISTIC(NumReused , "Number of values reused");
46STATISTIC(NumDSE , "Number of dead stores elided");
47STATISTIC(NumDCE , "Number of copies elided");
48STATISTIC(NumDSS , "Number of dead spill slots removed");
49STATISTIC(NumCommutes, "Number of instructions commuted");
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +000050
Chris Lattnercd3245a2006-12-19 22:41:21 +000051namespace {
Chris Lattner8c4d88d2004-09-30 01:54:45 +000052 enum SpillerName { simple, local };
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000053}
54
Dan Gohman844731a2008-05-13 00:00:25 +000055static cl::opt<SpillerName>
56SpillerOpt("spiller",
57 cl::desc("Spiller to use: (default: local)"),
58 cl::Prefix,
59 cl::values(clEnumVal(simple, " simple spiller"),
60 clEnumVal(local, " local spiller"),
61 clEnumValEnd),
62 cl::init(local));
63
Chris Lattner8c4d88d2004-09-30 01:54:45 +000064//===----------------------------------------------------------------------===//
65// VirtRegMap implementation
66//===----------------------------------------------------------------------===//
67
Chris Lattner29268692006-09-05 02:12:02 +000068VirtRegMap::VirtRegMap(MachineFunction &mf)
69 : TII(*mf.getTarget().getInstrInfo()), MF(mf),
Evan Cheng2638e1a2007-03-20 08:13:50 +000070 Virt2PhysMap(NO_PHYS_REG), Virt2StackSlotMap(NO_STACK_SLOT),
Evan Cheng81a03822007-11-17 00:40:40 +000071 Virt2ReMatIdMap(NO_STACK_SLOT), Virt2SplitMap(0),
Evan Chengd3653122008-02-27 03:04:06 +000072 Virt2SplitKillMap(0), ReMatMap(NULL), ReMatId(MAX_STACK_SLOT+1),
73 LowSpillSlot(NO_STACK_SLOT), HighSpillSlot(NO_STACK_SLOT) {
74 SpillSlotToUsesMap.resize(8);
Evan Cheng4cce6b42008-04-11 17:53:36 +000075 ImplicitDefed.resize(MF.getRegInfo().getLastVirtReg()+1-
76 TargetRegisterInfo::FirstVirtualRegister);
Chris Lattner29268692006-09-05 02:12:02 +000077 grow();
78}
79
Chris Lattner8c4d88d2004-09-30 01:54:45 +000080void VirtRegMap::grow() {
Chris Lattner84bc5422007-12-31 04:13:23 +000081 unsigned LastVirtReg = MF.getRegInfo().getLastVirtReg();
Evan Cheng549f27d32007-08-13 23:45:17 +000082 Virt2PhysMap.grow(LastVirtReg);
83 Virt2StackSlotMap.grow(LastVirtReg);
84 Virt2ReMatIdMap.grow(LastVirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +000085 Virt2SplitMap.grow(LastVirtReg);
Evan Chengadf85902007-12-05 09:51:10 +000086 Virt2SplitKillMap.grow(LastVirtReg);
Evan Cheng549f27d32007-08-13 23:45:17 +000087 ReMatMap.grow(LastVirtReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +000088 ImplicitDefed.resize(LastVirtReg-TargetRegisterInfo::FirstVirtualRegister+1);
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +000089}
90
Chris Lattner8c4d88d2004-09-30 01:54:45 +000091int VirtRegMap::assignVirt2StackSlot(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +000092 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +000093 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +000094 "attempt to assign stack slot to already spilled register");
Chris Lattner84bc5422007-12-31 04:13:23 +000095 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(virtReg);
Evan Chengd3653122008-02-27 03:04:06 +000096 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
97 RC->getAlignment());
98 if (LowSpillSlot == NO_STACK_SLOT)
99 LowSpillSlot = SS;
100 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
101 HighSpillSlot = SS;
102 unsigned Idx = SS-LowSpillSlot;
103 while (Idx >= SpillSlotToUsesMap.size())
104 SpillSlotToUsesMap.resize(SpillSlotToUsesMap.size()*2);
105 Virt2StackSlotMap[virtReg] = SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000106 ++NumSpills;
Evan Chengd3653122008-02-27 03:04:06 +0000107 return SS;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000108}
109
Evan Chengd3653122008-02-27 03:04:06 +0000110void VirtRegMap::assignVirt2StackSlot(unsigned virtReg, int SS) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000111 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Chris Lattner7f690e62004-09-30 02:15:18 +0000112 assert(Virt2StackSlotMap[virtReg] == NO_STACK_SLOT &&
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000113 "attempt to assign stack slot to already spilled register");
Evan Chengd3653122008-02-27 03:04:06 +0000114 assert((SS >= 0 ||
115 (SS >= MF.getFrameInfo()->getObjectIndexBegin())) &&
Evan Cheng91935142007-04-04 07:40:01 +0000116 "illegal fixed frame index");
Evan Chengd3653122008-02-27 03:04:06 +0000117 Virt2StackSlotMap[virtReg] = SS;
Alkis Evlogimenos38af59a2004-05-29 20:38:05 +0000118}
119
Evan Cheng2638e1a2007-03-20 08:13:50 +0000120int VirtRegMap::assignVirtReMatId(unsigned virtReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000121 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000122 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
Evan Cheng2638e1a2007-03-20 08:13:50 +0000123 "attempt to assign re-mat id to already spilled register");
Evan Cheng549f27d32007-08-13 23:45:17 +0000124 Virt2ReMatIdMap[virtReg] = ReMatId;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000125 return ReMatId++;
126}
127
Evan Cheng549f27d32007-08-13 23:45:17 +0000128void VirtRegMap::assignVirtReMatId(unsigned virtReg, int id) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000129 assert(TargetRegisterInfo::isVirtualRegister(virtReg));
Evan Cheng549f27d32007-08-13 23:45:17 +0000130 assert(Virt2ReMatIdMap[virtReg] == NO_STACK_SLOT &&
131 "attempt to assign re-mat id to already spilled register");
132 Virt2ReMatIdMap[virtReg] = id;
133}
134
Evan Cheng676dd7c2008-03-11 07:19:34 +0000135int VirtRegMap::getEmergencySpillSlot(const TargetRegisterClass *RC) {
136 std::map<const TargetRegisterClass*, int>::iterator I =
137 EmergencySpillSlots.find(RC);
138 if (I != EmergencySpillSlots.end())
139 return I->second;
140 int SS = MF.getFrameInfo()->CreateStackObject(RC->getSize(),
141 RC->getAlignment());
142 if (LowSpillSlot == NO_STACK_SLOT)
143 LowSpillSlot = SS;
144 if (HighSpillSlot == NO_STACK_SLOT || SS > HighSpillSlot)
145 HighSpillSlot = SS;
146 I->second = SS;
147 return SS;
148}
149
Evan Chengd3653122008-02-27 03:04:06 +0000150void VirtRegMap::addSpillSlotUse(int FI, MachineInstr *MI) {
151 if (!MF.getFrameInfo()->isFixedObjectIndex(FI)) {
David Greenecff86082008-05-22 21:12:21 +0000152 // If FI < LowSpillSlot, this stack reference was produced by
153 // instruction selection and is not a spill
154 if (FI >= LowSpillSlot) {
155 assert(FI >= 0 && "Spill slot index should not be negative!");
Bill Wendlingf3061f82008-05-23 01:29:08 +0000156 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000157 && "Invalid spill slot");
158 SpillSlotToUsesMap[FI-LowSpillSlot].insert(MI);
159 }
Evan Chengd3653122008-02-27 03:04:06 +0000160 }
161}
162
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000163void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *OldMI,
Evan Chengaee4af62007-12-02 08:30:39 +0000164 MachineInstr *NewMI, ModRef MRInfo) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000165 // Move previous memory references folded to new instruction.
166 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(NewMI);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000167 for (MI2VirtMapTy::iterator I = MI2VirtMap.lower_bound(OldMI),
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000168 E = MI2VirtMap.end(); I != E && I->first == OldMI; ) {
169 MI2VirtMap.insert(IP, std::make_pair(NewMI, I->second));
Chris Lattnerdbea9732004-09-30 16:35:08 +0000170 MI2VirtMap.erase(I++);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000171 }
Chris Lattnerdbea9732004-09-30 16:35:08 +0000172
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000173 // add new memory reference
Chris Lattnerbec6a9e2004-10-01 23:15:36 +0000174 MI2VirtMap.insert(IP, std::make_pair(NewMI, std::make_pair(VirtReg, MRInfo)));
Alkis Evlogimenos5f375022004-03-01 20:05:10 +0000175}
176
Evan Cheng7f566252007-10-13 02:50:24 +0000177void VirtRegMap::virtFolded(unsigned VirtReg, MachineInstr *MI, ModRef MRInfo) {
178 MI2VirtMapTy::iterator IP = MI2VirtMap.lower_bound(MI);
179 MI2VirtMap.insert(IP, std::make_pair(MI, std::make_pair(VirtReg, MRInfo)));
180}
181
Evan Chengd3653122008-02-27 03:04:06 +0000182void VirtRegMap::RemoveMachineInstrFromMaps(MachineInstr *MI) {
183 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
184 MachineOperand &MO = MI->getOperand(i);
185 if (!MO.isFrameIndex())
186 continue;
187 int FI = MO.getIndex();
188 if (MF.getFrameInfo()->isFixedObjectIndex(FI))
189 continue;
David Greenecff86082008-05-22 21:12:21 +0000190 // This stack reference was produced by instruction selection and
191 // is not a spill
192 if (FI < LowSpillSlot)
193 continue;
Bill Wendlingf3061f82008-05-23 01:29:08 +0000194 assert((unsigned)FI-LowSpillSlot < SpillSlotToUsesMap.size()
David Greenecff86082008-05-22 21:12:21 +0000195 && "Invalid spill slot");
Evan Chengd3653122008-02-27 03:04:06 +0000196 SpillSlotToUsesMap[FI-LowSpillSlot].erase(MI);
197 }
198 MI2VirtMap.erase(MI);
199 SpillPt2VirtMap.erase(MI);
200 RestorePt2VirtMap.erase(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +0000201 EmergencySpillMap.erase(MI);
Evan Chengd3653122008-02-27 03:04:06 +0000202}
203
Chris Lattner7f690e62004-09-30 02:15:18 +0000204void VirtRegMap::print(std::ostream &OS) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000205 const TargetRegisterInfo* TRI = MF.getTarget().getRegisterInfo();
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000206
Chris Lattner7f690e62004-09-30 02:15:18 +0000207 OS << "********** REGISTER MAP **********\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000208 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000209 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i) {
Chris Lattner7f690e62004-09-30 02:15:18 +0000210 if (Virt2PhysMap[i] != (unsigned)VirtRegMap::NO_PHYS_REG)
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000211 OS << "[reg" << i << " -> " << TRI->getName(Virt2PhysMap[i])
Bill Wendling74ab84c2008-02-26 21:11:01 +0000212 << "]\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000213 }
214
Dan Gohman6f0d0242008-02-10 18:45:23 +0000215 for (unsigned i = TargetRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000216 e = MF.getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattner7f690e62004-09-30 02:15:18 +0000217 if (Virt2StackSlotMap[i] != VirtRegMap::NO_STACK_SLOT)
218 OS << "[reg" << i << " -> fi#" << Virt2StackSlotMap[i] << "]\n";
219 OS << '\n';
Alkis Evlogimenos34d9bc92004-02-23 23:08:11 +0000220}
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000221
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000222void VirtRegMap::dump() const {
Dan Gohmanb5769312008-03-12 20:52:10 +0000223 print(cerr);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000224}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000225
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000226
227//===----------------------------------------------------------------------===//
228// Simple Spiller Implementation
229//===----------------------------------------------------------------------===//
230
231Spiller::~Spiller() {}
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000232
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000233namespace {
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000234 struct VISIBILITY_HIDDEN SimpleSpiller : public Spiller {
Chris Lattner35f27052006-05-01 21:16:03 +0000235 bool runOnMachineFunction(MachineFunction& mf, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000236 };
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +0000237}
238
Chris Lattner35f27052006-05-01 21:16:03 +0000239bool SimpleSpiller::runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000240 DOUT << "********** REWRITE MACHINE CODE **********\n";
241 DOUT << "********** Function: " << MF.getFunction()->getName() << '\n';
Chris Lattnerb0f31bf2005-01-23 22:45:13 +0000242 const TargetMachine &TM = MF.getTarget();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000243 const TargetInstrInfo &TII = *TM.getInstrInfo();
Owen Anderson724651a2008-08-19 01:05:33 +0000244 const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
Owen Andersonf6372aa2008-01-01 21:11:32 +0000245
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000246
Chris Lattner4ea1b822004-09-30 02:33:48 +0000247 // LoadedRegs - Keep track of which vregs are loaded, so that we only load
248 // each vreg once (in the case where a spilled vreg is used by multiple
249 // operands). This is always smaller than the number of operands to the
250 // current machine instr, so it should be small.
251 std::vector<unsigned> LoadedRegs;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000252
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000253 for (MachineFunction::iterator MBBI = MF.begin(), E = MF.end();
254 MBBI != E; ++MBBI) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000255 DOUT << MBBI->getBasicBlock()->getName() << ":\n";
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000256 MachineBasicBlock &MBB = *MBBI;
257 for (MachineBasicBlock::iterator MII = MBB.begin(),
258 E = MBB.end(); MII != E; ++MII) {
259 MachineInstr &MI = *MII;
260 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Chris Lattner7fb64342004-10-01 19:04:51 +0000261 MachineOperand &MO = MI.getOperand(i);
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000262 if (MO.isRegister() && MO.getReg()) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000263 if (TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
Chris Lattner886dd912005-04-04 21:35:34 +0000264 unsigned VirtReg = MO.getReg();
Owen Anderson724651a2008-08-19 01:05:33 +0000265 unsigned SubIdx = MO.getSubReg();
Chris Lattner886dd912005-04-04 21:35:34 +0000266 unsigned PhysReg = VRM.getPhys(VirtReg);
Owen Anderson724651a2008-08-19 01:05:33 +0000267 unsigned RReg = SubIdx ? TRI.getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000268 if (!VRM.isAssignedReg(VirtReg)) {
Chris Lattner886dd912005-04-04 21:35:34 +0000269 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattnerbf9716b2005-09-30 01:29:00 +0000270 const TargetRegisterClass* RC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000271 MF.getRegInfo().getRegClass(VirtReg);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000272
Chris Lattner886dd912005-04-04 21:35:34 +0000273 if (MO.isUse() &&
274 std::find(LoadedRegs.begin(), LoadedRegs.end(), VirtReg)
275 == LoadedRegs.end()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000276 TII.loadRegFromStackSlot(MBB, &MI, PhysReg, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000277 MachineInstr *LoadMI = prior(MII);
278 VRM.addSpillSlotUse(StackSlot, LoadMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000279 LoadedRegs.push_back(VirtReg);
280 ++NumLoads;
Evan Chengd3653122008-02-27 03:04:06 +0000281 DOUT << '\t' << *LoadMI;
Chris Lattner886dd912005-04-04 21:35:34 +0000282 }
Misha Brukmanedf128a2005-04-21 22:36:52 +0000283
Chris Lattner886dd912005-04-04 21:35:34 +0000284 if (MO.isDef()) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000285 TII.storeRegToStackSlot(MBB, next(MII), PhysReg, true,
Evan Chengd64b5c82007-12-05 03:14:33 +0000286 StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +0000287 MachineInstr *StoreMI = next(MII);
288 VRM.addSpillSlotUse(StackSlot, StoreMI);
Chris Lattner886dd912005-04-04 21:35:34 +0000289 ++NumStores;
290 }
Chris Lattner0fc27cc2004-09-30 02:59:33 +0000291 }
Owen Anderson724651a2008-08-19 01:05:33 +0000292 MF.getRegInfo().setPhysRegUsed(RReg);
293 MI.getOperand(i).setReg(RReg);
Chris Lattner886dd912005-04-04 21:35:34 +0000294 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +0000295 MF.getRegInfo().setPhysRegUsed(MO.getReg());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000296 }
Anton Korobeynikov4c71dfe2008-02-20 11:10:28 +0000297 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000298 }
Chris Lattner886dd912005-04-04 21:35:34 +0000299
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000300 DOUT << '\t' << MI;
Chris Lattner4ea1b822004-09-30 02:33:48 +0000301 LoadedRegs.clear();
Alkis Evlogimenosdd420e02004-03-01 23:18:15 +0000302 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000303 }
304 return true;
305}
306
307//===----------------------------------------------------------------------===//
308// Local Spiller Implementation
309//===----------------------------------------------------------------------===//
310
311namespace {
Evan Cheng66f71632007-10-19 21:23:22 +0000312 class AvailableSpills;
313
Chris Lattner7fb64342004-10-01 19:04:51 +0000314 /// LocalSpiller - This spiller does a simple pass over the machine basic
315 /// block to attempt to keep spills in registers as much as possible for
316 /// blocks that have low register pressure (the vreg may be spilled due to
317 /// register pressure in other blocks).
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000318 class VISIBILITY_HIDDEN LocalSpiller : public Spiller {
Chris Lattner84bc5422007-12-31 04:13:23 +0000319 MachineRegisterInfo *RegInfo;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000320 const TargetRegisterInfo *TRI;
Chris Lattner7fb64342004-10-01 19:04:51 +0000321 const TargetInstrInfo *TII;
Evan Cheng7a0f1852008-05-20 08:13:21 +0000322 DenseMap<MachineInstr*, unsigned> DistanceMap;
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000323 public:
Chris Lattner35f27052006-05-01 21:16:03 +0000324 bool runOnMachineFunction(MachineFunction &MF, VirtRegMap &VRM) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000325 RegInfo = &MF.getRegInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000326 TRI = MF.getTarget().getRegisterInfo();
Chris Lattner7fb64342004-10-01 19:04:51 +0000327 TII = MF.getTarget().getInstrInfo();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000328 DOUT << "\n**** Local spiller rewriting function '"
329 << MF.getFunction()->getName() << "':\n";
Chris Lattner84bc5422007-12-31 04:13:23 +0000330 DOUT << "**** Machine Instrs (NOTE! Does not include spills and reloads!)"
331 " ****\n";
David Greene04fa32f2007-09-06 16:36:39 +0000332 DEBUG(MF.dump());
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000333
Chris Lattner7fb64342004-10-01 19:04:51 +0000334 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
335 MBB != E; ++MBB)
Evan Cheng549f27d32007-08-13 23:45:17 +0000336 RewriteMBB(*MBB, VRM);
David Greene04fa32f2007-09-06 16:36:39 +0000337
Evan Chengd3653122008-02-27 03:04:06 +0000338 // Mark unused spill slots.
339 MachineFrameInfo *MFI = MF.getFrameInfo();
340 int SS = VRM.getLowSpillSlot();
341 if (SS != VirtRegMap::NO_STACK_SLOT)
342 for (int e = VRM.getHighSpillSlot(); SS <= e; ++SS)
343 if (!VRM.isSpillSlotUsed(SS)) {
344 MFI->RemoveStackObject(SS);
345 ++NumDSS;
346 }
347
David Greene04fa32f2007-09-06 16:36:39 +0000348 DOUT << "**** Post Machine Instrs ****\n";
349 DEBUG(MF.dump());
350
Chris Lattner7fb64342004-10-01 19:04:51 +0000351 return true;
352 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000353 private:
Evan Cheng7a0f1852008-05-20 08:13:21 +0000354 void TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
355 unsigned Reg, BitVector &RegKills,
356 std::vector<MachineOperand*> &KillOps);
Evan Cheng66f71632007-10-19 21:23:22 +0000357 bool PrepForUnfoldOpti(MachineBasicBlock &MBB,
358 MachineBasicBlock::iterator &MII,
359 std::vector<MachineInstr*> &MaybeDeadStores,
360 AvailableSpills &Spills, BitVector &RegKills,
361 std::vector<MachineOperand*> &KillOps,
362 VirtRegMap &VRM);
Evan Cheng87bb9912008-06-13 23:58:02 +0000363 bool CommuteToFoldReload(MachineBasicBlock &MBB,
364 MachineBasicBlock::iterator &MII,
365 unsigned VirtReg, unsigned SrcReg, int SS,
366 BitVector &RegKills,
367 std::vector<MachineOperand*> &KillOps,
368 const TargetRegisterInfo *TRI,
369 VirtRegMap &VRM);
Evan Cheng81a03822007-11-17 00:40:40 +0000370 void SpillRegToStackSlot(MachineBasicBlock &MBB,
371 MachineBasicBlock::iterator &MII,
372 int Idx, unsigned PhysReg, int StackSlot,
373 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000374 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +0000375 AvailableSpills &Spills,
376 SmallSet<MachineInstr*, 4> &ReMatDefs,
377 BitVector &RegKills,
378 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +0000379 VirtRegMap &VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000380 void RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000381 };
382}
383
Chris Lattner66cf80f2006-02-03 23:13:58 +0000384/// AvailableSpills - As the local spiller is scanning and rewriting an MBB from
Evan Cheng549f27d32007-08-13 23:45:17 +0000385/// top down, keep track of which spills slots or remat are available in each
386/// register.
Chris Lattner593c9582006-02-03 23:28:46 +0000387///
388/// Note that not all physregs are created equal here. In particular, some
389/// physregs are reloads that we are allowed to clobber or ignore at any time.
390/// Other physregs are values that the register allocated program is using that
391/// we cannot CHANGE, but we can read if we like. We keep track of this on a
Evan Cheng549f27d32007-08-13 23:45:17 +0000392/// per-stack-slot / remat id basis as the low bit in the value of the
393/// SpillSlotsAvailable entries. The predicate 'canClobberPhysReg()' checks
394/// this bit and addAvailable sets it if.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000395namespace {
396class VISIBILITY_HIDDEN AvailableSpills {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000397 const TargetRegisterInfo *TRI;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000398 const TargetInstrInfo *TII;
399
Evan Cheng549f27d32007-08-13 23:45:17 +0000400 // SpillSlotsOrReMatsAvailable - This map keeps track of all of the spilled
401 // or remat'ed virtual register values that are still available, due to being
402 // loaded or stored to, but not invalidated yet.
403 std::map<int, unsigned> SpillSlotsOrReMatsAvailable;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000404
Evan Cheng549f27d32007-08-13 23:45:17 +0000405 // PhysRegsAvailable - This is the inverse of SpillSlotsOrReMatsAvailable,
406 // indicating which stack slot values are currently held by a physreg. This
407 // is used to invalidate entries in SpillSlotsOrReMatsAvailable when a
408 // physreg is modified.
Chris Lattner66cf80f2006-02-03 23:13:58 +0000409 std::multimap<unsigned, int> PhysRegsAvailable;
410
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000411 void disallowClobberPhysRegOnly(unsigned PhysReg);
412
Chris Lattner66cf80f2006-02-03 23:13:58 +0000413 void ClobberPhysRegOnly(unsigned PhysReg);
414public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000415 AvailableSpills(const TargetRegisterInfo *tri, const TargetInstrInfo *tii)
416 : TRI(tri), TII(tii) {
Chris Lattner66cf80f2006-02-03 23:13:58 +0000417 }
418
Dan Gohman6f0d0242008-02-10 18:45:23 +0000419 const TargetRegisterInfo *getRegInfo() const { return TRI; }
Evan Cheng91e23902007-02-23 01:13:26 +0000420
Evan Cheng549f27d32007-08-13 23:45:17 +0000421 /// getSpillSlotOrReMatPhysReg - If the specified stack slot or remat is
422 /// available in a physical register, return that PhysReg, otherwise
423 /// return 0.
424 unsigned getSpillSlotOrReMatPhysReg(int Slot) const {
425 std::map<int, unsigned>::const_iterator I =
426 SpillSlotsOrReMatsAvailable.find(Slot);
427 if (I != SpillSlotsOrReMatsAvailable.end()) {
Evan Chengb9591c62007-07-11 08:47:44 +0000428 return I->second >> 1; // Remove the CanClobber bit.
Evan Cheng91e23902007-02-23 01:13:26 +0000429 }
Chris Lattner66cf80f2006-02-03 23:13:58 +0000430 return 0;
431 }
Evan Chengde4e9422007-02-25 09:51:27 +0000432
Evan Cheng549f27d32007-08-13 23:45:17 +0000433 /// addAvailable - Mark that the specified stack slot / remat is available in
434 /// the specified physreg. If CanClobber is true, the physreg can be modified
435 /// at any time without changing the semantics of the program.
436 void addAvailable(int SlotOrReMat, MachineInstr *MI, unsigned Reg,
Evan Cheng91e23902007-02-23 01:13:26 +0000437 bool CanClobber = true) {
Chris Lattner86662492006-02-03 23:50:46 +0000438 // If this stack slot is thought to be available in some other physreg,
439 // remove its record.
Evan Cheng549f27d32007-08-13 23:45:17 +0000440 ModifyStackSlotOrReMat(SlotOrReMat);
Chris Lattner86662492006-02-03 23:50:46 +0000441
Evan Cheng549f27d32007-08-13 23:45:17 +0000442 PhysRegsAvailable.insert(std::make_pair(Reg, SlotOrReMat));
Evan Cheng90a43c32007-08-15 20:20:34 +0000443 SpillSlotsOrReMatsAvailable[SlotOrReMat]= (Reg << 1) | (unsigned)CanClobber;
Chris Lattner66cf80f2006-02-03 23:13:58 +0000444
Evan Cheng549f27d32007-08-13 23:45:17 +0000445 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
446 DOUT << "Remembering RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +0000447 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000448 DOUT << "Remembering SS#" << SlotOrReMat;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000449 DOUT << " in physreg " << TRI->getName(Reg) << "\n";
Chris Lattner66cf80f2006-02-03 23:13:58 +0000450 }
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000451
Chris Lattner593c9582006-02-03 23:28:46 +0000452 /// canClobberPhysReg - Return true if the spiller is allowed to change the
453 /// value of the specified stackslot register if it desires. The specified
454 /// stack slot must be available in a physreg for this query to make sense.
Evan Cheng549f27d32007-08-13 23:45:17 +0000455 bool canClobberPhysReg(int SlotOrReMat) const {
Evan Cheng90a43c32007-08-15 20:20:34 +0000456 assert(SpillSlotsOrReMatsAvailable.count(SlotOrReMat) &&
457 "Value not available!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000458 return SpillSlotsOrReMatsAvailable.find(SlotOrReMat)->second & 1;
Chris Lattner593c9582006-02-03 23:28:46 +0000459 }
Evan Cheng35a3e4a2007-12-04 19:19:45 +0000460
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000461 /// disallowClobberPhysReg - Unset the CanClobber bit of the specified
462 /// stackslot register. The register is still available but is no longer
463 /// allowed to be modifed.
464 void disallowClobberPhysReg(unsigned PhysReg);
465
Chris Lattner66cf80f2006-02-03 23:13:58 +0000466 /// ClobberPhysReg - This is called when the specified physreg changes
Evan Cheng66f71632007-10-19 21:23:22 +0000467 /// value. We use this to invalidate any info about stuff that lives in
Chris Lattner66cf80f2006-02-03 23:13:58 +0000468 /// it and any of its aliases.
469 void ClobberPhysReg(unsigned PhysReg);
470
Evan Cheng90a43c32007-08-15 20:20:34 +0000471 /// ModifyStackSlotOrReMat - This method is called when the value in a stack
472 /// slot changes. This removes information about which register the previous
473 /// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000474 void ModifyStackSlotOrReMat(int SlotOrReMat);
Chris Lattner66cf80f2006-02-03 23:13:58 +0000475};
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000476}
Chris Lattner66cf80f2006-02-03 23:13:58 +0000477
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000478/// disallowClobberPhysRegOnly - Unset the CanClobber bit of the specified
479/// stackslot register. The register is still available but is no longer
480/// allowed to be modifed.
481void AvailableSpills::disallowClobberPhysRegOnly(unsigned PhysReg) {
482 std::multimap<unsigned, int>::iterator I =
483 PhysRegsAvailable.lower_bound(PhysReg);
484 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000485 int SlotOrReMat = I->second;
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000486 I++;
Evan Cheng549f27d32007-08-13 23:45:17 +0000487 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000488 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000489 SpillSlotsOrReMatsAvailable[SlotOrReMat] &= ~1;
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000490 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000491 << " copied, it is available for use but can no longer be modified\n";
492 }
493}
494
495/// disallowClobberPhysReg - Unset the CanClobber bit of the specified
496/// stackslot register and its aliases. The register and its aliases may
497/// still available but is no longer allowed to be modifed.
498void AvailableSpills::disallowClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000499 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Evan Cheng7a0d51c2006-12-14 07:54:05 +0000500 disallowClobberPhysRegOnly(*AS);
501 disallowClobberPhysRegOnly(PhysReg);
502}
503
Chris Lattner66cf80f2006-02-03 23:13:58 +0000504/// ClobberPhysRegOnly - This is called when the specified physreg changes
505/// value. We use this to invalidate any info about stuff we thing lives in it.
506void AvailableSpills::ClobberPhysRegOnly(unsigned PhysReg) {
507 std::multimap<unsigned, int>::iterator I =
508 PhysRegsAvailable.lower_bound(PhysReg);
Chris Lattner07cf1412006-02-03 00:36:31 +0000509 while (I != PhysRegsAvailable.end() && I->first == PhysReg) {
Evan Cheng549f27d32007-08-13 23:45:17 +0000510 int SlotOrReMat = I->second;
Chris Lattner07cf1412006-02-03 00:36:31 +0000511 PhysRegsAvailable.erase(I++);
Evan Cheng549f27d32007-08-13 23:45:17 +0000512 assert((SpillSlotsOrReMatsAvailable[SlotOrReMat] >> 1) == PhysReg &&
Chris Lattner66cf80f2006-02-03 23:13:58 +0000513 "Bidirectional map mismatch!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000514 SpillSlotsOrReMatsAvailable.erase(SlotOrReMat);
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000515 DOUT << "PhysReg " << TRI->getName(PhysReg)
Evan Cheng2638e1a2007-03-20 08:13:50 +0000516 << " clobbered, invalidating ";
Evan Cheng549f27d32007-08-13 23:45:17 +0000517 if (SlotOrReMat > VirtRegMap::MAX_STACK_SLOT)
518 DOUT << "RM#" << SlotOrReMat-VirtRegMap::MAX_STACK_SLOT-1 << "\n";
Evan Cheng2638e1a2007-03-20 08:13:50 +0000519 else
Evan Cheng549f27d32007-08-13 23:45:17 +0000520 DOUT << "SS#" << SlotOrReMat << "\n";
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000521 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000522}
523
Chris Lattner66cf80f2006-02-03 23:13:58 +0000524/// ClobberPhysReg - This is called when the specified physreg changes
525/// value. We use this to invalidate any info about stuff we thing lives in
526/// it and any of its aliases.
527void AvailableSpills::ClobberPhysReg(unsigned PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000528 for (const unsigned *AS = TRI->getAliasSet(PhysReg); *AS; ++AS)
Chris Lattner66cf80f2006-02-03 23:13:58 +0000529 ClobberPhysRegOnly(*AS);
530 ClobberPhysRegOnly(PhysReg);
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000531}
532
Evan Cheng90a43c32007-08-15 20:20:34 +0000533/// ModifyStackSlotOrReMat - This method is called when the value in a stack
534/// slot changes. This removes information about which register the previous
535/// value for this slot lives in (as the previous value is dead now).
Evan Cheng549f27d32007-08-13 23:45:17 +0000536void AvailableSpills::ModifyStackSlotOrReMat(int SlotOrReMat) {
Evan Cheng90a43c32007-08-15 20:20:34 +0000537 std::map<int, unsigned>::iterator It =
538 SpillSlotsOrReMatsAvailable.find(SlotOrReMat);
Evan Cheng549f27d32007-08-13 23:45:17 +0000539 if (It == SpillSlotsOrReMatsAvailable.end()) return;
Evan Chengb9591c62007-07-11 08:47:44 +0000540 unsigned Reg = It->second >> 1;
Evan Cheng549f27d32007-08-13 23:45:17 +0000541 SpillSlotsOrReMatsAvailable.erase(It);
Chris Lattner07cf1412006-02-03 00:36:31 +0000542
543 // This register may hold the value of multiple stack slots, only remove this
544 // stack slot from the set of values the register contains.
545 std::multimap<unsigned, int>::iterator I = PhysRegsAvailable.lower_bound(Reg);
546 for (; ; ++I) {
547 assert(I != PhysRegsAvailable.end() && I->first == Reg &&
548 "Map inverse broken!");
Evan Cheng549f27d32007-08-13 23:45:17 +0000549 if (I->second == SlotOrReMat) break;
Chris Lattner07cf1412006-02-03 00:36:31 +0000550 }
551 PhysRegsAvailable.erase(I);
552}
553
554
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000555
Evan Cheng28bb4622007-07-11 19:17:18 +0000556/// InvalidateKills - MI is going to be deleted. If any of its operands are
557/// marked kill, then invalidate the information.
558static void InvalidateKills(MachineInstr &MI, BitVector &RegKills,
Evan Chengc91f0b82007-08-14 20:23:13 +0000559 std::vector<MachineOperand*> &KillOps,
Evan Cheng66f71632007-10-19 21:23:22 +0000560 SmallVector<unsigned, 2> *KillRegs = NULL) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000561 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
562 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000563 if (!MO.isRegister() || !MO.isUse() || !MO.isKill())
Evan Cheng28bb4622007-07-11 19:17:18 +0000564 continue;
565 unsigned Reg = MO.getReg();
Evan Chenge3b8a482008-08-05 21:51:46 +0000566 if (TargetRegisterInfo::isVirtualRegister(Reg))
567 continue;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000568 if (KillRegs)
569 KillRegs->push_back(Reg);
Evan Chenge3b8a482008-08-05 21:51:46 +0000570 assert(Reg < KillOps.size());
Evan Cheng28bb4622007-07-11 19:17:18 +0000571 if (KillOps[Reg] == &MO) {
572 RegKills.reset(Reg);
573 KillOps[Reg] = NULL;
574 }
575 }
576}
577
Evan Cheng39c883c2007-12-11 23:36:57 +0000578/// InvalidateKill - A MI that defines the specified register is being deleted,
579/// invalidate the register kill information.
580static void InvalidateKill(unsigned Reg, BitVector &RegKills,
581 std::vector<MachineOperand*> &KillOps) {
582 if (RegKills[Reg]) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000583 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000584 KillOps[Reg] = NULL;
585 RegKills.reset(Reg);
586 }
587}
588
Evan Chengb6ca4b32007-08-14 23:25:37 +0000589/// InvalidateRegDef - If the def operand of the specified def MI is now dead
590/// (since it's spill instruction is removed), mark it isDead. Also checks if
591/// the def MI has other definition operands that are not dead. Returns it by
592/// reference.
593static bool InvalidateRegDef(MachineBasicBlock::iterator I,
594 MachineInstr &NewDef, unsigned Reg,
595 bool &HasLiveDef) {
596 // Due to remat, it's possible this reg isn't being reused. That is,
597 // the def of this reg (by prev MI) is now dead.
598 MachineInstr *DefMI = I;
599 MachineOperand *DefOp = NULL;
600 for (unsigned i = 0, e = DefMI->getNumOperands(); i != e; ++i) {
601 MachineOperand &MO = DefMI->getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000602 if (MO.isRegister() && MO.isDef()) {
Evan Chengb6ca4b32007-08-14 23:25:37 +0000603 if (MO.getReg() == Reg)
604 DefOp = &MO;
605 else if (!MO.isDead())
606 HasLiveDef = true;
607 }
608 }
609 if (!DefOp)
610 return false;
611
612 bool FoundUse = false, Done = false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000613 MachineBasicBlock::iterator E = &NewDef;
Evan Chengb6ca4b32007-08-14 23:25:37 +0000614 ++I; ++E;
615 for (; !Done && I != E; ++I) {
616 MachineInstr *NMI = I;
617 for (unsigned j = 0, ee = NMI->getNumOperands(); j != ee; ++j) {
618 MachineOperand &MO = NMI->getOperand(j);
Dan Gohman92dfe202007-09-14 20:33:02 +0000619 if (!MO.isRegister() || MO.getReg() != Reg)
Evan Chengb6ca4b32007-08-14 23:25:37 +0000620 continue;
621 if (MO.isUse())
622 FoundUse = true;
623 Done = true; // Stop after scanning all the operands of this MI.
624 }
625 }
626 if (!FoundUse) {
627 // Def is dead!
628 DefOp->setIsDead();
629 return true;
630 }
631 return false;
632}
633
Evan Cheng28bb4622007-07-11 19:17:18 +0000634/// UpdateKills - Track and update kill info. If a MI reads a register that is
635/// marked kill, then it must be due to register reuse. Transfer the kill info
636/// over.
637static void UpdateKills(MachineInstr &MI, BitVector &RegKills,
638 std::vector<MachineOperand*> &KillOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000639 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng28bb4622007-07-11 19:17:18 +0000640 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
641 MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000642 if (!MO.isRegister() || !MO.isUse())
Evan Cheng28bb4622007-07-11 19:17:18 +0000643 continue;
644 unsigned Reg = MO.getReg();
645 if (Reg == 0)
646 continue;
647
Evan Cheng70366b92008-03-21 19:09:30 +0000648 if (RegKills[Reg] && KillOps[Reg]->getParent() != &MI) {
Evan Cheng28bb4622007-07-11 19:17:18 +0000649 // That can't be right. Register is killed but not re-defined and it's
650 // being reused. Let's fix that.
Chris Lattnerf7382302007-12-30 21:56:09 +0000651 KillOps[Reg]->setIsKill(false);
Evan Cheng39c883c2007-12-11 23:36:57 +0000652 KillOps[Reg] = NULL;
653 RegKills.reset(Reg);
Chris Lattner749c6f62008-01-07 07:27:27 +0000654 if (i < TID.getNumOperands() &&
655 TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Cheng28bb4622007-07-11 19:17:18 +0000656 // Unless it's a two-address operand, this is the new kill.
657 MO.setIsKill();
658 }
Evan Cheng28bb4622007-07-11 19:17:18 +0000659 if (MO.isKill()) {
660 RegKills.set(Reg);
661 KillOps[Reg] = &MO;
662 }
663 }
664
665 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
666 const MachineOperand &MO = MI.getOperand(i);
Dan Gohman92dfe202007-09-14 20:33:02 +0000667 if (!MO.isRegister() || !MO.isDef())
Evan Cheng28bb4622007-07-11 19:17:18 +0000668 continue;
669 unsigned Reg = MO.getReg();
670 RegKills.reset(Reg);
671 KillOps[Reg] = NULL;
672 }
673}
674
Evan Chengd70dbb52008-02-22 09:24:50 +0000675/// ReMaterialize - Re-materialize definition for Reg targetting DestReg.
676///
677static void ReMaterialize(MachineBasicBlock &MBB,
678 MachineBasicBlock::iterator &MII,
679 unsigned DestReg, unsigned Reg,
Evan Chengca1267c2008-03-31 20:40:39 +0000680 const TargetInstrInfo *TII,
Evan Chengd70dbb52008-02-22 09:24:50 +0000681 const TargetRegisterInfo *TRI,
682 VirtRegMap &VRM) {
Evan Chengca1267c2008-03-31 20:40:39 +0000683 TII->reMaterialize(MBB, MII, DestReg, VRM.getReMaterializedMI(Reg));
Evan Chengd70dbb52008-02-22 09:24:50 +0000684 MachineInstr *NewMI = prior(MII);
685 for (unsigned i = 0, e = NewMI->getNumOperands(); i != e; ++i) {
686 MachineOperand &MO = NewMI->getOperand(i);
687 if (!MO.isRegister() || MO.getReg() == 0)
688 continue;
689 unsigned VirtReg = MO.getReg();
690 if (TargetRegisterInfo::isPhysicalRegister(VirtReg))
691 continue;
692 assert(MO.isUse());
693 unsigned SubIdx = MO.getSubReg();
694 unsigned Phys = VRM.getPhys(VirtReg);
695 assert(Phys);
696 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
697 MO.setReg(RReg);
698 }
699 ++NumReMats;
700}
701
Evan Cheng28bb4622007-07-11 19:17:18 +0000702
Chris Lattner7fb64342004-10-01 19:04:51 +0000703// ReusedOp - For each reused operand, we keep track of a bit of information, in
704// case we need to rollback upon processing a new operand. See comments below.
705namespace {
706 struct ReusedOp {
707 // The MachineInstr operand that reused an available value.
708 unsigned Operand;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000709
Evan Cheng549f27d32007-08-13 23:45:17 +0000710 // StackSlotOrReMat - The spill slot or remat id of the value being reused.
711 unsigned StackSlotOrReMat;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000712
Chris Lattner7fb64342004-10-01 19:04:51 +0000713 // PhysRegReused - The physical register the value was available in.
714 unsigned PhysRegReused;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000715
Chris Lattner7fb64342004-10-01 19:04:51 +0000716 // AssignedPhysReg - The physreg that was assigned for use by the reload.
717 unsigned AssignedPhysReg;
Chris Lattner8a61a752005-10-06 17:19:06 +0000718
719 // VirtReg - The virtual register itself.
720 unsigned VirtReg;
Misha Brukmanedf128a2005-04-21 22:36:52 +0000721
Chris Lattner8a61a752005-10-06 17:19:06 +0000722 ReusedOp(unsigned o, unsigned ss, unsigned prr, unsigned apr,
723 unsigned vreg)
Evan Cheng90a43c32007-08-15 20:20:34 +0000724 : Operand(o), StackSlotOrReMat(ss), PhysRegReused(prr),
725 AssignedPhysReg(apr), VirtReg(vreg) {}
Chris Lattner7fb64342004-10-01 19:04:51 +0000726 };
Chris Lattner540fec62006-02-25 01:51:33 +0000727
728 /// ReuseInfo - This maintains a collection of ReuseOp's for each operand that
729 /// is reused instead of reloaded.
Chris Lattnerf8c68f62006-06-28 22:17:39 +0000730 class VISIBILITY_HIDDEN ReuseInfo {
Chris Lattner540fec62006-02-25 01:51:33 +0000731 MachineInstr &MI;
732 std::vector<ReusedOp> Reuses;
Evan Cheng957840b2007-02-21 02:22:03 +0000733 BitVector PhysRegsClobbered;
Chris Lattner540fec62006-02-25 01:51:33 +0000734 public:
Dan Gohman6f0d0242008-02-10 18:45:23 +0000735 ReuseInfo(MachineInstr &mi, const TargetRegisterInfo *tri) : MI(mi) {
736 PhysRegsClobbered.resize(tri->getNumRegs());
Evan Chenge077ef62006-11-04 00:21:55 +0000737 }
Chris Lattner540fec62006-02-25 01:51:33 +0000738
739 bool hasReuses() const {
740 return !Reuses.empty();
741 }
742
743 /// addReuse - If we choose to reuse a virtual register that is already
744 /// available instead of reloading it, remember that we did so.
Evan Cheng549f27d32007-08-13 23:45:17 +0000745 void addReuse(unsigned OpNo, unsigned StackSlotOrReMat,
Chris Lattner540fec62006-02-25 01:51:33 +0000746 unsigned PhysRegReused, unsigned AssignedPhysReg,
747 unsigned VirtReg) {
748 // If the reload is to the assigned register anyway, no undo will be
749 // required.
750 if (PhysRegReused == AssignedPhysReg) return;
751
752 // Otherwise, remember this.
Evan Cheng549f27d32007-08-13 23:45:17 +0000753 Reuses.push_back(ReusedOp(OpNo, StackSlotOrReMat, PhysRegReused,
Chris Lattner540fec62006-02-25 01:51:33 +0000754 AssignedPhysReg, VirtReg));
755 }
Evan Chenge077ef62006-11-04 00:21:55 +0000756
757 void markClobbered(unsigned PhysReg) {
Evan Cheng957840b2007-02-21 02:22:03 +0000758 PhysRegsClobbered.set(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000759 }
760
761 bool isClobbered(unsigned PhysReg) const {
Evan Cheng957840b2007-02-21 02:22:03 +0000762 return PhysRegsClobbered.test(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +0000763 }
Chris Lattner540fec62006-02-25 01:51:33 +0000764
765 /// GetRegForReload - We are about to emit a reload into PhysReg. If there
766 /// is some other operand that is using the specified register, either pick
767 /// a new register to use, or evict the previous reload and use this reg.
768 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
769 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000770 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000771 SmallSet<unsigned, 8> &Rejected,
772 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000773 std::vector<MachineOperand*> &KillOps,
774 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000775 const TargetInstrInfo* TII = MI->getParent()->getParent()->getTarget()
776 .getInstrInfo();
777
Chris Lattner540fec62006-02-25 01:51:33 +0000778 if (Reuses.empty()) return PhysReg; // This is most often empty.
779
780 for (unsigned ro = 0, e = Reuses.size(); ro != e; ++ro) {
781 ReusedOp &Op = Reuses[ro];
782 // If we find some other reuse that was supposed to use this register
783 // exactly for its reload, we can change this reload to use ITS reload
Evan Cheng3c82cab2007-01-19 22:40:14 +0000784 // register. That is, unless its reload register has already been
785 // considered and subsequently rejected because it has also been reused
786 // by another operand.
787 if (Op.PhysRegReused == PhysReg &&
788 Rejected.count(Op.AssignedPhysReg) == 0) {
Chris Lattner540fec62006-02-25 01:51:33 +0000789 // Yup, use the reload register that we didn't use before.
Evan Cheng3c82cab2007-01-19 22:40:14 +0000790 unsigned NewReg = Op.AssignedPhysReg;
791 Rejected.insert(PhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000792 return GetRegForReload(NewReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000793 RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +0000794 } else {
795 // Otherwise, we might also have a problem if a previously reused
796 // value aliases the new register. If so, codegen the previous reload
797 // and use this one.
798 unsigned PRRU = Op.PhysRegReused;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000799 const TargetRegisterInfo *TRI = Spills.getRegInfo();
800 if (TRI->areAliases(PRRU, PhysReg)) {
Chris Lattner540fec62006-02-25 01:51:33 +0000801 // Okay, we found out that an alias of a reused register
802 // was used. This isn't good because it means we have
803 // to undo a previous reuse.
804 MachineBasicBlock *MBB = MI->getParent();
805 const TargetRegisterClass *AliasRC =
Chris Lattner84bc5422007-12-31 04:13:23 +0000806 MBB->getParent()->getRegInfo().getRegClass(Op.VirtReg);
Chris Lattner28bad082006-02-25 02:17:31 +0000807
808 // Copy Op out of the vector and remove it, we're going to insert an
809 // explicit load for it.
810 ReusedOp NewOp = Op;
811 Reuses.erase(Reuses.begin()+ro);
812
813 // Ok, we're going to try to reload the assigned physreg into the
814 // slot that we were supposed to in the first place. However, that
815 // register could hold a reuse. Check to see if it conflicts or
816 // would prefer us to use a different register.
817 unsigned NewPhysReg = GetRegForReload(NewOp.AssignedPhysReg,
Evan Cheng28bb4622007-07-11 19:17:18 +0000818 MI, Spills, MaybeDeadStores,
Evan Cheng549f27d32007-08-13 23:45:17 +0000819 Rejected, RegKills, KillOps, VRM);
Chris Lattner28bad082006-02-25 02:17:31 +0000820
Evan Chengd70dbb52008-02-22 09:24:50 +0000821 MachineBasicBlock::iterator MII = MI;
Evan Cheng549f27d32007-08-13 23:45:17 +0000822 if (NewOp.StackSlotOrReMat > VirtRegMap::MAX_STACK_SLOT) {
Evan Chengca1267c2008-03-31 20:40:39 +0000823 ReMaterialize(*MBB, MII, NewPhysReg, NewOp.VirtReg, TII, TRI,VRM);
Evan Cheng549f27d32007-08-13 23:45:17 +0000824 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +0000825 TII->loadRegFromStackSlot(*MBB, MII, NewPhysReg,
Evan Cheng549f27d32007-08-13 23:45:17 +0000826 NewOp.StackSlotOrReMat, AliasRC);
Evan Chengd3653122008-02-27 03:04:06 +0000827 MachineInstr *LoadMI = prior(MII);
828 VRM.addSpillSlotUse(NewOp.StackSlotOrReMat, LoadMI);
Evan Chengfff3e192007-08-14 09:11:18 +0000829 // Any stores to this stack slot are not dead anymore.
830 MaybeDeadStores[NewOp.StackSlotOrReMat] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +0000831 ++NumLoads;
832 }
Chris Lattner28bad082006-02-25 02:17:31 +0000833 Spills.ClobberPhysReg(NewPhysReg);
834 Spills.ClobberPhysReg(NewOp.PhysRegReused);
Evan Cheng014264b2008-09-10 20:08:45 +0000835
836 unsigned SubIdx = MI->getOperand(NewOp.Operand).getSubReg();
837 unsigned RReg = SubIdx ? TRI->getSubReg(NewPhysReg, SubIdx) : NewPhysReg;
838 MI->getOperand(NewOp.Operand).setReg(RReg);
Chris Lattner540fec62006-02-25 01:51:33 +0000839
Evan Cheng549f27d32007-08-13 23:45:17 +0000840 Spills.addAvailable(NewOp.StackSlotOrReMat, MI, NewPhysReg);
Evan Cheng28bb4622007-07-11 19:17:18 +0000841 --MII;
842 UpdateKills(*MII, RegKills, KillOps);
843 DOUT << '\t' << *MII;
Chris Lattner540fec62006-02-25 01:51:33 +0000844
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000845 DOUT << "Reuse undone!\n";
Chris Lattner540fec62006-02-25 01:51:33 +0000846 --NumReused;
Chris Lattner28bad082006-02-25 02:17:31 +0000847
848 // Finally, PhysReg is now available, go ahead and use it.
Chris Lattner540fec62006-02-25 01:51:33 +0000849 return PhysReg;
850 }
851 }
852 }
853 return PhysReg;
854 }
Evan Cheng3c82cab2007-01-19 22:40:14 +0000855
856 /// GetRegForReload - Helper for the above GetRegForReload(). Add a
857 /// 'Rejected' set to remember which registers have been considered and
858 /// rejected for the reload. This avoids infinite looping in case like
859 /// this:
860 /// t1 := op t2, t3
861 /// t2 <- assigned r0 for use by the reload but ended up reuse r1
862 /// t3 <- assigned r1 for use by the reload but ended up reuse r0
863 /// t1 <- desires r1
864 /// sees r1 is taken by t2, tries t2's reload register r0
865 /// sees r0 is taken by t3, tries t3's reload register r1
866 /// sees r1 is taken by t2, tries t2's reload register r0 ...
867 unsigned GetRegForReload(unsigned PhysReg, MachineInstr *MI,
868 AvailableSpills &Spills,
Evan Chengfff3e192007-08-14 09:11:18 +0000869 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng28bb4622007-07-11 19:17:18 +0000870 BitVector &RegKills,
Evan Cheng549f27d32007-08-13 23:45:17 +0000871 std::vector<MachineOperand*> &KillOps,
872 VirtRegMap &VRM) {
Chris Lattner08a4d5a2007-01-23 00:59:48 +0000873 SmallSet<unsigned, 8> Rejected;
Evan Cheng28bb4622007-07-11 19:17:18 +0000874 return GetRegForReload(PhysReg, MI, Spills, MaybeDeadStores, Rejected,
Evan Cheng549f27d32007-08-13 23:45:17 +0000875 RegKills, KillOps, VRM);
Evan Cheng3c82cab2007-01-19 22:40:14 +0000876 }
Chris Lattner540fec62006-02-25 01:51:33 +0000877 };
Chris Lattner7fb64342004-10-01 19:04:51 +0000878}
Chris Lattner8c4d88d2004-09-30 01:54:45 +0000879
Evan Cheng66f71632007-10-19 21:23:22 +0000880/// PrepForUnfoldOpti - Turn a store folding instruction into a load folding
881/// instruction. e.g.
882/// xorl %edi, %eax
883/// movl %eax, -32(%ebp)
884/// movl -36(%ebp), %eax
Bill Wendlingf059deb2008-02-26 10:51:52 +0000885/// orl %eax, -32(%ebp)
Evan Cheng66f71632007-10-19 21:23:22 +0000886/// ==>
887/// xorl %edi, %eax
888/// orl -36(%ebp), %eax
889/// mov %eax, -32(%ebp)
890/// This enables unfolding optimization for a subsequent instruction which will
891/// also eliminate the newly introduced store instruction.
892bool LocalSpiller::PrepForUnfoldOpti(MachineBasicBlock &MBB,
Evan Cheng87bb9912008-06-13 23:58:02 +0000893 MachineBasicBlock::iterator &MII,
Evan Cheng66f71632007-10-19 21:23:22 +0000894 std::vector<MachineInstr*> &MaybeDeadStores,
Evan Cheng87bb9912008-06-13 23:58:02 +0000895 AvailableSpills &Spills,
896 BitVector &RegKills,
897 std::vector<MachineOperand*> &KillOps,
898 VirtRegMap &VRM) {
Evan Cheng66f71632007-10-19 21:23:22 +0000899 MachineFunction &MF = *MBB.getParent();
900 MachineInstr &MI = *MII;
901 unsigned UnfoldedOpc = 0;
902 unsigned UnfoldPR = 0;
903 unsigned UnfoldVR = 0;
904 int FoldedSS = VirtRegMap::NO_STACK_SLOT;
905 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000906 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Evan Cheng66f71632007-10-19 21:23:22 +0000907 // Only transform a MI that folds a single register.
908 if (UnfoldedOpc)
909 return false;
910 UnfoldVR = I->second.first;
911 VirtRegMap::ModRef MR = I->second.second;
Evan Chengc17ba8a2008-03-14 20:44:01 +0000912 // MI2VirtMap be can updated which invalidate the iterator.
913 // Increment the iterator first.
914 ++I;
Evan Cheng66f71632007-10-19 21:23:22 +0000915 if (VRM.isAssignedReg(UnfoldVR))
916 continue;
917 // If this reference is not a use, any previous store is now dead.
918 // Otherwise, the store to this stack slot is not dead anymore.
919 FoldedSS = VRM.getStackSlot(UnfoldVR);
920 MachineInstr* DeadStore = MaybeDeadStores[FoldedSS];
921 if (DeadStore && (MR & VirtRegMap::isModRef)) {
922 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(FoldedSS);
Evan Cheng6130f662008-03-05 00:59:57 +0000923 if (!PhysReg || !DeadStore->readsRegister(PhysReg))
Evan Cheng66f71632007-10-19 21:23:22 +0000924 continue;
925 UnfoldPR = PhysReg;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000926 UnfoldedOpc = TII->getOpcodeAfterMemoryUnfold(MI.getOpcode(),
Evan Cheng66f71632007-10-19 21:23:22 +0000927 false, true);
928 }
929 }
930
931 if (!UnfoldedOpc)
932 return false;
933
934 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
935 MachineOperand &MO = MI.getOperand(i);
936 if (!MO.isRegister() || MO.getReg() == 0 || !MO.isUse())
937 continue;
938 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +0000939 if (TargetRegisterInfo::isPhysicalRegister(VirtReg) || MO.getSubReg())
Evan Cheng66f71632007-10-19 21:23:22 +0000940 continue;
941 if (VRM.isAssignedReg(VirtReg)) {
942 unsigned PhysReg = VRM.getPhys(VirtReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000943 if (PhysReg && TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000944 return false;
945 } else if (VRM.isReMaterialized(VirtReg))
946 continue;
947 int SS = VRM.getStackSlot(VirtReg);
948 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
949 if (PhysReg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000950 if (TRI->regsOverlap(PhysReg, UnfoldPR))
Evan Cheng66f71632007-10-19 21:23:22 +0000951 return false;
952 continue;
953 }
Evan Chenge3b8a482008-08-05 21:51:46 +0000954 if (VRM.hasPhys(VirtReg)) {
955 PhysReg = VRM.getPhys(VirtReg);
956 if (!TRI->regsOverlap(PhysReg, UnfoldPR))
957 continue;
958 }
Evan Cheng66f71632007-10-19 21:23:22 +0000959
960 // Ok, we'll need to reload the value into a register which makes
961 // it impossible to perform the store unfolding optimization later.
962 // Let's see if it is possible to fold the load if the store is
963 // unfolded. This allows us to perform the store unfolding
964 // optimization.
965 SmallVector<MachineInstr*, 4> NewMIs;
Owen Anderson6425f8b2008-01-07 01:35:56 +0000966 if (TII->unfoldMemoryOperand(MF, &MI, UnfoldVR, false, false, NewMIs)) {
Evan Cheng66f71632007-10-19 21:23:22 +0000967 assert(NewMIs.size() == 1);
968 MachineInstr *NewMI = NewMIs.back();
969 NewMIs.clear();
Evan Cheng6130f662008-03-05 00:59:57 +0000970 int Idx = NewMI->findRegisterUseOperandIdx(VirtReg, false);
Evan Cheng81a03822007-11-17 00:40:40 +0000971 assert(Idx != -1);
Evan Chengaee4af62007-12-02 08:30:39 +0000972 SmallVector<unsigned, 2> Ops;
973 Ops.push_back(Idx);
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000974 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, NewMI, Ops, SS);
Evan Cheng66f71632007-10-19 21:23:22 +0000975 if (FoldedMI) {
Evan Cheng21b3f312008-02-27 19:57:11 +0000976 VRM.addSpillSlotUse(SS, FoldedMI);
Evan Chengcbfb9b22007-10-22 03:01:44 +0000977 if (!VRM.hasPhys(UnfoldVR))
Evan Cheng66f71632007-10-19 21:23:22 +0000978 VRM.assignVirt2Phys(UnfoldVR, UnfoldPR);
Evan Cheng66f71632007-10-19 21:23:22 +0000979 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
980 MII = MBB.insert(MII, FoldedMI);
Evan Cheng7a0f1852008-05-20 08:13:21 +0000981 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +0000982 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +0000983 MBB.erase(&MI);
Dan Gohmanfa828572008-07-18 18:28:56 +0000984 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +0000985 return true;
986 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000987 MF.DeleteMachineInstr(NewMI);
Evan Cheng66f71632007-10-19 21:23:22 +0000988 }
989 }
990 return false;
991}
Chris Lattner7fb64342004-10-01 19:04:51 +0000992
Evan Cheng87bb9912008-06-13 23:58:02 +0000993/// CommuteToFoldReload -
994/// Look for
995/// r1 = load fi#1
996/// r1 = op r1, r2<kill>
997/// store r1, fi#1
998///
999/// If op is commutable and r2 is killed, then we can xform these to
1000/// r2 = op r2, fi#1
1001/// store r2, fi#1
1002bool LocalSpiller::CommuteToFoldReload(MachineBasicBlock &MBB,
1003 MachineBasicBlock::iterator &MII,
1004 unsigned VirtReg, unsigned SrcReg, int SS,
1005 BitVector &RegKills,
1006 std::vector<MachineOperand*> &KillOps,
1007 const TargetRegisterInfo *TRI,
1008 VirtRegMap &VRM) {
1009 if (MII == MBB.begin() || !MII->killsRegister(SrcReg))
1010 return false;
1011
1012 MachineFunction &MF = *MBB.getParent();
1013 MachineInstr &MI = *MII;
1014 MachineBasicBlock::iterator DefMII = prior(MII);
1015 MachineInstr *DefMI = DefMII;
1016 const TargetInstrDesc &TID = DefMI->getDesc();
1017 unsigned NewDstIdx;
1018 if (DefMII != MBB.begin() &&
1019 TID.isCommutable() &&
1020 TII->CommuteChangesDestination(DefMI, NewDstIdx)) {
1021 MachineOperand &NewDstMO = DefMI->getOperand(NewDstIdx);
1022 unsigned NewReg = NewDstMO.getReg();
1023 if (!NewDstMO.isKill() || TRI->regsOverlap(NewReg, SrcReg))
1024 return false;
1025 MachineInstr *ReloadMI = prior(DefMII);
1026 int FrameIdx;
1027 unsigned DestReg = TII->isLoadFromStackSlot(ReloadMI, FrameIdx);
1028 if (DestReg != SrcReg || FrameIdx != SS)
1029 return false;
1030 int UseIdx = DefMI->findRegisterUseOperandIdx(DestReg, false);
1031 if (UseIdx == -1)
1032 return false;
1033 int DefIdx = TID.getOperandConstraint(UseIdx, TOI::TIED_TO);
1034 if (DefIdx == -1)
1035 return false;
1036 assert(DefMI->getOperand(DefIdx).isRegister() &&
1037 DefMI->getOperand(DefIdx).getReg() == SrcReg);
1038
1039 // Now commute def instruction.
Evan Cheng7a153912008-06-16 07:34:17 +00001040 MachineInstr *CommutedMI = TII->commuteInstruction(DefMI, true);
Evan Cheng87bb9912008-06-13 23:58:02 +00001041 if (!CommutedMI)
1042 return false;
1043 SmallVector<unsigned, 2> Ops;
1044 Ops.push_back(NewDstIdx);
1045 MachineInstr *FoldedMI = TII->foldMemoryOperand(MF, CommutedMI, Ops, SS);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001046 // Not needed since foldMemoryOperand returns new MI.
1047 MF.DeleteMachineInstr(CommutedMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001048 if (!FoldedMI)
Evan Cheng87bb9912008-06-13 23:58:02 +00001049 return false;
Evan Cheng87bb9912008-06-13 23:58:02 +00001050
1051 VRM.addSpillSlotUse(SS, FoldedMI);
1052 VRM.virtFolded(VirtReg, FoldedMI, VirtRegMap::isRef);
1053 // Insert new def MI and spill MI.
1054 const TargetRegisterClass* RC = MF.getRegInfo().getRegClass(VirtReg);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001055 TII->storeRegToStackSlot(MBB, &MI, NewReg, true, SS, RC);
Evan Cheng87bb9912008-06-13 23:58:02 +00001056 MII = prior(MII);
1057 MachineInstr *StoreMI = MII;
1058 VRM.addSpillSlotUse(SS, StoreMI);
1059 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
1060 MII = MBB.insert(MII, FoldedMI); // Update MII to backtrack.
1061
1062 // Delete all 3 old instructions.
Evan Cheng87bb9912008-06-13 23:58:02 +00001063 InvalidateKills(*ReloadMI, RegKills, KillOps);
1064 VRM.RemoveMachineInstrFromMaps(ReloadMI);
1065 MBB.erase(ReloadMI);
Evan Cheng7a153912008-06-16 07:34:17 +00001066 InvalidateKills(*DefMI, RegKills, KillOps);
1067 VRM.RemoveMachineInstrFromMaps(DefMI);
1068 MBB.erase(DefMI);
1069 InvalidateKills(MI, RegKills, KillOps);
1070 VRM.RemoveMachineInstrFromMaps(&MI);
1071 MBB.erase(&MI);
1072
Evan Cheng87bb9912008-06-13 23:58:02 +00001073 ++NumCommutes;
1074 return true;
1075 }
1076
1077 return false;
1078}
1079
Evan Cheng7277a7d2007-11-02 17:35:08 +00001080/// findSuperReg - Find the SubReg's super-register of given register class
1081/// where its SubIdx sub-register is SubReg.
1082static unsigned findSuperReg(const TargetRegisterClass *RC, unsigned SubReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001083 unsigned SubIdx, const TargetRegisterInfo *TRI) {
Evan Cheng7277a7d2007-11-02 17:35:08 +00001084 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
1085 I != E; ++I) {
1086 unsigned Reg = *I;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001087 if (TRI->getSubReg(Reg, SubIdx) == SubReg)
Evan Cheng7277a7d2007-11-02 17:35:08 +00001088 return Reg;
1089 }
1090 return 0;
1091}
1092
Evan Cheng81a03822007-11-17 00:40:40 +00001093/// SpillRegToStackSlot - Spill a register to a specified stack slot. Check if
1094/// the last store to the same slot is now dead. If so, remove the last store.
1095void LocalSpiller::SpillRegToStackSlot(MachineBasicBlock &MBB,
1096 MachineBasicBlock::iterator &MII,
1097 int Idx, unsigned PhysReg, int StackSlot,
1098 const TargetRegisterClass *RC,
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001099 bool isAvailable, MachineInstr *&LastStore,
Evan Cheng81a03822007-11-17 00:40:40 +00001100 AvailableSpills &Spills,
1101 SmallSet<MachineInstr*, 4> &ReMatDefs,
1102 BitVector &RegKills,
1103 std::vector<MachineOperand*> &KillOps,
Evan Chenge4b39002007-12-03 21:31:55 +00001104 VirtRegMap &VRM) {
Owen Andersonf6372aa2008-01-01 21:11:32 +00001105 TII->storeRegToStackSlot(MBB, next(MII), PhysReg, true, StackSlot, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001106 MachineInstr *StoreMI = next(MII);
1107 VRM.addSpillSlotUse(StackSlot, StoreMI);
1108 DOUT << "Store:\t" << *StoreMI;
Evan Cheng81a03822007-11-17 00:40:40 +00001109
1110 // If there is a dead store to this stack slot, nuke it now.
1111 if (LastStore) {
1112 DOUT << "Removed dead store:\t" << *LastStore;
1113 ++NumDSE;
1114 SmallVector<unsigned, 2> KillRegs;
1115 InvalidateKills(*LastStore, RegKills, KillOps, &KillRegs);
1116 MachineBasicBlock::iterator PrevMII = LastStore;
1117 bool CheckDef = PrevMII != MBB.begin();
1118 if (CheckDef)
1119 --PrevMII;
Evan Chengcada2452007-11-28 01:28:46 +00001120 VRM.RemoveMachineInstrFromMaps(LastStore);
Evan Chengd3653122008-02-27 03:04:06 +00001121 MBB.erase(LastStore);
Evan Cheng81a03822007-11-17 00:40:40 +00001122 if (CheckDef) {
1123 // Look at defs of killed registers on the store. Mark the defs
1124 // as dead since the store has been deleted and they aren't
1125 // being reused.
1126 for (unsigned j = 0, ee = KillRegs.size(); j != ee; ++j) {
1127 bool HasOtherDef = false;
1128 if (InvalidateRegDef(PrevMII, *MII, KillRegs[j], HasOtherDef)) {
1129 MachineInstr *DeadDef = PrevMII;
1130 if (ReMatDefs.count(DeadDef) && !HasOtherDef) {
1131 // FIXME: This assumes a remat def does not have side
1132 // effects.
Evan Chengcada2452007-11-28 01:28:46 +00001133 VRM.RemoveMachineInstrFromMaps(DeadDef);
Evan Chengd3653122008-02-27 03:04:06 +00001134 MBB.erase(DeadDef);
Evan Cheng81a03822007-11-17 00:40:40 +00001135 ++NumDRM;
1136 }
1137 }
1138 }
1139 }
1140 }
1141
Evan Chenge4b39002007-12-03 21:31:55 +00001142 LastStore = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001143
1144 // If the stack slot value was previously available in some other
1145 // register, change it now. Otherwise, make the register available,
1146 // in PhysReg.
1147 Spills.ModifyStackSlotOrReMat(StackSlot);
1148 Spills.ClobberPhysReg(PhysReg);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001149 Spills.addAvailable(StackSlot, LastStore, PhysReg, isAvailable);
Evan Cheng81a03822007-11-17 00:40:40 +00001150 ++NumStores;
1151}
1152
Evan Cheng7a0f1852008-05-20 08:13:21 +00001153/// TransferDeadness - A identity copy definition is dead and it's being
1154/// removed. Find the last def or use and mark it as dead / kill.
1155void LocalSpiller::TransferDeadness(MachineBasicBlock *MBB, unsigned CurDist,
1156 unsigned Reg, BitVector &RegKills,
1157 std::vector<MachineOperand*> &KillOps) {
1158 int LastUDDist = -1;
1159 MachineInstr *LastUDMI = NULL;
1160 for (MachineRegisterInfo::reg_iterator RI = RegInfo->reg_begin(Reg),
1161 RE = RegInfo->reg_end(); RI != RE; ++RI) {
1162 MachineInstr *UDMI = &*RI;
1163 if (UDMI->getParent() != MBB)
1164 continue;
1165 DenseMap<MachineInstr*, unsigned>::iterator DI = DistanceMap.find(UDMI);
1166 if (DI == DistanceMap.end() || DI->second > CurDist)
1167 continue;
1168 if ((int)DI->second < LastUDDist)
1169 continue;
1170 LastUDDist = DI->second;
1171 LastUDMI = UDMI;
1172 }
1173
1174 if (LastUDMI) {
1175 const TargetInstrDesc &TID = LastUDMI->getDesc();
1176 MachineOperand *LastUD = NULL;
1177 for (unsigned i = 0, e = LastUDMI->getNumOperands(); i != e; ++i) {
1178 MachineOperand &MO = LastUDMI->getOperand(i);
1179 if (!MO.isRegister() || MO.getReg() != Reg)
1180 continue;
1181 if (!LastUD || (LastUD->isUse() && MO.isDef()))
1182 LastUD = &MO;
1183 if (TID.getOperandConstraint(i, TOI::TIED_TO) != -1)
1184 return;
1185 }
1186 if (LastUD->isDef())
1187 LastUD->setIsDead();
1188 else {
1189 LastUD->setIsKill();
1190 RegKills.set(Reg);
1191 KillOps[Reg] = LastUD;
1192 }
1193 }
1194}
1195
Chris Lattner7fb64342004-10-01 19:04:51 +00001196/// rewriteMBB - Keep track of which spills are available even after the
Evan Cheng81a03822007-11-17 00:40:40 +00001197/// register allocator is done with them. If possible, avid reloading vregs.
Evan Cheng549f27d32007-08-13 23:45:17 +00001198void LocalSpiller::RewriteMBB(MachineBasicBlock &MBB, VirtRegMap &VRM) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001199 DOUT << MBB.getBasicBlock()->getName() << ":\n";
Chris Lattner7fb64342004-10-01 19:04:51 +00001200
Evan Chengfff3e192007-08-14 09:11:18 +00001201 MachineFunction &MF = *MBB.getParent();
Owen Andersond10fd972007-12-31 06:32:00 +00001202
Chris Lattner66cf80f2006-02-03 23:13:58 +00001203 // Spills - Keep track of which spilled values are available in physregs so
1204 // that we can choose to reuse the physregs instead of emitting reloads.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001205 AvailableSpills Spills(TRI, TII);
Chris Lattner66cf80f2006-02-03 23:13:58 +00001206
Chris Lattner52b25db2004-10-01 19:47:12 +00001207 // MaybeDeadStores - When we need to write a value back into a stack slot,
1208 // keep track of the inserted store. If the stack slot value is never read
1209 // (because the value was used from some available register, for example), and
1210 // subsequently stored to, the original store is dead. This map keeps track
1211 // of inserted stores that are not used. If we see a subsequent store to the
1212 // same stack slot, the original store is deleted.
Evan Chengfff3e192007-08-14 09:11:18 +00001213 std::vector<MachineInstr*> MaybeDeadStores;
1214 MaybeDeadStores.resize(MF.getFrameInfo()->getObjectIndexEnd(), NULL);
Chris Lattner52b25db2004-10-01 19:47:12 +00001215
Evan Chengb6ca4b32007-08-14 23:25:37 +00001216 // ReMatDefs - These are rematerializable def MIs which are not deleted.
1217 SmallSet<MachineInstr*, 4> ReMatDefs;
1218
Evan Cheng0c40d722007-07-11 05:28:39 +00001219 // Keep track of kill information.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001220 BitVector RegKills(TRI->getNumRegs());
Evan Cheng0c40d722007-07-11 05:28:39 +00001221 std::vector<MachineOperand*> KillOps;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001222 KillOps.resize(TRI->getNumRegs(), NULL);
Evan Cheng0c40d722007-07-11 05:28:39 +00001223
Evan Cheng7a0f1852008-05-20 08:13:21 +00001224 unsigned Dist = 0;
1225 DistanceMap.clear();
Chris Lattner7fb64342004-10-01 19:04:51 +00001226 for (MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
1227 MII != E; ) {
Chris Lattner7fb64342004-10-01 19:04:51 +00001228 MachineBasicBlock::iterator NextMII = MII; ++NextMII;
Evan Cheng0c40d722007-07-11 05:28:39 +00001229
Evan Cheng66f71632007-10-19 21:23:22 +00001230 VirtRegMap::MI2VirtMapTy::const_iterator I, End;
Evan Cheng0c40d722007-07-11 05:28:39 +00001231 bool Erased = false;
1232 bool BackTracked = false;
Evan Cheng66f71632007-10-19 21:23:22 +00001233 if (PrepForUnfoldOpti(MBB, MII,
1234 MaybeDeadStores, Spills, RegKills, KillOps, VRM))
1235 NextMII = next(MII);
Chris Lattner7fb64342004-10-01 19:04:51 +00001236
Evan Cheng66f71632007-10-19 21:23:22 +00001237 MachineInstr &MI = *MII;
Chris Lattner749c6f62008-01-07 07:27:27 +00001238 const TargetInstrDesc &TID = MI.getDesc();
Evan Chenge077ef62006-11-04 00:21:55 +00001239
Evan Cheng676dd7c2008-03-11 07:19:34 +00001240 if (VRM.hasEmergencySpills(&MI)) {
1241 // Spill physical register(s) in the rare case the allocator has run out
1242 // of registers to allocate.
1243 SmallSet<int, 4> UsedSS;
1244 std::vector<unsigned> &EmSpills = VRM.getEmergencySpills(&MI);
1245 for (unsigned i = 0, e = EmSpills.size(); i != e; ++i) {
1246 unsigned PhysReg = EmSpills[i];
1247 const TargetRegisterClass *RC =
1248 TRI->getPhysicalRegisterRegClass(PhysReg);
1249 assert(RC && "Unable to determine register class!");
1250 int SS = VRM.getEmergencySpillSlot(RC);
1251 if (UsedSS.count(SS))
1252 assert(0 && "Need to spill more than one physical registers!");
1253 UsedSS.insert(SS);
1254 TII->storeRegToStackSlot(MBB, MII, PhysReg, true, SS, RC);
1255 MachineInstr *StoreMI = prior(MII);
1256 VRM.addSpillSlotUse(SS, StoreMI);
1257 TII->loadRegFromStackSlot(MBB, next(MII), PhysReg, SS, RC);
1258 MachineInstr *LoadMI = next(MII);
1259 VRM.addSpillSlotUse(SS, LoadMI);
Evan Chengc1f53c72008-03-11 21:34:46 +00001260 ++NumPSpills;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001261 }
Evan Cheng17d5f542008-03-12 00:14:07 +00001262 NextMII = next(MII);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001263 }
1264
Evan Cheng0cbb1162007-11-29 01:06:25 +00001265 // Insert restores here if asked to.
1266 if (VRM.isRestorePt(&MI)) {
1267 std::vector<unsigned> &RestoreRegs = VRM.getRestorePtRestores(&MI);
1268 for (unsigned i = 0, e = RestoreRegs.size(); i != e; ++i) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001269 unsigned VirtReg = RestoreRegs[e-i-1]; // Reverse order.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001270 if (!VRM.getPreSplitReg(VirtReg))
1271 continue; // Split interval spilled again.
1272 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001273 RegInfo->setPhysRegUsed(Phys);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001274 if (VRM.isReMaterialized(VirtReg)) {
Evan Chengca1267c2008-03-31 20:40:39 +00001275 ReMaterialize(MBB, MII, Phys, VirtReg, TII, TRI, VRM);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001276 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001277 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Chengd3653122008-02-27 03:04:06 +00001278 int SS = VRM.getStackSlot(VirtReg);
1279 TII->loadRegFromStackSlot(MBB, &MI, Phys, SS, RC);
1280 MachineInstr *LoadMI = prior(MII);
1281 VRM.addSpillSlotUse(SS, LoadMI);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001282 ++NumLoads;
1283 }
1284 // This invalidates Phys.
1285 Spills.ClobberPhysReg(Phys);
1286 UpdateKills(*prior(MII), RegKills, KillOps);
1287 DOUT << '\t' << *prior(MII);
1288 }
1289 }
1290
Evan Cheng81a03822007-11-17 00:40:40 +00001291 // Insert spills here if asked to.
Evan Chengcada2452007-11-28 01:28:46 +00001292 if (VRM.isSpillPt(&MI)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001293 std::vector<std::pair<unsigned,bool> > &SpillRegs =
1294 VRM.getSpillPtSpills(&MI);
Evan Chengcada2452007-11-28 01:28:46 +00001295 for (unsigned i = 0, e = SpillRegs.size(); i != e; ++i) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001296 unsigned VirtReg = SpillRegs[i].first;
1297 bool isKill = SpillRegs[i].second;
Evan Chengcada2452007-11-28 01:28:46 +00001298 if (!VRM.getPreSplitReg(VirtReg))
1299 continue; // Split interval spilled again.
Chris Lattner84bc5422007-12-31 04:13:23 +00001300 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Chengcada2452007-11-28 01:28:46 +00001301 unsigned Phys = VRM.getPhys(VirtReg);
1302 int StackSlot = VRM.getStackSlot(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001303 TII->storeRegToStackSlot(MBB, next(MII), Phys, isKill, StackSlot, RC);
Evan Chengd64b5c82007-12-05 03:14:33 +00001304 MachineInstr *StoreMI = next(MII);
Evan Chengd3653122008-02-27 03:04:06 +00001305 VRM.addSpillSlotUse(StackSlot, StoreMI);
Evan Cheng4191b962008-03-12 00:02:46 +00001306 DOUT << "Store:\t" << *StoreMI;
Evan Chengd64b5c82007-12-05 03:14:33 +00001307 VRM.virtFolded(VirtReg, StoreMI, VirtRegMap::isMod);
Evan Chengcada2452007-11-28 01:28:46 +00001308 }
Evan Chenge4b39002007-12-03 21:31:55 +00001309 NextMII = next(MII);
Evan Cheng81a03822007-11-17 00:40:40 +00001310 }
1311
1312 /// ReusedOperands - Keep track of operand reuse in case we need to undo
1313 /// reuse.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001314 ReuseInfo ReusedOperands(MI, TRI);
Evan Chengb2fd65f2008-02-22 19:22:06 +00001315 SmallVector<unsigned, 4> VirtUseOps;
Chris Lattner7fb64342004-10-01 19:04:51 +00001316 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1317 MachineOperand &MO = MI.getOperand(i);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001318 if (!MO.isRegister() || MO.getReg() == 0)
1319 continue; // Ignore non-register operands.
1320
Evan Cheng32dfbea2007-10-12 08:50:34 +00001321 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001322 if (TargetRegisterInfo::isPhysicalRegister(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001323 // Ignore physregs for spilling, but remember that it is used by this
1324 // function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001325 RegInfo->setPhysRegUsed(VirtReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001326 continue;
1327 }
Evan Chengb2fd65f2008-02-22 19:22:06 +00001328
1329 // We want to process implicit virtual register uses first.
1330 if (MO.isImplicit())
Evan Cheng4cce6b42008-04-11 17:53:36 +00001331 // If the virtual register is implicitly defined, emit a implicit_def
1332 // before so scavenger knows it's "defined".
Evan Chengb2fd65f2008-02-22 19:22:06 +00001333 VirtUseOps.insert(VirtUseOps.begin(), i);
1334 else
1335 VirtUseOps.push_back(i);
1336 }
1337
1338 // Process all of the spilled uses and all non spilled reg references.
1339 for (unsigned j = 0, e = VirtUseOps.size(); j != e; ++j) {
1340 unsigned i = VirtUseOps[j];
1341 MachineOperand &MO = MI.getOperand(i);
1342 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001343 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
Evan Chengb2fd65f2008-02-22 19:22:06 +00001344 "Not a virtual register?");
Evan Cheng70306f82007-12-03 09:58:48 +00001345
Evan Chengc498b022007-11-14 07:59:08 +00001346 unsigned SubIdx = MO.getSubReg();
Evan Cheng549f27d32007-08-13 23:45:17 +00001347 if (VRM.isAssignedReg(VirtReg)) {
Chris Lattner50ea01e2005-09-09 20:29:51 +00001348 // This virtual register was assigned a physreg!
1349 unsigned Phys = VRM.getPhys(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001350 RegInfo->setPhysRegUsed(Phys);
Evan Chenge077ef62006-11-04 00:21:55 +00001351 if (MO.isDef())
1352 ReusedOperands.markClobbered(Phys);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001353 unsigned RReg = SubIdx ? TRI->getSubReg(Phys, SubIdx) : Phys;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001354 MI.getOperand(i).setReg(RReg);
Evan Cheng4cce6b42008-04-11 17:53:36 +00001355 if (VRM.isImplicitlyDefined(VirtReg))
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001356 BuildMI(MBB, &MI, TII->get(TargetInstrInfo::IMPLICIT_DEF), RReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001357 continue;
1358 }
1359
1360 // This virtual register is now known to be a spilled value.
1361 if (!MO.isUse())
1362 continue; // Handle defs in the loop below (handle use&def here though)
Chris Lattner7fb64342004-10-01 19:04:51 +00001363
Evan Cheng549f27d32007-08-13 23:45:17 +00001364 bool DoReMat = VRM.isReMaterialized(VirtReg);
1365 int SSorRMId = DoReMat
1366 ? VRM.getReMatId(VirtReg) : VRM.getStackSlot(VirtReg);
Evan Chengdc6be192007-08-14 05:42:54 +00001367 int ReuseSlot = SSorRMId;
Chris Lattner7fb64342004-10-01 19:04:51 +00001368
Chris Lattner50ea01e2005-09-09 20:29:51 +00001369 // Check to see if this stack slot is available.
Evan Chengdc6be192007-08-14 05:42:54 +00001370 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SSorRMId);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001371
1372 // If this is a sub-register use, make sure the reuse register is in the
1373 // right register class. For example, for x86 not all of the 32-bit
1374 // registers have accessible sub-registers.
1375 // Similarly so for EXTRACT_SUBREG. Consider this:
1376 // EDI = op
1377 // MOV32_mr fi#1, EDI
1378 // ...
1379 // = EXTRACT_SUBREG fi#1
1380 // fi#1 is available in EDI, but it cannot be reused because it's not in
1381 // the right register file.
1382 if (PhysReg &&
Evan Chengc498b022007-11-14 07:59:08 +00001383 (SubIdx || MI.getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001384 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001385 if (!RC->contains(PhysReg))
1386 PhysReg = 0;
1387 }
1388
Evan Chengdc6be192007-08-14 05:42:54 +00001389 if (PhysReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001390 // This spilled operand might be part of a two-address operand. If this
1391 // is the case, then changing it will necessarily require changing the
1392 // def part of the instruction as well. However, in some cases, we
1393 // aren't allowed to modify the reused register. If none of these cases
1394 // apply, reuse it.
1395 bool CanReuse = true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001396 int ti = TID.getOperandConstraint(i, TOI::TIED_TO);
Evan Cheng360c2dd2006-11-01 23:06:55 +00001397 if (ti != -1 &&
Dan Gohman92dfe202007-09-14 20:33:02 +00001398 MI.getOperand(ti).isRegister() &&
Evan Cheng360c2dd2006-11-01 23:06:55 +00001399 MI.getOperand(ti).getReg() == VirtReg) {
Chris Lattner29268692006-09-05 02:12:02 +00001400 // Okay, we have a two address operand. We can reuse this physreg as
Evan Cheng3c82cab2007-01-19 22:40:14 +00001401 // long as we are allowed to clobber the value and there isn't an
1402 // earlier def that has already clobbered the physreg.
Evan Chengdc6be192007-08-14 05:42:54 +00001403 CanReuse = Spills.canClobberPhysReg(ReuseSlot) &&
Evan Chenge077ef62006-11-04 00:21:55 +00001404 !ReusedOperands.isClobbered(PhysReg);
Chris Lattner29268692006-09-05 02:12:02 +00001405 }
1406
1407 if (CanReuse) {
Chris Lattneraddc55a2006-04-28 01:46:50 +00001408 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001409 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1410 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001411 else
Evan Chengdc6be192007-08-14 05:42:54 +00001412 DOUT << "Reusing SS#" << ReuseSlot;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001413 DOUT << " from physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001414 << TRI->getName(PhysReg) << " for vreg"
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001415 << VirtReg <<" instead of reloading into physreg "
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001416 << TRI->getName(VRM.getPhys(VirtReg)) << "\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001417 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001418 MI.getOperand(i).setReg(RReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001419
1420 // The only technical detail we have is that we don't know that
1421 // PhysReg won't be clobbered by a reloaded stack slot that occurs
1422 // later in the instruction. In particular, consider 'op V1, V2'.
1423 // If V1 is available in physreg R0, we would choose to reuse it
1424 // here, instead of reloading it into the register the allocator
1425 // indicated (say R1). However, V2 might have to be reloaded
1426 // later, and it might indicate that it needs to live in R0. When
1427 // this occurs, we need to have information available that
1428 // indicates it is safe to use R1 for the reload instead of R0.
1429 //
1430 // To further complicate matters, we might conflict with an alias,
1431 // or R0 and R1 might not be compatible with each other. In this
1432 // case, we actually insert a reload for V1 in R1, ensuring that
1433 // we can get at R0 or its alias.
Evan Chengdc6be192007-08-14 05:42:54 +00001434 ReusedOperands.addReuse(i, ReuseSlot, PhysReg,
Chris Lattneraddc55a2006-04-28 01:46:50 +00001435 VRM.getPhys(VirtReg), VirtReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001436 if (ti != -1)
1437 // Only mark it clobbered if this is a use&def operand.
1438 ReusedOperands.markClobbered(PhysReg);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001439 ++NumReused;
Evan Chengfff3e192007-08-14 09:11:18 +00001440
1441 if (MI.getOperand(i).isKill() &&
1442 ReuseSlot <= VirtRegMap::MAX_STACK_SLOT) {
1443 // This was the last use and the spilled value is still available
1444 // for reuse. That means the spill was unnecessary!
1445 MachineInstr* DeadStore = MaybeDeadStores[ReuseSlot];
1446 if (DeadStore) {
1447 DOUT << "Removed dead store:\t" << *DeadStore;
1448 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001449 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng66f71632007-10-19 21:23:22 +00001450 MBB.erase(DeadStore);
Evan Chengfff3e192007-08-14 09:11:18 +00001451 MaybeDeadStores[ReuseSlot] = NULL;
1452 ++NumDSE;
1453 }
1454 }
Chris Lattneraddc55a2006-04-28 01:46:50 +00001455 continue;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001456 } // CanReuse
Chris Lattneraddc55a2006-04-28 01:46:50 +00001457
1458 // Otherwise we have a situation where we have a two-address instruction
1459 // whose mod/ref operand needs to be reloaded. This reload is already
1460 // available in some register "PhysReg", but if we used PhysReg as the
1461 // operand to our 2-addr instruction, the instruction would modify
1462 // PhysReg. This isn't cool if something later uses PhysReg and expects
1463 // to get its initial value.
Chris Lattner50ea01e2005-09-09 20:29:51 +00001464 //
Chris Lattneraddc55a2006-04-28 01:46:50 +00001465 // To avoid this problem, and to avoid doing a load right after a store,
1466 // we emit a copy from PhysReg into the designated register for this
1467 // operand.
1468 unsigned DesignatedReg = VRM.getPhys(VirtReg);
1469 assert(DesignatedReg && "Must map virtreg to physreg!");
1470
1471 // Note that, if we reused a register for a previous operand, the
1472 // register we want to reload into might not actually be
1473 // available. If this occurs, use the register indicated by the
1474 // reuser.
1475 if (ReusedOperands.hasReuses())
1476 DesignatedReg = ReusedOperands.GetRegForReload(DesignatedReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001477 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattneraddc55a2006-04-28 01:46:50 +00001478
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001479 // If the mapped designated register is actually the physreg we have
1480 // incoming, we don't need to inserted a dead copy.
1481 if (DesignatedReg == PhysReg) {
1482 // If this stack slot value is already available, reuse it!
Evan Chengdc6be192007-08-14 05:42:54 +00001483 if (ReuseSlot > VirtRegMap::MAX_STACK_SLOT)
1484 DOUT << "Reusing RM#" << ReuseSlot-VirtRegMap::MAX_STACK_SLOT-1;
Evan Cheng2638e1a2007-03-20 08:13:50 +00001485 else
Evan Chengdc6be192007-08-14 05:42:54 +00001486 DOUT << "Reusing SS#" << ReuseSlot;
Bill Wendlinge6d088a2008-02-26 21:47:57 +00001487 DOUT << " from physreg " << TRI->getName(PhysReg)
Bill Wendling6ef781f2008-02-27 06:33:05 +00001488 << " for vreg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001489 << " instead of reloading into same physreg.\n";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001490 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001491 MI.getOperand(i).setReg(RReg);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001492 ReusedOperands.markClobbered(RReg);
Chris Lattnerba1fc3d2006-04-28 04:43:18 +00001493 ++NumReused;
1494 continue;
1495 }
1496
Chris Lattner84bc5422007-12-31 04:13:23 +00001497 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
1498 RegInfo->setPhysRegUsed(DesignatedReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001499 ReusedOperands.markClobbered(DesignatedReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001500 TII->copyRegToReg(MBB, &MI, DesignatedReg, PhysReg, RC, RC);
Evan Chengde4e9422007-02-25 09:51:27 +00001501
Evan Cheng6b448092007-03-02 08:52:00 +00001502 MachineInstr *CopyMI = prior(MII);
Evan Cheng0c40d722007-07-11 05:28:39 +00001503 UpdateKills(*CopyMI, RegKills, KillOps);
Evan Chengde4e9422007-02-25 09:51:27 +00001504
Chris Lattneraddc55a2006-04-28 01:46:50 +00001505 // This invalidates DesignatedReg.
1506 Spills.ClobberPhysReg(DesignatedReg);
1507
Evan Chengdc6be192007-08-14 05:42:54 +00001508 Spills.addAvailable(ReuseSlot, &MI, DesignatedReg);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001509 unsigned RReg =
Dan Gohman6f0d0242008-02-10 18:45:23 +00001510 SubIdx ? TRI->getSubReg(DesignatedReg, SubIdx) : DesignatedReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001511 MI.getOperand(i).setReg(RReg);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001512 DOUT << '\t' << *prior(MII);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001513 ++NumReused;
1514 continue;
Evan Cheng66f71632007-10-19 21:23:22 +00001515 } // if (PhysReg)
Chris Lattner50ea01e2005-09-09 20:29:51 +00001516
1517 // Otherwise, reload it and remember that we have it.
1518 PhysReg = VRM.getPhys(VirtReg);
Chris Lattner172c3622006-01-04 06:47:48 +00001519 assert(PhysReg && "Must map virtreg to physreg!");
Chris Lattner7fb64342004-10-01 19:04:51 +00001520
Chris Lattner50ea01e2005-09-09 20:29:51 +00001521 // Note that, if we reused a register for a previous operand, the
1522 // register we want to reload into might not actually be
1523 // available. If this occurs, use the register indicated by the
1524 // reuser.
Chris Lattner540fec62006-02-25 01:51:33 +00001525 if (ReusedOperands.hasReuses())
1526 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
Evan Cheng549f27d32007-08-13 23:45:17 +00001527 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
Chris Lattner540fec62006-02-25 01:51:33 +00001528
Chris Lattner84bc5422007-12-31 04:13:23 +00001529 RegInfo->setPhysRegUsed(PhysReg);
Evan Chenge077ef62006-11-04 00:21:55 +00001530 ReusedOperands.markClobbered(PhysReg);
Evan Cheng549f27d32007-08-13 23:45:17 +00001531 if (DoReMat) {
Evan Chengca1267c2008-03-31 20:40:39 +00001532 ReMaterialize(MBB, MII, PhysReg, VirtReg, TII, TRI, VRM);
Evan Cheng91935142007-04-04 07:40:01 +00001533 } else {
Chris Lattner84bc5422007-12-31 04:13:23 +00001534 const TargetRegisterClass* RC = RegInfo->getRegClass(VirtReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00001535 TII->loadRegFromStackSlot(MBB, &MI, PhysReg, SSorRMId, RC);
Evan Chengd3653122008-02-27 03:04:06 +00001536 MachineInstr *LoadMI = prior(MII);
1537 VRM.addSpillSlotUse(SSorRMId, LoadMI);
Evan Cheng91935142007-04-04 07:40:01 +00001538 ++NumLoads;
1539 }
Chris Lattner50ea01e2005-09-09 20:29:51 +00001540 // This invalidates PhysReg.
Chris Lattner66cf80f2006-02-03 23:13:58 +00001541 Spills.ClobberPhysReg(PhysReg);
Chris Lattner50ea01e2005-09-09 20:29:51 +00001542
1543 // Any stores to this stack slot are not dead anymore.
Evan Cheng549f27d32007-08-13 23:45:17 +00001544 if (!DoReMat)
Evan Chengfff3e192007-08-14 09:11:18 +00001545 MaybeDeadStores[SSorRMId] = NULL;
Evan Cheng549f27d32007-08-13 23:45:17 +00001546 Spills.addAvailable(SSorRMId, &MI, PhysReg);
Evan Chengde4e9422007-02-25 09:51:27 +00001547 // Assumes this is the last use. IsKill will be unset if reg is reused
1548 // unless it's a two-address operand.
Chris Lattner749c6f62008-01-07 07:27:27 +00001549 if (TID.getOperandConstraint(i, TOI::TIED_TO) == -1)
Evan Chengde4e9422007-02-25 09:51:27 +00001550 MI.getOperand(i).setIsKill();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001551 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001552 MI.getOperand(i).setReg(RReg);
Evan Cheng0c40d722007-07-11 05:28:39 +00001553 UpdateKills(*prior(MII), RegKills, KillOps);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001554 DOUT << '\t' << *prior(MII);
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001555 }
1556
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001557 DOUT << '\t' << MI;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001558
Evan Cheng81a03822007-11-17 00:40:40 +00001559
Chris Lattner7fb64342004-10-01 19:04:51 +00001560 // If we have folded references to memory operands, make sure we clear all
1561 // physical registers that may contain the value of the spilled virtual
1562 // register
Evan Cheng66f71632007-10-19 21:23:22 +00001563 SmallSet<int, 2> FoldedSS;
Evan Chengc17ba8a2008-03-14 20:44:01 +00001564 for (tie(I, End) = VRM.getFoldedVirts(&MI); I != End; ) {
Chris Lattnerbec6a9e2004-10-01 23:15:36 +00001565 unsigned VirtReg = I->second.first;
1566 VirtRegMap::ModRef MR = I->second.second;
Evan Cheng66f71632007-10-19 21:23:22 +00001567 DOUT << "Folded vreg: " << VirtReg << " MR: " << MR;
Evan Cheng81a03822007-11-17 00:40:40 +00001568
Evan Chengc17ba8a2008-03-14 20:44:01 +00001569 // MI2VirtMap be can updated which invalidate the iterator.
1570 // Increment the iterator first.
1571 ++I;
Chris Lattnercea86882005-09-19 06:56:21 +00001572 int SS = VRM.getStackSlot(VirtReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001573 if (SS == VirtRegMap::NO_STACK_SLOT)
1574 continue;
Evan Cheng90a43c32007-08-15 20:20:34 +00001575 FoldedSS.insert(SS);
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001576 DOUT << " - StackSlot: " << SS << "\n";
Chris Lattnercea86882005-09-19 06:56:21 +00001577
1578 // If this folded instruction is just a use, check to see if it's a
1579 // straight load from the virt reg slot.
1580 if ((MR & VirtRegMap::isRef) && !(MR & VirtRegMap::isMod)) {
1581 int FrameIdx;
Evan Cheng32dfbea2007-10-12 08:50:34 +00001582 unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx);
1583 if (DestReg && FrameIdx == SS) {
1584 // If this spill slot is available, turn it into a copy (or nothing)
1585 // instead of leaving it as a load!
1586 if (unsigned InReg = Spills.getSpillSlotOrReMatPhysReg(SS)) {
1587 DOUT << "Promoted Load To Copy: " << MI;
1588 if (DestReg != InReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001589 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Owen Andersond10fd972007-12-31 06:32:00 +00001590 TII->copyRegToReg(MBB, &MI, DestReg, InReg, RC, RC);
Evan Chengd9c553f2008-09-11 01:02:12 +00001591 MachineOperand *DefMO = MI.findRegisterDefOperand(DestReg);
1592 unsigned SubIdx = DefMO->getSubReg();
Evan Cheng32dfbea2007-10-12 08:50:34 +00001593 // Revisit the copy so we make sure to notice the effects of the
1594 // operation on the destreg (either needing to RA it if it's
1595 // virtual or needing to clobber any values if it's physical).
1596 NextMII = &MI;
1597 --NextMII; // backtrack to the copy.
Evan Chengd9c553f2008-09-11 01:02:12 +00001598 // Propagate the sub-register index over.
1599 if (SubIdx) {
1600 DefMO = NextMII->findRegisterDefOperand(DestReg);
1601 DefMO->setSubReg(SubIdx);
1602 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001603 BackTracked = true;
Evan Cheng39c883c2007-12-11 23:36:57 +00001604 } else {
Evan Cheng32dfbea2007-10-12 08:50:34 +00001605 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng39c883c2007-12-11 23:36:57 +00001606 // Unset last kill since it's being reused.
1607 InvalidateKill(InReg, RegKills, KillOps);
1608 }
Evan Chengde4e9422007-02-25 09:51:27 +00001609
Evan Cheng7a0f1852008-05-20 08:13:21 +00001610 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001611 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng32dfbea2007-10-12 08:50:34 +00001612 MBB.erase(&MI);
1613 Erased = true;
1614 goto ProcessNextInst;
Chris Lattnercea86882005-09-19 06:56:21 +00001615 }
Evan Cheng7f566252007-10-13 02:50:24 +00001616 } else {
1617 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1618 SmallVector<MachineInstr*, 4> NewMIs;
1619 if (PhysReg &&
Owen Anderson6425f8b2008-01-07 01:35:56 +00001620 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, false, NewMIs)) {
Evan Cheng7f566252007-10-13 02:50:24 +00001621 MBB.insert(MII, NewMIs[0]);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001622 InvalidateKills(MI, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001623 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng7f566252007-10-13 02:50:24 +00001624 MBB.erase(&MI);
1625 Erased = true;
1626 --NextMII; // backtrack to the unfolded instruction.
1627 BackTracked = true;
1628 goto ProcessNextInst;
1629 }
Chris Lattnercea86882005-09-19 06:56:21 +00001630 }
1631 }
1632
1633 // If this reference is not a use, any previous store is now dead.
1634 // Otherwise, the store to this stack slot is not dead anymore.
Evan Chengfff3e192007-08-14 09:11:18 +00001635 MachineInstr* DeadStore = MaybeDeadStores[SS];
1636 if (DeadStore) {
Evan Cheng66f71632007-10-19 21:23:22 +00001637 bool isDead = !(MR & VirtRegMap::isRef);
Evan Cheng7f566252007-10-13 02:50:24 +00001638 MachineInstr *NewStore = NULL;
Evan Chengcbfb9b22007-10-22 03:01:44 +00001639 if (MR & VirtRegMap::isModRef) {
Evan Cheng7f566252007-10-13 02:50:24 +00001640 unsigned PhysReg = Spills.getSpillSlotOrReMatPhysReg(SS);
1641 SmallVector<MachineInstr*, 4> NewMIs;
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001642 // We can reuse this physreg as long as we are allowed to clobber
Chris Lattner84bc5422007-12-31 04:13:23 +00001643 // the value and there isn't an earlier def that has already clobbered
1644 // the physreg.
Evan Cheng7f566252007-10-13 02:50:24 +00001645 if (PhysReg &&
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001646 !TII->isStoreToStackSlot(&MI, SS)) { // Not profitable!
1647 MachineOperand *KillOpnd =
1648 DeadStore->findRegisterUseOperand(PhysReg, true);
1649 // Note, if the store is storing a sub-register, it's possible the
1650 // super-register is needed below.
1651 if (KillOpnd && !KillOpnd->getSubReg() &&
1652 TII->unfoldMemoryOperand(MF, &MI, PhysReg, false, true,NewMIs)){
1653 MBB.insert(MII, NewMIs[0]);
1654 NewStore = NewMIs[1];
1655 MBB.insert(MII, NewStore);
1656 VRM.addSpillSlotUse(SS, NewStore);
Evan Cheng7a0f1852008-05-20 08:13:21 +00001657 InvalidateKills(MI, RegKills, KillOps);
Evan Cheng7ebc06b2008-05-07 00:49:28 +00001658 VRM.RemoveMachineInstrFromMaps(&MI);
1659 MBB.erase(&MI);
1660 Erased = true;
1661 --NextMII;
1662 --NextMII; // backtrack to the unfolded instruction.
1663 BackTracked = true;
1664 isDead = true;
1665 }
Evan Cheng66f71632007-10-19 21:23:22 +00001666 }
Evan Cheng7f566252007-10-13 02:50:24 +00001667 }
1668
1669 if (isDead) { // Previous store is dead.
Chris Lattnercea86882005-09-19 06:56:21 +00001670 // If we get here, the store is dead, nuke it now.
Evan Chengfff3e192007-08-14 09:11:18 +00001671 DOUT << "Removed dead store:\t" << *DeadStore;
1672 InvalidateKills(*DeadStore, RegKills, KillOps);
Evan Chengcada2452007-11-28 01:28:46 +00001673 VRM.RemoveMachineInstrFromMaps(DeadStore);
Evan Cheng7f566252007-10-13 02:50:24 +00001674 MBB.erase(DeadStore);
1675 if (!NewStore)
1676 ++NumDSE;
Chris Lattnercea86882005-09-19 06:56:21 +00001677 }
Evan Cheng7f566252007-10-13 02:50:24 +00001678
Evan Chengfff3e192007-08-14 09:11:18 +00001679 MaybeDeadStores[SS] = NULL;
Evan Cheng7f566252007-10-13 02:50:24 +00001680 if (NewStore) {
1681 // Treat this store as a spill merged into a copy. That makes the
1682 // stack slot value available.
1683 VRM.virtFolded(VirtReg, NewStore, VirtRegMap::isMod);
1684 goto ProcessNextInst;
1685 }
Chris Lattnercea86882005-09-19 06:56:21 +00001686 }
1687
1688 // If the spill slot value is available, and this is a new definition of
1689 // the value, the value is not available anymore.
1690 if (MR & VirtRegMap::isMod) {
Chris Lattner07cf1412006-02-03 00:36:31 +00001691 // Notice that the value in this stack slot has been modified.
Evan Cheng549f27d32007-08-13 23:45:17 +00001692 Spills.ModifyStackSlotOrReMat(SS);
Chris Lattnercd816392006-02-02 23:29:36 +00001693
1694 // If this is *just* a mod of the value, check to see if this is just a
1695 // store to the spill slot (i.e. the spill got merged into the copy). If
1696 // so, realize that the vreg is available now, and add the store to the
1697 // MaybeDeadStore info.
1698 int StackSlot;
1699 if (!(MR & VirtRegMap::isRef)) {
1700 if (unsigned SrcReg = TII->isStoreToStackSlot(&MI, StackSlot)) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001701 assert(TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
Chris Lattnercd816392006-02-02 23:29:36 +00001702 "Src hasn't been allocated yet?");
Evan Cheng87bb9912008-06-13 23:58:02 +00001703
1704 if (CommuteToFoldReload(MBB, MII, VirtReg, SrcReg, StackSlot,
1705 RegKills, KillOps, TRI, VRM)) {
1706 NextMII = next(MII);
1707 BackTracked = true;
1708 goto ProcessNextInst;
1709 }
1710
Chris Lattner07cf1412006-02-03 00:36:31 +00001711 // Okay, this is certainly a store of SrcReg to [StackSlot]. Mark
Chris Lattnercd816392006-02-02 23:29:36 +00001712 // this as a potentially dead store in case there is a subsequent
1713 // store into the stack slot without a read from it.
1714 MaybeDeadStores[StackSlot] = &MI;
1715
Chris Lattnercd816392006-02-02 23:29:36 +00001716 // If the stack slot value was previously available in some other
Evan Cheng87bb9912008-06-13 23:58:02 +00001717 // register, change it now. Otherwise, make the register
1718 // available in PhysReg.
1719 Spills.addAvailable(StackSlot, &MI, SrcReg, false/*!clobber*/);
Chris Lattnercd816392006-02-02 23:29:36 +00001720 }
1721 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001722 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001723 }
1724
Chris Lattner7fb64342004-10-01 19:04:51 +00001725 // Process all of the spilled defs.
1726 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
1727 MachineOperand &MO = MI.getOperand(i);
Evan Cheng66f71632007-10-19 21:23:22 +00001728 if (!(MO.isRegister() && MO.getReg() && MO.isDef()))
1729 continue;
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001730
Evan Cheng66f71632007-10-19 21:23:22 +00001731 unsigned VirtReg = MO.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001732 if (!TargetRegisterInfo::isVirtualRegister(VirtReg)) {
Evan Cheng66f71632007-10-19 21:23:22 +00001733 // Check to see if this is a noop copy. If so, eliminate the
1734 // instruction before considering the dest reg to be changed.
1735 unsigned Src, Dst;
1736 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1737 ++NumDCE;
1738 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001739 SmallVector<unsigned, 2> KillRegs;
1740 InvalidateKills(MI, RegKills, KillOps, &KillRegs);
1741 if (MO.isDead() && !KillRegs.empty()) {
Evan Cheng90960282008-09-04 05:43:55 +00001742 // Source register or an implicit super-register use is killed.
1743 assert(KillRegs[0] == Dst || TRI->isSubRegister(KillRegs[0], Dst));
Evan Cheng7a0f1852008-05-20 08:13:21 +00001744 // Last def is now dead.
1745 TransferDeadness(&MBB, Dist, Src, RegKills, KillOps);
1746 }
Evan Chengd3653122008-02-27 03:04:06 +00001747 VRM.RemoveMachineInstrFromMaps(&MI);
Evan Cheng66f71632007-10-19 21:23:22 +00001748 MBB.erase(&MI);
1749 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001750 Spills.disallowClobberPhysReg(VirtReg);
1751 goto ProcessNextInst;
1752 }
1753
1754 // If it's not a no-op copy, it clobbers the value in the destreg.
1755 Spills.ClobberPhysReg(VirtReg);
1756 ReusedOperands.markClobbered(VirtReg);
1757
1758 // Check to see if this instruction is a load from a stack slot into
1759 // a register. If so, this provides the stack slot value in the reg.
1760 int FrameIdx;
1761 if (unsigned DestReg = TII->isLoadFromStackSlot(&MI, FrameIdx)) {
1762 assert(DestReg == VirtReg && "Unknown load situation!");
1763
1764 // If it is a folded reference, then it's not safe to clobber.
1765 bool Folded = FoldedSS.count(FrameIdx);
1766 // Otherwise, if it wasn't available, remember that it is now!
1767 Spills.addAvailable(FrameIdx, &MI, DestReg, !Folded);
1768 goto ProcessNextInst;
1769 }
1770
1771 continue;
1772 }
1773
Evan Chengc498b022007-11-14 07:59:08 +00001774 unsigned SubIdx = MO.getSubReg();
Evan Cheng66f71632007-10-19 21:23:22 +00001775 bool DoReMat = VRM.isReMaterialized(VirtReg);
1776 if (DoReMat)
1777 ReMatDefs.insert(&MI);
1778
1779 // The only vregs left are stack slot definitions.
1780 int StackSlot = VRM.getStackSlot(VirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +00001781 const TargetRegisterClass *RC = RegInfo->getRegClass(VirtReg);
Evan Cheng66f71632007-10-19 21:23:22 +00001782
1783 // If this def is part of a two-address operand, make sure to execute
1784 // the store from the correct physical register.
1785 unsigned PhysReg;
Chris Lattner749c6f62008-01-07 07:27:27 +00001786 int TiedOp = MI.getDesc().findTiedToSrcOperand(i);
Evan Cheng7277a7d2007-11-02 17:35:08 +00001787 if (TiedOp != -1) {
Evan Cheng66f71632007-10-19 21:23:22 +00001788 PhysReg = MI.getOperand(TiedOp).getReg();
Evan Chengc498b022007-11-14 07:59:08 +00001789 if (SubIdx) {
Dan Gohman6f0d0242008-02-10 18:45:23 +00001790 unsigned SuperReg = findSuperReg(RC, PhysReg, SubIdx, TRI);
1791 assert(SuperReg && TRI->getSubReg(SuperReg, SubIdx) == PhysReg &&
Evan Cheng7277a7d2007-11-02 17:35:08 +00001792 "Can't find corresponding super-register!");
1793 PhysReg = SuperReg;
1794 }
1795 } else {
Evan Cheng66f71632007-10-19 21:23:22 +00001796 PhysReg = VRM.getPhys(VirtReg);
1797 if (ReusedOperands.isClobbered(PhysReg)) {
1798 // Another def has taken the assigned physreg. It must have been a
1799 // use&def which got it due to reuse. Undo the reuse!
1800 PhysReg = ReusedOperands.GetRegForReload(PhysReg, &MI,
1801 Spills, MaybeDeadStores, RegKills, KillOps, VRM);
1802 }
1803 }
1804
Evan Chenged70cbb32008-03-26 19:03:01 +00001805 assert(PhysReg && "VR not assigned a physical register?");
Chris Lattner84bc5422007-12-31 04:13:23 +00001806 RegInfo->setPhysRegUsed(PhysReg);
Dan Gohman6f0d0242008-02-10 18:45:23 +00001807 unsigned RReg = SubIdx ? TRI->getSubReg(PhysReg, SubIdx) : PhysReg;
Evan Cheng7277a7d2007-11-02 17:35:08 +00001808 ReusedOperands.markClobbered(RReg);
1809 MI.getOperand(i).setReg(RReg);
1810
Evan Cheng66f71632007-10-19 21:23:22 +00001811 if (!MO.isDead()) {
Evan Cheng66f71632007-10-19 21:23:22 +00001812 MachineInstr *&LastStore = MaybeDeadStores[StackSlot];
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001813 SpillRegToStackSlot(MBB, MII, -1, PhysReg, StackSlot, RC, true,
1814 LastStore, Spills, ReMatDefs, RegKills, KillOps, VRM);
Evan Chenge4b39002007-12-03 21:31:55 +00001815 NextMII = next(MII);
Evan Cheng66f71632007-10-19 21:23:22 +00001816
1817 // Check to see if this is a noop copy. If so, eliminate the
1818 // instruction before considering the dest reg to be changed.
1819 {
Chris Lattner29268692006-09-05 02:12:02 +00001820 unsigned Src, Dst;
1821 if (TII->isMoveInstr(MI, Src, Dst) && Src == Dst) {
1822 ++NumDCE;
Bill Wendlingb2b9c202006-11-17 02:09:07 +00001823 DOUT << "Removing now-noop copy: " << MI;
Evan Cheng7a0f1852008-05-20 08:13:21 +00001824 InvalidateKills(MI, RegKills, KillOps);
Evan Chengd3653122008-02-27 03:04:06 +00001825 VRM.RemoveMachineInstrFromMaps(&MI);
Chris Lattner29268692006-09-05 02:12:02 +00001826 MBB.erase(&MI);
Evan Cheng0c40d722007-07-11 05:28:39 +00001827 Erased = true;
Evan Cheng66f71632007-10-19 21:23:22 +00001828 UpdateKills(*LastStore, RegKills, KillOps);
Chris Lattner29268692006-09-05 02:12:02 +00001829 goto ProcessNextInst;
Chris Lattner7fb64342004-10-01 19:04:51 +00001830 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001831 }
Evan Cheng66f71632007-10-19 21:23:22 +00001832 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001833 }
Chris Lattnercea86882005-09-19 06:56:21 +00001834 ProcessNextInst:
Evan Cheng7a0f1852008-05-20 08:13:21 +00001835 DistanceMap.insert(std::make_pair(&MI, Dist++));
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001836 if (!Erased && !BackTracked) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001837 for (MachineBasicBlock::iterator II = &MI; II != NextMII; ++II)
Evan Cheng0c40d722007-07-11 05:28:39 +00001838 UpdateKills(*II, RegKills, KillOps);
Evan Cheng35a3e4a2007-12-04 19:19:45 +00001839 }
Chris Lattner7fb64342004-10-01 19:04:51 +00001840 MII = NextMII;
1841 }
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001842}
1843
Chris Lattner8c4d88d2004-09-30 01:54:45 +00001844llvm::Spiller* llvm::createSpiller() {
1845 switch (SpillerOpt) {
1846 default: assert(0 && "Unreachable!");
1847 case local:
1848 return new LocalSpiller();
1849 case simple:
1850 return new SimpleSpiller();
1851 }
Alkis Evlogimenos0d6c5b62004-02-24 08:58:30 +00001852}