blob: 4424f775b10460a47c1f3a4f0e56ff6974bd862d [file] [log] [blame]
Jim Grosbach2cee75a2010-10-08 17:28:40 +00001//===-- ARM/ARMCodeEmitter.cpp - Convert ARM code to machine code ---------===//
Evan Cheng148b6a42007-07-05 21:15:40 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng148b6a42007-07-05 21:15:40 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the ARM machine instructions into
11// relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
Evan Cheng0f282432008-10-29 23:55:43 +000015#define DEBUG_TYPE "jit"
Evan Cheng7602e112008-09-02 06:52:38 +000016#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng0f282432008-10-29 23:55:43 +000018#include "ARMConstantPoolValue.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000019#include "ARMInstrInfo.h"
Evan Cheng7602e112008-09-02 06:52:38 +000020#include "ARMRelocations.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000021#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Jim Grosbachbc6d8762008-10-28 18:25:49 +000023#include "llvm/Constants.h"
24#include "llvm/DerivedTypes.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000025#include "llvm/Function.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000026#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000027#include "llvm/CodeGen/JITCodeEmitter.h"
Evan Cheng057d0c32008-09-18 07:28:19 +000028#include "llvm/CodeGen/MachineConstantPool.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000031#include "llvm/CodeGen/MachineJumpTableInfo.h"
Daniel Dunbar003de662009-09-21 05:58:35 +000032#include "llvm/CodeGen/MachineModuleInfo.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000033#include "llvm/CodeGen/Passes.h"
Evan Cheng148b6a42007-07-05 21:15:40 +000034#include "llvm/ADT/Statistic.h"
Evan Cheng42d5ee062008-09-13 01:15:21 +000035#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Evan Cheng4df60f52008-11-07 09:06:08 +000038#ifndef NDEBUG
39#include <iomanip>
40#endif
Evan Cheng148b6a42007-07-05 21:15:40 +000041using namespace llvm;
42
43STATISTIC(NumEmitted, "Number of machine instructions emitted");
44
45namespace {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000046
Chris Lattner33fabd72010-02-02 21:48:51 +000047 class ARMCodeEmitter : public MachineFunctionPass {
Evan Cheng057d0c32008-09-18 07:28:19 +000048 ARMJITInfo *JTI;
49 const ARMInstrInfo *II;
50 const TargetData *TD;
Evan Cheng08669742009-09-10 01:23:53 +000051 const ARMSubtarget *Subtarget;
Evan Cheng057d0c32008-09-18 07:28:19 +000052 TargetMachine &TM;
Chris Lattner33fabd72010-02-02 21:48:51 +000053 JITCodeEmitter &MCE;
Chris Lattner16112732010-03-14 01:41:15 +000054 MachineModuleInfo *MMI;
Evan Cheng938b9d82008-10-31 19:55:13 +000055 const std::vector<MachineConstantPoolEntry> *MCPEs;
Evan Cheng4df60f52008-11-07 09:06:08 +000056 const std::vector<MachineJumpTableEntry> *MJTEs;
57 bool IsPIC;
Bob Wilson62d24a42010-06-28 22:23:17 +000058 bool IsThumb;
Bob Wilson87949d42010-03-17 21:16:45 +000059
Daniel Dunbar003de662009-09-21 05:58:35 +000060 void getAnalysisUsage(AnalysisUsage &AU) const {
61 AU.addRequired<MachineModuleInfo>();
62 MachineFunctionPass::getAnalysisUsage(AU);
63 }
Bob Wilson87949d42010-03-17 21:16:45 +000064
Evan Cheng148b6a42007-07-05 21:15:40 +000065 static char ID;
Chris Lattner33fabd72010-02-02 21:48:51 +000066 public:
67 ARMCodeEmitter(TargetMachine &tm, JITCodeEmitter &mce)
Owen Anderson90c579d2010-08-06 18:33:48 +000068 : MachineFunctionPass(ID), JTI(0),
Dan Gohman3fb150a2010-04-17 17:42:52 +000069 II((const ARMInstrInfo *)tm.getInstrInfo()),
Chris Lattner33fabd72010-02-02 21:48:51 +000070 TD(tm.getTargetData()), TM(tm),
Bob Wilson62d24a42010-06-28 22:23:17 +000071 MCE(mce), MCPEs(0), MJTEs(0),
72 IsPIC(TM.getRelocationModel() == Reloc::PIC_), IsThumb(false) {}
Bob Wilson87949d42010-03-17 21:16:45 +000073
Chris Lattner33fabd72010-02-02 21:48:51 +000074 /// getBinaryCodeForInstr - This function, generated by the
75 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
76 /// machine instructions.
Jim Grosbachbade37b2010-10-08 00:21:28 +000077 unsigned getBinaryCodeForInstr(const MachineInstr &MI) const;
Evan Cheng148b6a42007-07-05 21:15:40 +000078
79 bool runOnMachineFunction(MachineFunction &MF);
80
81 virtual const char *getPassName() const {
82 return "ARM Machine Code Emitter";
83 }
84
85 void emitInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +000086
87 private:
Evan Cheng057d0c32008-09-18 07:28:19 +000088
Evan Cheng83b5cf02008-11-05 23:22:34 +000089 void emitWordLE(unsigned Binary);
Evan Chengcb5201f2008-11-11 22:19:31 +000090 void emitDWordLE(uint64_t Binary);
Evan Cheng057d0c32008-09-18 07:28:19 +000091 void emitConstPoolInstruction(const MachineInstr &MI);
Zonr Changf86399b2010-05-25 08:42:45 +000092 void emitMOVi32immInstruction(const MachineInstr &MI);
Evan Cheng90922132008-11-06 02:25:39 +000093 void emitMOVi2piecesInstruction(const MachineInstr &MI);
Evan Cheng4df60f52008-11-07 09:06:08 +000094 void emitLEApcrelJTInstruction(const MachineInstr &MI);
Evan Chenga9562552008-11-14 20:09:11 +000095 void emitPseudoMoveInstruction(const MachineInstr &MI);
Evan Cheng83b5cf02008-11-05 23:22:34 +000096 void addPCLabel(unsigned LabelID);
Evan Cheng057d0c32008-09-18 07:28:19 +000097 void emitPseudoInstruction(const MachineInstr &MI);
Evan Cheng5f1db7b2008-09-12 22:01:15 +000098 unsigned getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +000099 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000100 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000101 unsigned OpIdx);
102
Evan Cheng90922132008-11-06 02:25:39 +0000103 unsigned getMachineSoImmOpValue(unsigned SoImm);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000104 unsigned getAddrModeSBit(const MachineInstr &MI,
105 const TargetInstrDesc &TID) const;
Evan Cheng49a9f292008-09-12 22:45:55 +0000106
Evan Cheng83b5cf02008-11-05 23:22:34 +0000107 void emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000108 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000109 unsigned ImplicitRn = 0);
Evan Cheng7602e112008-09-02 06:52:38 +0000110
Evan Cheng83b5cf02008-11-05 23:22:34 +0000111 void emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +0000112 unsigned ImplicitRd = 0,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000113 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000114
Evan Cheng83b5cf02008-11-05 23:22:34 +0000115 void emitMiscLoadStoreInstruction(const MachineInstr &MI,
116 unsigned ImplicitRn = 0);
Evan Chengedda31c2008-11-05 18:35:52 +0000117
118 void emitLoadStoreMultipleInstruction(const MachineInstr &MI);
119
Evan Chengfbc9d412008-11-06 01:21:28 +0000120 void emitMulFrmInstruction(const MachineInstr &MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000121
Evan Cheng97f48c32008-11-06 22:15:19 +0000122 void emitExtendInstruction(const MachineInstr &MI);
123
Evan Cheng8b59db32008-11-07 01:41:35 +0000124 void emitMiscArithInstruction(const MachineInstr &MI);
125
Bob Wilson9a1c1892010-08-11 00:01:18 +0000126 void emitSaturateInstruction(const MachineInstr &MI);
127
Evan Chengedda31c2008-11-05 18:35:52 +0000128 void emitBranchInstruction(const MachineInstr &MI);
129
Evan Cheng437c1732008-11-07 22:30:53 +0000130 void emitInlineJumpTable(unsigned JTIndex);
Evan Cheng4df60f52008-11-07 09:06:08 +0000131
Evan Chengedda31c2008-11-05 18:35:52 +0000132 void emitMiscBranchInstruction(const MachineInstr &MI);
Evan Cheng7602e112008-09-02 06:52:38 +0000133
Evan Cheng96581d32008-11-11 02:11:05 +0000134 void emitVFPArithInstruction(const MachineInstr &MI);
135
Evan Cheng78be83d2008-11-11 19:40:26 +0000136 void emitVFPConversionInstruction(const MachineInstr &MI);
137
Evan Chengcd8e66a2008-11-11 21:48:44 +0000138 void emitVFPLoadStoreInstruction(const MachineInstr &MI);
139
140 void emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI);
141
Bob Wilsond5a563d2010-06-29 17:34:07 +0000142 void emitNEONLaneInstruction(const MachineInstr &MI);
Bob Wilson21773e72010-06-29 20:13:29 +0000143 void emitNEONDupInstruction(const MachineInstr &MI);
Bob Wilson583a2a02010-06-25 21:17:19 +0000144 void emitNEON1RegModImmInstruction(const MachineInstr &MI);
145 void emitNEON2RegInstruction(const MachineInstr &MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +0000146 void emitNEON3RegInstruction(const MachineInstr &MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000147
Evan Cheng7602e112008-09-02 06:52:38 +0000148 /// getMachineOpValue - Return binary encoding of operand. If the machine
149 /// operand requires relocation, record the relocation and return zero.
Jim Grosbach3e094132010-10-08 17:45:54 +0000150 unsigned getMachineOpValue(const MachineInstr &MI,
151 const MachineOperand &MO) const;
152 unsigned getMachineOpValue(const MachineInstr &MI, unsigned OpIdx) const {
Evan Cheng7602e112008-09-02 06:52:38 +0000153 return getMachineOpValue(MI, MI.getOperand(OpIdx));
154 }
Evan Cheng7602e112008-09-02 06:52:38 +0000155
Jim Grosbach08bd5492010-10-12 23:00:24 +0000156 // FIXME: The legacy JIT ARMCodeEmitter doesn't rely on the the
157 // TableGen'erated getBinaryCodeForInstr() function to encode any
158 // operand values, instead querying getMachineOpValue() directly for
159 // each operand it needs to encode. Thus, any of the new encoder
160 // helper functions can simply return 0 as the values the return
161 // are already handled elsewhere. They are placeholders to allow this
162 // encoder to continue to function until the MC encoder is sufficiently
163 // far along that this one can be eliminated entirely.
Owen Andersonc7139a62010-11-11 19:07:48 +0000164 unsigned NEONThumb2DataIPostEncoder(const MachineInstr &MI, unsigned Val)
165 const { return 0; }
Owen Anderson57dac882010-11-11 21:36:43 +0000166 unsigned NEONThumb2LoadStorePostEncoder(const MachineInstr &MI,unsigned Val)
167 const { return 0; }
Owen Anderson8f143912010-11-11 23:12:55 +0000168 unsigned NEONThumb2DupPostEncoder(const MachineInstr &MI,unsigned Val)
169 const { return 0; }
Bill Wendlingcf590262010-12-01 21:54:50 +0000170 unsigned VFPThumb2PostEncoder(const MachineInstr&MI, unsigned Val)
171 const { return 0; }
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000172 unsigned getAdrLabelOpValue(const MachineInstr &MI, unsigned Op)
173 const { return 0; }
Jim Grosbach662a8162010-12-06 23:57:07 +0000174 unsigned getThumbBLTargetOpValue(const MachineInstr &MI, unsigned Op)
175 const { return 0; }
Jim Grosbachc466b932010-11-11 18:04:49 +0000176 unsigned getBranchTargetOpValue(const MachineInstr &MI, unsigned Op)
177 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000178 unsigned getCCOutOpValue(const MachineInstr &MI, unsigned Op)
179 const { return 0; }
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000180 unsigned getSOImmOpValue(const MachineInstr &MI, unsigned Op)
181 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000182 unsigned getT2SOImmOpValue(const MachineInstr &MI, unsigned Op)
183 const { return 0; }
Jim Grosbachef324d72010-10-12 23:53:58 +0000184 unsigned getSORegOpValue(const MachineInstr &MI, unsigned Op)
185 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000186 unsigned getT2AddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
187 const { return 0; }
188 unsigned getT2AddrModeImm8OpValue(const MachineInstr &MI, unsigned Op)
189 const { return 0; }
Owen Anderson9d63d902010-12-01 19:18:46 +0000190 unsigned getT2AddrModeImm8s4OpValue(const MachineInstr &MI, unsigned Op)
191 const { return 0; }
Owen Anderson6af50f72010-11-30 00:14:31 +0000192 unsigned getT2AddrModeImm8OffsetOpValue(const MachineInstr &MI, unsigned Op)
193 const { return 0; }
Owen Anderson0e1bcdf2010-11-30 19:19:31 +0000194 unsigned getT2AddrModeImm12OffsetOpValue(const MachineInstr &MI,unsigned Op)
195 const { return 0; }
Owen Anderson75579f72010-11-29 22:44:32 +0000196 unsigned getT2AddrModeSORegOpValue(const MachineInstr &MI, unsigned Op)
197 const { return 0; }
Owen Anderson5de6d842010-11-12 21:12:40 +0000198 unsigned getT2SORegOpValue(const MachineInstr &MI, unsigned Op)
199 const { return 0; }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000200 unsigned getRotImmOpValue(const MachineInstr &MI, unsigned Op)
201 const { return 0; }
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000202 unsigned getImmMinusOneOpValue(const MachineInstr &MI, unsigned Op)
203 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000204 unsigned getAddrMode6AddressOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersond9aa7d32010-11-02 00:05:05 +0000205 const { return 0; }
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000206 unsigned getAddrMode6DupAddressOpValue(const MachineInstr &MI, unsigned Op)
207 const { return 0; }
Owen Andersona2b50b32010-11-02 22:28:01 +0000208 unsigned getAddrMode6OffsetOpValue(const MachineInstr &MI, unsigned Op)
Owen Andersoncf667be2010-11-02 01:24:55 +0000209 const { return 0; }
Jim Grosbach3fea191052010-10-21 22:03:21 +0000210 unsigned getBitfieldInvertedMaskOpValue(const MachineInstr &MI,
211 unsigned Op) const { return 0; }
Jim Grosbach5d5eb9e2010-11-10 23:38:36 +0000212 uint32_t getLdStmModeOpValue(const MachineInstr &MI, unsigned OpIdx)
213 const {return 0; }
Jim Grosbach54fea632010-11-09 17:20:53 +0000214 uint32_t getLdStSORegOpValue(const MachineInstr &MI, unsigned OpIdx)
215 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000216
217 unsigned getAddrModeImm12OpValue(const MachineInstr &MI, unsigned Op)
218 const {
219 // {17-13} = reg
220 // {12} = (U)nsigned (add == '1', sub == '0')
221 // {11-0} = imm12
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000222 const MachineOperand &MO = MI.getOperand(Op);
223 const MachineOperand &MO1 = MI.getOperand(Op + 1);
224 if (!MO.isReg()) {
225 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
226 return 0;
Jim Grosbachf31430f2010-10-27 19:55:59 +0000227 }
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000228 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000229 int32_t Imm12 = MO1.getImm();
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000230 uint32_t Binary;
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000231 Binary = Imm12 & 0xfff;
232 if (Imm12 >= 0)
233 Binary |= (1 << 12);
234 Binary |= (Reg << 13);
235 return Binary;
236 }
Jason W Kim837caa92010-11-18 23:37:15 +0000237
238 unsigned getMovtImmOpValue(const MachineInstr &MI, unsigned Op) const {
239 return 0;
240 }
241
Jim Grosbach99f53d12010-11-15 20:47:07 +0000242 uint32_t getAddrMode2OpValue(const MachineInstr &MI, unsigned OpIdx)
243 const { return 0;}
244 uint32_t getAddrMode2OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
245 const { return 0;}
Jim Grosbach7eab97f2010-11-11 16:55:29 +0000246 uint32_t getAddrMode3OffsetOpValue(const MachineInstr &MI, unsigned OpIdx)
247 const { return 0;}
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000248 uint32_t getAddrMode3OpValue(const MachineInstr &MI, unsigned Op)
249 const { return 0; }
250 uint32_t getAddrModeS4OpValue(const MachineInstr &MI, unsigned Op)
251 const { return 0; }
Bill Wendling1fd374e2010-11-30 22:57:21 +0000252 uint32_t getAddrModeS2OpValue(const MachineInstr &MI, unsigned Op)
253 const { return 0; }
254 uint32_t getAddrModeS1OpValue(const MachineInstr &MI, unsigned Op)
255 const { return 0; }
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000256 uint32_t getAddrMode5OpValue(const MachineInstr &MI, unsigned Op) const {
Bill Wendling20272a72010-11-20 00:26:37 +0000257 // {17-13} = reg
258 // {12} = (U)nsigned (add == '1', sub == '0')
259 // {11-0} = imm12
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000260 const MachineOperand &MO = MI.getOperand(Op);
261 const MachineOperand &MO1 = MI.getOperand(Op + 1);
262 if (!MO.isReg()) {
263 emitConstPoolAddress(MO.getIndex(), ARM::reloc_arm_cp_entry);
264 return 0;
265 }
266 unsigned Reg = getARMRegisterNumbering(MO.getReg());
Bill Wendling20272a72010-11-20 00:26:37 +0000267 int32_t Imm12 = MO1.getImm();
268
269 // Special value for #-0
270 if (Imm12 == INT32_MIN)
271 Imm12 = 0;
272
273 // Immediate is always encoded as positive. The 'U' bit controls add vs
274 // sub.
275 bool isAdd = true;
276 if (Imm12 < 0) {
277 Imm12 = -Imm12;
278 isAdd = false;
279 }
280
281 uint32_t Binary = Imm12 & 0xfff;
282 if (isAdd)
283 Binary |= (1 << 12);
284 Binary |= (Reg << 13);
Bill Wendling5df0e0a2010-11-02 22:31:46 +0000285 return Binary;
286 }
Jim Grosbachc4bc2112010-10-29 23:21:57 +0000287 unsigned getNEONVcvtImm32OpValue(const MachineInstr &MI, unsigned Op)
288 const { return 0; }
Jim Grosbach08bd5492010-10-12 23:00:24 +0000289
Jim Grosbach6b5252d2010-10-30 00:37:59 +0000290 unsigned getRegisterListOpValue(const MachineInstr &MI, unsigned Op)
291 const { return 0; }
292
Shih-wei Liao5170b712010-05-26 00:02:28 +0000293 /// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Jim Grosbach18f30e62010-06-02 21:53:11 +0000294 /// machine operand requires relocation, record the relocation and return
295 /// zero.
Shih-wei Liao5170b712010-05-26 00:02:28 +0000296 unsigned getMovi32Value(const MachineInstr &MI,const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000297 unsigned Reloc);
Zonr Changf86399b2010-05-25 08:42:45 +0000298
Evan Cheng83b5cf02008-11-05 23:22:34 +0000299 /// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000300 ///
Evan Cheng83b5cf02008-11-05 23:22:34 +0000301 unsigned getShiftOp(unsigned Imm) const ;
Evan Cheng7602e112008-09-02 06:52:38 +0000302
303 /// Routines that handle operands which add machine relocations which are
Evan Cheng437c1732008-11-07 22:30:53 +0000304 /// fixed up by the relocation stage.
Dan Gohman46510a72010-04-15 01:51:59 +0000305 void emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Jeffrey Yasskin2d274412009-11-07 08:51:52 +0000306 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000307 intptr_t ACPV = 0) const;
308 void emitExternalSymbolAddress(const char *ES, unsigned Reloc) const;
309 void emitConstPoolAddress(unsigned CPI, unsigned Reloc) const;
310 void emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const;
Evan Cheng437c1732008-11-07 22:30:53 +0000311 void emitMachineBasicBlock(MachineBasicBlock *BB, unsigned Reloc,
Jim Grosbach3e094132010-10-08 17:45:54 +0000312 intptr_t JTBase = 0) const;
Evan Cheng148b6a42007-07-05 21:15:40 +0000313 };
Evan Cheng148b6a42007-07-05 21:15:40 +0000314}
315
Chris Lattner33fabd72010-02-02 21:48:51 +0000316char ARMCodeEmitter::ID = 0;
317
Bob Wilson87949d42010-03-17 21:16:45 +0000318/// createARMJITCodeEmitterPass - Return a pass that emits the collected ARM
Chris Lattnere0faa542010-02-02 21:38:59 +0000319/// code to the specified MCE object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000320FunctionPass *llvm::createARMJITCodeEmitterPass(ARMBaseTargetMachine &TM,
321 JITCodeEmitter &JCE) {
Chris Lattner33fabd72010-02-02 21:48:51 +0000322 return new ARMCodeEmitter(TM, JCE);
Evan Cheng148b6a42007-07-05 21:15:40 +0000323}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000324
Chris Lattner33fabd72010-02-02 21:48:51 +0000325bool ARMCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng148b6a42007-07-05 21:15:40 +0000326 assert((MF.getTarget().getRelocationModel() != Reloc::Default ||
327 MF.getTarget().getRelocationModel() != Reloc::Static) &&
328 "JIT relocation model must be set to static or default!");
Dan Gohman3fb150a2010-04-17 17:42:52 +0000329 JTI = ((ARMTargetMachine &)MF.getTarget()).getJITInfo();
330 II = ((const ARMTargetMachine &)MF.getTarget()).getInstrInfo();
331 TD = ((const ARMTargetMachine &)MF.getTarget()).getTargetData();
Evan Cheng08669742009-09-10 01:23:53 +0000332 Subtarget = &TM.getSubtarget<ARMSubtarget>();
Evan Cheng938b9d82008-10-31 19:55:13 +0000333 MCPEs = &MF.getConstantPool()->getConstants();
Chris Lattnerb1e80392010-01-25 23:22:00 +0000334 MJTEs = 0;
335 if (MF.getJumpTableInfo()) MJTEs = &MF.getJumpTableInfo()->getJumpTables();
Evan Cheng4df60f52008-11-07 09:06:08 +0000336 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Bob Wilson62d24a42010-06-28 22:23:17 +0000337 IsThumb = MF.getInfo<ARMFunctionInfo>()->isThumbFunction();
Evan Cheng3cc82232008-11-08 07:38:22 +0000338 JTI->Initialize(MF, IsPIC);
Chris Lattner16112732010-03-14 01:41:15 +0000339 MMI = &getAnalysis<MachineModuleInfo>();
340 MCE.setModuleInfo(MMI);
Evan Cheng148b6a42007-07-05 21:15:40 +0000341
342 do {
Jim Grosbach764ab522009-08-11 15:33:49 +0000343 DEBUG(errs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000344 << MF.getFunction()->getName() << "'\n");
Evan Cheng148b6a42007-07-05 21:15:40 +0000345 MCE.startFunction(MF);
Jim Grosbach764ab522009-08-11 15:33:49 +0000346 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
Evan Cheng148b6a42007-07-05 21:15:40 +0000347 MBB != E; ++MBB) {
348 MCE.StartMachineBasicBlock(MBB);
349 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
350 I != E; ++I)
351 emitInstruction(*I);
352 }
353 } while (MCE.finishFunction(MF));
354
355 return false;
356}
357
Evan Cheng83b5cf02008-11-05 23:22:34 +0000358/// getShiftOp - Return the shift opcode (bit[6:5]) of the immediate value.
Evan Cheng7602e112008-09-02 06:52:38 +0000359///
Chris Lattner33fabd72010-02-02 21:48:51 +0000360unsigned ARMCodeEmitter::getShiftOp(unsigned Imm) const {
Evan Cheng83b5cf02008-11-05 23:22:34 +0000361 switch (ARM_AM::getAM2ShiftOpc(Imm)) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000362 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng7602e112008-09-02 06:52:38 +0000363 case ARM_AM::asr: return 2;
364 case ARM_AM::lsl: return 0;
365 case ARM_AM::lsr: return 1;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000366 case ARM_AM::ror:
Evan Cheng7602e112008-09-02 06:52:38 +0000367 case ARM_AM::rrx: return 3;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000368 }
Evan Cheng7602e112008-09-02 06:52:38 +0000369 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000370}
371
Shih-wei Liao5170b712010-05-26 00:02:28 +0000372/// getMovi32Value - Return binary encoding of operand for movw/movt. If the
Zonr Changf86399b2010-05-25 08:42:45 +0000373/// machine operand requires relocation, record the relocation and return zero.
374unsigned ARMCodeEmitter::getMovi32Value(const MachineInstr &MI,
Shih-wei Liao5170b712010-05-26 00:02:28 +0000375 const MachineOperand &MO,
Zonr Changf86399b2010-05-25 08:42:45 +0000376 unsigned Reloc) {
Shih-wei Liao5170b712010-05-26 00:02:28 +0000377 assert(((Reloc == ARM::reloc_arm_movt) || (Reloc == ARM::reloc_arm_movw))
Zonr Changf86399b2010-05-25 08:42:45 +0000378 && "Relocation to this function should be for movt or movw");
379
380 if (MO.isImm())
381 return static_cast<unsigned>(MO.getImm());
382 else if (MO.isGlobal())
383 emitGlobalAddress(MO.getGlobal(), Reloc, true, false);
384 else if (MO.isSymbol())
385 emitExternalSymbolAddress(MO.getSymbolName(), Reloc);
386 else if (MO.isMBB())
387 emitMachineBasicBlock(MO.getMBB(), Reloc);
388 else {
389#ifndef NDEBUG
390 errs() << MO;
391#endif
392 llvm_unreachable("Unsupported operand type for movw/movt");
393 }
394 return 0;
395}
396
Evan Cheng7602e112008-09-02 06:52:38 +0000397/// getMachineOpValue - Return binary encoding of operand. If the machine
398/// operand requires relocation, record the relocation and return zero.
Chris Lattner33fabd72010-02-02 21:48:51 +0000399unsigned ARMCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Jim Grosbach3e094132010-10-08 17:45:54 +0000400 const MachineOperand &MO) const {
Dan Gohmand735b802008-10-03 15:45:36 +0000401 if (MO.isReg())
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000402 return getARMRegisterNumbering(MO.getReg());
Dan Gohmand735b802008-10-03 15:45:36 +0000403 else if (MO.isImm())
Evan Cheng7602e112008-09-02 06:52:38 +0000404 return static_cast<unsigned>(MO.getImm());
Dan Gohmand735b802008-10-03 15:45:36 +0000405 else if (MO.isGlobal())
Evan Cheng08669742009-09-10 01:23:53 +0000406 emitGlobalAddress(MO.getGlobal(), ARM::reloc_arm_branch, true, false);
Dan Gohmand735b802008-10-03 15:45:36 +0000407 else if (MO.isSymbol())
Evan Cheng10332512008-11-08 07:22:33 +0000408 emitExternalSymbolAddress(MO.getSymbolName(), ARM::reloc_arm_branch);
Evan Cheng580c0df2008-11-12 01:02:24 +0000409 else if (MO.isCPI()) {
410 const TargetInstrDesc &TID = MI.getDesc();
411 // For VFP load, the immediate offset is multiplied by 4.
412 unsigned Reloc = ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPLdStFrm)
413 ? ARM::reloc_arm_vfp_cp_entry : ARM::reloc_arm_cp_entry;
414 emitConstPoolAddress(MO.getIndex(), Reloc);
415 } else if (MO.isJTI())
Chris Lattner8aa797a2007-12-30 23:10:15 +0000416 emitJumpTableAddress(MO.getIndex(), ARM::reloc_arm_relative);
Dan Gohmand735b802008-10-03 15:45:36 +0000417 else if (MO.isMBB())
Evan Cheng4df60f52008-11-07 09:06:08 +0000418 emitMachineBasicBlock(MO.getMBB(), ARM::reloc_arm_branch);
Jim Grosbach817c1a62010-11-19 00:27:09 +0000419 else
420 llvm_unreachable("Unable to encode MachineOperand!");
Evan Cheng7602e112008-09-02 06:52:38 +0000421 return 0;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000422}
423
Evan Cheng057d0c32008-09-18 07:28:19 +0000424/// emitGlobalAddress - Emit the specified address to the code stream.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000425///
Dan Gohman46510a72010-04-15 01:51:59 +0000426void ARMCodeEmitter::emitGlobalAddress(const GlobalValue *GV, unsigned Reloc,
Chris Lattner33fabd72010-02-02 21:48:51 +0000427 bool MayNeedFarStub, bool Indirect,
Jim Grosbach3e094132010-10-08 17:45:54 +0000428 intptr_t ACPV) const {
Evan Cheng08669742009-09-10 01:23:53 +0000429 MachineRelocation MR = Indirect
430 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000431 const_cast<GlobalValue *>(GV),
432 ACPV, MayNeedFarStub)
Evan Cheng08669742009-09-10 01:23:53 +0000433 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Dan Gohman46510a72010-04-15 01:51:59 +0000434 const_cast<GlobalValue *>(GV), ACPV,
435 MayNeedFarStub);
Evan Cheng08669742009-09-10 01:23:53 +0000436 MCE.addRelocation(MR);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000437}
438
439/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
440/// be emitted to the current location in the function, and allow it to be PC
441/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000442void ARMCodeEmitter::
443emitExternalSymbolAddress(const char *ES, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000444 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
445 Reloc, ES));
446}
447
448/// emitConstPoolAddress - Arrange for the address of an constant pool
449/// to be emitted to the current location in the function, and allow it to be PC
450/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000451void ARMCodeEmitter::emitConstPoolAddress(unsigned CPI, unsigned Reloc) const {
Evan Cheng0f282432008-10-29 23:55:43 +0000452 // Tell JIT emitter we'll resolve the address.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000453 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000454 Reloc, CPI, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000455}
456
457/// emitJumpTableAddress - Arrange for the address of a jump table to
458/// be emitted to the current location in the function, and allow it to be PC
459/// relative.
Jim Grosbach3e094132010-10-08 17:45:54 +0000460void ARMCodeEmitter::
461emitJumpTableAddress(unsigned JTIndex, unsigned Reloc) const {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000462 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000463 Reloc, JTIndex, 0, true));
Evan Cheng0ff94f72007-08-07 01:37:15 +0000464}
465
Raul Herbster9c1a3822007-08-30 23:29:26 +0000466/// emitMachineBasicBlock - Emit the specified address basic block.
Chris Lattner33fabd72010-02-02 21:48:51 +0000467void ARMCodeEmitter::emitMachineBasicBlock(MachineBasicBlock *BB,
Jim Grosbach3e094132010-10-08 17:45:54 +0000468 unsigned Reloc,
469 intptr_t JTBase) const {
Raul Herbster9c1a3822007-08-30 23:29:26 +0000470 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Evan Cheng437c1732008-11-07 22:30:53 +0000471 Reloc, BB, JTBase));
Raul Herbster9c1a3822007-08-30 23:29:26 +0000472}
Evan Cheng0ff94f72007-08-07 01:37:15 +0000473
Chris Lattner33fabd72010-02-02 21:48:51 +0000474void ARMCodeEmitter::emitWordLE(unsigned Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000475 DEBUG(errs() << " 0x";
476 errs().write_hex(Binary) << "\n");
Evan Cheng83b5cf02008-11-05 23:22:34 +0000477 MCE.emitWordLE(Binary);
478}
479
Chris Lattner33fabd72010-02-02 21:48:51 +0000480void ARMCodeEmitter::emitDWordLE(uint64_t Binary) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000481 DEBUG(errs() << " 0x";
482 errs().write_hex(Binary) << "\n");
Evan Chengcb5201f2008-11-11 22:19:31 +0000483 MCE.emitDWordLE(Binary);
484}
485
Chris Lattner33fabd72010-02-02 21:48:51 +0000486void ARMCodeEmitter::emitInstruction(const MachineInstr &MI) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000487 DEBUG(errs() << "JIT: " << (void*)MCE.getCurrentPCValue() << ":\t" << MI);
Evan Cheng42d5ee062008-09-13 01:15:21 +0000488
Devang Patelaf0e2722009-10-06 02:19:11 +0000489 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin75402822009-07-17 18:49:39 +0000490
Dan Gohmanfe601042010-06-22 15:08:57 +0000491 ++NumEmitted; // Keep track of the # of mi's emitted
Evan Chengedda31c2008-11-05 18:35:52 +0000492 switch (MI.getDesc().TSFlags & ARMII::FormMask) {
Evan Chengffa6d962008-11-13 23:36:57 +0000493 default: {
Torok Edwinc23197a2009-07-14 16:55:14 +0000494 llvm_unreachable("Unhandled instruction encoding format!");
Evan Chengedda31c2008-11-05 18:35:52 +0000495 break;
Evan Chengffa6d962008-11-13 23:36:57 +0000496 }
Jim Grosbach85eb54c2010-11-17 23:33:14 +0000497 case ARMII::MiscFrm:
498 if (MI.getOpcode() == ARM::LEApcrelJT) {
499 // Materialize jumptable address.
500 emitLEApcrelJTInstruction(MI);
501 break;
502 }
503 llvm_unreachable("Unhandled instruction encoding!");
504 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000505 case ARMII::Pseudo:
Evan Cheng057d0c32008-09-18 07:28:19 +0000506 emitPseudoInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000507 break;
508 case ARMII::DPFrm:
509 case ARMII::DPSoRegFrm:
510 emitDataProcessingInstruction(MI);
511 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000512 case ARMII::LdFrm:
513 case ARMII::StFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000514 emitLoadStoreInstruction(MI);
515 break;
Evan Cheng148cad82008-11-13 07:34:59 +0000516 case ARMII::LdMiscFrm:
517 case ARMII::StMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000518 emitMiscLoadStoreInstruction(MI);
519 break;
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000520 case ARMII::LdStMulFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000521 emitLoadStoreMultipleInstruction(MI);
522 break;
Evan Chengfbc9d412008-11-06 01:21:28 +0000523 case ARMII::MulFrm:
524 emitMulFrmInstruction(MI);
Evan Chengedda31c2008-11-05 18:35:52 +0000525 break;
Evan Cheng97f48c32008-11-06 22:15:19 +0000526 case ARMII::ExtFrm:
527 emitExtendInstruction(MI);
528 break;
Evan Cheng8b59db32008-11-07 01:41:35 +0000529 case ARMII::ArithMiscFrm:
530 emitMiscArithInstruction(MI);
531 break;
Bob Wilson9a1c1892010-08-11 00:01:18 +0000532 case ARMII::SatFrm:
533 emitSaturateInstruction(MI);
534 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000535 case ARMII::BrFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000536 emitBranchInstruction(MI);
537 break;
Evan Cheng12c3a532008-11-06 17:48:05 +0000538 case ARMII::BrMiscFrm:
Evan Chengedda31c2008-11-05 18:35:52 +0000539 emitMiscBranchInstruction(MI);
540 break;
Evan Cheng96581d32008-11-11 02:11:05 +0000541 // VFP instructions.
542 case ARMII::VFPUnaryFrm:
543 case ARMII::VFPBinaryFrm:
544 emitVFPArithInstruction(MI);
545 break;
Evan Cheng78be83d2008-11-11 19:40:26 +0000546 case ARMII::VFPConv1Frm:
547 case ARMII::VFPConv2Frm:
Evan Cheng0a0ab132008-11-11 22:46:12 +0000548 case ARMII::VFPConv3Frm:
Evan Cheng80a11982008-11-12 06:41:41 +0000549 case ARMII::VFPConv4Frm:
550 case ARMII::VFPConv5Frm:
Evan Cheng78be83d2008-11-11 19:40:26 +0000551 emitVFPConversionInstruction(MI);
552 break;
Evan Chengcd8e66a2008-11-11 21:48:44 +0000553 case ARMII::VFPLdStFrm:
554 emitVFPLoadStoreInstruction(MI);
555 break;
556 case ARMII::VFPLdStMulFrm:
557 emitVFPLoadStoreMultipleInstruction(MI);
558 break;
Bill Wendling07fda9f2010-10-15 23:35:12 +0000559
Bob Wilson1a913ed2010-06-11 21:34:50 +0000560 // NEON instructions.
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000561 case ARMII::NGetLnFrm:
Bob Wilsond5a563d2010-06-29 17:34:07 +0000562 case ARMII::NSetLnFrm:
563 emitNEONLaneInstruction(MI);
Bob Wilson52e4a0a2010-06-26 04:07:15 +0000564 break;
Bob Wilson21773e72010-06-29 20:13:29 +0000565 case ARMII::NDupFrm:
566 emitNEONDupInstruction(MI);
567 break;
Bob Wilson1a913ed2010-06-11 21:34:50 +0000568 case ARMII::N1RegModImmFrm:
Bob Wilson583a2a02010-06-25 21:17:19 +0000569 emitNEON1RegModImmInstruction(MI);
570 break;
571 case ARMII::N2RegFrm:
572 emitNEON2RegInstruction(MI);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000573 break;
Bob Wilson5e7b6072010-06-25 22:40:46 +0000574 case ARMII::N3RegFrm:
575 emitNEON3RegInstruction(MI);
576 break;
Evan Chengedda31c2008-11-05 18:35:52 +0000577 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000578 MCE.processDebugLoc(MI.getDebugLoc(), false);
Evan Cheng0ff94f72007-08-07 01:37:15 +0000579}
580
Chris Lattner33fabd72010-02-02 21:48:51 +0000581void ARMCodeEmitter::emitConstPoolInstruction(const MachineInstr &MI) {
Evan Cheng437c1732008-11-07 22:30:53 +0000582 unsigned CPI = MI.getOperand(0).getImm(); // CP instruction index.
583 unsigned CPIndex = MI.getOperand(1).getIndex(); // Actual cp entry index.
Evan Cheng938b9d82008-10-31 19:55:13 +0000584 const MachineConstantPoolEntry &MCPE = (*MCPEs)[CPIndex];
Jim Grosbach764ab522009-08-11 15:33:49 +0000585
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000586 // Remember the CONSTPOOL_ENTRY address for later relocation.
587 JTI->addConstantPoolEntryAddr(CPI, MCE.getCurrentPCValue());
588
589 // Emit constpool island entry. In most cases, the actual values will be
590 // resolved and relocated after code emission.
591 if (MCPE.isMachineConstantPoolEntry()) {
592 ARMConstantPoolValue *ACPV =
593 static_cast<ARMConstantPoolValue*>(MCPE.Val.MachineCPVal);
594
Chris Lattner705e07f2009-08-23 03:41:05 +0000595 DEBUG(errs() << " ** ARM constant pool #" << CPI << " @ "
596 << (void*)MCE.getCurrentPCValue() << " " << *ACPV << '\n');
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000597
Bob Wilson28989a82009-11-02 16:59:06 +0000598 assert(ACPV->isGlobalValue() && "unsupported constant pool value");
Dan Gohman46510a72010-04-15 01:51:59 +0000599 const GlobalValue *GV = ACPV->getGV();
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000600 if (GV) {
Evan Cheng08669742009-09-10 01:23:53 +0000601 Reloc::Model RelocM = TM.getRelocationModel();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000602 emitGlobalAddress(GV, ARM::reloc_arm_machine_cp_entry,
Evan Cheng08669742009-09-10 01:23:53 +0000603 isa<Function>(GV),
604 Subtarget->GVIsIndirectSymbol(GV, RelocM),
605 (intptr_t)ACPV);
Evan Cheng25e04782008-11-04 00:50:32 +0000606 } else {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000607 emitExternalSymbolAddress(ACPV->getSymbol(), ARM::reloc_arm_absolute);
608 }
Evan Cheng83b5cf02008-11-05 23:22:34 +0000609 emitWordLE(0);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000610 } else {
Dan Gohman46510a72010-04-15 01:51:59 +0000611 const Constant *CV = MCPE.Val.ConstVal;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000612
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000613 DEBUG({
614 errs() << " ** Constant pool #" << CPI << " @ "
615 << (void*)MCE.getCurrentPCValue() << " ";
616 if (const Function *F = dyn_cast<Function>(CV))
617 errs() << F->getName();
618 else
619 errs() << *CV;
620 errs() << '\n';
621 });
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000622
Dan Gohman46510a72010-04-15 01:51:59 +0000623 if (const GlobalValue *GV = dyn_cast<GlobalValue>(CV)) {
Evan Cheng08669742009-09-10 01:23:53 +0000624 emitGlobalAddress(GV, ARM::reloc_arm_absolute, isa<Function>(GV), false);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000625 emitWordLE(0);
Evan Chengcb5201f2008-11-11 22:19:31 +0000626 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(CV)) {
Gabor Greif41f31ef2010-10-22 23:16:11 +0000627 uint32_t Val = uint32_t(*CI->getValue().getRawData());
Evan Cheng83b5cf02008-11-05 23:22:34 +0000628 emitWordLE(Val);
Evan Chengcb5201f2008-11-11 22:19:31 +0000629 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CV)) {
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000630 if (CFP->getType()->isFloatTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000631 emitWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000632 else if (CFP->getType()->isDoubleTy())
Evan Chengcb5201f2008-11-11 22:19:31 +0000633 emitDWordLE(CFP->getValueAPF().bitcastToAPInt().getZExtValue());
634 else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000635 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengcb5201f2008-11-11 22:19:31 +0000636 }
637 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000638 llvm_unreachable("Unable to handle this constantpool entry!");
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000639 }
640 }
641}
642
Zonr Changf86399b2010-05-25 08:42:45 +0000643void ARMCodeEmitter::emitMOVi32immInstruction(const MachineInstr &MI) {
644 const MachineOperand &MO0 = MI.getOperand(0);
645 const MachineOperand &MO1 = MI.getOperand(1);
646
647 // Emit the 'movw' instruction.
648 unsigned Binary = 0x30 << 20; // mov: Insts{27-20} = 0b00110000
649
650 unsigned Lo16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movw) & 0xFFFF;
651
652 // Set the conditional execution predicate.
653 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
654
655 // Encode Rd.
656 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
657
658 // Encode imm16 as imm4:imm12
659 Binary |= Lo16 & 0xFFF; // Insts{11-0} = imm12
660 Binary |= ((Lo16 >> 12) & 0xF) << 16; // Insts{19-16} = imm4
661 emitWordLE(Binary);
662
663 unsigned Hi16 = getMovi32Value(MI, MO1, ARM::reloc_arm_movt) >> 16;
664 // Emit the 'movt' instruction.
665 Binary = 0x34 << 20; // movt: Insts{27-20} = 0b00110100
666
667 // Set the conditional execution predicate.
668 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
669
670 // Encode Rd.
671 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
672
673 // Encode imm16 as imm4:imm1, same as movw above.
674 Binary |= Hi16 & 0xFFF;
675 Binary |= ((Hi16 >> 12) & 0xF) << 16;
676 emitWordLE(Binary);
677}
678
Chris Lattner33fabd72010-02-02 21:48:51 +0000679void ARMCodeEmitter::emitMOVi2piecesInstruction(const MachineInstr &MI) {
Evan Cheng90922132008-11-06 02:25:39 +0000680 const MachineOperand &MO0 = MI.getOperand(0);
681 const MachineOperand &MO1 = MI.getOperand(1);
Bob Wilson5265a122010-03-11 00:46:22 +0000682 assert(MO1.isImm() && ARM_AM::isSOImmTwoPartVal(MO1.getImm()) &&
683 "Not a valid so_imm value!");
Evan Cheng90922132008-11-06 02:25:39 +0000684 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO1.getImm());
685 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO1.getImm());
686
687 // Emit the 'mov' instruction.
688 unsigned Binary = 0xd << 21; // mov: Insts{24-21} = 0b1101
689
690 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000691 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000692
693 // Encode Rd.
694 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
695
696 // Encode so_imm.
697 // Set bit I(25) to identify this is the immediate form of <shifter_op>
698 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000699 Binary |= getMachineSoImmOpValue(V1);
Evan Cheng90922132008-11-06 02:25:39 +0000700 emitWordLE(Binary);
701
702 // Now the 'orr' instruction.
703 Binary = 0xc << 21; // orr: Insts{24-21} = 0b1100
704
705 // Set the conditional execution predicate.
Evan Cheng97f48c32008-11-06 22:15:19 +0000706 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng90922132008-11-06 02:25:39 +0000707
708 // Encode Rd.
709 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRdShift;
710
711 // Encode Rn.
712 Binary |= getMachineOpValue(MI, MO0) << ARMII::RegRnShift;
713
714 // Encode so_imm.
715 // Set bit I(25) to identify this is the immediate form of <shifter_op>
716 Binary |= 1 << ARMII::I_BitShift;
Evan Chenge7cbe412009-07-08 21:03:57 +0000717 Binary |= getMachineSoImmOpValue(V2);
Evan Cheng90922132008-11-06 02:25:39 +0000718 emitWordLE(Binary);
719}
720
Chris Lattner33fabd72010-02-02 21:48:51 +0000721void ARMCodeEmitter::emitLEApcrelJTInstruction(const MachineInstr &MI) {
Evan Cheng4df60f52008-11-07 09:06:08 +0000722 // It's basically add r, pc, (LJTI - $+8)
Jim Grosbach764ab522009-08-11 15:33:49 +0000723
Evan Cheng4df60f52008-11-07 09:06:08 +0000724 const TargetInstrDesc &TID = MI.getDesc();
725
726 // Emit the 'add' instruction.
Jim Grosbach0129be22010-11-17 21:57:51 +0000727 unsigned Binary = 0x4 << 21; // add: Insts{24-21} = 0b0100
Evan Cheng4df60f52008-11-07 09:06:08 +0000728
729 // Set the conditional execution predicate
730 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
731
732 // Encode S bit if MI modifies CPSR.
733 Binary |= getAddrModeSBit(MI, TID);
734
735 // Encode Rd.
736 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
737
738 // Encode Rn which is PC.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000739 Binary |= getARMRegisterNumbering(ARM::PC) << ARMII::RegRnShift;
Evan Cheng4df60f52008-11-07 09:06:08 +0000740
741 // Encode the displacement.
Evan Cheng4df60f52008-11-07 09:06:08 +0000742 Binary |= 1 << ARMII::I_BitShift;
743 emitJumpTableAddress(MI.getOperand(1).getIndex(), ARM::reloc_arm_jt_base);
744
745 emitWordLE(Binary);
746}
747
Chris Lattner33fabd72010-02-02 21:48:51 +0000748void ARMCodeEmitter::emitPseudoMoveInstruction(const MachineInstr &MI) {
Evan Chenga9562552008-11-14 20:09:11 +0000749 unsigned Opcode = MI.getDesc().Opcode;
750
751 // Part of binary is determined by TableGn.
752 unsigned Binary = getBinaryCodeForInstr(MI);
753
754 // Set the conditional execution predicate
755 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
756
757 // Encode S bit if MI modifies CPSR.
758 if (Opcode == ARM::MOVsrl_flag || Opcode == ARM::MOVsra_flag)
759 Binary |= 1 << ARMII::S_BitShift;
760
761 // Encode register def if there is one.
762 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
763
764 // Encode the shift operation.
765 switch (Opcode) {
766 default: break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000767 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000768 // rrx
769 Binary |= 0x6 << 4;
770 break;
771 case ARM::MOVsrl_flag:
772 // lsr #1
773 Binary |= (0x2 << 4) | (1 << 7);
774 break;
775 case ARM::MOVsra_flag:
776 // asr #1
777 Binary |= (0x4 << 4) | (1 << 7);
778 break;
779 }
780
781 // Encode register Rm.
782 Binary |= getMachineOpValue(MI, 1);
783
784 emitWordLE(Binary);
785}
786
Chris Lattner33fabd72010-02-02 21:48:51 +0000787void ARMCodeEmitter::addPCLabel(unsigned LabelID) {
Chris Lattner893e1c92009-08-23 06:49:22 +0000788 DEBUG(errs() << " ** LPC" << LabelID << " @ "
789 << (void*)MCE.getCurrentPCValue() << '\n');
Evan Cheng83b5cf02008-11-05 23:22:34 +0000790 JTI->addPCLabelAddr(LabelID, MCE.getCurrentPCValue());
791}
792
Chris Lattner33fabd72010-02-02 21:48:51 +0000793void ARMCodeEmitter::emitPseudoInstruction(const MachineInstr &MI) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000794 unsigned Opcode = MI.getDesc().Opcode;
795 switch (Opcode) {
796 default:
Evan Cheng5adb66a2009-09-28 09:14:39 +0000797 llvm_unreachable("ARMCodeEmitter::emitPseudoInstruction");
Jim Grosbach532c2f12010-11-30 00:24:05 +0000798 case ARM::BX_CALL:
799 case ARM::BMOVPCRX_CALL:
800 case ARM::BXr9_CALL:
801 case ARM::BMOVPCRXr9_CALL: {
Xerxes Ranby99ccffe2010-07-22 17:28:34 +0000802 // First emit mov lr, pc
803 unsigned Binary = 0x01a0e00f;
804 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
805 emitWordLE(Binary);
806
807 // and then emit the branch.
808 emitMiscBranchInstruction(MI);
809 break;
810 }
Chris Lattner518bb532010-02-09 19:54:29 +0000811 case TargetOpcode::INLINEASM: {
Evan Chenge3066ab2008-11-19 23:21:33 +0000812 // We allow inline assembler nodes with empty bodies - they can
813 // implicitly define registers, which is ok for JIT.
814 if (MI.getOperand(0).getSymbolName()[0]) {
Chris Lattner75361b62010-04-07 22:58:41 +0000815 report_fatal_error("JIT does not support inline asm!");
Evan Chenge3066ab2008-11-19 23:21:33 +0000816 }
Evan Chengffa6d962008-11-13 23:36:57 +0000817 break;
818 }
Bill Wendling7431bea2010-07-16 22:20:36 +0000819 case TargetOpcode::PROLOG_LABEL:
Chris Lattner7561d482010-03-14 02:33:54 +0000820 case TargetOpcode::EH_LABEL:
821 MCE.emitLabel(MI.getOperand(0).getMCSymbol());
822 break;
Chris Lattner518bb532010-02-09 19:54:29 +0000823 case TargetOpcode::IMPLICIT_DEF:
824 case TargetOpcode::KILL:
Evan Chengffa6d962008-11-13 23:36:57 +0000825 // Do nothing.
826 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000827 case ARM::CONSTPOOL_ENTRY:
828 emitConstPoolInstruction(MI);
829 break;
830 case ARM::PICADD: {
Evan Cheng25e04782008-11-04 00:50:32 +0000831 // Remember of the address of the PC label for relocation later.
Evan Cheng83b5cf02008-11-05 23:22:34 +0000832 addPCLabel(MI.getOperand(2).getImm());
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000833 // PICADD is just an add instruction that implicitly read pc.
Evan Cheng437c1732008-11-07 22:30:53 +0000834 emitDataProcessingInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000835 break;
836 }
837 case ARM::PICLDR:
838 case ARM::PICLDRB:
839 case ARM::PICSTR:
840 case ARM::PICSTRB: {
841 // Remember of the address of the PC label for relocation later.
842 addPCLabel(MI.getOperand(2).getImm());
843 // These are just load / store instructions that implicitly read pc.
Evan Cheng4df60f52008-11-07 09:06:08 +0000844 emitLoadStoreInstruction(MI, 0, ARM::PC);
Evan Cheng83b5cf02008-11-05 23:22:34 +0000845 break;
846 }
847 case ARM::PICLDRH:
848 case ARM::PICLDRSH:
849 case ARM::PICLDRSB:
850 case ARM::PICSTRH: {
851 // Remember of the address of the PC label for relocation later.
852 addPCLabel(MI.getOperand(2).getImm());
853 // These are just load / store instructions that implicitly read pc.
854 emitMiscLoadStoreInstruction(MI, ARM::PC);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000855 break;
856 }
Zonr Changf86399b2010-05-25 08:42:45 +0000857
858 case ARM::MOVi32imm:
Evan Cheng893d7fe2010-11-12 23:03:38 +0000859 // Two instructions to materialize a constant.
860 if (Subtarget->hasV6T2Ops())
861 emitMOVi32immInstruction(MI);
862 else
863 emitMOVi2piecesInstruction(MI);
Zonr Changf86399b2010-05-25 08:42:45 +0000864 break;
865
Evan Cheng4df60f52008-11-07 09:06:08 +0000866 case ARM::LEApcrelJT:
867 // Materialize jumptable address.
868 emitLEApcrelJTInstruction(MI);
869 break;
Jim Grosbach792e9792010-10-14 20:43:44 +0000870 case ARM::RRX:
Evan Chenga9562552008-11-14 20:09:11 +0000871 case ARM::MOVsrl_flag:
872 case ARM::MOVsra_flag:
873 emitPseudoMoveInstruction(MI);
874 break;
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000875 }
876}
877
Bob Wilson87949d42010-03-17 21:16:45 +0000878unsigned ARMCodeEmitter::getMachineSoRegOpValue(const MachineInstr &MI,
Evan Cheng49a9f292008-09-12 22:45:55 +0000879 const TargetInstrDesc &TID,
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000880 const MachineOperand &MO,
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000881 unsigned OpIdx) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000882 unsigned Binary = getMachineOpValue(MI, MO);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000883
884 const MachineOperand &MO1 = MI.getOperand(OpIdx + 1);
885 const MachineOperand &MO2 = MI.getOperand(OpIdx + 2);
886 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(MO2.getImm());
887
888 // Encode the shift opcode.
889 unsigned SBits = 0;
890 unsigned Rs = MO1.getReg();
891 if (Rs) {
892 // Set shift operand (bit[7:4]).
893 // LSL - 0001
894 // LSR - 0011
895 // ASR - 0101
896 // ROR - 0111
897 // RRX - 0110 and bit[11:8] clear.
898 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000899 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000900 case ARM_AM::lsl: SBits = 0x1; break;
901 case ARM_AM::lsr: SBits = 0x3; break;
902 case ARM_AM::asr: SBits = 0x5; break;
903 case ARM_AM::ror: SBits = 0x7; break;
904 case ARM_AM::rrx: SBits = 0x6; break;
905 }
906 } else {
907 // Set shift operand (bit[6:4]).
908 // LSL - 000
909 // LSR - 010
910 // ASR - 100
911 // ROR - 110
912 switch (SOpc) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000913 default: llvm_unreachable("Unknown shift opc!");
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000914 case ARM_AM::lsl: SBits = 0x0; break;
915 case ARM_AM::lsr: SBits = 0x2; break;
916 case ARM_AM::asr: SBits = 0x4; break;
917 case ARM_AM::ror: SBits = 0x6; break;
918 }
919 }
920 Binary |= SBits << 4;
921 if (SOpc == ARM_AM::rrx)
922 return Binary;
923
924 // Encode the shift operation Rs or shift_imm (except rrx).
925 if (Rs) {
926 // Encode Rs bit[11:8].
927 assert(ARM_AM::getSORegOffset(MO2.getImm()) == 0);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000928 return Binary | (getARMRegisterNumbering(Rs) << ARMII::RegRsShift);
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000929 }
930
931 // Encode shift_imm bit[11:7].
932 return Binary | ARM_AM::getSORegOffset(MO2.getImm()) << 7;
933}
934
Chris Lattner33fabd72010-02-02 21:48:51 +0000935unsigned ARMCodeEmitter::getMachineSoImmOpValue(unsigned SoImm) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000936 int SoImmVal = ARM_AM::getSOImmVal(SoImm);
937 assert(SoImmVal != -1 && "Not a valid so_imm value!");
938
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000939 // Encode rotate_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +0000940 unsigned Binary = (ARM_AM::getSOImmValRot((unsigned)SoImmVal) >> 1)
Evan Cheng97f48c32008-11-06 22:15:19 +0000941 << ARMII::SoRotImmShift;
942
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000943 // Encode immed_8.
Evan Chenge7cbe412009-07-08 21:03:57 +0000944 Binary |= ARM_AM::getSOImmValImm((unsigned)SoImmVal);
Evan Chengeb4ed4b2008-10-31 19:10:44 +0000945 return Binary;
946}
947
Chris Lattner33fabd72010-02-02 21:48:51 +0000948unsigned ARMCodeEmitter::getAddrModeSBit(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +0000949 const TargetInstrDesc &TID) const {
Evan Cheng97c573d2008-11-20 02:25:51 +0000950 for (unsigned i = MI.getNumOperands(), e = TID.getNumOperands(); i != e; --i){
Evan Cheng49a9f292008-09-12 22:45:55 +0000951 const MachineOperand &MO = MI.getOperand(i-1);
Dan Gohmand735b802008-10-03 15:45:36 +0000952 if (MO.isReg() && MO.isDef() && MO.getReg() == ARM::CPSR)
Evan Cheng49a9f292008-09-12 22:45:55 +0000953 return 1 << ARMII::S_BitShift;
954 }
955 return 0;
956}
957
Bob Wilson87949d42010-03-17 21:16:45 +0000958void ARMCodeEmitter::emitDataProcessingInstruction(const MachineInstr &MI,
Evan Cheng437c1732008-11-07 22:30:53 +0000959 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +0000960 unsigned ImplicitRn) {
Evan Chengedda31c2008-11-05 18:35:52 +0000961 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +0000962
963 // Part of binary is determined by TableGn.
964 unsigned Binary = getBinaryCodeForInstr(MI);
965
Jim Grosbach33412622008-10-07 19:05:35 +0000966 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +0000967 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000968
Evan Cheng49a9f292008-09-12 22:45:55 +0000969 // Encode S bit if MI modifies CPSR.
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +0000970 Binary |= getAddrModeSBit(MI, TID);
Evan Cheng49a9f292008-09-12 22:45:55 +0000971
Evan Cheng5f1db7b2008-09-12 22:01:15 +0000972 // Encode register def if there is one.
Evan Cheng49a9f292008-09-12 22:45:55 +0000973 unsigned NumDefs = TID.getNumDefs();
Evan Chenga964b7d2008-09-12 23:15:39 +0000974 unsigned OpIdx = 0;
Evan Cheng437c1732008-11-07 22:30:53 +0000975 if (NumDefs)
976 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
977 else if (ImplicitRd)
978 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000979 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng7602e112008-09-02 06:52:38 +0000980
Zonr Changf86399b2010-05-25 08:42:45 +0000981 if (TID.Opcode == ARM::MOVi16) {
982 // Get immediate from MI.
983 unsigned Lo16 = getMovi32Value(MI, MI.getOperand(OpIdx),
984 ARM::reloc_arm_movw);
985 // Encode imm which is the same as in emitMOVi32immInstruction().
986 Binary |= Lo16 & 0xFFF;
987 Binary |= ((Lo16 >> 12) & 0xF) << 16;
988 emitWordLE(Binary);
989 return;
990 } else if(TID.Opcode == ARM::MOVTi16) {
991 unsigned Hi16 = (getMovi32Value(MI, MI.getOperand(OpIdx),
992 ARM::reloc_arm_movt) >> 16);
993 Binary |= Hi16 & 0xFFF;
994 Binary |= ((Hi16 >> 12) & 0xF) << 16;
995 emitWordLE(Binary);
996 return;
Shih-wei Liao9f3b6a32010-05-26 04:46:50 +0000997 } else if ((TID.Opcode == ARM::BFC) || (TID.Opcode == ARM::BFI)) {
Shih-wei Liao6d37a292010-05-26 00:25:05 +0000998 uint32_t v = ~MI.getOperand(2).getImm();
999 int32_t lsb = CountTrailingZeros_32(v);
1000 int32_t msb = (32 - CountLeadingZeros_32(v)) - 1;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001001 // Instr{20-16} = msb, Instr{11-7} = lsb
Shih-wei Liao6d37a292010-05-26 00:25:05 +00001002 Binary |= (msb & 0x1F) << 16;
1003 Binary |= (lsb & 0x1F) << 7;
1004 emitWordLE(Binary);
1005 return;
Shih-wei Liao45469f32010-05-26 03:21:39 +00001006 } else if ((TID.Opcode == ARM::UBFX) || (TID.Opcode == ARM::SBFX)) {
1007 // Encode Rn in Instr{0-3}
1008 Binary |= getMachineOpValue(MI, OpIdx++);
1009
1010 uint32_t lsb = MI.getOperand(OpIdx++).getImm();
1011 uint32_t widthm1 = MI.getOperand(OpIdx++).getImm() - 1;
1012
1013 // Instr{20-16} = widthm1, Instr{11-7} = lsb
1014 Binary |= (widthm1 & 0x1F) << 16;
1015 Binary |= (lsb & 0x1F) << 7;
1016 emitWordLE(Binary);
1017 return;
Zonr Changf86399b2010-05-25 08:42:45 +00001018 }
1019
Evan Chengd87293c2008-11-06 08:47:38 +00001020 // If this is a two-address operand, skip it. e.g. MOVCCr operand 1.
1021 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1022 ++OpIdx;
1023
Jim Grosbachefd30ba2008-10-01 18:16:49 +00001024 // Encode first non-shifter register operand if there is one.
Evan Chengedda31c2008-11-05 18:35:52 +00001025 bool isUnary = TID.TSFlags & ARMII::UnaryDP;
1026 if (!isUnary) {
Evan Cheng83b5cf02008-11-05 23:22:34 +00001027 if (ImplicitRn)
1028 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001029 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001030 else {
1031 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRnShift;
1032 ++OpIdx;
1033 }
Evan Cheng7602e112008-09-02 06:52:38 +00001034 }
1035
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001036 // Encode shifter operand.
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001037 const MachineOperand &MO = MI.getOperand(OpIdx);
Evan Chengedda31c2008-11-05 18:35:52 +00001038 if ((TID.TSFlags & ARMII::FormMask) == ARMII::DPSoRegFrm) {
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001039 // Encode SoReg.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001040 emitWordLE(Binary | getMachineSoRegOpValue(MI, TID, MO, OpIdx));
Evan Chengedda31c2008-11-05 18:35:52 +00001041 return;
1042 }
Evan Chengeb4ed4b2008-10-31 19:10:44 +00001043
Evan Chengedda31c2008-11-05 18:35:52 +00001044 if (MO.isReg()) {
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001045 // Encode register Rm.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001046 emitWordLE(Binary | getARMRegisterNumbering(MO.getReg()));
Evan Chengedda31c2008-11-05 18:35:52 +00001047 return;
1048 }
Evan Cheng7602e112008-09-02 06:52:38 +00001049
Evan Cheng5f1db7b2008-09-12 22:01:15 +00001050 // Encode so_imm.
Evan Chenge7cbe412009-07-08 21:03:57 +00001051 Binary |= getMachineSoImmOpValue((unsigned)MO.getImm());
Evan Chengedda31c2008-11-05 18:35:52 +00001052
Evan Cheng83b5cf02008-11-05 23:22:34 +00001053 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001054}
1055
Bob Wilson87949d42010-03-17 21:16:45 +00001056void ARMCodeEmitter::emitLoadStoreInstruction(const MachineInstr &MI,
Evan Cheng4df60f52008-11-07 09:06:08 +00001057 unsigned ImplicitRd,
Evan Cheng83b5cf02008-11-05 23:22:34 +00001058 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001059 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001060 unsigned Form = TID.TSFlags & ARMII::FormMask;
1061 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001062
Evan Chengedda31c2008-11-05 18:35:52 +00001063 // Part of binary is determined by TableGn.
1064 unsigned Binary = getBinaryCodeForInstr(MI);
1065
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001066 // If this is an LDRi12, STRi12 or LDRcp, nothing more needs be done.
1067 if (MI.getOpcode() == ARM::LDRi12 || MI.getOpcode() == ARM::LDRcp ||
1068 MI.getOpcode() == ARM::STRi12) {
Jim Grosbach093177d2010-10-27 17:52:51 +00001069 emitWordLE(Binary);
1070 return;
1071 }
1072
Jim Grosbach33412622008-10-07 19:05:35 +00001073 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001074 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001075
Evan Cheng4df60f52008-11-07 09:06:08 +00001076 unsigned OpIdx = 0;
Evan Cheng148cad82008-11-13 07:34:59 +00001077
1078 // Operand 0 of a pre- and post-indexed store is the address base
1079 // writeback. Skip it.
1080 bool Skipped = false;
1081 if (IsPrePost && Form == ARMII::StFrm) {
1082 ++OpIdx;
1083 Skipped = true;
1084 }
1085
1086 // Set first operand
Evan Cheng4df60f52008-11-07 09:06:08 +00001087 if (ImplicitRd)
1088 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001089 Binary |= (getARMRegisterNumbering(ImplicitRd) << ARMII::RegRdShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001090 else
1091 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001092
1093 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001094 if (ImplicitRn)
1095 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001096 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001097 else
1098 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001099
Evan Cheng05c356e2008-11-08 01:44:13 +00001100 // If this is a two-address operand, skip it. e.g. LDR_PRE.
Evan Cheng148cad82008-11-13 07:34:59 +00001101 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001102 ++OpIdx;
1103
Evan Cheng83b5cf02008-11-05 23:22:34 +00001104 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001105 unsigned AM2Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001106 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001107
Evan Chenge7de7e32008-09-13 01:44:01 +00001108 // Set bit U(23) according to sign of immed value (positive or negative).
Evan Cheng83b5cf02008-11-05 23:22:34 +00001109 Binary |= ((ARM_AM::getAM2Op(AM2Opc) == ARM_AM::add ? 1 : 0) <<
Evan Chenge7de7e32008-09-13 01:44:01 +00001110 ARMII::U_BitShift);
Evan Cheng7602e112008-09-02 06:52:38 +00001111 if (!MO2.getReg()) { // is immediate
Evan Cheng83b5cf02008-11-05 23:22:34 +00001112 if (ARM_AM::getAM2Offset(AM2Opc))
Evan Cheng7602e112008-09-02 06:52:38 +00001113 // Set the value of offset_12 field
Evan Cheng83b5cf02008-11-05 23:22:34 +00001114 Binary |= ARM_AM::getAM2Offset(AM2Opc);
1115 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001116 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001117 }
1118
Bill Wendling7d31a162010-10-20 22:44:54 +00001119 // Set bit I(25), because this is not in immediate encoding.
Evan Cheng7602e112008-09-02 06:52:38 +00001120 Binary |= 1 << ARMII::I_BitShift;
1121 assert(TargetRegisterInfo::isPhysicalRegister(MO2.getReg()));
1122 // Set bit[3:0] to the corresponding Rm register
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001123 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001124
Evan Cheng70632912008-11-12 07:34:37 +00001125 // If this instr is in scaled register offset/index instruction, set
Evan Cheng7602e112008-09-02 06:52:38 +00001126 // shift_immed(bit[11:7]) and shift(bit[6:5]) fields.
Evan Cheng83b5cf02008-11-05 23:22:34 +00001127 if (unsigned ShImm = ARM_AM::getAM2Offset(AM2Opc)) {
Evan Cheng70632912008-11-12 07:34:37 +00001128 Binary |= getShiftOp(AM2Opc) << ARMII::ShiftImmShift; // shift
1129 Binary |= ShImm << ARMII::ShiftShift; // shift_immed
Evan Cheng7602e112008-09-02 06:52:38 +00001130 }
1131
Evan Cheng83b5cf02008-11-05 23:22:34 +00001132 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001133}
1134
Chris Lattner33fabd72010-02-02 21:48:51 +00001135void ARMCodeEmitter::emitMiscLoadStoreInstruction(const MachineInstr &MI,
Bob Wilson87949d42010-03-17 21:16:45 +00001136 unsigned ImplicitRn) {
Evan Cheng05c356e2008-11-08 01:44:13 +00001137 const TargetInstrDesc &TID = MI.getDesc();
Evan Cheng148cad82008-11-13 07:34:59 +00001138 unsigned Form = TID.TSFlags & ARMII::FormMask;
1139 bool IsPrePost = (TID.TSFlags & ARMII::IndexModeMask) != 0;
Evan Cheng05c356e2008-11-08 01:44:13 +00001140
Evan Chengedda31c2008-11-05 18:35:52 +00001141 // Part of binary is determined by TableGn.
1142 unsigned Binary = getBinaryCodeForInstr(MI);
1143
Jim Grosbach33412622008-10-07 19:05:35 +00001144 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001145 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Cheng057d0c32008-09-18 07:28:19 +00001146
Evan Cheng148cad82008-11-13 07:34:59 +00001147 unsigned OpIdx = 0;
1148
1149 // Operand 0 of a pre- and post-indexed store is the address base
1150 // writeback. Skip it.
1151 bool Skipped = false;
1152 if (IsPrePost && Form == ARMII::StMiscFrm) {
1153 ++OpIdx;
1154 Skipped = true;
1155 }
1156
Evan Cheng7602e112008-09-02 06:52:38 +00001157 // Set first operand
Evan Cheng148cad82008-11-13 07:34:59 +00001158 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001159
Evan Cheng358dec52009-06-15 08:28:29 +00001160 // Skip LDRD and STRD's second operand.
1161 if (TID.Opcode == ARM::LDRD || TID.Opcode == ARM::STRD)
1162 ++OpIdx;
1163
Evan Cheng7602e112008-09-02 06:52:38 +00001164 // Set second operand
Evan Cheng83b5cf02008-11-05 23:22:34 +00001165 if (ImplicitRn)
1166 // Special handling for implicit use (e.g. PC).
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001167 Binary |= (getARMRegisterNumbering(ImplicitRn) << ARMII::RegRnShift);
Evan Cheng4df60f52008-11-07 09:06:08 +00001168 else
1169 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001170
Evan Cheng05c356e2008-11-08 01:44:13 +00001171 // If this is a two-address operand, skip it. e.g. LDRH_POST.
Evan Cheng148cad82008-11-13 07:34:59 +00001172 if (!Skipped && TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
Evan Cheng05c356e2008-11-08 01:44:13 +00001173 ++OpIdx;
1174
Evan Cheng83b5cf02008-11-05 23:22:34 +00001175 const MachineOperand &MO2 = MI.getOperand(OpIdx);
Evan Chengd87293c2008-11-06 08:47:38 +00001176 unsigned AM3Opc = (ImplicitRn == ARM::PC)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001177 ? 0 : MI.getOperand(OpIdx+1).getImm();
Evan Cheng7602e112008-09-02 06:52:38 +00001178
Evan Chenge7de7e32008-09-13 01:44:01 +00001179 // Set bit U(23) according to sign of immed value (positive or negative)
Evan Cheng83b5cf02008-11-05 23:22:34 +00001180 Binary |= ((ARM_AM::getAM3Op(AM3Opc) == ARM_AM::add ? 1 : 0) <<
Evan Cheng7602e112008-09-02 06:52:38 +00001181 ARMII::U_BitShift);
1182
1183 // If this instr is in register offset/index encoding, set bit[3:0]
1184 // to the corresponding Rm register.
1185 if (MO2.getReg()) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001186 Binary |= getARMRegisterNumbering(MO2.getReg());
Evan Cheng83b5cf02008-11-05 23:22:34 +00001187 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001188 return;
Evan Cheng7602e112008-09-02 06:52:38 +00001189 }
1190
Evan Chengd87293c2008-11-06 08:47:38 +00001191 // This instr is in immediate offset/index encoding, set bit 22 to 1.
Evan Cheng97f48c32008-11-06 22:15:19 +00001192 Binary |= 1 << ARMII::AM3_I_BitShift;
Evan Cheng83b5cf02008-11-05 23:22:34 +00001193 if (unsigned ImmOffs = ARM_AM::getAM3Offset(AM3Opc)) {
Evan Cheng7602e112008-09-02 06:52:38 +00001194 // Set operands
Evan Cheng70632912008-11-12 07:34:37 +00001195 Binary |= (ImmOffs >> 4) << ARMII::ImmHiShift; // immedH
1196 Binary |= (ImmOffs & 0xF); // immedL
Evan Cheng7602e112008-09-02 06:52:38 +00001197 }
1198
Evan Cheng83b5cf02008-11-05 23:22:34 +00001199 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001200}
1201
Evan Chengcd8e66a2008-11-11 21:48:44 +00001202static unsigned getAddrModeUPBits(unsigned Mode) {
1203 unsigned Binary = 0;
Evan Cheng7602e112008-09-02 06:52:38 +00001204
1205 // Set addressing mode by modifying bits U(23) and P(24)
1206 // IA - Increment after - bit U = 1 and bit P = 0
1207 // IB - Increment before - bit U = 1 and bit P = 1
1208 // DA - Decrement after - bit U = 0 and bit P = 0
1209 // DB - Decrement before - bit U = 0 and bit P = 1
Evan Cheng7602e112008-09-02 06:52:38 +00001210 switch (Mode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001211 default: llvm_unreachable("Unknown addressing sub-mode!");
Evan Cheng10bf7342009-09-09 23:55:03 +00001212 case ARM_AM::da: break;
Evan Cheng97f48c32008-11-06 22:15:19 +00001213 case ARM_AM::db: Binary |= 0x1 << ARMII::P_BitShift; break;
1214 case ARM_AM::ia: Binary |= 0x1 << ARMII::U_BitShift; break;
1215 case ARM_AM::ib: Binary |= 0x3 << ARMII::U_BitShift; break;
Evan Cheng7602e112008-09-02 06:52:38 +00001216 }
1217
Evan Chengcd8e66a2008-11-11 21:48:44 +00001218 return Binary;
1219}
1220
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001221void ARMCodeEmitter::emitLoadStoreMultipleInstruction(const MachineInstr &MI) {
1222 const TargetInstrDesc &TID = MI.getDesc();
1223 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1224
Evan Chengcd8e66a2008-11-11 21:48:44 +00001225 // Part of binary is determined by TableGn.
1226 unsigned Binary = getBinaryCodeForInstr(MI);
1227
1228 // Set the conditional execution predicate
1229 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1230
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001231 // Skip operand 0 of an instruction with base register update.
1232 unsigned OpIdx = 0;
1233 if (IsUpdating)
1234 ++OpIdx;
1235
Evan Chengcd8e66a2008-11-11 21:48:44 +00001236 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001237 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001238
1239 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001240 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1241 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001242
Evan Cheng7602e112008-09-02 06:52:38 +00001243 // Set bit W(21)
Bob Wilsonab346052010-03-16 17:46:45 +00001244 if (IsUpdating)
Evan Cheng97f48c32008-11-06 22:15:19 +00001245 Binary |= 0x1 << ARMII::W_BitShift;
Evan Cheng7602e112008-09-02 06:52:38 +00001246
1247 // Set registers
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001248 for (unsigned i = OpIdx+2, e = MI.getNumOperands(); i != e; ++i) {
Evan Cheng7602e112008-09-02 06:52:38 +00001249 const MachineOperand &MO = MI.getOperand(i);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001250 if (!MO.isReg() || MO.isImplicit())
1251 break;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001252 unsigned RegNum = getARMRegisterNumbering(MO.getReg());
Evan Cheng7602e112008-09-02 06:52:38 +00001253 assert(TargetRegisterInfo::isPhysicalRegister(MO.getReg()) &&
1254 RegNum < 16);
1255 Binary |= 0x1 << RegNum;
1256 }
1257
Evan Cheng83b5cf02008-11-05 23:22:34 +00001258 emitWordLE(Binary);
Evan Cheng7602e112008-09-02 06:52:38 +00001259}
1260
Chris Lattner33fabd72010-02-02 21:48:51 +00001261void ARMCodeEmitter::emitMulFrmInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001262 const TargetInstrDesc &TID = MI.getDesc();
1263
1264 // Part of binary is determined by TableGn.
1265 unsigned Binary = getBinaryCodeForInstr(MI);
1266
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001267 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001268 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001269
1270 // Encode S bit if MI modifies CPSR.
1271 Binary |= getAddrModeSBit(MI, TID);
1272
1273 // 32x32->64bit operations have two destination registers. The number
1274 // of register definitions will tell us if that's what we're dealing with.
Evan Cheng97f48c32008-11-06 22:15:19 +00001275 unsigned OpIdx = 0;
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001276 if (TID.getNumDefs() == 2)
1277 Binary |= getMachineOpValue (MI, OpIdx++) << ARMII::RegRdLoShift;
1278
1279 // Encode Rd
1280 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdHiShift;
1281
1282 // Encode Rm
1283 Binary |= getMachineOpValue(MI, OpIdx++);
1284
1285 // Encode Rs
1286 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRsShift;
1287
Evan Chengfbc9d412008-11-06 01:21:28 +00001288 // Many multiple instructions (e.g. MLA) have three src operands. Encode
1289 // it as Rn (for multiply, that's in the same offset as RdLo.
Evan Cheng97f48c32008-11-06 22:15:19 +00001290 if (TID.getNumOperands() > OpIdx &&
1291 !TID.OpInfo[OpIdx].isPredicate() &&
1292 !TID.OpInfo[OpIdx].isOptionalDef())
1293 Binary |= getMachineOpValue(MI, OpIdx) << ARMII::RegRdLoShift;
1294
1295 emitWordLE(Binary);
1296}
1297
Chris Lattner33fabd72010-02-02 21:48:51 +00001298void ARMCodeEmitter::emitExtendInstruction(const MachineInstr &MI) {
Evan Cheng97f48c32008-11-06 22:15:19 +00001299 const TargetInstrDesc &TID = MI.getDesc();
1300
1301 // Part of binary is determined by TableGn.
1302 unsigned Binary = getBinaryCodeForInstr(MI);
1303
1304 // Set the conditional execution predicate
1305 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1306
1307 unsigned OpIdx = 0;
1308
1309 // Encode Rd
1310 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1311
1312 const MachineOperand &MO1 = MI.getOperand(OpIdx++);
1313 const MachineOperand &MO2 = MI.getOperand(OpIdx);
1314 if (MO2.isReg()) {
1315 // Two register operand form.
1316 // Encode Rn.
1317 Binary |= getMachineOpValue(MI, MO1) << ARMII::RegRnShift;
1318
1319 // Encode Rm.
1320 Binary |= getMachineOpValue(MI, MO2);
1321 ++OpIdx;
1322 } else {
1323 Binary |= getMachineOpValue(MI, MO1);
1324 }
1325
1326 // Encode rot imm (0, 8, 16, or 24) if it has a rotate immediate operand.
1327 if (MI.getOperand(OpIdx).isImm() &&
1328 !TID.OpInfo[OpIdx].isPredicate() &&
1329 !TID.OpInfo[OpIdx].isOptionalDef())
1330 Binary |= (getMachineOpValue(MI, OpIdx) / 8) << ARMII::ExtRotImmShift;
Evan Chengfbc9d412008-11-06 01:21:28 +00001331
Evan Cheng83b5cf02008-11-05 23:22:34 +00001332 emitWordLE(Binary);
Jim Grosbach0a4b9dc2008-11-03 18:38:31 +00001333}
1334
Chris Lattner33fabd72010-02-02 21:48:51 +00001335void ARMCodeEmitter::emitMiscArithInstruction(const MachineInstr &MI) {
Evan Cheng8b59db32008-11-07 01:41:35 +00001336 const TargetInstrDesc &TID = MI.getDesc();
1337
1338 // Part of binary is determined by TableGn.
1339 unsigned Binary = getBinaryCodeForInstr(MI);
1340
1341 // Set the conditional execution predicate
1342 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1343
1344 unsigned OpIdx = 0;
1345
1346 // Encode Rd
1347 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRdShift;
1348
1349 const MachineOperand &MO = MI.getOperand(OpIdx++);
1350 if (OpIdx == TID.getNumOperands() ||
1351 TID.OpInfo[OpIdx].isPredicate() ||
1352 TID.OpInfo[OpIdx].isOptionalDef()) {
1353 // Encode Rm and it's done.
1354 Binary |= getMachineOpValue(MI, MO);
1355 emitWordLE(Binary);
1356 return;
1357 }
1358
1359 // Encode Rn.
1360 Binary |= getMachineOpValue(MI, MO) << ARMII::RegRnShift;
1361
1362 // Encode Rm.
1363 Binary |= getMachineOpValue(MI, OpIdx++);
1364
1365 // Encode shift_imm.
1366 unsigned ShiftAmt = MI.getOperand(OpIdx).getImm();
Bob Wilsonf955f292010-08-17 17:23:19 +00001367 if (TID.Opcode == ARM::PKHTB) {
1368 assert(ShiftAmt != 0 && "PKHTB shift_imm is 0!");
1369 if (ShiftAmt == 32)
1370 ShiftAmt = 0;
1371 }
Evan Cheng8b59db32008-11-07 01:41:35 +00001372 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1373 Binary |= ShiftAmt << ARMII::ShiftShift;
Jim Grosbach764ab522009-08-11 15:33:49 +00001374
Evan Cheng8b59db32008-11-07 01:41:35 +00001375 emitWordLE(Binary);
1376}
1377
Bob Wilson9a1c1892010-08-11 00:01:18 +00001378void ARMCodeEmitter::emitSaturateInstruction(const MachineInstr &MI) {
1379 const TargetInstrDesc &TID = MI.getDesc();
1380
1381 // Part of binary is determined by TableGen.
1382 unsigned Binary = getBinaryCodeForInstr(MI);
1383
1384 // Set the conditional execution predicate
1385 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1386
1387 // Encode Rd
1388 Binary |= getMachineOpValue(MI, 0) << ARMII::RegRdShift;
1389
1390 // Encode saturate bit position.
1391 unsigned Pos = MI.getOperand(1).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001392 if (TID.Opcode == ARM::SSAT || TID.Opcode == ARM::SSAT16)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001393 Pos -= 1;
1394 assert((Pos < 16 || (Pos < 32 &&
1395 TID.Opcode != ARM::SSAT16 &&
1396 TID.Opcode != ARM::USAT16)) &&
1397 "saturate bit position out of range");
1398 Binary |= Pos << 16;
1399
1400 // Encode Rm
1401 Binary |= getMachineOpValue(MI, 2);
1402
1403 // Encode shift_imm.
1404 if (TID.getNumOperands() == 4) {
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001405 unsigned ShiftOp = MI.getOperand(3).getImm();
1406 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
1407 if (Opc == ARM_AM::asr)
1408 Binary |= (1 << 6);
Bob Wilson9a1c1892010-08-11 00:01:18 +00001409 unsigned ShiftAmt = MI.getOperand(3).getImm();
Bob Wilsoneaf1c982010-08-11 23:10:46 +00001410 if (ShiftAmt == 32 && Opc == ARM_AM::asr)
Bob Wilson9a1c1892010-08-11 00:01:18 +00001411 ShiftAmt = 0;
1412 assert(ShiftAmt < 32 && "shift_imm range is 0 to 31!");
1413 Binary |= ShiftAmt << ARMII::ShiftShift;
1414 }
1415
1416 emitWordLE(Binary);
1417}
1418
Chris Lattner33fabd72010-02-02 21:48:51 +00001419void ARMCodeEmitter::emitBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001420 const TargetInstrDesc &TID = MI.getDesc();
1421
Torok Edwindac237e2009-07-08 20:53:28 +00001422 if (TID.Opcode == ARM::TPsoft) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001423 llvm_unreachable("ARM::TPsoft FIXME"); // FIXME
Torok Edwindac237e2009-07-08 20:53:28 +00001424 }
Evan Cheng12c3a532008-11-06 17:48:05 +00001425
Evan Cheng7602e112008-09-02 06:52:38 +00001426 // Part of binary is determined by TableGn.
1427 unsigned Binary = getBinaryCodeForInstr(MI);
1428
Evan Chengedda31c2008-11-05 18:35:52 +00001429 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001430 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001431
1432 // Set signed_immed_24 field
1433 Binary |= getMachineOpValue(MI, 0);
1434
Evan Cheng83b5cf02008-11-05 23:22:34 +00001435 emitWordLE(Binary);
Evan Chengedda31c2008-11-05 18:35:52 +00001436}
1437
Chris Lattner33fabd72010-02-02 21:48:51 +00001438void ARMCodeEmitter::emitInlineJumpTable(unsigned JTIndex) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001439 // Remember the base address of the inline jump table.
Evan Cheng5788d1a2008-12-10 02:32:19 +00001440 uintptr_t JTBase = MCE.getCurrentPCValue();
Evan Cheng437c1732008-11-07 22:30:53 +00001441 JTI->addJumpTableBaseAddr(JTIndex, JTBase);
Chris Lattner893e1c92009-08-23 06:49:22 +00001442 DEBUG(errs() << " ** Jump Table #" << JTIndex << " @ " << (void*)JTBase
1443 << '\n');
Evan Cheng4df60f52008-11-07 09:06:08 +00001444
1445 // Now emit the jump table entries.
1446 const std::vector<MachineBasicBlock*> &MBBs = (*MJTEs)[JTIndex].MBBs;
1447 for (unsigned i = 0, e = MBBs.size(); i != e; ++i) {
1448 if (IsPIC)
1449 // DestBB address - JT base.
Evan Cheng437c1732008-11-07 22:30:53 +00001450 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_pic_jt, JTBase);
Evan Cheng4df60f52008-11-07 09:06:08 +00001451 else
1452 // Absolute DestBB address.
1453 emitMachineBasicBlock(MBBs[i], ARM::reloc_arm_absolute);
1454 emitWordLE(0);
1455 }
1456}
1457
Chris Lattner33fabd72010-02-02 21:48:51 +00001458void ARMCodeEmitter::emitMiscBranchInstruction(const MachineInstr &MI) {
Evan Chengedda31c2008-11-05 18:35:52 +00001459 const TargetInstrDesc &TID = MI.getDesc();
Evan Chengedda31c2008-11-05 18:35:52 +00001460
Evan Cheng437c1732008-11-07 22:30:53 +00001461 // Handle jump tables.
Evan Cheng90daf4d2009-07-25 00:13:11 +00001462 if (TID.Opcode == ARM::BR_JTr || TID.Opcode == ARM::BR_JTadd) {
Evan Cheng437c1732008-11-07 22:30:53 +00001463 // First emit a ldr pc, [] instruction.
1464 emitDataProcessingInstruction(MI, ARM::PC);
1465
1466 // Then emit the inline jump table.
Evan Chengc9a41532009-07-08 00:05:05 +00001467 unsigned JTIndex =
Evan Cheng90daf4d2009-07-25 00:13:11 +00001468 (TID.Opcode == ARM::BR_JTr)
Evan Cheng437c1732008-11-07 22:30:53 +00001469 ? MI.getOperand(1).getIndex() : MI.getOperand(2).getIndex();
1470 emitInlineJumpTable(JTIndex);
1471 return;
Evan Cheng90daf4d2009-07-25 00:13:11 +00001472 } else if (TID.Opcode == ARM::BR_JTm) {
Evan Cheng4df60f52008-11-07 09:06:08 +00001473 // First emit a ldr pc, [] instruction.
1474 emitLoadStoreInstruction(MI, ARM::PC);
1475
1476 // Then emit the inline jump table.
Evan Cheng437c1732008-11-07 22:30:53 +00001477 emitInlineJumpTable(MI.getOperand(3).getIndex());
Evan Cheng4df60f52008-11-07 09:06:08 +00001478 return;
1479 }
1480
Evan Chengedda31c2008-11-05 18:35:52 +00001481 // Part of binary is determined by TableGn.
1482 unsigned Binary = getBinaryCodeForInstr(MI);
1483
1484 // Set the conditional execution predicate
Evan Cheng97f48c32008-11-06 22:15:19 +00001485 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
Evan Chengedda31c2008-11-05 18:35:52 +00001486
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001487 if (TID.Opcode == ARM::BX_RET || TID.Opcode == ARM::MOVPCLR)
Evan Chengedda31c2008-11-05 18:35:52 +00001488 // The return register is LR.
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001489 Binary |= getARMRegisterNumbering(ARM::LR);
Jim Grosbach764ab522009-08-11 15:33:49 +00001490 else
Evan Chengedda31c2008-11-05 18:35:52 +00001491 // otherwise, set the return register
1492 Binary |= getMachineOpValue(MI, 0);
1493
Evan Cheng83b5cf02008-11-05 23:22:34 +00001494 emitWordLE(Binary);
Evan Cheng148b6a42007-07-05 21:15:40 +00001495}
Evan Cheng7602e112008-09-02 06:52:38 +00001496
Evan Cheng80a11982008-11-12 06:41:41 +00001497static unsigned encodeVFPRd(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001498 unsigned RegD = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001499 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001500 bool isSPVFP = ARM::SPRRegisterClass->contains(RegD);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001501 RegD = getARMRegisterNumbering(RegD);
Evan Chengd06d48d2008-11-12 02:19:38 +00001502 if (!isSPVFP)
1503 Binary |= RegD << ARMII::RegRdShift;
1504 else {
1505 Binary |= ((RegD & 0x1E) >> 1) << ARMII::RegRdShift;
1506 Binary |= (RegD & 0x01) << ARMII::D_BitShift;
1507 }
Evan Cheng80a11982008-11-12 06:41:41 +00001508 return Binary;
1509}
Evan Cheng78be83d2008-11-11 19:40:26 +00001510
Evan Cheng80a11982008-11-12 06:41:41 +00001511static unsigned encodeVFPRn(const MachineInstr &MI, unsigned OpIdx) {
Evan Chengd06d48d2008-11-12 02:19:38 +00001512 unsigned RegN = MI.getOperand(OpIdx).getReg();
Evan Cheng80a11982008-11-12 06:41:41 +00001513 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001514 bool isSPVFP = ARM::SPRRegisterClass->contains(RegN);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001515 RegN = getARMRegisterNumbering(RegN);
Evan Chengd06d48d2008-11-12 02:19:38 +00001516 if (!isSPVFP)
1517 Binary |= RegN << ARMII::RegRnShift;
1518 else {
1519 Binary |= ((RegN & 0x1E) >> 1) << ARMII::RegRnShift;
1520 Binary |= (RegN & 0x01) << ARMII::N_BitShift;
1521 }
Evan Cheng80a11982008-11-12 06:41:41 +00001522 return Binary;
1523}
Evan Chengd06d48d2008-11-12 02:19:38 +00001524
Evan Cheng80a11982008-11-12 06:41:41 +00001525static unsigned encodeVFPRm(const MachineInstr &MI, unsigned OpIdx) {
1526 unsigned RegM = MI.getOperand(OpIdx).getReg();
1527 unsigned Binary = 0;
Jim Grosbach7e2c04f2010-09-15 19:44:57 +00001528 bool isSPVFP = ARM::SPRRegisterClass->contains(RegM);
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001529 RegM = getARMRegisterNumbering(RegM);
Evan Cheng80a11982008-11-12 06:41:41 +00001530 if (!isSPVFP)
1531 Binary |= RegM;
1532 else {
1533 Binary |= ((RegM & 0x1E) >> 1);
1534 Binary |= (RegM & 0x01) << ARMII::M_BitShift;
Evan Cheng78be83d2008-11-11 19:40:26 +00001535 }
Evan Cheng80a11982008-11-12 06:41:41 +00001536 return Binary;
1537}
1538
Chris Lattner33fabd72010-02-02 21:48:51 +00001539void ARMCodeEmitter::emitVFPArithInstruction(const MachineInstr &MI) {
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001540 const TargetInstrDesc &TID = MI.getDesc();
1541
1542 // Part of binary is determined by TableGn.
1543 unsigned Binary = getBinaryCodeForInstr(MI);
1544
1545 // Set the conditional execution predicate
1546 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1547
1548 unsigned OpIdx = 0;
1549 assert((Binary & ARMII::D_BitShift) == 0 &&
1550 (Binary & ARMII::N_BitShift) == 0 &&
1551 (Binary & ARMII::M_BitShift) == 0 && "VFP encoding bug!");
1552
1553 // Encode Dd / Sd.
1554 Binary |= encodeVFPRd(MI, OpIdx++);
1555
1556 // If this is a two-address operand, skip it, e.g. FMACD.
1557 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1558 ++OpIdx;
1559
1560 // Encode Dn / Sn.
1561 if ((TID.TSFlags & ARMII::FormMask) == ARMII::VFPBinaryFrm)
Evan Cheng3f4924e2008-11-12 08:14:21 +00001562 Binary |= encodeVFPRn(MI, OpIdx++);
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001563
1564 if (OpIdx == TID.getNumOperands() ||
1565 TID.OpInfo[OpIdx].isPredicate() ||
1566 TID.OpInfo[OpIdx].isOptionalDef()) {
1567 // FCMPEZD etc. has only one operand.
1568 emitWordLE(Binary);
1569 return;
1570 }
1571
1572 // Encode Dm / Sm.
1573 Binary |= encodeVFPRm(MI, OpIdx);
Jim Grosbach764ab522009-08-11 15:33:49 +00001574
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001575 emitWordLE(Binary);
1576}
1577
Bob Wilson87949d42010-03-17 21:16:45 +00001578void ARMCodeEmitter::emitVFPConversionInstruction(const MachineInstr &MI) {
Evan Cheng80a11982008-11-12 06:41:41 +00001579 const TargetInstrDesc &TID = MI.getDesc();
1580 unsigned Form = TID.TSFlags & ARMII::FormMask;
1581
1582 // Part of binary is determined by TableGn.
1583 unsigned Binary = getBinaryCodeForInstr(MI);
1584
1585 // Set the conditional execution predicate
1586 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1587
1588 switch (Form) {
1589 default: break;
1590 case ARMII::VFPConv1Frm:
1591 case ARMII::VFPConv2Frm:
1592 case ARMII::VFPConv3Frm:
1593 // Encode Dd / Sd.
1594 Binary |= encodeVFPRd(MI, 0);
1595 break;
1596 case ARMII::VFPConv4Frm:
1597 // Encode Dn / Sn.
1598 Binary |= encodeVFPRn(MI, 0);
1599 break;
1600 case ARMII::VFPConv5Frm:
1601 // Encode Dm / Sm.
1602 Binary |= encodeVFPRm(MI, 0);
1603 break;
1604 }
1605
1606 switch (Form) {
1607 default: break;
1608 case ARMII::VFPConv1Frm:
1609 // Encode Dm / Sm.
1610 Binary |= encodeVFPRm(MI, 1);
Evan Cheng67fd91f2008-11-13 07:46:59 +00001611 break;
Evan Cheng80a11982008-11-12 06:41:41 +00001612 case ARMII::VFPConv2Frm:
1613 case ARMII::VFPConv3Frm:
1614 // Encode Dn / Sn.
1615 Binary |= encodeVFPRn(MI, 1);
1616 break;
1617 case ARMII::VFPConv4Frm:
1618 case ARMII::VFPConv5Frm:
1619 // Encode Dd / Sd.
1620 Binary |= encodeVFPRd(MI, 1);
1621 break;
1622 }
1623
1624 if (Form == ARMII::VFPConv5Frm)
1625 // Encode Dn / Sn.
1626 Binary |= encodeVFPRn(MI, 2);
1627 else if (Form == ARMII::VFPConv3Frm)
1628 // Encode Dm / Sm.
1629 Binary |= encodeVFPRm(MI, 2);
Evan Cheng78be83d2008-11-11 19:40:26 +00001630
1631 emitWordLE(Binary);
1632}
1633
Chris Lattner33fabd72010-02-02 21:48:51 +00001634void ARMCodeEmitter::emitVFPLoadStoreInstruction(const MachineInstr &MI) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001635 // Part of binary is determined by TableGn.
1636 unsigned Binary = getBinaryCodeForInstr(MI);
1637
1638 // Set the conditional execution predicate
1639 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1640
1641 unsigned OpIdx = 0;
1642
1643 // Encode Dd / Sd.
Evan Cheng3c4a4ff2008-11-12 07:18:38 +00001644 Binary |= encodeVFPRd(MI, OpIdx++);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001645
1646 // Encode address base.
1647 const MachineOperand &Base = MI.getOperand(OpIdx++);
1648 Binary |= getMachineOpValue(MI, Base) << ARMII::RegRnShift;
1649
1650 // If there is a non-zero immediate offset, encode it.
1651 if (Base.isReg()) {
1652 const MachineOperand &Offset = MI.getOperand(OpIdx);
1653 if (unsigned ImmOffs = ARM_AM::getAM5Offset(Offset.getImm())) {
1654 if (ARM_AM::getAM5Op(Offset.getImm()) == ARM_AM::add)
1655 Binary |= 1 << ARMII::U_BitShift;
Evan Cheng607f1b42008-11-12 08:21:12 +00001656 Binary |= ImmOffs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001657 emitWordLE(Binary);
1658 return;
1659 }
1660 }
1661
1662 // If immediate offset is omitted, default to +0.
1663 Binary |= 1 << ARMII::U_BitShift;
1664
1665 emitWordLE(Binary);
1666}
1667
Bob Wilson87949d42010-03-17 21:16:45 +00001668void
1669ARMCodeEmitter::emitVFPLoadStoreMultipleInstruction(const MachineInstr &MI) {
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001670 const TargetInstrDesc &TID = MI.getDesc();
1671 bool IsUpdating = (TID.TSFlags & ARMII::IndexModeMask) != 0;
1672
Evan Chengcd8e66a2008-11-11 21:48:44 +00001673 // Part of binary is determined by TableGn.
1674 unsigned Binary = getBinaryCodeForInstr(MI);
1675
1676 // Set the conditional execution predicate
1677 Binary |= II->getPredicate(&MI) << ARMII::CondShift;
1678
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001679 // Skip operand 0 of an instruction with base register update.
1680 unsigned OpIdx = 0;
1681 if (IsUpdating)
1682 ++OpIdx;
1683
Evan Chengcd8e66a2008-11-11 21:48:44 +00001684 // Set base address operand
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001685 Binary |= getMachineOpValue(MI, OpIdx++) << ARMII::RegRnShift;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001686
1687 // Set addressing mode by modifying bits U(23) and P(24)
Bill Wendling2567eec2010-11-17 05:31:09 +00001688 ARM_AM::AMSubMode Mode = ARM_AM::getLoadStoreMultipleSubMode(MI.getOpcode());
1689 Binary |= getAddrModeUPBits(ARM_AM::getAM4SubMode(Mode));
Evan Chengcd8e66a2008-11-11 21:48:44 +00001690
1691 // Set bit W(21)
Bob Wilson2d357f62010-03-16 18:38:09 +00001692 if (IsUpdating)
Evan Chengcd8e66a2008-11-11 21:48:44 +00001693 Binary |= 0x1 << ARMII::W_BitShift;
1694
1695 // First register is encoded in Dd.
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001696 Binary |= encodeVFPRd(MI, OpIdx+2);
Evan Chengcd8e66a2008-11-11 21:48:44 +00001697
Bob Wilsond4bfd542010-08-27 23:18:17 +00001698 // Count the number of registers.
Evan Chengcd8e66a2008-11-11 21:48:44 +00001699 unsigned NumRegs = 1;
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001700 for (unsigned i = OpIdx+3, e = MI.getNumOperands(); i != e; ++i) {
Evan Chengcd8e66a2008-11-11 21:48:44 +00001701 const MachineOperand &MO = MI.getOperand(i);
1702 if (!MO.isReg() || MO.isImplicit())
1703 break;
1704 ++NumRegs;
1705 }
Shih-wei Liao5170b712010-05-26 00:02:28 +00001706 // Bit 8 will be set if <list> is consecutive 64-bit registers (e.g., D0)
1707 // Otherwise, it will be 0, in the case of 32-bit registers.
1708 if(Binary & 0x100)
1709 Binary |= NumRegs * 2;
1710 else
1711 Binary |= NumRegs;
Evan Chengcd8e66a2008-11-11 21:48:44 +00001712
1713 emitWordLE(Binary);
1714}
1715
Bob Wilson1a913ed2010-06-11 21:34:50 +00001716static unsigned encodeNEONRd(const MachineInstr &MI, unsigned OpIdx) {
1717 unsigned RegD = MI.getOperand(OpIdx).getReg();
1718 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001719 RegD = getARMRegisterNumbering(RegD);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001720 Binary |= (RegD & 0xf) << ARMII::RegRdShift;
1721 Binary |= ((RegD >> 4) & 1) << ARMII::D_BitShift;
1722 return Binary;
1723}
1724
Bob Wilson5e7b6072010-06-25 22:40:46 +00001725static unsigned encodeNEONRn(const MachineInstr &MI, unsigned OpIdx) {
1726 unsigned RegN = MI.getOperand(OpIdx).getReg();
1727 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001728 RegN = getARMRegisterNumbering(RegN);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001729 Binary |= (RegN & 0xf) << ARMII::RegRnShift;
1730 Binary |= ((RegN >> 4) & 1) << ARMII::N_BitShift;
1731 return Binary;
1732}
1733
Bob Wilson583a2a02010-06-25 21:17:19 +00001734static unsigned encodeNEONRm(const MachineInstr &MI, unsigned OpIdx) {
1735 unsigned RegM = MI.getOperand(OpIdx).getReg();
1736 unsigned Binary = 0;
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001737 RegM = getARMRegisterNumbering(RegM);
Bob Wilson583a2a02010-06-25 21:17:19 +00001738 Binary |= (RegM & 0xf);
1739 Binary |= ((RegM >> 4) & 1) << ARMII::M_BitShift;
1740 return Binary;
1741}
1742
Bob Wilsond896a972010-06-28 21:12:19 +00001743/// convertNEONDataProcToThumb - Convert the ARM mode encoding for a NEON
1744/// data-processing instruction to the corresponding Thumb encoding.
1745static unsigned convertNEONDataProcToThumb(unsigned Binary) {
1746 assert((Binary & 0xfe000000) == 0xf2000000 &&
1747 "not an ARM NEON data-processing instruction");
1748 unsigned UBit = (Binary >> 24) & 1;
1749 return 0xef000000 | (UBit << 28) | (Binary & 0xffffff);
1750}
1751
Bob Wilsond5a563d2010-06-29 17:34:07 +00001752void ARMCodeEmitter::emitNEONLaneInstruction(const MachineInstr &MI) {
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001753 unsigned Binary = getBinaryCodeForInstr(MI);
1754
Bob Wilsond5a563d2010-06-29 17:34:07 +00001755 unsigned RegTOpIdx, RegNOpIdx, LnOpIdx;
1756 const TargetInstrDesc &TID = MI.getDesc();
1757 if ((TID.TSFlags & ARMII::FormMask) == ARMII::NGetLnFrm) {
1758 RegTOpIdx = 0;
1759 RegNOpIdx = 1;
1760 LnOpIdx = 2;
1761 } else { // ARMII::NSetLnFrm
1762 RegTOpIdx = 2;
1763 RegNOpIdx = 0;
1764 LnOpIdx = 3;
1765 }
1766
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001767 // Set the conditional execution predicate
Bob Wilson5cdede42010-06-29 00:26:13 +00001768 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001769
Bob Wilsond5a563d2010-06-29 17:34:07 +00001770 unsigned RegT = MI.getOperand(RegTOpIdx).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001771 RegT = getARMRegisterNumbering(RegT);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001772 Binary |= (RegT << ARMII::RegRdShift);
Bob Wilsond5a563d2010-06-29 17:34:07 +00001773 Binary |= encodeNEONRn(MI, RegNOpIdx);
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001774
1775 unsigned LaneShift;
1776 if ((Binary & (1 << 22)) != 0)
1777 LaneShift = 0; // 8-bit elements
1778 else if ((Binary & (1 << 5)) != 0)
1779 LaneShift = 1; // 16-bit elements
1780 else
1781 LaneShift = 2; // 32-bit elements
1782
Bob Wilsond5a563d2010-06-29 17:34:07 +00001783 unsigned Lane = MI.getOperand(LnOpIdx).getImm() << LaneShift;
Bob Wilson52e4a0a2010-06-26 04:07:15 +00001784 unsigned Opc1 = Lane >> 2;
1785 unsigned Opc2 = Lane & 3;
1786 assert((Opc1 & 3) == 0 && "out-of-range lane number operand");
1787 Binary |= (Opc1 << 21);
1788 Binary |= (Opc2 << 5);
1789
1790 emitWordLE(Binary);
1791}
1792
Bob Wilson21773e72010-06-29 20:13:29 +00001793void ARMCodeEmitter::emitNEONDupInstruction(const MachineInstr &MI) {
1794 unsigned Binary = getBinaryCodeForInstr(MI);
1795
1796 // Set the conditional execution predicate
1797 Binary |= (IsThumb ? ARMCC::AL : II->getPredicate(&MI)) << ARMII::CondShift;
1798
1799 unsigned RegT = MI.getOperand(1).getReg();
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +00001800 RegT = getARMRegisterNumbering(RegT);
Bob Wilson21773e72010-06-29 20:13:29 +00001801 Binary |= (RegT << ARMII::RegRdShift);
1802 Binary |= encodeNEONRn(MI, 0);
1803 emitWordLE(Binary);
1804}
1805
Bob Wilson583a2a02010-06-25 21:17:19 +00001806void ARMCodeEmitter::emitNEON1RegModImmInstruction(const MachineInstr &MI) {
Bob Wilson1a913ed2010-06-11 21:34:50 +00001807 unsigned Binary = getBinaryCodeForInstr(MI);
1808 // Destination register is encoded in Dd.
1809 Binary |= encodeNEONRd(MI, 0);
1810 // Immediate fields: Op, Cmode, I, Imm3, Imm4
1811 unsigned Imm = MI.getOperand(1).getImm();
1812 unsigned Op = (Imm >> 12) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001813 unsigned Cmode = (Imm >> 8) & 0xf;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001814 unsigned I = (Imm >> 7) & 1;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001815 unsigned Imm3 = (Imm >> 4) & 0x7;
Bob Wilson1a913ed2010-06-11 21:34:50 +00001816 unsigned Imm4 = Imm & 0xf;
Bob Wilson08baddb2010-06-28 21:16:30 +00001817 Binary |= (I << 24) | (Imm3 << 16) | (Cmode << 8) | (Op << 5) | Imm4;
Bob Wilson62d24a42010-06-28 22:23:17 +00001818 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001819 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001820 emitWordLE(Binary);
1821}
1822
Bob Wilson583a2a02010-06-25 21:17:19 +00001823void ARMCodeEmitter::emitNEON2RegInstruction(const MachineInstr &MI) {
Bob Wilson5e7b6072010-06-25 22:40:46 +00001824 const TargetInstrDesc &TID = MI.getDesc();
Bob Wilson583a2a02010-06-25 21:17:19 +00001825 unsigned Binary = getBinaryCodeForInstr(MI);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001826 // Destination register is encoded in Dd; source register in Dm.
1827 unsigned OpIdx = 0;
1828 Binary |= encodeNEONRd(MI, OpIdx++);
1829 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1830 ++OpIdx;
1831 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001832 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001833 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson583a2a02010-06-25 21:17:19 +00001834 // FIXME: This does not handle VDUPfdf or VDUPfqf.
1835 emitWordLE(Binary);
1836}
1837
Bob Wilson5e7b6072010-06-25 22:40:46 +00001838void ARMCodeEmitter::emitNEON3RegInstruction(const MachineInstr &MI) {
1839 const TargetInstrDesc &TID = MI.getDesc();
1840 unsigned Binary = getBinaryCodeForInstr(MI);
1841 // Destination register is encoded in Dd; source registers in Dn and Dm.
1842 unsigned OpIdx = 0;
1843 Binary |= encodeNEONRd(MI, OpIdx++);
1844 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1845 ++OpIdx;
1846 Binary |= encodeNEONRn(MI, OpIdx++);
1847 if (TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1)
1848 ++OpIdx;
1849 Binary |= encodeNEONRm(MI, OpIdx);
Bob Wilson62d24a42010-06-28 22:23:17 +00001850 if (IsThumb)
Bob Wilsond896a972010-06-28 21:12:19 +00001851 Binary = convertNEONDataProcToThumb(Binary);
Bob Wilson5e7b6072010-06-25 22:40:46 +00001852 // FIXME: This does not handle VMOVDneon or VMOVQ.
1853 emitWordLE(Binary);
1854}
1855
Evan Cheng7602e112008-09-02 06:52:38 +00001856#include "ARMGenCodeEmitter.inc"