blob: fd9b823412318ad1b60e6b8b3dafa7effc2e57ee [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
549let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
550
551// ...with address register writeback:
552class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000554 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000555 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000556 "\\{$Vd[$lane]\\}, $Rn$Rm",
557 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000558
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000559def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
560 let Inst{7-5} = lane{2-0};
561}
562def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
563 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
566def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 let Inst{5} = Rn{4};
569 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000571
572def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
573def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
574def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000575
Bob Wilson243fcc52009-09-01 04:26:28 +0000576// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000577class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
580 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000581 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000584}
Bob Wilson243fcc52009-09-01 04:26:28 +0000585
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
591}
592def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
593 let Inst{7} = lane{0};
594}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000595
Evan Chengd2ca8132010-10-09 01:03:04 +0000596def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
597def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
598def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000599
Bob Wilson41315282010-03-20 20:39:53 +0000600// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
602 let Inst{7-6} = lane{1-0};
603}
604def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
605 let Inst{7} = lane{0};
606}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000607
Evan Chengd2ca8132010-10-09 01:03:04 +0000608def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
609def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000610
Bob Wilsona1023642010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000612class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000614 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000615 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000616 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
617 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
618 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
625 let Inst{7-6} = lane{1-0};
626}
627def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
628 let Inst{7} = lane{0};
629}
Bob Wilsona1023642010-03-20 20:47:18 +0000630
Evan Chengd2ca8132010-10-09 01:03:04 +0000631def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
632def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
633def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000634
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilsona1023642010-03-20 20:47:18 +0000641
Evan Chengd2ca8132010-10-09 01:03:04 +0000642def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000644
Bob Wilson243fcc52009-09-01 04:26:28 +0000645// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000646class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000647 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000649 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653}
Bob Wilson243fcc52009-09-01 04:26:28 +0000654
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000655def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
656 let Inst{7-5} = lane{2-0};
657}
658def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
659 let Inst{7-6} = lane{1-0};
660}
661def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
662 let Inst{7} = lane{0};
663}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000664
Evan Cheng84f69e82010-10-09 01:45:34 +0000665def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
666def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
667def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000668
Bob Wilson41315282010-03-20 20:39:53 +0000669// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
671 let Inst{7-6} = lane{1-0};
672}
673def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
674 let Inst{7} = lane{0};
675}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000676
Evan Cheng84f69e82010-10-09 01:45:34 +0000677def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000679
Bob Wilsona1023642010-03-20 20:47:18 +0000680// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000681class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000682 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000683 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000684 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000685 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000686 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
688 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000689 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
692 let Inst{7-5} = lane{2-0};
693}
694def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
695 let Inst{7-6} = lane{1-0};
696}
697def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
698 let Inst{7} = lane{0};
699}
Bob Wilsona1023642010-03-20 20:47:18 +0000700
Evan Cheng84f69e82010-10-09 01:45:34 +0000701def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
702def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
703def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000704
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000705def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilsona1023642010-03-20 20:47:18 +0000711
Evan Cheng84f69e82010-10-09 01:45:34 +0000712def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Bob Wilson243fcc52009-09-01 04:26:28 +0000715// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000716class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000720 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilson243fcc52009-09-01 04:26:28 +0000726
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
728 let Inst{7-5} = lane{2-0};
729}
730def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
734 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Bob Wilson62e053e2009-10-08 22:53:57 +0000737
Evan Cheng10dc63f2010-10-09 04:07:58 +0000738def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
739def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
740def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000741
Bob Wilson41315282010-03-20 20:39:53 +0000742// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749}
Bob Wilson62e053e2009-10-08 22:53:57 +0000750
Evan Cheng10dc63f2010-10-09 04:07:58 +0000751def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
752def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000753
Bob Wilsona1023642010-03-20 20:47:18 +0000754// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000755class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000756 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000758 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000759 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000760 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000761"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
762"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000765}
Bob Wilsona1023642010-03-20 20:47:18 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilsona1023642010-03-20 20:47:18 +0000777
Evan Cheng10dc63f2010-10-09 04:07:58 +0000778def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
779def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
780def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000788}
Bob Wilsona1023642010-03-20 20:47:18 +0000789
Evan Cheng10dc63f2010-10-09 04:07:58 +0000790def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000792
Bob Wilson2a0e9742010-11-27 06:35:16 +0000793} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
794
Bob Wilsonb07c1712009-10-07 21:53:04 +0000795// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000796class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
797 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000798 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
799 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6:$Rn)))))]> {
800 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000801 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000802}
803class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
804 let Pattern = [(set QPR:$dst,
805 (Ty (NEONvdup (i32 (LoadOp addrmode6:$addr)))))];
806}
807
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000808def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
809def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
810def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000811
812def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
813def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
814def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
815
816let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
817
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000818class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
819 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000820 (ins addrmode6:$Rn), IIC_VLD1dup,
821 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
822 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000823 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000824}
825
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000826def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
827def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
828def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000829
830// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831class VLD1DUPWB<bits<4> op7_4, string Dt>
832 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000834 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000837class VLD1QDUPWB<bits<4> op7_4, string Dt>
838 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000839 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000840 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
841 let Inst{4} = Rn{4};
842}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000843
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000844def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
845def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
846def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000847
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000848def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
849def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
850def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000851
852def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
853def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
854def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
855
Bob Wilsonb07c1712009-10-07 21:53:04 +0000856// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000857class VLD2DUP<bits<4> op7_4, string Dt>
858 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
859 (ins addrmode6:$Rn), IIC_VLD2dup,
860 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
861 let Rm = 0b1111;
862 let Inst{4} = Rn{4};
863}
864
865def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
866def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
867def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
868
869def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
870def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
871def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
872
873// ...with double-spaced registers (not used for codegen):
874def VLD2DUPd8Q : VLD2DUP<{0,0,1,?}, "8">;
875def VLD2DUPd16Q : VLD2DUP<{0,1,1,?}, "16">;
876def VLD2DUPd32Q : VLD2DUP<{1,0,1,?}, "32">;
877
878// ...with address register writeback:
879class VLD2DUPWB<bits<4> op7_4, string Dt>
880 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
881 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2dupu,
882 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
883 let Inst{4} = Rn{4};
884}
885
886def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
887def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
888def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
889
890def VLD2DUPd8Q_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
891def VLD2DUPd16Q_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
892def VLD2DUPd32Q_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
893
894def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
895def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
896def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
897
Bob Wilsonb07c1712009-10-07 21:53:04 +0000898// VLD3DUP : Vector Load (single 3-element structure to all lanes)
899// VLD4DUP : Vector Load (single 4-element structure to all lanes)
900// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000901} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000902
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000903let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000904
Bob Wilson709d5922010-08-25 23:27:42 +0000905// Classes for VST* pseudo-instructions with multi-register operands.
906// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000907class VSTQPseudo<InstrItinClass itin>
908 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
909class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000910 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000911 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000912 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000913class VSTQQPseudo<InstrItinClass itin>
914 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
915class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000916 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000917 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000918 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000919class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000920 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000921 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000922 "$addr.addr = $wb">;
923
Bob Wilson11d98992010-03-23 06:20:33 +0000924// VST1 : Vector Store (multiple single elements)
925class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000926 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
927 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
928 let Rm = 0b1111;
929 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000930}
Bob Wilson11d98992010-03-23 06:20:33 +0000931class VST1Q<bits<4> op7_4, string Dt>
932 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000933 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
934 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
935 let Rm = 0b1111;
936 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000937}
Bob Wilson11d98992010-03-23 06:20:33 +0000938
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000939def VST1d8 : VST1D<{0,0,0,?}, "8">;
940def VST1d16 : VST1D<{0,1,0,?}, "16">;
941def VST1d32 : VST1D<{1,0,0,?}, "32">;
942def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000943
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000944def VST1q8 : VST1Q<{0,0,?,?}, "8">;
945def VST1q16 : VST1Q<{0,1,?,?}, "16">;
946def VST1q32 : VST1Q<{1,0,?,?}, "32">;
947def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000948
Evan Cheng60ff8792010-10-11 22:03:18 +0000949def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
950def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
951def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
952def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000953
Bob Wilson25eb5012010-03-20 20:54:36 +0000954// ...with address register writeback:
955class VST1DWB<bits<4> op7_4, string Dt>
956 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000957 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
958 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
959 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000960}
Bob Wilson25eb5012010-03-20 20:54:36 +0000961class VST1QWB<bits<4> op7_4, string Dt>
962 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000963 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
964 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
965 "$Rn.addr = $wb", []> {
966 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000967}
Bob Wilson25eb5012010-03-20 20:54:36 +0000968
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000969def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
970def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
971def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
972def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000973
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000974def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
975def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
976def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
977def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000978
Evan Cheng60ff8792010-10-11 22:03:18 +0000979def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
980def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
981def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
982def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000983
Bob Wilson052ba452010-03-22 18:22:06 +0000984// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000985class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000986 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000987 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
988 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
989 let Rm = 0b1111;
990 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000991}
Bob Wilson25eb5012010-03-20 20:54:36 +0000992class VST1D3WB<bits<4> op7_4, string Dt>
993 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000994 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000995 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000996 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
997 "$Rn.addr = $wb", []> {
998 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000999}
Bob Wilson052ba452010-03-22 18:22:06 +00001000
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001001def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1002def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1003def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1004def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001005
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001006def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1007def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1008def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1009def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001010
Evan Cheng60ff8792010-10-11 22:03:18 +00001011def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1012def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001013
Bob Wilson052ba452010-03-22 18:22:06 +00001014// ...with 4 registers (some of these are only for the disassembler):
1015class VST1D4<bits<4> op7_4, string Dt>
1016 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001017 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1018 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001019 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001020 let Rm = 0b1111;
1021 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001022}
Bob Wilson25eb5012010-03-20 20:54:36 +00001023class VST1D4WB<bits<4> op7_4, string Dt>
1024 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001025 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001026 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001027 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1028 "$Rn.addr = $wb", []> {
1029 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001030}
Bob Wilson25eb5012010-03-20 20:54:36 +00001031
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001032def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1033def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1034def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1035def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001036
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001037def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1038def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1039def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1040def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001041
Evan Cheng60ff8792010-10-11 22:03:18 +00001042def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1043def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001044
Bob Wilsonb36ec862009-08-06 18:47:44 +00001045// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001046class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1047 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001048 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1049 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1050 let Rm = 0b1111;
1051 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001052}
Bob Wilson95808322010-03-18 20:18:39 +00001053class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001054 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001055 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1056 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001057 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001058 let Rm = 0b1111;
1059 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001060}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001061
Owen Andersond2f37942010-11-02 21:16:58 +00001062def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1063def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1064def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001065
Owen Andersond2f37942010-11-02 21:16:58 +00001066def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1067def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1068def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001069
Evan Cheng60ff8792010-10-11 22:03:18 +00001070def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1071def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1072def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001073
Evan Cheng60ff8792010-10-11 22:03:18 +00001074def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1075def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1076def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001077
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001078// ...with address register writeback:
1079class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1080 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001081 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1082 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1083 "$Rn.addr = $wb", []> {
1084 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001085}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001086class VST2QWB<bits<4> op7_4, string Dt>
1087 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001088 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001089 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001090 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1091 "$Rn.addr = $wb", []> {
1092 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001093}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001094
Owen Andersond2f37942010-11-02 21:16:58 +00001095def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1096def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1097def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001098
Owen Andersond2f37942010-11-02 21:16:58 +00001099def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1100def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1101def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001102
Evan Cheng60ff8792010-10-11 22:03:18 +00001103def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1104def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1105def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001106
Evan Cheng60ff8792010-10-11 22:03:18 +00001107def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1108def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1109def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001110
Bob Wilson068b18b2010-03-20 21:15:48 +00001111// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001112def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1113def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1114def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1115def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1116def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1117def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001118
Bob Wilsonb36ec862009-08-06 18:47:44 +00001119// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001120class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1121 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1123 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1124 let Rm = 0b1111;
1125 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001126}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001127
Owen Andersona1a45fd2010-11-02 21:47:03 +00001128def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1129def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1130def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001131
Evan Cheng60ff8792010-10-11 22:03:18 +00001132def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1133def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1134def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001135
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001136// ...with address register writeback:
1137class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1138 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001139 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001140 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001141 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1142 "$Rn.addr = $wb", []> {
1143 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001144}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001145
Owen Andersona1a45fd2010-11-02 21:47:03 +00001146def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1147def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1148def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001149
Evan Cheng60ff8792010-10-11 22:03:18 +00001150def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1151def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1152def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001153
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001154// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001155def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1156def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1157def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1158def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1159def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1160def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001161
Evan Cheng60ff8792010-10-11 22:03:18 +00001162def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1163def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1164def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001165
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001166// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001167def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1168def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1169def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001170
Bob Wilsonb36ec862009-08-06 18:47:44 +00001171// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001172class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1173 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001174 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1175 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001176 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001177 let Rm = 0b1111;
1178 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001179}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001180
Owen Andersona1a45fd2010-11-02 21:47:03 +00001181def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1182def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1183def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001184
Evan Cheng60ff8792010-10-11 22:03:18 +00001185def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1186def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1187def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001188
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001189// ...with address register writeback:
1190class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1191 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001192 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001193 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001194 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1195 "$Rn.addr = $wb", []> {
1196 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001197}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001198
Owen Andersona1a45fd2010-11-02 21:47:03 +00001199def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1200def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1201def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001202
Evan Cheng60ff8792010-10-11 22:03:18 +00001203def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1204def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1205def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001206
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001207// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001208def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1209def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1210def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1211def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1212def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1213def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001214
Evan Cheng60ff8792010-10-11 22:03:18 +00001215def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1216def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1217def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001218
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001219// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001220def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1221def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1222def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001223
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001224} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1225
Bob Wilson8466fa12010-09-13 23:01:35 +00001226// Classes for VST*LN pseudo-instructions with multi-register operands.
1227// These are expanded to real instructions after register allocation.
1228class VSTQLNPseudo<InstrItinClass itin>
1229 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1230 itin, "">;
1231class VSTQLNWBPseudo<InstrItinClass itin>
1232 : PseudoNLdSt<(outs GPR:$wb),
1233 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1234 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1235class VSTQQLNPseudo<InstrItinClass itin>
1236 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1237 itin, "">;
1238class VSTQQLNWBPseudo<InstrItinClass itin>
1239 : PseudoNLdSt<(outs GPR:$wb),
1240 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1241 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1242class VSTQQQQLNPseudo<InstrItinClass itin>
1243 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1244 itin, "">;
1245class VSTQQQQLNWBPseudo<InstrItinClass itin>
1246 : PseudoNLdSt<(outs GPR:$wb),
1247 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1248 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1249
Bob Wilsonb07c1712009-10-07 21:53:04 +00001250// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001251class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1252 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001253 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001254 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001255 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1256 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001257 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001258}
Bob Wilsond168cef2010-11-03 16:24:53 +00001259class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1260 : VSTQLNPseudo<IIC_VST1ln> {
1261 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1262 addrmode6:$addr)];
1263}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001264
Bob Wilsond168cef2010-11-03 16:24:53 +00001265def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1266 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001267 let Inst{7-5} = lane{2-0};
1268}
Bob Wilsond168cef2010-11-03 16:24:53 +00001269def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1270 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001271 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001272 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001273}
Bob Wilsond168cef2010-11-03 16:24:53 +00001274def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001275 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001276 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001277}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001278
Bob Wilsond168cef2010-11-03 16:24:53 +00001279def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1280def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1281def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001282
1283let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1284
1285// ...with address register writeback:
1286class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001287 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001288 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001289 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001290 "\\{$Vd[$lane]\\}, $Rn$Rm",
1291 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001292
Owen Andersone95c9462010-11-02 21:54:45 +00001293def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1294 let Inst{7-5} = lane{2-0};
1295}
1296def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1297 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001298 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001299}
1300def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1301 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001302 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001303}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001304
1305def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1306def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1307def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001308
Bob Wilson8a3198b2009-09-01 18:51:56 +00001309// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001310class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001311 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001312 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1313 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001314 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001315 let Rm = 0b1111;
1316 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001317}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001318
Owen Andersonb20594f2010-11-02 22:18:18 +00001319def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1320 let Inst{7-5} = lane{2-0};
1321}
1322def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1323 let Inst{7-6} = lane{1-0};
1324}
1325def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1326 let Inst{7} = lane{0};
1327}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001328
Evan Cheng60ff8792010-10-11 22:03:18 +00001329def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1330def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1331def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001332
Bob Wilson41315282010-03-20 20:39:53 +00001333// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001334def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1335 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001336 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001337}
1338def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1339 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001340 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001341}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001342
Evan Cheng60ff8792010-10-11 22:03:18 +00001343def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1344def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001345
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001346// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001347class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001348 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001349 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001350 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001351 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001352 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001353 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001354}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001355
Owen Andersonb20594f2010-11-02 22:18:18 +00001356def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1357 let Inst{7-5} = lane{2-0};
1358}
1359def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1360 let Inst{7-6} = lane{1-0};
1361}
1362def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1363 let Inst{7} = lane{0};
1364}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001365
Evan Cheng60ff8792010-10-11 22:03:18 +00001366def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1367def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1368def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001369
Owen Andersonb20594f2010-11-02 22:18:18 +00001370def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1371 let Inst{7-6} = lane{1-0};
1372}
1373def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1374 let Inst{7} = lane{0};
1375}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001376
Evan Cheng60ff8792010-10-11 22:03:18 +00001377def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1378def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001379
Bob Wilson8a3198b2009-09-01 18:51:56 +00001380// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001381class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001382 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001383 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001384 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001385 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1386 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001387}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001388
Owen Andersonb20594f2010-11-02 22:18:18 +00001389def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1390 let Inst{7-5} = lane{2-0};
1391}
1392def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1393 let Inst{7-6} = lane{1-0};
1394}
1395def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1396 let Inst{7} = lane{0};
1397}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001398
Evan Cheng60ff8792010-10-11 22:03:18 +00001399def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1400def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1401def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001402
Bob Wilson41315282010-03-20 20:39:53 +00001403// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001404def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1405 let Inst{7-6} = lane{1-0};
1406}
1407def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1408 let Inst{7} = lane{0};
1409}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001410
Evan Cheng60ff8792010-10-11 22:03:18 +00001411def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1412def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001413
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001414// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001415class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001416 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001417 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001418 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001419 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001420 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1421 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001422
Owen Andersonb20594f2010-11-02 22:18:18 +00001423def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1424 let Inst{7-5} = lane{2-0};
1425}
1426def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1427 let Inst{7-6} = lane{1-0};
1428}
1429def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1430 let Inst{7} = lane{0};
1431}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001432
Evan Cheng60ff8792010-10-11 22:03:18 +00001433def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1434def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1435def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001436
Owen Andersonb20594f2010-11-02 22:18:18 +00001437def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1438 let Inst{7-6} = lane{1-0};
1439}
1440def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1441 let Inst{7} = lane{0};
1442}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001443
Evan Cheng60ff8792010-10-11 22:03:18 +00001444def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1445def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001446
Bob Wilson8a3198b2009-09-01 18:51:56 +00001447// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001448class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001449 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001450 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001451 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001452 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001453 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001454 let Rm = 0b1111;
1455 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001456}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001457
Owen Andersonb20594f2010-11-02 22:18:18 +00001458def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1459 let Inst{7-5} = lane{2-0};
1460}
1461def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1462 let Inst{7-6} = lane{1-0};
1463}
1464def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1465 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001466 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001467}
Bob Wilson56311392009-10-09 00:01:36 +00001468
Evan Cheng60ff8792010-10-11 22:03:18 +00001469def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1470def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1471def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001472
Bob Wilson41315282010-03-20 20:39:53 +00001473// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001474def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1475 let Inst{7-6} = lane{1-0};
1476}
1477def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1478 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001479 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001480}
Bob Wilson56311392009-10-09 00:01:36 +00001481
Evan Cheng60ff8792010-10-11 22:03:18 +00001482def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1483def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001484
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001485// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001486class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001487 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001488 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001489 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001490 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001491 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1492 "$Rn.addr = $wb", []> {
1493 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001494}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001495
Owen Andersonb20594f2010-11-02 22:18:18 +00001496def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1497 let Inst{7-5} = lane{2-0};
1498}
1499def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1500 let Inst{7-6} = lane{1-0};
1501}
1502def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1503 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001504 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001505}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001506
Evan Cheng60ff8792010-10-11 22:03:18 +00001507def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1508def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1509def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001510
Owen Andersonb20594f2010-11-02 22:18:18 +00001511def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1512 let Inst{7-6} = lane{1-0};
1513}
1514def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1515 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001516 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001517}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001518
Evan Cheng60ff8792010-10-11 22:03:18 +00001519def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1520def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001521
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001522} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001523
Bob Wilson205a5ca2009-07-08 18:11:30 +00001524
Bob Wilson5bafff32009-06-22 23:27:02 +00001525//===----------------------------------------------------------------------===//
1526// NEON pattern fragments
1527//===----------------------------------------------------------------------===//
1528
1529// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001530def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001531 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1532 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001533}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001534def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001535 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1536 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001537}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001538def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001539 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1540 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001541}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001542def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001543 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1544 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001545}]>;
1546
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001547// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001548def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001549 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1550 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001551}]>;
1552
Bob Wilson5bafff32009-06-22 23:27:02 +00001553// Translate lane numbers from Q registers to D subregs.
1554def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001555 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001556}]>;
1557def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001559}]>;
1560def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001561 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001562}]>;
1563
1564//===----------------------------------------------------------------------===//
1565// Instruction Classes
1566//===----------------------------------------------------------------------===//
1567
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001568// Basic 2-register operations: single-, double- and quad-register.
1569class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1570 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1571 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001572 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1573 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1574 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001575class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001576 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1577 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001578 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1579 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1580 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001581class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001582 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1583 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001584 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1585 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1586 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001587
Bob Wilson69bfbd62010-02-17 22:42:54 +00001588// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001589class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001590 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001591 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001592 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1593 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001594 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001595 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1596class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001597 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001598 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1600 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001601 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001602 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1603
Bob Wilson973a0742010-08-30 20:02:30 +00001604// Narrow 2-register operations.
1605class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1606 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1607 InstrItinClass itin, string OpcodeStr, string Dt,
1608 ValueType TyD, ValueType TyQ, SDNode OpNode>
1609 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1610 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1611 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1612
Bob Wilson5bafff32009-06-22 23:27:02 +00001613// Narrow 2-register intrinsics.
1614class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1615 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001616 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001617 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001618 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001619 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001620 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1621
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001622// Long 2-register operations (currently only used for VMOVL).
1623class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1624 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1625 InstrItinClass itin, string OpcodeStr, string Dt,
1626 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001627 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001628 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001629 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001630
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001631// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001632class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001633 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001634 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001635 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001636 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001637class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001638 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001639 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001640 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001641 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001642
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001643// Basic 3-register operations: single-, double- and quad-register.
1644class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1645 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1646 SDNode OpNode, bit Commutable>
1647 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001648 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1649 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001650 let isCommutable = Commutable;
1651}
1652
Bob Wilson5bafff32009-06-22 23:27:02 +00001653class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001654 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001655 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001657 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1658 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1659 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001660 let isCommutable = Commutable;
1661}
1662// Same as N3VD but no data type.
1663class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1664 InstrItinClass itin, string OpcodeStr,
1665 ValueType ResTy, ValueType OpTy,
1666 SDNode OpNode, bit Commutable>
1667 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001668 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1669 OpcodeStr, "$Vd, $Vn, $Vm", "",
1670 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 let isCommutable = Commutable;
1672}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001673
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001674class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 InstrItinClass itin, string OpcodeStr, string Dt,
1676 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001677 : N3V<0, 1, op21_20, op11_8, 1, 0,
1678 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1679 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1680 [(set (Ty DPR:$dst),
1681 (Ty (ShOp (Ty DPR:$src1),
1682 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001683 let isCommutable = 0;
1684}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001685class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001687 : N3V<0, 1, op21_20, op11_8, 1, 0,
1688 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1689 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1690 [(set (Ty DPR:$dst),
1691 (Ty (ShOp (Ty DPR:$src1),
1692 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001693 let isCommutable = 0;
1694}
1695
Bob Wilson5bafff32009-06-22 23:27:02 +00001696class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001697 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001698 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001699 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001700 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001701 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1702 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001703 let isCommutable = Commutable;
1704}
1705class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1706 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001707 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001708 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001709 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001710 OpcodeStr, "$dst, $src1, $src2", "",
1711 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001712 let isCommutable = Commutable;
1713}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001714class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001715 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001716 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001717 : N3V<1, 1, op21_20, op11_8, 1, 0,
1718 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1719 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1720 [(set (ResTy QPR:$dst),
1721 (ResTy (ShOp (ResTy QPR:$src1),
1722 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1723 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001724 let isCommutable = 0;
1725}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001726class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001727 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001728 : N3V<1, 1, op21_20, op11_8, 1, 0,
1729 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1730 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1731 [(set (ResTy QPR:$dst),
1732 (ResTy (ShOp (ResTy QPR:$src1),
1733 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1734 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001735 let isCommutable = 0;
1736}
Bob Wilson5bafff32009-06-22 23:27:02 +00001737
1738// Basic 3-register intrinsics, both double- and quad-register.
1739class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001740 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001741 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001742 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001743 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1744 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1745 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001746 let isCommutable = Commutable;
1747}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001748class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001749 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001750 : N3V<0, 1, op21_20, op11_8, 1, 0,
1751 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1752 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1753 [(set (Ty DPR:$dst),
1754 (Ty (IntOp (Ty DPR:$src1),
1755 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1756 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001757 let isCommutable = 0;
1758}
David Goodwin658ea602009-09-25 18:38:29 +00001759class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001761 : N3V<0, 1, op21_20, op11_8, 1, 0,
1762 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1763 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1764 [(set (Ty DPR:$dst),
1765 (Ty (IntOp (Ty DPR:$src1),
1766 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001767 let isCommutable = 0;
1768}
Owen Anderson3557d002010-10-26 20:56:57 +00001769class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1770 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001771 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001772 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1773 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1774 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1775 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001776 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001777}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001778
Bob Wilson5bafff32009-06-22 23:27:02 +00001779class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001780 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001781 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001782 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001783 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1784 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1785 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001786 let isCommutable = Commutable;
1787}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001788class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001789 string OpcodeStr, string Dt,
1790 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001791 : N3V<1, 1, op21_20, op11_8, 1, 0,
1792 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1793 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1794 [(set (ResTy QPR:$dst),
1795 (ResTy (IntOp (ResTy QPR:$src1),
1796 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1797 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001798 let isCommutable = 0;
1799}
David Goodwin658ea602009-09-25 18:38:29 +00001800class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001801 string OpcodeStr, string Dt,
1802 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001803 : N3V<1, 1, op21_20, op11_8, 1, 0,
1804 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1805 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1806 [(set (ResTy QPR:$dst),
1807 (ResTy (IntOp (ResTy QPR:$src1),
1808 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1809 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001810 let isCommutable = 0;
1811}
Owen Anderson3557d002010-10-26 20:56:57 +00001812class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1813 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001814 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001815 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1816 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1817 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1818 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001819 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001820}
Bob Wilson5bafff32009-06-22 23:27:02 +00001821
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001822// Multiply-Add/Sub operations: single-, double- and quad-register.
1823class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1824 InstrItinClass itin, string OpcodeStr, string Dt,
1825 ValueType Ty, SDNode MulOp, SDNode OpNode>
1826 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1827 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001828 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001829 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1830
Bob Wilson5bafff32009-06-22 23:27:02 +00001831class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001832 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001833 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001834 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001835 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1836 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1837 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1838 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1839
David Goodwin658ea602009-09-25 18:38:29 +00001840class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 string OpcodeStr, string Dt,
1842 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001843 : N3V<0, 1, op21_20, op11_8, 1, 0,
1844 (outs DPR:$dst),
1845 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1846 NVMulSLFrm, itin,
1847 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1848 [(set (Ty DPR:$dst),
1849 (Ty (ShOp (Ty DPR:$src1),
1850 (Ty (MulOp DPR:$src2,
1851 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1852 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001853class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 string OpcodeStr, string Dt,
1855 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001856 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001857 (outs DPR:$Vd),
1858 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001859 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001860 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1861 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001862 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001863 (Ty (MulOp DPR:$Vn,
1864 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001865 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001866
Bob Wilson5bafff32009-06-22 23:27:02 +00001867class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001868 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001869 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001870 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001871 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1872 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1873 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1874 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001875class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001877 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001878 : N3V<1, 1, op21_20, op11_8, 1, 0,
1879 (outs QPR:$dst),
1880 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1881 NVMulSLFrm, itin,
1882 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1883 [(set (ResTy QPR:$dst),
1884 (ResTy (ShOp (ResTy QPR:$src1),
1885 (ResTy (MulOp QPR:$src2,
1886 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1887 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001888class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001889 string OpcodeStr, string Dt,
1890 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001891 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001892 : N3V<1, 1, op21_20, op11_8, 1, 0,
1893 (outs QPR:$dst),
1894 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1895 NVMulSLFrm, itin,
1896 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1897 [(set (ResTy QPR:$dst),
1898 (ResTy (ShOp (ResTy QPR:$src1),
1899 (ResTy (MulOp QPR:$src2,
1900 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1901 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001902
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001903// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1904class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1905 InstrItinClass itin, string OpcodeStr, string Dt,
1906 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1907 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001908 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1909 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1910 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1911 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001912class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1913 InstrItinClass itin, string OpcodeStr, string Dt,
1914 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1915 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001916 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1917 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1918 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1919 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001920
Bob Wilson5bafff32009-06-22 23:27:02 +00001921// Neon 3-argument intrinsics, both double- and quad-register.
1922// The destination register is also used as the first source operand register.
1923class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001925 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001927 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001928 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001929 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1930 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1931class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001932 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001933 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001934 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001935 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001937 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1938 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1939
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001940// Long Multiply-Add/Sub operations.
1941class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1942 InstrItinClass itin, string OpcodeStr, string Dt,
1943 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1944 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001945 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1946 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1947 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1948 (TyQ (MulOp (TyD DPR:$Vn),
1949 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001950class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1951 InstrItinClass itin, string OpcodeStr, string Dt,
1952 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1953 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1954 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1955 NVMulSLFrm, itin,
1956 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1957 [(set QPR:$dst,
1958 (OpNode (TyQ QPR:$src1),
1959 (TyQ (MulOp (TyD DPR:$src2),
1960 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1961 imm:$lane))))))]>;
1962class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1963 InstrItinClass itin, string OpcodeStr, string Dt,
1964 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1965 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1966 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1967 NVMulSLFrm, itin,
1968 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1969 [(set QPR:$dst,
1970 (OpNode (TyQ QPR:$src1),
1971 (TyQ (MulOp (TyD DPR:$src2),
1972 (TyD (NEONvduplane (TyD DPR_8:$src3),
1973 imm:$lane))))))]>;
1974
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001975// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1976class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1977 InstrItinClass itin, string OpcodeStr, string Dt,
1978 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1979 SDNode OpNode>
1980 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001981 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1982 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1983 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1984 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1985 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001986
Bob Wilson5bafff32009-06-22 23:27:02 +00001987// Neon Long 3-argument intrinsic. The destination register is
1988// a quad-register and is also used as the first source operand register.
1989class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001990 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001991 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001992 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001993 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1994 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1995 [(set QPR:$Vd,
1996 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001997class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001998 string OpcodeStr, string Dt,
1999 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002000 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2001 (outs QPR:$dst),
2002 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
2003 NVMulSLFrm, itin,
2004 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2005 [(set (ResTy QPR:$dst),
2006 (ResTy (IntOp (ResTy QPR:$src1),
2007 (OpTy DPR:$src2),
2008 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
2009 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002010class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2011 InstrItinClass itin, string OpcodeStr, string Dt,
2012 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002013 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2014 (outs QPR:$dst),
2015 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
2016 NVMulSLFrm, itin,
2017 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
2018 [(set (ResTy QPR:$dst),
2019 (ResTy (IntOp (ResTy QPR:$src1),
2020 (OpTy DPR:$src2),
2021 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
2022 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002023
Bob Wilson5bafff32009-06-22 23:27:02 +00002024// Narrowing 3-register intrinsics.
2025class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002026 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002027 Intrinsic IntOp, bit Commutable>
2028 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002029 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00002030 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002031 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
2032 let isCommutable = Commutable;
2033}
2034
Bob Wilson04d6c282010-08-29 05:57:34 +00002035// Long 3-register operations.
2036class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2037 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002038 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2039 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2040 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2041 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2042 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2043 let isCommutable = Commutable;
2044}
2045class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2046 InstrItinClass itin, string OpcodeStr, string Dt,
2047 ValueType TyQ, ValueType TyD, SDNode OpNode>
2048 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2049 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2050 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2051 [(set QPR:$dst,
2052 (TyQ (OpNode (TyD DPR:$src1),
2053 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
2054class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2055 InstrItinClass itin, string OpcodeStr, string Dt,
2056 ValueType TyQ, ValueType TyD, SDNode OpNode>
2057 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002058 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002059 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2060 [(set QPR:$dst,
2061 (TyQ (OpNode (TyD DPR:$src1),
2062 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
2063
2064// Long 3-register operations with explicitly extended operands.
2065class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2066 InstrItinClass itin, string OpcodeStr, string Dt,
2067 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2068 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002069 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00002070 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
2071 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
2072 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
2073 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
2074 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002075}
2076
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002077// Long 3-register intrinsics with explicit extend (VABDL).
2078class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2079 InstrItinClass itin, string OpcodeStr, string Dt,
2080 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2081 bit Commutable>
2082 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2083 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2084 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2085 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
2086 (TyD DPR:$src2))))))]> {
2087 let isCommutable = Commutable;
2088}
2089
Bob Wilson5bafff32009-06-22 23:27:02 +00002090// Long 3-register intrinsics.
2091class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002092 InstrItinClass itin, string OpcodeStr, string Dt,
2093 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002094 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002095 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002096 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002097 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2098 let isCommutable = Commutable;
2099}
David Goodwin658ea602009-09-25 18:38:29 +00002100class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002101 string OpcodeStr, string Dt,
2102 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002103 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2104 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2105 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2106 [(set (ResTy QPR:$dst),
2107 (ResTy (IntOp (OpTy DPR:$src1),
2108 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
2109 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002110class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2111 InstrItinClass itin, string OpcodeStr, string Dt,
2112 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002113 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002114 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002115 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2116 [(set (ResTy QPR:$dst),
2117 (ResTy (IntOp (OpTy DPR:$src1),
2118 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2119 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002120
Bob Wilson04d6c282010-08-29 05:57:34 +00002121// Wide 3-register operations.
2122class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2123 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2124 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002126 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2127 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2128 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2129 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002130 let isCommutable = Commutable;
2131}
2132
2133// Pairwise long 2-register intrinsics, both double- and quad-register.
2134class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002135 bits<2> op17_16, bits<5> op11_7, bit op4,
2136 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002137 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2138 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002139 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2141class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 bits<2> op17_16, bits<5> op11_7, bit op4,
2143 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002144 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2145 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002146 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002147 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2148
2149// Pairwise long 2-register accumulate intrinsics,
2150// both double- and quad-register.
2151// The destination register is also used as the first source operand register.
2152class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002153 bits<2> op17_16, bits<5> op11_7, bit op4,
2154 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002155 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2156 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002157 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2158 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2159 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002160class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 bits<2> op17_16, bits<5> op11_7, bit op4,
2162 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002163 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2164 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002165 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2166 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2167 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002168
2169// Shift by immediate,
2170// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002171class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002172 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002173 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002174 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002175 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002176 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002177 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002178class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002179 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002181 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002182 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002183 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002184 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2185
Johnny Chen6c8648b2010-03-17 23:26:50 +00002186// Long shift by immediate.
2187class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2188 string OpcodeStr, string Dt,
2189 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2190 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002191 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002192 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002193 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2194 (i32 imm:$SIMM))))]>;
2195
Bob Wilson5bafff32009-06-22 23:27:02 +00002196// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002197class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002198 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002199 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002200 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002201 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002202 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2204 (i32 imm:$SIMM))))]>;
2205
2206// Shift right by immediate and accumulate,
2207// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002208class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002209 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002210 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2211 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2212 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2213 [(set DPR:$Vd, (Ty (add DPR:$src1,
2214 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002215class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002216 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002217 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2218 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2219 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2220 [(set QPR:$Vd, (Ty (add QPR:$src1,
2221 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002222
2223// Shift by immediate and insert,
2224// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002225class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002226 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002227 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2228 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2229 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2230 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002231class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002232 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002233 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2234 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2235 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2236 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002237
2238// Convert, with fractional bits immediate,
2239// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002240class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002241 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002243 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002244 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2245 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2246 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002247class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002248 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002249 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002250 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002251 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2252 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2253 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002254
2255//===----------------------------------------------------------------------===//
2256// Multiclasses
2257//===----------------------------------------------------------------------===//
2258
Bob Wilson916ac5b2009-10-03 04:44:16 +00002259// Abbreviations used in multiclass suffixes:
2260// Q = quarter int (8 bit) elements
2261// H = half int (16 bit) elements
2262// S = single int (32 bit) elements
2263// D = double int (64 bit) elements
2264
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002265// Neon 2-register vector operations -- for disassembly only.
2266
2267// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002268multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2269 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002270 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002271 // 64-bit vector types.
2272 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2273 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002274 opc, !strconcat(Dt, "8"), asm, "",
2275 [(set DPR:$dst, (v8i8 (OpNode (v8i8 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002276 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2277 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002278 opc, !strconcat(Dt, "16"), asm, "",
2279 [(set DPR:$dst, (v4i16 (OpNode (v4i16 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002280 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2281 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002282 opc, !strconcat(Dt, "32"), asm, "",
2283 [(set DPR:$dst, (v2i32 (OpNode (v2i32 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002284 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2285 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002286 opc, "f32", asm, "",
2287 [(set DPR:$dst, (v2f32 (OpNode (v2f32 DPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002288 let Inst{10} = 1; // overwrite F = 1
2289 }
2290
2291 // 128-bit vector types.
2292 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2293 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002294 opc, !strconcat(Dt, "8"), asm, "",
2295 [(set QPR:$dst, (v16i8 (OpNode (v16i8 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002296 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2297 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002298 opc, !strconcat(Dt, "16"), asm, "",
2299 [(set QPR:$dst, (v8i16 (OpNode (v8i16 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002300 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2301 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002302 opc, !strconcat(Dt, "32"), asm, "",
2303 [(set QPR:$dst, (v4i32 (OpNode (v4i32 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002304 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2305 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002306 opc, "f32", asm, "",
2307 [(set QPR:$dst, (v4f32 (OpNode (v4f32 QPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002308 let Inst{10} = 1; // overwrite F = 1
2309 }
2310}
2311
Bob Wilson5bafff32009-06-22 23:27:02 +00002312// Neon 3-register vector operations.
2313
2314// First with only element sizes of 8, 16 and 32 bits:
2315multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002316 InstrItinClass itinD16, InstrItinClass itinD32,
2317 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002318 string OpcodeStr, string Dt,
2319 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002321 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002322 OpcodeStr, !strconcat(Dt, "8"),
2323 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002324 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002325 OpcodeStr, !strconcat(Dt, "16"),
2326 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002327 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002328 OpcodeStr, !strconcat(Dt, "32"),
2329 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002330
2331 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002332 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002333 OpcodeStr, !strconcat(Dt, "8"),
2334 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002335 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002336 OpcodeStr, !strconcat(Dt, "16"),
2337 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002338 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002339 OpcodeStr, !strconcat(Dt, "32"),
2340 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002341}
2342
Evan Chengf81bf152009-11-23 21:57:23 +00002343multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2344 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2345 v4i16, ShOp>;
2346 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002347 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002348 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002349 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002350 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002351 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002352}
2353
Bob Wilson5bafff32009-06-22 23:27:02 +00002354// ....then also with element size 64 bits:
2355multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002356 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002357 string OpcodeStr, string Dt,
2358 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002359 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002360 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002361 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002362 OpcodeStr, !strconcat(Dt, "64"),
2363 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002364 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002365 OpcodeStr, !strconcat(Dt, "64"),
2366 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002367}
2368
2369
Bob Wilson973a0742010-08-30 20:02:30 +00002370// Neon Narrowing 2-register vector operations,
2371// source operand element sizes of 16, 32 and 64 bits:
2372multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002373 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002374 InstrItinClass itin, string OpcodeStr, string Dt,
2375 SDNode OpNode> {
2376 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2377 itin, OpcodeStr, !strconcat(Dt, "16"),
2378 v8i8, v8i16, OpNode>;
2379 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2380 itin, OpcodeStr, !strconcat(Dt, "32"),
2381 v4i16, v4i32, OpNode>;
2382 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2383 itin, OpcodeStr, !strconcat(Dt, "64"),
2384 v2i32, v2i64, OpNode>;
2385}
2386
Bob Wilson5bafff32009-06-22 23:27:02 +00002387// Neon Narrowing 2-register vector intrinsics,
2388// source operand element sizes of 16, 32 and 64 bits:
2389multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002390 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002391 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 Intrinsic IntOp> {
2393 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002394 itin, OpcodeStr, !strconcat(Dt, "16"),
2395 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002397 itin, OpcodeStr, !strconcat(Dt, "32"),
2398 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002400 itin, OpcodeStr, !strconcat(Dt, "64"),
2401 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002402}
2403
2404
2405// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2406// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002407multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2408 string OpcodeStr, string Dt, SDNode OpNode> {
2409 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2410 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2411 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2412 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2413 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2414 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002415}
2416
2417
2418// Neon 3-register vector intrinsics.
2419
2420// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002421multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002422 InstrItinClass itinD16, InstrItinClass itinD32,
2423 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002424 string OpcodeStr, string Dt,
2425 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002426 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002427 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002430 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002431 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002432 v2i32, v2i32, IntOp, Commutable>;
2433
2434 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002435 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002436 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002437 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002438 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002439 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002440 v4i32, v4i32, IntOp, Commutable>;
2441}
Owen Anderson3557d002010-10-26 20:56:57 +00002442multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2443 InstrItinClass itinD16, InstrItinClass itinD32,
2444 InstrItinClass itinQ16, InstrItinClass itinQ32,
2445 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002446 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002447 // 64-bit vector types.
2448 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2449 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002450 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002451 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2452 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002453 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002454
2455 // 128-bit vector types.
2456 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2457 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002458 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002459 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2460 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002461 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002462}
Bob Wilson5bafff32009-06-22 23:27:02 +00002463
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002464multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002465 InstrItinClass itinD16, InstrItinClass itinD32,
2466 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002467 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002468 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002469 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002470 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002471 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002472 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002473 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002474 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002476}
2477
Bob Wilson5bafff32009-06-22 23:27:02 +00002478// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002479multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002480 InstrItinClass itinD16, InstrItinClass itinD32,
2481 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002482 string OpcodeStr, string Dt,
2483 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002484 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002485 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002486 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002487 OpcodeStr, !strconcat(Dt, "8"),
2488 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002489 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002490 OpcodeStr, !strconcat(Dt, "8"),
2491 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002492}
Owen Anderson3557d002010-10-26 20:56:57 +00002493multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2494 InstrItinClass itinD16, InstrItinClass itinD32,
2495 InstrItinClass itinQ16, InstrItinClass itinQ32,
2496 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002497 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002498 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002499 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002500 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2501 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002502 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002503 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2504 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002505 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002506}
2507
Bob Wilson5bafff32009-06-22 23:27:02 +00002508
2509// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002510multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002511 InstrItinClass itinD16, InstrItinClass itinD32,
2512 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002513 string OpcodeStr, string Dt,
2514 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002515 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002516 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002517 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002518 OpcodeStr, !strconcat(Dt, "64"),
2519 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002520 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002521 OpcodeStr, !strconcat(Dt, "64"),
2522 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002523}
Owen Anderson3557d002010-10-26 20:56:57 +00002524multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2525 InstrItinClass itinD16, InstrItinClass itinD32,
2526 InstrItinClass itinQ16, InstrItinClass itinQ32,
2527 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002528 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002529 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002530 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002531 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2532 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002533 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002534 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2535 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002536 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002537}
Bob Wilson5bafff32009-06-22 23:27:02 +00002538
Bob Wilson5bafff32009-06-22 23:27:02 +00002539// Neon Narrowing 3-register vector intrinsics,
2540// source operand element sizes of 16, 32 and 64 bits:
2541multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002542 string OpcodeStr, string Dt,
2543 Intrinsic IntOp, bit Commutable = 0> {
2544 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2545 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002546 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002547 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2548 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002549 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002550 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2551 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002552 v2i32, v2i64, IntOp, Commutable>;
2553}
2554
2555
Bob Wilson04d6c282010-08-29 05:57:34 +00002556// Neon Long 3-register vector operations.
2557
2558multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2559 InstrItinClass itin16, InstrItinClass itin32,
2560 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002561 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002562 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2563 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002564 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002565 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002566 OpcodeStr, !strconcat(Dt, "16"),
2567 v4i32, v4i16, OpNode, Commutable>;
2568 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2569 OpcodeStr, !strconcat(Dt, "32"),
2570 v2i64, v2i32, OpNode, Commutable>;
2571}
2572
2573multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2574 InstrItinClass itin, string OpcodeStr, string Dt,
2575 SDNode OpNode> {
2576 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2577 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2578 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2579 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2580}
2581
2582multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2583 InstrItinClass itin16, InstrItinClass itin32,
2584 string OpcodeStr, string Dt,
2585 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2586 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2587 OpcodeStr, !strconcat(Dt, "8"),
2588 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002589 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002590 OpcodeStr, !strconcat(Dt, "16"),
2591 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2592 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2593 OpcodeStr, !strconcat(Dt, "32"),
2594 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002595}
2596
Bob Wilson5bafff32009-06-22 23:27:02 +00002597// Neon Long 3-register vector intrinsics.
2598
2599// First with only element sizes of 16 and 32 bits:
2600multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002601 InstrItinClass itin16, InstrItinClass itin32,
2602 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002603 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002604 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 OpcodeStr, !strconcat(Dt, "16"),
2606 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002607 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002608 OpcodeStr, !strconcat(Dt, "32"),
2609 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002610}
2611
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002612multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002613 InstrItinClass itin, string OpcodeStr, string Dt,
2614 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002615 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002616 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002617 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002618 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002619}
2620
Bob Wilson5bafff32009-06-22 23:27:02 +00002621// ....then also with element size of 8 bits:
2622multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002623 InstrItinClass itin16, InstrItinClass itin32,
2624 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002625 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002626 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002627 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002628 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002629 OpcodeStr, !strconcat(Dt, "8"),
2630 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002631}
2632
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002633// ....with explicit extend (VABDL).
2634multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2635 InstrItinClass itin, string OpcodeStr, string Dt,
2636 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2637 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2638 OpcodeStr, !strconcat(Dt, "8"),
2639 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002640 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002641 OpcodeStr, !strconcat(Dt, "16"),
2642 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2643 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2644 OpcodeStr, !strconcat(Dt, "32"),
2645 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2646}
2647
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649// Neon Wide 3-register vector intrinsics,
2650// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002651multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2652 string OpcodeStr, string Dt,
2653 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2654 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2655 OpcodeStr, !strconcat(Dt, "8"),
2656 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2657 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2658 OpcodeStr, !strconcat(Dt, "16"),
2659 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2660 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2661 OpcodeStr, !strconcat(Dt, "32"),
2662 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002663}
2664
2665
2666// Neon Multiply-Op vector operations,
2667// element sizes of 8, 16 and 32 bits:
2668multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002669 InstrItinClass itinD16, InstrItinClass itinD32,
2670 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002671 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002672 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002673 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002674 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002675 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002676 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002677 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002678 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002679
2680 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002681 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002682 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002683 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002684 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002685 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002686 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002687}
2688
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002689multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002690 InstrItinClass itinD16, InstrItinClass itinD32,
2691 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002692 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002693 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002694 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002695 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002697 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2699 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002700 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002701 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2702 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002703}
Bob Wilson5bafff32009-06-22 23:27:02 +00002704
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002705// Neon Intrinsic-Op vector operations,
2706// element sizes of 8, 16 and 32 bits:
2707multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2708 InstrItinClass itinD, InstrItinClass itinQ,
2709 string OpcodeStr, string Dt, Intrinsic IntOp,
2710 SDNode OpNode> {
2711 // 64-bit vector types.
2712 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2713 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2714 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2715 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2716 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2717 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2718
2719 // 128-bit vector types.
2720 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2721 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2722 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2723 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2724 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2725 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2726}
2727
Bob Wilson5bafff32009-06-22 23:27:02 +00002728// Neon 3-argument intrinsics,
2729// element sizes of 8, 16 and 32 bits:
2730multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002731 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002732 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002734 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002735 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002736 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002737 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002738 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002739 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002740
2741 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002742 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002743 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002744 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002745 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002746 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002747 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002748}
2749
2750
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002751// Neon Long Multiply-Op vector operations,
2752// element sizes of 8, 16 and 32 bits:
2753multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2754 InstrItinClass itin16, InstrItinClass itin32,
2755 string OpcodeStr, string Dt, SDNode MulOp,
2756 SDNode OpNode> {
2757 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2758 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2759 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2760 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2761 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2762 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2763}
2764
2765multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2766 string Dt, SDNode MulOp, SDNode OpNode> {
2767 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2768 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2769 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2770 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2771}
2772
2773
Bob Wilson5bafff32009-06-22 23:27:02 +00002774// Neon Long 3-argument intrinsics.
2775
2776// First with only element sizes of 16 and 32 bits:
2777multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002778 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002779 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002780 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002781 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002782 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784}
2785
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002786multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002788 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002789 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002790 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002791 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002792}
2793
Bob Wilson5bafff32009-06-22 23:27:02 +00002794// ....then also with element size of 8 bits:
2795multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002796 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002797 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002798 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2799 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002800 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002801}
2802
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002803// ....with explicit extend (VABAL).
2804multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2805 InstrItinClass itin, string OpcodeStr, string Dt,
2806 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2807 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2808 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2809 IntOp, ExtOp, OpNode>;
2810 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2811 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2812 IntOp, ExtOp, OpNode>;
2813 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2814 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2815 IntOp, ExtOp, OpNode>;
2816}
2817
Bob Wilson5bafff32009-06-22 23:27:02 +00002818
2819// Neon 2-register vector intrinsics,
2820// element sizes of 8, 16 and 32 bits:
2821multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002822 bits<5> op11_7, bit op4,
2823 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002824 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002825 // 64-bit vector types.
2826 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002827 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002828 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002829 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002831 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832
2833 // 128-bit vector types.
2834 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002835 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002836 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002837 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002838 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002839 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840}
2841
2842
2843// Neon Pairwise long 2-register intrinsics,
2844// element sizes of 8, 16 and 32 bits:
2845multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2846 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002847 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002848 // 64-bit vector types.
2849 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002850 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002851 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002852 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002853 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002854 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002855
2856 // 128-bit vector types.
2857 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002858 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002859 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002861 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002863}
2864
2865
2866// Neon Pairwise long 2-register accumulate intrinsics,
2867// element sizes of 8, 16 and 32 bits:
2868multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2869 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002870 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002871 // 64-bit vector types.
2872 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002874 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002876 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002878
2879 // 128-bit vector types.
2880 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002882 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002884 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002886}
2887
2888
2889// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002890// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002891// element sizes of 8, 16, 32 and 64 bits:
2892multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002893 InstrItinClass itin, string OpcodeStr, string Dt,
2894 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002896 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002897 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002898 let Inst{21-19} = 0b001; // imm6 = 001xxx
2899 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002900 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002901 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002902 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2903 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002904 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002905 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002906 let Inst{21} = 0b1; // imm6 = 1xxxxx
2907 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002908 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002909 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002910 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002911
2912 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002913 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002914 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002915 let Inst{21-19} = 0b001; // imm6 = 001xxx
2916 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002917 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002918 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002919 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2920 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002921 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002922 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002923 let Inst{21} = 0b1; // imm6 = 1xxxxx
2924 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002925 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002926 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002927 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002928}
2929
Bob Wilson5bafff32009-06-22 23:27:02 +00002930// Neon Shift-Accumulate vector operations,
2931// element sizes of 8, 16, 32 and 64 bits:
2932multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002933 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002934 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002935 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002936 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002937 let Inst{21-19} = 0b001; // imm6 = 001xxx
2938 }
2939 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002940 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002941 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2942 }
2943 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002945 let Inst{21} = 0b1; // imm6 = 1xxxxx
2946 }
2947 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002948 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002949 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002950
2951 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002952 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002953 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002954 let Inst{21-19} = 0b001; // imm6 = 001xxx
2955 }
2956 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002958 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2959 }
2960 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002961 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002962 let Inst{21} = 0b1; // imm6 = 1xxxxx
2963 }
2964 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002965 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002966 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002967}
2968
2969
2970// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002971// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002972// element sizes of 8, 16, 32 and 64 bits:
2973multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002974 string OpcodeStr, SDNode ShOp,
2975 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002977 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002978 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002979 let Inst{21-19} = 0b001; // imm6 = 001xxx
2980 }
2981 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002982 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002983 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2984 }
2985 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002986 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002987 let Inst{21} = 0b1; // imm6 = 1xxxxx
2988 }
2989 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002990 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002991 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002992
2993 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002994 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002995 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002996 let Inst{21-19} = 0b001; // imm6 = 001xxx
2997 }
2998 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002999 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003000 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3001 }
3002 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003003 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003004 let Inst{21} = 0b1; // imm6 = 1xxxxx
3005 }
3006 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003007 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003008 // imm6 = xxxxxx
3009}
3010
3011// Neon Shift Long operations,
3012// element sizes of 8, 16, 32 bits:
3013multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003015 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003016 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003017 let Inst{21-19} = 0b001; // imm6 = 001xxx
3018 }
3019 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003020 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003021 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3022 }
3023 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003024 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003025 let Inst{21} = 0b1; // imm6 = 1xxxxx
3026 }
3027}
3028
3029// Neon Shift Narrow operations,
3030// element sizes of 16, 32, 64 bits:
3031multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003033 SDNode OpNode> {
3034 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003035 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003036 let Inst{21-19} = 0b001; // imm6 = 001xxx
3037 }
3038 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003039 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003040 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3041 }
3042 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003043 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003044 let Inst{21} = 0b1; // imm6 = 1xxxxx
3045 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003046}
3047
3048//===----------------------------------------------------------------------===//
3049// Instruction Definitions.
3050//===----------------------------------------------------------------------===//
3051
3052// Vector Add Operations.
3053
3054// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003055defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003056 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003057def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003058 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003059def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003060 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003061// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003062defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3063 "vaddl", "s", add, sext, 1>;
3064defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3065 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003066// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003067defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3068defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003069// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003070defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3071 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3072 "vhadd", "s", int_arm_neon_vhadds, 1>;
3073defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3074 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3075 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003076// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003077defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3078 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3079 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3080defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3081 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3082 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003083// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003084defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3085 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3086 "vqadd", "s", int_arm_neon_vqadds, 1>;
3087defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3088 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3089 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003090// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003091defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3092 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003093// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003094defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3095 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
3097// Vector Multiply Operations.
3098
3099// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003100defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003102def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3103 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3104def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3105 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003106def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003107 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003108def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003109 v4f32, v4f32, fmul, 1>;
3110defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3111def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3112def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3113 v2f32, fmul>;
3114
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003115def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3116 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3117 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3118 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003119 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003120 (SubReg_i16_lane imm:$lane)))>;
3121def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3122 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3123 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3124 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003125 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003126 (SubReg_i32_lane imm:$lane)))>;
3127def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3128 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3129 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3130 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003131 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003132 (SubReg_i32_lane imm:$lane)))>;
3133
Bob Wilson5bafff32009-06-22 23:27:02 +00003134// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003135defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003136 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003138defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3139 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003141def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003142 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3143 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003144 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3145 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003146 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003147 (SubReg_i16_lane imm:$lane)))>;
3148def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003149 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3150 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003151 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3152 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003153 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003154 (SubReg_i32_lane imm:$lane)))>;
3155
Bob Wilson5bafff32009-06-22 23:27:02 +00003156// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003157defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3158 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003160defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3161 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003162 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003163def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003164 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3165 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003166 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3167 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003168 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003169 (SubReg_i16_lane imm:$lane)))>;
3170def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003171 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3172 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003173 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3174 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003175 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003176 (SubReg_i32_lane imm:$lane)))>;
3177
Bob Wilson5bafff32009-06-22 23:27:02 +00003178// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003179defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3180 "vmull", "s", NEONvmulls, 1>;
3181defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3182 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003183def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003184 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003185defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3186defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003187
Bob Wilson5bafff32009-06-22 23:27:02 +00003188// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003189defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3190 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3191defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3192 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003193
3194// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3195
3196// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003197defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003198 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3199def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003200 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003201def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003202 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003203defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003204 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3205def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003206 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003207def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003208 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003209
3210def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 (mul (v8i16 QPR:$src2),
3212 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3213 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003214 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003215 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003216 (SubReg_i16_lane imm:$lane)))>;
3217
3218def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003219 (mul (v4i32 QPR:$src2),
3220 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3221 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003222 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003223 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003224 (SubReg_i32_lane imm:$lane)))>;
3225
3226def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003227 (fmul (v4f32 QPR:$src2),
3228 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003229 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3230 (v4f32 QPR:$src2),
3231 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003232 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003233 (SubReg_i32_lane imm:$lane)))>;
3234
Bob Wilson5bafff32009-06-22 23:27:02 +00003235// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003236defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3237 "vmlal", "s", NEONvmulls, add>;
3238defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3239 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003240
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003241defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3242defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003243
Bob Wilson5bafff32009-06-22 23:27:02 +00003244// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003245defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003246 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003247defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003248
Bob Wilson5bafff32009-06-22 23:27:02 +00003249// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003250defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3252def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003253 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003254def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003255 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003256defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3258def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003259 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003260def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003261 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003262
3263def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003264 (mul (v8i16 QPR:$src2),
3265 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3266 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003267 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003268 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003269 (SubReg_i16_lane imm:$lane)))>;
3270
3271def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003272 (mul (v4i32 QPR:$src2),
3273 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3274 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003275 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003276 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003277 (SubReg_i32_lane imm:$lane)))>;
3278
3279def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003280 (fmul (v4f32 QPR:$src2),
3281 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3282 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003283 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003284 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003285 (SubReg_i32_lane imm:$lane)))>;
3286
Bob Wilson5bafff32009-06-22 23:27:02 +00003287// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003288defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3289 "vmlsl", "s", NEONvmulls, sub>;
3290defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3291 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003292
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003293defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3294defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003295
Bob Wilson5bafff32009-06-22 23:27:02 +00003296// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003297defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003298 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003299defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003300
3301// Vector Subtract Operations.
3302
3303// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003304defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003305 "vsub", "i", sub, 0>;
3306def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003307 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003308def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003309 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003310// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003311defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3312 "vsubl", "s", sub, sext, 0>;
3313defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3314 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003315// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003316defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3317defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003318// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003319defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003320 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003321 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003322defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003323 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003324 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003325// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003326defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003327 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003328 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003329defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003330 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003331 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003332// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003333defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3334 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003335// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003336defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3337 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003338
3339// Vector Comparisons.
3340
3341// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003342defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3343 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003344def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003345 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003346def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003347 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003348
Johnny Chen363ac582010-02-23 01:42:58 +00003349defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonc24cb352010-11-08 23:21:22 +00003350 "$dst, $src, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003351
Bob Wilson5bafff32009-06-22 23:27:02 +00003352// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003353defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3354 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003355defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003356 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003357def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3358 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003359def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003360 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003361
Johnny Chen363ac582010-02-23 01:42:58 +00003362defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003363 "$dst, $src, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003364defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003365 "$dst, $src, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003366
Bob Wilson5bafff32009-06-22 23:27:02 +00003367// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003368defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3369 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3370defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3371 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003372def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003373 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003374def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003375 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003376
Johnny Chen363ac582010-02-23 01:42:58 +00003377defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003378 "$dst, $src, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003379defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003380 "$dst, $src, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003381
Bob Wilson5bafff32009-06-22 23:27:02 +00003382// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003383def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3384 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3385def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3386 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003387// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003388def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3389 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3390def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3391 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003392// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003393defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003394 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003395
3396// Vector Bitwise Operations.
3397
Bob Wilsoncba270d2010-07-13 21:16:48 +00003398def vnotd : PatFrag<(ops node:$in),
3399 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3400def vnotq : PatFrag<(ops node:$in),
3401 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003402
3403
Bob Wilson5bafff32009-06-22 23:27:02 +00003404// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003405def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3406 v2i32, v2i32, and, 1>;
3407def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3408 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003409
3410// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003411def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3412 v2i32, v2i32, xor, 1>;
3413def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3414 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003415
3416// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003417def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3418 v2i32, v2i32, or, 1>;
3419def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3420 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003421
Owen Andersond9668172010-11-03 22:44:51 +00003422def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3423 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3424 IIC_VMOVImm,
3425 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3426 [(set DPR:$Vd,
3427 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3428 let Inst{9} = SIMM{9};
3429}
3430
Owen Anderson080c0922010-11-05 19:27:46 +00003431def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003432 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3433 IIC_VMOVImm,
3434 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3435 [(set DPR:$Vd,
3436 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003437 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003438}
3439
3440def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3441 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3442 IIC_VMOVImm,
3443 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3444 [(set QPR:$Vd,
3445 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3446 let Inst{9} = SIMM{9};
3447}
3448
Owen Anderson080c0922010-11-05 19:27:46 +00003449def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003450 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3451 IIC_VMOVImm,
3452 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3453 [(set QPR:$Vd,
3454 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003455 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003456}
3457
3458
Bob Wilson5bafff32009-06-22 23:27:02 +00003459// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003460def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003461 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3462 "vbic", "$dst, $src1, $src2", "",
3463 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003464 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003465def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003466 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3467 "vbic", "$dst, $src1, $src2", "",
3468 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003469 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003470
Owen Anderson080c0922010-11-05 19:27:46 +00003471def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3472 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3473 IIC_VMOVImm,
3474 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3475 [(set DPR:$Vd,
3476 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3477 let Inst{9} = SIMM{9};
3478}
3479
3480def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3481 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3482 IIC_VMOVImm,
3483 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3484 [(set DPR:$Vd,
3485 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3486 let Inst{10-9} = SIMM{10-9};
3487}
3488
3489def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3490 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3491 IIC_VMOVImm,
3492 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3493 [(set QPR:$Vd,
3494 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3495 let Inst{9} = SIMM{9};
3496}
3497
3498def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3499 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3500 IIC_VMOVImm,
3501 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3502 [(set QPR:$Vd,
3503 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3504 let Inst{10-9} = SIMM{10-9};
3505}
3506
Bob Wilson5bafff32009-06-22 23:27:02 +00003507// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003508def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003509 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3510 "vorn", "$dst, $src1, $src2", "",
3511 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003512 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003513def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003514 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3515 "vorn", "$dst, $src1, $src2", "",
3516 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003517 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003518
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003519// VMVN : Vector Bitwise NOT (Immediate)
3520
3521let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003522
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003523def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3524 (ins nModImm:$SIMM), IIC_VMOVImm,
3525 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003526 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3527 let Inst{9} = SIMM{9};
3528}
3529
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003530def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3531 (ins nModImm:$SIMM), IIC_VMOVImm,
3532 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003533 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3534 let Inst{9} = SIMM{9};
3535}
3536
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003537def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3538 (ins nModImm:$SIMM), IIC_VMOVImm,
3539 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003540 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3541 let Inst{11-8} = SIMM{11-8};
3542}
3543
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003544def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3545 (ins nModImm:$SIMM), IIC_VMOVImm,
3546 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003547 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3548 let Inst{11-8} = SIMM{11-8};
3549}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003550}
3551
Bob Wilson5bafff32009-06-22 23:27:02 +00003552// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003553def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003554 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003555 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003556 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003557def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003558 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003559 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003560 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3561def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3562def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003563
3564// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003565def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3566 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003567 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003568 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3569 [(set DPR:$Vd,
3570 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3571 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3572def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3573 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003574 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003575 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3576 [(set QPR:$Vd,
3577 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3578 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003579
3580// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003581// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003582// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003583def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003584 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003585 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003586 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003587 [/* For disassembly only; pattern left blank */]>;
3588def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003589 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003590 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003591 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003592 [/* For disassembly only; pattern left blank */]>;
3593
Bob Wilson5bafff32009-06-22 23:27:02 +00003594// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003595// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003596// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003597def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003598 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003599 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003600 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003601 [/* For disassembly only; pattern left blank */]>;
3602def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003603 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003604 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003605 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003606 [/* For disassembly only; pattern left blank */]>;
3607
3608// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003609// for equivalent operations with different register constraints; it just
3610// inserts copies.
3611
3612// Vector Absolute Differences.
3613
3614// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003615defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003616 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003617 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003618defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003619 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003620 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003621def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003622 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003623def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003624 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003625
3626// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003627defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3628 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3629defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3630 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003631
3632// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003633defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3634 "vaba", "s", int_arm_neon_vabds, add>;
3635defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3636 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003637
3638// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003639defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3640 "vabal", "s", int_arm_neon_vabds, zext, add>;
3641defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3642 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644// Vector Maximum and Minimum.
3645
3646// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003647defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003648 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003649 "vmax", "s", int_arm_neon_vmaxs, 1>;
3650defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003651 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003652 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003653def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3654 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003655 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003656def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3657 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003658 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3659
3660// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003661defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3662 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3663 "vmin", "s", int_arm_neon_vmins, 1>;
3664defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3665 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3666 "vmin", "u", int_arm_neon_vminu, 1>;
3667def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3668 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003669 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003670def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3671 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003672 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673
3674// Vector Pairwise Operations.
3675
3676// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003677def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3678 "vpadd", "i8",
3679 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3680def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3681 "vpadd", "i16",
3682 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3683def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3684 "vpadd", "i32",
3685 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003686def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003687 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003688 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003689
3690// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003691defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003692 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003693defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003694 int_arm_neon_vpaddlu>;
3695
3696// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003697defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003698 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003699defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003700 int_arm_neon_vpadalu>;
3701
3702// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003703def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003704 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003705def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003706 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003707def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003708 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003709def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003710 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003711def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003712 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003713def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003714 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003715def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003716 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003717
3718// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003719def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003720 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003721def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003722 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003723def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003724 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003725def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003726 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003727def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003728 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003729def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003730 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003731def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003732 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003733
3734// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3735
3736// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003737def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003738 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003739 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003740def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003741 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003742 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003743def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003744 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003745 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003746def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003747 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003748 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003749
3750// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003751def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003752 IIC_VRECSD, "vrecps", "f32",
3753 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003754def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003755 IIC_VRECSQ, "vrecps", "f32",
3756 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003757
3758// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003759def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003760 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003761 v2i32, v2i32, int_arm_neon_vrsqrte>;
3762def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003763 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003764 v4i32, v4i32, int_arm_neon_vrsqrte>;
3765def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003766 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003767 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003768def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003769 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003770 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003771
3772// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003773def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003774 IIC_VRECSD, "vrsqrts", "f32",
3775 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003776def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003777 IIC_VRECSQ, "vrsqrts", "f32",
3778 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003779
3780// Vector Shifts.
3781
3782// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003783defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003784 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003785 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003786defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003787 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003788 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003789// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003790defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3791 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003792// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003793defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3794 N2RegVShRFrm>;
3795defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3796 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003797
3798// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003799defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3800defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003801
3802// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003803class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003804 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003805 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003806 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3807 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003808 let Inst{21-16} = op21_16;
3809}
Evan Chengf81bf152009-11-23 21:57:23 +00003810def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003811 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003812def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003813 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003814def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003815 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003816
3817// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003818defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003819 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003820
3821// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003822defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003823 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003824 "vrshl", "s", int_arm_neon_vrshifts>;
3825defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003826 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003827 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003828// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003829defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3830 N2RegVShRFrm>;
3831defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3832 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003833
3834// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003835defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003836 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003837
3838// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003839defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003840 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003841 "vqshl", "s", int_arm_neon_vqshifts>;
3842defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003843 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003844 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003845// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003846defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3847 N2RegVShLFrm>;
3848defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3849 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003850// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003851defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3852 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003853
3854// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003855defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003856 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003857defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003858 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003859
3860// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003861defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003862 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003863
3864// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003865defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003866 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003867 "vqrshl", "s", int_arm_neon_vqrshifts>;
3868defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003869 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003870 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003871
3872// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003873defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003874 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003875defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003876 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
3878// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003879defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003880 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881
3882// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003883defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3884defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003885// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003886defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3887defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003888
3889// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003890defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003892defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003893
3894// Vector Absolute and Saturating Absolute.
3895
3896// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003897defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003899 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003900def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003901 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003902 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003903def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003904 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003905 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003906
3907// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003908defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003909 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003910 int_arm_neon_vqabs>;
3911
3912// Vector Negate.
3913
Bob Wilsoncba270d2010-07-13 21:16:48 +00003914def vnegd : PatFrag<(ops node:$in),
3915 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3916def vnegq : PatFrag<(ops node:$in),
3917 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003918
Evan Chengf81bf152009-11-23 21:57:23 +00003919class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003920 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003921 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003922 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003923class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003924 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003925 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003926 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003927
Chris Lattner0a00ed92010-03-28 08:39:10 +00003928// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003929def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3930def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3931def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3932def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3933def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3934def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003935
3936// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003937def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003938 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003939 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003940 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3941def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003942 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003943 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003944 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3945
Bob Wilsoncba270d2010-07-13 21:16:48 +00003946def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3947def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3948def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3949def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3950def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3951def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952
3953// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003954defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003955 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003956 int_arm_neon_vqneg>;
3957
3958// Vector Bit Counting Operations.
3959
3960// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003961defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003962 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003963 int_arm_neon_vcls>;
3964// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003965defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003966 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003967 int_arm_neon_vclz>;
3968// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003969def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003970 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003971 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003972def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003973 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003974 v16i8, v16i8, int_arm_neon_vcnt>;
3975
Johnny Chend8836042010-02-24 20:06:07 +00003976// Vector Swap -- for disassembly only.
3977def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3978 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3979 "vswp", "$dst, $src", "", []>;
3980def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3981 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3982 "vswp", "$dst, $src", "", []>;
3983
Bob Wilson5bafff32009-06-22 23:27:02 +00003984// Vector Move Operations.
3985
3986// VMOV : Vector Move (Register)
3987
Evan Cheng020cc1b2010-05-13 00:16:46 +00003988let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00003989def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00003990 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3991 let Vn{4-0} = Vm{4-0};
3992}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00003993def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00003994 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3995 let Vn{4-0} = Vm{4-0};
3996}
Bob Wilson5bafff32009-06-22 23:27:02 +00003997
Evan Cheng22c687b2010-05-14 02:13:41 +00003998// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003999// be expanded after register allocation is completed.
4000def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004001 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004002
4003def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004004 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004005} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004006
Bob Wilson5bafff32009-06-22 23:27:02 +00004007// VMOV : Vector Move (Immediate)
4008
Evan Cheng47006be2010-05-17 21:54:50 +00004009let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00004010def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004011 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004012 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004013 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004014def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004015 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004016 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004017 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004018
Bob Wilson1a913ed2010-06-11 21:34:50 +00004019def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
4020 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004021 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004022 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004023 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004024}
4025
Bob Wilson1a913ed2010-06-11 21:34:50 +00004026def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
4027 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004028 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004029 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
4030 let Inst{9} = SIMM{9};
4031}
Bob Wilson5bafff32009-06-22 23:27:02 +00004032
Bob Wilson046afdb2010-07-14 06:30:44 +00004033def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004034 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004035 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004036 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
4037 let Inst{11-8} = SIMM{11-8};
4038}
4039
Bob Wilson046afdb2010-07-14 06:30:44 +00004040def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004041 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004042 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004043 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
4044 let Inst{11-8} = SIMM{11-8};
4045}
Bob Wilson5bafff32009-06-22 23:27:02 +00004046
4047def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004048 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004049 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004050 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004051def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004052 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004053 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004054 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004055} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004056
4057// VMOV : Vector Get Lane (move scalar to ARM core register)
4058
Johnny Chen131c4a52009-11-23 17:48:17 +00004059def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004060 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4061 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4062 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4063 imm:$lane))]> {
4064 let Inst{21} = lane{2};
4065 let Inst{6-5} = lane{1-0};
4066}
Johnny Chen131c4a52009-11-23 17:48:17 +00004067def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004068 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4069 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4070 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4071 imm:$lane))]> {
4072 let Inst{21} = lane{1};
4073 let Inst{6} = lane{0};
4074}
Johnny Chen131c4a52009-11-23 17:48:17 +00004075def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004076 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4077 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4078 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4079 imm:$lane))]> {
4080 let Inst{21} = lane{2};
4081 let Inst{6-5} = lane{1-0};
4082}
Johnny Chen131c4a52009-11-23 17:48:17 +00004083def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004084 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4085 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4086 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4087 imm:$lane))]> {
4088 let Inst{21} = lane{1};
4089 let Inst{6} = lane{0};
4090}
Johnny Chen131c4a52009-11-23 17:48:17 +00004091def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004092 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4093 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4094 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4095 imm:$lane))]> {
4096 let Inst{21} = lane{0};
4097}
Bob Wilson5bafff32009-06-22 23:27:02 +00004098// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4099def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4100 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004101 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004102 (SubReg_i8_lane imm:$lane))>;
4103def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4104 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004105 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004106 (SubReg_i16_lane imm:$lane))>;
4107def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4108 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004109 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004110 (SubReg_i8_lane imm:$lane))>;
4111def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4112 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004113 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004114 (SubReg_i16_lane imm:$lane))>;
4115def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4116 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004117 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004118 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004119def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004120 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004121 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004122def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004123 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004124 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004125//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004126// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004127def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004128 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004129
4130
4131// VMOV : Vector Set Lane (move ARM core register to scalar)
4132
Owen Andersond2fbdb72010-10-27 21:28:09 +00004133let Constraints = "$src1 = $V" in {
4134def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4135 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4136 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4137 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4138 GPR:$R, imm:$lane))]> {
4139 let Inst{21} = lane{2};
4140 let Inst{6-5} = lane{1-0};
4141}
4142def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4143 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4144 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4145 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4146 GPR:$R, imm:$lane))]> {
4147 let Inst{21} = lane{1};
4148 let Inst{6} = lane{0};
4149}
4150def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4151 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4152 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4153 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4154 GPR:$R, imm:$lane))]> {
4155 let Inst{21} = lane{0};
4156}
Bob Wilson5bafff32009-06-22 23:27:02 +00004157}
4158def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004159 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004160 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004161 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004162 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004163 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004164def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004165 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004166 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004167 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004168 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004169 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004170def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004171 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004172 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004173 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004174 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004175 (DSubReg_i32_reg imm:$lane)))>;
4176
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004177def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004178 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4179 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004180def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004181 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4182 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004183
4184//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004185// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004186def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004187 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004188
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004189def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004190 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004191def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004192 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004193def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004194 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004195
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004196def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4197 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4198def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4199 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4200def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4201 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4202
4203def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4204 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4205 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004206 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004207def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4208 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4209 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004210 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004211def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4212 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4213 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004214 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004215
Bob Wilson5bafff32009-06-22 23:27:02 +00004216// VDUP : Vector Duplicate (from ARM core register to all elements)
4217
Evan Chengf81bf152009-11-23 21:57:23 +00004218class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004219 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004220 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004221 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004222class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004223 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004224 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004225 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004226
Evan Chengf81bf152009-11-23 21:57:23 +00004227def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4228def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4229def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4230def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4231def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4232def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004233
4234def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004235 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004236 [(set DPR:$dst, (v2f32 (NEONvdup
4237 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004238def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004239 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004240 [(set QPR:$dst, (v4f32 (NEONvdup
4241 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004242
4243// VDUP : Vector Duplicate Lane (from scalar to all elements)
4244
Johnny Chene4614f72010-03-25 17:01:27 +00004245class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4246 ValueType Ty>
4247 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4248 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4249 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004250
Johnny Chene4614f72010-03-25 17:01:27 +00004251class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004252 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004253 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004254 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004255 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4256 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004257
Bob Wilson507df402009-10-21 02:15:46 +00004258// Inst{19-16} is partially specified depending on the element size.
4259
Owen Andersonf587a932010-10-27 19:25:54 +00004260def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4261 let Inst{19-17} = lane{2-0};
4262}
4263def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4264 let Inst{19-18} = lane{1-0};
4265}
4266def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4267 let Inst{19} = lane{0};
4268}
4269def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4270 let Inst{19} = lane{0};
4271}
4272def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4273 let Inst{19-17} = lane{2-0};
4274}
4275def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4276 let Inst{19-18} = lane{1-0};
4277}
4278def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4279 let Inst{19} = lane{0};
4280}
4281def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4282 let Inst{19} = lane{0};
4283}
Bob Wilson5bafff32009-06-22 23:27:02 +00004284
Bob Wilson0ce37102009-08-14 05:08:32 +00004285def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4286 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4287 (DSubReg_i8_reg imm:$lane))),
4288 (SubReg_i8_lane imm:$lane)))>;
4289def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4290 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4291 (DSubReg_i16_reg imm:$lane))),
4292 (SubReg_i16_lane imm:$lane)))>;
4293def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4294 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4295 (DSubReg_i32_reg imm:$lane))),
4296 (SubReg_i32_lane imm:$lane)))>;
4297def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4298 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4299 (DSubReg_i32_reg imm:$lane))),
4300 (SubReg_i32_lane imm:$lane)))>;
4301
Jim Grosbach65dc3032010-10-06 21:16:16 +00004302def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004303 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004304def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004305 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004306
Bob Wilson5bafff32009-06-22 23:27:02 +00004307// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004308defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004309 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004310// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004311defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4312 "vqmovn", "s", int_arm_neon_vqmovns>;
4313defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4314 "vqmovn", "u", int_arm_neon_vqmovnu>;
4315defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4316 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004317// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004318defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4319defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004320
4321// Vector Conversions.
4322
Johnny Chen9e088762010-03-17 17:52:21 +00004323// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004324def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4325 v2i32, v2f32, fp_to_sint>;
4326def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4327 v2i32, v2f32, fp_to_uint>;
4328def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4329 v2f32, v2i32, sint_to_fp>;
4330def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4331 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004332
Johnny Chen6c8648b2010-03-17 23:26:50 +00004333def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4334 v4i32, v4f32, fp_to_sint>;
4335def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4336 v4i32, v4f32, fp_to_uint>;
4337def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4338 v4f32, v4i32, sint_to_fp>;
4339def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4340 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004341
4342// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004343def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004344 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004345def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004346 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004347def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004348 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004349def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004350 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4351
Evan Chengf81bf152009-11-23 21:57:23 +00004352def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004353 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004354def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004355 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004356def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004357 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004358def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004359 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4360
Bob Wilsond8e17572009-08-12 22:31:50 +00004361// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004362
4363// VREV64 : Vector Reverse elements within 64-bit doublewords
4364
Evan Chengf81bf152009-11-23 21:57:23 +00004365class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004366 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4367 (ins DPR:$Vm), IIC_VMOVD,
4368 OpcodeStr, Dt, "$Vd, $Vm", "",
4369 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004370class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004371 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4372 (ins QPR:$Vm), IIC_VMOVQ,
4373 OpcodeStr, Dt, "$Vd, $Vm", "",
4374 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004375
Evan Chengf81bf152009-11-23 21:57:23 +00004376def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4377def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4378def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4379def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004380
Evan Chengf81bf152009-11-23 21:57:23 +00004381def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4382def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4383def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4384def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004385
4386// VREV32 : Vector Reverse elements within 32-bit words
4387
Evan Chengf81bf152009-11-23 21:57:23 +00004388class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004389 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4390 (ins DPR:$Vm), IIC_VMOVD,
4391 OpcodeStr, Dt, "$Vd, $Vm", "",
4392 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004393class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004394 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4395 (ins QPR:$Vm), IIC_VMOVQ,
4396 OpcodeStr, Dt, "$Vd, $Vm", "",
4397 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004398
Evan Chengf81bf152009-11-23 21:57:23 +00004399def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4400def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004401
Evan Chengf81bf152009-11-23 21:57:23 +00004402def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4403def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004404
4405// VREV16 : Vector Reverse elements within 16-bit halfwords
4406
Evan Chengf81bf152009-11-23 21:57:23 +00004407class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004408 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4409 (ins DPR:$Vm), IIC_VMOVD,
4410 OpcodeStr, Dt, "$Vd, $Vm", "",
4411 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004412class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004413 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4414 (ins QPR:$Vm), IIC_VMOVQ,
4415 OpcodeStr, Dt, "$Vd, $Vm", "",
4416 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004417
Evan Chengf81bf152009-11-23 21:57:23 +00004418def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4419def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004420
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004421// Other Vector Shuffles.
4422
4423// VEXT : Vector Extract
4424
Evan Chengf81bf152009-11-23 21:57:23 +00004425class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004426 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4427 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4428 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4429 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4430 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004431 bits<4> index;
4432 let Inst{11-8} = index{3-0};
4433}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004434
Evan Chengf81bf152009-11-23 21:57:23 +00004435class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004436 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4437 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4438 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4439 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4440 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004441 bits<4> index;
4442 let Inst{11-8} = index{3-0};
4443}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004444
Owen Anderson7a258252010-11-03 18:16:27 +00004445def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4446 let Inst{11-8} = index{3-0};
4447}
4448def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4449 let Inst{11-9} = index{2-0};
4450 let Inst{8} = 0b0;
4451}
4452def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4453 let Inst{11-10} = index{1-0};
4454 let Inst{9-8} = 0b00;
4455}
4456def VEXTdf : VEXTd<"vext", "32", v2f32> {
4457 let Inst{11} = index{0};
4458 let Inst{10-8} = 0b000;
4459}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004460
Owen Anderson7a258252010-11-03 18:16:27 +00004461def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4462 let Inst{11-8} = index{3-0};
4463}
4464def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4465 let Inst{11-9} = index{2-0};
4466 let Inst{8} = 0b0;
4467}
4468def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4469 let Inst{11-10} = index{1-0};
4470 let Inst{9-8} = 0b00;
4471}
4472def VEXTqf : VEXTq<"vext", "32", v4f32> {
4473 let Inst{11} = index{0};
4474 let Inst{10-8} = 0b000;
4475}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004476
Bob Wilson64efd902009-08-08 05:53:00 +00004477// VTRN : Vector Transpose
4478
Evan Chengf81bf152009-11-23 21:57:23 +00004479def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4480def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4481def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004482
Evan Chengf81bf152009-11-23 21:57:23 +00004483def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4484def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4485def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004486
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004487// VUZP : Vector Unzip (Deinterleave)
4488
Evan Chengf81bf152009-11-23 21:57:23 +00004489def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4490def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4491def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004492
Evan Chengf81bf152009-11-23 21:57:23 +00004493def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4494def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4495def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004496
4497// VZIP : Vector Zip (Interleave)
4498
Evan Chengf81bf152009-11-23 21:57:23 +00004499def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4500def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4501def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004502
Evan Chengf81bf152009-11-23 21:57:23 +00004503def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4504def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4505def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004506
Bob Wilson114a2662009-08-12 20:51:55 +00004507// Vector Table Lookup and Table Extension.
4508
4509// VTBL : Vector Table Lookup
4510def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004511 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4512 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4513 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4514 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004515let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004516def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004517 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4518 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4519 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004520def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004521 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4522 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4523 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004524def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004525 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4526 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004527 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004528 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004529} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004530
Bob Wilsonbd916c52010-09-13 23:55:10 +00004531def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004532 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004533def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004534 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004535def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004536 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004537
Bob Wilson114a2662009-08-12 20:51:55 +00004538// VTBX : Vector Table Extension
4539def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004540 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4541 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4542 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4543 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4544 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004545let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004546def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004547 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4548 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4549 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004550def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004551 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4552 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004553 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004554 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4555 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004556def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004557 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4558 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4559 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4560 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004561} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004562
Bob Wilsonbd916c52010-09-13 23:55:10 +00004563def VTBX2Pseudo
4564 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004565 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004566def VTBX3Pseudo
4567 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004568 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004569def VTBX4Pseudo
4570 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004571 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004572
Bob Wilson5bafff32009-06-22 23:27:02 +00004573//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004574// NEON instructions for single-precision FP math
4575//===----------------------------------------------------------------------===//
4576
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004577class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4578 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004579 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004580 SPR:$a, ssub_0))),
4581 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004582
4583class N3VSPat<SDNode OpNode, NeonI Inst>
4584 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004585 (EXTRACT_SUBREG (v2f32
4586 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004587 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004588 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004589 SPR:$b, ssub_0))),
4590 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004591
4592class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4593 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4594 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004595 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004596 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004597 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004598 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004599 SPR:$b, ssub_0)),
4600 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004601
Evan Cheng1d2426c2009-08-07 19:30:41 +00004602// These need separate instructions because they must use DPR_VFP2 register
4603// class which have SPR sub-registers.
4604
4605// Vector Add Operations used for single-precision FP
4606let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004607def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4608def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004609
David Goodwin338268c2009-08-10 22:17:39 +00004610// Vector Sub Operations used for single-precision FP
4611let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004612def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4613def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004614
Evan Cheng1d2426c2009-08-07 19:30:41 +00004615// Vector Multiply Operations used for single-precision FP
4616let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004617def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4618def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004619
4620// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004621// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4622// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004623
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004624//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004625//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004626// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004627//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004628
4629//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004630//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004631// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004632//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004633
David Goodwin338268c2009-08-10 22:17:39 +00004634// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004635let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004636def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4637 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4638 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004639def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004640
David Goodwin338268c2009-08-10 22:17:39 +00004641// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004642let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004643def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4644 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4645 "vneg", "f32", "$dst, $src", "", []>;
4646def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004647
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004648// Vector Maximum used for single-precision FP
4649let neverHasSideEffects = 1 in
4650def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004651 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004652 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4653def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4654
4655// Vector Minimum used for single-precision FP
4656let neverHasSideEffects = 1 in
4657def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004658 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004659 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4660def : N3VSPat<NEONfmin, VMINfd_sfp>;
4661
David Goodwin338268c2009-08-10 22:17:39 +00004662// Vector Convert between single-precision FP and integer
4663let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004664def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4665 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004666def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004667
4668let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004669def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4670 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004671def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004672
4673let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004674def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4675 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004676def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004677
4678let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004679def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4680 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004681def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004682
Evan Cheng1d2426c2009-08-07 19:30:41 +00004683//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004684// Non-Instruction Patterns
4685//===----------------------------------------------------------------------===//
4686
4687// bit_convert
4688def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4689def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4690def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4691def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4692def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4693def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4694def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4695def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4696def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4697def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4698def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4699def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4700def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4701def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4702def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4703def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4704def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4705def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4706def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4707def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4708def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4709def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4710def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4711def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4712def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4713def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4714def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4715def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4716def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4717def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4718
4719def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4720def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4721def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4722def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4723def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4724def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4725def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4726def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4727def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4728def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4729def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4730def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4731def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4732def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4733def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4734def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4735def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4736def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4737def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4738def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4739def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4740def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4741def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4742def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4743def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4744def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4745def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4746def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4747def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4748def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;