blob: 4e4aa196c482427386fa412979beec45fd2e7276 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
549let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
550
551// ...with address register writeback:
552class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000553 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000554 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000555 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000556 "\\{$Vd[$lane]\\}, $Rn$Rm",
557 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000558
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000559def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
560 let Inst{7-5} = lane{2-0};
561}
562def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
563 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000564 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000565}
566def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000568 let Inst{5} = Rn{4};
569 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000570}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000571
572def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
573def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
574def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000575
Bob Wilson243fcc52009-09-01 04:26:28 +0000576// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000577class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000578 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000579 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
580 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000581 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000582 let Rm = 0b1111;
583 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000584}
Bob Wilson243fcc52009-09-01 04:26:28 +0000585
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000586def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
587 let Inst{7-5} = lane{2-0};
588}
589def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
590 let Inst{7-6} = lane{1-0};
591}
592def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
593 let Inst{7} = lane{0};
594}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000595
Evan Chengd2ca8132010-10-09 01:03:04 +0000596def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
597def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
598def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000599
Bob Wilson41315282010-03-20 20:39:53 +0000600// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000601def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
602 let Inst{7-6} = lane{1-0};
603}
604def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
605 let Inst{7} = lane{0};
606}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000607
Evan Chengd2ca8132010-10-09 01:03:04 +0000608def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
609def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000610
Bob Wilsona1023642010-03-20 20:47:18 +0000611// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000612class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000613 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000614 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000615 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000616 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
617 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
618 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000619}
Bob Wilsona1023642010-03-20 20:47:18 +0000620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
625 let Inst{7-6} = lane{1-0};
626}
627def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
628 let Inst{7} = lane{0};
629}
Bob Wilsona1023642010-03-20 20:47:18 +0000630
Evan Chengd2ca8132010-10-09 01:03:04 +0000631def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
632def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
633def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000634
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000635def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
636 let Inst{7-6} = lane{1-0};
637}
638def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
639 let Inst{7} = lane{0};
640}
Bob Wilsona1023642010-03-20 20:47:18 +0000641
Evan Chengd2ca8132010-10-09 01:03:04 +0000642def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
643def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000644
Bob Wilson243fcc52009-09-01 04:26:28 +0000645// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000646class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000647 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000648 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000649 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000651 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000653}
Bob Wilson243fcc52009-09-01 04:26:28 +0000654
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000655def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
656 let Inst{7-5} = lane{2-0};
657}
658def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
659 let Inst{7-6} = lane{1-0};
660}
661def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
662 let Inst{7} = lane{0};
663}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000664
Evan Cheng84f69e82010-10-09 01:45:34 +0000665def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
666def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
667def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000668
Bob Wilson41315282010-03-20 20:39:53 +0000669// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000670def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
671 let Inst{7-6} = lane{1-0};
672}
673def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
674 let Inst{7} = lane{0};
675}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000676
Evan Cheng84f69e82010-10-09 01:45:34 +0000677def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
678def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000679
Bob Wilsona1023642010-03-20 20:47:18 +0000680// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000681class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000682 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000683 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000684 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000685 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000686 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000687 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
688 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000689 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000690
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000691def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
692 let Inst{7-5} = lane{2-0};
693}
694def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
695 let Inst{7-6} = lane{1-0};
696}
697def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
698 let Inst{7} = lane{0};
699}
Bob Wilsona1023642010-03-20 20:47:18 +0000700
Evan Cheng84f69e82010-10-09 01:45:34 +0000701def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
702def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
703def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000704
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000705def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
706 let Inst{7-6} = lane{1-0};
707}
708def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
709 let Inst{7} = lane{0};
710}
Bob Wilsona1023642010-03-20 20:47:18 +0000711
Evan Cheng84f69e82010-10-09 01:45:34 +0000712def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
713def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000714
Bob Wilson243fcc52009-09-01 04:26:28 +0000715// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000716class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000717 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000718 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000719 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000720 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000721 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000722 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000723 let Rm = 0b1111;
724 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725}
Bob Wilson243fcc52009-09-01 04:26:28 +0000726
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000727def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
728 let Inst{7-5} = lane{2-0};
729}
730def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
734 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000735 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000736}
Bob Wilson62e053e2009-10-08 22:53:57 +0000737
Evan Cheng10dc63f2010-10-09 04:07:58 +0000738def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
739def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
740def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000741
Bob Wilson41315282010-03-20 20:39:53 +0000742// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
744 let Inst{7-6} = lane{1-0};
745}
746def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
747 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749}
Bob Wilson62e053e2009-10-08 22:53:57 +0000750
Evan Cheng10dc63f2010-10-09 04:07:58 +0000751def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
752def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000753
Bob Wilsona1023642010-03-20 20:47:18 +0000754// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000755class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000756 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000757 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000758 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000759 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000760 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000761"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
762"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000763 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000764 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000765}
Bob Wilsona1023642010-03-20 20:47:18 +0000766
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000767def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
768 let Inst{7-5} = lane{2-0};
769}
770def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
771 let Inst{7-6} = lane{1-0};
772}
773def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
774 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000775 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000776}
Bob Wilsona1023642010-03-20 20:47:18 +0000777
Evan Cheng10dc63f2010-10-09 04:07:58 +0000778def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
779def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
780def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000781
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000782def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
783 let Inst{7-6} = lane{1-0};
784}
785def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
786 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000787 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000788}
Bob Wilsona1023642010-03-20 20:47:18 +0000789
Evan Cheng10dc63f2010-10-09 04:07:58 +0000790def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
791def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000792
Bob Wilson2a0e9742010-11-27 06:35:16 +0000793} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
794
Bob Wilsonb07c1712009-10-07 21:53:04 +0000795// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000796class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
797 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000798 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
799 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6:$Rn)))))]> {
800 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000801 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000802}
803class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
804 let Pattern = [(set QPR:$dst,
805 (Ty (NEONvdup (i32 (LoadOp addrmode6:$addr)))))];
806}
807
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000808def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
809def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
810def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000811
812def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
813def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
814def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
815
816let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
817
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000818class VLD1QDUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
819 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000820 (ins addrmode6:$Rn), IIC_VLD1dup,
821 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
822 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000823 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000824}
825
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000826def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8", v16i8, extloadi8>;
827def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16", v8i16, extloadi16>;
828def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32", v4i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000829
830// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831class VLD1DUPWB<bits<4> op7_4, string Dt>
832 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000834 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
835 let Inst{4} = Rn{4};
836}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000837class VLD1QDUPWB<bits<4> op7_4, string Dt>
838 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000839 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000840 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
841 let Inst{4} = Rn{4};
842}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000843
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000844def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
845def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
846def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000847
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000848def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
849def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
850def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000851
852def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
853def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
854def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
855
Bob Wilsonb07c1712009-10-07 21:53:04 +0000856// VLD2DUP : Vector Load (single 2-element structure to all lanes)
857// VLD3DUP : Vector Load (single 3-element structure to all lanes)
858// VLD4DUP : Vector Load (single 4-element structure to all lanes)
859// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000860} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000861
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000862let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000863
Bob Wilson709d5922010-08-25 23:27:42 +0000864// Classes for VST* pseudo-instructions with multi-register operands.
865// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000866class VSTQPseudo<InstrItinClass itin>
867 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
868class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000869 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000870 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000871 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000872class VSTQQPseudo<InstrItinClass itin>
873 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
874class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000875 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000876 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000877 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000878class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +0000879 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +0000880 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +0000881 "$addr.addr = $wb">;
882
Bob Wilson11d98992010-03-23 06:20:33 +0000883// VST1 : Vector Store (multiple single elements)
884class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +0000885 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
886 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
887 let Rm = 0b1111;
888 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000889}
Bob Wilson11d98992010-03-23 06:20:33 +0000890class VST1Q<bits<4> op7_4, string Dt>
891 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
893 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
894 let Rm = 0b1111;
895 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000896}
Bob Wilson11d98992010-03-23 06:20:33 +0000897
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000898def VST1d8 : VST1D<{0,0,0,?}, "8">;
899def VST1d16 : VST1D<{0,1,0,?}, "16">;
900def VST1d32 : VST1D<{1,0,0,?}, "32">;
901def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000902
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000903def VST1q8 : VST1Q<{0,0,?,?}, "8">;
904def VST1q16 : VST1Q<{0,1,?,?}, "16">;
905def VST1q32 : VST1Q<{1,0,?,?}, "32">;
906def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +0000907
Evan Cheng60ff8792010-10-11 22:03:18 +0000908def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
909def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
910def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
911def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000912
Bob Wilson25eb5012010-03-20 20:54:36 +0000913// ...with address register writeback:
914class VST1DWB<bits<4> op7_4, string Dt>
915 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000916 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
917 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
918 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000919}
Bob Wilson25eb5012010-03-20 20:54:36 +0000920class VST1QWB<bits<4> op7_4, string Dt>
921 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000922 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
923 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
924 "$Rn.addr = $wb", []> {
925 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000926}
Bob Wilson25eb5012010-03-20 20:54:36 +0000927
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000928def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
929def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
930def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
931def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000932
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000933def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
934def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
935def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
936def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000937
Evan Cheng60ff8792010-10-11 22:03:18 +0000938def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
939def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
940def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
941def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +0000942
Bob Wilson052ba452010-03-22 18:22:06 +0000943// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000944class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000945 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000946 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
947 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
948 let Rm = 0b1111;
949 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000950}
Bob Wilson25eb5012010-03-20 20:54:36 +0000951class VST1D3WB<bits<4> op7_4, string Dt>
952 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000953 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000954 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000955 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
956 "$Rn.addr = $wb", []> {
957 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000958}
Bob Wilson052ba452010-03-22 18:22:06 +0000959
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000960def VST1d8T : VST1D3<{0,0,0,?}, "8">;
961def VST1d16T : VST1D3<{0,1,0,?}, "16">;
962def VST1d32T : VST1D3<{1,0,0,?}, "32">;
963def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000964
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000965def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
966def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
967def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
968def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000969
Evan Cheng60ff8792010-10-11 22:03:18 +0000970def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
971def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +0000972
Bob Wilson052ba452010-03-22 18:22:06 +0000973// ...with 4 registers (some of these are only for the disassembler):
974class VST1D4<bits<4> op7_4, string Dt>
975 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +0000976 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
977 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000978 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000979 let Rm = 0b1111;
980 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000981}
Bob Wilson25eb5012010-03-20 20:54:36 +0000982class VST1D4WB<bits<4> op7_4, string Dt>
983 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000984 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000985 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000986 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
987 "$Rn.addr = $wb", []> {
988 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000989}
Bob Wilson25eb5012010-03-20 20:54:36 +0000990
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000991def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
992def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
993def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
994def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000995
Owen Andersoncfebe3a2010-11-02 21:06:06 +0000996def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
997def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
998def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
999def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001000
Evan Cheng60ff8792010-10-11 22:03:18 +00001001def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1002def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001003
Bob Wilsonb36ec862009-08-06 18:47:44 +00001004// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001005class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1006 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001007 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1008 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1009 let Rm = 0b1111;
1010 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001011}
Bob Wilson95808322010-03-18 20:18:39 +00001012class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001013 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001014 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1015 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001016 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001017 let Rm = 0b1111;
1018 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001019}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001020
Owen Andersond2f37942010-11-02 21:16:58 +00001021def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1022def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1023def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001024
Owen Andersond2f37942010-11-02 21:16:58 +00001025def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1026def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1027def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001028
Evan Cheng60ff8792010-10-11 22:03:18 +00001029def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1030def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1031def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001032
Evan Cheng60ff8792010-10-11 22:03:18 +00001033def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1034def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1035def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001036
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001037// ...with address register writeback:
1038class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1039 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001040 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1041 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1042 "$Rn.addr = $wb", []> {
1043 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001044}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001045class VST2QWB<bits<4> op7_4, string Dt>
1046 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001047 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001048 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001049 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1050 "$Rn.addr = $wb", []> {
1051 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001052}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001053
Owen Andersond2f37942010-11-02 21:16:58 +00001054def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1055def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1056def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001057
Owen Andersond2f37942010-11-02 21:16:58 +00001058def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1059def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1060def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001061
Evan Cheng60ff8792010-10-11 22:03:18 +00001062def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1063def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1064def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001065
Evan Cheng60ff8792010-10-11 22:03:18 +00001066def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1067def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1068def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001069
Bob Wilson068b18b2010-03-20 21:15:48 +00001070// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001071def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1072def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1073def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1074def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1075def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1076def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001077
Bob Wilsonb36ec862009-08-06 18:47:44 +00001078// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001079class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1080 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001081 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1082 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1083 let Rm = 0b1111;
1084 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001085}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001086
Owen Andersona1a45fd2010-11-02 21:47:03 +00001087def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1088def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1089def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001090
Evan Cheng60ff8792010-10-11 22:03:18 +00001091def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1092def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1093def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001094
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001095// ...with address register writeback:
1096class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1097 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001098 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001099 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001100 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1101 "$Rn.addr = $wb", []> {
1102 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001103}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001104
Owen Andersona1a45fd2010-11-02 21:47:03 +00001105def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1106def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1107def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001108
Evan Cheng60ff8792010-10-11 22:03:18 +00001109def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1110def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1111def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001112
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001113// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001114def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1115def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1116def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1117def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1118def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1119def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001120
Evan Cheng60ff8792010-10-11 22:03:18 +00001121def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1122def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1123def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001124
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001125// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001126def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1127def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1128def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001129
Bob Wilsonb36ec862009-08-06 18:47:44 +00001130// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001131class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1132 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001133 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1134 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001135 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001136 let Rm = 0b1111;
1137 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001138}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001139
Owen Andersona1a45fd2010-11-02 21:47:03 +00001140def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1141def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1142def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001143
Evan Cheng60ff8792010-10-11 22:03:18 +00001144def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1145def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1146def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001147
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001148// ...with address register writeback:
1149class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1150 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001151 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001152 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001153 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1154 "$Rn.addr = $wb", []> {
1155 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001156}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001157
Owen Andersona1a45fd2010-11-02 21:47:03 +00001158def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1159def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1160def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001161
Evan Cheng60ff8792010-10-11 22:03:18 +00001162def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1163def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1164def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001165
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001166// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001167def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1168def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1169def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1170def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1171def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1172def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001173
Evan Cheng60ff8792010-10-11 22:03:18 +00001174def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1175def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1176def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001177
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001178// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001179def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1180def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1181def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001182
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001183} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1184
Bob Wilson8466fa12010-09-13 23:01:35 +00001185// Classes for VST*LN pseudo-instructions with multi-register operands.
1186// These are expanded to real instructions after register allocation.
1187class VSTQLNPseudo<InstrItinClass itin>
1188 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1189 itin, "">;
1190class VSTQLNWBPseudo<InstrItinClass itin>
1191 : PseudoNLdSt<(outs GPR:$wb),
1192 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1193 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1194class VSTQQLNPseudo<InstrItinClass itin>
1195 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1196 itin, "">;
1197class VSTQQLNWBPseudo<InstrItinClass itin>
1198 : PseudoNLdSt<(outs GPR:$wb),
1199 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1200 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1201class VSTQQQQLNPseudo<InstrItinClass itin>
1202 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1203 itin, "">;
1204class VSTQQQQLNWBPseudo<InstrItinClass itin>
1205 : PseudoNLdSt<(outs GPR:$wb),
1206 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1207 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1208
Bob Wilsonb07c1712009-10-07 21:53:04 +00001209// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001210class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1211 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001212 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001213 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001214 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1215 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001216 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001217}
Bob Wilsond168cef2010-11-03 16:24:53 +00001218class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1219 : VSTQLNPseudo<IIC_VST1ln> {
1220 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1221 addrmode6:$addr)];
1222}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001223
Bob Wilsond168cef2010-11-03 16:24:53 +00001224def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1225 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001226 let Inst{7-5} = lane{2-0};
1227}
Bob Wilsond168cef2010-11-03 16:24:53 +00001228def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1229 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001230 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001231 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001232}
Bob Wilsond168cef2010-11-03 16:24:53 +00001233def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001234 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001235 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001236}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001237
Bob Wilsond168cef2010-11-03 16:24:53 +00001238def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1239def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1240def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001241
1242let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1243
1244// ...with address register writeback:
1245class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001246 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001247 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001248 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001249 "\\{$Vd[$lane]\\}, $Rn$Rm",
1250 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001251
Owen Andersone95c9462010-11-02 21:54:45 +00001252def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1253 let Inst{7-5} = lane{2-0};
1254}
1255def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1256 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001257 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001258}
1259def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1260 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001261 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001262}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001263
1264def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1265def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1266def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001267
Bob Wilson8a3198b2009-09-01 18:51:56 +00001268// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001269class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001270 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1272 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001273 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001274 let Rm = 0b1111;
1275 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001276}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001277
Owen Andersonb20594f2010-11-02 22:18:18 +00001278def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1279 let Inst{7-5} = lane{2-0};
1280}
1281def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1282 let Inst{7-6} = lane{1-0};
1283}
1284def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1285 let Inst{7} = lane{0};
1286}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001287
Evan Cheng60ff8792010-10-11 22:03:18 +00001288def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1289def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1290def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001291
Bob Wilson41315282010-03-20 20:39:53 +00001292// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001293def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1294 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001295 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001296}
1297def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1298 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001299 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001300}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001301
Evan Cheng60ff8792010-10-11 22:03:18 +00001302def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1303def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001304
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001305// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001306class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001307 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001308 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001309 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001310 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001311 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001312 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001313}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001314
Owen Andersonb20594f2010-11-02 22:18:18 +00001315def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1316 let Inst{7-5} = lane{2-0};
1317}
1318def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1319 let Inst{7-6} = lane{1-0};
1320}
1321def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1322 let Inst{7} = lane{0};
1323}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001324
Evan Cheng60ff8792010-10-11 22:03:18 +00001325def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1326def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1327def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001328
Owen Andersonb20594f2010-11-02 22:18:18 +00001329def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1330 let Inst{7-6} = lane{1-0};
1331}
1332def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1333 let Inst{7} = lane{0};
1334}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001335
Evan Cheng60ff8792010-10-11 22:03:18 +00001336def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1337def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001338
Bob Wilson8a3198b2009-09-01 18:51:56 +00001339// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001340class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001341 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001342 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001343 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001344 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1345 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001346}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001347
Owen Andersonb20594f2010-11-02 22:18:18 +00001348def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1349 let Inst{7-5} = lane{2-0};
1350}
1351def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1352 let Inst{7-6} = lane{1-0};
1353}
1354def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1355 let Inst{7} = lane{0};
1356}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001357
Evan Cheng60ff8792010-10-11 22:03:18 +00001358def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1359def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1360def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001361
Bob Wilson41315282010-03-20 20:39:53 +00001362// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001363def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1364 let Inst{7-6} = lane{1-0};
1365}
1366def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1367 let Inst{7} = lane{0};
1368}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001369
Evan Cheng60ff8792010-10-11 22:03:18 +00001370def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1371def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001372
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001373// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001374class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001375 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001376 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001377 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001378 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001379 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1380 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001381
Owen Andersonb20594f2010-11-02 22:18:18 +00001382def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1383 let Inst{7-5} = lane{2-0};
1384}
1385def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1386 let Inst{7-6} = lane{1-0};
1387}
1388def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1389 let Inst{7} = lane{0};
1390}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001391
Evan Cheng60ff8792010-10-11 22:03:18 +00001392def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1393def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1394def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001395
Owen Andersonb20594f2010-11-02 22:18:18 +00001396def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1397 let Inst{7-6} = lane{1-0};
1398}
1399def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1400 let Inst{7} = lane{0};
1401}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001402
Evan Cheng60ff8792010-10-11 22:03:18 +00001403def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1404def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001405
Bob Wilson8a3198b2009-09-01 18:51:56 +00001406// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001407class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001408 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001409 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001410 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001411 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001412 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001413 let Rm = 0b1111;
1414 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001415}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001416
Owen Andersonb20594f2010-11-02 22:18:18 +00001417def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1418 let Inst{7-5} = lane{2-0};
1419}
1420def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1421 let Inst{7-6} = lane{1-0};
1422}
1423def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1424 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001425 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001426}
Bob Wilson56311392009-10-09 00:01:36 +00001427
Evan Cheng60ff8792010-10-11 22:03:18 +00001428def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1429def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1430def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001431
Bob Wilson41315282010-03-20 20:39:53 +00001432// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001433def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1434 let Inst{7-6} = lane{1-0};
1435}
1436def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1437 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001438 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001439}
Bob Wilson56311392009-10-09 00:01:36 +00001440
Evan Cheng60ff8792010-10-11 22:03:18 +00001441def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1442def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001443
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001444// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001445class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001446 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001447 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001448 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001449 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001450 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1451 "$Rn.addr = $wb", []> {
1452 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001453}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001454
Owen Andersonb20594f2010-11-02 22:18:18 +00001455def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1456 let Inst{7-5} = lane{2-0};
1457}
1458def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1459 let Inst{7-6} = lane{1-0};
1460}
1461def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1462 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001463 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001464}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001465
Evan Cheng60ff8792010-10-11 22:03:18 +00001466def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1467def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1468def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001469
Owen Andersonb20594f2010-11-02 22:18:18 +00001470def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1471 let Inst{7-6} = lane{1-0};
1472}
1473def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1474 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001475 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001476}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001477
Evan Cheng60ff8792010-10-11 22:03:18 +00001478def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1479def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001480
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001481} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001482
Bob Wilson205a5ca2009-07-08 18:11:30 +00001483
Bob Wilson5bafff32009-06-22 23:27:02 +00001484//===----------------------------------------------------------------------===//
1485// NEON pattern fragments
1486//===----------------------------------------------------------------------===//
1487
1488// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001489def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001490 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1491 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001492}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001493def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001494 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1495 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001496}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001497def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001498 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1499 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001500}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001501def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001502 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1503 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001504}]>;
1505
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001506// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001507def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001508 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1509 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001510}]>;
1511
Bob Wilson5bafff32009-06-22 23:27:02 +00001512// Translate lane numbers from Q registers to D subregs.
1513def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001514 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001515}]>;
1516def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001517 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001518}]>;
1519def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001520 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001521}]>;
1522
1523//===----------------------------------------------------------------------===//
1524// Instruction Classes
1525//===----------------------------------------------------------------------===//
1526
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001527// Basic 2-register operations: single-, double- and quad-register.
1528class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1529 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1530 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001531 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
1532 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
1533 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001534class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001535 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1536 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001537 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
1538 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
1539 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001540class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001541 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1542 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +00001543 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
1544 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
1545 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001546
Bob Wilson69bfbd62010-02-17 22:42:54 +00001547// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001548class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001549 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001550 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001551 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1552 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001553 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001554 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1555class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001556 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001557 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1559 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001560 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001561 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1562
Bob Wilson973a0742010-08-30 20:02:30 +00001563// Narrow 2-register operations.
1564class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1565 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1566 InstrItinClass itin, string OpcodeStr, string Dt,
1567 ValueType TyD, ValueType TyQ, SDNode OpNode>
1568 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
1569 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
1570 [(set DPR:$dst, (TyD (OpNode (TyQ QPR:$src))))]>;
1571
Bob Wilson5bafff32009-06-22 23:27:02 +00001572// Narrow 2-register intrinsics.
1573class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1574 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001575 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001576 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001578 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
1580
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001581// Long 2-register operations (currently only used for VMOVL).
1582class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1583 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1584 InstrItinClass itin, string OpcodeStr, string Dt,
1585 ValueType TyQ, ValueType TyD, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001586 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001587 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001588 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001589
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001590// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001591class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001592 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001593 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +00001594 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001595 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001596class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001597 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001598 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00001599 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001600 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001601
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001602// Basic 3-register operations: single-, double- and quad-register.
1603class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1604 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
1605 SDNode OpNode, bit Commutable>
1606 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001607 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
1608 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001609 let isCommutable = Commutable;
1610}
1611
Bob Wilson5bafff32009-06-22 23:27:02 +00001612class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001613 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001614 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001615 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001616 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1617 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1618 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001619 let isCommutable = Commutable;
1620}
1621// Same as N3VD but no data type.
1622class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1623 InstrItinClass itin, string OpcodeStr,
1624 ValueType ResTy, ValueType OpTy,
1625 SDNode OpNode, bit Commutable>
1626 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001627 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1628 OpcodeStr, "$Vd, $Vn, $Vm", "",
1629 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001630 let isCommutable = Commutable;
1631}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001632
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001633class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001634 InstrItinClass itin, string OpcodeStr, string Dt,
1635 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001636 : N3V<0, 1, op21_20, op11_8, 1, 0,
1637 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1638 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1639 [(set (Ty DPR:$dst),
1640 (Ty (ShOp (Ty DPR:$src1),
1641 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001642 let isCommutable = 0;
1643}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001644class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001645 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001646 : N3V<0, 1, op21_20, op11_8, 1, 0,
1647 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1648 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1649 [(set (Ty DPR:$dst),
1650 (Ty (ShOp (Ty DPR:$src1),
1651 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001652 let isCommutable = 0;
1653}
1654
Bob Wilson5bafff32009-06-22 23:27:02 +00001655class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001656 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001657 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001659 (outs QPR:$Qd), (ins QPR:$Qn, QPR:$Qm), N3RegFrm, itin,
Owen Andersone0e6dc32010-10-21 18:09:17 +00001660 OpcodeStr, Dt, "$Qd, $Qn, $Qm", "",
1661 [(set QPR:$Qd, (ResTy (OpNode (OpTy QPR:$Qn), (OpTy QPR:$Qm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001662 let isCommutable = Commutable;
1663}
1664class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1665 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001666 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001667 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001668 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001669 OpcodeStr, "$dst, $src1, $src2", "",
1670 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 let isCommutable = Commutable;
1672}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001673class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001674 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001675 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001676 : N3V<1, 1, op21_20, op11_8, 1, 0,
1677 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1678 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1679 [(set (ResTy QPR:$dst),
1680 (ResTy (ShOp (ResTy QPR:$src1),
1681 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1682 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001683 let isCommutable = 0;
1684}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001685class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001686 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001687 : N3V<1, 1, op21_20, op11_8, 1, 0,
1688 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1689 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
1690 [(set (ResTy QPR:$dst),
1691 (ResTy (ShOp (ResTy QPR:$src1),
1692 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1693 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001694 let isCommutable = 0;
1695}
Bob Wilson5bafff32009-06-22 23:27:02 +00001696
1697// Basic 3-register intrinsics, both double- and quad-register.
1698class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001699 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001700 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001701 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001702 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1703 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1704 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001705 let isCommutable = Commutable;
1706}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001707class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001708 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001709 : N3V<0, 1, op21_20, op11_8, 1, 0,
1710 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1711 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1712 [(set (Ty DPR:$dst),
1713 (Ty (IntOp (Ty DPR:$src1),
1714 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1715 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001716 let isCommutable = 0;
1717}
David Goodwin658ea602009-09-25 18:38:29 +00001718class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001719 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001720 : N3V<0, 1, op21_20, op11_8, 1, 0,
1721 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1722 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1723 [(set (Ty DPR:$dst),
1724 (Ty (IntOp (Ty DPR:$src1),
1725 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001726 let isCommutable = 0;
1727}
Owen Anderson3557d002010-10-26 20:56:57 +00001728class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1729 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001730 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001731 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1732 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1733 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1734 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001735 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001736}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001737
Bob Wilson5bafff32009-06-22 23:27:02 +00001738class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001739 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001740 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001741 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001742 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1743 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1744 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001745 let isCommutable = Commutable;
1746}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001747class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 string OpcodeStr, string Dt,
1749 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001750 : N3V<1, 1, op21_20, op11_8, 1, 0,
1751 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1752 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1753 [(set (ResTy QPR:$dst),
1754 (ResTy (IntOp (ResTy QPR:$src1),
1755 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1756 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001757 let isCommutable = 0;
1758}
David Goodwin658ea602009-09-25 18:38:29 +00001759class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 string OpcodeStr, string Dt,
1761 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001762 : N3V<1, 1, op21_20, op11_8, 1, 0,
1763 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1764 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1765 [(set (ResTy QPR:$dst),
1766 (ResTy (IntOp (ResTy QPR:$src1),
1767 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1768 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001769 let isCommutable = 0;
1770}
Owen Anderson3557d002010-10-26 20:56:57 +00001771class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1772 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001773 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001774 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1775 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1776 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1777 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001778 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001779}
Bob Wilson5bafff32009-06-22 23:27:02 +00001780
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001781// Multiply-Add/Sub operations: single-, double- and quad-register.
1782class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1783 InstrItinClass itin, string OpcodeStr, string Dt,
1784 ValueType Ty, SDNode MulOp, SDNode OpNode>
1785 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1786 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001787 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001788 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1789
Bob Wilson5bafff32009-06-22 23:27:02 +00001790class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001792 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001794 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1795 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1796 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1797 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1798
David Goodwin658ea602009-09-25 18:38:29 +00001799class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001800 string OpcodeStr, string Dt,
1801 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001802 : N3V<0, 1, op21_20, op11_8, 1, 0,
1803 (outs DPR:$dst),
1804 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1805 NVMulSLFrm, itin,
1806 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1807 [(set (Ty DPR:$dst),
1808 (Ty (ShOp (Ty DPR:$src1),
1809 (Ty (MulOp DPR:$src2,
1810 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1811 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001812class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001813 string OpcodeStr, string Dt,
1814 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001815 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001816 (outs DPR:$Vd),
1817 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001818 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001819 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1820 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001821 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001822 (Ty (MulOp DPR:$Vn,
1823 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001824 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001825
Bob Wilson5bafff32009-06-22 23:27:02 +00001826class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001827 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001828 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001829 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001830 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1831 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1832 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1833 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001834class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001835 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001836 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001837 : N3V<1, 1, op21_20, op11_8, 1, 0,
1838 (outs QPR:$dst),
1839 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1840 NVMulSLFrm, itin,
1841 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1842 [(set (ResTy QPR:$dst),
1843 (ResTy (ShOp (ResTy QPR:$src1),
1844 (ResTy (MulOp QPR:$src2,
1845 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1846 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001847class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001848 string OpcodeStr, string Dt,
1849 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001850 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001851 : N3V<1, 1, op21_20, op11_8, 1, 0,
1852 (outs QPR:$dst),
1853 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1854 NVMulSLFrm, itin,
1855 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1856 [(set (ResTy QPR:$dst),
1857 (ResTy (ShOp (ResTy QPR:$src1),
1858 (ResTy (MulOp QPR:$src2,
1859 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1860 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001861
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001862// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1863class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1864 InstrItinClass itin, string OpcodeStr, string Dt,
1865 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1866 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001867 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1868 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1869 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1870 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001871class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1872 InstrItinClass itin, string OpcodeStr, string Dt,
1873 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1874 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00001875 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1876 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1877 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1878 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001879
Bob Wilson5bafff32009-06-22 23:27:02 +00001880// Neon 3-argument intrinsics, both double- and quad-register.
1881// The destination register is also used as the first source operand register.
1882class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001884 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001885 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001886 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001887 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001888 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1889 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1890class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001891 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001892 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001893 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001894 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001896 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1897 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1898
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001899// Long Multiply-Add/Sub operations.
1900class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1901 InstrItinClass itin, string OpcodeStr, string Dt,
1902 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1903 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00001904 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1905 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1906 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1907 (TyQ (MulOp (TyD DPR:$Vn),
1908 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001909class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
1910 InstrItinClass itin, string OpcodeStr, string Dt,
1911 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1912 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1913 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1914 NVMulSLFrm, itin,
1915 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1916 [(set QPR:$dst,
1917 (OpNode (TyQ QPR:$src1),
1918 (TyQ (MulOp (TyD DPR:$src2),
1919 (TyD (NEONvduplane (TyD DPR_VFP2:$src3),
1920 imm:$lane))))))]>;
1921class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1922 InstrItinClass itin, string OpcodeStr, string Dt,
1923 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
1924 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$dst),
1925 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1926 NVMulSLFrm, itin,
1927 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1928 [(set QPR:$dst,
1929 (OpNode (TyQ QPR:$src1),
1930 (TyQ (MulOp (TyD DPR:$src2),
1931 (TyD (NEONvduplane (TyD DPR_8:$src3),
1932 imm:$lane))))))]>;
1933
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001934// Long Intrinsic-Op vector operations with explicit extend (VABAL).
1935class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1936 InstrItinClass itin, string OpcodeStr, string Dt,
1937 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
1938 SDNode OpNode>
1939 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00001940 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1941 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1942 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
1943 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
1944 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001945
Bob Wilson5bafff32009-06-22 23:27:02 +00001946// Neon Long 3-argument intrinsic. The destination register is
1947// a quad-register and is also used as the first source operand register.
1948class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001949 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001950 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001951 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00001952 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1953 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1954 [(set QPR:$Vd,
1955 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001956class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001957 string OpcodeStr, string Dt,
1958 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001959 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1960 (outs QPR:$dst),
1961 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1962 NVMulSLFrm, itin,
1963 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1964 [(set (ResTy QPR:$dst),
1965 (ResTy (IntOp (ResTy QPR:$src1),
1966 (OpTy DPR:$src2),
1967 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1968 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001969class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1970 InstrItinClass itin, string OpcodeStr, string Dt,
1971 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001972 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1973 (outs QPR:$dst),
1974 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1975 NVMulSLFrm, itin,
1976 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1977 [(set (ResTy QPR:$dst),
1978 (ResTy (IntOp (ResTy QPR:$src1),
1979 (OpTy DPR:$src2),
1980 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1981 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001982
Bob Wilson5bafff32009-06-22 23:27:02 +00001983// Narrowing 3-register intrinsics.
1984class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001985 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001986 Intrinsic IntOp, bit Commutable>
1987 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001988 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001989 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001990 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1991 let isCommutable = Commutable;
1992}
1993
Bob Wilson04d6c282010-08-29 05:57:34 +00001994// Long 3-register operations.
1995class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1996 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00001997 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
1998 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1999 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2000 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2001 [(set QPR:$dst, (TyQ (OpNode (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2002 let isCommutable = Commutable;
2003}
2004class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2005 InstrItinClass itin, string OpcodeStr, string Dt,
2006 ValueType TyQ, ValueType TyD, SDNode OpNode>
2007 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2008 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2009 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2010 [(set QPR:$dst,
2011 (TyQ (OpNode (TyD DPR:$src1),
2012 (TyD (NEONvduplane (TyD DPR_VFP2:$src2),imm:$lane)))))]>;
2013class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2014 InstrItinClass itin, string OpcodeStr, string Dt,
2015 ValueType TyQ, ValueType TyD, SDNode OpNode>
2016 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002017 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002018 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2019 [(set QPR:$dst,
2020 (TyQ (OpNode (TyD DPR:$src1),
2021 (TyD (NEONvduplane (TyD DPR_8:$src2), imm:$lane)))))]>;
2022
2023// Long 3-register operations with explicitly extended operands.
2024class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2025 InstrItinClass itin, string OpcodeStr, string Dt,
2026 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2027 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002028 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersone0e6dc32010-10-21 18:09:17 +00002029 (outs QPR:$Qd), (ins DPR:$Dn, DPR:$Dm), N3RegFrm, itin,
2030 OpcodeStr, Dt, "$Qd, $Dn, $Dm", "",
2031 [(set QPR:$Qd, (OpNode (TyQ (ExtOp (TyD DPR:$Dn))),
2032 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
2033 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002034}
2035
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002036// Long 3-register intrinsics with explicit extend (VABDL).
2037class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2038 InstrItinClass itin, string OpcodeStr, string Dt,
2039 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2040 bit Commutable>
2041 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2042 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
2043 OpcodeStr, Dt, "$dst, $src1, $src2", "",
2044 [(set QPR:$dst, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$src1),
2045 (TyD DPR:$src2))))))]> {
2046 let isCommutable = Commutable;
2047}
2048
Bob Wilson5bafff32009-06-22 23:27:02 +00002049// Long 3-register intrinsics.
2050class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002051 InstrItinClass itin, string OpcodeStr, string Dt,
2052 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002053 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00002054 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002055 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002056 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
2057 let isCommutable = Commutable;
2058}
David Goodwin658ea602009-09-25 18:38:29 +00002059class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002060 string OpcodeStr, string Dt,
2061 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002062 : N3V<op24, 1, op21_20, op11_8, 1, 0,
2063 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
2064 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2065 [(set (ResTy QPR:$dst),
2066 (ResTy (IntOp (OpTy DPR:$src1),
2067 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
2068 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002069class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2070 InstrItinClass itin, string OpcodeStr, string Dt,
2071 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002072 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002073 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002074 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
2075 [(set (ResTy QPR:$dst),
2076 (ResTy (IntOp (OpTy DPR:$src1),
2077 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
2078 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002079
Bob Wilson04d6c282010-08-29 05:57:34 +00002080// Wide 3-register operations.
2081class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2082 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2083 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002084 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9d505592010-10-21 18:20:25 +00002085 (outs QPR:$Qd), (ins QPR:$Qn, DPR:$Dm), N3RegFrm, IIC_VSUBiD,
2086 OpcodeStr, Dt, "$Qd, $Qn, $Dm", "",
2087 [(set QPR:$Qd, (OpNode (TyQ QPR:$Qn),
2088 (TyQ (ExtOp (TyD DPR:$Dm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 let isCommutable = Commutable;
2090}
2091
2092// Pairwise long 2-register intrinsics, both double- and quad-register.
2093class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002094 bits<2> op17_16, bits<5> op11_7, bit op4,
2095 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2097 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002098 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002099 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
2100class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002101 bits<2> op17_16, bits<5> op11_7, bit op4,
2102 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002103 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2104 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00002105 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
2107
2108// Pairwise long 2-register accumulate intrinsics,
2109// both double- and quad-register.
2110// The destination register is also used as the first source operand register.
2111class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002112 bits<2> op17_16, bits<5> op11_7, bit op4,
2113 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002114 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2115 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002116 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2117 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2118 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002119class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002120 bits<2> op17_16, bits<5> op11_7, bit op4,
2121 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002122 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2123 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002124 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2125 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2126 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002127
2128// Shift by immediate,
2129// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002130class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002131 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002132 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002133 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002134 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002135 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002136 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002137class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002138 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002139 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002140 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002141 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
2144
Johnny Chen6c8648b2010-03-17 23:26:50 +00002145// Long shift by immediate.
2146class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2147 string OpcodeStr, string Dt,
2148 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2149 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002150 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00002151 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00002152 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
2153 (i32 imm:$SIMM))))]>;
2154
Bob Wilson5bafff32009-06-22 23:27:02 +00002155// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002156class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002157 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002158 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002159 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002160 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002161 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002162 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
2163 (i32 imm:$SIMM))))]>;
2164
2165// Shift right by immediate and accumulate,
2166// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002167class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002168 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002169 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2170 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2171 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2172 [(set DPR:$Vd, (Ty (add DPR:$src1,
2173 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002174class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002175 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002176 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2177 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2178 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2179 [(set QPR:$Vd, (Ty (add QPR:$src1,
2180 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002181
2182// Shift by immediate and insert,
2183// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002184class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002185 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002186 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2187 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2188 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2189 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002190class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002191 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002192 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2193 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2194 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2195 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002196
2197// Convert, with fractional bits immediate,
2198// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002199class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002200 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002201 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002202 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002203 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2204 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2205 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002206class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002207 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002208 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002209 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002210 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2211 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2212 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002213
2214//===----------------------------------------------------------------------===//
2215// Multiclasses
2216//===----------------------------------------------------------------------===//
2217
Bob Wilson916ac5b2009-10-03 04:44:16 +00002218// Abbreviations used in multiclass suffixes:
2219// Q = quarter int (8 bit) elements
2220// H = half int (16 bit) elements
2221// S = single int (32 bit) elements
2222// D = double int (64 bit) elements
2223
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002224// Neon 2-register vector operations -- for disassembly only.
2225
2226// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002227multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2228 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002229 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002230 // 64-bit vector types.
2231 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
2232 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002233 opc, !strconcat(Dt, "8"), asm, "",
2234 [(set DPR:$dst, (v8i8 (OpNode (v8i8 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002235 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
2236 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002237 opc, !strconcat(Dt, "16"), asm, "",
2238 [(set DPR:$dst, (v4i16 (OpNode (v4i16 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002239 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2240 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002241 opc, !strconcat(Dt, "32"), asm, "",
2242 [(set DPR:$dst, (v2i32 (OpNode (v2i32 DPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002243 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
2244 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002245 opc, "f32", asm, "",
2246 [(set DPR:$dst, (v2f32 (OpNode (v2f32 DPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002247 let Inst{10} = 1; // overwrite F = 1
2248 }
2249
2250 // 128-bit vector types.
2251 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
2252 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002253 opc, !strconcat(Dt, "8"), asm, "",
2254 [(set QPR:$dst, (v16i8 (OpNode (v16i8 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002255 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
2256 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002257 opc, !strconcat(Dt, "16"), asm, "",
2258 [(set QPR:$dst, (v8i16 (OpNode (v8i16 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002259 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2260 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002261 opc, !strconcat(Dt, "32"), asm, "",
2262 [(set QPR:$dst, (v4i32 (OpNode (v4i32 QPR:$src))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002263 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
2264 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002265 opc, "f32", asm, "",
2266 [(set QPR:$dst, (v4f32 (OpNode (v4f32 QPR:$src))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002267 let Inst{10} = 1; // overwrite F = 1
2268 }
2269}
2270
Bob Wilson5bafff32009-06-22 23:27:02 +00002271// Neon 3-register vector operations.
2272
2273// First with only element sizes of 8, 16 and 32 bits:
2274multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002275 InstrItinClass itinD16, InstrItinClass itinD32,
2276 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002277 string OpcodeStr, string Dt,
2278 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002279 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002280 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002281 OpcodeStr, !strconcat(Dt, "8"),
2282 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002283 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002284 OpcodeStr, !strconcat(Dt, "16"),
2285 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002286 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002287 OpcodeStr, !strconcat(Dt, "32"),
2288 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
2290 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002291 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002292 OpcodeStr, !strconcat(Dt, "8"),
2293 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002294 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002295 OpcodeStr, !strconcat(Dt, "16"),
2296 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002297 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002298 OpcodeStr, !strconcat(Dt, "32"),
2299 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002300}
2301
Evan Chengf81bf152009-11-23 21:57:23 +00002302multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2303 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2304 v4i16, ShOp>;
2305 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002306 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002307 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002308 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002309 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002310 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002311}
2312
Bob Wilson5bafff32009-06-22 23:27:02 +00002313// ....then also with element size 64 bits:
2314multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002315 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002316 string OpcodeStr, string Dt,
2317 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002318 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002319 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002320 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002321 OpcodeStr, !strconcat(Dt, "64"),
2322 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002323 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002324 OpcodeStr, !strconcat(Dt, "64"),
2325 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002326}
2327
2328
Bob Wilson973a0742010-08-30 20:02:30 +00002329// Neon Narrowing 2-register vector operations,
2330// source operand element sizes of 16, 32 and 64 bits:
2331multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002332 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002333 InstrItinClass itin, string OpcodeStr, string Dt,
2334 SDNode OpNode> {
2335 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2336 itin, OpcodeStr, !strconcat(Dt, "16"),
2337 v8i8, v8i16, OpNode>;
2338 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2339 itin, OpcodeStr, !strconcat(Dt, "32"),
2340 v4i16, v4i32, OpNode>;
2341 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2342 itin, OpcodeStr, !strconcat(Dt, "64"),
2343 v2i32, v2i64, OpNode>;
2344}
2345
Bob Wilson5bafff32009-06-22 23:27:02 +00002346// Neon Narrowing 2-register vector intrinsics,
2347// source operand element sizes of 16, 32 and 64 bits:
2348multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002349 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002350 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002351 Intrinsic IntOp> {
2352 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002353 itin, OpcodeStr, !strconcat(Dt, "16"),
2354 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002355 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002356 itin, OpcodeStr, !strconcat(Dt, "32"),
2357 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002358 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002359 itin, OpcodeStr, !strconcat(Dt, "64"),
2360 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002361}
2362
2363
2364// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2365// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002366multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2367 string OpcodeStr, string Dt, SDNode OpNode> {
2368 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2369 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2370 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2371 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2372 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2373 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002374}
2375
2376
2377// Neon 3-register vector intrinsics.
2378
2379// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002380multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002381 InstrItinClass itinD16, InstrItinClass itinD32,
2382 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 string OpcodeStr, string Dt,
2384 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002385 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002386 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002387 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002388 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002389 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002391 v2i32, v2i32, IntOp, Commutable>;
2392
2393 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002394 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002397 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002398 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002399 v4i32, v4i32, IntOp, Commutable>;
2400}
Owen Anderson3557d002010-10-26 20:56:57 +00002401multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2402 InstrItinClass itinD16, InstrItinClass itinD32,
2403 InstrItinClass itinQ16, InstrItinClass itinQ32,
2404 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002405 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002406 // 64-bit vector types.
2407 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2408 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002409 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002410 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2411 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002412 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002413
2414 // 128-bit vector types.
2415 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2416 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002417 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002418 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2419 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002420 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002421}
Bob Wilson5bafff32009-06-22 23:27:02 +00002422
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002423multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002424 InstrItinClass itinD16, InstrItinClass itinD32,
2425 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002426 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002427 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002428 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002429 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002430 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002431 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002432 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002433 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002434 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002435}
2436
Bob Wilson5bafff32009-06-22 23:27:02 +00002437// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002438multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002439 InstrItinClass itinD16, InstrItinClass itinD32,
2440 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002441 string OpcodeStr, string Dt,
2442 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002443 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002444 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002445 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002446 OpcodeStr, !strconcat(Dt, "8"),
2447 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002448 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002449 OpcodeStr, !strconcat(Dt, "8"),
2450 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002451}
Owen Anderson3557d002010-10-26 20:56:57 +00002452multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2453 InstrItinClass itinD16, InstrItinClass itinD32,
2454 InstrItinClass itinQ16, InstrItinClass itinQ32,
2455 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002456 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002457 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002458 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002459 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2460 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002461 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002462 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2463 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002464 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002465}
2466
Bob Wilson5bafff32009-06-22 23:27:02 +00002467
2468// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002469multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002470 InstrItinClass itinD16, InstrItinClass itinD32,
2471 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002472 string OpcodeStr, string Dt,
2473 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002474 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002475 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002476 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002477 OpcodeStr, !strconcat(Dt, "64"),
2478 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002479 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002480 OpcodeStr, !strconcat(Dt, "64"),
2481 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002482}
Owen Anderson3557d002010-10-26 20:56:57 +00002483multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2484 InstrItinClass itinD16, InstrItinClass itinD32,
2485 InstrItinClass itinQ16, InstrItinClass itinQ32,
2486 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002487 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002488 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002489 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002490 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2491 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002492 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002493 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2494 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002495 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002496}
Bob Wilson5bafff32009-06-22 23:27:02 +00002497
Bob Wilson5bafff32009-06-22 23:27:02 +00002498// Neon Narrowing 3-register vector intrinsics,
2499// source operand element sizes of 16, 32 and 64 bits:
2500multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002501 string OpcodeStr, string Dt,
2502 Intrinsic IntOp, bit Commutable = 0> {
2503 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2504 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002505 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002506 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2507 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002508 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002509 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2510 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002511 v2i32, v2i64, IntOp, Commutable>;
2512}
2513
2514
Bob Wilson04d6c282010-08-29 05:57:34 +00002515// Neon Long 3-register vector operations.
2516
2517multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2518 InstrItinClass itin16, InstrItinClass itin32,
2519 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002520 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002521 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2522 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002523 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002524 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002525 OpcodeStr, !strconcat(Dt, "16"),
2526 v4i32, v4i16, OpNode, Commutable>;
2527 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2528 OpcodeStr, !strconcat(Dt, "32"),
2529 v2i64, v2i32, OpNode, Commutable>;
2530}
2531
2532multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2533 InstrItinClass itin, string OpcodeStr, string Dt,
2534 SDNode OpNode> {
2535 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2536 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2537 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2538 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2539}
2540
2541multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2542 InstrItinClass itin16, InstrItinClass itin32,
2543 string OpcodeStr, string Dt,
2544 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2545 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2546 OpcodeStr, !strconcat(Dt, "8"),
2547 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002548 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002549 OpcodeStr, !strconcat(Dt, "16"),
2550 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2551 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2552 OpcodeStr, !strconcat(Dt, "32"),
2553 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002554}
2555
Bob Wilson5bafff32009-06-22 23:27:02 +00002556// Neon Long 3-register vector intrinsics.
2557
2558// First with only element sizes of 16 and 32 bits:
2559multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002560 InstrItinClass itin16, InstrItinClass itin32,
2561 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002562 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002563 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002564 OpcodeStr, !strconcat(Dt, "16"),
2565 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002566 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002567 OpcodeStr, !strconcat(Dt, "32"),
2568 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002569}
2570
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002571multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002572 InstrItinClass itin, string OpcodeStr, string Dt,
2573 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002574 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002575 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002576 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002578}
2579
Bob Wilson5bafff32009-06-22 23:27:02 +00002580// ....then also with element size of 8 bits:
2581multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002582 InstrItinClass itin16, InstrItinClass itin32,
2583 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002584 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002585 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002586 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002587 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002588 OpcodeStr, !strconcat(Dt, "8"),
2589 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002590}
2591
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002592// ....with explicit extend (VABDL).
2593multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2594 InstrItinClass itin, string OpcodeStr, string Dt,
2595 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2596 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2597 OpcodeStr, !strconcat(Dt, "8"),
2598 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002599 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002600 OpcodeStr, !strconcat(Dt, "16"),
2601 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2602 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2603 OpcodeStr, !strconcat(Dt, "32"),
2604 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2605}
2606
Bob Wilson5bafff32009-06-22 23:27:02 +00002607
2608// Neon Wide 3-register vector intrinsics,
2609// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002610multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2611 string OpcodeStr, string Dt,
2612 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2613 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2614 OpcodeStr, !strconcat(Dt, "8"),
2615 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2616 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2617 OpcodeStr, !strconcat(Dt, "16"),
2618 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2619 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2620 OpcodeStr, !strconcat(Dt, "32"),
2621 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002622}
2623
2624
2625// Neon Multiply-Op vector operations,
2626// element sizes of 8, 16 and 32 bits:
2627multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002628 InstrItinClass itinD16, InstrItinClass itinD32,
2629 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002630 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002631 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002632 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002633 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002634 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002635 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002636 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002637 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002638
2639 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002640 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002641 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002642 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002643 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002644 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002645 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002646}
2647
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002648multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002649 InstrItinClass itinD16, InstrItinClass itinD32,
2650 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002651 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002652 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002654 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002655 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002656 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002657 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2658 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002659 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002660 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2661 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002662}
Bob Wilson5bafff32009-06-22 23:27:02 +00002663
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002664// Neon Intrinsic-Op vector operations,
2665// element sizes of 8, 16 and 32 bits:
2666multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2667 InstrItinClass itinD, InstrItinClass itinQ,
2668 string OpcodeStr, string Dt, Intrinsic IntOp,
2669 SDNode OpNode> {
2670 // 64-bit vector types.
2671 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2672 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2673 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2674 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2675 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2676 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2677
2678 // 128-bit vector types.
2679 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2680 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2681 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2682 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2683 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2684 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2685}
2686
Bob Wilson5bafff32009-06-22 23:27:02 +00002687// Neon 3-argument intrinsics,
2688// element sizes of 8, 16 and 32 bits:
2689multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002690 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002691 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002692 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002693 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002694 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002695 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002696 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002697 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002698 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002699
2700 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002701 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002702 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002703 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002704 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002705 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002706 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002707}
2708
2709
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002710// Neon Long Multiply-Op vector operations,
2711// element sizes of 8, 16 and 32 bits:
2712multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2713 InstrItinClass itin16, InstrItinClass itin32,
2714 string OpcodeStr, string Dt, SDNode MulOp,
2715 SDNode OpNode> {
2716 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2717 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2718 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2719 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2720 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2721 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2722}
2723
2724multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2725 string Dt, SDNode MulOp, SDNode OpNode> {
2726 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2727 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2728 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2729 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2730}
2731
2732
Bob Wilson5bafff32009-06-22 23:27:02 +00002733// Neon Long 3-argument intrinsics.
2734
2735// First with only element sizes of 16 and 32 bits:
2736multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002737 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002738 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002739 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002740 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002741 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002742 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002743}
2744
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002745multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002746 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002747 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002748 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002749 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002751}
2752
Bob Wilson5bafff32009-06-22 23:27:02 +00002753// ....then also with element size of 8 bits:
2754multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002755 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002756 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002757 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2758 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002759 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002760}
2761
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002762// ....with explicit extend (VABAL).
2763multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2764 InstrItinClass itin, string OpcodeStr, string Dt,
2765 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2766 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2767 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2768 IntOp, ExtOp, OpNode>;
2769 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2770 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2771 IntOp, ExtOp, OpNode>;
2772 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2773 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2774 IntOp, ExtOp, OpNode>;
2775}
2776
Bob Wilson5bafff32009-06-22 23:27:02 +00002777
2778// Neon 2-register vector intrinsics,
2779// element sizes of 8, 16 and 32 bits:
2780multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002781 bits<5> op11_7, bit op4,
2782 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002783 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002784 // 64-bit vector types.
2785 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002788 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002789 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002790 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002791
2792 // 128-bit vector types.
2793 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002794 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002796 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002797 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002798 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002799}
2800
2801
2802// Neon Pairwise long 2-register intrinsics,
2803// element sizes of 8, 16 and 32 bits:
2804multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2805 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002806 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002807 // 64-bit vector types.
2808 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002809 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002810 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002811 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002812 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002813 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002814
2815 // 128-bit vector types.
2816 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002817 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002818 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002819 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002820 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002821 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002822}
2823
2824
2825// Neon Pairwise long 2-register accumulate intrinsics,
2826// element sizes of 8, 16 and 32 bits:
2827multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2828 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002829 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 // 64-bit vector types.
2831 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002832 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002833 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002834 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002836 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002837
2838 // 128-bit vector types.
2839 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002840 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002841 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002842 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002843 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002844 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002845}
2846
2847
2848// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002849// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002850// element sizes of 8, 16, 32 and 64 bits:
2851multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002852 InstrItinClass itin, string OpcodeStr, string Dt,
2853 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002855 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002856 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002857 let Inst{21-19} = 0b001; // imm6 = 001xxx
2858 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002859 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002860 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002861 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2862 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002863 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002864 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002865 let Inst{21} = 0b1; // imm6 = 1xxxxx
2866 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002867 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002868 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002869 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002870
2871 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002872 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002874 let Inst{21-19} = 0b001; // imm6 = 001xxx
2875 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002876 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002877 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002878 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2879 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002880 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002882 let Inst{21} = 0b1; // imm6 = 1xxxxx
2883 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002884 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002885 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00002886 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002887}
2888
Bob Wilson5bafff32009-06-22 23:27:02 +00002889// Neon Shift-Accumulate vector operations,
2890// element sizes of 8, 16, 32 and 64 bits:
2891multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002893 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002894 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002895 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002896 let Inst{21-19} = 0b001; // imm6 = 001xxx
2897 }
2898 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002900 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2901 }
2902 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002903 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002904 let Inst{21} = 0b1; // imm6 = 1xxxxx
2905 }
2906 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002908 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002909
2910 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002911 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002913 let Inst{21-19} = 0b001; // imm6 = 001xxx
2914 }
2915 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002916 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002917 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2918 }
2919 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002920 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002921 let Inst{21} = 0b1; // imm6 = 1xxxxx
2922 }
2923 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002924 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002925 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002926}
2927
2928
2929// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002930// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002931// element sizes of 8, 16, 32 and 64 bits:
2932multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002933 string OpcodeStr, SDNode ShOp,
2934 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002935 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002936 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002937 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002938 let Inst{21-19} = 0b001; // imm6 = 001xxx
2939 }
2940 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002941 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002942 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2943 }
2944 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002945 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002946 let Inst{21} = 0b1; // imm6 = 1xxxxx
2947 }
2948 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002949 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002950 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00002951
2952 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00002953 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002954 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002955 let Inst{21-19} = 0b001; // imm6 = 001xxx
2956 }
2957 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002958 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002959 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2960 }
2961 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002962 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00002963 let Inst{21} = 0b1; // imm6 = 1xxxxx
2964 }
2965 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002966 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00002967 // imm6 = xxxxxx
2968}
2969
2970// Neon Shift Long operations,
2971// element sizes of 8, 16, 32 bits:
2972multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002974 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002976 let Inst{21-19} = 0b001; // imm6 = 001xxx
2977 }
2978 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002980 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2981 }
2982 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002983 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002984 let Inst{21} = 0b1; // imm6 = 1xxxxx
2985 }
2986}
2987
2988// Neon Shift Narrow operations,
2989// element sizes of 16, 32, 64 bits:
2990multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00002991 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00002992 SDNode OpNode> {
2993 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002994 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002995 let Inst{21-19} = 0b001; // imm6 = 001xxx
2996 }
2997 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002998 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002999 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3000 }
3001 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003002 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003003 let Inst{21} = 0b1; // imm6 = 1xxxxx
3004 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003005}
3006
3007//===----------------------------------------------------------------------===//
3008// Instruction Definitions.
3009//===----------------------------------------------------------------------===//
3010
3011// Vector Add Operations.
3012
3013// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003014defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003015 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003016def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003017 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003018def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003019 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003020// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003021defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3022 "vaddl", "s", add, sext, 1>;
3023defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3024 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003025// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003026defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3027defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003028// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003029defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3030 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3031 "vhadd", "s", int_arm_neon_vhadds, 1>;
3032defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3033 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3034 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003035// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003036defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3037 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3038 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3039defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3040 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3041 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003042// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003043defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3044 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3045 "vqadd", "s", int_arm_neon_vqadds, 1>;
3046defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3047 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3048 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003049// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003050defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3051 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003052// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003053defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3054 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003055
3056// Vector Multiply Operations.
3057
3058// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003059defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003060 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003061def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3062 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3063def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3064 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003065def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003066 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003067def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003068 v4f32, v4f32, fmul, 1>;
3069defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3070def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3071def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3072 v2f32, fmul>;
3073
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003074def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3075 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3076 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3077 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003078 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003079 (SubReg_i16_lane imm:$lane)))>;
3080def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3081 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3082 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3083 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003084 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003085 (SubReg_i32_lane imm:$lane)))>;
3086def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3087 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3088 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3089 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003090 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003091 (SubReg_i32_lane imm:$lane)))>;
3092
Bob Wilson5bafff32009-06-22 23:27:02 +00003093// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003094defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003095 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003096 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003097defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3098 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003099 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003100def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003101 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3102 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003103 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3104 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003105 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003106 (SubReg_i16_lane imm:$lane)))>;
3107def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003108 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3109 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003110 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3111 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003112 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003113 (SubReg_i32_lane imm:$lane)))>;
3114
Bob Wilson5bafff32009-06-22 23:27:02 +00003115// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003116defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3117 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003118 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003119defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3120 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003122def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003123 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3124 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003125 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3126 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003127 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003128 (SubReg_i16_lane imm:$lane)))>;
3129def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003130 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3131 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003132 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3133 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003134 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003135 (SubReg_i32_lane imm:$lane)))>;
3136
Bob Wilson5bafff32009-06-22 23:27:02 +00003137// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003138defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3139 "vmull", "s", NEONvmulls, 1>;
3140defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3141 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003142def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003143 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003144defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3145defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003146
Bob Wilson5bafff32009-06-22 23:27:02 +00003147// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003148defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3149 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3150defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3151 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003152
3153// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3154
3155// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003156defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003157 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3158def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003159 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003160def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003161 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00003162defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3164def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003165 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00003166def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003167 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003168
3169def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003170 (mul (v8i16 QPR:$src2),
3171 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3172 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003173 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003174 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003175 (SubReg_i16_lane imm:$lane)))>;
3176
3177def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003178 (mul (v4i32 QPR:$src2),
3179 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3180 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003181 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003182 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003183 (SubReg_i32_lane imm:$lane)))>;
3184
3185def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003186 (fmul (v4f32 QPR:$src2),
3187 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003188 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3189 (v4f32 QPR:$src2),
3190 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003191 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003192 (SubReg_i32_lane imm:$lane)))>;
3193
Bob Wilson5bafff32009-06-22 23:27:02 +00003194// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003195defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3196 "vmlal", "s", NEONvmulls, add>;
3197defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3198 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003199
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003200defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3201defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003202
Bob Wilson5bafff32009-06-22 23:27:02 +00003203// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003204defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003205 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003206defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003207
Bob Wilson5bafff32009-06-22 23:27:02 +00003208// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003209defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003210 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3211def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003212 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003213def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003214 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00003215defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003216 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3217def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003218 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00003219def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003220 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003221
3222def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003223 (mul (v8i16 QPR:$src2),
3224 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3225 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003226 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003227 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003228 (SubReg_i16_lane imm:$lane)))>;
3229
3230def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003231 (mul (v4i32 QPR:$src2),
3232 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3233 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003234 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003235 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003236 (SubReg_i32_lane imm:$lane)))>;
3237
3238def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003239 (fmul (v4f32 QPR:$src2),
3240 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3241 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003242 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003243 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003244 (SubReg_i32_lane imm:$lane)))>;
3245
Bob Wilson5bafff32009-06-22 23:27:02 +00003246// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003247defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3248 "vmlsl", "s", NEONvmulls, sub>;
3249defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3250 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003251
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003252defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3253defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003254
Bob Wilson5bafff32009-06-22 23:27:02 +00003255// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003256defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003257 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003258defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003259
3260// Vector Subtract Operations.
3261
3262// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003263defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003264 "vsub", "i", sub, 0>;
3265def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003266 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003267def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003268 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003269// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003270defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3271 "vsubl", "s", sub, sext, 0>;
3272defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3273 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003274// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003275defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3276defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003277// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003278defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003279 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003280 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003281defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003282 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003283 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003284// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003285defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003286 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003287 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003288defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003289 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003291// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003292defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3293 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003294// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003295defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3296 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003297
3298// Vector Comparisons.
3299
3300// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003301defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3302 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003303def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003304 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003305def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003306 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003307
Johnny Chen363ac582010-02-23 01:42:58 +00003308defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonc24cb352010-11-08 23:21:22 +00003309 "$dst, $src, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003310
Bob Wilson5bafff32009-06-22 23:27:02 +00003311// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003312defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3313 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003314defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003315 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003316def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3317 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003318def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003319 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003320
Johnny Chen363ac582010-02-23 01:42:58 +00003321defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003322 "$dst, $src, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003323defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003324 "$dst, $src, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003325
Bob Wilson5bafff32009-06-22 23:27:02 +00003326// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003327defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3328 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3329defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3330 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003331def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003332 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003333def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003334 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003335
Johnny Chen363ac582010-02-23 01:42:58 +00003336defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003337 "$dst, $src, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003338defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonc24cb352010-11-08 23:21:22 +00003339 "$dst, $src, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003340
Bob Wilson5bafff32009-06-22 23:27:02 +00003341// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003342def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3343 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3344def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3345 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003346// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003347def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3348 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3349def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3350 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003351// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003352defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003353 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003354
3355// Vector Bitwise Operations.
3356
Bob Wilsoncba270d2010-07-13 21:16:48 +00003357def vnotd : PatFrag<(ops node:$in),
3358 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3359def vnotq : PatFrag<(ops node:$in),
3360 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003361
3362
Bob Wilson5bafff32009-06-22 23:27:02 +00003363// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003364def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3365 v2i32, v2i32, and, 1>;
3366def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3367 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003368
3369// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003370def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3371 v2i32, v2i32, xor, 1>;
3372def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3373 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003374
3375// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003376def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3377 v2i32, v2i32, or, 1>;
3378def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3379 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003380
Owen Andersond9668172010-11-03 22:44:51 +00003381def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3382 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3383 IIC_VMOVImm,
3384 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3385 [(set DPR:$Vd,
3386 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3387 let Inst{9} = SIMM{9};
3388}
3389
Owen Anderson080c0922010-11-05 19:27:46 +00003390def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003391 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3392 IIC_VMOVImm,
3393 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3394 [(set DPR:$Vd,
3395 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003396 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003397}
3398
3399def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3400 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3401 IIC_VMOVImm,
3402 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3403 [(set QPR:$Vd,
3404 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3405 let Inst{9} = SIMM{9};
3406}
3407
Owen Anderson080c0922010-11-05 19:27:46 +00003408def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003409 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3410 IIC_VMOVImm,
3411 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3412 [(set QPR:$Vd,
3413 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003414 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003415}
3416
3417
Bob Wilson5bafff32009-06-22 23:27:02 +00003418// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00003419def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003420 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3421 "vbic", "$dst, $src1, $src2", "",
3422 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003423 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003424def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003425 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3426 "vbic", "$dst, $src1, $src2", "",
3427 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003428 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003429
Owen Anderson080c0922010-11-05 19:27:46 +00003430def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3431 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3432 IIC_VMOVImm,
3433 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3434 [(set DPR:$Vd,
3435 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3436 let Inst{9} = SIMM{9};
3437}
3438
3439def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3440 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3441 IIC_VMOVImm,
3442 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3443 [(set DPR:$Vd,
3444 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3445 let Inst{10-9} = SIMM{10-9};
3446}
3447
3448def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3449 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3450 IIC_VMOVImm,
3451 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3452 [(set QPR:$Vd,
3453 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3454 let Inst{9} = SIMM{9};
3455}
3456
3457def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3458 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3459 IIC_VMOVImm,
3460 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3461 [(set QPR:$Vd,
3462 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3463 let Inst{10-9} = SIMM{10-9};
3464}
3465
Bob Wilson5bafff32009-06-22 23:27:02 +00003466// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003467def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003468 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
3469 "vorn", "$dst, $src1, $src2", "",
3470 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003471 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003472def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003473 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
3474 "vorn", "$dst, $src1, $src2", "",
3475 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00003476 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003477
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003478// VMVN : Vector Bitwise NOT (Immediate)
3479
3480let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003481
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003482def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$dst),
3483 (ins nModImm:$SIMM), IIC_VMOVImm,
3484 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003485 [(set DPR:$dst, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
3486 let Inst{9} = SIMM{9};
3487}
3488
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003489def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$dst),
3490 (ins nModImm:$SIMM), IIC_VMOVImm,
3491 "vmvn", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003492 [(set QPR:$dst, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
3493 let Inst{9} = SIMM{9};
3494}
3495
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003496def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$dst),
3497 (ins nModImm:$SIMM), IIC_VMOVImm,
3498 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003499 [(set DPR:$dst, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
3500 let Inst{11-8} = SIMM{11-8};
3501}
3502
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003503def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$dst),
3504 (ins nModImm:$SIMM), IIC_VMOVImm,
3505 "vmvn", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003506 [(set QPR:$dst, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
3507 let Inst{11-8} = SIMM{11-8};
3508}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003509}
3510
Bob Wilson5bafff32009-06-22 23:27:02 +00003511// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003512def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003513 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003514 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003515 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003516def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00003517 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00003518 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003519 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
3520def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3521def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003522
3523// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003524def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3525 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003526 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003527 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3528 [(set DPR:$Vd,
3529 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3530 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3531def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3532 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003533 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003534 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3535 [(set QPR:$Vd,
3536 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3537 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003538
3539// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003540// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003541// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003542def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003543 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003544 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003545 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003546 [/* For disassembly only; pattern left blank */]>;
3547def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003548 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003549 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003550 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003551 [/* For disassembly only; pattern left blank */]>;
3552
Bob Wilson5bafff32009-06-22 23:27:02 +00003553// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003554// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003555// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003556def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003557 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003558 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003559 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003560 [/* For disassembly only; pattern left blank */]>;
3561def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003562 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003563 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003564 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003565 [/* For disassembly only; pattern left blank */]>;
3566
3567// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003568// for equivalent operations with different register constraints; it just
3569// inserts copies.
3570
3571// Vector Absolute Differences.
3572
3573// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003574defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003575 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003576 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003577defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003578 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003579 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003580def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003581 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003582def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003583 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003584
3585// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003586defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3587 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3588defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3589 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003590
3591// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003592defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3593 "vaba", "s", int_arm_neon_vabds, add>;
3594defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3595 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003596
3597// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003598defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3599 "vabal", "s", int_arm_neon_vabds, zext, add>;
3600defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3601 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003602
3603// Vector Maximum and Minimum.
3604
3605// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003606defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003607 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003608 "vmax", "s", int_arm_neon_vmaxs, 1>;
3609defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003610 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003611 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003612def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3613 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003614 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003615def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3616 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003617 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3618
3619// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003620defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3621 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3622 "vmin", "s", int_arm_neon_vmins, 1>;
3623defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3624 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3625 "vmin", "u", int_arm_neon_vminu, 1>;
3626def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3627 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003628 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003629def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3630 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003631 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003632
3633// Vector Pairwise Operations.
3634
3635// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003636def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3637 "vpadd", "i8",
3638 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3639def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3640 "vpadd", "i16",
3641 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3642def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3643 "vpadd", "i32",
3644 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003645def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003646 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003647 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648
3649// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003650defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003651 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003652defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003653 int_arm_neon_vpaddlu>;
3654
3655// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003656defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003657 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003658defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003659 int_arm_neon_vpadalu>;
3660
3661// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003662def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003663 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003664def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003665 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003666def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003667 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003668def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003669 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003670def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003671 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003672def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003673 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003674def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003675 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003676
3677// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003678def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003679 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003680def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003681 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003682def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003683 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003684def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003685 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003686def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003687 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003688def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003689 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003690def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003691 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003692
3693// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3694
3695// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003696def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003697 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003698 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003699def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003700 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003701 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003702def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003703 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003704 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003705def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003706 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003707 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003708
3709// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003710def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003711 IIC_VRECSD, "vrecps", "f32",
3712 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003713def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003714 IIC_VRECSQ, "vrecps", "f32",
3715 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003716
3717// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003718def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003719 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003720 v2i32, v2i32, int_arm_neon_vrsqrte>;
3721def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003722 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003723 v4i32, v4i32, int_arm_neon_vrsqrte>;
3724def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003725 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003726 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003727def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003728 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003729 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003730
3731// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003732def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003733 IIC_VRECSD, "vrsqrts", "f32",
3734 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003735def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003736 IIC_VRECSQ, "vrsqrts", "f32",
3737 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
3739// Vector Shifts.
3740
3741// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003742defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003743 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003744 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003745defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003746 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003747 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003748// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003749defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3750 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003751// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003752defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3753 N2RegVShRFrm>;
3754defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3755 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003756
3757// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003758defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3759defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003760
3761// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003762class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003763 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003764 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003765 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3766 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003767 let Inst{21-16} = op21_16;
3768}
Evan Chengf81bf152009-11-23 21:57:23 +00003769def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003770 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003771def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003772 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003773def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003774 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
3776// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003777defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003778 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003779
3780// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003781defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003782 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003783 "vrshl", "s", int_arm_neon_vrshifts>;
3784defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003785 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003786 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003787// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003788defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3789 N2RegVShRFrm>;
3790defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3791 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003792
3793// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003794defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003795 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003796
3797// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003798defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003799 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003800 "vqshl", "s", int_arm_neon_vqshifts>;
3801defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003802 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003803 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003804// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003805defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3806 N2RegVShLFrm>;
3807defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3808 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003809// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003810defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3811 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003812
3813// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003814defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003815 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003816defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003817 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003818
3819// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003820defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003821 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003822
3823// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003824defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003825 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003826 "vqrshl", "s", int_arm_neon_vqrshifts>;
3827defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003828 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003829 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003830
3831// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003832defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003833 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003834defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003835 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003836
3837// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003838defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003839 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003840
3841// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003842defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3843defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003844// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003845defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3846defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003847
3848// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003849defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003850// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003851defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003852
3853// Vector Absolute and Saturating Absolute.
3854
3855// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003856defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003857 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003858 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003859def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003860 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003861 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00003862def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003863 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003864 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003865
3866// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003867defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003868 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003869 int_arm_neon_vqabs>;
3870
3871// Vector Negate.
3872
Bob Wilsoncba270d2010-07-13 21:16:48 +00003873def vnegd : PatFrag<(ops node:$in),
3874 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
3875def vnegq : PatFrag<(ops node:$in),
3876 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003877
Evan Chengf81bf152009-11-23 21:57:23 +00003878class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003879 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003880 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003881 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003882class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003883 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengcae6a122010-10-01 20:50:58 +00003884 IIC_VSHLiQ, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003885 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003886
Chris Lattner0a00ed92010-03-28 08:39:10 +00003887// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00003888def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
3889def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
3890def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
3891def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
3892def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
3893def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003894
3895// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003896def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003897 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00003898 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003899 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
3900def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00003901 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003902 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00003903 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
3904
Bob Wilsoncba270d2010-07-13 21:16:48 +00003905def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
3906def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
3907def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
3908def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
3909def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
3910def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003911
3912// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003913defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003914 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003915 int_arm_neon_vqneg>;
3916
3917// Vector Bit Counting Operations.
3918
3919// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003920defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003921 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003922 int_arm_neon_vcls>;
3923// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003924defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003925 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00003926 int_arm_neon_vclz>;
3927// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003928def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003929 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003930 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00003931def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003932 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00003933 v16i8, v16i8, int_arm_neon_vcnt>;
3934
Johnny Chend8836042010-02-24 20:06:07 +00003935// Vector Swap -- for disassembly only.
3936def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
3937 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
3938 "vswp", "$dst, $src", "", []>;
3939def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
3940 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
3941 "vswp", "$dst, $src", "", []>;
3942
Bob Wilson5bafff32009-06-22 23:27:02 +00003943// Vector Move Operations.
3944
3945// VMOV : Vector Move (Register)
3946
Evan Cheng020cc1b2010-05-13 00:16:46 +00003947let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00003948def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00003949 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3950 let Vn{4-0} = Vm{4-0};
3951}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00003952def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00003953 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
3954 let Vn{4-0} = Vm{4-0};
3955}
Bob Wilson5bafff32009-06-22 23:27:02 +00003956
Evan Cheng22c687b2010-05-14 02:13:41 +00003957// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00003958// be expanded after register allocation is completed.
3959def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003960 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00003961
3962def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003963 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00003964} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00003965
Bob Wilson5bafff32009-06-22 23:27:02 +00003966// VMOV : Vector Move (Immediate)
3967
Evan Cheng47006be2010-05-17 21:54:50 +00003968let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00003969def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003970 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003971 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003972 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003974 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003975 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00003976 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003977
Bob Wilson1a913ed2010-06-11 21:34:50 +00003978def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
3979 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003980 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003981 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003982 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00003983}
3984
Bob Wilson1a913ed2010-06-11 21:34:50 +00003985def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
3986 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003987 "vmov", "i16", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003988 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
3989 let Inst{9} = SIMM{9};
3990}
Bob Wilson5bafff32009-06-22 23:27:02 +00003991
Bob Wilson046afdb2010-07-14 06:30:44 +00003992def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00003993 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00003994 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00003995 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
3996 let Inst{11-8} = SIMM{11-8};
3997}
3998
Bob Wilson046afdb2010-07-14 06:30:44 +00003999def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004000 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004001 "vmov", "i32", "$dst, $SIMM", "",
Owen Andersona88ea032010-10-26 17:40:54 +00004002 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
4003 let Inst{11-8} = SIMM{11-8};
4004}
Bob Wilson5bafff32009-06-22 23:27:02 +00004005
4006def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004007 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004008 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004009 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004010def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004011 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00004012 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00004013 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004014} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004015
4016// VMOV : Vector Get Lane (move scalar to ARM core register)
4017
Johnny Chen131c4a52009-11-23 17:48:17 +00004018def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004019 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4020 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4021 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4022 imm:$lane))]> {
4023 let Inst{21} = lane{2};
4024 let Inst{6-5} = lane{1-0};
4025}
Johnny Chen131c4a52009-11-23 17:48:17 +00004026def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004027 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4028 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4029 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4030 imm:$lane))]> {
4031 let Inst{21} = lane{1};
4032 let Inst{6} = lane{0};
4033}
Johnny Chen131c4a52009-11-23 17:48:17 +00004034def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004035 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4036 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4037 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4038 imm:$lane))]> {
4039 let Inst{21} = lane{2};
4040 let Inst{6-5} = lane{1-0};
4041}
Johnny Chen131c4a52009-11-23 17:48:17 +00004042def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004043 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4044 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4045 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4046 imm:$lane))]> {
4047 let Inst{21} = lane{1};
4048 let Inst{6} = lane{0};
4049}
Johnny Chen131c4a52009-11-23 17:48:17 +00004050def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004051 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4052 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4053 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4054 imm:$lane))]> {
4055 let Inst{21} = lane{0};
4056}
Bob Wilson5bafff32009-06-22 23:27:02 +00004057// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4058def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4059 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004060 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004061 (SubReg_i8_lane imm:$lane))>;
4062def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4063 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004064 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004065 (SubReg_i16_lane imm:$lane))>;
4066def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4067 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004068 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004069 (SubReg_i8_lane imm:$lane))>;
4070def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4071 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004072 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004073 (SubReg_i16_lane imm:$lane))>;
4074def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4075 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004076 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004077 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004078def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004079 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004080 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004081def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004082 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004083 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004084//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004085// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004086def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004087 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004088
4089
4090// VMOV : Vector Set Lane (move ARM core register to scalar)
4091
Owen Andersond2fbdb72010-10-27 21:28:09 +00004092let Constraints = "$src1 = $V" in {
4093def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4094 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4095 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4096 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4097 GPR:$R, imm:$lane))]> {
4098 let Inst{21} = lane{2};
4099 let Inst{6-5} = lane{1-0};
4100}
4101def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4102 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4103 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4104 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4105 GPR:$R, imm:$lane))]> {
4106 let Inst{21} = lane{1};
4107 let Inst{6} = lane{0};
4108}
4109def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4110 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4111 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4112 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4113 GPR:$R, imm:$lane))]> {
4114 let Inst{21} = lane{0};
4115}
Bob Wilson5bafff32009-06-22 23:27:02 +00004116}
4117def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004118 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004119 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004120 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004121 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004122 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004123def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004124 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004125 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004126 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004127 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004128 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004129def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004130 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004131 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004132 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004133 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004134 (DSubReg_i32_reg imm:$lane)))>;
4135
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004136def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004137 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4138 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004139def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004140 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4141 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004142
4143//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004144// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004146 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004147
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004148def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004149 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004150def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004151 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004152def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004153 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004154
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004155def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4156 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4157def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4158 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4159def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4160 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4161
4162def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4163 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4164 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004165 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004166def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4167 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4168 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004169 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004170def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4171 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4172 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004173 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004174
Bob Wilson5bafff32009-06-22 23:27:02 +00004175// VDUP : Vector Duplicate (from ARM core register to all elements)
4176
Evan Chengf81bf152009-11-23 21:57:23 +00004177class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004178 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004179 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004180 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004181class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00004182 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004183 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004184 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
Evan Chengf81bf152009-11-23 21:57:23 +00004186def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4187def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4188def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4189def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4190def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4191def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004192
4193def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004194 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004195 [(set DPR:$dst, (v2f32 (NEONvdup
4196 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004197def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00004198 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00004199 [(set QPR:$dst, (v4f32 (NEONvdup
4200 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004201
4202// VDUP : Vector Duplicate Lane (from scalar to all elements)
4203
Johnny Chene4614f72010-03-25 17:01:27 +00004204class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4205 ValueType Ty>
4206 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
4207 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
4208 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209
Johnny Chene4614f72010-03-25 17:01:27 +00004210class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004211 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00004212 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengcae6a122010-10-01 20:50:58 +00004213 IIC_VMOVQ, OpcodeStr, Dt, "$dst, $src[$lane]",
Johnny Chene4614f72010-03-25 17:01:27 +00004214 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
4215 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004216
Bob Wilson507df402009-10-21 02:15:46 +00004217// Inst{19-16} is partially specified depending on the element size.
4218
Owen Andersonf587a932010-10-27 19:25:54 +00004219def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4220 let Inst{19-17} = lane{2-0};
4221}
4222def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4223 let Inst{19-18} = lane{1-0};
4224}
4225def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4226 let Inst{19} = lane{0};
4227}
4228def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4229 let Inst{19} = lane{0};
4230}
4231def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4232 let Inst{19-17} = lane{2-0};
4233}
4234def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4235 let Inst{19-18} = lane{1-0};
4236}
4237def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4238 let Inst{19} = lane{0};
4239}
4240def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4241 let Inst{19} = lane{0};
4242}
Bob Wilson5bafff32009-06-22 23:27:02 +00004243
Bob Wilson0ce37102009-08-14 05:08:32 +00004244def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4245 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4246 (DSubReg_i8_reg imm:$lane))),
4247 (SubReg_i8_lane imm:$lane)))>;
4248def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4249 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4250 (DSubReg_i16_reg imm:$lane))),
4251 (SubReg_i16_lane imm:$lane)))>;
4252def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4253 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4254 (DSubReg_i32_reg imm:$lane))),
4255 (SubReg_i32_lane imm:$lane)))>;
4256def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4257 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4258 (DSubReg_i32_reg imm:$lane))),
4259 (SubReg_i32_lane imm:$lane)))>;
4260
Jim Grosbach65dc3032010-10-06 21:16:16 +00004261def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004262 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004263def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004264 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004265
Bob Wilson5bafff32009-06-22 23:27:02 +00004266// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004267defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004268 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004269// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004270defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4271 "vqmovn", "s", int_arm_neon_vqmovns>;
4272defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4273 "vqmovn", "u", int_arm_neon_vqmovnu>;
4274defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4275 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004276// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004277defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4278defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004279
4280// Vector Conversions.
4281
Johnny Chen9e088762010-03-17 17:52:21 +00004282// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004283def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4284 v2i32, v2f32, fp_to_sint>;
4285def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4286 v2i32, v2f32, fp_to_uint>;
4287def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4288 v2f32, v2i32, sint_to_fp>;
4289def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4290 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004291
Johnny Chen6c8648b2010-03-17 23:26:50 +00004292def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4293 v4i32, v4f32, fp_to_sint>;
4294def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4295 v4i32, v4f32, fp_to_uint>;
4296def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4297 v4f32, v4i32, sint_to_fp>;
4298def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4299 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004300
4301// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004302def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004303 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004304def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004305 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004306def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004307 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004308def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004309 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4310
Evan Chengf81bf152009-11-23 21:57:23 +00004311def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004312 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004313def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004314 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004315def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004316 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004317def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4319
Bob Wilsond8e17572009-08-12 22:31:50 +00004320// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004321
4322// VREV64 : Vector Reverse elements within 64-bit doublewords
4323
Evan Chengf81bf152009-11-23 21:57:23 +00004324class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004325 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4326 (ins DPR:$Vm), IIC_VMOVD,
4327 OpcodeStr, Dt, "$Vd, $Vm", "",
4328 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004329class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004330 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4331 (ins QPR:$Vm), IIC_VMOVQ,
4332 OpcodeStr, Dt, "$Vd, $Vm", "",
4333 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004334
Evan Chengf81bf152009-11-23 21:57:23 +00004335def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4336def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4337def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4338def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004339
Evan Chengf81bf152009-11-23 21:57:23 +00004340def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4341def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4342def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4343def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004344
4345// VREV32 : Vector Reverse elements within 32-bit words
4346
Evan Chengf81bf152009-11-23 21:57:23 +00004347class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004348 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4349 (ins DPR:$Vm), IIC_VMOVD,
4350 OpcodeStr, Dt, "$Vd, $Vm", "",
4351 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004352class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004353 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4354 (ins QPR:$Vm), IIC_VMOVQ,
4355 OpcodeStr, Dt, "$Vd, $Vm", "",
4356 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004357
Evan Chengf81bf152009-11-23 21:57:23 +00004358def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4359def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004360
Evan Chengf81bf152009-11-23 21:57:23 +00004361def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4362def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004363
4364// VREV16 : Vector Reverse elements within 16-bit halfwords
4365
Evan Chengf81bf152009-11-23 21:57:23 +00004366class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004367 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4368 (ins DPR:$Vm), IIC_VMOVD,
4369 OpcodeStr, Dt, "$Vd, $Vm", "",
4370 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004371class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004372 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4373 (ins QPR:$Vm), IIC_VMOVQ,
4374 OpcodeStr, Dt, "$Vd, $Vm", "",
4375 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004376
Evan Chengf81bf152009-11-23 21:57:23 +00004377def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4378def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004379
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004380// Other Vector Shuffles.
4381
4382// VEXT : Vector Extract
4383
Evan Chengf81bf152009-11-23 21:57:23 +00004384class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004385 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4386 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4387 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4388 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4389 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004390 bits<4> index;
4391 let Inst{11-8} = index{3-0};
4392}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004393
Evan Chengf81bf152009-11-23 21:57:23 +00004394class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004395 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4396 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4397 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4398 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4399 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004400 bits<4> index;
4401 let Inst{11-8} = index{3-0};
4402}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004403
Owen Anderson7a258252010-11-03 18:16:27 +00004404def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4405 let Inst{11-8} = index{3-0};
4406}
4407def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4408 let Inst{11-9} = index{2-0};
4409 let Inst{8} = 0b0;
4410}
4411def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4412 let Inst{11-10} = index{1-0};
4413 let Inst{9-8} = 0b00;
4414}
4415def VEXTdf : VEXTd<"vext", "32", v2f32> {
4416 let Inst{11} = index{0};
4417 let Inst{10-8} = 0b000;
4418}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004419
Owen Anderson7a258252010-11-03 18:16:27 +00004420def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4421 let Inst{11-8} = index{3-0};
4422}
4423def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4424 let Inst{11-9} = index{2-0};
4425 let Inst{8} = 0b0;
4426}
4427def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4428 let Inst{11-10} = index{1-0};
4429 let Inst{9-8} = 0b00;
4430}
4431def VEXTqf : VEXTq<"vext", "32", v4f32> {
4432 let Inst{11} = index{0};
4433 let Inst{10-8} = 0b000;
4434}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004435
Bob Wilson64efd902009-08-08 05:53:00 +00004436// VTRN : Vector Transpose
4437
Evan Chengf81bf152009-11-23 21:57:23 +00004438def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4439def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4440def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004441
Evan Chengf81bf152009-11-23 21:57:23 +00004442def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4443def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4444def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004445
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004446// VUZP : Vector Unzip (Deinterleave)
4447
Evan Chengf81bf152009-11-23 21:57:23 +00004448def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4449def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4450def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004451
Evan Chengf81bf152009-11-23 21:57:23 +00004452def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4453def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4454def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004455
4456// VZIP : Vector Zip (Interleave)
4457
Evan Chengf81bf152009-11-23 21:57:23 +00004458def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4459def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4460def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004461
Evan Chengf81bf152009-11-23 21:57:23 +00004462def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4463def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4464def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004465
Bob Wilson114a2662009-08-12 20:51:55 +00004466// Vector Table Lookup and Table Extension.
4467
4468// VTBL : Vector Table Lookup
4469def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004470 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4471 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4472 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4473 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004474let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004475def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004476 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4477 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4478 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004479def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004480 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4481 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4482 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004483def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004484 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4485 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004486 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004487 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004488} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004489
Bob Wilsonbd916c52010-09-13 23:55:10 +00004490def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004491 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004492def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004493 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004494def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004495 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004496
Bob Wilson114a2662009-08-12 20:51:55 +00004497// VTBX : Vector Table Extension
4498def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004499 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4500 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4501 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4502 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4503 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004504let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004505def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004506 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4507 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4508 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004509def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004510 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4511 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004512 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004513 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4514 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004515def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004516 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4517 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4518 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4519 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004520} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004521
Bob Wilsonbd916c52010-09-13 23:55:10 +00004522def VTBX2Pseudo
4523 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004524 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004525def VTBX3Pseudo
4526 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004527 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004528def VTBX4Pseudo
4529 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004530 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004531
Bob Wilson5bafff32009-06-22 23:27:02 +00004532//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004533// NEON instructions for single-precision FP math
4534//===----------------------------------------------------------------------===//
4535
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004536class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
4537 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004538 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004539 SPR:$a, ssub_0))),
4540 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004541
4542class N3VSPat<SDNode OpNode, NeonI Inst>
4543 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004544 (EXTRACT_SUBREG (v2f32
4545 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004546 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004547 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004548 SPR:$b, ssub_0))),
4549 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004550
4551class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4552 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4553 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004554 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004555 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004556 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004557 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004558 SPR:$b, ssub_0)),
4559 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004560
Evan Cheng1d2426c2009-08-07 19:30:41 +00004561// These need separate instructions because they must use DPR_VFP2 register
4562// class which have SPR sub-registers.
4563
4564// Vector Add Operations used for single-precision FP
4565let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004566def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
4567def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004568
David Goodwin338268c2009-08-10 22:17:39 +00004569// Vector Sub Operations used for single-precision FP
4570let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004571def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
4572def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004573
Evan Cheng1d2426c2009-08-07 19:30:41 +00004574// Vector Multiply Operations used for single-precision FP
4575let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004576def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
4577def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004578
4579// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004580// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4581// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004582
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004583//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004584//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004585// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004586//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004587
4588//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004589//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00004590// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004591//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004592
David Goodwin338268c2009-08-10 22:17:39 +00004593// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004594let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00004595def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
4596 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4597 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004598def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004599
David Goodwin338268c2009-08-10 22:17:39 +00004600// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00004601let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004602def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
4603 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
4604 "vneg", "f32", "$dst, $src", "", []>;
4605def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004606
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004607// Vector Maximum used for single-precision FP
4608let neverHasSideEffects = 1 in
4609def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004610 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004611 "vmax", "f32", "$dst, $src1, $src2", "", []>;
4612def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4613
4614// Vector Minimum used for single-precision FP
4615let neverHasSideEffects = 1 in
4616def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00004617 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004618 "vmin", "f32", "$dst, $src1, $src2", "", []>;
4619def : N3VSPat<NEONfmin, VMINfd_sfp>;
4620
David Goodwin338268c2009-08-10 22:17:39 +00004621// Vector Convert between single-precision FP and integer
4622let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004623def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4624 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004625def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004626
4627let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004628def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4629 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004630def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004631
4632let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004633def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4634 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004635def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004636
4637let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004638def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4639 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00004640def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004641
Evan Cheng1d2426c2009-08-07 19:30:41 +00004642//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004643// Non-Instruction Patterns
4644//===----------------------------------------------------------------------===//
4645
4646// bit_convert
4647def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4648def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4649def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4650def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4651def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4652def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4653def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4654def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4655def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4656def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4657def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4658def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4659def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4660def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4661def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4662def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4663def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4664def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4665def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4666def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4667def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4668def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4669def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4670def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4671def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4672def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4673def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4674def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4675def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4676def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4677
4678def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4679def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4680def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4681def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4682def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4683def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4684def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4685def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4686def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4687def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4688def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4689def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4690def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4691def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4692def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4693def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4694def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4695def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4696def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4697def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4698def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4699def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4700def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4701def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4702def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4703def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4704def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4705def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4706def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4707def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;