blob: 9671a45062f37f3712f1ec74eea3079a2b41482d [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000087static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000088
Chris Lattner3ac18842010-08-24 23:20:40 +000089static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
90 const SDValue *Parts, unsigned NumParts,
91 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000092
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000093/// getCopyFromParts - Create a value that contains the specified legal parts
94/// combined into the value they represent. If the parts combine to a type
95/// larger then ValueVT then AssertOp can be used to specify whether the extra
96/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
97/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000098static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000099 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000100 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000101 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000102 if (ValueVT.isVector())
103 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000105 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000106 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 SDValue Val = Parts[0];
108
109 if (NumParts > 1) {
110 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000111 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000112 unsigned PartBits = PartVT.getSizeInBits();
113 unsigned ValueBits = ValueVT.getSizeInBits();
114
115 // Assemble the power of 2 part.
116 unsigned RoundParts = NumParts & (NumParts - 1) ?
117 1 << Log2_32(NumParts) : NumParts;
118 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000119 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000120 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000121 SDValue Lo, Hi;
122
Owen Anderson23b9b192009-08-12 00:36:31 +0000123 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000124
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000125 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000126 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000129 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000130 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
132 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000133 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 if (TLI.isBigEndian())
136 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000137
Chris Lattner3ac18842010-08-24 23:20:40 +0000138 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000139
140 if (RoundParts < NumParts) {
141 // Assemble the trailing non-power-of-2 part.
142 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000143 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000144 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000145 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000146
147 // Combine the round and odd parts.
148 Lo = Val;
149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000151 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000152 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
153 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000154 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000155 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000156 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
157 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000158 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000159 } else if (PartVT.isFloatingPoint()) {
160 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000161 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000162 "Unexpected split");
163 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000164 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
165 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000166 if (TLI.isBigEndian())
167 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000168 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000169 } else {
170 // FP split into integer parts (soft fp)
171 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
172 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000173 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000174 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 }
176 }
177
178 // There is now one part, held in Val. Correct it to match ValueVT.
179 PartVT = Val.getValueType();
180
181 if (PartVT == ValueVT)
182 return Val;
183
Chris Lattner3ac18842010-08-24 23:20:40 +0000184 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000185 if (ValueVT.bitsLT(PartVT)) {
186 // For a truncate, see if we have any information to
187 // indicate whether the truncated bits will always be
188 // zero or sign-extension.
189 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000190 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
196
197 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000198 // FP_ROUND's are always exact here.
199 if (ValueVT.bitsLT(Val.getValueType()))
200 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000201 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000202
Chris Lattner3ac18842010-08-24 23:20:40 +0000203 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000204 }
205
Bill Wendling4533cac2010-01-28 21:51:40 +0000206 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000207 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000208
Torok Edwinc23197a2009-07-14 16:55:14 +0000209 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210 return SDValue();
211}
212
Chris Lattner3ac18842010-08-24 23:20:40 +0000213/// getCopyFromParts - Create a value that contains the specified legal parts
214/// combined into the value they represent. If the parts combine to a type
215/// larger then ValueVT then AssertOp can be used to specify whether the extra
216/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
217/// (ISD::AssertSext).
218static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
219 const SDValue *Parts, unsigned NumParts,
220 EVT PartVT, EVT ValueVT) {
221 assert(ValueVT.isVector() && "Not a vector value");
222 assert(NumParts > 0 && "No parts to assemble!");
223 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
224 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000225
Chris Lattner3ac18842010-08-24 23:20:40 +0000226 // Handle a multi-element vector.
227 if (NumParts > 1) {
228 EVT IntermediateVT, RegisterVT;
229 unsigned NumIntermediates;
230 unsigned NumRegs =
231 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
232 NumIntermediates, RegisterVT);
233 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
234 NumParts = NumRegs; // Silence a compiler warning.
235 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
236 assert(RegisterVT == Parts[0].getValueType() &&
237 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000238
Chris Lattner3ac18842010-08-24 23:20:40 +0000239 // Assemble the parts into intermediate operands.
240 SmallVector<SDValue, 8> Ops(NumIntermediates);
241 if (NumIntermediates == NumParts) {
242 // If the register was not expanded, truncate or copy the value,
243 // as appropriate.
244 for (unsigned i = 0; i != NumParts; ++i)
245 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
246 PartVT, IntermediateVT);
247 } else if (NumParts > 0) {
248 // If the intermediate type was expanded, build the intermediate
249 // operands from the parts.
250 assert(NumParts % NumIntermediates == 0 &&
251 "Must expand into a divisible number of parts!");
252 unsigned Factor = NumParts / NumIntermediates;
253 for (unsigned i = 0; i != NumIntermediates; ++i)
254 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
255 PartVT, IntermediateVT);
256 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000257
Chris Lattner3ac18842010-08-24 23:20:40 +0000258 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
259 // intermediate operands.
260 Val = DAG.getNode(IntermediateVT.isVector() ?
261 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
262 ValueVT, &Ops[0], NumIntermediates);
263 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000264
Chris Lattner3ac18842010-08-24 23:20:40 +0000265 // There is now one part, held in Val. Correct it to match ValueVT.
266 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000267
Chris Lattner3ac18842010-08-24 23:20:40 +0000268 if (PartVT == ValueVT)
269 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000270
Chris Lattnere6f7c262010-08-25 22:49:25 +0000271 if (PartVT.isVector()) {
272 // If the element type of the source/dest vectors are the same, but the
273 // parts vector has more elements than the value vector, then we have a
274 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
275 // elements we want.
276 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
277 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
278 "Cannot narrow, it would be a lossy transformation");
279 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
280 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000281 }
282
Chris Lattnere6f7c262010-08-25 22:49:25 +0000283 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000284 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000286
Chris Lattner3ac18842010-08-24 23:20:40 +0000287 assert(ValueVT.getVectorElementType() == PartVT &&
288 ValueVT.getVectorNumElements() == 1 &&
289 "Only trivial scalar-to-vector conversions should get here!");
290 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
291}
292
293
294
Chris Lattnera13b8602010-08-24 23:10:06 +0000295
296static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
297 SDValue Val, SDValue *Parts, unsigned NumParts,
298 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000300/// getCopyToParts - Create a series of nodes that contain the specified value
301/// split into legal parts. If the parts contain more bits than Val, then, for
302/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000303static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000304 SDValue Val, SDValue *Parts, unsigned NumParts,
305 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000306 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000307 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000308
Chris Lattnera13b8602010-08-24 23:10:06 +0000309 // Handle the vector case separately.
310 if (ValueVT.isVector())
311 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000312
Chris Lattnera13b8602010-08-24 23:10:06 +0000313 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000314 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000315 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
317
Chris Lattnera13b8602010-08-24 23:10:06 +0000318 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 return;
320
Chris Lattnera13b8602010-08-24 23:10:06 +0000321 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
322 if (PartVT == ValueVT) {
323 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000324 Parts[0] = Val;
325 return;
326 }
327
Chris Lattnera13b8602010-08-24 23:10:06 +0000328 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
329 // If the parts cover more bits than the value has, promote the value.
330 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
331 assert(NumParts == 1 && "Do not know what to promote to!");
332 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
333 } else {
334 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000335 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000336 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
337 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
338 }
339 } else if (PartBits == ValueVT.getSizeInBits()) {
340 // Different types of the same size.
341 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000342 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000343 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
344 // If the parts cover less bits than value has, truncate the value.
345 assert(PartVT.isInteger() && ValueVT.isInteger() &&
346 "Unknown mismatch!");
347 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
348 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
349 }
350
351 // The value may have changed - recompute ValueVT.
352 ValueVT = Val.getValueType();
353 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
354 "Failed to tile the value with PartVT!");
355
356 if (NumParts == 1) {
357 assert(PartVT == ValueVT && "Type conversion failed!");
358 Parts[0] = Val;
359 return;
360 }
361
362 // Expand the value into multiple parts.
363 if (NumParts & (NumParts - 1)) {
364 // The number of parts is not a power of 2. Split off and copy the tail.
365 assert(PartVT.isInteger() && ValueVT.isInteger() &&
366 "Do not know what to expand to!");
367 unsigned RoundParts = 1 << Log2_32(NumParts);
368 unsigned RoundBits = RoundParts * PartBits;
369 unsigned OddParts = NumParts - RoundParts;
370 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
371 DAG.getIntPtrConstant(RoundBits));
372 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
373
374 if (TLI.isBigEndian())
375 // The odd parts were reversed by getCopyToParts - unreverse them.
376 std::reverse(Parts + RoundParts, Parts + NumParts);
377
378 NumParts = RoundParts;
379 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
380 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
381 }
382
383 // The number of parts is a power of 2. Repeatedly bisect the value using
384 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000385 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000386 EVT::getIntegerVT(*DAG.getContext(),
387 ValueVT.getSizeInBits()),
388 Val);
389
390 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
391 for (unsigned i = 0; i < NumParts; i += StepSize) {
392 unsigned ThisBits = StepSize * PartBits / 2;
393 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
394 SDValue &Part0 = Parts[i];
395 SDValue &Part1 = Parts[i+StepSize/2];
396
397 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
398 ThisVT, Part0, DAG.getIntPtrConstant(1));
399 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(0));
401
402 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000403 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
404 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000405 }
406 }
407 }
408
409 if (TLI.isBigEndian())
410 std::reverse(Parts, Parts + OrigNumParts);
411}
412
413
414/// getCopyToPartsVector - Create a series of nodes that contain the specified
415/// value split into legal parts.
416static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
417 SDValue Val, SDValue *Parts, unsigned NumParts,
418 EVT PartVT) {
419 EVT ValueVT = Val.getValueType();
420 assert(ValueVT.isVector() && "Not a vector");
421 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000422
Chris Lattnera13b8602010-08-24 23:10:06 +0000423 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000424 if (PartVT == ValueVT) {
425 // Nothing to do.
426 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
427 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000428 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000429 } else if (PartVT.isVector() &&
430 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
431 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
432 EVT ElementVT = PartVT.getVectorElementType();
433 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
434 // undef elements.
435 SmallVector<SDValue, 16> Ops;
436 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
437 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
438 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000439
Chris Lattnere6f7c262010-08-25 22:49:25 +0000440 for (unsigned i = ValueVT.getVectorNumElements(),
441 e = PartVT.getVectorNumElements(); i != e; ++i)
442 Ops.push_back(DAG.getUNDEF(ElementVT));
443
444 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
445
446 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000447
Chris Lattnere6f7c262010-08-25 22:49:25 +0000448 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
449 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
450 } else {
451 // Vector -> scalar conversion.
452 assert(ValueVT.getVectorElementType() == PartVT &&
453 ValueVT.getVectorNumElements() == 1 &&
454 "Only trivial vector-to-scalar conversions should get here!");
455 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
456 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000457 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000458
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 Parts[0] = Val;
460 return;
461 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000463 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000464 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000466 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000467 IntermediateVT,
468 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000469 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000470
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
472 NumParts = NumRegs; // Silence a compiler warning.
473 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000475 // Split the vector into intermediate operands.
476 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000477 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000479 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000484 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000485 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000487 // Split the intermediate operands into legal parts.
488 if (NumParts == NumIntermediates) {
489 // If the register was not expanded, promote or copy the value,
490 // as appropriate.
491 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000492 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000493 } else if (NumParts > 0) {
494 // If the intermediate type was expanded, split each the value into
495 // legal parts.
496 assert(NumParts % NumIntermediates == 0 &&
497 "Must expand into a divisible number of parts!");
498 unsigned Factor = NumParts / NumIntermediates;
499 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000500 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000501 }
502}
503
Chris Lattnera13b8602010-08-24 23:10:06 +0000504
505
506
Dan Gohman462f6b52010-05-29 17:53:24 +0000507namespace {
508 /// RegsForValue - This struct represents the registers (physical or virtual)
509 /// that a particular set of values is assigned, and the type information
510 /// about the value. The most common situation is to represent one value at a
511 /// time, but struct or array values are handled element-wise as multiple
512 /// values. The splitting of aggregates is performed recursively, so that we
513 /// never have aggregate-typed registers. The values at this point do not
514 /// necessarily have legal types, so each value may require one or more
515 /// registers of some legal type.
516 ///
517 struct RegsForValue {
518 /// ValueVTs - The value types of the values, which may not be legal, and
519 /// may need be promoted or synthesized from one or more registers.
520 ///
521 SmallVector<EVT, 4> ValueVTs;
522
523 /// RegVTs - The value types of the registers. This is the same size as
524 /// ValueVTs and it records, for each value, what the type of the assigned
525 /// register or registers are. (Individual values are never synthesized
526 /// from more than one type of register.)
527 ///
528 /// With virtual registers, the contents of RegVTs is redundant with TLI's
529 /// getRegisterType member function, however when with physical registers
530 /// it is necessary to have a separate record of the types.
531 ///
532 SmallVector<EVT, 4> RegVTs;
533
534 /// Regs - This list holds the registers assigned to the values.
535 /// Each legal or promoted value requires one register, and each
536 /// expanded value requires multiple registers.
537 ///
538 SmallVector<unsigned, 4> Regs;
539
540 RegsForValue() {}
541
542 RegsForValue(const SmallVector<unsigned, 4> &regs,
543 EVT regvt, EVT valuevt)
544 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
545
Dan Gohman462f6b52010-05-29 17:53:24 +0000546 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
547 unsigned Reg, const Type *Ty) {
548 ComputeValueVTs(tli, Ty, ValueVTs);
549
550 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
551 EVT ValueVT = ValueVTs[Value];
552 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
553 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
554 for (unsigned i = 0; i != NumRegs; ++i)
555 Regs.push_back(Reg + i);
556 RegVTs.push_back(RegisterVT);
557 Reg += NumRegs;
558 }
559 }
560
561 /// areValueTypesLegal - Return true if types of all the values are legal.
562 bool areValueTypesLegal(const TargetLowering &TLI) {
563 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
564 EVT RegisterVT = RegVTs[Value];
565 if (!TLI.isTypeLegal(RegisterVT))
566 return false;
567 }
568 return true;
569 }
570
571 /// append - Add the specified values to this one.
572 void append(const RegsForValue &RHS) {
573 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
574 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
575 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
576 }
577
578 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
579 /// this value and returns the result as a ValueVTs value. This uses
580 /// Chain/Flag as the input and updates them for the output Chain/Flag.
581 /// If the Flag pointer is NULL, no flag is used.
582 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
583 DebugLoc dl,
584 SDValue &Chain, SDValue *Flag) const;
585
586 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
587 /// specified value into the registers specified by this object. This uses
588 /// Chain/Flag as the input and updates them for the output Chain/Flag.
589 /// If the Flag pointer is NULL, no flag is used.
590 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
591 SDValue &Chain, SDValue *Flag) const;
592
593 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
594 /// operand list. This adds the code marker, matching input operand index
595 /// (if applicable), and includes the number of values added into it.
596 void AddInlineAsmOperands(unsigned Kind,
597 bool HasMatching, unsigned MatchingIdx,
598 SelectionDAG &DAG,
599 std::vector<SDValue> &Ops) const;
600 };
601}
602
603/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
604/// this value and returns the result as a ValueVT value. This uses
605/// Chain/Flag as the input and updates them for the output Chain/Flag.
606/// If the Flag pointer is NULL, no flag is used.
607SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
608 FunctionLoweringInfo &FuncInfo,
609 DebugLoc dl,
610 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000611 // A Value with type {} or [0 x %t] needs no registers.
612 if (ValueVTs.empty())
613 return SDValue();
614
Dan Gohman462f6b52010-05-29 17:53:24 +0000615 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
616
617 // Assemble the legal parts into the final values.
618 SmallVector<SDValue, 4> Values(ValueVTs.size());
619 SmallVector<SDValue, 8> Parts;
620 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
621 // Copy the legal parts from the registers.
622 EVT ValueVT = ValueVTs[Value];
623 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
624 EVT RegisterVT = RegVTs[Value];
625
626 Parts.resize(NumRegs);
627 for (unsigned i = 0; i != NumRegs; ++i) {
628 SDValue P;
629 if (Flag == 0) {
630 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
631 } else {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
633 *Flag = P.getValue(2);
634 }
635
636 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000637 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000638
639 // If the source register was virtual and if we know something about it,
640 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000641 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000642 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000644
645 const FunctionLoweringInfo::LiveOutInfo *LOI =
646 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
647 if (!LOI)
648 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000649
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000650 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000651 unsigned NumSignBits = LOI->NumSignBits;
652 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000654 // FIXME: We capture more information than the dag can represent. For
655 // now, just use the tightest assertzext/assertsext possible.
656 bool isSExt = true;
657 EVT FromVT(MVT::Other);
658 if (NumSignBits == RegSize)
659 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
660 else if (NumZeroBits >= RegSize-1)
661 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
662 else if (NumSignBits > RegSize-8)
663 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
664 else if (NumZeroBits >= RegSize-8)
665 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
666 else if (NumSignBits > RegSize-16)
667 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
668 else if (NumZeroBits >= RegSize-16)
669 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
670 else if (NumSignBits > RegSize-32)
671 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
672 else if (NumZeroBits >= RegSize-32)
673 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
674 else
675 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000676
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000677 // Add an assertion node.
678 assert(FromVT != MVT::Other);
679 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
680 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000681 }
682
683 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
684 NumRegs, RegisterVT, ValueVT);
685 Part += NumRegs;
686 Parts.clear();
687 }
688
689 return DAG.getNode(ISD::MERGE_VALUES, dl,
690 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
691 &Values[0], ValueVTs.size());
692}
693
694/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
695/// specified value into the registers specified by this object. This uses
696/// Chain/Flag as the input and updates them for the output Chain/Flag.
697/// If the Flag pointer is NULL, no flag is used.
698void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
699 SDValue &Chain, SDValue *Flag) const {
700 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
701
702 // Get the list of the values's legal parts.
703 unsigned NumRegs = Regs.size();
704 SmallVector<SDValue, 8> Parts(NumRegs);
705 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
706 EVT ValueVT = ValueVTs[Value];
707 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
708 EVT RegisterVT = RegVTs[Value];
709
Chris Lattner3ac18842010-08-24 23:20:40 +0000710 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000711 &Parts[Part], NumParts, RegisterVT);
712 Part += NumParts;
713 }
714
715 // Copy the parts into the registers.
716 SmallVector<SDValue, 8> Chains(NumRegs);
717 for (unsigned i = 0; i != NumRegs; ++i) {
718 SDValue Part;
719 if (Flag == 0) {
720 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
721 } else {
722 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
723 *Flag = Part.getValue(1);
724 }
725
726 Chains[i] = Part.getValue(0);
727 }
728
729 if (NumRegs == 1 || Flag)
730 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
731 // flagged to it. That is the CopyToReg nodes and the user are considered
732 // a single scheduling unit. If we create a TokenFactor and return it as
733 // chain, then the TokenFactor is both a predecessor (operand) of the
734 // user as well as a successor (the TF operands are flagged to the user).
735 // c1, f1 = CopyToReg
736 // c2, f2 = CopyToReg
737 // c3 = TokenFactor c1, c2
738 // ...
739 // = op c3, ..., f2
740 Chain = Chains[NumRegs-1];
741 else
742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
743}
744
745/// AddInlineAsmOperands - Add this value to the specified inlineasm node
746/// operand list. This adds the code marker and includes the number of
747/// values added into it.
748void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
749 unsigned MatchingIdx,
750 SelectionDAG &DAG,
751 std::vector<SDValue> &Ops) const {
752 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
753
754 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
755 if (HasMatching)
756 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
757 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
758 Ops.push_back(Res);
759
760 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
761 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
762 EVT RegisterVT = RegVTs[Value];
763 for (unsigned i = 0; i != NumRegs; ++i) {
764 assert(Reg < Regs.size() && "Mismatch in # registers expected");
765 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
766 }
767 }
768}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000769
Dan Gohman2048b852009-11-23 18:04:58 +0000770void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000771 AA = &aa;
772 GFI = gfi;
773 TD = DAG.getTarget().getTargetData();
774}
775
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000776/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000777/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000778/// for a new block. This doesn't clear out information about
779/// additional blocks that are needed to complete switch lowering
780/// or PHI node updating; that information is cleared out as it is
781/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000782void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000783 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000784 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000785 PendingLoads.clear();
786 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000787 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000788 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000789 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000790}
791
792/// getRoot - Return the current virtual root of the Selection DAG,
793/// flushing any PendingLoad items. This must be done before emitting
794/// a store or any other node that may need to be ordered after any
795/// prior load instructions.
796///
Dan Gohman2048b852009-11-23 18:04:58 +0000797SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000798 if (PendingLoads.empty())
799 return DAG.getRoot();
800
801 if (PendingLoads.size() == 1) {
802 SDValue Root = PendingLoads[0];
803 DAG.setRoot(Root);
804 PendingLoads.clear();
805 return Root;
806 }
807
808 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000810 &PendingLoads[0], PendingLoads.size());
811 PendingLoads.clear();
812 DAG.setRoot(Root);
813 return Root;
814}
815
816/// getControlRoot - Similar to getRoot, but instead of flushing all the
817/// PendingLoad items, flush all the PendingExports items. It is necessary
818/// to do this before emitting a terminator instruction.
819///
Dan Gohman2048b852009-11-23 18:04:58 +0000820SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000821 SDValue Root = DAG.getRoot();
822
823 if (PendingExports.empty())
824 return Root;
825
826 // Turn all of the CopyToReg chains into one factored node.
827 if (Root.getOpcode() != ISD::EntryToken) {
828 unsigned i = 0, e = PendingExports.size();
829 for (; i != e; ++i) {
830 assert(PendingExports[i].getNode()->getNumOperands() > 1);
831 if (PendingExports[i].getNode()->getOperand(0) == Root)
832 break; // Don't add the root if we already indirectly depend on it.
833 }
834
835 if (i == e)
836 PendingExports.push_back(Root);
837 }
838
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000840 &PendingExports[0],
841 PendingExports.size());
842 PendingExports.clear();
843 DAG.setRoot(Root);
844 return Root;
845}
846
Bill Wendling4533cac2010-01-28 21:51:40 +0000847void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
848 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
849 DAG.AssignOrdering(Node, SDNodeOrder);
850
851 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
852 AssignOrderingToNode(Node->getOperand(I).getNode());
853}
854
Dan Gohman46510a72010-04-15 01:51:59 +0000855void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000856 // Set up outgoing PHI node register values before emitting the terminator.
857 if (isa<TerminatorInst>(&I))
858 HandlePHINodesInSuccessorBlocks(I.getParent());
859
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000860 CurDebugLoc = I.getDebugLoc();
861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000862 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000863
Dan Gohman92884f72010-04-20 15:03:56 +0000864 if (!isa<TerminatorInst>(&I) && !HasTailCall)
865 CopyToExportRegsIfNeeded(&I);
866
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000867 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000868}
869
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000870void SelectionDAGBuilder::visitPHI(const PHINode &) {
871 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
872}
873
Dan Gohman46510a72010-04-15 01:51:59 +0000874void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000875 // Note: this doesn't use InstVisitor, because it has to work with
876 // ConstantExpr's in addition to instructions.
877 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000878 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 // Build the switch statement using the Instruction.def file.
880#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000881 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882#include "llvm/Instruction.def"
883 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000884
885 // Assign the ordering to the freshly created DAG nodes.
886 if (NodeMap.count(&I)) {
887 ++SDNodeOrder;
888 AssignOrderingToNode(getValue(&I).getNode());
889 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000890}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000891
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000892// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
893// generate the debug data structures now that we've seen its definition.
894void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
895 SDValue Val) {
896 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000897 if (DDI.getDI()) {
898 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000899 DebugLoc dl = DDI.getdl();
900 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000901 MDNode *Variable = DI->getVariable();
902 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000903 SDDbgValue *SDV;
904 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000905 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000906 SDV = DAG.getDbgValue(Variable, Val.getNode(),
907 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
908 DAG.AddDbgValue(SDV, Val.getNode(), false);
909 }
Owen Anderson95771af2011-02-25 21:41:48 +0000910 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000911 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000912 DanglingDebugInfoMap[V] = DanglingDebugInfo();
913 }
914}
915
Dan Gohman28a17352010-07-01 01:59:43 +0000916// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000917SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000918 // If we already have an SDValue for this value, use it. It's important
919 // to do this first, so that we don't create a CopyFromReg if we already
920 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000921 SDValue &N = NodeMap[V];
922 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000923
Dan Gohman28a17352010-07-01 01:59:43 +0000924 // If there's a virtual register allocated and initialized for this
925 // value, use it.
926 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
927 if (It != FuncInfo.ValueMap.end()) {
928 unsigned InReg = It->second;
929 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
930 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000931 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
932 resolveDanglingDebugInfo(V, N);
933 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000934 }
935
936 // Otherwise create a new SDValue and remember it.
937 SDValue Val = getValueImpl(V);
938 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000939 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000940 return Val;
941}
942
943/// getNonRegisterValue - Return an SDValue for the given Value, but
944/// don't look in FuncInfo.ValueMap for a virtual register.
945SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
946 // If we already have an SDValue for this value, use it.
947 SDValue &N = NodeMap[V];
948 if (N.getNode()) return N;
949
950 // Otherwise create a new SDValue and remember it.
951 SDValue Val = getValueImpl(V);
952 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000953 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000954 return Val;
955}
956
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000958/// Create an SDValue for the given value.
959SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000960 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000961 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000962
Dan Gohman383b5f62010-04-17 15:32:28 +0000963 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000964 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000965
Dan Gohman383b5f62010-04-17 15:32:28 +0000966 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000967 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000970 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000971
Dan Gohman383b5f62010-04-17 15:32:28 +0000972 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000973 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000974
Nate Begeman9008ca62009-04-27 18:41:29 +0000975 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000976 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977
Dan Gohman383b5f62010-04-17 15:32:28 +0000978 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000979 visit(CE->getOpcode(), *CE);
980 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000981 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000982 return N1;
983 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
986 SmallVector<SDValue, 4> Constants;
987 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
988 OI != OE; ++OI) {
989 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000990 // If the operand is an empty aggregate, there are no values.
991 if (!Val) continue;
992 // Add each leaf value from the operand to the Constants list
993 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000994 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
995 Constants.push_back(SDValue(Val, i));
996 }
Bill Wendling87710f02009-12-21 23:47:40 +0000997
Bill Wendling4533cac2010-01-28 21:51:40 +0000998 return DAG.getMergeValues(&Constants[0], Constants.size(),
999 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 }
1001
Duncan Sands1df98592010-02-16 11:11:14 +00001002 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1004 "Unknown struct or array constant!");
1005
Owen Andersone50ed302009-08-10 22:56:29 +00001006 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1008 unsigned NumElts = ValueVTs.size();
1009 if (NumElts == 0)
1010 return SDValue(); // empty struct
1011 SmallVector<SDValue, 4> Constants(NumElts);
1012 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001013 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001014 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001015 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001016 else if (EltVT.isFloatingPoint())
1017 Constants[i] = DAG.getConstantFP(0, EltVT);
1018 else
1019 Constants[i] = DAG.getConstant(0, EltVT);
1020 }
Bill Wendling87710f02009-12-21 23:47:40 +00001021
Bill Wendling4533cac2010-01-28 21:51:40 +00001022 return DAG.getMergeValues(&Constants[0], NumElts,
1023 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 }
1025
Dan Gohman383b5f62010-04-17 15:32:28 +00001026 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001027 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001028
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001029 const VectorType *VecTy = cast<VectorType>(V->getType());
1030 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 // Now that we know the number and type of the elements, get that number of
1033 // elements into the Ops array based on what kind of constant it is.
1034 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 for (unsigned i = 0; i != NumElements; ++i)
1037 Ops.push_back(getValue(CP->getOperand(i)));
1038 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001039 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001040 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001041
1042 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001043 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 Op = DAG.getConstantFP(0, EltVT);
1045 else
1046 Op = DAG.getConstant(0, EltVT);
1047 Ops.assign(NumElements, Op);
1048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001050 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001051 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1052 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 // If this is a static alloca, generate it as the frameindex instead of
1056 // computation.
1057 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1058 DenseMap<const AllocaInst*, int>::iterator SI =
1059 FuncInfo.StaticAllocaMap.find(AI);
1060 if (SI != FuncInfo.StaticAllocaMap.end())
1061 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1062 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001063
Dan Gohman28a17352010-07-01 01:59:43 +00001064 // If this is an instruction which fast-isel has deferred, select it now.
1065 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001066 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1067 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1068 SDValue Chain = DAG.getEntryNode();
1069 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001070 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001071
Dan Gohman28a17352010-07-01 01:59:43 +00001072 llvm_unreachable("Can't get register for value!");
1073 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074}
1075
Dan Gohman46510a72010-04-15 01:51:59 +00001076void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001077 SDValue Chain = getControlRoot();
1078 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001079 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001080
Dan Gohman7451d3e2010-05-29 17:03:36 +00001081 if (!FuncInfo.CanLowerReturn) {
1082 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001083 const Function *F = I.getParent()->getParent();
1084
1085 // Emit a store of the return value through the virtual register.
1086 // Leave Outs empty so that LowerReturn won't try to load return
1087 // registers the usual way.
1088 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001089 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001090 PtrValueVTs);
1091
1092 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1093 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001094
Owen Andersone50ed302009-08-10 22:56:29 +00001095 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001096 SmallVector<uint64_t, 4> Offsets;
1097 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001099
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001100 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001101 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001102 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1103 RetPtr.getValueType(), RetPtr,
1104 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001105 Chains[i] =
1106 DAG.getStore(Chain, getCurDebugLoc(),
1107 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001108 // FIXME: better loc info would be nice.
1109 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001110 }
1111
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001112 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1113 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001114 } else if (I.getNumOperands() != 0) {
1115 SmallVector<EVT, 4> ValueVTs;
1116 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1117 unsigned NumValues = ValueVTs.size();
1118 if (NumValues) {
1119 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001120 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1121 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001122
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001123 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001124
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001125 const Function *F = I.getParent()->getParent();
1126 if (F->paramHasAttr(0, Attribute::SExt))
1127 ExtendKind = ISD::SIGN_EXTEND;
1128 else if (F->paramHasAttr(0, Attribute::ZExt))
1129 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001131 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Cameron Zwarich44579682011-03-17 14:21:56 +00001132 MVT ReturnMVT = TLI.getTypeForExtArgOrReturn(VT, ExtendKind);
Cameron Zwarichebe81732011-03-16 22:20:18 +00001133 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), ReturnMVT);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001134 if (VT.bitsLT(MinVT))
1135 VT = MinVT;
1136 }
1137
1138 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1139 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1140 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001141 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001142 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1143 &Parts[0], NumParts, PartVT, ExtendKind);
1144
1145 // 'inreg' on function refers to return value
1146 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1147 if (F->paramHasAttr(0, Attribute::InReg))
1148 Flags.setInReg();
1149
1150 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001151 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001152 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001153 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001154 Flags.setZExt();
1155
Dan Gohmanc9403652010-07-07 15:54:55 +00001156 for (unsigned i = 0; i < NumParts; ++i) {
1157 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1158 /*isfixed=*/true));
1159 OutVals.push_back(Parts[i]);
1160 }
Evan Cheng3927f432009-03-25 20:20:11 +00001161 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001162 }
1163 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001164
1165 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001166 CallingConv::ID CallConv =
1167 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001169 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001170
1171 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001172 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001173 "LowerReturn didn't return a valid chain!");
1174
1175 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001176 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001177}
1178
Dan Gohmanad62f532009-04-23 23:13:24 +00001179/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1180/// created for it, emit nodes to copy the value into the virtual
1181/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001182void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001183 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1184 if (VMI != FuncInfo.ValueMap.end()) {
1185 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1186 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001187 }
1188}
1189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1191/// the current basic block, add it to ValueMap now so that we'll get a
1192/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001193void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001194 // No need to export constants.
1195 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001197 // Already exported?
1198 if (FuncInfo.isExportedInst(V)) return;
1199
1200 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1201 CopyValueToVirtualRegister(V, Reg);
1202}
1203
Dan Gohman46510a72010-04-15 01:51:59 +00001204bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001205 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001206 // The operands of the setcc have to be in this block. We don't know
1207 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001208 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209 // Can export from current BB.
1210 if (VI->getParent() == FromBB)
1211 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // Is already exported, noop.
1214 return FuncInfo.isExportedInst(V);
1215 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001217 // If this is an argument, we can export it if the BB is the entry block or
1218 // if it is already exported.
1219 if (isa<Argument>(V)) {
1220 if (FromBB == &FromBB->getParent()->getEntryBlock())
1221 return true;
1222
1223 // Otherwise, can only export this if it is already exported.
1224 return FuncInfo.isExportedInst(V);
1225 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001227 // Otherwise, constants can always be exported.
1228 return true;
1229}
1230
1231static bool InBlock(const Value *V, const BasicBlock *BB) {
1232 if (const Instruction *I = dyn_cast<Instruction>(V))
1233 return I->getParent() == BB;
1234 return true;
1235}
1236
Dan Gohmanc2277342008-10-17 21:16:08 +00001237/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1238/// This function emits a branch and is used at the leaves of an OR or an
1239/// AND operator tree.
1240///
1241void
Dan Gohman46510a72010-04-15 01:51:59 +00001242SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001243 MachineBasicBlock *TBB,
1244 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001245 MachineBasicBlock *CurBB,
1246 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001247 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001248
Dan Gohmanc2277342008-10-17 21:16:08 +00001249 // If the leaf of the tree is a comparison, merge the condition into
1250 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001251 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001252 // The operands of the cmp have to be in this block. We don't know
1253 // how to export them from some other block. If this is the first block
1254 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001255 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001256 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1257 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001258 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001259 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001260 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001261 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001262 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001263 } else {
1264 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001265 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001266 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001267
1268 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1270 SwitchCases.push_back(CB);
1271 return;
1272 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001273 }
1274
1275 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001276 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001277 NULL, TBB, FBB, CurBB);
1278 SwitchCases.push_back(CB);
1279}
1280
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001281/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001282void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001283 MachineBasicBlock *TBB,
1284 MachineBasicBlock *FBB,
1285 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001286 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001287 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001288 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001289 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001290 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001291 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1292 BOp->getParent() != CurBB->getBasicBlock() ||
1293 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1294 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001295 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296 return;
1297 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001299 // Create TmpBB after CurBB.
1300 MachineFunction::iterator BBI = CurBB;
1301 MachineFunction &MF = DAG.getMachineFunction();
1302 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1303 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 if (Opc == Instruction::Or) {
1306 // Codegen X | Y as:
1307 // jmp_if_X TBB
1308 // jmp TmpBB
1309 // TmpBB:
1310 // jmp_if_Y TBB
1311 // jmp FBB
1312 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001314 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001315 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001316
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001318 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 } else {
1320 assert(Opc == Instruction::And && "Unknown merge op!");
1321 // Codegen X & Y as:
1322 // jmp_if_X TmpBB
1323 // jmp FBB
1324 // TmpBB:
1325 // jmp_if_Y TBB
1326 // jmp FBB
1327 //
1328 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001331 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001333 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001334 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 }
1336}
1337
1338/// If the set of cases should be emitted as a series of branches, return true.
1339/// If we should emit this as a bunch of and/or'd together conditions, return
1340/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001341bool
Dan Gohman2048b852009-11-23 18:04:58 +00001342SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001344
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 // If this is two comparisons of the same values or'd or and'd together, they
1346 // will get folded into a single comparison, so don't emit two blocks.
1347 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1348 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1349 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1350 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1351 return false;
1352 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001353
Chris Lattner133ce872010-01-02 00:00:03 +00001354 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1355 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1356 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1357 Cases[0].CC == Cases[1].CC &&
1358 isa<Constant>(Cases[0].CmpRHS) &&
1359 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1360 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1361 return false;
1362 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1363 return false;
1364 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001366 return true;
1367}
1368
Dan Gohman46510a72010-04-15 01:51:59 +00001369void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001370 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001371
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001372 // Update machine-CFG edges.
1373 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1374
1375 // Figure out which block is immediately after the current one.
1376 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001377 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001378 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 NextBlock = BBI;
1380
1381 if (I.isUnconditional()) {
1382 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001383 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001384
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001385 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001386 if (Succ0MBB != NextBlock)
1387 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001388 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001389 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001390
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001391 return;
1392 }
1393
1394 // If this condition is one of the special cases we handle, do special stuff
1395 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001396 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1398
1399 // If this is a series of conditions that are or'd or and'd together, emit
1400 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001401 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001402 // For example, instead of something like:
1403 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001404 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // or C, F
1408 // jnz foo
1409 // Emit:
1410 // cmp A, B
1411 // je foo
1412 // cmp D, E
1413 // jle foo
1414 //
Dan Gohman46510a72010-04-15 01:51:59 +00001415 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001416 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001417 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 (BOp->getOpcode() == Instruction::And ||
1419 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001420 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1421 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001422 // If the compares in later blocks need to use values not currently
1423 // exported from this block, export them now. This block should always
1424 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001425 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001427 // Allow some cases to be rejected.
1428 if (ShouldEmitAsBranches(SwitchCases)) {
1429 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1430 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1431 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 SwitchCases.erase(SwitchCases.begin());
1437 return;
1438 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001440 // Okay, we decided not to do this, remove any inserted MBB's and clear
1441 // SwitchCases.
1442 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001443 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001445 SwitchCases.clear();
1446 }
1447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001448
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001449 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001450 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001451 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001453 // Use visitSwitchCase to actually insert the fast branch sequence for this
1454 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001455 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456}
1457
1458/// visitSwitchCase - Emits the necessary code to represent a single node in
1459/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001460void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1461 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 SDValue Cond;
1463 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001464 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001465
1466 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 if (CB.CmpMHS == NULL) {
1468 // Fold "(X == true)" to X and "(X == false)" to !X to
1469 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001470 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001471 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001473 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001474 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001476 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001478 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 } else {
1480 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1481
Anton Korobeynikov23218582008-12-23 22:25:27 +00001482 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1483 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484
1485 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001486 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487
1488 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001490 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001492 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001493 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001494 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495 DAG.getConstant(High-Low, VT), ISD::SETULE);
1496 }
1497 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001500 SwitchBB->addSuccessor(CB.TrueBB);
1501 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // Set NextBlock to be the MBB immediately after the current one, if any.
1504 // This is used to avoid emitting unnecessary branches to the next block.
1505 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001506 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001507 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // If the lhs block is the next block, invert the condition so that we can
1511 // fall through to the lhs instead of the rhs block.
1512 if (CB.TrueBB == NextBlock) {
1513 std::swap(CB.TrueBB, CB.FalseBB);
1514 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001515 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001517
Dale Johannesenf5d97892009-02-04 01:48:28 +00001518 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001520 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001521
Evan Cheng266a99d2010-09-23 06:51:55 +00001522 // Insert the false branch. Do this even if it's a fall through branch,
1523 // this makes it easier to do DAG optimizations which require inverting
1524 // the branch condition.
1525 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1526 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001527
1528 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001529}
1530
1531/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001532void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001533 // Emit the code for the jump table
1534 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001535 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001536 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1537 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001538 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001539 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1540 MVT::Other, Index.getValue(1),
1541 Table, Index);
1542 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001543}
1544
1545/// visitJumpTableHeader - This function emits necessary code to produce index
1546/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001547void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001548 JumpTableHeader &JTH,
1549 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001550 // Subtract the lowest switch case value from the value being switched on and
1551 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001552 // difference between smallest and largest cases.
1553 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001554 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001555 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001556 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001557
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001558 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001559 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001560 // can be used as an index into the jump table in a subsequent basic block.
1561 // This value may be smaller or larger than the target's pointer type, and
1562 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001563 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001564
Dan Gohman89496d02010-07-02 00:10:16 +00001565 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001566 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1567 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 JT.Reg = JumpTableReg;
1569
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001570 // Emit the range check for the jump table, and branch to the default block
1571 // for the switch statement if the value being switched on exceeds the largest
1572 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001573 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001574 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001575 DAG.getConstant(JTH.Last-JTH.First,VT),
1576 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001577
1578 // Set NextBlock to be the MBB immediately after the current one, if any.
1579 // This is used to avoid emitting unnecessary branches to the next block.
1580 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001581 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001582
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001583 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584 NextBlock = BBI;
1585
Dale Johannesen66978ee2009-01-31 02:22:37 +00001586 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001588 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001589
Bill Wendling4533cac2010-01-28 21:51:40 +00001590 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001591 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1592 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001593
Bill Wendling87710f02009-12-21 23:47:40 +00001594 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001595}
1596
1597/// visitBitTestHeader - This function emits necessary code to produce value
1598/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001599void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1600 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001601 // Subtract the minimum value
1602 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001603 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001604 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001605 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001606
1607 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001608 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001609 TLI.getSetCCResultType(Sub.getValueType()),
1610 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001611 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001612
Evan Chengd08e5b42011-01-06 01:02:44 +00001613 // Determine the type of the test operands.
1614 bool UsePtrType = false;
1615 if (!TLI.isTypeLegal(VT))
1616 UsePtrType = true;
1617 else {
1618 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1619 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1620 // Switch table case range are encoded into series of masks.
1621 // Just use pointer type, it's guaranteed to fit.
1622 UsePtrType = true;
1623 break;
1624 }
1625 }
1626 if (UsePtrType) {
1627 VT = TLI.getPointerTy();
1628 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1629 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630
Evan Chengd08e5b42011-01-06 01:02:44 +00001631 B.RegVT = VT;
1632 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001633 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001634 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635
1636 // Set NextBlock to be the MBB immediately after the current one, if any.
1637 // This is used to avoid emitting unnecessary branches to the next block.
1638 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001639 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001640 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001641 NextBlock = BBI;
1642
1643 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1644
Dan Gohman99be8ae2010-04-19 22:41:47 +00001645 SwitchBB->addSuccessor(B.Default);
1646 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001647
Dale Johannesen66978ee2009-01-31 02:22:37 +00001648 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001649 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001650 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001651
Evan Cheng8c1f4322010-09-23 18:32:19 +00001652 if (MBB != NextBlock)
1653 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1654 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001655
Bill Wendling87710f02009-12-21 23:47:40 +00001656 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001657}
1658
1659/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001660void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1661 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001662 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001663 BitTestCase &B,
1664 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001665 EVT VT = BB.RegVT;
1666 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1667 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001668 SDValue Cmp;
1669 if (CountPopulation_64(B.Mask) == 1) {
1670 // Testing for a single bit; just compare the shift count with what it
1671 // would need to be to shift a 1 bit in that position.
1672 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001673 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001674 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001675 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001676 ISD::SETEQ);
1677 } else {
1678 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001679 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1680 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001681
Dan Gohman8e0163a2010-06-24 02:06:24 +00001682 // Emit bit tests and jumps
1683 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001684 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001685 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001686 TLI.getSetCCResultType(VT),
1687 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001688 ISD::SETNE);
1689 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690
Dan Gohman99be8ae2010-04-19 22:41:47 +00001691 SwitchBB->addSuccessor(B.TargetBB);
1692 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001693
Dale Johannesen66978ee2009-01-31 02:22:37 +00001694 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001695 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001696 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697
1698 // Set NextBlock to be the MBB immediately after the current one, if any.
1699 // This is used to avoid emitting unnecessary branches to the next block.
1700 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001701 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001702 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703 NextBlock = BBI;
1704
Evan Cheng8c1f4322010-09-23 18:32:19 +00001705 if (NextMBB != NextBlock)
1706 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1707 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001708
Bill Wendling87710f02009-12-21 23:47:40 +00001709 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710}
1711
Dan Gohman46510a72010-04-15 01:51:59 +00001712void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001713 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001714
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001715 // Retrieve successors.
1716 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1717 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1718
Gabor Greifb67e6b32009-01-15 11:10:44 +00001719 const Value *Callee(I.getCalledValue());
1720 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001721 visitInlineAsm(&I);
1722 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001723 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724
1725 // If the value of the invoke is used outside of its defining block, make it
1726 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001727 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728
1729 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001730 InvokeMBB->addSuccessor(Return);
1731 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732
1733 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001734 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1735 MVT::Other, getControlRoot(),
1736 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001737}
1738
Dan Gohman46510a72010-04-15 01:51:59 +00001739void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740}
1741
1742/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1743/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001744bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1745 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001746 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001747 MachineBasicBlock *Default,
1748 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001749 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754 return false;
1755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 // Get the MachineFunction which holds the current MBB. This is used when
1757 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001758 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759
1760 // Figure out which block is immediately after the current one.
1761 MachineBasicBlock *NextBlock = 0;
1762 MachineFunction::iterator BBI = CR.CaseBB;
1763
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001764 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001765 NextBlock = BBI;
1766
Benjamin Kramerce750f02010-11-22 09:45:38 +00001767 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001768 // is the same as the other, but has one bit unset that the other has set,
1769 // use bit manipulation to do two compares at once. For example:
1770 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001771 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1772 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1773 if (Size == 2 && CR.CaseBB == SwitchBB) {
1774 Case &Small = *CR.Range.first;
1775 Case &Big = *(CR.Range.second-1);
1776
1777 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1778 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1779 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1780
1781 // Check that there is only one bit different.
1782 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1783 (SmallValue | BigValue) == BigValue) {
1784 // Isolate the common bit.
1785 APInt CommonBit = BigValue & ~SmallValue;
1786 assert((SmallValue | CommonBit) == BigValue &&
1787 CommonBit.countPopulation() == 1 && "Not a common bit?");
1788
1789 SDValue CondLHS = getValue(SV);
1790 EVT VT = CondLHS.getValueType();
1791 DebugLoc DL = getCurDebugLoc();
1792
1793 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1794 DAG.getConstant(CommonBit, VT));
1795 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1796 Or, DAG.getConstant(BigValue, VT),
1797 ISD::SETEQ);
1798
1799 // Update successor info.
1800 SwitchBB->addSuccessor(Small.BB);
1801 SwitchBB->addSuccessor(Default);
1802
1803 // Insert the true branch.
1804 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1805 getControlRoot(), Cond,
1806 DAG.getBasicBlock(Small.BB));
1807
1808 // Insert the false branch.
1809 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1810 DAG.getBasicBlock(Default));
1811
1812 DAG.setRoot(BrCond);
1813 return true;
1814 }
1815 }
1816 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001818 // Rearrange the case blocks so that the last one falls through if possible.
1819 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1820 // The last case block won't fall through into 'NextBlock' if we emit the
1821 // branches in this order. See if rearranging a case value would help.
1822 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1823 if (I->BB == NextBlock) {
1824 std::swap(*I, BackCase);
1825 break;
1826 }
1827 }
1828 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001829
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 // Create a CaseBlock record representing a conditional branch to
1831 // the Case's target mbb if the value being switched on SV is equal
1832 // to C.
1833 MachineBasicBlock *CurBlock = CR.CaseBB;
1834 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1835 MachineBasicBlock *FallThrough;
1836 if (I != E-1) {
1837 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1838 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001839
1840 // Put SV in a virtual register to make it available from the new blocks.
1841 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001842 } else {
1843 // If the last case doesn't match, go to the default block.
1844 FallThrough = Default;
1845 }
1846
Dan Gohman46510a72010-04-15 01:51:59 +00001847 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001848 ISD::CondCode CC;
1849 if (I->High == I->Low) {
1850 // This is just small small case range :) containing exactly 1 case
1851 CC = ISD::SETEQ;
1852 LHS = SV; RHS = I->High; MHS = NULL;
1853 } else {
1854 CC = ISD::SETLE;
1855 LHS = I->Low; MHS = SV; RHS = I->High;
1856 }
1857 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001858
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001859 // If emitting the first comparison, just call visitSwitchCase to emit the
1860 // code into the current block. Otherwise, push the CaseBlock onto the
1861 // vector to be later processed by SDISel, and insert the node's MBB
1862 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001863 if (CurBlock == SwitchBB)
1864 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001865 else
1866 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001868 CurBlock = FallThrough;
1869 }
1870
1871 return true;
1872}
1873
1874static inline bool areJTsAllowed(const TargetLowering &TLI) {
1875 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1877 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001878}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001879
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001880static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001881 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001882 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001883 return (LastExt - FirstExt + 1ULL);
1884}
1885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001887bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1888 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001889 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001890 MachineBasicBlock* Default,
1891 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 Case& FrontCase = *CR.Range.first;
1893 Case& BackCase = *(CR.Range.second-1);
1894
Chris Lattnere880efe2009-11-07 07:50:34 +00001895 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1896 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897
Chris Lattnere880efe2009-11-07 07:50:34 +00001898 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1900 I!=E; ++I)
1901 TSize += I->size();
1902
Dan Gohmane0567812010-04-08 23:03:40 +00001903 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001905
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001906 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001907 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 if (Density < 0.4)
1909 return false;
1910
David Greene4b69d992010-01-05 01:24:57 +00001911 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001912 << "First entry: " << First << ". Last entry: " << Last << '\n'
1913 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001914 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915
1916 // Get the MachineFunction which holds the current MBB. This is used when
1917 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001918 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001919
1920 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001922 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923
1924 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1925
1926 // Create a new basic block to hold the code for loading the address
1927 // of the jump table, and jumping to it. Update successor information;
1928 // we will either branch to the default case for the switch, or the jump
1929 // table.
1930 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1931 CurMF->insert(BBI, JumpTableBB);
1932 CR.CaseBB->addSuccessor(Default);
1933 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001934
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001935 // Build a vector of destination BBs, corresponding to each target
1936 // of the jump table. If the value of the jump table slot corresponds to
1937 // a case statement, push the case's BB onto the vector, otherwise, push
1938 // the default BB.
1939 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001940 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001941 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001942 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1943 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001944
1945 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001946 DestBBs.push_back(I->BB);
1947 if (TEI==High)
1948 ++I;
1949 } else {
1950 DestBBs.push_back(Default);
1951 }
1952 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001953
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1956 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001957 E = DestBBs.end(); I != E; ++I) {
1958 if (!SuccsHandled[(*I)->getNumber()]) {
1959 SuccsHandled[(*I)->getNumber()] = true;
1960 JumpTableBB->addSuccessor(*I);
1961 }
1962 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001963
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001964 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001965 unsigned JTEncoding = TLI.getJumpTableEncoding();
1966 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001967 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001968
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001969 // Set the jump table information so that we can codegen it as a second
1970 // MachineBasicBlock
1971 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001972 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1973 if (CR.CaseBB == SwitchBB)
1974 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 JTCases.push_back(JumpTableBlock(JTH, JT));
1977
1978 return true;
1979}
1980
1981/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1982/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001983bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1984 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001985 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001986 MachineBasicBlock *Default,
1987 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001988 // Get the MachineFunction which holds the current MBB. This is used when
1989 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001990 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001991
1992 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001994 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995
1996 Case& FrontCase = *CR.Range.first;
1997 Case& BackCase = *(CR.Range.second-1);
1998 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1999
2000 // Size is the number of Cases represented by this range.
2001 unsigned Size = CR.Range.second - CR.Range.first;
2002
Chris Lattnere880efe2009-11-07 07:50:34 +00002003 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2004 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002005 double FMetric = 0;
2006 CaseItr Pivot = CR.Range.first + Size/2;
2007
2008 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2009 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002010 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002011 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2012 I!=E; ++I)
2013 TSize += I->size();
2014
Chris Lattnere880efe2009-11-07 07:50:34 +00002015 APInt LSize = FrontCase.size();
2016 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002017 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002018 << "First: " << First << ", Last: " << Last <<'\n'
2019 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002020 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2021 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002022 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2023 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002024 APInt Range = ComputeRange(LEnd, RBegin);
2025 assert((Range - 2ULL).isNonNegative() &&
2026 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002027 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002028 (LEnd - First + 1ULL).roundToDouble();
2029 double RDensity = (double)RSize.roundToDouble() /
2030 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002031 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002032 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002033 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002034 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2035 << "LDensity: " << LDensity
2036 << ", RDensity: " << RDensity << '\n'
2037 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 if (FMetric < Metric) {
2039 Pivot = J;
2040 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002041 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002042 }
2043
2044 LSize += J->size();
2045 RSize -= J->size();
2046 }
2047 if (areJTsAllowed(TLI)) {
2048 // If our case is dense we *really* should handle it earlier!
2049 assert((FMetric > 0) && "Should handle dense range earlier!");
2050 } else {
2051 Pivot = CR.Range.first + Size/2;
2052 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 CaseRange LHSR(CR.Range.first, Pivot);
2055 CaseRange RHSR(Pivot, CR.Range.second);
2056 Constant *C = Pivot->Low;
2057 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002060 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002062 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 // Pivot's Value, then we can branch directly to the LHS's Target,
2064 // rather than creating a leaf node for it.
2065 if ((LHSR.second - LHSR.first) == 1 &&
2066 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002067 cast<ConstantInt>(C)->getValue() ==
2068 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002069 TrueBB = LHSR.first->BB;
2070 } else {
2071 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2072 CurMF->insert(BBI, TrueBB);
2073 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002074
2075 // Put SV in a virtual register to make it available from the new blocks.
2076 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002077 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002078
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 // Similar to the optimization above, if the Value being switched on is
2080 // known to be less than the Constant CR.LT, and the current Case Value
2081 // is CR.LT - 1, then we can branch directly to the target block for
2082 // the current Case Value, rather than emitting a RHS leaf node for it.
2083 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002084 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2085 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 FalseBB = RHSR.first->BB;
2087 } else {
2088 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2089 CurMF->insert(BBI, FalseBB);
2090 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002091
2092 // Put SV in a virtual register to make it available from the new blocks.
2093 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002094 }
2095
2096 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002097 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 // Otherwise, branch to LHS.
2099 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2100
Dan Gohman99be8ae2010-04-19 22:41:47 +00002101 if (CR.CaseBB == SwitchBB)
2102 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 else
2104 SwitchCases.push_back(CB);
2105
2106 return true;
2107}
2108
2109/// handleBitTestsSwitchCase - if current case range has few destination and
2110/// range span less, than machine word bitwidth, encode case range into series
2111/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002112bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2113 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002114 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002115 MachineBasicBlock* Default,
2116 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002117 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002118 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119
2120 Case& FrontCase = *CR.Range.first;
2121 Case& BackCase = *(CR.Range.second-1);
2122
2123 // Get the MachineFunction which holds the current MBB. This is used when
2124 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002125 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002127 // If target does not have legal shift left, do not emit bit tests at all.
2128 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2129 return false;
2130
Anton Korobeynikov23218582008-12-23 22:25:27 +00002131 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002132 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2133 I!=E; ++I) {
2134 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002135 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002136 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 // Count unique destinations
2139 SmallSet<MachineBasicBlock*, 4> Dests;
2140 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2141 Dests.insert(I->BB);
2142 if (Dests.size() > 3)
2143 // Don't bother the code below, if there are too much unique destinations
2144 return false;
2145 }
David Greene4b69d992010-01-05 01:24:57 +00002146 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002147 << Dests.size() << '\n'
2148 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2152 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002153 APInt cmpRange = maxValue - minValue;
2154
David Greene4b69d992010-01-05 01:24:57 +00002155 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002156 << "Low bound: " << minValue << '\n'
2157 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158
Dan Gohmane0567812010-04-08 23:03:40 +00002159 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002160 (!(Dests.size() == 1 && numCmps >= 3) &&
2161 !(Dests.size() == 2 && numCmps >= 5) &&
2162 !(Dests.size() >= 3 && numCmps >= 6)))
2163 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002164
David Greene4b69d992010-01-05 01:24:57 +00002165 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002166 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2167
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002168 // Optimize the case where all the case values fit in a
2169 // word without having to subtract minValue. In this case,
2170 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002171 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002172 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002173 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 CaseBitsVector CasesBits;
2178 unsigned i, count = 0;
2179
2180 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2181 MachineBasicBlock* Dest = I->BB;
2182 for (i = 0; i < count; ++i)
2183 if (Dest == CasesBits[i].BB)
2184 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002185
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002186 if (i == count) {
2187 assert((count < 3) && "Too much destinations to test!");
2188 CasesBits.push_back(CaseBits(0, Dest, 0));
2189 count++;
2190 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002191
2192 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2193 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2194
2195 uint64_t lo = (lowValue - lowBound).getZExtValue();
2196 uint64_t hi = (highValue - lowBound).getZExtValue();
2197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 for (uint64_t j = lo; j <= hi; j++) {
2199 CasesBits[i].Mask |= 1ULL << j;
2200 CasesBits[i].Bits++;
2201 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002202
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 }
2204 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 BitTestInfo BTC;
2207
2208 // Figure out which block is immediately after the current one.
2209 MachineFunction::iterator BBI = CR.CaseBB;
2210 ++BBI;
2211
2212 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2213
David Greene4b69d992010-01-05 01:24:57 +00002214 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002216 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002217 << ", Bits: " << CasesBits[i].Bits
2218 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219
2220 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2221 CurMF->insert(BBI, CaseBB);
2222 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2223 CaseBB,
2224 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002225
2226 // Put SV in a virtual register to make it available from the new blocks.
2227 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002229
2230 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002231 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002232 CR.CaseBB, Default, BTC);
2233
Dan Gohman99be8ae2010-04-19 22:41:47 +00002234 if (CR.CaseBB == SwitchBB)
2235 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002236
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002237 BitTestCases.push_back(BTB);
2238
2239 return true;
2240}
2241
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002243size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2244 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002245 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002246
2247 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2250 Cases.push_back(Case(SI.getSuccessorValue(i),
2251 SI.getSuccessorValue(i),
2252 SMBB));
2253 }
2254 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2255
2256 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002257 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258 // Must recompute end() each iteration because it may be
2259 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002260 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2261 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002262 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2263 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002264 MachineBasicBlock* nextBB = J->BB;
2265 MachineBasicBlock* currentBB = I->BB;
2266
2267 // If the two neighboring cases go to the same destination, merge them
2268 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 I->High = J->High;
2271 J = Cases.erase(J);
2272 } else {
2273 I = J++;
2274 }
2275 }
2276
2277 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2278 if (I->Low != I->High)
2279 // A range counts double, since it requires two compares.
2280 ++numCmps;
2281 }
2282
2283 return numCmps;
2284}
2285
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002286void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2287 MachineBasicBlock *Last) {
2288 // Update JTCases.
2289 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2290 if (JTCases[i].first.HeaderBB == First)
2291 JTCases[i].first.HeaderBB = Last;
2292
2293 // Update BitTestCases.
2294 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2295 if (BitTestCases[i].Parent == First)
2296 BitTestCases[i].Parent = Last;
2297}
2298
Dan Gohman46510a72010-04-15 01:51:59 +00002299void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002300 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002302 // Figure out which block is immediately after the current one.
2303 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002304 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2305
2306 // If there is only the default destination, branch to it if it is not the
2307 // next basic block. Otherwise, just fall through.
2308 if (SI.getNumOperands() == 2) {
2309 // Update machine-CFG edges.
2310
2311 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002312 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002313 if (Default != NextBlock)
2314 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2315 MVT::Other, getControlRoot(),
2316 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002317
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002318 return;
2319 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002321 // If there are any non-default case statements, create a vector of Cases
2322 // representing each one, and sort the vector so that we can efficiently
2323 // create a binary search tree from them.
2324 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002325 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002326 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002327 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002328 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002329
2330 // Get the Value to be switched on and default basic blocks, which will be
2331 // inserted into CaseBlock records, representing basic blocks in the binary
2332 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002333 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002334
2335 // Push the initial CaseRec onto the worklist
2336 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002337 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2338 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002339
2340 while (!WorkList.empty()) {
2341 // Grab a record representing a case range to process off the worklist
2342 CaseRec CR = WorkList.back();
2343 WorkList.pop_back();
2344
Dan Gohman99be8ae2010-04-19 22:41:47 +00002345 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002347
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002348 // If the range has few cases (two or less) emit a series of specific
2349 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002350 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002352
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002353 // If the switch has more than 5 blocks, and at least 40% dense, and the
2354 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002356 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002357 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002358
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002359 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2360 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002361 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 }
2363}
2364
Dan Gohman46510a72010-04-15 01:51:59 +00002365void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002366 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002367
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002368 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002369 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002370 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002371 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002372 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002373 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002374 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2375 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002376 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002377
Bill Wendling4533cac2010-01-28 21:51:40 +00002378 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2379 MVT::Other, getControlRoot(),
2380 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002381}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002382
Dan Gohman46510a72010-04-15 01:51:59 +00002383void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384 // -0.0 - X --> fneg
2385 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002386 if (isa<Constant>(I.getOperand(0)) &&
2387 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2388 SDValue Op2 = getValue(I.getOperand(1));
2389 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2390 Op2.getValueType(), Op2));
2391 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002392 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002393
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002394 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395}
2396
Dan Gohman46510a72010-04-15 01:51:59 +00002397void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 SDValue Op1 = getValue(I.getOperand(0));
2399 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002400 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2401 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402}
2403
Dan Gohman46510a72010-04-15 01:51:59 +00002404void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 SDValue Op1 = getValue(I.getOperand(0));
2406 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002407
2408 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2409
Chris Lattnerd3027732011-02-13 09:02:52 +00002410 // Coerce the shift amount to the right type if we can.
2411 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002412 unsigned ShiftSize = ShiftTy.getSizeInBits();
2413 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002414 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002415
Dan Gohman57fc82d2009-04-09 03:51:29 +00002416 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002417 if (ShiftSize > Op2Size)
2418 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002419
Dan Gohman57fc82d2009-04-09 03:51:29 +00002420 // If the operand is larger than the shift count type but the shift
2421 // count type has enough bits to represent any shift value, truncate
2422 // it now. This is a common case and it exposes the truncate to
2423 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002424 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2425 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2426 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002427 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002428 else
Chris Lattnere0751182011-02-13 19:09:16 +00002429 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002430 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002431
Bill Wendling4533cac2010-01-28 21:51:40 +00002432 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2433 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434}
2435
Dan Gohman46510a72010-04-15 01:51:59 +00002436void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002438 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002439 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002440 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441 predicate = ICmpInst::Predicate(IC->getPredicate());
2442 SDValue Op1 = getValue(I.getOperand(0));
2443 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002444 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002445
Owen Andersone50ed302009-08-10 22:56:29 +00002446 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002447 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448}
2449
Dan Gohman46510a72010-04-15 01:51:59 +00002450void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002452 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002454 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455 predicate = FCmpInst::Predicate(FC->getPredicate());
2456 SDValue Op1 = getValue(I.getOperand(0));
2457 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002458 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002459 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002460 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461}
2462
Dan Gohman46510a72010-04-15 01:51:59 +00002463void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002464 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002465 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2466 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002467 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002468
Bill Wendling49fcff82009-12-21 22:30:11 +00002469 SmallVector<SDValue, 4> Values(NumValues);
2470 SDValue Cond = getValue(I.getOperand(0));
2471 SDValue TrueVal = getValue(I.getOperand(1));
2472 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002473
Bill Wendling4533cac2010-01-28 21:51:40 +00002474 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002475 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002476 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2477 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002478 SDValue(TrueVal.getNode(),
2479 TrueVal.getResNo() + i),
2480 SDValue(FalseVal.getNode(),
2481 FalseVal.getResNo() + i));
2482
Bill Wendling4533cac2010-01-28 21:51:40 +00002483 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2484 DAG.getVTList(&ValueVTs[0], NumValues),
2485 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002486}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002487
Dan Gohman46510a72010-04-15 01:51:59 +00002488void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2490 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002491 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002492 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002493}
2494
Dan Gohman46510a72010-04-15 01:51:59 +00002495void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2497 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2498 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002499 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002500 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501}
2502
Dan Gohman46510a72010-04-15 01:51:59 +00002503void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002504 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2505 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2506 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002507 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002508 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509}
2510
Dan Gohman46510a72010-04-15 01:51:59 +00002511void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512 // FPTrunc is never a no-op cast, no need to check
2513 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002515 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2516 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002517}
2518
Dan Gohman46510a72010-04-15 01:51:59 +00002519void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520 // FPTrunc is never a no-op cast, no need to check
2521 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002522 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002523 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524}
2525
Dan Gohman46510a72010-04-15 01:51:59 +00002526void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 // FPToUI is never a no-op cast, no need to check
2528 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002530 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531}
2532
Dan Gohman46510a72010-04-15 01:51:59 +00002533void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 // FPToSI is never a no-op cast, no need to check
2535 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002537 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538}
2539
Dan Gohman46510a72010-04-15 01:51:59 +00002540void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 // UIToFP is never a no-op cast, no need to check
2542 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002543 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002544 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545}
2546
Dan Gohman46510a72010-04-15 01:51:59 +00002547void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002548 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002549 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002550 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002551 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552}
2553
Dan Gohman46510a72010-04-15 01:51:59 +00002554void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002555 // What to do depends on the size of the integer and the size of the pointer.
2556 // We can either truncate, zero extend, or no-op, accordingly.
2557 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002558 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002559 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560}
2561
Dan Gohman46510a72010-04-15 01:51:59 +00002562void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002563 // What to do depends on the size of the integer and the size of the pointer.
2564 // We can either truncate, zero extend, or no-op, accordingly.
2565 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002566 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002567 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568}
2569
Dan Gohman46510a72010-04-15 01:51:59 +00002570void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002572 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002573
Bill Wendling49fcff82009-12-21 22:30:11 +00002574 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002575 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002576 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002577 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002578 DestVT, N)); // convert types.
2579 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002580 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002581}
2582
Dan Gohman46510a72010-04-15 01:51:59 +00002583void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584 SDValue InVec = getValue(I.getOperand(0));
2585 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002586 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002587 TLI.getPointerTy(),
2588 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002589 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2590 TLI.getValueType(I.getType()),
2591 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592}
2593
Dan Gohman46510a72010-04-15 01:51:59 +00002594void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002595 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002596 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002597 TLI.getPointerTy(),
2598 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002599 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2600 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002601}
2602
Mon P Wangaeb06d22008-11-10 04:46:22 +00002603// Utility for visitShuffleVector - Returns true if the mask is mask starting
2604// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002605static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2606 unsigned MaskNumElts = Mask.size();
2607 for (unsigned i = 0; i != MaskNumElts; ++i)
2608 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002609 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002610 return true;
2611}
2612
Dan Gohman46510a72010-04-15 01:51:59 +00002613void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002615 SDValue Src1 = getValue(I.getOperand(0));
2616 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002617
Nate Begeman9008ca62009-04-27 18:41:29 +00002618 // Convert the ConstantVector mask operand into an array of ints, with -1
2619 // representing undef values.
2620 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002621 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002622 unsigned MaskNumElts = MaskElts.size();
2623 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 if (isa<UndefValue>(MaskElts[i]))
2625 Mask.push_back(-1);
2626 else
2627 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2628 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002629
Owen Andersone50ed302009-08-10 22:56:29 +00002630 EVT VT = TLI.getValueType(I.getType());
2631 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002632 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002633
Mon P Wangc7849c22008-11-16 05:06:27 +00002634 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002635 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2636 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002637 return;
2638 }
2639
2640 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002641 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2642 // Mask is longer than the source vectors and is a multiple of the source
2643 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002644 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002645 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2646 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002647 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2648 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002649 return;
2650 }
2651
Mon P Wangc7849c22008-11-16 05:06:27 +00002652 // Pad both vectors with undefs to make them the same length as the mask.
2653 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2655 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002656 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002657
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2659 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002660 MOps1[0] = Src1;
2661 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002662
2663 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2664 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 &MOps1[0], NumConcat);
2666 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002667 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002669
Mon P Wangaeb06d22008-11-10 04:46:22 +00002670 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002671 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002672 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002674 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 MappedOps.push_back(Idx);
2676 else
2677 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002678 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002679
Bill Wendling4533cac2010-01-28 21:51:40 +00002680 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2681 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002682 return;
2683 }
2684
Mon P Wangc7849c22008-11-16 05:06:27 +00002685 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002686 // Analyze the access pattern of the vector to see if we can extract
2687 // two subvectors and do the shuffle. The analysis is done by calculating
2688 // the range of elements the mask access on both vectors.
2689 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2690 int MaxRange[2] = {-1, -1};
2691
Nate Begeman5a5ca152009-04-29 05:20:52 +00002692 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 int Idx = Mask[i];
2694 int Input = 0;
2695 if (Idx < 0)
2696 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002697
Nate Begeman5a5ca152009-04-29 05:20:52 +00002698 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002699 Input = 1;
2700 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002701 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 if (Idx > MaxRange[Input])
2703 MaxRange[Input] = Idx;
2704 if (Idx < MinRange[Input])
2705 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002706 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002707
Mon P Wangc7849c22008-11-16 05:06:27 +00002708 // Check if the access is smaller than the vector size and can we find
2709 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002710 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2711 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002712 int StartIdx[2]; // StartIdx to extract from
2713 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002714 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002715 RangeUse[Input] = 0; // Unused
2716 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002717 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002718 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002719 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002720 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002721 RangeUse[Input] = 1; // Extract from beginning of the vector
2722 StartIdx[Input] = 0;
2723 } else {
2724 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002725 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002726 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002727 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002728 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002729 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 }
2731
Bill Wendling636e2582009-08-21 18:16:06 +00002732 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002733 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 return;
2735 }
2736 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2737 // Extract appropriate subvector and generate a vector shuffle
2738 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002739 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002740 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002741 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002742 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002743 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002744 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002745 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002746
Mon P Wangc7849c22008-11-16 05:06:27 +00002747 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002748 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002749 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002750 int Idx = Mask[i];
2751 if (Idx < 0)
2752 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002753 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002754 MappedOps.push_back(Idx - StartIdx[0]);
2755 else
2756 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002757 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002758
Bill Wendling4533cac2010-01-28 21:51:40 +00002759 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2760 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002761 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002762 }
2763 }
2764
Mon P Wangc7849c22008-11-16 05:06:27 +00002765 // We can't use either concat vectors or extract subvectors so fall back to
2766 // replacing the shuffle with extract and build vector.
2767 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002768 EVT EltVT = VT.getVectorElementType();
2769 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002770 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002771 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002772 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002773 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002774 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002775 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002776 SDValue Res;
2777
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002779 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2780 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002781 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002782 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2783 EltVT, Src2,
2784 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2785
2786 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002787 }
2788 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002789
Bill Wendling4533cac2010-01-28 21:51:40 +00002790 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2791 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002792}
2793
Dan Gohman46510a72010-04-15 01:51:59 +00002794void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795 const Value *Op0 = I.getOperand(0);
2796 const Value *Op1 = I.getOperand(1);
2797 const Type *AggTy = I.getType();
2798 const Type *ValTy = Op1->getType();
2799 bool IntoUndef = isa<UndefValue>(Op0);
2800 bool FromUndef = isa<UndefValue>(Op1);
2801
Dan Gohman0dadb152010-10-06 16:18:29 +00002802 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002803
Owen Andersone50ed302009-08-10 22:56:29 +00002804 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002805 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002806 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2808
2809 unsigned NumAggValues = AggValueVTs.size();
2810 unsigned NumValValues = ValValueVTs.size();
2811 SmallVector<SDValue, 4> Values(NumAggValues);
2812
2813 SDValue Agg = getValue(Op0);
2814 SDValue Val = getValue(Op1);
2815 unsigned i = 0;
2816 // Copy the beginning value(s) from the original aggregate.
2817 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002818 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 SDValue(Agg.getNode(), Agg.getResNo() + i);
2820 // Copy values from the inserted value(s).
2821 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002822 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002823 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2824 // Copy remaining value(s) from the original aggregate.
2825 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002826 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002827 SDValue(Agg.getNode(), Agg.getResNo() + i);
2828
Bill Wendling4533cac2010-01-28 21:51:40 +00002829 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2830 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2831 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002832}
2833
Dan Gohman46510a72010-04-15 01:51:59 +00002834void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002835 const Value *Op0 = I.getOperand(0);
2836 const Type *AggTy = Op0->getType();
2837 const Type *ValTy = I.getType();
2838 bool OutOfUndef = isa<UndefValue>(Op0);
2839
Dan Gohman0dadb152010-10-06 16:18:29 +00002840 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841
Owen Andersone50ed302009-08-10 22:56:29 +00002842 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002843 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2844
2845 unsigned NumValValues = ValValueVTs.size();
2846 SmallVector<SDValue, 4> Values(NumValValues);
2847
2848 SDValue Agg = getValue(Op0);
2849 // Copy out the selected value(s).
2850 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2851 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002852 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002853 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002854 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855
Bill Wendling4533cac2010-01-28 21:51:40 +00002856 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2857 DAG.getVTList(&ValValueVTs[0], NumValValues),
2858 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002859}
2860
Dan Gohman46510a72010-04-15 01:51:59 +00002861void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 SDValue N = getValue(I.getOperand(0));
2863 const Type *Ty = I.getOperand(0)->getType();
2864
Dan Gohman46510a72010-04-15 01:51:59 +00002865 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002866 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002867 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002868 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2869 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2870 if (Field) {
2871 // N = N + Offset
2872 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002873 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874 DAG.getIntPtrConstant(Offset));
2875 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002877 Ty = StTy->getElementType(Field);
2878 } else {
2879 Ty = cast<SequentialType>(Ty)->getElementType();
2880
2881 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002882 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002883 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002884 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002885 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002886 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002887 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002888 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002889 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002890 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2891 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002892 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002893 else
Evan Chengb1032a82009-02-09 20:54:38 +00002894 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002895
Dale Johannesen66978ee2009-01-31 02:22:37 +00002896 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002897 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898 continue;
2899 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002901 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002902 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2903 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002904 SDValue IdxN = getValue(Idx);
2905
2906 // If the index is smaller or larger than intptr_t, truncate or extend
2907 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002908 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002909
2910 // If this is a multiply by a power of two, turn it into a shl
2911 // immediately. This is a very common case.
2912 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002913 if (ElementSize.isPowerOf2()) {
2914 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002915 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002916 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002917 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002918 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002919 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002920 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002921 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 }
2923 }
2924
Scott Michelfdc40a02009-02-17 22:15:04 +00002925 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002926 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002927 }
2928 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002929
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930 setValue(&I, N);
2931}
2932
Dan Gohman46510a72010-04-15 01:51:59 +00002933void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 // If this is a fixed sized alloca in the entry block of the function,
2935 // allocate it statically on the stack.
2936 if (FuncInfo.StaticAllocaMap.count(&I))
2937 return; // getValue will auto-populate this.
2938
2939 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002940 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 unsigned Align =
2942 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2943 I.getAlignment());
2944
2945 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002946
Owen Andersone50ed302009-08-10 22:56:29 +00002947 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002948 if (AllocSize.getValueType() != IntPtr)
2949 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2950
2951 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2952 AllocSize,
2953 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002954
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002955 // Handle alignment. If the requested alignment is less than or equal to
2956 // the stack alignment, ignore it. If the size is greater than or equal to
2957 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002958 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002959 if (Align <= StackAlign)
2960 Align = 0;
2961
2962 // Round the size of the allocation up to the stack alignment size
2963 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002964 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002965 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002966 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002968 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002969 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002970 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002971 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2972
2973 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002974 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002975 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002976 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002977 setValue(&I, DSA);
2978 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002979
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 // Inform the Frame Information that we have just allocated a variable-sized
2981 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002982 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002983}
2984
Dan Gohman46510a72010-04-15 01:51:59 +00002985void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002986 const Value *SV = I.getOperand(0);
2987 SDValue Ptr = getValue(SV);
2988
2989 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002990
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002991 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002992 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00002994 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002995
Owen Andersone50ed302009-08-10 22:56:29 +00002996 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002997 SmallVector<uint64_t, 4> Offsets;
2998 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2999 unsigned NumValues = ValueVTs.size();
3000 if (NumValues == 0)
3001 return;
3002
3003 SDValue Root;
3004 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003005 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003006 // Serialize volatile loads with other side effects.
3007 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003008 else if (AA->pointsToConstantMemory(
3009 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 // Do not serialize (non-volatile) loads of constant memory with anything.
3011 Root = DAG.getEntryNode();
3012 ConstantMemory = true;
3013 } else {
3014 // Do not serialize non-volatile loads against each other.
3015 Root = DAG.getRoot();
3016 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003019 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3020 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003021 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003022 unsigned ChainI = 0;
3023 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3024 // Serializing loads here may result in excessive register pressure, and
3025 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3026 // could recover a bit by hoisting nodes upward in the chain by recognizing
3027 // they are side-effect free or do not alias. The optimizer should really
3028 // avoid this case by converting large object/array copies to llvm.memcpy
3029 // (MaxParallelChains should always remain as failsafe).
3030 if (ChainI == MaxParallelChains) {
3031 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3032 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3033 MVT::Other, &Chains[0], ChainI);
3034 Root = Chain;
3035 ChainI = 0;
3036 }
Bill Wendling856ff412009-12-22 00:12:37 +00003037 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3038 PtrVT, Ptr,
3039 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003040 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003041 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003042 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003044 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003045 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003049 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003050 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 if (isVolatile)
3052 DAG.setRoot(Chain);
3053 else
3054 PendingLoads.push_back(Chain);
3055 }
3056
Bill Wendling4533cac2010-01-28 21:51:40 +00003057 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3058 DAG.getVTList(&ValueVTs[0], NumValues),
3059 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003060}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003061
Dan Gohman46510a72010-04-15 01:51:59 +00003062void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3063 const Value *SrcV = I.getOperand(0);
3064 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065
Owen Andersone50ed302009-08-10 22:56:29 +00003066 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 SmallVector<uint64_t, 4> Offsets;
3068 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3069 unsigned NumValues = ValueVTs.size();
3070 if (NumValues == 0)
3071 return;
3072
3073 // Get the lowered operands. Note that we do this after
3074 // checking if NumResults is zero, because with zero results
3075 // the operands won't have values in the map.
3076 SDValue Src = getValue(SrcV);
3077 SDValue Ptr = getValue(PtrV);
3078
3079 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003080 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3081 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003082 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003084 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003086 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003087
Andrew Trickde91f3c2010-11-12 17:50:46 +00003088 unsigned ChainI = 0;
3089 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3090 // See visitLoad comments.
3091 if (ChainI == MaxParallelChains) {
3092 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3093 MVT::Other, &Chains[0], ChainI);
3094 Root = Chain;
3095 ChainI = 0;
3096 }
Bill Wendling856ff412009-12-22 00:12:37 +00003097 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3098 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003099 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3100 SDValue(Src.getNode(), Src.getResNo() + i),
3101 Add, MachinePointerInfo(PtrV, Offsets[i]),
3102 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3103 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003104 }
3105
Devang Patel7e13efa2010-10-26 22:14:52 +00003106 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003107 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003108 ++SDNodeOrder;
3109 AssignOrderingToNode(StoreNode.getNode());
3110 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003111}
3112
3113/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3114/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003115void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003116 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117 bool HasChain = !I.doesNotAccessMemory();
3118 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3119
3120 // Build the operand list.
3121 SmallVector<SDValue, 8> Ops;
3122 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3123 if (OnlyLoad) {
3124 // We don't need to serialize loads against other loads.
3125 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003126 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003127 Ops.push_back(getRoot());
3128 }
3129 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003130
3131 // Info is set by getTgtMemInstrinsic
3132 TargetLowering::IntrinsicInfo Info;
3133 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3134
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003135 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003136 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3137 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003138 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003139
3140 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003141 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3142 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003143 assert(TLI.isTypeLegal(Op.getValueType()) &&
3144 "Intrinsic uses a non-legal type?");
3145 Ops.push_back(Op);
3146 }
3147
Owen Andersone50ed302009-08-10 22:56:29 +00003148 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003149 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3150#ifndef NDEBUG
3151 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3152 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3153 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003154 }
Bob Wilson8d919552009-07-31 22:41:21 +00003155#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003157 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003159
Bob Wilson8d919552009-07-31 22:41:21 +00003160 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161
3162 // Create the node.
3163 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003164 if (IsTgtIntrinsic) {
3165 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003166 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003167 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003168 Info.memVT,
3169 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003170 Info.align, Info.vol,
3171 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003172 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003173 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003174 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003175 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003176 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003177 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003178 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003179 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003180 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003181 }
3182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003183 if (HasChain) {
3184 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3185 if (OnlyLoad)
3186 PendingLoads.push_back(Chain);
3187 else
3188 DAG.setRoot(Chain);
3189 }
Bill Wendling856ff412009-12-22 00:12:37 +00003190
Benjamin Kramerf0127052010-01-05 13:12:22 +00003191 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003192 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003193 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003194 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003195 }
Bill Wendling856ff412009-12-22 00:12:37 +00003196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003197 setValue(&I, Result);
3198 }
3199}
3200
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003201/// GetSignificand - Get the significand and build it into a floating-point
3202/// number with exponent of 1:
3203///
3204/// Op = (Op & 0x007fffff) | 0x3f800000;
3205///
3206/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003207static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003208GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003209 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3210 DAG.getConstant(0x007fffff, MVT::i32));
3211 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3212 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003214}
3215
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003216/// GetExponent - Get the exponent:
3217///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003218/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003219///
3220/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003221static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003222GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003223 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3225 DAG.getConstant(0x7f800000, MVT::i32));
3226 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003227 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3229 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003230 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003231}
3232
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003233/// getF32Constant - Get 32-bit floating point constant.
3234static SDValue
3235getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003237}
3238
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003239/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003240/// visitIntrinsicCall: I is a call instruction
3241/// Op is the associated NodeType for I
3242const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003243SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3244 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003245 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003246 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003247 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003248 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003249 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003250 getValue(I.getArgOperand(0)),
3251 getValue(I.getArgOperand(1)),
3252 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003253 setValue(&I, L);
3254 DAG.setRoot(L.getValue(1));
3255 return 0;
3256}
3257
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003258// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003259const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003260SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003261 SDValue Op1 = getValue(I.getArgOperand(0));
3262 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003263
Owen Anderson825b72b2009-08-11 20:47:22 +00003264 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003265 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003266 return 0;
3267}
Bill Wendling74c37652008-12-09 22:08:41 +00003268
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003269/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3270/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003271void
Dan Gohman46510a72010-04-15 01:51:59 +00003272SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003273 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003274 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003275
Gabor Greif0635f352010-06-25 09:38:13 +00003276 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003277 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003278 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003279
3280 // Put the exponent in the right bit position for later addition to the
3281 // final result:
3282 //
3283 // #define LOG2OFe 1.4426950f
3284 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003286 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003287 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003288
3289 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3291 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003292
3293 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003295 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003296
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003297 if (LimitFloatPrecision <= 6) {
3298 // For floating-point precision of 6:
3299 //
3300 // TwoToFractionalPartOfX =
3301 // 0.997535578f +
3302 // (0.735607626f + 0.252464424f * x) * x;
3303 //
3304 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003306 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003307 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3310 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003312 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003313
3314 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003316 TwoToFracPartOfX, IntegerPartOfX);
3317
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003318 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003319 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3320 // For floating-point precision of 12:
3321 //
3322 // TwoToFractionalPartOfX =
3323 // 0.999892986f +
3324 // (0.696457318f +
3325 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3326 //
3327 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003329 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003331 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003332 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3333 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003334 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3336 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003337 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003338 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003339
3340 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003341 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003342 TwoToFracPartOfX, IntegerPartOfX);
3343
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003344 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003345 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3346 // For floating-point precision of 18:
3347 //
3348 // TwoToFractionalPartOfX =
3349 // 0.999999982f +
3350 // (0.693148872f +
3351 // (0.240227044f +
3352 // (0.554906021e-1f +
3353 // (0.961591928e-2f +
3354 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3355 //
3356 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003357 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003360 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3362 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003363 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3365 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003366 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003367 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3368 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003369 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3371 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003372 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3374 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003375 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003376 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003378
3379 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003381 TwoToFracPartOfX, IntegerPartOfX);
3382
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003383 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003384 }
3385 } else {
3386 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003387 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003388 getValue(I.getArgOperand(0)).getValueType(),
3389 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003390 }
3391
Dale Johannesen59e577f2008-09-05 18:38:42 +00003392 setValue(&I, result);
3393}
3394
Bill Wendling39150252008-09-09 20:39:27 +00003395/// visitLog - Lower a log intrinsic. Handles the special sequences for
3396/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003397void
Dan Gohman46510a72010-04-15 01:51:59 +00003398SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003399 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003400 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003401
Gabor Greif0635f352010-06-25 09:38:13 +00003402 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003403 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003404 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003405 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003406
3407 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003408 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003410 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003411
3412 // Get the significand and build it into a floating-point number with
3413 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003414 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003415
3416 if (LimitFloatPrecision <= 6) {
3417 // For floating-point precision of 6:
3418 //
3419 // LogofMantissa =
3420 // -1.1609546f +
3421 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003422 //
Bill Wendling39150252008-09-09 20:39:27 +00003423 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003424 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003425 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003427 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3429 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003430 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003431
Scott Michelfdc40a02009-02-17 22:15:04 +00003432 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003434 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3435 // For floating-point precision of 12:
3436 //
3437 // LogOfMantissa =
3438 // -1.7417939f +
3439 // (2.8212026f +
3440 // (-1.4699568f +
3441 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3442 //
3443 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003444 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003445 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003446 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003447 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003448 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3449 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003450 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3452 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003453 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3455 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003456 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003457
Scott Michelfdc40a02009-02-17 22:15:04 +00003458 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003460 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3461 // For floating-point precision of 18:
3462 //
3463 // LogOfMantissa =
3464 // -2.1072184f +
3465 // (4.2372794f +
3466 // (-3.7029485f +
3467 // (2.2781945f +
3468 // (-0.87823314f +
3469 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3470 //
3471 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003473 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003475 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3477 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003478 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3480 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003481 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3483 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003484 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003485 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3486 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003487 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3489 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003490 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003491
Scott Michelfdc40a02009-02-17 22:15:04 +00003492 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003494 }
3495 } else {
3496 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003497 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003498 getValue(I.getArgOperand(0)).getValueType(),
3499 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003500 }
3501
Dale Johannesen59e577f2008-09-05 18:38:42 +00003502 setValue(&I, result);
3503}
3504
Bill Wendling3eb59402008-09-09 00:28:24 +00003505/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3506/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003507void
Dan Gohman46510a72010-04-15 01:51:59 +00003508SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003509 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003510 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003511
Gabor Greif0635f352010-06-25 09:38:13 +00003512 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003513 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003514 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003515 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003516
Bill Wendling39150252008-09-09 20:39:27 +00003517 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003518 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003519
Bill Wendling3eb59402008-09-09 00:28:24 +00003520 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003521 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003522 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003523
Bill Wendling3eb59402008-09-09 00:28:24 +00003524 // Different possible minimax approximations of significand in
3525 // floating-point for various degrees of accuracy over [1,2].
3526 if (LimitFloatPrecision <= 6) {
3527 // For floating-point precision of 6:
3528 //
3529 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3530 //
3531 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003533 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003534 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003535 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3537 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003538 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003539
Scott Michelfdc40a02009-02-17 22:15:04 +00003540 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003542 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3543 // For floating-point precision of 12:
3544 //
3545 // Log2ofMantissa =
3546 // -2.51285454f +
3547 // (4.07009056f +
3548 // (-2.12067489f +
3549 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003550 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003551 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003552 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003553 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003555 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3557 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3560 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3563 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003564 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003565
Scott Michelfdc40a02009-02-17 22:15:04 +00003566 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003568 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3569 // For floating-point precision of 18:
3570 //
3571 // Log2ofMantissa =
3572 // -3.0400495f +
3573 // (6.1129976f +
3574 // (-5.3420409f +
3575 // (3.2865683f +
3576 // (-1.2669343f +
3577 // (0.27515199f -
3578 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3579 //
3580 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003584 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3586 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003587 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3589 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003590 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3592 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003593 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3595 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003596 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003597 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3598 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003599 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003600
Scott Michelfdc40a02009-02-17 22:15:04 +00003601 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003603 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003604 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003605 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003606 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003607 getValue(I.getArgOperand(0)).getValueType(),
3608 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003609 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003610
Dale Johannesen59e577f2008-09-05 18:38:42 +00003611 setValue(&I, result);
3612}
3613
Bill Wendling3eb59402008-09-09 00:28:24 +00003614/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3615/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003616void
Dan Gohman46510a72010-04-15 01:51:59 +00003617SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003618 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003619 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003620
Gabor Greif0635f352010-06-25 09:38:13 +00003621 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003622 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003623 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003624 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003625
Bill Wendling39150252008-09-09 20:39:27 +00003626 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003627 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003629 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003630
3631 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003632 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003633 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003634
3635 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003636 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003637 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003638 // Log10ofMantissa =
3639 // -0.50419619f +
3640 // (0.60948995f - 0.10380950f * x) * x;
3641 //
3642 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003644 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003645 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003646 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3648 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003649 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003650
Scott Michelfdc40a02009-02-17 22:15:04 +00003651 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003653 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3654 // For floating-point precision of 12:
3655 //
3656 // Log10ofMantissa =
3657 // -0.64831180f +
3658 // (0.91751397f +
3659 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3660 //
3661 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3667 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3670 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003671 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003672
Scott Michelfdc40a02009-02-17 22:15:04 +00003673 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003674 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003675 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003676 // For floating-point precision of 18:
3677 //
3678 // Log10ofMantissa =
3679 // -0.84299375f +
3680 // (1.5327582f +
3681 // (-1.0688956f +
3682 // (0.49102474f +
3683 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3684 //
3685 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003686 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3691 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3694 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003695 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3697 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003698 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003699 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3700 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003701 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003702
Scott Michelfdc40a02009-02-17 22:15:04 +00003703 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003705 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003706 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003707 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003708 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003709 getValue(I.getArgOperand(0)).getValueType(),
3710 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003711 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003712
Dale Johannesen59e577f2008-09-05 18:38:42 +00003713 setValue(&I, result);
3714}
3715
Bill Wendlinge10c8142008-09-09 22:39:21 +00003716/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3717/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003718void
Dan Gohman46510a72010-04-15 01:51:59 +00003719SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003720 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003721 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003722
Gabor Greif0635f352010-06-25 09:38:13 +00003723 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003724 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003725 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003726
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003728
3729 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003730 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3731 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003732
3733 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003735 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003736
3737 if (LimitFloatPrecision <= 6) {
3738 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003739 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003740 // TwoToFractionalPartOfX =
3741 // 0.997535578f +
3742 // (0.735607626f + 0.252464424f * x) * x;
3743 //
3744 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003746 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003747 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003748 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3750 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003751 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003752 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003753 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003755
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003756 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003757 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003758 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3759 // For floating-point precision of 12:
3760 //
3761 // TwoToFractionalPartOfX =
3762 // 0.999892986f +
3763 // (0.696457318f +
3764 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3765 //
3766 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003768 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003769 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3772 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003773 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3775 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003776 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003777 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003778 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003780
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003781 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003783 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3784 // For floating-point precision of 18:
3785 //
3786 // TwoToFractionalPartOfX =
3787 // 0.999999982f +
3788 // (0.693148872f +
3789 // (0.240227044f +
3790 // (0.554906021e-1f +
3791 // (0.961591928e-2f +
3792 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3793 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003794 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3799 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003800 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3802 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3805 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003806 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003807 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3808 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003809 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003810 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3811 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003812 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003813 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003814 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003816
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003817 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003818 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003819 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003820 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003821 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003822 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003823 getValue(I.getArgOperand(0)).getValueType(),
3824 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003825 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003826
Dale Johannesen601d3c02008-09-05 01:48:15 +00003827 setValue(&I, result);
3828}
3829
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003830/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3831/// limited-precision mode with x == 10.0f.
3832void
Dan Gohman46510a72010-04-15 01:51:59 +00003833SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003834 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003835 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003836 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003837 bool IsExp10 = false;
3838
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003840 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003841 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3842 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3843 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3844 APFloat Ten(10.0f);
3845 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3846 }
3847 }
3848 }
3849
3850 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003851 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003852
3853 // Put the exponent in the right bit position for later addition to the
3854 // final result:
3855 //
3856 // #define LOG2OF10 3.3219281f
3857 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003859 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003861
3862 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3864 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003865
3866 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003868 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003869
3870 if (LimitFloatPrecision <= 6) {
3871 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003872 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003873 // twoToFractionalPartOfX =
3874 // 0.997535578f +
3875 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003876 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003877 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003878 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003879 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003880 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003881 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3883 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003884 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003885 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003886 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003888
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003889 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003890 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003891 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3892 // For floating-point precision of 12:
3893 //
3894 // TwoToFractionalPartOfX =
3895 // 0.999892986f +
3896 // (0.696457318f +
3897 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3898 //
3899 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003900 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003901 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003902 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3905 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003906 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3908 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003909 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003910 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003911 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003913
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003914 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003916 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3917 // For floating-point precision of 18:
3918 //
3919 // TwoToFractionalPartOfX =
3920 // 0.999999982f +
3921 // (0.693148872f +
3922 // (0.240227044f +
3923 // (0.554906021e-1f +
3924 // (0.961591928e-2f +
3925 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3926 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003927 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003929 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3932 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3935 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3938 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3941 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3944 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003945 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003946 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003947 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003949
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003950 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003951 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003952 }
3953 } else {
3954 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003955 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003956 getValue(I.getArgOperand(0)).getValueType(),
3957 getValue(I.getArgOperand(0)),
3958 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003959 }
3960
3961 setValue(&I, result);
3962}
3963
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003964
3965/// ExpandPowI - Expand a llvm.powi intrinsic.
3966static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3967 SelectionDAG &DAG) {
3968 // If RHS is a constant, we can expand this out to a multiplication tree,
3969 // otherwise we end up lowering to a call to __powidf2 (for example). When
3970 // optimizing for size, we only want to do this if the expansion would produce
3971 // a small number of multiplies, otherwise we do the full expansion.
3972 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3973 // Get the exponent as a positive value.
3974 unsigned Val = RHSC->getSExtValue();
3975 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003976
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003977 // powi(x, 0) -> 1.0
3978 if (Val == 0)
3979 return DAG.getConstantFP(1.0, LHS.getValueType());
3980
Dan Gohmanae541aa2010-04-15 04:33:49 +00003981 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003982 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3983 // If optimizing for size, don't insert too many multiplies. This
3984 // inserts up to 5 multiplies.
3985 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3986 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003987 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003988 // powi(x,15) generates one more multiply than it should), but this has
3989 // the benefit of being both really simple and much better than a libcall.
3990 SDValue Res; // Logically starts equal to 1.0
3991 SDValue CurSquare = LHS;
3992 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003993 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003994 if (Res.getNode())
3995 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3996 else
3997 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00003998 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003999
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004000 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4001 CurSquare, CurSquare);
4002 Val >>= 1;
4003 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004004
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004005 // If the original was negative, invert the result, producing 1/(x*x*x).
4006 if (RHSC->getSExtValue() < 0)
4007 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4008 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4009 return Res;
4010 }
4011 }
4012
4013 // Otherwise, expand to a libcall.
4014 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4015}
4016
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004017/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4018/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4019/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004020bool
Devang Patel78a06e52010-08-25 20:39:26 +00004021SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004022 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004023 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004024 const Argument *Arg = dyn_cast<Argument>(V);
4025 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004026 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004027
Devang Patel719f6a92010-04-29 20:40:36 +00004028 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004029 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4030 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4031
Devang Patela83ce982010-04-29 18:50:36 +00004032 // Ignore inlined function arguments here.
4033 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004034 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004035 return false;
4036
Dan Gohman84023e02010-07-10 09:00:22 +00004037 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004038 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004039 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004040
4041 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004042 if (Arg->hasByValAttr()) {
4043 // Byval arguments' frame index is recorded during argument lowering.
4044 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004045 Reg = TRI->getFrameRegister(MF);
4046 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004047 // If byval argument ofset is not recorded then ignore this.
4048 if (!Offset)
4049 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004050 }
4051
Devang Patel6cd467b2010-08-26 22:53:27 +00004052 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004053 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004054 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004055 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4056 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4057 if (PR)
4058 Reg = PR;
4059 }
4060 }
4061
Evan Chenga36acad2010-04-29 06:33:38 +00004062 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004063 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004064 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004065 if (VMI != FuncInfo.ValueMap.end())
4066 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004067 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004068
Devang Patel8bc9ef72010-11-02 17:19:03 +00004069 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004070 // Check if frame index is available.
4071 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004072 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004073 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4074 Reg = TRI->getFrameRegister(MF);
4075 Offset = FINode->getIndex();
4076 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004077 }
4078
4079 if (!Reg)
4080 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004081
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004082 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4083 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004084 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004085 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004086 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004087}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004088
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004089// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004090#if defined(_MSC_VER) && defined(setjmp) && \
4091 !defined(setjmp_undefined_for_msvc)
4092# pragma push_macro("setjmp")
4093# undef setjmp
4094# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004095#endif
4096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004097/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4098/// we want to emit this as a call to a named external function, return the name
4099/// otherwise lower it and return null.
4100const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004101SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004102 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004103 SDValue Res;
4104
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004105 switch (Intrinsic) {
4106 default:
4107 // By default, turn this into a target intrinsic node.
4108 visitTargetIntrinsic(I, Intrinsic);
4109 return 0;
4110 case Intrinsic::vastart: visitVAStart(I); return 0;
4111 case Intrinsic::vaend: visitVAEnd(I); return 0;
4112 case Intrinsic::vacopy: visitVACopy(I); return 0;
4113 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004114 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004115 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004116 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004117 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004118 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004119 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004120 return 0;
4121 case Intrinsic::setjmp:
4122 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004123 case Intrinsic::longjmp:
4124 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004125 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004126 // Assert for address < 256 since we support only user defined address
4127 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004128 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004129 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004130 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004131 < 256 &&
4132 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004133 SDValue Op1 = getValue(I.getArgOperand(0));
4134 SDValue Op2 = getValue(I.getArgOperand(1));
4135 SDValue Op3 = getValue(I.getArgOperand(2));
4136 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4137 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004138 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004139 MachinePointerInfo(I.getArgOperand(0)),
4140 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004141 return 0;
4142 }
Chris Lattner824b9582008-11-21 16:42:48 +00004143 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004144 // Assert for address < 256 since we support only user defined address
4145 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004146 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004147 < 256 &&
4148 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004149 SDValue Op1 = getValue(I.getArgOperand(0));
4150 SDValue Op2 = getValue(I.getArgOperand(1));
4151 SDValue Op3 = getValue(I.getArgOperand(2));
4152 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4153 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004154 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004155 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004156 return 0;
4157 }
Chris Lattner824b9582008-11-21 16:42:48 +00004158 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004159 // Assert for address < 256 since we support only user defined address
4160 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004161 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004162 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004163 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004164 < 256 &&
4165 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004166 SDValue Op1 = getValue(I.getArgOperand(0));
4167 SDValue Op2 = getValue(I.getArgOperand(1));
4168 SDValue Op3 = getValue(I.getArgOperand(2));
4169 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4170 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004171 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004172 MachinePointerInfo(I.getArgOperand(0)),
4173 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004174 return 0;
4175 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004176 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004177 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004178 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004179 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004180 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004181 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004182
4183 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4184 // but do not always have a corresponding SDNode built. The SDNodeOrder
4185 // absolute, but not relative, values are different depending on whether
4186 // debug info exists.
4187 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004188
4189 // Check if address has undef value.
4190 if (isa<UndefValue>(Address) ||
4191 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004192 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004193 return 0;
4194 }
4195
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004196 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004197 if (!N.getNode() && isa<Argument>(Address))
4198 // Check unused arguments map.
4199 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004200 SDDbgValue *SDV;
4201 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004202 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004203 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004204 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4205 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4206 Address = BCI->getOperand(0);
4207 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4208
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004209 if (isParameter && !AI) {
4210 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4211 if (FINode)
4212 // Byval parameter. We have a frame index at this point.
4213 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4214 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004215 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004216 // Can't do anything with other non-AI cases yet. This might be a
4217 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004218 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004219 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004220 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004221 } else if (AI)
4222 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4223 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004224 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004225 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004226 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004227 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004228 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004229 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4230 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004231 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004232 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004233 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004234 // If variable is pinned by a alloca in dominating bb then
4235 // use StaticAllocaMap.
4236 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004237 if (AI->getParent() != DI.getParent()) {
4238 DenseMap<const AllocaInst*, int>::iterator SI =
4239 FuncInfo.StaticAllocaMap.find(AI);
4240 if (SI != FuncInfo.StaticAllocaMap.end()) {
4241 SDV = DAG.getDbgValue(Variable, SI->second,
4242 0, dl, SDNodeOrder);
4243 DAG.AddDbgValue(SDV, 0, false);
4244 return 0;
4245 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004246 }
4247 }
Devang Patelafeaae72010-12-06 22:39:26 +00004248 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004249 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004250 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004251 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004252 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004253 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004254 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004255 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004256 return 0;
4257
4258 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004259 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004260 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004261 if (!V)
4262 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004263
4264 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4265 // but do not always have a corresponding SDNode built. The SDNodeOrder
4266 // absolute, but not relative, values are different depending on whether
4267 // debug info exists.
4268 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004269 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004270 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004271 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4272 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004273 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004274 // Do not use getValue() in here; we don't want to generate code at
4275 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004276 SDValue N = NodeMap[V];
4277 if (!N.getNode() && isa<Argument>(V))
4278 // Check unused arguments map.
4279 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004280 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004281 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004282 SDV = DAG.getDbgValue(Variable, N.getNode(),
4283 N.getResNo(), Offset, dl, SDNodeOrder);
4284 DAG.AddDbgValue(SDV, N.getNode(), false);
4285 }
Devang Patela778f5c2011-02-18 22:43:42 +00004286 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004287 // Do not call getValue(V) yet, as we don't want to generate code.
4288 // Remember it for later.
4289 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4290 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004291 } else {
Devang Patel00190342010-03-15 19:15:44 +00004292 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004293 // data available is an unreferenced parameter.
4294 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004295 }
Devang Patel00190342010-03-15 19:15:44 +00004296 }
4297
4298 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004299 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004300 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004301 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004302 // Don't handle byval struct arguments or VLAs, for example.
4303 if (!AI)
4304 return 0;
4305 DenseMap<const AllocaInst*, int>::iterator SI =
4306 FuncInfo.StaticAllocaMap.find(AI);
4307 if (SI == FuncInfo.StaticAllocaMap.end())
4308 return 0; // VLAs.
4309 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004310
Chris Lattner512063d2010-04-05 06:19:28 +00004311 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4312 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4313 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004314 return 0;
4315 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004316 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004317 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004318 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004319 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004321 SDValue Ops[1];
4322 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004323 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 setValue(&I, Op);
4325 DAG.setRoot(Op.getValue(1));
4326 return 0;
4327 }
4328
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004329 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004330 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004331 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004332 if (CallMBB->isLandingPad())
4333 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004334 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004336 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004337#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004338 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4339 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004340 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004341 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004342
Chris Lattner3a5815f2009-09-17 23:54:54 +00004343 // Insert the EHSELECTION instruction.
4344 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4345 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004346 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004347 Ops[1] = getRoot();
4348 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004349 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004350 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004351 return 0;
4352 }
4353
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004354 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004355 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004356 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004357 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4358 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004359 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 return 0;
4361 }
4362
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004363 case Intrinsic::eh_return_i32:
4364 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004365 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4366 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4367 MVT::Other,
4368 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004369 getValue(I.getArgOperand(0)),
4370 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004371 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004372 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004373 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004374 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004375 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004376 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004377 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004378 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004379 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004380 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004381 TLI.getPointerTy()),
4382 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004383 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004384 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004385 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004386 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4387 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004388 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004389 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004390 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004391 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004392 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004393 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004394 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004395
Chris Lattner512063d2010-04-05 06:19:28 +00004396 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004397 return 0;
4398 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004399 case Intrinsic::eh_sjlj_setjmp: {
4400 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004401 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004402 return 0;
4403 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004404 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004405 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004406 getRoot(), getValue(I.getArgOperand(0))));
4407 return 0;
4408 }
4409 case Intrinsic::eh_sjlj_dispatch_setup: {
4410 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4411 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004412 return 0;
4413 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004414
Dale Johannesen0488fb62010-09-30 23:57:10 +00004415 case Intrinsic::x86_mmx_pslli_w:
4416 case Intrinsic::x86_mmx_pslli_d:
4417 case Intrinsic::x86_mmx_pslli_q:
4418 case Intrinsic::x86_mmx_psrli_w:
4419 case Intrinsic::x86_mmx_psrli_d:
4420 case Intrinsic::x86_mmx_psrli_q:
4421 case Intrinsic::x86_mmx_psrai_w:
4422 case Intrinsic::x86_mmx_psrai_d: {
4423 SDValue ShAmt = getValue(I.getArgOperand(1));
4424 if (isa<ConstantSDNode>(ShAmt)) {
4425 visitTargetIntrinsic(I, Intrinsic);
4426 return 0;
4427 }
4428 unsigned NewIntrinsic = 0;
4429 EVT ShAmtVT = MVT::v2i32;
4430 switch (Intrinsic) {
4431 case Intrinsic::x86_mmx_pslli_w:
4432 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4433 break;
4434 case Intrinsic::x86_mmx_pslli_d:
4435 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4436 break;
4437 case Intrinsic::x86_mmx_pslli_q:
4438 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4439 break;
4440 case Intrinsic::x86_mmx_psrli_w:
4441 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4442 break;
4443 case Intrinsic::x86_mmx_psrli_d:
4444 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4445 break;
4446 case Intrinsic::x86_mmx_psrli_q:
4447 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4448 break;
4449 case Intrinsic::x86_mmx_psrai_w:
4450 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4451 break;
4452 case Intrinsic::x86_mmx_psrai_d:
4453 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4454 break;
4455 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4456 }
4457
4458 // The vector shift intrinsics with scalars uses 32b shift amounts but
4459 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4460 // to be zero.
4461 // We must do this early because v2i32 is not a legal type.
4462 DebugLoc dl = getCurDebugLoc();
4463 SDValue ShOps[2];
4464 ShOps[0] = ShAmt;
4465 ShOps[1] = DAG.getConstant(0, MVT::i32);
4466 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4467 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004468 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004469 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4470 DAG.getConstant(NewIntrinsic, MVT::i32),
4471 getValue(I.getArgOperand(0)), ShAmt);
4472 setValue(&I, Res);
4473 return 0;
4474 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004475 case Intrinsic::convertff:
4476 case Intrinsic::convertfsi:
4477 case Intrinsic::convertfui:
4478 case Intrinsic::convertsif:
4479 case Intrinsic::convertuif:
4480 case Intrinsic::convertss:
4481 case Intrinsic::convertsu:
4482 case Intrinsic::convertus:
4483 case Intrinsic::convertuu: {
4484 ISD::CvtCode Code = ISD::CVT_INVALID;
4485 switch (Intrinsic) {
4486 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4487 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4488 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4489 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4490 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4491 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4492 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4493 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4494 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4495 }
Owen Andersone50ed302009-08-10 22:56:29 +00004496 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004497 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004498 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4499 DAG.getValueType(DestVT),
4500 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004501 getValue(I.getArgOperand(1)),
4502 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004503 Code);
4504 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004505 return 0;
4506 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004507 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004508 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004509 getValue(I.getArgOperand(0)).getValueType(),
4510 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004511 return 0;
4512 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004513 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4514 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004515 return 0;
4516 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004517 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004518 getValue(I.getArgOperand(0)).getValueType(),
4519 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004520 return 0;
4521 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004522 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004523 getValue(I.getArgOperand(0)).getValueType(),
4524 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004525 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004526 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004527 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004528 return 0;
4529 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004530 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004531 return 0;
4532 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004533 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004534 return 0;
4535 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004536 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004537 return 0;
4538 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004539 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004540 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004541 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004542 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004543 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004544 case Intrinsic::convert_to_fp16:
4545 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004546 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004547 return 0;
4548 case Intrinsic::convert_from_fp16:
4549 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004550 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004551 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004552 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004553 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004554 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 return 0;
4556 }
4557 case Intrinsic::readcyclecounter: {
4558 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004559 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4560 DAG.getVTList(MVT::i64, MVT::Other),
4561 &Op, 1);
4562 setValue(&I, Res);
4563 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 return 0;
4565 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004566 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004567 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004568 getValue(I.getArgOperand(0)).getValueType(),
4569 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 return 0;
4571 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004572 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004573 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004574 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004575 return 0;
4576 }
4577 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004578 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004579 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004580 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 return 0;
4582 }
4583 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004584 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004585 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004586 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004587 return 0;
4588 }
4589 case Intrinsic::stacksave: {
4590 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004591 Res = DAG.getNode(ISD::STACKSAVE, dl,
4592 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4593 setValue(&I, Res);
4594 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004595 return 0;
4596 }
4597 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004598 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004599 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 return 0;
4601 }
Bill Wendling57344502008-11-18 11:01:33 +00004602 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004603 // Emit code into the DAG to store the stack guard onto the stack.
4604 MachineFunction &MF = DAG.getMachineFunction();
4605 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004606 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004607
Gabor Greif0635f352010-06-25 09:38:13 +00004608 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4609 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004610
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004611 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004612 MFI->setStackProtectorIndex(FI);
4613
4614 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4615
4616 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004617 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004618 MachinePointerInfo::getFixedStack(FI),
4619 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004620 setValue(&I, Res);
4621 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004622 return 0;
4623 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004624 case Intrinsic::objectsize: {
4625 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004626 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004627
4628 assert(CI && "Non-constant type in __builtin_object_size?");
4629
Gabor Greif0635f352010-06-25 09:38:13 +00004630 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004631 EVT Ty = Arg.getValueType();
4632
Dan Gohmane368b462010-06-18 14:22:04 +00004633 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004634 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004635 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004636 Res = DAG.getConstant(0, Ty);
4637
4638 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004639 return 0;
4640 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004641 case Intrinsic::var_annotation:
4642 // Discard annotate attributes
4643 return 0;
4644
4645 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004646 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647
4648 SDValue Ops[6];
4649 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004650 Ops[1] = getValue(I.getArgOperand(0));
4651 Ops[2] = getValue(I.getArgOperand(1));
4652 Ops[3] = getValue(I.getArgOperand(2));
4653 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654 Ops[5] = DAG.getSrcValue(F);
4655
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004656 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4657 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4658 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004659
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004660 setValue(&I, Res);
4661 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004662 return 0;
4663 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004664 case Intrinsic::gcroot:
4665 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004666 const Value *Alloca = I.getArgOperand(0);
4667 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4670 GFI->addStackRoot(FI->getIndex(), TypeMap);
4671 }
4672 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 case Intrinsic::gcread:
4674 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004675 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004677 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004678 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004680 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004681 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004682 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004683 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004684 return implVisitAluOverflow(I, ISD::UADDO);
4685 case Intrinsic::sadd_with_overflow:
4686 return implVisitAluOverflow(I, ISD::SADDO);
4687 case Intrinsic::usub_with_overflow:
4688 return implVisitAluOverflow(I, ISD::USUBO);
4689 case Intrinsic::ssub_with_overflow:
4690 return implVisitAluOverflow(I, ISD::SSUBO);
4691 case Intrinsic::umul_with_overflow:
4692 return implVisitAluOverflow(I, ISD::UMULO);
4693 case Intrinsic::smul_with_overflow:
4694 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004696 case Intrinsic::prefetch: {
4697 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004698 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004700 Ops[1] = getValue(I.getArgOperand(0));
4701 Ops[2] = getValue(I.getArgOperand(1));
4702 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004703 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4704 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004705 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004706 EVT::getIntegerVT(*Context, 8),
4707 MachinePointerInfo(I.getArgOperand(0)),
4708 0, /* align */
4709 false, /* volatile */
4710 rw==0, /* read */
4711 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004712 return 0;
4713 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714 case Intrinsic::memory_barrier: {
4715 SDValue Ops[6];
4716 Ops[0] = getRoot();
4717 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004718 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719
Bill Wendling4533cac2010-01-28 21:51:40 +00004720 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 return 0;
4722 }
4723 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004724 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004725 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004726 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004727 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004728 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004729 getValue(I.getArgOperand(0)),
4730 getValue(I.getArgOperand(1)),
4731 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004732 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004733 setValue(&I, L);
4734 DAG.setRoot(L.getValue(1));
4735 return 0;
4736 }
4737 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004738 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004739 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004740 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004741 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004742 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004743 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004744 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004745 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004746 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004748 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004749 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004750 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004751 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004752 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004753 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004754 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004755 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004756 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004757 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004758 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004759
4760 case Intrinsic::invariant_start:
4761 case Intrinsic::lifetime_start:
4762 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004763 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004764 return 0;
4765 case Intrinsic::invariant_end:
4766 case Intrinsic::lifetime_end:
4767 // Discard region information.
4768 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004769 }
4770}
4771
Dan Gohman46510a72010-04-15 01:51:59 +00004772void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004773 bool isTailCall,
4774 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004775 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4776 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004777 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004778 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004779 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004780
4781 TargetLowering::ArgListTy Args;
4782 TargetLowering::ArgListEntry Entry;
4783 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004784
4785 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004786 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004787 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004788 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4789 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004790
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004791 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004792 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004793
4794 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004795 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004796
4797 if (!CanLowerReturn) {
4798 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4799 FTy->getReturnType());
4800 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4801 FTy->getReturnType());
4802 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004803 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004804 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4805
Chris Lattnerecf42c42010-09-21 16:36:31 +00004806 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004807 Entry.Node = DemoteStackSlot;
4808 Entry.Ty = StackSlotPtrType;
4809 Entry.isSExt = false;
4810 Entry.isZExt = false;
4811 Entry.isInReg = false;
4812 Entry.isSRet = true;
4813 Entry.isNest = false;
4814 Entry.isByVal = false;
4815 Entry.Alignment = Align;
4816 Args.push_back(Entry);
4817 RetTy = Type::getVoidTy(FTy->getContext());
4818 }
4819
Dan Gohman46510a72010-04-15 01:51:59 +00004820 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004821 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004822 SDValue ArgNode = getValue(*i);
4823 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4824
4825 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004826 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4827 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4828 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4829 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4830 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4831 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004832 Entry.Alignment = CS.getParamAlignment(attrInd);
4833 Args.push_back(Entry);
4834 }
4835
Chris Lattner512063d2010-04-05 06:19:28 +00004836 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004837 // Insert a label before the invoke call to mark the try range. This can be
4838 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004839 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004840
Jim Grosbachca752c92010-01-28 01:45:32 +00004841 // For SjLj, keep track of which landing pads go with which invokes
4842 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004843 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004844 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004845 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004846 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004847 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004848 }
4849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004850 // Both PendingLoads and PendingExports must be flushed here;
4851 // this call might not return.
4852 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004853 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004854 }
4855
Dan Gohman98ca4f22009-08-05 01:29:28 +00004856 // Check if target-independent constraints permit a tail call here.
4857 // Target-dependent constraints are checked within TLI.LowerCallTo.
4858 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004859 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004860 isTailCall = false;
4861
Dan Gohmanbadcda42010-08-28 00:51:03 +00004862 // If there's a possibility that fast-isel has already selected some amount
4863 // of the current basic block, don't emit a tail call.
4864 if (isTailCall && EnableFastISel)
4865 isTailCall = false;
4866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004867 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004868 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004869 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004870 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004871 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004872 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004873 isTailCall,
4874 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004875 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004876 assert((isTailCall || Result.second.getNode()) &&
4877 "Non-null chain expected with non-tail call!");
4878 assert((Result.second.getNode() || !Result.first.getNode()) &&
4879 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004880 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004882 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004883 // The instruction result is the result of loading from the
4884 // hidden sret parameter.
4885 SmallVector<EVT, 1> PVTs;
4886 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4887
4888 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4889 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4890 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004891 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004892 SmallVector<SDValue, 4> Values(NumValues);
4893 SmallVector<SDValue, 4> Chains(NumValues);
4894
4895 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004896 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4897 DemoteStackSlot,
4898 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004899 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004900 Add,
4901 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4902 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004903 Values[i] = L;
4904 Chains[i] = L.getValue(1);
4905 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004906
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004907 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4908 MVT::Other, &Chains[0], NumValues);
4909 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004910
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004911 // Collect the legal value parts into potentially illegal values
4912 // that correspond to the original function's return values.
4913 SmallVector<EVT, 4> RetTys;
4914 RetTy = FTy->getReturnType();
4915 ComputeValueVTs(TLI, RetTy, RetTys);
4916 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4917 SmallVector<SDValue, 4> ReturnValues;
4918 unsigned CurReg = 0;
4919 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4920 EVT VT = RetTys[I];
4921 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4922 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004923
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004924 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004925 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004926 RegisterVT, VT, AssertOp);
4927 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004928 CurReg += NumRegs;
4929 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004930
Bill Wendling4533cac2010-01-28 21:51:40 +00004931 setValue(CS.getInstruction(),
4932 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4933 DAG.getVTList(&RetTys[0], RetTys.size()),
4934 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004935
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004936 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004937
4938 // As a special case, a null chain means that a tail call has been emitted and
4939 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004940 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004941 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004942 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004943 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004944
Chris Lattner512063d2010-04-05 06:19:28 +00004945 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004946 // Insert a label at the end of the invoke call to mark the try range. This
4947 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004948 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004949 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004950
4951 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004952 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953 }
4954}
4955
Chris Lattner8047d9a2009-12-24 00:37:38 +00004956/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4957/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004958static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4959 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004960 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004961 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004962 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004963 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004964 if (C->isNullValue())
4965 continue;
4966 // Unknown instruction.
4967 return false;
4968 }
4969 return true;
4970}
4971
Dan Gohman46510a72010-04-15 01:51:59 +00004972static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4973 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004974 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004975
Chris Lattner8047d9a2009-12-24 00:37:38 +00004976 // Check to see if this load can be trivially constant folded, e.g. if the
4977 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004978 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004979 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004980 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004981 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004982
Dan Gohman46510a72010-04-15 01:51:59 +00004983 if (const Constant *LoadCst =
4984 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4985 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004986 return Builder.getValue(LoadCst);
4987 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004988
Chris Lattner8047d9a2009-12-24 00:37:38 +00004989 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4990 // still constant memory, the input chain can be the entry node.
4991 SDValue Root;
4992 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004993
Chris Lattner8047d9a2009-12-24 00:37:38 +00004994 // Do not serialize (non-volatile) loads of constant memory with anything.
4995 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
4996 Root = Builder.DAG.getEntryNode();
4997 ConstantMemory = true;
4998 } else {
4999 // Do not serialize non-volatile loads against each other.
5000 Root = Builder.DAG.getRoot();
5001 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005002
Chris Lattner8047d9a2009-12-24 00:37:38 +00005003 SDValue Ptr = Builder.getValue(PtrVal);
5004 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005005 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005006 false /*volatile*/,
5007 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005008
Chris Lattner8047d9a2009-12-24 00:37:38 +00005009 if (!ConstantMemory)
5010 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5011 return LoadVal;
5012}
5013
5014
5015/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5016/// If so, return true and lower it, otherwise return false and it will be
5017/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005018bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005019 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005020 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005021 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005022
Gabor Greif0635f352010-06-25 09:38:13 +00005023 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005024 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005025 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005026 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005027 return false;
5028
Gabor Greif0635f352010-06-25 09:38:13 +00005029 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005030
Chris Lattner8047d9a2009-12-24 00:37:38 +00005031 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5032 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005033 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5034 bool ActuallyDoIt = true;
5035 MVT LoadVT;
5036 const Type *LoadTy;
5037 switch (Size->getZExtValue()) {
5038 default:
5039 LoadVT = MVT::Other;
5040 LoadTy = 0;
5041 ActuallyDoIt = false;
5042 break;
5043 case 2:
5044 LoadVT = MVT::i16;
5045 LoadTy = Type::getInt16Ty(Size->getContext());
5046 break;
5047 case 4:
5048 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005049 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005050 break;
5051 case 8:
5052 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005053 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005054 break;
5055 /*
5056 case 16:
5057 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005058 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005059 LoadTy = VectorType::get(LoadTy, 4);
5060 break;
5061 */
5062 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005063
Chris Lattner04b091a2009-12-24 01:07:17 +00005064 // This turns into unaligned loads. We only do this if the target natively
5065 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5066 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005067
Chris Lattner04b091a2009-12-24 01:07:17 +00005068 // Require that we can find a legal MVT, and only do this if the target
5069 // supports unaligned loads of that type. Expanding into byte loads would
5070 // bloat the code.
5071 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5072 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5073 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5074 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5075 ActuallyDoIt = false;
5076 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005077
Chris Lattner04b091a2009-12-24 01:07:17 +00005078 if (ActuallyDoIt) {
5079 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5080 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005081
Chris Lattner04b091a2009-12-24 01:07:17 +00005082 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5083 ISD::SETNE);
5084 EVT CallVT = TLI.getValueType(I.getType(), true);
5085 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5086 return true;
5087 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005088 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005089
5090
Chris Lattner8047d9a2009-12-24 00:37:38 +00005091 return false;
5092}
5093
5094
Dan Gohman46510a72010-04-15 01:51:59 +00005095void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005096 // Handle inline assembly differently.
5097 if (isa<InlineAsm>(I.getCalledValue())) {
5098 visitInlineAsm(&I);
5099 return;
5100 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005101
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005102 // See if any floating point values are being passed to this function. This is
5103 // used to emit an undefined reference to fltused on Windows.
5104 const FunctionType *FT =
5105 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5106 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5107 if (FT->isVarArg() &&
5108 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5109 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5110 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005111 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005112 i != e; ++i) {
5113 if (!i->isFloatingPointTy()) continue;
5114 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5115 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005116 }
5117 }
5118 }
5119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005120 const char *RenameFn = 0;
5121 if (Function *F = I.getCalledFunction()) {
5122 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005123 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005124 if (unsigned IID = II->getIntrinsicID(F)) {
5125 RenameFn = visitIntrinsicCall(I, IID);
5126 if (!RenameFn)
5127 return;
5128 }
5129 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005130 if (unsigned IID = F->getIntrinsicID()) {
5131 RenameFn = visitIntrinsicCall(I, IID);
5132 if (!RenameFn)
5133 return;
5134 }
5135 }
5136
5137 // Check for well-known libc/libm calls. If the function is internal, it
5138 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005139 if (!F->hasLocalLinkage() && F->hasName()) {
5140 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005141 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005142 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005143 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5144 I.getType() == I.getArgOperand(0)->getType() &&
5145 I.getType() == I.getArgOperand(1)->getType()) {
5146 SDValue LHS = getValue(I.getArgOperand(0));
5147 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005148 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5149 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005150 return;
5151 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005152 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005153 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005154 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5155 I.getType() == I.getArgOperand(0)->getType()) {
5156 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005157 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5158 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005159 return;
5160 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005161 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005162 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005163 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5164 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005165 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005166 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005167 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5168 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169 return;
5170 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005171 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005172 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005173 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5174 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005175 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005176 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005177 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5178 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 return;
5180 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005181 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005182 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005183 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5184 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005185 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005186 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005187 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5188 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005189 return;
5190 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005191 } else if (Name == "memcmp") {
5192 if (visitMemCmpCall(I))
5193 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005194 }
5195 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005196 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 SDValue Callee;
5199 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005200 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 else
Bill Wendling056292f2008-09-16 21:48:12 +00005202 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203
Bill Wendling0d580132009-12-23 01:28:19 +00005204 // Check if we can potentially perform a tail call. More detailed checking is
5205 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005206 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005207}
5208
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005209namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005210
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005211/// AsmOperandInfo - This contains information for each constraint that we are
5212/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005213class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005214 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005215public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216 /// CallOperand - If this is the result output operand or a clobber
5217 /// this is null, otherwise it is the incoming operand to the CallInst.
5218 /// This gets modified as the asm is processed.
5219 SDValue CallOperand;
5220
5221 /// AssignedRegs - If this is a register or register class operand, this
5222 /// contains the set of register corresponding to the operand.
5223 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005224
John Thompsoneac6e1d2010-09-13 18:15:37 +00005225 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005229 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5230 /// busy in OutputRegs/InputRegs.
5231 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005232 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 std::set<unsigned> &InputRegs,
5234 const TargetRegisterInfo &TRI) const {
5235 if (isOutReg) {
5236 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5237 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5238 }
5239 if (isInReg) {
5240 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5241 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5242 }
5243 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005244
Owen Andersone50ed302009-08-10 22:56:29 +00005245 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005246 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005247 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005248 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005249 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005250 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Chris Lattner81249c92008-10-17 17:05:25 +00005253 if (isa<BasicBlock>(CallOperandVal))
5254 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005255
Chris Lattner81249c92008-10-17 17:05:25 +00005256 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005257
Chris Lattner81249c92008-10-17 17:05:25 +00005258 // If this is an indirect operand, the operand is a pointer to the
5259 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005260 if (isIndirect) {
5261 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5262 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005263 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005264 OpTy = PtrTy->getElementType();
5265 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005266
Chris Lattner81249c92008-10-17 17:05:25 +00005267 // If OpTy is not a single value, it may be a struct/union that we
5268 // can tile with integers.
5269 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5270 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5271 switch (BitSize) {
5272 default: break;
5273 case 1:
5274 case 8:
5275 case 16:
5276 case 32:
5277 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005278 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005279 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005280 break;
5281 }
5282 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005283
Chris Lattner81249c92008-10-17 17:05:25 +00005284 return TLI.getValueType(OpTy, true);
5285 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005286
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005287private:
5288 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5289 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 const TargetRegisterInfo &TRI) {
5292 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5293 Regs.insert(Reg);
5294 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5295 for (; *Aliases; ++Aliases)
5296 Regs.insert(*Aliases);
5297 }
5298};
Dan Gohman462f6b52010-05-29 17:53:24 +00005299
John Thompson44ab89e2010-10-29 17:29:13 +00005300typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005302} // end llvm namespace.
5303
Dan Gohman462f6b52010-05-29 17:53:24 +00005304/// isAllocatableRegister - If the specified register is safe to allocate,
5305/// i.e. it isn't a stack pointer or some other special register, return the
5306/// register class for the register. Otherwise, return null.
5307static const TargetRegisterClass *
5308isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5309 const TargetLowering &TLI,
5310 const TargetRegisterInfo *TRI) {
5311 EVT FoundVT = MVT::Other;
5312 const TargetRegisterClass *FoundRC = 0;
5313 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5314 E = TRI->regclass_end(); RCI != E; ++RCI) {
5315 EVT ThisVT = MVT::Other;
5316
5317 const TargetRegisterClass *RC = *RCI;
5318 // If none of the value types for this register class are valid, we
5319 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5320 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5321 I != E; ++I) {
5322 if (TLI.isTypeLegal(*I)) {
5323 // If we have already found this register in a different register class,
5324 // choose the one with the largest VT specified. For example, on
5325 // PowerPC, we favor f64 register classes over f32.
5326 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5327 ThisVT = *I;
5328 break;
5329 }
5330 }
5331 }
5332
5333 if (ThisVT == MVT::Other) continue;
5334
5335 // NOTE: This isn't ideal. In particular, this might allocate the
5336 // frame pointer in functions that need it (due to them not being taken
5337 // out of allocation, because a variable sized allocation hasn't been seen
5338 // yet). This is a slight code pessimization, but should still work.
5339 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5340 E = RC->allocation_order_end(MF); I != E; ++I)
5341 if (*I == Reg) {
5342 // We found a matching register class. Keep looking at others in case
5343 // we find one with larger registers that this physreg is also in.
5344 FoundRC = RC;
5345 FoundVT = ThisVT;
5346 break;
5347 }
5348 }
5349 return FoundRC;
5350}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005351
5352/// GetRegistersForValue - Assign registers (virtual or physical) for the
5353/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005354/// register allocator to handle the assignment process. However, if the asm
5355/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356/// allocation. This produces generally horrible, but correct, code.
5357///
5358/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359/// Input and OutputRegs are the set of already allocated physical registers.
5360///
Dan Gohman2048b852009-11-23 18:04:58 +00005361void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005362GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005363 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005364 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005365 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005366
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 // Compute whether this value requires an input register, an output register,
5368 // or both.
5369 bool isOutReg = false;
5370 bool isInReg = false;
5371 switch (OpInfo.Type) {
5372 case InlineAsm::isOutput:
5373 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005374
5375 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005376 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005377 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378 break;
5379 case InlineAsm::isInput:
5380 isInReg = true;
5381 isOutReg = false;
5382 break;
5383 case InlineAsm::isClobber:
5384 isOutReg = true;
5385 isInReg = true;
5386 break;
5387 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005388
5389
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005390 MachineFunction &MF = DAG.getMachineFunction();
5391 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005393 // If this is a constraint for a single physreg, or a constraint for a
5394 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005396 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5397 OpInfo.ConstraintVT);
5398
5399 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005400 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005401 // If this is a FP input in an integer register (or visa versa) insert a bit
5402 // cast of the input value. More generally, handle any case where the input
5403 // value disagrees with the register class we plan to stick this in.
5404 if (OpInfo.Type == InlineAsm::isInput &&
5405 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005406 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005407 // types are identical size, use a bitcast to convert (e.g. two differing
5408 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005409 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005410 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005412 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005413 OpInfo.ConstraintVT = RegVT;
5414 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5415 // If the input is a FP value and we want it in FP registers, do a
5416 // bitcast to the corresponding integer type. This turns an f64 value
5417 // into i64, which can be passed with two i32 values on a 32-bit
5418 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005419 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005420 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005421 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005422 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005423 OpInfo.ConstraintVT = RegVT;
5424 }
5425 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005426
Owen Anderson23b9b192009-08-12 00:36:31 +00005427 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005428 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005429
Owen Andersone50ed302009-08-10 22:56:29 +00005430 EVT RegVT;
5431 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005432
5433 // If this is a constraint for a specific physical register, like {r17},
5434 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005435 if (unsigned AssignedReg = PhysReg.first) {
5436 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005438 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005439
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440 // Get the actual register value type. This is important, because the user
5441 // may have asked for (e.g.) the AX register in i32 type. We need to
5442 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005443 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005445 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005446 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005447
5448 // If this is an expanded reference, add the rest of the regs to Regs.
5449 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005450 TargetRegisterClass::iterator I = RC->begin();
5451 for (; *I != AssignedReg; ++I)
5452 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005453
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454 // Already added the first reg.
5455 --NumRegs; ++I;
5456 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005457 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005458 Regs.push_back(*I);
5459 }
5460 }
Bill Wendling651ad132009-12-22 01:25:10 +00005461
Dan Gohman7451d3e2010-05-29 17:03:36 +00005462 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5464 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5465 return;
5466 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005467
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005468 // Otherwise, if this was a reference to an LLVM register class, create vregs
5469 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005470 if (const TargetRegisterClass *RC = PhysReg.second) {
5471 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005472 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005473 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005474
Evan Chengfb112882009-03-23 08:01:15 +00005475 // Create the appropriate number of virtual registers.
5476 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5477 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005478 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005479
Dan Gohman7451d3e2010-05-29 17:03:36 +00005480 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005481 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005483
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005484 // This is a reference to a register class that doesn't directly correspond
5485 // to an LLVM register class. Allocate NumRegs consecutive, available,
5486 // registers from the class.
5487 std::vector<unsigned> RegClassRegs
5488 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5489 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005490
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005491 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5492 unsigned NumAllocated = 0;
5493 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5494 unsigned Reg = RegClassRegs[i];
5495 // See if this register is available.
5496 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5497 (isInReg && InputRegs.count(Reg))) { // Already used.
5498 // Make sure we find consecutive registers.
5499 NumAllocated = 0;
5500 continue;
5501 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005502
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005503 // Check to see if this register is allocatable (i.e. don't give out the
5504 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005505 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5506 if (!RC) { // Couldn't allocate this register.
5507 // Reset NumAllocated to make sure we return consecutive registers.
5508 NumAllocated = 0;
5509 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005510 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005512 // Okay, this register is good, we can use it.
5513 ++NumAllocated;
5514
5515 // If we allocated enough consecutive registers, succeed.
5516 if (NumAllocated == NumRegs) {
5517 unsigned RegStart = (i-NumAllocated)+1;
5518 unsigned RegEnd = i+1;
5519 // Mark all of the allocated registers used.
5520 for (unsigned i = RegStart; i != RegEnd; ++i)
5521 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005522
Dan Gohman7451d3e2010-05-29 17:03:36 +00005523 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 OpInfo.ConstraintVT);
5525 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5526 return;
5527 }
5528 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005529
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005530 // Otherwise, we couldn't allocate enough registers for this.
5531}
5532
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533/// visitInlineAsm - Handle a call to an InlineAsm object.
5534///
Dan Gohman46510a72010-04-15 01:51:59 +00005535void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5536 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537
5538 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005539 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005541 std::set<unsigned> OutputRegs, InputRegs;
5542
John Thompson44ab89e2010-10-29 17:29:13 +00005543 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005544 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005546 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5547 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005548 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5549 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005550 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005551
Owen Anderson825b72b2009-08-11 20:47:22 +00005552 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005553
5554 // Compute the value type for each operand.
5555 switch (OpInfo.Type) {
5556 case InlineAsm::isOutput:
5557 // Indirect outputs just consume an argument.
5558 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005559 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 break;
5561 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005562
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005563 // The return value of the call is this value. As such, there is no
5564 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005565 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005566 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5568 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5569 } else {
5570 assert(ResNo == 0 && "Asm only has one result!");
5571 OpVT = TLI.getValueType(CS.getType());
5572 }
5573 ++ResNo;
5574 break;
5575 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005576 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005577 break;
5578 case InlineAsm::isClobber:
5579 // Nothing to do.
5580 break;
5581 }
5582
5583 // If this is an input or an indirect output, process the call argument.
5584 // BasicBlocks are labels, currently appearing only in asm's.
5585 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005586 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005587 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005588 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005589 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005590 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005591
Owen Anderson1d0be152009-08-13 21:58:54 +00005592 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005593 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005594
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005595 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005596
John Thompsoneac6e1d2010-09-13 18:15:37 +00005597 // Indirect operand accesses access memory.
5598 if (OpInfo.isIndirect)
5599 hasMemory = true;
5600 else {
5601 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5602 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5603 if (CType == TargetLowering::C_Memory) {
5604 hasMemory = true;
5605 break;
5606 }
5607 }
5608 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005609 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
John Thompsoneac6e1d2010-09-13 18:15:37 +00005611 SDValue Chain, Flag;
5612
5613 // We won't need to flush pending loads if this asm doesn't touch
5614 // memory and is nonvolatile.
5615 if (hasMemory || IA->hasSideEffects())
5616 Chain = getRoot();
5617 else
5618 Chain = DAG.getRoot();
5619
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005620 // Second pass over the constraints: compute which constraint option to use
5621 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005622 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005623 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005624
John Thompson54584742010-09-24 22:24:05 +00005625 // If this is an output operand with a matching input operand, look up the
5626 // matching input. If their types mismatch, e.g. one is an integer, the
5627 // other is floating point, or their sizes are different, flag it as an
5628 // error.
5629 if (OpInfo.hasMatchingInput()) {
5630 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005631
John Thompson54584742010-09-24 22:24:05 +00005632 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5633 if ((OpInfo.ConstraintVT.isInteger() !=
5634 Input.ConstraintVT.isInteger()) ||
5635 (OpInfo.ConstraintVT.getSizeInBits() !=
5636 Input.ConstraintVT.getSizeInBits())) {
5637 report_fatal_error("Unsupported asm: input constraint"
5638 " with a matching output constraint of"
5639 " incompatible type!");
5640 }
5641 Input.ConstraintVT = OpInfo.ConstraintVT;
5642 }
5643 }
5644
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005645 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005646 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005647
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005648 // If this is a memory input, and if the operand is not indirect, do what we
5649 // need to to provide an address for the memory input.
5650 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5651 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005652 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005653 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 // Memory operands really want the address of the value. If we don't have
5656 // an indirect input, put it in the constpool if we can, otherwise spill
5657 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005658
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 // If the operand is a float, integer, or vector constant, spill to a
5660 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005661 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5663 isa<ConstantVector>(OpVal)) {
5664 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5665 TLI.getPointerTy());
5666 } else {
5667 // Otherwise, create a stack slot and emit a store to it before the
5668 // asm.
5669 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005670 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5672 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005673 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005675 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005676 OpInfo.CallOperand, StackSlot,
5677 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005678 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679 OpInfo.CallOperand = StackSlot;
5680 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005681
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005682 // There is no longer a Value* corresponding to this operand.
5683 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005684
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005685 // It is now an indirect operand.
5686 OpInfo.isIndirect = true;
5687 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005688
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005689 // If this constraint is for a specific register, allocate it before
5690 // anything else.
5691 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005692 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005694
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005695 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005696 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5698 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005699
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 // C_Register operands have already been allocated, Other/Memory don't need
5701 // to be.
5702 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005703 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005704 }
5705
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005706 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5707 std::vector<SDValue> AsmNodeOperands;
5708 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5709 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005710 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5711 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005712
Chris Lattnerdecc2672010-04-07 05:20:54 +00005713 // If we have a !srcloc metadata node associated with it, we want to attach
5714 // this to the ultimately generated inline asm machineinstr. To do this, we
5715 // pass in the third operand as this (potentially null) inline asm MDNode.
5716 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5717 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Evan Chengc36b7062011-01-07 23:50:32 +00005719 // Remember the HasSideEffect and AlignStack bits as operand 3.
5720 unsigned ExtraInfo = 0;
5721 if (IA->hasSideEffects())
5722 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5723 if (IA->isAlignStack())
5724 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5725 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5726 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005727
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005728 // Loop over all of the inputs, copying the operand values into the
5729 // appropriate registers and processing the output regs.
5730 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005731
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005732 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5733 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5736 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5737
5738 switch (OpInfo.Type) {
5739 case InlineAsm::isOutput: {
5740 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5741 OpInfo.ConstraintType != TargetLowering::C_Register) {
5742 // Memory output, or 'other' output (e.g. 'X' constraint).
5743 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5744
5745 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005746 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5747 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 TLI.getPointerTy()));
5749 AsmNodeOperands.push_back(OpInfo.CallOperand);
5750 break;
5751 }
5752
5753 // Otherwise, this is a register or register class output.
5754
5755 // Copy the output from the appropriate register. Find a register that
5756 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005757 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005758 report_fatal_error("Couldn't allocate output reg for constraint '" +
5759 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005760
5761 // If this is an indirect operand, store through the pointer after the
5762 // asm.
5763 if (OpInfo.isIndirect) {
5764 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5765 OpInfo.CallOperandVal));
5766 } else {
5767 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005768 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 // Concatenate this output onto the outputs list.
5770 RetValRegs.append(OpInfo.AssignedRegs);
5771 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005772
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005773 // Add information to the INLINEASM node to know that this register is
5774 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005775 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005776 InlineAsm::Kind_RegDefEarlyClobber :
5777 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005778 false,
5779 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005780 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005781 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 break;
5783 }
5784 case InlineAsm::isInput: {
5785 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005786
Chris Lattner6bdcda32008-10-17 16:47:46 +00005787 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 // If this is required to match an output register we have already set,
5789 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005790 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 // Scan until we find the definition we already emitted of this operand.
5793 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005794 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 for (; OperandNo; --OperandNo) {
5796 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005797 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005798 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005799 assert((InlineAsm::isRegDefKind(OpFlag) ||
5800 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5801 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005802 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005803 }
5804
Evan Cheng697cbbf2009-03-20 18:03:34 +00005805 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005806 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005807 if (InlineAsm::isRegDefKind(OpFlag) ||
5808 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005809 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005810 if (OpInfo.isIndirect) {
5811 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005812 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005813 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5814 " don't know how to handle tied "
5815 "indirect register inputs");
5816 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005819 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005820 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005821 MatchedRegs.RegVTs.push_back(RegVT);
5822 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005823 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005824 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005825 MatchedRegs.Regs.push_back
5826 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005827
5828 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005829 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005830 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005831 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005832 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005833 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005834 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005835 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005836
Chris Lattnerdecc2672010-04-07 05:20:54 +00005837 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5838 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5839 "Unexpected number of operands");
5840 // Add information to the INLINEASM node to know about this input.
5841 // See InlineAsm.h isUseOperandTiedToDef.
5842 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5843 OpInfo.getMatchedOperand());
5844 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5845 TLI.getPointerTy()));
5846 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5847 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005848 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005849
Dale Johannesenb5611a62010-07-13 20:17:05 +00005850 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005851 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5852 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005853 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005854
Dale Johannesenb5611a62010-07-13 20:17:05 +00005855 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005856 std::vector<SDValue> Ops;
5857 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005858 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005859 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005860 report_fatal_error("Invalid operand for inline asm constraint '" +
5861 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005864 unsigned ResOpType =
5865 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005866 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 TLI.getPointerTy()));
5868 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5869 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005870 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005871
Chris Lattnerdecc2672010-04-07 05:20:54 +00005872 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005873 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5874 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5875 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005876
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005877 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005878 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005879 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 TLI.getPointerTy()));
5881 AsmNodeOperands.push_back(InOperandVal);
5882 break;
5883 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5886 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5887 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005888 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005889 "Don't know how to handle indirect register inputs yet!");
5890
5891 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005892 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005893 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005894 report_fatal_error("Couldn't allocate input reg for constraint '" +
5895 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896
Dale Johannesen66978ee2009-01-31 02:22:37 +00005897 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005898 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005899
Chris Lattnerdecc2672010-04-07 05:20:54 +00005900 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005901 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005902 break;
5903 }
5904 case InlineAsm::isClobber: {
5905 // Add the clobbered value to the operand list, so that the register
5906 // allocator is aware that the physreg got clobbered.
5907 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005908 OpInfo.AssignedRegs.AddInlineAsmOperands(
5909 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005910 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005911 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005912 break;
5913 }
5914 }
5915 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005916
Chris Lattnerdecc2672010-04-07 05:20:54 +00005917 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005918 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005920
Dale Johannesen66978ee2009-01-31 02:22:37 +00005921 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005922 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005923 &AsmNodeOperands[0], AsmNodeOperands.size());
5924 Flag = Chain.getValue(1);
5925
5926 // If this asm returns a register value, copy the result from that register
5927 // and set it as the value of the call.
5928 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005929 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005930 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005931
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005932 // FIXME: Why don't we do this for inline asms with MRVs?
5933 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005934 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005935
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005936 // If any of the results of the inline asm is a vector, it may have the
5937 // wrong width/num elts. This can happen for register classes that can
5938 // contain multiple different value types. The preg or vreg allocated may
5939 // not have the same VT as was expected. Convert it to the right type
5940 // with bit_convert.
5941 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005942 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005943 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005944
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005945 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005946 ResultType.isInteger() && Val.getValueType().isInteger()) {
5947 // If a result value was tied to an input value, the computed result may
5948 // have a wider width than the expected result. Extract the relevant
5949 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005950 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005951 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005952
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005953 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005954 }
Dan Gohman95915732008-10-18 01:03:45 +00005955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005957 // Don't need to use this as a chain in this case.
5958 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5959 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005960 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005961
Dan Gohman46510a72010-04-15 01:51:59 +00005962 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005963
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005964 // Process indirect outputs, first output all of the flagged copies out of
5965 // physregs.
5966 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5967 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005968 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005969 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005970 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5972 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005974 // Emit the non-flagged stores from the physregs.
5975 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005976 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5977 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5978 StoresToEmit[i].first,
5979 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005980 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005981 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005982 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005983 }
5984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005985 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005987 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005989 DAG.setRoot(Chain);
5990}
5991
Dan Gohman46510a72010-04-15 01:51:59 +00005992void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00005993 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
5994 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00005995 getValue(I.getArgOperand(0)),
5996 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997}
5998
Dan Gohman46510a72010-04-15 01:51:59 +00005999void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006000 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006001 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6002 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006003 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006004 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006005 setValue(&I, V);
6006 DAG.setRoot(V.getValue(1));
6007}
6008
Dan Gohman46510a72010-04-15 01:51:59 +00006009void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006010 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6011 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006012 getValue(I.getArgOperand(0)),
6013 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014}
6015
Dan Gohman46510a72010-04-15 01:51:59 +00006016void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006017 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6018 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006019 getValue(I.getArgOperand(0)),
6020 getValue(I.getArgOperand(1)),
6021 DAG.getSrcValue(I.getArgOperand(0)),
6022 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006023}
6024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006025/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006026/// implementation, which just calls LowerCall.
6027/// FIXME: When all targets are
6028/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006029std::pair<SDValue, SDValue>
6030TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6031 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006032 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006033 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006034 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006036 ArgListTy &Args, SelectionDAG &DAG,
6037 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006038 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006039 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006040 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006042 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006043 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6044 for (unsigned Value = 0, NumValues = ValueVTs.size();
6045 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006046 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006047 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006048 SDValue Op = SDValue(Args[i].Node.getNode(),
6049 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 ISD::ArgFlagsTy Flags;
6051 unsigned OriginalAlignment =
6052 getTargetData()->getABITypeAlignment(ArgTy);
6053
6054 if (Args[i].isZExt)
6055 Flags.setZExt();
6056 if (Args[i].isSExt)
6057 Flags.setSExt();
6058 if (Args[i].isInReg)
6059 Flags.setInReg();
6060 if (Args[i].isSRet)
6061 Flags.setSRet();
6062 if (Args[i].isByVal) {
6063 Flags.setByVal();
6064 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6065 const Type *ElementTy = Ty->getElementType();
6066 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006067 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006068 // For ByVal, alignment should come from FE. BE will guess if this
6069 // info is not there but there are cases it cannot get right.
6070 if (Args[i].Alignment)
6071 FrameAlign = Args[i].Alignment;
6072 Flags.setByValAlign(FrameAlign);
6073 Flags.setByValSize(FrameSize);
6074 }
6075 if (Args[i].isNest)
6076 Flags.setNest();
6077 Flags.setOrigAlign(OriginalAlignment);
6078
Owen Anderson23b9b192009-08-12 00:36:31 +00006079 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6080 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006081 SmallVector<SDValue, 4> Parts(NumParts);
6082 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6083
6084 if (Args[i].isSExt)
6085 ExtendKind = ISD::SIGN_EXTEND;
6086 else if (Args[i].isZExt)
6087 ExtendKind = ISD::ZERO_EXTEND;
6088
Bill Wendling46ada192010-03-02 01:55:18 +00006089 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006090 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006091
Dan Gohman98ca4f22009-08-05 01:29:28 +00006092 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006093 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006094 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6095 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006096 if (NumParts > 1 && j == 0)
6097 MyFlags.Flags.setSplit();
6098 else if (j != 0)
6099 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100
Dan Gohman98ca4f22009-08-05 01:29:28 +00006101 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006102 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006103 }
6104 }
6105 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006106
Dan Gohman98ca4f22009-08-05 01:29:28 +00006107 // Handle the incoming return values from the call.
6108 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006109 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006112 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006113 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6114 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006115 for (unsigned i = 0; i != NumRegs; ++i) {
6116 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006117 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006118 MyFlags.Used = isReturnValueUsed;
6119 if (RetSExt)
6120 MyFlags.Flags.setSExt();
6121 if (RetZExt)
6122 MyFlags.Flags.setZExt();
6123 if (isInreg)
6124 MyFlags.Flags.setInReg();
6125 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006126 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 }
6128
Dan Gohman98ca4f22009-08-05 01:29:28 +00006129 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006130 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006131 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006132
6133 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006134 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006135 "LowerCall didn't return a valid chain!");
6136 assert((!isTailCall || InVals.empty()) &&
6137 "LowerCall emitted a return value for a tail call!");
6138 assert((isTailCall || InVals.size() == Ins.size()) &&
6139 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006140
6141 // For a tail call, the return value is merely live-out and there aren't
6142 // any nodes in the DAG representing it. Return a special value to
6143 // indicate that a tail call has been emitted and no more Instructions
6144 // should be processed in the current block.
6145 if (isTailCall) {
6146 DAG.setRoot(Chain);
6147 return std::make_pair(SDValue(), SDValue());
6148 }
6149
Evan Chengaf1871f2010-03-11 19:38:18 +00006150 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6151 assert(InVals[i].getNode() &&
6152 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006153 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006154 "LowerCall emitted a value with the wrong type!");
6155 });
6156
Dan Gohman98ca4f22009-08-05 01:29:28 +00006157 // Collect the legal value parts into potentially illegal values
6158 // that correspond to the original function's return values.
6159 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6160 if (RetSExt)
6161 AssertOp = ISD::AssertSext;
6162 else if (RetZExt)
6163 AssertOp = ISD::AssertZext;
6164 SmallVector<SDValue, 4> ReturnValues;
6165 unsigned CurReg = 0;
6166 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006167 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006168 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6169 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006170
Bill Wendling46ada192010-03-02 01:55:18 +00006171 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006172 NumRegs, RegisterVT, VT,
6173 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006174 CurReg += NumRegs;
6175 }
6176
6177 // For a function returning void, there is no return value. We can't create
6178 // such a node, so we just return a null return value in that case. In
6179 // that case, nothing will actualy look at the value.
6180 if (ReturnValues.empty())
6181 return std::make_pair(SDValue(), Chain);
6182
6183 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6184 DAG.getVTList(&RetTys[0], RetTys.size()),
6185 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006186 return std::make_pair(Res, Chain);
6187}
6188
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006189void TargetLowering::LowerOperationWrapper(SDNode *N,
6190 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006191 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006192 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006193 if (Res.getNode())
6194 Results.push_back(Res);
6195}
6196
Dan Gohmand858e902010-04-17 15:26:15 +00006197SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006198 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006199 return SDValue();
6200}
6201
Dan Gohman46510a72010-04-15 01:51:59 +00006202void
6203SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006204 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205 assert((Op.getOpcode() != ISD::CopyFromReg ||
6206 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6207 "Copy from a reg to the same reg!");
6208 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6209
Owen Anderson23b9b192009-08-12 00:36:31 +00006210 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006211 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006212 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006213 PendingExports.push_back(Chain);
6214}
6215
6216#include "llvm/CodeGen/SelectionDAGISel.h"
6217
Dan Gohman46510a72010-04-15 01:51:59 +00006218void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006219 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006220 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006221 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006222 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006223 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006224 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006225
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006226 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006227 SmallVector<ISD::OutputArg, 4> Outs;
6228 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6229 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006230
Dan Gohman7451d3e2010-05-29 17:03:36 +00006231 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006232 // Put in an sret pointer parameter before all the other parameters.
6233 SmallVector<EVT, 1> ValueVTs;
6234 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6235
6236 // NOTE: Assuming that a pointer will never break down to more than one VT
6237 // or one register.
6238 ISD::ArgFlagsTy Flags;
6239 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006240 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006241 ISD::InputArg RetArg(Flags, RegisterVT, true);
6242 Ins.push_back(RetArg);
6243 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006244
Dan Gohman98ca4f22009-08-05 01:29:28 +00006245 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006246 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006247 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006248 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006249 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006250 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6251 bool isArgValueUsed = !I->use_empty();
6252 for (unsigned Value = 0, NumValues = ValueVTs.size();
6253 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006254 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006255 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006256 ISD::ArgFlagsTy Flags;
6257 unsigned OriginalAlignment =
6258 TD->getABITypeAlignment(ArgTy);
6259
6260 if (F.paramHasAttr(Idx, Attribute::ZExt))
6261 Flags.setZExt();
6262 if (F.paramHasAttr(Idx, Attribute::SExt))
6263 Flags.setSExt();
6264 if (F.paramHasAttr(Idx, Attribute::InReg))
6265 Flags.setInReg();
6266 if (F.paramHasAttr(Idx, Attribute::StructRet))
6267 Flags.setSRet();
6268 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6269 Flags.setByVal();
6270 const PointerType *Ty = cast<PointerType>(I->getType());
6271 const Type *ElementTy = Ty->getElementType();
6272 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6273 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6274 // For ByVal, alignment should be passed from FE. BE will guess if
6275 // this info is not there but there are cases it cannot get right.
6276 if (F.getParamAlignment(Idx))
6277 FrameAlign = F.getParamAlignment(Idx);
6278 Flags.setByValAlign(FrameAlign);
6279 Flags.setByValSize(FrameSize);
6280 }
6281 if (F.paramHasAttr(Idx, Attribute::Nest))
6282 Flags.setNest();
6283 Flags.setOrigAlign(OriginalAlignment);
6284
Owen Anderson23b9b192009-08-12 00:36:31 +00006285 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6286 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006287 for (unsigned i = 0; i != NumRegs; ++i) {
6288 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6289 if (NumRegs > 1 && i == 0)
6290 MyFlags.Flags.setSplit();
6291 // if it isn't first piece, alignment must be 1
6292 else if (i > 0)
6293 MyFlags.Flags.setOrigAlign(1);
6294 Ins.push_back(MyFlags);
6295 }
6296 }
6297 }
6298
6299 // Call the target to set up the argument values.
6300 SmallVector<SDValue, 8> InVals;
6301 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6302 F.isVarArg(), Ins,
6303 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006304
6305 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006306 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006307 "LowerFormalArguments didn't return a valid chain!");
6308 assert(InVals.size() == Ins.size() &&
6309 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006310 DEBUG({
6311 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6312 assert(InVals[i].getNode() &&
6313 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006314 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006315 "LowerFormalArguments emitted a value with the wrong type!");
6316 }
6317 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006318
Dan Gohman5e866062009-08-06 15:37:27 +00006319 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006320 DAG.setRoot(NewRoot);
6321
6322 // Set up the argument values.
6323 unsigned i = 0;
6324 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006325 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006326 // Create a virtual register for the sret pointer, and put in a copy
6327 // from the sret argument into it.
6328 SmallVector<EVT, 1> ValueVTs;
6329 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6330 EVT VT = ValueVTs[0];
6331 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6332 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006333 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006334 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006335
Dan Gohman2048b852009-11-23 18:04:58 +00006336 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006337 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6338 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006339 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006340 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6341 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006342 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006343
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006344 // i indexes lowered arguments. Bump it past the hidden sret argument.
6345 // Idx indexes LLVM arguments. Don't touch it.
6346 ++i;
6347 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006348
Dan Gohman46510a72010-04-15 01:51:59 +00006349 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006350 ++I, ++Idx) {
6351 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006352 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006353 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006354 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006355
6356 // If this argument is unused then remember its value. It is used to generate
6357 // debugging information.
6358 if (I->use_empty() && NumValues)
6359 SDB->setUnusedArgValue(I, InVals[i]);
6360
Dan Gohman98ca4f22009-08-05 01:29:28 +00006361 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006362 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006363 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6364 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006365
6366 if (!I->use_empty()) {
6367 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6368 if (F.paramHasAttr(Idx, Attribute::SExt))
6369 AssertOp = ISD::AssertSext;
6370 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6371 AssertOp = ISD::AssertZext;
6372
Bill Wendling46ada192010-03-02 01:55:18 +00006373 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006374 NumParts, PartVT, VT,
6375 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006376 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006377
Dan Gohman98ca4f22009-08-05 01:29:28 +00006378 i += NumParts;
6379 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006380
Devang Patel0b48ead2010-08-31 22:22:42 +00006381 // Note down frame index for byval arguments.
6382 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006383 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006384 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6385 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6386
Dan Gohman98ca4f22009-08-05 01:29:28 +00006387 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006388 SDValue Res;
6389 if (!ArgValues.empty())
6390 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6391 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006392 SDB->setValue(I, Res);
6393
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006394 // If this argument is live outside of the entry block, insert a copy from
6395 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006396 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006397 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006398 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006399
Dan Gohman98ca4f22009-08-05 01:29:28 +00006400 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401
6402 // Finally, if the target has anything special to do, allow it to do so.
6403 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006404 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405}
6406
6407/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6408/// ensure constants are generated when needed. Remember the virtual registers
6409/// that need to be added to the Machine PHI nodes as input. We cannot just
6410/// directly add them, because expansion might result in multiple MBB's for one
6411/// BB. As such, the start of the BB might correspond to a different MBB than
6412/// the end.
6413///
6414void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006415SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006416 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417
6418 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6419
6420 // Check successor nodes' PHI nodes that expect a constant to be available
6421 // from this block.
6422 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006423 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006425 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006426
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427 // If this terminator has multiple identical successors (common for
6428 // switches), only handle each succ once.
6429 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006432
6433 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6434 // nodes and Machine PHI nodes, but the incoming operands have not been
6435 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006436 for (BasicBlock::const_iterator I = SuccBB->begin();
6437 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 // Ignore dead phi's.
6439 if (PN->use_empty()) continue;
6440
6441 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006442 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443
Dan Gohman46510a72010-04-15 01:51:59 +00006444 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006445 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006447 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006448 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449 }
6450 Reg = RegOut;
6451 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006452 DenseMap<const Value *, unsigned>::iterator I =
6453 FuncInfo.ValueMap.find(PHIOp);
6454 if (I != FuncInfo.ValueMap.end())
6455 Reg = I->second;
6456 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006458 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006459 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006460 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006461 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462 }
6463 }
6464
6465 // Remember that this register needs to added to the machine PHI node as
6466 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006467 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6469 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006470 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006471 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006472 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006473 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006474 Reg += NumRegisters;
6475 }
6476 }
6477 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006478 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006479}