blob: 5b06bea0e5ec68ddab63429c9559be2645eba634 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Chenga8e29892007-01-19 07:51:42 +000041def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
42
43def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
44 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
45
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000046def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000047def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisInt<2>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000049
Jim Grosbach7c03dbd2009-12-14 21:24:16 +000050def SDT_ARMMEMBARRIERV7 : SDTypeProfile<0, 0, []>;
51def SDT_ARMSYNCBARRIERV7 : SDTypeProfile<0, 0, []>;
52def SDT_ARMMEMBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
53def SDT_ARMSYNCBARRIERV6 : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000054
Evan Chenga8e29892007-01-19 07:51:42 +000055// Node definitions.
56def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000057def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
58
Bill Wendlingc69107c2007-11-13 09:19:02 +000059def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000060 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000061def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000062 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000063
64def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
65 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000066def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
67 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000068def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
69 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
70
Chris Lattner48be23c2008-01-15 22:02:54 +000071def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000072 [SDNPHasChain, SDNPOptInFlag]>;
73
74def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
75 [SDNPInFlag]>;
76def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
77 [SDNPInFlag]>;
78
79def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
80 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
81
82def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
83 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +000084def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
85 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +000086
87def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
88 [SDNPOutFlag]>;
89
David Goodwinc0309b42009-06-29 15:33:01 +000090def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
91 [SDNPOutFlag,SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000092
Evan Chenga8e29892007-01-19 07:51:42 +000093def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
94
95def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
96def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
97def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000098
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000099def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +0000100def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000101
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000102def ARMMemBarrierV7 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV7,
Jim Grosbach3728e962009-12-10 00:11:09 +0000103 [SDNPHasChain]>;
Jim Grosbach7c03dbd2009-12-14 21:24:16 +0000104def ARMSyncBarrierV7 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV7,
105 [SDNPHasChain]>;
106def ARMMemBarrierV6 : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERV6,
107 [SDNPHasChain]>;
108def ARMSyncBarrierV6 : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERV6,
Jim Grosbach3728e962009-12-10 00:11:09 +0000109 [SDNPHasChain]>;
110
Evan Chengf609bb82010-01-19 00:44:15 +0000111def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
112
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000113//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000114// ARM Instruction Predicate Definitions.
115//
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000116def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
117def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
118def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
Evan Chengedcbada2009-07-06 22:05:45 +0000119def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
Evan Cheng5adb66a2009-09-28 09:14:39 +0000120def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Bob Wilson5bafff32009-06-22 23:27:02 +0000121def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
122def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
123def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
124def HasNEON : Predicate<"Subtarget->hasNEON()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000125def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
126def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000127def IsThumb : Predicate<"Subtarget->isThumb()">;
Evan Chengf49810c2009-06-23 17:48:47 +0000128def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengd770d9e2009-07-02 06:38:40 +0000129def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
Anton Korobeynikovbb629622009-06-15 21:46:20 +0000130def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +0000131def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
132def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000133
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000134// FIXME: Eventually this will be just "hasV6T2Ops".
135def UseMovt : Predicate<"Subtarget->useMovt()">;
136def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
137
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000138//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000139// ARM Flag Definitions.
140
141class RegConstraint<string C> {
142 string Constraints = C;
143}
144
145//===----------------------------------------------------------------------===//
146// ARM specific transformation functions and pattern fragments.
147//
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
150// so_imm_neg def below.
151def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000153}]>;
154
155// so_imm_not_XFORM - Return a so_imm value packed into the format described for
156// so_imm_not def below.
157def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000159}]>;
160
161// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
162def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000163 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000164 return v == 8 || v == 16 || v == 24;
165}]>;
166
167/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
168def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000169 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000170}]>;
171
172/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
173def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000174 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000175}]>;
176
Jim Grosbach64171712010-02-16 21:07:46 +0000177def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000178 PatLeaf<(imm), [{
179 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
180 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Evan Chenga2515702007-03-19 07:09:02 +0000182def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000183 PatLeaf<(imm), [{
184 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
185 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000186
187// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
188def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000189 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000190}]>;
191
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000192/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
193/// e.g., 0xf000ffff
194def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000195 PatLeaf<(imm), [{
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000196 uint32_t v = (uint32_t)N->getZExtValue();
197 if (v == 0xffffffff)
198 return 0;
David Goodwinc2ffd282009-07-14 00:57:56 +0000199 // there can be 1's on either or both "outsides", all the "inside"
200 // bits must be 0's
201 unsigned int lsb = 0, msb = 31;
202 while (v & (1 << msb)) --msb;
203 while (v & (1 << lsb)) ++lsb;
204 for (unsigned int i = lsb; i <= msb; ++i) {
205 if (v & (1 << i))
206 return 0;
207 }
208 return 1;
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000209}] > {
210 let PrintMethod = "printBitfieldInvMaskImmOperand";
211}
212
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000213/// Split a 32-bit immediate into two 16 bit parts.
214def lo16 : SDNodeXForm<imm, [{
215 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() & 0xffff,
216 MVT::i32);
217}]>;
218
219def hi16 : SDNodeXForm<imm, [{
220 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
221}]>;
222
223def lo16AllZero : PatLeaf<(i32 imm), [{
224 // Returns true if all low 16-bits are 0.
225 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000226}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000227
Jim Grosbach64171712010-02-16 21:07:46 +0000228/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000229/// [0.65535].
230def imm0_65535 : PatLeaf<(i32 imm), [{
231 return (uint32_t)N->getZExtValue() < 65536;
232}]>;
233
Evan Cheng37f25d92008-08-28 23:39:26 +0000234class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
235class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000236
Jim Grosbach0a145f32010-02-16 20:17:57 +0000237/// adde and sube predicates - True based on whether the carry flag output
238/// will be needed or not.
239def adde_dead_carry :
240 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
241 [{return !N->hasAnyUseOfValue(1);}]>;
242def sube_dead_carry :
243 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
244 [{return !N->hasAnyUseOfValue(1);}]>;
245def adde_live_carry :
246 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
247 [{return N->hasAnyUseOfValue(1);}]>;
248def sube_live_carry :
249 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
250 [{return N->hasAnyUseOfValue(1);}]>;
251
Evan Chenga8e29892007-01-19 07:51:42 +0000252//===----------------------------------------------------------------------===//
253// Operand Definitions.
254//
255
256// Branch target.
257def brtarget : Operand<OtherVT>;
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259// A list of registers separated by comma. Used by load/store multiple.
260def reglist : Operand<i32> {
261 let PrintMethod = "printRegisterList";
262}
263
264// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
265def cpinst_operand : Operand<i32> {
266 let PrintMethod = "printCPInstOperand";
267}
268
269def jtblock_operand : Operand<i32> {
270 let PrintMethod = "printJTBlockOperand";
271}
Evan Cheng66ac5312009-07-25 00:33:29 +0000272def jt2block_operand : Operand<i32> {
273 let PrintMethod = "printJT2BlockOperand";
274}
Evan Chenga8e29892007-01-19 07:51:42 +0000275
276// Local PC labels.
277def pclabel : Operand<i32> {
278 let PrintMethod = "printPCLabel";
279}
280
281// shifter_operand operands: so_reg and so_imm.
282def so_reg : Operand<i32>, // reg reg imm
283 ComplexPattern<i32, 3, "SelectShifterOperandReg",
284 [shl,srl,sra,rotr]> {
285 let PrintMethod = "printSORegOperand";
286 let MIOperandInfo = (ops GPR, GPR, i32imm);
287}
288
289// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
290// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
291// represented in the imm field in the same 12-bit form that they are encoded
292// into so_imm instructions: the 8-bit immediate is the least significant bits
293// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
294def so_imm : Operand<i32>,
Evan Chenge7cbe412009-07-08 21:03:57 +0000295 PatLeaf<(imm), [{
296 return ARM_AM::getSOImmVal(N->getZExtValue()) != -1;
297 }]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000298 let PrintMethod = "printSOImmOperand";
299}
300
Evan Chengc70d1842007-03-20 08:11:30 +0000301// Break so_imm's up into two pieces. This handles immediates with up to 16
302// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
303// get the first/second pieces.
304def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000305 PatLeaf<(imm), [{
306 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
307 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000308 let PrintMethod = "printSOImm2PartOperand";
309}
310
311def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000314}]>;
315
316def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000317 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000319}]>;
320
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000321def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
322 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
323 }]> {
324 let PrintMethod = "printSOImm2PartOperand";
325}
326
327def so_neg_imm2part_1 : SDNodeXForm<imm, [{
328 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
329 return CurDAG->getTargetConstant(V, MVT::i32);
330}]>;
331
332def so_neg_imm2part_2 : SDNodeXForm<imm, [{
333 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
334 return CurDAG->getTargetConstant(V, MVT::i32);
335}]>;
336
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000337/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
338def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
339 return (int32_t)N->getZExtValue() < 32;
340}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000341
342// Define ARM specific addressing modes.
343
344// addrmode2 := reg +/- reg shop imm
345// addrmode2 := reg +/- imm12
346//
347def addrmode2 : Operand<i32>,
348 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
349 let PrintMethod = "printAddrMode2Operand";
350 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
351}
352
353def am2offset : Operand<i32>,
354 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
355 let PrintMethod = "printAddrMode2OffsetOperand";
356 let MIOperandInfo = (ops GPR, i32imm);
357}
358
359// addrmode3 := reg +/- reg
360// addrmode3 := reg +/- imm8
361//
362def addrmode3 : Operand<i32>,
363 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
364 let PrintMethod = "printAddrMode3Operand";
365 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
366}
367
368def am3offset : Operand<i32>,
369 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
370 let PrintMethod = "printAddrMode3OffsetOperand";
371 let MIOperandInfo = (ops GPR, i32imm);
372}
373
374// addrmode4 := reg, <mode|W>
375//
376def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000377 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000378 let PrintMethod = "printAddrMode4Operand";
379 let MIOperandInfo = (ops GPR, i32imm);
380}
381
382// addrmode5 := reg +/- imm8*4
383//
384def addrmode5 : Operand<i32>,
385 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
386 let PrintMethod = "printAddrMode5Operand";
387 let MIOperandInfo = (ops GPR, i32imm);
388}
389
Bob Wilson8b024a52009-07-01 23:16:05 +0000390// addrmode6 := reg with optional writeback
391//
392def addrmode6 : Operand<i32>,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000393 ComplexPattern<i32, 4, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000394 let PrintMethod = "printAddrMode6Operand";
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000395 let MIOperandInfo = (ops GPR:$addr, GPR:$upd, i32imm, i32imm);
Bob Wilson8b024a52009-07-01 23:16:05 +0000396}
397
Evan Chenga8e29892007-01-19 07:51:42 +0000398// addrmodepc := pc + reg
399//
400def addrmodepc : Operand<i32>,
401 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
402 let PrintMethod = "printAddrModePCOperand";
403 let MIOperandInfo = (ops GPR, i32imm);
404}
405
Bob Wilson4f38b382009-08-21 21:58:55 +0000406def nohash_imm : Operand<i32> {
407 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000408}
409
Evan Chenga8e29892007-01-19 07:51:42 +0000410//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000411
Evan Cheng37f25d92008-08-28 23:39:26 +0000412include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000413
414//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000415// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000416//
417
Evan Cheng3924f782008-08-29 07:36:24 +0000418/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000419/// binop that produces a value.
Evan Cheng8de898a2009-06-26 00:19:44 +0000420multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode,
421 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000422 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000423 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000424 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
425 let Inst{25} = 1;
426 }
Evan Chengedda31c2008-11-05 18:35:52 +0000427 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000428 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000429 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
Johnny Chen04301522009-11-07 00:54:36 +0000430 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000431 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000432 let isCommutable = Commutable;
433 }
Evan Chengedda31c2008-11-05 18:35:52 +0000434 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000435 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000436 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
437 let Inst{25} = 0;
438 }
Evan Chenga8e29892007-01-19 07:51:42 +0000439}
440
Evan Cheng1e249e32009-06-25 20:59:23 +0000441/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000442/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000443let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000444multiclass AI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode,
445 bit Commutable = 0> {
Evan Chengedda31c2008-11-05 18:35:52 +0000446 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000447 IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000449 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000450 let Inst{25} = 1;
451 }
Evan Chengedda31c2008-11-05 18:35:52 +0000452 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000453 IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000454 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]> {
455 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000456 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000457 let Inst{20} = 1;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000458 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000459 }
Evan Chengedda31c2008-11-05 18:35:52 +0000460 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000461 IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000462 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000463 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000464 let Inst{25} = 0;
465 }
Evan Cheng071a2792007-09-11 19:55:27 +0000466}
Evan Chengc85e8322007-07-05 07:13:32 +0000467}
468
469/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000470/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000471/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000472let Defs = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000473multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode,
474 bit Commutable = 0> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000475 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm, IIC_iCMPi,
Evan Cheng162e3092009-10-26 23:45:59 +0000476 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000477 [(opnode GPR:$a, so_imm:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000478 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000479 let Inst{25} = 1;
480 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000481 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm, IIC_iCMPr,
Evan Cheng162e3092009-10-26 23:45:59 +0000482 opc, "\t$a, $b",
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 [(opnode GPR:$a, GPR:$b)]> {
Johnny Chen04301522009-11-07 00:54:36 +0000484 let Inst{11-4} = 0b00000000;
Bob Wilson5361cd22009-10-13 17:35:30 +0000485 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000486 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000487 let isCommutable = Commutable;
488 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000489 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm, IIC_iCMPsr,
Evan Cheng162e3092009-10-26 23:45:59 +0000490 opc, "\t$a, $b",
Evan Chengbc8a9452009-07-07 23:40:25 +0000491 [(opnode GPR:$a, so_reg:$b)]> {
Bob Wilson5361cd22009-10-13 17:35:30 +0000492 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000493 let Inst{25} = 0;
494 }
Evan Cheng071a2792007-09-11 19:55:27 +0000495}
Evan Chenga8e29892007-01-19 07:51:42 +0000496}
497
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
499/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000500/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
501multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
David Goodwin5d598aa2009-08-19 18:00:44 +0000502 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng162e3092009-10-26 23:45:59 +0000503 IIC_iUNAr, opc, "\t$dst, $src",
David Goodwin5d598aa2009-08-19 18:00:44 +0000504 [(set GPR:$dst, (opnode GPR:$src))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000505 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000506 let Inst{11-10} = 0b00;
507 let Inst{19-16} = 0b1111;
508 }
David Goodwin5d598aa2009-08-19 18:00:44 +0000509 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$src, i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000510 IIC_iUNAsi, opc, "\t$dst, $src, ror $rot",
David Goodwin5d598aa2009-08-19 18:00:44 +0000511 [(set GPR:$dst, (opnode (rotr GPR:$src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000512 Requires<[IsARM, HasV6]> {
Johnny Chen76b39e82009-10-27 18:44:24 +0000513 let Inst{19-16} = 0b1111;
514 }
Evan Chenga8e29892007-01-19 07:51:42 +0000515}
516
517/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
518/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000519multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
520 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
Evan Cheng162e3092009-10-26 23:45:59 +0000521 IIC_iALUr, opc, "\t$dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000522 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000523 Requires<[IsARM, HasV6]> {
524 let Inst{11-10} = 0b00;
525 }
Jim Grosbach80dc1162010-02-16 21:23:02 +0000526 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS,
527 i32imm:$rot),
Evan Cheng162e3092009-10-26 23:45:59 +0000528 IIC_iALUsi, opc, "\t$dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000529 [(set GPR:$dst, (opnode GPR:$LHS,
530 (rotr GPR:$RHS, rot_imm:$rot)))]>,
531 Requires<[IsARM, HasV6]>;
532}
533
Evan Cheng62674222009-06-25 23:34:10 +0000534/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
535let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000536multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
537 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000538 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000539 DPFrm, IIC_iALUi, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000540 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000541 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000542 let Inst{25} = 1;
543 }
Evan Cheng62674222009-06-25 23:34:10 +0000544 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000545 DPFrm, IIC_iALUr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000546 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000547 Requires<[IsARM]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000548 let isCommutable = Commutable;
Johnny Chen04301522009-11-07 00:54:36 +0000549 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000550 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000551 }
Evan Cheng62674222009-06-25 23:34:10 +0000552 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +0000553 DPSoRegFrm, IIC_iALUsr, opc, "\t$dst, $a, $b",
Evan Cheng62674222009-06-25 23:34:10 +0000554 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000555 Requires<[IsARM]> {
Evan Chengbc8a9452009-07-07 23:40:25 +0000556 let Inst{25} = 0;
557 }
Jim Grosbache5165492009-11-09 00:11:35 +0000558}
559// Carry setting variants
560let Defs = [CPSR] in {
561multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
562 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000563 def Sri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000564 DPFrm, IIC_iALUi, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000565 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000566 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000567 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000568 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000569 }
Evan Cheng62674222009-06-25 23:34:10 +0000570 def Srr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000571 DPFrm, IIC_iALUr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000572 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000573 Requires<[IsARM]> {
Johnny Chen04301522009-11-07 00:54:36 +0000574 let Inst{11-4} = 0b00000000;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000575 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000576 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000577 }
Evan Cheng62674222009-06-25 23:34:10 +0000578 def Srs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000579 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$dst, $a, $b"),
Evan Cheng62674222009-06-25 23:34:10 +0000580 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000581 Requires<[IsARM]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +0000582 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000583 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Evan Cheng071a2792007-09-11 19:55:27 +0000585}
Evan Chengc85e8322007-07-05 07:13:32 +0000586}
Jim Grosbache5165492009-11-09 00:11:35 +0000587}
Evan Chengc85e8322007-07-05 07:13:32 +0000588
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000589//===----------------------------------------------------------------------===//
590// Instructions
591//===----------------------------------------------------------------------===//
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593//===----------------------------------------------------------------------===//
594// Miscellaneous Instructions.
595//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000596
Evan Chenga8e29892007-01-19 07:51:42 +0000597/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
598/// the function. The first operand is the ID# for this instruction, the second
599/// is the index into the MachineConstantPool that this is, the third is the
600/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000601let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000602def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000603PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000604 i32imm:$size), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000605 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000606
Evan Cheng071a2792007-09-11 19:55:27 +0000607let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000608def ADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000609PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000610 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000611 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000612
Jim Grosbach64171712010-02-16 21:07:46 +0000613def ADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000614PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Evan Chenga8e29892007-01-19 07:51:42 +0000615 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000616 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000617}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000618
Johnny Chenf4d81052010-02-12 22:53:19 +0000619def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000620 [/* For disassembly only; pattern left blank */]>,
621 Requires<[IsARM, HasV6T2]> {
622 let Inst{27-16} = 0b001100100000;
623 let Inst{7-0} = 0b00000000;
624}
625
Johnny Chenf4d81052010-02-12 22:53:19 +0000626def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
627 [/* For disassembly only; pattern left blank */]>,
628 Requires<[IsARM, HasV6T2]> {
629 let Inst{27-16} = 0b001100100000;
630 let Inst{7-0} = 0b00000001;
631}
632
633def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
634 [/* For disassembly only; pattern left blank */]>,
635 Requires<[IsARM, HasV6T2]> {
636 let Inst{27-16} = 0b001100100000;
637 let Inst{7-0} = 0b00000010;
638}
639
640def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
641 [/* For disassembly only; pattern left blank */]>,
642 Requires<[IsARM, HasV6T2]> {
643 let Inst{27-16} = 0b001100100000;
644 let Inst{7-0} = 0b00000011;
645}
646
647def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
648 [/* For disassembly only; pattern left blank */]>,
649 Requires<[IsARM, HasV6T2]> {
650 let Inst{27-16} = 0b001100100000;
651 let Inst{7-0} = 0b00000100;
652}
653
Johnny Chenc6f7b272010-02-11 18:12:29 +0000654// The i32imm operand $val can be used by a debugger to store more information
655// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000656def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000657 [/* For disassembly only; pattern left blank */]>,
658 Requires<[IsARM]> {
659 let Inst{27-20} = 0b00010010;
660 let Inst{7-4} = 0b0111;
661}
662
Johnny Chenb98e1602010-02-12 18:55:33 +0000663// Change Processor State is a system instruction -- for disassembly only.
664// The singleton $opt operand contains the following information:
665// opt{4-0} = mode from Inst{4-0}
666// opt{5} = changemode from Inst{17}
667// opt{8-6} = AIF from Inst{8-6}
668// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chenf4d81052010-02-12 22:53:19 +0000669def CPS : AXI<(outs),(ins i32imm:$opt), MiscFrm, NoItinerary, "cps${opt:cps}",
Johnny Chenb98e1602010-02-12 18:55:33 +0000670 [/* For disassembly only; pattern left blank */]>,
671 Requires<[IsARM]> {
672 let Inst{31-28} = 0b1111;
673 let Inst{27-20} = 0b00010000;
674 let Inst{16} = 0;
675 let Inst{5} = 0;
676}
677
Johnny Chena1e76212010-02-13 02:51:09 +0000678def SETENDBE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tbe",
679 [/* For disassembly only; pattern left blank */]>,
680 Requires<[IsARM]> {
681 let Inst{31-28} = 0b1111;
682 let Inst{27-20} = 0b00010000;
683 let Inst{16} = 1;
684 let Inst{9} = 1;
685 let Inst{7-4} = 0b0000;
686}
687
688def SETENDLE : AXI<(outs),(ins), MiscFrm, NoItinerary, "setend\tle",
689 [/* For disassembly only; pattern left blank */]>,
690 Requires<[IsARM]> {
691 let Inst{31-28} = 0b1111;
692 let Inst{27-20} = 0b00010000;
693 let Inst{16} = 1;
694 let Inst{9} = 0;
695 let Inst{7-4} = 0b0000;
696}
697
Johnny Chenf4d81052010-02-12 22:53:19 +0000698def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +0000699 [/* For disassembly only; pattern left blank */]>,
700 Requires<[IsARM, HasV7]> {
701 let Inst{27-16} = 0b001100100000;
702 let Inst{7-4} = 0b1111;
703}
704
Johnny Chenba6e0332010-02-11 17:14:31 +0000705// A5.4 Permanently UNDEFINED instructions.
Johnny Chenf4d81052010-02-12 22:53:19 +0000706def TRAP : AI<(outs), (ins), MiscFrm, NoItinerary, "trap", "",
Johnny Chenba6e0332010-02-11 17:14:31 +0000707 [/* For disassembly only; pattern left blank */]>,
708 Requires<[IsARM]> {
709 let Inst{27-25} = 0b011;
710 let Inst{24-20} = 0b11111;
711 let Inst{7-5} = 0b111;
712 let Inst{4} = 0b1;
713}
714
Evan Cheng12c3a532008-11-06 17:48:05 +0000715// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000716let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000717def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000718 Pseudo, IIC_iALUr, "\n$cp:\n\tadd$p\t$dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000719 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000720
Evan Cheng325474e2008-01-07 23:56:57 +0000721let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000722def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000723 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldr$p\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000724 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000725
Evan Chengd87293c2008-11-06 08:47:38 +0000726def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000727 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000728 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
729
Evan Chengd87293c2008-11-06 08:47:38 +0000730def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000731 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000732 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
733
Evan Chengd87293c2008-11-06 08:47:38 +0000734def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000735 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsh${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000736 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
737
Evan Chengd87293c2008-11-06 08:47:38 +0000738def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Bob Wilsonafa1df42009-11-30 17:47:19 +0000739 Pseudo, IIC_iLoadr, "\n${addr:label}:\n\tldrsb${p}\t$dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000740 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
741}
Chris Lattner13c63102008-01-06 05:55:01 +0000742let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000743def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng162e3092009-10-26 23:45:59 +0000744 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstr$p\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000745 [(store GPR:$src, addrmodepc:$addr)]>;
746
Evan Chengd87293c2008-11-06 08:47:38 +0000747def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000748 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrh${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000749 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
750
Evan Chengd87293c2008-11-06 08:47:38 +0000751def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Bob Wilsona3003002009-11-18 18:10:35 +0000752 Pseudo, IIC_iStorer, "\n${addr:label}:\n\tstrb${p}\t$src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000753 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
754}
Evan Cheng12c3a532008-11-06 17:48:05 +0000755} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000756
Evan Chenge07715c2009-06-23 05:25:29 +0000757
758// LEApcrel - Load a pc-relative address into a register without offending the
759// assembler.
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000760def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000761 Pseudo, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +0000762 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, ($label-(",
763 "${:private}PCRELL${:uid}+8))\n"),
764 !strconcat("${:private}PCRELL${:uid}:\n\t",
765 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chenge07715c2009-06-23 05:25:29 +0000766 []>;
767
Evan Cheng023dd3f2009-06-24 23:14:45 +0000768def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000769 (ins i32imm:$label, nohash_imm:$id, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +0000770 Pseudo, IIC_iALUi,
Evan Chengeadf0492009-07-22 22:03:29 +0000771 !strconcat(!strconcat(".set ${:private}PCRELV${:uid}, "
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000772 "(${label}_${id}-(",
Evan Chengeadf0492009-07-22 22:03:29 +0000773 "${:private}PCRELL${:uid}+8))\n"),
774 !strconcat("${:private}PCRELL${:uid}:\n\t",
Jim Grosbach80dc1162010-02-16 21:23:02 +0000775 "add$p\t$dst, pc, #${:private}PCRELV${:uid}")),
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 []> {
777 let Inst{25} = 1;
778}
Evan Chenge07715c2009-06-23 05:25:29 +0000779
Evan Chenga8e29892007-01-19 07:51:42 +0000780//===----------------------------------------------------------------------===//
781// Control Flow Instructions.
782//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000783
Jim Grosbachc732adf2009-09-30 01:35:11 +0000784let isReturn = 1, isTerminator = 1, isBarrier = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000785 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000786 "bx", "\tlr", [(ARMretflag)]> {
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000787 let Inst{3-0} = 0b1110;
Jim Grosbach26421962008-10-14 20:36:24 +0000788 let Inst{7-4} = 0b0001;
789 let Inst{19-8} = 0b111111111111;
790 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000791}
Rafael Espindola27185192006-09-29 21:20:16 +0000792
Bob Wilson04ea6e52009-10-28 00:37:03 +0000793// Indirect branches
794let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000795 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Bob Wilson04ea6e52009-10-28 00:37:03 +0000796 [(brind GPR:$dst)]> {
797 let Inst{7-4} = 0b0001;
798 let Inst{19-8} = 0b111111111111;
799 let Inst{27-20} = 0b00010010;
Johnny Chen9d52e8d2009-11-16 23:57:56 +0000800 let Inst{31-28} = 0b1110;
Bob Wilson04ea6e52009-10-28 00:37:03 +0000801 }
802}
803
Evan Chenga8e29892007-01-19 07:51:42 +0000804// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +0000805// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000806let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
807 hasExtraDefRegAllocReq = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000808 def LDM_RET : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +0000809 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +0000810 LdStMulFrm, IIC_Br, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000811 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000812
Bob Wilson54fc1242009-06-22 21:01:46 +0000813// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000814let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000815 Defs = [R0, R1, R2, R3, R12, LR,
816 D0, D1, D2, D3, D4, D5, D6, D7,
817 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000818 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000819 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000820 IIC_Br, "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000821 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +0000822 Requires<[IsARM, IsNotDarwin]> {
823 let Inst{31-28} = 0b1110;
824 }
Evan Cheng277f0742007-06-19 21:05:09 +0000825
Evan Cheng12c3a532008-11-06 17:48:05 +0000826 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000827 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000828 [(ARMcall_pred tglobaladdr:$func)]>,
829 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000830
Evan Chenga8e29892007-01-19 07:51:42 +0000831 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000832 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000833 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000834 [(ARMcall GPR:$func)]>,
835 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000836 let Inst{7-4} = 0b0011;
837 let Inst{19-8} = 0b111111111111;
838 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000839 }
840
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000841 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000842 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
843 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000844 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000845 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000846 Requires<[IsARM, IsNotDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000847 let Inst{7-4} = 0b0001;
848 let Inst{19-8} = 0b111111111111;
849 let Inst{27-20} = 0b00010010;
Bob Wilson54fc1242009-06-22 21:01:46 +0000850 }
851}
852
853// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +0000854let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000855 Defs = [R0, R1, R2, R3, R9, R12, LR,
856 D0, D1, D2, D3, D4, D5, D6, D7,
857 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000858 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +0000859 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000860 IIC_Br, "bl\t${func:call}",
Johnny Cheneadeffb2009-10-27 20:45:15 +0000861 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
862 let Inst{31-28} = 0b1110;
863 }
Bob Wilson54fc1242009-06-22 21:01:46 +0000864
865 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000866 IIC_Br, "bl", "\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000867 [(ARMcall_pred tglobaladdr:$func)]>,
868 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +0000869
870 // ARMv5T and above
871 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +0000872 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000873 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
874 let Inst{7-4} = 0b0011;
875 let Inst{19-8} = 0b111111111111;
876 let Inst{27-20} = 0b00010010;
877 }
878
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000879 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +0000880 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
881 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +0000882 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +0000883 [(ARMcall_nolink tGPR:$func)]>, Requires<[IsARM, IsDarwin]> {
Evan Chengf6bc4ae2009-07-14 01:49:27 +0000884 let Inst{7-4} = 0b0001;
885 let Inst{19-8} = 0b111111111111;
886 let Inst{27-20} = 0b00010010;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000887 }
Rafael Espindola35574632006-07-18 17:00:30 +0000888}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000889
David Goodwin1a8f36e2009-08-12 18:31:53 +0000890let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000891 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000892 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000893 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000894 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +0000895 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000896
Owen Anderson20ab2902007-11-12 07:39:39 +0000897 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000898 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000899 IIC_Br, "mov\tpc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000900 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +0000901 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000902 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000903 let Inst{20} = 0; // S Bit
904 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000905 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +0000906 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000907 def BR_JTm : JTI<(outs),
908 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000909 IIC_Br, "ldr\tpc, $target \n$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000910 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
911 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000912 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000913 let Inst{20} = 1; // L bit
914 let Inst{21} = 0; // W bit
915 let Inst{22} = 0; // B bit
916 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000917 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +0000918 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000919 def BR_JTadd : JTI<(outs),
920 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng162e3092009-10-26 23:45:59 +0000921 IIC_Br, "add\tpc, $target, $idx \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000922 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
923 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +0000924 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +0000925 let Inst{20} = 0; // S bit
926 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +0000927 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +0000928 }
929 } // isNotDuplicable = 1, isIndirectBranch = 1
930 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000931
Evan Chengc85e8322007-07-05 07:13:32 +0000932 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +0000933 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000934 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +0000935 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +0000936 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000937}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000938
Johnny Chena1e76212010-02-13 02:51:09 +0000939// Branch and Exchange Jazelle -- for disassembly only
940def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
941 [/* For disassembly only; pattern left blank */]> {
942 let Inst{23-20} = 0b0010;
943 //let Inst{19-8} = 0xfff;
944 let Inst{7-4} = 0b0010;
945}
946
Johnny Chen0296f3e2010-02-16 21:59:54 +0000947// Secure Monitor Call is a system instruction -- for disassembly only
948def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
949 [/* For disassembly only; pattern left blank */]> {
950 let Inst{23-20} = 0b0110;
951 let Inst{7-4} = 0b0111;
952}
953
Johnny Chen64dfb782010-02-16 20:04:27 +0000954// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +0000955let isCall = 1 in {
956def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
957 [/* For disassembly only; pattern left blank */]>;
958}
959
Johnny Chen64dfb782010-02-16 20:04:27 +0000960// Store Return State -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +0000961def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
962 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +0000963 [/* For disassembly only; pattern left blank */]> {
964 let Inst{31-28} = 0b1111;
965 let Inst{22-20} = 0b110; // W = 1
966}
967
968def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
969 NoItinerary, "srs${addr:submode}\tsp, $mode",
970 [/* For disassembly only; pattern left blank */]> {
971 let Inst{31-28} = 0b1111;
972 let Inst{22-20} = 0b100; // W = 0
973}
974
Evan Chenga8e29892007-01-19 07:51:42 +0000975//===----------------------------------------------------------------------===//
976// Load / store Instructions.
977//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000978
Evan Chenga8e29892007-01-19 07:51:42 +0000979// Load
Jim Grosbach64171712010-02-16 21:07:46 +0000980let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000981def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000982 "ldr", "\t$dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000983 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000984
Evan Chengfa775d02007-03-19 07:20:03 +0000985// Special LDR for loads from non-pc-relative constpools.
Evan Cheng4aedb612009-11-20 19:57:15 +0000986let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1,
987 mayHaveSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000988def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm, IIC_iLoadr,
Evan Cheng162e3092009-10-26 23:45:59 +0000989 "ldr", "\t$dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000990
Evan Chenga8e29892007-01-19 07:51:42 +0000991// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +0000992def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000993 IIC_iLoadr, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000994 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000995
Jim Grosbach64171712010-02-16 21:07:46 +0000996def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Jim Grosbache5165492009-11-09 00:11:35 +0000997 IIC_iLoadr, "ldrb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +0000998 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000999
Evan Chenga8e29892007-01-19 07:51:42 +00001000// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001001def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001002 IIC_iLoadr, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001003 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001004
David Goodwin5d598aa2009-08-19 18:00:44 +00001005def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001006 IIC_iLoadr, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001007 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001008
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001009let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001010// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001011def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001012 IIC_iLoadr, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001013 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001014
Evan Chenga8e29892007-01-19 07:51:42 +00001015// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001016def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001017 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001018 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001019
Evan Chengd87293c2008-11-06 08:47:38 +00001020def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001021 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
Evan Cheng162e3092009-10-26 23:45:59 +00001022 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001023
Evan Chengd87293c2008-11-06 08:47:38 +00001024def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001025 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001026 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001027
Evan Chengd87293c2008-11-06 08:47:38 +00001028def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001029 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001030 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001031
Evan Chengd87293c2008-11-06 08:47:38 +00001032def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001033 (ins addrmode2:$addr), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001034 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001035
Evan Chengd87293c2008-11-06 08:47:38 +00001036def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001037 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001038 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001039
Evan Chengd87293c2008-11-06 08:47:38 +00001040def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001041 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001042 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001043
Evan Chengd87293c2008-11-06 08:47:38 +00001044def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001045 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001046 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001047
Evan Chengd87293c2008-11-06 08:47:38 +00001048def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001049 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001050 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001051
Evan Chengd87293c2008-11-06 08:47:38 +00001052def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
David Goodwin5d598aa2009-08-19 18:00:44 +00001053 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoadru,
Jim Grosbache5165492009-11-09 00:11:35 +00001054 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +00001055}
Evan Chenga8e29892007-01-19 07:51:42 +00001056
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001057// LDRT and LDRBT are for disassembly only.
1058
1059def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
1060 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoadru,
1061 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1062 let Inst{21} = 1; // overwrite
1063}
1064
1065def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
1066 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoadru,
1067 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1068 let Inst{21} = 1; // overwrite
1069}
1070
Evan Chenga8e29892007-01-19 07:51:42 +00001071// Store
David Goodwin5d598aa2009-08-19 18:00:44 +00001072def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Evan Cheng162e3092009-10-26 23:45:59 +00001073 "str", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001074 [(store GPR:$src, addrmode2:$addr)]>;
1075
1076// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001077def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
1078 IIC_iStorer, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001079 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1080
David Goodwin5d598aa2009-08-19 18:00:44 +00001081def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001082 "strb", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001083 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
1084
1085// Store doubleword
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001086let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001087def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
David Goodwin5d598aa2009-08-19 18:00:44 +00001088 StMiscFrm, IIC_iStorer,
Jim Grosbache5165492009-11-09 00:11:35 +00001089 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001090
1091// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001092def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001093 (ins GPR:$src, GPR:$base, am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001094 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001095 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001096 [(set GPR:$base_wb,
1097 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1098
Evan Chengd87293c2008-11-06 08:47:38 +00001099def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001100 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001101 StFrm, IIC_iStoreru,
Evan Cheng162e3092009-10-26 23:45:59 +00001102 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001103 [(set GPR:$base_wb,
1104 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1105
Evan Chengd87293c2008-11-06 08:47:38 +00001106def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001107 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001108 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001109 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001110 [(set GPR:$base_wb,
1111 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1112
Evan Chengd87293c2008-11-06 08:47:38 +00001113def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001114 (ins GPR:$src, GPR:$base,am3offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001115 StMiscFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001116 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001117 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1118 GPR:$base, am3offset:$offset))]>;
1119
Evan Chengd87293c2008-11-06 08:47:38 +00001120def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001121 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001122 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001123 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001124 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1125 GPR:$base, am2offset:$offset))]>;
1126
Evan Chengd87293c2008-11-06 08:47:38 +00001127def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001128 (ins GPR:$src, GPR:$base,am2offset:$offset),
David Goodwin5d598aa2009-08-19 18:00:44 +00001129 StFrm, IIC_iStoreru,
Jim Grosbache5165492009-11-09 00:11:35 +00001130 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001131 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1132 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001133
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001134// STRT and STRBT are for disassembly only.
1135
1136def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001137 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001138 StFrm, IIC_iStoreru,
1139 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1140 [/* For disassembly only; pattern left blank */]> {
1141 let Inst{21} = 1; // overwrite
1142}
1143
1144def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001145 (ins GPR:$src, GPR:$base,am2offset:$offset),
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001146 StFrm, IIC_iStoreru,
1147 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1148 [/* For disassembly only; pattern left blank */]> {
1149 let Inst{21} = 1; // overwrite
1150}
1151
Evan Chenga8e29892007-01-19 07:51:42 +00001152//===----------------------------------------------------------------------===//
1153// Load / store multiple Instructions.
1154//
1155
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001156let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001157def LDM : AXI4ld<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001158 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001159 LdStMulFrm, IIC_iLoadm, "ldm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001160 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001161
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001162let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001163def STM : AXI4st<(outs),
Evan Chengd20d6582009-10-01 01:33:39 +00001164 (ins addrmode4:$addr, pred:$p, reglist:$wb, variable_ops),
Jim Grosbache5165492009-11-09 00:11:35 +00001165 LdStMulFrm, IIC_iStorem, "stm${addr:submode}${p}\t$addr, $wb",
Evan Cheng44bec522007-05-15 01:29:07 +00001166 []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001167
1168//===----------------------------------------------------------------------===//
1169// Move Instructions.
1170//
1171
Evan Chengcd799b92009-06-12 20:46:18 +00001172let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001173def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001174 "mov", "\t$dst, $src", []>, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001175 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001176 let Inst{25} = 0;
1177}
1178
Jim Grosbach64171712010-02-16 21:07:46 +00001179def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001180 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001181 "mov", "\t$dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001182 let Inst{25} = 0;
1183}
Evan Chenga2515702007-03-19 07:09:02 +00001184
Evan Chengb3379fb2009-02-05 08:42:55 +00001185let isReMaterializable = 1, isAsCheapAsAMove = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001186def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001187 "mov", "\t$dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP {
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001188 let Inst{25} = 1;
1189}
1190
1191let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001192def MOVi16 : AI1<0b1000, (outs GPR:$dst), (ins i32imm:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001193 DPFrm, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001194 "movw", "\t$dst, $src",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001195 [(set GPR:$dst, imm0_65535:$src)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001196 Requires<[IsARM, HasV6T2]>, UnaryDP {
Bob Wilson5361cd22009-10-13 17:35:30 +00001197 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001198 let Inst{25} = 1;
1199}
1200
Evan Cheng5adb66a2009-09-28 09:14:39 +00001201let Constraints = "$src = $dst" in
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001202def MOVTi16 : AI1<0b1010, (outs GPR:$dst), (ins GPR:$src, i32imm:$imm),
1203 DPFrm, IIC_iMOVi,
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001204 "movt", "\t$dst, $imm",
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001205 [(set GPR:$dst,
Jim Grosbach64171712010-02-16 21:07:46 +00001206 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001207 lo16AllZero:$imm))]>, UnaryDP,
1208 Requires<[IsARM, HasV6T2]> {
Bob Wilson5361cd22009-10-13 17:35:30 +00001209 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001210 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001211}
Evan Cheng13ab0202007-07-10 18:08:01 +00001212
Evan Cheng20956592009-10-21 08:15:52 +00001213def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1214 Requires<[IsARM, HasV6T2]>;
1215
David Goodwinca01a8d2009-09-01 18:32:09 +00001216let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +00001217def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo, IIC_iMOVsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001218 "mov", "\t$dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +00001219 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +00001220
1221// These aren't really mov instructions, but we have to define them this way
1222// due to flag operands.
1223
Evan Cheng071a2792007-09-11 19:55:27 +00001224let Defs = [CPSR] in {
Jim Grosbach64171712010-02-16 21:07:46 +00001225def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001226 IIC_iMOVsi, "movs", "\t$dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001227 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +00001228def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Jim Grosbache5165492009-11-09 00:11:35 +00001229 IIC_iMOVsi, "movs", "\t$dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +00001230 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +00001231}
Evan Chenga8e29892007-01-19 07:51:42 +00001232
Evan Chenga8e29892007-01-19 07:51:42 +00001233//===----------------------------------------------------------------------===//
1234// Extend Instructions.
1235//
1236
1237// Sign extenders
1238
Evan Cheng97f48c32008-11-06 22:15:19 +00001239defm SXTB : AI_unary_rrot<0b01101010,
1240 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1241defm SXTH : AI_unary_rrot<0b01101011,
1242 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001243
Evan Cheng97f48c32008-11-06 22:15:19 +00001244defm SXTAB : AI_bin_rrot<0b01101010,
1245 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
1246defm SXTAH : AI_bin_rrot<0b01101011,
1247 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001248
1249// TODO: SXT(A){B|H}16
1250
1251// Zero extenders
1252
1253let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +00001254defm UXTB : AI_unary_rrot<0b01101110,
1255 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1256defm UXTH : AI_unary_rrot<0b01101111,
1257 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1258defm UXTB16 : AI_unary_rrot<0b01101100,
1259 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001260
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001261def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001262 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001263def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001264 (UXTB16r_rot GPR:$Src, 8)>;
1265
Evan Cheng97f48c32008-11-06 22:15:19 +00001266defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001267 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +00001268defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001269 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001270}
1271
Evan Chenga8e29892007-01-19 07:51:42 +00001272// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
1273//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001274
Evan Chenga8e29892007-01-19 07:51:42 +00001275// TODO: UXT(A){B|H}16
1276
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001277def SBFX : I<(outs GPR:$dst),
1278 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1279 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001280 "sbfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001281 Requires<[IsARM, HasV6T2]> {
1282 let Inst{27-21} = 0b0111101;
1283 let Inst{6-4} = 0b101;
1284}
1285
1286def UBFX : I<(outs GPR:$dst),
1287 (ins GPR:$src, imm0_31:$lsb, imm0_31:$width),
1288 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iALUi,
Evan Cheng162e3092009-10-26 23:45:59 +00001289 "ubfx", "\t$dst, $src, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001290 Requires<[IsARM, HasV6T2]> {
1291 let Inst{27-21} = 0b0111111;
1292 let Inst{6-4} = 0b101;
1293}
1294
Evan Chenga8e29892007-01-19 07:51:42 +00001295//===----------------------------------------------------------------------===//
1296// Arithmetic Instructions.
1297//
1298
Jim Grosbach26421962008-10-14 20:36:24 +00001299defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng8de898a2009-06-26 00:19:44 +00001300 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001301defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001302 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001303
Evan Chengc85e8322007-07-05 07:13:32 +00001304// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001305defm ADDS : AI1_bin_s_irs<0b0100, "adds",
1306 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1307defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng1e249e32009-06-25 20:59:23 +00001308 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001309
Evan Cheng62674222009-06-25 23:34:10 +00001310defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001311 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001312defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001313 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001314defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001315 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001316defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001317 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001318
Evan Chengc85e8322007-07-05 07:13:32 +00001319// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +00001320def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001321 IIC_iALUi, "rsb", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001322 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]> {
1323 let Inst{25} = 1;
1324}
Evan Cheng13ab0202007-07-10 18:08:01 +00001325
Evan Chengedda31c2008-11-05 18:35:52 +00001326def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001327 IIC_iALUsr, "rsb", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001328 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001329 let Inst{25} = 0;
1330}
Evan Chengc85e8322007-07-05 07:13:32 +00001331
1332// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001333let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +00001334def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001335 IIC_iALUi, "rsbs", "\t$dst, $a, $b",
Evan Cheng7995ef32009-09-09 01:47:07 +00001336 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001337 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001338 let Inst{25} = 1;
1339}
Evan Chengedda31c2008-11-05 18:35:52 +00001340def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Jim Grosbache5165492009-11-09 00:11:35 +00001341 IIC_iALUsr, "rsbs", "\t$dst, $a, $b",
Bob Wilson7e053bb2009-10-26 22:34:44 +00001342 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]> {
Bob Wilson7e053bb2009-10-26 22:34:44 +00001343 let Inst{20} = 1;
1344 let Inst{25} = 0;
1345}
Evan Cheng071a2792007-09-11 19:55:27 +00001346}
Evan Chengc85e8322007-07-05 07:13:32 +00001347
Evan Cheng62674222009-06-25 23:34:10 +00001348let Uses = [CPSR] in {
1349def RSCri : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001350 DPFrm, IIC_iALUi, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001351 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1352 Requires<[IsARM]> {
Evan Cheng7995ef32009-09-09 01:47:07 +00001353 let Inst{25} = 1;
1354}
Evan Cheng62674222009-06-25 23:34:10 +00001355def RSCrs : AsI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001356 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001357 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1358 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001359 let Inst{25} = 0;
1360}
Evan Cheng62674222009-06-25 23:34:10 +00001361}
1362
1363// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00001364let Defs = [CPSR], Uses = [CPSR] in {
1365def RSCSri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001366 DPFrm, IIC_iALUi, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001367 [(set GPR:$dst, (sube_dead_carry so_imm:$b, GPR:$a))]>,
1368 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001369 let Inst{20} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001370 let Inst{25} = 1;
1371}
Evan Cheng1e249e32009-06-25 20:59:23 +00001372def RSCSrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001373 DPSoRegFrm, IIC_iALUsr, "rscs\t$dst, $a, $b",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001374 [(set GPR:$dst, (sube_dead_carry so_reg:$b, GPR:$a))]>,
1375 Requires<[IsARM]> {
Bob Wilsondda95832009-10-26 22:59:12 +00001376 let Inst{20} = 1;
1377 let Inst{25} = 0;
1378}
Evan Cheng071a2792007-09-11 19:55:27 +00001379}
Evan Cheng2c614c52007-06-06 10:17:05 +00001380
Evan Chenga8e29892007-01-19 07:51:42 +00001381// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
1382def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
1383 (SUBri GPR:$src, so_imm_neg:$imm)>;
1384
1385//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
1386// (SUBSri GPR:$src, so_imm_neg:$imm)>;
1387//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
1388// (SBCri GPR:$src, so_imm_neg:$imm)>;
1389
1390// Note: These are implemented in C++ code, because they have to generate
1391// ADD/SUBrs instructions, which use a complex pattern that a xform function
1392// cannot produce.
1393// (mul X, 2^n+1) -> (add (X << n), X)
1394// (mul X, 2^n-1) -> (rsb X, (X << n))
1395
Johnny Chen08b85f32010-02-13 01:21:01 +00001396// Saturating adds/subtracts -- for disassembly only
1397
Johnny Chen2faf3912010-02-14 06:32:20 +00001398// GPR:$dst = GPR:$a op GPR:$b
Bob Wilson7dc97472010-02-15 23:43:47 +00001399class AQI<bits<8> op27_20, bits<4> op7_4, string opc>
Johnny Chen2faf3912010-02-14 06:32:20 +00001400 : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, IIC_iALUr,
Bob Wilson7dc97472010-02-15 23:43:47 +00001401 opc, "\t$dst, $a, $b",
1402 [/* For disassembly only; pattern left blank */]> {
Johnny Chen08b85f32010-02-13 01:21:01 +00001403 let Inst{27-20} = op27_20;
1404 let Inst{7-4} = op7_4;
1405}
1406
Bob Wilson7dc97472010-02-15 23:43:47 +00001407def QADD : AQI<0b00010000, 0b0101, "qadd">;
1408def QADD16 : AQI<0b01100010, 0b0001, "qadd16">;
1409def QADD8 : AQI<0b01100010, 0b1001, "qadd8">;
1410def QASX : AQI<0b01100010, 0b0011, "qasx">;
1411def QDADD : AQI<0b00010100, 0b0101, "qdadd">;
1412def QDSUB : AQI<0b00010110, 0b0101, "qdsub">;
1413def QSAX : AQI<0b01100010, 0b0101, "qsax">;
1414def QSUB : AQI<0b00010010, 0b0101, "qsub">;
1415def QSUB16 : AQI<0b01100010, 0b0111, "qsub16">;
1416def QSUB8 : AQI<0b01100010, 0b1111, "qsub8">;
1417def UQADD16 : AQI<0b01100110, 0b0001, "uqadd16">;
1418def UQADD8 : AQI<0b01100110, 0b1001, "uqadd8">;
1419def UQASX : AQI<0b01100110, 0b0011, "uqasx">;
1420def UQSAX : AQI<0b01100110, 0b0101, "uqsax">;
1421def UQSUB16 : AQI<0b01100110, 0b0111, "uqsub16">;
1422def UQSUB8 : AQI<0b01100110, 0b1111, "uqsub8">;
Evan Chenga8e29892007-01-19 07:51:42 +00001423
1424//===----------------------------------------------------------------------===//
1425// Bitwise Instructions.
1426//
1427
Jim Grosbach26421962008-10-14 20:36:24 +00001428defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng8de898a2009-06-26 00:19:44 +00001429 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001430defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng8de898a2009-06-26 00:19:44 +00001431 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001432defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng8de898a2009-06-26 00:19:44 +00001433 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001434defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001435 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001436
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001437def BFC : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00001438 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Evan Cheng162e3092009-10-26 23:45:59 +00001439 "bfc", "\t$dst, $imm", "$src = $dst",
Evan Cheng36a0aeb2009-07-06 22:23:46 +00001440 [(set GPR:$dst, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
1441 Requires<[IsARM, HasV6T2]> {
1442 let Inst{27-21} = 0b0111110;
1443 let Inst{6-0} = 0b0011111;
1444}
1445
Johnny Chenb2503c02010-02-17 06:31:48 +00001446// A8.6.18 BFI - Bitfield insert (Encoding A1)
1447// Added for disassembler with the pattern field purposely left blank.
1448def BFI : I<(outs GPR:$dst), (ins GPR:$src, bf_inv_mask_imm:$imm),
1449 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
1450 "bfi", "\t$dst, $src, $imm", "",
1451 [/* For disassembly only; pattern left blank */]>,
1452 Requires<[IsARM, HasV6T2]> {
1453 let Inst{27-21} = 0b0111110;
1454 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
1455}
1456
David Goodwin5d598aa2009-08-19 18:00:44 +00001457def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm, IIC_iMOVr,
Evan Cheng162e3092009-10-26 23:45:59 +00001458 "mvn", "\t$dst, $src",
Bob Wilson8e86b512009-10-14 19:00:24 +00001459 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP {
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001460 let Inst{25} = 0;
Johnny Chen04301522009-11-07 00:54:36 +00001461 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001462}
Evan Chengedda31c2008-11-05 18:35:52 +00001463def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001464 IIC_iMOVsr, "mvn", "\t$dst, $src",
Johnny Chen48d5ccf2010-01-31 11:22:28 +00001465 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP {
1466 let Inst{25} = 0;
1467}
Evan Chengb3379fb2009-02-05 08:42:55 +00001468let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00001469def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001470 IIC_iMOVi, "mvn", "\t$dst, $imm",
Evan Cheng7995ef32009-09-09 01:47:07 +00001471 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP {
1472 let Inst{25} = 1;
1473}
Evan Chenga8e29892007-01-19 07:51:42 +00001474
1475def : ARMPat<(and GPR:$src, so_imm_not:$imm),
1476 (BICri GPR:$src, so_imm_not:$imm)>;
1477
1478//===----------------------------------------------------------------------===//
1479// Multiply Instructions.
1480//
1481
Evan Cheng8de898a2009-06-26 00:19:44 +00001482let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +00001483def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001484 IIC_iMUL32, "mul", "\t$dst, $a, $b",
Evan Cheng12c3a532008-11-06 17:48:05 +00001485 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001486
Evan Chengfbc9d412008-11-06 01:21:28 +00001487def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001488 IIC_iMAC32, "mla", "\t$dst, $a, $b, $c",
Evan Cheng12c3a532008-11-06 17:48:05 +00001489 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001490
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001491def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001492 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00001493 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
1494 Requires<[IsARM, HasV6T2]>;
1495
Evan Chenga8e29892007-01-19 07:51:42 +00001496// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00001497let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00001498let isCommutable = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +00001499def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001500 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001501 "smull", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001502
Evan Chengfbc9d412008-11-06 01:21:28 +00001503def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001504 (ins GPR:$a, GPR:$b), IIC_iMUL64,
Evan Cheng162e3092009-10-26 23:45:59 +00001505 "umull", "\t$ldst, $hdst, $a, $b", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00001506}
Evan Chenga8e29892007-01-19 07:51:42 +00001507
1508// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +00001509def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001510 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001511 "smlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001512
Evan Chengfbc9d412008-11-06 01:21:28 +00001513def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001514 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001515 "umlal", "\t$ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001516
Evan Chengfbc9d412008-11-06 01:21:28 +00001517def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001518 (ins GPR:$a, GPR:$b), IIC_iMAC64,
Evan Cheng162e3092009-10-26 23:45:59 +00001519 "umaal", "\t$ldst, $hdst, $a, $b", []>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001520 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001521} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001522
1523// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001524def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001525 IIC_iMUL32, "smmul", "\t$dst, $a, $b",
Evan Cheng13ab0202007-07-10 18:08:01 +00001526 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001527 Requires<[IsARM, HasV6]> {
1528 let Inst{7-4} = 0b0001;
1529 let Inst{15-12} = 0b1111;
1530}
Evan Cheng13ab0202007-07-10 18:08:01 +00001531
Evan Chengfbc9d412008-11-06 01:21:28 +00001532def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001533 IIC_iMAC32, "smmla", "\t$dst, $a, $b, $c",
Evan Cheng13ab0202007-07-10 18:08:01 +00001534 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001535 Requires<[IsARM, HasV6]> {
1536 let Inst{7-4} = 0b0001;
1537}
Evan Chenga8e29892007-01-19 07:51:42 +00001538
1539
Evan Chengfbc9d412008-11-06 01:21:28 +00001540def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00001541 IIC_iMAC32, "smmls", "\t$dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001542 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001543 Requires<[IsARM, HasV6]> {
1544 let Inst{7-4} = 0b1101;
1545}
Evan Chenga8e29892007-01-19 07:51:42 +00001546
Raul Herbster37fb5b12007-08-30 23:25:47 +00001547multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001548 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001549 IIC_iMUL32, !strconcat(opc, "bb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001550 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1551 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001552 Requires<[IsARM, HasV5TE]> {
1553 let Inst{5} = 0;
1554 let Inst{6} = 0;
1555 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001556
Evan Chengeb4f52e2008-11-06 03:35:07 +00001557 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001558 IIC_iMUL32, !strconcat(opc, "bt"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001559 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001560 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001561 Requires<[IsARM, HasV5TE]> {
1562 let Inst{5} = 0;
1563 let Inst{6} = 1;
1564 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001565
Evan Chengeb4f52e2008-11-06 03:35:07 +00001566 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001567 IIC_iMUL32, !strconcat(opc, "tb"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001568 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001569 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001570 Requires<[IsARM, HasV5TE]> {
1571 let Inst{5} = 1;
1572 let Inst{6} = 0;
1573 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001574
Evan Chengeb4f52e2008-11-06 03:35:07 +00001575 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001576 IIC_iMUL32, !strconcat(opc, "tt"), "\t$dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001577 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1578 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001579 Requires<[IsARM, HasV5TE]> {
1580 let Inst{5} = 1;
1581 let Inst{6} = 1;
1582 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001583
Evan Chengeb4f52e2008-11-06 03:35:07 +00001584 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001585 IIC_iMUL16, !strconcat(opc, "wb"), "\t$dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001586 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001587 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001588 Requires<[IsARM, HasV5TE]> {
1589 let Inst{5} = 1;
1590 let Inst{6} = 0;
1591 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001592
Evan Chengeb4f52e2008-11-06 03:35:07 +00001593 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng162e3092009-10-26 23:45:59 +00001594 IIC_iMUL16, !strconcat(opc, "wt"), "\t$dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001595 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001596 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001597 Requires<[IsARM, HasV5TE]> {
1598 let Inst{5} = 1;
1599 let Inst{6} = 1;
1600 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001601}
1602
Raul Herbster37fb5b12007-08-30 23:25:47 +00001603
1604multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001605 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001606 IIC_iMAC16, !strconcat(opc, "bb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001607 [(set GPR:$dst, (add GPR:$acc,
1608 (opnode (sext_inreg GPR:$a, i16),
1609 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001610 Requires<[IsARM, HasV5TE]> {
1611 let Inst{5} = 0;
1612 let Inst{6} = 0;
1613 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001614
Evan Chengeb4f52e2008-11-06 03:35:07 +00001615 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001616 IIC_iMAC16, !strconcat(opc, "bt"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001617 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Jim Grosbach80dc1162010-02-16 21:23:02 +00001618 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001619 Requires<[IsARM, HasV5TE]> {
1620 let Inst{5} = 0;
1621 let Inst{6} = 1;
1622 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001623
Evan Chengeb4f52e2008-11-06 03:35:07 +00001624 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001625 IIC_iMAC16, !strconcat(opc, "tb"), "\t$dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001626 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001627 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001628 Requires<[IsARM, HasV5TE]> {
1629 let Inst{5} = 1;
1630 let Inst{6} = 0;
1631 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001632
Evan Chengeb4f52e2008-11-06 03:35:07 +00001633 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001634 IIC_iMAC16, !strconcat(opc, "tt"), "\t$dst, $a, $b, $acc",
1635 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1636 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001637 Requires<[IsARM, HasV5TE]> {
1638 let Inst{5} = 1;
1639 let Inst{6} = 1;
1640 }
Evan Chenga8e29892007-01-19 07:51:42 +00001641
Evan Chengeb4f52e2008-11-06 03:35:07 +00001642 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001643 IIC_iMAC16, !strconcat(opc, "wb"), "\t$dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001644 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001645 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001646 Requires<[IsARM, HasV5TE]> {
1647 let Inst{5} = 0;
1648 let Inst{6} = 0;
1649 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001650
Evan Chengeb4f52e2008-11-06 03:35:07 +00001651 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng162e3092009-10-26 23:45:59 +00001652 IIC_iMAC16, !strconcat(opc, "wt"), "\t$dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001653 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001654 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001655 Requires<[IsARM, HasV5TE]> {
1656 let Inst{5} = 0;
1657 let Inst{6} = 1;
1658 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001659}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001660
Raul Herbster37fb5b12007-08-30 23:25:47 +00001661defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1662defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001663
Johnny Chen83498e52010-02-12 21:59:23 +00001664// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
1665def SMLALBB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1666 IIC_iMAC64, "smlalbb", "\t$ldst, $hdst, $a, $b",
1667 [/* For disassembly only; pattern left blank */]>,
1668 Requires<[IsARM, HasV5TE]> {
1669 let Inst{5} = 0;
1670 let Inst{6} = 0;
1671}
1672
1673def SMLALBT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1674 IIC_iMAC64, "smlalbt", "\t$ldst, $hdst, $a, $b",
1675 [/* For disassembly only; pattern left blank */]>,
1676 Requires<[IsARM, HasV5TE]> {
1677 let Inst{5} = 0;
1678 let Inst{6} = 1;
1679}
1680
1681def SMLALTB : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1682 IIC_iMAC64, "smlaltb", "\t$ldst, $hdst, $a, $b",
1683 [/* For disassembly only; pattern left blank */]>,
1684 Requires<[IsARM, HasV5TE]> {
1685 let Inst{5} = 1;
1686 let Inst{6} = 0;
1687}
1688
1689def SMLALTT : AMulxyI<0b0001010,(outs GPR:$ldst,GPR:$hdst),(ins GPR:$a,GPR:$b),
1690 IIC_iMAC64, "smlaltt", "\t$ldst, $hdst, $a, $b",
1691 [/* For disassembly only; pattern left blank */]>,
1692 Requires<[IsARM, HasV5TE]> {
1693 let Inst{5} = 1;
1694 let Inst{6} = 1;
1695}
1696
Evan Chenga8e29892007-01-19 07:51:42 +00001697// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001698
Evan Chenga8e29892007-01-19 07:51:42 +00001699//===----------------------------------------------------------------------===//
1700// Misc. Arithmetic Instructions.
1701//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001702
David Goodwin5d598aa2009-08-19 18:00:44 +00001703def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001704 "clz", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001705 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1706 let Inst{7-4} = 0b0001;
1707 let Inst{11-8} = 0b1111;
1708 let Inst{19-16} = 0b1111;
1709}
Rafael Espindola199dd672006-10-17 13:13:23 +00001710
Jim Grosbach3482c802010-01-18 19:58:49 +00001711def RBIT : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Chengf609bb82010-01-19 00:44:15 +00001712 "rbit", "\t$dst, $src",
1713 [(set GPR:$dst, (ARMrbit GPR:$src))]>,
1714 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3482c802010-01-18 19:58:49 +00001715 let Inst{7-4} = 0b0011;
1716 let Inst{11-8} = 0b1111;
1717 let Inst{19-16} = 0b1111;
1718}
1719
David Goodwin5d598aa2009-08-19 18:00:44 +00001720def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001721 "rev", "\t$dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001722 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1723 let Inst{7-4} = 0b0011;
1724 let Inst{11-8} = 0b1111;
1725 let Inst{19-16} = 0b1111;
1726}
Rafael Espindola199dd672006-10-17 13:13:23 +00001727
David Goodwin5d598aa2009-08-19 18:00:44 +00001728def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001729 "rev16", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001730 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001731 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1732 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1733 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1734 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001735 Requires<[IsARM, HasV6]> {
1736 let Inst{7-4} = 0b1011;
1737 let Inst{11-8} = 0b1111;
1738 let Inst{19-16} = 0b1111;
1739}
Rafael Espindola27185192006-09-29 21:20:16 +00001740
David Goodwin5d598aa2009-08-19 18:00:44 +00001741def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src), IIC_iUNAr,
Evan Cheng162e3092009-10-26 23:45:59 +00001742 "revsh", "\t$dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001743 [(set GPR:$dst,
1744 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001745 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1746 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001747 Requires<[IsARM, HasV6]> {
1748 let Inst{7-4} = 0b1011;
1749 let Inst{11-8} = 0b1111;
1750 let Inst{19-16} = 0b1111;
1751}
Rafael Espindola27185192006-09-29 21:20:16 +00001752
Evan Cheng8b59db32008-11-07 01:41:35 +00001753def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1754 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001755 IIC_iALUsi, "pkhbt", "\t$dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001756 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1757 (and (shl GPR:$src2, (i32 imm:$shamt)),
1758 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001759 Requires<[IsARM, HasV6]> {
1760 let Inst{6-4} = 0b001;
1761}
Rafael Espindola27185192006-09-29 21:20:16 +00001762
Evan Chenga8e29892007-01-19 07:51:42 +00001763// Alternate cases for PKHBT where identities eliminate some nodes.
1764def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1765 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1766def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1767 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001768
Rafael Espindolaa2845842006-10-05 16:48:49 +00001769
Evan Cheng8b59db32008-11-07 01:41:35 +00001770def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1771 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng162e3092009-10-26 23:45:59 +00001772 IIC_iALUsi, "pkhtb", "\t$dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001773 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1774 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001775 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1776 let Inst{6-4} = 0b101;
1777}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001778
Evan Chenga8e29892007-01-19 07:51:42 +00001779// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1780// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001781def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001782 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1783def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1784 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1785 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001786
Evan Chenga8e29892007-01-19 07:51:42 +00001787//===----------------------------------------------------------------------===//
1788// Comparison Instructions...
1789//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001790
Jim Grosbach26421962008-10-14 20:36:24 +00001791defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001792 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001793//FIXME: Disable CMN, as CCodes are backwards from compare expectations
1794// Compare-to-zero still works out, just not the relationals
1795//defm CMN : AI1_cmp_irs<0b1011, "cmn",
1796// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001797
Evan Chenga8e29892007-01-19 07:51:42 +00001798// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001799defm TST : AI1_cmp_irs<0b1000, "tst",
David Goodwinc0309b42009-06-29 15:33:01 +00001800 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00001801defm TEQ : AI1_cmp_irs<0b1001, "teq",
David Goodwinc0309b42009-06-29 15:33:01 +00001802 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001803
David Goodwinc0309b42009-06-29 15:33:01 +00001804defm CMPz : AI1_cmp_irs<0b1010, "cmp",
1805 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
1806defm CMNz : AI1_cmp_irs<0b1011, "cmn",
1807 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001808
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001809//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1810// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001811
David Goodwinc0309b42009-06-29 15:33:01 +00001812def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00001813 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001814
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001815
Evan Chenga8e29892007-01-19 07:51:42 +00001816// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001817// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001818// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001819def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001820 IIC_iCMOVr, "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001821 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001822 RegConstraint<"$false = $dst">, UnaryDP {
Johnny Chen04301522009-11-07 00:54:36 +00001823 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001824 let Inst{25} = 0;
1825}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001826
Evan Chengd87293c2008-11-06 08:47:38 +00001827def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001828 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00001829 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001830 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00001831 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001832 let Inst{25} = 0;
1833}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001834
Evan Chengd87293c2008-11-06 08:47:38 +00001835def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00001836 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00001837 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001838 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00001839 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00001840 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001841}
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001842
Jim Grosbach3728e962009-12-10 00:11:09 +00001843//===----------------------------------------------------------------------===//
1844// Atomic operations intrinsics
1845//
1846
1847// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00001848let hasSideEffects = 1 in {
1849def Int_MemBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001850 Pseudo, NoItinerary,
1851 "dmb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001852 [(ARMMemBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001853 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001854 let Inst{31-4} = 0xf57ff05;
1855 // FIXME: add support for options other than a full system DMB
1856 let Inst{3-0} = 0b1111;
1857}
Jim Grosbach3728e962009-12-10 00:11:09 +00001858
Jim Grosbachf6b28622009-12-14 18:31:20 +00001859def Int_SyncBarrierV7 : AInoP<(outs), (ins),
Jim Grosbach3728e962009-12-10 00:11:09 +00001860 Pseudo, NoItinerary,
1861 "dsb", "",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001862 [(ARMSyncBarrierV7)]>,
Jim Grosbacha623f5a2009-12-14 19:24:11 +00001863 Requires<[IsARM, HasV7]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00001864 let Inst{31-4} = 0xf57ff04;
1865 // FIXME: add support for options other than a full system DSB
1866 let Inst{3-0} = 0b1111;
1867}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001868
1869def Int_MemBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1870 Pseudo, NoItinerary,
1871 "mcr", "\tp15, 0, $zero, c7, c10, 5",
1872 [(ARMMemBarrierV6 GPR:$zero)]>,
1873 Requires<[IsARM, HasV6]> {
1874 // FIXME: add support for options other than a full system DMB
1875 // FIXME: add encoding
1876}
1877
1878def Int_SyncBarrierV6 : AInoP<(outs), (ins GPR:$zero),
1879 Pseudo, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00001880 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001881 [(ARMSyncBarrierV6 GPR:$zero)]>,
1882 Requires<[IsARM, HasV6]> {
1883 // FIXME: add support for options other than a full system DSB
1884 // FIXME: add encoding
1885}
Jim Grosbach3728e962009-12-10 00:11:09 +00001886}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001887
Jim Grosbach66869102009-12-11 18:52:41 +00001888let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00001889 let Uses = [CPSR] in {
1890 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
1891 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1892 "${:comment} ATOMIC_LOAD_ADD_I8 PSEUDO!",
1893 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
1894 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
1895 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1896 "${:comment} ATOMIC_LOAD_SUB_I8 PSEUDO!",
1897 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
1898 def ATOMIC_LOAD_AND_I8 : PseudoInst<
1899 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1900 "${:comment} ATOMIC_LOAD_AND_I8 PSEUDO!",
1901 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
1902 def ATOMIC_LOAD_OR_I8 : PseudoInst<
1903 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1904 "${:comment} ATOMIC_LOAD_OR_I8 PSEUDO!",
1905 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
1906 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
1907 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1908 "${:comment} ATOMIC_LOAD_XOR_I8 PSEUDO!",
1909 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
1910 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
1911 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1912 "${:comment} ATOMIC_LOAD_NAND_I8 PSEUDO!",
1913 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
1914 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
1915 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1916 "${:comment} ATOMIC_LOAD_ADD_I16 PSEUDO!",
1917 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
1918 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
1919 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1920 "${:comment} ATOMIC_LOAD_SUB_I16 PSEUDO!",
1921 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
1922 def ATOMIC_LOAD_AND_I16 : PseudoInst<
1923 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1924 "${:comment} ATOMIC_LOAD_AND_I16 PSEUDO!",
1925 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
1926 def ATOMIC_LOAD_OR_I16 : PseudoInst<
1927 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1928 "${:comment} ATOMIC_LOAD_OR_I16 PSEUDO!",
1929 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
1930 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
1931 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1932 "${:comment} ATOMIC_LOAD_XOR_I16 PSEUDO!",
1933 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
1934 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
1935 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1936 "${:comment} ATOMIC_LOAD_NAND_I16 PSEUDO!",
1937 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
1938 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
1939 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1940 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
1941 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
1942 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
1943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1944 "${:comment} ATOMIC_LOAD_SUB_I32 PSEUDO!",
1945 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
1946 def ATOMIC_LOAD_AND_I32 : PseudoInst<
1947 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1948 "${:comment} ATOMIC_LOAD_AND_I32 PSEUDO!",
1949 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
1950 def ATOMIC_LOAD_OR_I32 : PseudoInst<
1951 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1952 "${:comment} ATOMIC_LOAD_OR_I32 PSEUDO!",
1953 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
1954 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
1955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1956 "${:comment} ATOMIC_LOAD_XOR_I32 PSEUDO!",
1957 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
1958 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
1959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
1960 "${:comment} ATOMIC_LOAD_NAND_I32 PSEUDO!",
1961 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
1962
1963 def ATOMIC_SWAP_I8 : PseudoInst<
1964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1965 "${:comment} ATOMIC_SWAP_I8 PSEUDO!",
1966 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
1967 def ATOMIC_SWAP_I16 : PseudoInst<
1968 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1969 "${:comment} ATOMIC_SWAP_I16 PSEUDO!",
1970 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
1971 def ATOMIC_SWAP_I32 : PseudoInst<
1972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
1973 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
1974 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
1975
Jim Grosbache801dc42009-12-12 01:40:06 +00001976 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
1977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1978 "${:comment} ATOMIC_CMP_SWAP_I8 PSEUDO!",
1979 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
1980 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
1981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1982 "${:comment} ATOMIC_CMP_SWAP_I16 PSEUDO!",
1983 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
1984 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
1985 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
1986 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
1987 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
1988}
Jim Grosbach5278eb82009-12-11 01:42:04 +00001989}
1990
1991let mayLoad = 1 in {
1992def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1993 "ldrexb", "\t$dest, [$ptr]",
1994 []>;
1995def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1996 "ldrexh", "\t$dest, [$ptr]",
1997 []>;
1998def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
1999 "ldrex", "\t$dest, [$ptr]",
2000 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002001def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002002 NoItinerary,
2003 "ldrexd", "\t$dest, $dest2, [$ptr]",
2004 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002005}
2006
Jim Grosbach587b0722009-12-16 19:44:06 +00002007let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00002008def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002009 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002010 "strexb", "\t$success, $src, [$ptr]",
2011 []>;
2012def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
2013 NoItinerary,
2014 "strexh", "\t$success, $src, [$ptr]",
2015 []>;
2016def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002017 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00002018 "strex", "\t$success, $src, [$ptr]",
2019 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00002020def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00002021 (ins GPR:$src, GPR:$src2, GPR:$ptr),
2022 NoItinerary,
2023 "strexd", "\t$success, $src, $src2, [$ptr]",
2024 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00002025}
2026
Johnny Chenb3e1bf52010-02-12 20:48:24 +00002027// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
2028let mayLoad = 1 in {
2029def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2030 "swp", "\t$dst, $src, [$ptr]",
2031 [/* For disassembly only; pattern left blank */]> {
2032 let Inst{27-23} = 0b00010;
2033 let Inst{22} = 0; // B = 0
2034 let Inst{21-20} = 0b00;
2035 let Inst{7-4} = 0b1001;
2036}
2037
2038def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
2039 "swpb", "\t$dst, $src, [$ptr]",
2040 [/* For disassembly only; pattern left blank */]> {
2041 let Inst{27-23} = 0b00010;
2042 let Inst{22} = 1; // B = 1
2043 let Inst{21-20} = 0b00;
2044 let Inst{7-4} = 0b1001;
2045}
2046}
2047
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002048//===----------------------------------------------------------------------===//
2049// TLS Instructions
2050//
2051
2052// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00002053let isCall = 1,
2054 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002055 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00002056 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002057 [(set R0, ARMthread_pointer)]>;
2058}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00002059
Evan Chenga8e29892007-01-19 07:51:42 +00002060//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00002061// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002062// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00002063// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00002064// Since by its nature we may be coming from some other function to get
2065// here, and we're using the stack frame for the containing function to
2066// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00002067// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00002068// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00002069// except for our own input by listing the relevant registers in Defs. By
2070// doing so, we also cause the prologue/epilogue code to actively preserve
2071// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002072// A constant value is passed in $val, and we use the location as a scratch.
2073let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002074 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2075 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00002076 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Evan Cheng756da122009-07-22 06:46:53 +00002077 D31 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00002078 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002079 AddrModeNone, SizeSpecial, IndexModeNone,
2080 Pseudo, NoItinerary,
Evan Cheng162e3092009-10-26 23:45:59 +00002081 "str\tsp, [$src, #+8] @ eh_setjmp begin\n\t"
Jim Grosbacha87ded22010-02-08 23:22:00 +00002082 "add\t$val, pc, #8\n\t"
2083 "str\t$val, [$src, #+4]\n\t"
Evan Cheng162e3092009-10-26 23:45:59 +00002084 "mov\tr0, #0\n\t"
2085 "add\tpc, pc, #0\n\t"
2086 "mov\tr0, #1 @ eh_setjmp end", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +00002087 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002088}
2089
2090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002091// Non-Instruction Patterns
2092//
Rafael Espindola5aca9272006-10-07 14:03:39 +00002093
Evan Chenga8e29892007-01-19 07:51:42 +00002094// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00002095
Evan Chenga8e29892007-01-19 07:51:42 +00002096// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00002097let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00002098def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
David Goodwin5d598aa2009-08-19 18:00:44 +00002099 Pseudo, IIC_iMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002100 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002101 [(set GPR:$dst, so_imm2part:$src)]>,
2102 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002103
Evan Chenga8e29892007-01-19 07:51:42 +00002104def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002105 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2106 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002107def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00002108 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2109 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00002110def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
2111 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
2112 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00002113def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
2114 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
2115 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00002116
Evan Cheng5adb66a2009-09-28 09:14:39 +00002117// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00002118// This is a single pseudo instruction, the benefit is that it can be remat'd
2119// as a single unit instead of having to handle reg inputs.
2120// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00002121let isReMaterializable = 1 in
2122def MOVi32imm : AI1x2<(outs GPR:$dst), (ins i32imm:$src), Pseudo, IIC_iMOVi,
Jim Grosbach80dc1162010-02-16 21:23:02 +00002123 "movw", "\t$dst, ${src:lo16}\n\tmovt${p}\t$dst, ${src:hi16}",
Evan Cheng5adb66a2009-09-28 09:14:39 +00002124 [(set GPR:$dst, (i32 imm:$src))]>,
2125 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002126
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00002127// ConstantPool, GlobalAddress, and JumpTable
2128def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
2129 Requires<[IsARM, DontUseMovt]>;
2130def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
2131def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
2132 Requires<[IsARM, UseMovt]>;
2133def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
2134 (LEApcrelJT tjumptable:$dst, imm:$id)>;
2135
Evan Chenga8e29892007-01-19 07:51:42 +00002136// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00002137
Rafael Espindola24357862006-10-19 17:05:03 +00002138
Evan Chenga8e29892007-01-19 07:51:42 +00002139// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00002140def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002141 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00002142def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00002143 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002144
Evan Chenga8e29892007-01-19 07:51:42 +00002145// zextload i1 -> zextload i8
2146def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00002147
Evan Chenga8e29892007-01-19 07:51:42 +00002148// extload -> zextload
2149def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2150def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
2151def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00002152
Evan Cheng83b5cf02008-11-05 23:22:34 +00002153def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
2154def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
2155
Evan Cheng34b12d22007-01-19 20:27:35 +00002156// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002157def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2158 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002159 (SMULBB GPR:$a, GPR:$b)>;
2160def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
2161 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002162def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2163 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002164 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002165def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002166 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002167def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
2168 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002169 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002170def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00002171 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002172def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2173 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002174 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002175def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002176 (SMULWB GPR:$a, GPR:$b)>;
2177
2178def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002179 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2180 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002181 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2182def : ARMV5TEPat<(add GPR:$acc,
2183 (mul sext_16_node:$a, sext_16_node:$b)),
2184 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
2185def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002186 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
2187 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002188 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2189def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002190 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002191 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
2192def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002193 (mul (sra GPR:$a, (i32 16)),
2194 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002195 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2196def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002197 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00002198 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
2199def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002200 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
2201 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002202 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2203def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002204 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00002205 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
2206
Evan Chenga8e29892007-01-19 07:51:42 +00002207//===----------------------------------------------------------------------===//
2208// Thumb Support
2209//
2210
2211include "ARMInstrThumb.td"
2212
2213//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002214// Thumb2 Support
2215//
2216
2217include "ARMInstrThumb2.td"
2218
2219//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00002220// Floating Point Support
2221//
2222
2223include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00002224
2225//===----------------------------------------------------------------------===//
2226// Advanced SIMD (NEON) Support
2227//
2228
2229include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00002230
2231//===----------------------------------------------------------------------===//
2232// Coprocessor Instructions. For disassembly only.
2233//
2234
2235def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2236 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2237 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2238 [/* For disassembly only; pattern left blank */]> {
2239 let Inst{4} = 0;
2240}
2241
2242def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2243 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2244 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
2245 [/* For disassembly only; pattern left blank */]> {
2246 let Inst{31-28} = 0b1111;
2247 let Inst{4} = 0;
2248}
2249
Johnny Chen64dfb782010-02-16 20:04:27 +00002250class ACI<dag oops, dag iops, string opc, string asm>
2251 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
2252 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
2253 let Inst{27-25} = 0b110;
2254}
2255
2256multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
2257
2258 def _OFFSET : ACI<(outs),
2259 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2260 opc, "\tp$cop, cr$CRd, $addr"> {
2261 let Inst{31-28} = op31_28;
2262 let Inst{24} = 1; // P = 1
2263 let Inst{21} = 0; // W = 0
2264 let Inst{22} = 0; // D = 0
2265 let Inst{20} = load;
2266 }
2267
2268 def _PRE : ACI<(outs),
2269 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2270 opc, "\tp$cop, cr$CRd, $addr!"> {
2271 let Inst{31-28} = op31_28;
2272 let Inst{24} = 1; // P = 1
2273 let Inst{21} = 1; // W = 1
2274 let Inst{22} = 0; // D = 0
2275 let Inst{20} = load;
2276 }
2277
2278 def _POST : ACI<(outs),
2279 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2280 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
2281 let Inst{31-28} = op31_28;
2282 let Inst{24} = 0; // P = 0
2283 let Inst{21} = 1; // W = 1
2284 let Inst{22} = 0; // D = 0
2285 let Inst{20} = load;
2286 }
2287
2288 def _OPTION : ACI<(outs),
2289 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
2290 opc, "\tp$cop, cr$CRd, [$base], $option"> {
2291 let Inst{31-28} = op31_28;
2292 let Inst{24} = 0; // P = 0
2293 let Inst{23} = 1; // U = 1
2294 let Inst{21} = 0; // W = 0
2295 let Inst{22} = 0; // D = 0
2296 let Inst{20} = load;
2297 }
2298
2299 def L_OFFSET : ACI<(outs),
2300 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2301 opc, "l\tp$cop, cr$CRd, $addr"> {
2302 let Inst{31-28} = op31_28;
2303 let Inst{24} = 1; // P = 1
2304 let Inst{21} = 0; // W = 0
2305 let Inst{22} = 1; // D = 1
2306 let Inst{20} = load;
2307 }
2308
2309 def L_PRE : ACI<(outs),
2310 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
2311 opc, "l\tp$cop, cr$CRd, $addr!"> {
2312 let Inst{31-28} = op31_28;
2313 let Inst{24} = 1; // P = 1
2314 let Inst{21} = 1; // W = 1
2315 let Inst{22} = 1; // D = 1
2316 let Inst{20} = load;
2317 }
2318
2319 def L_POST : ACI<(outs),
2320 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
2321 opc, "l\tp$cop, cr$CRd, [$base], $offset"> {
2322 let Inst{31-28} = op31_28;
2323 let Inst{24} = 0; // P = 0
2324 let Inst{21} = 1; // W = 1
2325 let Inst{22} = 1; // D = 1
2326 let Inst{20} = load;
2327 }
2328
2329 def L_OPTION : ACI<(outs),
2330 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
2331 opc, "l\tp$cop, cr$CRd, [$base], $option"> {
2332 let Inst{31-28} = op31_28;
2333 let Inst{24} = 0; // P = 0
2334 let Inst{23} = 1; // U = 1
2335 let Inst{21} = 0; // W = 0
2336 let Inst{22} = 1; // D = 1
2337 let Inst{20} = load;
2338 }
2339}
2340
2341defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
2342defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
2343defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
2344defm STC2 : LdStCop<0b1111, 0, "stc2">;
2345
Johnny Chen906d57f2010-02-12 01:44:23 +00002346def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2347 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2348 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2349 [/* For disassembly only; pattern left blank */]> {
2350 let Inst{20} = 0;
2351 let Inst{4} = 1;
2352}
2353
2354def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2355 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2356 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2357 [/* For disassembly only; pattern left blank */]> {
2358 let Inst{31-28} = 0b1111;
2359 let Inst{20} = 0;
2360 let Inst{4} = 1;
2361}
2362
2363def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2364 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2365 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2366 [/* For disassembly only; pattern left blank */]> {
2367 let Inst{20} = 1;
2368 let Inst{4} = 1;
2369}
2370
2371def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
2372 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
2373 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
2374 [/* For disassembly only; pattern left blank */]> {
2375 let Inst{31-28} = 0b1111;
2376 let Inst{20} = 1;
2377 let Inst{4} = 1;
2378}
2379
2380def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2381 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2382 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2383 [/* For disassembly only; pattern left blank */]> {
2384 let Inst{23-20} = 0b0100;
2385}
2386
2387def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2388 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2389 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2390 [/* For disassembly only; pattern left blank */]> {
2391 let Inst{31-28} = 0b1111;
2392 let Inst{23-20} = 0b0100;
2393}
2394
2395def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2396 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2397 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2398 [/* For disassembly only; pattern left blank */]> {
2399 let Inst{23-20} = 0b0101;
2400}
2401
2402def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
2403 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
2404 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
2405 [/* For disassembly only; pattern left blank */]> {
2406 let Inst{31-28} = 0b1111;
2407 let Inst{23-20} = 0b0101;
2408}
2409
Johnny Chenb98e1602010-02-12 18:55:33 +00002410//===----------------------------------------------------------------------===//
2411// Move between special register and ARM core register -- for disassembly only
2412//
2413
2414def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
2415 [/* For disassembly only; pattern left blank */]> {
2416 let Inst{23-20} = 0b0000;
2417 let Inst{7-4} = 0b0000;
2418}
2419
2420def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
2421 [/* For disassembly only; pattern left blank */]> {
2422 let Inst{23-20} = 0b0100;
2423 let Inst{7-4} = 0b0000;
2424}
2425
2426// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002427def MSR : ABI<0b0001,(outs),(ins GPR:$src), NoItinerary, "msr", "\tcpsr, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00002428 [/* For disassembly only; pattern left blank */]> {
2429 let Inst{23-20} = 0b0010;
2430 let Inst{7-4} = 0b0000;
2431}
2432
2433// FIXME: mask is ignored for the time being.
Johnny Chen64dfb782010-02-16 20:04:27 +00002434def MSRi : ABI<0b0011,(outs),(ins so_imm:$a), NoItinerary, "msr", "\tcpsr, $a",
2435 [/* For disassembly only; pattern left blank */]> {
2436 let Inst{23-20} = 0b0010;
2437 let Inst{7-4} = 0b0000;
2438}
2439
2440// FIXME: mask is ignored for the time being.
2441def MSRsys : ABI<0b0001,(outs),(ins GPR:$src),NoItinerary,"msr","\tspsr, $src",
2442 [/* For disassembly only; pattern left blank */]> {
2443 let Inst{23-20} = 0b0110;
2444 let Inst{7-4} = 0b0000;
2445}
2446
2447// FIXME: mask is ignored for the time being.
2448def MSRsysi : ABI<0b0011,(outs),(ins so_imm:$a),NoItinerary,"msr","\tspsr, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00002449 [/* For disassembly only; pattern left blank */]> {
2450 let Inst{23-20} = 0b0110;
2451 let Inst{7-4} = 0b0000;
2452}