blob: 4ea8e4de8116a692b8183216177c9f3c562ff736 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
48#include "llvm/Target/TargetFrameInfo.h"
49#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000087static cl::opt<unsigned>
88MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
89 cl::init(64), cl::Hidden);
90
Chris Lattner3ac18842010-08-24 23:20:40 +000091static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
92 const SDValue *Parts, unsigned NumParts,
93 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000095/// getCopyFromParts - Create a value that contains the specified legal parts
96/// combined into the value they represent. If the parts combine to a type
97/// larger then ValueVT then AssertOp can be used to specify whether the extra
98/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
99/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000100static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000101 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000102 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000108 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 SDValue Val = Parts[0];
110
111 if (NumParts > 1) {
112 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000113 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 unsigned PartBits = PartVT.getSizeInBits();
115 unsigned ValueBits = ValueVT.getSizeInBits();
116
117 // Assemble the power of 2 part.
118 unsigned RoundParts = NumParts & (NumParts - 1) ?
119 1 << Log2_32(NumParts) : NumParts;
120 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000121 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123 SDValue Lo, Hi;
124
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000130 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000131 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000133 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
134 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 if (TLI.isBigEndian())
138 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000139
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000141
142 if (RoundParts < NumParts) {
143 // Assemble the trailing non-power-of-2 part.
144 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000145 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000146 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000147 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148
149 // Combine the round and odd parts.
150 Lo = Val;
151 if (TLI.isBigEndian())
152 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000153 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000154 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
155 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000157 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
159 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 } else if (PartVT.isFloatingPoint()) {
162 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 "Unexpected split");
165 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000166 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
167 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 if (TLI.isBigEndian())
169 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000170 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000171 } else {
172 // FP split into integer parts (soft fp)
173 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
174 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000175 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
178 }
179
180 // There is now one part, held in Val. Correct it to match ValueVT.
181 PartVT = Val.getValueType();
182
183 if (PartVT == ValueVT)
184 return Val;
185
Chris Lattner3ac18842010-08-24 23:20:40 +0000186 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 if (ValueVT.bitsLT(PartVT)) {
188 // For a truncate, see if we have any information to
189 // indicate whether the truncated bits will always be
190 // zero or sign-extension.
191 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000196 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 }
198
199 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000200 // FP_ROUND's are always exact here.
201 if (ValueVT.bitsLT(Val.getValueType()))
202 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000203 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000204
Chris Lattner3ac18842010-08-24 23:20:40 +0000205 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206 }
207
Bill Wendling4533cac2010-01-28 21:51:40 +0000208 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210
Torok Edwinc23197a2009-07-14 16:55:14 +0000211 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000212 return SDValue();
213}
214
Chris Lattner3ac18842010-08-24 23:20:40 +0000215/// getCopyFromParts - Create a value that contains the specified legal parts
216/// combined into the value they represent. If the parts combine to a type
217/// larger then ValueVT then AssertOp can be used to specify whether the extra
218/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
219/// (ISD::AssertSext).
220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
222 EVT PartVT, EVT ValueVT) {
223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
230 EVT IntermediateVT, RegisterVT;
231 unsigned NumIntermediates;
232 unsigned NumRegs =
233 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
234 NumIntermediates, RegisterVT);
235 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
236 NumParts = NumRegs; // Silence a compiler warning.
237 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
238 assert(RegisterVT == Parts[0].getValueType() &&
239 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000240
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 // Assemble the parts into intermediate operands.
242 SmallVector<SDValue, 8> Ops(NumIntermediates);
243 if (NumIntermediates == NumParts) {
244 // If the register was not expanded, truncate or copy the value,
245 // as appropriate.
246 for (unsigned i = 0; i != NumParts; ++i)
247 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
248 PartVT, IntermediateVT);
249 } else if (NumParts > 0) {
250 // If the intermediate type was expanded, build the intermediate
251 // operands from the parts.
252 assert(NumParts % NumIntermediates == 0 &&
253 "Must expand into a divisible number of parts!");
254 unsigned Factor = NumParts / NumIntermediates;
255 for (unsigned i = 0; i != NumIntermediates; ++i)
256 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
257 PartVT, IntermediateVT);
258 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000259
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
261 // intermediate operands.
262 Val = DAG.getNode(IntermediateVT.isVector() ?
263 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
264 ValueVT, &Ops[0], NumIntermediates);
265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 // There is now one part, held in Val. Correct it to match ValueVT.
268 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattner3ac18842010-08-24 23:20:40 +0000270 if (PartVT == ValueVT)
271 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000272
Chris Lattnere6f7c262010-08-25 22:49:25 +0000273 if (PartVT.isVector()) {
274 // If the element type of the source/dest vectors are the same, but the
275 // parts vector has more elements than the value vector, then we have a
276 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
277 // elements we want.
278 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
279 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
280 "Cannot narrow, it would be a lossy transformation");
281 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
282 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283 }
284
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000286 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000287 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000288
Chris Lattner3ac18842010-08-24 23:20:40 +0000289 assert(ValueVT.getVectorElementType() == PartVT &&
290 ValueVT.getVectorNumElements() == 1 &&
291 "Only trivial scalar-to-vector conversions should get here!");
292 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
293}
294
295
296
Chris Lattnera13b8602010-08-24 23:10:06 +0000297
298static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
299 SDValue Val, SDValue *Parts, unsigned NumParts,
300 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000302/// getCopyToParts - Create a series of nodes that contain the specified value
303/// split into legal parts. If the parts contain more bits than Val, then, for
304/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000305static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000306 SDValue Val, SDValue *Parts, unsigned NumParts,
307 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000309 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000310
Chris Lattnera13b8602010-08-24 23:10:06 +0000311 // Handle the vector case separately.
312 if (ValueVT.isVector())
313 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000314
Chris Lattnera13b8602010-08-24 23:10:06 +0000315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000317 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
319
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 return;
322
Chris Lattnera13b8602010-08-24 23:10:06 +0000323 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
324 if (PartVT == ValueVT) {
325 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000326 Parts[0] = Val;
327 return;
328 }
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
331 // If the parts cover more bits than the value has, promote the value.
332 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
333 assert(NumParts == 1 && "Do not know what to promote to!");
334 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
335 } else {
336 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000337 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000338 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
339 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
340 }
341 } else if (PartBits == ValueVT.getSizeInBits()) {
342 // Different types of the same size.
343 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000345 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
346 // If the parts cover less bits than value has, truncate the value.
347 assert(PartVT.isInteger() && ValueVT.isInteger() &&
348 "Unknown mismatch!");
349 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
350 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
351 }
352
353 // The value may have changed - recompute ValueVT.
354 ValueVT = Val.getValueType();
355 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
356 "Failed to tile the value with PartVT!");
357
358 if (NumParts == 1) {
359 assert(PartVT == ValueVT && "Type conversion failed!");
360 Parts[0] = Val;
361 return;
362 }
363
364 // Expand the value into multiple parts.
365 if (NumParts & (NumParts - 1)) {
366 // The number of parts is not a power of 2. Split off and copy the tail.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Do not know what to expand to!");
369 unsigned RoundParts = 1 << Log2_32(NumParts);
370 unsigned RoundBits = RoundParts * PartBits;
371 unsigned OddParts = NumParts - RoundParts;
372 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
373 DAG.getIntPtrConstant(RoundBits));
374 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
375
376 if (TLI.isBigEndian())
377 // The odd parts were reversed by getCopyToParts - unreverse them.
378 std::reverse(Parts + RoundParts, Parts + NumParts);
379
380 NumParts = RoundParts;
381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
383 }
384
385 // The number of parts is a power of 2. Repeatedly bisect the value using
386 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000387 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000388 EVT::getIntegerVT(*DAG.getContext(),
389 ValueVT.getSizeInBits()),
390 Val);
391
392 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
393 for (unsigned i = 0; i < NumParts; i += StepSize) {
394 unsigned ThisBits = StepSize * PartBits / 2;
395 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
396 SDValue &Part0 = Parts[i];
397 SDValue &Part1 = Parts[i+StepSize/2];
398
399 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(1));
401 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
402 ThisVT, Part0, DAG.getIntPtrConstant(0));
403
404 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000405 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
406 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 }
408 }
409 }
410
411 if (TLI.isBigEndian())
412 std::reverse(Parts, Parts + OrigNumParts);
413}
414
415
416/// getCopyToPartsVector - Create a series of nodes that contain the specified
417/// value split into legal parts.
418static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
419 SDValue Val, SDValue *Parts, unsigned NumParts,
420 EVT PartVT) {
421 EVT ValueVT = Val.getValueType();
422 assert(ValueVT.isVector() && "Not a vector");
423 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000424
Chris Lattnera13b8602010-08-24 23:10:06 +0000425 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000426 if (PartVT == ValueVT) {
427 // Nothing to do.
428 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
429 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000430 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000431 } else if (PartVT.isVector() &&
432 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
433 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
434 EVT ElementVT = PartVT.getVectorElementType();
435 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
436 // undef elements.
437 SmallVector<SDValue, 16> Ops;
438 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
439 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000441
Chris Lattnere6f7c262010-08-25 22:49:25 +0000442 for (unsigned i = ValueVT.getVectorNumElements(),
443 e = PartVT.getVectorNumElements(); i != e; ++i)
444 Ops.push_back(DAG.getUNDEF(ElementVT));
445
446 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
447
448 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000449
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
451 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
452 } else {
453 // Vector -> scalar conversion.
454 assert(ValueVT.getVectorElementType() == PartVT &&
455 ValueVT.getVectorNumElements() == 1 &&
456 "Only trivial vector-to-scalar conversions should get here!");
457 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
458 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnera13b8602010-08-24 23:10:06 +0000461 Parts[0] = Val;
462 return;
463 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000466 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000468 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000469 IntermediateVT,
470 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000473 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
474 NumParts = NumRegs; // Silence a compiler warning.
475 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 // Split the vector into intermediate operands.
478 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000479 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000485 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000487 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 // Split the intermediate operands into legal parts.
490 if (NumParts == NumIntermediates) {
491 // If the register was not expanded, promote or copy the value,
492 // as appropriate.
493 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000494 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000495 } else if (NumParts > 0) {
496 // If the intermediate type was expanded, split each the value into
497 // legal parts.
498 assert(NumParts % NumIntermediates == 0 &&
499 "Must expand into a divisible number of parts!");
500 unsigned Factor = NumParts / NumIntermediates;
501 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000502 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 }
504}
505
Chris Lattnera13b8602010-08-24 23:10:06 +0000506
507
508
Dan Gohman462f6b52010-05-29 17:53:24 +0000509namespace {
510 /// RegsForValue - This struct represents the registers (physical or virtual)
511 /// that a particular set of values is assigned, and the type information
512 /// about the value. The most common situation is to represent one value at a
513 /// time, but struct or array values are handled element-wise as multiple
514 /// values. The splitting of aggregates is performed recursively, so that we
515 /// never have aggregate-typed registers. The values at this point do not
516 /// necessarily have legal types, so each value may require one or more
517 /// registers of some legal type.
518 ///
519 struct RegsForValue {
520 /// ValueVTs - The value types of the values, which may not be legal, and
521 /// may need be promoted or synthesized from one or more registers.
522 ///
523 SmallVector<EVT, 4> ValueVTs;
524
525 /// RegVTs - The value types of the registers. This is the same size as
526 /// ValueVTs and it records, for each value, what the type of the assigned
527 /// register or registers are. (Individual values are never synthesized
528 /// from more than one type of register.)
529 ///
530 /// With virtual registers, the contents of RegVTs is redundant with TLI's
531 /// getRegisterType member function, however when with physical registers
532 /// it is necessary to have a separate record of the types.
533 ///
534 SmallVector<EVT, 4> RegVTs;
535
536 /// Regs - This list holds the registers assigned to the values.
537 /// Each legal or promoted value requires one register, and each
538 /// expanded value requires multiple registers.
539 ///
540 SmallVector<unsigned, 4> Regs;
541
542 RegsForValue() {}
543
544 RegsForValue(const SmallVector<unsigned, 4> &regs,
545 EVT regvt, EVT valuevt)
546 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
547
Dan Gohman462f6b52010-05-29 17:53:24 +0000548 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
549 unsigned Reg, const Type *Ty) {
550 ComputeValueVTs(tli, Ty, ValueVTs);
551
552 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
553 EVT ValueVT = ValueVTs[Value];
554 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
555 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
556 for (unsigned i = 0; i != NumRegs; ++i)
557 Regs.push_back(Reg + i);
558 RegVTs.push_back(RegisterVT);
559 Reg += NumRegs;
560 }
561 }
562
563 /// areValueTypesLegal - Return true if types of all the values are legal.
564 bool areValueTypesLegal(const TargetLowering &TLI) {
565 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
566 EVT RegisterVT = RegVTs[Value];
567 if (!TLI.isTypeLegal(RegisterVT))
568 return false;
569 }
570 return true;
571 }
572
573 /// append - Add the specified values to this one.
574 void append(const RegsForValue &RHS) {
575 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
576 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
577 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
578 }
579
580 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
581 /// this value and returns the result as a ValueVTs value. This uses
582 /// Chain/Flag as the input and updates them for the output Chain/Flag.
583 /// If the Flag pointer is NULL, no flag is used.
584 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
585 DebugLoc dl,
586 SDValue &Chain, SDValue *Flag) const;
587
588 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
589 /// specified value into the registers specified by this object. This uses
590 /// Chain/Flag as the input and updates them for the output Chain/Flag.
591 /// If the Flag pointer is NULL, no flag is used.
592 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
593 SDValue &Chain, SDValue *Flag) const;
594
595 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
596 /// operand list. This adds the code marker, matching input operand index
597 /// (if applicable), and includes the number of values added into it.
598 void AddInlineAsmOperands(unsigned Kind,
599 bool HasMatching, unsigned MatchingIdx,
600 SelectionDAG &DAG,
601 std::vector<SDValue> &Ops) const;
602 };
603}
604
605/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
606/// this value and returns the result as a ValueVT value. This uses
607/// Chain/Flag as the input and updates them for the output Chain/Flag.
608/// If the Flag pointer is NULL, no flag is used.
609SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
610 FunctionLoweringInfo &FuncInfo,
611 DebugLoc dl,
612 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000613 // A Value with type {} or [0 x %t] needs no registers.
614 if (ValueVTs.empty())
615 return SDValue();
616
Dan Gohman462f6b52010-05-29 17:53:24 +0000617 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
618
619 // Assemble the legal parts into the final values.
620 SmallVector<SDValue, 4> Values(ValueVTs.size());
621 SmallVector<SDValue, 8> Parts;
622 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
623 // Copy the legal parts from the registers.
624 EVT ValueVT = ValueVTs[Value];
625 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
626 EVT RegisterVT = RegVTs[Value];
627
628 Parts.resize(NumRegs);
629 for (unsigned i = 0; i != NumRegs; ++i) {
630 SDValue P;
631 if (Flag == 0) {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
633 } else {
634 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
635 *Flag = P.getValue(2);
636 }
637
638 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000639 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Jakob Stoklund Olesen358de242011-01-08 23:10:50 +0000644 !RegisterVT.isInteger() || RegisterVT.isVector() ||
645 !FuncInfo.LiveOutRegInfo.inBounds(Regs[Part+i]))
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000646 continue;
647
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000648 const FunctionLoweringInfo::LiveOutInfo &LOI =
Jakob Stoklund Olesen358de242011-01-08 23:10:50 +0000649 FuncInfo.LiveOutRegInfo[Regs[Part+i]];
Dan Gohman462f6b52010-05-29 17:53:24 +0000650
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000651 unsigned RegSize = RegisterVT.getSizeInBits();
652 unsigned NumSignBits = LOI.NumSignBits;
653 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000654
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000655 // FIXME: We capture more information than the dag can represent. For
656 // now, just use the tightest assertzext/assertsext possible.
657 bool isSExt = true;
658 EVT FromVT(MVT::Other);
659 if (NumSignBits == RegSize)
660 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
661 else if (NumZeroBits >= RegSize-1)
662 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
663 else if (NumSignBits > RegSize-8)
664 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
665 else if (NumZeroBits >= RegSize-8)
666 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
667 else if (NumSignBits > RegSize-16)
668 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
669 else if (NumZeroBits >= RegSize-16)
670 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
671 else if (NumSignBits > RegSize-32)
672 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
673 else if (NumZeroBits >= RegSize-32)
674 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
675 else
676 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000677
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000678 // Add an assertion node.
679 assert(FromVT != MVT::Other);
680 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
681 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000682 }
683
684 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
685 NumRegs, RegisterVT, ValueVT);
686 Part += NumRegs;
687 Parts.clear();
688 }
689
690 return DAG.getNode(ISD::MERGE_VALUES, dl,
691 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
692 &Values[0], ValueVTs.size());
693}
694
695/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
696/// specified value into the registers specified by this object. This uses
697/// Chain/Flag as the input and updates them for the output Chain/Flag.
698/// If the Flag pointer is NULL, no flag is used.
699void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
700 SDValue &Chain, SDValue *Flag) const {
701 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
702
703 // Get the list of the values's legal parts.
704 unsigned NumRegs = Regs.size();
705 SmallVector<SDValue, 8> Parts(NumRegs);
706 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
707 EVT ValueVT = ValueVTs[Value];
708 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
709 EVT RegisterVT = RegVTs[Value];
710
Chris Lattner3ac18842010-08-24 23:20:40 +0000711 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000712 &Parts[Part], NumParts, RegisterVT);
713 Part += NumParts;
714 }
715
716 // Copy the parts into the registers.
717 SmallVector<SDValue, 8> Chains(NumRegs);
718 for (unsigned i = 0; i != NumRegs; ++i) {
719 SDValue Part;
720 if (Flag == 0) {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
722 } else {
723 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
724 *Flag = Part.getValue(1);
725 }
726
727 Chains[i] = Part.getValue(0);
728 }
729
730 if (NumRegs == 1 || Flag)
731 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
732 // flagged to it. That is the CopyToReg nodes and the user are considered
733 // a single scheduling unit. If we create a TokenFactor and return it as
734 // chain, then the TokenFactor is both a predecessor (operand) of the
735 // user as well as a successor (the TF operands are flagged to the user).
736 // c1, f1 = CopyToReg
737 // c2, f2 = CopyToReg
738 // c3 = TokenFactor c1, c2
739 // ...
740 // = op c3, ..., f2
741 Chain = Chains[NumRegs-1];
742 else
743 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
744}
745
746/// AddInlineAsmOperands - Add this value to the specified inlineasm node
747/// operand list. This adds the code marker and includes the number of
748/// values added into it.
749void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
750 unsigned MatchingIdx,
751 SelectionDAG &DAG,
752 std::vector<SDValue> &Ops) const {
753 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
754
755 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
756 if (HasMatching)
757 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
758 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
759 Ops.push_back(Res);
760
761 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
762 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
763 EVT RegisterVT = RegVTs[Value];
764 for (unsigned i = 0; i != NumRegs; ++i) {
765 assert(Reg < Regs.size() && "Mismatch in # registers expected");
766 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
767 }
768 }
769}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770
Dan Gohman2048b852009-11-23 18:04:58 +0000771void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000772 AA = &aa;
773 GFI = gfi;
774 TD = DAG.getTarget().getTargetData();
775}
776
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000777/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000778/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000779/// for a new block. This doesn't clear out information about
780/// additional blocks that are needed to complete switch lowering
781/// or PHI node updating; that information is cleared out as it is
782/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000783void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000785 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000786 PendingLoads.clear();
787 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000788 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000789 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000791}
792
793/// getRoot - Return the current virtual root of the Selection DAG,
794/// flushing any PendingLoad items. This must be done before emitting
795/// a store or any other node that may need to be ordered after any
796/// prior load instructions.
797///
Dan Gohman2048b852009-11-23 18:04:58 +0000798SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000799 if (PendingLoads.empty())
800 return DAG.getRoot();
801
802 if (PendingLoads.size() == 1) {
803 SDValue Root = PendingLoads[0];
804 DAG.setRoot(Root);
805 PendingLoads.clear();
806 return Root;
807 }
808
809 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000811 &PendingLoads[0], PendingLoads.size());
812 PendingLoads.clear();
813 DAG.setRoot(Root);
814 return Root;
815}
816
817/// getControlRoot - Similar to getRoot, but instead of flushing all the
818/// PendingLoad items, flush all the PendingExports items. It is necessary
819/// to do this before emitting a terminator instruction.
820///
Dan Gohman2048b852009-11-23 18:04:58 +0000821SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000822 SDValue Root = DAG.getRoot();
823
824 if (PendingExports.empty())
825 return Root;
826
827 // Turn all of the CopyToReg chains into one factored node.
828 if (Root.getOpcode() != ISD::EntryToken) {
829 unsigned i = 0, e = PendingExports.size();
830 for (; i != e; ++i) {
831 assert(PendingExports[i].getNode()->getNumOperands() > 1);
832 if (PendingExports[i].getNode()->getOperand(0) == Root)
833 break; // Don't add the root if we already indirectly depend on it.
834 }
835
836 if (i == e)
837 PendingExports.push_back(Root);
838 }
839
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000841 &PendingExports[0],
842 PendingExports.size());
843 PendingExports.clear();
844 DAG.setRoot(Root);
845 return Root;
846}
847
Bill Wendling4533cac2010-01-28 21:51:40 +0000848void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
849 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
850 DAG.AssignOrdering(Node, SDNodeOrder);
851
852 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
853 AssignOrderingToNode(Node->getOperand(I).getNode());
854}
855
Dan Gohman46510a72010-04-15 01:51:59 +0000856void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000857 // Set up outgoing PHI node register values before emitting the terminator.
858 if (isa<TerminatorInst>(&I))
859 HandlePHINodesInSuccessorBlocks(I.getParent());
860
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000861 CurDebugLoc = I.getDebugLoc();
862
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000863 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864
Dan Gohman92884f72010-04-20 15:03:56 +0000865 if (!isa<TerminatorInst>(&I) && !HasTailCall)
866 CopyToExportRegsIfNeeded(&I);
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000869}
870
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000871void SelectionDAGBuilder::visitPHI(const PHINode &) {
872 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
873}
874
Dan Gohman46510a72010-04-15 01:51:59 +0000875void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876 // Note: this doesn't use InstVisitor, because it has to work with
877 // ConstantExpr's in addition to instructions.
878 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000879 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000880 // Build the switch statement using the Instruction.def file.
881#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000882 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883#include "llvm/Instruction.def"
884 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000885
886 // Assign the ordering to the freshly created DAG nodes.
887 if (NodeMap.count(&I)) {
888 ++SDNodeOrder;
889 AssignOrderingToNode(getValue(&I).getNode());
890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000891}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000892
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000893// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
894// generate the debug data structures now that we've seen its definition.
895void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
896 SDValue Val) {
897 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000898 if (DDI.getDI()) {
899 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900 DebugLoc dl = DDI.getdl();
901 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000902 MDNode *Variable = DI->getVariable();
903 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000904 SDDbgValue *SDV;
905 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000906 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDV = DAG.getDbgValue(Variable, Val.getNode(),
908 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
909 DAG.AddDbgValue(SDV, Val.getNode(), false);
910 }
Devang Patelafeaae72010-12-06 22:39:26 +0000911 } else
912 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000913 DanglingDebugInfoMap[V] = DanglingDebugInfo();
914 }
915}
916
Dan Gohman28a17352010-07-01 01:59:43 +0000917// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000918SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000919 // If we already have an SDValue for this value, use it. It's important
920 // to do this first, so that we don't create a CopyFromReg if we already
921 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000922 SDValue &N = NodeMap[V];
923 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000924
Dan Gohman28a17352010-07-01 01:59:43 +0000925 // If there's a virtual register allocated and initialized for this
926 // value, use it.
927 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
928 if (It != FuncInfo.ValueMap.end()) {
929 unsigned InReg = It->second;
930 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
931 SDValue Chain = DAG.getEntryNode();
Devang Patele130d782010-08-26 20:33:42 +0000932 return N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
Dan Gohman28a17352010-07-01 01:59:43 +0000933 }
934
935 // Otherwise create a new SDValue and remember it.
936 SDValue Val = getValueImpl(V);
937 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000938 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000939 return Val;
940}
941
942/// getNonRegisterValue - Return an SDValue for the given Value, but
943/// don't look in FuncInfo.ValueMap for a virtual register.
944SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
945 // If we already have an SDValue for this value, use it.
946 SDValue &N = NodeMap[V];
947 if (N.getNode()) return N;
948
949 // Otherwise create a new SDValue and remember it.
950 SDValue Val = getValueImpl(V);
951 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000952 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000953 return Val;
954}
955
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000956/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000957/// Create an SDValue for the given value.
958SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000959 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000960 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000961
Dan Gohman383b5f62010-04-17 15:32:28 +0000962 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000963 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000964
Dan Gohman383b5f62010-04-17 15:32:28 +0000965 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000966 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000967
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000968 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000969 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohman383b5f62010-04-17 15:32:28 +0000971 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000973
Nate Begeman9008ca62009-04-27 18:41:29 +0000974 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000975 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000976
Dan Gohman383b5f62010-04-17 15:32:28 +0000977 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000978 visit(CE->getOpcode(), *CE);
979 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000980 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981 return N1;
982 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
985 SmallVector<SDValue, 4> Constants;
986 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
987 OI != OE; ++OI) {
988 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000989 // If the operand is an empty aggregate, there are no values.
990 if (!Val) continue;
991 // Add each leaf value from the operand to the Constants list
992 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
994 Constants.push_back(SDValue(Val, i));
995 }
Bill Wendling87710f02009-12-21 23:47:40 +0000996
Bill Wendling4533cac2010-01-28 21:51:40 +0000997 return DAG.getMergeValues(&Constants[0], Constants.size(),
998 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000999 }
1000
Duncan Sands1df98592010-02-16 11:11:14 +00001001 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1003 "Unknown struct or array constant!");
1004
Owen Andersone50ed302009-08-10 22:56:29 +00001005 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001006 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1007 unsigned NumElts = ValueVTs.size();
1008 if (NumElts == 0)
1009 return SDValue(); // empty struct
1010 SmallVector<SDValue, 4> Constants(NumElts);
1011 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001012 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001013 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001014 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 else if (EltVT.isFloatingPoint())
1016 Constants[i] = DAG.getConstantFP(0, EltVT);
1017 else
1018 Constants[i] = DAG.getConstant(0, EltVT);
1019 }
Bill Wendling87710f02009-12-21 23:47:40 +00001020
Bill Wendling4533cac2010-01-28 21:51:40 +00001021 return DAG.getMergeValues(&Constants[0], NumElts,
1022 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001023 }
1024
Dan Gohman383b5f62010-04-17 15:32:28 +00001025 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001026 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001027
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 const VectorType *VecTy = cast<VectorType>(V->getType());
1029 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001031 // Now that we know the number and type of the elements, get that number of
1032 // elements into the Ops array based on what kind of constant it is.
1033 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001035 for (unsigned i = 0; i != NumElements; ++i)
1036 Ops.push_back(getValue(CP->getOperand(i)));
1037 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001039 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
1041 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001042 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001043 Op = DAG.getConstantFP(0, EltVT);
1044 else
1045 Op = DAG.getConstant(0, EltVT);
1046 Ops.assign(NumElements, Op);
1047 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001048
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001050 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1051 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 // If this is a static alloca, generate it as the frameindex instead of
1055 // computation.
1056 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1057 DenseMap<const AllocaInst*, int>::iterator SI =
1058 FuncInfo.StaticAllocaMap.find(AI);
1059 if (SI != FuncInfo.StaticAllocaMap.end())
1060 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohman28a17352010-07-01 01:59:43 +00001063 // If this is an instruction which fast-isel has deferred, select it now.
1064 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001065 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1066 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1067 SDValue Chain = DAG.getEntryNode();
1068 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001069 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Dan Gohman28a17352010-07-01 01:59:43 +00001071 llvm_unreachable("Can't get register for value!");
1072 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001073}
1074
Dan Gohman46510a72010-04-15 01:51:59 +00001075void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 SDValue Chain = getControlRoot();
1077 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001078 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001079
Dan Gohman7451d3e2010-05-29 17:03:36 +00001080 if (!FuncInfo.CanLowerReturn) {
1081 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001082 const Function *F = I.getParent()->getParent();
1083
1084 // Emit a store of the return value through the virtual register.
1085 // Leave Outs empty so that LowerReturn won't try to load return
1086 // registers the usual way.
1087 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001088 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001089 PtrValueVTs);
1090
1091 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1092 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001093
Owen Andersone50ed302009-08-10 22:56:29 +00001094 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001095 SmallVector<uint64_t, 4> Offsets;
1096 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001097 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001098
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001099 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001100 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001101 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1102 RetPtr.getValueType(), RetPtr,
1103 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001104 Chains[i] =
1105 DAG.getStore(Chain, getCurDebugLoc(),
1106 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001107 // FIXME: better loc info would be nice.
1108 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001109 }
1110
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001111 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1112 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001113 } else if (I.getNumOperands() != 0) {
1114 SmallVector<EVT, 4> ValueVTs;
1115 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1116 unsigned NumValues = ValueVTs.size();
1117 if (NumValues) {
1118 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001119 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1120 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001122 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001123
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001124 const Function *F = I.getParent()->getParent();
1125 if (F->paramHasAttr(0, Attribute::SExt))
1126 ExtendKind = ISD::SIGN_EXTEND;
1127 else if (F->paramHasAttr(0, Attribute::ZExt))
1128 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001129
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001130 // FIXME: C calling convention requires the return type to be promoted
1131 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001132 // conventions. The frontend should mark functions whose return values
1133 // require promoting with signext or zeroext attributes.
1134 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1135 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1136 if (VT.bitsLT(MinVT))
1137 VT = MinVT;
1138 }
1139
1140 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1141 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1142 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001143 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001144 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1145 &Parts[0], NumParts, PartVT, ExtendKind);
1146
1147 // 'inreg' on function refers to return value
1148 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1149 if (F->paramHasAttr(0, Attribute::InReg))
1150 Flags.setInReg();
1151
1152 // Propagate extension type if any
1153 if (F->paramHasAttr(0, Attribute::SExt))
1154 Flags.setSExt();
1155 else if (F->paramHasAttr(0, Attribute::ZExt))
1156 Flags.setZExt();
1157
Dan Gohmanc9403652010-07-07 15:54:55 +00001158 for (unsigned i = 0; i < NumParts; ++i) {
1159 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1160 /*isfixed=*/true));
1161 OutVals.push_back(Parts[i]);
1162 }
Evan Cheng3927f432009-03-25 20:20:11 +00001163 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001164 }
1165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001166
1167 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001168 CallingConv::ID CallConv =
1169 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001170 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001171 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001172
1173 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001175 "LowerReturn didn't return a valid chain!");
1176
1177 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001179}
1180
Dan Gohmanad62f532009-04-23 23:13:24 +00001181/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1182/// created for it, emit nodes to copy the value into the virtual
1183/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001184void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001185 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1186 if (VMI != FuncInfo.ValueMap.end()) {
1187 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1188 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001189 }
1190}
1191
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001192/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1193/// the current basic block, add it to ValueMap now so that we'll get a
1194/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001195void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001196 // No need to export constants.
1197 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001199 // Already exported?
1200 if (FuncInfo.isExportedInst(V)) return;
1201
1202 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1203 CopyValueToVirtualRegister(V, Reg);
1204}
1205
Dan Gohman46510a72010-04-15 01:51:59 +00001206bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001207 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001208 // The operands of the setcc have to be in this block. We don't know
1209 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001210 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001211 // Can export from current BB.
1212 if (VI->getParent() == FromBB)
1213 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001215 // Is already exported, noop.
1216 return FuncInfo.isExportedInst(V);
1217 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 // If this is an argument, we can export it if the BB is the entry block or
1220 // if it is already exported.
1221 if (isa<Argument>(V)) {
1222 if (FromBB == &FromBB->getParent()->getEntryBlock())
1223 return true;
1224
1225 // Otherwise, can only export this if it is already exported.
1226 return FuncInfo.isExportedInst(V);
1227 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001228
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001229 // Otherwise, constants can always be exported.
1230 return true;
1231}
1232
1233static bool InBlock(const Value *V, const BasicBlock *BB) {
1234 if (const Instruction *I = dyn_cast<Instruction>(V))
1235 return I->getParent() == BB;
1236 return true;
1237}
1238
Dan Gohmanc2277342008-10-17 21:16:08 +00001239/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1240/// This function emits a branch and is used at the leaves of an OR or an
1241/// AND operator tree.
1242///
1243void
Dan Gohman46510a72010-04-15 01:51:59 +00001244SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001245 MachineBasicBlock *TBB,
1246 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001247 MachineBasicBlock *CurBB,
1248 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001249 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250
Dan Gohmanc2277342008-10-17 21:16:08 +00001251 // If the leaf of the tree is a comparison, merge the condition into
1252 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001253 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 // The operands of the cmp have to be in this block. We don't know
1255 // how to export them from some other block. If this is the first block
1256 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001257 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001258 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1259 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001260 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001261 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001262 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001263 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001264 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 } else {
1266 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001267 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001268 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001269
1270 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1272 SwitchCases.push_back(CB);
1273 return;
1274 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001275 }
1276
1277 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001278 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001279 NULL, TBB, FBB, CurBB);
1280 SwitchCases.push_back(CB);
1281}
1282
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001283/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001284void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001285 MachineBasicBlock *TBB,
1286 MachineBasicBlock *FBB,
1287 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001288 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001289 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001290 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001291 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001292 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001293 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1294 BOp->getParent() != CurBB->getBasicBlock() ||
1295 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1296 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001297 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001298 return;
1299 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001301 // Create TmpBB after CurBB.
1302 MachineFunction::iterator BBI = CurBB;
1303 MachineFunction &MF = DAG.getMachineFunction();
1304 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1305 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 if (Opc == Instruction::Or) {
1308 // Codegen X | Y as:
1309 // jmp_if_X TBB
1310 // jmp TmpBB
1311 // TmpBB:
1312 // jmp_if_Y TBB
1313 // jmp FBB
1314 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001315
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001316 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001317 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001319 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001320 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 } else {
1322 assert(Opc == Instruction::And && "Unknown merge op!");
1323 // Codegen X & Y as:
1324 // jmp_if_X TmpBB
1325 // jmp FBB
1326 // TmpBB:
1327 // jmp_if_Y TBB
1328 // jmp FBB
1329 //
1330 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001331
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001332 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001333 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001334
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001335 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001336 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337 }
1338}
1339
1340/// If the set of cases should be emitted as a series of branches, return true.
1341/// If we should emit this as a bunch of and/or'd together conditions, return
1342/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001343bool
Dan Gohman2048b852009-11-23 18:04:58 +00001344SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001345 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001346
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347 // If this is two comparisons of the same values or'd or and'd together, they
1348 // will get folded into a single comparison, so don't emit two blocks.
1349 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1350 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1351 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1352 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1353 return false;
1354 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001355
Chris Lattner133ce872010-01-02 00:00:03 +00001356 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1357 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1358 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1359 Cases[0].CC == Cases[1].CC &&
1360 isa<Constant>(Cases[0].CmpRHS) &&
1361 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1362 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1363 return false;
1364 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1365 return false;
1366 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001368 return true;
1369}
1370
Dan Gohman46510a72010-04-15 01:51:59 +00001371void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001372 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 // Update machine-CFG edges.
1375 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1376
1377 // Figure out which block is immediately after the current one.
1378 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001380 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001381 NextBlock = BBI;
1382
1383 if (I.isUnconditional()) {
1384 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001385 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001386
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001388 if (Succ0MBB != NextBlock)
1389 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001390 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001391 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 return;
1394 }
1395
1396 // If this condition is one of the special cases we handle, do special stuff
1397 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001398 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1400
1401 // If this is a series of conditions that are or'd or and'd together, emit
1402 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001403 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 // For example, instead of something like:
1405 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001406 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001407 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001408 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // or C, F
1410 // jnz foo
1411 // Emit:
1412 // cmp A, B
1413 // je foo
1414 // cmp D, E
1415 // jle foo
1416 //
Dan Gohman46510a72010-04-15 01:51:59 +00001417 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001418 if (!TLI.isJumpExpensive() &&
1419 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 (BOp->getOpcode() == Instruction::And ||
1421 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001422 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1423 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001424 // If the compares in later blocks need to use values not currently
1425 // exported from this block, export them now. This block should always
1426 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001427 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 // Allow some cases to be rejected.
1430 if (ShouldEmitAsBranches(SwitchCases)) {
1431 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1432 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1433 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1434 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001435
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001437 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438 SwitchCases.erase(SwitchCases.begin());
1439 return;
1440 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 // Okay, we decided not to do this, remove any inserted MBB's and clear
1443 // SwitchCases.
1444 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001445 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 SwitchCases.clear();
1448 }
1449 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001450
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001451 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001452 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001453 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001454
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001455 // Use visitSwitchCase to actually insert the fast branch sequence for this
1456 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001457 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001458}
1459
1460/// visitSwitchCase - Emits the necessary code to represent a single node in
1461/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001462void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1463 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464 SDValue Cond;
1465 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001466 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001467
1468 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 if (CB.CmpMHS == NULL) {
1470 // Fold "(X == true)" to X and "(X == false)" to !X to
1471 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001472 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001473 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001475 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001476 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001477 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001478 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001480 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001481 } else {
1482 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1483
Anton Korobeynikov23218582008-12-23 22:25:27 +00001484 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1485 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486
1487 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001488 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001489
1490 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001492 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001493 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001494 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001495 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 DAG.getConstant(High-Low, VT), ISD::SETULE);
1498 }
1499 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001501 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001502 SwitchBB->addSuccessor(CB.TrueBB);
1503 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001504
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001505 // Set NextBlock to be the MBB immediately after the current one, if any.
1506 // This is used to avoid emitting unnecessary branches to the next block.
1507 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001508 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001509 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001512 // If the lhs block is the next block, invert the condition so that we can
1513 // fall through to the lhs instead of the rhs block.
1514 if (CB.TrueBB == NextBlock) {
1515 std::swap(CB.TrueBB, CB.FalseBB);
1516 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001517 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001519
Dale Johannesenf5d97892009-02-04 01:48:28 +00001520 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001522 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001523
Evan Cheng266a99d2010-09-23 06:51:55 +00001524 // Insert the false branch. Do this even if it's a fall through branch,
1525 // this makes it easier to do DAG optimizations which require inverting
1526 // the branch condition.
1527 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1528 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001529
1530 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001531}
1532
1533/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001534void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // Emit the code for the jump table
1536 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001537 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001538 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1539 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001541 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1542 MVT::Other, Index.getValue(1),
1543 Table, Index);
1544 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545}
1546
1547/// visitJumpTableHeader - This function emits necessary code to produce index
1548/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001549void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001550 JumpTableHeader &JTH,
1551 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001552 // Subtract the lowest switch case value from the value being switched on and
1553 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 // difference between smallest and largest cases.
1555 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001557 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001558 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001559
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001560 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001561 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001562 // can be used as an index into the jump table in a subsequent basic block.
1563 // This value may be smaller or larger than the target's pointer type, and
1564 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001565 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001566
Dan Gohman89496d02010-07-02 00:10:16 +00001567 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001568 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1569 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001570 JT.Reg = JumpTableReg;
1571
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001572 // Emit the range check for the jump table, and branch to the default block
1573 // for the switch statement if the value being switched on exceeds the largest
1574 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001575 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001576 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001577 DAG.getConstant(JTH.Last-JTH.First,VT),
1578 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001579
1580 // Set NextBlock to be the MBB immediately after the current one, if any.
1581 // This is used to avoid emitting unnecessary branches to the next block.
1582 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001583 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001584
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001585 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586 NextBlock = BBI;
1587
Dale Johannesen66978ee2009-01-31 02:22:37 +00001588 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001590 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591
Bill Wendling4533cac2010-01-28 21:51:40 +00001592 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001593 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1594 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001595
Bill Wendling87710f02009-12-21 23:47:40 +00001596 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597}
1598
1599/// visitBitTestHeader - This function emits necessary code to produce value
1600/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001601void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1602 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603 // Subtract the minimum value
1604 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001606 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001607 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608
1609 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001610 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001611 TLI.getSetCCResultType(Sub.getValueType()),
1612 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
Evan Chengd08e5b42011-01-06 01:02:44 +00001615 // Determine the type of the test operands.
1616 bool UsePtrType = false;
1617 if (!TLI.isTypeLegal(VT))
1618 UsePtrType = true;
1619 else {
1620 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1621 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1622 // Switch table case range are encoded into series of masks.
1623 // Just use pointer type, it's guaranteed to fit.
1624 UsePtrType = true;
1625 break;
1626 }
1627 }
1628 if (UsePtrType) {
1629 VT = TLI.getPointerTy();
1630 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1631 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001632
Evan Chengd08e5b42011-01-06 01:02:44 +00001633 B.RegVT = VT;
1634 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001635 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001636 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637
1638 // Set NextBlock to be the MBB immediately after the current one, if any.
1639 // This is used to avoid emitting unnecessary branches to the next block.
1640 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001641 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001642 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643 NextBlock = BBI;
1644
1645 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1646
Dan Gohman99be8ae2010-04-19 22:41:47 +00001647 SwitchBB->addSuccessor(B.Default);
1648 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649
Dale Johannesen66978ee2009-01-31 02:22:37 +00001650 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001651 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001652 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001653
Evan Cheng8c1f4322010-09-23 18:32:19 +00001654 if (MBB != NextBlock)
1655 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1656 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001657
Bill Wendling87710f02009-12-21 23:47:40 +00001658 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001659}
1660
1661/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001662void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1663 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001664 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001665 BitTestCase &B,
1666 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001667 EVT VT = BB.RegVT;
1668 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1669 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001670 SDValue Cmp;
1671 if (CountPopulation_64(B.Mask) == 1) {
1672 // Testing for a single bit; just compare the shift count with what it
1673 // would need to be to shift a 1 bit in that position.
1674 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001675 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001676 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001677 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001678 ISD::SETEQ);
1679 } else {
1680 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001681 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1682 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001683
Dan Gohman8e0163a2010-06-24 02:06:24 +00001684 // Emit bit tests and jumps
1685 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001686 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001687 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001688 TLI.getSetCCResultType(VT),
1689 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001690 ISD::SETNE);
1691 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001692
Dan Gohman99be8ae2010-04-19 22:41:47 +00001693 SwitchBB->addSuccessor(B.TargetBB);
1694 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001695
Dale Johannesen66978ee2009-01-31 02:22:37 +00001696 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001697 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001698 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001699
1700 // Set NextBlock to be the MBB immediately after the current one, if any.
1701 // This is used to avoid emitting unnecessary branches to the next block.
1702 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001703 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001704 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705 NextBlock = BBI;
1706
Evan Cheng8c1f4322010-09-23 18:32:19 +00001707 if (NextMBB != NextBlock)
1708 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1709 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001710
Bill Wendling87710f02009-12-21 23:47:40 +00001711 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001712}
1713
Dan Gohman46510a72010-04-15 01:51:59 +00001714void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001715 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001716
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717 // Retrieve successors.
1718 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1719 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1720
Gabor Greifb67e6b32009-01-15 11:10:44 +00001721 const Value *Callee(I.getCalledValue());
1722 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 visitInlineAsm(&I);
1724 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001725 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726
1727 // If the value of the invoke is used outside of its defining block, make it
1728 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001729 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001730
1731 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001732 InvokeMBB->addSuccessor(Return);
1733 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734
1735 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001736 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1737 MVT::Other, getControlRoot(),
1738 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739}
1740
Dan Gohman46510a72010-04-15 01:51:59 +00001741void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742}
1743
1744/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1745/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001746bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1747 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001748 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001749 MachineBasicBlock *Default,
1750 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001753 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001754 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001755 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001756 return false;
1757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 // Get the MachineFunction which holds the current MBB. This is used when
1759 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001760 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761
1762 // Figure out which block is immediately after the current one.
1763 MachineBasicBlock *NextBlock = 0;
1764 MachineFunction::iterator BBI = CR.CaseBB;
1765
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001766 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767 NextBlock = BBI;
1768
Benjamin Kramerce750f02010-11-22 09:45:38 +00001769 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001770 // is the same as the other, but has one bit unset that the other has set,
1771 // use bit manipulation to do two compares at once. For example:
1772 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001773 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1774 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1775 if (Size == 2 && CR.CaseBB == SwitchBB) {
1776 Case &Small = *CR.Range.first;
1777 Case &Big = *(CR.Range.second-1);
1778
1779 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1780 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1781 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1782
1783 // Check that there is only one bit different.
1784 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1785 (SmallValue | BigValue) == BigValue) {
1786 // Isolate the common bit.
1787 APInt CommonBit = BigValue & ~SmallValue;
1788 assert((SmallValue | CommonBit) == BigValue &&
1789 CommonBit.countPopulation() == 1 && "Not a common bit?");
1790
1791 SDValue CondLHS = getValue(SV);
1792 EVT VT = CondLHS.getValueType();
1793 DebugLoc DL = getCurDebugLoc();
1794
1795 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1796 DAG.getConstant(CommonBit, VT));
1797 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1798 Or, DAG.getConstant(BigValue, VT),
1799 ISD::SETEQ);
1800
1801 // Update successor info.
1802 SwitchBB->addSuccessor(Small.BB);
1803 SwitchBB->addSuccessor(Default);
1804
1805 // Insert the true branch.
1806 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1807 getControlRoot(), Cond,
1808 DAG.getBasicBlock(Small.BB));
1809
1810 // Insert the false branch.
1811 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1812 DAG.getBasicBlock(Default));
1813
1814 DAG.setRoot(BrCond);
1815 return true;
1816 }
1817 }
1818 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001819
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001820 // Rearrange the case blocks so that the last one falls through if possible.
1821 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1822 // The last case block won't fall through into 'NextBlock' if we emit the
1823 // branches in this order. See if rearranging a case value would help.
1824 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1825 if (I->BB == NextBlock) {
1826 std::swap(*I, BackCase);
1827 break;
1828 }
1829 }
1830 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001831
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001832 // Create a CaseBlock record representing a conditional branch to
1833 // the Case's target mbb if the value being switched on SV is equal
1834 // to C.
1835 MachineBasicBlock *CurBlock = CR.CaseBB;
1836 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1837 MachineBasicBlock *FallThrough;
1838 if (I != E-1) {
1839 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1840 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001841
1842 // Put SV in a virtual register to make it available from the new blocks.
1843 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001844 } else {
1845 // If the last case doesn't match, go to the default block.
1846 FallThrough = Default;
1847 }
1848
Dan Gohman46510a72010-04-15 01:51:59 +00001849 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 ISD::CondCode CC;
1851 if (I->High == I->Low) {
1852 // This is just small small case range :) containing exactly 1 case
1853 CC = ISD::SETEQ;
1854 LHS = SV; RHS = I->High; MHS = NULL;
1855 } else {
1856 CC = ISD::SETLE;
1857 LHS = I->Low; MHS = SV; RHS = I->High;
1858 }
1859 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001861 // If emitting the first comparison, just call visitSwitchCase to emit the
1862 // code into the current block. Otherwise, push the CaseBlock onto the
1863 // vector to be later processed by SDISel, and insert the node's MBB
1864 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001865 if (CurBlock == SwitchBB)
1866 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 else
1868 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 CurBlock = FallThrough;
1871 }
1872
1873 return true;
1874}
1875
1876static inline bool areJTsAllowed(const TargetLowering &TLI) {
1877 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1879 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001880}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001881
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001882static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001883 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001884 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001885 return (LastExt - FirstExt + 1ULL);
1886}
1887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001888/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001889bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1890 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001891 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001892 MachineBasicBlock* Default,
1893 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894 Case& FrontCase = *CR.Range.first;
1895 Case& BackCase = *(CR.Range.second-1);
1896
Chris Lattnere880efe2009-11-07 07:50:34 +00001897 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1898 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899
Chris Lattnere880efe2009-11-07 07:50:34 +00001900 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1902 I!=E; ++I)
1903 TSize += I->size();
1904
Dan Gohmane0567812010-04-08 23:03:40 +00001905 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001908 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001909 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001910 if (Density < 0.4)
1911 return false;
1912
David Greene4b69d992010-01-05 01:24:57 +00001913 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001914 << "First entry: " << First << ". Last entry: " << Last << '\n'
1915 << "Range: " << Range
1916 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001917
1918 // Get the MachineFunction which holds the current MBB. This is used when
1919 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001920 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001921
1922 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001924 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001925
1926 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1927
1928 // Create a new basic block to hold the code for loading the address
1929 // of the jump table, and jumping to it. Update successor information;
1930 // we will either branch to the default case for the switch, or the jump
1931 // table.
1932 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1933 CurMF->insert(BBI, JumpTableBB);
1934 CR.CaseBB->addSuccessor(Default);
1935 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001937 // Build a vector of destination BBs, corresponding to each target
1938 // of the jump table. If the value of the jump table slot corresponds to
1939 // a case statement, push the case's BB onto the vector, otherwise, push
1940 // the default BB.
1941 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001944 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1945 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001946
1947 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 DestBBs.push_back(I->BB);
1949 if (TEI==High)
1950 ++I;
1951 } else {
1952 DestBBs.push_back(Default);
1953 }
1954 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001955
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001956 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001957 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1958 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001959 E = DestBBs.end(); I != E; ++I) {
1960 if (!SuccsHandled[(*I)->getNumber()]) {
1961 SuccsHandled[(*I)->getNumber()] = true;
1962 JumpTableBB->addSuccessor(*I);
1963 }
1964 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001965
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001966 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001967 unsigned JTEncoding = TLI.getJumpTableEncoding();
1968 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001969 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001971 // Set the jump table information so that we can codegen it as a second
1972 // MachineBasicBlock
1973 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001974 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1975 if (CR.CaseBB == SwitchBB)
1976 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978 JTCases.push_back(JumpTableBlock(JTH, JT));
1979
1980 return true;
1981}
1982
1983/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1984/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001985bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1986 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001987 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001988 MachineBasicBlock *Default,
1989 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001990 // Get the MachineFunction which holds the current MBB. This is used when
1991 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001992 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001993
1994 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001996 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997
1998 Case& FrontCase = *CR.Range.first;
1999 Case& BackCase = *(CR.Range.second-1);
2000 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2001
2002 // Size is the number of Cases represented by this range.
2003 unsigned Size = CR.Range.second - CR.Range.first;
2004
Chris Lattnere880efe2009-11-07 07:50:34 +00002005 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2006 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002007 double FMetric = 0;
2008 CaseItr Pivot = CR.Range.first + Size/2;
2009
2010 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2011 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002012 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2014 I!=E; ++I)
2015 TSize += I->size();
2016
Chris Lattnere880efe2009-11-07 07:50:34 +00002017 APInt LSize = FrontCase.size();
2018 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002019 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002020 << "First: " << First << ", Last: " << Last <<'\n'
2021 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002022 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2023 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002024 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2025 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002026 APInt Range = ComputeRange(LEnd, RBegin);
2027 assert((Range - 2ULL).isNonNegative() &&
2028 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002029 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002030 (LEnd - First + 1ULL).roundToDouble();
2031 double RDensity = (double)RSize.roundToDouble() /
2032 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002033 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002034 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002035 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002036 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2037 << "LDensity: " << LDensity
2038 << ", RDensity: " << RDensity << '\n'
2039 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002040 if (FMetric < Metric) {
2041 Pivot = J;
2042 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002043 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 }
2045
2046 LSize += J->size();
2047 RSize -= J->size();
2048 }
2049 if (areJTsAllowed(TLI)) {
2050 // If our case is dense we *really* should handle it earlier!
2051 assert((FMetric > 0) && "Should handle dense range earlier!");
2052 } else {
2053 Pivot = CR.Range.first + Size/2;
2054 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002055
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056 CaseRange LHSR(CR.Range.first, Pivot);
2057 CaseRange RHSR(Pivot, CR.Range.second);
2058 Constant *C = Pivot->Low;
2059 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002062 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002063 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002064 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002065 // Pivot's Value, then we can branch directly to the LHS's Target,
2066 // rather than creating a leaf node for it.
2067 if ((LHSR.second - LHSR.first) == 1 &&
2068 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002069 cast<ConstantInt>(C)->getValue() ==
2070 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 TrueBB = LHSR.first->BB;
2072 } else {
2073 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2074 CurMF->insert(BBI, TrueBB);
2075 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002076
2077 // Put SV in a virtual register to make it available from the new blocks.
2078 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002079 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002080
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 // Similar to the optimization above, if the Value being switched on is
2082 // known to be less than the Constant CR.LT, and the current Case Value
2083 // is CR.LT - 1, then we can branch directly to the target block for
2084 // the current Case Value, rather than emitting a RHS leaf node for it.
2085 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002086 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2087 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002088 FalseBB = RHSR.first->BB;
2089 } else {
2090 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2091 CurMF->insert(BBI, FalseBB);
2092 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002093
2094 // Put SV in a virtual register to make it available from the new blocks.
2095 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 }
2097
2098 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002099 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002100 // Otherwise, branch to LHS.
2101 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2102
Dan Gohman99be8ae2010-04-19 22:41:47 +00002103 if (CR.CaseBB == SwitchBB)
2104 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105 else
2106 SwitchCases.push_back(CB);
2107
2108 return true;
2109}
2110
2111/// handleBitTestsSwitchCase - if current case range has few destination and
2112/// range span less, than machine word bitwidth, encode case range into series
2113/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002114bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2115 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002116 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002117 MachineBasicBlock* Default,
2118 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002119 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002120 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002121
2122 Case& FrontCase = *CR.Range.first;
2123 Case& BackCase = *(CR.Range.second-1);
2124
2125 // Get the MachineFunction which holds the current MBB. This is used when
2126 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002127 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002128
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002129 // If target does not have legal shift left, do not emit bit tests at all.
2130 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2131 return false;
2132
Anton Korobeynikov23218582008-12-23 22:25:27 +00002133 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002134 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2135 I!=E; ++I) {
2136 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002139
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002140 // Count unique destinations
2141 SmallSet<MachineBasicBlock*, 4> Dests;
2142 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2143 Dests.insert(I->BB);
2144 if (Dests.size() > 3)
2145 // Don't bother the code below, if there are too much unique destinations
2146 return false;
2147 }
David Greene4b69d992010-01-05 01:24:57 +00002148 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002149 << Dests.size() << '\n'
2150 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002151
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002153 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2154 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002155 APInt cmpRange = maxValue - minValue;
2156
David Greene4b69d992010-01-05 01:24:57 +00002157 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002158 << "Low bound: " << minValue << '\n'
2159 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002160
Dan Gohmane0567812010-04-08 23:03:40 +00002161 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 (!(Dests.size() == 1 && numCmps >= 3) &&
2163 !(Dests.size() == 2 && numCmps >= 5) &&
2164 !(Dests.size() >= 3 && numCmps >= 6)))
2165 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002166
David Greene4b69d992010-01-05 01:24:57 +00002167 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002168 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2169
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002170 // Optimize the case where all the case values fit in a
2171 // word without having to subtract minValue. In this case,
2172 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002173 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002174 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002178
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002179 CaseBitsVector CasesBits;
2180 unsigned i, count = 0;
2181
2182 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2183 MachineBasicBlock* Dest = I->BB;
2184 for (i = 0; i < count; ++i)
2185 if (Dest == CasesBits[i].BB)
2186 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002187
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188 if (i == count) {
2189 assert((count < 3) && "Too much destinations to test!");
2190 CasesBits.push_back(CaseBits(0, Dest, 0));
2191 count++;
2192 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002193
2194 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2195 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2196
2197 uint64_t lo = (lowValue - lowBound).getZExtValue();
2198 uint64_t hi = (highValue - lowBound).getZExtValue();
2199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002200 for (uint64_t j = lo; j <= hi; j++) {
2201 CasesBits[i].Mask |= 1ULL << j;
2202 CasesBits[i].Bits++;
2203 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 }
2206 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002208 BitTestInfo BTC;
2209
2210 // Figure out which block is immediately after the current one.
2211 MachineFunction::iterator BBI = CR.CaseBB;
2212 ++BBI;
2213
2214 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2215
David Greene4b69d992010-01-05 01:24:57 +00002216 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002217 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002218 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002219 << ", Bits: " << CasesBits[i].Bits
2220 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002221
2222 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2223 CurMF->insert(BBI, CaseBB);
2224 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2225 CaseBB,
2226 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002227
2228 // Put SV in a virtual register to make it available from the new blocks.
2229 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002230 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002231
2232 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002233 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 CR.CaseBB, Default, BTC);
2235
Dan Gohman99be8ae2010-04-19 22:41:47 +00002236 if (CR.CaseBB == SwitchBB)
2237 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002238
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 BitTestCases.push_back(BTB);
2240
2241 return true;
2242}
2243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002245size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2246 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002247 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248
2249 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002250 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2252 Cases.push_back(Case(SI.getSuccessorValue(i),
2253 SI.getSuccessorValue(i),
2254 SMBB));
2255 }
2256 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2257
2258 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002259 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002260 // Must recompute end() each iteration because it may be
2261 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00002262 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
2263 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2264 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 MachineBasicBlock* nextBB = J->BB;
2266 MachineBasicBlock* currentBB = I->BB;
2267
2268 // If the two neighboring cases go to the same destination, merge them
2269 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002270 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 I->High = J->High;
2272 J = Cases.erase(J);
2273 } else {
2274 I = J++;
2275 }
2276 }
2277
2278 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2279 if (I->Low != I->High)
2280 // A range counts double, since it requires two compares.
2281 ++numCmps;
2282 }
2283
2284 return numCmps;
2285}
2286
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002287void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2288 MachineBasicBlock *Last) {
2289 // Update JTCases.
2290 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2291 if (JTCases[i].first.HeaderBB == First)
2292 JTCases[i].first.HeaderBB = Last;
2293
2294 // Update BitTestCases.
2295 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2296 if (BitTestCases[i].Parent == First)
2297 BitTestCases[i].Parent = Last;
2298}
2299
Dan Gohman46510a72010-04-15 01:51:59 +00002300void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002301 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 // Figure out which block is immediately after the current one.
2304 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002305 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2306
2307 // If there is only the default destination, branch to it if it is not the
2308 // next basic block. Otherwise, just fall through.
2309 if (SI.getNumOperands() == 2) {
2310 // Update machine-CFG edges.
2311
2312 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002313 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002314 if (Default != NextBlock)
2315 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2316 MVT::Other, getControlRoot(),
2317 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002319 return;
2320 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002322 // If there are any non-default case statements, create a vector of Cases
2323 // representing each one, and sort the vector so that we can efficiently
2324 // create a binary search tree from them.
2325 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002326 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002327 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002328 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002329 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330
2331 // Get the Value to be switched on and default basic blocks, which will be
2332 // inserted into CaseBlock records, representing basic blocks in the binary
2333 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002334 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002335
2336 // Push the initial CaseRec onto the worklist
2337 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002338 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2339 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340
2341 while (!WorkList.empty()) {
2342 // Grab a record representing a case range to process off the worklist
2343 CaseRec CR = WorkList.back();
2344 WorkList.pop_back();
2345
Dan Gohman99be8ae2010-04-19 22:41:47 +00002346 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002347 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002348
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002349 // If the range has few cases (two or less) emit a series of specific
2350 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002351 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002352 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002353
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002354 // If the switch has more than 5 blocks, and at least 40% dense, and the
2355 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002356 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002357 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2361 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002362 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 }
2364}
2365
Dan Gohman46510a72010-04-15 01:51:59 +00002366void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002367 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002368
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002369 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002370 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002371 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002372 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002373 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002374 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002375 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2376 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002377 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002378
Bill Wendling4533cac2010-01-28 21:51:40 +00002379 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2380 MVT::Other, getControlRoot(),
2381 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002382}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002383
Dan Gohman46510a72010-04-15 01:51:59 +00002384void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002385 // -0.0 - X --> fneg
2386 const Type *Ty = I.getType();
Duncan Sands1df98592010-02-16 11:11:14 +00002387 if (Ty->isVectorTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002388 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2389 const VectorType *DestTy = cast<VectorType>(I.getType());
2390 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002391 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002392 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002393 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002394 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002395 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002396 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2397 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002398 return;
2399 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002400 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002401 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002402
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002403 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002404 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002405 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002406 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2407 Op2.getValueType(), Op2));
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002408 return;
2409 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002411 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412}
2413
Dan Gohman46510a72010-04-15 01:51:59 +00002414void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002415 SDValue Op1 = getValue(I.getOperand(0));
2416 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002417 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2418 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002419}
2420
Dan Gohman46510a72010-04-15 01:51:59 +00002421void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002422 SDValue Op1 = getValue(I.getOperand(0));
2423 SDValue Op2 = getValue(I.getOperand(1));
Duncan Sands1df98592010-02-16 11:11:14 +00002424 if (!I.getType()->isVectorTy() &&
Dan Gohman57fc82d2009-04-09 03:51:29 +00002425 Op2.getValueType() != TLI.getShiftAmountTy()) {
2426 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002427 EVT PTy = TLI.getPointerTy();
2428 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002429 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002430 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2431 TLI.getShiftAmountTy(), Op2);
2432 // If the operand is larger than the shift count type but the shift
2433 // count type has enough bits to represent any shift value, truncate
2434 // it now. This is a common case and it exposes the truncate to
2435 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002436 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002437 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2438 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2439 TLI.getShiftAmountTy(), Op2);
2440 // Otherwise we'll need to temporarily settle for some other
2441 // convenient type; type legalization will make adjustments as
2442 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002443 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002444 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002445 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002446 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002447 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002448 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002449 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002450
Bill Wendling4533cac2010-01-28 21:51:40 +00002451 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2452 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453}
2454
Dan Gohman46510a72010-04-15 01:51:59 +00002455void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002456 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002457 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002459 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 predicate = ICmpInst::Predicate(IC->getPredicate());
2461 SDValue Op1 = getValue(I.getOperand(0));
2462 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002463 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002464
Owen Andersone50ed302009-08-10 22:56:29 +00002465 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002466 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467}
2468
Dan Gohman46510a72010-04-15 01:51:59 +00002469void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002470 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002471 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002472 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002473 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002474 predicate = FCmpInst::Predicate(FC->getPredicate());
2475 SDValue Op1 = getValue(I.getOperand(0));
2476 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002477 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002478 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002479 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002480}
2481
Dan Gohman46510a72010-04-15 01:51:59 +00002482void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002483 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002484 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2485 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002486 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002487
Bill Wendling49fcff82009-12-21 22:30:11 +00002488 SmallVector<SDValue, 4> Values(NumValues);
2489 SDValue Cond = getValue(I.getOperand(0));
2490 SDValue TrueVal = getValue(I.getOperand(1));
2491 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002492
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002494 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002495 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2496 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002497 SDValue(TrueVal.getNode(),
2498 TrueVal.getResNo() + i),
2499 SDValue(FalseVal.getNode(),
2500 FalseVal.getResNo() + i));
2501
Bill Wendling4533cac2010-01-28 21:51:40 +00002502 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2503 DAG.getVTList(&ValueVTs[0], NumValues),
2504 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002505}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002506
Dan Gohman46510a72010-04-15 01:51:59 +00002507void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2509 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002510 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002511 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512}
2513
Dan Gohman46510a72010-04-15 01:51:59 +00002514void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002515 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2516 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2517 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002518 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002519 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520}
2521
Dan Gohman46510a72010-04-15 01:51:59 +00002522void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002523 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2524 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2525 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002526 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002527 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528}
2529
Dan Gohman46510a72010-04-15 01:51:59 +00002530void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 // FPTrunc is never a no-op cast, no need to check
2532 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002533 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002534 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2535 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536}
2537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // FPTrunc is never a no-op cast, no need to check
2540 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002541 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002542 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 // FPToUI is never a no-op cast, no need to check
2547 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002548 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002549 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 // FPToSI is never a no-op cast, no need to check
2554 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002555 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002556 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557}
2558
Dan Gohman46510a72010-04-15 01:51:59 +00002559void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 // UIToFP is never a no-op cast, no need to check
2561 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002562 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002563 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564}
2565
Dan Gohman46510a72010-04-15 01:51:59 +00002566void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002567 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002568 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002569 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002570 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002571}
2572
Dan Gohman46510a72010-04-15 01:51:59 +00002573void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 // What to do depends on the size of the integer and the size of the pointer.
2575 // We can either truncate, zero extend, or no-op, accordingly.
2576 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002577 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002578 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002579}
2580
Dan Gohman46510a72010-04-15 01:51:59 +00002581void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002582 // What to do depends on the size of the integer and the size of the pointer.
2583 // We can either truncate, zero extend, or no-op, accordingly.
2584 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002585 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002586 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587}
2588
Dan Gohman46510a72010-04-15 01:51:59 +00002589void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002590 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002591 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002592
Bill Wendling49fcff82009-12-21 22:30:11 +00002593 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002594 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002595 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002596 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002597 DestVT, N)); // convert types.
2598 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002599 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002600}
2601
Dan Gohman46510a72010-04-15 01:51:59 +00002602void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002603 SDValue InVec = getValue(I.getOperand(0));
2604 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002605 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002606 TLI.getPointerTy(),
2607 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002608 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2609 TLI.getValueType(I.getType()),
2610 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611}
2612
Dan Gohman46510a72010-04-15 01:51:59 +00002613void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002614 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002615 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002616 TLI.getPointerTy(),
2617 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002618 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2619 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002620}
2621
Mon P Wangaeb06d22008-11-10 04:46:22 +00002622// Utility for visitShuffleVector - Returns true if the mask is mask starting
2623// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002624static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2625 unsigned MaskNumElts = Mask.size();
2626 for (unsigned i = 0; i != MaskNumElts; ++i)
2627 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002628 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002629 return true;
2630}
2631
Dan Gohman46510a72010-04-15 01:51:59 +00002632void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002634 SDValue Src1 = getValue(I.getOperand(0));
2635 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002636
Nate Begeman9008ca62009-04-27 18:41:29 +00002637 // Convert the ConstantVector mask operand into an array of ints, with -1
2638 // representing undef values.
2639 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002640 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002641 unsigned MaskNumElts = MaskElts.size();
2642 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002643 if (isa<UndefValue>(MaskElts[i]))
2644 Mask.push_back(-1);
2645 else
2646 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2647 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002648
Owen Andersone50ed302009-08-10 22:56:29 +00002649 EVT VT = TLI.getValueType(I.getType());
2650 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002651 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002652
Mon P Wangc7849c22008-11-16 05:06:27 +00002653 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2655 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002656 return;
2657 }
2658
2659 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002660 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2661 // Mask is longer than the source vectors and is a multiple of the source
2662 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002663 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002664 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2665 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002666 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2667 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002668 return;
2669 }
2670
Mon P Wangc7849c22008-11-16 05:06:27 +00002671 // Pad both vectors with undefs to make them the same length as the mask.
2672 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002673 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2674 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002675 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002676
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2678 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002679 MOps1[0] = Src1;
2680 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002681
2682 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2683 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002684 &MOps1[0], NumConcat);
2685 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002686 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002688
Mon P Wangaeb06d22008-11-10 04:46:22 +00002689 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002691 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002693 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 MappedOps.push_back(Idx);
2695 else
2696 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002697 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002698
Bill Wendling4533cac2010-01-28 21:51:40 +00002699 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2700 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002701 return;
2702 }
2703
Mon P Wangc7849c22008-11-16 05:06:27 +00002704 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002705 // Analyze the access pattern of the vector to see if we can extract
2706 // two subvectors and do the shuffle. The analysis is done by calculating
2707 // the range of elements the mask access on both vectors.
2708 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2709 int MaxRange[2] = {-1, -1};
2710
Nate Begeman5a5ca152009-04-29 05:20:52 +00002711 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002712 int Idx = Mask[i];
2713 int Input = 0;
2714 if (Idx < 0)
2715 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002716
Nate Begeman5a5ca152009-04-29 05:20:52 +00002717 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 Input = 1;
2719 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002720 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 if (Idx > MaxRange[Input])
2722 MaxRange[Input] = Idx;
2723 if (Idx < MinRange[Input])
2724 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002725 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002726
Mon P Wangc7849c22008-11-16 05:06:27 +00002727 // Check if the access is smaller than the vector size and can we find
2728 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002729 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2730 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002731 int StartIdx[2]; // StartIdx to extract from
2732 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002733 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 RangeUse[Input] = 0; // Unused
2735 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002736 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002737 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002738 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002739 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002740 RangeUse[Input] = 1; // Extract from beginning of the vector
2741 StartIdx[Input] = 0;
2742 } else {
2743 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002744 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002745 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002746 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002747 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002748 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002749 }
2750
Bill Wendling636e2582009-08-21 18:16:06 +00002751 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002752 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002753 return;
2754 }
2755 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2756 // Extract appropriate subvector and generate a vector shuffle
2757 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002758 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002759 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002760 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002761 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002762 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002763 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002764 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002765
Mon P Wangc7849c22008-11-16 05:06:27 +00002766 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002768 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 int Idx = Mask[i];
2770 if (Idx < 0)
2771 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002772 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002773 MappedOps.push_back(Idx - StartIdx[0]);
2774 else
2775 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002776 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002777
Bill Wendling4533cac2010-01-28 21:51:40 +00002778 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2779 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002780 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002781 }
2782 }
2783
Mon P Wangc7849c22008-11-16 05:06:27 +00002784 // We can't use either concat vectors or extract subvectors so fall back to
2785 // replacing the shuffle with extract and build vector.
2786 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002787 EVT EltVT = VT.getVectorElementType();
2788 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002789 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002790 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002792 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002793 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002795 SDValue Res;
2796
Nate Begeman5a5ca152009-04-29 05:20:52 +00002797 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002798 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2799 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002800 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002801 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2802 EltVT, Src2,
2803 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2804
2805 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002806 }
2807 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002808
Bill Wendling4533cac2010-01-28 21:51:40 +00002809 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2810 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002811}
2812
Dan Gohman46510a72010-04-15 01:51:59 +00002813void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 const Value *Op0 = I.getOperand(0);
2815 const Value *Op1 = I.getOperand(1);
2816 const Type *AggTy = I.getType();
2817 const Type *ValTy = Op1->getType();
2818 bool IntoUndef = isa<UndefValue>(Op0);
2819 bool FromUndef = isa<UndefValue>(Op1);
2820
Dan Gohman0dadb152010-10-06 16:18:29 +00002821 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002822
Owen Andersone50ed302009-08-10 22:56:29 +00002823 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002824 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002825 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2827
2828 unsigned NumAggValues = AggValueVTs.size();
2829 unsigned NumValValues = ValValueVTs.size();
2830 SmallVector<SDValue, 4> Values(NumAggValues);
2831
2832 SDValue Agg = getValue(Op0);
2833 SDValue Val = getValue(Op1);
2834 unsigned i = 0;
2835 // Copy the beginning value(s) from the original aggregate.
2836 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002837 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838 SDValue(Agg.getNode(), Agg.getResNo() + i);
2839 // Copy values from the inserted value(s).
2840 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002841 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2843 // Copy remaining value(s) from the original aggregate.
2844 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002845 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846 SDValue(Agg.getNode(), Agg.getResNo() + i);
2847
Bill Wendling4533cac2010-01-28 21:51:40 +00002848 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2849 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2850 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002851}
2852
Dan Gohman46510a72010-04-15 01:51:59 +00002853void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002854 const Value *Op0 = I.getOperand(0);
2855 const Type *AggTy = Op0->getType();
2856 const Type *ValTy = I.getType();
2857 bool OutOfUndef = isa<UndefValue>(Op0);
2858
Dan Gohman0dadb152010-10-06 16:18:29 +00002859 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002860
Owen Andersone50ed302009-08-10 22:56:29 +00002861 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2863
2864 unsigned NumValValues = ValValueVTs.size();
2865 SmallVector<SDValue, 4> Values(NumValValues);
2866
2867 SDValue Agg = getValue(Op0);
2868 // Copy out the selected value(s).
2869 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2870 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002871 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002872 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002873 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002874
Bill Wendling4533cac2010-01-28 21:51:40 +00002875 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2876 DAG.getVTList(&ValValueVTs[0], NumValValues),
2877 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002878}
2879
Dan Gohman46510a72010-04-15 01:51:59 +00002880void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 SDValue N = getValue(I.getOperand(0));
2882 const Type *Ty = I.getOperand(0)->getType();
2883
Dan Gohman46510a72010-04-15 01:51:59 +00002884 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002885 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002886 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002887 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2888 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2889 if (Field) {
2890 // N = N + Offset
2891 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002892 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002893 DAG.getIntPtrConstant(Offset));
2894 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002896 Ty = StTy->getElementType(Field);
2897 } else {
2898 Ty = cast<SequentialType>(Ty)->getElementType();
2899
2900 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002901 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002902 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002903 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002904 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002905 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002906 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002907 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002908 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002909 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2910 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002912 else
Evan Chengb1032a82009-02-09 20:54:38 +00002913 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002914
Dale Johannesen66978ee2009-01-31 02:22:37 +00002915 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002916 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002917 continue;
2918 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002919
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002920 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002921 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2922 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002923 SDValue IdxN = getValue(Idx);
2924
2925 // If the index is smaller or larger than intptr_t, truncate or extend
2926 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002927 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002928
2929 // If this is a multiply by a power of two, turn it into a shl
2930 // immediately. This is a very common case.
2931 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002932 if (ElementSize.isPowerOf2()) {
2933 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002934 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002935 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002936 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002938 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002939 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002940 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 }
2942 }
2943
Scott Michelfdc40a02009-02-17 22:15:04 +00002944 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002945 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002946 }
2947 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002948
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002949 setValue(&I, N);
2950}
2951
Dan Gohman46510a72010-04-15 01:51:59 +00002952void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002953 // If this is a fixed sized alloca in the entry block of the function,
2954 // allocate it statically on the stack.
2955 if (FuncInfo.StaticAllocaMap.count(&I))
2956 return; // getValue will auto-populate this.
2957
2958 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002959 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002960 unsigned Align =
2961 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2962 I.getAlignment());
2963
2964 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002965
Owen Andersone50ed302009-08-10 22:56:29 +00002966 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002967 if (AllocSize.getValueType() != IntPtr)
2968 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2969
2970 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2971 AllocSize,
2972 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002973
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002974 // Handle alignment. If the requested alignment is less than or equal to
2975 // the stack alignment, ignore it. If the size is greater than or equal to
2976 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Dan Gohman55e59c12010-04-19 19:05:59 +00002977 unsigned StackAlign = TM.getFrameInfo()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 if (Align <= StackAlign)
2979 Align = 0;
2980
2981 // Round the size of the allocation up to the stack alignment size
2982 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002983 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002984 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002985 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002988 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002989 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2991
2992 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002994 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002995 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002996 setValue(&I, DSA);
2997 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002998
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002999 // Inform the Frame Information that we have just allocated a variable-sized
3000 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003001 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002}
3003
Dan Gohman46510a72010-04-15 01:51:59 +00003004void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003005 const Value *SV = I.getOperand(0);
3006 SDValue Ptr = getValue(SV);
3007
3008 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003009
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003010 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003011 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003013 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014
Owen Andersone50ed302009-08-10 22:56:29 +00003015 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016 SmallVector<uint64_t, 4> Offsets;
3017 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3018 unsigned NumValues = ValueVTs.size();
3019 if (NumValues == 0)
3020 return;
3021
3022 SDValue Root;
3023 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003024 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 // Serialize volatile loads with other side effects.
3026 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003027 else if (AA->pointsToConstantMemory(
3028 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003029 // Do not serialize (non-volatile) loads of constant memory with anything.
3030 Root = DAG.getEntryNode();
3031 ConstantMemory = true;
3032 } else {
3033 // Do not serialize non-volatile loads against each other.
3034 Root = DAG.getRoot();
3035 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003036
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003038 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3039 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003040 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003041 unsigned ChainI = 0;
3042 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3043 // Serializing loads here may result in excessive register pressure, and
3044 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3045 // could recover a bit by hoisting nodes upward in the chain by recognizing
3046 // they are side-effect free or do not alias. The optimizer should really
3047 // avoid this case by converting large object/array copies to llvm.memcpy
3048 // (MaxParallelChains should always remain as failsafe).
3049 if (ChainI == MaxParallelChains) {
3050 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3051 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3052 MVT::Other, &Chains[0], ChainI);
3053 Root = Chain;
3054 ChainI = 0;
3055 }
Bill Wendling856ff412009-12-22 00:12:37 +00003056 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3057 PtrVT, Ptr,
3058 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003059 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003060 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003061 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003063 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003064 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003068 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003069 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003070 if (isVolatile)
3071 DAG.setRoot(Chain);
3072 else
3073 PendingLoads.push_back(Chain);
3074 }
3075
Bill Wendling4533cac2010-01-28 21:51:40 +00003076 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3077 DAG.getVTList(&ValueVTs[0], NumValues),
3078 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003079}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003080
Dan Gohman46510a72010-04-15 01:51:59 +00003081void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3082 const Value *SrcV = I.getOperand(0);
3083 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003084
Owen Andersone50ed302009-08-10 22:56:29 +00003085 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086 SmallVector<uint64_t, 4> Offsets;
3087 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3088 unsigned NumValues = ValueVTs.size();
3089 if (NumValues == 0)
3090 return;
3091
3092 // Get the lowered operands. Note that we do this after
3093 // checking if NumResults is zero, because with zero results
3094 // the operands won't have values in the map.
3095 SDValue Src = getValue(SrcV);
3096 SDValue Ptr = getValue(PtrV);
3097
3098 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003099 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3100 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003101 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003102 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003103 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003105 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003106
Andrew Trickde91f3c2010-11-12 17:50:46 +00003107 unsigned ChainI = 0;
3108 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3109 // See visitLoad comments.
3110 if (ChainI == MaxParallelChains) {
3111 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3112 MVT::Other, &Chains[0], ChainI);
3113 Root = Chain;
3114 ChainI = 0;
3115 }
Bill Wendling856ff412009-12-22 00:12:37 +00003116 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3117 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003118 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3119 SDValue(Src.getNode(), Src.getResNo() + i),
3120 Add, MachinePointerInfo(PtrV, Offsets[i]),
3121 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3122 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003123 }
3124
Devang Patel7e13efa2010-10-26 22:14:52 +00003125 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003126 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003127 ++SDNodeOrder;
3128 AssignOrderingToNode(StoreNode.getNode());
3129 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003130}
3131
3132/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3133/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003134void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003135 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003136 bool HasChain = !I.doesNotAccessMemory();
3137 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3138
3139 // Build the operand list.
3140 SmallVector<SDValue, 8> Ops;
3141 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3142 if (OnlyLoad) {
3143 // We don't need to serialize loads against other loads.
3144 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003145 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 Ops.push_back(getRoot());
3147 }
3148 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003149
3150 // Info is set by getTgtMemInstrinsic
3151 TargetLowering::IntrinsicInfo Info;
3152 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3153
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003154 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003155 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3156 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003157 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003158
3159 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003160 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3161 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003162 assert(TLI.isTypeLegal(Op.getValueType()) &&
3163 "Intrinsic uses a non-legal type?");
3164 Ops.push_back(Op);
3165 }
3166
Owen Andersone50ed302009-08-10 22:56:29 +00003167 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003168 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3169#ifndef NDEBUG
3170 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3171 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3172 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003173 }
Bob Wilson8d919552009-07-31 22:41:21 +00003174#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003175
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003176 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003177 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178
Bob Wilson8d919552009-07-31 22:41:21 +00003179 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003180
3181 // Create the node.
3182 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003183 if (IsTgtIntrinsic) {
3184 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003185 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003186 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003187 Info.memVT,
3188 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003189 Info.align, Info.vol,
3190 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003191 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003192 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003193 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003194 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003195 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003196 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003197 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003198 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003199 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003200 }
3201
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202 if (HasChain) {
3203 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3204 if (OnlyLoad)
3205 PendingLoads.push_back(Chain);
3206 else
3207 DAG.setRoot(Chain);
3208 }
Bill Wendling856ff412009-12-22 00:12:37 +00003209
Benjamin Kramerf0127052010-01-05 13:12:22 +00003210 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003211 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003212 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003214 }
Bill Wendling856ff412009-12-22 00:12:37 +00003215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003216 setValue(&I, Result);
3217 }
3218}
3219
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003220/// GetSignificand - Get the significand and build it into a floating-point
3221/// number with exponent of 1:
3222///
3223/// Op = (Op & 0x007fffff) | 0x3f800000;
3224///
3225/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003226static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003227GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003228 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3229 DAG.getConstant(0x007fffff, MVT::i32));
3230 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3231 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003232 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003233}
3234
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003235/// GetExponent - Get the exponent:
3236///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003237/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003238///
3239/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003240static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003241GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003242 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3244 DAG.getConstant(0x7f800000, MVT::i32));
3245 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003246 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003247 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3248 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003249 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003250}
3251
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003252/// getF32Constant - Get 32-bit floating point constant.
3253static SDValue
3254getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003255 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003256}
3257
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003258/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003259/// visitIntrinsicCall: I is a call instruction
3260/// Op is the associated NodeType for I
3261const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003262SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3263 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003264 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003265 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003266 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003267 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003268 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003269 getValue(I.getArgOperand(0)),
3270 getValue(I.getArgOperand(1)),
3271 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003272 setValue(&I, L);
3273 DAG.setRoot(L.getValue(1));
3274 return 0;
3275}
3276
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003277// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003278const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003279SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003280 SDValue Op1 = getValue(I.getArgOperand(0));
3281 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003282
Owen Anderson825b72b2009-08-11 20:47:22 +00003283 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003284 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003285 return 0;
3286}
Bill Wendling74c37652008-12-09 22:08:41 +00003287
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003288/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3289/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003290void
Dan Gohman46510a72010-04-15 01:51:59 +00003291SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003292 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003293 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003294
Gabor Greif0635f352010-06-25 09:38:13 +00003295 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003297 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003298
3299 // Put the exponent in the right bit position for later addition to the
3300 // final result:
3301 //
3302 // #define LOG2OFe 1.4426950f
3303 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003307
3308 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3310 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003311
3312 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003314 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003315
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003316 if (LimitFloatPrecision <= 6) {
3317 // For floating-point precision of 6:
3318 //
3319 // TwoToFractionalPartOfX =
3320 // 0.997535578f +
3321 // (0.735607626f + 0.252464424f * x) * x;
3322 //
3323 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003324 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003325 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3329 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003330 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003331 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003332
3333 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003334 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003335 TwoToFracPartOfX, IntegerPartOfX);
3336
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003337 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003338 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3339 // For floating-point precision of 12:
3340 //
3341 // TwoToFractionalPartOfX =
3342 // 0.999892986f +
3343 // (0.696457318f +
3344 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3345 //
3346 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003347 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003348 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003350 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3352 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003353 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003354 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3355 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003356 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003357 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003358
3359 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003360 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003361 TwoToFracPartOfX, IntegerPartOfX);
3362
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003363 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003364 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3365 // For floating-point precision of 18:
3366 //
3367 // TwoToFractionalPartOfX =
3368 // 0.999999982f +
3369 // (0.693148872f +
3370 // (0.240227044f +
3371 // (0.554906021e-1f +
3372 // (0.961591928e-2f +
3373 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3374 //
3375 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003376 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003377 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3381 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3384 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003385 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003386 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3387 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003388 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003389 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3390 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003391 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003392 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3393 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003394 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003395 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003396 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003397
3398 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003399 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003400 TwoToFracPartOfX, IntegerPartOfX);
3401
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003402 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003403 }
3404 } else {
3405 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003406 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003407 getValue(I.getArgOperand(0)).getValueType(),
3408 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003409 }
3410
Dale Johannesen59e577f2008-09-05 18:38:42 +00003411 setValue(&I, result);
3412}
3413
Bill Wendling39150252008-09-09 20:39:27 +00003414/// visitLog - Lower a log intrinsic. Handles the special sequences for
3415/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003416void
Dan Gohman46510a72010-04-15 01:51:59 +00003417SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003418 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003419 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003420
Gabor Greif0635f352010-06-25 09:38:13 +00003421 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003422 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003423 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003424 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003425
3426 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003427 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003429 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003430
3431 // Get the significand and build it into a floating-point number with
3432 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003433 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003434
3435 if (LimitFloatPrecision <= 6) {
3436 // For floating-point precision of 6:
3437 //
3438 // LogofMantissa =
3439 // -1.1609546f +
3440 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003441 //
Bill Wendling39150252008-09-09 20:39:27 +00003442 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003443 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003444 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3448 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003449 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003450
Scott Michelfdc40a02009-02-17 22:15:04 +00003451 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003452 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003453 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3454 // For floating-point precision of 12:
3455 //
3456 // LogOfMantissa =
3457 // -1.7417939f +
3458 // (2.8212026f +
3459 // (-1.4699568f +
3460 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3461 //
3462 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003463 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003464 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3468 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003469 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003470 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3471 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003472 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003473 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3474 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003475 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003476
Scott Michelfdc40a02009-02-17 22:15:04 +00003477 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003479 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3480 // For floating-point precision of 18:
3481 //
3482 // LogOfMantissa =
3483 // -2.1072184f +
3484 // (4.2372794f +
3485 // (-3.7029485f +
3486 // (2.2781945f +
3487 // (-0.87823314f +
3488 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3489 //
3490 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003491 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003492 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3496 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3499 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3502 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003503 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3505 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003506 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003507 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3508 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003509 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003510
Scott Michelfdc40a02009-02-17 22:15:04 +00003511 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003512 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003513 }
3514 } else {
3515 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003516 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003517 getValue(I.getArgOperand(0)).getValueType(),
3518 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003519 }
3520
Dale Johannesen59e577f2008-09-05 18:38:42 +00003521 setValue(&I, result);
3522}
3523
Bill Wendling3eb59402008-09-09 00:28:24 +00003524/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3525/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003526void
Dan Gohman46510a72010-04-15 01:51:59 +00003527SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003528 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003529 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003530
Gabor Greif0635f352010-06-25 09:38:13 +00003531 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003532 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003533 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003534 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003535
Bill Wendling39150252008-09-09 20:39:27 +00003536 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003537 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003538
Bill Wendling3eb59402008-09-09 00:28:24 +00003539 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003540 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003541 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003542
Bill Wendling3eb59402008-09-09 00:28:24 +00003543 // Different possible minimax approximations of significand in
3544 // floating-point for various degrees of accuracy over [1,2].
3545 if (LimitFloatPrecision <= 6) {
3546 // For floating-point precision of 6:
3547 //
3548 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3549 //
3550 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003552 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3556 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003557 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003558
Scott Michelfdc40a02009-02-17 22:15:04 +00003559 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003560 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003561 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3562 // For floating-point precision of 12:
3563 //
3564 // Log2ofMantissa =
3565 // -2.51285454f +
3566 // (4.07009056f +
3567 // (-2.12067489f +
3568 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003569 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003570 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003572 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3576 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003577 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3579 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003580 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3582 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003583 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003584
Scott Michelfdc40a02009-02-17 22:15:04 +00003585 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003587 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3588 // For floating-point precision of 18:
3589 //
3590 // Log2ofMantissa =
3591 // -3.0400495f +
3592 // (6.1129976f +
3593 // (-5.3420409f +
3594 // (3.2865683f +
3595 // (-1.2669343f +
3596 // (0.27515199f -
3597 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3598 //
3599 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003600 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003601 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3605 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003607 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3608 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003609 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003610 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3611 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003612 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3614 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003615 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003616 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3617 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003618 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003619
Scott Michelfdc40a02009-02-17 22:15:04 +00003620 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003622 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003623 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003624 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003625 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003626 getValue(I.getArgOperand(0)).getValueType(),
3627 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003628 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003629
Dale Johannesen59e577f2008-09-05 18:38:42 +00003630 setValue(&I, result);
3631}
3632
Bill Wendling3eb59402008-09-09 00:28:24 +00003633/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3634/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003635void
Dan Gohman46510a72010-04-15 01:51:59 +00003636SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003637 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003638 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003639
Gabor Greif0635f352010-06-25 09:38:13 +00003640 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003641 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003642 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003643 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003644
Bill Wendling39150252008-09-09 20:39:27 +00003645 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003646 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003648 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003649
3650 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003651 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003652 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003653
3654 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003655 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003656 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003657 // Log10ofMantissa =
3658 // -0.50419619f +
3659 // (0.60948995f - 0.10380950f * x) * x;
3660 //
3661 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003662 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003663 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3667 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003668 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003669
Scott Michelfdc40a02009-02-17 22:15:04 +00003670 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003672 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3673 // For floating-point precision of 12:
3674 //
3675 // Log10ofMantissa =
3676 // -0.64831180f +
3677 // (0.91751397f +
3678 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3679 //
3680 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003682 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3686 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003687 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3689 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003690 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003691
Scott Michelfdc40a02009-02-17 22:15:04 +00003692 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003694 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003695 // For floating-point precision of 18:
3696 //
3697 // Log10ofMantissa =
3698 // -0.84299375f +
3699 // (1.5327582f +
3700 // (-1.0688956f +
3701 // (0.49102474f +
3702 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3703 //
3704 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003705 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003706 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3710 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003711 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003712 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3713 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003714 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003715 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3716 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003717 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3719 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003720 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003721
Scott Michelfdc40a02009-02-17 22:15:04 +00003722 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003723 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003724 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003725 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003726 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003727 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003728 getValue(I.getArgOperand(0)).getValueType(),
3729 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003730 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003731
Dale Johannesen59e577f2008-09-05 18:38:42 +00003732 setValue(&I, result);
3733}
3734
Bill Wendlinge10c8142008-09-09 22:39:21 +00003735/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3736/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003737void
Dan Gohman46510a72010-04-15 01:51:59 +00003738SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003739 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003740 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003741
Gabor Greif0635f352010-06-25 09:38:13 +00003742 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003743 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003744 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003745
Owen Anderson825b72b2009-08-11 20:47:22 +00003746 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003747
3748 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003749 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3750 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003751
3752 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003754 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003755
3756 if (LimitFloatPrecision <= 6) {
3757 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003758 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003759 // TwoToFractionalPartOfX =
3760 // 0.997535578f +
3761 // (0.735607626f + 0.252464424f * x) * x;
3762 //
3763 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003765 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3769 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003770 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003771 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003772 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003774
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003775 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003777 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3778 // For floating-point precision of 12:
3779 //
3780 // TwoToFractionalPartOfX =
3781 // 0.999892986f +
3782 // (0.696457318f +
3783 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3784 //
3785 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003787 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3791 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003792 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3794 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003795 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003796 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003797 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003798 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003799
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003800 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003802 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3803 // For floating-point precision of 18:
3804 //
3805 // TwoToFractionalPartOfX =
3806 // 0.999999982f +
3807 // (0.693148872f +
3808 // (0.240227044f +
3809 // (0.554906021e-1f +
3810 // (0.961591928e-2f +
3811 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3812 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003813 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003814 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3818 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003820 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3821 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003822 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3824 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3827 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3830 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003832 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003833 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003834 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003835
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003836 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003838 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003839 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003840 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003841 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003842 getValue(I.getArgOperand(0)).getValueType(),
3843 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003844 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003845
Dale Johannesen601d3c02008-09-05 01:48:15 +00003846 setValue(&I, result);
3847}
3848
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003849/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3850/// limited-precision mode with x == 10.0f.
3851void
Dan Gohman46510a72010-04-15 01:51:59 +00003852SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003853 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003854 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003855 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003856 bool IsExp10 = false;
3857
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003859 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003860 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3861 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3862 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3863 APFloat Ten(10.0f);
3864 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3865 }
3866 }
3867 }
3868
3869 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003870 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003871
3872 // Put the exponent in the right bit position for later addition to the
3873 // final result:
3874 //
3875 // #define LOG2OF10 3.3219281f
3876 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003877 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003878 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003880
3881 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003882 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3883 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003884
3885 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003886 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003887 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003888
3889 if (LimitFloatPrecision <= 6) {
3890 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003891 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003892 // twoToFractionalPartOfX =
3893 // 0.997535578f +
3894 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003895 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003896 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003898 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3902 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003903 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003904 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003905 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003907
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003908 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003910 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3911 // For floating-point precision of 12:
3912 //
3913 // TwoToFractionalPartOfX =
3914 // 0.999892986f +
3915 // (0.696457318f +
3916 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3917 //
3918 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003920 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3924 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003925 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3927 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003928 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003929 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003930 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003931 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003932
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003933 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003935 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3936 // For floating-point precision of 18:
3937 //
3938 // TwoToFractionalPartOfX =
3939 // 0.999999982f +
3940 // (0.693148872f +
3941 // (0.240227044f +
3942 // (0.554906021e-1f +
3943 // (0.961591928e-2f +
3944 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3945 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003947 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3951 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3954 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003955 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003956 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3957 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003958 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3960 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003961 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3963 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003964 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003965 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003966 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003967 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003968
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003969 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003970 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003971 }
3972 } else {
3973 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003974 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003975 getValue(I.getArgOperand(0)).getValueType(),
3976 getValue(I.getArgOperand(0)),
3977 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003978 }
3979
3980 setValue(&I, result);
3981}
3982
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003983
3984/// ExpandPowI - Expand a llvm.powi intrinsic.
3985static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3986 SelectionDAG &DAG) {
3987 // If RHS is a constant, we can expand this out to a multiplication tree,
3988 // otherwise we end up lowering to a call to __powidf2 (for example). When
3989 // optimizing for size, we only want to do this if the expansion would produce
3990 // a small number of multiplies, otherwise we do the full expansion.
3991 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3992 // Get the exponent as a positive value.
3993 unsigned Val = RHSC->getSExtValue();
3994 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003995
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003996 // powi(x, 0) -> 1.0
3997 if (Val == 0)
3998 return DAG.getConstantFP(1.0, LHS.getValueType());
3999
Dan Gohmanae541aa2010-04-15 04:33:49 +00004000 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004001 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4002 // If optimizing for size, don't insert too many multiplies. This
4003 // inserts up to 5 multiplies.
4004 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4005 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004006 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004007 // powi(x,15) generates one more multiply than it should), but this has
4008 // the benefit of being both really simple and much better than a libcall.
4009 SDValue Res; // Logically starts equal to 1.0
4010 SDValue CurSquare = LHS;
4011 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004012 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004013 if (Res.getNode())
4014 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4015 else
4016 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004017 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004018
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004019 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4020 CurSquare, CurSquare);
4021 Val >>= 1;
4022 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004023
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004024 // If the original was negative, invert the result, producing 1/(x*x*x).
4025 if (RHSC->getSExtValue() < 0)
4026 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4027 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4028 return Res;
4029 }
4030 }
4031
4032 // Otherwise, expand to a libcall.
4033 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4034}
4035
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004036/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4037/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4038/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004039bool
Devang Patel78a06e52010-08-25 20:39:26 +00004040SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004041 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004042 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004043 const Argument *Arg = dyn_cast<Argument>(V);
4044 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004045 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004046
Devang Patel719f6a92010-04-29 20:40:36 +00004047 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004048 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4049 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4050
Devang Patela83ce982010-04-29 18:50:36 +00004051 // Ignore inlined function arguments here.
4052 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004053 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004054 return false;
4055
Dan Gohman84023e02010-07-10 09:00:22 +00004056 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004057 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004058 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004059
4060 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004061 if (Arg->hasByValAttr()) {
4062 // Byval arguments' frame index is recorded during argument lowering.
4063 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004064 Reg = TRI->getFrameRegister(MF);
4065 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004066 // If byval argument ofset is not recorded then ignore this.
4067 if (!Offset)
4068 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004069 }
4070
Devang Patel6cd467b2010-08-26 22:53:27 +00004071 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004072 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004073 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004074 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4075 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4076 if (PR)
4077 Reg = PR;
4078 }
4079 }
4080
Evan Chenga36acad2010-04-29 06:33:38 +00004081 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004082 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004083 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004084 if (VMI != FuncInfo.ValueMap.end())
4085 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004086 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004087
Devang Patel8bc9ef72010-11-02 17:19:03 +00004088 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004089 // Check if frame index is available.
4090 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004091 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004092 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4093 Reg = TRI->getFrameRegister(MF);
4094 Offset = FINode->getIndex();
4095 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004096 }
4097
4098 if (!Reg)
4099 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004100
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004101 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4102 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004103 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004104 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004105 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004106}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004107
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004108// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004109#if defined(_MSC_VER) && defined(setjmp) && \
4110 !defined(setjmp_undefined_for_msvc)
4111# pragma push_macro("setjmp")
4112# undef setjmp
4113# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004114#endif
4115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004116/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4117/// we want to emit this as a call to a named external function, return the name
4118/// otherwise lower it and return null.
4119const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004120SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004121 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004122 SDValue Res;
4123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004124 switch (Intrinsic) {
4125 default:
4126 // By default, turn this into a target intrinsic node.
4127 visitTargetIntrinsic(I, Intrinsic);
4128 return 0;
4129 case Intrinsic::vastart: visitVAStart(I); return 0;
4130 case Intrinsic::vaend: visitVAEnd(I); return 0;
4131 case Intrinsic::vacopy: visitVACopy(I); return 0;
4132 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004133 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004134 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004136 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004137 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004138 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004139 return 0;
4140 case Intrinsic::setjmp:
4141 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004142 case Intrinsic::longjmp:
4143 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004144 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004145 // Assert for address < 256 since we support only user defined address
4146 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004147 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004148 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004149 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004150 < 256 &&
4151 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004152 SDValue Op1 = getValue(I.getArgOperand(0));
4153 SDValue Op2 = getValue(I.getArgOperand(1));
4154 SDValue Op3 = getValue(I.getArgOperand(2));
4155 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4156 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004157 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004158 MachinePointerInfo(I.getArgOperand(0)),
4159 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004160 return 0;
4161 }
Chris Lattner824b9582008-11-21 16:42:48 +00004162 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004163 // Assert for address < 256 since we support only user defined address
4164 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004165 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004166 < 256 &&
4167 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004168 SDValue Op1 = getValue(I.getArgOperand(0));
4169 SDValue Op2 = getValue(I.getArgOperand(1));
4170 SDValue Op3 = getValue(I.getArgOperand(2));
4171 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4172 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004173 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004174 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004175 return 0;
4176 }
Chris Lattner824b9582008-11-21 16:42:48 +00004177 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004178 // Assert for address < 256 since we support only user defined address
4179 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004180 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004181 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004182 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004183 < 256 &&
4184 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004185 SDValue Op1 = getValue(I.getArgOperand(0));
4186 SDValue Op2 = getValue(I.getArgOperand(1));
4187 SDValue Op3 = getValue(I.getArgOperand(2));
4188 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4189 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004190 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004191 MachinePointerInfo(I.getArgOperand(0)),
4192 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004193 return 0;
4194 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004195 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004196 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004197 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004198 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004199 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004200 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004201
4202 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4203 // but do not always have a corresponding SDNode built. The SDNodeOrder
4204 // absolute, but not relative, values are different depending on whether
4205 // debug info exists.
4206 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004207
4208 // Check if address has undef value.
4209 if (isa<UndefValue>(Address) ||
4210 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004211 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004212 return 0;
4213 }
4214
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004215 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004216 if (!N.getNode() && isa<Argument>(Address))
4217 // Check unused arguments map.
4218 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004219 SDDbgValue *SDV;
4220 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004221 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004222 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004223 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4224 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4225 Address = BCI->getOperand(0);
4226 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4227
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004228 if (isParameter && !AI) {
4229 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4230 if (FINode)
4231 // Byval parameter. We have a frame index at this point.
4232 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4233 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004234 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004235 // Can't do anything with other non-AI cases yet. This might be a
4236 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004237 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004238 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004239 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004240 } else if (AI)
4241 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4242 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004243 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004244 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004245 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004246 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004247 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004248 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4249 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004250 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004251 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004252 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004253 // If variable is pinned by a alloca in dominating bb then
4254 // use StaticAllocaMap.
4255 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004256 if (AI->getParent() != DI.getParent()) {
4257 DenseMap<const AllocaInst*, int>::iterator SI =
4258 FuncInfo.StaticAllocaMap.find(AI);
4259 if (SI != FuncInfo.StaticAllocaMap.end()) {
4260 SDV = DAG.getDbgValue(Variable, SI->second,
4261 0, dl, SDNodeOrder);
4262 DAG.AddDbgValue(SDV, 0, false);
4263 return 0;
4264 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004265 }
4266 }
Devang Patelafeaae72010-12-06 22:39:26 +00004267 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004268 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004269 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004270 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004271 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004272 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004273 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004274 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004275 return 0;
4276
4277 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004278 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004279 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004280 if (!V)
4281 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004282
4283 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4284 // but do not always have a corresponding SDNode built. The SDNodeOrder
4285 // absolute, but not relative, values are different depending on whether
4286 // debug info exists.
4287 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004288 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004289 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004290 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4291 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004292 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004293 // Do not use getValue() in here; we don't want to generate code at
4294 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004295 SDValue N = NodeMap[V];
4296 if (!N.getNode() && isa<Argument>(V))
4297 // Check unused arguments map.
4298 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004299 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004300 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004301 SDV = DAG.getDbgValue(Variable, N.getNode(),
4302 N.getResNo(), Offset, dl, SDNodeOrder);
4303 DAG.AddDbgValue(SDV, N.getNode(), false);
4304 }
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004305 } else if (isa<PHINode>(V) && !V->use_empty() ) {
4306 // Do not call getValue(V) yet, as we don't want to generate code.
4307 // Remember it for later.
4308 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4309 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004310 } else {
Devang Patel00190342010-03-15 19:15:44 +00004311 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004312 // data available is an unreferenced parameter.
4313 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004314 }
Devang Patel00190342010-03-15 19:15:44 +00004315 }
4316
4317 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004318 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004319 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004320 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004321 // Don't handle byval struct arguments or VLAs, for example.
4322 if (!AI)
4323 return 0;
4324 DenseMap<const AllocaInst*, int>::iterator SI =
4325 FuncInfo.StaticAllocaMap.find(AI);
4326 if (SI == FuncInfo.StaticAllocaMap.end())
4327 return 0; // VLAs.
4328 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004329
Chris Lattner512063d2010-04-05 06:19:28 +00004330 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4331 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4332 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004333 return 0;
4334 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004335 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004336 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004337 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004338 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004340 SDValue Ops[1];
4341 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004342 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004343 setValue(&I, Op);
4344 DAG.setRoot(Op.getValue(1));
4345 return 0;
4346 }
4347
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004348 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004349 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004350 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004351 if (CallMBB->isLandingPad())
4352 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004353 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004355 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004357 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4358 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004359 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004361
Chris Lattner3a5815f2009-09-17 23:54:54 +00004362 // Insert the EHSELECTION instruction.
4363 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4364 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004365 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004366 Ops[1] = getRoot();
4367 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004368 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004369 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004370 return 0;
4371 }
4372
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004373 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004374 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004375 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004376 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4377 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004378 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004379 return 0;
4380 }
4381
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004382 case Intrinsic::eh_return_i32:
4383 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004384 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4385 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4386 MVT::Other,
4387 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004388 getValue(I.getArgOperand(0)),
4389 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004390 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004391 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004392 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004393 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004394 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004395 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004396 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004397 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004398 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004399 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004400 TLI.getPointerTy()),
4401 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004402 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004403 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004404 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004405 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4406 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004407 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004408 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004409 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004410 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004411 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004412 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004413 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004414
Chris Lattner512063d2010-04-05 06:19:28 +00004415 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004416 return 0;
4417 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004418 case Intrinsic::eh_sjlj_setjmp: {
4419 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004420 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004421 return 0;
4422 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004423 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004424 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004425 getRoot(), getValue(I.getArgOperand(0))));
4426 return 0;
4427 }
4428 case Intrinsic::eh_sjlj_dispatch_setup: {
4429 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4430 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004431 return 0;
4432 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004433
Dale Johannesen0488fb62010-09-30 23:57:10 +00004434 case Intrinsic::x86_mmx_pslli_w:
4435 case Intrinsic::x86_mmx_pslli_d:
4436 case Intrinsic::x86_mmx_pslli_q:
4437 case Intrinsic::x86_mmx_psrli_w:
4438 case Intrinsic::x86_mmx_psrli_d:
4439 case Intrinsic::x86_mmx_psrli_q:
4440 case Intrinsic::x86_mmx_psrai_w:
4441 case Intrinsic::x86_mmx_psrai_d: {
4442 SDValue ShAmt = getValue(I.getArgOperand(1));
4443 if (isa<ConstantSDNode>(ShAmt)) {
4444 visitTargetIntrinsic(I, Intrinsic);
4445 return 0;
4446 }
4447 unsigned NewIntrinsic = 0;
4448 EVT ShAmtVT = MVT::v2i32;
4449 switch (Intrinsic) {
4450 case Intrinsic::x86_mmx_pslli_w:
4451 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4452 break;
4453 case Intrinsic::x86_mmx_pslli_d:
4454 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4455 break;
4456 case Intrinsic::x86_mmx_pslli_q:
4457 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4458 break;
4459 case Intrinsic::x86_mmx_psrli_w:
4460 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4461 break;
4462 case Intrinsic::x86_mmx_psrli_d:
4463 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4464 break;
4465 case Intrinsic::x86_mmx_psrli_q:
4466 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4467 break;
4468 case Intrinsic::x86_mmx_psrai_w:
4469 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4470 break;
4471 case Intrinsic::x86_mmx_psrai_d:
4472 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4473 break;
4474 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4475 }
4476
4477 // The vector shift intrinsics with scalars uses 32b shift amounts but
4478 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4479 // to be zero.
4480 // We must do this early because v2i32 is not a legal type.
4481 DebugLoc dl = getCurDebugLoc();
4482 SDValue ShOps[2];
4483 ShOps[0] = ShAmt;
4484 ShOps[1] = DAG.getConstant(0, MVT::i32);
4485 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4486 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004487 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004488 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4489 DAG.getConstant(NewIntrinsic, MVT::i32),
4490 getValue(I.getArgOperand(0)), ShAmt);
4491 setValue(&I, Res);
4492 return 0;
4493 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004494 case Intrinsic::convertff:
4495 case Intrinsic::convertfsi:
4496 case Intrinsic::convertfui:
4497 case Intrinsic::convertsif:
4498 case Intrinsic::convertuif:
4499 case Intrinsic::convertss:
4500 case Intrinsic::convertsu:
4501 case Intrinsic::convertus:
4502 case Intrinsic::convertuu: {
4503 ISD::CvtCode Code = ISD::CVT_INVALID;
4504 switch (Intrinsic) {
4505 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4506 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4507 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4508 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4509 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4510 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4511 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4512 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4513 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4514 }
Owen Andersone50ed302009-08-10 22:56:29 +00004515 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004516 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004517 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4518 DAG.getValueType(DestVT),
4519 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004520 getValue(I.getArgOperand(1)),
4521 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004522 Code);
4523 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004524 return 0;
4525 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004527 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004528 getValue(I.getArgOperand(0)).getValueType(),
4529 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530 return 0;
4531 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004532 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4533 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004534 return 0;
4535 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004536 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004537 getValue(I.getArgOperand(0)).getValueType(),
4538 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004539 return 0;
4540 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004541 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004542 getValue(I.getArgOperand(0)).getValueType(),
4543 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004545 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004546 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004547 return 0;
4548 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004549 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004550 return 0;
4551 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004552 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004553 return 0;
4554 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004555 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004556 return 0;
4557 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004558 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004559 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004560 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004561 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004563 case Intrinsic::convert_to_fp16:
4564 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004565 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004566 return 0;
4567 case Intrinsic::convert_from_fp16:
4568 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004569 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004570 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004572 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004573 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004574 return 0;
4575 }
4576 case Intrinsic::readcyclecounter: {
4577 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004578 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4579 DAG.getVTList(MVT::i64, MVT::Other),
4580 &Op, 1);
4581 setValue(&I, Res);
4582 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004583 return 0;
4584 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004585 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004586 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004587 getValue(I.getArgOperand(0)).getValueType(),
4588 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004589 return 0;
4590 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004591 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004592 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004593 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004594 return 0;
4595 }
4596 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004597 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004598 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004599 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004600 return 0;
4601 }
4602 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004603 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004604 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004605 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004606 return 0;
4607 }
4608 case Intrinsic::stacksave: {
4609 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004610 Res = DAG.getNode(ISD::STACKSAVE, dl,
4611 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4612 setValue(&I, Res);
4613 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004614 return 0;
4615 }
4616 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004617 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004618 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 return 0;
4620 }
Bill Wendling57344502008-11-18 11:01:33 +00004621 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004622 // Emit code into the DAG to store the stack guard onto the stack.
4623 MachineFunction &MF = DAG.getMachineFunction();
4624 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004625 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004626
Gabor Greif0635f352010-06-25 09:38:13 +00004627 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4628 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004629
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004630 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004631 MFI->setStackProtectorIndex(FI);
4632
4633 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4634
4635 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004636 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004637 MachinePointerInfo::getFixedStack(FI),
4638 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004639 setValue(&I, Res);
4640 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004641 return 0;
4642 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004643 case Intrinsic::objectsize: {
4644 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004645 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004646
4647 assert(CI && "Non-constant type in __builtin_object_size?");
4648
Gabor Greif0635f352010-06-25 09:38:13 +00004649 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004650 EVT Ty = Arg.getValueType();
4651
Dan Gohmane368b462010-06-18 14:22:04 +00004652 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004653 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004654 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004655 Res = DAG.getConstant(0, Ty);
4656
4657 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004658 return 0;
4659 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004660 case Intrinsic::var_annotation:
4661 // Discard annotate attributes
4662 return 0;
4663
4664 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004665 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666
4667 SDValue Ops[6];
4668 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004669 Ops[1] = getValue(I.getArgOperand(0));
4670 Ops[2] = getValue(I.getArgOperand(1));
4671 Ops[3] = getValue(I.getArgOperand(2));
4672 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 Ops[5] = DAG.getSrcValue(F);
4674
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004675 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4676 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4677 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004678
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004679 setValue(&I, Res);
4680 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004681 return 0;
4682 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 case Intrinsic::gcroot:
4684 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004685 const Value *Alloca = I.getArgOperand(0);
4686 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004687
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4689 GFI->addStackRoot(FI->getIndex(), TypeMap);
4690 }
4691 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692 case Intrinsic::gcread:
4693 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004694 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004695 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004696 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004697 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004698 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004699 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004700 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004701 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004702 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004703 return implVisitAluOverflow(I, ISD::UADDO);
4704 case Intrinsic::sadd_with_overflow:
4705 return implVisitAluOverflow(I, ISD::SADDO);
4706 case Intrinsic::usub_with_overflow:
4707 return implVisitAluOverflow(I, ISD::USUBO);
4708 case Intrinsic::ssub_with_overflow:
4709 return implVisitAluOverflow(I, ISD::SSUBO);
4710 case Intrinsic::umul_with_overflow:
4711 return implVisitAluOverflow(I, ISD::UMULO);
4712 case Intrinsic::smul_with_overflow:
4713 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004714
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004715 case Intrinsic::prefetch: {
4716 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004717 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004718 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004719 Ops[1] = getValue(I.getArgOperand(0));
4720 Ops[2] = getValue(I.getArgOperand(1));
4721 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004722 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4723 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004724 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004725 EVT::getIntegerVT(*Context, 8),
4726 MachinePointerInfo(I.getArgOperand(0)),
4727 0, /* align */
4728 false, /* volatile */
4729 rw==0, /* read */
4730 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004731 return 0;
4732 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004733 case Intrinsic::memory_barrier: {
4734 SDValue Ops[6];
4735 Ops[0] = getRoot();
4736 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004737 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004738
Bill Wendling4533cac2010-01-28 21:51:40 +00004739 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 return 0;
4741 }
4742 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004743 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004744 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004745 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004746 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004747 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004748 getValue(I.getArgOperand(0)),
4749 getValue(I.getArgOperand(1)),
4750 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004751 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 setValue(&I, L);
4753 DAG.setRoot(L.getValue(1));
4754 return 0;
4755 }
4756 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004757 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004759 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004760 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004761 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004763 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004765 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004766 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004767 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004768 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004769 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004771 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004772 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004773 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004774 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004775 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004776 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004777 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004778
4779 case Intrinsic::invariant_start:
4780 case Intrinsic::lifetime_start:
4781 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004782 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004783 return 0;
4784 case Intrinsic::invariant_end:
4785 case Intrinsic::lifetime_end:
4786 // Discard region information.
4787 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004788 }
4789}
4790
Dan Gohman46510a72010-04-15 01:51:59 +00004791void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004792 bool isTailCall,
4793 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004794 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4795 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004796 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004797 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004798 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004799
4800 TargetLowering::ArgListTy Args;
4801 TargetLowering::ArgListEntry Entry;
4802 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004803
4804 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004805 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004806 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004807 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4808 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004809
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004810 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004811 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004812
4813 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004814 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004815
4816 if (!CanLowerReturn) {
4817 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4818 FTy->getReturnType());
4819 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4820 FTy->getReturnType());
4821 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004822 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004823 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4824
Chris Lattnerecf42c42010-09-21 16:36:31 +00004825 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004826 Entry.Node = DemoteStackSlot;
4827 Entry.Ty = StackSlotPtrType;
4828 Entry.isSExt = false;
4829 Entry.isZExt = false;
4830 Entry.isInReg = false;
4831 Entry.isSRet = true;
4832 Entry.isNest = false;
4833 Entry.isByVal = false;
4834 Entry.Alignment = Align;
4835 Args.push_back(Entry);
4836 RetTy = Type::getVoidTy(FTy->getContext());
4837 }
4838
Dan Gohman46510a72010-04-15 01:51:59 +00004839 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004840 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 SDValue ArgNode = getValue(*i);
4842 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4843
4844 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004845 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4846 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4847 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4848 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4849 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4850 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004851 Entry.Alignment = CS.getParamAlignment(attrInd);
4852 Args.push_back(Entry);
4853 }
4854
Chris Lattner512063d2010-04-05 06:19:28 +00004855 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004856 // Insert a label before the invoke call to mark the try range. This can be
4857 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004858 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004859
Jim Grosbachca752c92010-01-28 01:45:32 +00004860 // For SjLj, keep track of which landing pads go with which invokes
4861 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004862 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004863 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004864 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004865 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004866 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004867 }
4868
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004869 // Both PendingLoads and PendingExports must be flushed here;
4870 // this call might not return.
4871 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004872 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004873 }
4874
Dan Gohman98ca4f22009-08-05 01:29:28 +00004875 // Check if target-independent constraints permit a tail call here.
4876 // Target-dependent constraints are checked within TLI.LowerCallTo.
4877 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004878 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004879 isTailCall = false;
4880
Dan Gohmanbadcda42010-08-28 00:51:03 +00004881 // If there's a possibility that fast-isel has already selected some amount
4882 // of the current basic block, don't emit a tail call.
4883 if (isTailCall && EnableFastISel)
4884 isTailCall = false;
4885
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004886 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004887 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004888 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004889 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004890 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004891 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004892 isTailCall,
4893 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004894 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004895 assert((isTailCall || Result.second.getNode()) &&
4896 "Non-null chain expected with non-tail call!");
4897 assert((Result.second.getNode() || !Result.first.getNode()) &&
4898 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004899 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004900 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004901 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004902 // The instruction result is the result of loading from the
4903 // hidden sret parameter.
4904 SmallVector<EVT, 1> PVTs;
4905 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4906
4907 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4908 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4909 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004910 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004911 SmallVector<SDValue, 4> Values(NumValues);
4912 SmallVector<SDValue, 4> Chains(NumValues);
4913
4914 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004915 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4916 DemoteStackSlot,
4917 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004918 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004919 Add,
4920 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4921 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004922 Values[i] = L;
4923 Chains[i] = L.getValue(1);
4924 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004925
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004926 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4927 MVT::Other, &Chains[0], NumValues);
4928 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004929
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004930 // Collect the legal value parts into potentially illegal values
4931 // that correspond to the original function's return values.
4932 SmallVector<EVT, 4> RetTys;
4933 RetTy = FTy->getReturnType();
4934 ComputeValueVTs(TLI, RetTy, RetTys);
4935 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4936 SmallVector<SDValue, 4> ReturnValues;
4937 unsigned CurReg = 0;
4938 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4939 EVT VT = RetTys[I];
4940 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4941 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004942
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004943 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004944 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004945 RegisterVT, VT, AssertOp);
4946 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004947 CurReg += NumRegs;
4948 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004949
Bill Wendling4533cac2010-01-28 21:51:40 +00004950 setValue(CS.getInstruction(),
4951 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4952 DAG.getVTList(&RetTys[0], RetTys.size()),
4953 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004954
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004955 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004956
4957 // As a special case, a null chain means that a tail call has been emitted and
4958 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004959 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004960 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004961 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004962 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963
Chris Lattner512063d2010-04-05 06:19:28 +00004964 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004965 // Insert a label at the end of the invoke call to mark the try range. This
4966 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004967 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004968 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004969
4970 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004971 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004972 }
4973}
4974
Chris Lattner8047d9a2009-12-24 00:37:38 +00004975/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4976/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004977static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4978 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004979 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004980 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004981 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004982 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004983 if (C->isNullValue())
4984 continue;
4985 // Unknown instruction.
4986 return false;
4987 }
4988 return true;
4989}
4990
Dan Gohman46510a72010-04-15 01:51:59 +00004991static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4992 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004993 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004994
Chris Lattner8047d9a2009-12-24 00:37:38 +00004995 // Check to see if this load can be trivially constant folded, e.g. if the
4996 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004997 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004998 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004999 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005000 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005001
Dan Gohman46510a72010-04-15 01:51:59 +00005002 if (const Constant *LoadCst =
5003 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5004 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005005 return Builder.getValue(LoadCst);
5006 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005007
Chris Lattner8047d9a2009-12-24 00:37:38 +00005008 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5009 // still constant memory, the input chain can be the entry node.
5010 SDValue Root;
5011 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005012
Chris Lattner8047d9a2009-12-24 00:37:38 +00005013 // Do not serialize (non-volatile) loads of constant memory with anything.
5014 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5015 Root = Builder.DAG.getEntryNode();
5016 ConstantMemory = true;
5017 } else {
5018 // Do not serialize non-volatile loads against each other.
5019 Root = Builder.DAG.getRoot();
5020 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005021
Chris Lattner8047d9a2009-12-24 00:37:38 +00005022 SDValue Ptr = Builder.getValue(PtrVal);
5023 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005024 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005025 false /*volatile*/,
5026 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005027
Chris Lattner8047d9a2009-12-24 00:37:38 +00005028 if (!ConstantMemory)
5029 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5030 return LoadVal;
5031}
5032
5033
5034/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5035/// If so, return true and lower it, otherwise return false and it will be
5036/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005037bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005038 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005039 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005040 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005041
Gabor Greif0635f352010-06-25 09:38:13 +00005042 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005043 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005044 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005045 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005046 return false;
5047
Gabor Greif0635f352010-06-25 09:38:13 +00005048 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005049
Chris Lattner8047d9a2009-12-24 00:37:38 +00005050 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5051 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005052 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5053 bool ActuallyDoIt = true;
5054 MVT LoadVT;
5055 const Type *LoadTy;
5056 switch (Size->getZExtValue()) {
5057 default:
5058 LoadVT = MVT::Other;
5059 LoadTy = 0;
5060 ActuallyDoIt = false;
5061 break;
5062 case 2:
5063 LoadVT = MVT::i16;
5064 LoadTy = Type::getInt16Ty(Size->getContext());
5065 break;
5066 case 4:
5067 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005068 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005069 break;
5070 case 8:
5071 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005072 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005073 break;
5074 /*
5075 case 16:
5076 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005077 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005078 LoadTy = VectorType::get(LoadTy, 4);
5079 break;
5080 */
5081 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005082
Chris Lattner04b091a2009-12-24 01:07:17 +00005083 // This turns into unaligned loads. We only do this if the target natively
5084 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5085 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005086
Chris Lattner04b091a2009-12-24 01:07:17 +00005087 // Require that we can find a legal MVT, and only do this if the target
5088 // supports unaligned loads of that type. Expanding into byte loads would
5089 // bloat the code.
5090 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5091 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5092 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5093 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5094 ActuallyDoIt = false;
5095 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005096
Chris Lattner04b091a2009-12-24 01:07:17 +00005097 if (ActuallyDoIt) {
5098 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5099 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005100
Chris Lattner04b091a2009-12-24 01:07:17 +00005101 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5102 ISD::SETNE);
5103 EVT CallVT = TLI.getValueType(I.getType(), true);
5104 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5105 return true;
5106 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005107 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005108
5109
Chris Lattner8047d9a2009-12-24 00:37:38 +00005110 return false;
5111}
5112
5113
Dan Gohman46510a72010-04-15 01:51:59 +00005114void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005115 // Handle inline assembly differently.
5116 if (isa<InlineAsm>(I.getCalledValue())) {
5117 visitInlineAsm(&I);
5118 return;
5119 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005120
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005121 // See if any floating point values are being passed to this function. This is
5122 // used to emit an undefined reference to fltused on Windows.
5123 const FunctionType *FT =
5124 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5125 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5126 if (FT->isVarArg() &&
5127 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5128 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5129 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005130 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005131 i != e; ++i) {
5132 if (!i->isFloatingPointTy()) continue;
5133 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5134 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005135 }
5136 }
5137 }
5138
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005139 const char *RenameFn = 0;
5140 if (Function *F = I.getCalledFunction()) {
5141 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005142 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005143 if (unsigned IID = II->getIntrinsicID(F)) {
5144 RenameFn = visitIntrinsicCall(I, IID);
5145 if (!RenameFn)
5146 return;
5147 }
5148 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005149 if (unsigned IID = F->getIntrinsicID()) {
5150 RenameFn = visitIntrinsicCall(I, IID);
5151 if (!RenameFn)
5152 return;
5153 }
5154 }
5155
5156 // Check for well-known libc/libm calls. If the function is internal, it
5157 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005158 if (!F->hasLocalLinkage() && F->hasName()) {
5159 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005160 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005161 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005162 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5163 I.getType() == I.getArgOperand(0)->getType() &&
5164 I.getType() == I.getArgOperand(1)->getType()) {
5165 SDValue LHS = getValue(I.getArgOperand(0));
5166 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005167 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5168 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005169 return;
5170 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005171 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005172 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005173 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5174 I.getType() == I.getArgOperand(0)->getType()) {
5175 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005176 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5177 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005178 return;
5179 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005180 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005181 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005182 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5183 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005184 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005185 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005186 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5187 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005188 return;
5189 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005190 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005191 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005192 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5193 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005194 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005195 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005196 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5197 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005198 return;
5199 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005200 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005201 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005202 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5203 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005204 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005205 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005206 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5207 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005208 return;
5209 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005210 } else if (Name == "memcmp") {
5211 if (visitMemCmpCall(I))
5212 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005213 }
5214 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005215 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005216
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005217 SDValue Callee;
5218 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005219 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005220 else
Bill Wendling056292f2008-09-16 21:48:12 +00005221 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222
Bill Wendling0d580132009-12-23 01:28:19 +00005223 // Check if we can potentially perform a tail call. More detailed checking is
5224 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005225 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005226}
5227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005228namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005229
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005230/// AsmOperandInfo - This contains information for each constraint that we are
5231/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005232class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005233 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005234public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005235 /// CallOperand - If this is the result output operand or a clobber
5236 /// this is null, otherwise it is the incoming operand to the CallInst.
5237 /// This gets modified as the asm is processed.
5238 SDValue CallOperand;
5239
5240 /// AssignedRegs - If this is a register or register class operand, this
5241 /// contains the set of register corresponding to the operand.
5242 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005243
John Thompsoneac6e1d2010-09-13 18:15:37 +00005244 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005245 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5246 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005247
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005248 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5249 /// busy in OutputRegs/InputRegs.
5250 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005252 std::set<unsigned> &InputRegs,
5253 const TargetRegisterInfo &TRI) const {
5254 if (isOutReg) {
5255 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5256 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5257 }
5258 if (isInReg) {
5259 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5260 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5261 }
5262 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005263
Owen Andersone50ed302009-08-10 22:56:29 +00005264 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005265 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005266 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005267 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005268 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005269 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005271
Chris Lattner81249c92008-10-17 17:05:25 +00005272 if (isa<BasicBlock>(CallOperandVal))
5273 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005274
Chris Lattner81249c92008-10-17 17:05:25 +00005275 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005276
Chris Lattner81249c92008-10-17 17:05:25 +00005277 // If this is an indirect operand, the operand is a pointer to the
5278 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005279 if (isIndirect) {
5280 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5281 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005282 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005283 OpTy = PtrTy->getElementType();
5284 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005285
Chris Lattner81249c92008-10-17 17:05:25 +00005286 // If OpTy is not a single value, it may be a struct/union that we
5287 // can tile with integers.
5288 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5289 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5290 switch (BitSize) {
5291 default: break;
5292 case 1:
5293 case 8:
5294 case 16:
5295 case 32:
5296 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005297 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005298 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005299 break;
5300 }
5301 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005302
Chris Lattner81249c92008-10-17 17:05:25 +00005303 return TLI.getValueType(OpTy, true);
5304 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005306private:
5307 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5308 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005309 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005310 const TargetRegisterInfo &TRI) {
5311 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5312 Regs.insert(Reg);
5313 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5314 for (; *Aliases; ++Aliases)
5315 Regs.insert(*Aliases);
5316 }
5317};
Dan Gohman462f6b52010-05-29 17:53:24 +00005318
John Thompson44ab89e2010-10-29 17:29:13 +00005319typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005321} // end llvm namespace.
5322
Dan Gohman462f6b52010-05-29 17:53:24 +00005323/// isAllocatableRegister - If the specified register is safe to allocate,
5324/// i.e. it isn't a stack pointer or some other special register, return the
5325/// register class for the register. Otherwise, return null.
5326static const TargetRegisterClass *
5327isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5328 const TargetLowering &TLI,
5329 const TargetRegisterInfo *TRI) {
5330 EVT FoundVT = MVT::Other;
5331 const TargetRegisterClass *FoundRC = 0;
5332 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5333 E = TRI->regclass_end(); RCI != E; ++RCI) {
5334 EVT ThisVT = MVT::Other;
5335
5336 const TargetRegisterClass *RC = *RCI;
5337 // If none of the value types for this register class are valid, we
5338 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5339 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5340 I != E; ++I) {
5341 if (TLI.isTypeLegal(*I)) {
5342 // If we have already found this register in a different register class,
5343 // choose the one with the largest VT specified. For example, on
5344 // PowerPC, we favor f64 register classes over f32.
5345 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5346 ThisVT = *I;
5347 break;
5348 }
5349 }
5350 }
5351
5352 if (ThisVT == MVT::Other) continue;
5353
5354 // NOTE: This isn't ideal. In particular, this might allocate the
5355 // frame pointer in functions that need it (due to them not being taken
5356 // out of allocation, because a variable sized allocation hasn't been seen
5357 // yet). This is a slight code pessimization, but should still work.
5358 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5359 E = RC->allocation_order_end(MF); I != E; ++I)
5360 if (*I == Reg) {
5361 // We found a matching register class. Keep looking at others in case
5362 // we find one with larger registers that this physreg is also in.
5363 FoundRC = RC;
5364 FoundVT = ThisVT;
5365 break;
5366 }
5367 }
5368 return FoundRC;
5369}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005370
5371/// GetRegistersForValue - Assign registers (virtual or physical) for the
5372/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005373/// register allocator to handle the assignment process. However, if the asm
5374/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005375/// allocation. This produces generally horrible, but correct, code.
5376///
5377/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005378/// Input and OutputRegs are the set of already allocated physical registers.
5379///
Dan Gohman2048b852009-11-23 18:04:58 +00005380void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005381GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005382 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005383 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005384 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005385
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005386 // Compute whether this value requires an input register, an output register,
5387 // or both.
5388 bool isOutReg = false;
5389 bool isInReg = false;
5390 switch (OpInfo.Type) {
5391 case InlineAsm::isOutput:
5392 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005393
5394 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005395 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005396 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 break;
5398 case InlineAsm::isInput:
5399 isInReg = true;
5400 isOutReg = false;
5401 break;
5402 case InlineAsm::isClobber:
5403 isOutReg = true;
5404 isInReg = true;
5405 break;
5406 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005407
5408
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 MachineFunction &MF = DAG.getMachineFunction();
5410 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005411
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005412 // If this is a constraint for a single physreg, or a constraint for a
5413 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005414 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5416 OpInfo.ConstraintVT);
5417
5418 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005420 // If this is a FP input in an integer register (or visa versa) insert a bit
5421 // cast of the input value. More generally, handle any case where the input
5422 // value disagrees with the register class we plan to stick this in.
5423 if (OpInfo.Type == InlineAsm::isInput &&
5424 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005425 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005426 // types are identical size, use a bitcast to convert (e.g. two differing
5427 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005428 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005429 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005430 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005431 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005432 OpInfo.ConstraintVT = RegVT;
5433 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5434 // If the input is a FP value and we want it in FP registers, do a
5435 // bitcast to the corresponding integer type. This turns an f64 value
5436 // into i64, which can be passed with two i32 values on a 32-bit
5437 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005438 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005439 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005440 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005441 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005442 OpInfo.ConstraintVT = RegVT;
5443 }
5444 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005445
Owen Anderson23b9b192009-08-12 00:36:31 +00005446 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005447 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005448
Owen Andersone50ed302009-08-10 22:56:29 +00005449 EVT RegVT;
5450 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005451
5452 // If this is a constraint for a specific physical register, like {r17},
5453 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005454 if (unsigned AssignedReg = PhysReg.first) {
5455 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005457 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005459 // Get the actual register value type. This is important, because the user
5460 // may have asked for (e.g.) the AX register in i32 type. We need to
5461 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005462 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005464 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005465 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466
5467 // If this is an expanded reference, add the rest of the regs to Regs.
5468 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005469 TargetRegisterClass::iterator I = RC->begin();
5470 for (; *I != AssignedReg; ++I)
5471 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005473 // Already added the first reg.
5474 --NumRegs; ++I;
5475 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005476 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005477 Regs.push_back(*I);
5478 }
5479 }
Bill Wendling651ad132009-12-22 01:25:10 +00005480
Dan Gohman7451d3e2010-05-29 17:03:36 +00005481 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005482 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5483 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5484 return;
5485 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005487 // Otherwise, if this was a reference to an LLVM register class, create vregs
5488 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005489 if (const TargetRegisterClass *RC = PhysReg.second) {
5490 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005491 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005492 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005493
Evan Chengfb112882009-03-23 08:01:15 +00005494 // Create the appropriate number of virtual registers.
5495 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5496 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005497 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005498
Dan Gohman7451d3e2010-05-29 17:03:36 +00005499 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005500 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005501 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005502
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005503 // This is a reference to a register class that doesn't directly correspond
5504 // to an LLVM register class. Allocate NumRegs consecutive, available,
5505 // registers from the class.
5506 std::vector<unsigned> RegClassRegs
5507 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5508 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005510 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5511 unsigned NumAllocated = 0;
5512 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5513 unsigned Reg = RegClassRegs[i];
5514 // See if this register is available.
5515 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5516 (isInReg && InputRegs.count(Reg))) { // Already used.
5517 // Make sure we find consecutive registers.
5518 NumAllocated = 0;
5519 continue;
5520 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005521
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005522 // Check to see if this register is allocatable (i.e. don't give out the
5523 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005524 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5525 if (!RC) { // Couldn't allocate this register.
5526 // Reset NumAllocated to make sure we return consecutive registers.
5527 NumAllocated = 0;
5528 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005529 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005530
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 // Okay, this register is good, we can use it.
5532 ++NumAllocated;
5533
5534 // If we allocated enough consecutive registers, succeed.
5535 if (NumAllocated == NumRegs) {
5536 unsigned RegStart = (i-NumAllocated)+1;
5537 unsigned RegEnd = i+1;
5538 // Mark all of the allocated registers used.
5539 for (unsigned i = RegStart; i != RegEnd; ++i)
5540 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005541
Dan Gohman7451d3e2010-05-29 17:03:36 +00005542 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005543 OpInfo.ConstraintVT);
5544 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5545 return;
5546 }
5547 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005548
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005549 // Otherwise, we couldn't allocate enough registers for this.
5550}
5551
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552/// visitInlineAsm - Handle a call to an InlineAsm object.
5553///
Dan Gohman46510a72010-04-15 01:51:59 +00005554void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5555 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005556
5557 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005558 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005559
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560 std::set<unsigned> OutputRegs, InputRegs;
5561
John Thompson44ab89e2010-10-29 17:29:13 +00005562 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005563 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005564
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005565 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5566 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005567 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5568 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005569 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005570
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005572
5573 // Compute the value type for each operand.
5574 switch (OpInfo.Type) {
5575 case InlineAsm::isOutput:
5576 // Indirect outputs just consume an argument.
5577 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005578 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005579 break;
5580 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 // The return value of the call is this value. As such, there is no
5583 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005584 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005585 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005586 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5587 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5588 } else {
5589 assert(ResNo == 0 && "Asm only has one result!");
5590 OpVT = TLI.getValueType(CS.getType());
5591 }
5592 ++ResNo;
5593 break;
5594 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005595 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 break;
5597 case InlineAsm::isClobber:
5598 // Nothing to do.
5599 break;
5600 }
5601
5602 // If this is an input or an indirect output, process the call argument.
5603 // BasicBlocks are labels, currently appearing only in asm's.
5604 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005605 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005606 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005607 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005608 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005609 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
Owen Anderson1d0be152009-08-13 21:58:54 +00005611 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005612 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005613
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005614 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005615
John Thompsoneac6e1d2010-09-13 18:15:37 +00005616 // Indirect operand accesses access memory.
5617 if (OpInfo.isIndirect)
5618 hasMemory = true;
5619 else {
5620 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5621 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5622 if (CType == TargetLowering::C_Memory) {
5623 hasMemory = true;
5624 break;
5625 }
5626 }
5627 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005628 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005629
John Thompsoneac6e1d2010-09-13 18:15:37 +00005630 SDValue Chain, Flag;
5631
5632 // We won't need to flush pending loads if this asm doesn't touch
5633 // memory and is nonvolatile.
5634 if (hasMemory || IA->hasSideEffects())
5635 Chain = getRoot();
5636 else
5637 Chain = DAG.getRoot();
5638
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005639 // Second pass over the constraints: compute which constraint option to use
5640 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005641 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005642 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005643
John Thompson54584742010-09-24 22:24:05 +00005644 // If this is an output operand with a matching input operand, look up the
5645 // matching input. If their types mismatch, e.g. one is an integer, the
5646 // other is floating point, or their sizes are different, flag it as an
5647 // error.
5648 if (OpInfo.hasMatchingInput()) {
5649 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005650
John Thompson54584742010-09-24 22:24:05 +00005651 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5652 if ((OpInfo.ConstraintVT.isInteger() !=
5653 Input.ConstraintVT.isInteger()) ||
5654 (OpInfo.ConstraintVT.getSizeInBits() !=
5655 Input.ConstraintVT.getSizeInBits())) {
5656 report_fatal_error("Unsupported asm: input constraint"
5657 " with a matching output constraint of"
5658 " incompatible type!");
5659 }
5660 Input.ConstraintVT = OpInfo.ConstraintVT;
5661 }
5662 }
5663
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005665 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 // If this is a memory input, and if the operand is not indirect, do what we
5668 // need to to provide an address for the memory input.
5669 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5670 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005671 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005672 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005673
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005674 // Memory operands really want the address of the value. If we don't have
5675 // an indirect input, put it in the constpool if we can, otherwise spill
5676 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005677
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 // If the operand is a float, integer, or vector constant, spill to a
5679 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005680 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5682 isa<ConstantVector>(OpVal)) {
5683 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5684 TLI.getPointerTy());
5685 } else {
5686 // Otherwise, create a stack slot and emit a store to it before the
5687 // asm.
5688 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005689 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005690 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5691 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005692 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005694 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005695 OpInfo.CallOperand, StackSlot,
5696 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005697 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005698 OpInfo.CallOperand = StackSlot;
5699 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005700
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 // There is no longer a Value* corresponding to this operand.
5702 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005703
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 // It is now an indirect operand.
5705 OpInfo.isIndirect = true;
5706 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005707
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005708 // If this constraint is for a specific register, allocate it before
5709 // anything else.
5710 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005711 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005712 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005713
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005714 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005715 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005716 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5717 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005719 // C_Register operands have already been allocated, Other/Memory don't need
5720 // to be.
5721 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005722 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005723 }
5724
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005725 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5726 std::vector<SDValue> AsmNodeOperands;
5727 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5728 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005729 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5730 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005731
Chris Lattnerdecc2672010-04-07 05:20:54 +00005732 // If we have a !srcloc metadata node associated with it, we want to attach
5733 // this to the ultimately generated inline asm machineinstr. To do this, we
5734 // pass in the third operand as this (potentially null) inline asm MDNode.
5735 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5736 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005737
Evan Chengc36b7062011-01-07 23:50:32 +00005738 // Remember the HasSideEffect and AlignStack bits as operand 3.
5739 unsigned ExtraInfo = 0;
5740 if (IA->hasSideEffects())
5741 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5742 if (IA->isAlignStack())
5743 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5744 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5745 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005747 // Loop over all of the inputs, copying the operand values into the
5748 // appropriate registers and processing the output regs.
5749 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005750
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005751 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5752 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005753
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005754 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5755 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5756
5757 switch (OpInfo.Type) {
5758 case InlineAsm::isOutput: {
5759 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5760 OpInfo.ConstraintType != TargetLowering::C_Register) {
5761 // Memory output, or 'other' output (e.g. 'X' constraint).
5762 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5763
5764 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005765 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5766 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005767 TLI.getPointerTy()));
5768 AsmNodeOperands.push_back(OpInfo.CallOperand);
5769 break;
5770 }
5771
5772 // Otherwise, this is a register or register class output.
5773
5774 // Copy the output from the appropriate register. Find a register that
5775 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005776 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005777 report_fatal_error("Couldn't allocate output reg for constraint '" +
5778 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779
5780 // If this is an indirect operand, store through the pointer after the
5781 // asm.
5782 if (OpInfo.isIndirect) {
5783 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5784 OpInfo.CallOperandVal));
5785 } else {
5786 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005787 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005788 // Concatenate this output onto the outputs list.
5789 RetValRegs.append(OpInfo.AssignedRegs);
5790 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005791
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005792 // Add information to the INLINEASM node to know that this register is
5793 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005794 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005795 InlineAsm::Kind_RegDefEarlyClobber :
5796 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005797 false,
5798 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005799 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005800 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005801 break;
5802 }
5803 case InlineAsm::isInput: {
5804 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005805
Chris Lattner6bdcda32008-10-17 16:47:46 +00005806 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005807 // If this is required to match an output register we have already set,
5808 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005809 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 // Scan until we find the definition we already emitted of this operand.
5812 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005813 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005814 for (; OperandNo; --OperandNo) {
5815 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005816 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005817 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005818 assert((InlineAsm::isRegDefKind(OpFlag) ||
5819 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5820 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005821 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005822 }
5823
Evan Cheng697cbbf2009-03-20 18:03:34 +00005824 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005825 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005826 if (InlineAsm::isRegDefKind(OpFlag) ||
5827 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005828 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005829 if (OpInfo.isIndirect) {
5830 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005831 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005832 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5833 " don't know how to handle tied "
5834 "indirect register inputs");
5835 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005837 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005838 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005839 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005840 MatchedRegs.RegVTs.push_back(RegVT);
5841 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005842 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005843 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005844 MatchedRegs.Regs.push_back
5845 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005846
5847 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005848 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005849 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005850 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005851 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005852 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005854 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005855
Chris Lattnerdecc2672010-04-07 05:20:54 +00005856 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5857 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5858 "Unexpected number of operands");
5859 // Add information to the INLINEASM node to know about this input.
5860 // See InlineAsm.h isUseOperandTiedToDef.
5861 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5862 OpInfo.getMatchedOperand());
5863 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5864 TLI.getPointerTy()));
5865 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5866 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005867 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005868
Dale Johannesenb5611a62010-07-13 20:17:05 +00005869 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005870 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5871 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005872 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005873
Dale Johannesenb5611a62010-07-13 20:17:05 +00005874 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 std::vector<SDValue> Ops;
5876 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005877 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005878 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005879 report_fatal_error("Invalid operand for inline asm constraint '" +
5880 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005881
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005882 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005883 unsigned ResOpType =
5884 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005885 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005886 TLI.getPointerTy()));
5887 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5888 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005889 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005890
Chris Lattnerdecc2672010-04-07 05:20:54 +00005891 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5893 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5894 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005895
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005897 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005898 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005899 TLI.getPointerTy()));
5900 AsmNodeOperands.push_back(InOperandVal);
5901 break;
5902 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005904 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5905 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5906 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005907 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005908 "Don't know how to handle indirect register inputs yet!");
5909
5910 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005911 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005912 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005913 report_fatal_error("Couldn't allocate input reg for constraint '" +
5914 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005915
Dale Johannesen66978ee2009-01-31 02:22:37 +00005916 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005917 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005918
Chris Lattnerdecc2672010-04-07 05:20:54 +00005919 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005920 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005921 break;
5922 }
5923 case InlineAsm::isClobber: {
5924 // Add the clobbered value to the operand list, so that the register
5925 // allocator is aware that the physreg got clobbered.
5926 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005927 OpInfo.AssignedRegs.AddInlineAsmOperands(
5928 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005929 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005930 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005931 break;
5932 }
5933 }
5934 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005935
Chris Lattnerdecc2672010-04-07 05:20:54 +00005936 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005937 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005938 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005939
Dale Johannesen66978ee2009-01-31 02:22:37 +00005940 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005941 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005942 &AsmNodeOperands[0], AsmNodeOperands.size());
5943 Flag = Chain.getValue(1);
5944
5945 // If this asm returns a register value, copy the result from that register
5946 // and set it as the value of the call.
5947 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005948 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005949 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005950
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005951 // FIXME: Why don't we do this for inline asms with MRVs?
5952 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005953 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005954
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005955 // If any of the results of the inline asm is a vector, it may have the
5956 // wrong width/num elts. This can happen for register classes that can
5957 // contain multiple different value types. The preg or vreg allocated may
5958 // not have the same VT as was expected. Convert it to the right type
5959 // with bit_convert.
5960 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005961 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005962 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005963
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005964 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005965 ResultType.isInteger() && Val.getValueType().isInteger()) {
5966 // If a result value was tied to an input value, the computed result may
5967 // have a wider width than the expected result. Extract the relevant
5968 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005969 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005970 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005971
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005972 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005973 }
Dan Gohman95915732008-10-18 01:03:45 +00005974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005976 // Don't need to use this as a chain in this case.
5977 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5978 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005979 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005980
Dan Gohman46510a72010-04-15 01:51:59 +00005981 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005983 // Process indirect outputs, first output all of the flagged copies out of
5984 // physregs.
5985 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5986 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005987 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005988 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005989 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005990 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005993 // Emit the non-flagged stores from the physregs.
5994 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005995 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5996 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5997 StoresToEmit[i].first,
5998 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005999 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006000 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006001 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006002 }
6003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006005 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006007
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006008 DAG.setRoot(Chain);
6009}
6010
Dan Gohman46510a72010-04-15 01:51:59 +00006011void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006012 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6013 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006014 getValue(I.getArgOperand(0)),
6015 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006016}
6017
Dan Gohman46510a72010-04-15 01:51:59 +00006018void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006019 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006020 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6021 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006022 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006023 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024 setValue(&I, V);
6025 DAG.setRoot(V.getValue(1));
6026}
6027
Dan Gohman46510a72010-04-15 01:51:59 +00006028void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006029 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6030 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006031 getValue(I.getArgOperand(0)),
6032 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006033}
6034
Dan Gohman46510a72010-04-15 01:51:59 +00006035void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006036 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6037 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006038 getValue(I.getArgOperand(0)),
6039 getValue(I.getArgOperand(1)),
6040 DAG.getSrcValue(I.getArgOperand(0)),
6041 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042}
6043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006044/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006045/// implementation, which just calls LowerCall.
6046/// FIXME: When all targets are
6047/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006048std::pair<SDValue, SDValue>
6049TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6050 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006051 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006052 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006053 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006054 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006055 ArgListTy &Args, SelectionDAG &DAG,
6056 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006058 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006059 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006060 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006061 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006062 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6063 for (unsigned Value = 0, NumValues = ValueVTs.size();
6064 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006065 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006066 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006067 SDValue Op = SDValue(Args[i].Node.getNode(),
6068 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006069 ISD::ArgFlagsTy Flags;
6070 unsigned OriginalAlignment =
6071 getTargetData()->getABITypeAlignment(ArgTy);
6072
6073 if (Args[i].isZExt)
6074 Flags.setZExt();
6075 if (Args[i].isSExt)
6076 Flags.setSExt();
6077 if (Args[i].isInReg)
6078 Flags.setInReg();
6079 if (Args[i].isSRet)
6080 Flags.setSRet();
6081 if (Args[i].isByVal) {
6082 Flags.setByVal();
6083 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6084 const Type *ElementTy = Ty->getElementType();
6085 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006086 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006087 // For ByVal, alignment should come from FE. BE will guess if this
6088 // info is not there but there are cases it cannot get right.
6089 if (Args[i].Alignment)
6090 FrameAlign = Args[i].Alignment;
6091 Flags.setByValAlign(FrameAlign);
6092 Flags.setByValSize(FrameSize);
6093 }
6094 if (Args[i].isNest)
6095 Flags.setNest();
6096 Flags.setOrigAlign(OriginalAlignment);
6097
Owen Anderson23b9b192009-08-12 00:36:31 +00006098 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6099 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100 SmallVector<SDValue, 4> Parts(NumParts);
6101 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6102
6103 if (Args[i].isSExt)
6104 ExtendKind = ISD::SIGN_EXTEND;
6105 else if (Args[i].isZExt)
6106 ExtendKind = ISD::ZERO_EXTEND;
6107
Bill Wendling46ada192010-03-02 01:55:18 +00006108 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006109 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110
Dan Gohman98ca4f22009-08-05 01:29:28 +00006111 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006112 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006113 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6114 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006115 if (NumParts > 1 && j == 0)
6116 MyFlags.Flags.setSplit();
6117 else if (j != 0)
6118 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006119
Dan Gohman98ca4f22009-08-05 01:29:28 +00006120 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006121 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006122 }
6123 }
6124 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006125
Dan Gohman98ca4f22009-08-05 01:29:28 +00006126 // Handle the incoming return values from the call.
6127 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006128 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006129 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006130 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006131 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006132 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6133 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006134 for (unsigned i = 0; i != NumRegs; ++i) {
6135 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006136 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006137 MyFlags.Used = isReturnValueUsed;
6138 if (RetSExt)
6139 MyFlags.Flags.setSExt();
6140 if (RetZExt)
6141 MyFlags.Flags.setZExt();
6142 if (isInreg)
6143 MyFlags.Flags.setInReg();
6144 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006145 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 }
6147
Dan Gohman98ca4f22009-08-05 01:29:28 +00006148 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006149 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006150 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006151
6152 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006153 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006154 "LowerCall didn't return a valid chain!");
6155 assert((!isTailCall || InVals.empty()) &&
6156 "LowerCall emitted a return value for a tail call!");
6157 assert((isTailCall || InVals.size() == Ins.size()) &&
6158 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006159
6160 // For a tail call, the return value is merely live-out and there aren't
6161 // any nodes in the DAG representing it. Return a special value to
6162 // indicate that a tail call has been emitted and no more Instructions
6163 // should be processed in the current block.
6164 if (isTailCall) {
6165 DAG.setRoot(Chain);
6166 return std::make_pair(SDValue(), SDValue());
6167 }
6168
Evan Chengaf1871f2010-03-11 19:38:18 +00006169 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6170 assert(InVals[i].getNode() &&
6171 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006172 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006173 "LowerCall emitted a value with the wrong type!");
6174 });
6175
Dan Gohman98ca4f22009-08-05 01:29:28 +00006176 // Collect the legal value parts into potentially illegal values
6177 // that correspond to the original function's return values.
6178 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6179 if (RetSExt)
6180 AssertOp = ISD::AssertSext;
6181 else if (RetZExt)
6182 AssertOp = ISD::AssertZext;
6183 SmallVector<SDValue, 4> ReturnValues;
6184 unsigned CurReg = 0;
6185 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006186 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006187 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6188 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006189
Bill Wendling46ada192010-03-02 01:55:18 +00006190 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006191 NumRegs, RegisterVT, VT,
6192 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006193 CurReg += NumRegs;
6194 }
6195
6196 // For a function returning void, there is no return value. We can't create
6197 // such a node, so we just return a null return value in that case. In
6198 // that case, nothing will actualy look at the value.
6199 if (ReturnValues.empty())
6200 return std::make_pair(SDValue(), Chain);
6201
6202 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6203 DAG.getVTList(&RetTys[0], RetTys.size()),
6204 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006205 return std::make_pair(Res, Chain);
6206}
6207
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006208void TargetLowering::LowerOperationWrapper(SDNode *N,
6209 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006210 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006211 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006212 if (Res.getNode())
6213 Results.push_back(Res);
6214}
6215
Dan Gohmand858e902010-04-17 15:26:15 +00006216SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006217 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 return SDValue();
6219}
6220
Dan Gohman46510a72010-04-15 01:51:59 +00006221void
6222SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006223 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006224 assert((Op.getOpcode() != ISD::CopyFromReg ||
6225 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6226 "Copy from a reg to the same reg!");
6227 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6228
Owen Anderson23b9b192009-08-12 00:36:31 +00006229 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006230 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006231 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232 PendingExports.push_back(Chain);
6233}
6234
6235#include "llvm/CodeGen/SelectionDAGISel.h"
6236
Dan Gohman46510a72010-04-15 01:51:59 +00006237void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006238 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006239 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006240 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006241 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006242 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006243 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006244
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006245 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006246 SmallVector<ISD::OutputArg, 4> Outs;
6247 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6248 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006249
Dan Gohman7451d3e2010-05-29 17:03:36 +00006250 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006251 // Put in an sret pointer parameter before all the other parameters.
6252 SmallVector<EVT, 1> ValueVTs;
6253 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6254
6255 // NOTE: Assuming that a pointer will never break down to more than one VT
6256 // or one register.
6257 ISD::ArgFlagsTy Flags;
6258 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006259 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006260 ISD::InputArg RetArg(Flags, RegisterVT, true);
6261 Ins.push_back(RetArg);
6262 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006263
Dan Gohman98ca4f22009-08-05 01:29:28 +00006264 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006265 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006266 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006267 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006268 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006269 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6270 bool isArgValueUsed = !I->use_empty();
6271 for (unsigned Value = 0, NumValues = ValueVTs.size();
6272 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006273 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006274 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006275 ISD::ArgFlagsTy Flags;
6276 unsigned OriginalAlignment =
6277 TD->getABITypeAlignment(ArgTy);
6278
6279 if (F.paramHasAttr(Idx, Attribute::ZExt))
6280 Flags.setZExt();
6281 if (F.paramHasAttr(Idx, Attribute::SExt))
6282 Flags.setSExt();
6283 if (F.paramHasAttr(Idx, Attribute::InReg))
6284 Flags.setInReg();
6285 if (F.paramHasAttr(Idx, Attribute::StructRet))
6286 Flags.setSRet();
6287 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6288 Flags.setByVal();
6289 const PointerType *Ty = cast<PointerType>(I->getType());
6290 const Type *ElementTy = Ty->getElementType();
6291 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6292 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6293 // For ByVal, alignment should be passed from FE. BE will guess if
6294 // this info is not there but there are cases it cannot get right.
6295 if (F.getParamAlignment(Idx))
6296 FrameAlign = F.getParamAlignment(Idx);
6297 Flags.setByValAlign(FrameAlign);
6298 Flags.setByValSize(FrameSize);
6299 }
6300 if (F.paramHasAttr(Idx, Attribute::Nest))
6301 Flags.setNest();
6302 Flags.setOrigAlign(OriginalAlignment);
6303
Owen Anderson23b9b192009-08-12 00:36:31 +00006304 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6305 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006306 for (unsigned i = 0; i != NumRegs; ++i) {
6307 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6308 if (NumRegs > 1 && i == 0)
6309 MyFlags.Flags.setSplit();
6310 // if it isn't first piece, alignment must be 1
6311 else if (i > 0)
6312 MyFlags.Flags.setOrigAlign(1);
6313 Ins.push_back(MyFlags);
6314 }
6315 }
6316 }
6317
6318 // Call the target to set up the argument values.
6319 SmallVector<SDValue, 8> InVals;
6320 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6321 F.isVarArg(), Ins,
6322 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006323
6324 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006325 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006326 "LowerFormalArguments didn't return a valid chain!");
6327 assert(InVals.size() == Ins.size() &&
6328 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006329 DEBUG({
6330 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6331 assert(InVals[i].getNode() &&
6332 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006333 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006334 "LowerFormalArguments emitted a value with the wrong type!");
6335 }
6336 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006337
Dan Gohman5e866062009-08-06 15:37:27 +00006338 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006339 DAG.setRoot(NewRoot);
6340
6341 // Set up the argument values.
6342 unsigned i = 0;
6343 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006344 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006345 // Create a virtual register for the sret pointer, and put in a copy
6346 // from the sret argument into it.
6347 SmallVector<EVT, 1> ValueVTs;
6348 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6349 EVT VT = ValueVTs[0];
6350 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6351 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006352 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006353 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006354
Dan Gohman2048b852009-11-23 18:04:58 +00006355 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006356 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6357 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006358 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006359 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6360 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006361 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006362
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006363 // i indexes lowered arguments. Bump it past the hidden sret argument.
6364 // Idx indexes LLVM arguments. Don't touch it.
6365 ++i;
6366 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006367
Dan Gohman46510a72010-04-15 01:51:59 +00006368 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006369 ++I, ++Idx) {
6370 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006371 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006373 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006374
6375 // If this argument is unused then remember its value. It is used to generate
6376 // debugging information.
6377 if (I->use_empty() && NumValues)
6378 SDB->setUnusedArgValue(I, InVals[i]);
6379
Dan Gohman98ca4f22009-08-05 01:29:28 +00006380 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006381 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006382 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6383 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006384
6385 if (!I->use_empty()) {
6386 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6387 if (F.paramHasAttr(Idx, Attribute::SExt))
6388 AssertOp = ISD::AssertSext;
6389 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6390 AssertOp = ISD::AssertZext;
6391
Bill Wendling46ada192010-03-02 01:55:18 +00006392 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006393 NumParts, PartVT, VT,
6394 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006395 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006396
Dan Gohman98ca4f22009-08-05 01:29:28 +00006397 i += NumParts;
6398 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006399
Devang Patel0b48ead2010-08-31 22:22:42 +00006400 // Note down frame index for byval arguments.
6401 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006402 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006403 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6404 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6405
Dan Gohman98ca4f22009-08-05 01:29:28 +00006406 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006407 SDValue Res;
6408 if (!ArgValues.empty())
6409 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6410 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006411 SDB->setValue(I, Res);
6412
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006413 // If this argument is live outside of the entry block, insert a copy from
6414 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006415 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006416 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006417 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006418
Dan Gohman98ca4f22009-08-05 01:29:28 +00006419 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420
6421 // Finally, if the target has anything special to do, allow it to do so.
6422 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006423 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424}
6425
6426/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6427/// ensure constants are generated when needed. Remember the virtual registers
6428/// that need to be added to the Machine PHI nodes as input. We cannot just
6429/// directly add them, because expansion might result in multiple MBB's for one
6430/// BB. As such, the start of the BB might correspond to a different MBB than
6431/// the end.
6432///
6433void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006434SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006435 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006436
6437 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6438
6439 // Check successor nodes' PHI nodes that expect a constant to be available
6440 // from this block.
6441 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006442 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006443 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006444 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446 // If this terminator has multiple identical successors (common for
6447 // switches), only handle each succ once.
6448 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006449
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006451
6452 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6453 // nodes and Machine PHI nodes, but the incoming operands have not been
6454 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006455 for (BasicBlock::const_iterator I = SuccBB->begin();
6456 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 // Ignore dead phi's.
6458 if (PN->use_empty()) continue;
6459
6460 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006461 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006462
Dan Gohman46510a72010-04-15 01:51:59 +00006463 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006464 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006465 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006466 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006467 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006468 }
6469 Reg = RegOut;
6470 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006471 DenseMap<const Value *, unsigned>::iterator I =
6472 FuncInfo.ValueMap.find(PHIOp);
6473 if (I != FuncInfo.ValueMap.end())
6474 Reg = I->second;
6475 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006476 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006477 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006478 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006479 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006480 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006481 }
6482 }
6483
6484 // Remember that this register needs to added to the machine PHI node as
6485 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006486 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006487 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6488 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006489 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006490 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006491 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006492 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006493 Reg += NumRegisters;
6494 }
6495 }
6496 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006497 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006498}