blob: a6e0ed737bae0db365b60cfa3c8630b91a4d806e [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000019 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000020 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Jim Grosbach70939ee2011-08-17 21:51:27 +000022def imm_sr_XFORM: SDNodeXForm<imm, [{
23 unsigned Imm = N->getZExtValue();
24 return CurDAG->getTargetConstant((Imm == 32 ? 0 : Imm), MVT::i32);
25}]>;
26def ThumbSRImmAsmOperand: AsmOperandClass { let Name = "ImmThumbSR"; }
27def imm_sr : Operand<i32>, PatLeaf<(imm), [{
28 uint64_t Imm = N->getZExtValue();
Owen Anderson6d746312011-08-08 20:42:17 +000029 return Imm > 0 && Imm <= 32;
Jim Grosbach70939ee2011-08-17 21:51:27 +000030}], imm_sr_XFORM> {
31 let PrintMethod = "printThumbSRImm";
32 let ParserMatchClass = ThumbSRImmAsmOperand;
Owen Anderson6d746312011-08-08 20:42:17 +000033}
34
Evan Chenga8e29892007-01-19 07:51:42 +000035def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000037}]>;
38def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000039 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41
Evan Chenga8e29892007-01-19 07:51:42 +000042def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000043 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000044}], imm_neg_XFORM>;
45
Evan Chenga8e29892007-01-19 07:51:42 +000046def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000047 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000048}]>;
49
Eric Christopher8f232d32011-04-28 05:49:04 +000050def imm8_255 : ImmLeaf<i32, [{
51 return Imm >= 8 && Imm < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000052}]>;
53def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000054 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000055 return Val >= 8 && Val < 256;
56}], imm_neg_XFORM>;
57
Bill Wendling0480e282010-12-01 02:36:55 +000058// Break imm's up into two pieces: an immediate + a left shift. This uses
59// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
60// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000061def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000062 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
70def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000071 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000072 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000073}]>;
74
Jim Grosbachd40963c2010-12-14 22:28:03 +000075// ADR instruction labels.
76def t_adrlabel : Operand<i32> {
77 let EncoderMethod = "getThumbAdrLabelOpValue";
78}
79
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000080// Scaled 4 immediate.
81def t_imm_s4 : Operand<i32> {
82 let PrintMethod = "printThumbS4ImmOperand";
Benjamin Kramer151bd172011-07-14 21:47:24 +000083 let OperandType = "OPERAND_IMMEDIATE";
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000084}
85
Evan Chenga8e29892007-01-19 07:51:42 +000086// Define Thumb specific addressing modes.
87
Benjamin Kramer151bd172011-07-14 21:47:24 +000088let OperandType = "OPERAND_PCREL" in {
Jim Grosbache2467172010-12-10 18:21:33 +000089def t_brtarget : Operand<OtherVT> {
90 let EncoderMethod = "getThumbBRTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000091 let DecoderMethod = "DecodeThumbBROperand";
Jim Grosbache2467172010-12-10 18:21:33 +000092}
93
Jim Grosbach01086452010-12-10 17:13:40 +000094def t_bcctarget : Operand<i32> {
95 let EncoderMethod = "getThumbBCCTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000096 let DecoderMethod = "DecodeThumbBCCTargetOperand";
Jim Grosbach01086452010-12-10 17:13:40 +000097}
98
Jim Grosbachcf6220a2010-12-09 19:01:46 +000099def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +0000100 let EncoderMethod = "getThumbCBTargetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000101 let DecoderMethod = "DecodeThumbCmpBROperand";
Bill Wendlingdff2f712010-12-08 23:01:43 +0000102}
103
Jim Grosbach662a8162010-12-06 23:57:07 +0000104def t_bltarget : Operand<i32> {
105 let EncoderMethod = "getThumbBLTargetOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000106 let DecoderMethod = "DecodeThumbBLTargetOperand";
Jim Grosbach662a8162010-12-06 23:57:07 +0000107}
108
Bill Wendling09aa3f02010-12-09 00:39:08 +0000109def t_blxtarget : Operand<i32> {
110 let EncoderMethod = "getThumbBLXTargetOpValue";
Owen Anderson6d746312011-08-08 20:42:17 +0000111 let DecoderMethod = "DecodeThumbBLXOffset";
Bill Wendling09aa3f02010-12-09 00:39:08 +0000112}
Benjamin Kramer151bd172011-07-14 21:47:24 +0000113}
Bill Wendling09aa3f02010-12-09 00:39:08 +0000114
Evan Chenga8e29892007-01-19 07:51:42 +0000115// t_addrmode_rr := reg + reg
116//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000117def t_addrmode_rr_asm_operand : AsmOperandClass { let Name = "MemThumbRR"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000118def t_addrmode_rr : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000121 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson305e0462011-08-15 19:00:06 +0000122 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000123 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000124}
125
Bill Wendlingf4caf692010-12-14 03:36:38 +0000126// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000127//
Jim Grosbachc6d7c652011-08-19 16:52:32 +0000128// We use separate scaled versions because the Select* functions need
129// to explicitly check for a matching constant and return false here so that
130// the reg+imm forms will match instead. This is a horrible way to do that,
131// as it forces tight coupling between the methods, but it's how selectiondag
132// currently works.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000133def t_addrmode_rrs1 : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
135 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
136 let PrintMethod = "printThumbAddrModeRROperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000137 let DecoderMethod = "DecodeThumbAddrModeRR";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000138 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000139 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000140}
Bill Wendlingf4caf692010-12-14 03:36:38 +0000141def t_addrmode_rrs2 : Operand<i32>,
142 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
143 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000144 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000145 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000146 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000147 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000148}
149def t_addrmode_rrs4 : Operand<i32>,
150 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
151 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000152 let DecoderMethod = "DecodeThumbAddrModeRR";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000153 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000154 let ParserMatchClass = t_addrmode_rr_asm_operand;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000156}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000157
Bill Wendlingf4caf692010-12-14 03:36:38 +0000158// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000159//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000160def t_addrmode_is4 : Operand<i32>,
161 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
162 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000163 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000164 let PrintMethod = "printThumbAddrModeImm5S4Operand";
165 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000166}
167
168// t_addrmode_is2 := reg + imm5 * 2
169//
170def t_addrmode_is2 : Operand<i32>,
171 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
172 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000173 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000174 let PrintMethod = "printThumbAddrModeImm5S2Operand";
175 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000176}
177
178// t_addrmode_is1 := reg + imm5
179//
180def t_addrmode_is1 : Operand<i32>,
181 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
182 let EncoderMethod = "getAddrModeISOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000183 let DecoderMethod = "DecodeThumbAddrModeIS";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000184 let PrintMethod = "printThumbAddrModeImm5S1Operand";
185 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000186}
187
188// t_addrmode_sp := sp + imm8 * 4
189//
190def t_addrmode_sp : Operand<i32>,
191 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000192 let EncoderMethod = "getAddrModeThumbSPOpValue";
Owen Anderson648f9a72011-08-08 23:25:22 +0000193 let DecoderMethod = "DecodeThumbAddrModeSP";
Evan Chenga8e29892007-01-19 07:51:42 +0000194 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000195 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}
197
Bill Wendlingb8958b02010-12-08 01:57:09 +0000198// t_addrmode_pc := <label> => pc + imm8 * 4
199//
200def t_addrmode_pc : Operand<i32> {
201 let EncoderMethod = "getAddrModePCOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000202 let DecoderMethod = "DecodeThumbAddrModePC";
Bill Wendlingb8958b02010-12-08 01:57:09 +0000203}
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205//===----------------------------------------------------------------------===//
206// Miscellaneous Instructions.
207//
208
Jim Grosbach4642ad32010-02-22 23:10:38 +0000209// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
210// from removing one half of the matched pairs. That breaks PEI, which assumes
211// these will always be in pairs, and asserts if it finds otherwise. Better way?
212let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000213def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000214 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
215 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
216 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000217
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000218def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000219 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
220 [(ARMcallseq_start imm:$amt)]>,
221 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000222}
Evan Cheng44bec522007-05-15 01:29:07 +0000223
Jim Grosbach421993f2011-08-17 23:08:57 +0000224class T1SystemEncoding<bits<8> opc>
Bill Wendlinga46a4932010-11-29 22:15:03 +0000225 : T1Encoding<0b101111> {
Jim Grosbach421993f2011-08-17 23:08:57 +0000226 let Inst{9-8} = 0b11;
227 let Inst{7-0} = opc;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000228}
229
Jim Grosbach421993f2011-08-17 23:08:57 +0000230def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>,
231 T1SystemEncoding<0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000232
Jim Grosbach421993f2011-08-17 23:08:57 +0000233def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>,
234 T1SystemEncoding<0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000235
Jim Grosbach421993f2011-08-17 23:08:57 +0000236def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>,
237 T1SystemEncoding<0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000238
Jim Grosbach421993f2011-08-17 23:08:57 +0000239def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>,
240 T1SystemEncoding<0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000241
Jim Grosbach421993f2011-08-17 23:08:57 +0000242def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>,
243 T1SystemEncoding<0x40>; // A8.6.157
Bill Wendlinga46a4932010-11-29 22:15:03 +0000244
Jim Grosbach421993f2011-08-17 23:08:57 +0000245// The imm operand $val can be used by a debugger to store more information
Bill Wendlinga46a4932010-11-29 22:15:03 +0000246// about the breakpoint.
Jim Grosbach421993f2011-08-17 23:08:57 +0000247def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val",
248 []>,
249 T1Encoding<0b101111> {
250 let Inst{9-8} = 0b10;
Bill Wendlinga46a4932010-11-29 22:15:03 +0000251 // A8.6.22
252 bits<8> val;
253 let Inst{7-0} = val;
254}
Johnny Chend86d2692010-02-25 17:51:03 +0000255
Jim Grosbach06322472011-07-22 17:52:23 +0000256def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end",
257 []>, T1Encoding<0b101101> {
258 bits<1> end;
Bill Wendling7d0affd2010-11-21 10:55:23 +0000259 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000260 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000261 let Inst{4} = 1;
Jim Grosbach06322472011-07-22 17:52:23 +0000262 let Inst{3} = end;
Bill Wendlinga8981662010-11-19 22:02:18 +0000263 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000264}
265
Johnny Chen93042d12010-03-02 18:14:57 +0000266// Change Processor State is a system instruction -- for disassembly only.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000267def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags),
268 NoItinerary, "cps$imod $iflags",
269 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000270 T1Misc<0b0110011> {
271 // A8.6.38 & B6.1.1
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000272 bit imod;
273 bits<3> iflags;
274
275 let Inst{4} = imod;
276 let Inst{3} = 0;
277 let Inst{2-0} = iflags;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 let DecoderMethod = "DecodeThumbCPS";
Bill Wendling849f2e32010-11-29 00:18:15 +0000279}
Johnny Chen93042d12010-03-02 18:14:57 +0000280
Evan Cheng35d6c412009-08-04 23:47:55 +0000281// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000282let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000283def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000284 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000285 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000286 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000287 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000288 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000290}
Evan Chenga8e29892007-01-19 07:51:42 +0000291
Bill Wendling0ae28e42010-11-19 22:37:33 +0000292// ADD <Rd>, sp, #<imm8>
293// This is rematerializable, which is particularly useful for taking the
294// address of locals.
295let isReMaterializable = 1 in
296def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
297 "add\t$dst, $sp, $rhs", []>,
298 T1Encoding<{1,0,1,0,1,?}> {
299 // A6.2 & A8.6.8
300 bits<3> dst;
301 bits<8> rhs;
302 let Inst{10-8} = dst;
303 let Inst{7-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000304 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305}
306
307// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000308def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000309 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000310 T1Misc<{0,0,0,0,0,?,?}> {
311 // A6.2.5 & A8.6.8
312 bits<7> rhs;
313 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000314 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000315}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000316
Bill Wendling0ae28e42010-11-19 22:37:33 +0000317// SUB sp, sp, #<imm7>
318// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000319def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000320 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000321 T1Misc<{0,0,0,0,1,?,?}> {
322 // A6.2.5 & A8.6.214
323 bits<7> rhs;
324 let Inst{6-0} = rhs;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000325 let DecoderMethod = "DecodeThumbAddSPImm";
Bill Wendling0ae28e42010-11-19 22:37:33 +0000326}
Evan Cheng86198642009-08-07 00:34:42 +0000327
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000329def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000330 "add\t$dst, $rhs", []>,
331 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332 // A8.6.9 Encoding T1
333 bits<4> dst;
334 let Inst{7} = dst{3};
335 let Inst{6-3} = 0b1101;
336 let Inst{2-0} = dst{2-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000337 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000338}
Evan Cheng86198642009-08-07 00:34:42 +0000339
Bill Wendling0ae28e42010-11-19 22:37:33 +0000340// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000341def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000342 "add\t$dst, $rhs", []>,
343 T1Special<{0,0,?,?}> {
344 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000345 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000346 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000347 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000348 let Inst{2-0} = 0b101;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000349 let DecoderMethod = "DecodeThumbAddSPReg";
Johnny Chend68e1192009-12-15 17:24:14 +0000350}
Evan Cheng86198642009-08-07 00:34:42 +0000351
Evan Chenga8e29892007-01-19 07:51:42 +0000352//===----------------------------------------------------------------------===//
353// Control Flow Instructions.
354//
355
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000356// Indirect branches
357let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Cameron Zwarich421b1062011-05-26 03:41:12 +0000358 def tBX : TI<(outs), (ins GPR:$Rm, pred:$p), IIC_Br, "bx${p}\t$Rm", []>,
359 T1Special<{1,1,0,?}> {
360 // A6.2.3 & A8.6.25
361 bits<4> Rm;
362 let Inst{6-3} = Rm;
363 let Inst{2-0} = 0b000;
364 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000365}
366
Jim Grosbachead77cd2011-07-08 21:04:05 +0000367let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Owen Anderson16884412011-07-13 23:22:26 +0000368 def tBX_RET : tPseudoExpand<(outs), (ins pred:$p), 2, IIC_Br,
Jim Grosbach25e6d482011-07-08 21:50:04 +0000369 [(ARMretflag)], (tBX LR, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000370
371 // Alternative return instruction used by vararg functions.
Jim Grosbach25e6d482011-07-08 21:50:04 +0000372 def tBX_RET_vararg : tPseudoExpand<(outs), (ins tGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000373 2, IIC_Br, [],
Jim Grosbach25e6d482011-07-08 21:50:04 +0000374 (tBX GPR:$Rm, pred:$p)>;
Jim Grosbachead77cd2011-07-08 21:04:05 +0000375}
376
Bill Wendling0480e282010-12-01 02:36:55 +0000377// All calls clobber the non-callee saved registers. SP is marked as a use to
378// prevent stack-pointer assignments that appear immediately before calls from
379// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000380let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000381 // On non-Darwin platforms R9 is callee-saved.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000382 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000383 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000384 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000385 def tBL : TIx2<0b11110, 0b11, 1,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000386 (outs), (ins pred:$p, t_bltarget:$func, variable_ops), IIC_Br,
387 "bl${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000388 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000389 Requires<[IsThumb, IsNotDarwin]> {
Owen Anderson648f9a72011-08-08 23:25:22 +0000390 bits<22> func;
391 let Inst{26} = func{21};
Jim Grosbach662a8162010-12-06 23:57:07 +0000392 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000393 let Inst{13} = 1;
394 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000395 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000396 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000397
Evan Chengb6207242009-08-01 00:16:10 +0000398 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000399 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach5f687de2011-08-18 16:50:45 +0000400 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops), IIC_Br,
Owen Anderson0af0dc82011-07-18 18:50:52 +0000401 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000402 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000403 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000404 bits<21> func;
405 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000406 let Inst{13} = 1;
407 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000408 let Inst{10-1} = func{10-1};
409 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000410 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000411
Evan Chengb6207242009-08-01 00:16:10 +0000412 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000413 def tBLXr : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
414 "blx${p}\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000415 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000416 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
Owen Anderson18901d62011-05-11 17:00:48 +0000417 T1Special<{1,1,1,?}> { // A6.2.3 & A8.6.24;
418 bits<4> func;
419 let Inst{6-3} = func;
420 let Inst{2-0} = 0b000;
421 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000422
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000423 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000424 def tBX_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000425 4, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000426 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000427 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000428}
429
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000430let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000431 // On Darwin R9 is call-clobbered.
432 // R7 is marked as a use to prevent frame-pointer assignments from being
433 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +0000434 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +0000435 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000436 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000437 def tBLr9 : tPseudoExpand<(outs), (ins pred:$p, t_bltarget:$func, variable_ops),
438 4, IIC_Br, [(ARMtcall tglobaladdr:$func)],
439 (tBL pred:$p, t_bltarget:$func)>,
440 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000441
Evan Chengb6207242009-08-01 00:16:10 +0000442 // ARMv5T and above, also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000443 def tBLXi_r9 : tPseudoExpand<(outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
444 4, IIC_Br, [(ARMcall tglobaladdr:$func)],
445 (tBLXi pred:$p, t_blxtarget:$func)>,
446 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000447
Evan Chengb6207242009-08-01 00:16:10 +0000448 // Also used for Thumb2
Owen Anderson0af0dc82011-07-18 18:50:52 +0000449 def tBLXr_r9 : tPseudoExpand<(outs), (ins pred:$p, GPR:$func, variable_ops),
450 2, IIC_Br, [(ARMtcall GPR:$func)],
451 (tBLXr pred:$p, GPR:$func)>,
452 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000453
454 // ARMv4T
Cameron Zwarichad70f6d2011-05-25 21:53:50 +0000455 def tBXr9_CALL : tPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000456 4, IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000457 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000458 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000459}
460
Bill Wendling0480e282010-12-01 02:36:55 +0000461let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
462 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000463 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000464 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000465 T1Encoding<{1,1,1,0,0,?}> {
466 bits<11> target;
467 let Inst{10-0} = target;
468 }
Evan Chenga8e29892007-01-19 07:51:42 +0000469
Evan Cheng225dfe92007-01-30 01:13:37 +0000470 // Far jump
Jim Grosbach3efad8f2010-12-16 19:11:16 +0000471 // Just a pseudo for a tBL instruction. Needed to let regalloc know about
472 // the clobber of LR.
Evan Cheng53c67c02009-08-07 05:45:07 +0000473 let Defs = [LR] in
Owen Anderson0af0dc82011-07-18 18:50:52 +0000474 def tBfar : tPseudoExpand<(outs), (ins t_bltarget:$target, pred:$p),
475 4, IIC_Br, [], (tBL pred:$p, t_bltarget:$target)>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000476
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000477 def tBR_JTr : tPseudoInst<(outs),
478 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +0000479 0, IIC_Br,
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000480 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
481 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000482 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000483}
484
Evan Chengc85e8322007-07-05 07:13:32 +0000485// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000486// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000487let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000488 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000489 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000490 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Eric Christopher33281b22011-05-27 03:50:53 +0000491 T1BranchCond<{1,1,0,1}> {
Jim Grosbachceab5012010-12-04 00:20:40 +0000492 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000493 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000494 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000495 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000496}
Evan Chenga8e29892007-01-19 07:51:42 +0000497
Jim Grosbache36e21e2011-07-08 20:13:35 +0000498// Tail calls
499let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
500 // Darwin versions.
501 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
502 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000503 // tTAILJMPd: Darwin version uses a Thumb2 branch (no Thumb1 tail calls
504 // on Darwin), so it's in ARMInstrThumb2.td.
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000505 def tTAILJMPr : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000506 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000507 (tBX GPR:$dst, (ops 14, zero_reg))>,
508 Requires<[IsThumb, IsDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000509 }
510 // Non-Darwin versions (the difference is R9).
511 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
512 Uses = [SP] in {
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000513 def tTAILJMPdND : tPseudoExpand<(outs), (ins t_brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000514 4, IIC_Br, [],
Jim Grosbachaf7f2d62011-07-08 20:32:21 +0000515 (tB t_brtarget:$dst)>,
516 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000517 def tTAILJMPrND : tPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +0000518 4, IIC_Br, [],
Jim Grosbach0b44aea2011-07-08 20:39:19 +0000519 (tBX GPR:$dst, (ops 14, zero_reg))>,
520 Requires<[IsThumb, IsNotDarwin]>;
Jim Grosbache36e21e2011-07-08 20:13:35 +0000521 }
522}
523
524
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000525// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
526// A8.6.16 B: Encoding T1
527// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000528let isCall = 1, Uses = [SP] in
Jim Grosbached838482011-07-26 16:24:27 +0000529def tSVC : T1pI<(outs), (ins imm0_255:$imm), IIC_Br,
Bill Wendling6179c312010-11-20 00:53:35 +0000530 "svc", "\t$imm", []>, Encoding16 {
531 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000532 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000533 let Inst{11-8} = 0b1111;
534 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000535}
536
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000537// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000538let isBarrier = 1, isTerminator = 1 in
Owen Anderson18901d62011-05-11 17:00:48 +0000539def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000540 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000541 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000542}
543
Evan Chenga8e29892007-01-19 07:51:42 +0000544//===----------------------------------------------------------------------===//
545// Load Store Instructions.
546//
547
Bill Wendlingb6faf652010-12-14 22:10:49 +0000548// Loads: reg/reg and reg/imm5
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000549let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb6faf652010-12-14 22:10:49 +0000550multiclass thumb_ld_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
551 Operand AddrMode_r, Operand AddrMode_i,
552 AddrMode am, InstrItinClass itin_r,
553 InstrItinClass itin_i, string asm,
554 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000555 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000556 T1pILdStEncode<reg_opc,
557 (outs tGPR:$Rt), (ins AddrMode_r:$addr),
558 am, itin_r, asm, "\t$Rt, $addr",
559 [(set tGPR:$Rt, (opnode AddrMode_r:$addr))]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000560 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000561 T1pILdStEncodeImm<imm_opc, 1 /* Load */,
562 (outs tGPR:$Rt), (ins AddrMode_i:$addr),
563 am, itin_i, asm, "\t$Rt, $addr",
564 [(set tGPR:$Rt, (opnode AddrMode_i:$addr))]>;
565}
566// Stores: reg/reg and reg/imm5
567multiclass thumb_st_rr_ri_enc<bits<3> reg_opc, bits<4> imm_opc,
568 Operand AddrMode_r, Operand AddrMode_i,
569 AddrMode am, InstrItinClass itin_r,
570 InstrItinClass itin_i, string asm,
571 PatFrag opnode> {
Bill Wendling345cdb62010-12-14 23:42:48 +0000572 def r : // reg/reg
Bill Wendlingb6faf652010-12-14 22:10:49 +0000573 T1pILdStEncode<reg_opc,
574 (outs), (ins tGPR:$Rt, AddrMode_r:$addr),
575 am, itin_r, asm, "\t$Rt, $addr",
576 [(opnode tGPR:$Rt, AddrMode_r:$addr)]>;
Bill Wendling345cdb62010-12-14 23:42:48 +0000577 def i : // reg/imm5
Bill Wendlingb6faf652010-12-14 22:10:49 +0000578 T1pILdStEncodeImm<imm_opc, 0 /* Store */,
579 (outs), (ins tGPR:$Rt, AddrMode_i:$addr),
580 am, itin_i, asm, "\t$Rt, $addr",
581 [(opnode tGPR:$Rt, AddrMode_i:$addr)]>;
582}
Bill Wendling6179c312010-11-20 00:53:35 +0000583
Bill Wendlingb6faf652010-12-14 22:10:49 +0000584// A8.6.57 & A8.6.60
585defm tLDR : thumb_ld_rr_ri_enc<0b100, 0b0110, t_addrmode_rrs4,
586 t_addrmode_is4, AddrModeT1_4,
587 IIC_iLoad_r, IIC_iLoad_i, "ldr",
588 UnOpFrag<(load node:$Src)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000589
Bill Wendlingb6faf652010-12-14 22:10:49 +0000590// A8.6.64 & A8.6.61
591defm tLDRB : thumb_ld_rr_ri_enc<0b110, 0b0111, t_addrmode_rrs1,
592 t_addrmode_is1, AddrModeT1_1,
593 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrb",
594 UnOpFrag<(zextloadi8 node:$Src)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000595
Bill Wendlingb6faf652010-12-14 22:10:49 +0000596// A8.6.76 & A8.6.73
597defm tLDRH : thumb_ld_rr_ri_enc<0b101, 0b1000, t_addrmode_rrs2,
598 t_addrmode_is2, AddrModeT1_2,
599 IIC_iLoad_bh_r, IIC_iLoad_bh_i, "ldrh",
600 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000601
Evan Cheng2f297df2009-07-11 07:08:13 +0000602let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000603def tLDRSB : // A8.6.80
Owen Anderson305e0462011-08-15 19:00:06 +0000604 T1pILdStEncode<0b011, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000605 AddrModeT1_1, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000606 "ldrsb", "\t$Rt, $addr",
607 [(set tGPR:$Rt, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000608
Evan Cheng2f297df2009-07-11 07:08:13 +0000609let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000610def tLDRSH : // A8.6.84
Owen Anderson305e0462011-08-15 19:00:06 +0000611 T1pILdStEncode<0b111, (outs tGPR:$Rt), (ins t_addrmode_rr:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000612 AddrModeT1_2, IIC_iLoad_bh_r,
Owen Anderson305e0462011-08-15 19:00:06 +0000613 "ldrsh", "\t$Rt, $addr",
614 [(set tGPR:$Rt, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000615
Dan Gohman15511cf2008-12-03 18:15:48 +0000616let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000617def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Bill Wendlingdc381372010-12-15 23:31:24 +0000618 "ldr", "\t$Rt, $addr",
619 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000620 T1LdStSP<{1,?,?}> {
621 bits<3> Rt;
622 bits<8> addr;
623 let Inst{10-8} = Rt;
624 let Inst{7-0} = addr;
625}
Evan Cheng012f2d92007-01-24 08:53:17 +0000626
627// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000628// FIXME: Use ldr.n to work around a Darwin assembler bug.
Owen Anderson91614ae2011-07-18 22:14:02 +0000629let canFoldAsLoad = 1, isReMaterializable = 1, isCodeGenOnly = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000630def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000631 "ldr", ".n\t$Rt, $addr",
632 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
633 T1Encoding<{0,1,0,0,1,?}> {
634 // A6.2 & A8.6.59
635 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000636 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000637 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000638 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000639}
Evan Chengfa775d02007-03-19 07:20:03 +0000640
Johnny Chen597fa652011-04-22 19:12:43 +0000641// FIXME: Remove this entry when the above ldr.n workaround is fixed.
642// For disassembly use only.
643def tLDRpciDIS : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
644 "ldr", "\t$Rt, $addr",
645 [/* disassembly only */]>,
646 T1Encoding<{0,1,0,0,1,?}> {
647 // A6.2 & A8.6.59
648 bits<3> Rt;
649 bits<8> addr;
650 let Inst{10-8} = Rt;
651 let Inst{7-0} = addr;
652}
653
Bill Wendlingb6faf652010-12-14 22:10:49 +0000654// A8.6.194 & A8.6.192
655defm tSTR : thumb_st_rr_ri_enc<0b000, 0b0110, t_addrmode_rrs4,
656 t_addrmode_is4, AddrModeT1_4,
657 IIC_iStore_r, IIC_iStore_i, "str",
658 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000659
Bill Wendlingb6faf652010-12-14 22:10:49 +0000660// A8.6.197 & A8.6.195
661defm tSTRB : thumb_st_rr_ri_enc<0b010, 0b0111, t_addrmode_rrs1,
662 t_addrmode_is1, AddrModeT1_1,
663 IIC_iStore_bh_r, IIC_iStore_bh_i, "strb",
664 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000665
Bill Wendlingb6faf652010-12-14 22:10:49 +0000666// A8.6.207 & A8.6.205
667defm tSTRH : thumb_st_rr_ri_enc<0b001, 0b1000, t_addrmode_rrs2,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000668 t_addrmode_is2, AddrModeT1_2,
669 IIC_iStore_bh_r, IIC_iStore_bh_i, "strh",
670 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000671
Evan Chenga8e29892007-01-19 07:51:42 +0000672
Jim Grosbachd967cd02010-12-07 21:50:47 +0000673def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000674 "str", "\t$Rt, $addr",
675 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000676 T1LdStSP<{0,?,?}> {
677 bits<3> Rt;
678 bits<8> addr;
679 let Inst{10-8} = Rt;
680 let Inst{7-0} = addr;
681}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000682
Evan Chenga8e29892007-01-19 07:51:42 +0000683//===----------------------------------------------------------------------===//
684// Load / store multiple Instructions.
685//
686
Bill Wendling6c470b82010-11-13 09:09:38 +0000687multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
688 InstrItinClass itin_upd, bits<6> T1Enc,
Owen Anderson565a0362011-07-18 23:25:34 +0000689 bit L_bit, string baseOpc> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000690 def IA :
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000691 T1I<(outs), (ins tGPR:$Rn, pred:$p, reglist:$regs, variable_ops),
692 itin, !strconcat(asm, "${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000693 T1Encoding<T1Enc> {
694 bits<3> Rn;
695 bits<8> regs;
696 let Inst{10-8} = Rn;
697 let Inst{7-0} = regs;
698 }
Owen Anderson565a0362011-07-18 23:25:34 +0000699
Bill Wendling73fe34a2010-11-16 01:16:36 +0000700 def IA_UPD :
Owen Anderson565a0362011-07-18 23:25:34 +0000701 InstTemplate<AddrModeNone, 0, IndexModeNone, Pseudo, GenericDomain,
702 "$Rn = $wb", itin_upd>,
703 PseudoInstExpansion<(!cast<Instruction>(!strconcat(baseOpc, "IA"))
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000704 tGPR:$Rn, pred:$p, reglist:$regs)> {
Owen Anderson565a0362011-07-18 23:25:34 +0000705 let Size = 2;
706 let OutOperandList = (outs GPR:$wb);
707 let InOperandList = (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops);
708 let Pattern = [];
709 let isCodeGenOnly = 1;
710 let isPseudo = 1;
711 list<Predicate> Predicates = [IsThumb];
Bill Wendling6179c312010-11-20 00:53:35 +0000712 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000713}
714
Bill Wendling73fe34a2010-11-16 01:16:36 +0000715// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000716let neverHasSideEffects = 1 in {
717
718let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
719defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000720 {1,1,0,0,1,?}, 1, "tLDM">;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000721
722let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
723defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
Owen Anderson565a0362011-07-18 23:25:34 +0000724 {1,1,0,0,0,?}, 0, "tSTM">;
Owen Anderson18901d62011-05-11 17:00:48 +0000725
Bill Wendlingddc918b2010-11-13 10:57:02 +0000726} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000727
Jim Grosbach93b3eff2011-08-18 21:50:53 +0000728def : InstAlias<"ldm${p} $Rn!, $regs",
729 (tLDMIA tGPR:$Rn, pred:$p, reglist:$regs)>,
730 Requires<[IsThumb, IsThumb1Only]>;
731
732
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000733let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000734def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000735 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000736 "pop${p}\t$regs", []>,
737 T1Misc<{1,1,0,?,?,?,?}> {
738 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000739 let Inst{8} = regs{15};
740 let Inst{7-0} = regs{7-0};
741}
Evan Cheng4b322e52009-08-11 21:11:32 +0000742
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000743let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000744def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000745 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000746 "push${p}\t$regs", []>,
747 T1Misc<{0,1,0,?,?,?,?}> {
748 bits<16> regs;
749 let Inst{8} = regs{14};
750 let Inst{7-0} = regs{7-0};
751}
Evan Chenga8e29892007-01-19 07:51:42 +0000752
753//===----------------------------------------------------------------------===//
754// Arithmetic Instructions.
755//
756
Bill Wendling1d045ee2010-12-01 02:28:08 +0000757// Helper classes for encoding T1pI patterns:
758class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
759 string opc, string asm, list<dag> pattern>
760 : T1pI<oops, iops, itin, opc, asm, pattern>,
761 T1DataProcessing<opA> {
762 bits<3> Rm;
763 bits<3> Rn;
764 let Inst{5-3} = Rm;
765 let Inst{2-0} = Rn;
766}
767class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
768 string opc, string asm, list<dag> pattern>
769 : T1pI<oops, iops, itin, opc, asm, pattern>,
770 T1Misc<opA> {
771 bits<3> Rm;
772 bits<3> Rd;
773 let Inst{5-3} = Rm;
774 let Inst{2-0} = Rd;
775}
776
Bill Wendling76f4e102010-12-01 01:20:15 +0000777// Helper classes for encoding T1sI patterns:
778class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
779 string opc, string asm, list<dag> pattern>
780 : T1sI<oops, iops, itin, opc, asm, pattern>,
781 T1DataProcessing<opA> {
782 bits<3> Rd;
783 bits<3> Rn;
784 let Inst{5-3} = Rn;
785 let Inst{2-0} = Rd;
786}
787class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
788 string opc, string asm, list<dag> pattern>
789 : T1sI<oops, iops, itin, opc, asm, pattern>,
790 T1General<opA> {
791 bits<3> Rm;
792 bits<3> Rn;
793 bits<3> Rd;
794 let Inst{8-6} = Rm;
795 let Inst{5-3} = Rn;
796 let Inst{2-0} = Rd;
797}
798class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
799 string opc, string asm, list<dag> pattern>
800 : T1sI<oops, iops, itin, opc, asm, pattern>,
801 T1General<opA> {
802 bits<3> Rd;
803 bits<3> Rm;
804 let Inst{5-3} = Rm;
805 let Inst{2-0} = Rd;
806}
807
808// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000809class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
810 string opc, string asm, list<dag> pattern>
811 : T1sIt<oops, iops, itin, opc, asm, pattern>,
812 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000813 bits<3> Rdn;
814 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000815 let Inst{5-3} = Rm;
816 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000817}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000818class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
819 string opc, string asm, list<dag> pattern>
820 : T1sIt<oops, iops, itin, opc, asm, pattern>,
821 T1General<opA> {
822 bits<3> Rdn;
823 bits<8> imm8;
824 let Inst{10-8} = Rdn;
825 let Inst{7-0} = imm8;
826}
827
828// Add with carry register
829let isCommutable = 1, Uses = [CPSR] in
830def tADC : // A8.6.2
831 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
832 "adc", "\t$Rdn, $Rm",
833 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000834
David Goodwinc9ee1182009-06-25 22:49:55 +0000835// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000836def tADDi3 : // A8.6.4 T1
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000837 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, imm0_7:$imm3),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000838 IIC_iALUi,
Bill Wendling76f4e102010-12-01 01:20:15 +0000839 "add", "\t$Rd, $Rm, $imm3",
840 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000841 bits<3> imm3;
842 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000843}
Evan Chenga8e29892007-01-19 07:51:42 +0000844
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000845def tADDi8 : // A8.6.4 T2
Jim Grosbach89e2aa62011-08-16 23:57:34 +0000846 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn),
847 (ins tGPR:$Rn, imm0_255:$imm8), IIC_iALUi,
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000848 "add", "\t$Rdn, $imm8",
849 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000850
David Goodwinc9ee1182009-06-25 22:49:55 +0000851// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000852let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000853def tADDrr : // A8.6.6 T1
854 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
855 IIC_iALUr,
856 "add", "\t$Rd, $Rn, $Rm",
857 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000858
Evan Chengcd799b92009-06-12 20:46:18 +0000859let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000860def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
861 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000862 T1Special<{0,0,?,?}> {
863 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000864 bits<4> Rdn;
865 bits<4> Rm;
866 let Inst{7} = Rdn{3};
867 let Inst{6-3} = Rm;
868 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000869}
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000871// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000872let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000873def tAND : // A8.6.12
874 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
875 IIC_iBITr,
876 "and", "\t$Rdn, $Rm",
877 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000878
David Goodwinc9ee1182009-06-25 22:49:55 +0000879// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000880def tASRri : // A8.6.14
Owen Anderson6d746312011-08-08 20:42:17 +0000881 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000882 IIC_iMOVsi,
883 "asr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000884 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000885 bits<5> imm5;
886 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000887}
Evan Chenga8e29892007-01-19 07:51:42 +0000888
David Goodwinc9ee1182009-06-25 22:49:55 +0000889// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000890def tASRrr : // A8.6.15
891 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
892 IIC_iMOVsr,
893 "asr", "\t$Rdn, $Rm",
894 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000895
David Goodwinc9ee1182009-06-25 22:49:55 +0000896// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000897def tBIC : // A8.6.20
898 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
899 IIC_iBITr,
900 "bic", "\t$Rdn, $Rm",
901 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000902
David Goodwinc9ee1182009-06-25 22:49:55 +0000903// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000904let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000905//FIXME: Disable CMN, as CCodes are backwards from compare expectations
906// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000907//def tCMN : // A8.6.33
908// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
909// IIC_iCMPr,
910// "cmn", "\t$lhs, $rhs",
911// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000912
913def tCMNz : // A8.6.33
914 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
915 IIC_iCMPr,
916 "cmn", "\t$Rn, $Rm",
917 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
918
919} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000920
David Goodwinc9ee1182009-06-25 22:49:55 +0000921// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000922let isCompare = 1, Defs = [CPSR] in {
Jim Grosbach0d1511c2011-08-18 18:08:29 +0000923def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, imm0_255:$imm8), IIC_iCMPi,
Bill Wendling5cc88a22010-11-20 22:52:33 +0000924 "cmp", "\t$Rn, $imm8",
925 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
926 T1General<{1,0,1,?,?}> {
927 // A8.6.35
928 bits<3> Rn;
929 bits<8> imm8;
930 let Inst{10-8} = Rn;
931 let Inst{7-0} = imm8;
932}
933
David Goodwinc9ee1182009-06-25 22:49:55 +0000934// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +0000935def tCMPr : // A8.6.36 T1
936 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
937 IIC_iCMPr,
938 "cmp", "\t$Rn, $Rm",
939 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
940
Bill Wendling849f2e32010-11-29 00:18:15 +0000941def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
942 "cmp", "\t$Rn, $Rm", []>,
943 T1Special<{0,1,?,?}> {
944 // A8.6.36 T2
945 bits<4> Rm;
946 bits<4> Rn;
947 let Inst{7} = Rn{3};
948 let Inst{6-3} = Rm;
949 let Inst{2-0} = Rn{2-0};
950}
Bill Wendling5cc88a22010-11-20 22:52:33 +0000951} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000952
Evan Chenga8e29892007-01-19 07:51:42 +0000953
David Goodwinc9ee1182009-06-25 22:49:55 +0000954// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000955let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000956def tEOR : // A8.6.45
957 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
958 IIC_iBITr,
959 "eor", "\t$Rdn, $Rm",
960 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000961
David Goodwinc9ee1182009-06-25 22:49:55 +0000962// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000963def tLSLri : // A8.6.88
964 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
965 IIC_iMOVsi,
966 "lsl", "\t$Rd, $Rm, $imm5",
967 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000968 bits<5> imm5;
969 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000970}
Evan Chenga8e29892007-01-19 07:51:42 +0000971
David Goodwinc9ee1182009-06-25 22:49:55 +0000972// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000973def tLSLrr : // A8.6.89
974 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
975 IIC_iMOVsr,
976 "lsl", "\t$Rdn, $Rm",
977 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
David Goodwinc9ee1182009-06-25 22:49:55 +0000979// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000980def tLSRri : // A8.6.90
Owen Anderson6d746312011-08-08 20:42:17 +0000981 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, imm_sr:$imm5),
Bill Wendling76f4e102010-12-01 01:20:15 +0000982 IIC_iMOVsi,
983 "lsr", "\t$Rd, $Rm, $imm5",
Owen Anderson6d746312011-08-08 20:42:17 +0000984 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm_sr:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000985 bits<5> imm5;
986 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000987}
Evan Chenga8e29892007-01-19 07:51:42 +0000988
David Goodwinc9ee1182009-06-25 22:49:55 +0000989// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000990def tLSRrr : // A8.6.91
991 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
992 IIC_iMOVsr,
993 "lsr", "\t$Rdn, $Rm",
994 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000995
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000996// Move register
Evan Chengc4af4632010-11-17 20:13:28 +0000997let isMoveImm = 1 in
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000998def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins imm0_255:$imm8), IIC_iMOVi,
Bill Wendlingdcf0a472010-11-21 11:49:36 +0000999 "mov", "\t$Rd, $imm8",
1000 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1001 T1General<{1,0,0,?,?}> {
1002 // A8.6.96
1003 bits<3> Rd;
1004 bits<8> imm8;
1005 let Inst{10-8} = Rd;
1006 let Inst{7-0} = imm8;
1007}
Evan Chenga8e29892007-01-19 07:51:42 +00001008
Jim Grosbachefeedce2011-07-01 17:14:11 +00001009// A7-73: MOV(2) - mov setting flag.
Evan Chenga8e29892007-01-19 07:51:42 +00001010
Evan Chengcd799b92009-06-12 20:46:18 +00001011let neverHasSideEffects = 1 in {
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001012def tMOVr : Thumb1pI<(outs GPR:$Rd), (ins GPR:$Rm), AddrModeNone,
Owen Anderson16884412011-07-13 23:22:26 +00001013 2, IIC_iMOVr,
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001014 "mov", "\t$Rd, $Rm", "", []>,
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001015 T1Special<{1,0,?,?}> {
Bill Wendling534a5e42010-12-03 01:55:47 +00001016 // A8.6.97
1017 bits<4> Rd;
1018 bits<4> Rm;
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001019 let Inst{7} = Rd{3};
1020 let Inst{6-3} = Rm;
Bill Wendling534a5e42010-12-03 01:55:47 +00001021 let Inst{2-0} = Rd{2-0};
1022}
Evan Cheng446c4282009-07-11 06:43:01 +00001023let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001024def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1025 "movs\t$Rd, $Rm", []>, Encoding16 {
1026 // A8.6.97
1027 bits<3> Rd;
1028 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001029 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001030 let Inst{5-3} = Rm;
1031 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001032}
Evan Chengcd799b92009-06-12 20:46:18 +00001033} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001034
Bill Wendling0480e282010-12-01 02:36:55 +00001035// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001036let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001037def tMUL : // A8.6.105 T1
1038 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1039 IIC_iMUL32,
1040 "mul", "\t$Rdn, $Rm, $Rdn",
1041 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001042
Bill Wendling76f4e102010-12-01 01:20:15 +00001043// Move inverse register
1044def tMVN : // A8.6.107
1045 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1046 "mvn", "\t$Rd, $Rn",
1047 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001048
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001049// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001050let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001051def tORR : // A8.6.114
1052 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1053 IIC_iBITr,
1054 "orr", "\t$Rdn, $Rm",
1055 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001056
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001057// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001058def tREV : // A8.6.134
1059 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1060 IIC_iUNAr,
1061 "rev", "\t$Rd, $Rm",
1062 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1063 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001064
Bill Wendling1d045ee2010-12-01 02:28:08 +00001065def tREV16 : // A8.6.135
1066 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1067 IIC_iUNAr,
1068 "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001069 [(set tGPR:$Rd, (rotr (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001070 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001071
Bill Wendling1d045ee2010-12-01 02:28:08 +00001072def tREVSH : // A8.6.136
1073 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1074 IIC_iUNAr,
1075 "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00001076 [(set tGPR:$Rd, (sra (bswap tGPR:$Rm), (i32 16)))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001077 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001078
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001079// Rotate right register
1080def tROR : // A8.6.139
1081 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1082 IIC_iMOVsr,
1083 "ror", "\t$Rdn, $Rm",
1084 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001085
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001086// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001087def tRSB : // A8.6.141
1088 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1089 IIC_iALUi,
1090 "rsb", "\t$Rd, $Rn, #0",
1091 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001092
David Goodwinc9ee1182009-06-25 22:49:55 +00001093// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001094let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001095def tSBC : // A8.6.151
1096 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1097 IIC_iALUr,
1098 "sbc", "\t$Rdn, $Rm",
1099 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001100
David Goodwinc9ee1182009-06-25 22:49:55 +00001101// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001102def tSUBi3 : // A8.6.210 T1
1103 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1104 IIC_iALUi,
1105 "sub", "\t$Rd, $Rm, $imm3",
1106 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001107 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001108 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001109}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001110
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001111def tSUBi8 : // A8.6.210 T2
1112 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1113 IIC_iALUi,
1114 "sub", "\t$Rdn, $imm8",
1115 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001116
Bill Wendling76f4e102010-12-01 01:20:15 +00001117// Subtract register
1118def tSUBrr : // A8.6.212
1119 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1120 IIC_iALUr,
1121 "sub", "\t$Rd, $Rn, $Rm",
1122 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001123
1124// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001125
Bill Wendling76f4e102010-12-01 01:20:15 +00001126// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001127def tSXTB : // A8.6.222
1128 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1129 IIC_iUNAr,
1130 "sxtb", "\t$Rd, $Rm",
1131 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1132 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001133
Bill Wendling1d045ee2010-12-01 02:28:08 +00001134// Sign-extend short
1135def tSXTH : // A8.6.224
1136 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1137 IIC_iUNAr,
1138 "sxth", "\t$Rd, $Rm",
1139 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1140 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001141
Bill Wendling1d045ee2010-12-01 02:28:08 +00001142// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001143let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001144def tTST : // A8.6.230
1145 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1146 "tst", "\t$Rn, $Rm",
1147 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001148
Bill Wendling1d045ee2010-12-01 02:28:08 +00001149// Zero-extend byte
1150def tUXTB : // A8.6.262
1151 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1152 IIC_iUNAr,
1153 "uxtb", "\t$Rd, $Rm",
1154 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1155 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001156
Bill Wendling1d045ee2010-12-01 02:28:08 +00001157// Zero-extend short
1158def tUXTH : // A8.6.264
1159 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1160 IIC_iUNAr,
1161 "uxth", "\t$Rd, $Rm",
1162 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1163 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001164
Jim Grosbach80dc1162010-02-16 21:23:02 +00001165// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001166// Expanded after instruction selection into a branch sequence.
1167let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001168 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001169 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001170 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001171 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001172
1173// tLEApcrel - Load a pc-relative address into a register without offending the
1174// assembler.
Jim Grosbachd40963c2010-12-14 22:28:03 +00001175
1176def tADR : T1I<(outs tGPR:$Rd), (ins t_adrlabel:$addr, pred:$p),
Jim Grosbach5a1cd042011-08-17 20:37:40 +00001177 IIC_iALUi, "adr{$p}\t$Rd, $addr", []>,
Jim Grosbachd40963c2010-12-14 22:28:03 +00001178 T1Encoding<{1,0,1,0,0,?}> {
Bill Wendling67077412010-11-30 00:18:30 +00001179 bits<3> Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001180 bits<8> addr;
Bill Wendling67077412010-11-30 00:18:30 +00001181 let Inst{10-8} = Rd;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001182 let Inst{7-0} = addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001183 let DecoderMethod = "DecodeThumbAddSpecialReg";
Bill Wendling67077412010-11-30 00:18:30 +00001184}
Evan Chenga8e29892007-01-19 07:51:42 +00001185
Jim Grosbachd40963c2010-12-14 22:28:03 +00001186let neverHasSideEffects = 1, isReMaterializable = 1 in
1187def tLEApcrel : tPseudoInst<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001188 2, IIC_iALUi, []>;
Jim Grosbachd40963c2010-12-14 22:28:03 +00001189
1190def tLEApcrelJT : tPseudoInst<(outs tGPR:$Rd),
1191 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001192 2, IIC_iALUi, []>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001193
Evan Chenga8e29892007-01-19 07:51:42 +00001194//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001195// TLS Instructions
1196//
1197
1198// __aeabi_read_tp preserves the registers r1-r3.
Jim Grosbachff97eb02011-06-30 19:38:01 +00001199// This is a pseudo inst so that we can get the encoding right,
1200// complete with fixup for the aeabi_read_tp function.
1201let isCall = 1, Defs = [R0, R12, LR, CPSR], Uses = [SP] in
Owen Anderson16884412011-07-13 23:22:26 +00001202def tTPsoft : tPseudoInst<(outs), (ins), 4, IIC_Br,
Jim Grosbachff97eb02011-06-30 19:38:01 +00001203 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001204
Bill Wendling0480e282010-12-01 02:36:55 +00001205//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001206// SJLJ Exception handling intrinsics
Owen Anderson18901d62011-05-11 17:00:48 +00001207//
Bill Wendling0480e282010-12-01 02:36:55 +00001208
1209// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1210// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1211// from some other function to get here, and we're using the stack frame for the
1212// containing function to save/restore registers, we can't keep anything live in
1213// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001214// tromped upon when we get here from a longjmp(). We force everything out of
Bill Wendling0480e282010-12-01 02:36:55 +00001215// registers except for our own input by listing the relevant registers in
1216// Defs. By doing so, we also cause the prologue/epilogue code to actively
1217// preserve all of the callee-saved resgisters, which is exactly what we want.
1218// $val is a scratch register for our use.
Andrew Tricka1099f12011-06-07 00:08:49 +00001219let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12, CPSR ],
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001220 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1221def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00001222 AddrModeNone, 0, NoItinerary, "","",
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001223 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001224
1225// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001226let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001227 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001228def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Owen Anderson16884412011-07-13 23:22:26 +00001229 AddrModeNone, 0, IndexModeNone,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001230 Pseudo, NoItinerary, "", "",
1231 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1232 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001233
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001234//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001235// Non-Instruction Patterns
1236//
1237
Jim Grosbach97a884d2010-12-07 20:41:06 +00001238// Comparisons
1239def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1240 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1241def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1242 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1243
Evan Cheng892837a2009-07-10 02:09:04 +00001244// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001245def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1246 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1247def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001248 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001249def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1250 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001251
1252// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001253def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1254 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1255def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1256 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1257def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1258 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001259
Evan Chenga8e29892007-01-19 07:51:42 +00001260// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001261def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1262def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001263
Evan Chengd85ac4d2007-01-27 02:29:45 +00001264// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001265def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1266 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001267
Evan Chenga8e29892007-01-19 07:51:42 +00001268// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001269def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001270 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001271def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001272 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001273
1274def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001275 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001276def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001277 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001278
1279// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001280def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1281 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1282def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1283 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001284
1285// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001286def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1287 (tLDRBr t_addrmode_rrs1:$addr)>;
1288def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1289 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001290
Evan Chengb60c02e2007-01-26 19:13:16 +00001291// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001292def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1293def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1294def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1295def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1296def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1297def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001298
Evan Cheng0e87e232009-08-28 00:31:43 +00001299// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001300// ldr{b|h} + sxt{b|h} instead.
Bill Wendling415af342010-12-15 00:58:57 +00001301def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1302 (tSXTB (tLDRBi t_addrmode_is1:$addr))>,
1303 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001304def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1305 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001306 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendling415af342010-12-15 00:58:57 +00001307def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1308 (tSXTH (tLDRHi t_addrmode_is2:$addr))>,
1309 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001310def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1311 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001312 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001313
Bill Wendlingf4caf692010-12-14 03:36:38 +00001314def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1315 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
Bill Wendling415af342010-12-15 00:58:57 +00001316def : T1Pat<(sextloadi8 t_addrmode_is1:$addr),
1317 (tASRri (tLSLri (tLDRBi t_addrmode_is1:$addr), 24), 24)>;
1318def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1319 (tASRri (tLSLri (tLDRHr t_addrmode_rrs2:$addr), 16), 16)>;
1320def : T1Pat<(sextloadi16 t_addrmode_is2:$addr),
1321 (tASRri (tLSLri (tLDRHi t_addrmode_is2:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001322
Evan Chenga8e29892007-01-19 07:51:42 +00001323// Large immediate handling.
1324
1325// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001326def : T1Pat<(i32 thumb_immshifted:$src),
1327 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1328 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001329
Evan Cheng9cb9e672009-06-27 02:26:13 +00001330def : T1Pat<(i32 imm0_255_comp:$src),
1331 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001332
1333// Pseudo instruction that combines ldr from constpool and add pc. This should
1334// be expanded into two instructions late to allow if-conversion and
1335// scheduling.
1336let isReMaterializable = 1 in
1337def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001338 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001339 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1340 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001341 Requires<[IsThumb, IsThumb1Only]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001342
1343// Pseudo-instruction for merged POP and return.
1344// FIXME: remove when we have a way to marking a MI with these properties.
1345let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1346 hasExtraDefRegAllocReq = 1 in
1347def tPOP_RET : tPseudoExpand<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001348 2, IIC_iPop_Br, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001349 (tPOP pred:$p, reglist:$regs)>;
1350
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001351// Indirect branch using "mov pc, $Rm"
1352let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Jim Grosbach7e61a312011-07-08 22:33:49 +00001353 def tBRIND : tPseudoExpand<(outs), (ins GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001354 2, IIC_Br, [(brind GPR:$Rm)],
Jim Grosbach7e61a312011-07-08 22:33:49 +00001355 (tMOVr PC, GPR:$Rm, pred:$p)>;
Jim Grosbachaa8d1b82011-07-08 22:25:23 +00001356}