blob: c1be3e95fc4bd63a75a809ccb9deae8201fc38fa [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
53#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000054#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000056#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000058#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000059#include <algorithm>
60using namespace llvm;
61
Dale Johannesen601d3c02008-09-05 01:48:15 +000062/// LimitFloatPrecision - Generate low-precision inline sequences for
63/// some float libcalls (6, 8 or 12 bits).
64static unsigned LimitFloatPrecision;
65
66static cl::opt<unsigned, true>
67LimitFPPrecision("limit-float-precision",
68 cl::desc("Generate low-precision inline sequences "
69 "for some float libcalls"),
70 cl::location(LimitFloatPrecision),
71 cl::init(0));
72
Andrew Trickde91f3c2010-11-12 17:50:46 +000073// Limit the width of DAG chains. This is important in general to prevent
74// prevent DAG-based analysis from blowing up. For example, alias analysis and
75// load clustering may not complete in reasonable time. It is difficult to
76// recognize and avoid this situation within each individual analysis, and
77// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000078// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000079//
80// MaxParallelChains default is arbitrarily high to avoid affecting
81// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000082// sequence over this should have been converted to llvm.memcpy by the
83// frontend. It easy to induce this behavior with .ll code such as:
84// %buffer = alloca [4096 x i8]
85// %data = load [4096 x i8]* %argPtr
86// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trickde91f3c2010-11-12 17:50:46 +000087static cl::opt<unsigned>
88MaxParallelChains("dag-chain-limit", cl::desc("Max parallel isel dag chains"),
89 cl::init(64), cl::Hidden);
90
Chris Lattner3ac18842010-08-24 23:20:40 +000091static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
92 const SDValue *Parts, unsigned NumParts,
93 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000095/// getCopyFromParts - Create a value that contains the specified legal parts
96/// combined into the value they represent. If the parts combine to a type
97/// larger then ValueVT then AssertOp can be used to specify whether the extra
98/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
99/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +0000100static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000101 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000102 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000103 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000104 if (ValueVT.isVector())
105 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000106
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000107 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000108 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000109 SDValue Val = Parts[0];
110
111 if (NumParts > 1) {
112 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000113 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000114 unsigned PartBits = PartVT.getSizeInBits();
115 unsigned ValueBits = ValueVT.getSizeInBits();
116
117 // Assemble the power of 2 part.
118 unsigned RoundParts = NumParts & (NumParts - 1) ?
119 1 << Log2_32(NumParts) : NumParts;
120 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000121 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000123 SDValue Lo, Hi;
124
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000128 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000130 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000131 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000133 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
134 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000135 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000137 if (TLI.isBigEndian())
138 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000139
Chris Lattner3ac18842010-08-24 23:20:40 +0000140 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000141
142 if (RoundParts < NumParts) {
143 // Assemble the trailing non-power-of-2 part.
144 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000145 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000146 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000147 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148
149 // Combine the round and odd parts.
150 Lo = Val;
151 if (TLI.isBigEndian())
152 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000153 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000154 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
155 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000156 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000157 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000158 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
159 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000160 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 } else if (PartVT.isFloatingPoint()) {
162 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000164 "Unexpected split");
165 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000166 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
167 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 if (TLI.isBigEndian())
169 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000170 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000171 } else {
172 // FP split into integer parts (soft fp)
173 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
174 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000175 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000176 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 }
178 }
179
180 // There is now one part, held in Val. Correct it to match ValueVT.
181 PartVT = Val.getValueType();
182
183 if (PartVT == ValueVT)
184 return Val;
185
Chris Lattner3ac18842010-08-24 23:20:40 +0000186 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000187 if (ValueVT.bitsLT(PartVT)) {
188 // For a truncate, see if we have any information to
189 // indicate whether the truncated bits will always be
190 // zero or sign-extension.
191 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000192 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000193 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000194 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000196 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000197 }
198
199 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000200 // FP_ROUND's are always exact here.
201 if (ValueVT.bitsLT(Val.getValueType()))
202 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000203 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000204
Chris Lattner3ac18842010-08-24 23:20:40 +0000205 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206 }
207
Bill Wendling4533cac2010-01-28 21:51:40 +0000208 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000209 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000210
Torok Edwinc23197a2009-07-14 16:55:14 +0000211 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000212 return SDValue();
213}
214
Chris Lattner3ac18842010-08-24 23:20:40 +0000215/// getCopyFromParts - Create a value that contains the specified legal parts
216/// combined into the value they represent. If the parts combine to a type
217/// larger then ValueVT then AssertOp can be used to specify whether the extra
218/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
219/// (ISD::AssertSext).
220static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
221 const SDValue *Parts, unsigned NumParts,
222 EVT PartVT, EVT ValueVT) {
223 assert(ValueVT.isVector() && "Not a vector value");
224 assert(NumParts > 0 && "No parts to assemble!");
225 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
226 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000227
Chris Lattner3ac18842010-08-24 23:20:40 +0000228 // Handle a multi-element vector.
229 if (NumParts > 1) {
230 EVT IntermediateVT, RegisterVT;
231 unsigned NumIntermediates;
232 unsigned NumRegs =
233 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
234 NumIntermediates, RegisterVT);
235 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
236 NumParts = NumRegs; // Silence a compiler warning.
237 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
238 assert(RegisterVT == Parts[0].getValueType() &&
239 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000240
Chris Lattner3ac18842010-08-24 23:20:40 +0000241 // Assemble the parts into intermediate operands.
242 SmallVector<SDValue, 8> Ops(NumIntermediates);
243 if (NumIntermediates == NumParts) {
244 // If the register was not expanded, truncate or copy the value,
245 // as appropriate.
246 for (unsigned i = 0; i != NumParts; ++i)
247 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
248 PartVT, IntermediateVT);
249 } else if (NumParts > 0) {
250 // If the intermediate type was expanded, build the intermediate
251 // operands from the parts.
252 assert(NumParts % NumIntermediates == 0 &&
253 "Must expand into a divisible number of parts!");
254 unsigned Factor = NumParts / NumIntermediates;
255 for (unsigned i = 0; i != NumIntermediates; ++i)
256 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
257 PartVT, IntermediateVT);
258 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000259
Chris Lattner3ac18842010-08-24 23:20:40 +0000260 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
261 // intermediate operands.
262 Val = DAG.getNode(IntermediateVT.isVector() ?
263 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
264 ValueVT, &Ops[0], NumIntermediates);
265 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 // There is now one part, held in Val. Correct it to match ValueVT.
268 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattner3ac18842010-08-24 23:20:40 +0000270 if (PartVT == ValueVT)
271 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000272
Chris Lattnere6f7c262010-08-25 22:49:25 +0000273 if (PartVT.isVector()) {
274 // If the element type of the source/dest vectors are the same, but the
275 // parts vector has more elements than the value vector, then we have a
276 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
277 // elements we want.
278 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
279 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
280 "Cannot narrow, it would be a lossy transformation");
281 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
282 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000283 }
284
Chris Lattnere6f7c262010-08-25 22:49:25 +0000285 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000286 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000287 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000288
Chris Lattner3ac18842010-08-24 23:20:40 +0000289 assert(ValueVT.getVectorElementType() == PartVT &&
290 ValueVT.getVectorNumElements() == 1 &&
291 "Only trivial scalar-to-vector conversions should get here!");
292 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
293}
294
295
296
Chris Lattnera13b8602010-08-24 23:10:06 +0000297
298static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
299 SDValue Val, SDValue *Parts, unsigned NumParts,
300 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000301
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000302/// getCopyToParts - Create a series of nodes that contain the specified value
303/// split into legal parts. If the parts contain more bits than Val, then, for
304/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000305static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000306 SDValue Val, SDValue *Parts, unsigned NumParts,
307 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000309 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000310
Chris Lattnera13b8602010-08-24 23:10:06 +0000311 // Handle the vector case separately.
312 if (ValueVT.isVector())
313 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000314
Chris Lattnera13b8602010-08-24 23:10:06 +0000315 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000316 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000317 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
319
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 return;
322
Chris Lattnera13b8602010-08-24 23:10:06 +0000323 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
324 if (PartVT == ValueVT) {
325 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000326 Parts[0] = Val;
327 return;
328 }
329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
331 // If the parts cover more bits than the value has, promote the value.
332 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
333 assert(NumParts == 1 && "Do not know what to promote to!");
334 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
335 } else {
336 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000337 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000338 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
339 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
340 }
341 } else if (PartBits == ValueVT.getSizeInBits()) {
342 // Different types of the same size.
343 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000344 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000345 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
346 // If the parts cover less bits than value has, truncate the value.
347 assert(PartVT.isInteger() && ValueVT.isInteger() &&
348 "Unknown mismatch!");
349 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
350 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
351 }
352
353 // The value may have changed - recompute ValueVT.
354 ValueVT = Val.getValueType();
355 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
356 "Failed to tile the value with PartVT!");
357
358 if (NumParts == 1) {
359 assert(PartVT == ValueVT && "Type conversion failed!");
360 Parts[0] = Val;
361 return;
362 }
363
364 // Expand the value into multiple parts.
365 if (NumParts & (NumParts - 1)) {
366 // The number of parts is not a power of 2. Split off and copy the tail.
367 assert(PartVT.isInteger() && ValueVT.isInteger() &&
368 "Do not know what to expand to!");
369 unsigned RoundParts = 1 << Log2_32(NumParts);
370 unsigned RoundBits = RoundParts * PartBits;
371 unsigned OddParts = NumParts - RoundParts;
372 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
373 DAG.getIntPtrConstant(RoundBits));
374 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
375
376 if (TLI.isBigEndian())
377 // The odd parts were reversed by getCopyToParts - unreverse them.
378 std::reverse(Parts + RoundParts, Parts + NumParts);
379
380 NumParts = RoundParts;
381 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
382 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
383 }
384
385 // The number of parts is a power of 2. Repeatedly bisect the value using
386 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000387 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000388 EVT::getIntegerVT(*DAG.getContext(),
389 ValueVT.getSizeInBits()),
390 Val);
391
392 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
393 for (unsigned i = 0; i < NumParts; i += StepSize) {
394 unsigned ThisBits = StepSize * PartBits / 2;
395 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
396 SDValue &Part0 = Parts[i];
397 SDValue &Part1 = Parts[i+StepSize/2];
398
399 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
400 ThisVT, Part0, DAG.getIntPtrConstant(1));
401 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
402 ThisVT, Part0, DAG.getIntPtrConstant(0));
403
404 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000405 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
406 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000407 }
408 }
409 }
410
411 if (TLI.isBigEndian())
412 std::reverse(Parts, Parts + OrigNumParts);
413}
414
415
416/// getCopyToPartsVector - Create a series of nodes that contain the specified
417/// value split into legal parts.
418static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
419 SDValue Val, SDValue *Parts, unsigned NumParts,
420 EVT PartVT) {
421 EVT ValueVT = Val.getValueType();
422 assert(ValueVT.isVector() && "Not a vector");
423 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000424
Chris Lattnera13b8602010-08-24 23:10:06 +0000425 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000426 if (PartVT == ValueVT) {
427 // Nothing to do.
428 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
429 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000430 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000431 } else if (PartVT.isVector() &&
432 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
433 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
434 EVT ElementVT = PartVT.getVectorElementType();
435 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
436 // undef elements.
437 SmallVector<SDValue, 16> Ops;
438 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
439 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
440 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000441
Chris Lattnere6f7c262010-08-25 22:49:25 +0000442 for (unsigned i = ValueVT.getVectorNumElements(),
443 e = PartVT.getVectorNumElements(); i != e; ++i)
444 Ops.push_back(DAG.getUNDEF(ElementVT));
445
446 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
447
448 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000449
Chris Lattnere6f7c262010-08-25 22:49:25 +0000450 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
451 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
452 } else {
453 // Vector -> scalar conversion.
454 assert(ValueVT.getVectorElementType() == PartVT &&
455 ValueVT.getVectorNumElements() == 1 &&
456 "Only trivial vector-to-scalar conversions should get here!");
457 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
458 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000459 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000460
Chris Lattnera13b8602010-08-24 23:10:06 +0000461 Parts[0] = Val;
462 return;
463 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000464
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000465 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000466 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000468 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000469 IntermediateVT,
470 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000471 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000473 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
474 NumParts = NumRegs; // Silence a compiler warning.
475 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000476
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 // Split the vector into intermediate operands.
478 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000479 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000480 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000481 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000482 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000483 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000485 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000486 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000487 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000488
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000489 // Split the intermediate operands into legal parts.
490 if (NumParts == NumIntermediates) {
491 // If the register was not expanded, promote or copy the value,
492 // as appropriate.
493 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000494 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000495 } else if (NumParts > 0) {
496 // If the intermediate type was expanded, split each the value into
497 // legal parts.
498 assert(NumParts % NumIntermediates == 0 &&
499 "Must expand into a divisible number of parts!");
500 unsigned Factor = NumParts / NumIntermediates;
501 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000502 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000503 }
504}
505
Chris Lattnera13b8602010-08-24 23:10:06 +0000506
507
508
Dan Gohman462f6b52010-05-29 17:53:24 +0000509namespace {
510 /// RegsForValue - This struct represents the registers (physical or virtual)
511 /// that a particular set of values is assigned, and the type information
512 /// about the value. The most common situation is to represent one value at a
513 /// time, but struct or array values are handled element-wise as multiple
514 /// values. The splitting of aggregates is performed recursively, so that we
515 /// never have aggregate-typed registers. The values at this point do not
516 /// necessarily have legal types, so each value may require one or more
517 /// registers of some legal type.
518 ///
519 struct RegsForValue {
520 /// ValueVTs - The value types of the values, which may not be legal, and
521 /// may need be promoted or synthesized from one or more registers.
522 ///
523 SmallVector<EVT, 4> ValueVTs;
524
525 /// RegVTs - The value types of the registers. This is the same size as
526 /// ValueVTs and it records, for each value, what the type of the assigned
527 /// register or registers are. (Individual values are never synthesized
528 /// from more than one type of register.)
529 ///
530 /// With virtual registers, the contents of RegVTs is redundant with TLI's
531 /// getRegisterType member function, however when with physical registers
532 /// it is necessary to have a separate record of the types.
533 ///
534 SmallVector<EVT, 4> RegVTs;
535
536 /// Regs - This list holds the registers assigned to the values.
537 /// Each legal or promoted value requires one register, and each
538 /// expanded value requires multiple registers.
539 ///
540 SmallVector<unsigned, 4> Regs;
541
542 RegsForValue() {}
543
544 RegsForValue(const SmallVector<unsigned, 4> &regs,
545 EVT regvt, EVT valuevt)
546 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
547
Dan Gohman462f6b52010-05-29 17:53:24 +0000548 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
549 unsigned Reg, const Type *Ty) {
550 ComputeValueVTs(tli, Ty, ValueVTs);
551
552 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
553 EVT ValueVT = ValueVTs[Value];
554 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
555 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
556 for (unsigned i = 0; i != NumRegs; ++i)
557 Regs.push_back(Reg + i);
558 RegVTs.push_back(RegisterVT);
559 Reg += NumRegs;
560 }
561 }
562
563 /// areValueTypesLegal - Return true if types of all the values are legal.
564 bool areValueTypesLegal(const TargetLowering &TLI) {
565 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
566 EVT RegisterVT = RegVTs[Value];
567 if (!TLI.isTypeLegal(RegisterVT))
568 return false;
569 }
570 return true;
571 }
572
573 /// append - Add the specified values to this one.
574 void append(const RegsForValue &RHS) {
575 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
576 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
577 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
578 }
579
580 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
581 /// this value and returns the result as a ValueVTs value. This uses
582 /// Chain/Flag as the input and updates them for the output Chain/Flag.
583 /// If the Flag pointer is NULL, no flag is used.
584 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
585 DebugLoc dl,
586 SDValue &Chain, SDValue *Flag) const;
587
588 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
589 /// specified value into the registers specified by this object. This uses
590 /// Chain/Flag as the input and updates them for the output Chain/Flag.
591 /// If the Flag pointer is NULL, no flag is used.
592 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
593 SDValue &Chain, SDValue *Flag) const;
594
595 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
596 /// operand list. This adds the code marker, matching input operand index
597 /// (if applicable), and includes the number of values added into it.
598 void AddInlineAsmOperands(unsigned Kind,
599 bool HasMatching, unsigned MatchingIdx,
600 SelectionDAG &DAG,
601 std::vector<SDValue> &Ops) const;
602 };
603}
604
605/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
606/// this value and returns the result as a ValueVT value. This uses
607/// Chain/Flag as the input and updates them for the output Chain/Flag.
608/// If the Flag pointer is NULL, no flag is used.
609SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
610 FunctionLoweringInfo &FuncInfo,
611 DebugLoc dl,
612 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000613 // A Value with type {} or [0 x %t] needs no registers.
614 if (ValueVTs.empty())
615 return SDValue();
616
Dan Gohman462f6b52010-05-29 17:53:24 +0000617 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
618
619 // Assemble the legal parts into the final values.
620 SmallVector<SDValue, 4> Values(ValueVTs.size());
621 SmallVector<SDValue, 8> Parts;
622 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
623 // Copy the legal parts from the registers.
624 EVT ValueVT = ValueVTs[Value];
625 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
626 EVT RegisterVT = RegVTs[Value];
627
628 Parts.resize(NumRegs);
629 for (unsigned i = 0; i != NumRegs; ++i) {
630 SDValue P;
631 if (Flag == 0) {
632 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
633 } else {
634 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
635 *Flag = P.getValue(2);
636 }
637
638 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000639 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000640
641 // If the source register was virtual and if we know something about it,
642 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000643 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Jakob Stoklund Olesen358de242011-01-08 23:10:50 +0000644 !RegisterVT.isInteger() || RegisterVT.isVector() ||
645 !FuncInfo.LiveOutRegInfo.inBounds(Regs[Part+i]))
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000646 continue;
Cameron Zwarich92efda72011-02-22 00:46:27 +0000647
648 if (FuncInfo.PHIDestRegs.count(Regs[Part+i]) && !FuncInfo.AllPredsVisited)
649 continue;
650
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000651 const FunctionLoweringInfo::LiveOutInfo &LOI =
Jakob Stoklund Olesen358de242011-01-08 23:10:50 +0000652 FuncInfo.LiveOutRegInfo[Regs[Part+i]];
Dan Gohman462f6b52010-05-29 17:53:24 +0000653
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000654 unsigned RegSize = RegisterVT.getSizeInBits();
655 unsigned NumSignBits = LOI.NumSignBits;
656 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000657
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000658 // FIXME: We capture more information than the dag can represent. For
659 // now, just use the tightest assertzext/assertsext possible.
660 bool isSExt = true;
661 EVT FromVT(MVT::Other);
662 if (NumSignBits == RegSize)
663 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
664 else if (NumZeroBits >= RegSize-1)
665 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
666 else if (NumSignBits > RegSize-8)
667 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
668 else if (NumZeroBits >= RegSize-8)
669 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
670 else if (NumSignBits > RegSize-16)
671 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
672 else if (NumZeroBits >= RegSize-16)
673 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
674 else if (NumSignBits > RegSize-32)
675 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
676 else if (NumZeroBits >= RegSize-32)
677 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
678 else
679 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000680
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000681 // Add an assertion node.
682 assert(FromVT != MVT::Other);
683 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
684 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000685 }
686
687 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
688 NumRegs, RegisterVT, ValueVT);
689 Part += NumRegs;
690 Parts.clear();
691 }
692
693 return DAG.getNode(ISD::MERGE_VALUES, dl,
694 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
695 &Values[0], ValueVTs.size());
696}
697
698/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
699/// specified value into the registers specified by this object. This uses
700/// Chain/Flag as the input and updates them for the output Chain/Flag.
701/// If the Flag pointer is NULL, no flag is used.
702void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
703 SDValue &Chain, SDValue *Flag) const {
704 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
705
706 // Get the list of the values's legal parts.
707 unsigned NumRegs = Regs.size();
708 SmallVector<SDValue, 8> Parts(NumRegs);
709 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
710 EVT ValueVT = ValueVTs[Value];
711 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
712 EVT RegisterVT = RegVTs[Value];
713
Chris Lattner3ac18842010-08-24 23:20:40 +0000714 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000715 &Parts[Part], NumParts, RegisterVT);
716 Part += NumParts;
717 }
718
719 // Copy the parts into the registers.
720 SmallVector<SDValue, 8> Chains(NumRegs);
721 for (unsigned i = 0; i != NumRegs; ++i) {
722 SDValue Part;
723 if (Flag == 0) {
724 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
725 } else {
726 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
727 *Flag = Part.getValue(1);
728 }
729
730 Chains[i] = Part.getValue(0);
731 }
732
733 if (NumRegs == 1 || Flag)
734 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
735 // flagged to it. That is the CopyToReg nodes and the user are considered
736 // a single scheduling unit. If we create a TokenFactor and return it as
737 // chain, then the TokenFactor is both a predecessor (operand) of the
738 // user as well as a successor (the TF operands are flagged to the user).
739 // c1, f1 = CopyToReg
740 // c2, f2 = CopyToReg
741 // c3 = TokenFactor c1, c2
742 // ...
743 // = op c3, ..., f2
744 Chain = Chains[NumRegs-1];
745 else
746 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
747}
748
749/// AddInlineAsmOperands - Add this value to the specified inlineasm node
750/// operand list. This adds the code marker and includes the number of
751/// values added into it.
752void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
753 unsigned MatchingIdx,
754 SelectionDAG &DAG,
755 std::vector<SDValue> &Ops) const {
756 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
757
758 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
759 if (HasMatching)
760 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
761 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
762 Ops.push_back(Res);
763
764 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
765 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
766 EVT RegisterVT = RegVTs[Value];
767 for (unsigned i = 0; i != NumRegs; ++i) {
768 assert(Reg < Regs.size() && "Mismatch in # registers expected");
769 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
770 }
771 }
772}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000773
Dan Gohman2048b852009-11-23 18:04:58 +0000774void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000775 AA = &aa;
776 GFI = gfi;
777 TD = DAG.getTarget().getTargetData();
778}
779
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000780/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000781/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782/// for a new block. This doesn't clear out information about
783/// additional blocks that are needed to complete switch lowering
784/// or PHI node updating; that information is cleared out as it is
785/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000786void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000787 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000788 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000789 PendingLoads.clear();
790 PendingExports.clear();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000791 DanglingDebugInfoMap.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000792 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000793 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000794}
795
796/// getRoot - Return the current virtual root of the Selection DAG,
797/// flushing any PendingLoad items. This must be done before emitting
798/// a store or any other node that may need to be ordered after any
799/// prior load instructions.
800///
Dan Gohman2048b852009-11-23 18:04:58 +0000801SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000802 if (PendingLoads.empty())
803 return DAG.getRoot();
804
805 if (PendingLoads.size() == 1) {
806 SDValue Root = PendingLoads[0];
807 DAG.setRoot(Root);
808 PendingLoads.clear();
809 return Root;
810 }
811
812 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000814 &PendingLoads[0], PendingLoads.size());
815 PendingLoads.clear();
816 DAG.setRoot(Root);
817 return Root;
818}
819
820/// getControlRoot - Similar to getRoot, but instead of flushing all the
821/// PendingLoad items, flush all the PendingExports items. It is necessary
822/// to do this before emitting a terminator instruction.
823///
Dan Gohman2048b852009-11-23 18:04:58 +0000824SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000825 SDValue Root = DAG.getRoot();
826
827 if (PendingExports.empty())
828 return Root;
829
830 // Turn all of the CopyToReg chains into one factored node.
831 if (Root.getOpcode() != ISD::EntryToken) {
832 unsigned i = 0, e = PendingExports.size();
833 for (; i != e; ++i) {
834 assert(PendingExports[i].getNode()->getNumOperands() > 1);
835 if (PendingExports[i].getNode()->getOperand(0) == Root)
836 break; // Don't add the root if we already indirectly depend on it.
837 }
838
839 if (i == e)
840 PendingExports.push_back(Root);
841 }
842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000844 &PendingExports[0],
845 PendingExports.size());
846 PendingExports.clear();
847 DAG.setRoot(Root);
848 return Root;
849}
850
Bill Wendling4533cac2010-01-28 21:51:40 +0000851void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
852 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
853 DAG.AssignOrdering(Node, SDNodeOrder);
854
855 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
856 AssignOrderingToNode(Node->getOperand(I).getNode());
857}
858
Dan Gohman46510a72010-04-15 01:51:59 +0000859void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000860 // Set up outgoing PHI node register values before emitting the terminator.
861 if (isa<TerminatorInst>(&I))
862 HandlePHINodesInSuccessorBlocks(I.getParent());
863
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000864 CurDebugLoc = I.getDebugLoc();
865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000866 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000867
Dan Gohman92884f72010-04-20 15:03:56 +0000868 if (!isa<TerminatorInst>(&I) && !HasTailCall)
869 CopyToExportRegsIfNeeded(&I);
870
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000871 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000872}
873
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000874void SelectionDAGBuilder::visitPHI(const PHINode &) {
875 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
876}
877
Dan Gohman46510a72010-04-15 01:51:59 +0000878void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000879 // Note: this doesn't use InstVisitor, because it has to work with
880 // ConstantExpr's in addition to instructions.
881 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000882 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 // Build the switch statement using the Instruction.def file.
884#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000885 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000886#include "llvm/Instruction.def"
887 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000888
889 // Assign the ordering to the freshly created DAG nodes.
890 if (NodeMap.count(&I)) {
891 ++SDNodeOrder;
892 AssignOrderingToNode(getValue(&I).getNode());
893 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000894}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000895
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000896// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
897// generate the debug data structures now that we've seen its definition.
898void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
899 SDValue Val) {
900 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000901 if (DDI.getDI()) {
902 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000903 DebugLoc dl = DDI.getdl();
904 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000905 MDNode *Variable = DI->getVariable();
906 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 SDDbgValue *SDV;
908 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000909 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000910 SDV = DAG.getDbgValue(Variable, Val.getNode(),
911 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
912 DAG.AddDbgValue(SDV, Val.getNode(), false);
913 }
Devang Patelafeaae72010-12-06 22:39:26 +0000914 } else
915 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000916 DanglingDebugInfoMap[V] = DanglingDebugInfo();
917 }
918}
919
Dan Gohman28a17352010-07-01 01:59:43 +0000920// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000921SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000922 // If we already have an SDValue for this value, use it. It's important
923 // to do this first, so that we don't create a CopyFromReg if we already
924 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 SDValue &N = NodeMap[V];
926 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000927
Dan Gohman28a17352010-07-01 01:59:43 +0000928 // If there's a virtual register allocated and initialized for this
929 // value, use it.
930 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
931 if (It != FuncInfo.ValueMap.end()) {
932 unsigned InReg = It->second;
933 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
934 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000935 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
936 resolveDanglingDebugInfo(V, N);
937 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000938 }
939
940 // Otherwise create a new SDValue and remember it.
941 SDValue Val = getValueImpl(V);
942 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000943 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000944 return Val;
945}
946
947/// getNonRegisterValue - Return an SDValue for the given Value, but
948/// don't look in FuncInfo.ValueMap for a virtual register.
949SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
950 // If we already have an SDValue for this value, use it.
951 SDValue &N = NodeMap[V];
952 if (N.getNode()) return N;
953
954 // Otherwise create a new SDValue and remember it.
955 SDValue Val = getValueImpl(V);
956 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000957 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000958 return Val;
959}
960
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000962/// Create an SDValue for the given value.
963SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000964 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000965 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000966
Dan Gohman383b5f62010-04-17 15:32:28 +0000967 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000968 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000969
Dan Gohman383b5f62010-04-17 15:32:28 +0000970 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000971 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000974 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000975
Dan Gohman383b5f62010-04-17 15:32:28 +0000976 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000977 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000978
Nate Begeman9008ca62009-04-27 18:41:29 +0000979 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000980 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000981
Dan Gohman383b5f62010-04-17 15:32:28 +0000982 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000983 visit(CE->getOpcode(), *CE);
984 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000985 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000986 return N1;
987 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000989 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
990 SmallVector<SDValue, 4> Constants;
991 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
992 OI != OE; ++OI) {
993 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000994 // If the operand is an empty aggregate, there are no values.
995 if (!Val) continue;
996 // Add each leaf value from the operand to the Constants list
997 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000998 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
999 Constants.push_back(SDValue(Val, i));
1000 }
Bill Wendling87710f02009-12-21 23:47:40 +00001001
Bill Wendling4533cac2010-01-28 21:51:40 +00001002 return DAG.getMergeValues(&Constants[0], Constants.size(),
1003 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001004 }
1005
Duncan Sands1df98592010-02-16 11:11:14 +00001006 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001007 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1008 "Unknown struct or array constant!");
1009
Owen Andersone50ed302009-08-10 22:56:29 +00001010 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1012 unsigned NumElts = ValueVTs.size();
1013 if (NumElts == 0)
1014 return SDValue(); // empty struct
1015 SmallVector<SDValue, 4> Constants(NumElts);
1016 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001017 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001018 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001019 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001020 else if (EltVT.isFloatingPoint())
1021 Constants[i] = DAG.getConstantFP(0, EltVT);
1022 else
1023 Constants[i] = DAG.getConstant(0, EltVT);
1024 }
Bill Wendling87710f02009-12-21 23:47:40 +00001025
Bill Wendling4533cac2010-01-28 21:51:40 +00001026 return DAG.getMergeValues(&Constants[0], NumElts,
1027 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028 }
1029
Dan Gohman383b5f62010-04-17 15:32:28 +00001030 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001031 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001032
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001033 const VectorType *VecTy = cast<VectorType>(V->getType());
1034 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001035
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001036 // Now that we know the number and type of the elements, get that number of
1037 // elements into the Ops array based on what kind of constant it is.
1038 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001039 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 for (unsigned i = 0; i != NumElements; ++i)
1041 Ops.push_back(getValue(CP->getOperand(i)));
1042 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001043 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001044 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045
1046 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001047 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001048 Op = DAG.getConstantFP(0, EltVT);
1049 else
1050 Op = DAG.getConstant(0, EltVT);
1051 Ops.assign(NumElements, Op);
1052 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001053
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001054 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001055 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1056 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001058
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001059 // If this is a static alloca, generate it as the frameindex instead of
1060 // computation.
1061 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1062 DenseMap<const AllocaInst*, int>::iterator SI =
1063 FuncInfo.StaticAllocaMap.find(AI);
1064 if (SI != FuncInfo.StaticAllocaMap.end())
1065 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1066 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001067
Dan Gohman28a17352010-07-01 01:59:43 +00001068 // If this is an instruction which fast-isel has deferred, select it now.
1069 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001070 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1071 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1072 SDValue Chain = DAG.getEntryNode();
1073 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001074 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001075
Dan Gohman28a17352010-07-01 01:59:43 +00001076 llvm_unreachable("Can't get register for value!");
1077 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001078}
1079
Dan Gohman46510a72010-04-15 01:51:59 +00001080void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081 SDValue Chain = getControlRoot();
1082 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001083 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001084
Dan Gohman7451d3e2010-05-29 17:03:36 +00001085 if (!FuncInfo.CanLowerReturn) {
1086 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001087 const Function *F = I.getParent()->getParent();
1088
1089 // Emit a store of the return value through the virtual register.
1090 // Leave Outs empty so that LowerReturn won't try to load return
1091 // registers the usual way.
1092 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001093 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001094 PtrValueVTs);
1095
1096 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1097 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001098
Owen Andersone50ed302009-08-10 22:56:29 +00001099 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001100 SmallVector<uint64_t, 4> Offsets;
1101 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001102 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001103
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001104 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001105 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001106 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1107 RetPtr.getValueType(), RetPtr,
1108 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001109 Chains[i] =
1110 DAG.getStore(Chain, getCurDebugLoc(),
1111 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001112 // FIXME: better loc info would be nice.
1113 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001114 }
1115
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001116 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1117 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001118 } else if (I.getNumOperands() != 0) {
1119 SmallVector<EVT, 4> ValueVTs;
1120 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1121 unsigned NumValues = ValueVTs.size();
1122 if (NumValues) {
1123 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001124 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1125 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001126
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001127 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001128
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001129 const Function *F = I.getParent()->getParent();
1130 if (F->paramHasAttr(0, Attribute::SExt))
1131 ExtendKind = ISD::SIGN_EXTEND;
1132 else if (F->paramHasAttr(0, Attribute::ZExt))
1133 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001134
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001135 // FIXME: C calling convention requires the return type to be promoted
1136 // to at least 32-bit. But this is not necessary for non-C calling
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001137 // conventions. The frontend should mark functions whose return values
1138 // require promoting with signext or zeroext attributes.
1139 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
1140 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
1141 if (VT.bitsLT(MinVT))
1142 VT = MinVT;
1143 }
1144
1145 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1146 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1147 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001148 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001149 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1150 &Parts[0], NumParts, PartVT, ExtendKind);
1151
1152 // 'inreg' on function refers to return value
1153 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1154 if (F->paramHasAttr(0, Attribute::InReg))
1155 Flags.setInReg();
1156
1157 // Propagate extension type if any
1158 if (F->paramHasAttr(0, Attribute::SExt))
1159 Flags.setSExt();
1160 else if (F->paramHasAttr(0, Attribute::ZExt))
1161 Flags.setZExt();
1162
Dan Gohmanc9403652010-07-07 15:54:55 +00001163 for (unsigned i = 0; i < NumParts; ++i) {
1164 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1165 /*isfixed=*/true));
1166 OutVals.push_back(Parts[i]);
1167 }
Evan Cheng3927f432009-03-25 20:20:11 +00001168 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001169 }
1170 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171
1172 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001173 CallingConv::ID CallConv =
1174 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001175 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001176 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001177
1178 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001180 "LowerReturn didn't return a valid chain!");
1181
1182 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001183 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001184}
1185
Dan Gohmanad62f532009-04-23 23:13:24 +00001186/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1187/// created for it, emit nodes to copy the value into the virtual
1188/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001189void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Dan Gohman33b7a292010-04-16 17:15:02 +00001190 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1191 if (VMI != FuncInfo.ValueMap.end()) {
1192 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1193 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001194 }
1195}
1196
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001197/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1198/// the current basic block, add it to ValueMap now so that we'll get a
1199/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001200void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201 // No need to export constants.
1202 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001204 // Already exported?
1205 if (FuncInfo.isExportedInst(V)) return;
1206
1207 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1208 CopyValueToVirtualRegister(V, Reg);
1209}
1210
Dan Gohman46510a72010-04-15 01:51:59 +00001211bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001212 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001213 // The operands of the setcc have to be in this block. We don't know
1214 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001215 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001216 // Can export from current BB.
1217 if (VI->getParent() == FromBB)
1218 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001220 // Is already exported, noop.
1221 return FuncInfo.isExportedInst(V);
1222 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001224 // If this is an argument, we can export it if the BB is the entry block or
1225 // if it is already exported.
1226 if (isa<Argument>(V)) {
1227 if (FromBB == &FromBB->getParent()->getEntryBlock())
1228 return true;
1229
1230 // Otherwise, can only export this if it is already exported.
1231 return FuncInfo.isExportedInst(V);
1232 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001234 // Otherwise, constants can always be exported.
1235 return true;
1236}
1237
1238static bool InBlock(const Value *V, const BasicBlock *BB) {
1239 if (const Instruction *I = dyn_cast<Instruction>(V))
1240 return I->getParent() == BB;
1241 return true;
1242}
1243
Dan Gohmanc2277342008-10-17 21:16:08 +00001244/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1245/// This function emits a branch and is used at the leaves of an OR or an
1246/// AND operator tree.
1247///
1248void
Dan Gohman46510a72010-04-15 01:51:59 +00001249SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001250 MachineBasicBlock *TBB,
1251 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001252 MachineBasicBlock *CurBB,
1253 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001254 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001255
Dan Gohmanc2277342008-10-17 21:16:08 +00001256 // If the leaf of the tree is a comparison, merge the condition into
1257 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001258 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001259 // The operands of the cmp have to be in this block. We don't know
1260 // how to export them from some other block. If this is the first block
1261 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001262 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001263 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1264 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001265 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001266 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001267 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001268 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001269 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001270 } else {
1271 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001272 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001274
1275 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1277 SwitchCases.push_back(CB);
1278 return;
1279 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001280 }
1281
1282 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001283 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001284 NULL, TBB, FBB, CurBB);
1285 SwitchCases.push_back(CB);
1286}
1287
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001288/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001289void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001290 MachineBasicBlock *TBB,
1291 MachineBasicBlock *FBB,
1292 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001293 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001294 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001295 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001296 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001297 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001298 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1299 BOp->getParent() != CurBB->getBasicBlock() ||
1300 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1301 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001302 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001303 return;
1304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 // Create TmpBB after CurBB.
1307 MachineFunction::iterator BBI = CurBB;
1308 MachineFunction &MF = DAG.getMachineFunction();
1309 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1310 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001311
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001312 if (Opc == Instruction::Or) {
1313 // Codegen X | Y as:
1314 // jmp_if_X TBB
1315 // jmp TmpBB
1316 // TmpBB:
1317 // jmp_if_Y TBB
1318 // jmp FBB
1319 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001321 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001322 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001323
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001324 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001325 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001326 } else {
1327 assert(Opc == Instruction::And && "Unknown merge op!");
1328 // Codegen X & Y as:
1329 // jmp_if_X TmpBB
1330 // jmp FBB
1331 // TmpBB:
1332 // jmp_if_Y TBB
1333 // jmp FBB
1334 //
1335 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001336
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001338 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001340 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001341 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 }
1343}
1344
1345/// If the set of cases should be emitted as a series of branches, return true.
1346/// If we should emit this as a bunch of and/or'd together conditions, return
1347/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001348bool
Dan Gohman2048b852009-11-23 18:04:58 +00001349SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001350 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001351
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001352 // If this is two comparisons of the same values or'd or and'd together, they
1353 // will get folded into a single comparison, so don't emit two blocks.
1354 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1355 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1356 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1357 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1358 return false;
1359 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001360
Chris Lattner133ce872010-01-02 00:00:03 +00001361 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1362 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1363 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1364 Cases[0].CC == Cases[1].CC &&
1365 isa<Constant>(Cases[0].CmpRHS) &&
1366 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1367 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1368 return false;
1369 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1370 return false;
1371 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001372
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001373 return true;
1374}
1375
Dan Gohman46510a72010-04-15 01:51:59 +00001376void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001377 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001378
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001379 // Update machine-CFG edges.
1380 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1381
1382 // Figure out which block is immediately after the current one.
1383 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001384 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001385 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001386 NextBlock = BBI;
1387
1388 if (I.isUnconditional()) {
1389 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001390 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001392 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001393 if (Succ0MBB != NextBlock)
1394 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001395 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001396 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001397
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001398 return;
1399 }
1400
1401 // If this condition is one of the special cases we handle, do special stuff
1402 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001403 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001404 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1405
1406 // If this is a series of conditions that are or'd or and'd together, emit
1407 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001408 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001409 // For example, instead of something like:
1410 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001411 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001412 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001413 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001414 // or C, F
1415 // jnz foo
1416 // Emit:
1417 // cmp A, B
1418 // je foo
1419 // cmp D, E
1420 // jle foo
1421 //
Dan Gohman46510a72010-04-15 01:51:59 +00001422 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Chris Lattnerde189be2010-11-30 18:12:52 +00001423 if (!TLI.isJumpExpensive() &&
1424 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 (BOp->getOpcode() == Instruction::And ||
1426 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001427 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1428 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 // If the compares in later blocks need to use values not currently
1430 // exported from this block, export them now. This block should always
1431 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001432 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Allow some cases to be rejected.
1435 if (ShouldEmitAsBranches(SwitchCases)) {
1436 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1437 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1438 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1439 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001440
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001441 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001442 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001443 SwitchCases.erase(SwitchCases.begin());
1444 return;
1445 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001447 // Okay, we decided not to do this, remove any inserted MBB's and clear
1448 // SwitchCases.
1449 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001450 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001452 SwitchCases.clear();
1453 }
1454 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001455
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001456 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001457 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001458 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001460 // Use visitSwitchCase to actually insert the fast branch sequence for this
1461 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001462 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001463}
1464
1465/// visitSwitchCase - Emits the necessary code to represent a single node in
1466/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001467void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1468 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 SDValue Cond;
1470 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001471 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001472
1473 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001474 if (CB.CmpMHS == NULL) {
1475 // Fold "(X == true)" to X and "(X == false)" to !X to
1476 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001477 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001478 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001479 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001480 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001481 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001482 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001483 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001484 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 } else {
1487 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1488
Anton Korobeynikov23218582008-12-23 22:25:27 +00001489 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1490 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001491
1492 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001493 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001494
1495 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001496 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001497 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001499 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001500 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001501 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001502 DAG.getConstant(High-Low, VT), ISD::SETULE);
1503 }
1504 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001505
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001507 SwitchBB->addSuccessor(CB.TrueBB);
1508 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001510 // Set NextBlock to be the MBB immediately after the current one, if any.
1511 // This is used to avoid emitting unnecessary branches to the next block.
1512 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001513 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001514 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001515 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001516
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001517 // If the lhs block is the next block, invert the condition so that we can
1518 // fall through to the lhs instead of the rhs block.
1519 if (CB.TrueBB == NextBlock) {
1520 std::swap(CB.TrueBB, CB.FalseBB);
1521 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001522 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001524
Dale Johannesenf5d97892009-02-04 01:48:28 +00001525 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001526 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001527 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001528
Evan Cheng266a99d2010-09-23 06:51:55 +00001529 // Insert the false branch. Do this even if it's a fall through branch,
1530 // this makes it easier to do DAG optimizations which require inverting
1531 // the branch condition.
1532 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1533 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001534
1535 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001536}
1537
1538/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001539void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001540 // Emit the code for the jump table
1541 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001542 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001543 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1544 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001546 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1547 MVT::Other, Index.getValue(1),
1548 Table, Index);
1549 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550}
1551
1552/// visitJumpTableHeader - This function emits necessary code to produce index
1553/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001554void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001555 JumpTableHeader &JTH,
1556 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001557 // Subtract the lowest switch case value from the value being switched on and
1558 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559 // difference between smallest and largest cases.
1560 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001561 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001562 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001563 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001564
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001565 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001566 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001567 // can be used as an index into the jump table in a subsequent basic block.
1568 // This value may be smaller or larger than the target's pointer type, and
1569 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001570 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001571
Dan Gohman89496d02010-07-02 00:10:16 +00001572 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001573 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1574 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 JT.Reg = JumpTableReg;
1576
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001577 // Emit the range check for the jump table, and branch to the default block
1578 // for the switch statement if the value being switched on exceeds the largest
1579 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001580 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001581 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001582 DAG.getConstant(JTH.Last-JTH.First,VT),
1583 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001584
1585 // Set NextBlock to be the MBB immediately after the current one, if any.
1586 // This is used to avoid emitting unnecessary branches to the next block.
1587 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001588 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001589
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001590 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001591 NextBlock = BBI;
1592
Dale Johannesen66978ee2009-01-31 02:22:37 +00001593 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001595 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596
Bill Wendling4533cac2010-01-28 21:51:40 +00001597 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001598 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1599 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001600
Bill Wendling87710f02009-12-21 23:47:40 +00001601 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602}
1603
1604/// visitBitTestHeader - This function emits necessary code to produce value
1605/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001606void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1607 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 // Subtract the minimum value
1609 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001610 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001611 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001612 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613
1614 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001615 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001616 TLI.getSetCCResultType(Sub.getValueType()),
1617 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001618 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001619
Evan Chengd08e5b42011-01-06 01:02:44 +00001620 // Determine the type of the test operands.
1621 bool UsePtrType = false;
1622 if (!TLI.isTypeLegal(VT))
1623 UsePtrType = true;
1624 else {
1625 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1626 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1627 // Switch table case range are encoded into series of masks.
1628 // Just use pointer type, it's guaranteed to fit.
1629 UsePtrType = true;
1630 break;
1631 }
1632 }
1633 if (UsePtrType) {
1634 VT = TLI.getPointerTy();
1635 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1636 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001637
Evan Chengd08e5b42011-01-06 01:02:44 +00001638 B.RegVT = VT;
1639 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001640 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001641 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642
1643 // Set NextBlock to be the MBB immediately after the current one, if any.
1644 // This is used to avoid emitting unnecessary branches to the next block.
1645 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001646 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001647 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001648 NextBlock = BBI;
1649
1650 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1651
Dan Gohman99be8ae2010-04-19 22:41:47 +00001652 SwitchBB->addSuccessor(B.Default);
1653 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001654
Dale Johannesen66978ee2009-01-31 02:22:37 +00001655 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001656 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001657 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001658
Evan Cheng8c1f4322010-09-23 18:32:19 +00001659 if (MBB != NextBlock)
1660 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1661 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001662
Bill Wendling87710f02009-12-21 23:47:40 +00001663 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001664}
1665
1666/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001667void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1668 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001669 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001670 BitTestCase &B,
1671 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001672 EVT VT = BB.RegVT;
1673 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1674 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001675 SDValue Cmp;
1676 if (CountPopulation_64(B.Mask) == 1) {
1677 // Testing for a single bit; just compare the shift count with what it
1678 // would need to be to shift a 1 bit in that position.
1679 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001680 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001681 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001682 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001683 ISD::SETEQ);
1684 } else {
1685 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001686 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1687 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001688
Dan Gohman8e0163a2010-06-24 02:06:24 +00001689 // Emit bit tests and jumps
1690 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001691 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001692 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001693 TLI.getSetCCResultType(VT),
1694 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001695 ISD::SETNE);
1696 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697
Dan Gohman99be8ae2010-04-19 22:41:47 +00001698 SwitchBB->addSuccessor(B.TargetBB);
1699 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001700
Dale Johannesen66978ee2009-01-31 02:22:37 +00001701 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001702 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001703 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001704
1705 // Set NextBlock to be the MBB immediately after the current one, if any.
1706 // This is used to avoid emitting unnecessary branches to the next block.
1707 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001708 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001709 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001710 NextBlock = BBI;
1711
Evan Cheng8c1f4322010-09-23 18:32:19 +00001712 if (NextMBB != NextBlock)
1713 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1714 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001715
Bill Wendling87710f02009-12-21 23:47:40 +00001716 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001717}
1718
Dan Gohman46510a72010-04-15 01:51:59 +00001719void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001720 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001722 // Retrieve successors.
1723 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1724 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1725
Gabor Greifb67e6b32009-01-15 11:10:44 +00001726 const Value *Callee(I.getCalledValue());
1727 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728 visitInlineAsm(&I);
1729 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001730 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731
1732 // If the value of the invoke is used outside of its defining block, make it
1733 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001734 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001735
1736 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001737 InvokeMBB->addSuccessor(Return);
1738 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001739
1740 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001741 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1742 MVT::Other, getControlRoot(),
1743 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744}
1745
Dan Gohman46510a72010-04-15 01:51:59 +00001746void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001747}
1748
1749/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1750/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001751bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1752 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001753 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001754 MachineBasicBlock *Default,
1755 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001756 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001757
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001759 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001760 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001761 return false;
1762
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 // Get the MachineFunction which holds the current MBB. This is used when
1764 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001765 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001766
1767 // Figure out which block is immediately after the current one.
1768 MachineBasicBlock *NextBlock = 0;
1769 MachineFunction::iterator BBI = CR.CaseBB;
1770
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001771 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001772 NextBlock = BBI;
1773
Benjamin Kramerce750f02010-11-22 09:45:38 +00001774 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001775 // is the same as the other, but has one bit unset that the other has set,
1776 // use bit manipulation to do two compares at once. For example:
1777 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001778 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1779 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1780 if (Size == 2 && CR.CaseBB == SwitchBB) {
1781 Case &Small = *CR.Range.first;
1782 Case &Big = *(CR.Range.second-1);
1783
1784 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1785 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1786 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1787
1788 // Check that there is only one bit different.
1789 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1790 (SmallValue | BigValue) == BigValue) {
1791 // Isolate the common bit.
1792 APInt CommonBit = BigValue & ~SmallValue;
1793 assert((SmallValue | CommonBit) == BigValue &&
1794 CommonBit.countPopulation() == 1 && "Not a common bit?");
1795
1796 SDValue CondLHS = getValue(SV);
1797 EVT VT = CondLHS.getValueType();
1798 DebugLoc DL = getCurDebugLoc();
1799
1800 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1801 DAG.getConstant(CommonBit, VT));
1802 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1803 Or, DAG.getConstant(BigValue, VT),
1804 ISD::SETEQ);
1805
1806 // Update successor info.
1807 SwitchBB->addSuccessor(Small.BB);
1808 SwitchBB->addSuccessor(Default);
1809
1810 // Insert the true branch.
1811 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1812 getControlRoot(), Cond,
1813 DAG.getBasicBlock(Small.BB));
1814
1815 // Insert the false branch.
1816 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1817 DAG.getBasicBlock(Default));
1818
1819 DAG.setRoot(BrCond);
1820 return true;
1821 }
1822 }
1823 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001825 // Rearrange the case blocks so that the last one falls through if possible.
1826 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1827 // The last case block won't fall through into 'NextBlock' if we emit the
1828 // branches in this order. See if rearranging a case value would help.
1829 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1830 if (I->BB == NextBlock) {
1831 std::swap(*I, BackCase);
1832 break;
1833 }
1834 }
1835 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001836
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 // Create a CaseBlock record representing a conditional branch to
1838 // the Case's target mbb if the value being switched on SV is equal
1839 // to C.
1840 MachineBasicBlock *CurBlock = CR.CaseBB;
1841 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1842 MachineBasicBlock *FallThrough;
1843 if (I != E-1) {
1844 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1845 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001846
1847 // Put SV in a virtual register to make it available from the new blocks.
1848 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001849 } else {
1850 // If the last case doesn't match, go to the default block.
1851 FallThrough = Default;
1852 }
1853
Dan Gohman46510a72010-04-15 01:51:59 +00001854 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001855 ISD::CondCode CC;
1856 if (I->High == I->Low) {
1857 // This is just small small case range :) containing exactly 1 case
1858 CC = ISD::SETEQ;
1859 LHS = SV; RHS = I->High; MHS = NULL;
1860 } else {
1861 CC = ISD::SETLE;
1862 LHS = I->Low; MHS = SV; RHS = I->High;
1863 }
1864 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001865
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001866 // If emitting the first comparison, just call visitSwitchCase to emit the
1867 // code into the current block. Otherwise, push the CaseBlock onto the
1868 // vector to be later processed by SDISel, and insert the node's MBB
1869 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001870 if (CurBlock == SwitchBB)
1871 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001872 else
1873 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001874
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001875 CurBlock = FallThrough;
1876 }
1877
1878 return true;
1879}
1880
1881static inline bool areJTsAllowed(const TargetLowering &TLI) {
1882 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1884 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001885}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001886
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001887static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001888 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001889 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001890 return (LastExt - FirstExt + 1ULL);
1891}
1892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001893/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001894bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1895 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001896 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001897 MachineBasicBlock* Default,
1898 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001899 Case& FrontCase = *CR.Range.first;
1900 Case& BackCase = *(CR.Range.second-1);
1901
Chris Lattnere880efe2009-11-07 07:50:34 +00001902 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1903 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904
Chris Lattnere880efe2009-11-07 07:50:34 +00001905 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1907 I!=E; ++I)
1908 TSize += I->size();
1909
Dan Gohmane0567812010-04-08 23:03:40 +00001910 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001912
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001913 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001914 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001915 if (Density < 0.4)
1916 return false;
1917
David Greene4b69d992010-01-05 01:24:57 +00001918 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001919 << "First entry: " << First << ". Last entry: " << Last << '\n'
1920 << "Range: " << Range
1921 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001922
1923 // Get the MachineFunction which holds the current MBB. This is used when
1924 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001925 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001926
1927 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001929 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001930
1931 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1932
1933 // Create a new basic block to hold the code for loading the address
1934 // of the jump table, and jumping to it. Update successor information;
1935 // we will either branch to the default case for the switch, or the jump
1936 // table.
1937 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1938 CurMF->insert(BBI, JumpTableBB);
1939 CR.CaseBB->addSuccessor(Default);
1940 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001941
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001942 // Build a vector of destination BBs, corresponding to each target
1943 // of the jump table. If the value of the jump table slot corresponds to
1944 // a case statement, push the case's BB onto the vector, otherwise, push
1945 // the default BB.
1946 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001947 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001948 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001949 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1950 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001951
1952 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001953 DestBBs.push_back(I->BB);
1954 if (TEI==High)
1955 ++I;
1956 } else {
1957 DestBBs.push_back(Default);
1958 }
1959 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001961 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001962 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1963 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001964 E = DestBBs.end(); I != E; ++I) {
1965 if (!SuccsHandled[(*I)->getNumber()]) {
1966 SuccsHandled[(*I)->getNumber()] = true;
1967 JumpTableBB->addSuccessor(*I);
1968 }
1969 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001970
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001971 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001972 unsigned JTEncoding = TLI.getJumpTableEncoding();
1973 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001974 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001976 // Set the jump table information so that we can codegen it as a second
1977 // MachineBasicBlock
1978 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001979 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1980 if (CR.CaseBB == SwitchBB)
1981 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001982
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001983 JTCases.push_back(JumpTableBlock(JTH, JT));
1984
1985 return true;
1986}
1987
1988/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1989/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001990bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1991 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001992 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001993 MachineBasicBlock *Default,
1994 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001995 // Get the MachineFunction which holds the current MBB. This is used when
1996 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001997 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001998
1999 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002000 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002001 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002002
2003 Case& FrontCase = *CR.Range.first;
2004 Case& BackCase = *(CR.Range.second-1);
2005 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2006
2007 // Size is the number of Cases represented by this range.
2008 unsigned Size = CR.Range.second - CR.Range.first;
2009
Chris Lattnere880efe2009-11-07 07:50:34 +00002010 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2011 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002012 double FMetric = 0;
2013 CaseItr Pivot = CR.Range.first + Size/2;
2014
2015 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2016 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002017 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2019 I!=E; ++I)
2020 TSize += I->size();
2021
Chris Lattnere880efe2009-11-07 07:50:34 +00002022 APInt LSize = FrontCase.size();
2023 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002024 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002025 << "First: " << First << ", Last: " << Last <<'\n'
2026 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2028 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002029 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2030 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002031 APInt Range = ComputeRange(LEnd, RBegin);
2032 assert((Range - 2ULL).isNonNegative() &&
2033 "Invalid case distance");
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002034 double LDensity = (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002035 (LEnd - First + 1ULL).roundToDouble();
2036 double RDensity = (double)RSize.roundToDouble() /
2037 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002038 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002039 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002040 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002041 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2042 << "LDensity: " << LDensity
2043 << ", RDensity: " << RDensity << '\n'
2044 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045 if (FMetric < Metric) {
2046 Pivot = J;
2047 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002048 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049 }
2050
2051 LSize += J->size();
2052 RSize -= J->size();
2053 }
2054 if (areJTsAllowed(TLI)) {
2055 // If our case is dense we *really* should handle it earlier!
2056 assert((FMetric > 0) && "Should handle dense range earlier!");
2057 } else {
2058 Pivot = CR.Range.first + Size/2;
2059 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002061 CaseRange LHSR(CR.Range.first, Pivot);
2062 CaseRange RHSR(Pivot, CR.Range.second);
2063 Constant *C = Pivot->Low;
2064 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002067 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002068 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002069 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002070 // Pivot's Value, then we can branch directly to the LHS's Target,
2071 // rather than creating a leaf node for it.
2072 if ((LHSR.second - LHSR.first) == 1 &&
2073 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002074 cast<ConstantInt>(C)->getValue() ==
2075 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076 TrueBB = LHSR.first->BB;
2077 } else {
2078 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2079 CurMF->insert(BBI, TrueBB);
2080 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002081
2082 // Put SV in a virtual register to make it available from the new blocks.
2083 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002086 // Similar to the optimization above, if the Value being switched on is
2087 // known to be less than the Constant CR.LT, and the current Case Value
2088 // is CR.LT - 1, then we can branch directly to the target block for
2089 // the current Case Value, rather than emitting a RHS leaf node for it.
2090 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002091 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2092 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093 FalseBB = RHSR.first->BB;
2094 } else {
2095 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2096 CurMF->insert(BBI, FalseBB);
2097 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002098
2099 // Put SV in a virtual register to make it available from the new blocks.
2100 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002101 }
2102
2103 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002104 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002105 // Otherwise, branch to LHS.
2106 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2107
Dan Gohman99be8ae2010-04-19 22:41:47 +00002108 if (CR.CaseBB == SwitchBB)
2109 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 else
2111 SwitchCases.push_back(CB);
2112
2113 return true;
2114}
2115
2116/// handleBitTestsSwitchCase - if current case range has few destination and
2117/// range span less, than machine word bitwidth, encode case range into series
2118/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002119bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2120 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002121 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002122 MachineBasicBlock* Default,
2123 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002124 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002125 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002126
2127 Case& FrontCase = *CR.Range.first;
2128 Case& BackCase = *(CR.Range.second-1);
2129
2130 // Get the MachineFunction which holds the current MBB. This is used when
2131 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002132 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002133
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002134 // If target does not have legal shift left, do not emit bit tests at all.
2135 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2136 return false;
2137
Anton Korobeynikov23218582008-12-23 22:25:27 +00002138 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2140 I!=E; ++I) {
2141 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002142 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002143 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002144
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002145 // Count unique destinations
2146 SmallSet<MachineBasicBlock*, 4> Dests;
2147 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2148 Dests.insert(I->BB);
2149 if (Dests.size() > 3)
2150 // Don't bother the code below, if there are too much unique destinations
2151 return false;
2152 }
David Greene4b69d992010-01-05 01:24:57 +00002153 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002154 << Dests.size() << '\n'
2155 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002157 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002158 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2159 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002160 APInt cmpRange = maxValue - minValue;
2161
David Greene4b69d992010-01-05 01:24:57 +00002162 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002163 << "Low bound: " << minValue << '\n'
2164 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002165
Dan Gohmane0567812010-04-08 23:03:40 +00002166 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002167 (!(Dests.size() == 1 && numCmps >= 3) &&
2168 !(Dests.size() == 2 && numCmps >= 5) &&
2169 !(Dests.size() >= 3 && numCmps >= 6)))
2170 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002171
David Greene4b69d992010-01-05 01:24:57 +00002172 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002173 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2174
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002175 // Optimize the case where all the case values fit in a
2176 // word without having to subtract minValue. In this case,
2177 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002178 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002179 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002181 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002182 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002183
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 CaseBitsVector CasesBits;
2185 unsigned i, count = 0;
2186
2187 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2188 MachineBasicBlock* Dest = I->BB;
2189 for (i = 0; i < count; ++i)
2190 if (Dest == CasesBits[i].BB)
2191 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002192
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002193 if (i == count) {
2194 assert((count < 3) && "Too much destinations to test!");
2195 CasesBits.push_back(CaseBits(0, Dest, 0));
2196 count++;
2197 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002198
2199 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2200 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2201
2202 uint64_t lo = (lowValue - lowBound).getZExtValue();
2203 uint64_t hi = (highValue - lowBound).getZExtValue();
2204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002205 for (uint64_t j = lo; j <= hi; j++) {
2206 CasesBits[i].Mask |= 1ULL << j;
2207 CasesBits[i].Bits++;
2208 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 }
2211 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002213 BitTestInfo BTC;
2214
2215 // Figure out which block is immediately after the current one.
2216 MachineFunction::iterator BBI = CR.CaseBB;
2217 ++BBI;
2218
2219 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2220
David Greene4b69d992010-01-05 01:24:57 +00002221 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002223 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002224 << ", Bits: " << CasesBits[i].Bits
2225 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226
2227 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2228 CurMF->insert(BBI, CaseBB);
2229 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2230 CaseBB,
2231 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002232
2233 // Put SV in a virtual register to make it available from the new blocks.
2234 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002236
2237 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002238 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 CR.CaseBB, Default, BTC);
2240
Dan Gohman99be8ae2010-04-19 22:41:47 +00002241 if (CR.CaseBB == SwitchBB)
2242 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 BitTestCases.push_back(BTB);
2245
2246 return true;
2247}
2248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002250size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2251 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002252 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002253
2254 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002255 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2257 Cases.push_back(Case(SI.getSuccessorValue(i),
2258 SI.getSuccessorValue(i),
2259 SMBB));
2260 }
2261 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2262
2263 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002264 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002265 // Must recompute end() each iteration because it may be
2266 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002267 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2268 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2270 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002271 MachineBasicBlock* nextBB = J->BB;
2272 MachineBasicBlock* currentBB = I->BB;
2273
2274 // If the two neighboring cases go to the same destination, merge them
2275 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002276 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002277 I->High = J->High;
2278 J = Cases.erase(J);
2279 } else {
2280 I = J++;
2281 }
2282 }
2283
2284 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2285 if (I->Low != I->High)
2286 // A range counts double, since it requires two compares.
2287 ++numCmps;
2288 }
2289
2290 return numCmps;
2291}
2292
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002293void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2294 MachineBasicBlock *Last) {
2295 // Update JTCases.
2296 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2297 if (JTCases[i].first.HeaderBB == First)
2298 JTCases[i].first.HeaderBB = Last;
2299
2300 // Update BitTestCases.
2301 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2302 if (BitTestCases[i].Parent == First)
2303 BitTestCases[i].Parent = Last;
2304}
2305
Dan Gohman46510a72010-04-15 01:51:59 +00002306void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002307 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002309 // Figure out which block is immediately after the current one.
2310 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002311 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2312
2313 // If there is only the default destination, branch to it if it is not the
2314 // next basic block. Otherwise, just fall through.
2315 if (SI.getNumOperands() == 2) {
2316 // Update machine-CFG edges.
2317
2318 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002319 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002320 if (Default != NextBlock)
2321 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2322 MVT::Other, getControlRoot(),
2323 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 return;
2326 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002327
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002328 // If there are any non-default case statements, create a vector of Cases
2329 // representing each one, and sort the vector so that we can efficiently
2330 // create a binary search tree from them.
2331 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002332 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002333 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002334 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002335 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002336
2337 // Get the Value to be switched on and default basic blocks, which will be
2338 // inserted into CaseBlock records, representing basic blocks in the binary
2339 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002340 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341
2342 // Push the initial CaseRec onto the worklist
2343 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002344 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2345 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346
2347 while (!WorkList.empty()) {
2348 // Grab a record representing a case range to process off the worklist
2349 CaseRec CR = WorkList.back();
2350 WorkList.pop_back();
2351
Dan Gohman99be8ae2010-04-19 22:41:47 +00002352 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002353 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002355 // If the range has few cases (two or less) emit a series of specific
2356 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002357 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002359
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002360 // If the switch has more than 5 blocks, and at least 40% dense, and the
2361 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002362 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002363 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002364 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002365
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002366 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2367 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002368 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 }
2370}
2371
Dan Gohman46510a72010-04-15 01:51:59 +00002372void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002373 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002374
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002375 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002376 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002377 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002378 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002379 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002380 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002381 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2382 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002383 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002384
Bill Wendling4533cac2010-01-28 21:51:40 +00002385 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2386 MVT::Other, getControlRoot(),
2387 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002388}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002389
Dan Gohman46510a72010-04-15 01:51:59 +00002390void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002391 // -0.0 - X --> fneg
2392 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002393 if (isa<Constant>(I.getOperand(0)) &&
2394 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2395 SDValue Op2 = getValue(I.getOperand(1));
2396 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2397 Op2.getValueType(), Op2));
2398 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002399 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002400
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002401 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402}
2403
Dan Gohman46510a72010-04-15 01:51:59 +00002404void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002405 SDValue Op1 = getValue(I.getOperand(0));
2406 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002407 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2408 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002409}
2410
Dan Gohman46510a72010-04-15 01:51:59 +00002411void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002412 SDValue Op1 = getValue(I.getOperand(0));
2413 SDValue Op2 = getValue(I.getOperand(1));
Chris Lattnerd3027732011-02-13 09:02:52 +00002414
2415 MVT ShiftTy = TLI.getShiftAmountTy();
Chris Lattnerd3027732011-02-13 09:02:52 +00002416
2417 // Coerce the shift amount to the right type if we can.
2418 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002419 unsigned ShiftSize = ShiftTy.getSizeInBits();
2420 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002421 DebugLoc DL = getCurDebugLoc();
2422
Dan Gohman57fc82d2009-04-09 03:51:29 +00002423 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002424 if (ShiftSize > Op2Size)
2425 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
2426
Dan Gohman57fc82d2009-04-09 03:51:29 +00002427 // If the operand is larger than the shift count type but the shift
2428 // count type has enough bits to represent any shift value, truncate
2429 // it now. This is a common case and it exposes the truncate to
2430 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002431 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2432 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2433 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002434 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002435 else
Chris Lattnere0751182011-02-13 19:09:16 +00002436 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002437 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002438
Bill Wendling4533cac2010-01-28 21:51:40 +00002439 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2440 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002441}
2442
Dan Gohman46510a72010-04-15 01:51:59 +00002443void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002444 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002445 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002447 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002448 predicate = ICmpInst::Predicate(IC->getPredicate());
2449 SDValue Op1 = getValue(I.getOperand(0));
2450 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002451 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002452
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002454 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002455}
2456
Dan Gohman46510a72010-04-15 01:51:59 +00002457void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002458 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002459 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002461 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002462 predicate = FCmpInst::Predicate(FC->getPredicate());
2463 SDValue Op1 = getValue(I.getOperand(0));
2464 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002465 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002466 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002467 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002468}
2469
Dan Gohman46510a72010-04-15 01:51:59 +00002470void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002471 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002472 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2473 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002474 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002475
Bill Wendling49fcff82009-12-21 22:30:11 +00002476 SmallVector<SDValue, 4> Values(NumValues);
2477 SDValue Cond = getValue(I.getOperand(0));
2478 SDValue TrueVal = getValue(I.getOperand(1));
2479 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002480
Bill Wendling4533cac2010-01-28 21:51:40 +00002481 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002482 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002483 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2484 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002485 SDValue(TrueVal.getNode(),
2486 TrueVal.getResNo() + i),
2487 SDValue(FalseVal.getNode(),
2488 FalseVal.getResNo() + i));
2489
Bill Wendling4533cac2010-01-28 21:51:40 +00002490 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2491 DAG.getVTList(&ValueVTs[0], NumValues),
2492 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002493}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002494
Dan Gohman46510a72010-04-15 01:51:59 +00002495void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002496 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2497 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002498 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002499 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500}
2501
Dan Gohman46510a72010-04-15 01:51:59 +00002502void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002503 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2504 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2505 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002506 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002507 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508}
2509
Dan Gohman46510a72010-04-15 01:51:59 +00002510void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002511 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2512 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2513 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002515 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516}
2517
Dan Gohman46510a72010-04-15 01:51:59 +00002518void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519 // FPTrunc is never a no-op cast, no need to check
2520 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002521 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002522 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2523 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524}
2525
Dan Gohman46510a72010-04-15 01:51:59 +00002526void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002527 // FPTrunc is never a no-op cast, no need to check
2528 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002530 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531}
2532
Dan Gohman46510a72010-04-15 01:51:59 +00002533void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002534 // FPToUI is never a no-op cast, no need to check
2535 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002536 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002537 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002538}
2539
Dan Gohman46510a72010-04-15 01:51:59 +00002540void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002541 // FPToSI is never a no-op cast, no need to check
2542 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002543 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002544 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002545}
2546
Dan Gohman46510a72010-04-15 01:51:59 +00002547void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002548 // UIToFP is never a no-op cast, no need to check
2549 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002550 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002551 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002552}
2553
Dan Gohman46510a72010-04-15 01:51:59 +00002554void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002555 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002556 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002557 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002558 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002559}
2560
Dan Gohman46510a72010-04-15 01:51:59 +00002561void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002562 // What to do depends on the size of the integer and the size of the pointer.
2563 // We can either truncate, zero extend, or no-op, accordingly.
2564 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002565 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002566 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567}
2568
Dan Gohman46510a72010-04-15 01:51:59 +00002569void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002570 // What to do depends on the size of the integer and the size of the pointer.
2571 // We can either truncate, zero extend, or no-op, accordingly.
2572 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002573 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002574 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575}
2576
Dan Gohman46510a72010-04-15 01:51:59 +00002577void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002579 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580
Bill Wendling49fcff82009-12-21 22:30:11 +00002581 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002582 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002583 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002584 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002585 DestVT, N)); // convert types.
2586 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002587 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002588}
2589
Dan Gohman46510a72010-04-15 01:51:59 +00002590void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002591 SDValue InVec = getValue(I.getOperand(0));
2592 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002593 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002594 TLI.getPointerTy(),
2595 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002596 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2597 TLI.getValueType(I.getType()),
2598 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002599}
2600
Dan Gohman46510a72010-04-15 01:51:59 +00002601void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002602 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002603 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002604 TLI.getPointerTy(),
2605 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002606 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2607 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002608}
2609
Mon P Wangaeb06d22008-11-10 04:46:22 +00002610// Utility for visitShuffleVector - Returns true if the mask is mask starting
2611// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002612static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2613 unsigned MaskNumElts = Mask.size();
2614 for (unsigned i = 0; i != MaskNumElts; ++i)
2615 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002617 return true;
2618}
2619
Dan Gohman46510a72010-04-15 01:51:59 +00002620void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002622 SDValue Src1 = getValue(I.getOperand(0));
2623 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002624
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 // Convert the ConstantVector mask operand into an array of ints, with -1
2626 // representing undef values.
2627 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002628 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002629 unsigned MaskNumElts = MaskElts.size();
2630 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002631 if (isa<UndefValue>(MaskElts[i]))
2632 Mask.push_back(-1);
2633 else
2634 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2635 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002636
Owen Andersone50ed302009-08-10 22:56:29 +00002637 EVT VT = TLI.getValueType(I.getType());
2638 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002639 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002640
Mon P Wangc7849c22008-11-16 05:06:27 +00002641 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002642 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2643 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002644 return;
2645 }
2646
2647 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002648 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2649 // Mask is longer than the source vectors and is a multiple of the source
2650 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002651 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002652 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2653 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002654 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2655 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002656 return;
2657 }
2658
Mon P Wangc7849c22008-11-16 05:06:27 +00002659 // Pad both vectors with undefs to make them the same length as the mask.
2660 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002661 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2662 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002663 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2666 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002667 MOps1[0] = Src1;
2668 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002669
2670 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2671 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 &MOps1[0], NumConcat);
2673 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002674 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002676
Mon P Wangaeb06d22008-11-10 04:46:22 +00002677 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002679 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002681 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002682 MappedOps.push_back(Idx);
2683 else
2684 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002685 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002686
Bill Wendling4533cac2010-01-28 21:51:40 +00002687 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2688 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002689 return;
2690 }
2691
Mon P Wangc7849c22008-11-16 05:06:27 +00002692 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002693 // Analyze the access pattern of the vector to see if we can extract
2694 // two subvectors and do the shuffle. The analysis is done by calculating
2695 // the range of elements the mask access on both vectors.
2696 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2697 int MaxRange[2] = {-1, -1};
2698
Nate Begeman5a5ca152009-04-29 05:20:52 +00002699 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 int Idx = Mask[i];
2701 int Input = 0;
2702 if (Idx < 0)
2703 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002704
Nate Begeman5a5ca152009-04-29 05:20:52 +00002705 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002706 Input = 1;
2707 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002708 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002709 if (Idx > MaxRange[Input])
2710 MaxRange[Input] = Idx;
2711 if (Idx < MinRange[Input])
2712 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002714
Mon P Wangc7849c22008-11-16 05:06:27 +00002715 // Check if the access is smaller than the vector size and can we find
2716 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002717 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2718 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002719 int StartIdx[2]; // StartIdx to extract from
2720 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002721 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002722 RangeUse[Input] = 0; // Unused
2723 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002724 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002725 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002726 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002727 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002728 RangeUse[Input] = 1; // Extract from beginning of the vector
2729 StartIdx[Input] = 0;
2730 } else {
2731 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002732 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002733 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002734 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002735 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002736 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002737 }
2738
Bill Wendling636e2582009-08-21 18:16:06 +00002739 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002740 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002741 return;
2742 }
2743 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2744 // Extract appropriate subvector and generate a vector shuffle
2745 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002746 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002747 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002748 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002749 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002750 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002751 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002752 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002753
Mon P Wangc7849c22008-11-16 05:06:27 +00002754 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002756 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 int Idx = Mask[i];
2758 if (Idx < 0)
2759 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002760 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002761 MappedOps.push_back(Idx - StartIdx[0]);
2762 else
2763 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002764 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002765
Bill Wendling4533cac2010-01-28 21:51:40 +00002766 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2767 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002768 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002769 }
2770 }
2771
Mon P Wangc7849c22008-11-16 05:06:27 +00002772 // We can't use either concat vectors or extract subvectors so fall back to
2773 // replacing the shuffle with extract and build vector.
2774 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT EltVT = VT.getVectorElementType();
2776 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002777 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002778 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002779 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002780 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002781 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002783 SDValue Res;
2784
Nate Begeman5a5ca152009-04-29 05:20:52 +00002785 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002786 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2787 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002788 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002789 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2790 EltVT, Src2,
2791 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2792
2793 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002794 }
2795 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002796
Bill Wendling4533cac2010-01-28 21:51:40 +00002797 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2798 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799}
2800
Dan Gohman46510a72010-04-15 01:51:59 +00002801void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002802 const Value *Op0 = I.getOperand(0);
2803 const Value *Op1 = I.getOperand(1);
2804 const Type *AggTy = I.getType();
2805 const Type *ValTy = Op1->getType();
2806 bool IntoUndef = isa<UndefValue>(Op0);
2807 bool FromUndef = isa<UndefValue>(Op1);
2808
Dan Gohman0dadb152010-10-06 16:18:29 +00002809 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002810
Owen Andersone50ed302009-08-10 22:56:29 +00002811 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002813 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002814 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2815
2816 unsigned NumAggValues = AggValueVTs.size();
2817 unsigned NumValValues = ValValueVTs.size();
2818 SmallVector<SDValue, 4> Values(NumAggValues);
2819
2820 SDValue Agg = getValue(Op0);
2821 SDValue Val = getValue(Op1);
2822 unsigned i = 0;
2823 // Copy the beginning value(s) from the original aggregate.
2824 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002825 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 SDValue(Agg.getNode(), Agg.getResNo() + i);
2827 // Copy values from the inserted value(s).
2828 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002829 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2831 // Copy remaining value(s) from the original aggregate.
2832 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002833 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002834 SDValue(Agg.getNode(), Agg.getResNo() + i);
2835
Bill Wendling4533cac2010-01-28 21:51:40 +00002836 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2837 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2838 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002839}
2840
Dan Gohman46510a72010-04-15 01:51:59 +00002841void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002842 const Value *Op0 = I.getOperand(0);
2843 const Type *AggTy = Op0->getType();
2844 const Type *ValTy = I.getType();
2845 bool OutOfUndef = isa<UndefValue>(Op0);
2846
Dan Gohman0dadb152010-10-06 16:18:29 +00002847 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002848
Owen Andersone50ed302009-08-10 22:56:29 +00002849 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002850 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2851
2852 unsigned NumValValues = ValValueVTs.size();
2853 SmallVector<SDValue, 4> Values(NumValValues);
2854
2855 SDValue Agg = getValue(Op0);
2856 // Copy out the selected value(s).
2857 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2858 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002859 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002860 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002861 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002862
Bill Wendling4533cac2010-01-28 21:51:40 +00002863 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2864 DAG.getVTList(&ValValueVTs[0], NumValValues),
2865 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002866}
2867
Dan Gohman46510a72010-04-15 01:51:59 +00002868void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002869 SDValue N = getValue(I.getOperand(0));
2870 const Type *Ty = I.getOperand(0)->getType();
2871
Dan Gohman46510a72010-04-15 01:51:59 +00002872 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002873 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002874 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002875 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2876 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2877 if (Field) {
2878 // N = N + Offset
2879 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002880 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002881 DAG.getIntPtrConstant(Offset));
2882 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002884 Ty = StTy->getElementType(Field);
2885 } else {
2886 Ty = cast<SequentialType>(Ty)->getElementType();
2887
2888 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002889 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002890 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002891 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002892 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002893 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002895 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002896 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002897 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2898 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002899 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002900 else
Evan Chengb1032a82009-02-09 20:54:38 +00002901 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002902
Dale Johannesen66978ee2009-01-31 02:22:37 +00002903 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002904 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002905 continue;
2906 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002907
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002908 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002909 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2910 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002911 SDValue IdxN = getValue(Idx);
2912
2913 // If the index is smaller or larger than intptr_t, truncate or extend
2914 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002915 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002916
2917 // If this is a multiply by a power of two, turn it into a shl
2918 // immediately. This is a very common case.
2919 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002920 if (ElementSize.isPowerOf2()) {
2921 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002922 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002923 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002924 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002926 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002927 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002928 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002929 }
2930 }
2931
Scott Michelfdc40a02009-02-17 22:15:04 +00002932 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002933 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002934 }
2935 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002936
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002937 setValue(&I, N);
2938}
2939
Dan Gohman46510a72010-04-15 01:51:59 +00002940void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002941 // If this is a fixed sized alloca in the entry block of the function,
2942 // allocate it statically on the stack.
2943 if (FuncInfo.StaticAllocaMap.count(&I))
2944 return; // getValue will auto-populate this.
2945
2946 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002947 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948 unsigned Align =
2949 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2950 I.getAlignment());
2951
2952 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002953
Owen Andersone50ed302009-08-10 22:56:29 +00002954 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002955 if (AllocSize.getValueType() != IntPtr)
2956 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2957
2958 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2959 AllocSize,
2960 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 // Handle alignment. If the requested alignment is less than or equal to
2963 // the stack alignment, ignore it. If the size is greater than or equal to
2964 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002965 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002966 if (Align <= StackAlign)
2967 Align = 0;
2968
2969 // Round the size of the allocation up to the stack alignment size
2970 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002971 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002972 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002973 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002975 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002976 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002977 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002978 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2979
2980 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002981 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002982 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002983 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002984 setValue(&I, DSA);
2985 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00002986
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 // Inform the Frame Information that we have just allocated a variable-sized
2988 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00002989 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002990}
2991
Dan Gohman46510a72010-04-15 01:51:59 +00002992void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002993 const Value *SV = I.getOperand(0);
2994 SDValue Ptr = getValue(SV);
2995
2996 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00002997
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00002999 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003001 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003002
Owen Andersone50ed302009-08-10 22:56:29 +00003003 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004 SmallVector<uint64_t, 4> Offsets;
3005 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3006 unsigned NumValues = ValueVTs.size();
3007 if (NumValues == 0)
3008 return;
3009
3010 SDValue Root;
3011 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003012 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 // Serialize volatile loads with other side effects.
3014 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003015 else if (AA->pointsToConstantMemory(
3016 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003017 // Do not serialize (non-volatile) loads of constant memory with anything.
3018 Root = DAG.getEntryNode();
3019 ConstantMemory = true;
3020 } else {
3021 // Do not serialize non-volatile loads against each other.
3022 Root = DAG.getRoot();
3023 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003025 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003026 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3027 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003028 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003029 unsigned ChainI = 0;
3030 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3031 // Serializing loads here may result in excessive register pressure, and
3032 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3033 // could recover a bit by hoisting nodes upward in the chain by recognizing
3034 // they are side-effect free or do not alias. The optimizer should really
3035 // avoid this case by converting large object/array copies to llvm.memcpy
3036 // (MaxParallelChains should always remain as failsafe).
3037 if (ChainI == MaxParallelChains) {
3038 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3039 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3040 MVT::Other, &Chains[0], ChainI);
3041 Root = Chain;
3042 ChainI = 0;
3043 }
Bill Wendling856ff412009-12-22 00:12:37 +00003044 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3045 PtrVT, Ptr,
3046 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003047 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003048 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003049 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003050
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003052 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003055 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003056 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003057 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003058 if (isVolatile)
3059 DAG.setRoot(Chain);
3060 else
3061 PendingLoads.push_back(Chain);
3062 }
3063
Bill Wendling4533cac2010-01-28 21:51:40 +00003064 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3065 DAG.getVTList(&ValueVTs[0], NumValues),
3066 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003067}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003068
Dan Gohman46510a72010-04-15 01:51:59 +00003069void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3070 const Value *SrcV = I.getOperand(0);
3071 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Owen Andersone50ed302009-08-10 22:56:29 +00003073 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003074 SmallVector<uint64_t, 4> Offsets;
3075 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3076 unsigned NumValues = ValueVTs.size();
3077 if (NumValues == 0)
3078 return;
3079
3080 // Get the lowered operands. Note that we do this after
3081 // checking if NumResults is zero, because with zero results
3082 // the operands won't have values in the map.
3083 SDValue Src = getValue(SrcV);
3084 SDValue Ptr = getValue(PtrV);
3085
3086 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003087 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3088 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003089 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003090 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003091 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003092 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003093 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003094
Andrew Trickde91f3c2010-11-12 17:50:46 +00003095 unsigned ChainI = 0;
3096 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3097 // See visitLoad comments.
3098 if (ChainI == MaxParallelChains) {
3099 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3100 MVT::Other, &Chains[0], ChainI);
3101 Root = Chain;
3102 ChainI = 0;
3103 }
Bill Wendling856ff412009-12-22 00:12:37 +00003104 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3105 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003106 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3107 SDValue(Src.getNode(), Src.getResNo() + i),
3108 Add, MachinePointerInfo(PtrV, Offsets[i]),
3109 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3110 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003111 }
3112
Devang Patel7e13efa2010-10-26 22:14:52 +00003113 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003114 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003115 ++SDNodeOrder;
3116 AssignOrderingToNode(StoreNode.getNode());
3117 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003118}
3119
3120/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3121/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003122void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003123 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003124 bool HasChain = !I.doesNotAccessMemory();
3125 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3126
3127 // Build the operand list.
3128 SmallVector<SDValue, 8> Ops;
3129 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3130 if (OnlyLoad) {
3131 // We don't need to serialize loads against other loads.
3132 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003133 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003134 Ops.push_back(getRoot());
3135 }
3136 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003137
3138 // Info is set by getTgtMemInstrinsic
3139 TargetLowering::IntrinsicInfo Info;
3140 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3141
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003142 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003143 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3144 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003145 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146
3147 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003148 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3149 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003150 assert(TLI.isTypeLegal(Op.getValueType()) &&
3151 "Intrinsic uses a non-legal type?");
3152 Ops.push_back(Op);
3153 }
3154
Owen Andersone50ed302009-08-10 22:56:29 +00003155 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003156 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3157#ifndef NDEBUG
3158 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3159 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3160 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003161 }
Bob Wilson8d919552009-07-31 22:41:21 +00003162#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003163
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003166
Bob Wilson8d919552009-07-31 22:41:21 +00003167 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003168
3169 // Create the node.
3170 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003171 if (IsTgtIntrinsic) {
3172 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003173 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003174 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003175 Info.memVT,
3176 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003177 Info.align, Info.vol,
3178 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003179 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003180 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003181 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003182 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003183 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003184 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003185 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003186 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003187 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003188 }
3189
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 if (HasChain) {
3191 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3192 if (OnlyLoad)
3193 PendingLoads.push_back(Chain);
3194 else
3195 DAG.setRoot(Chain);
3196 }
Bill Wendling856ff412009-12-22 00:12:37 +00003197
Benjamin Kramerf0127052010-01-05 13:12:22 +00003198 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003200 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003201 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003202 }
Bill Wendling856ff412009-12-22 00:12:37 +00003203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 setValue(&I, Result);
3205 }
3206}
3207
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003208/// GetSignificand - Get the significand and build it into a floating-point
3209/// number with exponent of 1:
3210///
3211/// Op = (Op & 0x007fffff) | 0x3f800000;
3212///
3213/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003214static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003215GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3217 DAG.getConstant(0x007fffff, MVT::i32));
3218 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3219 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003220 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003221}
3222
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003223/// GetExponent - Get the exponent:
3224///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003225/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003226///
3227/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003228static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003229GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003230 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3232 DAG.getConstant(0x7f800000, MVT::i32));
3233 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003234 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3236 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003237 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003238}
3239
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003240/// getF32Constant - Get 32-bit floating point constant.
3241static SDValue
3242getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003243 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003244}
3245
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003246/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003247/// visitIntrinsicCall: I is a call instruction
3248/// Op is the associated NodeType for I
3249const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003250SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3251 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003252 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003253 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003254 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003255 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003256 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003257 getValue(I.getArgOperand(0)),
3258 getValue(I.getArgOperand(1)),
3259 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003260 setValue(&I, L);
3261 DAG.setRoot(L.getValue(1));
3262 return 0;
3263}
3264
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003265// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003266const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003267SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003268 SDValue Op1 = getValue(I.getArgOperand(0));
3269 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003270
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003272 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003273 return 0;
3274}
Bill Wendling74c37652008-12-09 22:08:41 +00003275
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003276/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3277/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003278void
Dan Gohman46510a72010-04-15 01:51:59 +00003279SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003280 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003281 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003282
Gabor Greif0635f352010-06-25 09:38:13 +00003283 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003284 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003285 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003286
3287 // Put the exponent in the right bit position for later addition to the
3288 // final result:
3289 //
3290 // #define LOG2OFe 1.4426950f
3291 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003293 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003295
3296 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003297 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3298 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003299
3300 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003301 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003302 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003303
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003304 if (LimitFloatPrecision <= 6) {
3305 // For floating-point precision of 6:
3306 //
3307 // TwoToFractionalPartOfX =
3308 // 0.997535578f +
3309 // (0.735607626f + 0.252464424f * x) * x;
3310 //
3311 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003313 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003314 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003315 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003316 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3317 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003318 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003319 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003320
3321 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003323 TwoToFracPartOfX, IntegerPartOfX);
3324
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003325 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003326 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3327 // For floating-point precision of 12:
3328 //
3329 // TwoToFractionalPartOfX =
3330 // 0.999892986f +
3331 // (0.696457318f +
3332 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3333 //
3334 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003335 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003336 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003337 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003338 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3340 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003341 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3343 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003344 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003345 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003346
3347 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003348 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003349 TwoToFracPartOfX, IntegerPartOfX);
3350
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003351 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003352 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3353 // For floating-point precision of 18:
3354 //
3355 // TwoToFractionalPartOfX =
3356 // 0.999999982f +
3357 // (0.693148872f +
3358 // (0.240227044f +
3359 // (0.554906021e-1f +
3360 // (0.961591928e-2f +
3361 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3362 //
3363 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003365 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003366 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003367 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3369 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003370 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003371 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3372 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003373 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003374 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3375 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003376 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3378 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3381 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003382 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003383 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003384 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003385
3386 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003388 TwoToFracPartOfX, IntegerPartOfX);
3389
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003390 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003391 }
3392 } else {
3393 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003394 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003395 getValue(I.getArgOperand(0)).getValueType(),
3396 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003397 }
3398
Dale Johannesen59e577f2008-09-05 18:38:42 +00003399 setValue(&I, result);
3400}
3401
Bill Wendling39150252008-09-09 20:39:27 +00003402/// visitLog - Lower a log intrinsic. Handles the special sequences for
3403/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003404void
Dan Gohman46510a72010-04-15 01:51:59 +00003405SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003406 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003407 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003408
Gabor Greif0635f352010-06-25 09:38:13 +00003409 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003410 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003411 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003412 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003413
3414 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003415 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003417 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003418
3419 // Get the significand and build it into a floating-point number with
3420 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003421 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003422
3423 if (LimitFloatPrecision <= 6) {
3424 // For floating-point precision of 6:
3425 //
3426 // LogofMantissa =
3427 // -1.1609546f +
3428 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003429 //
Bill Wendling39150252008-09-09 20:39:27 +00003430 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003432 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003433 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003434 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3436 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003437 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003438
Scott Michelfdc40a02009-02-17 22:15:04 +00003439 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003440 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003441 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3442 // For floating-point precision of 12:
3443 //
3444 // LogOfMantissa =
3445 // -1.7417939f +
3446 // (2.8212026f +
3447 // (-1.4699568f +
3448 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3449 //
3450 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003451 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003452 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003453 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003454 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3456 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003457 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003458 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3459 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003460 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3462 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003463 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003464
Scott Michelfdc40a02009-02-17 22:15:04 +00003465 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003467 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3468 // For floating-point precision of 18:
3469 //
3470 // LogOfMantissa =
3471 // -2.1072184f +
3472 // (4.2372794f +
3473 // (-3.7029485f +
3474 // (2.2781945f +
3475 // (-0.87823314f +
3476 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3477 //
3478 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003480 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003482 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3484 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003485 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003486 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3487 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003488 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003489 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3490 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003491 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3493 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3496 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003498
Scott Michelfdc40a02009-02-17 22:15:04 +00003499 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003501 }
3502 } else {
3503 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003504 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003505 getValue(I.getArgOperand(0)).getValueType(),
3506 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003507 }
3508
Dale Johannesen59e577f2008-09-05 18:38:42 +00003509 setValue(&I, result);
3510}
3511
Bill Wendling3eb59402008-09-09 00:28:24 +00003512/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3513/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003514void
Dan Gohman46510a72010-04-15 01:51:59 +00003515SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003516 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003517 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003518
Gabor Greif0635f352010-06-25 09:38:13 +00003519 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003520 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003521 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003522 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003523
Bill Wendling39150252008-09-09 20:39:27 +00003524 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003525 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003526
Bill Wendling3eb59402008-09-09 00:28:24 +00003527 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003528 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003529 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003530
Bill Wendling3eb59402008-09-09 00:28:24 +00003531 // Different possible minimax approximations of significand in
3532 // floating-point for various degrees of accuracy over [1,2].
3533 if (LimitFloatPrecision <= 6) {
3534 // For floating-point precision of 6:
3535 //
3536 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3537 //
3538 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003539 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003540 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003541 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003542 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3544 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003545 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003546
Scott Michelfdc40a02009-02-17 22:15:04 +00003547 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003548 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003549 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3550 // For floating-point precision of 12:
3551 //
3552 // Log2ofMantissa =
3553 // -2.51285454f +
3554 // (4.07009056f +
3555 // (-2.12067489f +
3556 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003557 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003558 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003560 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003561 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003562 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003563 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3564 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003565 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3567 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003568 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003569 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3570 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003571 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003572
Scott Michelfdc40a02009-02-17 22:15:04 +00003573 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003574 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003575 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3576 // For floating-point precision of 18:
3577 //
3578 // Log2ofMantissa =
3579 // -3.0400495f +
3580 // (6.1129976f +
3581 // (-5.3420409f +
3582 // (3.2865683f +
3583 // (-1.2669343f +
3584 // (0.27515199f -
3585 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3586 //
3587 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003589 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003590 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003591 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3593 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003594 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003595 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3596 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003597 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003598 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3599 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003600 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3602 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3605 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003606 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003607
Scott Michelfdc40a02009-02-17 22:15:04 +00003608 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003610 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003611 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003612 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003613 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003614 getValue(I.getArgOperand(0)).getValueType(),
3615 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003616 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003617
Dale Johannesen59e577f2008-09-05 18:38:42 +00003618 setValue(&I, result);
3619}
3620
Bill Wendling3eb59402008-09-09 00:28:24 +00003621/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3622/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003623void
Dan Gohman46510a72010-04-15 01:51:59 +00003624SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003625 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003626 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003627
Gabor Greif0635f352010-06-25 09:38:13 +00003628 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003629 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003630 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003631 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003632
Bill Wendling39150252008-09-09 20:39:27 +00003633 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003634 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003636 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003637
3638 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003639 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003640 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003641
3642 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003643 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003644 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003645 // Log10ofMantissa =
3646 // -0.50419619f +
3647 // (0.60948995f - 0.10380950f * x) * x;
3648 //
3649 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003651 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003652 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003653 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003654 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3655 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003656 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003657
Scott Michelfdc40a02009-02-17 22:15:04 +00003658 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003659 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003660 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3661 // For floating-point precision of 12:
3662 //
3663 // Log10ofMantissa =
3664 // -0.64831180f +
3665 // (0.91751397f +
3666 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3667 //
3668 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003669 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003671 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003672 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3674 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003675 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003676 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3677 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003678 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003679
Scott Michelfdc40a02009-02-17 22:15:04 +00003680 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003682 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003683 // For floating-point precision of 18:
3684 //
3685 // Log10ofMantissa =
3686 // -0.84299375f +
3687 // (1.5327582f +
3688 // (-1.0688956f +
3689 // (0.49102474f +
3690 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3691 //
3692 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003694 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003696 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3698 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003699 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003700 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3701 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003702 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003703 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3704 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003705 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3707 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003709
Scott Michelfdc40a02009-02-17 22:15:04 +00003710 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003712 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003713 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003714 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003715 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003716 getValue(I.getArgOperand(0)).getValueType(),
3717 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003718 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003719
Dale Johannesen59e577f2008-09-05 18:38:42 +00003720 setValue(&I, result);
3721}
3722
Bill Wendlinge10c8142008-09-09 22:39:21 +00003723/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3724/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003725void
Dan Gohman46510a72010-04-15 01:51:59 +00003726SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003727 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003728 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003729
Gabor Greif0635f352010-06-25 09:38:13 +00003730 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003731 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003732 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003733
Owen Anderson825b72b2009-08-11 20:47:22 +00003734 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003735
3736 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3738 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003739
3740 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003742 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003743
3744 if (LimitFloatPrecision <= 6) {
3745 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003746 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003747 // TwoToFractionalPartOfX =
3748 // 0.997535578f +
3749 // (0.735607626f + 0.252464424f * x) * x;
3750 //
3751 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003752 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003754 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003755 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3757 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003758 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003759 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003760 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003761 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003762
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003763 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003764 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003765 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3766 // For floating-point precision of 12:
3767 //
3768 // TwoToFractionalPartOfX =
3769 // 0.999892986f +
3770 // (0.696457318f +
3771 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3772 //
3773 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003775 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003776 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003777 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3779 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003780 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003781 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3782 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003783 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003784 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003785 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003787
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003788 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003790 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3791 // For floating-point precision of 18:
3792 //
3793 // TwoToFractionalPartOfX =
3794 // 0.999999982f +
3795 // (0.693148872f +
3796 // (0.240227044f +
3797 // (0.554906021e-1f +
3798 // (0.961591928e-2f +
3799 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3800 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003802 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003804 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3806 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003807 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3809 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003810 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3812 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003813 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3815 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3818 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003819 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003820 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003821 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003823
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003824 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003826 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003827 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003828 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003829 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003830 getValue(I.getArgOperand(0)).getValueType(),
3831 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003832 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003833
Dale Johannesen601d3c02008-09-05 01:48:15 +00003834 setValue(&I, result);
3835}
3836
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003837/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3838/// limited-precision mode with x == 10.0f.
3839void
Dan Gohman46510a72010-04-15 01:51:59 +00003840SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003841 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003842 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003843 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003844 bool IsExp10 = false;
3845
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003847 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003848 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3849 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3850 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3851 APFloat Ten(10.0f);
3852 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3853 }
3854 }
3855 }
3856
3857 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003858 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003859
3860 // Put the exponent in the right bit position for later addition to the
3861 // final result:
3862 //
3863 // #define LOG2OF10 3.3219281f
3864 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003866 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003868
3869 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3871 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003872
3873 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003875 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003876
3877 if (LimitFloatPrecision <= 6) {
3878 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003879 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003880 // twoToFractionalPartOfX =
3881 // 0.997535578f +
3882 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003883 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003884 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003885 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003886 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003887 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003888 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003889 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3890 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003891 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003892 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003893 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003895
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003896 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003897 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003898 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3899 // For floating-point precision of 12:
3900 //
3901 // TwoToFractionalPartOfX =
3902 // 0.999892986f +
3903 // (0.696457318f +
3904 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3905 //
3906 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003908 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003910 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3912 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3915 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003917 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003918 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003920
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003921 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003923 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3924 // For floating-point precision of 18:
3925 //
3926 // TwoToFractionalPartOfX =
3927 // 0.999999982f +
3928 // (0.693148872f +
3929 // (0.240227044f +
3930 // (0.554906021e-1f +
3931 // (0.961591928e-2f +
3932 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3933 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003937 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3939 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003940 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003941 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3942 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003943 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3945 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003946 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003947 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3948 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3951 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003952 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003953 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003954 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003956
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003957 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003959 }
3960 } else {
3961 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003962 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003963 getValue(I.getArgOperand(0)).getValueType(),
3964 getValue(I.getArgOperand(0)),
3965 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003966 }
3967
3968 setValue(&I, result);
3969}
3970
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003971
3972/// ExpandPowI - Expand a llvm.powi intrinsic.
3973static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3974 SelectionDAG &DAG) {
3975 // If RHS is a constant, we can expand this out to a multiplication tree,
3976 // otherwise we end up lowering to a call to __powidf2 (for example). When
3977 // optimizing for size, we only want to do this if the expansion would produce
3978 // a small number of multiplies, otherwise we do the full expansion.
3979 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3980 // Get the exponent as a positive value.
3981 unsigned Val = RHSC->getSExtValue();
3982 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003983
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003984 // powi(x, 0) -> 1.0
3985 if (Val == 0)
3986 return DAG.getConstantFP(1.0, LHS.getValueType());
3987
Dan Gohmanae541aa2010-04-15 04:33:49 +00003988 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003989 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
3990 // If optimizing for size, don't insert too many multiplies. This
3991 // inserts up to 5 multiplies.
3992 CountPopulation_32(Val)+Log2_32(Val) < 7) {
3993 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003994 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003995 // powi(x,15) generates one more multiply than it should), but this has
3996 // the benefit of being both really simple and much better than a libcall.
3997 SDValue Res; // Logically starts equal to 1.0
3998 SDValue CurSquare = LHS;
3999 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004000 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004001 if (Res.getNode())
4002 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4003 else
4004 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004005 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004006
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004007 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4008 CurSquare, CurSquare);
4009 Val >>= 1;
4010 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004011
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004012 // If the original was negative, invert the result, producing 1/(x*x*x).
4013 if (RHSC->getSExtValue() < 0)
4014 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4015 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4016 return Res;
4017 }
4018 }
4019
4020 // Otherwise, expand to a libcall.
4021 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4022}
4023
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004024/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4025/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4026/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004027bool
Devang Patel78a06e52010-08-25 20:39:26 +00004028SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004029 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004030 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004031 const Argument *Arg = dyn_cast<Argument>(V);
4032 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004033 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004034
Devang Patel719f6a92010-04-29 20:40:36 +00004035 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004036 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4037 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4038
Devang Patela83ce982010-04-29 18:50:36 +00004039 // Ignore inlined function arguments here.
4040 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004041 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004042 return false;
4043
Dan Gohman84023e02010-07-10 09:00:22 +00004044 MachineBasicBlock *MBB = FuncInfo.MBB;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004045 if (MBB != &MF.front())
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004046 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004047
4048 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004049 if (Arg->hasByValAttr()) {
4050 // Byval arguments' frame index is recorded during argument lowering.
4051 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004052 Reg = TRI->getFrameRegister(MF);
4053 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004054 // If byval argument ofset is not recorded then ignore this.
4055 if (!Offset)
4056 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004057 }
4058
Devang Patel6cd467b2010-08-26 22:53:27 +00004059 if (N.getNode() && N.getOpcode() == ISD::CopyFromReg) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004060 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00004061 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004062 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4063 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4064 if (PR)
4065 Reg = PR;
4066 }
4067 }
4068
Evan Chenga36acad2010-04-29 06:33:38 +00004069 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004070 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004071 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004072 if (VMI != FuncInfo.ValueMap.end())
4073 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004074 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004075
Devang Patel8bc9ef72010-11-02 17:19:03 +00004076 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004077 // Check if frame index is available.
4078 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004079 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004080 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4081 Reg = TRI->getFrameRegister(MF);
4082 Offset = FINode->getIndex();
4083 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004084 }
4085
4086 if (!Reg)
4087 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004088
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004089 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4090 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004091 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004092 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004093 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004094}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004095
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004096// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004097#if defined(_MSC_VER) && defined(setjmp) && \
4098 !defined(setjmp_undefined_for_msvc)
4099# pragma push_macro("setjmp")
4100# undef setjmp
4101# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004102#endif
4103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004104/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4105/// we want to emit this as a call to a named external function, return the name
4106/// otherwise lower it and return null.
4107const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004108SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004109 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004110 SDValue Res;
4111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004112 switch (Intrinsic) {
4113 default:
4114 // By default, turn this into a target intrinsic node.
4115 visitTargetIntrinsic(I, Intrinsic);
4116 return 0;
4117 case Intrinsic::vastart: visitVAStart(I); return 0;
4118 case Intrinsic::vaend: visitVAEnd(I); return 0;
4119 case Intrinsic::vacopy: visitVACopy(I); return 0;
4120 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004121 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004122 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004123 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004124 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004125 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004126 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004127 return 0;
4128 case Intrinsic::setjmp:
4129 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004130 case Intrinsic::longjmp:
4131 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004132 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004133 // Assert for address < 256 since we support only user defined address
4134 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004135 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004136 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004137 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004138 < 256 &&
4139 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004140 SDValue Op1 = getValue(I.getArgOperand(0));
4141 SDValue Op2 = getValue(I.getArgOperand(1));
4142 SDValue Op3 = getValue(I.getArgOperand(2));
4143 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4144 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004145 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004146 MachinePointerInfo(I.getArgOperand(0)),
4147 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004148 return 0;
4149 }
Chris Lattner824b9582008-11-21 16:42:48 +00004150 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004151 // Assert for address < 256 since we support only user defined address
4152 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004153 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004154 < 256 &&
4155 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004156 SDValue Op1 = getValue(I.getArgOperand(0));
4157 SDValue Op2 = getValue(I.getArgOperand(1));
4158 SDValue Op3 = getValue(I.getArgOperand(2));
4159 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4160 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004161 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004162 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004163 return 0;
4164 }
Chris Lattner824b9582008-11-21 16:42:48 +00004165 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004166 // Assert for address < 256 since we support only user defined address
4167 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004168 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004169 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004170 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004171 < 256 &&
4172 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004173 SDValue Op1 = getValue(I.getArgOperand(0));
4174 SDValue Op2 = getValue(I.getArgOperand(1));
4175 SDValue Op3 = getValue(I.getArgOperand(2));
4176 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4177 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004178 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004179 MachinePointerInfo(I.getArgOperand(0)),
4180 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004181 return 0;
4182 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004183 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004184 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004185 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004186 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004187 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004188 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004189
4190 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4191 // but do not always have a corresponding SDNode built. The SDNodeOrder
4192 // absolute, but not relative, values are different depending on whether
4193 // debug info exists.
4194 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004195
4196 // Check if address has undef value.
4197 if (isa<UndefValue>(Address) ||
4198 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004199 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004200 return 0;
4201 }
4202
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004203 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004204 if (!N.getNode() && isa<Argument>(Address))
4205 // Check unused arguments map.
4206 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004207 SDDbgValue *SDV;
4208 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004209 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004210 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004211 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4212 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4213 Address = BCI->getOperand(0);
4214 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4215
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004216 if (isParameter && !AI) {
4217 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4218 if (FINode)
4219 // Byval parameter. We have a frame index at this point.
4220 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4221 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004222 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004223 // Can't do anything with other non-AI cases yet. This might be a
4224 // parameter of a callee function that got inlined, for example.
Devang Patelafeaae72010-12-06 22:39:26 +00004225 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004226 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004227 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004228 } else if (AI)
4229 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4230 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004231 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004232 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004233 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004234 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004235 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004236 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4237 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004238 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004239 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004240 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004241 // If variable is pinned by a alloca in dominating bb then
4242 // use StaticAllocaMap.
4243 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004244 if (AI->getParent() != DI.getParent()) {
4245 DenseMap<const AllocaInst*, int>::iterator SI =
4246 FuncInfo.StaticAllocaMap.find(AI);
4247 if (SI != FuncInfo.StaticAllocaMap.end()) {
4248 SDV = DAG.getDbgValue(Variable, SI->second,
4249 0, dl, SDNodeOrder);
4250 DAG.AddDbgValue(SDV, 0, false);
4251 return 0;
4252 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004253 }
4254 }
Devang Patelafeaae72010-12-06 22:39:26 +00004255 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004256 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004257 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004258 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004259 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004260 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004261 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004262 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004263 return 0;
4264
4265 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004266 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004267 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004268 if (!V)
4269 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004270
4271 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4272 // but do not always have a corresponding SDNode built. The SDNodeOrder
4273 // absolute, but not relative, values are different depending on whether
4274 // debug info exists.
4275 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004276 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004277 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004278 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4279 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004280 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004281 // Do not use getValue() in here; we don't want to generate code at
4282 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004283 SDValue N = NodeMap[V];
4284 if (!N.getNode() && isa<Argument>(V))
4285 // Check unused arguments map.
4286 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004287 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004288 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004289 SDV = DAG.getDbgValue(Variable, N.getNode(),
4290 N.getResNo(), Offset, dl, SDNodeOrder);
4291 DAG.AddDbgValue(SDV, N.getNode(), false);
4292 }
Devang Patela778f5c2011-02-18 22:43:42 +00004293 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004294 // Do not call getValue(V) yet, as we don't want to generate code.
4295 // Remember it for later.
4296 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4297 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004298 } else {
Devang Patel00190342010-03-15 19:15:44 +00004299 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004300 // data available is an unreferenced parameter.
4301 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004302 }
Devang Patel00190342010-03-15 19:15:44 +00004303 }
4304
4305 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004306 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004307 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004308 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004309 // Don't handle byval struct arguments or VLAs, for example.
4310 if (!AI)
4311 return 0;
4312 DenseMap<const AllocaInst*, int>::iterator SI =
4313 FuncInfo.StaticAllocaMap.find(AI);
4314 if (SI == FuncInfo.StaticAllocaMap.end())
4315 return 0; // VLAs.
4316 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004317
Chris Lattner512063d2010-04-05 06:19:28 +00004318 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4319 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4320 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004321 return 0;
4322 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004323 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004324 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004325 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004326 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004328 SDValue Ops[1];
4329 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004330 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004331 setValue(&I, Op);
4332 DAG.setRoot(Op.getValue(1));
4333 return 0;
4334 }
4335
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004336 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004337 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004338 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004339 if (CallMBB->isLandingPad())
4340 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004341 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004342#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004343 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004344#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004345 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4346 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004347 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004348 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004349
Chris Lattner3a5815f2009-09-17 23:54:54 +00004350 // Insert the EHSELECTION instruction.
4351 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4352 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004353 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004354 Ops[1] = getRoot();
4355 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004356 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004357 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004358 return 0;
4359 }
4360
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004361 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004362 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004363 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004364 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4365 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004366 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004367 return 0;
4368 }
4369
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004370 case Intrinsic::eh_return_i32:
4371 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004372 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4373 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4374 MVT::Other,
4375 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004376 getValue(I.getArgOperand(0)),
4377 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004378 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004379 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004380 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004381 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004382 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004383 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004384 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004385 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004386 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004387 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004388 TLI.getPointerTy()),
4389 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004390 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004391 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004392 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004393 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4394 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004395 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004396 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004397 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004398 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004399 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004400 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004401 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004402
Chris Lattner512063d2010-04-05 06:19:28 +00004403 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004404 return 0;
4405 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004406 case Intrinsic::eh_sjlj_setjmp: {
4407 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004408 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004409 return 0;
4410 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004411 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004412 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004413 getRoot(), getValue(I.getArgOperand(0))));
4414 return 0;
4415 }
4416 case Intrinsic::eh_sjlj_dispatch_setup: {
4417 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
4418 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004419 return 0;
4420 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004421
Dale Johannesen0488fb62010-09-30 23:57:10 +00004422 case Intrinsic::x86_mmx_pslli_w:
4423 case Intrinsic::x86_mmx_pslli_d:
4424 case Intrinsic::x86_mmx_pslli_q:
4425 case Intrinsic::x86_mmx_psrli_w:
4426 case Intrinsic::x86_mmx_psrli_d:
4427 case Intrinsic::x86_mmx_psrli_q:
4428 case Intrinsic::x86_mmx_psrai_w:
4429 case Intrinsic::x86_mmx_psrai_d: {
4430 SDValue ShAmt = getValue(I.getArgOperand(1));
4431 if (isa<ConstantSDNode>(ShAmt)) {
4432 visitTargetIntrinsic(I, Intrinsic);
4433 return 0;
4434 }
4435 unsigned NewIntrinsic = 0;
4436 EVT ShAmtVT = MVT::v2i32;
4437 switch (Intrinsic) {
4438 case Intrinsic::x86_mmx_pslli_w:
4439 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4440 break;
4441 case Intrinsic::x86_mmx_pslli_d:
4442 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4443 break;
4444 case Intrinsic::x86_mmx_pslli_q:
4445 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4446 break;
4447 case Intrinsic::x86_mmx_psrli_w:
4448 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4449 break;
4450 case Intrinsic::x86_mmx_psrli_d:
4451 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4452 break;
4453 case Intrinsic::x86_mmx_psrli_q:
4454 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4455 break;
4456 case Intrinsic::x86_mmx_psrai_w:
4457 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4458 break;
4459 case Intrinsic::x86_mmx_psrai_d:
4460 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4461 break;
4462 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4463 }
4464
4465 // The vector shift intrinsics with scalars uses 32b shift amounts but
4466 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4467 // to be zero.
4468 // We must do this early because v2i32 is not a legal type.
4469 DebugLoc dl = getCurDebugLoc();
4470 SDValue ShOps[2];
4471 ShOps[0] = ShAmt;
4472 ShOps[1] = DAG.getConstant(0, MVT::i32);
4473 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4474 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004475 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004476 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4477 DAG.getConstant(NewIntrinsic, MVT::i32),
4478 getValue(I.getArgOperand(0)), ShAmt);
4479 setValue(&I, Res);
4480 return 0;
4481 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004482 case Intrinsic::convertff:
4483 case Intrinsic::convertfsi:
4484 case Intrinsic::convertfui:
4485 case Intrinsic::convertsif:
4486 case Intrinsic::convertuif:
4487 case Intrinsic::convertss:
4488 case Intrinsic::convertsu:
4489 case Intrinsic::convertus:
4490 case Intrinsic::convertuu: {
4491 ISD::CvtCode Code = ISD::CVT_INVALID;
4492 switch (Intrinsic) {
4493 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4494 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4495 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4496 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4497 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4498 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4499 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4500 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4501 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4502 }
Owen Andersone50ed302009-08-10 22:56:29 +00004503 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004504 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004505 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4506 DAG.getValueType(DestVT),
4507 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004508 getValue(I.getArgOperand(1)),
4509 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004510 Code);
4511 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004512 return 0;
4513 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004514 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004515 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004516 getValue(I.getArgOperand(0)).getValueType(),
4517 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004518 return 0;
4519 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004520 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4521 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522 return 0;
4523 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004524 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004525 getValue(I.getArgOperand(0)).getValueType(),
4526 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004527 return 0;
4528 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004529 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004530 getValue(I.getArgOperand(0)).getValueType(),
4531 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004532 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004533 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004534 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004535 return 0;
4536 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004537 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004538 return 0;
4539 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004540 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004541 return 0;
4542 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004543 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004544 return 0;
4545 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004546 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004547 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004549 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004550 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004551 case Intrinsic::convert_to_fp16:
4552 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004553 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004554 return 0;
4555 case Intrinsic::convert_from_fp16:
4556 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004557 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004558 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004560 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004561 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 return 0;
4563 }
4564 case Intrinsic::readcyclecounter: {
4565 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004566 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4567 DAG.getVTList(MVT::i64, MVT::Other),
4568 &Op, 1);
4569 setValue(&I, Res);
4570 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004571 return 0;
4572 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004573 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004574 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004575 getValue(I.getArgOperand(0)).getValueType(),
4576 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004577 return 0;
4578 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004579 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004580 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004581 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004582 return 0;
4583 }
4584 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004585 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004586 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004587 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004588 return 0;
4589 }
4590 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004591 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004592 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004593 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004594 return 0;
4595 }
4596 case Intrinsic::stacksave: {
4597 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004598 Res = DAG.getNode(ISD::STACKSAVE, dl,
4599 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4600 setValue(&I, Res);
4601 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004602 return 0;
4603 }
4604 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004605 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004606 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004607 return 0;
4608 }
Bill Wendling57344502008-11-18 11:01:33 +00004609 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004610 // Emit code into the DAG to store the stack guard onto the stack.
4611 MachineFunction &MF = DAG.getMachineFunction();
4612 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004613 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004614
Gabor Greif0635f352010-06-25 09:38:13 +00004615 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4616 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004617
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004618 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004619 MFI->setStackProtectorIndex(FI);
4620
4621 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4622
4623 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004624 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004625 MachinePointerInfo::getFixedStack(FI),
4626 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004627 setValue(&I, Res);
4628 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004629 return 0;
4630 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004631 case Intrinsic::objectsize: {
4632 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004633 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004634
4635 assert(CI && "Non-constant type in __builtin_object_size?");
4636
Gabor Greif0635f352010-06-25 09:38:13 +00004637 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004638 EVT Ty = Arg.getValueType();
4639
Dan Gohmane368b462010-06-18 14:22:04 +00004640 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004641 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004642 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004643 Res = DAG.getConstant(0, Ty);
4644
4645 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004646 return 0;
4647 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004648 case Intrinsic::var_annotation:
4649 // Discard annotate attributes
4650 return 0;
4651
4652 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004653 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004654
4655 SDValue Ops[6];
4656 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004657 Ops[1] = getValue(I.getArgOperand(0));
4658 Ops[2] = getValue(I.getArgOperand(1));
4659 Ops[3] = getValue(I.getArgOperand(2));
4660 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004661 Ops[5] = DAG.getSrcValue(F);
4662
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004663 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4664 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4665 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004666
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004667 setValue(&I, Res);
4668 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669 return 0;
4670 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004671 case Intrinsic::gcroot:
4672 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004673 const Value *Alloca = I.getArgOperand(0);
4674 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004675
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004676 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4677 GFI->addStackRoot(FI->getIndex(), TypeMap);
4678 }
4679 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004680 case Intrinsic::gcread:
4681 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004682 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004683 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004684 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004685 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004686 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004687 case Intrinsic::trap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004688 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004689 return 0;
Bill Wendlingef375462008-11-21 02:38:44 +00004690 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004691 return implVisitAluOverflow(I, ISD::UADDO);
4692 case Intrinsic::sadd_with_overflow:
4693 return implVisitAluOverflow(I, ISD::SADDO);
4694 case Intrinsic::usub_with_overflow:
4695 return implVisitAluOverflow(I, ISD::USUBO);
4696 case Intrinsic::ssub_with_overflow:
4697 return implVisitAluOverflow(I, ISD::SSUBO);
4698 case Intrinsic::umul_with_overflow:
4699 return implVisitAluOverflow(I, ISD::UMULO);
4700 case Intrinsic::smul_with_overflow:
4701 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004702
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004703 case Intrinsic::prefetch: {
4704 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004705 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004706 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004707 Ops[1] = getValue(I.getArgOperand(0));
4708 Ops[2] = getValue(I.getArgOperand(1));
4709 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004710 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4711 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004712 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004713 EVT::getIntegerVT(*Context, 8),
4714 MachinePointerInfo(I.getArgOperand(0)),
4715 0, /* align */
4716 false, /* volatile */
4717 rw==0, /* read */
4718 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004719 return 0;
4720 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 case Intrinsic::memory_barrier: {
4722 SDValue Ops[6];
4723 Ops[0] = getRoot();
4724 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004725 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004726
Bill Wendling4533cac2010-01-28 21:51:40 +00004727 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728 return 0;
4729 }
4730 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004731 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004732 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004733 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004734 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004735 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004736 getValue(I.getArgOperand(0)),
4737 getValue(I.getArgOperand(1)),
4738 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004739 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004740 setValue(&I, L);
4741 DAG.setRoot(L.getValue(1));
4742 return 0;
4743 }
4744 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004745 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004746 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004747 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004748 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004749 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004751 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004752 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004753 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004754 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004755 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004756 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004757 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004758 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004759 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004760 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004761 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004762 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004763 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004765 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004766
4767 case Intrinsic::invariant_start:
4768 case Intrinsic::lifetime_start:
4769 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004770 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004771 return 0;
4772 case Intrinsic::invariant_end:
4773 case Intrinsic::lifetime_end:
4774 // Discard region information.
4775 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004776 }
4777}
4778
Dan Gohman46510a72010-04-15 01:51:59 +00004779void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004780 bool isTailCall,
4781 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004782 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4783 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004784 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004785 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004786 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004787
4788 TargetLowering::ArgListTy Args;
4789 TargetLowering::ArgListEntry Entry;
4790 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004791
4792 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004793 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004794 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004795 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4796 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004797
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004798 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004799 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004800
4801 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004802 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004803
4804 if (!CanLowerReturn) {
4805 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4806 FTy->getReturnType());
4807 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4808 FTy->getReturnType());
4809 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004810 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004811 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4812
Chris Lattnerecf42c42010-09-21 16:36:31 +00004813 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004814 Entry.Node = DemoteStackSlot;
4815 Entry.Ty = StackSlotPtrType;
4816 Entry.isSExt = false;
4817 Entry.isZExt = false;
4818 Entry.isInReg = false;
4819 Entry.isSRet = true;
4820 Entry.isNest = false;
4821 Entry.isByVal = false;
4822 Entry.Alignment = Align;
4823 Args.push_back(Entry);
4824 RetTy = Type::getVoidTy(FTy->getContext());
4825 }
4826
Dan Gohman46510a72010-04-15 01:51:59 +00004827 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004828 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004829 SDValue ArgNode = getValue(*i);
4830 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4831
4832 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004833 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4834 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4835 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4836 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4837 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4838 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004839 Entry.Alignment = CS.getParamAlignment(attrInd);
4840 Args.push_back(Entry);
4841 }
4842
Chris Lattner512063d2010-04-05 06:19:28 +00004843 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004844 // Insert a label before the invoke call to mark the try range. This can be
4845 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004846 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004847
Jim Grosbachca752c92010-01-28 01:45:32 +00004848 // For SjLj, keep track of which landing pads go with which invokes
4849 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004850 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004851 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004852 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004853 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004854 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004855 }
4856
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004857 // Both PendingLoads and PendingExports must be flushed here;
4858 // this call might not return.
4859 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004860 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 }
4862
Dan Gohman98ca4f22009-08-05 01:29:28 +00004863 // Check if target-independent constraints permit a tail call here.
4864 // Target-dependent constraints are checked within TLI.LowerCallTo.
4865 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004866 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004867 isTailCall = false;
4868
Dan Gohmanbadcda42010-08-28 00:51:03 +00004869 // If there's a possibility that fast-isel has already selected some amount
4870 // of the current basic block, don't emit a tail call.
4871 if (isTailCall && EnableFastISel)
4872 isTailCall = false;
4873
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004874 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004875 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004876 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004877 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004878 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004879 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004880 isTailCall,
4881 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004882 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004883 assert((isTailCall || Result.second.getNode()) &&
4884 "Non-null chain expected with non-tail call!");
4885 assert((Result.second.getNode() || !Result.first.getNode()) &&
4886 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004887 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004888 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004889 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004890 // The instruction result is the result of loading from the
4891 // hidden sret parameter.
4892 SmallVector<EVT, 1> PVTs;
4893 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4894
4895 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4896 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4897 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004898 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004899 SmallVector<SDValue, 4> Values(NumValues);
4900 SmallVector<SDValue, 4> Chains(NumValues);
4901
4902 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004903 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4904 DemoteStackSlot,
4905 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004906 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004907 Add,
4908 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4909 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004910 Values[i] = L;
4911 Chains[i] = L.getValue(1);
4912 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004913
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004914 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4915 MVT::Other, &Chains[0], NumValues);
4916 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004917
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004918 // Collect the legal value parts into potentially illegal values
4919 // that correspond to the original function's return values.
4920 SmallVector<EVT, 4> RetTys;
4921 RetTy = FTy->getReturnType();
4922 ComputeValueVTs(TLI, RetTy, RetTys);
4923 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4924 SmallVector<SDValue, 4> ReturnValues;
4925 unsigned CurReg = 0;
4926 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4927 EVT VT = RetTys[I];
4928 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4929 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004930
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004931 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004932 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004933 RegisterVT, VT, AssertOp);
4934 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004935 CurReg += NumRegs;
4936 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004937
Bill Wendling4533cac2010-01-28 21:51:40 +00004938 setValue(CS.getInstruction(),
4939 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4940 DAG.getVTList(&RetTys[0], RetTys.size()),
4941 &ReturnValues[0], ReturnValues.size()));
Bill Wendlinge80ae832009-12-22 00:50:32 +00004942
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004943 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004944
4945 // As a special case, a null chain means that a tail call has been emitted and
4946 // the DAG root is already updated.
Bill Wendling4533cac2010-01-28 21:51:40 +00004947 if (Result.second.getNode())
Dan Gohman98ca4f22009-08-05 01:29:28 +00004948 DAG.setRoot(Result.second);
Bill Wendling4533cac2010-01-28 21:51:40 +00004949 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00004950 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004951
Chris Lattner512063d2010-04-05 06:19:28 +00004952 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004953 // Insert a label at the end of the invoke call to mark the try range. This
4954 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004955 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00004956 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957
4958 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00004959 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004960 }
4961}
4962
Chris Lattner8047d9a2009-12-24 00:37:38 +00004963/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
4964/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00004965static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
4966 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00004967 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00004968 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004969 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00004970 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004971 if (C->isNullValue())
4972 continue;
4973 // Unknown instruction.
4974 return false;
4975 }
4976 return true;
4977}
4978
Dan Gohman46510a72010-04-15 01:51:59 +00004979static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
4980 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00004981 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004982
Chris Lattner8047d9a2009-12-24 00:37:38 +00004983 // Check to see if this load can be trivially constant folded, e.g. if the
4984 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00004985 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00004986 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00004987 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00004988 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004989
Dan Gohman46510a72010-04-15 01:51:59 +00004990 if (const Constant *LoadCst =
4991 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
4992 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00004993 return Builder.getValue(LoadCst);
4994 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004995
Chris Lattner8047d9a2009-12-24 00:37:38 +00004996 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
4997 // still constant memory, the input chain can be the entry node.
4998 SDValue Root;
4999 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005000
Chris Lattner8047d9a2009-12-24 00:37:38 +00005001 // Do not serialize (non-volatile) loads of constant memory with anything.
5002 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5003 Root = Builder.DAG.getEntryNode();
5004 ConstantMemory = true;
5005 } else {
5006 // Do not serialize non-volatile loads against each other.
5007 Root = Builder.DAG.getRoot();
5008 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005009
Chris Lattner8047d9a2009-12-24 00:37:38 +00005010 SDValue Ptr = Builder.getValue(PtrVal);
5011 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005012 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005013 false /*volatile*/,
5014 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005015
Chris Lattner8047d9a2009-12-24 00:37:38 +00005016 if (!ConstantMemory)
5017 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5018 return LoadVal;
5019}
5020
5021
5022/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5023/// If so, return true and lower it, otherwise return false and it will be
5024/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005025bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005026 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005027 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005028 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005029
Gabor Greif0635f352010-06-25 09:38:13 +00005030 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005031 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005032 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005033 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005034 return false;
5035
Gabor Greif0635f352010-06-25 09:38:13 +00005036 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005037
Chris Lattner8047d9a2009-12-24 00:37:38 +00005038 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5039 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005040 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5041 bool ActuallyDoIt = true;
5042 MVT LoadVT;
5043 const Type *LoadTy;
5044 switch (Size->getZExtValue()) {
5045 default:
5046 LoadVT = MVT::Other;
5047 LoadTy = 0;
5048 ActuallyDoIt = false;
5049 break;
5050 case 2:
5051 LoadVT = MVT::i16;
5052 LoadTy = Type::getInt16Ty(Size->getContext());
5053 break;
5054 case 4:
5055 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005056 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005057 break;
5058 case 8:
5059 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005060 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005061 break;
5062 /*
5063 case 16:
5064 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005065 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005066 LoadTy = VectorType::get(LoadTy, 4);
5067 break;
5068 */
5069 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005070
Chris Lattner04b091a2009-12-24 01:07:17 +00005071 // This turns into unaligned loads. We only do this if the target natively
5072 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5073 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005074
Chris Lattner04b091a2009-12-24 01:07:17 +00005075 // Require that we can find a legal MVT, and only do this if the target
5076 // supports unaligned loads of that type. Expanding into byte loads would
5077 // bloat the code.
5078 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5079 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5080 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5081 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5082 ActuallyDoIt = false;
5083 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005084
Chris Lattner04b091a2009-12-24 01:07:17 +00005085 if (ActuallyDoIt) {
5086 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5087 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005088
Chris Lattner04b091a2009-12-24 01:07:17 +00005089 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5090 ISD::SETNE);
5091 EVT CallVT = TLI.getValueType(I.getType(), true);
5092 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5093 return true;
5094 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005095 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005096
5097
Chris Lattner8047d9a2009-12-24 00:37:38 +00005098 return false;
5099}
5100
5101
Dan Gohman46510a72010-04-15 01:51:59 +00005102void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005103 // Handle inline assembly differently.
5104 if (isa<InlineAsm>(I.getCalledValue())) {
5105 visitInlineAsm(&I);
5106 return;
5107 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005108
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005109 // See if any floating point values are being passed to this function. This is
5110 // used to emit an undefined reference to fltused on Windows.
5111 const FunctionType *FT =
5112 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5113 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5114 if (FT->isVarArg() &&
5115 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5116 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5117 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005118 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005119 i != e; ++i) {
5120 if (!i->isFloatingPointTy()) continue;
5121 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5122 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005123 }
5124 }
5125 }
5126
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005127 const char *RenameFn = 0;
5128 if (Function *F = I.getCalledFunction()) {
5129 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005130 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005131 if (unsigned IID = II->getIntrinsicID(F)) {
5132 RenameFn = visitIntrinsicCall(I, IID);
5133 if (!RenameFn)
5134 return;
5135 }
5136 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005137 if (unsigned IID = F->getIntrinsicID()) {
5138 RenameFn = visitIntrinsicCall(I, IID);
5139 if (!RenameFn)
5140 return;
5141 }
5142 }
5143
5144 // Check for well-known libc/libm calls. If the function is internal, it
5145 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005146 if (!F->hasLocalLinkage() && F->hasName()) {
5147 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005148 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005149 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005150 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5151 I.getType() == I.getArgOperand(0)->getType() &&
5152 I.getType() == I.getArgOperand(1)->getType()) {
5153 SDValue LHS = getValue(I.getArgOperand(0));
5154 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005155 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5156 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005157 return;
5158 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005159 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005160 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005161 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5162 I.getType() == I.getArgOperand(0)->getType()) {
5163 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005164 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5165 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005166 return;
5167 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005168 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005169 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005170 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5171 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005172 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005173 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005174 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5175 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005176 return;
5177 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005178 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005179 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005180 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5181 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005182 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005183 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005184 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5185 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005186 return;
5187 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005188 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005189 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005190 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5191 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005192 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005193 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005194 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5195 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005196 return;
5197 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005198 } else if (Name == "memcmp") {
5199 if (visitMemCmpCall(I))
5200 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005201 }
5202 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005205 SDValue Callee;
5206 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005207 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 else
Bill Wendling056292f2008-09-16 21:48:12 +00005209 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005210
Bill Wendling0d580132009-12-23 01:28:19 +00005211 // Check if we can potentially perform a tail call. More detailed checking is
5212 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005213 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005214}
5215
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216namespace llvm {
Dan Gohman462f6b52010-05-29 17:53:24 +00005217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005218/// AsmOperandInfo - This contains information for each constraint that we are
5219/// lowering.
Duncan Sands16d8f8b2010-05-11 20:16:09 +00005220class LLVM_LIBRARY_VISIBILITY SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00005221 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005222public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005223 /// CallOperand - If this is the result output operand or a clobber
5224 /// this is null, otherwise it is the incoming operand to the CallInst.
5225 /// This gets modified as the asm is processed.
5226 SDValue CallOperand;
5227
5228 /// AssignedRegs - If this is a register or register class operand, this
5229 /// contains the set of register corresponding to the operand.
5230 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005231
John Thompsoneac6e1d2010-09-13 18:15:37 +00005232 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5234 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5237 /// busy in OutputRegs/InputRegs.
5238 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005239 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240 std::set<unsigned> &InputRegs,
5241 const TargetRegisterInfo &TRI) const {
5242 if (isOutReg) {
5243 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5244 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5245 }
5246 if (isInReg) {
5247 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5248 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5249 }
5250 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005251
Owen Andersone50ed302009-08-10 22:56:29 +00005252 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005253 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005255 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005256 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005257 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005259
Chris Lattner81249c92008-10-17 17:05:25 +00005260 if (isa<BasicBlock>(CallOperandVal))
5261 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005262
Chris Lattner81249c92008-10-17 17:05:25 +00005263 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005264
Chris Lattner81249c92008-10-17 17:05:25 +00005265 // If this is an indirect operand, the operand is a pointer to the
5266 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005267 if (isIndirect) {
5268 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5269 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005270 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005271 OpTy = PtrTy->getElementType();
5272 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005273
Chris Lattner81249c92008-10-17 17:05:25 +00005274 // If OpTy is not a single value, it may be a struct/union that we
5275 // can tile with integers.
5276 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5277 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5278 switch (BitSize) {
5279 default: break;
5280 case 1:
5281 case 8:
5282 case 16:
5283 case 32:
5284 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005285 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005286 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005287 break;
5288 }
5289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290
Chris Lattner81249c92008-10-17 17:05:25 +00005291 return TLI.getValueType(OpTy, true);
5292 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294private:
5295 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5296 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005297 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005298 const TargetRegisterInfo &TRI) {
5299 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5300 Regs.insert(Reg);
5301 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5302 for (; *Aliases; ++Aliases)
5303 Regs.insert(*Aliases);
5304 }
5305};
Dan Gohman462f6b52010-05-29 17:53:24 +00005306
John Thompson44ab89e2010-10-29 17:29:13 +00005307typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005309} // end llvm namespace.
5310
Dan Gohman462f6b52010-05-29 17:53:24 +00005311/// isAllocatableRegister - If the specified register is safe to allocate,
5312/// i.e. it isn't a stack pointer or some other special register, return the
5313/// register class for the register. Otherwise, return null.
5314static const TargetRegisterClass *
5315isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5316 const TargetLowering &TLI,
5317 const TargetRegisterInfo *TRI) {
5318 EVT FoundVT = MVT::Other;
5319 const TargetRegisterClass *FoundRC = 0;
5320 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5321 E = TRI->regclass_end(); RCI != E; ++RCI) {
5322 EVT ThisVT = MVT::Other;
5323
5324 const TargetRegisterClass *RC = *RCI;
5325 // If none of the value types for this register class are valid, we
5326 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5327 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5328 I != E; ++I) {
5329 if (TLI.isTypeLegal(*I)) {
5330 // If we have already found this register in a different register class,
5331 // choose the one with the largest VT specified. For example, on
5332 // PowerPC, we favor f64 register classes over f32.
5333 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5334 ThisVT = *I;
5335 break;
5336 }
5337 }
5338 }
5339
5340 if (ThisVT == MVT::Other) continue;
5341
5342 // NOTE: This isn't ideal. In particular, this might allocate the
5343 // frame pointer in functions that need it (due to them not being taken
5344 // out of allocation, because a variable sized allocation hasn't been seen
5345 // yet). This is a slight code pessimization, but should still work.
5346 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5347 E = RC->allocation_order_end(MF); I != E; ++I)
5348 if (*I == Reg) {
5349 // We found a matching register class. Keep looking at others in case
5350 // we find one with larger registers that this physreg is also in.
5351 FoundRC = RC;
5352 FoundVT = ThisVT;
5353 break;
5354 }
5355 }
5356 return FoundRC;
5357}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005358
5359/// GetRegistersForValue - Assign registers (virtual or physical) for the
5360/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005361/// register allocator to handle the assignment process. However, if the asm
5362/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005363/// allocation. This produces generally horrible, but correct, code.
5364///
5365/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005366/// Input and OutputRegs are the set of already allocated physical registers.
5367///
Dan Gohman2048b852009-11-23 18:04:58 +00005368void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005369GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005370 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00005372 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005374 // Compute whether this value requires an input register, an output register,
5375 // or both.
5376 bool isOutReg = false;
5377 bool isInReg = false;
5378 switch (OpInfo.Type) {
5379 case InlineAsm::isOutput:
5380 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005381
5382 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005383 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005384 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005385 break;
5386 case InlineAsm::isInput:
5387 isInReg = true;
5388 isOutReg = false;
5389 break;
5390 case InlineAsm::isClobber:
5391 isOutReg = true;
5392 isInReg = true;
5393 break;
5394 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005395
5396
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005397 MachineFunction &MF = DAG.getMachineFunction();
5398 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005400 // If this is a constraint for a single physreg, or a constraint for a
5401 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005402 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005403 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5404 OpInfo.ConstraintVT);
5405
5406 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005407 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005408 // If this is a FP input in an integer register (or visa versa) insert a bit
5409 // cast of the input value. More generally, handle any case where the input
5410 // value disagrees with the register class we plan to stick this in.
5411 if (OpInfo.Type == InlineAsm::isInput &&
5412 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005413 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005414 // types are identical size, use a bitcast to convert (e.g. two differing
5415 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005416 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005417 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005418 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005419 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005420 OpInfo.ConstraintVT = RegVT;
5421 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5422 // If the input is a FP value and we want it in FP registers, do a
5423 // bitcast to the corresponding integer type. This turns an f64 value
5424 // into i64, which can be passed with two i32 values on a 32-bit
5425 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005426 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005427 OpInfo.ConstraintVT.getSizeInBits());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005428 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005429 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005430 OpInfo.ConstraintVT = RegVT;
5431 }
5432 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005433
Owen Anderson23b9b192009-08-12 00:36:31 +00005434 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005435 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005436
Owen Andersone50ed302009-08-10 22:56:29 +00005437 EVT RegVT;
5438 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005439
5440 // If this is a constraint for a specific physical register, like {r17},
5441 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005442 if (unsigned AssignedReg = PhysReg.first) {
5443 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005444 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005445 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005446
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005447 // Get the actual register value type. This is important, because the user
5448 // may have asked for (e.g.) the AX register in i32 type. We need to
5449 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005450 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005451
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005452 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005453 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005454
5455 // If this is an expanded reference, add the rest of the regs to Regs.
5456 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005457 TargetRegisterClass::iterator I = RC->begin();
5458 for (; *I != AssignedReg; ++I)
5459 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005461 // Already added the first reg.
5462 --NumRegs; ++I;
5463 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005464 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005465 Regs.push_back(*I);
5466 }
5467 }
Bill Wendling651ad132009-12-22 01:25:10 +00005468
Dan Gohman7451d3e2010-05-29 17:03:36 +00005469 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005470 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5471 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5472 return;
5473 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005475 // Otherwise, if this was a reference to an LLVM register class, create vregs
5476 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005477 if (const TargetRegisterClass *RC = PhysReg.second) {
5478 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005479 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005480 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005481
Evan Chengfb112882009-03-23 08:01:15 +00005482 // Create the appropriate number of virtual registers.
5483 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5484 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005485 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005486
Dan Gohman7451d3e2010-05-29 17:03:36 +00005487 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005488 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005489 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005490
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005491 // This is a reference to a register class that doesn't directly correspond
5492 // to an LLVM register class. Allocate NumRegs consecutive, available,
5493 // registers from the class.
5494 std::vector<unsigned> RegClassRegs
5495 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5496 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005498 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5499 unsigned NumAllocated = 0;
5500 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5501 unsigned Reg = RegClassRegs[i];
5502 // See if this register is available.
5503 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5504 (isInReg && InputRegs.count(Reg))) { // Already used.
5505 // Make sure we find consecutive registers.
5506 NumAllocated = 0;
5507 continue;
5508 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005510 // Check to see if this register is allocatable (i.e. don't give out the
5511 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005512 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5513 if (!RC) { // Couldn't allocate this register.
5514 // Reset NumAllocated to make sure we return consecutive registers.
5515 NumAllocated = 0;
5516 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005518
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005519 // Okay, this register is good, we can use it.
5520 ++NumAllocated;
5521
5522 // If we allocated enough consecutive registers, succeed.
5523 if (NumAllocated == NumRegs) {
5524 unsigned RegStart = (i-NumAllocated)+1;
5525 unsigned RegEnd = i+1;
5526 // Mark all of the allocated registers used.
5527 for (unsigned i = RegStart; i != RegEnd; ++i)
5528 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005529
Dan Gohman7451d3e2010-05-29 17:03:36 +00005530 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 OpInfo.ConstraintVT);
5532 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5533 return;
5534 }
5535 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005536
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005537 // Otherwise, we couldn't allocate enough registers for this.
5538}
5539
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540/// visitInlineAsm - Handle a call to an InlineAsm object.
5541///
Dan Gohman46510a72010-04-15 01:51:59 +00005542void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5543 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544
5545 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005546 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005548 std::set<unsigned> OutputRegs, InputRegs;
5549
John Thompson44ab89e2010-10-29 17:29:13 +00005550 TargetLowering::AsmOperandInfoVector TargetConstraints = TLI.ParseConstraints(CS);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005551 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005552
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005553 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5554 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005555 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5556 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005557 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005558
Owen Anderson825b72b2009-08-11 20:47:22 +00005559 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005560
5561 // Compute the value type for each operand.
5562 switch (OpInfo.Type) {
5563 case InlineAsm::isOutput:
5564 // Indirect outputs just consume an argument.
5565 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005566 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005567 break;
5568 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005569
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005570 // The return value of the call is this value. As such, there is no
5571 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005572 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005573 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005574 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5575 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5576 } else {
5577 assert(ResNo == 0 && "Asm only has one result!");
5578 OpVT = TLI.getValueType(CS.getType());
5579 }
5580 ++ResNo;
5581 break;
5582 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005583 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005584 break;
5585 case InlineAsm::isClobber:
5586 // Nothing to do.
5587 break;
5588 }
5589
5590 // If this is an input or an indirect output, process the call argument.
5591 // BasicBlocks are labels, currently appearing only in asm's.
5592 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005593 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005595 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005596 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005598
Owen Anderson1d0be152009-08-13 21:58:54 +00005599 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005601
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005602 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005603
John Thompsoneac6e1d2010-09-13 18:15:37 +00005604 // Indirect operand accesses access memory.
5605 if (OpInfo.isIndirect)
5606 hasMemory = true;
5607 else {
5608 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
5609 TargetLowering::ConstraintType CType = TLI.getConstraintType(OpInfo.Codes[j]);
5610 if (CType == TargetLowering::C_Memory) {
5611 hasMemory = true;
5612 break;
5613 }
5614 }
5615 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005616 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005617
John Thompsoneac6e1d2010-09-13 18:15:37 +00005618 SDValue Chain, Flag;
5619
5620 // We won't need to flush pending loads if this asm doesn't touch
5621 // memory and is nonvolatile.
5622 if (hasMemory || IA->hasSideEffects())
5623 Chain = getRoot();
5624 else
5625 Chain = DAG.getRoot();
5626
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005627 // Second pass over the constraints: compute which constraint option to use
5628 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005629 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005630 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005631
John Thompson54584742010-09-24 22:24:05 +00005632 // If this is an output operand with a matching input operand, look up the
5633 // matching input. If their types mismatch, e.g. one is an integer, the
5634 // other is floating point, or their sizes are different, flag it as an
5635 // error.
5636 if (OpInfo.hasMatchingInput()) {
5637 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005638
John Thompson54584742010-09-24 22:24:05 +00005639 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5640 if ((OpInfo.ConstraintVT.isInteger() !=
5641 Input.ConstraintVT.isInteger()) ||
5642 (OpInfo.ConstraintVT.getSizeInBits() !=
5643 Input.ConstraintVT.getSizeInBits())) {
5644 report_fatal_error("Unsupported asm: input constraint"
5645 " with a matching output constraint of"
5646 " incompatible type!");
5647 }
5648 Input.ConstraintVT = OpInfo.ConstraintVT;
5649 }
5650 }
5651
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005652 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005653 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005654
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005655 // If this is a memory input, and if the operand is not indirect, do what we
5656 // need to to provide an address for the memory input.
5657 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5658 !OpInfo.isIndirect) {
John Thompsoneac6e1d2010-09-13 18:15:37 +00005659 assert((OpInfo.isMultipleAlternative || (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005660 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005661
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 // Memory operands really want the address of the value. If we don't have
5663 // an indirect input, put it in the constpool if we can, otherwise spill
5664 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 // If the operand is a float, integer, or vector constant, spill to a
5667 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005668 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5670 isa<ConstantVector>(OpVal)) {
5671 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5672 TLI.getPointerTy());
5673 } else {
5674 // Otherwise, create a stack slot and emit a store to it before the
5675 // asm.
5676 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005677 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005678 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5679 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005680 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005681 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005682 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005683 OpInfo.CallOperand, StackSlot,
5684 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005685 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005686 OpInfo.CallOperand = StackSlot;
5687 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005688
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005689 // There is no longer a Value* corresponding to this operand.
5690 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005691
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005692 // It is now an indirect operand.
5693 OpInfo.isIndirect = true;
5694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005696 // If this constraint is for a specific register, allocate it before
5697 // anything else.
5698 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005699 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005701
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005702 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005703 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005704 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5705 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707 // C_Register operands have already been allocated, Other/Memory don't need
5708 // to be.
5709 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005710 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005711 }
5712
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005713 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5714 std::vector<SDValue> AsmNodeOperands;
5715 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5716 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005717 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5718 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005719
Chris Lattnerdecc2672010-04-07 05:20:54 +00005720 // If we have a !srcloc metadata node associated with it, we want to attach
5721 // this to the ultimately generated inline asm machineinstr. To do this, we
5722 // pass in the third operand as this (potentially null) inline asm MDNode.
5723 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5724 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005725
Evan Chengc36b7062011-01-07 23:50:32 +00005726 // Remember the HasSideEffect and AlignStack bits as operand 3.
5727 unsigned ExtraInfo = 0;
5728 if (IA->hasSideEffects())
5729 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5730 if (IA->isAlignStack())
5731 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5732 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5733 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005734
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005735 // Loop over all of the inputs, copying the operand values into the
5736 // appropriate registers and processing the output regs.
5737 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005738
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005739 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5740 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005741
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005742 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5743 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5744
5745 switch (OpInfo.Type) {
5746 case InlineAsm::isOutput: {
5747 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5748 OpInfo.ConstraintType != TargetLowering::C_Register) {
5749 // Memory output, or 'other' output (e.g. 'X' constraint).
5750 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5751
5752 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005753 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5754 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005755 TLI.getPointerTy()));
5756 AsmNodeOperands.push_back(OpInfo.CallOperand);
5757 break;
5758 }
5759
5760 // Otherwise, this is a register or register class output.
5761
5762 // Copy the output from the appropriate register. Find a register that
5763 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005764 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005765 report_fatal_error("Couldn't allocate output reg for constraint '" +
5766 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005767
5768 // If this is an indirect operand, store through the pointer after the
5769 // asm.
5770 if (OpInfo.isIndirect) {
5771 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5772 OpInfo.CallOperandVal));
5773 } else {
5774 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005775 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005776 // Concatenate this output onto the outputs list.
5777 RetValRegs.append(OpInfo.AssignedRegs);
5778 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005779
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005780 // Add information to the INLINEASM node to know that this register is
5781 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005782 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005783 InlineAsm::Kind_RegDefEarlyClobber :
5784 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005785 false,
5786 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005787 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005788 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789 break;
5790 }
5791 case InlineAsm::isInput: {
5792 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005793
Chris Lattner6bdcda32008-10-17 16:47:46 +00005794 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005795 // If this is required to match an output register we have already set,
5796 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005797 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005799 // Scan until we find the definition we already emitted of this operand.
5800 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005801 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005802 for (; OperandNo; --OperandNo) {
5803 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005804 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005805 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005806 assert((InlineAsm::isRegDefKind(OpFlag) ||
5807 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5808 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005809 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005810 }
5811
Evan Cheng697cbbf2009-03-20 18:03:34 +00005812 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005813 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005814 if (InlineAsm::isRegDefKind(OpFlag) ||
5815 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005816 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005817 if (OpInfo.isIndirect) {
5818 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005819 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005820 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5821 " don't know how to handle tied "
5822 "indirect register inputs");
5823 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005824
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005825 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005826 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005827 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005828 MatchedRegs.RegVTs.push_back(RegVT);
5829 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005830 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005831 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005832 MatchedRegs.Regs.push_back
5833 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005834
5835 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005836 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005837 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005838 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005839 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005840 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005841 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005842 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005843
Chris Lattnerdecc2672010-04-07 05:20:54 +00005844 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5845 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5846 "Unexpected number of operands");
5847 // Add information to the INLINEASM node to know about this input.
5848 // See InlineAsm.h isUseOperandTiedToDef.
5849 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5850 OpInfo.getMatchedOperand());
5851 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5852 TLI.getPointerTy()));
5853 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5854 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005856
Dale Johannesenb5611a62010-07-13 20:17:05 +00005857 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005858 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5859 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005860 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005861
Dale Johannesenb5611a62010-07-13 20:17:05 +00005862 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005863 std::vector<SDValue> Ops;
5864 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005865 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005866 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005867 report_fatal_error("Invalid operand for inline asm constraint '" +
5868 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005870 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005871 unsigned ResOpType =
5872 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005873 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005874 TLI.getPointerTy()));
5875 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5876 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005877 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005878
Chris Lattnerdecc2672010-04-07 05:20:54 +00005879 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005880 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5881 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5882 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005883
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005884 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005885 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005886 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005887 TLI.getPointerTy()));
5888 AsmNodeOperands.push_back(InOperandVal);
5889 break;
5890 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005891
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5893 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5894 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005895 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005896 "Don't know how to handle indirect register inputs yet!");
5897
5898 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005899 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005900 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005901 report_fatal_error("Couldn't allocate input reg for constraint '" +
5902 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005903
Dale Johannesen66978ee2009-01-31 02:22:37 +00005904 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005905 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005906
Chris Lattnerdecc2672010-04-07 05:20:54 +00005907 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005908 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005909 break;
5910 }
5911 case InlineAsm::isClobber: {
5912 // Add the clobbered value to the operand list, so that the register
5913 // allocator is aware that the physreg got clobbered.
5914 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005915 OpInfo.AssignedRegs.AddInlineAsmOperands(
5916 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005917 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005918 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919 break;
5920 }
5921 }
5922 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005923
Chris Lattnerdecc2672010-04-07 05:20:54 +00005924 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005925 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005926 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005927
Dale Johannesen66978ee2009-01-31 02:22:37 +00005928 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005929 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005930 &AsmNodeOperands[0], AsmNodeOperands.size());
5931 Flag = Chain.getValue(1);
5932
5933 // If this asm returns a register value, copy the result from that register
5934 // and set it as the value of the call.
5935 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00005936 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005937 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005938
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005939 // FIXME: Why don't we do this for inline asms with MRVs?
5940 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005941 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005942
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005943 // If any of the results of the inline asm is a vector, it may have the
5944 // wrong width/num elts. This can happen for register classes that can
5945 // contain multiple different value types. The preg or vreg allocated may
5946 // not have the same VT as was expected. Convert it to the right type
5947 // with bit_convert.
5948 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005949 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005950 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005951
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005952 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005953 ResultType.isInteger() && Val.getValueType().isInteger()) {
5954 // If a result value was tied to an input value, the computed result may
5955 // have a wider width than the expected result. Extract the relevant
5956 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005957 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005958 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005959
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005960 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005961 }
Dan Gohman95915732008-10-18 01:03:45 +00005962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005963 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005964 // Don't need to use this as a chain in this case.
5965 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5966 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005967 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005968
Dan Gohman46510a72010-04-15 01:51:59 +00005969 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005970
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005971 // Process indirect outputs, first output all of the flagged copies out of
5972 // physregs.
5973 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5974 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00005975 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00005976 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005977 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
5979 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005980
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005981 // Emit the non-flagged stores from the physregs.
5982 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00005983 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
5984 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
5985 StoresToEmit[i].first,
5986 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00005987 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00005988 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00005989 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00005990 }
5991
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005992 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005993 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00005995
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005996 DAG.setRoot(Chain);
5997}
5998
Dan Gohman46510a72010-04-15 01:51:59 +00005999void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006000 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6001 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006002 getValue(I.getArgOperand(0)),
6003 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006004}
6005
Dan Gohman46510a72010-04-15 01:51:59 +00006006void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006007 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006008 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6009 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006010 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006011 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006012 setValue(&I, V);
6013 DAG.setRoot(V.getValue(1));
6014}
6015
Dan Gohman46510a72010-04-15 01:51:59 +00006016void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006017 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6018 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006019 getValue(I.getArgOperand(0)),
6020 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006021}
6022
Dan Gohman46510a72010-04-15 01:51:59 +00006023void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006024 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6025 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006026 getValue(I.getArgOperand(0)),
6027 getValue(I.getArgOperand(1)),
6028 DAG.getSrcValue(I.getArgOperand(0)),
6029 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030}
6031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006033/// implementation, which just calls LowerCall.
6034/// FIXME: When all targets are
6035/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036std::pair<SDValue, SDValue>
6037TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6038 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006039 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006040 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006041 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006042 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006043 ArgListTy &Args, SelectionDAG &DAG,
6044 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006045 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006046 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006047 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006048 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006049 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6051 for (unsigned Value = 0, NumValues = ValueVTs.size();
6052 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006053 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006054 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006055 SDValue Op = SDValue(Args[i].Node.getNode(),
6056 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006057 ISD::ArgFlagsTy Flags;
6058 unsigned OriginalAlignment =
6059 getTargetData()->getABITypeAlignment(ArgTy);
6060
6061 if (Args[i].isZExt)
6062 Flags.setZExt();
6063 if (Args[i].isSExt)
6064 Flags.setSExt();
6065 if (Args[i].isInReg)
6066 Flags.setInReg();
6067 if (Args[i].isSRet)
6068 Flags.setSRet();
6069 if (Args[i].isByVal) {
6070 Flags.setByVal();
6071 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6072 const Type *ElementTy = Ty->getElementType();
6073 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00006074 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006075 // For ByVal, alignment should come from FE. BE will guess if this
6076 // info is not there but there are cases it cannot get right.
6077 if (Args[i].Alignment)
6078 FrameAlign = Args[i].Alignment;
6079 Flags.setByValAlign(FrameAlign);
6080 Flags.setByValSize(FrameSize);
6081 }
6082 if (Args[i].isNest)
6083 Flags.setNest();
6084 Flags.setOrigAlign(OriginalAlignment);
6085
Owen Anderson23b9b192009-08-12 00:36:31 +00006086 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6087 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006088 SmallVector<SDValue, 4> Parts(NumParts);
6089 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6090
6091 if (Args[i].isSExt)
6092 ExtendKind = ISD::SIGN_EXTEND;
6093 else if (Args[i].isZExt)
6094 ExtendKind = ISD::ZERO_EXTEND;
6095
Bill Wendling46ada192010-03-02 01:55:18 +00006096 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006097 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006098
Dan Gohman98ca4f22009-08-05 01:29:28 +00006099 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006100 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006101 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6102 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006103 if (NumParts > 1 && j == 0)
6104 MyFlags.Flags.setSplit();
6105 else if (j != 0)
6106 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006107
Dan Gohman98ca4f22009-08-05 01:29:28 +00006108 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006109 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006110 }
6111 }
6112 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006113
Dan Gohman98ca4f22009-08-05 01:29:28 +00006114 // Handle the incoming return values from the call.
6115 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006116 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006118 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006119 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006120 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6121 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006122 for (unsigned i = 0; i != NumRegs; ++i) {
6123 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006124 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006125 MyFlags.Used = isReturnValueUsed;
6126 if (RetSExt)
6127 MyFlags.Flags.setSExt();
6128 if (RetZExt)
6129 MyFlags.Flags.setZExt();
6130 if (isInreg)
6131 MyFlags.Flags.setInReg();
6132 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006133 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 }
6135
Dan Gohman98ca4f22009-08-05 01:29:28 +00006136 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006137 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006138 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006139
6140 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006142 "LowerCall didn't return a valid chain!");
6143 assert((!isTailCall || InVals.empty()) &&
6144 "LowerCall emitted a return value for a tail call!");
6145 assert((isTailCall || InVals.size() == Ins.size()) &&
6146 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006147
6148 // For a tail call, the return value is merely live-out and there aren't
6149 // any nodes in the DAG representing it. Return a special value to
6150 // indicate that a tail call has been emitted and no more Instructions
6151 // should be processed in the current block.
6152 if (isTailCall) {
6153 DAG.setRoot(Chain);
6154 return std::make_pair(SDValue(), SDValue());
6155 }
6156
Evan Chengaf1871f2010-03-11 19:38:18 +00006157 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6158 assert(InVals[i].getNode() &&
6159 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006160 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006161 "LowerCall emitted a value with the wrong type!");
6162 });
6163
Dan Gohman98ca4f22009-08-05 01:29:28 +00006164 // Collect the legal value parts into potentially illegal values
6165 // that correspond to the original function's return values.
6166 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6167 if (RetSExt)
6168 AssertOp = ISD::AssertSext;
6169 else if (RetZExt)
6170 AssertOp = ISD::AssertZext;
6171 SmallVector<SDValue, 4> ReturnValues;
6172 unsigned CurReg = 0;
6173 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006174 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006175 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6176 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006177
Bill Wendling46ada192010-03-02 01:55:18 +00006178 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006179 NumRegs, RegisterVT, VT,
6180 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006181 CurReg += NumRegs;
6182 }
6183
6184 // For a function returning void, there is no return value. We can't create
6185 // such a node, so we just return a null return value in that case. In
6186 // that case, nothing will actualy look at the value.
6187 if (ReturnValues.empty())
6188 return std::make_pair(SDValue(), Chain);
6189
6190 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6191 DAG.getVTList(&RetTys[0], RetTys.size()),
6192 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006193 return std::make_pair(Res, Chain);
6194}
6195
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006196void TargetLowering::LowerOperationWrapper(SDNode *N,
6197 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006198 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006199 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006200 if (Res.getNode())
6201 Results.push_back(Res);
6202}
6203
Dan Gohmand858e902010-04-17 15:26:15 +00006204SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006205 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 return SDValue();
6207}
6208
Dan Gohman46510a72010-04-15 01:51:59 +00006209void
6210SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006211 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006212 assert((Op.getOpcode() != ISD::CopyFromReg ||
6213 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6214 "Copy from a reg to the same reg!");
6215 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6216
Owen Anderson23b9b192009-08-12 00:36:31 +00006217 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006218 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006219 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 PendingExports.push_back(Chain);
6221}
6222
6223#include "llvm/CodeGen/SelectionDAGISel.h"
6224
Dan Gohman46510a72010-04-15 01:51:59 +00006225void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006226 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006227 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006228 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006229 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006230 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006231 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006233 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006234 SmallVector<ISD::OutputArg, 4> Outs;
6235 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6236 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006237
Dan Gohman7451d3e2010-05-29 17:03:36 +00006238 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006239 // Put in an sret pointer parameter before all the other parameters.
6240 SmallVector<EVT, 1> ValueVTs;
6241 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6242
6243 // NOTE: Assuming that a pointer will never break down to more than one VT
6244 // or one register.
6245 ISD::ArgFlagsTy Flags;
6246 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006247 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006248 ISD::InputArg RetArg(Flags, RegisterVT, true);
6249 Ins.push_back(RetArg);
6250 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006251
Dan Gohman98ca4f22009-08-05 01:29:28 +00006252 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006253 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006254 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006255 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006256 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006257 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6258 bool isArgValueUsed = !I->use_empty();
6259 for (unsigned Value = 0, NumValues = ValueVTs.size();
6260 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006261 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006262 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006263 ISD::ArgFlagsTy Flags;
6264 unsigned OriginalAlignment =
6265 TD->getABITypeAlignment(ArgTy);
6266
6267 if (F.paramHasAttr(Idx, Attribute::ZExt))
6268 Flags.setZExt();
6269 if (F.paramHasAttr(Idx, Attribute::SExt))
6270 Flags.setSExt();
6271 if (F.paramHasAttr(Idx, Attribute::InReg))
6272 Flags.setInReg();
6273 if (F.paramHasAttr(Idx, Attribute::StructRet))
6274 Flags.setSRet();
6275 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6276 Flags.setByVal();
6277 const PointerType *Ty = cast<PointerType>(I->getType());
6278 const Type *ElementTy = Ty->getElementType();
6279 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
6280 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
6281 // For ByVal, alignment should be passed from FE. BE will guess if
6282 // this info is not there but there are cases it cannot get right.
6283 if (F.getParamAlignment(Idx))
6284 FrameAlign = F.getParamAlignment(Idx);
6285 Flags.setByValAlign(FrameAlign);
6286 Flags.setByValSize(FrameSize);
6287 }
6288 if (F.paramHasAttr(Idx, Attribute::Nest))
6289 Flags.setNest();
6290 Flags.setOrigAlign(OriginalAlignment);
6291
Owen Anderson23b9b192009-08-12 00:36:31 +00006292 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6293 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006294 for (unsigned i = 0; i != NumRegs; ++i) {
6295 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6296 if (NumRegs > 1 && i == 0)
6297 MyFlags.Flags.setSplit();
6298 // if it isn't first piece, alignment must be 1
6299 else if (i > 0)
6300 MyFlags.Flags.setOrigAlign(1);
6301 Ins.push_back(MyFlags);
6302 }
6303 }
6304 }
6305
6306 // Call the target to set up the argument values.
6307 SmallVector<SDValue, 8> InVals;
6308 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6309 F.isVarArg(), Ins,
6310 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006311
6312 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006314 "LowerFormalArguments didn't return a valid chain!");
6315 assert(InVals.size() == Ins.size() &&
6316 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006317 DEBUG({
6318 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6319 assert(InVals[i].getNode() &&
6320 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006321 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006322 "LowerFormalArguments emitted a value with the wrong type!");
6323 }
6324 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006325
Dan Gohman5e866062009-08-06 15:37:27 +00006326 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006327 DAG.setRoot(NewRoot);
6328
6329 // Set up the argument values.
6330 unsigned i = 0;
6331 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006332 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006333 // Create a virtual register for the sret pointer, and put in a copy
6334 // from the sret argument into it.
6335 SmallVector<EVT, 1> ValueVTs;
6336 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6337 EVT VT = ValueVTs[0];
6338 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6339 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006340 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006341 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006342
Dan Gohman2048b852009-11-23 18:04:58 +00006343 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006344 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6345 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006346 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006347 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6348 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006349 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006350
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006351 // i indexes lowered arguments. Bump it past the hidden sret argument.
6352 // Idx indexes LLVM arguments. Don't touch it.
6353 ++i;
6354 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006355
Dan Gohman46510a72010-04-15 01:51:59 +00006356 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006357 ++I, ++Idx) {
6358 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006359 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006360 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006361 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006362
6363 // If this argument is unused then remember its value. It is used to generate
6364 // debugging information.
6365 if (I->use_empty() && NumValues)
6366 SDB->setUnusedArgValue(I, InVals[i]);
6367
Dan Gohman98ca4f22009-08-05 01:29:28 +00006368 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006369 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006370 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6371 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372
6373 if (!I->use_empty()) {
6374 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6375 if (F.paramHasAttr(Idx, Attribute::SExt))
6376 AssertOp = ISD::AssertSext;
6377 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6378 AssertOp = ISD::AssertZext;
6379
Bill Wendling46ada192010-03-02 01:55:18 +00006380 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006381 NumParts, PartVT, VT,
6382 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006383 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006384
Dan Gohman98ca4f22009-08-05 01:29:28 +00006385 i += NumParts;
6386 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006387
Devang Patel0b48ead2010-08-31 22:22:42 +00006388 // Note down frame index for byval arguments.
6389 if (I->hasByValAttr() && !ArgValues.empty())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006390 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006391 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6392 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6393
Dan Gohman98ca4f22009-08-05 01:29:28 +00006394 if (!I->use_empty()) {
Evan Cheng8e36a5c2010-03-29 21:27:30 +00006395 SDValue Res;
6396 if (!ArgValues.empty())
6397 Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6398 SDB->getCurDebugLoc());
Bill Wendling3ea3c242009-12-22 02:10:19 +00006399 SDB->setValue(I, Res);
6400
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006401 // If this argument is live outside of the entry block, insert a copy from
6402 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00006403 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006404 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006405 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006406
Dan Gohman98ca4f22009-08-05 01:29:28 +00006407 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006408
6409 // Finally, if the target has anything special to do, allow it to do so.
6410 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006411 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006412}
6413
6414/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6415/// ensure constants are generated when needed. Remember the virtual registers
6416/// that need to be added to the Machine PHI nodes as input. We cannot just
6417/// directly add them, because expansion might result in multiple MBB's for one
6418/// BB. As such, the start of the BB might correspond to a different MBB than
6419/// the end.
6420///
6421void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006422SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006423 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006424
6425 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6426
6427 // Check successor nodes' PHI nodes that expect a constant to be available
6428 // from this block.
6429 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006430 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006431 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006432 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006434 // If this terminator has multiple identical successors (common for
6435 // switches), only handle each succ once.
6436 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006437
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006438 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439
6440 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6441 // nodes and Machine PHI nodes, but the incoming operands have not been
6442 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006443 for (BasicBlock::const_iterator I = SuccBB->begin();
6444 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006445 // Ignore dead phi's.
6446 if (PN->use_empty()) continue;
6447
6448 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006449 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006450
Dan Gohman46510a72010-04-15 01:51:59 +00006451 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006452 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006453 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006454 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006455 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456 }
6457 Reg = RegOut;
6458 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006459 DenseMap<const Value *, unsigned>::iterator I =
6460 FuncInfo.ValueMap.find(PHIOp);
6461 if (I != FuncInfo.ValueMap.end())
6462 Reg = I->second;
6463 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006464 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006465 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006466 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006467 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006468 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006469 }
6470 }
6471
Cameron Zwarich92efda72011-02-22 00:46:27 +00006472 if (!EnableFastISel)
6473 FuncInfo.PHISrcToDestMap[Reg] = FuncInfo.ValueMap[PN];
6474
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006475 // Remember that this register needs to added to the machine PHI node as
6476 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006477 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006478 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6479 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006480 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006481 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006482 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006483 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006484 Reg += NumRegisters;
6485 }
6486 }
6487 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006488 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006489}