blob: ddd7f3b21cdc431727e009dde39ec13fbb506cd9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 *
Takashi Iwaid01ce992007-07-27 16:52:19 +02003 * hda_intel.c - Implementation of primary alsa driver code base
4 * for Intel HD Audio.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Copyright(c) 2004 Intel Corporation. All rights reserved.
7 *
8 * Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
9 * PeiSen Hou <pshou@realtek.com.tw>
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the Free
13 * Software Foundation; either version 2 of the License, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful, but WITHOUT
17 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
18 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
19 * more details.
20 *
21 * You should have received a copy of the GNU General Public License along with
22 * this program; if not, write to the Free Software Foundation, Inc., 59
23 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
24 *
25 * CONTACTS:
26 *
27 * Matt Jared matt.jared@intel.com
28 * Andy Kopp andy.kopp@intel.com
29 * Dan Kogan dan.d.kogan@intel.com
30 *
31 * CHANGES:
32 *
33 * 2004.12.01 Major rewrite by tiwai, merged the work of pshou
34 *
35 */
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/delay.h>
38#include <linux/interrupt.h>
Randy Dunlap362775e2005-11-07 14:43:23 +010039#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <linux/module.h>
Andrew Morton24982c52008-03-04 10:08:58 +010041#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <linux/moduleparam.h>
43#include <linux/init.h>
44#include <linux/slab.h>
45#include <linux/pci.h>
Ingo Molnar62932df2006-01-16 16:34:20 +010046#include <linux/mutex.h>
Takashi Iwai0cbf0092008-10-29 16:18:25 +010047#include <linux/reboot.h>
Takashi Iwai27fe48d92011-09-28 17:16:09 +020048#include <linux/io.h>
49#ifdef CONFIG_X86
50/* for snoop control */
51#include <asm/pgtable.h>
52#include <asm/cacheflush.h>
53#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#include <sound/core.h>
55#include <sound/initval.h>
56#include "hda_codec.h"
57
58
Takashi Iwai5aba4f82008-01-07 15:16:37 +010059static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX;
60static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR;
61static int enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP;
62static char *model[SNDRV_CARDS];
63static int position_fix[SNDRV_CARDS];
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +020064static int bdl_pos_adj[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwai5aba4f82008-01-07 15:16:37 +010065static int probe_mask[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] = -1};
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010066static int probe_only[SNDRV_CARDS];
Takashi Iwai27346162006-01-12 18:28:44 +010067static int single_cmd;
Takashi Iwai716238552009-09-28 13:14:04 +020068static int enable_msi = -1;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020069#ifdef CONFIG_SND_HDA_PATCH_LOADER
70static char *patch[SNDRV_CARDS];
71#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +010072#ifdef CONFIG_SND_HDA_INPUT_BEEP
73static int beep_mode[SNDRV_CARDS] = {[0 ... (SNDRV_CARDS-1)] =
74 CONFIG_SND_HDA_INPUT_BEEP_MODE};
75#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Takashi Iwai5aba4f82008-01-07 15:16:37 +010077module_param_array(index, int, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078MODULE_PARM_DESC(index, "Index value for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010079module_param_array(id, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070080MODULE_PARM_DESC(id, "ID string for Intel HD audio interface.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010081module_param_array(enable, bool, NULL, 0444);
82MODULE_PARM_DESC(enable, "Enable Intel HD audio interface.");
83module_param_array(model, charp, NULL, 0444);
Linus Torvalds1da177e2005-04-16 15:20:36 -070084MODULE_PARM_DESC(model, "Use the given board model.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010085module_param_array(position_fix, int, NULL, 0444);
David Henningsson4cb36312010-09-30 10:12:50 +020086MODULE_PARM_DESC(position_fix, "DMA pointer read method."
87 "(0 = auto, 1 = LPIB, 2 = POSBUF, 3 = VIACOMBO).");
Takashi Iwai555e2192008-06-10 17:53:34 +020088module_param_array(bdl_pos_adj, int, NULL, 0644);
89MODULE_PARM_DESC(bdl_pos_adj, "BDL position adjustment offset.");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010090module_param_array(probe_mask, int, NULL, 0444);
Takashi Iwai606ad752005-11-24 16:03:40 +010091MODULE_PARM_DESC(probe_mask, "Bitmask to probe codecs (default = -1).");
Jaroslav Kysela079e6832010-03-26 11:16:59 +010092module_param_array(probe_only, int, NULL, 0444);
Takashi Iwaid4d9cd032008-12-19 15:19:11 +010093MODULE_PARM_DESC(probe_only, "Only probing and no codec initialization.");
Takashi Iwai27346162006-01-12 18:28:44 +010094module_param(single_cmd, bool, 0444);
Takashi Iwaid01ce992007-07-27 16:52:19 +020095MODULE_PARM_DESC(single_cmd, "Use single command to communicate with codecs "
96 "(for debugging only).");
Takashi Iwai5aba4f82008-01-07 15:16:37 +010097module_param(enable_msi, int, 0444);
Takashi Iwai134a11f2006-11-10 12:08:37 +010098MODULE_PARM_DESC(enable_msi, "Enable Message Signaled Interrupt (MSI)");
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +020099#ifdef CONFIG_SND_HDA_PATCH_LOADER
100module_param_array(patch, charp, NULL, 0444);
101MODULE_PARM_DESC(patch, "Patch file for Intel HD audio interface.");
102#endif
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100103#ifdef CONFIG_SND_HDA_INPUT_BEEP
104module_param_array(beep_mode, int, NULL, 0444);
105MODULE_PARM_DESC(beep_mode, "Select HDA Beep registration mode "
106 "(0=off, 1=on, 2=mute switch on/off) (default=1).");
107#endif
Takashi Iwai606ad752005-11-24 16:03:40 +0100108
Takashi Iwaidee1b662007-08-13 16:10:30 +0200109#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwaifee2fba2008-11-27 12:43:28 +0100110static int power_save = CONFIG_SND_HDA_POWER_SAVE_DEFAULT;
111module_param(power_save, int, 0644);
112MODULE_PARM_DESC(power_save, "Automatic power-saving timeout "
113 "(in second, 0 = disable).");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Takashi Iwaidee1b662007-08-13 16:10:30 +0200115/* reset the HD-audio controller in power save mode.
116 * this may give more power-saving, but will take longer time to
117 * wake up.
118 */
119static int power_save_controller = 1;
120module_param(power_save_controller, bool, 0644);
121MODULE_PARM_DESC(power_save_controller, "Reset controller in power save mode.");
122#endif
123
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500124static int align_buffer_size = 1;
125module_param(align_buffer_size, bool, 0644);
126MODULE_PARM_DESC(align_buffer_size,
127 "Force buffer and period sizes to be multiple of 128 bytes.");
128
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200129#ifdef CONFIG_X86
130static bool hda_snoop = true;
131module_param_named(snoop, hda_snoop, bool, 0444);
132MODULE_PARM_DESC(snoop, "Enable/disable snooping");
133#define azx_snoop(chip) (chip)->snoop
134#else
135#define hda_snoop true
136#define azx_snoop(chip) true
137#endif
138
139
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140MODULE_LICENSE("GPL");
141MODULE_SUPPORTED_DEVICE("{{Intel, ICH6},"
142 "{Intel, ICH6M},"
Jason Gaston2f1b3812005-05-01 08:58:50 -0700143 "{Intel, ICH7},"
Frederick Lif5d40b32005-05-12 14:55:20 +0200144 "{Intel, ESB2},"
Jason Gastond2981392006-01-10 11:07:37 +0100145 "{Intel, ICH8},"
Jason Gastonf9cc8a82006-11-22 11:53:52 +0100146 "{Intel, ICH9},"
Jason Gastonc34f5a02008-01-29 12:38:49 +0100147 "{Intel, ICH10},"
Seth Heasleyb29c2362008-08-08 15:56:39 -0700148 "{Intel, PCH},"
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -0800149 "{Intel, CPT},"
Seth Heasleyd2edeb72011-04-20 10:59:57 -0700150 "{Intel, PPT},"
Seth Heasleycea310e2010-09-10 16:29:56 -0700151 "{Intel, PBG},"
Tobin Davis4979bca2008-01-30 08:13:55 +0100152 "{Intel, SCH},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200153 "{ATI, SB450},"
Felix Kuehling89be83f2006-03-31 12:33:59 +0200154 "{ATI, SB600},"
Felix Kuehling778b6e12006-05-17 11:22:21 +0200155 "{ATI, RS600},"
Felix Kuehling5b15c952006-10-16 12:49:47 +0200156 "{ATI, RS690},"
Wolke Liue6db1112007-04-27 12:20:57 +0200157 "{ATI, RS780},"
158 "{ATI, R600},"
Herton Ronaldo Krzesinski2797f722007-11-05 18:21:56 +0100159 "{ATI, RV630},"
160 "{ATI, RV610},"
Wolke Liu27da1832007-11-16 11:06:30 +0100161 "{ATI, RV670},"
162 "{ATI, RV635},"
163 "{ATI, RV620},"
164 "{ATI, RV770},"
Takashi Iwaifc20a562005-05-12 15:00:41 +0200165 "{VIA, VT8251},"
Takashi Iwai47672312005-08-12 16:44:04 +0200166 "{VIA, VT8237A},"
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200167 "{SiS, SIS966},"
168 "{ULI, M5461}}");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169MODULE_DESCRIPTION("Intel HDA driver");
170
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200171#ifdef CONFIG_SND_VERBOSE_PRINTK
172#define SFX /* nop */
173#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174#define SFX "hda-intel: "
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200175#endif
Takashi Iwaicb53c622007-08-10 17:21:45 +0200176
177/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 * registers
179 */
180#define ICH6_REG_GCAP 0x00
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200181#define ICH6_GCAP_64OK (1 << 0) /* 64bit address support */
182#define ICH6_GCAP_NSDO (3 << 1) /* # of serial data out signals */
183#define ICH6_GCAP_BSS (31 << 3) /* # of bidirectional streams */
184#define ICH6_GCAP_ISS (15 << 8) /* # of input streams */
185#define ICH6_GCAP_OSS (15 << 12) /* # of output streams */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#define ICH6_REG_VMIN 0x02
187#define ICH6_REG_VMAJ 0x03
188#define ICH6_REG_OUTPAY 0x04
189#define ICH6_REG_INPAY 0x06
190#define ICH6_REG_GCTL 0x08
Takashi Iwai8a933ec2009-05-31 09:28:12 +0200191#define ICH6_GCTL_RESET (1 << 0) /* controller reset */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200192#define ICH6_GCTL_FCNTRL (1 << 1) /* flush control */
193#define ICH6_GCTL_UNSOL (1 << 8) /* accept unsol. response enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194#define ICH6_REG_WAKEEN 0x0c
195#define ICH6_REG_STATESTS 0x0e
196#define ICH6_REG_GSTS 0x10
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200197#define ICH6_GSTS_FSTS (1 << 1) /* flush status */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198#define ICH6_REG_INTCTL 0x20
199#define ICH6_REG_INTSTS 0x24
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200200#define ICH6_REG_WALLCLK 0x30 /* 24Mhz source */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200201#define ICH6_REG_OLD_SSYNC 0x34 /* SSYNC for old ICH */
202#define ICH6_REG_SSYNC 0x38
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203#define ICH6_REG_CORBLBASE 0x40
204#define ICH6_REG_CORBUBASE 0x44
205#define ICH6_REG_CORBWP 0x48
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200206#define ICH6_REG_CORBRP 0x4a
207#define ICH6_CORBRP_RST (1 << 15) /* read pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208#define ICH6_REG_CORBCTL 0x4c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200209#define ICH6_CORBCTL_RUN (1 << 1) /* enable DMA */
210#define ICH6_CORBCTL_CMEIE (1 << 0) /* enable memory error irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211#define ICH6_REG_CORBSTS 0x4d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200212#define ICH6_CORBSTS_CMEI (1 << 0) /* memory error indication */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#define ICH6_REG_CORBSIZE 0x4e
214
215#define ICH6_REG_RIRBLBASE 0x50
216#define ICH6_REG_RIRBUBASE 0x54
217#define ICH6_REG_RIRBWP 0x58
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200218#define ICH6_RIRBWP_RST (1 << 15) /* write pointer reset */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219#define ICH6_REG_RINTCNT 0x5a
220#define ICH6_REG_RIRBCTL 0x5c
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200221#define ICH6_RBCTL_IRQ_EN (1 << 0) /* enable IRQ */
222#define ICH6_RBCTL_DMA_EN (1 << 1) /* enable DMA */
223#define ICH6_RBCTL_OVERRUN_EN (1 << 2) /* enable overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224#define ICH6_REG_RIRBSTS 0x5d
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200225#define ICH6_RBSTS_IRQ (1 << 0) /* response irq */
226#define ICH6_RBSTS_OVERRUN (1 << 2) /* overrun irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227#define ICH6_REG_RIRBSIZE 0x5e
228
229#define ICH6_REG_IC 0x60
230#define ICH6_REG_IR 0x64
231#define ICH6_REG_IRS 0x68
232#define ICH6_IRS_VALID (1<<1)
233#define ICH6_IRS_BUSY (1<<0)
234
235#define ICH6_REG_DPLBASE 0x70
236#define ICH6_REG_DPUBASE 0x74
237#define ICH6_DPLBASE_ENABLE 0x1 /* Enable position buffer */
238
239/* SD offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
240enum { SDI0, SDI1, SDI2, SDI3, SDO0, SDO1, SDO2, SDO3 };
241
242/* stream register offsets from stream base */
243#define ICH6_REG_SD_CTL 0x00
244#define ICH6_REG_SD_STS 0x03
245#define ICH6_REG_SD_LPIB 0x04
246#define ICH6_REG_SD_CBL 0x08
247#define ICH6_REG_SD_LVI 0x0c
248#define ICH6_REG_SD_FIFOW 0x0e
249#define ICH6_REG_SD_FIFOSIZE 0x10
250#define ICH6_REG_SD_FORMAT 0x12
251#define ICH6_REG_SD_BDLPL 0x18
252#define ICH6_REG_SD_BDLPU 0x1c
253
254/* PCI space */
255#define ICH6_PCIREG_TCSEL 0x44
256
257/*
258 * other constants
259 */
260
261/* max number of SDs */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200262/* ICH, ATI and VIA have 4 playback and 4 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200263#define ICH6_NUM_CAPTURE 4
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200264#define ICH6_NUM_PLAYBACK 4
265
266/* ULI has 6 playback and 5 capture */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200267#define ULI_NUM_CAPTURE 5
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200268#define ULI_NUM_PLAYBACK 6
269
Felix Kuehling778b6e12006-05-17 11:22:21 +0200270/* ATI HDMI has 1 playback and 0 capture */
Felix Kuehling778b6e12006-05-17 11:22:21 +0200271#define ATIHDMI_NUM_CAPTURE 0
Felix Kuehling778b6e12006-05-17 11:22:21 +0200272#define ATIHDMI_NUM_PLAYBACK 1
273
Kailang Yangf2690022008-05-27 11:44:55 +0200274/* TERA has 4 playback and 3 capture */
275#define TERA_NUM_CAPTURE 3
276#define TERA_NUM_PLAYBACK 4
277
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200278/* this number is statically defined for simplicity */
279#define MAX_AZX_DEV 16
280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281/* max number of fragments - we may use more if allocating more pages for BDL */
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100282#define BDL_SIZE 4096
283#define AZX_MAX_BDL_ENTRIES (BDL_SIZE / 16)
284#define AZX_MAX_FRAG 32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285/* max buffer size - no h/w limit, you can increase as you like */
286#define AZX_MAX_BUF_SIZE (1024*1024*1024)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288/* RIRB int mask: overrun[2], response[0] */
289#define RIRB_INT_RESPONSE 0x01
290#define RIRB_INT_OVERRUN 0x04
291#define RIRB_INT_MASK 0x05
292
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200293/* STATESTS int mask: S3,SD2,SD1,SD0 */
Wei Ni7445dfc2010-03-03 15:05:53 +0800294#define AZX_MAX_CODECS 8
295#define AZX_DEFAULT_CODECS 4
Wu Fengguangdeadff12009-08-01 18:45:16 +0800296#define STATESTS_INT_MASK ((1 << AZX_MAX_CODECS) - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298/* SD_CTL bits */
299#define SD_CTL_STREAM_RESET 0x01 /* stream reset bit */
300#define SD_CTL_DMA_START 0x02 /* stream DMA start bit */
Takashi Iwai850f0e52008-03-18 17:11:05 +0100301#define SD_CTL_STRIPE (3 << 16) /* stripe control */
302#define SD_CTL_TRAFFIC_PRIO (1 << 18) /* traffic priority */
303#define SD_CTL_DIR (1 << 19) /* bi-directional stream */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304#define SD_CTL_STREAM_TAG_MASK (0xf << 20)
305#define SD_CTL_STREAM_TAG_SHIFT 20
306
307/* SD_CTL and SD_STS */
308#define SD_INT_DESC_ERR 0x10 /* descriptor error interrupt */
309#define SD_INT_FIFO_ERR 0x08 /* FIFO error interrupt */
310#define SD_INT_COMPLETE 0x04 /* completion interrupt */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200311#define SD_INT_MASK (SD_INT_DESC_ERR|SD_INT_FIFO_ERR|\
312 SD_INT_COMPLETE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/* SD_STS */
315#define SD_STS_FIFO_READY 0x20 /* FIFO ready */
316
317/* INTCTL and INTSTS */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200318#define ICH6_INT_ALL_STREAM 0xff /* all stream interrupts */
319#define ICH6_INT_CTRL_EN 0x40000000 /* controller interrupt enable bit */
320#define ICH6_INT_GLOBAL_EN 0x80000000 /* global interrupt enable bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322/* below are so far hardcoded - should read registers in future */
323#define ICH6_MAX_CORB_ENTRIES 256
324#define ICH6_MAX_RIRB_ENTRIES 256
325
Takashi Iwaic74db862005-05-12 14:26:27 +0200326/* position fix mode */
327enum {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200328 POS_FIX_AUTO,
Takashi Iwaid2e1c972008-06-10 17:53:34 +0200329 POS_FIX_LPIB,
Takashi Iwai0be3b5d2005-09-05 17:11:40 +0200330 POS_FIX_POSBUF,
David Henningsson4cb36312010-09-30 10:12:50 +0200331 POS_FIX_VIACOMBO,
Takashi Iwaic74db862005-05-12 14:26:27 +0200332};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Frederick Lif5d40b32005-05-12 14:55:20 +0200334/* Defines for ATI HD Audio support in SB450 south bridge */
Frederick Lif5d40b32005-05-12 14:55:20 +0200335#define ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR 0x42
336#define ATI_SB450_HDAUDIO_ENABLE_SNOOP 0x02
337
Vinod Gda3fca22005-09-13 18:49:12 +0200338/* Defines for Nvidia HDA support */
339#define NVIDIA_HDA_TRANSREG_ADDR 0x4e
340#define NVIDIA_HDA_ENABLE_COHBITS 0x0f
Peer Chen320dcc32008-08-20 16:43:24 -0700341#define NVIDIA_HDA_ISTRM_COH 0x4d
342#define NVIDIA_HDA_OSTRM_COH 0x4c
343#define NVIDIA_HDA_ENABLE_COHBIT 0x01
Frederick Lif5d40b32005-05-12 14:55:20 +0200344
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100345/* Defines for Intel SCH HDA snoop control */
346#define INTEL_SCH_HDA_DEVC 0x78
347#define INTEL_SCH_HDA_DEVC_NOSNOOP (0x1<<11)
348
Joseph Chan0e153472008-08-26 14:38:03 +0200349/* Define IN stream 0 FIFO size offset in VIA controller */
350#define VIA_IN_STREAM0_FIFO_SIZE_OFFSET 0x90
351/* Define VIA HD Audio Device ID*/
352#define VIA_HDAC_DEVICE_ID 0x3288
353
Yang, Libinc4da29c2008-11-13 11:07:07 +0100354/* HD Audio class code */
355#define PCI_CLASS_MULTIMEDIA_HD_AUDIO 0x0403
Takashi Iwai90a5ad52008-02-22 18:36:22 +0100356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 */
359
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100360struct azx_dev {
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100361 struct snd_dma_buffer bdl; /* BDL buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200362 u32 *posbuf; /* position buffer pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
Takashi Iwaid01ce992007-07-27 16:52:19 +0200364 unsigned int bufsize; /* size of the play buffer in bytes */
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200365 unsigned int period_bytes; /* size of the period in bytes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200366 unsigned int frags; /* number for period in the play buffer */
367 unsigned int fifo_size; /* FIFO size */
Jaroslav Kyselae5463722010-05-11 10:21:46 +0200368 unsigned long start_wallclk; /* start + minimum wallclk */
369 unsigned long period_wallclk; /* wallclk for period */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Takashi Iwaid01ce992007-07-27 16:52:19 +0200371 void __iomem *sd_addr; /* stream descriptor pointer */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
Takashi Iwaid01ce992007-07-27 16:52:19 +0200373 u32 sd_int_sta_mask; /* stream int status mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374
375 /* pcm support */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200376 struct snd_pcm_substream *substream; /* assigned substream,
377 * set in PCM open
378 */
379 unsigned int format_val; /* format value to be set in the
380 * controller and the codec
381 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 unsigned char stream_tag; /* assigned stream */
383 unsigned char index; /* stream index */
Takashi Iwaid5cf9912011-10-06 10:07:58 +0200384 int assigned_key; /* last device# key assigned to */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Pavel Machek927fc862006-08-31 17:03:43 +0200386 unsigned int opened :1;
387 unsigned int running :1;
Takashi Iwai675f25d2008-06-10 17:53:20 +0200388 unsigned int irq_pending :1;
Joseph Chan0e153472008-08-26 14:38:03 +0200389 /*
390 * For VIA:
391 * A flag to ensure DMA position is 0
392 * when link position is not greater than FIFO size
393 */
394 unsigned int insufficient :1;
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200395 unsigned int wc_marked:1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396};
397
398/* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100399struct azx_rb {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 u32 *buf; /* CORB/RIRB buffer
401 * Each CORB entry is 4byte, RIRB is 8byte
402 */
403 dma_addr_t addr; /* physical address of CORB/RIRB buffer */
404 /* for RIRB */
405 unsigned short rp, wp; /* read/write pointers */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800406 int cmds[AZX_MAX_CODECS]; /* number of pending requests */
407 u32 res[AZX_MAX_CODECS]; /* last read value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
409
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100410struct azx_pcm {
411 struct azx *chip;
412 struct snd_pcm *pcm;
413 struct hda_codec *codec;
414 struct hda_pcm_stream *hinfo[2];
415 struct list_head list;
416};
417
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100418struct azx {
419 struct snd_card *card;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 struct pci_dev *pci;
Takashi Iwai555e2192008-06-10 17:53:34 +0200421 int dev_index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200423 /* chip type specific */
424 int driver_type;
Takashi Iwai9477c582011-05-25 09:11:37 +0200425 unsigned int driver_caps;
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200426 int playback_streams;
427 int playback_index_offset;
428 int capture_streams;
429 int capture_index_offset;
430 int num_streams;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 /* pci resources */
433 unsigned long addr;
434 void __iomem *remap_addr;
435 int irq;
436
437 /* locks */
438 spinlock_t reg_lock;
Ingo Molnar62932df2006-01-16 16:34:20 +0100439 struct mutex open_mutex;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200441 /* streams (x num_streams) */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100442 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
444 /* PCM */
Takashi Iwai01b65bf2011-11-24 14:31:46 +0100445 struct list_head pcm_list; /* azx_pcm list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447 /* HD codec */
448 unsigned short codec_mask;
Takashi Iwaif1eaaee2009-02-13 08:16:55 +0100449 int codec_probe_mask; /* copied from probe_mask option */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 struct hda_bus *bus;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +0100451 unsigned int beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452
453 /* CORB/RIRB */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100454 struct azx_rb corb;
455 struct azx_rb rirb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
Takashi Iwai4ce107b2008-02-06 14:50:19 +0100457 /* CORB/RIRB and position buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 struct snd_dma_buffer rb;
459 struct snd_dma_buffer posbuf;
Takashi Iwaic74db862005-05-12 14:26:27 +0200460
461 /* flags */
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +0200462 int position_fix[2]; /* for both playback/capture streams */
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200463 int poll_count;
Takashi Iwaicb53c622007-08-10 17:21:45 +0200464 unsigned int running :1;
Pavel Machek927fc862006-08-31 17:03:43 +0200465 unsigned int initialized :1;
466 unsigned int single_cmd :1;
467 unsigned int polling_mode :1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200468 unsigned int msi :1;
Takashi Iwaia6a950a2008-06-10 17:53:35 +0200469 unsigned int irq_pending_warned :1;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100470 unsigned int probing :1; /* codec probing phase */
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200471 unsigned int snoop:1;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200472
473 /* for debugging */
Wu Fengguangfeb27342009-08-01 19:17:14 +0800474 unsigned int last_cmd[AZX_MAX_CODECS];
Takashi Iwai9ad593f2008-05-16 12:34:47 +0200475
476 /* for pending irqs */
477 struct work_struct irq_pending_work;
Takashi Iwai0cbf0092008-10-29 16:18:25 +0100478
479 /* reboot notifier (for mysterious hangup problem at power-down) */
480 struct notifier_block reboot_notifier;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481};
482
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200483/* driver types */
484enum {
485 AZX_DRIVER_ICH,
Seth Heasley32679f92010-02-22 17:31:09 -0800486 AZX_DRIVER_PCH,
Tobin Davis4979bca2008-01-30 08:13:55 +0100487 AZX_DRIVER_SCH,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200488 AZX_DRIVER_ATI,
Felix Kuehling778b6e12006-05-17 11:22:21 +0200489 AZX_DRIVER_ATIHDMI,
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200490 AZX_DRIVER_VIA,
491 AZX_DRIVER_SIS,
492 AZX_DRIVER_ULI,
Vinod Gda3fca22005-09-13 18:49:12 +0200493 AZX_DRIVER_NVIDIA,
Kailang Yangf2690022008-05-27 11:44:55 +0200494 AZX_DRIVER_TERA,
Takashi Iwai14d34f12010-10-21 09:03:25 +0200495 AZX_DRIVER_CTX,
Yang, Libinc4da29c2008-11-13 11:07:07 +0100496 AZX_DRIVER_GENERIC,
Takashi Iwai2f5983f2008-09-03 16:00:44 +0200497 AZX_NUM_DRIVERS, /* keep this as last entry */
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200498};
499
Takashi Iwai9477c582011-05-25 09:11:37 +0200500/* driver quirks (capabilities) */
501/* bits 0-7 are used for indicating driver type */
502#define AZX_DCAPS_NO_TCSEL (1 << 8) /* No Intel TCSEL bit */
503#define AZX_DCAPS_NO_MSI (1 << 9) /* No MSI support */
504#define AZX_DCAPS_ATI_SNOOP (1 << 10) /* ATI snoop enable */
505#define AZX_DCAPS_NVIDIA_SNOOP (1 << 11) /* Nvidia snoop enable */
506#define AZX_DCAPS_SCH_SNOOP (1 << 12) /* SCH/PCH snoop enable */
507#define AZX_DCAPS_RIRB_DELAY (1 << 13) /* Long delay in read loop */
508#define AZX_DCAPS_RIRB_PRE_DELAY (1 << 14) /* Put a delay before read */
509#define AZX_DCAPS_CTX_WORKAROUND (1 << 15) /* X-Fi workaround */
510#define AZX_DCAPS_POSFIX_LPIB (1 << 16) /* Use LPIB as default */
511#define AZX_DCAPS_POSFIX_VIA (1 << 17) /* Use VIACOMBO as default */
512#define AZX_DCAPS_NO_64BIT (1 << 18) /* No 64bit address */
513#define AZX_DCAPS_SYNC_WRITE (1 << 19) /* sync each cmd write */
Takashi Iwai8b0bd222011-06-10 14:56:26 +0200514#define AZX_DCAPS_OLD_SSYNC (1 << 20) /* Old SSYNC reg for ICH */
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -0500515#define AZX_DCAPS_BUFSIZE (1 << 21) /* no buffer size alignment */
Takashi Iwai9477c582011-05-25 09:11:37 +0200516
517/* quirks for ATI SB / AMD Hudson */
518#define AZX_DCAPS_PRESET_ATI_SB \
519 (AZX_DCAPS_ATI_SNOOP | AZX_DCAPS_NO_TCSEL | \
520 AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
521
522/* quirks for ATI/AMD HDMI */
523#define AZX_DCAPS_PRESET_ATI_HDMI \
524 (AZX_DCAPS_NO_TCSEL | AZX_DCAPS_SYNC_WRITE | AZX_DCAPS_POSFIX_LPIB)
525
526/* quirks for Nvidia */
527#define AZX_DCAPS_PRESET_NVIDIA \
528 (AZX_DCAPS_NVIDIA_SNOOP | AZX_DCAPS_RIRB_DELAY | AZX_DCAPS_NO_MSI)
529
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200530static char *driver_short_names[] __devinitdata = {
531 [AZX_DRIVER_ICH] = "HDA Intel",
Seth Heasley32679f92010-02-22 17:31:09 -0800532 [AZX_DRIVER_PCH] = "HDA Intel PCH",
Tobin Davis4979bca2008-01-30 08:13:55 +0100533 [AZX_DRIVER_SCH] = "HDA Intel MID",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200534 [AZX_DRIVER_ATI] = "HDA ATI SB",
Felix Kuehling778b6e12006-05-17 11:22:21 +0200535 [AZX_DRIVER_ATIHDMI] = "HDA ATI HDMI",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200536 [AZX_DRIVER_VIA] = "HDA VIA VT82xx",
537 [AZX_DRIVER_SIS] = "HDA SIS966",
Vinod Gda3fca22005-09-13 18:49:12 +0200538 [AZX_DRIVER_ULI] = "HDA ULI M5461",
539 [AZX_DRIVER_NVIDIA] = "HDA NVidia",
Kailang Yangf2690022008-05-27 11:44:55 +0200540 [AZX_DRIVER_TERA] = "HDA Teradici",
Takashi Iwai14d34f12010-10-21 09:03:25 +0200541 [AZX_DRIVER_CTX] = "HDA Creative",
Yang, Libinc4da29c2008-11-13 11:07:07 +0100542 [AZX_DRIVER_GENERIC] = "HD-Audio Generic",
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200543};
544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545/*
546 * macros for easy use
547 */
548#define azx_writel(chip,reg,value) \
549 writel(value, (chip)->remap_addr + ICH6_REG_##reg)
550#define azx_readl(chip,reg) \
551 readl((chip)->remap_addr + ICH6_REG_##reg)
552#define azx_writew(chip,reg,value) \
553 writew(value, (chip)->remap_addr + ICH6_REG_##reg)
554#define azx_readw(chip,reg) \
555 readw((chip)->remap_addr + ICH6_REG_##reg)
556#define azx_writeb(chip,reg,value) \
557 writeb(value, (chip)->remap_addr + ICH6_REG_##reg)
558#define azx_readb(chip,reg) \
559 readb((chip)->remap_addr + ICH6_REG_##reg)
560
561#define azx_sd_writel(dev,reg,value) \
562 writel(value, (dev)->sd_addr + ICH6_REG_##reg)
563#define azx_sd_readl(dev,reg) \
564 readl((dev)->sd_addr + ICH6_REG_##reg)
565#define azx_sd_writew(dev,reg,value) \
566 writew(value, (dev)->sd_addr + ICH6_REG_##reg)
567#define azx_sd_readw(dev,reg) \
568 readw((dev)->sd_addr + ICH6_REG_##reg)
569#define azx_sd_writeb(dev,reg,value) \
570 writeb(value, (dev)->sd_addr + ICH6_REG_##reg)
571#define azx_sd_readb(dev,reg) \
572 readb((dev)->sd_addr + ICH6_REG_##reg)
573
574/* for pcm support */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100575#define get_azx_dev(substream) (substream->runtime->private_data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200577#ifdef CONFIG_X86
578static void __mark_pages_wc(struct azx *chip, void *addr, size_t size, bool on)
579{
580 if (azx_snoop(chip))
581 return;
582 if (addr && size) {
583 int pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
584 if (on)
585 set_memory_wc((unsigned long)addr, pages);
586 else
587 set_memory_wb((unsigned long)addr, pages);
588 }
589}
590
591static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
592 bool on)
593{
594 __mark_pages_wc(chip, buf->area, buf->bytes, on);
595}
596static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
597 struct snd_pcm_runtime *runtime, bool on)
598{
599 if (azx_dev->wc_marked != on) {
600 __mark_pages_wc(chip, runtime->dma_area, runtime->dma_bytes, on);
601 azx_dev->wc_marked = on;
602 }
603}
604#else
605/* NOP for other archs */
606static inline void mark_pages_wc(struct azx *chip, struct snd_dma_buffer *buf,
607 bool on)
608{
609}
610static inline void mark_runtime_wc(struct azx *chip, struct azx_dev *azx_dev,
611 struct snd_pcm_runtime *runtime, bool on)
612{
613}
614#endif
615
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200616static int azx_acquire_irq(struct azx *chip, int do_disconnect);
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200617static int azx_send_cmd(struct hda_bus *bus, unsigned int val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618/*
619 * Interface for HD codec
620 */
621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/*
623 * CORB / RIRB interface
624 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100625static int azx_alloc_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626{
627 int err;
628
629 /* single page (at least 4096 bytes) must suffice for both ringbuffes */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200630 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
631 snd_dma_pci_data(chip->pci),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 PAGE_SIZE, &chip->rb);
633 if (err < 0) {
634 snd_printk(KERN_ERR SFX "cannot allocate CORB/RIRB\n");
635 return err;
636 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +0200637 mark_pages_wc(chip, &chip->rb, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 return 0;
639}
640
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100641static void azx_init_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800643 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 /* CORB set up */
645 chip->corb.addr = chip->rb.addr;
646 chip->corb.buf = (u32 *)chip->rb.area;
647 azx_writel(chip, CORBLBASE, (u32)chip->corb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200648 azx_writel(chip, CORBUBASE, upper_32_bits(chip->corb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200650 /* set the corb size to 256 entries (ULI requires explicitly) */
651 azx_writeb(chip, CORBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 /* set the corb write pointer to 0 */
653 azx_writew(chip, CORBWP, 0);
654 /* reset the corb hw read pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200655 azx_writew(chip, CORBRP, ICH6_CORBRP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 /* enable corb dma */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200657 azx_writeb(chip, CORBCTL, ICH6_CORBCTL_RUN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659 /* RIRB set up */
660 chip->rirb.addr = chip->rb.addr + 2048;
661 chip->rirb.buf = (u32 *)(chip->rb.area + 2048);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800662 chip->rirb.wp = chip->rirb.rp = 0;
663 memset(chip->rirb.cmds, 0, sizeof(chip->rirb.cmds));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 azx_writel(chip, RIRBLBASE, (u32)chip->rirb.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +0200665 azx_writel(chip, RIRBUBASE, upper_32_bits(chip->rirb.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666
Takashi Iwai07e4ca52005-08-24 14:14:57 +0200667 /* set the rirb size to 256 entries (ULI requires explicitly) */
668 azx_writeb(chip, RIRBSIZE, 0x02);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 /* reset the rirb hw write pointer */
Takashi Iwaib21fadb2009-05-28 12:26:15 +0200670 azx_writew(chip, RIRBWP, ICH6_RIRBWP_RST);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 /* set N=1, get RIRB response interrupt for new entry */
Takashi Iwai9477c582011-05-25 09:11:37 +0200672 if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
Takashi Iwai14d34f12010-10-21 09:03:25 +0200673 azx_writew(chip, RINTCNT, 0xc0);
674 else
675 azx_writew(chip, RINTCNT, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* enable rirb dma and response irq */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 azx_writeb(chip, RIRBCTL, ICH6_RBCTL_DMA_EN | ICH6_RBCTL_IRQ_EN);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800678 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679}
680
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100681static void azx_free_cmd_io(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682{
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800683 spin_lock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 /* disable ringbuffer DMAs */
685 azx_writeb(chip, RIRBCTL, 0);
686 azx_writeb(chip, CORBCTL, 0);
Wu Fengguangcdb1fbf2009-08-01 18:47:41 +0800687 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688}
689
Wu Fengguangdeadff12009-08-01 18:45:16 +0800690static unsigned int azx_command_addr(u32 cmd)
691{
692 unsigned int addr = cmd >> 28;
693
694 if (addr >= AZX_MAX_CODECS) {
695 snd_BUG();
696 addr = 0;
697 }
698
699 return addr;
700}
701
702static unsigned int azx_response_addr(u32 res)
703{
704 unsigned int addr = res & 0xf;
705
706 if (addr >= AZX_MAX_CODECS) {
707 snd_BUG();
708 addr = 0;
709 }
710
711 return addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712}
713
714/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100715static int azx_corb_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100717 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800718 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719 unsigned int wp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720
Wu Fengguangc32649f2009-08-01 18:48:12 +0800721 spin_lock_irq(&chip->reg_lock);
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 /* add command to corb */
724 wp = azx_readb(chip, CORBWP);
725 wp++;
726 wp %= ICH6_MAX_CORB_ENTRIES;
727
Wu Fengguangdeadff12009-08-01 18:45:16 +0800728 chip->rirb.cmds[addr]++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 chip->corb.buf[wp] = cpu_to_le32(val);
730 azx_writel(chip, CORBWP, wp);
Wu Fengguangc32649f2009-08-01 18:48:12 +0800731
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 spin_unlock_irq(&chip->reg_lock);
733
734 return 0;
735}
736
737#define ICH6_RIRB_EX_UNSOL_EV (1<<4)
738
739/* retrieve RIRB entry - called from interrupt handler */
Takashi Iwaia98f90f2005-11-17 14:59:02 +0100740static void azx_update_rirb(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
742 unsigned int rp, wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800743 unsigned int addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 u32 res, res_ex;
745
746 wp = azx_readb(chip, RIRBWP);
747 if (wp == chip->rirb.wp)
748 return;
749 chip->rirb.wp = wp;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800750
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 while (chip->rirb.rp != wp) {
752 chip->rirb.rp++;
753 chip->rirb.rp %= ICH6_MAX_RIRB_ENTRIES;
754
755 rp = chip->rirb.rp << 1; /* an RIRB entry is 8-bytes */
756 res_ex = le32_to_cpu(chip->rirb.buf[rp + 1]);
757 res = le32_to_cpu(chip->rirb.buf[rp]);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800758 addr = azx_response_addr(res_ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 if (res_ex & ICH6_RIRB_EX_UNSOL_EV)
760 snd_hda_queue_unsol_event(chip->bus, res, res_ex);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800761 else if (chip->rirb.cmds[addr]) {
762 chip->rirb.res[addr] = res;
Takashi Iwai2add9b92008-03-18 09:47:06 +0100763 smp_wmb();
Wu Fengguangdeadff12009-08-01 18:45:16 +0800764 chip->rirb.cmds[addr]--;
Wu Fengguange310bb02009-08-01 19:18:45 +0800765 } else
766 snd_printk(KERN_ERR SFX "spurious response %#x:%#x, "
767 "last cmd=%#08x\n",
768 res, res_ex,
769 chip->last_cmd[addr]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 }
771}
772
773/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800774static unsigned int azx_rirb_get_response(struct hda_bus *bus,
775 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100777 struct azx *chip = bus->private_data;
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200778 unsigned long timeout;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200779 int do_poll = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200781 again:
782 timeout = jiffies + msecs_to_jiffies(1000);
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100783 for (;;) {
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200784 if (chip->polling_mode || do_poll) {
Takashi Iwaie96224a2006-08-21 17:57:44 +0200785 spin_lock_irq(&chip->reg_lock);
786 azx_update_rirb(chip);
787 spin_unlock_irq(&chip->reg_lock);
788 }
Wu Fengguangdeadff12009-08-01 18:45:16 +0800789 if (!chip->rirb.cmds[addr]) {
Takashi Iwai2add9b92008-03-18 09:47:06 +0100790 smp_rmb();
Takashi Iwaib6132912009-03-24 07:36:09 +0100791 bus->rirb_error = 0;
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200792
793 if (!do_poll)
794 chip->poll_count = 0;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800795 return chip->rirb.res[addr]; /* the last value */
Takashi Iwai2add9b92008-03-18 09:47:06 +0100796 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100797 if (time_after(jiffies, timeout))
798 break;
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100799 if (bus->needs_damn_long_delay)
Takashi Iwai52987652008-01-16 16:09:47 +0100800 msleep(2); /* temporary workaround */
801 else {
802 udelay(10);
803 cond_resched();
804 }
Takashi Iwai28a0d9d2008-01-18 15:32:32 +0100805 }
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200806
Maxim Levitsky1eb6dc72010-02-04 22:21:47 +0200807 if (!chip->polling_mode && chip->poll_count < 2) {
808 snd_printdd(SFX "azx_get_response timeout, "
809 "polling the codec once: last cmd=0x%08x\n",
810 chip->last_cmd[addr]);
811 do_poll = 1;
812 chip->poll_count++;
813 goto again;
814 }
815
816
Takashi Iwai23c4a882009-10-30 13:21:49 +0100817 if (!chip->polling_mode) {
818 snd_printk(KERN_WARNING SFX "azx_get_response timeout, "
819 "switching to polling mode: last cmd=0x%08x\n",
820 chip->last_cmd[addr]);
821 chip->polling_mode = 1;
822 goto again;
823 }
824
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200825 if (chip->msi) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +0200826 snd_printk(KERN_WARNING SFX "No response from codec, "
Wu Fengguangfeb27342009-08-01 19:17:14 +0800827 "disabling MSI: last cmd=0x%08x\n",
828 chip->last_cmd[addr]);
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200829 free_irq(chip->irq, chip);
830 chip->irq = -1;
831 pci_disable_msi(chip->pci);
832 chip->msi = 0;
Takashi Iwaib6132912009-03-24 07:36:09 +0100833 if (azx_acquire_irq(chip, 1) < 0) {
834 bus->rirb_error = 1;
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200835 return -1;
Takashi Iwaib6132912009-03-24 07:36:09 +0100836 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +0200837 goto again;
838 }
839
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +0100840 if (chip->probing) {
841 /* If this critical timeout happens during the codec probing
842 * phase, this is likely an access to a non-existing codec
843 * slot. Better to return an error and reset the system.
844 */
845 return -1;
846 }
847
Takashi Iwai8dd78332009-06-02 01:16:07 +0200848 /* a fatal communication error; need either to reset or to fallback
849 * to the single_cmd mode
850 */
Takashi Iwaib6132912009-03-24 07:36:09 +0100851 bus->rirb_error = 1;
Takashi Iwaib20f3b82009-06-02 01:20:22 +0200852 if (bus->allow_bus_reset && !bus->response_reset && !bus->in_reset) {
Takashi Iwai8dd78332009-06-02 01:16:07 +0200853 bus->response_reset = 1;
854 return -1; /* give a chance to retry */
855 }
856
857 snd_printk(KERN_ERR "hda_intel: azx_get_response timeout, "
858 "switching to single_cmd mode: last cmd=0x%08x\n",
Wu Fengguangfeb27342009-08-01 19:17:14 +0800859 chip->last_cmd[addr]);
Takashi Iwai8dd78332009-06-02 01:16:07 +0200860 chip->single_cmd = 1;
861 bus->response_reset = 0;
Takashi Iwai1a696972009-11-07 09:49:04 +0100862 /* release CORB/RIRB */
Takashi Iwai4fcd3922009-05-25 18:34:52 +0200863 azx_free_cmd_io(chip);
Takashi Iwai1a696972009-11-07 09:49:04 +0100864 /* disable unsolicited responses */
865 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_UNSOL);
Takashi Iwai5c79b1f2006-09-21 13:34:13 +0200866 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867}
868
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869/*
870 * Use the single immediate command instead of CORB/RIRB for simplicity
871 *
872 * Note: according to Intel, this is not preferred use. The command was
873 * intended for the BIOS only, and may get confused with unsolicited
874 * responses. So, we shouldn't use it for normal operation from the
875 * driver.
876 * I left the codes, however, for debugging/testing purposes.
877 */
878
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200879/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800880static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200881{
882 int timeout = 50;
883
884 while (timeout--) {
885 /* check IRV busy bit */
886 if (azx_readw(chip, IRS) & ICH6_IRS_VALID) {
887 /* reuse rirb.res as the response return value */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800888 chip->rirb.res[addr] = azx_readl(chip, IR);
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200889 return 0;
890 }
891 udelay(1);
892 }
893 if (printk_ratelimit())
894 snd_printd(SFX "get_response timeout: IRS=0x%x\n",
895 azx_readw(chip, IRS));
Wu Fengguangdeadff12009-08-01 18:45:16 +0800896 chip->rirb.res[addr] = -1;
Takashi Iwaib05a7d42009-05-28 11:59:12 +0200897 return -EIO;
898}
899
Linus Torvalds1da177e2005-04-16 15:20:36 -0700900/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100901static int azx_single_send_cmd(struct hda_bus *bus, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100903 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800904 unsigned int addr = azx_command_addr(val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 int timeout = 50;
906
Takashi Iwai8dd78332009-06-02 01:16:07 +0200907 bus->rirb_error = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 while (timeout--) {
909 /* check ICB busy bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200910 if (!((azx_readw(chip, IRS) & ICH6_IRS_BUSY))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 /* Clear IRV valid bit */
Takashi Iwaid01ce992007-07-27 16:52:19 +0200912 azx_writew(chip, IRS, azx_readw(chip, IRS) |
913 ICH6_IRS_VALID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 azx_writel(chip, IC, val);
Takashi Iwaid01ce992007-07-27 16:52:19 +0200915 azx_writew(chip, IRS, azx_readw(chip, IRS) |
916 ICH6_IRS_BUSY);
Wu Fengguangdeadff12009-08-01 18:45:16 +0800917 return azx_single_wait_for_response(chip, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 }
919 udelay(1);
920 }
Marc Boucher1cfd52b2008-01-22 15:29:26 +0100921 if (printk_ratelimit())
922 snd_printd(SFX "send_cmd timeout: IRS=0x%x, val=0x%x\n",
923 azx_readw(chip, IRS), val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 return -EIO;
925}
926
927/* receive a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800928static unsigned int azx_single_get_response(struct hda_bus *bus,
929 unsigned int addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100931 struct azx *chip = bus->private_data;
Wu Fengguangdeadff12009-08-01 18:45:16 +0800932 return chip->rirb.res[addr];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
Takashi Iwai111d3af2006-02-16 18:17:58 +0100935/*
936 * The below are the main callbacks from hda_codec.
937 *
938 * They are just the skeleton to call sub-callbacks according to the
939 * current setting of chip->single_cmd.
940 */
941
942/* send a command */
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100943static int azx_send_cmd(struct hda_bus *bus, unsigned int val)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100944{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100945 struct azx *chip = bus->private_data;
Takashi Iwai43bbb6c2007-07-06 20:22:05 +0200946
Wu Fengguangfeb27342009-08-01 19:17:14 +0800947 chip->last_cmd[azx_command_addr(val)] = val;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100948 if (chip->single_cmd)
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100949 return azx_single_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100950 else
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100951 return azx_corb_send_cmd(bus, val);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100952}
953
954/* get a response */
Wu Fengguangdeadff12009-08-01 18:45:16 +0800955static unsigned int azx_get_response(struct hda_bus *bus,
956 unsigned int addr)
Takashi Iwai111d3af2006-02-16 18:17:58 +0100957{
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100958 struct azx *chip = bus->private_data;
Takashi Iwai111d3af2006-02-16 18:17:58 +0100959 if (chip->single_cmd)
Wu Fengguangdeadff12009-08-01 18:45:16 +0800960 return azx_single_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100961 else
Wu Fengguangdeadff12009-08-01 18:45:16 +0800962 return azx_rirb_get_response(bus, addr);
Takashi Iwai111d3af2006-02-16 18:17:58 +0100963}
964
Takashi Iwaicb53c622007-08-10 17:21:45 +0200965#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai33fa35e2008-11-06 16:50:40 +0100966static void azx_power_notify(struct hda_bus *bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +0200967#endif
Takashi Iwai111d3af2006-02-16 18:17:58 +0100968
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969/* reset codec link */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100970static int azx_reset(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971{
972 int count;
973
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +0100974 if (!full_reset)
975 goto __skip;
976
Danny Tholene8a7f132007-09-11 21:41:56 +0200977 /* clear STATESTS */
978 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
979
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980 /* reset controller */
981 azx_writel(chip, GCTL, azx_readl(chip, GCTL) & ~ICH6_GCTL_RESET);
982
983 count = 50;
984 while (azx_readb(chip, GCTL) && --count)
985 msleep(1);
986
987 /* delay for >= 100us for codec PLL to settle per spec
988 * Rev 0.9 section 5.5.1
989 */
990 msleep(1);
991
992 /* Bring controller out of reset */
993 azx_writeb(chip, GCTL, azx_readb(chip, GCTL) | ICH6_GCTL_RESET);
994
995 count = 50;
Pavel Machek927fc862006-08-31 17:03:43 +0200996 while (!azx_readb(chip, GCTL) && --count)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 msleep(1);
998
Pavel Machek927fc862006-08-31 17:03:43 +0200999 /* Brent Chartrand said to wait >= 540us for codecs to initialize */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000 msleep(1);
1001
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001002 __skip:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 /* check to see if controller is ready */
Pavel Machek927fc862006-08-31 17:03:43 +02001004 if (!azx_readb(chip, GCTL)) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001005 snd_printd(SFX "azx_reset: controller not ready!\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 return -EBUSY;
1007 }
1008
Matt41e2fce2005-07-04 17:49:55 +02001009 /* Accept unsolicited responses */
Takashi Iwai1a696972009-11-07 09:49:04 +01001010 if (!chip->single_cmd)
1011 azx_writel(chip, GCTL, azx_readl(chip, GCTL) |
1012 ICH6_GCTL_UNSOL);
Matt41e2fce2005-07-04 17:49:55 +02001013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 /* detect codecs */
Pavel Machek927fc862006-08-31 17:03:43 +02001015 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 chip->codec_mask = azx_readw(chip, STATESTS);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001017 snd_printdd(SFX "codec_mask = 0x%x\n", chip->codec_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 }
1019
1020 return 0;
1021}
1022
1023
1024/*
1025 * Lowlevel interface
1026 */
1027
1028/* enable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001029static void azx_int_enable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030{
1031 /* enable controller CIE and GIE */
1032 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) |
1033 ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN);
1034}
1035
1036/* disable interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001037static void azx_int_disable(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038{
1039 int i;
1040
1041 /* disable interrupts in stream descriptor */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001042 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001043 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 azx_sd_writeb(azx_dev, SD_CTL,
1045 azx_sd_readb(azx_dev, SD_CTL) & ~SD_INT_MASK);
1046 }
1047
1048 /* disable SIE for all streams */
1049 azx_writeb(chip, INTCTL, 0);
1050
1051 /* disable controller CIE and GIE */
1052 azx_writel(chip, INTCTL, azx_readl(chip, INTCTL) &
1053 ~(ICH6_INT_CTRL_EN | ICH6_INT_GLOBAL_EN));
1054}
1055
1056/* clear interrupts */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001057static void azx_int_clear(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058{
1059 int i;
1060
1061 /* clear stream status */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001062 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001063 struct azx_dev *azx_dev = &chip->azx_dev[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
1065 }
1066
1067 /* clear STATESTS */
1068 azx_writeb(chip, STATESTS, STATESTS_INT_MASK);
1069
1070 /* clear rirb status */
1071 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1072
1073 /* clear int status */
1074 azx_writel(chip, INTSTS, ICH6_INT_CTRL_EN | ICH6_INT_ALL_STREAM);
1075}
1076
1077/* start a stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001078static void azx_stream_start(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079{
Joseph Chan0e153472008-08-26 14:38:03 +02001080 /*
1081 * Before stream start, initialize parameter
1082 */
1083 azx_dev->insufficient = 1;
1084
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 /* enable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001086 azx_writel(chip, INTCTL,
1087 azx_readl(chip, INTCTL) | (1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001088 /* set DMA start and interrupt mask */
1089 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1090 SD_CTL_DMA_START | SD_INT_MASK);
1091}
1092
Takashi Iwai1dddab42009-03-18 15:15:37 +01001093/* stop DMA */
1094static void azx_stream_clear(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) &
1097 ~(SD_CTL_DMA_START | SD_INT_MASK));
1098 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK); /* to be sure */
Takashi Iwai1dddab42009-03-18 15:15:37 +01001099}
1100
1101/* stop a stream */
1102static void azx_stream_stop(struct azx *chip, struct azx_dev *azx_dev)
1103{
1104 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 /* disable SIE */
Wei Niccc5df02010-01-26 15:59:33 +08001106 azx_writel(chip, INTCTL,
1107 azx_readl(chip, INTCTL) & ~(1 << azx_dev->index));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108}
1109
1110
1111/*
Takashi Iwaicb53c622007-08-10 17:21:45 +02001112 * reset and start the controller registers
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001114static void azx_init_chip(struct azx *chip, int full_reset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115{
Takashi Iwaicb53c622007-08-10 17:21:45 +02001116 if (chip->initialized)
1117 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
1119 /* reset controller */
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001120 azx_reset(chip, full_reset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121
1122 /* initialize interrupts */
1123 azx_int_clear(chip);
1124 azx_int_enable(chip);
1125
1126 /* initialize the codec command I/O */
Takashi Iwai1a696972009-11-07 09:49:04 +01001127 if (!chip->single_cmd)
1128 azx_init_cmd_io(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001129
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001130 /* program the position buffer */
1131 azx_writel(chip, DPLBASE, (u32)chip->posbuf.addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001132 azx_writel(chip, DPUBASE, upper_32_bits(chip->posbuf.addr));
Frederick Lif5d40b32005-05-12 14:55:20 +02001133
Takashi Iwaicb53c622007-08-10 17:21:45 +02001134 chip->initialized = 1;
1135}
1136
1137/*
1138 * initialize the PCI registers
1139 */
1140/* update bits in a PCI register byte */
1141static void update_pci_byte(struct pci_dev *pci, unsigned int reg,
1142 unsigned char mask, unsigned char val)
1143{
1144 unsigned char data;
1145
1146 pci_read_config_byte(pci, reg, &data);
1147 data &= ~mask;
1148 data |= (val & mask);
1149 pci_write_config_byte(pci, reg, data);
1150}
1151
1152static void azx_init_pci(struct azx *chip)
1153{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001154 /* force to non-snoop mode for a new VIA controller when BIOS is set */
1155 if (chip->snoop && chip->driver_type == AZX_DRIVER_VIA) {
1156 u8 snoop;
1157 pci_read_config_byte(chip->pci, 0x42, &snoop);
1158 if (!(snoop & 0x80) && chip->pci->revision == 0x30) {
1159 chip->snoop = 0;
1160 snd_printdd(SFX "Force to non-snoop mode\n");
1161 }
1162 }
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001163
Takashi Iwaicb53c622007-08-10 17:21:45 +02001164 /* Clear bits 0-2 of PCI register TCSEL (at offset 0x44)
1165 * TCSEL == Traffic Class Select Register, which sets PCI express QOS
1166 * Ensuring these bits are 0 clears playback static on some HD Audio
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001167 * codecs.
1168 * The PCI register TCSEL is defined in the Intel manuals.
Takashi Iwaicb53c622007-08-10 17:21:45 +02001169 */
Linus Torvalds46f2cc82011-05-27 19:45:28 -07001170 if (!(chip->driver_caps & AZX_DCAPS_NO_TCSEL)) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001171 snd_printdd(SFX "Clearing TCSEL\n");
Adam Lackorzynskia09e89f2011-03-10 17:41:56 +01001172 update_pci_byte(chip->pci, ICH6_PCIREG_TCSEL, 0x07, 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001173 }
Takashi Iwaicb53c622007-08-10 17:21:45 +02001174
Takashi Iwai9477c582011-05-25 09:11:37 +02001175 /* For ATI SB450/600/700/800/900 and AMD Hudson azalia HD audio,
1176 * we need to enable snoop.
1177 */
1178 if (chip->driver_caps & AZX_DCAPS_ATI_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001179 snd_printdd(SFX "Setting ATI snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001180 update_pci_byte(chip->pci,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001181 ATI_SB450_HDAUDIO_MISC_CNTR2_ADDR, 0x07,
1182 azx_snoop(chip) ? ATI_SB450_HDAUDIO_ENABLE_SNOOP : 0);
Takashi Iwai9477c582011-05-25 09:11:37 +02001183 }
1184
1185 /* For NVIDIA HDA, enable snoop */
1186 if (chip->driver_caps & AZX_DCAPS_NVIDIA_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001187 snd_printdd(SFX "Setting Nvidia snoop: %d\n", azx_snoop(chip));
Takashi Iwaicb53c622007-08-10 17:21:45 +02001188 update_pci_byte(chip->pci,
1189 NVIDIA_HDA_TRANSREG_ADDR,
1190 0x0f, NVIDIA_HDA_ENABLE_COHBITS);
Peer Chen320dcc32008-08-20 16:43:24 -07001191 update_pci_byte(chip->pci,
1192 NVIDIA_HDA_ISTRM_COH,
1193 0x01, NVIDIA_HDA_ENABLE_COHBIT);
1194 update_pci_byte(chip->pci,
1195 NVIDIA_HDA_OSTRM_COH,
1196 0x01, NVIDIA_HDA_ENABLE_COHBIT);
Takashi Iwai9477c582011-05-25 09:11:37 +02001197 }
1198
1199 /* Enable SCH/PCH snoop if needed */
1200 if (chip->driver_caps & AZX_DCAPS_SCH_SNOOP) {
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001201 unsigned short snoop;
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001202 pci_read_config_word(chip->pci, INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001203 if ((!azx_snoop(chip) && !(snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)) ||
1204 (azx_snoop(chip) && (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP))) {
1205 snoop &= ~INTEL_SCH_HDA_DEVC_NOSNOOP;
1206 if (!azx_snoop(chip))
1207 snoop |= INTEL_SCH_HDA_DEVC_NOSNOOP;
1208 pci_write_config_word(chip->pci, INTEL_SCH_HDA_DEVC, snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001209 pci_read_config_word(chip->pci,
1210 INTEL_SCH_HDA_DEVC, &snoop);
Takashi Iwai90a5ad52008-02-22 18:36:22 +01001211 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001212 snd_printdd(SFX "SCH snoop: %s\n",
1213 (snoop & INTEL_SCH_HDA_DEVC_NOSNOOP)
1214 ? "Disabled" : "Enabled");
Vinod Gda3fca22005-09-13 18:49:12 +02001215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216}
1217
1218
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001219static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev);
1220
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221/*
1222 * interrupt handler
1223 */
David Howells7d12e782006-10-05 14:55:46 +01001224static irqreturn_t azx_interrupt(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001226 struct azx *chip = dev_id;
1227 struct azx_dev *azx_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228 u32 status;
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001229 u8 sd_status;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001230 int i, ok;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231
1232 spin_lock(&chip->reg_lock);
1233
1234 status = azx_readl(chip, INTSTS);
1235 if (status == 0) {
1236 spin_unlock(&chip->reg_lock);
1237 return IRQ_NONE;
1238 }
1239
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001240 for (i = 0; i < chip->num_streams; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 azx_dev = &chip->azx_dev[i];
1242 if (status & azx_dev->sd_int_sta_mask) {
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001243 sd_status = azx_sd_readb(azx_dev, SD_STS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001244 azx_sd_writeb(azx_dev, SD_STS, SD_INT_MASK);
Clemens Ladisch9ef04062010-05-25 09:03:40 +02001245 if (!azx_dev->substream || !azx_dev->running ||
1246 !(sd_status & SD_INT_COMPLETE))
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001247 continue;
1248 /* check whether this IRQ is really acceptable */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001249 ok = azx_position_ok(chip, azx_dev);
1250 if (ok == 1) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001251 azx_dev->irq_pending = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 spin_unlock(&chip->reg_lock);
1253 snd_pcm_period_elapsed(azx_dev->substream);
1254 spin_lock(&chip->reg_lock);
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001255 } else if (ok == 0 && chip->bus && chip->bus->workq) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02001256 /* bogus IRQ, process it later */
1257 azx_dev->irq_pending = 1;
Takashi Iwai6acaed32009-01-12 10:09:24 +01001258 queue_work(chip->bus->workq,
1259 &chip->irq_pending_work);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 }
1261 }
1262 }
1263
1264 /* clear rirb int */
1265 status = azx_readb(chip, RIRBSTS);
1266 if (status & RIRB_INT_MASK) {
Takashi Iwai14d34f12010-10-21 09:03:25 +02001267 if (status & RIRB_INT_RESPONSE) {
Takashi Iwai9477c582011-05-25 09:11:37 +02001268 if (chip->driver_caps & AZX_DCAPS_RIRB_PRE_DELAY)
Takashi Iwai14d34f12010-10-21 09:03:25 +02001269 udelay(80);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 azx_update_rirb(chip);
Takashi Iwai14d34f12010-10-21 09:03:25 +02001271 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
1273 }
1274
1275#if 0
1276 /* clear state status int */
1277 if (azx_readb(chip, STATESTS) & 0x04)
1278 azx_writeb(chip, STATESTS, 0x04);
1279#endif
1280 spin_unlock(&chip->reg_lock);
1281
1282 return IRQ_HANDLED;
1283}
1284
1285
1286/*
Takashi Iwai675f25d2008-06-10 17:53:20 +02001287 * set up a BDL entry
1288 */
1289static int setup_bdle(struct snd_pcm_substream *substream,
1290 struct azx_dev *azx_dev, u32 **bdlp,
1291 int ofs, int size, int with_ioc)
1292{
Takashi Iwai675f25d2008-06-10 17:53:20 +02001293 u32 *bdl = *bdlp;
1294
1295 while (size > 0) {
1296 dma_addr_t addr;
1297 int chunk;
1298
1299 if (azx_dev->frags >= AZX_MAX_BDL_ENTRIES)
1300 return -EINVAL;
1301
Takashi Iwai77a23f22008-08-21 13:00:13 +02001302 addr = snd_pcm_sgbuf_get_addr(substream, ofs);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001303 /* program the address field of the BDL entry */
1304 bdl[0] = cpu_to_le32((u32)addr);
Takashi Iwai766979e2008-06-13 20:53:56 +02001305 bdl[1] = cpu_to_le32(upper_32_bits(addr));
Takashi Iwai675f25d2008-06-10 17:53:20 +02001306 /* program the size field of the BDL entry */
Takashi Iwaifc4abee2008-07-30 15:13:34 +02001307 chunk = snd_pcm_sgbuf_get_chunk_size(substream, ofs, size);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001308 bdl[2] = cpu_to_le32(chunk);
1309 /* program the IOC to enable interrupt
1310 * only when the whole fragment is processed
1311 */
1312 size -= chunk;
1313 bdl[3] = (size || !with_ioc) ? 0 : cpu_to_le32(0x01);
1314 bdl += 4;
1315 azx_dev->frags++;
1316 ofs += chunk;
1317 }
1318 *bdlp = bdl;
1319 return ofs;
1320}
1321
1322/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 * set up BDL entries
1324 */
Takashi Iwai555e2192008-06-10 17:53:34 +02001325static int azx_setup_periods(struct azx *chip,
1326 struct snd_pcm_substream *substream,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001327 struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001329 u32 *bdl;
1330 int i, ofs, periods, period_bytes;
Takashi Iwai555e2192008-06-10 17:53:34 +02001331 int pos_adj;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
1333 /* reset BDL address */
1334 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1335 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1336
Takashi Iwai97b71c92009-03-18 15:09:13 +01001337 period_bytes = azx_dev->period_bytes;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001338 periods = azx_dev->bufsize / period_bytes;
1339
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 /* program the initial BDL entries */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001341 bdl = (u32 *)azx_dev->bdl.area;
1342 ofs = 0;
1343 azx_dev->frags = 0;
Takashi Iwai555e2192008-06-10 17:53:34 +02001344 pos_adj = bdl_pos_adj[chip->dev_index];
1345 if (pos_adj > 0) {
Takashi Iwai675f25d2008-06-10 17:53:20 +02001346 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001347 int pos_align = pos_adj;
Takashi Iwai555e2192008-06-10 17:53:34 +02001348 pos_adj = (pos_adj * runtime->rate + 47999) / 48000;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001349 if (!pos_adj)
Takashi Iwaie785d3d2008-07-15 16:28:43 +02001350 pos_adj = pos_align;
1351 else
1352 pos_adj = ((pos_adj + pos_align - 1) / pos_align) *
1353 pos_align;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001354 pos_adj = frames_to_bytes(runtime, pos_adj);
1355 if (pos_adj >= period_bytes) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001356 snd_printk(KERN_WARNING SFX "Too big adjustment %d\n",
Takashi Iwai555e2192008-06-10 17:53:34 +02001357 bdl_pos_adj[chip->dev_index]);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001358 pos_adj = 0;
1359 } else {
1360 ofs = setup_bdle(substream, azx_dev,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001361 &bdl, ofs, pos_adj,
1362 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001363 if (ofs < 0)
1364 goto error;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001365 }
Takashi Iwai555e2192008-06-10 17:53:34 +02001366 } else
1367 pos_adj = 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001368 for (i = 0; i < periods; i++) {
1369 if (i == periods - 1 && pos_adj)
1370 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
1371 period_bytes - pos_adj, 0);
1372 else
1373 ofs = setup_bdle(substream, azx_dev, &bdl, ofs,
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001374 period_bytes,
1375 !substream->runtime->no_period_wakeup);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001376 if (ofs < 0)
1377 goto error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001379 return 0;
Takashi Iwai675f25d2008-06-10 17:53:20 +02001380
1381 error:
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001382 snd_printk(KERN_ERR SFX "Too many BDL entries: buffer=%d, period=%d\n",
Takashi Iwai675f25d2008-06-10 17:53:20 +02001383 azx_dev->bufsize, period_bytes);
Takashi Iwai675f25d2008-06-10 17:53:20 +02001384 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385}
1386
Takashi Iwai1dddab42009-03-18 15:15:37 +01001387/* reset stream */
1388static void azx_stream_reset(struct azx *chip, struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
1390 unsigned char val;
1391 int timeout;
1392
Takashi Iwai1dddab42009-03-18 15:15:37 +01001393 azx_stream_clear(chip, azx_dev);
1394
Takashi Iwaid01ce992007-07-27 16:52:19 +02001395 azx_sd_writeb(azx_dev, SD_CTL, azx_sd_readb(azx_dev, SD_CTL) |
1396 SD_CTL_STREAM_RESET);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001397 udelay(3);
1398 timeout = 300;
1399 while (!((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1400 --timeout)
1401 ;
1402 val &= ~SD_CTL_STREAM_RESET;
1403 azx_sd_writeb(azx_dev, SD_CTL, val);
1404 udelay(3);
1405
1406 timeout = 300;
1407 /* waiting for hardware to report that the stream is out of reset */
1408 while (((val = azx_sd_readb(azx_dev, SD_CTL)) & SD_CTL_STREAM_RESET) &&
1409 --timeout)
1410 ;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001411
1412 /* reset first position - may not be synced with hw at this time */
1413 *azx_dev->posbuf = 0;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001414}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415
Takashi Iwai1dddab42009-03-18 15:15:37 +01001416/*
1417 * set up the SD for streaming
1418 */
1419static int azx_setup_controller(struct azx *chip, struct azx_dev *azx_dev)
1420{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001421 unsigned int val;
Takashi Iwai1dddab42009-03-18 15:15:37 +01001422 /* make sure the run bit is zero for SD */
1423 azx_stream_clear(chip, azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424 /* program the stream_tag */
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001425 val = azx_sd_readl(azx_dev, SD_CTL);
1426 val = (val & ~SD_CTL_STREAM_TAG_MASK) |
1427 (azx_dev->stream_tag << SD_CTL_STREAM_TAG_SHIFT);
1428 if (!azx_snoop(chip))
1429 val |= SD_CTL_TRAFFIC_PRIO;
1430 azx_sd_writel(azx_dev, SD_CTL, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
1432 /* program the length of samples in cyclic buffer */
1433 azx_sd_writel(azx_dev, SD_CBL, azx_dev->bufsize);
1434
1435 /* program the stream format */
1436 /* this value needs to be the same as the one programmed */
1437 azx_sd_writew(azx_dev, SD_FORMAT, azx_dev->format_val);
1438
1439 /* program the stream LVI (last valid index) of the BDL */
1440 azx_sd_writew(azx_dev, SD_LVI, azx_dev->frags - 1);
1441
1442 /* program the BDL address */
1443 /* lower BDL address */
Takashi Iwai4ce107b2008-02-06 14:50:19 +01001444 azx_sd_writel(azx_dev, SD_BDLPL, (u32)azx_dev->bdl.addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445 /* upper BDL address */
Takashi Iwai766979e2008-06-13 20:53:56 +02001446 azx_sd_writel(azx_dev, SD_BDLPU, upper_32_bits(azx_dev->bdl.addr));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02001448 /* enable the position buffer */
David Henningsson4cb36312010-09-30 10:12:50 +02001449 if (chip->position_fix[0] != POS_FIX_LPIB ||
1450 chip->position_fix[1] != POS_FIX_LPIB) {
Takashi Iwaiee9d6b92008-03-14 15:52:20 +01001451 if (!(azx_readl(chip, DPLBASE) & ICH6_DPLBASE_ENABLE))
1452 azx_writel(chip, DPLBASE,
1453 (u32)chip->posbuf.addr | ICH6_DPLBASE_ENABLE);
1454 }
Takashi Iwaic74db862005-05-12 14:26:27 +02001455
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 /* set the interrupt enable bits in the descriptor control register */
Takashi Iwaid01ce992007-07-27 16:52:19 +02001457 azx_sd_writel(azx_dev, SD_CTL,
1458 azx_sd_readl(azx_dev, SD_CTL) | SD_INT_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001459
1460 return 0;
1461}
1462
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001463/*
1464 * Probe the given codec address
1465 */
1466static int probe_codec(struct azx *chip, int addr)
1467{
1468 unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
1469 (AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
1470 unsigned int res;
1471
Wu Fengguanga678cde2009-08-01 18:46:46 +08001472 mutex_lock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001473 chip->probing = 1;
1474 azx_send_cmd(chip->bus, cmd);
Wu Fengguangdeadff12009-08-01 18:45:16 +08001475 res = azx_get_response(chip->bus, addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001476 chip->probing = 0;
Wu Fengguanga678cde2009-08-01 18:46:46 +08001477 mutex_unlock(&chip->bus->cmd_mutex);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001478 if (res == -1)
1479 return -EIO;
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001480 snd_printdd(SFX "codec #%d probed OK\n", addr);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001481 return 0;
1482}
1483
Takashi Iwai33fa35e2008-11-06 16:50:40 +01001484static int azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
1485 struct hda_pcm *cpcm);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001486static void azx_stop_chip(struct azx *chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
Takashi Iwai8dd78332009-06-02 01:16:07 +02001488static void azx_bus_reset(struct hda_bus *bus)
1489{
1490 struct azx *chip = bus->private_data;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001491
1492 bus->in_reset = 1;
1493 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001494 azx_init_chip(chip, 1);
Alexander Beregalov65f75982009-06-04 13:46:16 +04001495#ifdef CONFIG_PM
Takashi Iwai8dd78332009-06-02 01:16:07 +02001496 if (chip->initialized) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01001497 struct azx_pcm *p;
1498 list_for_each_entry(p, &chip->pcm_list, list)
1499 snd_pcm_suspend_all(p->pcm);
Takashi Iwai8dd78332009-06-02 01:16:07 +02001500 snd_hda_suspend(chip->bus);
1501 snd_hda_resume(chip->bus);
1502 }
Alexander Beregalov65f75982009-06-04 13:46:16 +04001503#endif
Takashi Iwai8dd78332009-06-02 01:16:07 +02001504 bus->in_reset = 0;
1505}
1506
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507/*
1508 * Codec initialization
1509 */
1510
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001511/* number of codec slots for each chipset: 0 = default slots (i.e. 4) */
1512static unsigned int azx_max_codecs[AZX_NUM_DRIVERS] __devinitdata = {
Wei Ni7445dfc2010-03-03 15:05:53 +08001513 [AZX_DRIVER_NVIDIA] = 8,
Kailang Yangf2690022008-05-27 11:44:55 +02001514 [AZX_DRIVER_TERA] = 1,
Takashi Iwaia9995a32007-03-12 21:30:46 +01001515};
1516
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001517static int __devinit azx_codec_create(struct azx *chip, const char *model)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
1519 struct hda_bus_template bus_temp;
Takashi Iwai34c25352008-10-28 11:38:58 +01001520 int c, codecs, err;
1521 int max_slots;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
1523 memset(&bus_temp, 0, sizeof(bus_temp));
1524 bus_temp.private_data = chip;
1525 bus_temp.modelname = model;
1526 bus_temp.pci = chip->pci;
Takashi Iwai111d3af2006-02-16 18:17:58 +01001527 bus_temp.ops.command = azx_send_cmd;
1528 bus_temp.ops.get_response = azx_get_response;
Takashi Iwai176d5332008-07-30 15:01:44 +02001529 bus_temp.ops.attach_pcm = azx_attach_pcm_stream;
Takashi Iwai8dd78332009-06-02 01:16:07 +02001530 bus_temp.ops.bus_reset = azx_bus_reset;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001531#ifdef CONFIG_SND_HDA_POWER_SAVE
Takashi Iwai11cd41b2008-11-28 07:22:18 +01001532 bus_temp.power_save = &power_save;
Takashi Iwaicb53c622007-08-10 17:21:45 +02001533 bus_temp.ops.pm_notify = azx_power_notify;
1534#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535
Takashi Iwaid01ce992007-07-27 16:52:19 +02001536 err = snd_hda_bus_new(chip->card, &bus_temp, &chip->bus);
1537 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538 return err;
1539
Takashi Iwai9477c582011-05-25 09:11:37 +02001540 if (chip->driver_caps & AZX_DCAPS_RIRB_DELAY) {
1541 snd_printd(SFX "Enable delay in RIRB handling\n");
Wei Nidc9c8e22008-09-26 13:55:56 +08001542 chip->bus->needs_damn_long_delay = 1;
Takashi Iwai9477c582011-05-25 09:11:37 +02001543 }
Wei Nidc9c8e22008-09-26 13:55:56 +08001544
Takashi Iwai34c25352008-10-28 11:38:58 +01001545 codecs = 0;
Takashi Iwai2f5983f2008-09-03 16:00:44 +02001546 max_slots = azx_max_codecs[chip->driver_type];
1547 if (!max_slots)
Wei Ni7445dfc2010-03-03 15:05:53 +08001548 max_slots = AZX_DEFAULT_CODECS;
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001549
1550 /* First try to probe all given codec slots */
1551 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001552 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001553 if (probe_codec(chip, c) < 0) {
1554 /* Some BIOSen give you wrong codec addresses
1555 * that don't exist
1556 */
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001557 snd_printk(KERN_WARNING SFX
1558 "Codec #%d probe error; "
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001559 "disabling it...\n", c);
1560 chip->codec_mask &= ~(1 << c);
1561 /* More badly, accessing to a non-existing
1562 * codec often screws up the controller chip,
Paul Menzel24481582010-02-08 20:37:26 +01001563 * and disturbs the further communications.
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001564 * Thus if an error occurs during probing,
1565 * better to reset the controller chip to
1566 * get back to the sanity state.
1567 */
1568 azx_stop_chip(chip);
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01001569 azx_init_chip(chip, 1);
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001570 }
1571 }
1572 }
1573
Takashi Iwaid507cd62011-04-26 15:25:02 +02001574 /* AMD chipsets often cause the communication stalls upon certain
1575 * sequence like the pin-detection. It seems that forcing the synced
1576 * access works around the stall. Grrr...
1577 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001578 if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1579 snd_printd(SFX "Enable sync_write for stable communication\n");
Takashi Iwaid507cd62011-04-26 15:25:02 +02001580 chip->bus->sync_write = 1;
1581 chip->bus->allow_bus_reset = 1;
1582 }
1583
Takashi Iwai6ce4a3b2008-11-06 17:11:10 +01001584 /* Then create codec instances */
Takashi Iwai34c25352008-10-28 11:38:58 +01001585 for (c = 0; c < max_slots; c++) {
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01001586 if ((chip->codec_mask & (1 << c)) & chip->codec_probe_mask) {
Takashi Iwaibccad142007-04-24 12:23:53 +02001587 struct hda_codec *codec;
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001588 err = snd_hda_codec_new(chip->bus, c, &codec);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589 if (err < 0)
1590 continue;
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01001591 codec->beep_mode = chip->beep_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 codecs++;
Takashi Iwai19a982b2007-03-21 15:14:35 +01001593 }
1594 }
1595 if (!codecs) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 snd_printk(KERN_ERR SFX "no codecs initialized\n");
1597 return -ENXIO;
1598 }
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001599 return 0;
1600}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
Takashi Iwaia1e21c92009-06-17 09:33:52 +02001602/* configure each codec instance */
1603static int __devinit azx_codec_configure(struct azx *chip)
1604{
1605 struct hda_codec *codec;
1606 list_for_each_entry(codec, &chip->bus->codec_list, list) {
1607 snd_hda_codec_configure(codec);
1608 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609 return 0;
1610}
1611
1612
1613/*
1614 * PCM support
1615 */
1616
1617/* assign a stream for the PCM */
Wu Fengguangef18bed2009-12-25 13:14:27 +08001618static inline struct azx_dev *
1619azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620{
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001621 int dev, i, nums;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001622 struct azx_dev *res = NULL;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001623 /* make a non-zero unique key for the substream */
1624 int key = (substream->pcm->device << 16) | (substream->number << 2) |
1625 (substream->stream + 1);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001626
1627 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Takashi Iwai07e4ca52005-08-24 14:14:57 +02001628 dev = chip->playback_index_offset;
1629 nums = chip->playback_streams;
1630 } else {
1631 dev = chip->capture_index_offset;
1632 nums = chip->capture_streams;
1633 }
1634 for (i = 0; i < nums; i++, dev++)
Takashi Iwaid01ce992007-07-27 16:52:19 +02001635 if (!chip->azx_dev[dev].opened) {
Wu Fengguangef18bed2009-12-25 13:14:27 +08001636 res = &chip->azx_dev[dev];
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001637 if (res->assigned_key == key)
Wu Fengguangef18bed2009-12-25 13:14:27 +08001638 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001639 }
Wu Fengguangef18bed2009-12-25 13:14:27 +08001640 if (res) {
1641 res->opened = 1;
Takashi Iwaid5cf9912011-10-06 10:07:58 +02001642 res->assigned_key = key;
Wu Fengguangef18bed2009-12-25 13:14:27 +08001643 }
1644 return res;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645}
1646
1647/* release the assigned stream */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001648static inline void azx_release_device(struct azx_dev *azx_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649{
1650 azx_dev->opened = 0;
1651}
1652
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001653static struct snd_pcm_hardware azx_pcm_hw = {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001654 .info = (SNDRV_PCM_INFO_MMAP |
1655 SNDRV_PCM_INFO_INTERLEAVED |
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 SNDRV_PCM_INFO_BLOCK_TRANSFER |
1657 SNDRV_PCM_INFO_MMAP_VALID |
Pavel Machek927fc862006-08-31 17:03:43 +02001658 /* No full-resume yet implemented */
1659 /* SNDRV_PCM_INFO_RESUME |*/
Takashi Iwai850f0e52008-03-18 17:11:05 +01001660 SNDRV_PCM_INFO_PAUSE |
Clemens Ladisch7bb8fb72010-11-15 10:49:47 +01001661 SNDRV_PCM_INFO_SYNC_START |
1662 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 .formats = SNDRV_PCM_FMTBIT_S16_LE,
1664 .rates = SNDRV_PCM_RATE_48000,
1665 .rate_min = 48000,
1666 .rate_max = 48000,
1667 .channels_min = 2,
1668 .channels_max = 2,
1669 .buffer_bytes_max = AZX_MAX_BUF_SIZE,
1670 .period_bytes_min = 128,
1671 .period_bytes_max = AZX_MAX_BUF_SIZE / 2,
1672 .periods_min = 2,
1673 .periods_max = AZX_MAX_FRAG,
1674 .fifo_size = 0,
1675};
1676
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001677static int azx_pcm_open(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678{
1679 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1680 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001681 struct azx *chip = apcm->chip;
1682 struct azx_dev *azx_dev;
1683 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 unsigned long flags;
1685 int err;
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001686 int buff_step;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Ingo Molnar62932df2006-01-16 16:34:20 +01001688 mutex_lock(&chip->open_mutex);
Wu Fengguangef18bed2009-12-25 13:14:27 +08001689 azx_dev = azx_assign_device(chip, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 if (azx_dev == NULL) {
Ingo Molnar62932df2006-01-16 16:34:20 +01001691 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 return -EBUSY;
1693 }
1694 runtime->hw = azx_pcm_hw;
1695 runtime->hw.channels_min = hinfo->channels_min;
1696 runtime->hw.channels_max = hinfo->channels_max;
1697 runtime->hw.formats = hinfo->formats;
1698 runtime->hw.rates = hinfo->rates;
1699 snd_pcm_limit_hw_rates(runtime);
1700 snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001701 if (align_buffer_size)
1702 /* constrain buffer sizes to be multiple of 128
1703 bytes. This is more efficient in terms of memory
1704 access but isn't required by the HDA spec and
1705 prevents users from specifying exact period/buffer
1706 sizes. For example for 44.1kHz, a period size set
1707 to 20ms will be rounded to 19.59ms. */
1708 buff_step = 128;
1709 else
1710 /* Don't enforce steps on buffer sizes, still need to
1711 be multiple of 4 bytes (HDA spec). Tested on Intel
1712 HDA controllers, may not work on all devices where
1713 option needs to be disabled */
1714 buff_step = 4;
1715
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001716 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001717 buff_step);
Joachim Deguara5f1545b2007-03-16 15:01:36 +01001718 snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05001719 buff_step);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001720 snd_hda_power_up(apcm->codec);
Takashi Iwaid01ce992007-07-27 16:52:19 +02001721 err = hinfo->ops.open(hinfo, apcm->codec, substream);
1722 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723 azx_release_device(azx_dev);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001724 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001725 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726 return err;
1727 }
Takashi Iwai70d321e2009-07-03 23:06:45 +02001728 snd_pcm_limit_hw_rates(runtime);
Takashi Iwaiaba66532009-07-05 11:44:46 +02001729 /* sanity check */
1730 if (snd_BUG_ON(!runtime->hw.channels_min) ||
1731 snd_BUG_ON(!runtime->hw.channels_max) ||
1732 snd_BUG_ON(!runtime->hw.formats) ||
1733 snd_BUG_ON(!runtime->hw.rates)) {
1734 azx_release_device(azx_dev);
1735 hinfo->ops.close(hinfo, apcm->codec, substream);
1736 snd_hda_power_down(apcm->codec);
1737 mutex_unlock(&chip->open_mutex);
1738 return -EINVAL;
1739 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740 spin_lock_irqsave(&chip->reg_lock, flags);
1741 azx_dev->substream = substream;
1742 azx_dev->running = 0;
1743 spin_unlock_irqrestore(&chip->reg_lock, flags);
1744
1745 runtime->private_data = azx_dev;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001746 snd_pcm_set_sync(substream);
Ingo Molnar62932df2006-01-16 16:34:20 +01001747 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001748 return 0;
1749}
1750
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001751static int azx_pcm_close(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001752{
1753 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1754 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001755 struct azx *chip = apcm->chip;
1756 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 unsigned long flags;
1758
Ingo Molnar62932df2006-01-16 16:34:20 +01001759 mutex_lock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760 spin_lock_irqsave(&chip->reg_lock, flags);
1761 azx_dev->substream = NULL;
1762 azx_dev->running = 0;
1763 spin_unlock_irqrestore(&chip->reg_lock, flags);
1764 azx_release_device(azx_dev);
1765 hinfo->ops.close(hinfo, apcm->codec, substream);
Takashi Iwaicb53c622007-08-10 17:21:45 +02001766 snd_hda_power_down(apcm->codec);
Ingo Molnar62932df2006-01-16 16:34:20 +01001767 mutex_unlock(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768 return 0;
1769}
1770
Takashi Iwaid01ce992007-07-27 16:52:19 +02001771static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
1772 struct snd_pcm_hw_params *hw_params)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773{
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001774 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
1775 struct azx *chip = apcm->chip;
1776 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001777 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001778 int ret;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001779
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001780 mark_runtime_wc(chip, azx_dev, runtime, false);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001781 azx_dev->bufsize = 0;
1782 azx_dev->period_bytes = 0;
1783 azx_dev->format_val = 0;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001784 ret = snd_pcm_lib_malloc_pages(substream,
Takashi Iwaid01ce992007-07-27 16:52:19 +02001785 params_buffer_bytes(hw_params));
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001786 if (ret < 0)
1787 return ret;
1788 mark_runtime_wc(chip, azx_dev, runtime, true);
1789 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790}
1791
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001792static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001793{
1794 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001795 struct azx_dev *azx_dev = get_azx_dev(substream);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001796 struct azx *chip = apcm->chip;
1797 struct snd_pcm_runtime *runtime = substream->runtime;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
1799
1800 /* reset BDL address */
1801 azx_sd_writel(azx_dev, SD_BDLPL, 0);
1802 azx_sd_writel(azx_dev, SD_BDLPU, 0);
1803 azx_sd_writel(azx_dev, SD_CTL, 0);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001804 azx_dev->bufsize = 0;
1805 azx_dev->period_bytes = 0;
1806 azx_dev->format_val = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Takashi Iwaieb541332010-08-06 13:48:11 +02001808 snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Takashi Iwai27fe48d92011-09-28 17:16:09 +02001810 mark_runtime_wc(chip, azx_dev, runtime, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 return snd_pcm_lib_free_pages(substream);
1812}
1813
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001814static int azx_pcm_prepare(struct snd_pcm_substream *substream)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815{
1816 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001817 struct azx *chip = apcm->chip;
1818 struct azx_dev *azx_dev = get_azx_dev(substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819 struct hda_pcm_stream *hinfo = apcm->hinfo[substream->stream];
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001820 struct snd_pcm_runtime *runtime = substream->runtime;
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001821 unsigned int bufsize, period_bytes, format_val, stream_tag;
Takashi Iwai97b71c92009-03-18 15:09:13 +01001822 int err;
Stephen Warren7c9359762011-06-01 11:14:17 -06001823 struct hda_spdif_out *spdif =
1824 snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
1825 unsigned short ctls = spdif ? spdif->ctls : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001826
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001827 azx_stream_reset(chip, azx_dev);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001828 format_val = snd_hda_calc_stream_format(runtime->rate,
1829 runtime->channels,
1830 runtime->format,
Anssi Hannula32c168c2010-08-03 13:28:57 +03001831 hinfo->maxbps,
Stephen Warren7c9359762011-06-01 11:14:17 -06001832 ctls);
Takashi Iwai97b71c92009-03-18 15:09:13 +01001833 if (!format_val) {
Takashi Iwaid01ce992007-07-27 16:52:19 +02001834 snd_printk(KERN_ERR SFX
1835 "invalid format_val, rate=%d, ch=%d, format=%d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836 runtime->rate, runtime->channels, runtime->format);
1837 return -EINVAL;
1838 }
1839
Takashi Iwai97b71c92009-03-18 15:09:13 +01001840 bufsize = snd_pcm_lib_buffer_bytes(substream);
1841 period_bytes = snd_pcm_lib_period_bytes(substream);
1842
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02001843 snd_printdd(SFX "azx_pcm_prepare: bufsize=0x%x, format=0x%x\n",
Takashi Iwai97b71c92009-03-18 15:09:13 +01001844 bufsize, format_val);
1845
1846 if (bufsize != azx_dev->bufsize ||
1847 period_bytes != azx_dev->period_bytes ||
1848 format_val != azx_dev->format_val) {
1849 azx_dev->bufsize = bufsize;
1850 azx_dev->period_bytes = period_bytes;
1851 azx_dev->format_val = format_val;
1852 err = azx_setup_periods(chip, substream, azx_dev);
1853 if (err < 0)
1854 return err;
1855 }
1856
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001857 /* wallclk has 24Mhz clock source */
1858 azx_dev->period_wallclk = (((runtime->period_size * 24000) /
1859 runtime->rate) * 1000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 azx_setup_controller(chip, azx_dev);
1861 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
1862 azx_dev->fifo_size = azx_sd_readw(azx_dev, SD_FIFOSIZE) + 1;
1863 else
1864 azx_dev->fifo_size = 0;
1865
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001866 stream_tag = azx_dev->stream_tag;
1867 /* CA-IBG chips need the playback stream starting from 1 */
Takashi Iwai9477c582011-05-25 09:11:37 +02001868 if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
Takashi Iwai62b7e5e2010-10-22 17:15:47 +02001869 stream_tag > chip->capture_streams)
1870 stream_tag -= chip->capture_streams;
1871 return snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
Takashi Iwaieb541332010-08-06 13:48:11 +02001872 azx_dev->format_val, substream);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001873}
1874
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001875static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876{
1877 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
Takashi Iwaia98f90f2005-11-17 14:59:02 +01001878 struct azx *chip = apcm->chip;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001879 struct azx_dev *azx_dev;
1880 struct snd_pcm_substream *s;
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001881 int rstart = 0, start, nsync = 0, sbits = 0;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001882 int nwait, timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001883
Linus Torvalds1da177e2005-04-16 15:20:36 -07001884 switch (cmd) {
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02001885 case SNDRV_PCM_TRIGGER_START:
1886 rstart = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
1888 case SNDRV_PCM_TRIGGER_RESUME:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001889 start = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001890 break;
1891 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Jaroslav Kysela47123192005-08-15 20:53:07 +02001892 case SNDRV_PCM_TRIGGER_SUSPEND:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893 case SNDRV_PCM_TRIGGER_STOP:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001894 start = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895 break;
1896 default:
Takashi Iwai850f0e52008-03-18 17:11:05 +01001897 return -EINVAL;
1898 }
1899
1900 snd_pcm_group_for_each_entry(s, substream) {
1901 if (s->pcm->card != substream->pcm->card)
1902 continue;
1903 azx_dev = get_azx_dev(s);
1904 sbits |= 1 << azx_dev->index;
1905 nsync++;
1906 snd_pcm_trigger_done(s, substream);
1907 }
1908
1909 spin_lock(&chip->reg_lock);
1910 if (nsync > 1) {
1911 /* first, set SYNC bits of corresponding streams */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001912 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1913 azx_writel(chip, OLD_SSYNC,
1914 azx_readl(chip, OLD_SSYNC) | sbits);
1915 else
1916 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) | sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001917 }
1918 snd_pcm_group_for_each_entry(s, substream) {
1919 if (s->pcm->card != substream->pcm->card)
1920 continue;
1921 azx_dev = get_azx_dev(s);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001922 if (start) {
1923 azx_dev->start_wallclk = azx_readl(chip, WALLCLK);
1924 if (!rstart)
1925 azx_dev->start_wallclk -=
1926 azx_dev->period_wallclk;
Takashi Iwai850f0e52008-03-18 17:11:05 +01001927 azx_stream_start(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001928 } else {
Takashi Iwai850f0e52008-03-18 17:11:05 +01001929 azx_stream_stop(chip, azx_dev);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02001930 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001931 azx_dev->running = start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 }
1933 spin_unlock(&chip->reg_lock);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001934 if (start) {
1935 if (nsync == 1)
1936 return 0;
1937 /* wait until all FIFOs get ready */
1938 for (timeout = 5000; timeout; timeout--) {
1939 nwait = 0;
1940 snd_pcm_group_for_each_entry(s, substream) {
1941 if (s->pcm->card != substream->pcm->card)
1942 continue;
1943 azx_dev = get_azx_dev(s);
1944 if (!(azx_sd_readb(azx_dev, SD_STS) &
1945 SD_STS_FIFO_READY))
1946 nwait++;
1947 }
1948 if (!nwait)
1949 break;
1950 cpu_relax();
1951 }
1952 } else {
1953 /* wait until all RUN bits are cleared */
1954 for (timeout = 5000; timeout; timeout--) {
1955 nwait = 0;
1956 snd_pcm_group_for_each_entry(s, substream) {
1957 if (s->pcm->card != substream->pcm->card)
1958 continue;
1959 azx_dev = get_azx_dev(s);
1960 if (azx_sd_readb(azx_dev, SD_CTL) &
1961 SD_CTL_DMA_START)
1962 nwait++;
1963 }
1964 if (!nwait)
1965 break;
1966 cpu_relax();
1967 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968 }
Takashi Iwai850f0e52008-03-18 17:11:05 +01001969 if (nsync > 1) {
1970 spin_lock(&chip->reg_lock);
1971 /* reset SYNC bits */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02001972 if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
1973 azx_writel(chip, OLD_SSYNC,
1974 azx_readl(chip, OLD_SSYNC) & ~sbits);
1975 else
1976 azx_writel(chip, SSYNC, azx_readl(chip, SSYNC) & ~sbits);
Takashi Iwai850f0e52008-03-18 17:11:05 +01001977 spin_unlock(&chip->reg_lock);
1978 }
1979 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980}
1981
Joseph Chan0e153472008-08-26 14:38:03 +02001982/* get the current DMA position with correction on VIA chips */
1983static unsigned int azx_via_get_position(struct azx *chip,
1984 struct azx_dev *azx_dev)
1985{
1986 unsigned int link_pos, mini_pos, bound_pos;
1987 unsigned int mod_link_pos, mod_dma_pos, mod_mini_pos;
1988 unsigned int fifo_size;
1989
1990 link_pos = azx_sd_readl(azx_dev, SD_LPIB);
Takashi Iwaib4a655e2011-06-07 12:26:56 +02001991 if (azx_dev->substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
Joseph Chan0e153472008-08-26 14:38:03 +02001992 /* Playback, no problem using link position */
1993 return link_pos;
1994 }
1995
1996 /* Capture */
1997 /* For new chipset,
1998 * use mod to get the DMA position just like old chipset
1999 */
2000 mod_dma_pos = le32_to_cpu(*azx_dev->posbuf);
2001 mod_dma_pos %= azx_dev->period_bytes;
2002
2003 /* azx_dev->fifo_size can't get FIFO size of in stream.
2004 * Get from base address + offset.
2005 */
2006 fifo_size = readw(chip->remap_addr + VIA_IN_STREAM0_FIFO_SIZE_OFFSET);
2007
2008 if (azx_dev->insufficient) {
2009 /* Link position never gather than FIFO size */
2010 if (link_pos <= fifo_size)
2011 return 0;
2012
2013 azx_dev->insufficient = 0;
2014 }
2015
2016 if (link_pos <= fifo_size)
2017 mini_pos = azx_dev->bufsize + link_pos - fifo_size;
2018 else
2019 mini_pos = link_pos - fifo_size;
2020
2021 /* Find nearest previous boudary */
2022 mod_mini_pos = mini_pos % azx_dev->period_bytes;
2023 mod_link_pos = link_pos % azx_dev->period_bytes;
2024 if (mod_link_pos >= fifo_size)
2025 bound_pos = link_pos - mod_link_pos;
2026 else if (mod_dma_pos >= mod_mini_pos)
2027 bound_pos = mini_pos - mod_mini_pos;
2028 else {
2029 bound_pos = mini_pos - mod_mini_pos + azx_dev->period_bytes;
2030 if (bound_pos >= azx_dev->bufsize)
2031 bound_pos = 0;
2032 }
2033
2034 /* Calculate real DMA position we want */
2035 return bound_pos + mod_dma_pos;
2036}
2037
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002038static unsigned int azx_get_position(struct azx *chip,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002039 struct azx_dev *azx_dev,
2040 bool with_check)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042 unsigned int pos;
David Henningsson4cb36312010-09-30 10:12:50 +02002043 int stream = azx_dev->substream->stream;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044
David Henningsson4cb36312010-09-30 10:12:50 +02002045 switch (chip->position_fix[stream]) {
2046 case POS_FIX_LPIB:
2047 /* read LPIB */
2048 pos = azx_sd_readl(azx_dev, SD_LPIB);
2049 break;
2050 case POS_FIX_VIACOMBO:
Joseph Chan0e153472008-08-26 14:38:03 +02002051 pos = azx_via_get_position(chip, azx_dev);
David Henningsson4cb36312010-09-30 10:12:50 +02002052 break;
2053 default:
2054 /* use the position buffer */
2055 pos = le32_to_cpu(*azx_dev->posbuf);
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002056 if (with_check && chip->position_fix[stream] == POS_FIX_AUTO) {
Takashi Iwaia8103642011-06-07 12:23:23 +02002057 if (!pos || pos == (u32)-1) {
2058 printk(KERN_WARNING
2059 "hda-intel: Invalid position buffer, "
2060 "using LPIB read method instead.\n");
2061 chip->position_fix[stream] = POS_FIX_LPIB;
2062 pos = azx_sd_readl(azx_dev, SD_LPIB);
2063 } else
2064 chip->position_fix[stream] = POS_FIX_POSBUF;
2065 }
2066 break;
Takashi Iwaic74db862005-05-12 14:26:27 +02002067 }
David Henningsson4cb36312010-09-30 10:12:50 +02002068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 if (pos >= azx_dev->bufsize)
2070 pos = 0;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002071 return pos;
2072}
2073
2074static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
2075{
2076 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2077 struct azx *chip = apcm->chip;
2078 struct azx_dev *azx_dev = get_azx_dev(substream);
2079 return bytes_to_frames(substream->runtime,
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002080 azx_get_position(chip, azx_dev, false));
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002081}
2082
2083/*
2084 * Check whether the current DMA position is acceptable for updating
2085 * periods. Returns non-zero if it's OK.
2086 *
2087 * Many HD-audio controllers appear pretty inaccurate about
2088 * the update-IRQ timing. The IRQ is issued before actually the
2089 * data is processed. So, we need to process it afterwords in a
2090 * workqueue.
2091 */
2092static int azx_position_ok(struct azx *chip, struct azx_dev *azx_dev)
2093{
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002094 u32 wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002095 unsigned int pos;
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002096 int stream;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002097
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002098 wallclk = azx_readl(chip, WALLCLK) - azx_dev->start_wallclk;
2099 if (wallclk < (azx_dev->period_wallclk * 2) / 3)
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002100 return -1; /* bogus (too early) interrupt */
Jaroslav Kyselafa00e042009-04-10 12:20:45 +02002101
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002102 stream = azx_dev->substream->stream;
Takashi Iwai798cb7e2011-09-30 08:52:26 +02002103 pos = azx_get_position(chip, azx_dev, true);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002104
Takashi Iwaid6d8bf52010-02-12 18:17:06 +01002105 if (WARN_ONCE(!azx_dev->period_bytes,
2106 "hda-intel: zero azx_dev->period_bytes"))
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002107 return -1; /* this shouldn't happen! */
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002108 if (wallclk < (azx_dev->period_wallclk * 5) / 4 &&
Jaroslav Kyselaf48f6062010-05-11 12:10:47 +02002109 pos % azx_dev->period_bytes > azx_dev->period_bytes / 2)
2110 /* NG - it's below the first next period boundary */
2111 return bdl_pos_adj[chip->dev_index] ? 0 : -1;
Jaroslav Kyselaedb39932010-06-02 13:29:17 +02002112 azx_dev->start_wallclk += wallclk;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002113 return 1; /* OK, it's fine */
2114}
2115
2116/*
2117 * The work for pending PCM period updates.
2118 */
2119static void azx_irq_pending_work(struct work_struct *work)
2120{
2121 struct azx *chip = container_of(work, struct azx, irq_pending_work);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002122 int i, pending, ok;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002123
Takashi Iwaia6a950a2008-06-10 17:53:35 +02002124 if (!chip->irq_pending_warned) {
2125 printk(KERN_WARNING
2126 "hda-intel: IRQ timing workaround is activated "
2127 "for card #%d. Suggest a bigger bdl_pos_adj.\n",
2128 chip->card->number);
2129 chip->irq_pending_warned = 1;
2130 }
2131
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002132 for (;;) {
2133 pending = 0;
2134 spin_lock_irq(&chip->reg_lock);
2135 for (i = 0; i < chip->num_streams; i++) {
2136 struct azx_dev *azx_dev = &chip->azx_dev[i];
2137 if (!azx_dev->irq_pending ||
2138 !azx_dev->substream ||
2139 !azx_dev->running)
2140 continue;
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002141 ok = azx_position_ok(chip, azx_dev);
2142 if (ok > 0) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002143 azx_dev->irq_pending = 0;
2144 spin_unlock(&chip->reg_lock);
2145 snd_pcm_period_elapsed(azx_dev->substream);
2146 spin_lock(&chip->reg_lock);
Jaroslav Kyselae5463722010-05-11 10:21:46 +02002147 } else if (ok < 0) {
2148 pending = 0; /* too early */
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002149 } else
2150 pending++;
2151 }
2152 spin_unlock_irq(&chip->reg_lock);
2153 if (!pending)
2154 return;
Takashi Iwai08af4952010-08-03 14:39:04 +02002155 msleep(1);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002156 }
2157}
2158
2159/* clear irq_pending flags and assure no on-going workq */
2160static void azx_clear_irq_pending(struct azx *chip)
2161{
2162 int i;
2163
2164 spin_lock_irq(&chip->reg_lock);
2165 for (i = 0; i < chip->num_streams; i++)
2166 chip->azx_dev[i].irq_pending = 0;
2167 spin_unlock_irq(&chip->reg_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168}
2169
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002170#ifdef CONFIG_X86
2171static int azx_pcm_mmap(struct snd_pcm_substream *substream,
2172 struct vm_area_struct *area)
2173{
2174 struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
2175 struct azx *chip = apcm->chip;
2176 if (!azx_snoop(chip))
2177 area->vm_page_prot = pgprot_writecombine(area->vm_page_prot);
2178 return snd_pcm_lib_default_mmap(substream, area);
2179}
2180#else
2181#define azx_pcm_mmap NULL
2182#endif
2183
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002184static struct snd_pcm_ops azx_pcm_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002185 .open = azx_pcm_open,
2186 .close = azx_pcm_close,
2187 .ioctl = snd_pcm_lib_ioctl,
2188 .hw_params = azx_pcm_hw_params,
2189 .hw_free = azx_pcm_hw_free,
2190 .prepare = azx_pcm_prepare,
2191 .trigger = azx_pcm_trigger,
2192 .pointer = azx_pcm_pointer,
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002193 .mmap = azx_pcm_mmap,
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002194 .page = snd_pcm_sgbuf_ops_page,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195};
2196
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002197static void azx_pcm_free(struct snd_pcm *pcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002198{
Takashi Iwai176d5332008-07-30 15:01:44 +02002199 struct azx_pcm *apcm = pcm->private_data;
2200 if (apcm) {
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002201 list_del(&apcm->list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002202 kfree(apcm);
2203 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204}
2205
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002206#define MAX_PREALLOC_SIZE (32 * 1024 * 1024)
2207
Takashi Iwai176d5332008-07-30 15:01:44 +02002208static int
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002209azx_attach_pcm_stream(struct hda_bus *bus, struct hda_codec *codec,
2210 struct hda_pcm *cpcm)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002212 struct azx *chip = bus->private_data;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002213 struct snd_pcm *pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 struct azx_pcm *apcm;
Takashi Iwai176d5332008-07-30 15:01:44 +02002215 int pcm_dev = cpcm->device;
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002216 unsigned int size;
Takashi Iwai176d5332008-07-30 15:01:44 +02002217 int s, err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002219 list_for_each_entry(apcm, &chip->pcm_list, list) {
2220 if (apcm->pcm->device == pcm_dev) {
2221 snd_printk(KERN_ERR SFX "PCM %d already exists\n", pcm_dev);
2222 return -EBUSY;
2223 }
Takashi Iwai176d5332008-07-30 15:01:44 +02002224 }
2225 err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
2226 cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
2227 cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 &pcm);
2229 if (err < 0)
2230 return err;
Takashi Iwai18cb7102009-04-16 10:22:24 +02002231 strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
Takashi Iwai176d5332008-07-30 15:01:44 +02002232 apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 if (apcm == NULL)
2234 return -ENOMEM;
2235 apcm->chip = chip;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002236 apcm->pcm = pcm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 apcm->codec = codec;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002238 pcm->private_data = apcm;
2239 pcm->private_free = azx_pcm_free;
Takashi Iwai176d5332008-07-30 15:01:44 +02002240 if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
2241 pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002242 list_add_tail(&apcm->list, &chip->pcm_list);
Takashi Iwai176d5332008-07-30 15:01:44 +02002243 cpcm->pcm = pcm;
2244 for (s = 0; s < 2; s++) {
2245 apcm->hinfo[s] = &cpcm->stream[s];
2246 if (cpcm->stream[s].substreams)
2247 snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
2248 }
2249 /* buffer pre-allocation */
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002250 size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
2251 if (size > MAX_PREALLOC_SIZE)
2252 size = MAX_PREALLOC_SIZE;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002253 snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 snd_dma_pci_data(chip->pci),
Takashi Iwaiacfa6342011-07-12 17:27:46 +02002255 size, MAX_PREALLOC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256 return 0;
2257}
2258
2259/*
2260 * mixer creation - all stuff is implemented in hda module
2261 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002262static int __devinit azx_mixer_create(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263{
2264 return snd_hda_build_controls(chip->bus);
2265}
2266
2267
2268/*
2269 * initialize SD streams
2270 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002271static int __devinit azx_init_stream(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272{
2273 int i;
2274
2275 /* initialize each stream (aka device)
Takashi Iwaid01ce992007-07-27 16:52:19 +02002276 * assign the starting bdl address to each stream (device)
2277 * and initialize
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 */
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002279 for (i = 0; i < chip->num_streams; i++) {
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002280 struct azx_dev *azx_dev = &chip->azx_dev[i];
Takashi Iwai929861c2006-08-31 16:55:40 +02002281 azx_dev->posbuf = (u32 __iomem *)(chip->posbuf.area + i * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282 /* offset: SDI0=0x80, SDI1=0xa0, ... SDO3=0x160 */
2283 azx_dev->sd_addr = chip->remap_addr + (0x20 * i + 0x80);
2284 /* int mask: SDI0=0x01, SDI1=0x02, ... SDO3=0x80 */
2285 azx_dev->sd_int_sta_mask = 1 << i;
2286 /* stream tag: must be non-zero and unique */
2287 azx_dev->index = i;
2288 azx_dev->stream_tag = i + 1;
2289 }
2290
2291 return 0;
2292}
2293
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002294static int azx_acquire_irq(struct azx *chip, int do_disconnect)
2295{
Takashi Iwai437a5a42006-11-21 12:14:23 +01002296 if (request_irq(chip->pci->irq, azx_interrupt,
2297 chip->msi ? 0 : IRQF_SHARED,
Takashi Iwai934c2b62011-06-10 16:36:37 +02002298 KBUILD_MODNAME, chip)) {
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002299 printk(KERN_ERR "hda-intel: unable to grab IRQ %d, "
2300 "disabling device\n", chip->pci->irq);
2301 if (do_disconnect)
2302 snd_card_disconnect(chip->card);
2303 return -1;
2304 }
2305 chip->irq = chip->pci->irq;
Takashi Iwai69e13412006-11-21 12:10:55 +01002306 pci_intx(chip->pci, !chip->msi);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002307 return 0;
2308}
2309
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310
Takashi Iwaicb53c622007-08-10 17:21:45 +02002311static void azx_stop_chip(struct azx *chip)
2312{
Takashi Iwai95e99fd2007-08-13 15:29:04 +02002313 if (!chip->initialized)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002314 return;
2315
2316 /* disable interrupts */
2317 azx_int_disable(chip);
2318 azx_int_clear(chip);
2319
2320 /* disable CORB/RIRB */
2321 azx_free_cmd_io(chip);
2322
2323 /* disable position buffer */
2324 azx_writel(chip, DPLBASE, 0);
2325 azx_writel(chip, DPUBASE, 0);
2326
2327 chip->initialized = 0;
2328}
2329
2330#ifdef CONFIG_SND_HDA_POWER_SAVE
2331/* power-up/down the controller */
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002332static void azx_power_notify(struct hda_bus *bus)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002333{
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002334 struct azx *chip = bus->private_data;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002335 struct hda_codec *c;
2336 int power_on = 0;
2337
Takashi Iwai33fa35e2008-11-06 16:50:40 +01002338 list_for_each_entry(c, &bus->codec_list, list) {
Takashi Iwaicb53c622007-08-10 17:21:45 +02002339 if (c->power_on) {
2340 power_on = 1;
2341 break;
2342 }
2343 }
2344 if (power_on)
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002345 azx_init_chip(chip, 1);
Wu Fengguang0287d972009-12-11 20:15:11 +08002346 else if (chip->running && power_save_controller &&
2347 !bus->power_keep_link_on)
Takashi Iwaicb53c622007-08-10 17:21:45 +02002348 azx_stop_chip(chip);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002349}
Takashi Iwai5c0b9be2008-12-11 11:47:17 +01002350#endif /* CONFIG_SND_HDA_POWER_SAVE */
2351
2352#ifdef CONFIG_PM
2353/*
2354 * power management
2355 */
Takashi Iwai986862bd2008-11-27 12:40:13 +01002356
2357static int snd_hda_codecs_inuse(struct hda_bus *bus)
2358{
2359 struct hda_codec *codec;
2360
2361 list_for_each_entry(codec, &bus->codec_list, list) {
2362 if (snd_hda_codec_needs_resume(codec))
2363 return 1;
2364 }
2365 return 0;
2366}
Takashi Iwaicb53c622007-08-10 17:21:45 +02002367
Takashi Iwai421a1252005-11-17 16:11:09 +01002368static int azx_suspend(struct pci_dev *pci, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002369{
Takashi Iwai421a1252005-11-17 16:11:09 +01002370 struct snd_card *card = pci_get_drvdata(pci);
2371 struct azx *chip = card->private_data;
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002372 struct azx_pcm *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Takashi Iwai421a1252005-11-17 16:11:09 +01002374 snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002375 azx_clear_irq_pending(chip);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002376 list_for_each_entry(p, &chip->pcm_list, list)
2377 snd_pcm_suspend_all(p->pcm);
Takashi Iwai0b7a2e92007-08-14 15:18:26 +02002378 if (chip->initialized)
Takashi Iwai8dd78332009-06-02 01:16:07 +02002379 snd_hda_suspend(chip->bus);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002380 azx_stop_chip(chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002381 if (chip->irq >= 0) {
Takashi Iwai43001c92006-09-08 12:30:03 +02002382 free_irq(chip->irq, chip);
Takashi Iwai30b35392006-10-11 18:52:53 +02002383 chip->irq = -1;
2384 }
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002385 if (chip->msi)
Takashi Iwai43001c92006-09-08 12:30:03 +02002386 pci_disable_msi(chip->pci);
Takashi Iwai421a1252005-11-17 16:11:09 +01002387 pci_disable_device(pci);
2388 pci_save_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002389 pci_set_power_state(pci, pci_choose_state(pci, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390 return 0;
2391}
2392
Takashi Iwai421a1252005-11-17 16:11:09 +01002393static int azx_resume(struct pci_dev *pci)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002394{
Takashi Iwai421a1252005-11-17 16:11:09 +01002395 struct snd_card *card = pci_get_drvdata(pci);
2396 struct azx *chip = card->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397
Takashi Iwaid14a7e02009-02-16 10:13:03 +01002398 pci_set_power_state(pci, PCI_D0);
2399 pci_restore_state(pci);
Takashi Iwai30b35392006-10-11 18:52:53 +02002400 if (pci_enable_device(pci) < 0) {
2401 printk(KERN_ERR "hda-intel: pci_enable_device failed, "
2402 "disabling device\n");
2403 snd_card_disconnect(card);
2404 return -EIO;
2405 }
2406 pci_set_master(pci);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002407 if (chip->msi)
2408 if (pci_enable_msi(pci) < 0)
2409 chip->msi = 0;
2410 if (azx_acquire_irq(chip, 1) < 0)
Takashi Iwai30b35392006-10-11 18:52:53 +02002411 return -EIO;
Takashi Iwaicb53c622007-08-10 17:21:45 +02002412 azx_init_pci(chip);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002413
2414 if (snd_hda_codecs_inuse(chip->bus))
Jaroslav Kyselacd508fe2010-03-26 10:28:46 +01002415 azx_init_chip(chip, 1);
Maxim Levitskyd804ad92007-09-03 15:28:04 +02002416
Linus Torvalds1da177e2005-04-16 15:20:36 -07002417 snd_hda_resume(chip->bus);
Takashi Iwai421a1252005-11-17 16:11:09 +01002418 snd_power_change_state(card, SNDRV_CTL_POWER_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 return 0;
2420}
2421#endif /* CONFIG_PM */
2422
2423
2424/*
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002425 * reboot notifier for hang-up problem at power-down
2426 */
2427static int azx_halt(struct notifier_block *nb, unsigned long event, void *buf)
2428{
2429 struct azx *chip = container_of(nb, struct azx, reboot_notifier);
Takashi Iwaifb8d1a32009-11-10 16:02:29 +01002430 snd_hda_bus_reboot_notify(chip->bus);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002431 azx_stop_chip(chip);
2432 return NOTIFY_OK;
2433}
2434
2435static void azx_notifier_register(struct azx *chip)
2436{
2437 chip->reboot_notifier.notifier_call = azx_halt;
2438 register_reboot_notifier(&chip->reboot_notifier);
2439}
2440
2441static void azx_notifier_unregister(struct azx *chip)
2442{
2443 if (chip->reboot_notifier.notifier_call)
2444 unregister_reboot_notifier(&chip->reboot_notifier);
2445}
2446
2447/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 * destructor
2449 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002450static int azx_free(struct azx *chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451{
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002452 int i;
2453
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002454 azx_notifier_unregister(chip);
2455
Takashi Iwaice43fba2005-05-30 20:33:44 +02002456 if (chip->initialized) {
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002457 azx_clear_irq_pending(chip);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002458 for (i = 0; i < chip->num_streams; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002459 azx_stream_stop(chip, &chip->azx_dev[i]);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002460 azx_stop_chip(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002461 }
2462
Jeff Garzikf000fd82008-04-22 13:50:34 +02002463 if (chip->irq >= 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002464 free_irq(chip->irq, (void*)chip);
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002465 if (chip->msi)
Takashi Iwai30b35392006-10-11 18:52:53 +02002466 pci_disable_msi(chip->pci);
Takashi Iwaif079c252006-06-01 11:42:14 +02002467 if (chip->remap_addr)
2468 iounmap(chip->remap_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002469
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002470 if (chip->azx_dev) {
2471 for (i = 0; i < chip->num_streams; i++)
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002472 if (chip->azx_dev[i].bdl.area) {
2473 mark_pages_wc(chip, &chip->azx_dev[i].bdl, false);
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002474 snd_dma_free_pages(&chip->azx_dev[i].bdl);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002475 }
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002476 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002477 if (chip->rb.area) {
2478 mark_pages_wc(chip, &chip->rb, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002479 snd_dma_free_pages(&chip->rb);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002480 }
2481 if (chip->posbuf.area) {
2482 mark_pages_wc(chip, &chip->posbuf, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483 snd_dma_free_pages(&chip->posbuf);
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 pci_release_regions(chip->pci);
2486 pci_disable_device(chip->pci);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002487 kfree(chip->azx_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002488 kfree(chip);
2489
2490 return 0;
2491}
2492
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002493static int azx_dev_free(struct snd_device *device)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494{
2495 return azx_free(device->device_data);
2496}
2497
2498/*
Takashi Iwai3372a152007-02-01 15:46:50 +01002499 * white/black-listing for position_fix
2500 */
Ralf Baechle623ec042007-03-13 15:29:47 +01002501static struct snd_pci_quirk position_fix_list[] __devinitdata = {
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002502 SND_PCI_QUIRK(0x1028, 0x01cc, "Dell D820", POS_FIX_LPIB),
2503 SND_PCI_QUIRK(0x1028, 0x01de, "Dell Precision 390", POS_FIX_LPIB),
Takashi Iwai051a8cb2011-10-18 10:44:05 +02002504 SND_PCI_QUIRK(0x1028, 0x02c6, "Dell Inspiron 1010", POS_FIX_LPIB),
Takashi Iwai2f703e72009-12-01 14:17:37 +01002505 SND_PCI_QUIRK(0x103c, 0x306d, "HP dv3", POS_FIX_LPIB),
Takashi Iwaid2e1c972008-06-10 17:53:34 +02002506 SND_PCI_QUIRK(0x1043, 0x813d, "ASUS P5AD2", POS_FIX_LPIB),
Daniel T Chendd37f8e2010-05-30 01:17:03 -04002507 SND_PCI_QUIRK(0x1043, 0x81b3, "ASUS", POS_FIX_LPIB),
Daniel T Chen9f75c1b2010-05-30 13:08:41 -04002508 SND_PCI_QUIRK(0x1043, 0x81e7, "ASUS M2V", POS_FIX_LPIB),
Daniel T Chene96d3122010-05-27 18:32:18 -04002509 SND_PCI_QUIRK(0x104d, 0x9069, "Sony VPCS11V9E", POS_FIX_LPIB),
Daniel T Chen4e0938d2010-05-22 13:12:22 -04002510 SND_PCI_QUIRK(0x1106, 0x3288, "ASUS M2V-MX SE", POS_FIX_LPIB),
Daniel T Chen61bb42c2010-05-29 11:04:11 -04002511 SND_PCI_QUIRK(0x1297, 0x3166, "Shuttle", POS_FIX_LPIB),
Daniel T Chen9ec8dda2010-03-28 02:34:40 -04002512 SND_PCI_QUIRK(0x1458, 0xa022, "ga-ma770-ud3", POS_FIX_LPIB),
Takashi Iwai45d4ebf2009-11-30 11:58:30 +01002513 SND_PCI_QUIRK(0x1462, 0x1002, "MSI Wind U115", POS_FIX_LPIB),
Takashi Iwai8815cd02010-04-15 09:02:41 +02002514 SND_PCI_QUIRK(0x1565, 0x8218, "Biostar Microtech", POS_FIX_LPIB),
Daniel T Chenb90c0762010-05-30 19:31:41 -04002515 SND_PCI_QUIRK(0x1849, 0x0888, "775Dual-VSTA", POS_FIX_LPIB),
Daniel T Chen0e0280d2010-04-21 19:55:43 -04002516 SND_PCI_QUIRK(0x8086, 0x2503, "DG965OT AAD63733-203", POS_FIX_LPIB),
Takashi Iwai3372a152007-02-01 15:46:50 +01002517 {}
2518};
2519
2520static int __devinit check_position_fix(struct azx *chip, int fix)
2521{
2522 const struct snd_pci_quirk *q;
2523
Takashi Iwaic673ba12009-03-17 07:49:14 +01002524 switch (fix) {
2525 case POS_FIX_LPIB:
2526 case POS_FIX_POSBUF:
David Henningsson4cb36312010-09-30 10:12:50 +02002527 case POS_FIX_VIACOMBO:
Takashi Iwaic673ba12009-03-17 07:49:14 +01002528 return fix;
2529 }
2530
Takashi Iwaic673ba12009-03-17 07:49:14 +01002531 q = snd_pci_quirk_lookup(chip->pci, position_fix_list);
2532 if (q) {
2533 printk(KERN_INFO
2534 "hda_intel: position_fix set to %d "
2535 "for device %04x:%04x\n",
2536 q->value, q->subvendor, q->subdevice);
2537 return q->value;
Takashi Iwai3372a152007-02-01 15:46:50 +01002538 }
David Henningssonbdd9ef22010-10-04 12:02:14 +02002539
2540 /* Check VIA/ATI HD Audio Controller exist */
Takashi Iwai9477c582011-05-25 09:11:37 +02002541 if (chip->driver_caps & AZX_DCAPS_POSFIX_VIA) {
2542 snd_printd(SFX "Using VIACOMBO position fix\n");
David Henningssonbdd9ef22010-10-04 12:02:14 +02002543 return POS_FIX_VIACOMBO;
2544 }
Takashi Iwai9477c582011-05-25 09:11:37 +02002545 if (chip->driver_caps & AZX_DCAPS_POSFIX_LPIB) {
2546 snd_printd(SFX "Using LPIB position fix\n");
2547 return POS_FIX_LPIB;
2548 }
Takashi Iwaic673ba12009-03-17 07:49:14 +01002549 return POS_FIX_AUTO;
Takashi Iwai3372a152007-02-01 15:46:50 +01002550}
2551
2552/*
Takashi Iwai669ba272007-08-17 09:17:36 +02002553 * black-lists for probe_mask
2554 */
2555static struct snd_pci_quirk probe_mask_list[] __devinitdata = {
2556 /* Thinkpad often breaks the controller communication when accessing
2557 * to the non-working (or non-existing) modem codec slot.
2558 */
2559 SND_PCI_QUIRK(0x1014, 0x05b7, "Thinkpad Z60", 0x01),
2560 SND_PCI_QUIRK(0x17aa, 0x2010, "Thinkpad X/T/R60", 0x01),
2561 SND_PCI_QUIRK(0x17aa, 0x20ac, "Thinkpad X/T/R61", 0x01),
Takashi Iwai0edb9452008-11-07 14:53:09 +01002562 /* broken BIOS */
2563 SND_PCI_QUIRK(0x1028, 0x20ac, "Dell Studio Desktop", 0x01),
Takashi Iwaief1681d2008-11-24 17:29:28 +01002564 /* including bogus ALC268 in slot#2 that conflicts with ALC888 */
2565 SND_PCI_QUIRK(0x17c0, 0x4085, "Medion MD96630", 0x01),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002566 /* forced codec slots */
Ozan Çağlayan93574842009-05-23 15:00:04 +03002567 SND_PCI_QUIRK(0x1043, 0x1262, "ASUS W5Fm", 0x103),
Takashi Iwai20db7cb2009-02-13 08:18:48 +01002568 SND_PCI_QUIRK(0x1046, 0x1262, "ASUS W5F", 0x103),
Takashi Iwai669ba272007-08-17 09:17:36 +02002569 {}
2570};
2571
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002572#define AZX_FORCE_CODEC_MASK 0x100
2573
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002574static void __devinit check_probe_mask(struct azx *chip, int dev)
Takashi Iwai669ba272007-08-17 09:17:36 +02002575{
2576 const struct snd_pci_quirk *q;
2577
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002578 chip->codec_probe_mask = probe_mask[dev];
2579 if (chip->codec_probe_mask == -1) {
Takashi Iwai669ba272007-08-17 09:17:36 +02002580 q = snd_pci_quirk_lookup(chip->pci, probe_mask_list);
2581 if (q) {
2582 printk(KERN_INFO
2583 "hda_intel: probe_mask set to 0x%x "
2584 "for device %04x:%04x\n",
2585 q->value, q->subvendor, q->subdevice);
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002586 chip->codec_probe_mask = q->value;
Takashi Iwai669ba272007-08-17 09:17:36 +02002587 }
2588 }
Takashi Iwaif1eaaee2009-02-13 08:16:55 +01002589
2590 /* check forced option */
2591 if (chip->codec_probe_mask != -1 &&
2592 (chip->codec_probe_mask & AZX_FORCE_CODEC_MASK)) {
2593 chip->codec_mask = chip->codec_probe_mask & 0xff;
2594 printk(KERN_INFO "hda_intel: codec_mask forced to 0x%x\n",
2595 chip->codec_mask);
2596 }
Takashi Iwai669ba272007-08-17 09:17:36 +02002597}
2598
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002599/*
Takashi Iwai716238552009-09-28 13:14:04 +02002600 * white/black-list for enable_msi
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002601 */
Takashi Iwai716238552009-09-28 13:14:04 +02002602static struct snd_pci_quirk msi_black_list[] __devinitdata = {
Takashi Iwai9dc83982009-12-22 08:15:01 +01002603 SND_PCI_QUIRK(0x1043, 0x81f2, "ASUS", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai0a27fcf2010-02-15 17:05:28 +01002604 SND_PCI_QUIRK(0x1043, 0x81f6, "ASUS", 0), /* nvidia */
Ralf Gerbigecd21622010-03-09 18:25:47 +01002605 SND_PCI_QUIRK(0x1043, 0x822d, "ASUS", 0), /* Athlon64 X2 + nvidia MCP55 */
Michele Ballabio4193d132010-03-06 21:06:46 +01002606 SND_PCI_QUIRK(0x1849, 0x0888, "ASRock", 0), /* Athlon64 X2 + nvidia */
Takashi Iwai38155952010-04-04 12:14:03 +02002607 SND_PCI_QUIRK(0xa0a0, 0x0575, "Aopen MZ915-M", 0), /* ICH6 */
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002608 {}
2609};
2610
2611static void __devinit check_msi(struct azx *chip)
2612{
2613 const struct snd_pci_quirk *q;
2614
Takashi Iwai716238552009-09-28 13:14:04 +02002615 if (enable_msi >= 0) {
2616 chip->msi = !!enable_msi;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002617 return;
Takashi Iwai716238552009-09-28 13:14:04 +02002618 }
2619 chip->msi = 1; /* enable MSI as default */
2620 q = snd_pci_quirk_lookup(chip->pci, msi_black_list);
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002621 if (q) {
2622 printk(KERN_INFO
2623 "hda_intel: msi for device %04x:%04x set to %d\n",
2624 q->subvendor, q->subdevice, q->value);
2625 chip->msi = q->value;
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002626 return;
2627 }
2628
2629 /* NVidia chipsets seem to cause troubles with MSI */
Takashi Iwai9477c582011-05-25 09:11:37 +02002630 if (chip->driver_caps & AZX_DCAPS_NO_MSI) {
2631 printk(KERN_INFO "hda_intel: Disabling MSI\n");
Takashi Iwai80c43ed2010-03-15 15:51:53 +01002632 chip->msi = 0;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002633 }
2634}
2635
Takashi Iwai669ba272007-08-17 09:17:36 +02002636
2637/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002638 * constructor
2639 */
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002640static int __devinit azx_create(struct snd_card *card, struct pci_dev *pci,
Takashi Iwai9477c582011-05-25 09:11:37 +02002641 int dev, unsigned int driver_caps,
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002642 struct azx **rchip)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002643{
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002644 struct azx *chip;
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002645 int i, err;
Tobin Davisbcd72002008-01-15 11:23:55 +01002646 unsigned short gcap;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002647 static struct snd_device_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002648 .dev_free = azx_dev_free,
2649 };
2650
2651 *rchip = NULL;
Tobin Davisbcd72002008-01-15 11:23:55 +01002652
Pavel Machek927fc862006-08-31 17:03:43 +02002653 err = pci_enable_device(pci);
2654 if (err < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655 return err;
2656
Takashi Iwaie560d8d2005-09-09 14:21:46 +02002657 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002658 if (!chip) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002659 snd_printk(KERN_ERR SFX "cannot allocate chip\n");
2660 pci_disable_device(pci);
2661 return -ENOMEM;
2662 }
2663
2664 spin_lock_init(&chip->reg_lock);
Ingo Molnar62932df2006-01-16 16:34:20 +01002665 mutex_init(&chip->open_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666 chip->card = card;
2667 chip->pci = pci;
2668 chip->irq = -1;
Takashi Iwai9477c582011-05-25 09:11:37 +02002669 chip->driver_caps = driver_caps;
2670 chip->driver_type = driver_caps & 0xff;
Takashi Iwai4d8e22e2009-08-11 14:21:26 +02002671 check_msi(chip);
Takashi Iwai555e2192008-06-10 17:53:34 +02002672 chip->dev_index = dev;
Takashi Iwai9ad593f2008-05-16 12:34:47 +02002673 INIT_WORK(&chip->irq_pending_work, azx_irq_pending_work);
Takashi Iwai01b65bf2011-11-24 14:31:46 +01002674 INIT_LIST_HEAD(&chip->pcm_list);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
Shahin Ghazinouribeaffc32010-05-11 08:19:55 +02002676 chip->position_fix[0] = chip->position_fix[1] =
2677 check_position_fix(chip, position_fix[dev]);
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002678 check_probe_mask(chip, dev);
Takashi Iwai3372a152007-02-01 15:46:50 +01002679
Takashi Iwai27346162006-01-12 18:28:44 +01002680 chip->single_cmd = single_cmd;
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002681 chip->snoop = hda_snoop;
Takashi Iwaic74db862005-05-12 14:26:27 +02002682
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002683 if (bdl_pos_adj[dev] < 0) {
2684 switch (chip->driver_type) {
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002685 case AZX_DRIVER_ICH:
Seth Heasley32679f92010-02-22 17:31:09 -08002686 case AZX_DRIVER_PCH:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002687 bdl_pos_adj[dev] = 1;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002688 break;
2689 default:
Takashi Iwai0c6341a2008-06-13 20:50:27 +02002690 bdl_pos_adj[dev] = 32;
Takashi Iwai5c0d7bc2008-06-10 17:53:35 +02002691 break;
2692 }
2693 }
2694
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002695#if BITS_PER_LONG != 64
2696 /* Fix up base address on ULI M5461 */
2697 if (chip->driver_type == AZX_DRIVER_ULI) {
2698 u16 tmp3;
2699 pci_read_config_word(pci, 0x40, &tmp3);
2700 pci_write_config_word(pci, 0x40, tmp3 | 0x10);
2701 pci_write_config_dword(pci, PCI_BASE_ADDRESS_1, 0);
2702 }
2703#endif
2704
Pavel Machek927fc862006-08-31 17:03:43 +02002705 err = pci_request_regions(pci, "ICH HD audio");
2706 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 kfree(chip);
2708 pci_disable_device(pci);
2709 return err;
2710 }
2711
Pavel Machek927fc862006-08-31 17:03:43 +02002712 chip->addr = pci_resource_start(pci, 0);
Arjan van de Ven2f5ad542008-09-28 16:20:09 -07002713 chip->remap_addr = pci_ioremap_bar(pci, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002714 if (chip->remap_addr == NULL) {
2715 snd_printk(KERN_ERR SFX "ioremap error\n");
2716 err = -ENXIO;
2717 goto errout;
2718 }
2719
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002720 if (chip->msi)
2721 if (pci_enable_msi(pci) < 0)
2722 chip->msi = 0;
Stephen Hemminger7376d012006-08-21 19:17:46 +02002723
Takashi Iwai68e7fff2006-10-23 13:40:59 +02002724 if (azx_acquire_irq(chip, 0) < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002725 err = -EBUSY;
2726 goto errout;
2727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728
2729 pci_set_master(pci);
2730 synchronize_irq(chip->irq);
2731
Tobin Davisbcd72002008-01-15 11:23:55 +01002732 gcap = azx_readw(chip, GCAP);
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002733 snd_printdd(SFX "chipset global capabilities = 0x%x\n", gcap);
Tobin Davisbcd72002008-01-15 11:23:55 +01002734
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002735 /* disable SB600 64bit support for safety */
Takashi Iwai9477c582011-05-25 09:11:37 +02002736 if (chip->pci->vendor == PCI_VENDOR_ID_ATI) {
Andiry Brienzadc4c2e62009-07-08 13:55:31 +08002737 struct pci_dev *p_smbus;
2738 p_smbus = pci_get_device(PCI_VENDOR_ID_ATI,
2739 PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2740 NULL);
2741 if (p_smbus) {
2742 if (p_smbus->revision < 0x30)
2743 gcap &= ~ICH6_GCAP_64OK;
2744 pci_dev_put(p_smbus);
2745 }
2746 }
Takashi Iwai09240cf2009-03-17 07:47:18 +01002747
Takashi Iwai9477c582011-05-25 09:11:37 +02002748 /* disable 64bit DMA address on some devices */
2749 if (chip->driver_caps & AZX_DCAPS_NO_64BIT) {
2750 snd_printd(SFX "Disabling 64bit DMA\n");
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002751 gcap &= ~ICH6_GCAP_64OK;
Takashi Iwai9477c582011-05-25 09:11:37 +02002752 }
Jaroslav Kysela396087e2009-12-09 10:44:47 +01002753
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002754 /* disable buffer size rounding to 128-byte multiples if supported */
2755 if (chip->driver_caps & AZX_DCAPS_BUFSIZE)
2756 align_buffer_size = 0;
2757
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002758 /* allow 64bit DMA address if supported by H/W */
Takashi Iwaib21fadb2009-05-28 12:26:15 +02002759 if ((gcap & ICH6_GCAP_64OK) && !pci_set_dma_mask(pci, DMA_BIT_MASK(64)))
Yang Hongyange9304382009-04-13 14:40:14 -07002760 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(64));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002761 else {
Yang Hongyange9304382009-04-13 14:40:14 -07002762 pci_set_dma_mask(pci, DMA_BIT_MASK(32));
2763 pci_set_consistent_dma_mask(pci, DMA_BIT_MASK(32));
Takashi Iwai09240cf2009-03-17 07:47:18 +01002764 }
Takashi Iwaicf7aaca2008-02-06 15:05:57 +01002765
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002766 /* read number of streams from GCAP register instead of using
2767 * hardcoded value
2768 */
2769 chip->capture_streams = (gcap >> 8) & 0x0f;
2770 chip->playback_streams = (gcap >> 12) & 0x0f;
2771 if (!chip->playback_streams && !chip->capture_streams) {
Tobin Davisbcd72002008-01-15 11:23:55 +01002772 /* gcap didn't give any info, switching to old method */
2773
2774 switch (chip->driver_type) {
2775 case AZX_DRIVER_ULI:
2776 chip->playback_streams = ULI_NUM_PLAYBACK;
2777 chip->capture_streams = ULI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002778 break;
2779 case AZX_DRIVER_ATIHDMI:
2780 chip->playback_streams = ATIHDMI_NUM_PLAYBACK;
2781 chip->capture_streams = ATIHDMI_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002782 break;
Yang, Libinc4da29c2008-11-13 11:07:07 +01002783 case AZX_DRIVER_GENERIC:
Tobin Davisbcd72002008-01-15 11:23:55 +01002784 default:
2785 chip->playback_streams = ICH6_NUM_PLAYBACK;
2786 chip->capture_streams = ICH6_NUM_CAPTURE;
Tobin Davisbcd72002008-01-15 11:23:55 +01002787 break;
2788 }
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002789 }
Takashi Iwai8b6ed8e2008-02-19 11:36:35 +01002790 chip->capture_index_offset = 0;
2791 chip->playback_index_offset = chip->capture_streams;
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002792 chip->num_streams = chip->playback_streams + chip->capture_streams;
Takashi Iwaid01ce992007-07-27 16:52:19 +02002793 chip->azx_dev = kcalloc(chip->num_streams, sizeof(*chip->azx_dev),
2794 GFP_KERNEL);
Pavel Machek927fc862006-08-31 17:03:43 +02002795 if (!chip->azx_dev) {
Takashi Iwai4abc1cc2009-05-19 12:16:46 +02002796 snd_printk(KERN_ERR SFX "cannot malloc azx_dev\n");
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002797 goto errout;
2798 }
2799
Takashi Iwai4ce107b2008-02-06 14:50:19 +01002800 for (i = 0; i < chip->num_streams; i++) {
2801 /* allocate memory for the BDL for each stream */
2802 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2803 snd_dma_pci_data(chip->pci),
2804 BDL_SIZE, &chip->azx_dev[i].bdl);
2805 if (err < 0) {
2806 snd_printk(KERN_ERR SFX "cannot allocate BDL\n");
2807 goto errout;
2808 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002809 mark_pages_wc(chip, &chip->azx_dev[i].bdl, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002810 }
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002811 /* allocate memory for the position buffer */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002812 err = snd_dma_alloc_pages(SNDRV_DMA_TYPE_DEV,
2813 snd_dma_pci_data(chip->pci),
2814 chip->num_streams * 8, &chip->posbuf);
2815 if (err < 0) {
Takashi Iwai0be3b5d2005-09-05 17:11:40 +02002816 snd_printk(KERN_ERR SFX "cannot allocate posbuf\n");
2817 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 }
Takashi Iwai27fe48d92011-09-28 17:16:09 +02002819 mark_pages_wc(chip, &chip->posbuf, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 /* allocate CORB/RIRB */
Takashi Iwai81740862009-05-26 15:22:00 +02002821 err = azx_alloc_cmd_io(chip);
2822 if (err < 0)
2823 goto errout;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824
2825 /* initialize streams */
2826 azx_init_stream(chip);
2827
2828 /* initialize chip */
Takashi Iwaicb53c622007-08-10 17:21:45 +02002829 azx_init_pci(chip);
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002830 azx_init_chip(chip, (probe_only[dev] & 2) == 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002831
2832 /* codec detection */
Pavel Machek927fc862006-08-31 17:03:43 +02002833 if (!chip->codec_mask) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002834 snd_printk(KERN_ERR SFX "no codecs found!\n");
2835 err = -ENODEV;
2836 goto errout;
2837 }
2838
Takashi Iwaid01ce992007-07-27 16:52:19 +02002839 err = snd_device_new(card, SNDRV_DEV_LOWLEVEL, chip, &ops);
2840 if (err <0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002841 snd_printk(KERN_ERR SFX "Error creating device [card]!\n");
2842 goto errout;
2843 }
2844
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002845 strcpy(card->driver, "HDA-Intel");
Takashi Iwai18cb7102009-04-16 10:22:24 +02002846 strlcpy(card->shortname, driver_short_names[chip->driver_type],
2847 sizeof(card->shortname));
2848 snprintf(card->longname, sizeof(card->longname),
2849 "%s at 0x%lx irq %i",
2850 card->shortname, chip->addr, chip->irq);
Takashi Iwai07e4ca52005-08-24 14:14:57 +02002851
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852 *rchip = chip;
2853 return 0;
2854
2855 errout:
2856 azx_free(chip);
2857 return err;
2858}
2859
Takashi Iwaicb53c622007-08-10 17:21:45 +02002860static void power_down_all_codecs(struct azx *chip)
2861{
2862#ifdef CONFIG_SND_HDA_POWER_SAVE
2863 /* The codecs were powered up in snd_hda_codec_new().
2864 * Now all initialization done, so turn them down if possible
2865 */
2866 struct hda_codec *codec;
2867 list_for_each_entry(codec, &chip->bus->codec_list, list) {
2868 snd_hda_power_down(codec);
2869 }
2870#endif
2871}
2872
Takashi Iwaid01ce992007-07-27 16:52:19 +02002873static int __devinit azx_probe(struct pci_dev *pci,
2874 const struct pci_device_id *pci_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002875{
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002876 static int dev;
Takashi Iwaia98f90f2005-11-17 14:59:02 +01002877 struct snd_card *card;
2878 struct azx *chip;
Pavel Machek927fc862006-08-31 17:03:43 +02002879 int err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002880
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002881 if (dev >= SNDRV_CARDS)
2882 return -ENODEV;
2883 if (!enable[dev]) {
2884 dev++;
2885 return -ENOENT;
2886 }
2887
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002888 err = snd_card_create(index[dev], id[dev], THIS_MODULE, 0, &card);
2889 if (err < 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 snd_printk(KERN_ERR SFX "Error creating card!\n");
Takashi Iwaie58de7b2008-12-28 16:44:30 +01002891 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002892 }
2893
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002894 /* set this here since it's referred in snd_hda_load_patch() */
2895 snd_card_set_dev(card, &pci->dev);
2896
Takashi Iwai5aba4f82008-01-07 15:16:37 +01002897 err = azx_create(card, pci, dev, pci_id->driver_data, &chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002898 if (err < 0)
2899 goto out_free;
Takashi Iwai421a1252005-11-17 16:11:09 +01002900 card->private_data = chip;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002901
Jaroslav Kysela2dca0bb2009-11-13 18:41:52 +01002902#ifdef CONFIG_SND_HDA_INPUT_BEEP
2903 chip->beep_mode = beep_mode[dev];
2904#endif
2905
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 /* create codec instances */
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002907 err = azx_codec_create(chip, model[dev]);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002908 if (err < 0)
2909 goto out_free;
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002910#ifdef CONFIG_SND_HDA_PATCH_LOADER
Takashi Iwai41a63f12011-02-10 17:39:20 +01002911 if (patch[dev] && *patch[dev]) {
Takashi Iwai4ea6fbc2009-06-17 09:52:54 +02002912 snd_printk(KERN_ERR SFX "Applying patch firmware '%s'\n",
2913 patch[dev]);
2914 err = snd_hda_load_patch(chip->bus, patch[dev]);
2915 if (err < 0)
2916 goto out_free;
2917 }
2918#endif
Jaroslav Kysela10e77dd2010-03-26 11:04:38 +01002919 if ((probe_only[dev] & 1) == 0) {
Takashi Iwaia1e21c92009-06-17 09:33:52 +02002920 err = azx_codec_configure(chip);
2921 if (err < 0)
2922 goto out_free;
2923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
2925 /* create PCM streams */
Takashi Iwai176d5332008-07-30 15:01:44 +02002926 err = snd_hda_build_pcms(chip->bus);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002927 if (err < 0)
2928 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929
2930 /* create mixer controls */
Takashi Iwaid01ce992007-07-27 16:52:19 +02002931 err = azx_mixer_create(chip);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002932 if (err < 0)
2933 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934
Takashi Iwaid01ce992007-07-27 16:52:19 +02002935 err = snd_card_register(card);
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002936 if (err < 0)
2937 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002938
2939 pci_set_drvdata(pci, card);
Takashi Iwaicb53c622007-08-10 17:21:45 +02002940 chip->running = 1;
2941 power_down_all_codecs(chip);
Takashi Iwai0cbf0092008-10-29 16:18:25 +01002942 azx_notifier_register(chip);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943
Andrew Paprockie25bcdb2008-01-13 11:57:17 +01002944 dev++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945 return err;
Wu Fengguang41dda0f2008-11-20 09:24:52 +08002946out_free:
2947 snd_card_free(card);
2948 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002949}
2950
2951static void __devexit azx_remove(struct pci_dev *pci)
2952{
2953 snd_card_free(pci_get_drvdata(pci));
2954 pci_set_drvdata(pci, NULL);
2955}
2956
2957/* PCI IDs */
Alexey Dobriyancebe41d2010-02-06 00:21:03 +02002958static DEFINE_PCI_DEVICE_TABLE(azx_ids) = {
Seth Heasleyd2f2fcd2010-01-12 17:03:35 -08002959 /* CPT */
Takashi Iwai9477c582011-05-25 09:11:37 +02002960 { PCI_DEVICE(0x8086, 0x1c20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002961 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2962 AZX_DCAPS_BUFSIZE },
Seth Heasleycea310e2010-09-10 16:29:56 -07002963 /* PBG */
Takashi Iwai9477c582011-05-25 09:11:37 +02002964 { PCI_DEVICE(0x8086, 0x1d20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002965 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2966 AZX_DCAPS_BUFSIZE},
Seth Heasleyd2edeb72011-04-20 10:59:57 -07002967 /* Panther Point */
Takashi Iwai9477c582011-05-25 09:11:37 +02002968 { PCI_DEVICE(0x8086, 0x1e20),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002969 .driver_data = AZX_DRIVER_PCH | AZX_DCAPS_SCH_SNOOP |
2970 AZX_DCAPS_BUFSIZE},
Takashi Iwai87218e92008-02-21 08:13:11 +01002971 /* SCH */
Takashi Iwai9477c582011-05-25 09:11:37 +02002972 { PCI_DEVICE(0x8086, 0x811b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002973 .driver_data = AZX_DRIVER_SCH | AZX_DCAPS_SCH_SNOOP |
2974 AZX_DCAPS_BUFSIZE},
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002975 { PCI_DEVICE(0x8086, 0x2668),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002976 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2977 AZX_DCAPS_BUFSIZE }, /* ICH6 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002978 { PCI_DEVICE(0x8086, 0x27d8),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002979 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2980 AZX_DCAPS_BUFSIZE }, /* ICH7 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002981 { PCI_DEVICE(0x8086, 0x269a),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002982 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2983 AZX_DCAPS_BUFSIZE }, /* ESB2 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002984 { PCI_DEVICE(0x8086, 0x284b),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002985 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2986 AZX_DCAPS_BUFSIZE }, /* ICH8 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002987 { PCI_DEVICE(0x8086, 0x293e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002988 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2989 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002990 { PCI_DEVICE(0x8086, 0x293f),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002991 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2992 AZX_DCAPS_BUFSIZE }, /* ICH9 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002993 { PCI_DEVICE(0x8086, 0x3a3e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002994 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2995 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwai8b0bd222011-06-10 14:56:26 +02002996 { PCI_DEVICE(0x8086, 0x3a6e),
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05002997 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_OLD_SSYNC |
2998 AZX_DCAPS_BUFSIZE }, /* ICH10 */
Takashi Iwaib6864532010-09-15 10:17:26 +02002999 /* Generic Intel */
3000 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_ANY_ID),
3001 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3002 .class_mask = 0xffffff,
Pierre-Louis Bossart2ae66c22011-08-04 10:12:56 -05003003 .driver_data = AZX_DRIVER_ICH | AZX_DCAPS_BUFSIZE },
Takashi Iwai9477c582011-05-25 09:11:37 +02003004 /* ATI SB 450/600/700/800/900 */
3005 { PCI_DEVICE(0x1002, 0x437b),
3006 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3007 { PCI_DEVICE(0x1002, 0x4383),
3008 .driver_data = AZX_DRIVER_ATI | AZX_DCAPS_PRESET_ATI_SB },
3009 /* AMD Hudson */
3010 { PCI_DEVICE(0x1022, 0x780d),
3011 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_SB },
Takashi Iwai87218e92008-02-21 08:13:11 +01003012 /* ATI HDMI */
Takashi Iwai9477c582011-05-25 09:11:37 +02003013 { PCI_DEVICE(0x1002, 0x793b),
3014 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3015 { PCI_DEVICE(0x1002, 0x7919),
3016 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3017 { PCI_DEVICE(0x1002, 0x960f),
3018 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3019 { PCI_DEVICE(0x1002, 0x970f),
3020 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3021 { PCI_DEVICE(0x1002, 0xaa00),
3022 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3023 { PCI_DEVICE(0x1002, 0xaa08),
3024 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3025 { PCI_DEVICE(0x1002, 0xaa10),
3026 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3027 { PCI_DEVICE(0x1002, 0xaa18),
3028 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3029 { PCI_DEVICE(0x1002, 0xaa20),
3030 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3031 { PCI_DEVICE(0x1002, 0xaa28),
3032 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3033 { PCI_DEVICE(0x1002, 0xaa30),
3034 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3035 { PCI_DEVICE(0x1002, 0xaa38),
3036 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3037 { PCI_DEVICE(0x1002, 0xaa40),
3038 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
3039 { PCI_DEVICE(0x1002, 0xaa48),
3040 .driver_data = AZX_DRIVER_ATIHDMI | AZX_DCAPS_PRESET_ATI_HDMI },
Takashi Iwai87218e92008-02-21 08:13:11 +01003041 /* VIA VT8251/VT8237A */
Takashi Iwai9477c582011-05-25 09:11:37 +02003042 { PCI_DEVICE(0x1106, 0x3288),
3043 .driver_data = AZX_DRIVER_VIA | AZX_DCAPS_POSFIX_VIA },
Takashi Iwai87218e92008-02-21 08:13:11 +01003044 /* SIS966 */
3045 { PCI_DEVICE(0x1039, 0x7502), .driver_data = AZX_DRIVER_SIS },
3046 /* ULI M5461 */
3047 { PCI_DEVICE(0x10b9, 0x5461), .driver_data = AZX_DRIVER_ULI },
3048 /* NVIDIA MCP */
Takashi Iwai0c2fd1bf42009-12-18 16:41:39 +01003049 { PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID),
3050 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3051 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003052 .driver_data = AZX_DRIVER_NVIDIA | AZX_DCAPS_PRESET_NVIDIA },
Kailang Yangf2690022008-05-27 11:44:55 +02003053 /* Teradici */
Takashi Iwai9477c582011-05-25 09:11:37 +02003054 { PCI_DEVICE(0x6549, 0x1200),
3055 .driver_data = AZX_DRIVER_TERA | AZX_DCAPS_NO_64BIT },
Takashi Iwai4e01f542009-04-16 08:53:34 +02003056 /* Creative X-Fi (CA0110-IBG) */
Takashi Iwai313f6e22009-05-18 12:40:52 +02003057#if !defined(CONFIG_SND_CTXFI) && !defined(CONFIG_SND_CTXFI_MODULE)
3058 /* the following entry conflicts with snd-ctxfi driver,
3059 * as ctxfi driver mutates from HD-audio to native mode with
3060 * a special command sequence.
3061 */
Takashi Iwai4e01f542009-04-16 08:53:34 +02003062 { PCI_DEVICE(PCI_VENDOR_ID_CREATIVE, PCI_ANY_ID),
3063 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3064 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003065 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003066 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003067#else
3068 /* this entry seems still valid -- i.e. without emu20kx chip */
Takashi Iwai9477c582011-05-25 09:11:37 +02003069 { PCI_DEVICE(0x1102, 0x0009),
3070 .driver_data = AZX_DRIVER_CTX | AZX_DCAPS_CTX_WORKAROUND |
Takashi Iwai69f9ba92011-11-06 13:49:13 +01003071 AZX_DCAPS_RIRB_PRE_DELAY | AZX_DCAPS_POSFIX_LPIB },
Takashi Iwai313f6e22009-05-18 12:40:52 +02003072#endif
Otavio Salvadore35d4b12010-09-26 23:35:06 -03003073 /* Vortex86MX */
3074 { PCI_DEVICE(0x17f3, 0x3010), .driver_data = AZX_DRIVER_GENERIC },
Bankim Bhavsar0f0714c52011-01-17 15:23:21 +01003075 /* VMware HDAudio */
3076 { PCI_DEVICE(0x15ad, 0x1977), .driver_data = AZX_DRIVER_GENERIC },
Andiry Brienza9176b672009-07-17 11:32:32 +08003077 /* AMD/ATI Generic, PCI class code and Vendor ID for HD Audio */
Yang, Libinc4da29c2008-11-13 11:07:07 +01003078 { PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_ANY_ID),
3079 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3080 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003081 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Andiry Brienza9176b672009-07-17 11:32:32 +08003082 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_ANY_ID),
3083 .class = PCI_CLASS_MULTIMEDIA_HD_AUDIO << 8,
3084 .class_mask = 0xffffff,
Takashi Iwai9477c582011-05-25 09:11:37 +02003085 .driver_data = AZX_DRIVER_GENERIC | AZX_DCAPS_PRESET_ATI_HDMI },
Linus Torvalds1da177e2005-04-16 15:20:36 -07003086 { 0, }
3087};
3088MODULE_DEVICE_TABLE(pci, azx_ids);
3089
3090/* pci_driver definition */
3091static struct pci_driver driver = {
Takashi Iwai3733e422011-06-10 16:20:20 +02003092 .name = KBUILD_MODNAME,
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093 .id_table = azx_ids,
3094 .probe = azx_probe,
3095 .remove = __devexit_p(azx_remove),
Takashi Iwai421a1252005-11-17 16:11:09 +01003096#ifdef CONFIG_PM
3097 .suspend = azx_suspend,
3098 .resume = azx_resume,
3099#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003100};
3101
3102static int __init alsa_card_azx_init(void)
3103{
Takashi Iwai01d25d42005-04-11 16:58:24 +02003104 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003105}
3106
3107static void __exit alsa_card_azx_exit(void)
3108{
3109 pci_unregister_driver(&driver);
3110}
3111
3112module_init(alsa_card_azx_init)
3113module_exit(alsa_card_azx_exit)