blob: 27b0e34dadecdadafd6506148a49dd450ca5106d [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
80 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010081#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
82#define SEP_SEMICOLON ;
83 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
84#undef PRINT_FLAG
85#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010086
87 return 0;
88}
Ben Gamari433e12f2009-02-17 20:08:51 -050089
Imre Deaka7363de2016-05-12 16:18:52 +030090static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000091{
Chris Wilson573adb32016-08-04 16:32:39 +010092 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000093}
94
Imre Deaka7363de2016-05-12 16:18:52 +030095static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010096{
97 return obj->pin_display ? 'p' : ' ';
98}
99
Imre Deaka7363de2016-05-12 16:18:52 +0300100static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Chris Wilson3e510a82016-08-05 10:14:23 +0100102 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400103 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100104 case I915_TILING_NONE: return ' ';
105 case I915_TILING_X: return 'X';
106 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Imre Deaka7363de2016-05-12 16:18:52 +0300110static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700111{
Chris Wilson058d88c2016-08-15 10:49:06 +0100112 return i915_gem_object_to_ggtt(obj, NULL) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100113}
114
Imre Deaka7363de2016-05-12 16:18:52 +0300115static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100116{
117 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700118}
119
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100120static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
121{
122 u64 size = 0;
123 struct i915_vma *vma;
124
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000125 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100126 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100127 size += vma->node.size;
128 }
129
130 return size;
131}
132
Chris Wilson37811fc2010-08-25 22:45:57 +0100133static void
134describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
135{
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000137 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700138 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100139 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800140 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000141 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800142
Chris Wilson188c1ab2016-04-03 14:14:20 +0100143 lockdep_assert_held(&obj->base.dev->struct_mutex);
144
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100147 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100148 get_pin_flag(obj),
149 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700150 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100151 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800152 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100154 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000155 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100156 seq_printf(m, "%x ",
Chris Wilsond72d9082016-08-04 07:52:31 +0100157 i915_gem_active_get_seqno(&obj->last_read[id],
158 &obj->base.dev->struct_mutex));
Chris Wilson49ef5292016-08-18 17:17:00 +0100159 seq_printf(m, "] %x %s%s%s",
Chris Wilsond72d9082016-08-04 07:52:31 +0100160 i915_gem_active_get_seqno(&obj->last_write,
161 &obj->base.dev->struct_mutex),
David Weinehall36cdd012016-08-22 13:59:31 +0300162 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100168 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800169 pin_count++;
Dan Carpenterba0635f2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000174 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100175 if (!drm_mm_node_allocated(&vma->node))
176 continue;
177
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100178 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100179 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100180 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100181 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000182 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100183 if (vma->fence)
184 seq_printf(m, " , fence: %d%s",
185 vma->fence->id,
186 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000187 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700188 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000189 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100190 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100191 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000192 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100193 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000194 *t++ = 'p';
195 if (obj->fault_mappable)
196 *t++ = 'f';
197 *t = '\0';
198 seq_printf(m, " (%s mappable)", s);
199 }
Chris Wilson27c01aa2016-08-04 07:52:30 +0100200
Chris Wilsond72d9082016-08-04 07:52:31 +0100201 engine = i915_gem_active_get_engine(&obj->last_write,
David Weinehall36cdd012016-08-22 13:59:31 +0300202 &dev_priv->drm.struct_mutex);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100203 if (engine)
204 seq_printf(m, " (%s)", engine->name);
205
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100206 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
207 if (frontbuffer_bits)
208 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100209}
210
Chris Wilson6d2b8882013-08-07 18:30:54 +0100211static int obj_rank_by_stolen(void *priv,
212 struct list_head *A, struct list_head *B)
213{
214 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200215 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100216 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200217 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100218
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200219 if (a->stolen->start < b->stolen->start)
220 return -1;
221 if (a->stolen->start > b->stolen->start)
222 return 1;
223 return 0;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100224}
225
226static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
227{
David Weinehall36cdd012016-08-22 13:59:31 +0300228 struct drm_i915_private *dev_priv = node_to_i915(m->private);
229 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100230 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300231 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100232 LIST_HEAD(stolen);
233 int count, ret;
234
235 ret = mutex_lock_interruptible(&dev->struct_mutex);
236 if (ret)
237 return ret;
238
239 total_obj_size = total_gtt_size = count = 0;
240 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
241 if (obj->stolen == NULL)
242 continue;
243
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200244 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100245
246 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100247 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100248 count++;
249 }
250 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
251 if (obj->stolen == NULL)
252 continue;
253
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100255
256 total_obj_size += obj->base.size;
257 count++;
258 }
259 list_sort(NULL, &stolen, obj_rank_by_stolen);
260 seq_puts(m, "Stolen:\n");
261 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200262 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100263 seq_puts(m, " ");
264 describe_obj(m, obj);
265 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200266 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100267 }
268 mutex_unlock(&dev->struct_mutex);
269
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300270 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b8882013-08-07 18:30:54 +0100271 count, total_obj_size, total_gtt_size);
272 return 0;
273}
274
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100275struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000276 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300277 unsigned long count;
278 u64 total, unbound;
279 u64 global, shared;
280 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100281};
282
283static int per_file_stats(int id, void *ptr, void *data)
284{
285 struct drm_i915_gem_object *obj = ptr;
286 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000287 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100288
289 stats->count++;
290 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100291 if (!obj->bind_count)
292 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000293 if (obj->base.name || obj->base.dma_buf)
294 stats->shared += obj->base.size;
295
Chris Wilson894eeec2016-08-04 07:52:20 +0100296 list_for_each_entry(vma, &obj->vma_list, obj_link) {
297 if (!drm_mm_node_allocated(&vma->node))
298 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000299
Chris Wilson3272db52016-08-04 16:32:32 +0100300 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100301 stats->global += vma->node.size;
302 } else {
303 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000304
Chris Wilson2bfa9962016-08-04 07:52:25 +0100305 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000306 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000307 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100308
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100309 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100310 stats->active += vma->node.size;
311 else
312 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100313 }
314
315 return 0;
316}
317
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100318#define print_file_stats(m, name, stats) do { \
319 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300320 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100321 name, \
322 stats.count, \
323 stats.total, \
324 stats.active, \
325 stats.inactive, \
326 stats.global, \
327 stats.shared, \
328 stats.unbound); \
329} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800330
331static void print_batch_pool_stats(struct seq_file *m,
332 struct drm_i915_private *dev_priv)
333{
334 struct drm_i915_gem_object *obj;
335 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000336 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000337 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800338
339 memset(&stats, 0, sizeof(stats));
340
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000341 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000342 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100343 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000344 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100345 batch_pool_link)
346 per_file_stats(0, obj, &stats);
347 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100348 }
Brad Volkin493018d2014-12-11 12:13:08 -0800349
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100350 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800351}
352
Chris Wilson15da9562016-05-24 14:53:43 +0100353static int per_file_ctx_stats(int id, void *ptr, void *data)
354{
355 struct i915_gem_context *ctx = ptr;
356 int n;
357
358 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
359 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100360 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100361 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100362 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100363 }
364
365 return 0;
366}
367
368static void print_context_stats(struct seq_file *m,
369 struct drm_i915_private *dev_priv)
370{
David Weinehall36cdd012016-08-22 13:59:31 +0300371 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100372 struct file_stats stats;
373 struct drm_file *file;
374
375 memset(&stats, 0, sizeof(stats));
376
David Weinehall36cdd012016-08-22 13:59:31 +0300377 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100378 if (dev_priv->kernel_context)
379 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
380
David Weinehall36cdd012016-08-22 13:59:31 +0300381 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100382 struct drm_i915_file_private *fpriv = file->driver_priv;
383 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
384 }
David Weinehall36cdd012016-08-22 13:59:31 +0300385 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100386
387 print_file_stats(m, "[k]contexts", stats);
388}
389
David Weinehall36cdd012016-08-22 13:59:31 +0300390static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100391{
David Weinehall36cdd012016-08-22 13:59:31 +0300392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
393 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300394 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100395 u32 count, mapped_count, purgeable_count, dpy_count;
396 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000397 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100398 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100399 int ret;
400
401 ret = mutex_lock_interruptible(&dev->struct_mutex);
402 if (ret)
403 return ret;
404
Chris Wilson6299f992010-11-24 12:23:44 +0000405 seq_printf(m, "%u objects, %zu bytes\n",
406 dev_priv->mm.object_count,
407 dev_priv->mm.object_memory);
408
Chris Wilson1544c422016-08-15 13:18:16 +0100409 size = count = 0;
410 mapped_size = mapped_count = 0;
411 purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700412 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100413 size += obj->base.size;
414 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200415
Chris Wilsonb7abb712012-08-20 11:33:30 +0200416 if (obj->madv == I915_MADV_DONTNEED) {
417 purgeable_size += obj->base.size;
418 ++purgeable_count;
419 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100420
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100421 if (obj->mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100422 mapped_count++;
423 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100424 }
Chris Wilson6299f992010-11-24 12:23:44 +0000425 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100426 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
427
428 size = count = dpy_size = dpy_count = 0;
429 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
430 size += obj->base.size;
431 ++count;
432
433 if (obj->pin_display) {
434 dpy_size += obj->base.size;
435 ++dpy_count;
436 }
437
438 if (obj->madv == I915_MADV_DONTNEED) {
439 purgeable_size += obj->base.size;
440 ++purgeable_count;
441 }
442
443 if (obj->mapping) {
444 mapped_count++;
445 mapped_size += obj->base.size;
446 }
447 }
448 seq_printf(m, "%u bound objects, %llu bytes\n",
449 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300450 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200451 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100452 seq_printf(m, "%u mapped objects, %llu bytes\n",
453 mapped_count, mapped_size);
454 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
455 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000456
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300457 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300458 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100459
Damien Lespiau267f0c92013-06-24 22:59:48 +0100460 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800461 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200462 mutex_unlock(&dev->struct_mutex);
463
464 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100465 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100466 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
467 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100468 struct drm_i915_file_private *file_priv = file->driver_priv;
469 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900470 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100471
472 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000473 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100474 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100475 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100476 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900477 /*
478 * Although we have a valid reference on file->pid, that does
479 * not guarantee that the task_struct who called get_pid() is
480 * still alive (e.g. get_pid(current) => fork() => exit()).
481 * Therefore, we need to protect this ->comm access using RCU.
482 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100483 mutex_lock(&dev->struct_mutex);
484 request = list_first_entry_or_null(&file_priv->mm.request_list,
485 struct drm_i915_gem_request,
486 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900487 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100488 task = pid_task(request && request->ctx->pid ?
489 request->ctx->pid : file->pid,
490 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800491 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900492 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100493 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100494 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200495 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100496
497 return 0;
498}
499
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100500static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000501{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100502 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300503 struct drm_i915_private *dev_priv = node_to_i915(node);
504 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100505 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000506 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300507 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000508 int count, ret;
509
510 ret = mutex_lock_interruptible(&dev->struct_mutex);
511 if (ret)
512 return ret;
513
514 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700515 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6da84822016-08-15 10:48:44 +0100516 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100517 continue;
518
Damien Lespiau267f0c92013-06-24 22:59:48 +0100519 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000520 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100521 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000522 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100523 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000524 count++;
525 }
526
527 mutex_unlock(&dev->struct_mutex);
528
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300529 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000530 count, total_obj_size, total_gtt_size);
531
532 return 0;
533}
534
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535static int i915_gem_pageflip_info(struct seq_file *m, void *data)
536{
David Weinehall36cdd012016-08-22 13:59:31 +0300537 struct drm_i915_private *dev_priv = node_to_i915(m->private);
538 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200540 int ret;
541
542 ret = mutex_lock_interruptible(&dev->struct_mutex);
543 if (ret)
544 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100545
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100546 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800547 const char pipe = pipe_name(crtc->pipe);
548 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200549 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100550
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200551 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200552 work = crtc->flip_work;
553 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800554 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 pipe, plane);
556 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200557 u32 pending;
558 u32 addr;
559
560 pending = atomic_read(&work->pending);
561 if (pending) {
562 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
563 pipe, plane);
564 } else {
565 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
566 pipe, plane);
567 }
568 if (work->flip_queued_req) {
569 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
570
571 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
572 engine->name,
573 i915_gem_request_get_seqno(work->flip_queued_req),
574 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100575 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100576 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200577 } else
578 seq_printf(m, "Flip not associated with any ring\n");
579 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
580 work->flip_queued_vblank,
581 work->flip_ready_vblank,
582 intel_crtc_get_vblank_counter(crtc));
583 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
584
David Weinehall36cdd012016-08-22 13:59:31 +0300585 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200586 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
587 else
588 addr = I915_READ(DSPADDR(crtc->plane));
589 seq_printf(m, "Current scanout address 0x%08x\n", addr);
590
591 if (work->pending_flip_obj) {
592 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
593 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100594 }
595 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200596 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100597 }
598
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200599 mutex_unlock(&dev->struct_mutex);
600
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100601 return 0;
602}
603
Brad Volkin493018d2014-12-11 12:13:08 -0800604static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
605{
David Weinehall36cdd012016-08-22 13:59:31 +0300606 struct drm_i915_private *dev_priv = node_to_i915(m->private);
607 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800608 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000609 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100610 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000611 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800612
613 ret = mutex_lock_interruptible(&dev->struct_mutex);
614 if (ret)
615 return ret;
616
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000617 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000618 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100619 int count;
620
621 count = 0;
622 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000623 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 batch_pool_link)
625 count++;
626 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000627 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100628
629 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000630 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100631 batch_pool_link) {
632 seq_puts(m, " ");
633 describe_obj(m, obj);
634 seq_putc(m, '\n');
635 }
636
637 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100638 }
Brad Volkin493018d2014-12-11 12:13:08 -0800639 }
640
Chris Wilson8d9d5742015-04-07 16:20:38 +0100641 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800642
643 mutex_unlock(&dev->struct_mutex);
644
645 return 0;
646}
647
Ben Gamari20172632009-02-17 20:08:50 -0500648static int i915_gem_request_info(struct seq_file *m, void *data)
649{
David Weinehall36cdd012016-08-22 13:59:31 +0300650 struct drm_i915_private *dev_priv = node_to_i915(m->private);
651 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000652 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200653 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000654 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100655
656 ret = mutex_lock_interruptible(&dev->struct_mutex);
657 if (ret)
658 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500659
Chris Wilson2d1070b2015-04-01 10:36:56 +0100660 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000661 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100662 int count;
663
664 count = 0;
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100665 list_for_each_entry(req, &engine->request_list, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100666 count++;
667 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100668 continue;
669
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000670 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilsonefdf7c02016-08-04 07:52:33 +0100671 list_for_each_entry(req, &engine->request_list, link) {
Chris Wilsonc84455b2016-08-15 10:49:08 +0100672 struct pid *pid = req->ctx->pid;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100673 struct task_struct *task;
674
675 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100676 task = pid ? pid_task(pid, PIDTYPE_PID) : NULL;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100677 seq_printf(m, " %x @ %d: %s [%d]\n",
Chris Wilson04769652016-07-20 09:21:11 +0100678 req->fence.seqno,
Daniel Vettereed29a52015-05-21 14:21:25 +0200679 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100680 task ? task->comm : "<unknown>",
681 task ? task->pid : -1);
682 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100683 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100684
685 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500686 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100687 mutex_unlock(&dev->struct_mutex);
688
Chris Wilson2d1070b2015-04-01 10:36:56 +0100689 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100690 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100691
Ben Gamari20172632009-02-17 20:08:50 -0500692 return 0;
693}
694
Chris Wilsonb2223492010-10-27 15:27:33 +0100695static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000696 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100697{
Chris Wilson688e6c72016-07-01 17:23:15 +0100698 struct intel_breadcrumbs *b = &engine->breadcrumbs;
699 struct rb_node *rb;
700
Chris Wilson12471ba2016-04-09 10:57:55 +0100701 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100702 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100703
704 spin_lock(&b->lock);
705 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
706 struct intel_wait *w = container_of(rb, typeof(*w), node);
707
708 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
709 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
710 }
711 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100712}
713
Ben Gamari20172632009-02-17 20:08:50 -0500714static int i915_gem_seqno_info(struct seq_file *m, void *data)
715{
David Weinehall36cdd012016-08-22 13:59:31 +0300716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000717 struct intel_engine_cs *engine;
Ben Gamari20172632009-02-17 20:08:50 -0500718
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000719 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000720 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721
Ben Gamari20172632009-02-17 20:08:50 -0500722 return 0;
723}
724
725
726static int i915_interrupt_info(struct seq_file *m, void *data)
727{
David Weinehall36cdd012016-08-22 13:59:31 +0300728 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000729 struct intel_engine_cs *engine;
Chris Wilson4bb05042016-09-03 07:53:43 +0100730 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100731
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200732 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500733
David Weinehall36cdd012016-08-22 13:59:31 +0300734 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300735 seq_printf(m, "Master Interrupt Control:\t%08x\n",
736 I915_READ(GEN8_MASTER_IRQ));
737
738 seq_printf(m, "Display IER:\t%08x\n",
739 I915_READ(VLV_IER));
740 seq_printf(m, "Display IIR:\t%08x\n",
741 I915_READ(VLV_IIR));
742 seq_printf(m, "Display IIR_RW:\t%08x\n",
743 I915_READ(VLV_IIR_RW));
744 seq_printf(m, "Display IMR:\t%08x\n",
745 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100746 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300747 seq_printf(m, "Pipe %c stat:\t%08x\n",
748 pipe_name(pipe),
749 I915_READ(PIPESTAT(pipe)));
750
751 seq_printf(m, "Port hotplug:\t%08x\n",
752 I915_READ(PORT_HOTPLUG_EN));
753 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
754 I915_READ(VLV_DPFLIPSTAT));
755 seq_printf(m, "DPINVGTT:\t%08x\n",
756 I915_READ(DPINVGTT));
757
758 for (i = 0; i < 4; i++) {
759 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
760 i, I915_READ(GEN8_GT_IMR(i)));
761 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
762 i, I915_READ(GEN8_GT_IIR(i)));
763 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
764 i, I915_READ(GEN8_GT_IER(i)));
765 }
766
767 seq_printf(m, "PCU interrupt mask:\t%08x\n",
768 I915_READ(GEN8_PCU_IMR));
769 seq_printf(m, "PCU interrupt identity:\t%08x\n",
770 I915_READ(GEN8_PCU_IIR));
771 seq_printf(m, "PCU interrupt enable:\t%08x\n",
772 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300773 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700774 seq_printf(m, "Master Interrupt Control:\t%08x\n",
775 I915_READ(GEN8_MASTER_IRQ));
776
777 for (i = 0; i < 4; i++) {
778 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
779 i, I915_READ(GEN8_GT_IMR(i)));
780 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
781 i, I915_READ(GEN8_GT_IIR(i)));
782 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
783 i, I915_READ(GEN8_GT_IER(i)));
784 }
785
Damien Lespiau055e3932014-08-18 13:49:10 +0100786 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200787 enum intel_display_power_domain power_domain;
788
789 power_domain = POWER_DOMAIN_PIPE(pipe);
790 if (!intel_display_power_get_if_enabled(dev_priv,
791 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300792 seq_printf(m, "Pipe %c power disabled\n",
793 pipe_name(pipe));
794 continue;
795 }
Ben Widawskya123f152013-11-02 21:07:10 -0700796 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000797 pipe_name(pipe),
798 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700799 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000800 pipe_name(pipe),
801 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700802 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000803 pipe_name(pipe),
804 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200805
806 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700807 }
808
809 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
810 I915_READ(GEN8_DE_PORT_IMR));
811 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
812 I915_READ(GEN8_DE_PORT_IIR));
813 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
814 I915_READ(GEN8_DE_PORT_IER));
815
816 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
817 I915_READ(GEN8_DE_MISC_IMR));
818 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
819 I915_READ(GEN8_DE_MISC_IIR));
820 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
821 I915_READ(GEN8_DE_MISC_IER));
822
823 seq_printf(m, "PCU interrupt mask:\t%08x\n",
824 I915_READ(GEN8_PCU_IMR));
825 seq_printf(m, "PCU interrupt identity:\t%08x\n",
826 I915_READ(GEN8_PCU_IIR));
827 seq_printf(m, "PCU interrupt enable:\t%08x\n",
828 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300829 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700830 seq_printf(m, "Display IER:\t%08x\n",
831 I915_READ(VLV_IER));
832 seq_printf(m, "Display IIR:\t%08x\n",
833 I915_READ(VLV_IIR));
834 seq_printf(m, "Display IIR_RW:\t%08x\n",
835 I915_READ(VLV_IIR_RW));
836 seq_printf(m, "Display IMR:\t%08x\n",
837 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100838 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700839 seq_printf(m, "Pipe %c stat:\t%08x\n",
840 pipe_name(pipe),
841 I915_READ(PIPESTAT(pipe)));
842
843 seq_printf(m, "Master IER:\t%08x\n",
844 I915_READ(VLV_MASTER_IER));
845
846 seq_printf(m, "Render IER:\t%08x\n",
847 I915_READ(GTIER));
848 seq_printf(m, "Render IIR:\t%08x\n",
849 I915_READ(GTIIR));
850 seq_printf(m, "Render IMR:\t%08x\n",
851 I915_READ(GTIMR));
852
853 seq_printf(m, "PM IER:\t\t%08x\n",
854 I915_READ(GEN6_PMIER));
855 seq_printf(m, "PM IIR:\t\t%08x\n",
856 I915_READ(GEN6_PMIIR));
857 seq_printf(m, "PM IMR:\t\t%08x\n",
858 I915_READ(GEN6_PMIMR));
859
860 seq_printf(m, "Port hotplug:\t%08x\n",
861 I915_READ(PORT_HOTPLUG_EN));
862 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
863 I915_READ(VLV_DPFLIPSTAT));
864 seq_printf(m, "DPINVGTT:\t%08x\n",
865 I915_READ(DPINVGTT));
866
David Weinehall36cdd012016-08-22 13:59:31 +0300867 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800868 seq_printf(m, "Interrupt enable: %08x\n",
869 I915_READ(IER));
870 seq_printf(m, "Interrupt identity: %08x\n",
871 I915_READ(IIR));
872 seq_printf(m, "Interrupt mask: %08x\n",
873 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100874 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800875 seq_printf(m, "Pipe %c stat: %08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800878 } else {
879 seq_printf(m, "North Display Interrupt enable: %08x\n",
880 I915_READ(DEIER));
881 seq_printf(m, "North Display Interrupt identity: %08x\n",
882 I915_READ(DEIIR));
883 seq_printf(m, "North Display Interrupt mask: %08x\n",
884 I915_READ(DEIMR));
885 seq_printf(m, "South Display Interrupt enable: %08x\n",
886 I915_READ(SDEIER));
887 seq_printf(m, "South Display Interrupt identity: %08x\n",
888 I915_READ(SDEIIR));
889 seq_printf(m, "South Display Interrupt mask: %08x\n",
890 I915_READ(SDEIMR));
891 seq_printf(m, "Graphics Interrupt enable: %08x\n",
892 I915_READ(GTIER));
893 seq_printf(m, "Graphics Interrupt identity: %08x\n",
894 I915_READ(GTIIR));
895 seq_printf(m, "Graphics Interrupt mask: %08x\n",
896 I915_READ(GTIMR));
897 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000898 for_each_engine(engine, dev_priv) {
David Weinehall36cdd012016-08-22 13:59:31 +0300899 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100900 seq_printf(m,
901 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000902 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000903 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000904 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000905 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200906 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100907
Ben Gamari20172632009-02-17 20:08:50 -0500908 return 0;
909}
910
Chris Wilsona6172a82009-02-11 14:26:38 +0000911static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
912{
David Weinehall36cdd012016-08-22 13:59:31 +0300913 struct drm_i915_private *dev_priv = node_to_i915(m->private);
914 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100915 int i, ret;
916
917 ret = mutex_lock_interruptible(&dev->struct_mutex);
918 if (ret)
919 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000920
Chris Wilsona6172a82009-02-11 14:26:38 +0000921 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
922 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100923 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000924
Chris Wilson6c085a72012-08-20 11:40:46 +0200925 seq_printf(m, "Fence %d, pin count = %d, object = ",
926 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100927 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100928 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100929 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100930 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100931 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000932 }
933
Chris Wilson05394f32010-11-08 19:18:58 +0000934 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000935 return 0;
936}
937
Ben Gamari20172632009-02-17 20:08:50 -0500938static int i915_hws_info(struct seq_file *m, void *data)
939{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100940 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300941 struct drm_i915_private *dev_priv = node_to_i915(node);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000942 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100943 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100944 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500945
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000946 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000947 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500948 if (hws == NULL)
949 return 0;
950
951 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
952 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
953 i * 4,
954 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
955 }
956 return 0;
957}
958
Daniel Vetterd5442302012-04-27 15:17:40 +0200959static ssize_t
960i915_error_state_write(struct file *filp,
961 const char __user *ubuf,
962 size_t cnt,
963 loff_t *ppos)
964{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300965 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200966
967 DRM_DEBUG_DRIVER("Resetting error state\n");
Chris Wilson662d19e2016-09-01 21:55:10 +0100968 i915_destroy_error_state(error_priv->dev);
Daniel Vetterd5442302012-04-27 15:17:40 +0200969
970 return cnt;
971}
972
973static int i915_error_state_open(struct inode *inode, struct file *file)
974{
David Weinehall36cdd012016-08-22 13:59:31 +0300975 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200976 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200977
978 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
979 if (!error_priv)
980 return -ENOMEM;
981
David Weinehall36cdd012016-08-22 13:59:31 +0300982 error_priv->dev = &dev_priv->drm;
Daniel Vetterd5442302012-04-27 15:17:40 +0200983
David Weinehall36cdd012016-08-22 13:59:31 +0300984 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200985
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300986 file->private_data = error_priv;
987
988 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200989}
990
991static int i915_error_state_release(struct inode *inode, struct file *file)
992{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300993 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200994
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300995 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200996 kfree(error_priv);
997
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300998 return 0;
999}
1000
1001static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1002 size_t count, loff_t *pos)
1003{
1004 struct i915_error_state_file_priv *error_priv = file->private_data;
1005 struct drm_i915_error_state_buf error_str;
1006 loff_t tmp_pos = 0;
1007 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001008 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001009
David Weinehall36cdd012016-08-22 13:59:31 +03001010 ret = i915_error_state_buf_init(&error_str,
1011 to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001012 if (ret)
1013 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001014
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001015 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001016 if (ret)
1017 goto out;
1018
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001019 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1020 error_str.buf,
1021 error_str.bytes);
1022
1023 if (ret_count < 0)
1024 ret = ret_count;
1025 else
1026 *pos = error_str.start + ret_count;
1027out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001028 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001029 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001030}
1031
1032static const struct file_operations i915_error_state_fops = {
1033 .owner = THIS_MODULE,
1034 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001035 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001036 .write = i915_error_state_write,
1037 .llseek = default_llseek,
1038 .release = i915_error_state_release,
1039};
1040
Kees Cook647416f2013-03-10 14:10:06 -07001041static int
1042i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001043{
David Weinehall36cdd012016-08-22 13:59:31 +03001044 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001045 int ret;
1046
David Weinehall36cdd012016-08-22 13:59:31 +03001047 ret = mutex_lock_interruptible(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001048 if (ret)
1049 return ret;
1050
Kees Cook647416f2013-03-10 14:10:06 -07001051 *val = dev_priv->next_seqno;
David Weinehall36cdd012016-08-22 13:59:31 +03001052 mutex_unlock(&dev_priv->drm.struct_mutex);
Mika Kuoppala40633212012-12-04 15:12:00 +02001053
Kees Cook647416f2013-03-10 14:10:06 -07001054 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001055}
1056
Kees Cook647416f2013-03-10 14:10:06 -07001057static int
1058i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001059{
David Weinehall36cdd012016-08-22 13:59:31 +03001060 struct drm_i915_private *dev_priv = data;
1061 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001062 int ret;
1063
Mika Kuoppala40633212012-12-04 15:12:00 +02001064 ret = mutex_lock_interruptible(&dev->struct_mutex);
1065 if (ret)
1066 return ret;
1067
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001068 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001069 mutex_unlock(&dev->struct_mutex);
1070
Kees Cook647416f2013-03-10 14:10:06 -07001071 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001072}
1073
Kees Cook647416f2013-03-10 14:10:06 -07001074DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1075 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001076 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001077
Deepak Sadb4bd12014-03-31 11:30:02 +05301078static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001079{
David Weinehall36cdd012016-08-22 13:59:31 +03001080 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1081 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001082 int ret = 0;
1083
1084 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001085
David Weinehall36cdd012016-08-22 13:59:31 +03001086 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001087 u16 rgvswctl = I915_READ16(MEMSWCTL);
1088 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1089
1090 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1091 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1092 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1093 MEMSTAT_VID_SHIFT);
1094 seq_printf(m, "Current P-state: %d\n",
1095 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001096 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001097 u32 freq_sts;
1098
1099 mutex_lock(&dev_priv->rps.hw_lock);
1100 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1101 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1102 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1103
1104 seq_printf(m, "actual GPU freq: %d MHz\n",
1105 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1106
1107 seq_printf(m, "current GPU freq: %d MHz\n",
1108 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1109
1110 seq_printf(m, "max GPU freq: %d MHz\n",
1111 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1112
1113 seq_printf(m, "min GPU freq: %d MHz\n",
1114 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1115
1116 seq_printf(m, "idle GPU freq: %d MHz\n",
1117 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1118
1119 seq_printf(m,
1120 "efficient (RPe) frequency: %d MHz\n",
1121 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1122 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001123 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001124 u32 rp_state_limits;
1125 u32 gt_perf_status;
1126 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001127 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001128 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001129 u32 rpupei, rpcurup, rpprevup;
1130 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001131 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001132 int max_freq;
1133
Bob Paauwe35040562015-06-25 14:54:07 -07001134 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
David Weinehall36cdd012016-08-22 13:59:31 +03001135 if (IS_BROXTON(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001136 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1137 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1138 } else {
1139 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1140 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1141 }
1142
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001143 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001144 ret = mutex_lock_interruptible(&dev->struct_mutex);
1145 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001146 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001147
Mika Kuoppala59bad942015-01-16 11:34:40 +02001148 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001149
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001150 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001151 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301152 reqf >>= 23;
1153 else {
1154 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001155 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301156 reqf >>= 24;
1157 else
1158 reqf >>= 25;
1159 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001160 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001161
Chris Wilson0d8f9492014-03-27 09:06:14 +00001162 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1163 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1164 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1165
Jesse Barnesccab5c82011-01-18 15:49:25 -08001166 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301167 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1168 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1169 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1170 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1171 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1172 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001173 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301174 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001175 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001176 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1177 else
1178 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001179 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001180
Mika Kuoppala59bad942015-01-16 11:34:40 +02001181 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001182 mutex_unlock(&dev->struct_mutex);
1183
David Weinehall36cdd012016-08-22 13:59:31 +03001184 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001185 pm_ier = I915_READ(GEN6_PMIER);
1186 pm_imr = I915_READ(GEN6_PMIMR);
1187 pm_isr = I915_READ(GEN6_PMISR);
1188 pm_iir = I915_READ(GEN6_PMIIR);
1189 pm_mask = I915_READ(GEN6_PMINTRMSK);
1190 } else {
1191 pm_ier = I915_READ(GEN8_GT_IER(2));
1192 pm_imr = I915_READ(GEN8_GT_IMR(2));
1193 pm_isr = I915_READ(GEN8_GT_ISR(2));
1194 pm_iir = I915_READ(GEN8_GT_IIR(2));
1195 pm_mask = I915_READ(GEN6_PMINTRMSK);
1196 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001197 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001198 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301199 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001200 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001201 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001202 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203 seq_printf(m, "Render p-state VID: %d\n",
1204 gt_perf_status & 0xff);
1205 seq_printf(m, "Render p-state limit: %d\n",
1206 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001207 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1208 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1209 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1210 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001211 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001212 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301213 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1214 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1215 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1216 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1217 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1218 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001219 seq_printf(m, "Up threshold: %d%%\n",
1220 dev_priv->rps.up_threshold);
1221
Akash Goeld6cda9c2016-04-23 00:05:46 +05301222 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1223 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1224 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1225 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1226 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1227 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001228 seq_printf(m, "Down threshold: %d%%\n",
1229 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001230
David Weinehall36cdd012016-08-22 13:59:31 +03001231 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001232 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001233 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001234 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001235 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001236 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001237
1238 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001239 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001240 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001241 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001242 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001243
David Weinehall36cdd012016-08-22 13:59:31 +03001244 max_freq = (IS_BROXTON(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001245 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001246 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001247 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001248 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001249 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001250 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001251 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001252
Chris Wilsond86ed342015-04-27 13:41:19 +01001253 seq_printf(m, "Current freq: %d MHz\n",
1254 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1255 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001256 seq_printf(m, "Idle freq: %d MHz\n",
1257 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001258 seq_printf(m, "Min freq: %d MHz\n",
1259 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001260 seq_printf(m, "Boost freq: %d MHz\n",
1261 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001262 seq_printf(m, "Max freq: %d MHz\n",
1263 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1264 seq_printf(m,
1265 "efficient (RPe) frequency: %d MHz\n",
1266 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001267 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001268 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001269 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001270
Mika Kahola1170f282015-09-25 14:00:32 +03001271 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1272 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1273 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1274
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001275out:
1276 intel_runtime_pm_put(dev_priv);
1277 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001278}
1279
Chris Wilsonf654449a2015-01-26 18:03:04 +02001280static int i915_hangcheck_info(struct seq_file *m, void *unused)
1281{
David Weinehall36cdd012016-08-22 13:59:31 +03001282 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001283 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001284 u64 acthd[I915_NUM_ENGINES];
1285 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001286 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001287 enum intel_engine_id id;
1288 int j;
Chris Wilsonf654449a2015-01-26 18:03:04 +02001289
Chris Wilson8af29b02016-09-09 14:11:47 +01001290 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1291 seq_printf(m, "Wedged\n");
1292 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1293 seq_printf(m, "Reset in progress\n");
1294 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1295 seq_printf(m, "Waiter holding struct mutex\n");
1296 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1297 seq_printf(m, "struct_mutex blocked for reset\n");
1298
Chris Wilsonf654449a2015-01-26 18:03:04 +02001299 if (!i915.enable_hangcheck) {
1300 seq_printf(m, "Hangcheck disabled\n");
1301 return 0;
1302 }
1303
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001304 intel_runtime_pm_get(dev_priv);
1305
Dave Gordonc3232b12016-03-23 18:19:53 +00001306 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001307 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001308 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001309 }
1310
Chris Wilsonc0336662016-05-06 15:40:21 +01001311 i915_get_extra_instdone(dev_priv, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001312
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001313 intel_runtime_pm_put(dev_priv);
1314
Chris Wilsonf654449a2015-01-26 18:03:04 +02001315 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1316 seq_printf(m, "Hangcheck active, fires in %dms\n",
1317 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1318 jiffies));
1319 } else
1320 seq_printf(m, "Hangcheck inactive\n");
1321
Dave Gordonc3232b12016-03-23 18:19:53 +00001322 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001323 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001324 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1325 engine->hangcheck.seqno,
1326 seqno[id],
1327 engine->last_submitted_seqno);
Chris Wilson83348ba2016-08-09 17:47:51 +01001328 seq_printf(m, "\twaiters? %s, fake irq active? %s\n",
1329 yesno(intel_engine_has_waiter(engine)),
1330 yesno(test_bit(engine->id,
1331 &dev_priv->gpu_error.missed_irq_rings)));
Chris Wilsonf654449a2015-01-26 18:03:04 +02001332 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001333 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001334 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001335 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1336 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001337
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001338 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001339 seq_puts(m, "\tinstdone read =");
1340
1341 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1342 seq_printf(m, " 0x%08x", instdone[j]);
1343
1344 seq_puts(m, "\n\tinstdone accu =");
1345
1346 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1347 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001348 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001349
1350 seq_puts(m, "\n");
1351 }
Chris Wilsonf654449a2015-01-26 18:03:04 +02001352 }
1353
1354 return 0;
1355}
1356
Ben Widawsky4d855292011-12-12 19:34:16 -08001357static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001358{
David Weinehall36cdd012016-08-22 13:59:31 +03001359 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1360 struct drm_device *dev = &dev_priv->drm;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001361 u32 rgvmodectl, rstdbyctl;
1362 u16 crstandvid;
1363 int ret;
1364
1365 ret = mutex_lock_interruptible(&dev->struct_mutex);
1366 if (ret)
1367 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001368 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001369
1370 rgvmodectl = I915_READ(MEMMODECTL);
1371 rstdbyctl = I915_READ(RSTDBYCTL);
1372 crstandvid = I915_READ16(CRSTANDVID);
1373
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001374 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001375 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001376
Jani Nikula742f4912015-09-03 11:16:09 +03001377 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001378 seq_printf(m, "Boost freq: %d\n",
1379 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1380 MEMMODE_BOOST_FREQ_SHIFT);
1381 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001382 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001383 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001384 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001385 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001386 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001387 seq_printf(m, "Starting frequency: P%d\n",
1388 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001389 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001390 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001391 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1392 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1393 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1394 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001395 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001396 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001397 switch (rstdbyctl & RSX_STATUS_MASK) {
1398 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001399 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001400 break;
1401 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001402 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001403 break;
1404 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001406 break;
1407 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001408 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001409 break;
1410 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001412 break;
1413 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001414 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001415 break;
1416 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001418 break;
1419 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001420
1421 return 0;
1422}
1423
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001424static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001425{
David Weinehall36cdd012016-08-22 13:59:31 +03001426 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001427 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001428
1429 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001430 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001431 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001432 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001433 fw_domain->wake_count);
1434 }
1435 spin_unlock_irq(&dev_priv->uncore.lock);
1436
1437 return 0;
1438}
1439
Deepak S669ab5a2014-01-10 15:18:26 +05301440static int vlv_drpc_info(struct seq_file *m)
1441{
David Weinehall36cdd012016-08-22 13:59:31 +03001442 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001443 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301444
Imre Deakd46c0512014-04-14 20:24:27 +03001445 intel_runtime_pm_get(dev_priv);
1446
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001447 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301448 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1449 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1450
Imre Deakd46c0512014-04-14 20:24:27 +03001451 intel_runtime_pm_put(dev_priv);
1452
Deepak S669ab5a2014-01-10 15:18:26 +05301453 seq_printf(m, "Video Turbo Mode: %s\n",
1454 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1455 seq_printf(m, "Turbo enabled: %s\n",
1456 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1457 seq_printf(m, "HW control enabled: %s\n",
1458 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1459 seq_printf(m, "SW control enabled: %s\n",
1460 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1461 GEN6_RP_MEDIA_SW_MODE));
1462 seq_printf(m, "RC6 Enabled: %s\n",
1463 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1464 GEN6_RC_CTL_EI_MODE(1))));
1465 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001466 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301467 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001468 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301469
Imre Deak9cc19be2014-04-14 20:24:24 +03001470 seq_printf(m, "Render RC6 residency since boot: %u\n",
1471 I915_READ(VLV_GT_RENDER_RC6));
1472 seq_printf(m, "Media RC6 residency since boot: %u\n",
1473 I915_READ(VLV_GT_MEDIA_RC6));
1474
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001475 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301476}
1477
Ben Widawsky4d855292011-12-12 19:34:16 -08001478static int gen6_drpc_info(struct seq_file *m)
1479{
David Weinehall36cdd012016-08-22 13:59:31 +03001480 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1481 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001482 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301483 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001484 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001485 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001486
1487 ret = mutex_lock_interruptible(&dev->struct_mutex);
1488 if (ret)
1489 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001490 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001491
Chris Wilson907b28c2013-07-19 20:36:52 +01001492 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001493 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001494 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001495
1496 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001497 seq_puts(m, "RC information inaccurate because somebody "
1498 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001499 } else {
1500 /* NB: we cannot use forcewake, else we read the wrong values */
1501 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1502 udelay(10);
1503 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1504 }
1505
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001506 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001507 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001508
1509 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1510 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001511 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301512 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1513 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1514 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001515 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001516 mutex_lock(&dev_priv->rps.hw_lock);
1517 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1518 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001519
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001520 intel_runtime_pm_put(dev_priv);
1521
Ben Widawsky4d855292011-12-12 19:34:16 -08001522 seq_printf(m, "Video Turbo Mode: %s\n",
1523 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1524 seq_printf(m, "HW control enabled: %s\n",
1525 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1526 seq_printf(m, "SW control enabled: %s\n",
1527 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1528 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001529 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001530 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1531 seq_printf(m, "RC6 Enabled: %s\n",
1532 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001533 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301534 seq_printf(m, "Render Well Gating Enabled: %s\n",
1535 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1536 seq_printf(m, "Media Well Gating Enabled: %s\n",
1537 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1538 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001539 seq_printf(m, "Deep RC6 Enabled: %s\n",
1540 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1541 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1542 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001543 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001544 switch (gt_core_status & GEN6_RCn_MASK) {
1545 case GEN6_RC0:
1546 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001547 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001548 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001549 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001550 break;
1551 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001552 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001553 break;
1554 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001555 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001556 break;
1557 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001558 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001559 break;
1560 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001561 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001562 break;
1563 }
1564
1565 seq_printf(m, "Core Power Down: %s\n",
1566 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001567 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301568 seq_printf(m, "Render Power Well: %s\n",
1569 (gen9_powergate_status &
1570 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1571 seq_printf(m, "Media Power Well: %s\n",
1572 (gen9_powergate_status &
1573 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1574 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001575
1576 /* Not exactly sure what this is */
1577 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1578 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1579 seq_printf(m, "RC6 residency since boot: %u\n",
1580 I915_READ(GEN6_GT_GFX_RC6));
1581 seq_printf(m, "RC6+ residency since boot: %u\n",
1582 I915_READ(GEN6_GT_GFX_RC6p));
1583 seq_printf(m, "RC6++ residency since boot: %u\n",
1584 I915_READ(GEN6_GT_GFX_RC6pp));
1585
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001586 seq_printf(m, "RC6 voltage: %dmV\n",
1587 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1588 seq_printf(m, "RC6+ voltage: %dmV\n",
1589 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1590 seq_printf(m, "RC6++ voltage: %dmV\n",
1591 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301592 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001593}
1594
1595static int i915_drpc_info(struct seq_file *m, void *unused)
1596{
David Weinehall36cdd012016-08-22 13:59:31 +03001597 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001598
David Weinehall36cdd012016-08-22 13:59:31 +03001599 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301600 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001601 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001602 return gen6_drpc_info(m);
1603 else
1604 return ironlake_drpc_info(m);
1605}
1606
Daniel Vetter9a851782015-06-18 10:30:22 +02001607static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1608{
David Weinehall36cdd012016-08-22 13:59:31 +03001609 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001610
1611 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1612 dev_priv->fb_tracking.busy_bits);
1613
1614 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1615 dev_priv->fb_tracking.flip_bits);
1616
1617 return 0;
1618}
1619
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001620static int i915_fbc_status(struct seq_file *m, void *unused)
1621{
David Weinehall36cdd012016-08-22 13:59:31 +03001622 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001623
David Weinehall36cdd012016-08-22 13:59:31 +03001624 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001625 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001626 return 0;
1627 }
1628
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001629 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001630 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001631
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001632 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001633 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001634 else
1635 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001636 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001637
David Weinehall36cdd012016-08-22 13:59:31 +03001638 if (INTEL_GEN(dev_priv) >= 7)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001639 seq_printf(m, "Compressing: %s\n",
1640 yesno(I915_READ(FBC_STATUS2) &
1641 FBC_COMPRESSION_MASK));
1642
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001643 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001644 intel_runtime_pm_put(dev_priv);
1645
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001646 return 0;
1647}
1648
Rodrigo Vivida46f932014-08-01 02:04:45 -07001649static int i915_fbc_fc_get(void *data, u64 *val)
1650{
David Weinehall36cdd012016-08-22 13:59:31 +03001651 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001652
David Weinehall36cdd012016-08-22 13:59:31 +03001653 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001654 return -ENODEV;
1655
Rodrigo Vivida46f932014-08-01 02:04:45 -07001656 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001657
1658 return 0;
1659}
1660
1661static int i915_fbc_fc_set(void *data, u64 val)
1662{
David Weinehall36cdd012016-08-22 13:59:31 +03001663 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001664 u32 reg;
1665
David Weinehall36cdd012016-08-22 13:59:31 +03001666 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001667 return -ENODEV;
1668
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001669 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001670
1671 reg = I915_READ(ILK_DPFC_CONTROL);
1672 dev_priv->fbc.false_color = val;
1673
1674 I915_WRITE(ILK_DPFC_CONTROL, val ?
1675 (reg | FBC_CTL_FALSE_COLOR) :
1676 (reg & ~FBC_CTL_FALSE_COLOR));
1677
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001678 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001679 return 0;
1680}
1681
1682DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1683 i915_fbc_fc_get, i915_fbc_fc_set,
1684 "%llu\n");
1685
Paulo Zanoni92d44622013-05-31 16:33:24 -03001686static int i915_ips_status(struct seq_file *m, void *unused)
1687{
David Weinehall36cdd012016-08-22 13:59:31 +03001688 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001689
David Weinehall36cdd012016-08-22 13:59:31 +03001690 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001691 seq_puts(m, "not supported\n");
1692 return 0;
1693 }
1694
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001695 intel_runtime_pm_get(dev_priv);
1696
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001697 seq_printf(m, "Enabled by kernel parameter: %s\n",
1698 yesno(i915.enable_ips));
1699
David Weinehall36cdd012016-08-22 13:59:31 +03001700 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001701 seq_puts(m, "Currently: unknown\n");
1702 } else {
1703 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1704 seq_puts(m, "Currently: enabled\n");
1705 else
1706 seq_puts(m, "Currently: disabled\n");
1707 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001708
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001709 intel_runtime_pm_put(dev_priv);
1710
Paulo Zanoni92d44622013-05-31 16:33:24 -03001711 return 0;
1712}
1713
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001714static int i915_sr_status(struct seq_file *m, void *unused)
1715{
David Weinehall36cdd012016-08-22 13:59:31 +03001716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001717 bool sr_enabled = false;
1718
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001719 intel_runtime_pm_get(dev_priv);
1720
David Weinehall36cdd012016-08-22 13:59:31 +03001721 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001722 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001723 else if (IS_CRESTLINE(dev_priv) || IS_G4X(dev_priv) ||
1724 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001725 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001726 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001727 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001728 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001729 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001730 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001731 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001732
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001733 intel_runtime_pm_put(dev_priv);
1734
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001735 seq_printf(m, "self-refresh: %s\n",
1736 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001737
1738 return 0;
1739}
1740
Jesse Barnes7648fa92010-05-20 14:28:11 -07001741static int i915_emon_status(struct seq_file *m, void *unused)
1742{
David Weinehall36cdd012016-08-22 13:59:31 +03001743 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1744 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001745 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001746 int ret;
1747
David Weinehall36cdd012016-08-22 13:59:31 +03001748 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001749 return -ENODEV;
1750
Chris Wilsonde227ef2010-07-03 07:58:38 +01001751 ret = mutex_lock_interruptible(&dev->struct_mutex);
1752 if (ret)
1753 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001754
1755 temp = i915_mch_val(dev_priv);
1756 chipset = i915_chipset_val(dev_priv);
1757 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001758 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001759
1760 seq_printf(m, "GMCH temp: %ld\n", temp);
1761 seq_printf(m, "Chipset power: %ld\n", chipset);
1762 seq_printf(m, "GFX power: %ld\n", gfx);
1763 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1764
1765 return 0;
1766}
1767
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001768static int i915_ring_freq_table(struct seq_file *m, void *unused)
1769{
David Weinehall36cdd012016-08-22 13:59:31 +03001770 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001771 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001772 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301773 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001774
Carlos Santa26310342016-08-17 12:30:41 -07001775 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001776 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001777 return 0;
1778 }
1779
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001780 intel_runtime_pm_get(dev_priv);
1781
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001782 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001783 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001784 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001785
David Weinehall36cdd012016-08-22 13:59:31 +03001786 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301787 /* Convert GT frequency to 50 HZ units */
1788 min_gpu_freq =
1789 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1790 max_gpu_freq =
1791 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1792 } else {
1793 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1794 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1795 }
1796
Damien Lespiau267f0c92013-06-24 22:59:48 +01001797 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001798
Akash Goelf936ec32015-06-29 14:50:22 +05301799 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001800 ia_freq = gpu_freq;
1801 sandybridge_pcode_read(dev_priv,
1802 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1803 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001804 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301805 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001806 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001807 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001808 ((ia_freq >> 0) & 0xff) * 100,
1809 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810 }
1811
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001812 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001813
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001814out:
1815 intel_runtime_pm_put(dev_priv);
1816 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001817}
1818
Chris Wilson44834a62010-08-19 16:09:23 +01001819static int i915_opregion(struct seq_file *m, void *unused)
1820{
David Weinehall36cdd012016-08-22 13:59:31 +03001821 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1822 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001823 struct intel_opregion *opregion = &dev_priv->opregion;
1824 int ret;
1825
1826 ret = mutex_lock_interruptible(&dev->struct_mutex);
1827 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001828 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001829
Jani Nikula2455a8e2015-12-14 12:50:53 +02001830 if (opregion->header)
1831 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001832
1833 mutex_unlock(&dev->struct_mutex);
1834
Daniel Vetter0d38f002012-04-21 22:49:10 +02001835out:
Chris Wilson44834a62010-08-19 16:09:23 +01001836 return 0;
1837}
1838
Jani Nikulaada8f952015-12-15 13:17:12 +02001839static int i915_vbt(struct seq_file *m, void *unused)
1840{
David Weinehall36cdd012016-08-22 13:59:31 +03001841 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001842
1843 if (opregion->vbt)
1844 seq_write(m, opregion->vbt, opregion->vbt_size);
1845
1846 return 0;
1847}
1848
Chris Wilson37811fc2010-08-25 22:45:57 +01001849static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1850{
David Weinehall36cdd012016-08-22 13:59:31 +03001851 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1852 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301853 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001854 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001855 int ret;
1856
1857 ret = mutex_lock_interruptible(&dev->struct_mutex);
1858 if (ret)
1859 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001860
Daniel Vetter06957262015-08-10 13:34:08 +02001861#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001862 if (dev_priv->fbdev) {
1863 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001864
Chris Wilson25bcce92016-07-02 15:36:00 +01001865 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1866 fbdev_fb->base.width,
1867 fbdev_fb->base.height,
1868 fbdev_fb->base.depth,
1869 fbdev_fb->base.bits_per_pixel,
1870 fbdev_fb->base.modifier[0],
1871 drm_framebuffer_read_refcount(&fbdev_fb->base));
1872 describe_obj(m, fbdev_fb->obj);
1873 seq_putc(m, '\n');
1874 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001875#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001876
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001877 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001878 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301879 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1880 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001881 continue;
1882
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00001883 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001884 fb->base.width,
1885 fb->base.height,
1886 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001887 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00001888 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10001889 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001890 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001891 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001892 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001893 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001894 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001895
1896 return 0;
1897}
1898
Chris Wilson7e37f882016-08-02 22:50:21 +01001899static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001900{
1901 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001902 ring->space, ring->head, ring->tail,
1903 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001904}
1905
Ben Widawskye76d3632011-03-19 18:14:29 -07001906static int i915_context_status(struct seq_file *m, void *unused)
1907{
David Weinehall36cdd012016-08-22 13:59:31 +03001908 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1909 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001910 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001911 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00001912 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001913
Daniel Vetterf3d28872014-05-29 23:23:08 +02001914 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001915 if (ret)
1916 return ret;
1917
Ben Widawskya33afea2013-09-17 21:12:45 -07001918 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001919 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001920 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001921 struct task_struct *task;
1922
Chris Wilsonc84455b2016-08-15 10:49:08 +01001923 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001924 if (task) {
1925 seq_printf(m, "(%s [%d]) ",
1926 task->comm, task->pid);
1927 put_task_struct(task);
1928 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001929 } else if (IS_ERR(ctx->file_priv)) {
1930 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001931 } else {
1932 seq_puts(m, "(kernel) ");
1933 }
1934
Chris Wilsonbca44d82016-05-24 14:53:41 +01001935 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1936 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001937
Chris Wilsonbca44d82016-05-24 14:53:41 +01001938 for_each_engine(engine, dev_priv) {
1939 struct intel_context *ce = &ctx->engine[engine->id];
1940
1941 seq_printf(m, "%s: ", engine->name);
1942 seq_putc(m, ce->initialised ? 'I' : 'i');
1943 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001944 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001945 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001946 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001947 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001948 }
1949
Ben Widawskya33afea2013-09-17 21:12:45 -07001950 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001951 }
1952
Daniel Vetterf3d28872014-05-29 23:23:08 +02001953 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001954
1955 return 0;
1956}
1957
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001958static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001959 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001960 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001961{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001962 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001963 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001964 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001965
Chris Wilson7069b142016-04-28 09:56:52 +01001966 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1967
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001968 if (!vma) {
1969 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001970 return;
1971 }
1972
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001973 if (vma->flags & I915_VMA_GLOBAL_BIND)
1974 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001975 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001976
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001977 if (i915_gem_object_get_pages(vma->obj)) {
1978 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001979 return;
1980 }
1981
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001982 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
1983 if (page) {
1984 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001985
1986 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001987 seq_printf(m,
1988 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1989 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001990 reg_state[j], reg_state[j + 1],
1991 reg_state[j + 2], reg_state[j + 3]);
1992 }
1993 kunmap_atomic(reg_state);
1994 }
1995
1996 seq_putc(m, '\n');
1997}
1998
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001999static int i915_dump_lrc(struct seq_file *m, void *unused)
2000{
David Weinehall36cdd012016-08-22 13:59:31 +03002001 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2002 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002003 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002004 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002005 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002006
2007 if (!i915.enable_execlists) {
2008 seq_printf(m, "Logical Ring Contexts are disabled\n");
2009 return 0;
2010 }
2011
2012 ret = mutex_lock_interruptible(&dev->struct_mutex);
2013 if (ret)
2014 return ret;
2015
Dave Gordone28e4042016-01-19 19:02:55 +00002016 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01002017 for_each_engine(engine, dev_priv)
2018 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002019
2020 mutex_unlock(&dev->struct_mutex);
2021
2022 return 0;
2023}
2024
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002025static int i915_execlists(struct seq_file *m, void *data)
2026{
David Weinehall36cdd012016-08-22 13:59:31 +03002027 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2028 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002029 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002030 u32 status_pointer;
2031 u8 read_pointer;
2032 u8 write_pointer;
2033 u32 status;
2034 u32 ctx_id;
2035 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002036 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002037
2038 if (!i915.enable_execlists) {
2039 seq_puts(m, "Logical Ring Contexts are disabled\n");
2040 return 0;
2041 }
2042
2043 ret = mutex_lock_interruptible(&dev->struct_mutex);
2044 if (ret)
2045 return ret;
2046
Michel Thierryfc0412e2014-10-16 16:13:38 +01002047 intel_runtime_pm_get(dev_priv);
2048
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002049 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002050 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002051 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002052
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002053 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002054
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002055 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2056 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002057 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2058 status, ctx_id);
2059
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002060 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002061 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2062
Chris Wilson70c2a242016-09-09 14:11:46 +01002063 read_pointer = GEN8_CSB_READ_PTR(status_pointer);
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002064 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002065 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002066 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002067 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2068 read_pointer, write_pointer);
2069
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002070 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002071 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2072 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002073
2074 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2075 i, status, ctx_id);
2076 }
2077
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002078 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002079 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002080 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002081 head_req = list_first_entry_or_null(&engine->execlist_queue,
2082 struct drm_i915_gem_request,
2083 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002084 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002085
2086 seq_printf(m, "\t%d requests in queue\n", count);
2087 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002088 seq_printf(m, "\tHead request context: %u\n",
2089 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002090 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002091 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002092 }
2093
2094 seq_putc(m, '\n');
2095 }
2096
Michel Thierryfc0412e2014-10-16 16:13:38 +01002097 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002098 mutex_unlock(&dev->struct_mutex);
2099
2100 return 0;
2101}
2102
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002103static const char *swizzle_string(unsigned swizzle)
2104{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002105 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002106 case I915_BIT_6_SWIZZLE_NONE:
2107 return "none";
2108 case I915_BIT_6_SWIZZLE_9:
2109 return "bit9";
2110 case I915_BIT_6_SWIZZLE_9_10:
2111 return "bit9/bit10";
2112 case I915_BIT_6_SWIZZLE_9_11:
2113 return "bit9/bit11";
2114 case I915_BIT_6_SWIZZLE_9_10_11:
2115 return "bit9/bit10/bit11";
2116 case I915_BIT_6_SWIZZLE_9_17:
2117 return "bit9/bit17";
2118 case I915_BIT_6_SWIZZLE_9_10_17:
2119 return "bit9/bit10/bit17";
2120 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002121 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002122 }
2123
2124 return "bug";
2125}
2126
2127static int i915_swizzle_info(struct seq_file *m, void *data)
2128{
David Weinehall36cdd012016-08-22 13:59:31 +03002129 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2130 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002131 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002132
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002133 ret = mutex_lock_interruptible(&dev->struct_mutex);
2134 if (ret)
2135 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002136 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002137
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002138 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2139 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2140 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2141 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2142
David Weinehall36cdd012016-08-22 13:59:31 +03002143 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002144 seq_printf(m, "DDC = 0x%08x\n",
2145 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002146 seq_printf(m, "DDC2 = 0x%08x\n",
2147 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002148 seq_printf(m, "C0DRB3 = 0x%04x\n",
2149 I915_READ16(C0DRB3));
2150 seq_printf(m, "C1DRB3 = 0x%04x\n",
2151 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002152 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002153 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2154 I915_READ(MAD_DIMM_C0));
2155 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2156 I915_READ(MAD_DIMM_C1));
2157 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2158 I915_READ(MAD_DIMM_C2));
2159 seq_printf(m, "TILECTL = 0x%08x\n",
2160 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002161 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002162 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2163 I915_READ(GAMTARBMODE));
2164 else
2165 seq_printf(m, "ARB_MODE = 0x%08x\n",
2166 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002167 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2168 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002169 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002170
2171 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2172 seq_puts(m, "L-shaped memory detected\n");
2173
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002174 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002175 mutex_unlock(&dev->struct_mutex);
2176
2177 return 0;
2178}
2179
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002180static int per_file_ctx(int id, void *ptr, void *data)
2181{
Chris Wilsone2efd132016-05-24 14:53:34 +01002182 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002183 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002184 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2185
2186 if (!ppgtt) {
2187 seq_printf(m, " no ppgtt for context %d\n",
2188 ctx->user_handle);
2189 return 0;
2190 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002191
Oscar Mateof83d6512014-05-22 14:13:38 +01002192 if (i915_gem_context_is_default(ctx))
2193 seq_puts(m, " default context:\n");
2194 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002195 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002196 ppgtt->debug_dump(ppgtt, m);
2197
2198 return 0;
2199}
2200
David Weinehall36cdd012016-08-22 13:59:31 +03002201static void gen8_ppgtt_info(struct seq_file *m,
2202 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002203{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002204 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002205 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002206 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002207
Ben Widawsky77df6772013-11-02 21:07:30 -07002208 if (!ppgtt)
2209 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002210
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002211 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002212 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002213 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002214 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002215 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002216 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002217 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002218 }
2219 }
2220}
2221
David Weinehall36cdd012016-08-22 13:59:31 +03002222static void gen6_ppgtt_info(struct seq_file *m,
2223 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002224{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002225 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002226
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002227 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002228 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2229
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002230 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002231 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002232 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002233 seq_printf(m, "GFX_MODE: 0x%08x\n",
2234 I915_READ(RING_MODE_GEN7(engine)));
2235 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2236 I915_READ(RING_PP_DIR_BASE(engine)));
2237 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2238 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2239 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2240 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002241 }
2242 if (dev_priv->mm.aliasing_ppgtt) {
2243 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2244
Damien Lespiau267f0c92013-06-24 22:59:48 +01002245 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002246 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002247
Ben Widawsky87d60b62013-12-06 14:11:29 -08002248 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002249 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002250
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002251 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002252}
2253
2254static int i915_ppgtt_info(struct seq_file *m, void *data)
2255{
David Weinehall36cdd012016-08-22 13:59:31 +03002256 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2257 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002258 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002259 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002260
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002261 mutex_lock(&dev->filelist_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002262 ret = mutex_lock_interruptible(&dev->struct_mutex);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002263 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002264 goto out_unlock;
2265
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002266 intel_runtime_pm_get(dev_priv);
2267
David Weinehall36cdd012016-08-22 13:59:31 +03002268 if (INTEL_GEN(dev_priv) >= 8)
2269 gen8_ppgtt_info(m, dev_priv);
2270 else if (INTEL_GEN(dev_priv) >= 6)
2271 gen6_ppgtt_info(m, dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002272
Michel Thierryea91e402015-07-29 17:23:57 +01002273 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2274 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002275 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002276
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002277 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002278 if (!task) {
2279 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002280 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002281 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002282 seq_printf(m, "\nproc: %s\n", task->comm);
2283 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002284 idr_for_each(&file_priv->context_idr, per_file_ctx,
2285 (void *)(unsigned long)m);
2286 }
2287
Chris Wilson637ee292016-08-22 14:28:20 +01002288out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002289 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002290 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002291out_unlock:
2292 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002293 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002294}
2295
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002296static int count_irq_waiters(struct drm_i915_private *i915)
2297{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002298 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002299 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002300
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002301 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002302 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002303
2304 return count;
2305}
2306
Chris Wilson7466c292016-08-15 09:49:33 +01002307static const char *rps_power_to_str(unsigned int power)
2308{
2309 static const char * const strings[] = {
2310 [LOW_POWER] = "low power",
2311 [BETWEEN] = "mixed",
2312 [HIGH_POWER] = "high power",
2313 };
2314
2315 if (power >= ARRAY_SIZE(strings) || !strings[power])
2316 return "unknown";
2317
2318 return strings[power];
2319}
2320
Chris Wilson1854d5c2015-04-07 16:20:32 +01002321static int i915_rps_boost_info(struct seq_file *m, void *data)
2322{
David Weinehall36cdd012016-08-22 13:59:31 +03002323 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2324 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002325 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002326
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002327 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002328 seq_printf(m, "GPU busy? %s [%x]\n",
2329 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002330 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002331 seq_printf(m, "Frequency requested %d\n",
2332 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2333 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002334 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2335 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2336 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2337 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002338 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2339 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2340 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2341 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002342
2343 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002344 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002345 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2346 struct drm_i915_file_private *file_priv = file->driver_priv;
2347 struct task_struct *task;
2348
2349 rcu_read_lock();
2350 task = pid_task(file->pid, PIDTYPE_PID);
2351 seq_printf(m, "%s [%d]: %d boosts%s\n",
2352 task ? task->comm : "<unknown>",
2353 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002354 file_priv->rps.boosts,
2355 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002356 rcu_read_unlock();
2357 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002358 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002359 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002360 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002361
Chris Wilson7466c292016-08-15 09:49:33 +01002362 if (INTEL_GEN(dev_priv) >= 6 &&
2363 dev_priv->rps.enabled &&
2364 dev_priv->gt.active_engines) {
2365 u32 rpup, rpupei;
2366 u32 rpdown, rpdownei;
2367
2368 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2369 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2370 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2371 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2372 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2373 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2374
2375 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2376 rps_power_to_str(dev_priv->rps.power));
2377 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2378 100 * rpup / rpupei,
2379 dev_priv->rps.up_threshold);
2380 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2381 100 * rpdown / rpdownei,
2382 dev_priv->rps.down_threshold);
2383 } else {
2384 seq_puts(m, "\nRPS Autotuning inactive\n");
2385 }
2386
Chris Wilson8d3afd72015-05-21 21:01:47 +01002387 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002388}
2389
Ben Widawsky63573eb2013-07-04 11:02:07 -07002390static int i915_llc(struct seq_file *m, void *data)
2391{
David Weinehall36cdd012016-08-22 13:59:31 +03002392 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002393 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002394
David Weinehall36cdd012016-08-22 13:59:31 +03002395 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002396 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2397 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002398
2399 return 0;
2400}
2401
Alex Daifdf5d352015-08-12 15:43:37 +01002402static int i915_guc_load_status_info(struct seq_file *m, void *data)
2403{
David Weinehall36cdd012016-08-22 13:59:31 +03002404 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002405 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2406 u32 tmp, i;
2407
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002408 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002409 return 0;
2410
2411 seq_printf(m, "GuC firmware status:\n");
2412 seq_printf(m, "\tpath: %s\n",
2413 guc_fw->guc_fw_path);
2414 seq_printf(m, "\tfetch: %s\n",
2415 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2416 seq_printf(m, "\tload: %s\n",
2417 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2418 seq_printf(m, "\tversion wanted: %d.%d\n",
2419 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2420 seq_printf(m, "\tversion found: %d.%d\n",
2421 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002422 seq_printf(m, "\theader: offset is %d; size = %d\n",
2423 guc_fw->header_offset, guc_fw->header_size);
2424 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2425 guc_fw->ucode_offset, guc_fw->ucode_size);
2426 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2427 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002428
2429 tmp = I915_READ(GUC_STATUS);
2430
2431 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2432 seq_printf(m, "\tBootrom status = 0x%x\n",
2433 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2434 seq_printf(m, "\tuKernel status = 0x%x\n",
2435 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2436 seq_printf(m, "\tMIA Core status = 0x%x\n",
2437 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2438 seq_puts(m, "\nScratch registers:\n");
2439 for (i = 0; i < 16; i++)
2440 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2441
2442 return 0;
2443}
2444
Dave Gordon8b417c22015-08-12 15:43:44 +01002445static void i915_guc_client_info(struct seq_file *m,
2446 struct drm_i915_private *dev_priv,
2447 struct i915_guc_client *client)
2448{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002449 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002450 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002451 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002452
2453 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2454 client->priority, client->ctx_index, client->proc_desc_offset);
2455 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2456 client->doorbell_id, client->doorbell_offset, client->cookie);
2457 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2458 client->wq_size, client->wq_offset, client->wq_tail);
2459
Dave Gordon551aaec2016-05-13 15:36:33 +01002460 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002461 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2462 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2463
Dave Gordonc18468c2016-08-09 15:19:22 +01002464 for_each_engine_id(engine, dev_priv, id) {
2465 u64 submissions = client->submissions[id];
2466 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002467 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002468 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002469 }
2470 seq_printf(m, "\tTotal: %llu\n", tot);
2471}
2472
2473static int i915_guc_info(struct seq_file *m, void *data)
2474{
David Weinehall36cdd012016-08-22 13:59:31 +03002475 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2476 struct drm_device *dev = &dev_priv->drm;
Dave Gordon8b417c22015-08-12 15:43:44 +01002477 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002478 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002479 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002480 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002481 u64 total = 0;
2482
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002483 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 return 0;
2485
Alex Dai5a843302015-12-02 16:56:29 -08002486 if (mutex_lock_interruptible(&dev->struct_mutex))
2487 return 0;
2488
Dave Gordon8b417c22015-08-12 15:43:44 +01002489 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002490 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002491 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002492 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002493
2494 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002495
Dave Gordon9636f6d2016-06-13 17:57:28 +01002496 seq_printf(m, "Doorbell map:\n");
2497 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2498 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2499
Dave Gordon8b417c22015-08-12 15:43:44 +01002500 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2501 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2502 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2503 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2504 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2505
2506 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonc18468c2016-08-09 15:19:22 +01002507 for_each_engine_id(engine, dev_priv, id) {
2508 u64 submissions = guc.submissions[id];
2509 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002510 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002511 engine->name, submissions, guc.last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002512 }
2513 seq_printf(m, "\t%s: %llu\n", "Total", total);
2514
2515 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2516 i915_guc_client_info(m, dev_priv, &client);
2517
2518 /* Add more as required ... */
2519
2520 return 0;
2521}
2522
Alex Dai4c7e77f2015-08-12 15:43:40 +01002523static int i915_guc_log_dump(struct seq_file *m, void *data)
2524{
David Weinehall36cdd012016-08-22 13:59:31 +03002525 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002526 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002527 int i = 0, pg;
2528
Chris Wilson8b797af2016-08-15 10:48:51 +01002529 if (!dev_priv->guc.log_vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002530 return 0;
2531
Chris Wilson8b797af2016-08-15 10:48:51 +01002532 obj = dev_priv->guc.log_vma->obj;
2533 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2534 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002535
2536 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2537 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2538 *(log + i), *(log + i + 1),
2539 *(log + i + 2), *(log + i + 3));
2540
2541 kunmap_atomic(log);
2542 }
2543
2544 seq_putc(m, '\n');
2545
2546 return 0;
2547}
2548
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002549static int i915_edp_psr_status(struct seq_file *m, void *data)
2550{
David Weinehall36cdd012016-08-22 13:59:31 +03002551 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002552 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002553 u32 stat[3];
2554 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002555 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002556
David Weinehall36cdd012016-08-22 13:59:31 +03002557 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002558 seq_puts(m, "PSR not supported\n");
2559 return 0;
2560 }
2561
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002562 intel_runtime_pm_get(dev_priv);
2563
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002564 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002565 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2566 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002567 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002568 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002569 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2570 dev_priv->psr.busy_frontbuffer_bits);
2571 seq_printf(m, "Re-enable work scheduled: %s\n",
2572 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002573
David Weinehall36cdd012016-08-22 13:59:31 +03002574 if (HAS_DDI(dev_priv))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002575 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002576 else {
2577 for_each_pipe(dev_priv, pipe) {
2578 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2579 VLV_EDP_PSR_CURR_STATE_MASK;
2580 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2581 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2582 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002583 }
2584 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002585
2586 seq_printf(m, "Main link in standby mode: %s\n",
2587 yesno(dev_priv->psr.link_standby));
2588
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002589 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002590
David Weinehall36cdd012016-08-22 13:59:31 +03002591 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002592 for_each_pipe(dev_priv, pipe) {
2593 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2594 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2595 seq_printf(m, " pipe %c", pipe_name(pipe));
2596 }
2597 seq_puts(m, "\n");
2598
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002599 /*
2600 * VLV/CHV PSR has no kind of performance counter
2601 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2602 */
David Weinehall36cdd012016-08-22 13:59:31 +03002603 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002604 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002605 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002606
2607 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2608 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002609 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002610
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002611 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002612 return 0;
2613}
2614
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002615static int i915_sink_crc(struct seq_file *m, void *data)
2616{
David Weinehall36cdd012016-08-22 13:59:31 +03002617 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2618 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002619 struct intel_connector *connector;
2620 struct intel_dp *intel_dp = NULL;
2621 int ret;
2622 u8 crc[6];
2623
2624 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002625 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002626 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002627
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002628 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002629 continue;
2630
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002631 crtc = connector->base.state->crtc;
2632 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002633 continue;
2634
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002635 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002636 continue;
2637
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002638 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002639
2640 ret = intel_dp_sink_crc(intel_dp, crc);
2641 if (ret)
2642 goto out;
2643
2644 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2645 crc[0], crc[1], crc[2],
2646 crc[3], crc[4], crc[5]);
2647 goto out;
2648 }
2649 ret = -ENODEV;
2650out:
2651 drm_modeset_unlock_all(dev);
2652 return ret;
2653}
2654
Jesse Barnesec013e72013-08-20 10:29:23 +01002655static int i915_energy_uJ(struct seq_file *m, void *data)
2656{
David Weinehall36cdd012016-08-22 13:59:31 +03002657 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002658 u64 power;
2659 u32 units;
2660
David Weinehall36cdd012016-08-22 13:59:31 +03002661 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002662 return -ENODEV;
2663
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002664 intel_runtime_pm_get(dev_priv);
2665
Jesse Barnesec013e72013-08-20 10:29:23 +01002666 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2667 power = (power & 0x1f00) >> 8;
2668 units = 1000000 / (1 << power); /* convert to uJ */
2669 power = I915_READ(MCH_SECP_NRG_STTS);
2670 power *= units;
2671
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002672 intel_runtime_pm_put(dev_priv);
2673
Jesse Barnesec013e72013-08-20 10:29:23 +01002674 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002675
2676 return 0;
2677}
2678
Damien Lespiau6455c872015-06-04 18:23:57 +01002679static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002680{
David Weinehall36cdd012016-08-22 13:59:31 +03002681 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002682 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002683
Chris Wilsona156e642016-04-03 14:14:21 +01002684 if (!HAS_RUNTIME_PM(dev_priv))
2685 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002686
Chris Wilson67d97da2016-07-04 08:08:31 +01002687 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002688 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002689 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002690#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002691 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002692 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002693#else
2694 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2695#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002696 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002697 pci_power_name(pdev->current_state),
2698 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002699
Jesse Barnesec013e72013-08-20 10:29:23 +01002700 return 0;
2701}
2702
Imre Deak1da51582013-11-25 17:15:35 +02002703static int i915_power_domain_info(struct seq_file *m, void *unused)
2704{
David Weinehall36cdd012016-08-22 13:59:31 +03002705 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002706 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2707 int i;
2708
2709 mutex_lock(&power_domains->lock);
2710
2711 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2712 for (i = 0; i < power_domains->power_well_count; i++) {
2713 struct i915_power_well *power_well;
2714 enum intel_display_power_domain power_domain;
2715
2716 power_well = &power_domains->power_wells[i];
2717 seq_printf(m, "%-25s %d\n", power_well->name,
2718 power_well->count);
2719
2720 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2721 power_domain++) {
2722 if (!(BIT(power_domain) & power_well->domains))
2723 continue;
2724
2725 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002726 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002727 power_domains->domain_use_count[power_domain]);
2728 }
2729 }
2730
2731 mutex_unlock(&power_domains->lock);
2732
2733 return 0;
2734}
2735
Damien Lespiaub7cec662015-10-27 14:47:01 +02002736static int i915_dmc_info(struct seq_file *m, void *unused)
2737{
David Weinehall36cdd012016-08-22 13:59:31 +03002738 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002739 struct intel_csr *csr;
2740
David Weinehall36cdd012016-08-22 13:59:31 +03002741 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002742 seq_puts(m, "not supported\n");
2743 return 0;
2744 }
2745
2746 csr = &dev_priv->csr;
2747
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002748 intel_runtime_pm_get(dev_priv);
2749
Damien Lespiaub7cec662015-10-27 14:47:01 +02002750 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2751 seq_printf(m, "path: %s\n", csr->fw_path);
2752
2753 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002754 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002755
2756 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2757 CSR_VERSION_MINOR(csr->version));
2758
David Weinehall36cdd012016-08-22 13:59:31 +03002759 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002760 seq_printf(m, "DC3 -> DC5 count: %d\n",
2761 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2762 seq_printf(m, "DC5 -> DC6 count: %d\n",
2763 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002764 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002765 seq_printf(m, "DC3 -> DC5 count: %d\n",
2766 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002767 }
2768
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002769out:
2770 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2771 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2772 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2773
Damien Lespiau83372062015-10-30 17:53:32 +02002774 intel_runtime_pm_put(dev_priv);
2775
Damien Lespiaub7cec662015-10-27 14:47:01 +02002776 return 0;
2777}
2778
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002779static void intel_seq_print_mode(struct seq_file *m, int tabs,
2780 struct drm_display_mode *mode)
2781{
2782 int i;
2783
2784 for (i = 0; i < tabs; i++)
2785 seq_putc(m, '\t');
2786
2787 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2788 mode->base.id, mode->name,
2789 mode->vrefresh, mode->clock,
2790 mode->hdisplay, mode->hsync_start,
2791 mode->hsync_end, mode->htotal,
2792 mode->vdisplay, mode->vsync_start,
2793 mode->vsync_end, mode->vtotal,
2794 mode->type, mode->flags);
2795}
2796
2797static void intel_encoder_info(struct seq_file *m,
2798 struct intel_crtc *intel_crtc,
2799 struct intel_encoder *intel_encoder)
2800{
David Weinehall36cdd012016-08-22 13:59:31 +03002801 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2802 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002803 struct drm_crtc *crtc = &intel_crtc->base;
2804 struct intel_connector *intel_connector;
2805 struct drm_encoder *encoder;
2806
2807 encoder = &intel_encoder->base;
2808 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002809 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002810 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2811 struct drm_connector *connector = &intel_connector->base;
2812 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2813 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002814 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002815 drm_get_connector_status_name(connector->status));
2816 if (connector->status == connector_status_connected) {
2817 struct drm_display_mode *mode = &crtc->mode;
2818 seq_printf(m, ", mode:\n");
2819 intel_seq_print_mode(m, 2, mode);
2820 } else {
2821 seq_putc(m, '\n');
2822 }
2823 }
2824}
2825
2826static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2827{
David Weinehall36cdd012016-08-22 13:59:31 +03002828 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2829 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002830 struct drm_crtc *crtc = &intel_crtc->base;
2831 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002832 struct drm_plane_state *plane_state = crtc->primary->state;
2833 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002834
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002835 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002836 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002837 fb->base.id, plane_state->src_x >> 16,
2838 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002839 else
2840 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002841 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2842 intel_encoder_info(m, intel_crtc, intel_encoder);
2843}
2844
2845static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2846{
2847 struct drm_display_mode *mode = panel->fixed_mode;
2848
2849 seq_printf(m, "\tfixed mode:\n");
2850 intel_seq_print_mode(m, 2, mode);
2851}
2852
2853static void intel_dp_info(struct seq_file *m,
2854 struct intel_connector *intel_connector)
2855{
2856 struct intel_encoder *intel_encoder = intel_connector->encoder;
2857 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2858
2859 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002860 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002861 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002862 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002863
2864 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2865 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002866}
2867
2868static void intel_hdmi_info(struct seq_file *m,
2869 struct intel_connector *intel_connector)
2870{
2871 struct intel_encoder *intel_encoder = intel_connector->encoder;
2872 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2873
Jani Nikula742f4912015-09-03 11:16:09 +03002874 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002875}
2876
2877static void intel_lvds_info(struct seq_file *m,
2878 struct intel_connector *intel_connector)
2879{
2880 intel_panel_info(m, &intel_connector->panel);
2881}
2882
2883static void intel_connector_info(struct seq_file *m,
2884 struct drm_connector *connector)
2885{
2886 struct intel_connector *intel_connector = to_intel_connector(connector);
2887 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002888 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002889
2890 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002891 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002892 drm_get_connector_status_name(connector->status));
2893 if (connector->status == connector_status_connected) {
2894 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2895 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2896 connector->display_info.width_mm,
2897 connector->display_info.height_mm);
2898 seq_printf(m, "\tsubpixel order: %s\n",
2899 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2900 seq_printf(m, "\tCEA rev: %d\n",
2901 connector->display_info.cea_rev);
2902 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002903
2904 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2905 return;
2906
2907 switch (connector->connector_type) {
2908 case DRM_MODE_CONNECTOR_DisplayPort:
2909 case DRM_MODE_CONNECTOR_eDP:
2910 intel_dp_info(m, intel_connector);
2911 break;
2912 case DRM_MODE_CONNECTOR_LVDS:
2913 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002914 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002915 break;
2916 case DRM_MODE_CONNECTOR_HDMIA:
2917 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2918 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2919 intel_hdmi_info(m, intel_connector);
2920 break;
2921 default:
2922 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002923 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002924
Jesse Barnesf103fc72014-02-20 12:39:57 -08002925 seq_printf(m, "\tmodes:\n");
2926 list_for_each_entry(mode, &connector->modes, head)
2927 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002928}
2929
David Weinehall36cdd012016-08-22 13:59:31 +03002930static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002931{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002932 u32 state;
2933
David Weinehall36cdd012016-08-22 13:59:31 +03002934 if (IS_845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002935 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002936 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002937 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002938
2939 return state;
2940}
2941
David Weinehall36cdd012016-08-22 13:59:31 +03002942static bool cursor_position(struct drm_i915_private *dev_priv,
2943 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002944{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002945 u32 pos;
2946
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002947 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002948
2949 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2950 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2951 *x = -*x;
2952
2953 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2954 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2955 *y = -*y;
2956
David Weinehall36cdd012016-08-22 13:59:31 +03002957 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002958}
2959
Robert Fekete3abc4e02015-10-27 16:58:32 +01002960static const char *plane_type(enum drm_plane_type type)
2961{
2962 switch (type) {
2963 case DRM_PLANE_TYPE_OVERLAY:
2964 return "OVL";
2965 case DRM_PLANE_TYPE_PRIMARY:
2966 return "PRI";
2967 case DRM_PLANE_TYPE_CURSOR:
2968 return "CUR";
2969 /*
2970 * Deliberately omitting default: to generate compiler warnings
2971 * when a new drm_plane_type gets added.
2972 */
2973 }
2974
2975 return "unknown";
2976}
2977
2978static const char *plane_rotation(unsigned int rotation)
2979{
2980 static char buf[48];
2981 /*
2982 * According to doc only one DRM_ROTATE_ is allowed but this
2983 * will print them all to visualize if the values are misused
2984 */
2985 snprintf(buf, sizeof(buf),
2986 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03002987 (rotation & DRM_ROTATE_0) ? "0 " : "",
2988 (rotation & DRM_ROTATE_90) ? "90 " : "",
2989 (rotation & DRM_ROTATE_180) ? "180 " : "",
2990 (rotation & DRM_ROTATE_270) ? "270 " : "",
2991 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
2992 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01002993 rotation);
2994
2995 return buf;
2996}
2997
2998static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2999{
David Weinehall36cdd012016-08-22 13:59:31 +03003000 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3001 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003002 struct intel_plane *intel_plane;
3003
3004 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3005 struct drm_plane_state *state;
3006 struct drm_plane *plane = &intel_plane->base;
Eric Engestromd3828142016-08-15 16:29:55 +01003007 char *format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003008
3009 if (!plane->state) {
3010 seq_puts(m, "plane->state is NULL!\n");
3011 continue;
3012 }
3013
3014 state = plane->state;
3015
Eric Engestrom90844f02016-08-15 01:02:38 +01003016 if (state->fb) {
3017 format_name = drm_get_format_name(state->fb->pixel_format);
3018 } else {
3019 format_name = kstrdup("N/A", GFP_KERNEL);
3020 }
3021
Robert Fekete3abc4e02015-10-27 16:58:32 +01003022 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3023 plane->base.id,
3024 plane_type(intel_plane->base.type),
3025 state->crtc_x, state->crtc_y,
3026 state->crtc_w, state->crtc_h,
3027 (state->src_x >> 16),
3028 ((state->src_x & 0xffff) * 15625) >> 10,
3029 (state->src_y >> 16),
3030 ((state->src_y & 0xffff) * 15625) >> 10,
3031 (state->src_w >> 16),
3032 ((state->src_w & 0xffff) * 15625) >> 10,
3033 (state->src_h >> 16),
3034 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestrom90844f02016-08-15 01:02:38 +01003035 format_name,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003036 plane_rotation(state->rotation));
Eric Engestrom90844f02016-08-15 01:02:38 +01003037
3038 kfree(format_name);
Robert Fekete3abc4e02015-10-27 16:58:32 +01003039 }
3040}
3041
3042static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3043{
3044 struct intel_crtc_state *pipe_config;
3045 int num_scalers = intel_crtc->num_scalers;
3046 int i;
3047
3048 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3049
3050 /* Not all platformas have a scaler */
3051 if (num_scalers) {
3052 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3053 num_scalers,
3054 pipe_config->scaler_state.scaler_users,
3055 pipe_config->scaler_state.scaler_id);
3056
3057 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3058 struct intel_scaler *sc =
3059 &pipe_config->scaler_state.scalers[i];
3060
3061 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3062 i, yesno(sc->in_use), sc->mode);
3063 }
3064 seq_puts(m, "\n");
3065 } else {
3066 seq_puts(m, "\tNo scalers available on this platform\n");
3067 }
3068}
3069
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003070static int i915_display_info(struct seq_file *m, void *unused)
3071{
David Weinehall36cdd012016-08-22 13:59:31 +03003072 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3073 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003074 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003075 struct drm_connector *connector;
3076
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003077 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003078 drm_modeset_lock_all(dev);
3079 seq_printf(m, "CRTC info\n");
3080 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003081 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003082 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003083 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003084 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003085
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003086 pipe_config = to_intel_crtc_state(crtc->base.state);
3087
Robert Fekete3abc4e02015-10-27 16:58:32 +01003088 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003089 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003090 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003091 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3092 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3093
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003094 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003095 intel_crtc_info(m, crtc);
3096
David Weinehall36cdd012016-08-22 13:59:31 +03003097 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003098 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003099 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003100 x, y, crtc->base.cursor->state->crtc_w,
3101 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003102 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003103 intel_scaler_info(m, crtc);
3104 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003105 }
Daniel Vettercace8412014-05-22 17:56:31 +02003106
3107 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3108 yesno(!crtc->cpu_fifo_underrun_disabled),
3109 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003110 }
3111
3112 seq_printf(m, "\n");
3113 seq_printf(m, "Connector info\n");
3114 seq_printf(m, "--------------\n");
3115 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3116 intel_connector_info(m, connector);
3117 }
3118 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003119 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003120
3121 return 0;
3122}
3123
Ben Widawskye04934c2014-06-30 09:53:42 -07003124static int i915_semaphore_status(struct seq_file *m, void *unused)
3125{
David Weinehall36cdd012016-08-22 13:59:31 +03003126 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3127 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003128 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003129 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003130 enum intel_engine_id id;
3131 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003132
Chris Wilson39df9192016-07-20 13:31:57 +01003133 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003134 seq_puts(m, "Semaphores are disabled\n");
3135 return 0;
3136 }
3137
3138 ret = mutex_lock_interruptible(&dev->struct_mutex);
3139 if (ret)
3140 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003141 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003142
David Weinehall36cdd012016-08-22 13:59:31 +03003143 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003144 struct page *page;
3145 uint64_t *seqno;
3146
Chris Wilson51d545d2016-08-15 10:49:02 +01003147 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003148
3149 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003150 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003151 uint64_t offset;
3152
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003153 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003154
3155 seq_puts(m, " Last signal:");
3156 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003157 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003158 seq_printf(m, "0x%08llx (0x%02llx) ",
3159 seqno[offset], offset * 8);
3160 }
3161 seq_putc(m, '\n');
3162
3163 seq_puts(m, " Last wait: ");
3164 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003165 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003166 seq_printf(m, "0x%08llx (0x%02llx) ",
3167 seqno[offset], offset * 8);
3168 }
3169 seq_putc(m, '\n');
3170
3171 }
3172 kunmap_atomic(seqno);
3173 } else {
3174 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003175 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003176 for (j = 0; j < num_rings; j++)
3177 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003178 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003179 seq_putc(m, '\n');
3180 }
3181
3182 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003183 for_each_engine(engine, dev_priv) {
3184 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003185 seq_printf(m, " 0x%08x ",
3186 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003187 seq_putc(m, '\n');
3188 }
3189 seq_putc(m, '\n');
3190
Paulo Zanoni03872062014-07-09 14:31:57 -03003191 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003192 mutex_unlock(&dev->struct_mutex);
3193 return 0;
3194}
3195
Daniel Vetter728e29d2014-06-25 22:01:53 +03003196static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3197{
David Weinehall36cdd012016-08-22 13:59:31 +03003198 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3199 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003200 int i;
3201
3202 drm_modeset_lock_all(dev);
3203 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3204 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3205
3206 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003207 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3208 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003209 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003210 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3211 seq_printf(m, " dpll_md: 0x%08x\n",
3212 pll->config.hw_state.dpll_md);
3213 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3214 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3215 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003216 }
3217 drm_modeset_unlock_all(dev);
3218
3219 return 0;
3220}
3221
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003222static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003223{
3224 int i;
3225 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003226 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003227 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3228 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003229 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003230 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003231
Arun Siluvery888b5992014-08-26 14:44:51 +01003232 ret = mutex_lock_interruptible(&dev->struct_mutex);
3233 if (ret)
3234 return ret;
3235
3236 intel_runtime_pm_get(dev_priv);
3237
Arun Siluvery33136b02016-01-21 21:43:47 +00003238 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003239 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003240 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003241 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003242 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003243 i915_reg_t addr;
3244 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003245 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003246
Arun Siluvery33136b02016-01-21 21:43:47 +00003247 addr = workarounds->reg[i].addr;
3248 mask = workarounds->reg[i].mask;
3249 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003250 read = I915_READ(addr);
3251 ok = (value & mask) == (read & mask);
3252 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003253 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003254 }
3255
3256 intel_runtime_pm_put(dev_priv);
3257 mutex_unlock(&dev->struct_mutex);
3258
3259 return 0;
3260}
3261
Damien Lespiauc5511e42014-11-04 17:06:51 +00003262static int i915_ddb_info(struct seq_file *m, void *unused)
3263{
David Weinehall36cdd012016-08-22 13:59:31 +03003264 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3265 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003266 struct skl_ddb_allocation *ddb;
3267 struct skl_ddb_entry *entry;
3268 enum pipe pipe;
3269 int plane;
3270
David Weinehall36cdd012016-08-22 13:59:31 +03003271 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003272 return 0;
3273
Damien Lespiauc5511e42014-11-04 17:06:51 +00003274 drm_modeset_lock_all(dev);
3275
3276 ddb = &dev_priv->wm.skl_hw.ddb;
3277
3278 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3279
3280 for_each_pipe(dev_priv, pipe) {
3281 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3282
Damien Lespiaudd740782015-02-28 14:54:08 +00003283 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003284 entry = &ddb->plane[pipe][plane];
3285 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3286 entry->start, entry->end,
3287 skl_ddb_entry_size(entry));
3288 }
3289
Matt Roper4969d332015-09-24 15:53:10 -07003290 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003291 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3292 entry->end, skl_ddb_entry_size(entry));
3293 }
3294
3295 drm_modeset_unlock_all(dev);
3296
3297 return 0;
3298}
3299
Vandana Kannana54746e2015-03-03 20:53:10 +05303300static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003301 struct drm_device *dev,
3302 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303303{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003304 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303305 struct i915_drrs *drrs = &dev_priv->drrs;
3306 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003307 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303308
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003309 drm_for_each_connector(connector, dev) {
3310 if (connector->state->crtc != &intel_crtc->base)
3311 continue;
3312
3313 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303314 }
3315
3316 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3317 seq_puts(m, "\tVBT: DRRS_type: Static");
3318 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3319 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3320 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3321 seq_puts(m, "\tVBT: DRRS_type: None");
3322 else
3323 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3324
3325 seq_puts(m, "\n\n");
3326
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003327 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303328 struct intel_panel *panel;
3329
3330 mutex_lock(&drrs->mutex);
3331 /* DRRS Supported */
3332 seq_puts(m, "\tDRRS Supported: Yes\n");
3333
3334 /* disable_drrs() will make drrs->dp NULL */
3335 if (!drrs->dp) {
3336 seq_puts(m, "Idleness DRRS: Disabled");
3337 mutex_unlock(&drrs->mutex);
3338 return;
3339 }
3340
3341 panel = &drrs->dp->attached_connector->panel;
3342 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3343 drrs->busy_frontbuffer_bits);
3344
3345 seq_puts(m, "\n\t\t");
3346 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3347 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3348 vrefresh = panel->fixed_mode->vrefresh;
3349 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3350 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3351 vrefresh = panel->downclock_mode->vrefresh;
3352 } else {
3353 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3354 drrs->refresh_rate_type);
3355 mutex_unlock(&drrs->mutex);
3356 return;
3357 }
3358 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3359
3360 seq_puts(m, "\n\t\t");
3361 mutex_unlock(&drrs->mutex);
3362 } else {
3363 /* DRRS not supported. Print the VBT parameter*/
3364 seq_puts(m, "\tDRRS Supported : No");
3365 }
3366 seq_puts(m, "\n");
3367}
3368
3369static int i915_drrs_status(struct seq_file *m, void *unused)
3370{
David Weinehall36cdd012016-08-22 13:59:31 +03003371 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3372 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303373 struct intel_crtc *intel_crtc;
3374 int active_crtc_cnt = 0;
3375
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003376 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303377 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003378 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303379 active_crtc_cnt++;
3380 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3381
3382 drrs_status_per_crtc(m, dev, intel_crtc);
3383 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303384 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003385 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303386
3387 if (!active_crtc_cnt)
3388 seq_puts(m, "No active crtc found\n");
3389
3390 return 0;
3391}
3392
Damien Lespiau07144422013-10-15 18:55:40 +01003393struct pipe_crc_info {
3394 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003395 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003396 enum pipe pipe;
3397};
3398
Dave Airlie11bed9582014-05-12 15:22:27 +10003399static int i915_dp_mst_info(struct seq_file *m, void *unused)
3400{
David Weinehall36cdd012016-08-22 13:59:31 +03003401 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3402 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed9582014-05-12 15:22:27 +10003403 struct intel_encoder *intel_encoder;
3404 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003405 struct drm_connector *connector;
3406
Dave Airlie11bed9582014-05-12 15:22:27 +10003407 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003408 drm_for_each_connector(connector, dev) {
3409 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed9582014-05-12 15:22:27 +10003410 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003411
3412 intel_encoder = intel_attached_encoder(connector);
3413 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3414 continue;
3415
3416 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed9582014-05-12 15:22:27 +10003417 if (!intel_dig_port->dp.can_mst)
3418 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003419
Jim Bride40ae80c2016-04-14 10:18:37 -07003420 seq_printf(m, "MST Source Port %c\n",
3421 port_name(intel_dig_port->port));
Dave Airlie11bed9582014-05-12 15:22:27 +10003422 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3423 }
3424 drm_modeset_unlock_all(dev);
3425 return 0;
3426}
3427
Damien Lespiau07144422013-10-15 18:55:40 +01003428static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003429{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003430 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003431 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003432 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3433
David Weinehall36cdd012016-08-22 13:59:31 +03003434 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003435 return -ENODEV;
3436
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003437 spin_lock_irq(&pipe_crc->lock);
3438
3439 if (pipe_crc->opened) {
3440 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003441 return -EBUSY; /* already open */
3442 }
3443
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003444 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003445 filep->private_data = inode->i_private;
3446
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003447 spin_unlock_irq(&pipe_crc->lock);
3448
Damien Lespiau07144422013-10-15 18:55:40 +01003449 return 0;
3450}
3451
3452static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3453{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003454 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003455 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003456 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3457
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003458 spin_lock_irq(&pipe_crc->lock);
3459 pipe_crc->opened = false;
3460 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003461
Damien Lespiau07144422013-10-15 18:55:40 +01003462 return 0;
3463}
3464
3465/* (6 fields, 8 chars each, space separated (5) + '\n') */
3466#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3467/* account for \'0' */
3468#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3469
3470static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3471{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003472 assert_spin_locked(&pipe_crc->lock);
3473 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3474 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003475}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003476
Damien Lespiau07144422013-10-15 18:55:40 +01003477static ssize_t
3478i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3479 loff_t *pos)
3480{
3481 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003482 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003483 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3484 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003485 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003486 ssize_t bytes_read;
3487
3488 /*
3489 * Don't allow user space to provide buffers not big enough to hold
3490 * a line of data.
3491 */
3492 if (count < PIPE_CRC_LINE_LEN)
3493 return -EINVAL;
3494
3495 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3496 return 0;
3497
3498 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003499 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003500 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003501 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003502
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003503 if (filep->f_flags & O_NONBLOCK) {
3504 spin_unlock_irq(&pipe_crc->lock);
3505 return -EAGAIN;
3506 }
3507
3508 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3509 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3510 if (ret) {
3511 spin_unlock_irq(&pipe_crc->lock);
3512 return ret;
3513 }
Damien Lespiau07144422013-10-15 18:55:40 +01003514 }
3515
3516 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003517 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003518
Damien Lespiau07144422013-10-15 18:55:40 +01003519 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003520 while (n_entries > 0) {
3521 struct intel_pipe_crc_entry *entry =
3522 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003523
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003524 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3525 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3526 break;
3527
3528 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3529 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3530
Damien Lespiau07144422013-10-15 18:55:40 +01003531 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3532 "%8u %8x %8x %8x %8x %8x\n",
3533 entry->frame, entry->crc[0],
3534 entry->crc[1], entry->crc[2],
3535 entry->crc[3], entry->crc[4]);
3536
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003537 spin_unlock_irq(&pipe_crc->lock);
3538
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003539 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003540 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003541
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003542 user_buf += PIPE_CRC_LINE_LEN;
3543 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003544
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003545 spin_lock_irq(&pipe_crc->lock);
3546 }
3547
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003548 spin_unlock_irq(&pipe_crc->lock);
3549
Damien Lespiau07144422013-10-15 18:55:40 +01003550 return bytes_read;
3551}
3552
3553static const struct file_operations i915_pipe_crc_fops = {
3554 .owner = THIS_MODULE,
3555 .open = i915_pipe_crc_open,
3556 .read = i915_pipe_crc_read,
3557 .release = i915_pipe_crc_release,
3558};
3559
3560static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3561 {
3562 .name = "i915_pipe_A_crc",
3563 .pipe = PIPE_A,
3564 },
3565 {
3566 .name = "i915_pipe_B_crc",
3567 .pipe = PIPE_B,
3568 },
3569 {
3570 .name = "i915_pipe_C_crc",
3571 .pipe = PIPE_C,
3572 },
3573};
3574
3575static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3576 enum pipe pipe)
3577{
David Weinehall36cdd012016-08-22 13:59:31 +03003578 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003579 struct dentry *ent;
3580 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3581
David Weinehall36cdd012016-08-22 13:59:31 +03003582 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003583 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3584 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003585 if (!ent)
3586 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003587
3588 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003589}
3590
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003591static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003592 "none",
3593 "plane1",
3594 "plane2",
3595 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003596 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003597 "TV",
3598 "DP-B",
3599 "DP-C",
3600 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003601 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003602};
3603
3604static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3605{
3606 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3607 return pipe_crc_sources[source];
3608}
3609
Damien Lespiaubd9db022013-10-15 18:55:36 +01003610static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003611{
David Weinehall36cdd012016-08-22 13:59:31 +03003612 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003613 int i;
3614
3615 for (i = 0; i < I915_MAX_PIPES; i++)
3616 seq_printf(m, "%c %s\n", pipe_name(i),
3617 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3618
3619 return 0;
3620}
3621
Damien Lespiaubd9db022013-10-15 18:55:36 +01003622static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003623{
David Weinehall36cdd012016-08-22 13:59:31 +03003624 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003625}
3626
Daniel Vetter46a19182013-11-01 10:50:20 +01003627static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003628 uint32_t *val)
3629{
Daniel Vetter46a19182013-11-01 10:50:20 +01003630 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3631 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3632
3633 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003634 case INTEL_PIPE_CRC_SOURCE_PIPE:
3635 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3636 break;
3637 case INTEL_PIPE_CRC_SOURCE_NONE:
3638 *val = 0;
3639 break;
3640 default:
3641 return -EINVAL;
3642 }
3643
3644 return 0;
3645}
3646
David Weinehall36cdd012016-08-22 13:59:31 +03003647static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3648 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003649 enum intel_pipe_crc_source *source)
3650{
David Weinehall36cdd012016-08-22 13:59:31 +03003651 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003652 struct intel_encoder *encoder;
3653 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003654 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003655 int ret = 0;
3656
3657 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3658
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003659 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003660 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003661 if (!encoder->base.crtc)
3662 continue;
3663
3664 crtc = to_intel_crtc(encoder->base.crtc);
3665
3666 if (crtc->pipe != pipe)
3667 continue;
3668
3669 switch (encoder->type) {
3670 case INTEL_OUTPUT_TVOUT:
3671 *source = INTEL_PIPE_CRC_SOURCE_TV;
3672 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003673 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003674 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003675 dig_port = enc_to_dig_port(&encoder->base);
3676 switch (dig_port->port) {
3677 case PORT_B:
3678 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3679 break;
3680 case PORT_C:
3681 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3682 break;
3683 case PORT_D:
3684 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3685 break;
3686 default:
3687 WARN(1, "nonexisting DP port %c\n",
3688 port_name(dig_port->port));
3689 break;
3690 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003691 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02003692 default:
3693 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003694 }
3695 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003696 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003697
3698 return ret;
3699}
3700
David Weinehall36cdd012016-08-22 13:59:31 +03003701static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003702 enum pipe pipe,
3703 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003704 uint32_t *val)
3705{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003706 bool need_stable_symbols = false;
3707
Daniel Vetter46a19182013-11-01 10:50:20 +01003708 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003709 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003710 if (ret)
3711 return ret;
3712 }
3713
3714 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003715 case INTEL_PIPE_CRC_SOURCE_PIPE:
3716 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3717 break;
3718 case INTEL_PIPE_CRC_SOURCE_DP_B:
3719 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003720 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003721 break;
3722 case INTEL_PIPE_CRC_SOURCE_DP_C:
3723 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003724 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003725 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003726 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003727 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003728 return -EINVAL;
3729 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3730 need_stable_symbols = true;
3731 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003732 case INTEL_PIPE_CRC_SOURCE_NONE:
3733 *val = 0;
3734 break;
3735 default:
3736 return -EINVAL;
3737 }
3738
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003739 /*
3740 * When the pipe CRC tap point is after the transcoders we need
3741 * to tweak symbol-level features to produce a deterministic series of
3742 * symbols for a given frame. We need to reset those features only once
3743 * a frame (instead of every nth symbol):
3744 * - DC-balance: used to ensure a better clock recovery from the data
3745 * link (SDVO)
3746 * - DisplayPort scrambling: used for EMI reduction
3747 */
3748 if (need_stable_symbols) {
3749 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3750
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003751 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003752 switch (pipe) {
3753 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003754 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003755 break;
3756 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003757 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003758 break;
3759 case PIPE_C:
3760 tmp |= PIPE_C_SCRAMBLE_RESET;
3761 break;
3762 default:
3763 return -EINVAL;
3764 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003765 I915_WRITE(PORT_DFT2_G4X, tmp);
3766 }
3767
Daniel Vetter7ac01292013-10-18 16:37:06 +02003768 return 0;
3769}
3770
David Weinehall36cdd012016-08-22 13:59:31 +03003771static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003772 enum pipe pipe,
3773 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003774 uint32_t *val)
3775{
Daniel Vetter84093602013-11-01 10:50:21 +01003776 bool need_stable_symbols = false;
3777
Daniel Vetter46a19182013-11-01 10:50:20 +01003778 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003779 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003780 if (ret)
3781 return ret;
3782 }
3783
3784 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003785 case INTEL_PIPE_CRC_SOURCE_PIPE:
3786 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3787 break;
3788 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003789 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003790 return -EINVAL;
3791 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3792 break;
3793 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003794 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003795 return -EINVAL;
3796 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003797 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003798 break;
3799 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003800 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003801 return -EINVAL;
3802 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003803 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003804 break;
3805 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003806 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003807 return -EINVAL;
3808 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003809 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003810 break;
3811 case INTEL_PIPE_CRC_SOURCE_NONE:
3812 *val = 0;
3813 break;
3814 default:
3815 return -EINVAL;
3816 }
3817
Daniel Vetter84093602013-11-01 10:50:21 +01003818 /*
3819 * When the pipe CRC tap point is after the transcoders we need
3820 * to tweak symbol-level features to produce a deterministic series of
3821 * symbols for a given frame. We need to reset those features only once
3822 * a frame (instead of every nth symbol):
3823 * - DC-balance: used to ensure a better clock recovery from the data
3824 * link (SDVO)
3825 * - DisplayPort scrambling: used for EMI reduction
3826 */
3827 if (need_stable_symbols) {
3828 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3829
David Weinehall36cdd012016-08-22 13:59:31 +03003830 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003831
3832 I915_WRITE(PORT_DFT_I9XX,
3833 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3834
3835 if (pipe == PIPE_A)
3836 tmp |= PIPE_A_SCRAMBLE_RESET;
3837 else
3838 tmp |= PIPE_B_SCRAMBLE_RESET;
3839
3840 I915_WRITE(PORT_DFT2_G4X, tmp);
3841 }
3842
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003843 return 0;
3844}
3845
David Weinehall36cdd012016-08-22 13:59:31 +03003846static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003847 enum pipe pipe)
3848{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003849 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3850
Ville Syrjäläeb736672014-12-09 21:28:28 +02003851 switch (pipe) {
3852 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003853 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003854 break;
3855 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003856 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003857 break;
3858 case PIPE_C:
3859 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3860 break;
3861 default:
3862 return;
3863 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003864 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3865 tmp &= ~DC_BALANCE_RESET_VLV;
3866 I915_WRITE(PORT_DFT2_G4X, tmp);
3867
3868}
3869
David Weinehall36cdd012016-08-22 13:59:31 +03003870static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01003871 enum pipe pipe)
3872{
Daniel Vetter84093602013-11-01 10:50:21 +01003873 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3874
3875 if (pipe == PIPE_A)
3876 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3877 else
3878 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3879 I915_WRITE(PORT_DFT2_G4X, tmp);
3880
3881 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3882 I915_WRITE(PORT_DFT_I9XX,
3883 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3884 }
3885}
3886
Daniel Vetter46a19182013-11-01 10:50:20 +01003887static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003888 uint32_t *val)
3889{
Daniel Vetter46a19182013-11-01 10:50:20 +01003890 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3891 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3892
3893 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003894 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3895 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3896 break;
3897 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3898 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3899 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003900 case INTEL_PIPE_CRC_SOURCE_PIPE:
3901 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3902 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003903 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003904 *val = 0;
3905 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003906 default:
3907 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003908 }
3909
3910 return 0;
3911}
3912
David Weinehall36cdd012016-08-22 13:59:31 +03003913static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
3914 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003915{
David Weinehall36cdd012016-08-22 13:59:31 +03003916 struct drm_device *dev = &dev_priv->drm;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003917 struct intel_crtc *crtc =
3918 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003919 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003920 struct drm_atomic_state *state;
3921 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003922
3923 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003924 state = drm_atomic_state_alloc(dev);
3925 if (!state) {
3926 ret = -ENOMEM;
3927 goto out;
3928 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003929
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003930 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3931 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3932 if (IS_ERR(pipe_config)) {
3933 ret = PTR_ERR(pipe_config);
3934 goto out;
3935 }
3936
3937 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003938 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003939 pipe_config->pch_pfit.enabled != enable)
3940 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003941
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003942 ret = drm_atomic_commit(state);
3943out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003944 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003945 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3946 if (ret)
3947 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003948}
3949
David Weinehall36cdd012016-08-22 13:59:31 +03003950static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003951 enum pipe pipe,
3952 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003953 uint32_t *val)
3954{
Daniel Vetter46a19182013-11-01 10:50:20 +01003955 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3956 *source = INTEL_PIPE_CRC_SOURCE_PF;
3957
3958 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003959 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3960 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3961 break;
3962 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3963 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3964 break;
3965 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03003966 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
3967 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003968
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003969 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3970 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003971 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003972 *val = 0;
3973 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003974 default:
3975 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003976 }
3977
3978 return 0;
3979}
3980
David Weinehall36cdd012016-08-22 13:59:31 +03003981static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
3982 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02003983 enum intel_pipe_crc_source source)
3984{
David Weinehall36cdd012016-08-22 13:59:31 +03003985 struct drm_device *dev = &dev_priv->drm;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003986 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
David Weinehall36cdd012016-08-22 13:59:31 +03003987 struct intel_crtc *crtc =
3988 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Imre Deake1296492016-02-12 18:55:17 +02003989 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01003990 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003991 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003992
Damien Lespiaucc3da172013-10-15 18:55:31 +01003993 if (pipe_crc->source == source)
3994 return 0;
3995
Damien Lespiauae676fc2013-10-15 18:55:32 +01003996 /* forbid changing the source without going back to 'none' */
3997 if (pipe_crc->source && source)
3998 return -EINVAL;
3999
Imre Deake1296492016-02-12 18:55:17 +02004000 power_domain = POWER_DOMAIN_PIPE(pipe);
4001 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004002 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4003 return -EIO;
4004 }
4005
David Weinehall36cdd012016-08-22 13:59:31 +03004006 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004007 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004008 else if (INTEL_GEN(dev_priv) < 5)
4009 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4010 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4011 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4012 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004013 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004014 else
David Weinehall36cdd012016-08-22 13:59:31 +03004015 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004016
4017 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004018 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004019
Damien Lespiau4b584362013-10-15 18:55:33 +01004020 /* none -> real source transition */
4021 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004022 struct intel_pipe_crc_entry *entries;
4023
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004024 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4025 pipe_name(pipe), pipe_crc_source_name(source));
4026
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004027 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4028 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004029 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004030 if (!entries) {
4031 ret = -ENOMEM;
4032 goto out;
4033 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004034
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004035 /*
4036 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4037 * enabled and disabled dynamically based on package C states,
4038 * user space can't make reliable use of the CRCs, so let's just
4039 * completely disable it.
4040 */
4041 hsw_disable_ips(crtc);
4042
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004043 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004044 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004045 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004046 pipe_crc->head = 0;
4047 pipe_crc->tail = 0;
4048 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004049 }
4050
Damien Lespiaucc3da172013-10-15 18:55:31 +01004051 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004052
Daniel Vetter926321d2013-10-16 13:30:34 +02004053 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4054 POSTING_READ(PIPE_CRC_CTL(pipe));
4055
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004056 /* real source -> none transition */
4057 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004058 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004059 struct intel_crtc *crtc =
4060 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004061
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004062 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4063 pipe_name(pipe));
4064
Daniel Vettera33d7102014-06-06 08:22:08 +02004065 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004066 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004067 intel_wait_for_vblank(dev, pipe);
4068 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004069
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004070 spin_lock_irq(&pipe_crc->lock);
4071 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004072 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004073 pipe_crc->head = 0;
4074 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004075 spin_unlock_irq(&pipe_crc->lock);
4076
4077 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004078
David Weinehall36cdd012016-08-22 13:59:31 +03004079 if (IS_G4X(dev_priv))
4080 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4081 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4082 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4083 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4084 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004085
4086 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004087 }
4088
Imre Deake1296492016-02-12 18:55:17 +02004089 ret = 0;
4090
4091out:
4092 intel_display_power_put(dev_priv, power_domain);
4093
4094 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004095}
4096
4097/*
4098 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004099 * command: wsp* object wsp+ name wsp+ source wsp*
4100 * object: 'pipe'
4101 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004102 * source: (none | plane1 | plane2 | pf)
4103 * wsp: (#0x20 | #0x9 | #0xA)+
4104 *
4105 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004106 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4107 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004108 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004109static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004110{
4111 int n_words = 0;
4112
4113 while (*buf) {
4114 char *end;
4115
4116 /* skip leading white space */
4117 buf = skip_spaces(buf);
4118 if (!*buf)
4119 break; /* end of buffer */
4120
4121 /* find end of word */
4122 for (end = buf; *end && !isspace(*end); end++)
4123 ;
4124
4125 if (n_words == max_words) {
4126 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4127 max_words);
4128 return -EINVAL; /* ran out of words[] before bytes */
4129 }
4130
4131 if (*end)
4132 *end++ = '\0';
4133 words[n_words++] = buf;
4134 buf = end;
4135 }
4136
4137 return n_words;
4138}
4139
Damien Lespiaub94dec82013-10-15 18:55:35 +01004140enum intel_pipe_crc_object {
4141 PIPE_CRC_OBJECT_PIPE,
4142};
4143
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004144static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004145 "pipe",
4146};
4147
4148static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004149display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004150{
4151 int i;
4152
4153 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4154 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004155 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004156 return 0;
4157 }
4158
4159 return -EINVAL;
4160}
4161
Damien Lespiaubd9db022013-10-15 18:55:36 +01004162static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004163{
4164 const char name = buf[0];
4165
4166 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4167 return -EINVAL;
4168
4169 *pipe = name - 'A';
4170
4171 return 0;
4172}
4173
4174static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004175display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004176{
4177 int i;
4178
4179 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4180 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004181 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004182 return 0;
4183 }
4184
4185 return -EINVAL;
4186}
4187
David Weinehall36cdd012016-08-22 13:59:31 +03004188static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4189 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004190{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004191#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004192 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004193 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004194 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004195 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004196 enum intel_pipe_crc_source source;
4197
Damien Lespiaubd9db022013-10-15 18:55:36 +01004198 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004199 if (n_words != N_WORDS) {
4200 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4201 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004202 return -EINVAL;
4203 }
4204
Damien Lespiaubd9db022013-10-15 18:55:36 +01004205 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004206 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004207 return -EINVAL;
4208 }
4209
Damien Lespiaubd9db022013-10-15 18:55:36 +01004210 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004211 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4212 return -EINVAL;
4213 }
4214
Damien Lespiaubd9db022013-10-15 18:55:36 +01004215 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004216 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004217 return -EINVAL;
4218 }
4219
David Weinehall36cdd012016-08-22 13:59:31 +03004220 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004221}
4222
Damien Lespiaubd9db022013-10-15 18:55:36 +01004223static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4224 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004225{
4226 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004227 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004228 char *tmpbuf;
4229 int ret;
4230
4231 if (len == 0)
4232 return 0;
4233
4234 if (len > PAGE_SIZE - 1) {
4235 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4236 PAGE_SIZE);
4237 return -E2BIG;
4238 }
4239
4240 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4241 if (!tmpbuf)
4242 return -ENOMEM;
4243
4244 if (copy_from_user(tmpbuf, ubuf, len)) {
4245 ret = -EFAULT;
4246 goto out;
4247 }
4248 tmpbuf[len] = '\0';
4249
David Weinehall36cdd012016-08-22 13:59:31 +03004250 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004251
4252out:
4253 kfree(tmpbuf);
4254 if (ret < 0)
4255 return ret;
4256
4257 *offp += len;
4258 return len;
4259}
4260
Damien Lespiaubd9db022013-10-15 18:55:36 +01004261static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004262 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004263 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004264 .read = seq_read,
4265 .llseek = seq_lseek,
4266 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004267 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004268};
4269
Todd Previteeb3394fa2015-04-18 00:04:19 -07004270static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004271 const char __user *ubuf,
4272 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004273{
4274 char *input_buffer;
4275 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004276 struct drm_device *dev;
4277 struct drm_connector *connector;
4278 struct list_head *connector_list;
4279 struct intel_dp *intel_dp;
4280 int val = 0;
4281
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304282 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004283
Todd Previteeb3394fa2015-04-18 00:04:19 -07004284 connector_list = &dev->mode_config.connector_list;
4285
4286 if (len == 0)
4287 return 0;
4288
4289 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4290 if (!input_buffer)
4291 return -ENOMEM;
4292
4293 if (copy_from_user(input_buffer, ubuf, len)) {
4294 status = -EFAULT;
4295 goto out;
4296 }
4297
4298 input_buffer[len] = '\0';
4299 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4300
4301 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004302 if (connector->connector_type !=
4303 DRM_MODE_CONNECTOR_DisplayPort)
4304 continue;
4305
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304306 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004307 connector->encoder != NULL) {
4308 intel_dp = enc_to_intel_dp(connector->encoder);
4309 status = kstrtoint(input_buffer, 10, &val);
4310 if (status < 0)
4311 goto out;
4312 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4313 /* To prevent erroneous activation of the compliance
4314 * testing code, only accept an actual value of 1 here
4315 */
4316 if (val == 1)
4317 intel_dp->compliance_test_active = 1;
4318 else
4319 intel_dp->compliance_test_active = 0;
4320 }
4321 }
4322out:
4323 kfree(input_buffer);
4324 if (status < 0)
4325 return status;
4326
4327 *offp += len;
4328 return len;
4329}
4330
4331static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4332{
4333 struct drm_device *dev = m->private;
4334 struct drm_connector *connector;
4335 struct list_head *connector_list = &dev->mode_config.connector_list;
4336 struct intel_dp *intel_dp;
4337
Todd Previteeb3394fa2015-04-18 00:04:19 -07004338 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004339 if (connector->connector_type !=
4340 DRM_MODE_CONNECTOR_DisplayPort)
4341 continue;
4342
4343 if (connector->status == connector_status_connected &&
4344 connector->encoder != NULL) {
4345 intel_dp = enc_to_intel_dp(connector->encoder);
4346 if (intel_dp->compliance_test_active)
4347 seq_puts(m, "1");
4348 else
4349 seq_puts(m, "0");
4350 } else
4351 seq_puts(m, "0");
4352 }
4353
4354 return 0;
4355}
4356
4357static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004358 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004359{
David Weinehall36cdd012016-08-22 13:59:31 +03004360 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004361
David Weinehall36cdd012016-08-22 13:59:31 +03004362 return single_open(file, i915_displayport_test_active_show,
4363 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004364}
4365
4366static const struct file_operations i915_displayport_test_active_fops = {
4367 .owner = THIS_MODULE,
4368 .open = i915_displayport_test_active_open,
4369 .read = seq_read,
4370 .llseek = seq_lseek,
4371 .release = single_release,
4372 .write = i915_displayport_test_active_write
4373};
4374
4375static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4376{
4377 struct drm_device *dev = m->private;
4378 struct drm_connector *connector;
4379 struct list_head *connector_list = &dev->mode_config.connector_list;
4380 struct intel_dp *intel_dp;
4381
Todd Previteeb3394fa2015-04-18 00:04:19 -07004382 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004383 if (connector->connector_type !=
4384 DRM_MODE_CONNECTOR_DisplayPort)
4385 continue;
4386
4387 if (connector->status == connector_status_connected &&
4388 connector->encoder != NULL) {
4389 intel_dp = enc_to_intel_dp(connector->encoder);
4390 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4391 } else
4392 seq_puts(m, "0");
4393 }
4394
4395 return 0;
4396}
4397static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004398 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004399{
David Weinehall36cdd012016-08-22 13:59:31 +03004400 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004401
David Weinehall36cdd012016-08-22 13:59:31 +03004402 return single_open(file, i915_displayport_test_data_show,
4403 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004404}
4405
4406static const struct file_operations i915_displayport_test_data_fops = {
4407 .owner = THIS_MODULE,
4408 .open = i915_displayport_test_data_open,
4409 .read = seq_read,
4410 .llseek = seq_lseek,
4411 .release = single_release
4412};
4413
4414static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4415{
4416 struct drm_device *dev = m->private;
4417 struct drm_connector *connector;
4418 struct list_head *connector_list = &dev->mode_config.connector_list;
4419 struct intel_dp *intel_dp;
4420
Todd Previteeb3394fa2015-04-18 00:04:19 -07004421 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004422 if (connector->connector_type !=
4423 DRM_MODE_CONNECTOR_DisplayPort)
4424 continue;
4425
4426 if (connector->status == connector_status_connected &&
4427 connector->encoder != NULL) {
4428 intel_dp = enc_to_intel_dp(connector->encoder);
4429 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4430 } else
4431 seq_puts(m, "0");
4432 }
4433
4434 return 0;
4435}
4436
4437static int i915_displayport_test_type_open(struct inode *inode,
4438 struct file *file)
4439{
David Weinehall36cdd012016-08-22 13:59:31 +03004440 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004441
David Weinehall36cdd012016-08-22 13:59:31 +03004442 return single_open(file, i915_displayport_test_type_show,
4443 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004444}
4445
4446static const struct file_operations i915_displayport_test_type_fops = {
4447 .owner = THIS_MODULE,
4448 .open = i915_displayport_test_type_open,
4449 .read = seq_read,
4450 .llseek = seq_lseek,
4451 .release = single_release
4452};
4453
Damien Lespiau97e94b22014-11-04 17:06:50 +00004454static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004455{
David Weinehall36cdd012016-08-22 13:59:31 +03004456 struct drm_i915_private *dev_priv = m->private;
4457 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004458 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004459 int num_levels;
4460
David Weinehall36cdd012016-08-22 13:59:31 +03004461 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004462 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004463 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004464 num_levels = 1;
4465 else
4466 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004467
4468 drm_modeset_lock_all(dev);
4469
4470 for (level = 0; level < num_levels; level++) {
4471 unsigned int latency = wm[level];
4472
Damien Lespiau97e94b22014-11-04 17:06:50 +00004473 /*
4474 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004475 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004476 */
David Weinehall36cdd012016-08-22 13:59:31 +03004477 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4478 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004479 latency *= 10;
4480 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004481 latency *= 5;
4482
4483 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004484 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004485 }
4486
4487 drm_modeset_unlock_all(dev);
4488}
4489
4490static int pri_wm_latency_show(struct seq_file *m, void *data)
4491{
David Weinehall36cdd012016-08-22 13:59:31 +03004492 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004493 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004494
David Weinehall36cdd012016-08-22 13:59:31 +03004495 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004496 latencies = dev_priv->wm.skl_latency;
4497 else
David Weinehall36cdd012016-08-22 13:59:31 +03004498 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004499
4500 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004501
4502 return 0;
4503}
4504
4505static int spr_wm_latency_show(struct seq_file *m, void *data)
4506{
David Weinehall36cdd012016-08-22 13:59:31 +03004507 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004508 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004509
David Weinehall36cdd012016-08-22 13:59:31 +03004510 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004511 latencies = dev_priv->wm.skl_latency;
4512 else
David Weinehall36cdd012016-08-22 13:59:31 +03004513 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004514
4515 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004516
4517 return 0;
4518}
4519
4520static int cur_wm_latency_show(struct seq_file *m, void *data)
4521{
David Weinehall36cdd012016-08-22 13:59:31 +03004522 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004523 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004524
David Weinehall36cdd012016-08-22 13:59:31 +03004525 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004526 latencies = dev_priv->wm.skl_latency;
4527 else
David Weinehall36cdd012016-08-22 13:59:31 +03004528 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004529
4530 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004531
4532 return 0;
4533}
4534
4535static int pri_wm_latency_open(struct inode *inode, struct file *file)
4536{
David Weinehall36cdd012016-08-22 13:59:31 +03004537 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004538
David Weinehall36cdd012016-08-22 13:59:31 +03004539 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004540 return -ENODEV;
4541
David Weinehall36cdd012016-08-22 13:59:31 +03004542 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004543}
4544
4545static int spr_wm_latency_open(struct inode *inode, struct file *file)
4546{
David Weinehall36cdd012016-08-22 13:59:31 +03004547 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004548
David Weinehall36cdd012016-08-22 13:59:31 +03004549 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004550 return -ENODEV;
4551
David Weinehall36cdd012016-08-22 13:59:31 +03004552 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004553}
4554
4555static int cur_wm_latency_open(struct inode *inode, struct file *file)
4556{
David Weinehall36cdd012016-08-22 13:59:31 +03004557 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004558
David Weinehall36cdd012016-08-22 13:59:31 +03004559 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004560 return -ENODEV;
4561
David Weinehall36cdd012016-08-22 13:59:31 +03004562 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004563}
4564
4565static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004566 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004567{
4568 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004569 struct drm_i915_private *dev_priv = m->private;
4570 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004571 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004572 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004573 int level;
4574 int ret;
4575 char tmp[32];
4576
David Weinehall36cdd012016-08-22 13:59:31 +03004577 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004578 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004579 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004580 num_levels = 1;
4581 else
4582 num_levels = ilk_wm_max_level(dev) + 1;
4583
Ville Syrjälä369a1342014-01-22 14:36:08 +02004584 if (len >= sizeof(tmp))
4585 return -EINVAL;
4586
4587 if (copy_from_user(tmp, ubuf, len))
4588 return -EFAULT;
4589
4590 tmp[len] = '\0';
4591
Damien Lespiau97e94b22014-11-04 17:06:50 +00004592 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4593 &new[0], &new[1], &new[2], &new[3],
4594 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004595 if (ret != num_levels)
4596 return -EINVAL;
4597
4598 drm_modeset_lock_all(dev);
4599
4600 for (level = 0; level < num_levels; level++)
4601 wm[level] = new[level];
4602
4603 drm_modeset_unlock_all(dev);
4604
4605 return len;
4606}
4607
4608
4609static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4610 size_t len, loff_t *offp)
4611{
4612 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004613 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004614 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004615
David Weinehall36cdd012016-08-22 13:59:31 +03004616 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004617 latencies = dev_priv->wm.skl_latency;
4618 else
David Weinehall36cdd012016-08-22 13:59:31 +03004619 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004620
4621 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004622}
4623
4624static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4625 size_t len, loff_t *offp)
4626{
4627 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004628 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004629 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004630
David Weinehall36cdd012016-08-22 13:59:31 +03004631 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004632 latencies = dev_priv->wm.skl_latency;
4633 else
David Weinehall36cdd012016-08-22 13:59:31 +03004634 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004635
4636 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004637}
4638
4639static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4640 size_t len, loff_t *offp)
4641{
4642 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004643 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004644 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004645
David Weinehall36cdd012016-08-22 13:59:31 +03004646 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004647 latencies = dev_priv->wm.skl_latency;
4648 else
David Weinehall36cdd012016-08-22 13:59:31 +03004649 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004650
4651 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004652}
4653
4654static const struct file_operations i915_pri_wm_latency_fops = {
4655 .owner = THIS_MODULE,
4656 .open = pri_wm_latency_open,
4657 .read = seq_read,
4658 .llseek = seq_lseek,
4659 .release = single_release,
4660 .write = pri_wm_latency_write
4661};
4662
4663static const struct file_operations i915_spr_wm_latency_fops = {
4664 .owner = THIS_MODULE,
4665 .open = spr_wm_latency_open,
4666 .read = seq_read,
4667 .llseek = seq_lseek,
4668 .release = single_release,
4669 .write = spr_wm_latency_write
4670};
4671
4672static const struct file_operations i915_cur_wm_latency_fops = {
4673 .owner = THIS_MODULE,
4674 .open = cur_wm_latency_open,
4675 .read = seq_read,
4676 .llseek = seq_lseek,
4677 .release = single_release,
4678 .write = cur_wm_latency_write
4679};
4680
Kees Cook647416f2013-03-10 14:10:06 -07004681static int
4682i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004683{
David Weinehall36cdd012016-08-22 13:59:31 +03004684 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004685
Chris Wilsond98c52c2016-04-13 17:35:05 +01004686 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004687
Kees Cook647416f2013-03-10 14:10:06 -07004688 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004689}
4690
Kees Cook647416f2013-03-10 14:10:06 -07004691static int
4692i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004693{
David Weinehall36cdd012016-08-22 13:59:31 +03004694 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004695
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004696 /*
4697 * There is no safeguard against this debugfs entry colliding
4698 * with the hangcheck calling same i915_handle_error() in
4699 * parallel, causing an explosion. For now we assume that the
4700 * test harness is responsible enough not to inject gpu hangs
4701 * while it is writing to 'i915_wedged'
4702 */
4703
Chris Wilsond98c52c2016-04-13 17:35:05 +01004704 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004705 return -EAGAIN;
4706
Imre Deakd46c0512014-04-14 20:24:27 +03004707 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004708
Chris Wilsonc0336662016-05-06 15:40:21 +01004709 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004710 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004711
4712 intel_runtime_pm_put(dev_priv);
4713
Kees Cook647416f2013-03-10 14:10:06 -07004714 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004715}
4716
Kees Cook647416f2013-03-10 14:10:06 -07004717DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4718 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004719 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004720
Kees Cook647416f2013-03-10 14:10:06 -07004721static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004722i915_ring_missed_irq_get(void *data, u64 *val)
4723{
David Weinehall36cdd012016-08-22 13:59:31 +03004724 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004725
4726 *val = dev_priv->gpu_error.missed_irq_rings;
4727 return 0;
4728}
4729
4730static int
4731i915_ring_missed_irq_set(void *data, u64 val)
4732{
David Weinehall36cdd012016-08-22 13:59:31 +03004733 struct drm_i915_private *dev_priv = data;
4734 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004735 int ret;
4736
4737 /* Lock against concurrent debugfs callers */
4738 ret = mutex_lock_interruptible(&dev->struct_mutex);
4739 if (ret)
4740 return ret;
4741 dev_priv->gpu_error.missed_irq_rings = val;
4742 mutex_unlock(&dev->struct_mutex);
4743
4744 return 0;
4745}
4746
4747DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4748 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4749 "0x%08llx\n");
4750
4751static int
4752i915_ring_test_irq_get(void *data, u64 *val)
4753{
David Weinehall36cdd012016-08-22 13:59:31 +03004754 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004755
4756 *val = dev_priv->gpu_error.test_irq_rings;
4757
4758 return 0;
4759}
4760
4761static int
4762i915_ring_test_irq_set(void *data, u64 val)
4763{
David Weinehall36cdd012016-08-22 13:59:31 +03004764 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004765
Chris Wilson3a122c22016-06-17 14:35:05 +01004766 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004767 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004768 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004769
4770 return 0;
4771}
4772
4773DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4774 i915_ring_test_irq_get, i915_ring_test_irq_set,
4775 "0x%08llx\n");
4776
Chris Wilsondd624af2013-01-15 12:39:35 +00004777#define DROP_UNBOUND 0x1
4778#define DROP_BOUND 0x2
4779#define DROP_RETIRE 0x4
4780#define DROP_ACTIVE 0x8
4781#define DROP_ALL (DROP_UNBOUND | \
4782 DROP_BOUND | \
4783 DROP_RETIRE | \
4784 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004785static int
4786i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004787{
Kees Cook647416f2013-03-10 14:10:06 -07004788 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004789
Kees Cook647416f2013-03-10 14:10:06 -07004790 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004791}
4792
Kees Cook647416f2013-03-10 14:10:06 -07004793static int
4794i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004795{
David Weinehall36cdd012016-08-22 13:59:31 +03004796 struct drm_i915_private *dev_priv = data;
4797 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004798 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004799
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004800 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004801
4802 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4803 * on ioctls on -EAGAIN. */
4804 ret = mutex_lock_interruptible(&dev->struct_mutex);
4805 if (ret)
4806 return ret;
4807
4808 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004809 ret = i915_gem_wait_for_idle(dev_priv,
4810 I915_WAIT_INTERRUPTIBLE |
4811 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004812 if (ret)
4813 goto unlock;
4814 }
4815
4816 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004817 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004818
Chris Wilson21ab4e72014-09-09 11:16:08 +01004819 if (val & DROP_BOUND)
4820 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004821
Chris Wilson21ab4e72014-09-09 11:16:08 +01004822 if (val & DROP_UNBOUND)
4823 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004824
4825unlock:
4826 mutex_unlock(&dev->struct_mutex);
4827
Kees Cook647416f2013-03-10 14:10:06 -07004828 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004829}
4830
Kees Cook647416f2013-03-10 14:10:06 -07004831DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4832 i915_drop_caches_get, i915_drop_caches_set,
4833 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004834
Kees Cook647416f2013-03-10 14:10:06 -07004835static int
4836i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004837{
David Weinehall36cdd012016-08-22 13:59:31 +03004838 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004839
David Weinehall36cdd012016-08-22 13:59:31 +03004840 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004841 return -ENODEV;
4842
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004843 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004844 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004845}
4846
Kees Cook647416f2013-03-10 14:10:06 -07004847static int
4848i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004849{
David Weinehall36cdd012016-08-22 13:59:31 +03004850 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304851 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004852 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004853
David Weinehall36cdd012016-08-22 13:59:31 +03004854 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004855 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004856
Kees Cook647416f2013-03-10 14:10:06 -07004857 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004858
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004859 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004860 if (ret)
4861 return ret;
4862
Jesse Barnes358733e2011-07-27 11:53:01 -07004863 /*
4864 * Turbo will still be enabled, but won't go above the set value.
4865 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304866 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004867
Akash Goelbc4d91f2015-02-26 16:09:47 +05304868 hw_max = dev_priv->rps.max_freq;
4869 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004870
Ben Widawskyb39fb292014-03-19 18:31:11 -07004871 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004872 mutex_unlock(&dev_priv->rps.hw_lock);
4873 return -EINVAL;
4874 }
4875
Ben Widawskyb39fb292014-03-19 18:31:11 -07004876 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004877
Chris Wilsondc979972016-05-10 14:10:04 +01004878 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004879
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004880 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004881
Kees Cook647416f2013-03-10 14:10:06 -07004882 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004883}
4884
Kees Cook647416f2013-03-10 14:10:06 -07004885DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4886 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004887 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004888
Kees Cook647416f2013-03-10 14:10:06 -07004889static int
4890i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004891{
David Weinehall36cdd012016-08-22 13:59:31 +03004892 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004893
Chris Wilson62e1baa2016-07-13 09:10:36 +01004894 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004895 return -ENODEV;
4896
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004897 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004898 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004899}
4900
Kees Cook647416f2013-03-10 14:10:06 -07004901static int
4902i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004903{
David Weinehall36cdd012016-08-22 13:59:31 +03004904 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304905 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004906 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004907
Chris Wilson62e1baa2016-07-13 09:10:36 +01004908 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004909 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004910
Kees Cook647416f2013-03-10 14:10:06 -07004911 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004912
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004913 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004914 if (ret)
4915 return ret;
4916
Jesse Barnes1523c312012-05-25 12:34:54 -07004917 /*
4918 * Turbo will still be enabled, but won't go below the set value.
4919 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304920 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004921
Akash Goelbc4d91f2015-02-26 16:09:47 +05304922 hw_max = dev_priv->rps.max_freq;
4923 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004924
David Weinehall36cdd012016-08-22 13:59:31 +03004925 if (val < hw_min ||
4926 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004927 mutex_unlock(&dev_priv->rps.hw_lock);
4928 return -EINVAL;
4929 }
4930
Ben Widawskyb39fb292014-03-19 18:31:11 -07004931 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004932
Chris Wilsondc979972016-05-10 14:10:04 +01004933 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004934
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004935 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004936
Kees Cook647416f2013-03-10 14:10:06 -07004937 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004938}
4939
Kees Cook647416f2013-03-10 14:10:06 -07004940DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4941 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004942 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004943
Kees Cook647416f2013-03-10 14:10:06 -07004944static int
4945i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004946{
David Weinehall36cdd012016-08-22 13:59:31 +03004947 struct drm_i915_private *dev_priv = data;
4948 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004949 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004950 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004951
David Weinehall36cdd012016-08-22 13:59:31 +03004952 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004953 return -ENODEV;
4954
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004955 ret = mutex_lock_interruptible(&dev->struct_mutex);
4956 if (ret)
4957 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004958 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004959
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004960 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004961
4962 intel_runtime_pm_put(dev_priv);
David Weinehall36cdd012016-08-22 13:59:31 +03004963 mutex_unlock(&dev->struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004964
Kees Cook647416f2013-03-10 14:10:06 -07004965 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004966
Kees Cook647416f2013-03-10 14:10:06 -07004967 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004968}
4969
Kees Cook647416f2013-03-10 14:10:06 -07004970static int
4971i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004972{
David Weinehall36cdd012016-08-22 13:59:31 +03004973 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004974 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004975
David Weinehall36cdd012016-08-22 13:59:31 +03004976 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02004977 return -ENODEV;
4978
Kees Cook647416f2013-03-10 14:10:06 -07004979 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004980 return -EINVAL;
4981
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004982 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004983 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004984
4985 /* Update the cache sharing policy here as well */
4986 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4987 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4988 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4989 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4990
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004991 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004992 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004993}
4994
Kees Cook647416f2013-03-10 14:10:06 -07004995DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4996 i915_cache_sharing_get, i915_cache_sharing_set,
4997 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004998
David Weinehall36cdd012016-08-22 13:59:31 +03004999static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005000 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005001{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005002 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005003 int ss;
5004 u32 sig1[ss_max], sig2[ss_max];
5005
5006 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5007 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5008 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5009 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5010
5011 for (ss = 0; ss < ss_max; ss++) {
5012 unsigned int eu_cnt;
5013
5014 if (sig1[ss] & CHV_SS_PG_ENABLE)
5015 /* skip disabled subslice */
5016 continue;
5017
Imre Deakf08a0c92016-08-31 19:13:04 +03005018 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03005019 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07005020 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5021 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5022 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5023 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03005024 sseu->eu_total += eu_cnt;
5025 sseu->eu_per_subslice = max_t(unsigned int,
5026 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005027 }
Jeff McGee5d395252015-04-03 18:13:17 -07005028}
5029
David Weinehall36cdd012016-08-22 13:59:31 +03005030static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005031 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005032{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005033 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005034 int s, ss;
5035 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5036
Jeff McGee1c046bc2015-04-03 18:13:18 -07005037 /* BXT has a single slice and at most 3 subslices. */
David Weinehall36cdd012016-08-22 13:59:31 +03005038 if (IS_BROXTON(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005039 s_max = 1;
5040 ss_max = 3;
5041 }
5042
5043 for (s = 0; s < s_max; s++) {
5044 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5045 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5046 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5047 }
5048
Jeff McGee5d395252015-04-03 18:13:17 -07005049 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5050 GEN9_PGCTL_SSA_EU19_ACK |
5051 GEN9_PGCTL_SSA_EU210_ACK |
5052 GEN9_PGCTL_SSA_EU311_ACK;
5053 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5054 GEN9_PGCTL_SSB_EU19_ACK |
5055 GEN9_PGCTL_SSB_EU210_ACK |
5056 GEN9_PGCTL_SSB_EU311_ACK;
5057
5058 for (s = 0; s < s_max; s++) {
5059 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5060 /* skip disabled slice */
5061 continue;
5062
Imre Deakf08a0c92016-08-31 19:13:04 +03005063 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005064
David Weinehall36cdd012016-08-22 13:59:31 +03005065 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03005066 sseu->subslice_mask =
5067 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005068
Jeff McGee5d395252015-04-03 18:13:17 -07005069 for (ss = 0; ss < ss_max; ss++) {
5070 unsigned int eu_cnt;
5071
Imre Deak57ec1712016-08-31 19:13:05 +03005072 if (IS_BROXTON(dev_priv)) {
5073 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5074 /* skip disabled subslice */
5075 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005076
Imre Deak57ec1712016-08-31 19:13:05 +03005077 sseu->subslice_mask |= BIT(ss);
5078 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005079
Jeff McGee5d395252015-04-03 18:13:17 -07005080 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5081 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03005082 sseu->eu_total += eu_cnt;
5083 sseu->eu_per_subslice = max_t(unsigned int,
5084 sseu->eu_per_subslice,
5085 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005086 }
5087 }
5088}
5089
David Weinehall36cdd012016-08-22 13:59:31 +03005090static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005091 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005092{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005093 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005094 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005095
Imre Deakf08a0c92016-08-31 19:13:04 +03005096 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005097
Imre Deakf08a0c92016-08-31 19:13:04 +03005098 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03005099 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03005100 sseu->eu_per_subslice =
5101 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03005102 sseu->eu_total = sseu->eu_per_subslice *
5103 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005104
5105 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03005106 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03005107 u8 subslice_7eu =
5108 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005109
Imre Deak915490d2016-08-31 19:13:01 +03005110 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005111 }
5112 }
5113}
5114
Imre Deak615d8902016-08-31 19:13:03 +03005115static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5116 const struct sseu_dev_info *sseu)
5117{
5118 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5119 const char *type = is_available_info ? "Available" : "Enabled";
5120
Imre Deakc67ba532016-08-31 19:13:06 +03005121 seq_printf(m, " %s Slice Mask: %04x\n", type,
5122 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005123 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03005124 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005125 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005126 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03005127 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5128 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005129 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005130 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005131 seq_printf(m, " %s EU Total: %u\n", type,
5132 sseu->eu_total);
5133 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5134 sseu->eu_per_subslice);
5135
5136 if (!is_available_info)
5137 return;
5138
5139 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5140 if (HAS_POOLED_EU(dev_priv))
5141 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5142
5143 seq_printf(m, " Has Slice Power Gating: %s\n",
5144 yesno(sseu->has_slice_pg));
5145 seq_printf(m, " Has Subslice Power Gating: %s\n",
5146 yesno(sseu->has_subslice_pg));
5147 seq_printf(m, " Has EU Power Gating: %s\n",
5148 yesno(sseu->has_eu_pg));
5149}
5150
Jeff McGee38732182015-02-13 10:27:54 -06005151static int i915_sseu_status(struct seq_file *m, void *unused)
5152{
David Weinehall36cdd012016-08-22 13:59:31 +03005153 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03005154 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06005155
David Weinehall36cdd012016-08-22 13:59:31 +03005156 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005157 return -ENODEV;
5158
5159 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03005160 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06005161
Jeff McGee7f992ab2015-02-13 10:27:55 -06005162 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03005163 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03005164
5165 intel_runtime_pm_get(dev_priv);
5166
David Weinehall36cdd012016-08-22 13:59:31 +03005167 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005168 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005169 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005170 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005171 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03005172 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005173 }
David Weinehall238010e2016-08-01 17:33:27 +03005174
5175 intel_runtime_pm_put(dev_priv);
5176
Imre Deak615d8902016-08-31 19:13:03 +03005177 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005178
Jeff McGee38732182015-02-13 10:27:54 -06005179 return 0;
5180}
5181
Ben Widawsky6d794d42011-04-25 11:25:56 -07005182static int i915_forcewake_open(struct inode *inode, struct file *file)
5183{
David Weinehall36cdd012016-08-22 13:59:31 +03005184 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005185
David Weinehall36cdd012016-08-22 13:59:31 +03005186 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005187 return 0;
5188
Chris Wilson6daccb02015-01-16 11:34:35 +02005189 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005190 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005191
5192 return 0;
5193}
5194
Ben Widawskyc43b5632012-04-16 14:07:40 -07005195static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005196{
David Weinehall36cdd012016-08-22 13:59:31 +03005197 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005198
David Weinehall36cdd012016-08-22 13:59:31 +03005199 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005200 return 0;
5201
Mika Kuoppala59bad942015-01-16 11:34:40 +02005202 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005203 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005204
5205 return 0;
5206}
5207
5208static const struct file_operations i915_forcewake_fops = {
5209 .owner = THIS_MODULE,
5210 .open = i915_forcewake_open,
5211 .release = i915_forcewake_release,
5212};
5213
5214static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5215{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005216 struct dentry *ent;
5217
5218 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005219 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005220 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005221 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005222 if (!ent)
5223 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005224
Ben Widawsky8eb57292011-05-11 15:10:58 -07005225 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005226}
5227
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005228static int i915_debugfs_create(struct dentry *root,
5229 struct drm_minor *minor,
5230 const char *name,
5231 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005232{
Jesse Barnes358733e2011-07-27 11:53:01 -07005233 struct dentry *ent;
5234
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005235 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005236 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005237 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005238 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005239 if (!ent)
5240 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005241
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005242 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005243}
5244
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005245static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005246 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005247 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005248 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005249 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b8882013-08-07 18:30:54 +01005250 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005251 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005252 {"i915_gem_request", i915_gem_request_info, 0},
5253 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005254 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005255 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005256 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5257 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5258 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005259 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005260 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005261 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005262 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005263 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305264 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf654449a2015-01-26 18:03:04 +02005265 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005266 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005267 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005268 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005269 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005270 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005271 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005272 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005273 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005274 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005275 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005276 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005277 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005278 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005279 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005280 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005281 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005282 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005283 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005284 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005285 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005286 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005287 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005288 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005289 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005290 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005291 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10005292 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005293 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005294 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005295 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305296 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005297 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005298};
Ben Gamari27c202a2009-07-01 22:26:52 -04005299#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005300
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005301static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005302 const char *name;
5303 const struct file_operations *fops;
5304} i915_debugfs_files[] = {
5305 {"i915_wedged", &i915_wedged_fops},
5306 {"i915_max_freq", &i915_max_freq_fops},
5307 {"i915_min_freq", &i915_min_freq_fops},
5308 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005309 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5310 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005311 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5312 {"i915_error_state", &i915_error_state_fops},
5313 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005314 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005315 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5316 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5317 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005318 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005319 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5320 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5321 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005322};
5323
David Weinehall36cdd012016-08-22 13:59:31 +03005324void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005325{
Daniel Vetterb3783602013-11-14 11:30:42 +01005326 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005327
Damien Lespiau055e3932014-08-18 13:49:10 +01005328 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005329 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005330
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005331 pipe_crc->opened = false;
5332 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005333 init_waitqueue_head(&pipe_crc->wq);
5334 }
5335}
5336
Chris Wilson1dac8912016-06-24 14:00:17 +01005337int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005338{
Chris Wilson91c8a322016-07-05 10:40:23 +01005339 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005340 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005341
Ben Widawsky6d794d42011-04-25 11:25:56 -07005342 ret = i915_forcewake_create(minor->debugfs_root, minor);
5343 if (ret)
5344 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005345
Damien Lespiau07144422013-10-15 18:55:40 +01005346 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5347 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5348 if (ret)
5349 return ret;
5350 }
5351
Daniel Vetter34b96742013-07-04 20:49:44 +02005352 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5353 ret = i915_debugfs_create(minor->debugfs_root, minor,
5354 i915_debugfs_files[i].name,
5355 i915_debugfs_files[i].fops);
5356 if (ret)
5357 return ret;
5358 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005359
Ben Gamari27c202a2009-07-01 22:26:52 -04005360 return drm_debugfs_create_files(i915_debugfs_list,
5361 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005362 minor->debugfs_root, minor);
5363}
5364
Chris Wilson1dac8912016-06-24 14:00:17 +01005365void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005366{
Chris Wilson91c8a322016-07-05 10:40:23 +01005367 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005368 int i;
5369
Ben Gamari27c202a2009-07-01 22:26:52 -04005370 drm_debugfs_remove_files(i915_debugfs_list,
5371 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005372
David Weinehall36cdd012016-08-22 13:59:31 +03005373 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005374 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005375
Daniel Vettere309a992013-10-16 22:55:51 +02005376 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005377 struct drm_info_list *info_list =
5378 (struct drm_info_list *)&i915_pipe_crc_data[i];
5379
5380 drm_debugfs_remove_files(info_list, 1, minor);
5381 }
5382
Daniel Vetter34b96742013-07-04 20:49:44 +02005383 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5384 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005385 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005386
5387 drm_debugfs_remove_files(info_list, 1, minor);
5388 }
Ben Gamari20172632009-02-17 20:08:50 -05005389}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005390
5391struct dpcd_block {
5392 /* DPCD dump start address. */
5393 unsigned int offset;
5394 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5395 unsigned int end;
5396 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5397 size_t size;
5398 /* Only valid for eDP. */
5399 bool edp;
5400};
5401
5402static const struct dpcd_block i915_dpcd_debug[] = {
5403 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5404 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5405 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5406 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5407 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5408 { .offset = DP_SET_POWER },
5409 { .offset = DP_EDP_DPCD_REV },
5410 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5411 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5412 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5413};
5414
5415static int i915_dpcd_show(struct seq_file *m, void *data)
5416{
5417 struct drm_connector *connector = m->private;
5418 struct intel_dp *intel_dp =
5419 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5420 uint8_t buf[16];
5421 ssize_t err;
5422 int i;
5423
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005424 if (connector->status != connector_status_connected)
5425 return -ENODEV;
5426
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005427 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5428 const struct dpcd_block *b = &i915_dpcd_debug[i];
5429 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5430
5431 if (b->edp &&
5432 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5433 continue;
5434
5435 /* low tech for now */
5436 if (WARN_ON(size > sizeof(buf)))
5437 continue;
5438
5439 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5440 if (err <= 0) {
5441 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5442 size, b->offset, err);
5443 continue;
5444 }
5445
5446 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005447 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005448
5449 return 0;
5450}
5451
5452static int i915_dpcd_open(struct inode *inode, struct file *file)
5453{
5454 return single_open(file, i915_dpcd_show, inode->i_private);
5455}
5456
5457static const struct file_operations i915_dpcd_fops = {
5458 .owner = THIS_MODULE,
5459 .open = i915_dpcd_open,
5460 .read = seq_read,
5461 .llseek = seq_lseek,
5462 .release = single_release,
5463};
5464
David Weinehallecbd6782016-08-23 12:23:56 +03005465static int i915_panel_show(struct seq_file *m, void *data)
5466{
5467 struct drm_connector *connector = m->private;
5468 struct intel_dp *intel_dp =
5469 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5470
5471 if (connector->status != connector_status_connected)
5472 return -ENODEV;
5473
5474 seq_printf(m, "Panel power up delay: %d\n",
5475 intel_dp->panel_power_up_delay);
5476 seq_printf(m, "Panel power down delay: %d\n",
5477 intel_dp->panel_power_down_delay);
5478 seq_printf(m, "Backlight on delay: %d\n",
5479 intel_dp->backlight_on_delay);
5480 seq_printf(m, "Backlight off delay: %d\n",
5481 intel_dp->backlight_off_delay);
5482
5483 return 0;
5484}
5485
5486static int i915_panel_open(struct inode *inode, struct file *file)
5487{
5488 return single_open(file, i915_panel_show, inode->i_private);
5489}
5490
5491static const struct file_operations i915_panel_fops = {
5492 .owner = THIS_MODULE,
5493 .open = i915_panel_open,
5494 .read = seq_read,
5495 .llseek = seq_lseek,
5496 .release = single_release,
5497};
5498
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005499/**
5500 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5501 * @connector: pointer to a registered drm_connector
5502 *
5503 * Cleanup will be done by drm_connector_unregister() through a call to
5504 * drm_debugfs_connector_remove().
5505 *
5506 * Returns 0 on success, negative error codes on error.
5507 */
5508int i915_debugfs_connector_add(struct drm_connector *connector)
5509{
5510 struct dentry *root = connector->debugfs_entry;
5511
5512 /* The connector must have been registered beforehands. */
5513 if (!root)
5514 return -ENODEV;
5515
5516 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5517 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005518 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5519 connector, &i915_dpcd_fops);
5520
5521 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5522 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5523 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005524
5525 return 0;
5526}