blob: cea184459256b6518fff3950c019290319611c47 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Chris Wilson05394f32010-11-08 19:18:58 +000092static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010094 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +000095 return "p";
96 else
97 return " ";
98}
99
Chris Wilson05394f32010-11-08 19:18:58 +0000100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Akshay Joshi0206e352011-08-16 15:34:10 -0400102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113}
114
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
120 list_for_each_entry(vma, &obj->vma_list, vma_link) {
121 if (i915_is_ggtt(vma->vm) &&
122 drm_mm_node_allocated(&vma->node))
123 size += vma->node.size;
124 }
125
126 return size;
127}
128
Chris Wilson37811fc2010-08-25 22:45:57 +0100129static void
130describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
131{
Chris Wilsonb4716182015-04-27 13:41:17 +0100132 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
133 struct intel_engine_cs *ring;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700134 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800135 int pin_count = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +0100136 int i;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800137
Chris Wilsonb4716182015-04-27 13:41:17 +0100138 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100139 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100140 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100141 get_pin_flag(obj),
142 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700143 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800144 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100145 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100146 obj->base.write_domain);
147 for_each_ring(ring, dev_priv, i)
148 seq_printf(m, "%x ",
149 i915_gem_request_get_seqno(obj->last_read_req[i]));
150 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000151 i915_gem_request_get_seqno(obj->last_write_req),
152 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100153 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100154 obj->dirty ? " dirty" : "",
155 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
Dan Carpenterba0635f2015-02-25 16:17:48 +0300158 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800159 if (vma->pin_count > 0)
160 pin_count++;
Dan Carpenterba0635f2015-02-25 16:17:48 +0300161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100163 if (obj->pin_display)
164 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100165 if (obj->fence_reg != I915_FENCE_REG_NONE)
166 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700167 list_for_each_entry(vma, &obj->vma_list, vma_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100168 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
169 i915_is_ggtt(vma->vm) ? "g" : "pp",
170 vma->node.start, vma->node.size);
171 if (i915_is_ggtt(vma->vm))
172 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700173 else
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100174 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700175 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000176 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100177 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100178 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000179 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100180 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000181 *t++ = 'p';
182 if (obj->fault_mappable)
183 *t++ = 'f';
184 *t = '\0';
185 seq_printf(m, " (%s mappable)", s);
186 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100187 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000188 seq_printf(m, " (%s)",
Chris Wilsonb4716182015-04-27 13:41:17 +0100189 i915_gem_request_get_ring(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200190 if (obj->frontbuffer_bits)
191 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100192}
193
Oscar Mateo273497e2014-05-22 14:13:37 +0100194static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700195{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100196 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700197 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
198 seq_putc(m, ' ');
199}
200
Ben Gamari433e12f2009-02-17 20:08:51 -0500201static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500202{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100203 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500204 uintptr_t list = (uintptr_t) node->info_ent->data;
205 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500206 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700207 struct drm_i915_private *dev_priv = dev->dev_private;
208 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700209 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300210 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100211 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100212
213 ret = mutex_lock_interruptible(&dev->struct_mutex);
214 if (ret)
215 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500216
Ben Widawskyca191b12013-07-31 17:00:14 -0700217 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500218 switch (list) {
219 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100220 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700221 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500222 break;
223 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100224 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700225 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500226 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500227 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100228 mutex_unlock(&dev->struct_mutex);
229 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500230 }
231
Chris Wilson8f2480f2010-09-26 11:44:19 +0100232 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700233 list_for_each_entry(vma, head, mm_list) {
234 seq_printf(m, " ");
235 describe_obj(m, vma->obj);
236 seq_printf(m, "\n");
237 total_obj_size += vma->obj->base.size;
238 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100239 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500240 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100241 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700242
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300243 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100244 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500245 return 0;
246}
247
Chris Wilson6d2b8882013-08-07 18:30:54 +0100248static int obj_rank_by_stolen(void *priv,
249 struct list_head *A, struct list_head *B)
250{
251 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200252 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100253 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200254 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100255
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200256 if (a->stolen->start < b->stolen->start)
257 return -1;
258 if (a->stolen->start > b->stolen->start)
259 return 1;
260 return 0;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100261}
262
263static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
264{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100265 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100266 struct drm_device *dev = node->minor->dev;
267 struct drm_i915_private *dev_priv = dev->dev_private;
268 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300269 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100270 LIST_HEAD(stolen);
271 int count, ret;
272
273 ret = mutex_lock_interruptible(&dev->struct_mutex);
274 if (ret)
275 return ret;
276
277 total_obj_size = total_gtt_size = count = 0;
278 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
279 if (obj->stolen == NULL)
280 continue;
281
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200282 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100283
284 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100285 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100286 count++;
287 }
288 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
289 if (obj->stolen == NULL)
290 continue;
291
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200292 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100293
294 total_obj_size += obj->base.size;
295 count++;
296 }
297 list_sort(NULL, &stolen, obj_rank_by_stolen);
298 seq_puts(m, "Stolen:\n");
299 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200300 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100301 seq_puts(m, " ");
302 describe_obj(m, obj);
303 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200304 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100305 }
306 mutex_unlock(&dev->struct_mutex);
307
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300308 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b8882013-08-07 18:30:54 +0100309 count, total_obj_size, total_gtt_size);
310 return 0;
311}
312
Chris Wilson6299f992010-11-24 12:23:44 +0000313#define count_objects(list, member) do { \
314 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100315 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000316 ++count; \
317 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700318 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000319 ++mappable_count; \
320 } \
321 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400322} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000323
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100324struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000325 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300326 unsigned long count;
327 u64 total, unbound;
328 u64 global, shared;
329 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100330};
331
332static int per_file_stats(int id, void *ptr, void *data)
333{
334 struct drm_i915_gem_object *obj = ptr;
335 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000336 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100337
338 stats->count++;
339 stats->total += obj->base.size;
340
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000341 if (obj->base.name || obj->base.dma_buf)
342 stats->shared += obj->base.size;
343
Chris Wilson6313c202014-03-19 13:45:45 +0000344 if (USES_FULL_PPGTT(obj->base.dev)) {
345 list_for_each_entry(vma, &obj->vma_list, vma_link) {
346 struct i915_hw_ppgtt *ppgtt;
347
348 if (!drm_mm_node_allocated(&vma->node))
349 continue;
350
351 if (i915_is_ggtt(vma->vm)) {
352 stats->global += obj->base.size;
353 continue;
354 }
355
356 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200357 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000358 continue;
359
John Harrison41c52412014-11-24 18:49:43 +0000360 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000361 stats->active += obj->base.size;
362 else
363 stats->inactive += obj->base.size;
364
365 return 0;
366 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100367 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000368 if (i915_gem_obj_ggtt_bound(obj)) {
369 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000370 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000371 stats->active += obj->base.size;
372 else
373 stats->inactive += obj->base.size;
374 return 0;
375 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100376 }
377
Chris Wilson6313c202014-03-19 13:45:45 +0000378 if (!list_empty(&obj->global_list))
379 stats->unbound += obj->base.size;
380
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100381 return 0;
382}
383
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100384#define print_file_stats(m, name, stats) do { \
385 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300386 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100387 name, \
388 stats.count, \
389 stats.total, \
390 stats.active, \
391 stats.inactive, \
392 stats.global, \
393 stats.shared, \
394 stats.unbound); \
395} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800396
397static void print_batch_pool_stats(struct seq_file *m,
398 struct drm_i915_private *dev_priv)
399{
400 struct drm_i915_gem_object *obj;
401 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100402 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100403 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800404
405 memset(&stats, 0, sizeof(stats));
406
Chris Wilson06fbca72015-04-07 16:20:36 +0100407 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100408 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
409 list_for_each_entry(obj,
410 &ring->batch_pool.cache_list[j],
411 batch_pool_link)
412 per_file_stats(0, obj, &stats);
413 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100414 }
Brad Volkin493018d2014-12-11 12:13:08 -0800415
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100416 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800417}
418
Ben Widawskyca191b12013-07-31 17:00:14 -0700419#define count_vmas(list, member) do { \
420 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100421 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700422 ++count; \
423 if (vma->obj->map_and_fenceable) { \
424 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
425 ++mappable_count; \
426 } \
427 } \
428} while (0)
429
430static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100431{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100432 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100433 struct drm_device *dev = node->minor->dev;
434 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200435 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300436 u64 size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000437 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700438 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100439 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700440 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100441 int ret;
442
443 ret = mutex_lock_interruptible(&dev->struct_mutex);
444 if (ret)
445 return ret;
446
Chris Wilson6299f992010-11-24 12:23:44 +0000447 seq_printf(m, "%u objects, %zu bytes\n",
448 dev_priv->mm.object_count,
449 dev_priv->mm.object_memory);
450
451 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700452 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300453 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000454 count, mappable_count, size, mappable_size);
455
456 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700457 count_vmas(&vm->active_list, mm_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300458 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000459 count, mappable_count, size, mappable_size);
460
461 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700462 count_vmas(&vm->inactive_list, mm_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300463 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000464 count, mappable_count, size, mappable_size);
465
Chris Wilsonb7abb712012-08-20 11:33:30 +0200466 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700467 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200468 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200469 if (obj->madv == I915_MADV_DONTNEED)
470 purgeable_size += obj->base.size, ++purgeable_count;
471 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300472 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200473
Chris Wilson6299f992010-11-24 12:23:44 +0000474 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700475 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000476 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700477 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000478 ++count;
479 }
Chris Wilson30154652015-04-07 17:28:24 +0100480 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700481 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000482 ++mappable_count;
483 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200484 if (obj->madv == I915_MADV_DONTNEED) {
485 purgeable_size += obj->base.size;
486 ++purgeable_count;
487 }
Chris Wilson6299f992010-11-24 12:23:44 +0000488 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300489 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200490 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300491 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000492 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300493 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000494 count, size);
495
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300496 seq_printf(m, "%llu [%llu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700497 dev_priv->gtt.base.total,
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300498 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100499
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800501 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100502 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
503 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900504 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100505
506 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000507 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100508 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100509 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100510 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900511 /*
512 * Although we have a valid reference on file->pid, that does
513 * not guarantee that the task_struct who called get_pid() is
514 * still alive (e.g. get_pid(current) => fork() => exit()).
515 * Therefore, we need to protect this ->comm access using RCU.
516 */
517 rcu_read_lock();
518 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800519 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900520 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100521 }
522
Chris Wilson73aa8082010-09-30 11:46:12 +0100523 mutex_unlock(&dev->struct_mutex);
524
525 return 0;
526}
527
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100528static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000529{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100530 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000531 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100532 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000533 struct drm_i915_private *dev_priv = dev->dev_private;
534 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300535 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000536 int count, ret;
537
538 ret = mutex_lock_interruptible(&dev->struct_mutex);
539 if (ret)
540 return ret;
541
542 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700543 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800544 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100545 continue;
546
Damien Lespiau267f0c92013-06-24 22:59:48 +0100547 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000548 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100549 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000550 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100551 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000552 count++;
553 }
554
555 mutex_unlock(&dev->struct_mutex);
556
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300557 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000558 count, total_obj_size, total_gtt_size);
559
560 return 0;
561}
562
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100563static int i915_gem_pageflip_info(struct seq_file *m, void *data)
564{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100565 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100567 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200569 int ret;
570
571 ret = mutex_lock_interruptible(&dev->struct_mutex);
572 if (ret)
573 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100574
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100575 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800576 const char pipe = pipe_name(crtc->pipe);
577 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100578 struct intel_unpin_work *work;
579
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200580 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100581 work = crtc->unpin_work;
582 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800583 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100584 pipe, plane);
585 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100586 u32 addr;
587
Chris Wilsone7d841c2012-12-03 11:36:30 +0000588 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800589 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100590 pipe, plane);
591 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800592 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100593 pipe, plane);
594 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100595 if (work->flip_queued_req) {
596 struct intel_engine_cs *ring =
597 i915_gem_request_get_ring(work->flip_queued_req);
598
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200599 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100600 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000601 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100602 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100603 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000604 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100605 } else
606 seq_printf(m, "Flip not associated with any ring\n");
607 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
608 work->flip_queued_vblank,
609 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100610 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100611 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100612 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100613 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100614 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000615 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100616
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100617 if (INTEL_INFO(dev)->gen >= 4)
618 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
619 else
620 addr = I915_READ(DSPADDR(crtc->plane));
621 seq_printf(m, "Current scanout address 0x%08x\n", addr);
622
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100623 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100624 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
625 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100626 }
627 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200628 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100629 }
630
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200631 mutex_unlock(&dev->struct_mutex);
632
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100633 return 0;
634}
635
Brad Volkin493018d2014-12-11 12:13:08 -0800636static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
637{
638 struct drm_info_node *node = m->private;
639 struct drm_device *dev = node->minor->dev;
640 struct drm_i915_private *dev_priv = dev->dev_private;
641 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100642 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100643 int total = 0;
644 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800645
646 ret = mutex_lock_interruptible(&dev->struct_mutex);
647 if (ret)
648 return ret;
649
Chris Wilson06fbca72015-04-07 16:20:36 +0100650 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100651 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
652 int count;
653
654 count = 0;
655 list_for_each_entry(obj,
656 &ring->batch_pool.cache_list[j],
657 batch_pool_link)
658 count++;
659 seq_printf(m, "%s cache[%d]: %d objects\n",
660 ring->name, j, count);
661
662 list_for_each_entry(obj,
663 &ring->batch_pool.cache_list[j],
664 batch_pool_link) {
665 seq_puts(m, " ");
666 describe_obj(m, obj);
667 seq_putc(m, '\n');
668 }
669
670 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100671 }
Brad Volkin493018d2014-12-11 12:13:08 -0800672 }
673
Chris Wilson8d9d5742015-04-07 16:20:38 +0100674 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800675
676 mutex_unlock(&dev->struct_mutex);
677
678 return 0;
679}
680
Ben Gamari20172632009-02-17 20:08:50 -0500681static int i915_gem_request_info(struct seq_file *m, void *data)
682{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100683 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500684 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300685 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100686 struct intel_engine_cs *ring;
Daniel Vettereed29a52015-05-21 14:21:25 +0200687 struct drm_i915_gem_request *req;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100688 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100689
690 ret = mutex_lock_interruptible(&dev->struct_mutex);
691 if (ret)
692 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500693
Chris Wilson2d1070b2015-04-01 10:36:56 +0100694 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100695 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100696 int count;
697
698 count = 0;
Daniel Vettereed29a52015-05-21 14:21:25 +0200699 list_for_each_entry(req, &ring->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100700 count++;
701 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100702 continue;
703
Chris Wilson2d1070b2015-04-01 10:36:56 +0100704 seq_printf(m, "%s requests: %d\n", ring->name, count);
Daniel Vettereed29a52015-05-21 14:21:25 +0200705 list_for_each_entry(req, &ring->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100706 struct task_struct *task;
707
708 rcu_read_lock();
709 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200710 if (req->pid)
711 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100712 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200713 req->seqno,
714 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100715 task ? task->comm : "<unknown>",
716 task ? task->pid : -1);
717 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100718 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100719
720 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500721 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100722 mutex_unlock(&dev->struct_mutex);
723
Chris Wilson2d1070b2015-04-01 10:36:56 +0100724 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100725 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100726
Ben Gamari20172632009-02-17 20:08:50 -0500727 return 0;
728}
729
Chris Wilsonb2223492010-10-27 15:27:33 +0100730static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100731 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100732{
733 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200734 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100735 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100736 }
737}
738
Ben Gamari20172632009-02-17 20:08:50 -0500739static int i915_gem_seqno_info(struct seq_file *m, void *data)
740{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100741 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500742 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300743 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100744 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000745 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100746
747 ret = mutex_lock_interruptible(&dev->struct_mutex);
748 if (ret)
749 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200750 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500751
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100752 for_each_ring(ring, dev_priv, i)
753 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100754
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200755 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100756 mutex_unlock(&dev->struct_mutex);
757
Ben Gamari20172632009-02-17 20:08:50 -0500758 return 0;
759}
760
761
762static int i915_interrupt_info(struct seq_file *m, void *data)
763{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100764 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500765 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300766 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100767 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800768 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100769
770 ret = mutex_lock_interruptible(&dev->struct_mutex);
771 if (ret)
772 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200773 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500774
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300775 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300776 seq_printf(m, "Master Interrupt Control:\t%08x\n",
777 I915_READ(GEN8_MASTER_IRQ));
778
779 seq_printf(m, "Display IER:\t%08x\n",
780 I915_READ(VLV_IER));
781 seq_printf(m, "Display IIR:\t%08x\n",
782 I915_READ(VLV_IIR));
783 seq_printf(m, "Display IIR_RW:\t%08x\n",
784 I915_READ(VLV_IIR_RW));
785 seq_printf(m, "Display IMR:\t%08x\n",
786 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100787 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300788 seq_printf(m, "Pipe %c stat:\t%08x\n",
789 pipe_name(pipe),
790 I915_READ(PIPESTAT(pipe)));
791
792 seq_printf(m, "Port hotplug:\t%08x\n",
793 I915_READ(PORT_HOTPLUG_EN));
794 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
795 I915_READ(VLV_DPFLIPSTAT));
796 seq_printf(m, "DPINVGTT:\t%08x\n",
797 I915_READ(DPINVGTT));
798
799 for (i = 0; i < 4; i++) {
800 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
801 i, I915_READ(GEN8_GT_IMR(i)));
802 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
803 i, I915_READ(GEN8_GT_IIR(i)));
804 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
805 i, I915_READ(GEN8_GT_IER(i)));
806 }
807
808 seq_printf(m, "PCU interrupt mask:\t%08x\n",
809 I915_READ(GEN8_PCU_IMR));
810 seq_printf(m, "PCU interrupt identity:\t%08x\n",
811 I915_READ(GEN8_PCU_IIR));
812 seq_printf(m, "PCU interrupt enable:\t%08x\n",
813 I915_READ(GEN8_PCU_IER));
814 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700815 seq_printf(m, "Master Interrupt Control:\t%08x\n",
816 I915_READ(GEN8_MASTER_IRQ));
817
818 for (i = 0; i < 4; i++) {
819 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
820 i, I915_READ(GEN8_GT_IMR(i)));
821 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
822 i, I915_READ(GEN8_GT_IIR(i)));
823 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
824 i, I915_READ(GEN8_GT_IER(i)));
825 }
826
Damien Lespiau055e3932014-08-18 13:49:10 +0100827 for_each_pipe(dev_priv, pipe) {
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200828 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanoni22c59962014-08-08 17:45:32 -0300829 POWER_DOMAIN_PIPE(pipe))) {
830 seq_printf(m, "Pipe %c power disabled\n",
831 pipe_name(pipe));
832 continue;
833 }
Ben Widawskya123f152013-11-02 21:07:10 -0700834 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000835 pipe_name(pipe),
836 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700837 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000838 pipe_name(pipe),
839 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700840 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000841 pipe_name(pipe),
842 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700843 }
844
845 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
846 I915_READ(GEN8_DE_PORT_IMR));
847 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
848 I915_READ(GEN8_DE_PORT_IIR));
849 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IER));
851
852 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
853 I915_READ(GEN8_DE_MISC_IMR));
854 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
855 I915_READ(GEN8_DE_MISC_IIR));
856 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IER));
858
859 seq_printf(m, "PCU interrupt mask:\t%08x\n",
860 I915_READ(GEN8_PCU_IMR));
861 seq_printf(m, "PCU interrupt identity:\t%08x\n",
862 I915_READ(GEN8_PCU_IIR));
863 seq_printf(m, "PCU interrupt enable:\t%08x\n",
864 I915_READ(GEN8_PCU_IER));
865 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700866 seq_printf(m, "Display IER:\t%08x\n",
867 I915_READ(VLV_IER));
868 seq_printf(m, "Display IIR:\t%08x\n",
869 I915_READ(VLV_IIR));
870 seq_printf(m, "Display IIR_RW:\t%08x\n",
871 I915_READ(VLV_IIR_RW));
872 seq_printf(m, "Display IMR:\t%08x\n",
873 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100874 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700875 seq_printf(m, "Pipe %c stat:\t%08x\n",
876 pipe_name(pipe),
877 I915_READ(PIPESTAT(pipe)));
878
879 seq_printf(m, "Master IER:\t%08x\n",
880 I915_READ(VLV_MASTER_IER));
881
882 seq_printf(m, "Render IER:\t%08x\n",
883 I915_READ(GTIER));
884 seq_printf(m, "Render IIR:\t%08x\n",
885 I915_READ(GTIIR));
886 seq_printf(m, "Render IMR:\t%08x\n",
887 I915_READ(GTIMR));
888
889 seq_printf(m, "PM IER:\t\t%08x\n",
890 I915_READ(GEN6_PMIER));
891 seq_printf(m, "PM IIR:\t\t%08x\n",
892 I915_READ(GEN6_PMIIR));
893 seq_printf(m, "PM IMR:\t\t%08x\n",
894 I915_READ(GEN6_PMIMR));
895
896 seq_printf(m, "Port hotplug:\t%08x\n",
897 I915_READ(PORT_HOTPLUG_EN));
898 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
899 I915_READ(VLV_DPFLIPSTAT));
900 seq_printf(m, "DPINVGTT:\t%08x\n",
901 I915_READ(DPINVGTT));
902
903 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800904 seq_printf(m, "Interrupt enable: %08x\n",
905 I915_READ(IER));
906 seq_printf(m, "Interrupt identity: %08x\n",
907 I915_READ(IIR));
908 seq_printf(m, "Interrupt mask: %08x\n",
909 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100910 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800911 seq_printf(m, "Pipe %c stat: %08x\n",
912 pipe_name(pipe),
913 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800914 } else {
915 seq_printf(m, "North Display Interrupt enable: %08x\n",
916 I915_READ(DEIER));
917 seq_printf(m, "North Display Interrupt identity: %08x\n",
918 I915_READ(DEIIR));
919 seq_printf(m, "North Display Interrupt mask: %08x\n",
920 I915_READ(DEIMR));
921 seq_printf(m, "South Display Interrupt enable: %08x\n",
922 I915_READ(SDEIER));
923 seq_printf(m, "South Display Interrupt identity: %08x\n",
924 I915_READ(SDEIIR));
925 seq_printf(m, "South Display Interrupt mask: %08x\n",
926 I915_READ(SDEIMR));
927 seq_printf(m, "Graphics Interrupt enable: %08x\n",
928 I915_READ(GTIER));
929 seq_printf(m, "Graphics Interrupt identity: %08x\n",
930 I915_READ(GTIIR));
931 seq_printf(m, "Graphics Interrupt mask: %08x\n",
932 I915_READ(GTIMR));
933 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100934 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700935 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100936 seq_printf(m,
937 "Graphics Interrupt mask (%s): %08x\n",
938 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000939 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100940 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000941 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200942 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100943 mutex_unlock(&dev->struct_mutex);
944
Ben Gamari20172632009-02-17 20:08:50 -0500945 return 0;
946}
947
Chris Wilsona6172a82009-02-11 14:26:38 +0000948static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
949{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100950 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000951 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300952 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100953 int i, ret;
954
955 ret = mutex_lock_interruptible(&dev->struct_mutex);
956 if (ret)
957 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000958
Chris Wilsona6172a82009-02-11 14:26:38 +0000959 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
960 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000961 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000962
Chris Wilson6c085a72012-08-20 11:40:46 +0200963 seq_printf(m, "Fence %d, pin count = %d, object = ",
964 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100965 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100966 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100967 else
Chris Wilson05394f32010-11-08 19:18:58 +0000968 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100969 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000970 }
971
Chris Wilson05394f32010-11-08 19:18:58 +0000972 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000973 return 0;
974}
975
Ben Gamari20172632009-02-17 20:08:50 -0500976static int i915_hws_info(struct seq_file *m, void *data)
977{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100978 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500979 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300980 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100981 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100982 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100983 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500984
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000985 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100986 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500987 if (hws == NULL)
988 return 0;
989
990 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
991 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
992 i * 4,
993 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
994 }
995 return 0;
996}
997
Daniel Vetterd5442302012-04-27 15:17:40 +0200998static ssize_t
999i915_error_state_write(struct file *filp,
1000 const char __user *ubuf,
1001 size_t cnt,
1002 loff_t *ppos)
1003{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001004 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001005 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001006 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001007
1008 DRM_DEBUG_DRIVER("Resetting error state\n");
1009
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001010 ret = mutex_lock_interruptible(&dev->struct_mutex);
1011 if (ret)
1012 return ret;
1013
Daniel Vetterd5442302012-04-27 15:17:40 +02001014 i915_destroy_error_state(dev);
1015 mutex_unlock(&dev->struct_mutex);
1016
1017 return cnt;
1018}
1019
1020static int i915_error_state_open(struct inode *inode, struct file *file)
1021{
1022 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001023 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001024
1025 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1026 if (!error_priv)
1027 return -ENOMEM;
1028
1029 error_priv->dev = dev;
1030
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001031 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001032
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001033 file->private_data = error_priv;
1034
1035 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001036}
1037
1038static int i915_error_state_release(struct inode *inode, struct file *file)
1039{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001040 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001041
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001042 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001043 kfree(error_priv);
1044
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001045 return 0;
1046}
1047
1048static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1049 size_t count, loff_t *pos)
1050{
1051 struct i915_error_state_file_priv *error_priv = file->private_data;
1052 struct drm_i915_error_state_buf error_str;
1053 loff_t tmp_pos = 0;
1054 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001055 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001056
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001057 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001058 if (ret)
1059 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001060
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001061 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001062 if (ret)
1063 goto out;
1064
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001065 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1066 error_str.buf,
1067 error_str.bytes);
1068
1069 if (ret_count < 0)
1070 ret = ret_count;
1071 else
1072 *pos = error_str.start + ret_count;
1073out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001074 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001075 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001076}
1077
1078static const struct file_operations i915_error_state_fops = {
1079 .owner = THIS_MODULE,
1080 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001081 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001082 .write = i915_error_state_write,
1083 .llseek = default_llseek,
1084 .release = i915_error_state_release,
1085};
1086
Kees Cook647416f2013-03-10 14:10:06 -07001087static int
1088i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001089{
Kees Cook647416f2013-03-10 14:10:06 -07001090 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001091 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001092 int ret;
1093
1094 ret = mutex_lock_interruptible(&dev->struct_mutex);
1095 if (ret)
1096 return ret;
1097
Kees Cook647416f2013-03-10 14:10:06 -07001098 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001099 mutex_unlock(&dev->struct_mutex);
1100
Kees Cook647416f2013-03-10 14:10:06 -07001101 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001102}
1103
Kees Cook647416f2013-03-10 14:10:06 -07001104static int
1105i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001106{
Kees Cook647416f2013-03-10 14:10:06 -07001107 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001108 int ret;
1109
Mika Kuoppala40633212012-12-04 15:12:00 +02001110 ret = mutex_lock_interruptible(&dev->struct_mutex);
1111 if (ret)
1112 return ret;
1113
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001114 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001115 mutex_unlock(&dev->struct_mutex);
1116
Kees Cook647416f2013-03-10 14:10:06 -07001117 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001118}
1119
Kees Cook647416f2013-03-10 14:10:06 -07001120DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1121 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001122 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001123
Deepak Sadb4bd12014-03-31 11:30:02 +05301124static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001125{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001126 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001127 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001128 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001129 int ret = 0;
1130
1131 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001132
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001133 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1134
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001135 if (IS_GEN5(dev)) {
1136 u16 rgvswctl = I915_READ16(MEMSWCTL);
1137 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1138
1139 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1140 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1141 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1142 MEMSTAT_VID_SHIFT);
1143 seq_printf(m, "Current P-state: %d\n",
1144 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001145 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1146 u32 freq_sts;
1147
1148 mutex_lock(&dev_priv->rps.hw_lock);
1149 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1150 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1151 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1152
1153 seq_printf(m, "actual GPU freq: %d MHz\n",
1154 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1155
1156 seq_printf(m, "current GPU freq: %d MHz\n",
1157 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1158
1159 seq_printf(m, "max GPU freq: %d MHz\n",
1160 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1161
1162 seq_printf(m, "min GPU freq: %d MHz\n",
1163 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1164
1165 seq_printf(m, "idle GPU freq: %d MHz\n",
1166 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1167
1168 seq_printf(m,
1169 "efficient (RPe) frequency: %d MHz\n",
1170 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1171 mutex_unlock(&dev_priv->rps.hw_lock);
1172 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001173 u32 rp_state_limits;
1174 u32 gt_perf_status;
1175 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001176 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001177 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001178 u32 rpupei, rpcurup, rpprevup;
1179 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001180 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001181 int max_freq;
1182
Bob Paauwe35040562015-06-25 14:54:07 -07001183 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1184 if (IS_BROXTON(dev)) {
1185 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1186 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1187 } else {
1188 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1189 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1190 }
1191
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001192 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001193 ret = mutex_lock_interruptible(&dev->struct_mutex);
1194 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001195 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001196
Mika Kuoppala59bad942015-01-16 11:34:40 +02001197 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001198
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001199 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301200 if (IS_GEN9(dev))
1201 reqf >>= 23;
1202 else {
1203 reqf &= ~GEN6_TURBO_DISABLE;
1204 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1205 reqf >>= 24;
1206 else
1207 reqf >>= 25;
1208 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001209 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001210
Chris Wilson0d8f9492014-03-27 09:06:14 +00001211 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1212 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1213 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1214
Jesse Barnesccab5c82011-01-18 15:49:25 -08001215 rpstat = I915_READ(GEN6_RPSTAT1);
1216 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1217 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1218 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1219 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1220 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1221 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301222 if (IS_GEN9(dev))
1223 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1224 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001225 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1226 else
1227 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001228 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001229
Mika Kuoppala59bad942015-01-16 11:34:40 +02001230 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001231 mutex_unlock(&dev->struct_mutex);
1232
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001233 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1234 pm_ier = I915_READ(GEN6_PMIER);
1235 pm_imr = I915_READ(GEN6_PMIMR);
1236 pm_isr = I915_READ(GEN6_PMISR);
1237 pm_iir = I915_READ(GEN6_PMIIR);
1238 pm_mask = I915_READ(GEN6_PMINTRMSK);
1239 } else {
1240 pm_ier = I915_READ(GEN8_GT_IER(2));
1241 pm_imr = I915_READ(GEN8_GT_IMR(2));
1242 pm_isr = I915_READ(GEN8_GT_ISR(2));
1243 pm_iir = I915_READ(GEN8_GT_IIR(2));
1244 pm_mask = I915_READ(GEN6_PMINTRMSK);
1245 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001246 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001247 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001248 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001249 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301250 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001251 seq_printf(m, "Render p-state VID: %d\n",
1252 gt_perf_status & 0xff);
1253 seq_printf(m, "Render p-state limit: %d\n",
1254 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001255 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1256 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1257 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1258 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001259 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001260 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001261 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1262 GEN6_CURICONT_MASK);
1263 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1264 GEN6_CURBSYTAVG_MASK);
1265 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1266 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001267 seq_printf(m, "Up threshold: %d%%\n",
1268 dev_priv->rps.up_threshold);
1269
Jesse Barnesccab5c82011-01-18 15:49:25 -08001270 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1271 GEN6_CURIAVG_MASK);
1272 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1273 GEN6_CURBSYTAVG_MASK);
1274 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1275 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001276 seq_printf(m, "Down threshold: %d%%\n",
1277 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001278
Bob Paauwe35040562015-06-25 14:54:07 -07001279 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1280 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001281 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1282 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001283 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001284 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001285
1286 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001287 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1288 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001289 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001290 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001291
Bob Paauwe35040562015-06-25 14:54:07 -07001292 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1293 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001294 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1295 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001296 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001297 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001298 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001299 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001300
Chris Wilsond86ed342015-04-27 13:41:19 +01001301 seq_printf(m, "Current freq: %d MHz\n",
1302 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1303 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001304 seq_printf(m, "Idle freq: %d MHz\n",
1305 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001306 seq_printf(m, "Min freq: %d MHz\n",
1307 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1308 seq_printf(m, "Max freq: %d MHz\n",
1309 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1310 seq_printf(m,
1311 "efficient (RPe) frequency: %d MHz\n",
1312 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001313 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001314 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001315 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001316
Mika Kahola1170f282015-09-25 14:00:32 +03001317 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1318 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1319 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1320
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001321out:
1322 intel_runtime_pm_put(dev_priv);
1323 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001324}
1325
Chris Wilsonf654449a2015-01-26 18:03:04 +02001326static int i915_hangcheck_info(struct seq_file *m, void *unused)
1327{
1328 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001329 struct drm_device *dev = node->minor->dev;
1330 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf654449a2015-01-26 18:03:04 +02001331 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001332 u64 acthd[I915_NUM_RINGS];
1333 u32 seqno[I915_NUM_RINGS];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001334 u32 instdone[I915_NUM_INSTDONE_REG];
1335 int i, j;
Chris Wilsonf654449a2015-01-26 18:03:04 +02001336
1337 if (!i915.enable_hangcheck) {
1338 seq_printf(m, "Hangcheck disabled\n");
1339 return 0;
1340 }
1341
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001342 intel_runtime_pm_get(dev_priv);
1343
1344 for_each_ring(ring, dev_priv, i) {
1345 seqno[i] = ring->get_seqno(ring, false);
1346 acthd[i] = intel_ring_get_active_head(ring);
1347 }
1348
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001349 i915_get_extra_instdone(dev, instdone);
1350
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001351 intel_runtime_pm_put(dev_priv);
1352
Chris Wilsonf654449a2015-01-26 18:03:04 +02001353 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1354 seq_printf(m, "Hangcheck active, fires in %dms\n",
1355 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1356 jiffies));
1357 } else
1358 seq_printf(m, "Hangcheck inactive\n");
1359
1360 for_each_ring(ring, dev_priv, i) {
1361 seq_printf(m, "%s:\n", ring->name);
1362 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001363 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf654449a2015-01-26 18:03:04 +02001364 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1365 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001366 (long long)acthd[i]);
Chris Wilsonf654449a2015-01-26 18:03:04 +02001367 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1368 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001369 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1370 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001371
1372 if (ring->id == RCS) {
1373 seq_puts(m, "\tinstdone read =");
1374
1375 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1376 seq_printf(m, " 0x%08x", instdone[j]);
1377
1378 seq_puts(m, "\n\tinstdone accu =");
1379
1380 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1381 seq_printf(m, " 0x%08x",
1382 ring->hangcheck.instdone[j]);
1383
1384 seq_puts(m, "\n");
1385 }
Chris Wilsonf654449a2015-01-26 18:03:04 +02001386 }
1387
1388 return 0;
1389}
1390
Ben Widawsky4d855292011-12-12 19:34:16 -08001391static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001392{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001393 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001394 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001395 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001396 u32 rgvmodectl, rstdbyctl;
1397 u16 crstandvid;
1398 int ret;
1399
1400 ret = mutex_lock_interruptible(&dev->struct_mutex);
1401 if (ret)
1402 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001403 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001404
1405 rgvmodectl = I915_READ(MEMMODECTL);
1406 rstdbyctl = I915_READ(RSTDBYCTL);
1407 crstandvid = I915_READ16(CRSTANDVID);
1408
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001409 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001410 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001411
Jani Nikula742f4912015-09-03 11:16:09 +03001412 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001413 seq_printf(m, "Boost freq: %d\n",
1414 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1415 MEMMODE_BOOST_FREQ_SHIFT);
1416 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001417 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001418 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001419 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001420 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001421 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001422 seq_printf(m, "Starting frequency: P%d\n",
1423 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001424 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001425 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001426 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1427 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1428 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1429 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001430 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001431 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001432 switch (rstdbyctl & RSX_STATUS_MASK) {
1433 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001434 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001435 break;
1436 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001437 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001438 break;
1439 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001440 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001441 break;
1442 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001443 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001444 break;
1445 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001446 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001447 break;
1448 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001449 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001450 break;
1451 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001452 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001453 break;
1454 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001455
1456 return 0;
1457}
1458
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001459static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001460{
1461 struct drm_info_node *node = m->private;
1462 struct drm_device *dev = node->minor->dev;
1463 struct drm_i915_private *dev_priv = dev->dev_private;
1464 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001465 int i;
1466
1467 spin_lock_irq(&dev_priv->uncore.lock);
1468 for_each_fw_domain(fw_domain, dev_priv, i) {
1469 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001470 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001471 fw_domain->wake_count);
1472 }
1473 spin_unlock_irq(&dev_priv->uncore.lock);
1474
1475 return 0;
1476}
1477
Deepak S669ab5a2014-01-10 15:18:26 +05301478static int vlv_drpc_info(struct seq_file *m)
1479{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001480 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301481 struct drm_device *dev = node->minor->dev;
1482 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001483 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301484
Imre Deakd46c0512014-04-14 20:24:27 +03001485 intel_runtime_pm_get(dev_priv);
1486
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001487 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301488 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1489 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1490
Imre Deakd46c0512014-04-14 20:24:27 +03001491 intel_runtime_pm_put(dev_priv);
1492
Deepak S669ab5a2014-01-10 15:18:26 +05301493 seq_printf(m, "Video Turbo Mode: %s\n",
1494 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1495 seq_printf(m, "Turbo enabled: %s\n",
1496 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1497 seq_printf(m, "HW control enabled: %s\n",
1498 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1499 seq_printf(m, "SW control enabled: %s\n",
1500 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1501 GEN6_RP_MEDIA_SW_MODE));
1502 seq_printf(m, "RC6 Enabled: %s\n",
1503 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1504 GEN6_RC_CTL_EI_MODE(1))));
1505 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001506 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301507 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001508 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301509
Imre Deak9cc19be2014-04-14 20:24:24 +03001510 seq_printf(m, "Render RC6 residency since boot: %u\n",
1511 I915_READ(VLV_GT_RENDER_RC6));
1512 seq_printf(m, "Media RC6 residency since boot: %u\n",
1513 I915_READ(VLV_GT_MEDIA_RC6));
1514
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001515 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301516}
1517
Ben Widawsky4d855292011-12-12 19:34:16 -08001518static int gen6_drpc_info(struct seq_file *m)
1519{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001520 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001521 struct drm_device *dev = node->minor->dev;
1522 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001523 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001524 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001525 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001526
1527 ret = mutex_lock_interruptible(&dev->struct_mutex);
1528 if (ret)
1529 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001530 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001531
Chris Wilson907b28c2013-07-19 20:36:52 +01001532 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001533 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001534 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001535
1536 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001537 seq_puts(m, "RC information inaccurate because somebody "
1538 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001539 } else {
1540 /* NB: we cannot use forcewake, else we read the wrong values */
1541 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1542 udelay(10);
1543 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1544 }
1545
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001546 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001547 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001548
1549 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1550 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1551 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001552 mutex_lock(&dev_priv->rps.hw_lock);
1553 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1554 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001555
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001556 intel_runtime_pm_put(dev_priv);
1557
Ben Widawsky4d855292011-12-12 19:34:16 -08001558 seq_printf(m, "Video Turbo Mode: %s\n",
1559 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1560 seq_printf(m, "HW control enabled: %s\n",
1561 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1562 seq_printf(m, "SW control enabled: %s\n",
1563 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1564 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001565 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001566 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1567 seq_printf(m, "RC6 Enabled: %s\n",
1568 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1569 seq_printf(m, "Deep RC6 Enabled: %s\n",
1570 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1571 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1572 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001573 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001574 switch (gt_core_status & GEN6_RCn_MASK) {
1575 case GEN6_RC0:
1576 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001577 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001578 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001579 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001580 break;
1581 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001582 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001583 break;
1584 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001585 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001586 break;
1587 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001588 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001589 break;
1590 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001591 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001592 break;
1593 }
1594
1595 seq_printf(m, "Core Power Down: %s\n",
1596 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001597
1598 /* Not exactly sure what this is */
1599 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1600 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1601 seq_printf(m, "RC6 residency since boot: %u\n",
1602 I915_READ(GEN6_GT_GFX_RC6));
1603 seq_printf(m, "RC6+ residency since boot: %u\n",
1604 I915_READ(GEN6_GT_GFX_RC6p));
1605 seq_printf(m, "RC6++ residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6pp));
1607
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001608 seq_printf(m, "RC6 voltage: %dmV\n",
1609 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1610 seq_printf(m, "RC6+ voltage: %dmV\n",
1611 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1612 seq_printf(m, "RC6++ voltage: %dmV\n",
1613 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001614 return 0;
1615}
1616
1617static int i915_drpc_info(struct seq_file *m, void *unused)
1618{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001619 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001620 struct drm_device *dev = node->minor->dev;
1621
Wayne Boyer666a4532015-12-09 12:29:35 -08001622 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301623 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001624 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001625 return gen6_drpc_info(m);
1626 else
1627 return ironlake_drpc_info(m);
1628}
1629
Daniel Vetter9a851782015-06-18 10:30:22 +02001630static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1631{
1632 struct drm_info_node *node = m->private;
1633 struct drm_device *dev = node->minor->dev;
1634 struct drm_i915_private *dev_priv = dev->dev_private;
1635
1636 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1637 dev_priv->fb_tracking.busy_bits);
1638
1639 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1640 dev_priv->fb_tracking.flip_bits);
1641
1642 return 0;
1643}
1644
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001645static int i915_fbc_status(struct seq_file *m, void *unused)
1646{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001647 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001648 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001649 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001650
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001651 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001652 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001653 return 0;
1654 }
1655
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001656 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001657 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001658
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001659 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001660 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001661 else
1662 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001663 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001664
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001665 if (INTEL_INFO(dev_priv)->gen >= 7)
1666 seq_printf(m, "Compressing: %s\n",
1667 yesno(I915_READ(FBC_STATUS2) &
1668 FBC_COMPRESSION_MASK));
1669
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001670 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001671 intel_runtime_pm_put(dev_priv);
1672
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001673 return 0;
1674}
1675
Rodrigo Vivida46f932014-08-01 02:04:45 -07001676static int i915_fbc_fc_get(void *data, u64 *val)
1677{
1678 struct drm_device *dev = data;
1679 struct drm_i915_private *dev_priv = dev->dev_private;
1680
1681 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1682 return -ENODEV;
1683
Rodrigo Vivida46f932014-08-01 02:04:45 -07001684 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001685
1686 return 0;
1687}
1688
1689static int i915_fbc_fc_set(void *data, u64 val)
1690{
1691 struct drm_device *dev = data;
1692 struct drm_i915_private *dev_priv = dev->dev_private;
1693 u32 reg;
1694
1695 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1696 return -ENODEV;
1697
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001698 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001699
1700 reg = I915_READ(ILK_DPFC_CONTROL);
1701 dev_priv->fbc.false_color = val;
1702
1703 I915_WRITE(ILK_DPFC_CONTROL, val ?
1704 (reg | FBC_CTL_FALSE_COLOR) :
1705 (reg & ~FBC_CTL_FALSE_COLOR));
1706
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001707 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001708 return 0;
1709}
1710
1711DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1712 i915_fbc_fc_get, i915_fbc_fc_set,
1713 "%llu\n");
1714
Paulo Zanoni92d44622013-05-31 16:33:24 -03001715static int i915_ips_status(struct seq_file *m, void *unused)
1716{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001717 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001718 struct drm_device *dev = node->minor->dev;
1719 struct drm_i915_private *dev_priv = dev->dev_private;
1720
Damien Lespiauf5adf942013-06-24 18:29:34 +01001721 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001722 seq_puts(m, "not supported\n");
1723 return 0;
1724 }
1725
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001726 intel_runtime_pm_get(dev_priv);
1727
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001728 seq_printf(m, "Enabled by kernel parameter: %s\n",
1729 yesno(i915.enable_ips));
1730
1731 if (INTEL_INFO(dev)->gen >= 8) {
1732 seq_puts(m, "Currently: unknown\n");
1733 } else {
1734 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1735 seq_puts(m, "Currently: enabled\n");
1736 else
1737 seq_puts(m, "Currently: disabled\n");
1738 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001739
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001740 intel_runtime_pm_put(dev_priv);
1741
Paulo Zanoni92d44622013-05-31 16:33:24 -03001742 return 0;
1743}
1744
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001745static int i915_sr_status(struct seq_file *m, void *unused)
1746{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001747 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001748 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001749 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001750 bool sr_enabled = false;
1751
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001752 intel_runtime_pm_get(dev_priv);
1753
Yuanhan Liu13982612010-12-15 15:42:31 +08001754 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001755 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001756 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1757 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001758 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1759 else if (IS_I915GM(dev))
1760 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1761 else if (IS_PINEVIEW(dev))
1762 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001763 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001764 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001765
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001766 intel_runtime_pm_put(dev_priv);
1767
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001768 seq_printf(m, "self-refresh: %s\n",
1769 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001770
1771 return 0;
1772}
1773
Jesse Barnes7648fa92010-05-20 14:28:11 -07001774static int i915_emon_status(struct seq_file *m, void *unused)
1775{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001776 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001777 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001778 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001779 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001780 int ret;
1781
Chris Wilson582be6b2012-04-30 19:35:02 +01001782 if (!IS_GEN5(dev))
1783 return -ENODEV;
1784
Chris Wilsonde227ef2010-07-03 07:58:38 +01001785 ret = mutex_lock_interruptible(&dev->struct_mutex);
1786 if (ret)
1787 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001788
1789 temp = i915_mch_val(dev_priv);
1790 chipset = i915_chipset_val(dev_priv);
1791 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001792 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001793
1794 seq_printf(m, "GMCH temp: %ld\n", temp);
1795 seq_printf(m, "Chipset power: %ld\n", chipset);
1796 seq_printf(m, "GFX power: %ld\n", gfx);
1797 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1798
1799 return 0;
1800}
1801
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001802static int i915_ring_freq_table(struct seq_file *m, void *unused)
1803{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001804 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001805 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001806 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001807 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001808 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301809 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001810
Akash Goel97d33082015-06-29 14:50:23 +05301811 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001812 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001813 return 0;
1814 }
1815
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001816 intel_runtime_pm_get(dev_priv);
1817
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001818 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1819
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001820 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001821 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001822 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001823
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001824 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301825 /* Convert GT frequency to 50 HZ units */
1826 min_gpu_freq =
1827 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1828 max_gpu_freq =
1829 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1830 } else {
1831 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1832 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1833 }
1834
Damien Lespiau267f0c92013-06-24 22:59:48 +01001835 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001836
Akash Goelf936ec32015-06-29 14:50:22 +05301837 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001838 ia_freq = gpu_freq;
1839 sandybridge_pcode_read(dev_priv,
1840 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1841 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001842 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301843 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001844 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1845 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001846 ((ia_freq >> 0) & 0xff) * 100,
1847 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001848 }
1849
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001850 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001851
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001852out:
1853 intel_runtime_pm_put(dev_priv);
1854 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001855}
1856
Chris Wilson44834a62010-08-19 16:09:23 +01001857static int i915_opregion(struct seq_file *m, void *unused)
1858{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001859 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001860 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001861 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001862 struct intel_opregion *opregion = &dev_priv->opregion;
1863 int ret;
1864
1865 ret = mutex_lock_interruptible(&dev->struct_mutex);
1866 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001867 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001868
Jani Nikula2455a8e2015-12-14 12:50:53 +02001869 if (opregion->header)
1870 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001871
1872 mutex_unlock(&dev->struct_mutex);
1873
Daniel Vetter0d38f002012-04-21 22:49:10 +02001874out:
Chris Wilson44834a62010-08-19 16:09:23 +01001875 return 0;
1876}
1877
Jani Nikulaada8f952015-12-15 13:17:12 +02001878static int i915_vbt(struct seq_file *m, void *unused)
1879{
1880 struct drm_info_node *node = m->private;
1881 struct drm_device *dev = node->minor->dev;
1882 struct drm_i915_private *dev_priv = dev->dev_private;
1883 struct intel_opregion *opregion = &dev_priv->opregion;
1884
1885 if (opregion->vbt)
1886 seq_write(m, opregion->vbt, opregion->vbt_size);
1887
1888 return 0;
1889}
1890
Chris Wilson37811fc2010-08-25 22:45:57 +01001891static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1892{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001893 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001894 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301895 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001896 struct drm_framebuffer *drm_fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001897
Daniel Vetter06957262015-08-10 13:34:08 +02001898#ifdef CONFIG_DRM_FBDEV_EMULATION
Namrta Salonieb13b8402015-11-27 13:43:11 +05301899 if (to_i915(dev)->fbdev) {
1900 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001901
Namrta Salonieb13b8402015-11-27 13:43:11 +05301902 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1903 fbdev_fb->base.width,
1904 fbdev_fb->base.height,
1905 fbdev_fb->base.depth,
1906 fbdev_fb->base.bits_per_pixel,
1907 fbdev_fb->base.modifier[0],
1908 atomic_read(&fbdev_fb->base.refcount.refcount));
1909 describe_obj(m, fbdev_fb->obj);
1910 seq_putc(m, '\n');
1911 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001912#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001913
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001914 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001915 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301916 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1917 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001918 continue;
1919
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00001920 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001921 fb->base.width,
1922 fb->base.height,
1923 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001924 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00001925 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001926 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001927 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001928 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001929 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001930 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001931
1932 return 0;
1933}
1934
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001935static void describe_ctx_ringbuf(struct seq_file *m,
1936 struct intel_ringbuffer *ringbuf)
1937{
1938 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1939 ringbuf->space, ringbuf->head, ringbuf->tail,
1940 ringbuf->last_retired_head);
1941}
1942
Ben Widawskye76d3632011-03-19 18:14:29 -07001943static int i915_context_status(struct seq_file *m, void *unused)
1944{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001945 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001946 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001947 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001948 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001949 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001950 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001951
Daniel Vetterf3d28872014-05-29 23:23:08 +02001952 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001953 if (ret)
1954 return ret;
1955
Ben Widawskya33afea2013-09-17 21:12:45 -07001956 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001957 if (!i915.enable_execlists &&
1958 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001959 continue;
1960
Ben Widawskya33afea2013-09-17 21:12:45 -07001961 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001962 describe_ctx(m, ctx);
Dave Gordone28e4042016-01-19 19:02:55 +00001963 if (ctx == dev_priv->kernel_context)
1964 seq_printf(m, "(kernel context) ");
Ben Widawskya33afea2013-09-17 21:12:45 -07001965
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001966 if (i915.enable_execlists) {
1967 seq_putc(m, '\n');
1968 for_each_ring(ring, dev_priv, i) {
1969 struct drm_i915_gem_object *ctx_obj =
1970 ctx->engine[i].state;
1971 struct intel_ringbuffer *ringbuf =
1972 ctx->engine[i].ringbuf;
1973
1974 seq_printf(m, "%s: ", ring->name);
1975 if (ctx_obj)
1976 describe_obj(m, ctx_obj);
1977 if (ringbuf)
1978 describe_ctx_ringbuf(m, ringbuf);
1979 seq_putc(m, '\n');
1980 }
1981 } else {
1982 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1983 }
1984
Ben Widawskya33afea2013-09-17 21:12:45 -07001985 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001986 }
1987
Daniel Vetterf3d28872014-05-29 23:23:08 +02001988 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001989
1990 return 0;
1991}
1992
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001993static void i915_dump_lrc_obj(struct seq_file *m,
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00001994 struct intel_context *ctx,
1995 struct intel_engine_cs *ring)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001996{
1997 struct page *page;
1998 uint32_t *reg_state;
1999 int j;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002000 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002001 unsigned long ggtt_offset = 0;
2002
2003 if (ctx_obj == NULL) {
2004 seq_printf(m, "Context on %s with no gem object\n",
2005 ring->name);
2006 return;
2007 }
2008
2009 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002010 intel_execlists_ctx_id(ctx, ring));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002011
2012 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2013 seq_puts(m, "\tNot bound in GGTT\n");
2014 else
2015 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2016
2017 if (i915_gem_object_get_pages(ctx_obj)) {
2018 seq_puts(m, "\tFailed to get pages for context object\n");
2019 return;
2020 }
2021
Alex Daid1675192015-08-12 15:43:43 +01002022 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002023 if (!WARN_ON(page == NULL)) {
2024 reg_state = kmap_atomic(page);
2025
2026 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2027 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2028 ggtt_offset + 4096 + (j * 4),
2029 reg_state[j], reg_state[j + 1],
2030 reg_state[j + 2], reg_state[j + 3]);
2031 }
2032 kunmap_atomic(reg_state);
2033 }
2034
2035 seq_putc(m, '\n');
2036}
2037
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002038static int i915_dump_lrc(struct seq_file *m, void *unused)
2039{
2040 struct drm_info_node *node = (struct drm_info_node *) m->private;
2041 struct drm_device *dev = node->minor->dev;
2042 struct drm_i915_private *dev_priv = dev->dev_private;
2043 struct intel_engine_cs *ring;
2044 struct intel_context *ctx;
2045 int ret, i;
2046
2047 if (!i915.enable_execlists) {
2048 seq_printf(m, "Logical Ring Contexts are disabled\n");
2049 return 0;
2050 }
2051
2052 ret = mutex_lock_interruptible(&dev->struct_mutex);
2053 if (ret)
2054 return ret;
2055
Dave Gordone28e4042016-01-19 19:02:55 +00002056 list_for_each_entry(ctx, &dev_priv->context_list, link)
2057 if (ctx != dev_priv->kernel_context)
2058 for_each_ring(ring, dev_priv, i)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002059 i915_dump_lrc_obj(m, ctx, ring);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002060
2061 mutex_unlock(&dev->struct_mutex);
2062
2063 return 0;
2064}
2065
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002066static int i915_execlists(struct seq_file *m, void *data)
2067{
2068 struct drm_info_node *node = (struct drm_info_node *)m->private;
2069 struct drm_device *dev = node->minor->dev;
2070 struct drm_i915_private *dev_priv = dev->dev_private;
2071 struct intel_engine_cs *ring;
2072 u32 status_pointer;
2073 u8 read_pointer;
2074 u8 write_pointer;
2075 u32 status;
2076 u32 ctx_id;
2077 struct list_head *cursor;
2078 int ring_id, i;
2079 int ret;
2080
2081 if (!i915.enable_execlists) {
2082 seq_puts(m, "Logical Ring Contexts are disabled\n");
2083 return 0;
2084 }
2085
2086 ret = mutex_lock_interruptible(&dev->struct_mutex);
2087 if (ret)
2088 return ret;
2089
Michel Thierryfc0412e2014-10-16 16:13:38 +01002090 intel_runtime_pm_get(dev_priv);
2091
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002092 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002093 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002094 int count = 0;
2095 unsigned long flags;
2096
2097 seq_printf(m, "%s\n", ring->name);
2098
Ville Syrjälä83843d82015-09-18 20:03:15 +03002099 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2100 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002101 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2102 status, ctx_id);
2103
2104 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2105 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2106
2107 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002108 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002109 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002110 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002111 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2112 read_pointer, write_pointer);
2113
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002114 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Ville Syrjälä83843d82015-09-18 20:03:15 +03002115 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2116 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002117
2118 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2119 i, status, ctx_id);
2120 }
2121
2122 spin_lock_irqsave(&ring->execlist_lock, flags);
2123 list_for_each(cursor, &ring->execlist_queue)
2124 count++;
2125 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002126 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002127 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2128
2129 seq_printf(m, "\t%d requests in queue\n", count);
2130 if (head_req) {
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002131 seq_printf(m, "\tHead request id: %u\n",
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002132 intel_execlists_ctx_id(head_req->ctx, ring));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002133 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002134 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002135 }
2136
2137 seq_putc(m, '\n');
2138 }
2139
Michel Thierryfc0412e2014-10-16 16:13:38 +01002140 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002141 mutex_unlock(&dev->struct_mutex);
2142
2143 return 0;
2144}
2145
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002146static const char *swizzle_string(unsigned swizzle)
2147{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002148 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002149 case I915_BIT_6_SWIZZLE_NONE:
2150 return "none";
2151 case I915_BIT_6_SWIZZLE_9:
2152 return "bit9";
2153 case I915_BIT_6_SWIZZLE_9_10:
2154 return "bit9/bit10";
2155 case I915_BIT_6_SWIZZLE_9_11:
2156 return "bit9/bit11";
2157 case I915_BIT_6_SWIZZLE_9_10_11:
2158 return "bit9/bit10/bit11";
2159 case I915_BIT_6_SWIZZLE_9_17:
2160 return "bit9/bit17";
2161 case I915_BIT_6_SWIZZLE_9_10_17:
2162 return "bit9/bit10/bit17";
2163 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002164 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002165 }
2166
2167 return "bug";
2168}
2169
2170static int i915_swizzle_info(struct seq_file *m, void *data)
2171{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002172 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002173 struct drm_device *dev = node->minor->dev;
2174 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002175 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002176
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002177 ret = mutex_lock_interruptible(&dev->struct_mutex);
2178 if (ret)
2179 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002180 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002181
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002182 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2183 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2184 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2185 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2186
2187 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2188 seq_printf(m, "DDC = 0x%08x\n",
2189 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002190 seq_printf(m, "DDC2 = 0x%08x\n",
2191 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002192 seq_printf(m, "C0DRB3 = 0x%04x\n",
2193 I915_READ16(C0DRB3));
2194 seq_printf(m, "C1DRB3 = 0x%04x\n",
2195 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002196 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002197 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2198 I915_READ(MAD_DIMM_C0));
2199 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2200 I915_READ(MAD_DIMM_C1));
2201 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2202 I915_READ(MAD_DIMM_C2));
2203 seq_printf(m, "TILECTL = 0x%08x\n",
2204 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002205 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002206 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2207 I915_READ(GAMTARBMODE));
2208 else
2209 seq_printf(m, "ARB_MODE = 0x%08x\n",
2210 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002211 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2212 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002213 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002214
2215 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2216 seq_puts(m, "L-shaped memory detected\n");
2217
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002218 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002219 mutex_unlock(&dev->struct_mutex);
2220
2221 return 0;
2222}
2223
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002224static int per_file_ctx(int id, void *ptr, void *data)
2225{
Oscar Mateo273497e2014-05-22 14:13:37 +01002226 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002227 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002228 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2229
2230 if (!ppgtt) {
2231 seq_printf(m, " no ppgtt for context %d\n",
2232 ctx->user_handle);
2233 return 0;
2234 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002235
Oscar Mateof83d6512014-05-22 14:13:38 +01002236 if (i915_gem_context_is_default(ctx))
2237 seq_puts(m, " default context:\n");
2238 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002239 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002240 ppgtt->debug_dump(ppgtt, m);
2241
2242 return 0;
2243}
2244
Ben Widawsky77df6772013-11-02 21:07:30 -07002245static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002246{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002247 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002248 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002249 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2250 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002251
Ben Widawsky77df6772013-11-02 21:07:30 -07002252 if (!ppgtt)
2253 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002254
Ben Widawsky77df6772013-11-02 21:07:30 -07002255 for_each_ring(ring, dev_priv, unused) {
2256 seq_printf(m, "%s\n", ring->name);
2257 for (i = 0; i < 4; i++) {
Ville Syrjäläd3a93cb2015-09-18 20:03:26 +03002258 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002259 pdp <<= 32;
Ville Syrjäläd3a93cb2015-09-18 20:03:26 +03002260 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002261 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002262 }
2263 }
2264}
2265
2266static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2267{
2268 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002269 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002270 int i;
2271
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002272 if (INTEL_INFO(dev)->gen == 6)
2273 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2274
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002275 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002276 seq_printf(m, "%s\n", ring->name);
2277 if (INTEL_INFO(dev)->gen == 7)
2278 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2279 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2280 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2281 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2282 }
2283 if (dev_priv->mm.aliasing_ppgtt) {
2284 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2285
Damien Lespiau267f0c92013-06-24 22:59:48 +01002286 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002287 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002288
Ben Widawsky87d60b62013-12-06 14:11:29 -08002289 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002290 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002291
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002292 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002293}
2294
2295static int i915_ppgtt_info(struct seq_file *m, void *data)
2296{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002297 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002298 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002299 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierryea91e402015-07-29 17:23:57 +01002300 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002301
2302 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2303 if (ret)
2304 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002305 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002306
2307 if (INTEL_INFO(dev)->gen >= 8)
2308 gen8_ppgtt_info(m, dev);
2309 else if (INTEL_INFO(dev)->gen >= 6)
2310 gen6_ppgtt_info(m, dev);
2311
Michel Thierryea91e402015-07-29 17:23:57 +01002312 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2313 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002314 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002315
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002316 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002317 if (!task) {
2318 ret = -ESRCH;
2319 goto out_put;
2320 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002321 seq_printf(m, "\nproc: %s\n", task->comm);
2322 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002323 idr_for_each(&file_priv->context_idr, per_file_ctx,
2324 (void *)(unsigned long)m);
2325 }
2326
Dan Carpenter06812762015-10-02 18:14:22 +03002327out_put:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002328 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002329 mutex_unlock(&dev->struct_mutex);
2330
Dan Carpenter06812762015-10-02 18:14:22 +03002331 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002332}
2333
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002334static int count_irq_waiters(struct drm_i915_private *i915)
2335{
2336 struct intel_engine_cs *ring;
2337 int count = 0;
2338 int i;
2339
2340 for_each_ring(ring, i915, i)
2341 count += ring->irq_refcount;
2342
2343 return count;
2344}
2345
Chris Wilson1854d5c2015-04-07 16:20:32 +01002346static int i915_rps_boost_info(struct seq_file *m, void *data)
2347{
2348 struct drm_info_node *node = m->private;
2349 struct drm_device *dev = node->minor->dev;
2350 struct drm_i915_private *dev_priv = dev->dev_private;
2351 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002352
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002353 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2354 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2355 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2356 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2357 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2358 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2359 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2360 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2361 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002362 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002363 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2364 struct drm_i915_file_private *file_priv = file->driver_priv;
2365 struct task_struct *task;
2366
2367 rcu_read_lock();
2368 task = pid_task(file->pid, PIDTYPE_PID);
2369 seq_printf(m, "%s [%d]: %d boosts%s\n",
2370 task ? task->comm : "<unknown>",
2371 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002372 file_priv->rps.boosts,
2373 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002374 rcu_read_unlock();
2375 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002376 seq_printf(m, "Semaphore boosts: %d%s\n",
2377 dev_priv->rps.semaphores.boosts,
2378 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2379 seq_printf(m, "MMIO flip boosts: %d%s\n",
2380 dev_priv->rps.mmioflips.boosts,
2381 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002382 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002383 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002384
Chris Wilson8d3afd72015-05-21 21:01:47 +01002385 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002386}
2387
Ben Widawsky63573eb2013-07-04 11:02:07 -07002388static int i915_llc(struct seq_file *m, void *data)
2389{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002390 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002391 struct drm_device *dev = node->minor->dev;
2392 struct drm_i915_private *dev_priv = dev->dev_private;
2393
2394 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2395 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2396 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2397
2398 return 0;
2399}
2400
Alex Daifdf5d352015-08-12 15:43:37 +01002401static int i915_guc_load_status_info(struct seq_file *m, void *data)
2402{
2403 struct drm_info_node *node = m->private;
2404 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2405 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2406 u32 tmp, i;
2407
2408 if (!HAS_GUC_UCODE(dev_priv->dev))
2409 return 0;
2410
2411 seq_printf(m, "GuC firmware status:\n");
2412 seq_printf(m, "\tpath: %s\n",
2413 guc_fw->guc_fw_path);
2414 seq_printf(m, "\tfetch: %s\n",
2415 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2416 seq_printf(m, "\tload: %s\n",
2417 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2418 seq_printf(m, "\tversion wanted: %d.%d\n",
2419 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2420 seq_printf(m, "\tversion found: %d.%d\n",
2421 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002422 seq_printf(m, "\theader: offset is %d; size = %d\n",
2423 guc_fw->header_offset, guc_fw->header_size);
2424 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2425 guc_fw->ucode_offset, guc_fw->ucode_size);
2426 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2427 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002428
2429 tmp = I915_READ(GUC_STATUS);
2430
2431 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2432 seq_printf(m, "\tBootrom status = 0x%x\n",
2433 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2434 seq_printf(m, "\tuKernel status = 0x%x\n",
2435 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2436 seq_printf(m, "\tMIA Core status = 0x%x\n",
2437 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2438 seq_puts(m, "\nScratch registers:\n");
2439 for (i = 0; i < 16; i++)
2440 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2441
2442 return 0;
2443}
2444
Dave Gordon8b417c22015-08-12 15:43:44 +01002445static void i915_guc_client_info(struct seq_file *m,
2446 struct drm_i915_private *dev_priv,
2447 struct i915_guc_client *client)
2448{
2449 struct intel_engine_cs *ring;
2450 uint64_t tot = 0;
2451 uint32_t i;
2452
2453 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2454 client->priority, client->ctx_index, client->proc_desc_offset);
2455 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2456 client->doorbell_id, client->doorbell_offset, client->cookie);
2457 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2458 client->wq_size, client->wq_offset, client->wq_tail);
2459
2460 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2461 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2462 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2463
2464 for_each_ring(ring, dev_priv, i) {
2465 seq_printf(m, "\tSubmissions: %llu %s\n",
Alex Dai397097b2016-01-23 11:58:14 -08002466 client->submissions[ring->guc_id],
Dave Gordon8b417c22015-08-12 15:43:44 +01002467 ring->name);
Alex Dai397097b2016-01-23 11:58:14 -08002468 tot += client->submissions[ring->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002469 }
2470 seq_printf(m, "\tTotal: %llu\n", tot);
2471}
2472
2473static int i915_guc_info(struct seq_file *m, void *data)
2474{
2475 struct drm_info_node *node = m->private;
2476 struct drm_device *dev = node->minor->dev;
2477 struct drm_i915_private *dev_priv = dev->dev_private;
2478 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002479 struct i915_guc_client client = {};
Dave Gordon8b417c22015-08-12 15:43:44 +01002480 struct intel_engine_cs *ring;
2481 enum intel_ring_id i;
2482 u64 total = 0;
2483
2484 if (!HAS_GUC_SCHED(dev_priv->dev))
2485 return 0;
2486
Alex Dai5a843302015-12-02 16:56:29 -08002487 if (mutex_lock_interruptible(&dev->struct_mutex))
2488 return 0;
2489
Dave Gordon8b417c22015-08-12 15:43:44 +01002490 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002491 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002492 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002493 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002494
2495 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002496
2497 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2498 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2499 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2500 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2501 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2502
2503 seq_printf(m, "\nGuC submissions:\n");
2504 for_each_ring(ring, dev_priv, i) {
Alex Dai397097b2016-01-23 11:58:14 -08002505 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2506 ring->name, guc.submissions[ring->guc_id],
2507 guc.last_seqno[ring->guc_id]);
2508 total += guc.submissions[ring->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002509 }
2510 seq_printf(m, "\t%s: %llu\n", "Total", total);
2511
2512 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2513 i915_guc_client_info(m, dev_priv, &client);
2514
2515 /* Add more as required ... */
2516
2517 return 0;
2518}
2519
Alex Dai4c7e77f2015-08-12 15:43:40 +01002520static int i915_guc_log_dump(struct seq_file *m, void *data)
2521{
2522 struct drm_info_node *node = m->private;
2523 struct drm_device *dev = node->minor->dev;
2524 struct drm_i915_private *dev_priv = dev->dev_private;
2525 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2526 u32 *log;
2527 int i = 0, pg;
2528
2529 if (!log_obj)
2530 return 0;
2531
2532 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2533 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2534
2535 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2536 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2537 *(log + i), *(log + i + 1),
2538 *(log + i + 2), *(log + i + 3));
2539
2540 kunmap_atomic(log);
2541 }
2542
2543 seq_putc(m, '\n');
2544
2545 return 0;
2546}
2547
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002548static int i915_edp_psr_status(struct seq_file *m, void *data)
2549{
2550 struct drm_info_node *node = m->private;
2551 struct drm_device *dev = node->minor->dev;
2552 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002553 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002554 u32 stat[3];
2555 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002556 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002557
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002558 if (!HAS_PSR(dev)) {
2559 seq_puts(m, "PSR not supported\n");
2560 return 0;
2561 }
2562
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002563 intel_runtime_pm_get(dev_priv);
2564
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002565 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002566 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2567 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002568 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002569 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002570 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2571 dev_priv->psr.busy_frontbuffer_bits);
2572 seq_printf(m, "Re-enable work scheduled: %s\n",
2573 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002574
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002575 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002576 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002577 else {
2578 for_each_pipe(dev_priv, pipe) {
2579 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2580 VLV_EDP_PSR_CURR_STATE_MASK;
2581 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2582 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2583 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002584 }
2585 }
2586 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002587
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002588 if (!HAS_DDI(dev))
2589 for_each_pipe(dev_priv, pipe) {
2590 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2591 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2592 seq_printf(m, " pipe %c", pipe_name(pipe));
2593 }
2594 seq_puts(m, "\n");
2595
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002596 /*
2597 * VLV/CHV PSR has no kind of performance counter
2598 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2599 */
2600 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002601 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002602 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002603
2604 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2605 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002606 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002607
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002608 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002609 return 0;
2610}
2611
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002612static int i915_sink_crc(struct seq_file *m, void *data)
2613{
2614 struct drm_info_node *node = m->private;
2615 struct drm_device *dev = node->minor->dev;
2616 struct intel_encoder *encoder;
2617 struct intel_connector *connector;
2618 struct intel_dp *intel_dp = NULL;
2619 int ret;
2620 u8 crc[6];
2621
2622 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002623 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002624
2625 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2626 continue;
2627
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002628 if (!connector->base.encoder)
2629 continue;
2630
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002631 encoder = to_intel_encoder(connector->base.encoder);
2632 if (encoder->type != INTEL_OUTPUT_EDP)
2633 continue;
2634
2635 intel_dp = enc_to_intel_dp(&encoder->base);
2636
2637 ret = intel_dp_sink_crc(intel_dp, crc);
2638 if (ret)
2639 goto out;
2640
2641 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2642 crc[0], crc[1], crc[2],
2643 crc[3], crc[4], crc[5]);
2644 goto out;
2645 }
2646 ret = -ENODEV;
2647out:
2648 drm_modeset_unlock_all(dev);
2649 return ret;
2650}
2651
Jesse Barnesec013e72013-08-20 10:29:23 +01002652static int i915_energy_uJ(struct seq_file *m, void *data)
2653{
2654 struct drm_info_node *node = m->private;
2655 struct drm_device *dev = node->minor->dev;
2656 struct drm_i915_private *dev_priv = dev->dev_private;
2657 u64 power;
2658 u32 units;
2659
2660 if (INTEL_INFO(dev)->gen < 6)
2661 return -ENODEV;
2662
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002663 intel_runtime_pm_get(dev_priv);
2664
Jesse Barnesec013e72013-08-20 10:29:23 +01002665 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2666 power = (power & 0x1f00) >> 8;
2667 units = 1000000 / (1 << power); /* convert to uJ */
2668 power = I915_READ(MCH_SECP_NRG_STTS);
2669 power *= units;
2670
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002671 intel_runtime_pm_put(dev_priv);
2672
Jesse Barnesec013e72013-08-20 10:29:23 +01002673 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002674
2675 return 0;
2676}
2677
Damien Lespiau6455c872015-06-04 18:23:57 +01002678static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002679{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002680 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002681 struct drm_device *dev = node->minor->dev;
2682 struct drm_i915_private *dev_priv = dev->dev_private;
2683
Damien Lespiau6455c872015-06-04 18:23:57 +01002684 if (!HAS_RUNTIME_PM(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002685 seq_puts(m, "not supported\n");
2686 return 0;
2687 }
2688
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002689 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002690 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002691 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002692#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002693 seq_printf(m, "Usage count: %d\n",
2694 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002695#else
2696 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2697#endif
Paulo Zanoni371db662013-08-19 13:18:10 -03002698
Jesse Barnesec013e72013-08-20 10:29:23 +01002699 return 0;
2700}
2701
Imre Deak1da51582013-11-25 17:15:35 +02002702static int i915_power_domain_info(struct seq_file *m, void *unused)
2703{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002704 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002705 struct drm_device *dev = node->minor->dev;
2706 struct drm_i915_private *dev_priv = dev->dev_private;
2707 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2708 int i;
2709
2710 mutex_lock(&power_domains->lock);
2711
2712 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2713 for (i = 0; i < power_domains->power_well_count; i++) {
2714 struct i915_power_well *power_well;
2715 enum intel_display_power_domain power_domain;
2716
2717 power_well = &power_domains->power_wells[i];
2718 seq_printf(m, "%-25s %d\n", power_well->name,
2719 power_well->count);
2720
2721 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2722 power_domain++) {
2723 if (!(BIT(power_domain) & power_well->domains))
2724 continue;
2725
2726 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002727 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002728 power_domains->domain_use_count[power_domain]);
2729 }
2730 }
2731
2732 mutex_unlock(&power_domains->lock);
2733
2734 return 0;
2735}
2736
Damien Lespiaub7cec662015-10-27 14:47:01 +02002737static int i915_dmc_info(struct seq_file *m, void *unused)
2738{
2739 struct drm_info_node *node = m->private;
2740 struct drm_device *dev = node->minor->dev;
2741 struct drm_i915_private *dev_priv = dev->dev_private;
2742 struct intel_csr *csr;
2743
2744 if (!HAS_CSR(dev)) {
2745 seq_puts(m, "not supported\n");
2746 return 0;
2747 }
2748
2749 csr = &dev_priv->csr;
2750
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002751 intel_runtime_pm_get(dev_priv);
2752
Damien Lespiaub7cec662015-10-27 14:47:01 +02002753 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2754 seq_printf(m, "path: %s\n", csr->fw_path);
2755
2756 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002757 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002758
2759 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2760 CSR_VERSION_MINOR(csr->version));
2761
Damien Lespiau83372062015-10-30 17:53:32 +02002762 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2763 seq_printf(m, "DC3 -> DC5 count: %d\n",
2764 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2765 seq_printf(m, "DC5 -> DC6 count: %d\n",
2766 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002767 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2768 seq_printf(m, "DC3 -> DC5 count: %d\n",
2769 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002770 }
2771
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002772out:
2773 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2774 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2775 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2776
Damien Lespiau83372062015-10-30 17:53:32 +02002777 intel_runtime_pm_put(dev_priv);
2778
Damien Lespiaub7cec662015-10-27 14:47:01 +02002779 return 0;
2780}
2781
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002782static void intel_seq_print_mode(struct seq_file *m, int tabs,
2783 struct drm_display_mode *mode)
2784{
2785 int i;
2786
2787 for (i = 0; i < tabs; i++)
2788 seq_putc(m, '\t');
2789
2790 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2791 mode->base.id, mode->name,
2792 mode->vrefresh, mode->clock,
2793 mode->hdisplay, mode->hsync_start,
2794 mode->hsync_end, mode->htotal,
2795 mode->vdisplay, mode->vsync_start,
2796 mode->vsync_end, mode->vtotal,
2797 mode->type, mode->flags);
2798}
2799
2800static void intel_encoder_info(struct seq_file *m,
2801 struct intel_crtc *intel_crtc,
2802 struct intel_encoder *intel_encoder)
2803{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002804 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002805 struct drm_device *dev = node->minor->dev;
2806 struct drm_crtc *crtc = &intel_crtc->base;
2807 struct intel_connector *intel_connector;
2808 struct drm_encoder *encoder;
2809
2810 encoder = &intel_encoder->base;
2811 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002812 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002813 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2814 struct drm_connector *connector = &intel_connector->base;
2815 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2816 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002817 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002818 drm_get_connector_status_name(connector->status));
2819 if (connector->status == connector_status_connected) {
2820 struct drm_display_mode *mode = &crtc->mode;
2821 seq_printf(m, ", mode:\n");
2822 intel_seq_print_mode(m, 2, mode);
2823 } else {
2824 seq_putc(m, '\n');
2825 }
2826 }
2827}
2828
2829static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2830{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002831 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002832 struct drm_device *dev = node->minor->dev;
2833 struct drm_crtc *crtc = &intel_crtc->base;
2834 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002835 struct drm_plane_state *plane_state = crtc->primary->state;
2836 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002837
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002838 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002839 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002840 fb->base.id, plane_state->src_x >> 16,
2841 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002842 else
2843 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002844 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2845 intel_encoder_info(m, intel_crtc, intel_encoder);
2846}
2847
2848static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2849{
2850 struct drm_display_mode *mode = panel->fixed_mode;
2851
2852 seq_printf(m, "\tfixed mode:\n");
2853 intel_seq_print_mode(m, 2, mode);
2854}
2855
2856static void intel_dp_info(struct seq_file *m,
2857 struct intel_connector *intel_connector)
2858{
2859 struct intel_encoder *intel_encoder = intel_connector->encoder;
2860 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2861
2862 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002863 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002864 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2865 intel_panel_info(m, &intel_connector->panel);
2866}
2867
Libin Yang3d52ccf2015-12-02 14:09:44 +08002868static void intel_dp_mst_info(struct seq_file *m,
2869 struct intel_connector *intel_connector)
2870{
2871 struct intel_encoder *intel_encoder = intel_connector->encoder;
2872 struct intel_dp_mst_encoder *intel_mst =
2873 enc_to_mst(&intel_encoder->base);
2874 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2875 struct intel_dp *intel_dp = &intel_dig_port->dp;
2876 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2877 intel_connector->port);
2878
2879 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2880}
2881
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002882static void intel_hdmi_info(struct seq_file *m,
2883 struct intel_connector *intel_connector)
2884{
2885 struct intel_encoder *intel_encoder = intel_connector->encoder;
2886 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2887
Jani Nikula742f4912015-09-03 11:16:09 +03002888 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002889}
2890
2891static void intel_lvds_info(struct seq_file *m,
2892 struct intel_connector *intel_connector)
2893{
2894 intel_panel_info(m, &intel_connector->panel);
2895}
2896
2897static void intel_connector_info(struct seq_file *m,
2898 struct drm_connector *connector)
2899{
2900 struct intel_connector *intel_connector = to_intel_connector(connector);
2901 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002902 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002903
2904 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002905 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002906 drm_get_connector_status_name(connector->status));
2907 if (connector->status == connector_status_connected) {
2908 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2909 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2910 connector->display_info.width_mm,
2911 connector->display_info.height_mm);
2912 seq_printf(m, "\tsubpixel order: %s\n",
2913 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2914 seq_printf(m, "\tCEA rev: %d\n",
2915 connector->display_info.cea_rev);
2916 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002917 if (intel_encoder) {
2918 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2919 intel_encoder->type == INTEL_OUTPUT_EDP)
2920 intel_dp_info(m, intel_connector);
2921 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2922 intel_hdmi_info(m, intel_connector);
2923 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2924 intel_lvds_info(m, intel_connector);
Libin Yang3d52ccf2015-12-02 14:09:44 +08002925 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2926 intel_dp_mst_info(m, intel_connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10002927 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002928
Jesse Barnesf103fc72014-02-20 12:39:57 -08002929 seq_printf(m, "\tmodes:\n");
2930 list_for_each_entry(mode, &connector->modes, head)
2931 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002932}
2933
Chris Wilson065f2ec2014-03-12 09:13:13 +00002934static bool cursor_active(struct drm_device *dev, int pipe)
2935{
2936 struct drm_i915_private *dev_priv = dev->dev_private;
2937 u32 state;
2938
2939 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002940 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002941 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002942 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002943
2944 return state;
2945}
2946
2947static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2948{
2949 struct drm_i915_private *dev_priv = dev->dev_private;
2950 u32 pos;
2951
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002952 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002953
2954 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2955 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2956 *x = -*x;
2957
2958 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2959 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2960 *y = -*y;
2961
2962 return cursor_active(dev, pipe);
2963}
2964
Robert Fekete3abc4e02015-10-27 16:58:32 +01002965static const char *plane_type(enum drm_plane_type type)
2966{
2967 switch (type) {
2968 case DRM_PLANE_TYPE_OVERLAY:
2969 return "OVL";
2970 case DRM_PLANE_TYPE_PRIMARY:
2971 return "PRI";
2972 case DRM_PLANE_TYPE_CURSOR:
2973 return "CUR";
2974 /*
2975 * Deliberately omitting default: to generate compiler warnings
2976 * when a new drm_plane_type gets added.
2977 */
2978 }
2979
2980 return "unknown";
2981}
2982
2983static const char *plane_rotation(unsigned int rotation)
2984{
2985 static char buf[48];
2986 /*
2987 * According to doc only one DRM_ROTATE_ is allowed but this
2988 * will print them all to visualize if the values are misused
2989 */
2990 snprintf(buf, sizeof(buf),
2991 "%s%s%s%s%s%s(0x%08x)",
2992 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
2993 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
2994 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
2995 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
2996 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
2997 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
2998 rotation);
2999
3000 return buf;
3001}
3002
3003static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3004{
3005 struct drm_info_node *node = m->private;
3006 struct drm_device *dev = node->minor->dev;
3007 struct intel_plane *intel_plane;
3008
3009 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3010 struct drm_plane_state *state;
3011 struct drm_plane *plane = &intel_plane->base;
3012
3013 if (!plane->state) {
3014 seq_puts(m, "plane->state is NULL!\n");
3015 continue;
3016 }
3017
3018 state = plane->state;
3019
3020 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3021 plane->base.id,
3022 plane_type(intel_plane->base.type),
3023 state->crtc_x, state->crtc_y,
3024 state->crtc_w, state->crtc_h,
3025 (state->src_x >> 16),
3026 ((state->src_x & 0xffff) * 15625) >> 10,
3027 (state->src_y >> 16),
3028 ((state->src_y & 0xffff) * 15625) >> 10,
3029 (state->src_w >> 16),
3030 ((state->src_w & 0xffff) * 15625) >> 10,
3031 (state->src_h >> 16),
3032 ((state->src_h & 0xffff) * 15625) >> 10,
3033 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3034 plane_rotation(state->rotation));
3035 }
3036}
3037
3038static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3039{
3040 struct intel_crtc_state *pipe_config;
3041 int num_scalers = intel_crtc->num_scalers;
3042 int i;
3043
3044 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3045
3046 /* Not all platformas have a scaler */
3047 if (num_scalers) {
3048 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3049 num_scalers,
3050 pipe_config->scaler_state.scaler_users,
3051 pipe_config->scaler_state.scaler_id);
3052
3053 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3054 struct intel_scaler *sc =
3055 &pipe_config->scaler_state.scalers[i];
3056
3057 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3058 i, yesno(sc->in_use), sc->mode);
3059 }
3060 seq_puts(m, "\n");
3061 } else {
3062 seq_puts(m, "\tNo scalers available on this platform\n");
3063 }
3064}
3065
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003066static int i915_display_info(struct seq_file *m, void *unused)
3067{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003068 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003069 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003070 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003071 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003072 struct drm_connector *connector;
3073
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003074 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003075 drm_modeset_lock_all(dev);
3076 seq_printf(m, "CRTC info\n");
3077 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003078 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003079 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003080 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003081 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003082
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003083 pipe_config = to_intel_crtc_state(crtc->base.state);
3084
Robert Fekete3abc4e02015-10-27 16:58:32 +01003085 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003086 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003087 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003088 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3089 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3090
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003091 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003092 intel_crtc_info(m, crtc);
3093
Paulo Zanonia23dc652014-04-01 14:55:11 -03003094 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003095 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003096 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003097 x, y, crtc->base.cursor->state->crtc_w,
3098 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003099 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003100 intel_scaler_info(m, crtc);
3101 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003102 }
Daniel Vettercace8412014-05-22 17:56:31 +02003103
3104 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3105 yesno(!crtc->cpu_fifo_underrun_disabled),
3106 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003107 }
3108
3109 seq_printf(m, "\n");
3110 seq_printf(m, "Connector info\n");
3111 seq_printf(m, "--------------\n");
3112 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3113 intel_connector_info(m, connector);
3114 }
3115 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003116 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003117
3118 return 0;
3119}
3120
Ben Widawskye04934c2014-06-30 09:53:42 -07003121static int i915_semaphore_status(struct seq_file *m, void *unused)
3122{
3123 struct drm_info_node *node = (struct drm_info_node *) m->private;
3124 struct drm_device *dev = node->minor->dev;
3125 struct drm_i915_private *dev_priv = dev->dev_private;
3126 struct intel_engine_cs *ring;
3127 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3128 int i, j, ret;
3129
3130 if (!i915_semaphore_is_enabled(dev)) {
3131 seq_puts(m, "Semaphores are disabled\n");
3132 return 0;
3133 }
3134
3135 ret = mutex_lock_interruptible(&dev->struct_mutex);
3136 if (ret)
3137 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003138 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003139
3140 if (IS_BROADWELL(dev)) {
3141 struct page *page;
3142 uint64_t *seqno;
3143
3144 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3145
3146 seqno = (uint64_t *)kmap_atomic(page);
3147 for_each_ring(ring, dev_priv, i) {
3148 uint64_t offset;
3149
3150 seq_printf(m, "%s\n", ring->name);
3151
3152 seq_puts(m, " Last signal:");
3153 for (j = 0; j < num_rings; j++) {
3154 offset = i * I915_NUM_RINGS + j;
3155 seq_printf(m, "0x%08llx (0x%02llx) ",
3156 seqno[offset], offset * 8);
3157 }
3158 seq_putc(m, '\n');
3159
3160 seq_puts(m, " Last wait: ");
3161 for (j = 0; j < num_rings; j++) {
3162 offset = i + (j * I915_NUM_RINGS);
3163 seq_printf(m, "0x%08llx (0x%02llx) ",
3164 seqno[offset], offset * 8);
3165 }
3166 seq_putc(m, '\n');
3167
3168 }
3169 kunmap_atomic(seqno);
3170 } else {
3171 seq_puts(m, " Last signal:");
3172 for_each_ring(ring, dev_priv, i)
3173 for (j = 0; j < num_rings; j++)
3174 seq_printf(m, "0x%08x\n",
3175 I915_READ(ring->semaphore.mbox.signal[j]));
3176 seq_putc(m, '\n');
3177 }
3178
3179 seq_puts(m, "\nSync seqno:\n");
3180 for_each_ring(ring, dev_priv, i) {
3181 for (j = 0; j < num_rings; j++) {
3182 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3183 }
3184 seq_putc(m, '\n');
3185 }
3186 seq_putc(m, '\n');
3187
Paulo Zanoni03872062014-07-09 14:31:57 -03003188 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003189 mutex_unlock(&dev->struct_mutex);
3190 return 0;
3191}
3192
Daniel Vetter728e29d2014-06-25 22:01:53 +03003193static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3194{
3195 struct drm_info_node *node = (struct drm_info_node *) m->private;
3196 struct drm_device *dev = node->minor->dev;
3197 struct drm_i915_private *dev_priv = dev->dev_private;
3198 int i;
3199
3200 drm_modeset_lock_all(dev);
3201 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3202 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3203
3204 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003205 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003206 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003207 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003208 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3209 seq_printf(m, " dpll_md: 0x%08x\n",
3210 pll->config.hw_state.dpll_md);
3211 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3212 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3213 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003214 }
3215 drm_modeset_unlock_all(dev);
3216
3217 return 0;
3218}
3219
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003220static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003221{
3222 int i;
3223 int ret;
3224 struct drm_info_node *node = (struct drm_info_node *) m->private;
3225 struct drm_device *dev = node->minor->dev;
3226 struct drm_i915_private *dev_priv = dev->dev_private;
3227
Arun Siluvery888b5992014-08-26 14:44:51 +01003228 ret = mutex_lock_interruptible(&dev->struct_mutex);
3229 if (ret)
3230 return ret;
3231
3232 intel_runtime_pm_get(dev_priv);
3233
Mika Kuoppala72253422014-10-07 17:21:26 +03003234 seq_printf(m, "Workarounds applied: %d\n", dev_priv->workarounds.count);
3235 for (i = 0; i < dev_priv->workarounds.count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003236 i915_reg_t addr;
3237 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003238 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003239
Mika Kuoppala72253422014-10-07 17:21:26 +03003240 addr = dev_priv->workarounds.reg[i].addr;
3241 mask = dev_priv->workarounds.reg[i].mask;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003242 value = dev_priv->workarounds.reg[i].value;
3243 read = I915_READ(addr);
3244 ok = (value & mask) == (read & mask);
3245 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003246 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003247 }
3248
3249 intel_runtime_pm_put(dev_priv);
3250 mutex_unlock(&dev->struct_mutex);
3251
3252 return 0;
3253}
3254
Damien Lespiauc5511e42014-11-04 17:06:51 +00003255static int i915_ddb_info(struct seq_file *m, void *unused)
3256{
3257 struct drm_info_node *node = m->private;
3258 struct drm_device *dev = node->minor->dev;
3259 struct drm_i915_private *dev_priv = dev->dev_private;
3260 struct skl_ddb_allocation *ddb;
3261 struct skl_ddb_entry *entry;
3262 enum pipe pipe;
3263 int plane;
3264
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003265 if (INTEL_INFO(dev)->gen < 9)
3266 return 0;
3267
Damien Lespiauc5511e42014-11-04 17:06:51 +00003268 drm_modeset_lock_all(dev);
3269
3270 ddb = &dev_priv->wm.skl_hw.ddb;
3271
3272 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3273
3274 for_each_pipe(dev_priv, pipe) {
3275 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3276
Damien Lespiaudd740782015-02-28 14:54:08 +00003277 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003278 entry = &ddb->plane[pipe][plane];
3279 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3280 entry->start, entry->end,
3281 skl_ddb_entry_size(entry));
3282 }
3283
Matt Roper4969d332015-09-24 15:53:10 -07003284 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003285 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3286 entry->end, skl_ddb_entry_size(entry));
3287 }
3288
3289 drm_modeset_unlock_all(dev);
3290
3291 return 0;
3292}
3293
Vandana Kannana54746e2015-03-03 20:53:10 +05303294static void drrs_status_per_crtc(struct seq_file *m,
3295 struct drm_device *dev, struct intel_crtc *intel_crtc)
3296{
3297 struct intel_encoder *intel_encoder;
3298 struct drm_i915_private *dev_priv = dev->dev_private;
3299 struct i915_drrs *drrs = &dev_priv->drrs;
3300 int vrefresh = 0;
3301
3302 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3303 /* Encoder connected on this CRTC */
3304 switch (intel_encoder->type) {
3305 case INTEL_OUTPUT_EDP:
3306 seq_puts(m, "eDP:\n");
3307 break;
3308 case INTEL_OUTPUT_DSI:
3309 seq_puts(m, "DSI:\n");
3310 break;
3311 case INTEL_OUTPUT_HDMI:
3312 seq_puts(m, "HDMI:\n");
3313 break;
3314 case INTEL_OUTPUT_DISPLAYPORT:
3315 seq_puts(m, "DP:\n");
3316 break;
3317 default:
3318 seq_printf(m, "Other encoder (id=%d).\n",
3319 intel_encoder->type);
3320 return;
3321 }
3322 }
3323
3324 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3325 seq_puts(m, "\tVBT: DRRS_type: Static");
3326 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3327 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3328 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3329 seq_puts(m, "\tVBT: DRRS_type: None");
3330 else
3331 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3332
3333 seq_puts(m, "\n\n");
3334
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003335 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303336 struct intel_panel *panel;
3337
3338 mutex_lock(&drrs->mutex);
3339 /* DRRS Supported */
3340 seq_puts(m, "\tDRRS Supported: Yes\n");
3341
3342 /* disable_drrs() will make drrs->dp NULL */
3343 if (!drrs->dp) {
3344 seq_puts(m, "Idleness DRRS: Disabled");
3345 mutex_unlock(&drrs->mutex);
3346 return;
3347 }
3348
3349 panel = &drrs->dp->attached_connector->panel;
3350 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3351 drrs->busy_frontbuffer_bits);
3352
3353 seq_puts(m, "\n\t\t");
3354 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3355 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3356 vrefresh = panel->fixed_mode->vrefresh;
3357 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3358 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3359 vrefresh = panel->downclock_mode->vrefresh;
3360 } else {
3361 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3362 drrs->refresh_rate_type);
3363 mutex_unlock(&drrs->mutex);
3364 return;
3365 }
3366 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3367
3368 seq_puts(m, "\n\t\t");
3369 mutex_unlock(&drrs->mutex);
3370 } else {
3371 /* DRRS not supported. Print the VBT parameter*/
3372 seq_puts(m, "\tDRRS Supported : No");
3373 }
3374 seq_puts(m, "\n");
3375}
3376
3377static int i915_drrs_status(struct seq_file *m, void *unused)
3378{
3379 struct drm_info_node *node = m->private;
3380 struct drm_device *dev = node->minor->dev;
3381 struct intel_crtc *intel_crtc;
3382 int active_crtc_cnt = 0;
3383
3384 for_each_intel_crtc(dev, intel_crtc) {
3385 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3386
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003387 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303388 active_crtc_cnt++;
3389 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3390
3391 drrs_status_per_crtc(m, dev, intel_crtc);
3392 }
3393
3394 drm_modeset_unlock(&intel_crtc->base.mutex);
3395 }
3396
3397 if (!active_crtc_cnt)
3398 seq_puts(m, "No active crtc found\n");
3399
3400 return 0;
3401}
3402
Damien Lespiau07144422013-10-15 18:55:40 +01003403struct pipe_crc_info {
3404 const char *name;
3405 struct drm_device *dev;
3406 enum pipe pipe;
3407};
3408
Dave Airlie11bed9582014-05-12 15:22:27 +10003409static int i915_dp_mst_info(struct seq_file *m, void *unused)
3410{
3411 struct drm_info_node *node = (struct drm_info_node *) m->private;
3412 struct drm_device *dev = node->minor->dev;
3413 struct drm_encoder *encoder;
3414 struct intel_encoder *intel_encoder;
3415 struct intel_digital_port *intel_dig_port;
3416 drm_modeset_lock_all(dev);
3417 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3418 intel_encoder = to_intel_encoder(encoder);
3419 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3420 continue;
3421 intel_dig_port = enc_to_dig_port(encoder);
3422 if (!intel_dig_port->dp.can_mst)
3423 continue;
3424
3425 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3426 }
3427 drm_modeset_unlock_all(dev);
3428 return 0;
3429}
3430
Damien Lespiau07144422013-10-15 18:55:40 +01003431static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003432{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003433 struct pipe_crc_info *info = inode->i_private;
3434 struct drm_i915_private *dev_priv = info->dev->dev_private;
3435 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3436
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003437 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3438 return -ENODEV;
3439
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003440 spin_lock_irq(&pipe_crc->lock);
3441
3442 if (pipe_crc->opened) {
3443 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003444 return -EBUSY; /* already open */
3445 }
3446
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003447 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003448 filep->private_data = inode->i_private;
3449
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003450 spin_unlock_irq(&pipe_crc->lock);
3451
Damien Lespiau07144422013-10-15 18:55:40 +01003452 return 0;
3453}
3454
3455static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3456{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003457 struct pipe_crc_info *info = inode->i_private;
3458 struct drm_i915_private *dev_priv = info->dev->dev_private;
3459 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3460
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003461 spin_lock_irq(&pipe_crc->lock);
3462 pipe_crc->opened = false;
3463 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003464
Damien Lespiau07144422013-10-15 18:55:40 +01003465 return 0;
3466}
3467
3468/* (6 fields, 8 chars each, space separated (5) + '\n') */
3469#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3470/* account for \'0' */
3471#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3472
3473static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3474{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003475 assert_spin_locked(&pipe_crc->lock);
3476 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3477 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003478}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003479
Damien Lespiau07144422013-10-15 18:55:40 +01003480static ssize_t
3481i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3482 loff_t *pos)
3483{
3484 struct pipe_crc_info *info = filep->private_data;
3485 struct drm_device *dev = info->dev;
3486 struct drm_i915_private *dev_priv = dev->dev_private;
3487 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3488 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003489 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003490 ssize_t bytes_read;
3491
3492 /*
3493 * Don't allow user space to provide buffers not big enough to hold
3494 * a line of data.
3495 */
3496 if (count < PIPE_CRC_LINE_LEN)
3497 return -EINVAL;
3498
3499 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3500 return 0;
3501
3502 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003503 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003504 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003505 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003506
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003507 if (filep->f_flags & O_NONBLOCK) {
3508 spin_unlock_irq(&pipe_crc->lock);
3509 return -EAGAIN;
3510 }
3511
3512 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3513 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3514 if (ret) {
3515 spin_unlock_irq(&pipe_crc->lock);
3516 return ret;
3517 }
Damien Lespiau07144422013-10-15 18:55:40 +01003518 }
3519
3520 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003521 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003522
Damien Lespiau07144422013-10-15 18:55:40 +01003523 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003524 while (n_entries > 0) {
3525 struct intel_pipe_crc_entry *entry =
3526 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003527 int ret;
3528
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003529 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3530 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3531 break;
3532
3533 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3534 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3535
Damien Lespiau07144422013-10-15 18:55:40 +01003536 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3537 "%8u %8x %8x %8x %8x %8x\n",
3538 entry->frame, entry->crc[0],
3539 entry->crc[1], entry->crc[2],
3540 entry->crc[3], entry->crc[4]);
3541
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003542 spin_unlock_irq(&pipe_crc->lock);
3543
3544 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003545 if (ret == PIPE_CRC_LINE_LEN)
3546 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003547
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003548 user_buf += PIPE_CRC_LINE_LEN;
3549 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003550
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003551 spin_lock_irq(&pipe_crc->lock);
3552 }
3553
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003554 spin_unlock_irq(&pipe_crc->lock);
3555
Damien Lespiau07144422013-10-15 18:55:40 +01003556 return bytes_read;
3557}
3558
3559static const struct file_operations i915_pipe_crc_fops = {
3560 .owner = THIS_MODULE,
3561 .open = i915_pipe_crc_open,
3562 .read = i915_pipe_crc_read,
3563 .release = i915_pipe_crc_release,
3564};
3565
3566static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3567 {
3568 .name = "i915_pipe_A_crc",
3569 .pipe = PIPE_A,
3570 },
3571 {
3572 .name = "i915_pipe_B_crc",
3573 .pipe = PIPE_B,
3574 },
3575 {
3576 .name = "i915_pipe_C_crc",
3577 .pipe = PIPE_C,
3578 },
3579};
3580
3581static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3582 enum pipe pipe)
3583{
3584 struct drm_device *dev = minor->dev;
3585 struct dentry *ent;
3586 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3587
3588 info->dev = dev;
3589 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3590 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003591 if (!ent)
3592 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003593
3594 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003595}
3596
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003597static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003598 "none",
3599 "plane1",
3600 "plane2",
3601 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003602 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003603 "TV",
3604 "DP-B",
3605 "DP-C",
3606 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003607 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003608};
3609
3610static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3611{
3612 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3613 return pipe_crc_sources[source];
3614}
3615
Damien Lespiaubd9db022013-10-15 18:55:36 +01003616static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003617{
3618 struct drm_device *dev = m->private;
3619 struct drm_i915_private *dev_priv = dev->dev_private;
3620 int i;
3621
3622 for (i = 0; i < I915_MAX_PIPES; i++)
3623 seq_printf(m, "%c %s\n", pipe_name(i),
3624 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3625
3626 return 0;
3627}
3628
Damien Lespiaubd9db022013-10-15 18:55:36 +01003629static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003630{
3631 struct drm_device *dev = inode->i_private;
3632
Damien Lespiaubd9db022013-10-15 18:55:36 +01003633 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003634}
3635
Daniel Vetter46a19182013-11-01 10:50:20 +01003636static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003637 uint32_t *val)
3638{
Daniel Vetter46a19182013-11-01 10:50:20 +01003639 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3640 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3641
3642 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003643 case INTEL_PIPE_CRC_SOURCE_PIPE:
3644 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3645 break;
3646 case INTEL_PIPE_CRC_SOURCE_NONE:
3647 *val = 0;
3648 break;
3649 default:
3650 return -EINVAL;
3651 }
3652
3653 return 0;
3654}
3655
Daniel Vetter46a19182013-11-01 10:50:20 +01003656static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3657 enum intel_pipe_crc_source *source)
3658{
3659 struct intel_encoder *encoder;
3660 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003661 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003662 int ret = 0;
3663
3664 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3665
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003666 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003667 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003668 if (!encoder->base.crtc)
3669 continue;
3670
3671 crtc = to_intel_crtc(encoder->base.crtc);
3672
3673 if (crtc->pipe != pipe)
3674 continue;
3675
3676 switch (encoder->type) {
3677 case INTEL_OUTPUT_TVOUT:
3678 *source = INTEL_PIPE_CRC_SOURCE_TV;
3679 break;
3680 case INTEL_OUTPUT_DISPLAYPORT:
3681 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003682 dig_port = enc_to_dig_port(&encoder->base);
3683 switch (dig_port->port) {
3684 case PORT_B:
3685 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3686 break;
3687 case PORT_C:
3688 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3689 break;
3690 case PORT_D:
3691 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3692 break;
3693 default:
3694 WARN(1, "nonexisting DP port %c\n",
3695 port_name(dig_port->port));
3696 break;
3697 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003698 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02003699 default:
3700 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003701 }
3702 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003703 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003704
3705 return ret;
3706}
3707
3708static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3709 enum pipe pipe,
3710 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003711 uint32_t *val)
3712{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003713 struct drm_i915_private *dev_priv = dev->dev_private;
3714 bool need_stable_symbols = false;
3715
Daniel Vetter46a19182013-11-01 10:50:20 +01003716 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3717 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3718 if (ret)
3719 return ret;
3720 }
3721
3722 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003723 case INTEL_PIPE_CRC_SOURCE_PIPE:
3724 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3725 break;
3726 case INTEL_PIPE_CRC_SOURCE_DP_B:
3727 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003728 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003729 break;
3730 case INTEL_PIPE_CRC_SOURCE_DP_C:
3731 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003732 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003733 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003734 case INTEL_PIPE_CRC_SOURCE_DP_D:
3735 if (!IS_CHERRYVIEW(dev))
3736 return -EINVAL;
3737 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3738 need_stable_symbols = true;
3739 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003740 case INTEL_PIPE_CRC_SOURCE_NONE:
3741 *val = 0;
3742 break;
3743 default:
3744 return -EINVAL;
3745 }
3746
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003747 /*
3748 * When the pipe CRC tap point is after the transcoders we need
3749 * to tweak symbol-level features to produce a deterministic series of
3750 * symbols for a given frame. We need to reset those features only once
3751 * a frame (instead of every nth symbol):
3752 * - DC-balance: used to ensure a better clock recovery from the data
3753 * link (SDVO)
3754 * - DisplayPort scrambling: used for EMI reduction
3755 */
3756 if (need_stable_symbols) {
3757 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3758
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003759 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003760 switch (pipe) {
3761 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003762 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003763 break;
3764 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003765 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003766 break;
3767 case PIPE_C:
3768 tmp |= PIPE_C_SCRAMBLE_RESET;
3769 break;
3770 default:
3771 return -EINVAL;
3772 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003773 I915_WRITE(PORT_DFT2_G4X, tmp);
3774 }
3775
Daniel Vetter7ac01292013-10-18 16:37:06 +02003776 return 0;
3777}
3778
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003779static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003780 enum pipe pipe,
3781 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003782 uint32_t *val)
3783{
Daniel Vetter84093602013-11-01 10:50:21 +01003784 struct drm_i915_private *dev_priv = dev->dev_private;
3785 bool need_stable_symbols = false;
3786
Daniel Vetter46a19182013-11-01 10:50:20 +01003787 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3788 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3789 if (ret)
3790 return ret;
3791 }
3792
3793 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003794 case INTEL_PIPE_CRC_SOURCE_PIPE:
3795 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3796 break;
3797 case INTEL_PIPE_CRC_SOURCE_TV:
3798 if (!SUPPORTS_TV(dev))
3799 return -EINVAL;
3800 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3801 break;
3802 case INTEL_PIPE_CRC_SOURCE_DP_B:
3803 if (!IS_G4X(dev))
3804 return -EINVAL;
3805 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003806 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003807 break;
3808 case INTEL_PIPE_CRC_SOURCE_DP_C:
3809 if (!IS_G4X(dev))
3810 return -EINVAL;
3811 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003812 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003813 break;
3814 case INTEL_PIPE_CRC_SOURCE_DP_D:
3815 if (!IS_G4X(dev))
3816 return -EINVAL;
3817 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003818 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003819 break;
3820 case INTEL_PIPE_CRC_SOURCE_NONE:
3821 *val = 0;
3822 break;
3823 default:
3824 return -EINVAL;
3825 }
3826
Daniel Vetter84093602013-11-01 10:50:21 +01003827 /*
3828 * When the pipe CRC tap point is after the transcoders we need
3829 * to tweak symbol-level features to produce a deterministic series of
3830 * symbols for a given frame. We need to reset those features only once
3831 * a frame (instead of every nth symbol):
3832 * - DC-balance: used to ensure a better clock recovery from the data
3833 * link (SDVO)
3834 * - DisplayPort scrambling: used for EMI reduction
3835 */
3836 if (need_stable_symbols) {
3837 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3838
3839 WARN_ON(!IS_G4X(dev));
3840
3841 I915_WRITE(PORT_DFT_I9XX,
3842 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3843
3844 if (pipe == PIPE_A)
3845 tmp |= PIPE_A_SCRAMBLE_RESET;
3846 else
3847 tmp |= PIPE_B_SCRAMBLE_RESET;
3848
3849 I915_WRITE(PORT_DFT2_G4X, tmp);
3850 }
3851
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003852 return 0;
3853}
3854
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003855static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3856 enum pipe pipe)
3857{
3858 struct drm_i915_private *dev_priv = dev->dev_private;
3859 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3860
Ville Syrjäläeb736672014-12-09 21:28:28 +02003861 switch (pipe) {
3862 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003863 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003864 break;
3865 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003866 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003867 break;
3868 case PIPE_C:
3869 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3870 break;
3871 default:
3872 return;
3873 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003874 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3875 tmp &= ~DC_BALANCE_RESET_VLV;
3876 I915_WRITE(PORT_DFT2_G4X, tmp);
3877
3878}
3879
Daniel Vetter84093602013-11-01 10:50:21 +01003880static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3881 enum pipe pipe)
3882{
3883 struct drm_i915_private *dev_priv = dev->dev_private;
3884 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3885
3886 if (pipe == PIPE_A)
3887 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3888 else
3889 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3890 I915_WRITE(PORT_DFT2_G4X, tmp);
3891
3892 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3893 I915_WRITE(PORT_DFT_I9XX,
3894 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3895 }
3896}
3897
Daniel Vetter46a19182013-11-01 10:50:20 +01003898static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003899 uint32_t *val)
3900{
Daniel Vetter46a19182013-11-01 10:50:20 +01003901 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3902 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3903
3904 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003905 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3906 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3907 break;
3908 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3909 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3910 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003911 case INTEL_PIPE_CRC_SOURCE_PIPE:
3912 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3913 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003914 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003915 *val = 0;
3916 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003917 default:
3918 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003919 }
3920
3921 return 0;
3922}
3923
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003924static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003925{
3926 struct drm_i915_private *dev_priv = dev->dev_private;
3927 struct intel_crtc *crtc =
3928 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003929 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003930 struct drm_atomic_state *state;
3931 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003932
3933 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003934 state = drm_atomic_state_alloc(dev);
3935 if (!state) {
3936 ret = -ENOMEM;
3937 goto out;
3938 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003939
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003940 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3941 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3942 if (IS_ERR(pipe_config)) {
3943 ret = PTR_ERR(pipe_config);
3944 goto out;
3945 }
3946
3947 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003948 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003949 pipe_config->pch_pfit.enabled != enable)
3950 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003951
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003952 ret = drm_atomic_commit(state);
3953out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003954 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003955 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3956 if (ret)
3957 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003958}
3959
3960static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3961 enum pipe pipe,
3962 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003963 uint32_t *val)
3964{
Daniel Vetter46a19182013-11-01 10:50:20 +01003965 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3966 *source = INTEL_PIPE_CRC_SOURCE_PF;
3967
3968 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003969 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3970 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3971 break;
3972 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3973 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3974 break;
3975 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003976 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003977 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003978
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003979 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3980 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003981 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003982 *val = 0;
3983 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003984 default:
3985 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003986 }
3987
3988 return 0;
3989}
3990
Daniel Vetter926321d2013-10-16 13:30:34 +02003991static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3992 enum intel_pipe_crc_source source)
3993{
3994 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003995 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03003996 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
3997 pipe));
Borislav Petkov432f3342013-11-21 16:49:46 +01003998 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003999 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004000
Damien Lespiaucc3da172013-10-15 18:55:31 +01004001 if (pipe_crc->source == source)
4002 return 0;
4003
Damien Lespiauae676fc2013-10-15 18:55:32 +01004004 /* forbid changing the source without going back to 'none' */
4005 if (pipe_crc->source && source)
4006 return -EINVAL;
4007
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004008 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PIPE(pipe))) {
4009 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4010 return -EIO;
4011 }
4012
Daniel Vetter52f843f2013-10-21 17:26:38 +02004013 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004014 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004015 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004016 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004017 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004018 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004019 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004020 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004021 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004022 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004023
4024 if (ret != 0)
4025 return ret;
4026
Damien Lespiau4b584362013-10-15 18:55:33 +01004027 /* none -> real source transition */
4028 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004029 struct intel_pipe_crc_entry *entries;
4030
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004031 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4032 pipe_name(pipe), pipe_crc_source_name(source));
4033
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004034 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4035 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004036 GFP_KERNEL);
4037 if (!entries)
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004038 return -ENOMEM;
4039
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004040 /*
4041 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4042 * enabled and disabled dynamically based on package C states,
4043 * user space can't make reliable use of the CRCs, so let's just
4044 * completely disable it.
4045 */
4046 hsw_disable_ips(crtc);
4047
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004048 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004049 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004050 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004051 pipe_crc->head = 0;
4052 pipe_crc->tail = 0;
4053 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004054 }
4055
Damien Lespiaucc3da172013-10-15 18:55:31 +01004056 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004057
Daniel Vetter926321d2013-10-16 13:30:34 +02004058 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4059 POSTING_READ(PIPE_CRC_CTL(pipe));
4060
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004061 /* real source -> none transition */
4062 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004063 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004064 struct intel_crtc *crtc =
4065 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004066
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004067 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4068 pipe_name(pipe));
4069
Daniel Vettera33d7102014-06-06 08:22:08 +02004070 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004071 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004072 intel_wait_for_vblank(dev, pipe);
4073 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004074
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004075 spin_lock_irq(&pipe_crc->lock);
4076 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004077 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004078 pipe_crc->head = 0;
4079 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004080 spin_unlock_irq(&pipe_crc->lock);
4081
4082 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004083
4084 if (IS_G4X(dev))
4085 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004086 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004087 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004088 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004089 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004090
4091 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004092 }
4093
Daniel Vetter926321d2013-10-16 13:30:34 +02004094 return 0;
4095}
4096
4097/*
4098 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004099 * command: wsp* object wsp+ name wsp+ source wsp*
4100 * object: 'pipe'
4101 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004102 * source: (none | plane1 | plane2 | pf)
4103 * wsp: (#0x20 | #0x9 | #0xA)+
4104 *
4105 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004106 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4107 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004108 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004109static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004110{
4111 int n_words = 0;
4112
4113 while (*buf) {
4114 char *end;
4115
4116 /* skip leading white space */
4117 buf = skip_spaces(buf);
4118 if (!*buf)
4119 break; /* end of buffer */
4120
4121 /* find end of word */
4122 for (end = buf; *end && !isspace(*end); end++)
4123 ;
4124
4125 if (n_words == max_words) {
4126 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4127 max_words);
4128 return -EINVAL; /* ran out of words[] before bytes */
4129 }
4130
4131 if (*end)
4132 *end++ = '\0';
4133 words[n_words++] = buf;
4134 buf = end;
4135 }
4136
4137 return n_words;
4138}
4139
Damien Lespiaub94dec82013-10-15 18:55:35 +01004140enum intel_pipe_crc_object {
4141 PIPE_CRC_OBJECT_PIPE,
4142};
4143
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004144static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004145 "pipe",
4146};
4147
4148static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004149display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004150{
4151 int i;
4152
4153 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4154 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004155 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004156 return 0;
4157 }
4158
4159 return -EINVAL;
4160}
4161
Damien Lespiaubd9db022013-10-15 18:55:36 +01004162static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004163{
4164 const char name = buf[0];
4165
4166 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4167 return -EINVAL;
4168
4169 *pipe = name - 'A';
4170
4171 return 0;
4172}
4173
4174static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004175display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004176{
4177 int i;
4178
4179 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4180 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004181 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004182 return 0;
4183 }
4184
4185 return -EINVAL;
4186}
4187
Damien Lespiaubd9db022013-10-15 18:55:36 +01004188static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004189{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004190#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004191 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004192 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004193 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004194 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004195 enum intel_pipe_crc_source source;
4196
Damien Lespiaubd9db022013-10-15 18:55:36 +01004197 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004198 if (n_words != N_WORDS) {
4199 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4200 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004201 return -EINVAL;
4202 }
4203
Damien Lespiaubd9db022013-10-15 18:55:36 +01004204 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004205 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004206 return -EINVAL;
4207 }
4208
Damien Lespiaubd9db022013-10-15 18:55:36 +01004209 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004210 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4211 return -EINVAL;
4212 }
4213
Damien Lespiaubd9db022013-10-15 18:55:36 +01004214 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004215 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004216 return -EINVAL;
4217 }
4218
4219 return pipe_crc_set_source(dev, pipe, source);
4220}
4221
Damien Lespiaubd9db022013-10-15 18:55:36 +01004222static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4223 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004224{
4225 struct seq_file *m = file->private_data;
4226 struct drm_device *dev = m->private;
4227 char *tmpbuf;
4228 int ret;
4229
4230 if (len == 0)
4231 return 0;
4232
4233 if (len > PAGE_SIZE - 1) {
4234 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4235 PAGE_SIZE);
4236 return -E2BIG;
4237 }
4238
4239 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4240 if (!tmpbuf)
4241 return -ENOMEM;
4242
4243 if (copy_from_user(tmpbuf, ubuf, len)) {
4244 ret = -EFAULT;
4245 goto out;
4246 }
4247 tmpbuf[len] = '\0';
4248
Damien Lespiaubd9db022013-10-15 18:55:36 +01004249 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004250
4251out:
4252 kfree(tmpbuf);
4253 if (ret < 0)
4254 return ret;
4255
4256 *offp += len;
4257 return len;
4258}
4259
Damien Lespiaubd9db022013-10-15 18:55:36 +01004260static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004261 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004262 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004263 .read = seq_read,
4264 .llseek = seq_lseek,
4265 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004266 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004267};
4268
Todd Previteeb3394fa2015-04-18 00:04:19 -07004269static ssize_t i915_displayport_test_active_write(struct file *file,
4270 const char __user *ubuf,
4271 size_t len, loff_t *offp)
4272{
4273 char *input_buffer;
4274 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004275 struct drm_device *dev;
4276 struct drm_connector *connector;
4277 struct list_head *connector_list;
4278 struct intel_dp *intel_dp;
4279 int val = 0;
4280
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304281 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004282
Todd Previteeb3394fa2015-04-18 00:04:19 -07004283 connector_list = &dev->mode_config.connector_list;
4284
4285 if (len == 0)
4286 return 0;
4287
4288 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4289 if (!input_buffer)
4290 return -ENOMEM;
4291
4292 if (copy_from_user(input_buffer, ubuf, len)) {
4293 status = -EFAULT;
4294 goto out;
4295 }
4296
4297 input_buffer[len] = '\0';
4298 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4299
4300 list_for_each_entry(connector, connector_list, head) {
4301
4302 if (connector->connector_type !=
4303 DRM_MODE_CONNECTOR_DisplayPort)
4304 continue;
4305
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304306 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004307 connector->encoder != NULL) {
4308 intel_dp = enc_to_intel_dp(connector->encoder);
4309 status = kstrtoint(input_buffer, 10, &val);
4310 if (status < 0)
4311 goto out;
4312 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4313 /* To prevent erroneous activation of the compliance
4314 * testing code, only accept an actual value of 1 here
4315 */
4316 if (val == 1)
4317 intel_dp->compliance_test_active = 1;
4318 else
4319 intel_dp->compliance_test_active = 0;
4320 }
4321 }
4322out:
4323 kfree(input_buffer);
4324 if (status < 0)
4325 return status;
4326
4327 *offp += len;
4328 return len;
4329}
4330
4331static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4332{
4333 struct drm_device *dev = m->private;
4334 struct drm_connector *connector;
4335 struct list_head *connector_list = &dev->mode_config.connector_list;
4336 struct intel_dp *intel_dp;
4337
Todd Previteeb3394fa2015-04-18 00:04:19 -07004338 list_for_each_entry(connector, connector_list, head) {
4339
4340 if (connector->connector_type !=
4341 DRM_MODE_CONNECTOR_DisplayPort)
4342 continue;
4343
4344 if (connector->status == connector_status_connected &&
4345 connector->encoder != NULL) {
4346 intel_dp = enc_to_intel_dp(connector->encoder);
4347 if (intel_dp->compliance_test_active)
4348 seq_puts(m, "1");
4349 else
4350 seq_puts(m, "0");
4351 } else
4352 seq_puts(m, "0");
4353 }
4354
4355 return 0;
4356}
4357
4358static int i915_displayport_test_active_open(struct inode *inode,
4359 struct file *file)
4360{
4361 struct drm_device *dev = inode->i_private;
4362
4363 return single_open(file, i915_displayport_test_active_show, dev);
4364}
4365
4366static const struct file_operations i915_displayport_test_active_fops = {
4367 .owner = THIS_MODULE,
4368 .open = i915_displayport_test_active_open,
4369 .read = seq_read,
4370 .llseek = seq_lseek,
4371 .release = single_release,
4372 .write = i915_displayport_test_active_write
4373};
4374
4375static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4376{
4377 struct drm_device *dev = m->private;
4378 struct drm_connector *connector;
4379 struct list_head *connector_list = &dev->mode_config.connector_list;
4380 struct intel_dp *intel_dp;
4381
Todd Previteeb3394fa2015-04-18 00:04:19 -07004382 list_for_each_entry(connector, connector_list, head) {
4383
4384 if (connector->connector_type !=
4385 DRM_MODE_CONNECTOR_DisplayPort)
4386 continue;
4387
4388 if (connector->status == connector_status_connected &&
4389 connector->encoder != NULL) {
4390 intel_dp = enc_to_intel_dp(connector->encoder);
4391 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4392 } else
4393 seq_puts(m, "0");
4394 }
4395
4396 return 0;
4397}
4398static int i915_displayport_test_data_open(struct inode *inode,
4399 struct file *file)
4400{
4401 struct drm_device *dev = inode->i_private;
4402
4403 return single_open(file, i915_displayport_test_data_show, dev);
4404}
4405
4406static const struct file_operations i915_displayport_test_data_fops = {
4407 .owner = THIS_MODULE,
4408 .open = i915_displayport_test_data_open,
4409 .read = seq_read,
4410 .llseek = seq_lseek,
4411 .release = single_release
4412};
4413
4414static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4415{
4416 struct drm_device *dev = m->private;
4417 struct drm_connector *connector;
4418 struct list_head *connector_list = &dev->mode_config.connector_list;
4419 struct intel_dp *intel_dp;
4420
Todd Previteeb3394fa2015-04-18 00:04:19 -07004421 list_for_each_entry(connector, connector_list, head) {
4422
4423 if (connector->connector_type !=
4424 DRM_MODE_CONNECTOR_DisplayPort)
4425 continue;
4426
4427 if (connector->status == connector_status_connected &&
4428 connector->encoder != NULL) {
4429 intel_dp = enc_to_intel_dp(connector->encoder);
4430 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4431 } else
4432 seq_puts(m, "0");
4433 }
4434
4435 return 0;
4436}
4437
4438static int i915_displayport_test_type_open(struct inode *inode,
4439 struct file *file)
4440{
4441 struct drm_device *dev = inode->i_private;
4442
4443 return single_open(file, i915_displayport_test_type_show, dev);
4444}
4445
4446static const struct file_operations i915_displayport_test_type_fops = {
4447 .owner = THIS_MODULE,
4448 .open = i915_displayport_test_type_open,
4449 .read = seq_read,
4450 .llseek = seq_lseek,
4451 .release = single_release
4452};
4453
Damien Lespiau97e94b22014-11-04 17:06:50 +00004454static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004455{
4456 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004457 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004458 int num_levels;
4459
4460 if (IS_CHERRYVIEW(dev))
4461 num_levels = 3;
4462 else if (IS_VALLEYVIEW(dev))
4463 num_levels = 1;
4464 else
4465 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004466
4467 drm_modeset_lock_all(dev);
4468
4469 for (level = 0; level < num_levels; level++) {
4470 unsigned int latency = wm[level];
4471
Damien Lespiau97e94b22014-11-04 17:06:50 +00004472 /*
4473 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004474 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004475 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004476 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4477 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004478 latency *= 10;
4479 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004480 latency *= 5;
4481
4482 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004483 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004484 }
4485
4486 drm_modeset_unlock_all(dev);
4487}
4488
4489static int pri_wm_latency_show(struct seq_file *m, void *data)
4490{
4491 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004492 struct drm_i915_private *dev_priv = dev->dev_private;
4493 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004494
Damien Lespiau97e94b22014-11-04 17:06:50 +00004495 if (INTEL_INFO(dev)->gen >= 9)
4496 latencies = dev_priv->wm.skl_latency;
4497 else
4498 latencies = to_i915(dev)->wm.pri_latency;
4499
4500 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004501
4502 return 0;
4503}
4504
4505static int spr_wm_latency_show(struct seq_file *m, void *data)
4506{
4507 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004508 struct drm_i915_private *dev_priv = dev->dev_private;
4509 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004510
Damien Lespiau97e94b22014-11-04 17:06:50 +00004511 if (INTEL_INFO(dev)->gen >= 9)
4512 latencies = dev_priv->wm.skl_latency;
4513 else
4514 latencies = to_i915(dev)->wm.spr_latency;
4515
4516 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004517
4518 return 0;
4519}
4520
4521static int cur_wm_latency_show(struct seq_file *m, void *data)
4522{
4523 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004524 struct drm_i915_private *dev_priv = dev->dev_private;
4525 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004526
Damien Lespiau97e94b22014-11-04 17:06:50 +00004527 if (INTEL_INFO(dev)->gen >= 9)
4528 latencies = dev_priv->wm.skl_latency;
4529 else
4530 latencies = to_i915(dev)->wm.cur_latency;
4531
4532 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004533
4534 return 0;
4535}
4536
4537static int pri_wm_latency_open(struct inode *inode, struct file *file)
4538{
4539 struct drm_device *dev = inode->i_private;
4540
Ville Syrjäläde38b952015-06-24 22:00:09 +03004541 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004542 return -ENODEV;
4543
4544 return single_open(file, pri_wm_latency_show, dev);
4545}
4546
4547static int spr_wm_latency_open(struct inode *inode, struct file *file)
4548{
4549 struct drm_device *dev = inode->i_private;
4550
Sonika Jindal9ad02572014-07-21 15:23:39 +05304551 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004552 return -ENODEV;
4553
4554 return single_open(file, spr_wm_latency_show, dev);
4555}
4556
4557static int cur_wm_latency_open(struct inode *inode, struct file *file)
4558{
4559 struct drm_device *dev = inode->i_private;
4560
Sonika Jindal9ad02572014-07-21 15:23:39 +05304561 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004562 return -ENODEV;
4563
4564 return single_open(file, cur_wm_latency_show, dev);
4565}
4566
4567static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004568 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004569{
4570 struct seq_file *m = file->private_data;
4571 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004572 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004573 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004574 int level;
4575 int ret;
4576 char tmp[32];
4577
Ville Syrjäläde38b952015-06-24 22:00:09 +03004578 if (IS_CHERRYVIEW(dev))
4579 num_levels = 3;
4580 else if (IS_VALLEYVIEW(dev))
4581 num_levels = 1;
4582 else
4583 num_levels = ilk_wm_max_level(dev) + 1;
4584
Ville Syrjälä369a1342014-01-22 14:36:08 +02004585 if (len >= sizeof(tmp))
4586 return -EINVAL;
4587
4588 if (copy_from_user(tmp, ubuf, len))
4589 return -EFAULT;
4590
4591 tmp[len] = '\0';
4592
Damien Lespiau97e94b22014-11-04 17:06:50 +00004593 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4594 &new[0], &new[1], &new[2], &new[3],
4595 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004596 if (ret != num_levels)
4597 return -EINVAL;
4598
4599 drm_modeset_lock_all(dev);
4600
4601 for (level = 0; level < num_levels; level++)
4602 wm[level] = new[level];
4603
4604 drm_modeset_unlock_all(dev);
4605
4606 return len;
4607}
4608
4609
4610static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4611 size_t len, loff_t *offp)
4612{
4613 struct seq_file *m = file->private_data;
4614 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004615 struct drm_i915_private *dev_priv = dev->dev_private;
4616 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004617
Damien Lespiau97e94b22014-11-04 17:06:50 +00004618 if (INTEL_INFO(dev)->gen >= 9)
4619 latencies = dev_priv->wm.skl_latency;
4620 else
4621 latencies = to_i915(dev)->wm.pri_latency;
4622
4623 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004624}
4625
4626static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4627 size_t len, loff_t *offp)
4628{
4629 struct seq_file *m = file->private_data;
4630 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004631 struct drm_i915_private *dev_priv = dev->dev_private;
4632 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004633
Damien Lespiau97e94b22014-11-04 17:06:50 +00004634 if (INTEL_INFO(dev)->gen >= 9)
4635 latencies = dev_priv->wm.skl_latency;
4636 else
4637 latencies = to_i915(dev)->wm.spr_latency;
4638
4639 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004640}
4641
4642static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4643 size_t len, loff_t *offp)
4644{
4645 struct seq_file *m = file->private_data;
4646 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004647 struct drm_i915_private *dev_priv = dev->dev_private;
4648 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004649
Damien Lespiau97e94b22014-11-04 17:06:50 +00004650 if (INTEL_INFO(dev)->gen >= 9)
4651 latencies = dev_priv->wm.skl_latency;
4652 else
4653 latencies = to_i915(dev)->wm.cur_latency;
4654
4655 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004656}
4657
4658static const struct file_operations i915_pri_wm_latency_fops = {
4659 .owner = THIS_MODULE,
4660 .open = pri_wm_latency_open,
4661 .read = seq_read,
4662 .llseek = seq_lseek,
4663 .release = single_release,
4664 .write = pri_wm_latency_write
4665};
4666
4667static const struct file_operations i915_spr_wm_latency_fops = {
4668 .owner = THIS_MODULE,
4669 .open = spr_wm_latency_open,
4670 .read = seq_read,
4671 .llseek = seq_lseek,
4672 .release = single_release,
4673 .write = spr_wm_latency_write
4674};
4675
4676static const struct file_operations i915_cur_wm_latency_fops = {
4677 .owner = THIS_MODULE,
4678 .open = cur_wm_latency_open,
4679 .read = seq_read,
4680 .llseek = seq_lseek,
4681 .release = single_release,
4682 .write = cur_wm_latency_write
4683};
4684
Kees Cook647416f2013-03-10 14:10:06 -07004685static int
4686i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004687{
Kees Cook647416f2013-03-10 14:10:06 -07004688 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004689 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004690
Kees Cook647416f2013-03-10 14:10:06 -07004691 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004692
Kees Cook647416f2013-03-10 14:10:06 -07004693 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004694}
4695
Kees Cook647416f2013-03-10 14:10:06 -07004696static int
4697i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004698{
Kees Cook647416f2013-03-10 14:10:06 -07004699 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004700 struct drm_i915_private *dev_priv = dev->dev_private;
4701
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004702 /*
4703 * There is no safeguard against this debugfs entry colliding
4704 * with the hangcheck calling same i915_handle_error() in
4705 * parallel, causing an explosion. For now we assume that the
4706 * test harness is responsible enough not to inject gpu hangs
4707 * while it is writing to 'i915_wedged'
4708 */
4709
4710 if (i915_reset_in_progress(&dev_priv->gpu_error))
4711 return -EAGAIN;
4712
Imre Deakd46c0512014-04-14 20:24:27 +03004713 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004714
Mika Kuoppala58174462014-02-25 17:11:26 +02004715 i915_handle_error(dev, val,
4716 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004717
4718 intel_runtime_pm_put(dev_priv);
4719
Kees Cook647416f2013-03-10 14:10:06 -07004720 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004721}
4722
Kees Cook647416f2013-03-10 14:10:06 -07004723DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4724 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004725 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004726
Kees Cook647416f2013-03-10 14:10:06 -07004727static int
4728i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004729{
Kees Cook647416f2013-03-10 14:10:06 -07004730 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004731 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004732
Kees Cook647416f2013-03-10 14:10:06 -07004733 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004734
Kees Cook647416f2013-03-10 14:10:06 -07004735 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004736}
4737
Kees Cook647416f2013-03-10 14:10:06 -07004738static int
4739i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004740{
Kees Cook647416f2013-03-10 14:10:06 -07004741 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004742 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004743 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004744
Kees Cook647416f2013-03-10 14:10:06 -07004745 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004746
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004747 ret = mutex_lock_interruptible(&dev->struct_mutex);
4748 if (ret)
4749 return ret;
4750
Daniel Vetter99584db2012-11-14 17:14:04 +01004751 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004752 mutex_unlock(&dev->struct_mutex);
4753
Kees Cook647416f2013-03-10 14:10:06 -07004754 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004755}
4756
Kees Cook647416f2013-03-10 14:10:06 -07004757DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4758 i915_ring_stop_get, i915_ring_stop_set,
4759 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004760
Chris Wilson094f9a52013-09-25 17:34:55 +01004761static int
4762i915_ring_missed_irq_get(void *data, u64 *val)
4763{
4764 struct drm_device *dev = data;
4765 struct drm_i915_private *dev_priv = dev->dev_private;
4766
4767 *val = dev_priv->gpu_error.missed_irq_rings;
4768 return 0;
4769}
4770
4771static int
4772i915_ring_missed_irq_set(void *data, u64 val)
4773{
4774 struct drm_device *dev = data;
4775 struct drm_i915_private *dev_priv = dev->dev_private;
4776 int ret;
4777
4778 /* Lock against concurrent debugfs callers */
4779 ret = mutex_lock_interruptible(&dev->struct_mutex);
4780 if (ret)
4781 return ret;
4782 dev_priv->gpu_error.missed_irq_rings = val;
4783 mutex_unlock(&dev->struct_mutex);
4784
4785 return 0;
4786}
4787
4788DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4789 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4790 "0x%08llx\n");
4791
4792static int
4793i915_ring_test_irq_get(void *data, u64 *val)
4794{
4795 struct drm_device *dev = data;
4796 struct drm_i915_private *dev_priv = dev->dev_private;
4797
4798 *val = dev_priv->gpu_error.test_irq_rings;
4799
4800 return 0;
4801}
4802
4803static int
4804i915_ring_test_irq_set(void *data, u64 val)
4805{
4806 struct drm_device *dev = data;
4807 struct drm_i915_private *dev_priv = dev->dev_private;
4808 int ret;
4809
4810 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4811
4812 /* Lock against concurrent debugfs callers */
4813 ret = mutex_lock_interruptible(&dev->struct_mutex);
4814 if (ret)
4815 return ret;
4816
4817 dev_priv->gpu_error.test_irq_rings = val;
4818 mutex_unlock(&dev->struct_mutex);
4819
4820 return 0;
4821}
4822
4823DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4824 i915_ring_test_irq_get, i915_ring_test_irq_set,
4825 "0x%08llx\n");
4826
Chris Wilsondd624af2013-01-15 12:39:35 +00004827#define DROP_UNBOUND 0x1
4828#define DROP_BOUND 0x2
4829#define DROP_RETIRE 0x4
4830#define DROP_ACTIVE 0x8
4831#define DROP_ALL (DROP_UNBOUND | \
4832 DROP_BOUND | \
4833 DROP_RETIRE | \
4834 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004835static int
4836i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004837{
Kees Cook647416f2013-03-10 14:10:06 -07004838 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004839
Kees Cook647416f2013-03-10 14:10:06 -07004840 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004841}
4842
Kees Cook647416f2013-03-10 14:10:06 -07004843static int
4844i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004845{
Kees Cook647416f2013-03-10 14:10:06 -07004846 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004847 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004848 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004849
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004850 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004851
4852 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4853 * on ioctls on -EAGAIN. */
4854 ret = mutex_lock_interruptible(&dev->struct_mutex);
4855 if (ret)
4856 return ret;
4857
4858 if (val & DROP_ACTIVE) {
4859 ret = i915_gpu_idle(dev);
4860 if (ret)
4861 goto unlock;
4862 }
4863
4864 if (val & (DROP_RETIRE | DROP_ACTIVE))
4865 i915_gem_retire_requests(dev);
4866
Chris Wilson21ab4e72014-09-09 11:16:08 +01004867 if (val & DROP_BOUND)
4868 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004869
Chris Wilson21ab4e72014-09-09 11:16:08 +01004870 if (val & DROP_UNBOUND)
4871 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004872
4873unlock:
4874 mutex_unlock(&dev->struct_mutex);
4875
Kees Cook647416f2013-03-10 14:10:06 -07004876 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004877}
4878
Kees Cook647416f2013-03-10 14:10:06 -07004879DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4880 i915_drop_caches_get, i915_drop_caches_set,
4881 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004882
Kees Cook647416f2013-03-10 14:10:06 -07004883static int
4884i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004885{
Kees Cook647416f2013-03-10 14:10:06 -07004886 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004887 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004888 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004889
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004890 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004891 return -ENODEV;
4892
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004893 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4894
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004895 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004896 if (ret)
4897 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004898
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004899 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004900 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004901
Kees Cook647416f2013-03-10 14:10:06 -07004902 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004903}
4904
Kees Cook647416f2013-03-10 14:10:06 -07004905static int
4906i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004907{
Kees Cook647416f2013-03-10 14:10:06 -07004908 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004909 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304910 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004911 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004912
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004913 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004914 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004915
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004916 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4917
Kees Cook647416f2013-03-10 14:10:06 -07004918 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004919
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004920 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004921 if (ret)
4922 return ret;
4923
Jesse Barnes358733e2011-07-27 11:53:01 -07004924 /*
4925 * Turbo will still be enabled, but won't go above the set value.
4926 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304927 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004928
Akash Goelbc4d91f2015-02-26 16:09:47 +05304929 hw_max = dev_priv->rps.max_freq;
4930 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004931
Ben Widawskyb39fb292014-03-19 18:31:11 -07004932 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004933 mutex_unlock(&dev_priv->rps.hw_lock);
4934 return -EINVAL;
4935 }
4936
Ben Widawskyb39fb292014-03-19 18:31:11 -07004937 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004938
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004939 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004940
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004941 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004942
Kees Cook647416f2013-03-10 14:10:06 -07004943 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004944}
4945
Kees Cook647416f2013-03-10 14:10:06 -07004946DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4947 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004948 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004949
Kees Cook647416f2013-03-10 14:10:06 -07004950static int
4951i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004952{
Kees Cook647416f2013-03-10 14:10:06 -07004953 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004954 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004955 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004956
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004957 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004958 return -ENODEV;
4959
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004960 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4961
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004962 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004963 if (ret)
4964 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004965
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004966 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004967 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004968
Kees Cook647416f2013-03-10 14:10:06 -07004969 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004970}
4971
Kees Cook647416f2013-03-10 14:10:06 -07004972static int
4973i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004974{
Kees Cook647416f2013-03-10 14:10:06 -07004975 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004976 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304977 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004978 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004979
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004980 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004981 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07004982
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004983 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4984
Kees Cook647416f2013-03-10 14:10:06 -07004985 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07004986
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004987 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004988 if (ret)
4989 return ret;
4990
Jesse Barnes1523c312012-05-25 12:34:54 -07004991 /*
4992 * Turbo will still be enabled, but won't go below the set value.
4993 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304994 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004995
Akash Goelbc4d91f2015-02-26 16:09:47 +05304996 hw_max = dev_priv->rps.max_freq;
4997 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004998
Ben Widawskyb39fb292014-03-19 18:31:11 -07004999 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005000 mutex_unlock(&dev_priv->rps.hw_lock);
5001 return -EINVAL;
5002 }
5003
Ben Widawskyb39fb292014-03-19 18:31:11 -07005004 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005005
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005006 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005007
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005008 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005009
Kees Cook647416f2013-03-10 14:10:06 -07005010 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005011}
5012
Kees Cook647416f2013-03-10 14:10:06 -07005013DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5014 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005015 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005016
Kees Cook647416f2013-03-10 14:10:06 -07005017static int
5018i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005019{
Kees Cook647416f2013-03-10 14:10:06 -07005020 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005021 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005022 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005023 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005024
Daniel Vetter004777c2012-08-09 15:07:01 +02005025 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5026 return -ENODEV;
5027
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005028 ret = mutex_lock_interruptible(&dev->struct_mutex);
5029 if (ret)
5030 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005031 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005032
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005033 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005034
5035 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005036 mutex_unlock(&dev_priv->dev->struct_mutex);
5037
Kees Cook647416f2013-03-10 14:10:06 -07005038 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005039
Kees Cook647416f2013-03-10 14:10:06 -07005040 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005041}
5042
Kees Cook647416f2013-03-10 14:10:06 -07005043static int
5044i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005045{
Kees Cook647416f2013-03-10 14:10:06 -07005046 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005047 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005048 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005049
Daniel Vetter004777c2012-08-09 15:07:01 +02005050 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5051 return -ENODEV;
5052
Kees Cook647416f2013-03-10 14:10:06 -07005053 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005054 return -EINVAL;
5055
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005056 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005057 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005058
5059 /* Update the cache sharing policy here as well */
5060 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5061 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5062 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5063 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5064
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005065 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005066 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005067}
5068
Kees Cook647416f2013-03-10 14:10:06 -07005069DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5070 i915_cache_sharing_get, i915_cache_sharing_set,
5071 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005072
Jeff McGee5d395252015-04-03 18:13:17 -07005073struct sseu_dev_status {
5074 unsigned int slice_total;
5075 unsigned int subslice_total;
5076 unsigned int subslice_per_slice;
5077 unsigned int eu_total;
5078 unsigned int eu_per_subslice;
5079};
5080
5081static void cherryview_sseu_device_status(struct drm_device *dev,
5082 struct sseu_dev_status *stat)
5083{
5084 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005085 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005086 int ss;
5087 u32 sig1[ss_max], sig2[ss_max];
5088
5089 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5090 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5091 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5092 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5093
5094 for (ss = 0; ss < ss_max; ss++) {
5095 unsigned int eu_cnt;
5096
5097 if (sig1[ss] & CHV_SS_PG_ENABLE)
5098 /* skip disabled subslice */
5099 continue;
5100
5101 stat->slice_total = 1;
5102 stat->subslice_per_slice++;
5103 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5104 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5105 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5106 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5107 stat->eu_total += eu_cnt;
5108 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5109 }
5110 stat->subslice_total = stat->subslice_per_slice;
5111}
5112
5113static void gen9_sseu_device_status(struct drm_device *dev,
5114 struct sseu_dev_status *stat)
5115{
5116 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005117 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005118 int s, ss;
5119 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5120
Jeff McGee1c046bc2015-04-03 18:13:18 -07005121 /* BXT has a single slice and at most 3 subslices. */
5122 if (IS_BROXTON(dev)) {
5123 s_max = 1;
5124 ss_max = 3;
5125 }
5126
5127 for (s = 0; s < s_max; s++) {
5128 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5129 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5130 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5131 }
5132
Jeff McGee5d395252015-04-03 18:13:17 -07005133 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5134 GEN9_PGCTL_SSA_EU19_ACK |
5135 GEN9_PGCTL_SSA_EU210_ACK |
5136 GEN9_PGCTL_SSA_EU311_ACK;
5137 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5138 GEN9_PGCTL_SSB_EU19_ACK |
5139 GEN9_PGCTL_SSB_EU210_ACK |
5140 GEN9_PGCTL_SSB_EU311_ACK;
5141
5142 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005143 unsigned int ss_cnt = 0;
5144
Jeff McGee5d395252015-04-03 18:13:17 -07005145 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5146 /* skip disabled slice */
5147 continue;
5148
5149 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005150
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005151 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005152 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5153
Jeff McGee5d395252015-04-03 18:13:17 -07005154 for (ss = 0; ss < ss_max; ss++) {
5155 unsigned int eu_cnt;
5156
Jeff McGee1c046bc2015-04-03 18:13:18 -07005157 if (IS_BROXTON(dev) &&
5158 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5159 /* skip disabled subslice */
5160 continue;
5161
5162 if (IS_BROXTON(dev))
5163 ss_cnt++;
5164
Jeff McGee5d395252015-04-03 18:13:17 -07005165 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5166 eu_mask[ss%2]);
5167 stat->eu_total += eu_cnt;
5168 stat->eu_per_subslice = max(stat->eu_per_subslice,
5169 eu_cnt);
5170 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005171
5172 stat->subslice_total += ss_cnt;
5173 stat->subslice_per_slice = max(stat->subslice_per_slice,
5174 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005175 }
5176}
5177
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005178static void broadwell_sseu_device_status(struct drm_device *dev,
5179 struct sseu_dev_status *stat)
5180{
5181 struct drm_i915_private *dev_priv = dev->dev_private;
5182 int s;
5183 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5184
5185 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5186
5187 if (stat->slice_total) {
5188 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5189 stat->subslice_total = stat->slice_total *
5190 stat->subslice_per_slice;
5191 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5192 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5193
5194 /* subtract fused off EU(s) from enabled slice(s) */
5195 for (s = 0; s < stat->slice_total; s++) {
5196 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5197
5198 stat->eu_total -= hweight8(subslice_7eu);
5199 }
5200 }
5201}
5202
Jeff McGee38732182015-02-13 10:27:54 -06005203static int i915_sseu_status(struct seq_file *m, void *unused)
5204{
5205 struct drm_info_node *node = (struct drm_info_node *) m->private;
5206 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005207 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005208
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005209 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005210 return -ENODEV;
5211
5212 seq_puts(m, "SSEU Device Info\n");
5213 seq_printf(m, " Available Slice Total: %u\n",
5214 INTEL_INFO(dev)->slice_total);
5215 seq_printf(m, " Available Subslice Total: %u\n",
5216 INTEL_INFO(dev)->subslice_total);
5217 seq_printf(m, " Available Subslice Per Slice: %u\n",
5218 INTEL_INFO(dev)->subslice_per_slice);
5219 seq_printf(m, " Available EU Total: %u\n",
5220 INTEL_INFO(dev)->eu_total);
5221 seq_printf(m, " Available EU Per Subslice: %u\n",
5222 INTEL_INFO(dev)->eu_per_subslice);
5223 seq_printf(m, " Has Slice Power Gating: %s\n",
5224 yesno(INTEL_INFO(dev)->has_slice_pg));
5225 seq_printf(m, " Has Subslice Power Gating: %s\n",
5226 yesno(INTEL_INFO(dev)->has_subslice_pg));
5227 seq_printf(m, " Has EU Power Gating: %s\n",
5228 yesno(INTEL_INFO(dev)->has_eu_pg));
5229
Jeff McGee7f992ab2015-02-13 10:27:55 -06005230 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005231 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005232 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005233 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005234 } else if (IS_BROADWELL(dev)) {
5235 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005236 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005237 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005238 }
Jeff McGee5d395252015-04-03 18:13:17 -07005239 seq_printf(m, " Enabled Slice Total: %u\n",
5240 stat.slice_total);
5241 seq_printf(m, " Enabled Subslice Total: %u\n",
5242 stat.subslice_total);
5243 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5244 stat.subslice_per_slice);
5245 seq_printf(m, " Enabled EU Total: %u\n",
5246 stat.eu_total);
5247 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5248 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005249
Jeff McGee38732182015-02-13 10:27:54 -06005250 return 0;
5251}
5252
Ben Widawsky6d794d42011-04-25 11:25:56 -07005253static int i915_forcewake_open(struct inode *inode, struct file *file)
5254{
5255 struct drm_device *dev = inode->i_private;
5256 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005257
Daniel Vetter075edca2012-01-24 09:44:28 +01005258 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005259 return 0;
5260
Chris Wilson6daccb02015-01-16 11:34:35 +02005261 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005262 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005263
5264 return 0;
5265}
5266
Ben Widawskyc43b5632012-04-16 14:07:40 -07005267static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005268{
5269 struct drm_device *dev = inode->i_private;
5270 struct drm_i915_private *dev_priv = dev->dev_private;
5271
Daniel Vetter075edca2012-01-24 09:44:28 +01005272 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005273 return 0;
5274
Mika Kuoppala59bad942015-01-16 11:34:40 +02005275 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005276 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005277
5278 return 0;
5279}
5280
5281static const struct file_operations i915_forcewake_fops = {
5282 .owner = THIS_MODULE,
5283 .open = i915_forcewake_open,
5284 .release = i915_forcewake_release,
5285};
5286
5287static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5288{
5289 struct drm_device *dev = minor->dev;
5290 struct dentry *ent;
5291
5292 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005293 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005294 root, dev,
5295 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005296 if (!ent)
5297 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005298
Ben Widawsky8eb57292011-05-11 15:10:58 -07005299 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005300}
5301
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005302static int i915_debugfs_create(struct dentry *root,
5303 struct drm_minor *minor,
5304 const char *name,
5305 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005306{
5307 struct drm_device *dev = minor->dev;
5308 struct dentry *ent;
5309
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005310 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005311 S_IRUGO | S_IWUSR,
5312 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005313 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005314 if (!ent)
5315 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005316
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005317 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005318}
5319
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005320static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005321 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005322 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005323 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005324 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005325 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005326 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01005327 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005328 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005329 {"i915_gem_request", i915_gem_request_info, 0},
5330 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005331 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005332 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005333 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5334 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5335 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005336 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005337 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005338 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005339 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005340 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305341 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf654449a2015-01-26 18:03:04 +02005342 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005343 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005344 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005345 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005346 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005347 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005348 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005349 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005350 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005351 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005352 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005353 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005354 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005355 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005356 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005357 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005358 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005359 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005360 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005361 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005362 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005363 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005364 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005365 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005366 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005367 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005368 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10005369 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005370 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005371 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005372 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305373 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005374 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005375};
Ben Gamari27c202a2009-07-01 22:26:52 -04005376#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005377
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005378static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005379 const char *name;
5380 const struct file_operations *fops;
5381} i915_debugfs_files[] = {
5382 {"i915_wedged", &i915_wedged_fops},
5383 {"i915_max_freq", &i915_max_freq_fops},
5384 {"i915_min_freq", &i915_min_freq_fops},
5385 {"i915_cache_sharing", &i915_cache_sharing_fops},
5386 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005387 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5388 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005389 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5390 {"i915_error_state", &i915_error_state_fops},
5391 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005392 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005393 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5394 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5395 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005396 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005397 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5398 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5399 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005400};
5401
Damien Lespiau07144422013-10-15 18:55:40 +01005402void intel_display_crc_init(struct drm_device *dev)
5403{
5404 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005405 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005406
Damien Lespiau055e3932014-08-18 13:49:10 +01005407 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005408 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005409
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005410 pipe_crc->opened = false;
5411 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005412 init_waitqueue_head(&pipe_crc->wq);
5413 }
5414}
5415
Ben Gamari27c202a2009-07-01 22:26:52 -04005416int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005417{
Daniel Vetter34b96742013-07-04 20:49:44 +02005418 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005419
Ben Widawsky6d794d42011-04-25 11:25:56 -07005420 ret = i915_forcewake_create(minor->debugfs_root, minor);
5421 if (ret)
5422 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005423
Damien Lespiau07144422013-10-15 18:55:40 +01005424 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5425 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5426 if (ret)
5427 return ret;
5428 }
5429
Daniel Vetter34b96742013-07-04 20:49:44 +02005430 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5431 ret = i915_debugfs_create(minor->debugfs_root, minor,
5432 i915_debugfs_files[i].name,
5433 i915_debugfs_files[i].fops);
5434 if (ret)
5435 return ret;
5436 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005437
Ben Gamari27c202a2009-07-01 22:26:52 -04005438 return drm_debugfs_create_files(i915_debugfs_list,
5439 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005440 minor->debugfs_root, minor);
5441}
5442
Ben Gamari27c202a2009-07-01 22:26:52 -04005443void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005444{
Daniel Vetter34b96742013-07-04 20:49:44 +02005445 int i;
5446
Ben Gamari27c202a2009-07-01 22:26:52 -04005447 drm_debugfs_remove_files(i915_debugfs_list,
5448 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005449
Ben Widawsky6d794d42011-04-25 11:25:56 -07005450 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5451 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005452
Daniel Vettere309a992013-10-16 22:55:51 +02005453 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005454 struct drm_info_list *info_list =
5455 (struct drm_info_list *)&i915_pipe_crc_data[i];
5456
5457 drm_debugfs_remove_files(info_list, 1, minor);
5458 }
5459
Daniel Vetter34b96742013-07-04 20:49:44 +02005460 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5461 struct drm_info_list *info_list =
5462 (struct drm_info_list *) i915_debugfs_files[i].fops;
5463
5464 drm_debugfs_remove_files(info_list, 1, minor);
5465 }
Ben Gamari20172632009-02-17 20:08:50 -05005466}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005467
5468struct dpcd_block {
5469 /* DPCD dump start address. */
5470 unsigned int offset;
5471 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5472 unsigned int end;
5473 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5474 size_t size;
5475 /* Only valid for eDP. */
5476 bool edp;
5477};
5478
5479static const struct dpcd_block i915_dpcd_debug[] = {
5480 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5481 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5482 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5483 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5484 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5485 { .offset = DP_SET_POWER },
5486 { .offset = DP_EDP_DPCD_REV },
5487 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5488 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5489 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5490};
5491
5492static int i915_dpcd_show(struct seq_file *m, void *data)
5493{
5494 struct drm_connector *connector = m->private;
5495 struct intel_dp *intel_dp =
5496 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5497 uint8_t buf[16];
5498 ssize_t err;
5499 int i;
5500
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005501 if (connector->status != connector_status_connected)
5502 return -ENODEV;
5503
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005504 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5505 const struct dpcd_block *b = &i915_dpcd_debug[i];
5506 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5507
5508 if (b->edp &&
5509 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5510 continue;
5511
5512 /* low tech for now */
5513 if (WARN_ON(size > sizeof(buf)))
5514 continue;
5515
5516 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5517 if (err <= 0) {
5518 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5519 size, b->offset, err);
5520 continue;
5521 }
5522
5523 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005524 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005525
5526 return 0;
5527}
5528
5529static int i915_dpcd_open(struct inode *inode, struct file *file)
5530{
5531 return single_open(file, i915_dpcd_show, inode->i_private);
5532}
5533
5534static const struct file_operations i915_dpcd_fops = {
5535 .owner = THIS_MODULE,
5536 .open = i915_dpcd_open,
5537 .read = seq_read,
5538 .llseek = seq_lseek,
5539 .release = single_release,
5540};
5541
5542/**
5543 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5544 * @connector: pointer to a registered drm_connector
5545 *
5546 * Cleanup will be done by drm_connector_unregister() through a call to
5547 * drm_debugfs_connector_remove().
5548 *
5549 * Returns 0 on success, negative error codes on error.
5550 */
5551int i915_debugfs_connector_add(struct drm_connector *connector)
5552{
5553 struct dentry *root = connector->debugfs_entry;
5554
5555 /* The connector must have been registered beforehands. */
5556 if (!root)
5557 return -ENODEV;
5558
5559 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5560 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5561 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5562 &i915_dpcd_fops);
5563
5564 return 0;
5565}