blob: 4f279cfe67b88b46c892d58ba7ec5ca788f6f2c7 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Mika Kuoppala84734a02013-07-12 16:50:57 +0300139 i915_cache_level_str(obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100175}
176
Oscar Mateo273497e2014-05-22 14:13:37 +0100177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
Ben Gamari433e12f2009-02-17 20:08:51 -0500184static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500185{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100186 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500189 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700192 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500199
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 switch (list) {
202 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
206 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100207 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700208 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 }
214
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500223 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100224 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700225
Chris Wilson8f2480f2010-09-26 11:44:19 +0100226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500228 return 0;
229}
230
Chris Wilson6d2b8882013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100244 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200261 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200271 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
Chris Wilson6299f992010-11-24 12:23:44 +0000292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700294 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000295 ++count; \
296 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700297 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000298 ++mappable_count; \
299 } \
300 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400301} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000302
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000304 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316
317 stats->count++;
318 stats->total += obj->base.size;
319
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
Chris Wilson6313c202014-03-19 13:45:45 +0000323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200336 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100346 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100355 }
356
Chris Wilson6313c202014-03-19 13:45:45 +0000357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100360 return 0;
361}
362
Ben Widawskyca191b12013-07-31 17:00:14 -0700363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100375{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100376 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000381 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700382 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100383 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700384 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
Chris Wilson6299f992010-11-24 12:23:44 +0000391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700396 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700401 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
405 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700406 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
Chris Wilsonb7abb712012-08-20 11:33:30 +0200410 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200412 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
Chris Wilson6299f992010-11-24 12:23:44 +0000418 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000420 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700421 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000422 ++count;
423 }
424 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000426 ++mappable_count;
427 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
Chris Wilson6299f992010-11-24 12:23:44 +0000432 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
Ben Widawsky93d18792013-01-17 12:45:17 -0800440 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100443
Damien Lespiau267f0c92013-06-24 22:59:48 +0100444 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900447 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100448
449 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000450 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100451 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100452 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100453 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900463 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000468 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000469 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100470 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900471 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 }
473
Chris Wilson73aa8082010-09-30 11:46:12 +0100474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100479static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000480{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100481 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000482 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100483 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100496 continue;
497
Damien Lespiau267f0c92013-06-24 22:59:48 +0100498 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000499 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000501 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100516 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100517 struct drm_device *dev = node->minor->dev;
518 unsigned long flags;
519 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200520 int ret;
521
522 ret = mutex_lock_interruptible(&dev->struct_mutex);
523 if (ret)
524 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100525
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100526 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800527 const char pipe = pipe_name(crtc->pipe);
528 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100529 struct intel_unpin_work *work;
530
531 spin_lock_irqsave(&dev->event_lock, flags);
532 work = crtc->unpin_work;
533 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800534 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100535 pipe, plane);
536 } else {
Chris Wilsone7d841c2012-12-03 11:36:30 +0000537 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800538 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100539 pipe, plane);
540 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800541 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542 pipe, plane);
543 }
544 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100545 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100546 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100547 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000548 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100549
550 if (work->old_fb_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000551 struct drm_i915_gem_object *obj = work->old_fb_obj;
552 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700553 seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
554 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100555 }
556 if (work->pending_flip_obj) {
Chris Wilson05394f32010-11-08 19:18:58 +0000557 struct drm_i915_gem_object *obj = work->pending_flip_obj;
558 if (obj)
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700559 seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
560 i915_gem_obj_ggtt_offset(obj));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561 }
562 }
563 spin_unlock_irqrestore(&dev->event_lock, flags);
564 }
565
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200566 mutex_unlock(&dev->struct_mutex);
567
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100568 return 0;
569}
570
Ben Gamari20172632009-02-17 20:08:50 -0500571static int i915_gem_request_info(struct seq_file *m, void *data)
572{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100573 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500574 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300575 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100576 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500577 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100578 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100579
580 ret = mutex_lock_interruptible(&dev->struct_mutex);
581 if (ret)
582 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500583
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100584 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100585 for_each_ring(ring, dev_priv, i) {
586 if (list_empty(&ring->request_list))
587 continue;
588
589 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100590 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100591 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100592 list) {
593 seq_printf(m, " %d @ %d\n",
594 gem_request->seqno,
595 (int) (jiffies - gem_request->emitted_jiffies));
596 }
597 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500598 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100599 mutex_unlock(&dev->struct_mutex);
600
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100601 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100602 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100603
Ben Gamari20172632009-02-17 20:08:50 -0500604 return 0;
605}
606
Chris Wilsonb2223492010-10-27 15:27:33 +0100607static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100608 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100609{
610 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200611 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100612 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100613 }
614}
615
Ben Gamari20172632009-02-17 20:08:50 -0500616static int i915_gem_seqno_info(struct seq_file *m, void *data)
617{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100618 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500619 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300620 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100621 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000622 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100623
624 ret = mutex_lock_interruptible(&dev->struct_mutex);
625 if (ret)
626 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200627 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500628
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100629 for_each_ring(ring, dev_priv, i)
630 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100631
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200632 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100633 mutex_unlock(&dev->struct_mutex);
634
Ben Gamari20172632009-02-17 20:08:50 -0500635 return 0;
636}
637
638
639static int i915_interrupt_info(struct seq_file *m, void *data)
640{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100641 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500642 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300643 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100644 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800645 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100646
647 ret = mutex_lock_interruptible(&dev->struct_mutex);
648 if (ret)
649 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200650 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500651
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300652 if (IS_CHERRYVIEW(dev)) {
653 int i;
654 seq_printf(m, "Master Interrupt Control:\t%08x\n",
655 I915_READ(GEN8_MASTER_IRQ));
656
657 seq_printf(m, "Display IER:\t%08x\n",
658 I915_READ(VLV_IER));
659 seq_printf(m, "Display IIR:\t%08x\n",
660 I915_READ(VLV_IIR));
661 seq_printf(m, "Display IIR_RW:\t%08x\n",
662 I915_READ(VLV_IIR_RW));
663 seq_printf(m, "Display IMR:\t%08x\n",
664 I915_READ(VLV_IMR));
665 for_each_pipe(pipe)
666 seq_printf(m, "Pipe %c stat:\t%08x\n",
667 pipe_name(pipe),
668 I915_READ(PIPESTAT(pipe)));
669
670 seq_printf(m, "Port hotplug:\t%08x\n",
671 I915_READ(PORT_HOTPLUG_EN));
672 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
673 I915_READ(VLV_DPFLIPSTAT));
674 seq_printf(m, "DPINVGTT:\t%08x\n",
675 I915_READ(DPINVGTT));
676
677 for (i = 0; i < 4; i++) {
678 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
679 i, I915_READ(GEN8_GT_IMR(i)));
680 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
681 i, I915_READ(GEN8_GT_IIR(i)));
682 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
683 i, I915_READ(GEN8_GT_IER(i)));
684 }
685
686 seq_printf(m, "PCU interrupt mask:\t%08x\n",
687 I915_READ(GEN8_PCU_IMR));
688 seq_printf(m, "PCU interrupt identity:\t%08x\n",
689 I915_READ(GEN8_PCU_IIR));
690 seq_printf(m, "PCU interrupt enable:\t%08x\n",
691 I915_READ(GEN8_PCU_IER));
692 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700693 seq_printf(m, "Master Interrupt Control:\t%08x\n",
694 I915_READ(GEN8_MASTER_IRQ));
695
696 for (i = 0; i < 4; i++) {
697 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
698 i, I915_READ(GEN8_GT_IMR(i)));
699 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
700 i, I915_READ(GEN8_GT_IIR(i)));
701 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
702 i, I915_READ(GEN8_GT_IER(i)));
703 }
704
Damien Lespiau07d27e22014-03-03 17:31:46 +0000705 for_each_pipe(pipe) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300706 if (!intel_display_power_enabled(dev_priv,
707 POWER_DOMAIN_PIPE(pipe))) {
708 seq_printf(m, "Pipe %c power disabled\n",
709 pipe_name(pipe));
710 continue;
711 }
Ben Widawskya123f152013-11-02 21:07:10 -0700712 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000713 pipe_name(pipe),
714 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700715 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000716 pipe_name(pipe),
717 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700718 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000719 pipe_name(pipe),
720 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700721 }
722
723 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
724 I915_READ(GEN8_DE_PORT_IMR));
725 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
726 I915_READ(GEN8_DE_PORT_IIR));
727 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
728 I915_READ(GEN8_DE_PORT_IER));
729
730 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
731 I915_READ(GEN8_DE_MISC_IMR));
732 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
733 I915_READ(GEN8_DE_MISC_IIR));
734 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
735 I915_READ(GEN8_DE_MISC_IER));
736
737 seq_printf(m, "PCU interrupt mask:\t%08x\n",
738 I915_READ(GEN8_PCU_IMR));
739 seq_printf(m, "PCU interrupt identity:\t%08x\n",
740 I915_READ(GEN8_PCU_IIR));
741 seq_printf(m, "PCU interrupt enable:\t%08x\n",
742 I915_READ(GEN8_PCU_IER));
743 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700744 seq_printf(m, "Display IER:\t%08x\n",
745 I915_READ(VLV_IER));
746 seq_printf(m, "Display IIR:\t%08x\n",
747 I915_READ(VLV_IIR));
748 seq_printf(m, "Display IIR_RW:\t%08x\n",
749 I915_READ(VLV_IIR_RW));
750 seq_printf(m, "Display IMR:\t%08x\n",
751 I915_READ(VLV_IMR));
752 for_each_pipe(pipe)
753 seq_printf(m, "Pipe %c stat:\t%08x\n",
754 pipe_name(pipe),
755 I915_READ(PIPESTAT(pipe)));
756
757 seq_printf(m, "Master IER:\t%08x\n",
758 I915_READ(VLV_MASTER_IER));
759
760 seq_printf(m, "Render IER:\t%08x\n",
761 I915_READ(GTIER));
762 seq_printf(m, "Render IIR:\t%08x\n",
763 I915_READ(GTIIR));
764 seq_printf(m, "Render IMR:\t%08x\n",
765 I915_READ(GTIMR));
766
767 seq_printf(m, "PM IER:\t\t%08x\n",
768 I915_READ(GEN6_PMIER));
769 seq_printf(m, "PM IIR:\t\t%08x\n",
770 I915_READ(GEN6_PMIIR));
771 seq_printf(m, "PM IMR:\t\t%08x\n",
772 I915_READ(GEN6_PMIMR));
773
774 seq_printf(m, "Port hotplug:\t%08x\n",
775 I915_READ(PORT_HOTPLUG_EN));
776 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
777 I915_READ(VLV_DPFLIPSTAT));
778 seq_printf(m, "DPINVGTT:\t%08x\n",
779 I915_READ(DPINVGTT));
780
781 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800782 seq_printf(m, "Interrupt enable: %08x\n",
783 I915_READ(IER));
784 seq_printf(m, "Interrupt identity: %08x\n",
785 I915_READ(IIR));
786 seq_printf(m, "Interrupt mask: %08x\n",
787 I915_READ(IMR));
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800788 for_each_pipe(pipe)
789 seq_printf(m, "Pipe %c stat: %08x\n",
790 pipe_name(pipe),
791 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800792 } else {
793 seq_printf(m, "North Display Interrupt enable: %08x\n",
794 I915_READ(DEIER));
795 seq_printf(m, "North Display Interrupt identity: %08x\n",
796 I915_READ(DEIIR));
797 seq_printf(m, "North Display Interrupt mask: %08x\n",
798 I915_READ(DEIMR));
799 seq_printf(m, "South Display Interrupt enable: %08x\n",
800 I915_READ(SDEIER));
801 seq_printf(m, "South Display Interrupt identity: %08x\n",
802 I915_READ(SDEIIR));
803 seq_printf(m, "South Display Interrupt mask: %08x\n",
804 I915_READ(SDEIMR));
805 seq_printf(m, "Graphics Interrupt enable: %08x\n",
806 I915_READ(GTIER));
807 seq_printf(m, "Graphics Interrupt identity: %08x\n",
808 I915_READ(GTIIR));
809 seq_printf(m, "Graphics Interrupt mask: %08x\n",
810 I915_READ(GTIMR));
811 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100812 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700813 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100814 seq_printf(m,
815 "Graphics Interrupt mask (%s): %08x\n",
816 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000817 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100818 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000819 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200820 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100821 mutex_unlock(&dev->struct_mutex);
822
Ben Gamari20172632009-02-17 20:08:50 -0500823 return 0;
824}
825
Chris Wilsona6172a82009-02-11 14:26:38 +0000826static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
827{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100828 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000829 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300830 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100831 int i, ret;
832
833 ret = mutex_lock_interruptible(&dev->struct_mutex);
834 if (ret)
835 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000836
837 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
838 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
839 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000840 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000841
Chris Wilson6c085a72012-08-20 11:40:46 +0200842 seq_printf(m, "Fence %d, pin count = %d, object = ",
843 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100844 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100845 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100846 else
Chris Wilson05394f32010-11-08 19:18:58 +0000847 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100848 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000849 }
850
Chris Wilson05394f32010-11-08 19:18:58 +0000851 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000852 return 0;
853}
854
Ben Gamari20172632009-02-17 20:08:50 -0500855static int i915_hws_info(struct seq_file *m, void *data)
856{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100857 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500858 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300859 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100860 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100861 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100862 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500863
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000864 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100865 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500866 if (hws == NULL)
867 return 0;
868
869 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
870 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
871 i * 4,
872 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
873 }
874 return 0;
875}
876
Daniel Vetterd5442302012-04-27 15:17:40 +0200877static ssize_t
878i915_error_state_write(struct file *filp,
879 const char __user *ubuf,
880 size_t cnt,
881 loff_t *ppos)
882{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300883 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200884 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200885 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200886
887 DRM_DEBUG_DRIVER("Resetting error state\n");
888
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200889 ret = mutex_lock_interruptible(&dev->struct_mutex);
890 if (ret)
891 return ret;
892
Daniel Vetterd5442302012-04-27 15:17:40 +0200893 i915_destroy_error_state(dev);
894 mutex_unlock(&dev->struct_mutex);
895
896 return cnt;
897}
898
899static int i915_error_state_open(struct inode *inode, struct file *file)
900{
901 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200902 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200903
904 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
905 if (!error_priv)
906 return -ENOMEM;
907
908 error_priv->dev = dev;
909
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300910 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200911
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300912 file->private_data = error_priv;
913
914 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200915}
916
917static int i915_error_state_release(struct inode *inode, struct file *file)
918{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300919 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200920
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300921 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200922 kfree(error_priv);
923
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300924 return 0;
925}
926
927static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
928 size_t count, loff_t *pos)
929{
930 struct i915_error_state_file_priv *error_priv = file->private_data;
931 struct drm_i915_error_state_buf error_str;
932 loff_t tmp_pos = 0;
933 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300934 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300935
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300936 ret = i915_error_state_buf_init(&error_str, count, *pos);
937 if (ret)
938 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300939
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300940 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300941 if (ret)
942 goto out;
943
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300944 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
945 error_str.buf,
946 error_str.bytes);
947
948 if (ret_count < 0)
949 ret = ret_count;
950 else
951 *pos = error_str.start + ret_count;
952out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300953 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300954 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200955}
956
957static const struct file_operations i915_error_state_fops = {
958 .owner = THIS_MODULE,
959 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300960 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200961 .write = i915_error_state_write,
962 .llseek = default_llseek,
963 .release = i915_error_state_release,
964};
965
Kees Cook647416f2013-03-10 14:10:06 -0700966static int
967i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200968{
Kees Cook647416f2013-03-10 14:10:06 -0700969 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300970 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200971 int ret;
972
973 ret = mutex_lock_interruptible(&dev->struct_mutex);
974 if (ret)
975 return ret;
976
Kees Cook647416f2013-03-10 14:10:06 -0700977 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200978 mutex_unlock(&dev->struct_mutex);
979
Kees Cook647416f2013-03-10 14:10:06 -0700980 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200981}
982
Kees Cook647416f2013-03-10 14:10:06 -0700983static int
984i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200985{
Kees Cook647416f2013-03-10 14:10:06 -0700986 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +0200987 int ret;
988
Mika Kuoppala40633212012-12-04 15:12:00 +0200989 ret = mutex_lock_interruptible(&dev->struct_mutex);
990 if (ret)
991 return ret;
992
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +0200993 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +0200994 mutex_unlock(&dev->struct_mutex);
995
Kees Cook647416f2013-03-10 14:10:06 -0700996 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +0200997}
998
Kees Cook647416f2013-03-10 14:10:06 -0700999DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1000 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001001 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001002
Deepak Sadb4bd12014-03-31 11:30:02 +05301003static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001004{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001005 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001006 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001007 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001008 int ret = 0;
1009
1010 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001011
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001012 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1013
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001014 if (IS_GEN5(dev)) {
1015 u16 rgvswctl = I915_READ16(MEMSWCTL);
1016 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1017
1018 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1019 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1020 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1021 MEMSTAT_VID_SHIFT);
1022 seq_printf(m, "Current P-state: %d\n",
1023 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001024 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1025 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001026 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1027 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1028 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001029 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001030 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001031 u32 rpupei, rpcurup, rpprevup;
1032 u32 rpdownei, rpcurdown, rpprevdown;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001033 int max_freq;
1034
1035 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001036 ret = mutex_lock_interruptible(&dev->struct_mutex);
1037 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001038 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001039
Deepak Sc8d9a592013-11-23 14:55:42 +05301040 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001041
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001042 reqf = I915_READ(GEN6_RPNSWREQ);
1043 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001044 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001045 reqf >>= 24;
1046 else
1047 reqf >>= 25;
1048 reqf *= GT_FREQUENCY_MULTIPLIER;
1049
Chris Wilson0d8f9492014-03-27 09:06:14 +00001050 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1051 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1052 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1053
Jesse Barnesccab5c82011-01-18 15:49:25 -08001054 rpstat = I915_READ(GEN6_RPSTAT1);
1055 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1056 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1057 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1058 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1059 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1060 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001061 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001062 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1063 else
1064 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1065 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001066
Deepak Sc8d9a592013-11-23 14:55:42 +05301067 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001068 mutex_unlock(&dev->struct_mutex);
1069
Chris Wilson0d8f9492014-03-27 09:06:14 +00001070 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1071 I915_READ(GEN6_PMIER),
1072 I915_READ(GEN6_PMIMR),
1073 I915_READ(GEN6_PMISR),
1074 I915_READ(GEN6_PMIIR),
1075 I915_READ(GEN6_PMINTRMSK));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001076 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001077 seq_printf(m, "Render p-state ratio: %d\n",
1078 (gt_perf_status & 0xff00) >> 8);
1079 seq_printf(m, "Render p-state VID: %d\n",
1080 gt_perf_status & 0xff);
1081 seq_printf(m, "Render p-state limit: %d\n",
1082 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001083 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1084 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1085 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1086 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001087 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001088 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001089 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1090 GEN6_CURICONT_MASK);
1091 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1092 GEN6_CURBSYTAVG_MASK);
1093 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1094 GEN6_CURBSYTAVG_MASK);
1095 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1096 GEN6_CURIAVG_MASK);
1097 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1098 GEN6_CURBSYTAVG_MASK);
1099 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1100 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101
1102 max_freq = (rp_state_cap & 0xff0000) >> 16;
1103 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001104 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001105
1106 max_freq = (rp_state_cap & 0xff00) >> 8;
1107 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001108 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001109
1110 max_freq = rp_state_cap & 0xff;
1111 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001112 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001113
1114 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001115 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001116 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001117 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001118
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001119 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001120 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001121 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1122 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1123
Jesse Barnes0a073b82013-04-17 15:54:58 -07001124 seq_printf(m, "max GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301125 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001126
Jesse Barnes0a073b82013-04-17 15:54:58 -07001127 seq_printf(m, "min GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301128 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001129
1130 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301131 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001132
1133 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001134 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001135 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001136 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001137 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001138 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001139
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001140out:
1141 intel_runtime_pm_put(dev_priv);
1142 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001143}
1144
Ben Widawsky4d855292011-12-12 19:34:16 -08001145static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001146{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001147 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001148 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001149 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001150 u32 rgvmodectl, rstdbyctl;
1151 u16 crstandvid;
1152 int ret;
1153
1154 ret = mutex_lock_interruptible(&dev->struct_mutex);
1155 if (ret)
1156 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001157 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001158
1159 rgvmodectl = I915_READ(MEMMODECTL);
1160 rstdbyctl = I915_READ(RSTDBYCTL);
1161 crstandvid = I915_READ16(CRSTANDVID);
1162
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001163 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001164 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001165
1166 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1167 "yes" : "no");
1168 seq_printf(m, "Boost freq: %d\n",
1169 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1170 MEMMODE_BOOST_FREQ_SHIFT);
1171 seq_printf(m, "HW control enabled: %s\n",
1172 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1173 seq_printf(m, "SW control enabled: %s\n",
1174 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1175 seq_printf(m, "Gated voltage change: %s\n",
1176 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1177 seq_printf(m, "Starting frequency: P%d\n",
1178 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001179 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001180 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001181 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1182 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1183 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1184 seq_printf(m, "Render standby enabled: %s\n",
1185 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001186 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001187 switch (rstdbyctl & RSX_STATUS_MASK) {
1188 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001189 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001190 break;
1191 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001192 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001193 break;
1194 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001195 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001196 break;
1197 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001198 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001199 break;
1200 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001201 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001202 break;
1203 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001204 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001205 break;
1206 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001207 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001208 break;
1209 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001210
1211 return 0;
1212}
1213
Deepak S669ab5a2014-01-10 15:18:26 +05301214static int vlv_drpc_info(struct seq_file *m)
1215{
1216
Damien Lespiau9f25d002014-05-13 15:30:28 +01001217 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301218 struct drm_device *dev = node->minor->dev;
1219 struct drm_i915_private *dev_priv = dev->dev_private;
1220 u32 rpmodectl1, rcctl1;
1221 unsigned fw_rendercount = 0, fw_mediacount = 0;
1222
Imre Deakd46c0512014-04-14 20:24:27 +03001223 intel_runtime_pm_get(dev_priv);
1224
Deepak S669ab5a2014-01-10 15:18:26 +05301225 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1226 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1227
Imre Deakd46c0512014-04-14 20:24:27 +03001228 intel_runtime_pm_put(dev_priv);
1229
Deepak S669ab5a2014-01-10 15:18:26 +05301230 seq_printf(m, "Video Turbo Mode: %s\n",
1231 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1232 seq_printf(m, "Turbo enabled: %s\n",
1233 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1234 seq_printf(m, "HW control enabled: %s\n",
1235 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1236 seq_printf(m, "SW control enabled: %s\n",
1237 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1238 GEN6_RP_MEDIA_SW_MODE));
1239 seq_printf(m, "RC6 Enabled: %s\n",
1240 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1241 GEN6_RC_CTL_EI_MODE(1))));
1242 seq_printf(m, "Render Power Well: %s\n",
1243 (I915_READ(VLV_GTLC_PW_STATUS) &
1244 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1245 seq_printf(m, "Media Power Well: %s\n",
1246 (I915_READ(VLV_GTLC_PW_STATUS) &
1247 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1248
Imre Deak9cc19be2014-04-14 20:24:24 +03001249 seq_printf(m, "Render RC6 residency since boot: %u\n",
1250 I915_READ(VLV_GT_RENDER_RC6));
1251 seq_printf(m, "Media RC6 residency since boot: %u\n",
1252 I915_READ(VLV_GT_MEDIA_RC6));
1253
Deepak S669ab5a2014-01-10 15:18:26 +05301254 spin_lock_irq(&dev_priv->uncore.lock);
1255 fw_rendercount = dev_priv->uncore.fw_rendercount;
1256 fw_mediacount = dev_priv->uncore.fw_mediacount;
1257 spin_unlock_irq(&dev_priv->uncore.lock);
1258
1259 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1260 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1261
1262
1263 return 0;
1264}
1265
1266
Ben Widawsky4d855292011-12-12 19:34:16 -08001267static int gen6_drpc_info(struct seq_file *m)
1268{
1269
Damien Lespiau9f25d002014-05-13 15:30:28 +01001270 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001271 struct drm_device *dev = node->minor->dev;
1272 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001273 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001274 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001275 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001276
1277 ret = mutex_lock_interruptible(&dev->struct_mutex);
1278 if (ret)
1279 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001280 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001281
Chris Wilson907b28c2013-07-19 20:36:52 +01001282 spin_lock_irq(&dev_priv->uncore.lock);
1283 forcewake_count = dev_priv->uncore.forcewake_count;
1284 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001285
1286 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001287 seq_puts(m, "RC information inaccurate because somebody "
1288 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001289 } else {
1290 /* NB: we cannot use forcewake, else we read the wrong values */
1291 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1292 udelay(10);
1293 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1294 }
1295
1296 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001297 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001298
1299 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1300 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1301 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001302 mutex_lock(&dev_priv->rps.hw_lock);
1303 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1304 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001305
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001306 intel_runtime_pm_put(dev_priv);
1307
Ben Widawsky4d855292011-12-12 19:34:16 -08001308 seq_printf(m, "Video Turbo Mode: %s\n",
1309 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1310 seq_printf(m, "HW control enabled: %s\n",
1311 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1312 seq_printf(m, "SW control enabled: %s\n",
1313 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1314 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001315 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001316 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1317 seq_printf(m, "RC6 Enabled: %s\n",
1318 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1319 seq_printf(m, "Deep RC6 Enabled: %s\n",
1320 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1321 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1322 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001323 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001324 switch (gt_core_status & GEN6_RCn_MASK) {
1325 case GEN6_RC0:
1326 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001327 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001328 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001329 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001330 break;
1331 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001332 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001333 break;
1334 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001335 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001336 break;
1337 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001338 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001339 break;
1340 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001341 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001342 break;
1343 }
1344
1345 seq_printf(m, "Core Power Down: %s\n",
1346 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001347
1348 /* Not exactly sure what this is */
1349 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1350 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1351 seq_printf(m, "RC6 residency since boot: %u\n",
1352 I915_READ(GEN6_GT_GFX_RC6));
1353 seq_printf(m, "RC6+ residency since boot: %u\n",
1354 I915_READ(GEN6_GT_GFX_RC6p));
1355 seq_printf(m, "RC6++ residency since boot: %u\n",
1356 I915_READ(GEN6_GT_GFX_RC6pp));
1357
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001358 seq_printf(m, "RC6 voltage: %dmV\n",
1359 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1360 seq_printf(m, "RC6+ voltage: %dmV\n",
1361 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1362 seq_printf(m, "RC6++ voltage: %dmV\n",
1363 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001364 return 0;
1365}
1366
1367static int i915_drpc_info(struct seq_file *m, void *unused)
1368{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001369 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001370 struct drm_device *dev = node->minor->dev;
1371
Deepak S669ab5a2014-01-10 15:18:26 +05301372 if (IS_VALLEYVIEW(dev))
1373 return vlv_drpc_info(m);
1374 else if (IS_GEN6(dev) || IS_GEN7(dev))
Ben Widawsky4d855292011-12-12 19:34:16 -08001375 return gen6_drpc_info(m);
1376 else
1377 return ironlake_drpc_info(m);
1378}
1379
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001380static int i915_fbc_status(struct seq_file *m, void *unused)
1381{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001382 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001383 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001384 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001385
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001386 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001387 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001388 return 0;
1389 }
1390
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001391 intel_runtime_pm_get(dev_priv);
1392
Adam Jacksonee5382a2010-04-23 11:17:39 -04001393 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001394 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001395 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001396 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001397 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001398 case FBC_OK:
1399 seq_puts(m, "FBC actived, but currently disabled in hardware");
1400 break;
1401 case FBC_UNSUPPORTED:
1402 seq_puts(m, "unsupported by this chipset");
1403 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001404 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001405 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001406 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001407 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001408 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001409 break;
1410 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001412 break;
1413 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001414 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001415 break;
1416 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001417 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001418 break;
1419 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001420 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001421 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001422 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001423 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001424 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001425 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001426 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001427 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001428 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001429 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001430 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001431 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001433 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001434 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001435 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001436
1437 intel_runtime_pm_put(dev_priv);
1438
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001439 return 0;
1440}
1441
Rodrigo Vivida46f932014-08-01 02:04:45 -07001442static int i915_fbc_fc_get(void *data, u64 *val)
1443{
1444 struct drm_device *dev = data;
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446
1447 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1448 return -ENODEV;
1449
1450 drm_modeset_lock_all(dev);
1451 *val = dev_priv->fbc.false_color;
1452 drm_modeset_unlock_all(dev);
1453
1454 return 0;
1455}
1456
1457static int i915_fbc_fc_set(void *data, u64 val)
1458{
1459 struct drm_device *dev = data;
1460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 u32 reg;
1462
1463 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1464 return -ENODEV;
1465
1466 drm_modeset_lock_all(dev);
1467
1468 reg = I915_READ(ILK_DPFC_CONTROL);
1469 dev_priv->fbc.false_color = val;
1470
1471 I915_WRITE(ILK_DPFC_CONTROL, val ?
1472 (reg | FBC_CTL_FALSE_COLOR) :
1473 (reg & ~FBC_CTL_FALSE_COLOR));
1474
1475 drm_modeset_unlock_all(dev);
1476 return 0;
1477}
1478
1479DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1480 i915_fbc_fc_get, i915_fbc_fc_set,
1481 "%llu\n");
1482
Paulo Zanoni92d44622013-05-31 16:33:24 -03001483static int i915_ips_status(struct seq_file *m, void *unused)
1484{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001485 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001486 struct drm_device *dev = node->minor->dev;
1487 struct drm_i915_private *dev_priv = dev->dev_private;
1488
Damien Lespiauf5adf942013-06-24 18:29:34 +01001489 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001490 seq_puts(m, "not supported\n");
1491 return 0;
1492 }
1493
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001494 intel_runtime_pm_get(dev_priv);
1495
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001496 seq_printf(m, "Enabled by kernel parameter: %s\n",
1497 yesno(i915.enable_ips));
1498
1499 if (INTEL_INFO(dev)->gen >= 8) {
1500 seq_puts(m, "Currently: unknown\n");
1501 } else {
1502 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1503 seq_puts(m, "Currently: enabled\n");
1504 else
1505 seq_puts(m, "Currently: disabled\n");
1506 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001507
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001508 intel_runtime_pm_put(dev_priv);
1509
Paulo Zanoni92d44622013-05-31 16:33:24 -03001510 return 0;
1511}
1512
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001513static int i915_sr_status(struct seq_file *m, void *unused)
1514{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001515 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001516 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001517 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001518 bool sr_enabled = false;
1519
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001520 intel_runtime_pm_get(dev_priv);
1521
Yuanhan Liu13982612010-12-15 15:42:31 +08001522 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001523 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001524 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001525 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1526 else if (IS_I915GM(dev))
1527 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1528 else if (IS_PINEVIEW(dev))
1529 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1530
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001531 intel_runtime_pm_put(dev_priv);
1532
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001533 seq_printf(m, "self-refresh: %s\n",
1534 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001535
1536 return 0;
1537}
1538
Jesse Barnes7648fa92010-05-20 14:28:11 -07001539static int i915_emon_status(struct seq_file *m, void *unused)
1540{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001541 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001542 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001543 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001544 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001545 int ret;
1546
Chris Wilson582be6b2012-04-30 19:35:02 +01001547 if (!IS_GEN5(dev))
1548 return -ENODEV;
1549
Chris Wilsonde227ef2010-07-03 07:58:38 +01001550 ret = mutex_lock_interruptible(&dev->struct_mutex);
1551 if (ret)
1552 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001553
1554 temp = i915_mch_val(dev_priv);
1555 chipset = i915_chipset_val(dev_priv);
1556 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001557 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001558
1559 seq_printf(m, "GMCH temp: %ld\n", temp);
1560 seq_printf(m, "Chipset power: %ld\n", chipset);
1561 seq_printf(m, "GFX power: %ld\n", gfx);
1562 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1563
1564 return 0;
1565}
1566
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001567static int i915_ring_freq_table(struct seq_file *m, void *unused)
1568{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001569 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001570 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001571 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001572 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001573 int gpu_freq, ia_freq;
1574
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001575 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001576 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001577 return 0;
1578 }
1579
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001580 intel_runtime_pm_get(dev_priv);
1581
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001582 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1583
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001584 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001585 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001586 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001587
Damien Lespiau267f0c92013-06-24 22:59:48 +01001588 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001589
Ben Widawskyb39fb292014-03-19 18:31:11 -07001590 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1591 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001592 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001593 ia_freq = gpu_freq;
1594 sandybridge_pcode_read(dev_priv,
1595 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1596 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001597 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1598 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1599 ((ia_freq >> 0) & 0xff) * 100,
1600 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001601 }
1602
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001603 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001604
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001605out:
1606 intel_runtime_pm_put(dev_priv);
1607 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001608}
1609
Chris Wilson44834a62010-08-19 16:09:23 +01001610static int i915_opregion(struct seq_file *m, void *unused)
1611{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001612 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001613 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001614 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001615 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001616 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001617 int ret;
1618
Daniel Vetter0d38f002012-04-21 22:49:10 +02001619 if (data == NULL)
1620 return -ENOMEM;
1621
Chris Wilson44834a62010-08-19 16:09:23 +01001622 ret = mutex_lock_interruptible(&dev->struct_mutex);
1623 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001624 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001625
Daniel Vetter0d38f002012-04-21 22:49:10 +02001626 if (opregion->header) {
1627 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1628 seq_write(m, data, OPREGION_SIZE);
1629 }
Chris Wilson44834a62010-08-19 16:09:23 +01001630
1631 mutex_unlock(&dev->struct_mutex);
1632
Daniel Vetter0d38f002012-04-21 22:49:10 +02001633out:
1634 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001635 return 0;
1636}
1637
Chris Wilson37811fc2010-08-25 22:45:57 +01001638static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1639{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001640 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001641 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001642 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001643 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001644
Daniel Vetter4520f532013-10-09 09:18:51 +02001645#ifdef CONFIG_DRM_I915_FBDEV
1646 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001647
1648 ifbdev = dev_priv->fbdev;
1649 fb = to_intel_framebuffer(ifbdev->helper.fb);
1650
Daniel Vetter623f9782012-12-11 16:21:38 +01001651 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001652 fb->base.width,
1653 fb->base.height,
1654 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001655 fb->base.bits_per_pixel,
1656 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001657 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001658 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001659#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001660
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001661 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001662 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001663 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001664 continue;
1665
Daniel Vetter623f9782012-12-11 16:21:38 +01001666 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001667 fb->base.width,
1668 fb->base.height,
1669 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001670 fb->base.bits_per_pixel,
1671 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001672 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001673 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001674 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001675 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001676
1677 return 0;
1678}
1679
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001680static void describe_ctx_ringbuf(struct seq_file *m,
1681 struct intel_ringbuffer *ringbuf)
1682{
1683 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1684 ringbuf->space, ringbuf->head, ringbuf->tail,
1685 ringbuf->last_retired_head);
1686}
1687
Ben Widawskye76d3632011-03-19 18:14:29 -07001688static int i915_context_status(struct seq_file *m, void *unused)
1689{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001690 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001691 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001692 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001693 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001694 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001695 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001696
Daniel Vetterf3d28872014-05-29 23:23:08 +02001697 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001698 if (ret)
1699 return ret;
1700
Daniel Vetter3e373942012-11-02 19:55:04 +01001701 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001702 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001703 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001704 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001705 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001706
Daniel Vetter3e373942012-11-02 19:55:04 +01001707 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001708 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001709 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001710 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001711 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001712
Ben Widawskya33afea2013-09-17 21:12:45 -07001713 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001714 if (!i915.enable_execlists &&
1715 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001716 continue;
1717
Ben Widawskya33afea2013-09-17 21:12:45 -07001718 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001719 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001720 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001721 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001722 seq_printf(m, "(default context %s) ",
1723 ring->name);
1724 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001725
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001726 if (i915.enable_execlists) {
1727 seq_putc(m, '\n');
1728 for_each_ring(ring, dev_priv, i) {
1729 struct drm_i915_gem_object *ctx_obj =
1730 ctx->engine[i].state;
1731 struct intel_ringbuffer *ringbuf =
1732 ctx->engine[i].ringbuf;
1733
1734 seq_printf(m, "%s: ", ring->name);
1735 if (ctx_obj)
1736 describe_obj(m, ctx_obj);
1737 if (ringbuf)
1738 describe_ctx_ringbuf(m, ringbuf);
1739 seq_putc(m, '\n');
1740 }
1741 } else {
1742 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1743 }
1744
Ben Widawskya33afea2013-09-17 21:12:45 -07001745 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001746 }
1747
Daniel Vetterf3d28872014-05-29 23:23:08 +02001748 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001749
1750 return 0;
1751}
1752
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001753static int i915_execlists(struct seq_file *m, void *data)
1754{
1755 struct drm_info_node *node = (struct drm_info_node *)m->private;
1756 struct drm_device *dev = node->minor->dev;
1757 struct drm_i915_private *dev_priv = dev->dev_private;
1758 struct intel_engine_cs *ring;
1759 u32 status_pointer;
1760 u8 read_pointer;
1761 u8 write_pointer;
1762 u32 status;
1763 u32 ctx_id;
1764 struct list_head *cursor;
1765 int ring_id, i;
1766 int ret;
1767
1768 if (!i915.enable_execlists) {
1769 seq_puts(m, "Logical Ring Contexts are disabled\n");
1770 return 0;
1771 }
1772
1773 ret = mutex_lock_interruptible(&dev->struct_mutex);
1774 if (ret)
1775 return ret;
1776
1777 for_each_ring(ring, dev_priv, ring_id) {
1778 struct intel_ctx_submit_request *head_req = NULL;
1779 int count = 0;
1780 unsigned long flags;
1781
1782 seq_printf(m, "%s\n", ring->name);
1783
1784 status = I915_READ(RING_EXECLIST_STATUS(ring));
1785 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1786 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1787 status, ctx_id);
1788
1789 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1790 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1791
1792 read_pointer = ring->next_context_status_buffer;
1793 write_pointer = status_pointer & 0x07;
1794 if (read_pointer > write_pointer)
1795 write_pointer += 6;
1796 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1797 read_pointer, write_pointer);
1798
1799 for (i = 0; i < 6; i++) {
1800 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1801 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1802
1803 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1804 i, status, ctx_id);
1805 }
1806
1807 spin_lock_irqsave(&ring->execlist_lock, flags);
1808 list_for_each(cursor, &ring->execlist_queue)
1809 count++;
1810 head_req = list_first_entry_or_null(&ring->execlist_queue,
1811 struct intel_ctx_submit_request, execlist_link);
1812 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1813
1814 seq_printf(m, "\t%d requests in queue\n", count);
1815 if (head_req) {
1816 struct drm_i915_gem_object *ctx_obj;
1817
1818 ctx_obj = head_req->ctx->engine[ring_id].state;
1819 seq_printf(m, "\tHead request id: %u\n",
1820 intel_execlists_ctx_id(ctx_obj));
1821 seq_printf(m, "\tHead request tail: %u\n",
1822 head_req->tail);
1823 }
1824
1825 seq_putc(m, '\n');
1826 }
1827
1828 mutex_unlock(&dev->struct_mutex);
1829
1830 return 0;
1831}
1832
Ben Widawsky6d794d42011-04-25 11:25:56 -07001833static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1834{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001835 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001836 struct drm_device *dev = node->minor->dev;
1837 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301838 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001839
Chris Wilson907b28c2013-07-19 20:36:52 +01001840 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301841 if (IS_VALLEYVIEW(dev)) {
1842 fw_rendercount = dev_priv->uncore.fw_rendercount;
1843 fw_mediacount = dev_priv->uncore.fw_mediacount;
1844 } else
1845 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001846 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001847
Deepak S43709ba2013-11-23 14:55:44 +05301848 if (IS_VALLEYVIEW(dev)) {
1849 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1850 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1851 } else
1852 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001853
1854 return 0;
1855}
1856
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001857static const char *swizzle_string(unsigned swizzle)
1858{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001859 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001860 case I915_BIT_6_SWIZZLE_NONE:
1861 return "none";
1862 case I915_BIT_6_SWIZZLE_9:
1863 return "bit9";
1864 case I915_BIT_6_SWIZZLE_9_10:
1865 return "bit9/bit10";
1866 case I915_BIT_6_SWIZZLE_9_11:
1867 return "bit9/bit11";
1868 case I915_BIT_6_SWIZZLE_9_10_11:
1869 return "bit9/bit10/bit11";
1870 case I915_BIT_6_SWIZZLE_9_17:
1871 return "bit9/bit17";
1872 case I915_BIT_6_SWIZZLE_9_10_17:
1873 return "bit9/bit10/bit17";
1874 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001875 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001876 }
1877
1878 return "bug";
1879}
1880
1881static int i915_swizzle_info(struct seq_file *m, void *data)
1882{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001883 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001884 struct drm_device *dev = node->minor->dev;
1885 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001886 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001887
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001888 ret = mutex_lock_interruptible(&dev->struct_mutex);
1889 if (ret)
1890 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001891 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001892
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001893 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1894 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1895 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1896 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1897
1898 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1899 seq_printf(m, "DDC = 0x%08x\n",
1900 I915_READ(DCC));
1901 seq_printf(m, "C0DRB3 = 0x%04x\n",
1902 I915_READ16(C0DRB3));
1903 seq_printf(m, "C1DRB3 = 0x%04x\n",
1904 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001905 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001906 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1907 I915_READ(MAD_DIMM_C0));
1908 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1909 I915_READ(MAD_DIMM_C1));
1910 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1911 I915_READ(MAD_DIMM_C2));
1912 seq_printf(m, "TILECTL = 0x%08x\n",
1913 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001914 if (IS_GEN8(dev))
1915 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1916 I915_READ(GAMTARBMODE));
1917 else
1918 seq_printf(m, "ARB_MODE = 0x%08x\n",
1919 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001920 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1921 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001922 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001923 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001924 mutex_unlock(&dev->struct_mutex);
1925
1926 return 0;
1927}
1928
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001929static int per_file_ctx(int id, void *ptr, void *data)
1930{
Oscar Mateo273497e2014-05-22 14:13:37 +01001931 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001932 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02001933 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
1934
1935 if (!ppgtt) {
1936 seq_printf(m, " no ppgtt for context %d\n",
1937 ctx->user_handle);
1938 return 0;
1939 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001940
Oscar Mateof83d6512014-05-22 14:13:38 +01001941 if (i915_gem_context_is_default(ctx))
1942 seq_puts(m, " default context:\n");
1943 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01001944 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001945 ppgtt->debug_dump(ppgtt, m);
1946
1947 return 0;
1948}
1949
Ben Widawsky77df6772013-11-02 21:07:30 -07001950static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001951{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001952 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001953 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07001954 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1955 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001956
Ben Widawsky77df6772013-11-02 21:07:30 -07001957 if (!ppgtt)
1958 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001959
Ben Widawsky77df6772013-11-02 21:07:30 -07001960 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08001961 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07001962 for_each_ring(ring, dev_priv, unused) {
1963 seq_printf(m, "%s\n", ring->name);
1964 for (i = 0; i < 4; i++) {
1965 u32 offset = 0x270 + i * 8;
1966 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
1967 pdp <<= 32;
1968 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03001969 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07001970 }
1971 }
1972}
1973
1974static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
1975{
1976 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001977 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001978 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07001979 int i;
1980
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001981 if (INTEL_INFO(dev)->gen == 6)
1982 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
1983
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001984 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001985 seq_printf(m, "%s\n", ring->name);
1986 if (INTEL_INFO(dev)->gen == 7)
1987 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
1988 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
1989 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
1990 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
1991 }
1992 if (dev_priv->mm.aliasing_ppgtt) {
1993 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1994
Damien Lespiau267f0c92013-06-24 22:59:48 +01001995 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01001996 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08001997
Ben Widawsky87d60b62013-12-06 14:11:29 -08001998 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02001999 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002000
2001 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2002 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002003
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002004 seq_printf(m, "proc: %s\n",
2005 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002006 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002007 }
2008 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002009}
2010
2011static int i915_ppgtt_info(struct seq_file *m, void *data)
2012{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002013 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002014 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002015 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002016
2017 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2018 if (ret)
2019 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002020 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002021
2022 if (INTEL_INFO(dev)->gen >= 8)
2023 gen8_ppgtt_info(m, dev);
2024 else if (INTEL_INFO(dev)->gen >= 6)
2025 gen6_ppgtt_info(m, dev);
2026
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002027 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002028 mutex_unlock(&dev->struct_mutex);
2029
2030 return 0;
2031}
2032
Ben Widawsky63573eb2013-07-04 11:02:07 -07002033static int i915_llc(struct seq_file *m, void *data)
2034{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002035 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002036 struct drm_device *dev = node->minor->dev;
2037 struct drm_i915_private *dev_priv = dev->dev_private;
2038
2039 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2040 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2041 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2042
2043 return 0;
2044}
2045
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002046static int i915_edp_psr_status(struct seq_file *m, void *data)
2047{
2048 struct drm_info_node *node = m->private;
2049 struct drm_device *dev = node->minor->dev;
2050 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002051 u32 psrperf = 0;
2052 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002053
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002054 intel_runtime_pm_get(dev_priv);
2055
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002056 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002057 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2058 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002059 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002060 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002061 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2062 dev_priv->psr.busy_frontbuffer_bits);
2063 seq_printf(m, "Re-enable work scheduled: %s\n",
2064 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002065
Rodrigo Vivia031d702013-10-03 16:15:06 -03002066 enabled = HAS_PSR(dev) &&
2067 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002068 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002069
Rodrigo Vivia031d702013-10-03 16:15:06 -03002070 if (HAS_PSR(dev))
2071 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2072 EDP_PSR_PERF_CNT_MASK;
2073 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002074 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002075
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002076 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002077 return 0;
2078}
2079
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002080static int i915_sink_crc(struct seq_file *m, void *data)
2081{
2082 struct drm_info_node *node = m->private;
2083 struct drm_device *dev = node->minor->dev;
2084 struct intel_encoder *encoder;
2085 struct intel_connector *connector;
2086 struct intel_dp *intel_dp = NULL;
2087 int ret;
2088 u8 crc[6];
2089
2090 drm_modeset_lock_all(dev);
2091 list_for_each_entry(connector, &dev->mode_config.connector_list,
2092 base.head) {
2093
2094 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2095 continue;
2096
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002097 if (!connector->base.encoder)
2098 continue;
2099
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002100 encoder = to_intel_encoder(connector->base.encoder);
2101 if (encoder->type != INTEL_OUTPUT_EDP)
2102 continue;
2103
2104 intel_dp = enc_to_intel_dp(&encoder->base);
2105
2106 ret = intel_dp_sink_crc(intel_dp, crc);
2107 if (ret)
2108 goto out;
2109
2110 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2111 crc[0], crc[1], crc[2],
2112 crc[3], crc[4], crc[5]);
2113 goto out;
2114 }
2115 ret = -ENODEV;
2116out:
2117 drm_modeset_unlock_all(dev);
2118 return ret;
2119}
2120
Jesse Barnesec013e72013-08-20 10:29:23 +01002121static int i915_energy_uJ(struct seq_file *m, void *data)
2122{
2123 struct drm_info_node *node = m->private;
2124 struct drm_device *dev = node->minor->dev;
2125 struct drm_i915_private *dev_priv = dev->dev_private;
2126 u64 power;
2127 u32 units;
2128
2129 if (INTEL_INFO(dev)->gen < 6)
2130 return -ENODEV;
2131
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002132 intel_runtime_pm_get(dev_priv);
2133
Jesse Barnesec013e72013-08-20 10:29:23 +01002134 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2135 power = (power & 0x1f00) >> 8;
2136 units = 1000000 / (1 << power); /* convert to uJ */
2137 power = I915_READ(MCH_SECP_NRG_STTS);
2138 power *= units;
2139
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002140 intel_runtime_pm_put(dev_priv);
2141
Jesse Barnesec013e72013-08-20 10:29:23 +01002142 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002143
2144 return 0;
2145}
2146
2147static int i915_pc8_status(struct seq_file *m, void *unused)
2148{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002149 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002150 struct drm_device *dev = node->minor->dev;
2151 struct drm_i915_private *dev_priv = dev->dev_private;
2152
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002153 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002154 seq_puts(m, "not supported\n");
2155 return 0;
2156 }
2157
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002158 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002159 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002160 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002161
Jesse Barnesec013e72013-08-20 10:29:23 +01002162 return 0;
2163}
2164
Imre Deak1da51582013-11-25 17:15:35 +02002165static const char *power_domain_str(enum intel_display_power_domain domain)
2166{
2167 switch (domain) {
2168 case POWER_DOMAIN_PIPE_A:
2169 return "PIPE_A";
2170 case POWER_DOMAIN_PIPE_B:
2171 return "PIPE_B";
2172 case POWER_DOMAIN_PIPE_C:
2173 return "PIPE_C";
2174 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2175 return "PIPE_A_PANEL_FITTER";
2176 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2177 return "PIPE_B_PANEL_FITTER";
2178 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2179 return "PIPE_C_PANEL_FITTER";
2180 case POWER_DOMAIN_TRANSCODER_A:
2181 return "TRANSCODER_A";
2182 case POWER_DOMAIN_TRANSCODER_B:
2183 return "TRANSCODER_B";
2184 case POWER_DOMAIN_TRANSCODER_C:
2185 return "TRANSCODER_C";
2186 case POWER_DOMAIN_TRANSCODER_EDP:
2187 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002188 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2189 return "PORT_DDI_A_2_LANES";
2190 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2191 return "PORT_DDI_A_4_LANES";
2192 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2193 return "PORT_DDI_B_2_LANES";
2194 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2195 return "PORT_DDI_B_4_LANES";
2196 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2197 return "PORT_DDI_C_2_LANES";
2198 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2199 return "PORT_DDI_C_4_LANES";
2200 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2201 return "PORT_DDI_D_2_LANES";
2202 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2203 return "PORT_DDI_D_4_LANES";
2204 case POWER_DOMAIN_PORT_DSI:
2205 return "PORT_DSI";
2206 case POWER_DOMAIN_PORT_CRT:
2207 return "PORT_CRT";
2208 case POWER_DOMAIN_PORT_OTHER:
2209 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002210 case POWER_DOMAIN_VGA:
2211 return "VGA";
2212 case POWER_DOMAIN_AUDIO:
2213 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002214 case POWER_DOMAIN_PLLS:
2215 return "PLLS";
Imre Deak1da51582013-11-25 17:15:35 +02002216 case POWER_DOMAIN_INIT:
2217 return "INIT";
2218 default:
2219 WARN_ON(1);
2220 return "?";
2221 }
2222}
2223
2224static int i915_power_domain_info(struct seq_file *m, void *unused)
2225{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002226 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002227 struct drm_device *dev = node->minor->dev;
2228 struct drm_i915_private *dev_priv = dev->dev_private;
2229 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2230 int i;
2231
2232 mutex_lock(&power_domains->lock);
2233
2234 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2235 for (i = 0; i < power_domains->power_well_count; i++) {
2236 struct i915_power_well *power_well;
2237 enum intel_display_power_domain power_domain;
2238
2239 power_well = &power_domains->power_wells[i];
2240 seq_printf(m, "%-25s %d\n", power_well->name,
2241 power_well->count);
2242
2243 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2244 power_domain++) {
2245 if (!(BIT(power_domain) & power_well->domains))
2246 continue;
2247
2248 seq_printf(m, " %-23s %d\n",
2249 power_domain_str(power_domain),
2250 power_domains->domain_use_count[power_domain]);
2251 }
2252 }
2253
2254 mutex_unlock(&power_domains->lock);
2255
2256 return 0;
2257}
2258
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002259static void intel_seq_print_mode(struct seq_file *m, int tabs,
2260 struct drm_display_mode *mode)
2261{
2262 int i;
2263
2264 for (i = 0; i < tabs; i++)
2265 seq_putc(m, '\t');
2266
2267 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2268 mode->base.id, mode->name,
2269 mode->vrefresh, mode->clock,
2270 mode->hdisplay, mode->hsync_start,
2271 mode->hsync_end, mode->htotal,
2272 mode->vdisplay, mode->vsync_start,
2273 mode->vsync_end, mode->vtotal,
2274 mode->type, mode->flags);
2275}
2276
2277static void intel_encoder_info(struct seq_file *m,
2278 struct intel_crtc *intel_crtc,
2279 struct intel_encoder *intel_encoder)
2280{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002281 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002282 struct drm_device *dev = node->minor->dev;
2283 struct drm_crtc *crtc = &intel_crtc->base;
2284 struct intel_connector *intel_connector;
2285 struct drm_encoder *encoder;
2286
2287 encoder = &intel_encoder->base;
2288 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002289 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002290 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2291 struct drm_connector *connector = &intel_connector->base;
2292 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2293 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002294 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002295 drm_get_connector_status_name(connector->status));
2296 if (connector->status == connector_status_connected) {
2297 struct drm_display_mode *mode = &crtc->mode;
2298 seq_printf(m, ", mode:\n");
2299 intel_seq_print_mode(m, 2, mode);
2300 } else {
2301 seq_putc(m, '\n');
2302 }
2303 }
2304}
2305
2306static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2307{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002308 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002309 struct drm_device *dev = node->minor->dev;
2310 struct drm_crtc *crtc = &intel_crtc->base;
2311 struct intel_encoder *intel_encoder;
2312
Matt Roper5aa8a932014-06-16 10:12:55 -07002313 if (crtc->primary->fb)
2314 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2315 crtc->primary->fb->base.id, crtc->x, crtc->y,
2316 crtc->primary->fb->width, crtc->primary->fb->height);
2317 else
2318 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002319 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2320 intel_encoder_info(m, intel_crtc, intel_encoder);
2321}
2322
2323static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2324{
2325 struct drm_display_mode *mode = panel->fixed_mode;
2326
2327 seq_printf(m, "\tfixed mode:\n");
2328 intel_seq_print_mode(m, 2, mode);
2329}
2330
2331static void intel_dp_info(struct seq_file *m,
2332 struct intel_connector *intel_connector)
2333{
2334 struct intel_encoder *intel_encoder = intel_connector->encoder;
2335 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2336
2337 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2338 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2339 "no");
2340 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2341 intel_panel_info(m, &intel_connector->panel);
2342}
2343
2344static void intel_hdmi_info(struct seq_file *m,
2345 struct intel_connector *intel_connector)
2346{
2347 struct intel_encoder *intel_encoder = intel_connector->encoder;
2348 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2349
2350 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2351 "no");
2352}
2353
2354static void intel_lvds_info(struct seq_file *m,
2355 struct intel_connector *intel_connector)
2356{
2357 intel_panel_info(m, &intel_connector->panel);
2358}
2359
2360static void intel_connector_info(struct seq_file *m,
2361 struct drm_connector *connector)
2362{
2363 struct intel_connector *intel_connector = to_intel_connector(connector);
2364 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002365 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002366
2367 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002368 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002369 drm_get_connector_status_name(connector->status));
2370 if (connector->status == connector_status_connected) {
2371 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2372 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2373 connector->display_info.width_mm,
2374 connector->display_info.height_mm);
2375 seq_printf(m, "\tsubpixel order: %s\n",
2376 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2377 seq_printf(m, "\tCEA rev: %d\n",
2378 connector->display_info.cea_rev);
2379 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002380 if (intel_encoder) {
2381 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2382 intel_encoder->type == INTEL_OUTPUT_EDP)
2383 intel_dp_info(m, intel_connector);
2384 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2385 intel_hdmi_info(m, intel_connector);
2386 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2387 intel_lvds_info(m, intel_connector);
2388 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002389
Jesse Barnesf103fc72014-02-20 12:39:57 -08002390 seq_printf(m, "\tmodes:\n");
2391 list_for_each_entry(mode, &connector->modes, head)
2392 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002393}
2394
Chris Wilson065f2ec2014-03-12 09:13:13 +00002395static bool cursor_active(struct drm_device *dev, int pipe)
2396{
2397 struct drm_i915_private *dev_priv = dev->dev_private;
2398 u32 state;
2399
2400 if (IS_845G(dev) || IS_I865G(dev))
2401 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002402 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002403 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002404
2405 return state;
2406}
2407
2408static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2409{
2410 struct drm_i915_private *dev_priv = dev->dev_private;
2411 u32 pos;
2412
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002413 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002414
2415 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2416 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2417 *x = -*x;
2418
2419 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2420 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2421 *y = -*y;
2422
2423 return cursor_active(dev, pipe);
2424}
2425
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002426static int i915_display_info(struct seq_file *m, void *unused)
2427{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002428 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002429 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002430 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002431 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002432 struct drm_connector *connector;
2433
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002434 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002435 drm_modeset_lock_all(dev);
2436 seq_printf(m, "CRTC info\n");
2437 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002438 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002439 bool active;
2440 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002441
Chris Wilson57127ef2014-07-04 08:20:11 +01002442 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002443 crtc->base.base.id, pipe_name(crtc->pipe),
Chris Wilson57127ef2014-07-04 08:20:11 +01002444 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002445 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002446 intel_crtc_info(m, crtc);
2447
Paulo Zanonia23dc652014-04-01 14:55:11 -03002448 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002449 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002450 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002451 x, y, crtc->cursor_width, crtc->cursor_height,
2452 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002453 }
Daniel Vettercace8412014-05-22 17:56:31 +02002454
2455 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2456 yesno(!crtc->cpu_fifo_underrun_disabled),
2457 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002458 }
2459
2460 seq_printf(m, "\n");
2461 seq_printf(m, "Connector info\n");
2462 seq_printf(m, "--------------\n");
2463 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2464 intel_connector_info(m, connector);
2465 }
2466 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002467 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002468
2469 return 0;
2470}
2471
Ben Widawskye04934c2014-06-30 09:53:42 -07002472static int i915_semaphore_status(struct seq_file *m, void *unused)
2473{
2474 struct drm_info_node *node = (struct drm_info_node *) m->private;
2475 struct drm_device *dev = node->minor->dev;
2476 struct drm_i915_private *dev_priv = dev->dev_private;
2477 struct intel_engine_cs *ring;
2478 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2479 int i, j, ret;
2480
2481 if (!i915_semaphore_is_enabled(dev)) {
2482 seq_puts(m, "Semaphores are disabled\n");
2483 return 0;
2484 }
2485
2486 ret = mutex_lock_interruptible(&dev->struct_mutex);
2487 if (ret)
2488 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002489 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002490
2491 if (IS_BROADWELL(dev)) {
2492 struct page *page;
2493 uint64_t *seqno;
2494
2495 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2496
2497 seqno = (uint64_t *)kmap_atomic(page);
2498 for_each_ring(ring, dev_priv, i) {
2499 uint64_t offset;
2500
2501 seq_printf(m, "%s\n", ring->name);
2502
2503 seq_puts(m, " Last signal:");
2504 for (j = 0; j < num_rings; j++) {
2505 offset = i * I915_NUM_RINGS + j;
2506 seq_printf(m, "0x%08llx (0x%02llx) ",
2507 seqno[offset], offset * 8);
2508 }
2509 seq_putc(m, '\n');
2510
2511 seq_puts(m, " Last wait: ");
2512 for (j = 0; j < num_rings; j++) {
2513 offset = i + (j * I915_NUM_RINGS);
2514 seq_printf(m, "0x%08llx (0x%02llx) ",
2515 seqno[offset], offset * 8);
2516 }
2517 seq_putc(m, '\n');
2518
2519 }
2520 kunmap_atomic(seqno);
2521 } else {
2522 seq_puts(m, " Last signal:");
2523 for_each_ring(ring, dev_priv, i)
2524 for (j = 0; j < num_rings; j++)
2525 seq_printf(m, "0x%08x\n",
2526 I915_READ(ring->semaphore.mbox.signal[j]));
2527 seq_putc(m, '\n');
2528 }
2529
2530 seq_puts(m, "\nSync seqno:\n");
2531 for_each_ring(ring, dev_priv, i) {
2532 for (j = 0; j < num_rings; j++) {
2533 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2534 }
2535 seq_putc(m, '\n');
2536 }
2537 seq_putc(m, '\n');
2538
Paulo Zanoni03872062014-07-09 14:31:57 -03002539 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002540 mutex_unlock(&dev->struct_mutex);
2541 return 0;
2542}
2543
Daniel Vetter728e29d2014-06-25 22:01:53 +03002544static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2545{
2546 struct drm_info_node *node = (struct drm_info_node *) m->private;
2547 struct drm_device *dev = node->minor->dev;
2548 struct drm_i915_private *dev_priv = dev->dev_private;
2549 int i;
2550
2551 drm_modeset_lock_all(dev);
2552 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2553 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2554
2555 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2556 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2557 pll->active, yesno(pll->on));
2558 seq_printf(m, " tracked hardware state:\n");
2559 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2560 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2561 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2562 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03002563 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002564 }
2565 drm_modeset_unlock_all(dev);
2566
2567 return 0;
2568}
2569
Damien Lespiau07144422013-10-15 18:55:40 +01002570struct pipe_crc_info {
2571 const char *name;
2572 struct drm_device *dev;
2573 enum pipe pipe;
2574};
2575
Dave Airlie11bed9582014-05-12 15:22:27 +10002576static int i915_dp_mst_info(struct seq_file *m, void *unused)
2577{
2578 struct drm_info_node *node = (struct drm_info_node *) m->private;
2579 struct drm_device *dev = node->minor->dev;
2580 struct drm_encoder *encoder;
2581 struct intel_encoder *intel_encoder;
2582 struct intel_digital_port *intel_dig_port;
2583 drm_modeset_lock_all(dev);
2584 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2585 intel_encoder = to_intel_encoder(encoder);
2586 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2587 continue;
2588 intel_dig_port = enc_to_dig_port(encoder);
2589 if (!intel_dig_port->dp.can_mst)
2590 continue;
2591
2592 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2593 }
2594 drm_modeset_unlock_all(dev);
2595 return 0;
2596}
2597
Damien Lespiau07144422013-10-15 18:55:40 +01002598static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002599{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002600 struct pipe_crc_info *info = inode->i_private;
2601 struct drm_i915_private *dev_priv = info->dev->dev_private;
2602 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2603
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002604 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2605 return -ENODEV;
2606
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002607 spin_lock_irq(&pipe_crc->lock);
2608
2609 if (pipe_crc->opened) {
2610 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002611 return -EBUSY; /* already open */
2612 }
2613
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002614 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002615 filep->private_data = inode->i_private;
2616
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002617 spin_unlock_irq(&pipe_crc->lock);
2618
Damien Lespiau07144422013-10-15 18:55:40 +01002619 return 0;
2620}
2621
2622static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2623{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002624 struct pipe_crc_info *info = inode->i_private;
2625 struct drm_i915_private *dev_priv = info->dev->dev_private;
2626 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2627
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002628 spin_lock_irq(&pipe_crc->lock);
2629 pipe_crc->opened = false;
2630 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002631
Damien Lespiau07144422013-10-15 18:55:40 +01002632 return 0;
2633}
2634
2635/* (6 fields, 8 chars each, space separated (5) + '\n') */
2636#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2637/* account for \'0' */
2638#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2639
2640static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2641{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002642 assert_spin_locked(&pipe_crc->lock);
2643 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2644 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002645}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002646
Damien Lespiau07144422013-10-15 18:55:40 +01002647static ssize_t
2648i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2649 loff_t *pos)
2650{
2651 struct pipe_crc_info *info = filep->private_data;
2652 struct drm_device *dev = info->dev;
2653 struct drm_i915_private *dev_priv = dev->dev_private;
2654 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2655 char buf[PIPE_CRC_BUFFER_LEN];
2656 int head, tail, n_entries, n;
2657 ssize_t bytes_read;
2658
2659 /*
2660 * Don't allow user space to provide buffers not big enough to hold
2661 * a line of data.
2662 */
2663 if (count < PIPE_CRC_LINE_LEN)
2664 return -EINVAL;
2665
2666 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2667 return 0;
2668
2669 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002670 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002671 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002672 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002673
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002674 if (filep->f_flags & O_NONBLOCK) {
2675 spin_unlock_irq(&pipe_crc->lock);
2676 return -EAGAIN;
2677 }
2678
2679 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2680 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2681 if (ret) {
2682 spin_unlock_irq(&pipe_crc->lock);
2683 return ret;
2684 }
Damien Lespiau07144422013-10-15 18:55:40 +01002685 }
2686
2687 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002688 head = pipe_crc->head;
2689 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002690 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2691 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002692 spin_unlock_irq(&pipe_crc->lock);
2693
Damien Lespiau07144422013-10-15 18:55:40 +01002694 bytes_read = 0;
2695 n = 0;
2696 do {
2697 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2698 int ret;
2699
2700 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2701 "%8u %8x %8x %8x %8x %8x\n",
2702 entry->frame, entry->crc[0],
2703 entry->crc[1], entry->crc[2],
2704 entry->crc[3], entry->crc[4]);
2705
2706 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2707 buf, PIPE_CRC_LINE_LEN);
2708 if (ret == PIPE_CRC_LINE_LEN)
2709 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002710
2711 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2712 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002713 n++;
2714 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002715
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002716 spin_lock_irq(&pipe_crc->lock);
2717 pipe_crc->tail = tail;
2718 spin_unlock_irq(&pipe_crc->lock);
2719
Damien Lespiau07144422013-10-15 18:55:40 +01002720 return bytes_read;
2721}
2722
2723static const struct file_operations i915_pipe_crc_fops = {
2724 .owner = THIS_MODULE,
2725 .open = i915_pipe_crc_open,
2726 .read = i915_pipe_crc_read,
2727 .release = i915_pipe_crc_release,
2728};
2729
2730static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2731 {
2732 .name = "i915_pipe_A_crc",
2733 .pipe = PIPE_A,
2734 },
2735 {
2736 .name = "i915_pipe_B_crc",
2737 .pipe = PIPE_B,
2738 },
2739 {
2740 .name = "i915_pipe_C_crc",
2741 .pipe = PIPE_C,
2742 },
2743};
2744
2745static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2746 enum pipe pipe)
2747{
2748 struct drm_device *dev = minor->dev;
2749 struct dentry *ent;
2750 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2751
2752 info->dev = dev;
2753 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2754 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002755 if (!ent)
2756 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002757
2758 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002759}
2760
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002761static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002762 "none",
2763 "plane1",
2764 "plane2",
2765 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002766 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002767 "TV",
2768 "DP-B",
2769 "DP-C",
2770 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002771 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002772};
2773
2774static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2775{
2776 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2777 return pipe_crc_sources[source];
2778}
2779
Damien Lespiaubd9db022013-10-15 18:55:36 +01002780static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002781{
2782 struct drm_device *dev = m->private;
2783 struct drm_i915_private *dev_priv = dev->dev_private;
2784 int i;
2785
2786 for (i = 0; i < I915_MAX_PIPES; i++)
2787 seq_printf(m, "%c %s\n", pipe_name(i),
2788 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2789
2790 return 0;
2791}
2792
Damien Lespiaubd9db022013-10-15 18:55:36 +01002793static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002794{
2795 struct drm_device *dev = inode->i_private;
2796
Damien Lespiaubd9db022013-10-15 18:55:36 +01002797 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002798}
2799
Daniel Vetter46a19182013-11-01 10:50:20 +01002800static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002801 uint32_t *val)
2802{
Daniel Vetter46a19182013-11-01 10:50:20 +01002803 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2804 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2805
2806 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002807 case INTEL_PIPE_CRC_SOURCE_PIPE:
2808 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2809 break;
2810 case INTEL_PIPE_CRC_SOURCE_NONE:
2811 *val = 0;
2812 break;
2813 default:
2814 return -EINVAL;
2815 }
2816
2817 return 0;
2818}
2819
Daniel Vetter46a19182013-11-01 10:50:20 +01002820static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2821 enum intel_pipe_crc_source *source)
2822{
2823 struct intel_encoder *encoder;
2824 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002825 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002826 int ret = 0;
2827
2828 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2829
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002830 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01002831 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01002832 if (!encoder->base.crtc)
2833 continue;
2834
2835 crtc = to_intel_crtc(encoder->base.crtc);
2836
2837 if (crtc->pipe != pipe)
2838 continue;
2839
2840 switch (encoder->type) {
2841 case INTEL_OUTPUT_TVOUT:
2842 *source = INTEL_PIPE_CRC_SOURCE_TV;
2843 break;
2844 case INTEL_OUTPUT_DISPLAYPORT:
2845 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002846 dig_port = enc_to_dig_port(&encoder->base);
2847 switch (dig_port->port) {
2848 case PORT_B:
2849 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2850 break;
2851 case PORT_C:
2852 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2853 break;
2854 case PORT_D:
2855 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2856 break;
2857 default:
2858 WARN(1, "nonexisting DP port %c\n",
2859 port_name(dig_port->port));
2860 break;
2861 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002862 break;
2863 }
2864 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002865 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01002866
2867 return ret;
2868}
2869
2870static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2871 enum pipe pipe,
2872 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002873 uint32_t *val)
2874{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002875 struct drm_i915_private *dev_priv = dev->dev_private;
2876 bool need_stable_symbols = false;
2877
Daniel Vetter46a19182013-11-01 10:50:20 +01002878 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2879 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2880 if (ret)
2881 return ret;
2882 }
2883
2884 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002885 case INTEL_PIPE_CRC_SOURCE_PIPE:
2886 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2887 break;
2888 case INTEL_PIPE_CRC_SOURCE_DP_B:
2889 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002890 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002891 break;
2892 case INTEL_PIPE_CRC_SOURCE_DP_C:
2893 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002894 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02002895 break;
2896 case INTEL_PIPE_CRC_SOURCE_NONE:
2897 *val = 0;
2898 break;
2899 default:
2900 return -EINVAL;
2901 }
2902
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002903 /*
2904 * When the pipe CRC tap point is after the transcoders we need
2905 * to tweak symbol-level features to produce a deterministic series of
2906 * symbols for a given frame. We need to reset those features only once
2907 * a frame (instead of every nth symbol):
2908 * - DC-balance: used to ensure a better clock recovery from the data
2909 * link (SDVO)
2910 * - DisplayPort scrambling: used for EMI reduction
2911 */
2912 if (need_stable_symbols) {
2913 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2914
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002915 tmp |= DC_BALANCE_RESET_VLV;
2916 if (pipe == PIPE_A)
2917 tmp |= PIPE_A_SCRAMBLE_RESET;
2918 else
2919 tmp |= PIPE_B_SCRAMBLE_RESET;
2920
2921 I915_WRITE(PORT_DFT2_G4X, tmp);
2922 }
2923
Daniel Vetter7ac01292013-10-18 16:37:06 +02002924 return 0;
2925}
2926
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002927static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01002928 enum pipe pipe,
2929 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002930 uint32_t *val)
2931{
Daniel Vetter84093602013-11-01 10:50:21 +01002932 struct drm_i915_private *dev_priv = dev->dev_private;
2933 bool need_stable_symbols = false;
2934
Daniel Vetter46a19182013-11-01 10:50:20 +01002935 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2936 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2937 if (ret)
2938 return ret;
2939 }
2940
2941 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002942 case INTEL_PIPE_CRC_SOURCE_PIPE:
2943 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
2944 break;
2945 case INTEL_PIPE_CRC_SOURCE_TV:
2946 if (!SUPPORTS_TV(dev))
2947 return -EINVAL;
2948 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
2949 break;
2950 case INTEL_PIPE_CRC_SOURCE_DP_B:
2951 if (!IS_G4X(dev))
2952 return -EINVAL;
2953 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002954 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002955 break;
2956 case INTEL_PIPE_CRC_SOURCE_DP_C:
2957 if (!IS_G4X(dev))
2958 return -EINVAL;
2959 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002960 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002961 break;
2962 case INTEL_PIPE_CRC_SOURCE_DP_D:
2963 if (!IS_G4X(dev))
2964 return -EINVAL;
2965 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01002966 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02002967 break;
2968 case INTEL_PIPE_CRC_SOURCE_NONE:
2969 *val = 0;
2970 break;
2971 default:
2972 return -EINVAL;
2973 }
2974
Daniel Vetter84093602013-11-01 10:50:21 +01002975 /*
2976 * When the pipe CRC tap point is after the transcoders we need
2977 * to tweak symbol-level features to produce a deterministic series of
2978 * symbols for a given frame. We need to reset those features only once
2979 * a frame (instead of every nth symbol):
2980 * - DC-balance: used to ensure a better clock recovery from the data
2981 * link (SDVO)
2982 * - DisplayPort scrambling: used for EMI reduction
2983 */
2984 if (need_stable_symbols) {
2985 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
2986
2987 WARN_ON(!IS_G4X(dev));
2988
2989 I915_WRITE(PORT_DFT_I9XX,
2990 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
2991
2992 if (pipe == PIPE_A)
2993 tmp |= PIPE_A_SCRAMBLE_RESET;
2994 else
2995 tmp |= PIPE_B_SCRAMBLE_RESET;
2996
2997 I915_WRITE(PORT_DFT2_G4X, tmp);
2998 }
2999
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003000 return 0;
3001}
3002
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003003static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3004 enum pipe pipe)
3005{
3006 struct drm_i915_private *dev_priv = dev->dev_private;
3007 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3008
3009 if (pipe == PIPE_A)
3010 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3011 else
3012 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3013 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3014 tmp &= ~DC_BALANCE_RESET_VLV;
3015 I915_WRITE(PORT_DFT2_G4X, tmp);
3016
3017}
3018
Daniel Vetter84093602013-11-01 10:50:21 +01003019static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3020 enum pipe pipe)
3021{
3022 struct drm_i915_private *dev_priv = dev->dev_private;
3023 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3024
3025 if (pipe == PIPE_A)
3026 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3027 else
3028 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3029 I915_WRITE(PORT_DFT2_G4X, tmp);
3030
3031 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3032 I915_WRITE(PORT_DFT_I9XX,
3033 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3034 }
3035}
3036
Daniel Vetter46a19182013-11-01 10:50:20 +01003037static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003038 uint32_t *val)
3039{
Daniel Vetter46a19182013-11-01 10:50:20 +01003040 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3041 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3042
3043 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003044 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3045 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3046 break;
3047 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3048 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3049 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003050 case INTEL_PIPE_CRC_SOURCE_PIPE:
3051 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3052 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003053 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003054 *val = 0;
3055 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003056 default:
3057 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003058 }
3059
3060 return 0;
3061}
3062
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003063static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3064{
3065 struct drm_i915_private *dev_priv = dev->dev_private;
3066 struct intel_crtc *crtc =
3067 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3068
3069 drm_modeset_lock_all(dev);
3070 /*
3071 * If we use the eDP transcoder we need to make sure that we don't
3072 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3073 * relevant on hsw with pipe A when using the always-on power well
3074 * routing.
3075 */
3076 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3077 !crtc->config.pch_pfit.enabled) {
3078 crtc->config.pch_pfit.force_thru = true;
3079
3080 intel_display_power_get(dev_priv,
3081 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3082
3083 dev_priv->display.crtc_disable(&crtc->base);
3084 dev_priv->display.crtc_enable(&crtc->base);
3085 }
3086 drm_modeset_unlock_all(dev);
3087}
3088
3089static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3090{
3091 struct drm_i915_private *dev_priv = dev->dev_private;
3092 struct intel_crtc *crtc =
3093 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3094
3095 drm_modeset_lock_all(dev);
3096 /*
3097 * If we use the eDP transcoder we need to make sure that we don't
3098 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3099 * relevant on hsw with pipe A when using the always-on power well
3100 * routing.
3101 */
3102 if (crtc->config.pch_pfit.force_thru) {
3103 crtc->config.pch_pfit.force_thru = false;
3104
3105 dev_priv->display.crtc_disable(&crtc->base);
3106 dev_priv->display.crtc_enable(&crtc->base);
3107
3108 intel_display_power_put(dev_priv,
3109 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3110 }
3111 drm_modeset_unlock_all(dev);
3112}
3113
3114static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3115 enum pipe pipe,
3116 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003117 uint32_t *val)
3118{
Daniel Vetter46a19182013-11-01 10:50:20 +01003119 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3120 *source = INTEL_PIPE_CRC_SOURCE_PF;
3121
3122 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003123 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3124 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3125 break;
3126 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3127 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3128 break;
3129 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003130 if (IS_HASWELL(dev) && pipe == PIPE_A)
3131 hsw_trans_edp_pipe_A_crc_wa(dev);
3132
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003133 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3134 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003135 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003136 *val = 0;
3137 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003138 default:
3139 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003140 }
3141
3142 return 0;
3143}
3144
Daniel Vetter926321d2013-10-16 13:30:34 +02003145static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3146 enum intel_pipe_crc_source source)
3147{
3148 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003149 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01003150 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003151 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003152
Damien Lespiaucc3da172013-10-15 18:55:31 +01003153 if (pipe_crc->source == source)
3154 return 0;
3155
Damien Lespiauae676fc2013-10-15 18:55:32 +01003156 /* forbid changing the source without going back to 'none' */
3157 if (pipe_crc->source && source)
3158 return -EINVAL;
3159
Daniel Vetter52f843f2013-10-21 17:26:38 +02003160 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003161 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003162 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003163 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003164 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003165 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003166 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003167 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003168 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003169 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003170
3171 if (ret != 0)
3172 return ret;
3173
Damien Lespiau4b584362013-10-15 18:55:33 +01003174 /* none -> real source transition */
3175 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003176 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3177 pipe_name(pipe), pipe_crc_source_name(source));
3178
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003179 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3180 INTEL_PIPE_CRC_ENTRIES_NR,
3181 GFP_KERNEL);
3182 if (!pipe_crc->entries)
3183 return -ENOMEM;
3184
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003185 spin_lock_irq(&pipe_crc->lock);
3186 pipe_crc->head = 0;
3187 pipe_crc->tail = 0;
3188 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003189 }
3190
Damien Lespiaucc3da172013-10-15 18:55:31 +01003191 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003192
Daniel Vetter926321d2013-10-16 13:30:34 +02003193 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3194 POSTING_READ(PIPE_CRC_CTL(pipe));
3195
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003196 /* real source -> none transition */
3197 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003198 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003199 struct intel_crtc *crtc =
3200 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003201
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003202 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3203 pipe_name(pipe));
3204
Daniel Vettera33d7102014-06-06 08:22:08 +02003205 drm_modeset_lock(&crtc->base.mutex, NULL);
3206 if (crtc->active)
3207 intel_wait_for_vblank(dev, pipe);
3208 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003209
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003210 spin_lock_irq(&pipe_crc->lock);
3211 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003212 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003213 spin_unlock_irq(&pipe_crc->lock);
3214
3215 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003216
3217 if (IS_G4X(dev))
3218 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003219 else if (IS_VALLEYVIEW(dev))
3220 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003221 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3222 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003223 }
3224
Daniel Vetter926321d2013-10-16 13:30:34 +02003225 return 0;
3226}
3227
3228/*
3229 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003230 * command: wsp* object wsp+ name wsp+ source wsp*
3231 * object: 'pipe'
3232 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003233 * source: (none | plane1 | plane2 | pf)
3234 * wsp: (#0x20 | #0x9 | #0xA)+
3235 *
3236 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003237 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3238 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003239 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003240static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003241{
3242 int n_words = 0;
3243
3244 while (*buf) {
3245 char *end;
3246
3247 /* skip leading white space */
3248 buf = skip_spaces(buf);
3249 if (!*buf)
3250 break; /* end of buffer */
3251
3252 /* find end of word */
3253 for (end = buf; *end && !isspace(*end); end++)
3254 ;
3255
3256 if (n_words == max_words) {
3257 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3258 max_words);
3259 return -EINVAL; /* ran out of words[] before bytes */
3260 }
3261
3262 if (*end)
3263 *end++ = '\0';
3264 words[n_words++] = buf;
3265 buf = end;
3266 }
3267
3268 return n_words;
3269}
3270
Damien Lespiaub94dec82013-10-15 18:55:35 +01003271enum intel_pipe_crc_object {
3272 PIPE_CRC_OBJECT_PIPE,
3273};
3274
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003275static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003276 "pipe",
3277};
3278
3279static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003280display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003281{
3282 int i;
3283
3284 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3285 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003286 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003287 return 0;
3288 }
3289
3290 return -EINVAL;
3291}
3292
Damien Lespiaubd9db022013-10-15 18:55:36 +01003293static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003294{
3295 const char name = buf[0];
3296
3297 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3298 return -EINVAL;
3299
3300 *pipe = name - 'A';
3301
3302 return 0;
3303}
3304
3305static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003306display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003307{
3308 int i;
3309
3310 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3311 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003312 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003313 return 0;
3314 }
3315
3316 return -EINVAL;
3317}
3318
Damien Lespiaubd9db022013-10-15 18:55:36 +01003319static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003320{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003321#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003322 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003323 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003324 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003325 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003326 enum intel_pipe_crc_source source;
3327
Damien Lespiaubd9db022013-10-15 18:55:36 +01003328 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003329 if (n_words != N_WORDS) {
3330 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3331 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003332 return -EINVAL;
3333 }
3334
Damien Lespiaubd9db022013-10-15 18:55:36 +01003335 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003336 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003337 return -EINVAL;
3338 }
3339
Damien Lespiaubd9db022013-10-15 18:55:36 +01003340 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003341 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3342 return -EINVAL;
3343 }
3344
Damien Lespiaubd9db022013-10-15 18:55:36 +01003345 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003346 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003347 return -EINVAL;
3348 }
3349
3350 return pipe_crc_set_source(dev, pipe, source);
3351}
3352
Damien Lespiaubd9db022013-10-15 18:55:36 +01003353static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3354 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003355{
3356 struct seq_file *m = file->private_data;
3357 struct drm_device *dev = m->private;
3358 char *tmpbuf;
3359 int ret;
3360
3361 if (len == 0)
3362 return 0;
3363
3364 if (len > PAGE_SIZE - 1) {
3365 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3366 PAGE_SIZE);
3367 return -E2BIG;
3368 }
3369
3370 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3371 if (!tmpbuf)
3372 return -ENOMEM;
3373
3374 if (copy_from_user(tmpbuf, ubuf, len)) {
3375 ret = -EFAULT;
3376 goto out;
3377 }
3378 tmpbuf[len] = '\0';
3379
Damien Lespiaubd9db022013-10-15 18:55:36 +01003380 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003381
3382out:
3383 kfree(tmpbuf);
3384 if (ret < 0)
3385 return ret;
3386
3387 *offp += len;
3388 return len;
3389}
3390
Damien Lespiaubd9db022013-10-15 18:55:36 +01003391static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003392 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003393 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003394 .read = seq_read,
3395 .llseek = seq_lseek,
3396 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003397 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003398};
3399
Ville Syrjälä369a1342014-01-22 14:36:08 +02003400static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3401{
3402 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003403 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003404 int level;
3405
3406 drm_modeset_lock_all(dev);
3407
3408 for (level = 0; level < num_levels; level++) {
3409 unsigned int latency = wm[level];
3410
3411 /* WM1+ latency values in 0.5us units */
3412 if (level > 0)
3413 latency *= 5;
3414
3415 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3416 level, wm[level],
3417 latency / 10, latency % 10);
3418 }
3419
3420 drm_modeset_unlock_all(dev);
3421}
3422
3423static int pri_wm_latency_show(struct seq_file *m, void *data)
3424{
3425 struct drm_device *dev = m->private;
3426
3427 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3428
3429 return 0;
3430}
3431
3432static int spr_wm_latency_show(struct seq_file *m, void *data)
3433{
3434 struct drm_device *dev = m->private;
3435
3436 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3437
3438 return 0;
3439}
3440
3441static int cur_wm_latency_show(struct seq_file *m, void *data)
3442{
3443 struct drm_device *dev = m->private;
3444
3445 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3446
3447 return 0;
3448}
3449
3450static int pri_wm_latency_open(struct inode *inode, struct file *file)
3451{
3452 struct drm_device *dev = inode->i_private;
3453
Sonika Jindal9ad02572014-07-21 15:23:39 +05303454 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003455 return -ENODEV;
3456
3457 return single_open(file, pri_wm_latency_show, dev);
3458}
3459
3460static int spr_wm_latency_open(struct inode *inode, struct file *file)
3461{
3462 struct drm_device *dev = inode->i_private;
3463
Sonika Jindal9ad02572014-07-21 15:23:39 +05303464 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003465 return -ENODEV;
3466
3467 return single_open(file, spr_wm_latency_show, dev);
3468}
3469
3470static int cur_wm_latency_open(struct inode *inode, struct file *file)
3471{
3472 struct drm_device *dev = inode->i_private;
3473
Sonika Jindal9ad02572014-07-21 15:23:39 +05303474 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003475 return -ENODEV;
3476
3477 return single_open(file, cur_wm_latency_show, dev);
3478}
3479
3480static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3481 size_t len, loff_t *offp, uint16_t wm[5])
3482{
3483 struct seq_file *m = file->private_data;
3484 struct drm_device *dev = m->private;
3485 uint16_t new[5] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003486 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003487 int level;
3488 int ret;
3489 char tmp[32];
3490
3491 if (len >= sizeof(tmp))
3492 return -EINVAL;
3493
3494 if (copy_from_user(tmp, ubuf, len))
3495 return -EFAULT;
3496
3497 tmp[len] = '\0';
3498
3499 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3500 if (ret != num_levels)
3501 return -EINVAL;
3502
3503 drm_modeset_lock_all(dev);
3504
3505 for (level = 0; level < num_levels; level++)
3506 wm[level] = new[level];
3507
3508 drm_modeset_unlock_all(dev);
3509
3510 return len;
3511}
3512
3513
3514static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3515 size_t len, loff_t *offp)
3516{
3517 struct seq_file *m = file->private_data;
3518 struct drm_device *dev = m->private;
3519
3520 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3521}
3522
3523static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3524 size_t len, loff_t *offp)
3525{
3526 struct seq_file *m = file->private_data;
3527 struct drm_device *dev = m->private;
3528
3529 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3530}
3531
3532static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3533 size_t len, loff_t *offp)
3534{
3535 struct seq_file *m = file->private_data;
3536 struct drm_device *dev = m->private;
3537
3538 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3539}
3540
3541static const struct file_operations i915_pri_wm_latency_fops = {
3542 .owner = THIS_MODULE,
3543 .open = pri_wm_latency_open,
3544 .read = seq_read,
3545 .llseek = seq_lseek,
3546 .release = single_release,
3547 .write = pri_wm_latency_write
3548};
3549
3550static const struct file_operations i915_spr_wm_latency_fops = {
3551 .owner = THIS_MODULE,
3552 .open = spr_wm_latency_open,
3553 .read = seq_read,
3554 .llseek = seq_lseek,
3555 .release = single_release,
3556 .write = spr_wm_latency_write
3557};
3558
3559static const struct file_operations i915_cur_wm_latency_fops = {
3560 .owner = THIS_MODULE,
3561 .open = cur_wm_latency_open,
3562 .read = seq_read,
3563 .llseek = seq_lseek,
3564 .release = single_release,
3565 .write = cur_wm_latency_write
3566};
3567
Kees Cook647416f2013-03-10 14:10:06 -07003568static int
3569i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003570{
Kees Cook647416f2013-03-10 14:10:06 -07003571 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003572 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003573
Kees Cook647416f2013-03-10 14:10:06 -07003574 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003575
Kees Cook647416f2013-03-10 14:10:06 -07003576 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003577}
3578
Kees Cook647416f2013-03-10 14:10:06 -07003579static int
3580i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003581{
Kees Cook647416f2013-03-10 14:10:06 -07003582 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003583 struct drm_i915_private *dev_priv = dev->dev_private;
3584
3585 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003586
Mika Kuoppala58174462014-02-25 17:11:26 +02003587 i915_handle_error(dev, val,
3588 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003589
3590 intel_runtime_pm_put(dev_priv);
3591
Kees Cook647416f2013-03-10 14:10:06 -07003592 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003593}
3594
Kees Cook647416f2013-03-10 14:10:06 -07003595DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3596 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003597 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003598
Kees Cook647416f2013-03-10 14:10:06 -07003599static int
3600i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003601{
Kees Cook647416f2013-03-10 14:10:06 -07003602 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003603 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003604
Kees Cook647416f2013-03-10 14:10:06 -07003605 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003606
Kees Cook647416f2013-03-10 14:10:06 -07003607 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003608}
3609
Kees Cook647416f2013-03-10 14:10:06 -07003610static int
3611i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003612{
Kees Cook647416f2013-03-10 14:10:06 -07003613 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003614 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003615 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003616
Kees Cook647416f2013-03-10 14:10:06 -07003617 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003618
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003619 ret = mutex_lock_interruptible(&dev->struct_mutex);
3620 if (ret)
3621 return ret;
3622
Daniel Vetter99584db2012-11-14 17:14:04 +01003623 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003624 mutex_unlock(&dev->struct_mutex);
3625
Kees Cook647416f2013-03-10 14:10:06 -07003626 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003627}
3628
Kees Cook647416f2013-03-10 14:10:06 -07003629DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3630 i915_ring_stop_get, i915_ring_stop_set,
3631 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003632
Chris Wilson094f9a52013-09-25 17:34:55 +01003633static int
3634i915_ring_missed_irq_get(void *data, u64 *val)
3635{
3636 struct drm_device *dev = data;
3637 struct drm_i915_private *dev_priv = dev->dev_private;
3638
3639 *val = dev_priv->gpu_error.missed_irq_rings;
3640 return 0;
3641}
3642
3643static int
3644i915_ring_missed_irq_set(void *data, u64 val)
3645{
3646 struct drm_device *dev = data;
3647 struct drm_i915_private *dev_priv = dev->dev_private;
3648 int ret;
3649
3650 /* Lock against concurrent debugfs callers */
3651 ret = mutex_lock_interruptible(&dev->struct_mutex);
3652 if (ret)
3653 return ret;
3654 dev_priv->gpu_error.missed_irq_rings = val;
3655 mutex_unlock(&dev->struct_mutex);
3656
3657 return 0;
3658}
3659
3660DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3661 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3662 "0x%08llx\n");
3663
3664static int
3665i915_ring_test_irq_get(void *data, u64 *val)
3666{
3667 struct drm_device *dev = data;
3668 struct drm_i915_private *dev_priv = dev->dev_private;
3669
3670 *val = dev_priv->gpu_error.test_irq_rings;
3671
3672 return 0;
3673}
3674
3675static int
3676i915_ring_test_irq_set(void *data, u64 val)
3677{
3678 struct drm_device *dev = data;
3679 struct drm_i915_private *dev_priv = dev->dev_private;
3680 int ret;
3681
3682 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3683
3684 /* Lock against concurrent debugfs callers */
3685 ret = mutex_lock_interruptible(&dev->struct_mutex);
3686 if (ret)
3687 return ret;
3688
3689 dev_priv->gpu_error.test_irq_rings = val;
3690 mutex_unlock(&dev->struct_mutex);
3691
3692 return 0;
3693}
3694
3695DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3696 i915_ring_test_irq_get, i915_ring_test_irq_set,
3697 "0x%08llx\n");
3698
Chris Wilsondd624af2013-01-15 12:39:35 +00003699#define DROP_UNBOUND 0x1
3700#define DROP_BOUND 0x2
3701#define DROP_RETIRE 0x4
3702#define DROP_ACTIVE 0x8
3703#define DROP_ALL (DROP_UNBOUND | \
3704 DROP_BOUND | \
3705 DROP_RETIRE | \
3706 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003707static int
3708i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003709{
Kees Cook647416f2013-03-10 14:10:06 -07003710 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003711
Kees Cook647416f2013-03-10 14:10:06 -07003712 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003713}
3714
Kees Cook647416f2013-03-10 14:10:06 -07003715static int
3716i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003717{
Kees Cook647416f2013-03-10 14:10:06 -07003718 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003719 struct drm_i915_private *dev_priv = dev->dev_private;
3720 struct drm_i915_gem_object *obj, *next;
Ben Widawskyca191b12013-07-31 17:00:14 -07003721 struct i915_address_space *vm;
3722 struct i915_vma *vma, *x;
Kees Cook647416f2013-03-10 14:10:06 -07003723 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003724
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003725 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003726
3727 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3728 * on ioctls on -EAGAIN. */
3729 ret = mutex_lock_interruptible(&dev->struct_mutex);
3730 if (ret)
3731 return ret;
3732
3733 if (val & DROP_ACTIVE) {
3734 ret = i915_gpu_idle(dev);
3735 if (ret)
3736 goto unlock;
3737 }
3738
3739 if (val & (DROP_RETIRE | DROP_ACTIVE))
3740 i915_gem_retire_requests(dev);
3741
3742 if (val & DROP_BOUND) {
Ben Widawskyca191b12013-07-31 17:00:14 -07003743 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3744 list_for_each_entry_safe(vma, x, &vm->inactive_list,
3745 mm_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003746 if (vma->pin_count)
Ben Widawskyca191b12013-07-31 17:00:14 -07003747 continue;
Ben Widawsky31a46c92013-07-31 16:59:55 -07003748
Ben Widawskyca191b12013-07-31 17:00:14 -07003749 ret = i915_vma_unbind(vma);
3750 if (ret)
3751 goto unlock;
3752 }
Ben Widawsky31a46c92013-07-31 16:59:55 -07003753 }
Chris Wilsondd624af2013-01-15 12:39:35 +00003754 }
3755
3756 if (val & DROP_UNBOUND) {
Ben Widawsky35c20a62013-05-31 11:28:48 -07003757 list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
3758 global_list)
Chris Wilsondd624af2013-01-15 12:39:35 +00003759 if (obj->pages_pin_count == 0) {
3760 ret = i915_gem_object_put_pages(obj);
3761 if (ret)
3762 goto unlock;
3763 }
3764 }
3765
3766unlock:
3767 mutex_unlock(&dev->struct_mutex);
3768
Kees Cook647416f2013-03-10 14:10:06 -07003769 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003770}
3771
Kees Cook647416f2013-03-10 14:10:06 -07003772DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3773 i915_drop_caches_get, i915_drop_caches_set,
3774 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003775
Kees Cook647416f2013-03-10 14:10:06 -07003776static int
3777i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003778{
Kees Cook647416f2013-03-10 14:10:06 -07003779 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003780 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003781 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003782
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003783 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003784 return -ENODEV;
3785
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003786 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3787
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003788 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003789 if (ret)
3790 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003791
Jesse Barnes0a073b82013-04-17 15:54:58 -07003792 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003793 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003794 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003795 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003796 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003797
Kees Cook647416f2013-03-10 14:10:06 -07003798 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003799}
3800
Kees Cook647416f2013-03-10 14:10:06 -07003801static int
3802i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003803{
Kees Cook647416f2013-03-10 14:10:06 -07003804 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003805 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003806 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003807 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003808
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003809 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003810 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003811
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003812 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3813
Kees Cook647416f2013-03-10 14:10:06 -07003814 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003815
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003816 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003817 if (ret)
3818 return ret;
3819
Jesse Barnes358733e2011-07-27 11:53:01 -07003820 /*
3821 * Turbo will still be enabled, but won't go above the set value.
3822 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003823 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003824 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003825
Ville Syrjälä03af2042014-06-28 02:03:53 +03003826 hw_max = dev_priv->rps.max_freq;
3827 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003828 } else {
3829 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003830
3831 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003832 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003833 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003834 }
3835
Ben Widawskyb39fb292014-03-19 18:31:11 -07003836 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003837 mutex_unlock(&dev_priv->rps.hw_lock);
3838 return -EINVAL;
3839 }
3840
Ben Widawskyb39fb292014-03-19 18:31:11 -07003841 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003842
3843 if (IS_VALLEYVIEW(dev))
3844 valleyview_set_rps(dev, val);
3845 else
3846 gen6_set_rps(dev, val);
3847
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003848 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003849
Kees Cook647416f2013-03-10 14:10:06 -07003850 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003851}
3852
Kees Cook647416f2013-03-10 14:10:06 -07003853DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3854 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003855 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003856
Kees Cook647416f2013-03-10 14:10:06 -07003857static int
3858i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003859{
Kees Cook647416f2013-03-10 14:10:06 -07003860 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003861 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003862 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003863
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003864 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003865 return -ENODEV;
3866
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003867 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3868
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003869 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003870 if (ret)
3871 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003872
Jesse Barnes0a073b82013-04-17 15:54:58 -07003873 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003874 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003875 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003876 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003877 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003878
Kees Cook647416f2013-03-10 14:10:06 -07003879 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003880}
3881
Kees Cook647416f2013-03-10 14:10:06 -07003882static int
3883i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003884{
Kees Cook647416f2013-03-10 14:10:06 -07003885 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003886 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003887 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003888 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003889
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003890 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003891 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003892
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003893 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3894
Kees Cook647416f2013-03-10 14:10:06 -07003895 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003896
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003897 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003898 if (ret)
3899 return ret;
3900
Jesse Barnes1523c312012-05-25 12:34:54 -07003901 /*
3902 * Turbo will still be enabled, but won't go below the set value.
3903 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003904 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003905 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003906
Ville Syrjälä03af2042014-06-28 02:03:53 +03003907 hw_max = dev_priv->rps.max_freq;
3908 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003909 } else {
3910 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003911
3912 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003913 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003914 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003915 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003916
Ben Widawskyb39fb292014-03-19 18:31:11 -07003917 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003918 mutex_unlock(&dev_priv->rps.hw_lock);
3919 return -EINVAL;
3920 }
3921
Ben Widawskyb39fb292014-03-19 18:31:11 -07003922 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003923
3924 if (IS_VALLEYVIEW(dev))
3925 valleyview_set_rps(dev, val);
3926 else
3927 gen6_set_rps(dev, val);
3928
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003929 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003930
Kees Cook647416f2013-03-10 14:10:06 -07003931 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003932}
3933
Kees Cook647416f2013-03-10 14:10:06 -07003934DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
3935 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003936 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07003937
Kees Cook647416f2013-03-10 14:10:06 -07003938static int
3939i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003940{
Kees Cook647416f2013-03-10 14:10:06 -07003941 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003942 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003943 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07003944 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003945
Daniel Vetter004777c2012-08-09 15:07:01 +02003946 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3947 return -ENODEV;
3948
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003949 ret = mutex_lock_interruptible(&dev->struct_mutex);
3950 if (ret)
3951 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003952 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003953
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003954 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003955
3956 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003957 mutex_unlock(&dev_priv->dev->struct_mutex);
3958
Kees Cook647416f2013-03-10 14:10:06 -07003959 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003960
Kees Cook647416f2013-03-10 14:10:06 -07003961 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003962}
3963
Kees Cook647416f2013-03-10 14:10:06 -07003964static int
3965i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003966{
Kees Cook647416f2013-03-10 14:10:06 -07003967 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003968 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003969 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003970
Daniel Vetter004777c2012-08-09 15:07:01 +02003971 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
3972 return -ENODEV;
3973
Kees Cook647416f2013-03-10 14:10:06 -07003974 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003975 return -EINVAL;
3976
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003977 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003978 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003979
3980 /* Update the cache sharing policy here as well */
3981 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
3982 snpcr &= ~GEN6_MBC_SNPCR_MASK;
3983 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
3984 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
3985
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003986 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07003987 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003988}
3989
Kees Cook647416f2013-03-10 14:10:06 -07003990DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
3991 i915_cache_sharing_get, i915_cache_sharing_set,
3992 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07003993
Ben Widawsky6d794d42011-04-25 11:25:56 -07003994static int i915_forcewake_open(struct inode *inode, struct file *file)
3995{
3996 struct drm_device *dev = inode->i_private;
3997 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07003998
Daniel Vetter075edca2012-01-24 09:44:28 +01003999 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004000 return 0;
4001
Deepak Sc8d9a592013-11-23 14:55:42 +05304002 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004003
4004 return 0;
4005}
4006
Ben Widawskyc43b5632012-04-16 14:07:40 -07004007static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004008{
4009 struct drm_device *dev = inode->i_private;
4010 struct drm_i915_private *dev_priv = dev->dev_private;
4011
Daniel Vetter075edca2012-01-24 09:44:28 +01004012 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004013 return 0;
4014
Deepak Sc8d9a592013-11-23 14:55:42 +05304015 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004016
4017 return 0;
4018}
4019
4020static const struct file_operations i915_forcewake_fops = {
4021 .owner = THIS_MODULE,
4022 .open = i915_forcewake_open,
4023 .release = i915_forcewake_release,
4024};
4025
4026static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4027{
4028 struct drm_device *dev = minor->dev;
4029 struct dentry *ent;
4030
4031 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004032 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004033 root, dev,
4034 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004035 if (!ent)
4036 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004037
Ben Widawsky8eb57292011-05-11 15:10:58 -07004038 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004039}
4040
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004041static int i915_debugfs_create(struct dentry *root,
4042 struct drm_minor *minor,
4043 const char *name,
4044 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004045{
4046 struct drm_device *dev = minor->dev;
4047 struct dentry *ent;
4048
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004049 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004050 S_IRUGO | S_IWUSR,
4051 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004052 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004053 if (!ent)
4054 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004055
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004056 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004057}
4058
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004059static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004060 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004061 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004062 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004063 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004064 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004065 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01004066 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004067 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004068 {"i915_gem_request", i915_gem_request_info, 0},
4069 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004070 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004071 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004072 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4073 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4074 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07004075 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Deepak Sadb4bd12014-03-31 11:30:02 +05304076 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004077 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004078 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004079 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004080 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004081 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004082 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004083 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004084 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004085 {"i915_context_status", i915_context_status, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01004086 {"i915_execlists", i915_execlists, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07004087 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004088 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004089 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004090 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004091 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004092 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004093 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03004094 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004095 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004096 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004097 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004098 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10004099 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004100};
Ben Gamari27c202a2009-07-01 22:26:52 -04004101#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004102
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004103static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004104 const char *name;
4105 const struct file_operations *fops;
4106} i915_debugfs_files[] = {
4107 {"i915_wedged", &i915_wedged_fops},
4108 {"i915_max_freq", &i915_max_freq_fops},
4109 {"i915_min_freq", &i915_min_freq_fops},
4110 {"i915_cache_sharing", &i915_cache_sharing_fops},
4111 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004112 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4113 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004114 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4115 {"i915_error_state", &i915_error_state_fops},
4116 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004117 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004118 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4119 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4120 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004121 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004122};
4123
Damien Lespiau07144422013-10-15 18:55:40 +01004124void intel_display_crc_init(struct drm_device *dev)
4125{
4126 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004127 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004128
Daniel Vetterb3783602013-11-14 11:30:42 +01004129 for_each_pipe(pipe) {
4130 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004131
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004132 pipe_crc->opened = false;
4133 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004134 init_waitqueue_head(&pipe_crc->wq);
4135 }
4136}
4137
Ben Gamari27c202a2009-07-01 22:26:52 -04004138int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004139{
Daniel Vetter34b96742013-07-04 20:49:44 +02004140 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004141
Ben Widawsky6d794d42011-04-25 11:25:56 -07004142 ret = i915_forcewake_create(minor->debugfs_root, minor);
4143 if (ret)
4144 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004145
Damien Lespiau07144422013-10-15 18:55:40 +01004146 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4147 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4148 if (ret)
4149 return ret;
4150 }
4151
Daniel Vetter34b96742013-07-04 20:49:44 +02004152 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4153 ret = i915_debugfs_create(minor->debugfs_root, minor,
4154 i915_debugfs_files[i].name,
4155 i915_debugfs_files[i].fops);
4156 if (ret)
4157 return ret;
4158 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004159
Ben Gamari27c202a2009-07-01 22:26:52 -04004160 return drm_debugfs_create_files(i915_debugfs_list,
4161 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004162 minor->debugfs_root, minor);
4163}
4164
Ben Gamari27c202a2009-07-01 22:26:52 -04004165void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004166{
Daniel Vetter34b96742013-07-04 20:49:44 +02004167 int i;
4168
Ben Gamari27c202a2009-07-01 22:26:52 -04004169 drm_debugfs_remove_files(i915_debugfs_list,
4170 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004171
Ben Widawsky6d794d42011-04-25 11:25:56 -07004172 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4173 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004174
Daniel Vettere309a992013-10-16 22:55:51 +02004175 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004176 struct drm_info_list *info_list =
4177 (struct drm_info_list *)&i915_pipe_crc_data[i];
4178
4179 drm_debugfs_remove_files(info_list, 1, minor);
4180 }
4181
Daniel Vetter34b96742013-07-04 20:49:44 +02004182 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4183 struct drm_info_list *info_list =
4184 (struct drm_info_list *) i915_debugfs_files[i].fops;
4185
4186 drm_debugfs_remove_files(info_list, 1, minor);
4187 }
Ben Gamari20172632009-02-17 20:08:50 -05004188}