blob: d7f03bceea57fd433e81cf649f00093715356986 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Chris Wilson05394f32010-11-08 19:18:58 +000092static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Chris Wilsonbaaa5cf2015-04-15 16:42:46 +010094 if (obj->pin_display)
Chris Wilsona6172a82009-02-11 14:26:38 +000095 return "p";
96 else
97 return " ";
98}
99
Chris Wilson05394f32010-11-08 19:18:58 +0000100static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000101{
Akshay Joshi0206e352011-08-16 15:34:10 -0400102 switch (obj->tiling_mode) {
103 default:
104 case I915_TILING_NONE: return " ";
105 case I915_TILING_X: return "X";
106 case I915_TILING_Y: return "Y";
107 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000108}
109
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700110static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
111{
Tvrtko Ursulinaff43762014-10-24 12:42:33 +0100112 return i915_gem_obj_to_ggtt(obj) ? "g" : " ";
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113}
114
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100115static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
116{
117 u64 size = 0;
118 struct i915_vma *vma;
119
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000120 list_for_each_entry(vma, &obj->vma_list, obj_link) {
121 if (i915_is_ggtt(vma->vm) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100122 size += vma->node.size;
123 }
124
125 return size;
126}
127
Chris Wilson37811fc2010-08-25 22:45:57 +0100128static void
129describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
130{
Chris Wilsonb4716182015-04-27 13:41:17 +0100131 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
132 struct intel_engine_cs *ring;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700133 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800134 int pin_count = 0;
Chris Wilsonb4716182015-04-27 13:41:17 +0100135 int i;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800136
Chris Wilsonb4716182015-04-27 13:41:17 +0100137 seq_printf(m, "%pK: %s%s%s%s %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100138 &obj->base,
Chris Wilson481a3d42015-04-07 16:20:39 +0100139 obj->active ? "*" : " ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 get_pin_flag(obj),
141 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700142 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800143 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100144 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100145 obj->base.write_domain);
146 for_each_ring(ring, dev_priv, i)
147 seq_printf(m, "%x ",
148 i915_gem_request_get_seqno(obj->last_read_req[i]));
149 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000150 i915_gem_request_get_seqno(obj->last_write_req),
151 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100152 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100153 obj->dirty ? " dirty" : "",
154 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
155 if (obj->base.name)
156 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000157 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800158 if (vma->pin_count > 0)
159 pin_count++;
Dan Carpenterba0635f2015-02-25 16:17:48 +0300160 }
161 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100162 if (obj->pin_display)
163 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100164 if (obj->fence_reg != I915_FENCE_REG_NONE)
165 seq_printf(m, " (fence: %d)", obj->fence_reg);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000166 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100167 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
168 i915_is_ggtt(vma->vm) ? "g" : "pp",
169 vma->node.start, vma->node.size);
170 if (i915_is_ggtt(vma->vm))
171 seq_printf(m, ", type: %u)", vma->ggtt_view.type);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700172 else
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100173 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700174 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000175 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100176 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100177 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000178 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100179 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000180 *t++ = 'p';
181 if (obj->fault_mappable)
182 *t++ = 'f';
183 *t = '\0';
184 seq_printf(m, " (%s mappable)", s);
185 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100186 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000187 seq_printf(m, " (%s)",
Chris Wilsonb4716182015-04-27 13:41:17 +0100188 i915_gem_request_get_ring(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200189 if (obj->frontbuffer_bits)
190 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100191}
192
Oscar Mateo273497e2014-05-22 14:13:37 +0100193static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700194{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100195 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700196 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
197 seq_putc(m, ' ');
198}
199
Ben Gamari433e12f2009-02-17 20:08:51 -0500200static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500201{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100202 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500203 uintptr_t list = (uintptr_t) node->info_ent->data;
204 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500205 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700206 struct drm_i915_private *dev_priv = dev->dev_private;
207 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700208 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300209 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100210 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211
212 ret = mutex_lock_interruptible(&dev->struct_mutex);
213 if (ret)
214 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500215
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500217 switch (list) {
218 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100219 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700220 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500221 break;
222 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100223 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700224 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500225 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500226 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100227 mutex_unlock(&dev->struct_mutex);
228 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500229 }
230
Chris Wilson8f2480f2010-09-26 11:44:19 +0100231 total_obj_size = total_gtt_size = count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000232 list_for_each_entry(vma, head, vm_link) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700233 seq_printf(m, " ");
234 describe_obj(m, vma->obj);
235 seq_printf(m, "\n");
236 total_obj_size += vma->obj->base.size;
237 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100238 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500239 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100240 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700241
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300242 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100243 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500244 return 0;
245}
246
Chris Wilson6d2b8882013-08-07 18:30:54 +0100247static int obj_rank_by_stolen(void *priv,
248 struct list_head *A, struct list_head *B)
249{
250 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200251 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100252 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200253 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100254
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200255 if (a->stolen->start < b->stolen->start)
256 return -1;
257 if (a->stolen->start > b->stolen->start)
258 return 1;
259 return 0;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100260}
261
262static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
263{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100264 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100265 struct drm_device *dev = node->minor->dev;
266 struct drm_i915_private *dev_priv = dev->dev_private;
267 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300268 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100269 LIST_HEAD(stolen);
270 int count, ret;
271
272 ret = mutex_lock_interruptible(&dev->struct_mutex);
273 if (ret)
274 return ret;
275
276 total_obj_size = total_gtt_size = count = 0;
277 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
278 if (obj->stolen == NULL)
279 continue;
280
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200281 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100282
283 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100284 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100285 count++;
286 }
287 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
288 if (obj->stolen == NULL)
289 continue;
290
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200291 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100292
293 total_obj_size += obj->base.size;
294 count++;
295 }
296 list_sort(NULL, &stolen, obj_rank_by_stolen);
297 seq_puts(m, "Stolen:\n");
298 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200299 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100300 seq_puts(m, " ");
301 describe_obj(m, obj);
302 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200303 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100304 }
305 mutex_unlock(&dev->struct_mutex);
306
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300307 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b8882013-08-07 18:30:54 +0100308 count, total_obj_size, total_gtt_size);
309 return 0;
310}
311
Chris Wilson6299f992010-11-24 12:23:44 +0000312#define count_objects(list, member) do { \
313 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100314 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000315 ++count; \
316 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700317 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000318 ++mappable_count; \
319 } \
320 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400321} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000322
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100323struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000324 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300325 unsigned long count;
326 u64 total, unbound;
327 u64 global, shared;
328 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100329};
330
331static int per_file_stats(int id, void *ptr, void *data)
332{
333 struct drm_i915_gem_object *obj = ptr;
334 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000335 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100336
337 stats->count++;
338 stats->total += obj->base.size;
339
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000340 if (obj->base.name || obj->base.dma_buf)
341 stats->shared += obj->base.size;
342
Chris Wilson6313c202014-03-19 13:45:45 +0000343 if (USES_FULL_PPGTT(obj->base.dev)) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000344 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson6313c202014-03-19 13:45:45 +0000345 struct i915_hw_ppgtt *ppgtt;
346
347 if (!drm_mm_node_allocated(&vma->node))
348 continue;
349
350 if (i915_is_ggtt(vma->vm)) {
351 stats->global += obj->base.size;
352 continue;
353 }
354
355 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200356 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000357 continue;
358
John Harrison41c52412014-11-24 18:49:43 +0000359 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000360 stats->active += obj->base.size;
361 else
362 stats->inactive += obj->base.size;
363
364 return 0;
365 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100366 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000367 if (i915_gem_obj_ggtt_bound(obj)) {
368 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000369 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000370 stats->active += obj->base.size;
371 else
372 stats->inactive += obj->base.size;
373 return 0;
374 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100375 }
376
Chris Wilson6313c202014-03-19 13:45:45 +0000377 if (!list_empty(&obj->global_list))
378 stats->unbound += obj->base.size;
379
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100380 return 0;
381}
382
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100383#define print_file_stats(m, name, stats) do { \
384 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300385 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100386 name, \
387 stats.count, \
388 stats.total, \
389 stats.active, \
390 stats.inactive, \
391 stats.global, \
392 stats.shared, \
393 stats.unbound); \
394} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800395
396static void print_batch_pool_stats(struct seq_file *m,
397 struct drm_i915_private *dev_priv)
398{
399 struct drm_i915_gem_object *obj;
400 struct file_stats stats;
Chris Wilson06fbca72015-04-07 16:20:36 +0100401 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100402 int i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800403
404 memset(&stats, 0, sizeof(stats));
405
Chris Wilson06fbca72015-04-07 16:20:36 +0100406 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100407 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
408 list_for_each_entry(obj,
409 &ring->batch_pool.cache_list[j],
410 batch_pool_link)
411 per_file_stats(0, obj, &stats);
412 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100413 }
Brad Volkin493018d2014-12-11 12:13:08 -0800414
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100415 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800416}
417
Ben Widawskyca191b12013-07-31 17:00:14 -0700418#define count_vmas(list, member) do { \
419 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100420 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700421 ++count; \
422 if (vma->obj->map_and_fenceable) { \
423 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
424 ++mappable_count; \
425 } \
426 } \
427} while (0)
428
429static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100430{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100431 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100432 struct drm_device *dev = node->minor->dev;
433 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200434 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300435 u64 size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000436 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700437 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100438 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700439 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100440 int ret;
441
442 ret = mutex_lock_interruptible(&dev->struct_mutex);
443 if (ret)
444 return ret;
445
Chris Wilson6299f992010-11-24 12:23:44 +0000446 seq_printf(m, "%u objects, %zu bytes\n",
447 dev_priv->mm.object_count,
448 dev_priv->mm.object_memory);
449
450 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700451 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300452 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000453 count, mappable_count, size, mappable_size);
454
455 size = count = mappable_size = mappable_count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000456 count_vmas(&vm->active_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300457 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000458 count, mappable_count, size, mappable_size);
459
460 size = count = mappable_size = mappable_count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000461 count_vmas(&vm->inactive_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300462 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000463 count, mappable_count, size, mappable_size);
464
Chris Wilsonb7abb712012-08-20 11:33:30 +0200465 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700466 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200467 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200468 if (obj->madv == I915_MADV_DONTNEED)
469 purgeable_size += obj->base.size, ++purgeable_count;
470 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300471 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200472
Chris Wilson6299f992010-11-24 12:23:44 +0000473 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700474 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000475 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700476 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000477 ++count;
478 }
Chris Wilson30154652015-04-07 17:28:24 +0100479 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700480 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000481 ++mappable_count;
482 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200483 if (obj->madv == I915_MADV_DONTNEED) {
484 purgeable_size += obj->base.size;
485 ++purgeable_count;
486 }
Chris Wilson6299f992010-11-24 12:23:44 +0000487 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300488 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200489 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300490 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000491 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300492 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000493 count, size);
494
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300495 seq_printf(m, "%llu [%llu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700496 dev_priv->gtt.base.total,
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300497 (u64)dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100498
Damien Lespiau267f0c92013-06-24 22:59:48 +0100499 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800500 print_batch_pool_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100501 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
502 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900503 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100504
505 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000506 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100507 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100508 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100509 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900510 /*
511 * Although we have a valid reference on file->pid, that does
512 * not guarantee that the task_struct who called get_pid() is
513 * still alive (e.g. get_pid(current) => fork() => exit()).
514 * Therefore, we need to protect this ->comm access using RCU.
515 */
516 rcu_read_lock();
517 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800518 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900519 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100520 }
521
Chris Wilson73aa8082010-09-30 11:46:12 +0100522 mutex_unlock(&dev->struct_mutex);
523
524 return 0;
525}
526
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100527static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000528{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100529 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000530 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100531 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000532 struct drm_i915_private *dev_priv = dev->dev_private;
533 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300534 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000535 int count, ret;
536
537 ret = mutex_lock_interruptible(&dev->struct_mutex);
538 if (ret)
539 return ret;
540
541 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700542 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800543 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100544 continue;
545
Damien Lespiau267f0c92013-06-24 22:59:48 +0100546 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000547 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100548 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000549 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100550 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000551 count++;
552 }
553
554 mutex_unlock(&dev->struct_mutex);
555
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300556 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000557 count, total_obj_size, total_gtt_size);
558
559 return 0;
560}
561
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100562static int i915_gem_pageflip_info(struct seq_file *m, void *data)
563{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100564 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100565 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100566 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100567 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200568 int ret;
569
570 ret = mutex_lock_interruptible(&dev->struct_mutex);
571 if (ret)
572 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100573
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100574 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800575 const char pipe = pipe_name(crtc->pipe);
576 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100577 struct intel_unpin_work *work;
578
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200579 spin_lock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100580 work = crtc->unpin_work;
581 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800582 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100583 pipe, plane);
584 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100585 u32 addr;
586
Chris Wilsone7d841c2012-12-03 11:36:30 +0000587 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800588 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100589 pipe, plane);
590 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800591 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100592 pipe, plane);
593 }
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100594 if (work->flip_queued_req) {
595 struct intel_engine_cs *ring =
596 i915_gem_request_get_ring(work->flip_queued_req);
597
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200598 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100599 ring->name,
John Harrisonf06cc1b2014-11-24 18:49:37 +0000600 i915_gem_request_get_seqno(work->flip_queued_req),
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100601 dev_priv->next_seqno,
Daniel Vetter3a8a9462014-11-26 14:39:48 +0100602 ring->get_seqno(ring, true),
John Harrison1b5a4332014-11-24 18:49:42 +0000603 i915_gem_request_completed(work->flip_queued_req, true));
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100604 } else
605 seq_printf(m, "Flip not associated with any ring\n");
606 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
607 work->flip_queued_vblank,
608 work->flip_ready_vblank,
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100609 drm_crtc_vblank_count(&crtc->base));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100610 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100611 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100612 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100613 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000614 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100615
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100616 if (INTEL_INFO(dev)->gen >= 4)
617 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
618 else
619 addr = I915_READ(DSPADDR(crtc->plane));
620 seq_printf(m, "Current scanout address 0x%08x\n", addr);
621
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100622 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100623 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
624 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100625 }
626 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200627 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100628 }
629
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200630 mutex_unlock(&dev->struct_mutex);
631
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100632 return 0;
633}
634
Brad Volkin493018d2014-12-11 12:13:08 -0800635static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
636{
637 struct drm_info_node *node = m->private;
638 struct drm_device *dev = node->minor->dev;
639 struct drm_i915_private *dev_priv = dev->dev_private;
640 struct drm_i915_gem_object *obj;
Chris Wilson06fbca72015-04-07 16:20:36 +0100641 struct intel_engine_cs *ring;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100642 int total = 0;
643 int ret, i, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800644
645 ret = mutex_lock_interruptible(&dev->struct_mutex);
646 if (ret)
647 return ret;
648
Chris Wilson06fbca72015-04-07 16:20:36 +0100649 for_each_ring(ring, dev_priv, i) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100650 for (j = 0; j < ARRAY_SIZE(ring->batch_pool.cache_list); j++) {
651 int count;
652
653 count = 0;
654 list_for_each_entry(obj,
655 &ring->batch_pool.cache_list[j],
656 batch_pool_link)
657 count++;
658 seq_printf(m, "%s cache[%d]: %d objects\n",
659 ring->name, j, count);
660
661 list_for_each_entry(obj,
662 &ring->batch_pool.cache_list[j],
663 batch_pool_link) {
664 seq_puts(m, " ");
665 describe_obj(m, obj);
666 seq_putc(m, '\n');
667 }
668
669 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100670 }
Brad Volkin493018d2014-12-11 12:13:08 -0800671 }
672
Chris Wilson8d9d5742015-04-07 16:20:38 +0100673 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800674
675 mutex_unlock(&dev->struct_mutex);
676
677 return 0;
678}
679
Ben Gamari20172632009-02-17 20:08:50 -0500680static int i915_gem_request_info(struct seq_file *m, void *data)
681{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100682 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500683 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300684 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100685 struct intel_engine_cs *ring;
Daniel Vettereed29a52015-05-21 14:21:25 +0200686 struct drm_i915_gem_request *req;
Chris Wilson2d1070b2015-04-01 10:36:56 +0100687 int ret, any, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100688
689 ret = mutex_lock_interruptible(&dev->struct_mutex);
690 if (ret)
691 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500692
Chris Wilson2d1070b2015-04-01 10:36:56 +0100693 any = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100694 for_each_ring(ring, dev_priv, i) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100695 int count;
696
697 count = 0;
Daniel Vettereed29a52015-05-21 14:21:25 +0200698 list_for_each_entry(req, &ring->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100699 count++;
700 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100701 continue;
702
Chris Wilson2d1070b2015-04-01 10:36:56 +0100703 seq_printf(m, "%s requests: %d\n", ring->name, count);
Daniel Vettereed29a52015-05-21 14:21:25 +0200704 list_for_each_entry(req, &ring->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100705 struct task_struct *task;
706
707 rcu_read_lock();
708 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200709 if (req->pid)
710 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100711 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200712 req->seqno,
713 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100714 task ? task->comm : "<unknown>",
715 task ? task->pid : -1);
716 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100717 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100718
719 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500720 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100721 mutex_unlock(&dev->struct_mutex);
722
Chris Wilson2d1070b2015-04-01 10:36:56 +0100723 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100724 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100725
Ben Gamari20172632009-02-17 20:08:50 -0500726 return 0;
727}
728
Chris Wilsonb2223492010-10-27 15:27:33 +0100729static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100730 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100731{
732 if (ring->get_seqno) {
Mika Kuoppala20e28fb2015-01-26 18:03:06 +0200733 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100734 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100735 }
736}
737
Ben Gamari20172632009-02-17 20:08:50 -0500738static int i915_gem_seqno_info(struct seq_file *m, void *data)
739{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100740 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500741 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300742 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100743 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000744 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100745
746 ret = mutex_lock_interruptible(&dev->struct_mutex);
747 if (ret)
748 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200749 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500750
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100751 for_each_ring(ring, dev_priv, i)
752 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100753
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200754 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100755 mutex_unlock(&dev->struct_mutex);
756
Ben Gamari20172632009-02-17 20:08:50 -0500757 return 0;
758}
759
760
761static int i915_interrupt_info(struct seq_file *m, void *data)
762{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100763 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500764 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300765 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100766 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800767 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100768
769 ret = mutex_lock_interruptible(&dev->struct_mutex);
770 if (ret)
771 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200772 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500773
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300774 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300775 seq_printf(m, "Master Interrupt Control:\t%08x\n",
776 I915_READ(GEN8_MASTER_IRQ));
777
778 seq_printf(m, "Display IER:\t%08x\n",
779 I915_READ(VLV_IER));
780 seq_printf(m, "Display IIR:\t%08x\n",
781 I915_READ(VLV_IIR));
782 seq_printf(m, "Display IIR_RW:\t%08x\n",
783 I915_READ(VLV_IIR_RW));
784 seq_printf(m, "Display IMR:\t%08x\n",
785 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100786 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300787 seq_printf(m, "Pipe %c stat:\t%08x\n",
788 pipe_name(pipe),
789 I915_READ(PIPESTAT(pipe)));
790
791 seq_printf(m, "Port hotplug:\t%08x\n",
792 I915_READ(PORT_HOTPLUG_EN));
793 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
794 I915_READ(VLV_DPFLIPSTAT));
795 seq_printf(m, "DPINVGTT:\t%08x\n",
796 I915_READ(DPINVGTT));
797
798 for (i = 0; i < 4; i++) {
799 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
800 i, I915_READ(GEN8_GT_IMR(i)));
801 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
802 i, I915_READ(GEN8_GT_IIR(i)));
803 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
804 i, I915_READ(GEN8_GT_IER(i)));
805 }
806
807 seq_printf(m, "PCU interrupt mask:\t%08x\n",
808 I915_READ(GEN8_PCU_IMR));
809 seq_printf(m, "PCU interrupt identity:\t%08x\n",
810 I915_READ(GEN8_PCU_IIR));
811 seq_printf(m, "PCU interrupt enable:\t%08x\n",
812 I915_READ(GEN8_PCU_IER));
813 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700814 seq_printf(m, "Master Interrupt Control:\t%08x\n",
815 I915_READ(GEN8_MASTER_IRQ));
816
817 for (i = 0; i < 4; i++) {
818 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
819 i, I915_READ(GEN8_GT_IMR(i)));
820 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
821 i, I915_READ(GEN8_GT_IIR(i)));
822 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
823 i, I915_READ(GEN8_GT_IER(i)));
824 }
825
Damien Lespiau055e3932014-08-18 13:49:10 +0100826 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200827 enum intel_display_power_domain power_domain;
828
829 power_domain = POWER_DOMAIN_PIPE(pipe);
830 if (!intel_display_power_get_if_enabled(dev_priv,
831 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300832 seq_printf(m, "Pipe %c power disabled\n",
833 pipe_name(pipe));
834 continue;
835 }
Ben Widawskya123f152013-11-02 21:07:10 -0700836 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000837 pipe_name(pipe),
838 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700839 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000840 pipe_name(pipe),
841 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700842 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000843 pipe_name(pipe),
844 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200845
846 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700847 }
848
849 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
850 I915_READ(GEN8_DE_PORT_IMR));
851 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
852 I915_READ(GEN8_DE_PORT_IIR));
853 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
854 I915_READ(GEN8_DE_PORT_IER));
855
856 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
857 I915_READ(GEN8_DE_MISC_IMR));
858 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
859 I915_READ(GEN8_DE_MISC_IIR));
860 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
861 I915_READ(GEN8_DE_MISC_IER));
862
863 seq_printf(m, "PCU interrupt mask:\t%08x\n",
864 I915_READ(GEN8_PCU_IMR));
865 seq_printf(m, "PCU interrupt identity:\t%08x\n",
866 I915_READ(GEN8_PCU_IIR));
867 seq_printf(m, "PCU interrupt enable:\t%08x\n",
868 I915_READ(GEN8_PCU_IER));
869 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700870 seq_printf(m, "Display IER:\t%08x\n",
871 I915_READ(VLV_IER));
872 seq_printf(m, "Display IIR:\t%08x\n",
873 I915_READ(VLV_IIR));
874 seq_printf(m, "Display IIR_RW:\t%08x\n",
875 I915_READ(VLV_IIR_RW));
876 seq_printf(m, "Display IMR:\t%08x\n",
877 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100878 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700879 seq_printf(m, "Pipe %c stat:\t%08x\n",
880 pipe_name(pipe),
881 I915_READ(PIPESTAT(pipe)));
882
883 seq_printf(m, "Master IER:\t%08x\n",
884 I915_READ(VLV_MASTER_IER));
885
886 seq_printf(m, "Render IER:\t%08x\n",
887 I915_READ(GTIER));
888 seq_printf(m, "Render IIR:\t%08x\n",
889 I915_READ(GTIIR));
890 seq_printf(m, "Render IMR:\t%08x\n",
891 I915_READ(GTIMR));
892
893 seq_printf(m, "PM IER:\t\t%08x\n",
894 I915_READ(GEN6_PMIER));
895 seq_printf(m, "PM IIR:\t\t%08x\n",
896 I915_READ(GEN6_PMIIR));
897 seq_printf(m, "PM IMR:\t\t%08x\n",
898 I915_READ(GEN6_PMIMR));
899
900 seq_printf(m, "Port hotplug:\t%08x\n",
901 I915_READ(PORT_HOTPLUG_EN));
902 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
903 I915_READ(VLV_DPFLIPSTAT));
904 seq_printf(m, "DPINVGTT:\t%08x\n",
905 I915_READ(DPINVGTT));
906
907 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800908 seq_printf(m, "Interrupt enable: %08x\n",
909 I915_READ(IER));
910 seq_printf(m, "Interrupt identity: %08x\n",
911 I915_READ(IIR));
912 seq_printf(m, "Interrupt mask: %08x\n",
913 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100914 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800915 seq_printf(m, "Pipe %c stat: %08x\n",
916 pipe_name(pipe),
917 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800918 } else {
919 seq_printf(m, "North Display Interrupt enable: %08x\n",
920 I915_READ(DEIER));
921 seq_printf(m, "North Display Interrupt identity: %08x\n",
922 I915_READ(DEIIR));
923 seq_printf(m, "North Display Interrupt mask: %08x\n",
924 I915_READ(DEIMR));
925 seq_printf(m, "South Display Interrupt enable: %08x\n",
926 I915_READ(SDEIER));
927 seq_printf(m, "South Display Interrupt identity: %08x\n",
928 I915_READ(SDEIIR));
929 seq_printf(m, "South Display Interrupt mask: %08x\n",
930 I915_READ(SDEIMR));
931 seq_printf(m, "Graphics Interrupt enable: %08x\n",
932 I915_READ(GTIER));
933 seq_printf(m, "Graphics Interrupt identity: %08x\n",
934 I915_READ(GTIIR));
935 seq_printf(m, "Graphics Interrupt mask: %08x\n",
936 I915_READ(GTIMR));
937 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100938 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700939 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100940 seq_printf(m,
941 "Graphics Interrupt mask (%s): %08x\n",
942 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000943 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100944 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000945 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200946 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100947 mutex_unlock(&dev->struct_mutex);
948
Ben Gamari20172632009-02-17 20:08:50 -0500949 return 0;
950}
951
Chris Wilsona6172a82009-02-11 14:26:38 +0000952static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
953{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100954 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000955 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300956 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100957 int i, ret;
958
959 ret = mutex_lock_interruptible(&dev->struct_mutex);
960 if (ret)
961 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000962
Chris Wilsona6172a82009-02-11 14:26:38 +0000963 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
964 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000965 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000966
Chris Wilson6c085a72012-08-20 11:40:46 +0200967 seq_printf(m, "Fence %d, pin count = %d, object = ",
968 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100969 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100970 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100971 else
Chris Wilson05394f32010-11-08 19:18:58 +0000972 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100973 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000974 }
975
Chris Wilson05394f32010-11-08 19:18:58 +0000976 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000977 return 0;
978}
979
Ben Gamari20172632009-02-17 20:08:50 -0500980static int i915_hws_info(struct seq_file *m, void *data)
981{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100982 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500983 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300984 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100985 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100986 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100987 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500988
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000989 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100990 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500991 if (hws == NULL)
992 return 0;
993
994 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
995 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
996 i * 4,
997 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
998 }
999 return 0;
1000}
1001
Daniel Vetterd5442302012-04-27 15:17:40 +02001002static ssize_t
1003i915_error_state_write(struct file *filp,
1004 const char __user *ubuf,
1005 size_t cnt,
1006 loff_t *ppos)
1007{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001008 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001009 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001010 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001011
1012 DRM_DEBUG_DRIVER("Resetting error state\n");
1013
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001014 ret = mutex_lock_interruptible(&dev->struct_mutex);
1015 if (ret)
1016 return ret;
1017
Daniel Vetterd5442302012-04-27 15:17:40 +02001018 i915_destroy_error_state(dev);
1019 mutex_unlock(&dev->struct_mutex);
1020
1021 return cnt;
1022}
1023
1024static int i915_error_state_open(struct inode *inode, struct file *file)
1025{
1026 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001027 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001028
1029 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1030 if (!error_priv)
1031 return -ENOMEM;
1032
1033 error_priv->dev = dev;
1034
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001035 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001036
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001037 file->private_data = error_priv;
1038
1039 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001040}
1041
1042static int i915_error_state_release(struct inode *inode, struct file *file)
1043{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001044 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001045
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001046 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001047 kfree(error_priv);
1048
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001049 return 0;
1050}
1051
1052static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1053 size_t count, loff_t *pos)
1054{
1055 struct i915_error_state_file_priv *error_priv = file->private_data;
1056 struct drm_i915_error_state_buf error_str;
1057 loff_t tmp_pos = 0;
1058 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001059 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001060
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001061 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001062 if (ret)
1063 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001064
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001065 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001066 if (ret)
1067 goto out;
1068
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001069 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1070 error_str.buf,
1071 error_str.bytes);
1072
1073 if (ret_count < 0)
1074 ret = ret_count;
1075 else
1076 *pos = error_str.start + ret_count;
1077out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001078 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001079 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001080}
1081
1082static const struct file_operations i915_error_state_fops = {
1083 .owner = THIS_MODULE,
1084 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001085 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001086 .write = i915_error_state_write,
1087 .llseek = default_llseek,
1088 .release = i915_error_state_release,
1089};
1090
Kees Cook647416f2013-03-10 14:10:06 -07001091static int
1092i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001093{
Kees Cook647416f2013-03-10 14:10:06 -07001094 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001095 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +02001096 int ret;
1097
1098 ret = mutex_lock_interruptible(&dev->struct_mutex);
1099 if (ret)
1100 return ret;
1101
Kees Cook647416f2013-03-10 14:10:06 -07001102 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001103 mutex_unlock(&dev->struct_mutex);
1104
Kees Cook647416f2013-03-10 14:10:06 -07001105 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001106}
1107
Kees Cook647416f2013-03-10 14:10:06 -07001108static int
1109i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001110{
Kees Cook647416f2013-03-10 14:10:06 -07001111 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001112 int ret;
1113
Mika Kuoppala40633212012-12-04 15:12:00 +02001114 ret = mutex_lock_interruptible(&dev->struct_mutex);
1115 if (ret)
1116 return ret;
1117
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001118 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001119 mutex_unlock(&dev->struct_mutex);
1120
Kees Cook647416f2013-03-10 14:10:06 -07001121 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001122}
1123
Kees Cook647416f2013-03-10 14:10:06 -07001124DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1125 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001126 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001127
Deepak Sadb4bd12014-03-31 11:30:02 +05301128static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001129{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001130 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001131 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001132 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001133 int ret = 0;
1134
1135 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001136
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001137 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1138
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001139 if (IS_GEN5(dev)) {
1140 u16 rgvswctl = I915_READ16(MEMSWCTL);
1141 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1142
1143 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1144 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1145 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1146 MEMSTAT_VID_SHIFT);
1147 seq_printf(m, "Current P-state: %d\n",
1148 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001149 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1150 u32 freq_sts;
1151
1152 mutex_lock(&dev_priv->rps.hw_lock);
1153 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1154 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1155 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1156
1157 seq_printf(m, "actual GPU freq: %d MHz\n",
1158 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1159
1160 seq_printf(m, "current GPU freq: %d MHz\n",
1161 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1162
1163 seq_printf(m, "max GPU freq: %d MHz\n",
1164 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1165
1166 seq_printf(m, "min GPU freq: %d MHz\n",
1167 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1168
1169 seq_printf(m, "idle GPU freq: %d MHz\n",
1170 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1171
1172 seq_printf(m,
1173 "efficient (RPe) frequency: %d MHz\n",
1174 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1175 mutex_unlock(&dev_priv->rps.hw_lock);
1176 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001177 u32 rp_state_limits;
1178 u32 gt_perf_status;
1179 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001180 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001181 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001182 u32 rpupei, rpcurup, rpprevup;
1183 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001184 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001185 int max_freq;
1186
Bob Paauwe35040562015-06-25 14:54:07 -07001187 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1188 if (IS_BROXTON(dev)) {
1189 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1190 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1191 } else {
1192 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1193 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1194 }
1195
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001196 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001197 ret = mutex_lock_interruptible(&dev->struct_mutex);
1198 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001199 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001200
Mika Kuoppala59bad942015-01-16 11:34:40 +02001201 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001202
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001203 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301204 if (IS_GEN9(dev))
1205 reqf >>= 23;
1206 else {
1207 reqf &= ~GEN6_TURBO_DISABLE;
1208 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1209 reqf >>= 24;
1210 else
1211 reqf >>= 25;
1212 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001213 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001214
Chris Wilson0d8f9492014-03-27 09:06:14 +00001215 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1216 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1217 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1218
Jesse Barnesccab5c82011-01-18 15:49:25 -08001219 rpstat = I915_READ(GEN6_RPSTAT1);
1220 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1221 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1222 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1223 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1224 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1225 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Akash Goel60260a52015-03-06 11:07:21 +05301226 if (IS_GEN9(dev))
1227 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1228 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001229 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1230 else
1231 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001232 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001233
Mika Kuoppala59bad942015-01-16 11:34:40 +02001234 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001235 mutex_unlock(&dev->struct_mutex);
1236
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001237 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1238 pm_ier = I915_READ(GEN6_PMIER);
1239 pm_imr = I915_READ(GEN6_PMIMR);
1240 pm_isr = I915_READ(GEN6_PMISR);
1241 pm_iir = I915_READ(GEN6_PMIIR);
1242 pm_mask = I915_READ(GEN6_PMINTRMSK);
1243 } else {
1244 pm_ier = I915_READ(GEN8_GT_IER(2));
1245 pm_imr = I915_READ(GEN8_GT_IMR(2));
1246 pm_isr = I915_READ(GEN8_GT_ISR(2));
1247 pm_iir = I915_READ(GEN8_GT_IIR(2));
1248 pm_mask = I915_READ(GEN6_PMINTRMSK);
1249 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001250 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001251 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001252 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001253 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301254 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001255 seq_printf(m, "Render p-state VID: %d\n",
1256 gt_perf_status & 0xff);
1257 seq_printf(m, "Render p-state limit: %d\n",
1258 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001259 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1260 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1261 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1262 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001263 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001264 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001265 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1266 GEN6_CURICONT_MASK);
1267 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1268 GEN6_CURBSYTAVG_MASK);
1269 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1270 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001271 seq_printf(m, "Up threshold: %d%%\n",
1272 dev_priv->rps.up_threshold);
1273
Jesse Barnesccab5c82011-01-18 15:49:25 -08001274 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1275 GEN6_CURIAVG_MASK);
1276 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1277 GEN6_CURBSYTAVG_MASK);
1278 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1279 GEN6_CURBSYTAVG_MASK);
Chris Wilsond86ed342015-04-27 13:41:19 +01001280 seq_printf(m, "Down threshold: %d%%\n",
1281 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001282
Bob Paauwe35040562015-06-25 14:54:07 -07001283 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1284 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001285 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1286 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001287 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001288 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001289
1290 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001291 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1292 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001293 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001294 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001295
Bob Paauwe35040562015-06-25 14:54:07 -07001296 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1297 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001298 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1299 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001300 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001301 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001302 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001303 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001304
Chris Wilsond86ed342015-04-27 13:41:19 +01001305 seq_printf(m, "Current freq: %d MHz\n",
1306 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1307 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001308 seq_printf(m, "Idle freq: %d MHz\n",
1309 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001310 seq_printf(m, "Min freq: %d MHz\n",
1311 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1312 seq_printf(m, "Max freq: %d MHz\n",
1313 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1314 seq_printf(m,
1315 "efficient (RPe) frequency: %d MHz\n",
1316 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001317 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001318 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001319 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001320
Mika Kahola1170f282015-09-25 14:00:32 +03001321 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1322 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1323 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1324
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001325out:
1326 intel_runtime_pm_put(dev_priv);
1327 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001328}
1329
Chris Wilsonf654449a2015-01-26 18:03:04 +02001330static int i915_hangcheck_info(struct seq_file *m, void *unused)
1331{
1332 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001333 struct drm_device *dev = node->minor->dev;
1334 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf654449a2015-01-26 18:03:04 +02001335 struct intel_engine_cs *ring;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001336 u64 acthd[I915_NUM_RINGS];
1337 u32 seqno[I915_NUM_RINGS];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001338 u32 instdone[I915_NUM_INSTDONE_REG];
1339 int i, j;
Chris Wilsonf654449a2015-01-26 18:03:04 +02001340
1341 if (!i915.enable_hangcheck) {
1342 seq_printf(m, "Hangcheck disabled\n");
1343 return 0;
1344 }
1345
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001346 intel_runtime_pm_get(dev_priv);
1347
1348 for_each_ring(ring, dev_priv, i) {
1349 seqno[i] = ring->get_seqno(ring, false);
1350 acthd[i] = intel_ring_get_active_head(ring);
1351 }
1352
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001353 i915_get_extra_instdone(dev, instdone);
1354
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001355 intel_runtime_pm_put(dev_priv);
1356
Chris Wilsonf654449a2015-01-26 18:03:04 +02001357 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1358 seq_printf(m, "Hangcheck active, fires in %dms\n",
1359 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1360 jiffies));
1361 } else
1362 seq_printf(m, "Hangcheck inactive\n");
1363
1364 for_each_ring(ring, dev_priv, i) {
1365 seq_printf(m, "%s:\n", ring->name);
1366 seq_printf(m, "\tseqno = %x [current %x]\n",
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001367 ring->hangcheck.seqno, seqno[i]);
Chris Wilsonf654449a2015-01-26 18:03:04 +02001368 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1369 (long long)ring->hangcheck.acthd,
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001370 (long long)acthd[i]);
Chris Wilsonf654449a2015-01-26 18:03:04 +02001371 seq_printf(m, "\tmax ACTHD = 0x%08llx\n",
1372 (long long)ring->hangcheck.max_acthd);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001373 seq_printf(m, "\tscore = %d\n", ring->hangcheck.score);
1374 seq_printf(m, "\taction = %d\n", ring->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001375
1376 if (ring->id == RCS) {
1377 seq_puts(m, "\tinstdone read =");
1378
1379 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1380 seq_printf(m, " 0x%08x", instdone[j]);
1381
1382 seq_puts(m, "\n\tinstdone accu =");
1383
1384 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1385 seq_printf(m, " 0x%08x",
1386 ring->hangcheck.instdone[j]);
1387
1388 seq_puts(m, "\n");
1389 }
Chris Wilsonf654449a2015-01-26 18:03:04 +02001390 }
1391
1392 return 0;
1393}
1394
Ben Widawsky4d855292011-12-12 19:34:16 -08001395static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001396{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001397 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001398 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001399 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001400 u32 rgvmodectl, rstdbyctl;
1401 u16 crstandvid;
1402 int ret;
1403
1404 ret = mutex_lock_interruptible(&dev->struct_mutex);
1405 if (ret)
1406 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001407 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001408
1409 rgvmodectl = I915_READ(MEMMODECTL);
1410 rstdbyctl = I915_READ(RSTDBYCTL);
1411 crstandvid = I915_READ16(CRSTANDVID);
1412
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001413 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001414 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001415
Jani Nikula742f4912015-09-03 11:16:09 +03001416 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001417 seq_printf(m, "Boost freq: %d\n",
1418 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1419 MEMMODE_BOOST_FREQ_SHIFT);
1420 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001421 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001422 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001423 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001424 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001425 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001426 seq_printf(m, "Starting frequency: P%d\n",
1427 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001428 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001429 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001430 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1431 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1432 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1433 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001434 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001436 switch (rstdbyctl & RSX_STATUS_MASK) {
1437 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001439 break;
1440 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001442 break;
1443 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001444 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001445 break;
1446 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001447 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001448 break;
1449 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001450 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001451 break;
1452 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001454 break;
1455 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001456 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001457 break;
1458 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001459
1460 return 0;
1461}
1462
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001463static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001464{
1465 struct drm_info_node *node = m->private;
1466 struct drm_device *dev = node->minor->dev;
1467 struct drm_i915_private *dev_priv = dev->dev_private;
1468 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001469 int i;
1470
1471 spin_lock_irq(&dev_priv->uncore.lock);
1472 for_each_fw_domain(fw_domain, dev_priv, i) {
1473 seq_printf(m, "%s.wake_count = %u\n",
Mika Kuoppala05a2fb12015-01-19 16:20:43 +02001474 intel_uncore_forcewake_domain_to_str(i),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001475 fw_domain->wake_count);
1476 }
1477 spin_unlock_irq(&dev_priv->uncore.lock);
1478
1479 return 0;
1480}
1481
Deepak S669ab5a2014-01-10 15:18:26 +05301482static int vlv_drpc_info(struct seq_file *m)
1483{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001484 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301485 struct drm_device *dev = node->minor->dev;
1486 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001487 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301488
Imre Deakd46c0512014-04-14 20:24:27 +03001489 intel_runtime_pm_get(dev_priv);
1490
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001491 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301492 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1493 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1494
Imre Deakd46c0512014-04-14 20:24:27 +03001495 intel_runtime_pm_put(dev_priv);
1496
Deepak S669ab5a2014-01-10 15:18:26 +05301497 seq_printf(m, "Video Turbo Mode: %s\n",
1498 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1499 seq_printf(m, "Turbo enabled: %s\n",
1500 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1501 seq_printf(m, "HW control enabled: %s\n",
1502 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1503 seq_printf(m, "SW control enabled: %s\n",
1504 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1505 GEN6_RP_MEDIA_SW_MODE));
1506 seq_printf(m, "RC6 Enabled: %s\n",
1507 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1508 GEN6_RC_CTL_EI_MODE(1))));
1509 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001510 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301511 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001512 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301513
Imre Deak9cc19be2014-04-14 20:24:24 +03001514 seq_printf(m, "Render RC6 residency since boot: %u\n",
1515 I915_READ(VLV_GT_RENDER_RC6));
1516 seq_printf(m, "Media RC6 residency since boot: %u\n",
1517 I915_READ(VLV_GT_MEDIA_RC6));
1518
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001519 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301520}
1521
Ben Widawsky4d855292011-12-12 19:34:16 -08001522static int gen6_drpc_info(struct seq_file *m)
1523{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001524 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001525 struct drm_device *dev = node->minor->dev;
1526 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001527 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001528 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001529 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001530
1531 ret = mutex_lock_interruptible(&dev->struct_mutex);
1532 if (ret)
1533 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001534 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001535
Chris Wilson907b28c2013-07-19 20:36:52 +01001536 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001537 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001538 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001539
1540 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001541 seq_puts(m, "RC information inaccurate because somebody "
1542 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001543 } else {
1544 /* NB: we cannot use forcewake, else we read the wrong values */
1545 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1546 udelay(10);
1547 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1548 }
1549
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001550 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001551 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001552
1553 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1554 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1555 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001556 mutex_lock(&dev_priv->rps.hw_lock);
1557 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1558 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001559
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001560 intel_runtime_pm_put(dev_priv);
1561
Ben Widawsky4d855292011-12-12 19:34:16 -08001562 seq_printf(m, "Video Turbo Mode: %s\n",
1563 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1564 seq_printf(m, "HW control enabled: %s\n",
1565 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1566 seq_printf(m, "SW control enabled: %s\n",
1567 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1568 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001569 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001570 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1571 seq_printf(m, "RC6 Enabled: %s\n",
1572 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1573 seq_printf(m, "Deep RC6 Enabled: %s\n",
1574 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1575 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1576 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001577 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001578 switch (gt_core_status & GEN6_RCn_MASK) {
1579 case GEN6_RC0:
1580 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001581 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001582 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001583 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001584 break;
1585 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001586 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001587 break;
1588 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001589 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001590 break;
1591 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001592 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001593 break;
1594 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001595 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001596 break;
1597 }
1598
1599 seq_printf(m, "Core Power Down: %s\n",
1600 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001601
1602 /* Not exactly sure what this is */
1603 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1604 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1605 seq_printf(m, "RC6 residency since boot: %u\n",
1606 I915_READ(GEN6_GT_GFX_RC6));
1607 seq_printf(m, "RC6+ residency since boot: %u\n",
1608 I915_READ(GEN6_GT_GFX_RC6p));
1609 seq_printf(m, "RC6++ residency since boot: %u\n",
1610 I915_READ(GEN6_GT_GFX_RC6pp));
1611
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001612 seq_printf(m, "RC6 voltage: %dmV\n",
1613 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1614 seq_printf(m, "RC6+ voltage: %dmV\n",
1615 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1616 seq_printf(m, "RC6++ voltage: %dmV\n",
1617 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001618 return 0;
1619}
1620
1621static int i915_drpc_info(struct seq_file *m, void *unused)
1622{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001623 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001624 struct drm_device *dev = node->minor->dev;
1625
Wayne Boyer666a4532015-12-09 12:29:35 -08001626 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301627 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001628 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001629 return gen6_drpc_info(m);
1630 else
1631 return ironlake_drpc_info(m);
1632}
1633
Daniel Vetter9a851782015-06-18 10:30:22 +02001634static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1635{
1636 struct drm_info_node *node = m->private;
1637 struct drm_device *dev = node->minor->dev;
1638 struct drm_i915_private *dev_priv = dev->dev_private;
1639
1640 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1641 dev_priv->fb_tracking.busy_bits);
1642
1643 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1644 dev_priv->fb_tracking.flip_bits);
1645
1646 return 0;
1647}
1648
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001649static int i915_fbc_status(struct seq_file *m, void *unused)
1650{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001651 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001652 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001654
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001655 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001656 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001657 return 0;
1658 }
1659
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001660 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001661 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001662
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001663 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001664 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001665 else
1666 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001667 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001668
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001669 if (INTEL_INFO(dev_priv)->gen >= 7)
1670 seq_printf(m, "Compressing: %s\n",
1671 yesno(I915_READ(FBC_STATUS2) &
1672 FBC_COMPRESSION_MASK));
1673
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001674 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001675 intel_runtime_pm_put(dev_priv);
1676
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001677 return 0;
1678}
1679
Rodrigo Vivida46f932014-08-01 02:04:45 -07001680static int i915_fbc_fc_get(void *data, u64 *val)
1681{
1682 struct drm_device *dev = data;
1683 struct drm_i915_private *dev_priv = dev->dev_private;
1684
1685 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1686 return -ENODEV;
1687
Rodrigo Vivida46f932014-08-01 02:04:45 -07001688 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001689
1690 return 0;
1691}
1692
1693static int i915_fbc_fc_set(void *data, u64 val)
1694{
1695 struct drm_device *dev = data;
1696 struct drm_i915_private *dev_priv = dev->dev_private;
1697 u32 reg;
1698
1699 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1700 return -ENODEV;
1701
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001702 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001703
1704 reg = I915_READ(ILK_DPFC_CONTROL);
1705 dev_priv->fbc.false_color = val;
1706
1707 I915_WRITE(ILK_DPFC_CONTROL, val ?
1708 (reg | FBC_CTL_FALSE_COLOR) :
1709 (reg & ~FBC_CTL_FALSE_COLOR));
1710
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001711 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001712 return 0;
1713}
1714
1715DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1716 i915_fbc_fc_get, i915_fbc_fc_set,
1717 "%llu\n");
1718
Paulo Zanoni92d44622013-05-31 16:33:24 -03001719static int i915_ips_status(struct seq_file *m, void *unused)
1720{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001721 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001722 struct drm_device *dev = node->minor->dev;
1723 struct drm_i915_private *dev_priv = dev->dev_private;
1724
Damien Lespiauf5adf942013-06-24 18:29:34 +01001725 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001726 seq_puts(m, "not supported\n");
1727 return 0;
1728 }
1729
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001730 intel_runtime_pm_get(dev_priv);
1731
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001732 seq_printf(m, "Enabled by kernel parameter: %s\n",
1733 yesno(i915.enable_ips));
1734
1735 if (INTEL_INFO(dev)->gen >= 8) {
1736 seq_puts(m, "Currently: unknown\n");
1737 } else {
1738 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1739 seq_puts(m, "Currently: enabled\n");
1740 else
1741 seq_puts(m, "Currently: disabled\n");
1742 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001743
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001744 intel_runtime_pm_put(dev_priv);
1745
Paulo Zanoni92d44622013-05-31 16:33:24 -03001746 return 0;
1747}
1748
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001749static int i915_sr_status(struct seq_file *m, void *unused)
1750{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001751 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001752 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001753 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001754 bool sr_enabled = false;
1755
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001756 intel_runtime_pm_get(dev_priv);
1757
Yuanhan Liu13982612010-12-15 15:42:31 +08001758 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001759 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001760 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1761 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001762 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1763 else if (IS_I915GM(dev))
1764 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1765 else if (IS_PINEVIEW(dev))
1766 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001767 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001768 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001769
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001770 intel_runtime_pm_put(dev_priv);
1771
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001772 seq_printf(m, "self-refresh: %s\n",
1773 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001774
1775 return 0;
1776}
1777
Jesse Barnes7648fa92010-05-20 14:28:11 -07001778static int i915_emon_status(struct seq_file *m, void *unused)
1779{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001780 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001781 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001782 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001783 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001784 int ret;
1785
Chris Wilson582be6b2012-04-30 19:35:02 +01001786 if (!IS_GEN5(dev))
1787 return -ENODEV;
1788
Chris Wilsonde227ef2010-07-03 07:58:38 +01001789 ret = mutex_lock_interruptible(&dev->struct_mutex);
1790 if (ret)
1791 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001792
1793 temp = i915_mch_val(dev_priv);
1794 chipset = i915_chipset_val(dev_priv);
1795 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001796 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001797
1798 seq_printf(m, "GMCH temp: %ld\n", temp);
1799 seq_printf(m, "Chipset power: %ld\n", chipset);
1800 seq_printf(m, "GFX power: %ld\n", gfx);
1801 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1802
1803 return 0;
1804}
1805
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001806static int i915_ring_freq_table(struct seq_file *m, void *unused)
1807{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001808 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001809 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001810 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001811 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301813 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001814
Akash Goel97d33082015-06-29 14:50:23 +05301815 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001816 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001817 return 0;
1818 }
1819
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001820 intel_runtime_pm_get(dev_priv);
1821
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001822 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1823
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001824 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001825 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001826 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001828 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301829 /* Convert GT frequency to 50 HZ units */
1830 min_gpu_freq =
1831 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1832 max_gpu_freq =
1833 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1834 } else {
1835 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1836 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1837 }
1838
Damien Lespiau267f0c92013-06-24 22:59:48 +01001839 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001840
Akash Goelf936ec32015-06-29 14:50:22 +05301841 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001842 ia_freq = gpu_freq;
1843 sandybridge_pcode_read(dev_priv,
1844 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1845 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001846 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301847 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001848 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1849 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001850 ((ia_freq >> 0) & 0xff) * 100,
1851 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001852 }
1853
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001854 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001855
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001856out:
1857 intel_runtime_pm_put(dev_priv);
1858 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001859}
1860
Chris Wilson44834a62010-08-19 16:09:23 +01001861static int i915_opregion(struct seq_file *m, void *unused)
1862{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001863 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001864 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001865 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001866 struct intel_opregion *opregion = &dev_priv->opregion;
1867 int ret;
1868
1869 ret = mutex_lock_interruptible(&dev->struct_mutex);
1870 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001871 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001872
Jani Nikula2455a8e2015-12-14 12:50:53 +02001873 if (opregion->header)
1874 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001875
1876 mutex_unlock(&dev->struct_mutex);
1877
Daniel Vetter0d38f002012-04-21 22:49:10 +02001878out:
Chris Wilson44834a62010-08-19 16:09:23 +01001879 return 0;
1880}
1881
Jani Nikulaada8f952015-12-15 13:17:12 +02001882static int i915_vbt(struct seq_file *m, void *unused)
1883{
1884 struct drm_info_node *node = m->private;
1885 struct drm_device *dev = node->minor->dev;
1886 struct drm_i915_private *dev_priv = dev->dev_private;
1887 struct intel_opregion *opregion = &dev_priv->opregion;
1888
1889 if (opregion->vbt)
1890 seq_write(m, opregion->vbt, opregion->vbt_size);
1891
1892 return 0;
1893}
1894
Chris Wilson37811fc2010-08-25 22:45:57 +01001895static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1896{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001897 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001898 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301899 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001900 struct drm_framebuffer *drm_fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001901
Daniel Vetter06957262015-08-10 13:34:08 +02001902#ifdef CONFIG_DRM_FBDEV_EMULATION
Namrta Salonieb13b8402015-11-27 13:43:11 +05301903 if (to_i915(dev)->fbdev) {
1904 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001905
Namrta Salonieb13b8402015-11-27 13:43:11 +05301906 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1907 fbdev_fb->base.width,
1908 fbdev_fb->base.height,
1909 fbdev_fb->base.depth,
1910 fbdev_fb->base.bits_per_pixel,
1911 fbdev_fb->base.modifier[0],
1912 atomic_read(&fbdev_fb->base.refcount.refcount));
1913 describe_obj(m, fbdev_fb->obj);
1914 seq_putc(m, '\n');
1915 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001916#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001917
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001918 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001919 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301920 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1921 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001922 continue;
1923
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00001924 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001925 fb->base.width,
1926 fb->base.height,
1927 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001928 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00001929 fb->base.modifier[0],
Daniel Vetter623f9782012-12-11 16:21:38 +01001930 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001931 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001932 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001933 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001934 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001935
1936 return 0;
1937}
1938
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001939static void describe_ctx_ringbuf(struct seq_file *m,
1940 struct intel_ringbuffer *ringbuf)
1941{
1942 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1943 ringbuf->space, ringbuf->head, ringbuf->tail,
1944 ringbuf->last_retired_head);
1945}
1946
Ben Widawskye76d3632011-03-19 18:14:29 -07001947static int i915_context_status(struct seq_file *m, void *unused)
1948{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001949 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001950 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001951 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001952 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001953 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001954 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001955
Daniel Vetterf3d28872014-05-29 23:23:08 +02001956 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001957 if (ret)
1958 return ret;
1959
Ben Widawskya33afea2013-09-17 21:12:45 -07001960 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001961 if (!i915.enable_execlists &&
1962 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001963 continue;
1964
Ben Widawskya33afea2013-09-17 21:12:45 -07001965 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001966 describe_ctx(m, ctx);
Dave Gordone28e4042016-01-19 19:02:55 +00001967 if (ctx == dev_priv->kernel_context)
1968 seq_printf(m, "(kernel context) ");
Ben Widawskya33afea2013-09-17 21:12:45 -07001969
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001970 if (i915.enable_execlists) {
1971 seq_putc(m, '\n');
1972 for_each_ring(ring, dev_priv, i) {
1973 struct drm_i915_gem_object *ctx_obj =
1974 ctx->engine[i].state;
1975 struct intel_ringbuffer *ringbuf =
1976 ctx->engine[i].ringbuf;
1977
1978 seq_printf(m, "%s: ", ring->name);
1979 if (ctx_obj)
1980 describe_obj(m, ctx_obj);
1981 if (ringbuf)
1982 describe_ctx_ringbuf(m, ringbuf);
1983 seq_putc(m, '\n');
1984 }
1985 } else {
1986 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1987 }
1988
Ben Widawskya33afea2013-09-17 21:12:45 -07001989 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001990 }
1991
Daniel Vetterf3d28872014-05-29 23:23:08 +02001992 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001993
1994 return 0;
1995}
1996
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001997static void i915_dump_lrc_obj(struct seq_file *m,
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00001998 struct intel_context *ctx,
1999 struct intel_engine_cs *ring)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002000{
2001 struct page *page;
2002 uint32_t *reg_state;
2003 int j;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002004 struct drm_i915_gem_object *ctx_obj = ctx->engine[ring->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002005 unsigned long ggtt_offset = 0;
2006
2007 if (ctx_obj == NULL) {
2008 seq_printf(m, "Context on %s with no gem object\n",
2009 ring->name);
2010 return;
2011 }
2012
2013 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002014 intel_execlists_ctx_id(ctx, ring));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002015
2016 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2017 seq_puts(m, "\tNot bound in GGTT\n");
2018 else
2019 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2020
2021 if (i915_gem_object_get_pages(ctx_obj)) {
2022 seq_puts(m, "\tFailed to get pages for context object\n");
2023 return;
2024 }
2025
Alex Daid1675192015-08-12 15:43:43 +01002026 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002027 if (!WARN_ON(page == NULL)) {
2028 reg_state = kmap_atomic(page);
2029
2030 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2031 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2032 ggtt_offset + 4096 + (j * 4),
2033 reg_state[j], reg_state[j + 1],
2034 reg_state[j + 2], reg_state[j + 3]);
2035 }
2036 kunmap_atomic(reg_state);
2037 }
2038
2039 seq_putc(m, '\n');
2040}
2041
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002042static int i915_dump_lrc(struct seq_file *m, void *unused)
2043{
2044 struct drm_info_node *node = (struct drm_info_node *) m->private;
2045 struct drm_device *dev = node->minor->dev;
2046 struct drm_i915_private *dev_priv = dev->dev_private;
2047 struct intel_engine_cs *ring;
2048 struct intel_context *ctx;
2049 int ret, i;
2050
2051 if (!i915.enable_execlists) {
2052 seq_printf(m, "Logical Ring Contexts are disabled\n");
2053 return 0;
2054 }
2055
2056 ret = mutex_lock_interruptible(&dev->struct_mutex);
2057 if (ret)
2058 return ret;
2059
Dave Gordone28e4042016-01-19 19:02:55 +00002060 list_for_each_entry(ctx, &dev_priv->context_list, link)
2061 if (ctx != dev_priv->kernel_context)
2062 for_each_ring(ring, dev_priv, i)
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002063 i915_dump_lrc_obj(m, ctx, ring);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002064
2065 mutex_unlock(&dev->struct_mutex);
2066
2067 return 0;
2068}
2069
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002070static int i915_execlists(struct seq_file *m, void *data)
2071{
2072 struct drm_info_node *node = (struct drm_info_node *)m->private;
2073 struct drm_device *dev = node->minor->dev;
2074 struct drm_i915_private *dev_priv = dev->dev_private;
2075 struct intel_engine_cs *ring;
2076 u32 status_pointer;
2077 u8 read_pointer;
2078 u8 write_pointer;
2079 u32 status;
2080 u32 ctx_id;
2081 struct list_head *cursor;
2082 int ring_id, i;
2083 int ret;
2084
2085 if (!i915.enable_execlists) {
2086 seq_puts(m, "Logical Ring Contexts are disabled\n");
2087 return 0;
2088 }
2089
2090 ret = mutex_lock_interruptible(&dev->struct_mutex);
2091 if (ret)
2092 return ret;
2093
Michel Thierryfc0412e2014-10-16 16:13:38 +01002094 intel_runtime_pm_get(dev_priv);
2095
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002096 for_each_ring(ring, dev_priv, ring_id) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002097 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002098 int count = 0;
2099 unsigned long flags;
2100
2101 seq_printf(m, "%s\n", ring->name);
2102
Ville Syrjälä83843d82015-09-18 20:03:15 +03002103 status = I915_READ(RING_EXECLIST_STATUS_LO(ring));
2104 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(ring));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002105 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2106 status, ctx_id);
2107
2108 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
2109 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2110
2111 read_pointer = ring->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002112 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002113 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002114 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002115 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2116 read_pointer, write_pointer);
2117
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002118 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Ville Syrjälä83843d82015-09-18 20:03:15 +03002119 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(ring, i));
2120 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(ring, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002121
2122 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2123 i, status, ctx_id);
2124 }
2125
2126 spin_lock_irqsave(&ring->execlist_lock, flags);
2127 list_for_each(cursor, &ring->execlist_queue)
2128 count++;
2129 head_req = list_first_entry_or_null(&ring->execlist_queue,
Nick Hoath6d3d8272015-01-15 13:10:39 +00002130 struct drm_i915_gem_request, execlist_link);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002131 spin_unlock_irqrestore(&ring->execlist_lock, flags);
2132
2133 seq_printf(m, "\t%d requests in queue\n", count);
2134 if (head_req) {
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002135 seq_printf(m, "\tHead request id: %u\n",
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +00002136 intel_execlists_ctx_id(head_req->ctx, ring));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002137 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002138 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002139 }
2140
2141 seq_putc(m, '\n');
2142 }
2143
Michel Thierryfc0412e2014-10-16 16:13:38 +01002144 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002145 mutex_unlock(&dev->struct_mutex);
2146
2147 return 0;
2148}
2149
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002150static const char *swizzle_string(unsigned swizzle)
2151{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002152 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002153 case I915_BIT_6_SWIZZLE_NONE:
2154 return "none";
2155 case I915_BIT_6_SWIZZLE_9:
2156 return "bit9";
2157 case I915_BIT_6_SWIZZLE_9_10:
2158 return "bit9/bit10";
2159 case I915_BIT_6_SWIZZLE_9_11:
2160 return "bit9/bit11";
2161 case I915_BIT_6_SWIZZLE_9_10_11:
2162 return "bit9/bit10/bit11";
2163 case I915_BIT_6_SWIZZLE_9_17:
2164 return "bit9/bit17";
2165 case I915_BIT_6_SWIZZLE_9_10_17:
2166 return "bit9/bit10/bit17";
2167 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002168 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002169 }
2170
2171 return "bug";
2172}
2173
2174static int i915_swizzle_info(struct seq_file *m, void *data)
2175{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002176 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002177 struct drm_device *dev = node->minor->dev;
2178 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002179 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002180
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002181 ret = mutex_lock_interruptible(&dev->struct_mutex);
2182 if (ret)
2183 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002184 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002185
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002186 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2187 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2188 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2189 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2190
2191 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2192 seq_printf(m, "DDC = 0x%08x\n",
2193 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002194 seq_printf(m, "DDC2 = 0x%08x\n",
2195 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002196 seq_printf(m, "C0DRB3 = 0x%04x\n",
2197 I915_READ16(C0DRB3));
2198 seq_printf(m, "C1DRB3 = 0x%04x\n",
2199 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002200 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002201 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2202 I915_READ(MAD_DIMM_C0));
2203 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2204 I915_READ(MAD_DIMM_C1));
2205 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2206 I915_READ(MAD_DIMM_C2));
2207 seq_printf(m, "TILECTL = 0x%08x\n",
2208 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002209 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002210 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2211 I915_READ(GAMTARBMODE));
2212 else
2213 seq_printf(m, "ARB_MODE = 0x%08x\n",
2214 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002215 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2216 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002217 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002218
2219 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2220 seq_puts(m, "L-shaped memory detected\n");
2221
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002222 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002223 mutex_unlock(&dev->struct_mutex);
2224
2225 return 0;
2226}
2227
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002228static int per_file_ctx(int id, void *ptr, void *data)
2229{
Oscar Mateo273497e2014-05-22 14:13:37 +01002230 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002231 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002232 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2233
2234 if (!ppgtt) {
2235 seq_printf(m, " no ppgtt for context %d\n",
2236 ctx->user_handle);
2237 return 0;
2238 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002239
Oscar Mateof83d6512014-05-22 14:13:38 +01002240 if (i915_gem_context_is_default(ctx))
2241 seq_puts(m, " default context:\n");
2242 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002243 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002244 ppgtt->debug_dump(ppgtt, m);
2245
2246 return 0;
2247}
2248
Ben Widawsky77df6772013-11-02 21:07:30 -07002249static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002250{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002251 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002252 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002253 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2254 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002255
Ben Widawsky77df6772013-11-02 21:07:30 -07002256 if (!ppgtt)
2257 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002258
Ben Widawsky77df6772013-11-02 21:07:30 -07002259 for_each_ring(ring, dev_priv, unused) {
2260 seq_printf(m, "%s\n", ring->name);
2261 for (i = 0; i < 4; i++) {
Ville Syrjäläd3a93cb2015-09-18 20:03:26 +03002262 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(ring, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002263 pdp <<= 32;
Ville Syrjäläd3a93cb2015-09-18 20:03:26 +03002264 pdp |= I915_READ(GEN8_RING_PDP_LDW(ring, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002265 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002266 }
2267 }
2268}
2269
2270static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2271{
2272 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002273 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002274 int i;
2275
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002276 if (INTEL_INFO(dev)->gen == 6)
2277 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2278
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002279 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002280 seq_printf(m, "%s\n", ring->name);
2281 if (INTEL_INFO(dev)->gen == 7)
2282 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2283 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2284 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2285 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2286 }
2287 if (dev_priv->mm.aliasing_ppgtt) {
2288 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2289
Damien Lespiau267f0c92013-06-24 22:59:48 +01002290 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002291 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002292
Ben Widawsky87d60b62013-12-06 14:11:29 -08002293 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002294 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002295
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002296 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002297}
2298
2299static int i915_ppgtt_info(struct seq_file *m, void *data)
2300{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002301 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002302 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002303 struct drm_i915_private *dev_priv = dev->dev_private;
Michel Thierryea91e402015-07-29 17:23:57 +01002304 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002305
2306 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2307 if (ret)
2308 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002309 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002310
2311 if (INTEL_INFO(dev)->gen >= 8)
2312 gen8_ppgtt_info(m, dev);
2313 else if (INTEL_INFO(dev)->gen >= 6)
2314 gen6_ppgtt_info(m, dev);
2315
Michel Thierryea91e402015-07-29 17:23:57 +01002316 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2317 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002318 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002319
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002320 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002321 if (!task) {
2322 ret = -ESRCH;
2323 goto out_put;
2324 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002325 seq_printf(m, "\nproc: %s\n", task->comm);
2326 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002327 idr_for_each(&file_priv->context_idr, per_file_ctx,
2328 (void *)(unsigned long)m);
2329 }
2330
Dan Carpenter06812762015-10-02 18:14:22 +03002331out_put:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002332 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002333 mutex_unlock(&dev->struct_mutex);
2334
Dan Carpenter06812762015-10-02 18:14:22 +03002335 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002336}
2337
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002338static int count_irq_waiters(struct drm_i915_private *i915)
2339{
2340 struct intel_engine_cs *ring;
2341 int count = 0;
2342 int i;
2343
2344 for_each_ring(ring, i915, i)
2345 count += ring->irq_refcount;
2346
2347 return count;
2348}
2349
Chris Wilson1854d5c2015-04-07 16:20:32 +01002350static int i915_rps_boost_info(struct seq_file *m, void *data)
2351{
2352 struct drm_info_node *node = m->private;
2353 struct drm_device *dev = node->minor->dev;
2354 struct drm_i915_private *dev_priv = dev->dev_private;
2355 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002356
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002357 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
2358 seq_printf(m, "GPU busy? %d\n", dev_priv->mm.busy);
2359 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2360 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2361 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2362 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2363 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2364 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2365 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson8d3afd72015-05-21 21:01:47 +01002366 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002367 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2368 struct drm_i915_file_private *file_priv = file->driver_priv;
2369 struct task_struct *task;
2370
2371 rcu_read_lock();
2372 task = pid_task(file->pid, PIDTYPE_PID);
2373 seq_printf(m, "%s [%d]: %d boosts%s\n",
2374 task ? task->comm : "<unknown>",
2375 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002376 file_priv->rps.boosts,
2377 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002378 rcu_read_unlock();
2379 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002380 seq_printf(m, "Semaphore boosts: %d%s\n",
2381 dev_priv->rps.semaphores.boosts,
2382 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2383 seq_printf(m, "MMIO flip boosts: %d%s\n",
2384 dev_priv->rps.mmioflips.boosts,
2385 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002386 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002387 spin_unlock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002388
Chris Wilson8d3afd72015-05-21 21:01:47 +01002389 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002390}
2391
Ben Widawsky63573eb2013-07-04 11:02:07 -07002392static int i915_llc(struct seq_file *m, void *data)
2393{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002394 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002395 struct drm_device *dev = node->minor->dev;
2396 struct drm_i915_private *dev_priv = dev->dev_private;
2397
2398 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2399 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2400 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2401
2402 return 0;
2403}
2404
Alex Daifdf5d352015-08-12 15:43:37 +01002405static int i915_guc_load_status_info(struct seq_file *m, void *data)
2406{
2407 struct drm_info_node *node = m->private;
2408 struct drm_i915_private *dev_priv = node->minor->dev->dev_private;
2409 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2410 u32 tmp, i;
2411
2412 if (!HAS_GUC_UCODE(dev_priv->dev))
2413 return 0;
2414
2415 seq_printf(m, "GuC firmware status:\n");
2416 seq_printf(m, "\tpath: %s\n",
2417 guc_fw->guc_fw_path);
2418 seq_printf(m, "\tfetch: %s\n",
2419 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2420 seq_printf(m, "\tload: %s\n",
2421 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2422 seq_printf(m, "\tversion wanted: %d.%d\n",
2423 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2424 seq_printf(m, "\tversion found: %d.%d\n",
2425 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002426 seq_printf(m, "\theader: offset is %d; size = %d\n",
2427 guc_fw->header_offset, guc_fw->header_size);
2428 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2429 guc_fw->ucode_offset, guc_fw->ucode_size);
2430 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2431 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002432
2433 tmp = I915_READ(GUC_STATUS);
2434
2435 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2436 seq_printf(m, "\tBootrom status = 0x%x\n",
2437 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2438 seq_printf(m, "\tuKernel status = 0x%x\n",
2439 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2440 seq_printf(m, "\tMIA Core status = 0x%x\n",
2441 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2442 seq_puts(m, "\nScratch registers:\n");
2443 for (i = 0; i < 16; i++)
2444 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2445
2446 return 0;
2447}
2448
Dave Gordon8b417c22015-08-12 15:43:44 +01002449static void i915_guc_client_info(struct seq_file *m,
2450 struct drm_i915_private *dev_priv,
2451 struct i915_guc_client *client)
2452{
2453 struct intel_engine_cs *ring;
2454 uint64_t tot = 0;
2455 uint32_t i;
2456
2457 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2458 client->priority, client->ctx_index, client->proc_desc_offset);
2459 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2460 client->doorbell_id, client->doorbell_offset, client->cookie);
2461 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2462 client->wq_size, client->wq_offset, client->wq_tail);
2463
2464 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2465 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2466 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2467
2468 for_each_ring(ring, dev_priv, i) {
2469 seq_printf(m, "\tSubmissions: %llu %s\n",
Alex Dai397097b2016-01-23 11:58:14 -08002470 client->submissions[ring->guc_id],
Dave Gordon8b417c22015-08-12 15:43:44 +01002471 ring->name);
Alex Dai397097b2016-01-23 11:58:14 -08002472 tot += client->submissions[ring->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002473 }
2474 seq_printf(m, "\tTotal: %llu\n", tot);
2475}
2476
2477static int i915_guc_info(struct seq_file *m, void *data)
2478{
2479 struct drm_info_node *node = m->private;
2480 struct drm_device *dev = node->minor->dev;
2481 struct drm_i915_private *dev_priv = dev->dev_private;
2482 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002483 struct i915_guc_client client = {};
Dave Gordon8b417c22015-08-12 15:43:44 +01002484 struct intel_engine_cs *ring;
2485 enum intel_ring_id i;
2486 u64 total = 0;
2487
2488 if (!HAS_GUC_SCHED(dev_priv->dev))
2489 return 0;
2490
Alex Dai5a843302015-12-02 16:56:29 -08002491 if (mutex_lock_interruptible(&dev->struct_mutex))
2492 return 0;
2493
Dave Gordon8b417c22015-08-12 15:43:44 +01002494 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002495 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002496 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002497 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002498
2499 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002500
2501 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2502 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2503 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2504 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2505 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2506
2507 seq_printf(m, "\nGuC submissions:\n");
2508 for_each_ring(ring, dev_priv, i) {
Alex Dai397097b2016-01-23 11:58:14 -08002509 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
2510 ring->name, guc.submissions[ring->guc_id],
2511 guc.last_seqno[ring->guc_id]);
2512 total += guc.submissions[ring->guc_id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002513 }
2514 seq_printf(m, "\t%s: %llu\n", "Total", total);
2515
2516 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2517 i915_guc_client_info(m, dev_priv, &client);
2518
2519 /* Add more as required ... */
2520
2521 return 0;
2522}
2523
Alex Dai4c7e77f2015-08-12 15:43:40 +01002524static int i915_guc_log_dump(struct seq_file *m, void *data)
2525{
2526 struct drm_info_node *node = m->private;
2527 struct drm_device *dev = node->minor->dev;
2528 struct drm_i915_private *dev_priv = dev->dev_private;
2529 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2530 u32 *log;
2531 int i = 0, pg;
2532
2533 if (!log_obj)
2534 return 0;
2535
2536 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2537 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2538
2539 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2540 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2541 *(log + i), *(log + i + 1),
2542 *(log + i + 2), *(log + i + 3));
2543
2544 kunmap_atomic(log);
2545 }
2546
2547 seq_putc(m, '\n');
2548
2549 return 0;
2550}
2551
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002552static int i915_edp_psr_status(struct seq_file *m, void *data)
2553{
2554 struct drm_info_node *node = m->private;
2555 struct drm_device *dev = node->minor->dev;
2556 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002557 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002558 u32 stat[3];
2559 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002560 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002561
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002562 if (!HAS_PSR(dev)) {
2563 seq_puts(m, "PSR not supported\n");
2564 return 0;
2565 }
2566
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002567 intel_runtime_pm_get(dev_priv);
2568
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002569 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002570 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2571 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002572 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002573 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002574 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2575 dev_priv->psr.busy_frontbuffer_bits);
2576 seq_printf(m, "Re-enable work scheduled: %s\n",
2577 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002578
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002579 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002580 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002581 else {
2582 for_each_pipe(dev_priv, pipe) {
2583 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2584 VLV_EDP_PSR_CURR_STATE_MASK;
2585 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2586 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2587 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002588 }
2589 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002590
2591 seq_printf(m, "Main link in standby mode: %s\n",
2592 yesno(dev_priv->psr.link_standby));
2593
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002594 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002595
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002596 if (!HAS_DDI(dev))
2597 for_each_pipe(dev_priv, pipe) {
2598 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2599 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2600 seq_printf(m, " pipe %c", pipe_name(pipe));
2601 }
2602 seq_puts(m, "\n");
2603
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002604 /*
2605 * VLV/CHV PSR has no kind of performance counter
2606 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2607 */
2608 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002609 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002610 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002611
2612 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2613 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002614 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002615
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002616 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002617 return 0;
2618}
2619
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002620static int i915_sink_crc(struct seq_file *m, void *data)
2621{
2622 struct drm_info_node *node = m->private;
2623 struct drm_device *dev = node->minor->dev;
2624 struct intel_encoder *encoder;
2625 struct intel_connector *connector;
2626 struct intel_dp *intel_dp = NULL;
2627 int ret;
2628 u8 crc[6];
2629
2630 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002631 for_each_intel_connector(dev, connector) {
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002632
2633 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2634 continue;
2635
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002636 if (!connector->base.encoder)
2637 continue;
2638
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002639 encoder = to_intel_encoder(connector->base.encoder);
2640 if (encoder->type != INTEL_OUTPUT_EDP)
2641 continue;
2642
2643 intel_dp = enc_to_intel_dp(&encoder->base);
2644
2645 ret = intel_dp_sink_crc(intel_dp, crc);
2646 if (ret)
2647 goto out;
2648
2649 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2650 crc[0], crc[1], crc[2],
2651 crc[3], crc[4], crc[5]);
2652 goto out;
2653 }
2654 ret = -ENODEV;
2655out:
2656 drm_modeset_unlock_all(dev);
2657 return ret;
2658}
2659
Jesse Barnesec013e72013-08-20 10:29:23 +01002660static int i915_energy_uJ(struct seq_file *m, void *data)
2661{
2662 struct drm_info_node *node = m->private;
2663 struct drm_device *dev = node->minor->dev;
2664 struct drm_i915_private *dev_priv = dev->dev_private;
2665 u64 power;
2666 u32 units;
2667
2668 if (INTEL_INFO(dev)->gen < 6)
2669 return -ENODEV;
2670
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002671 intel_runtime_pm_get(dev_priv);
2672
Jesse Barnesec013e72013-08-20 10:29:23 +01002673 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2674 power = (power & 0x1f00) >> 8;
2675 units = 1000000 / (1 << power); /* convert to uJ */
2676 power = I915_READ(MCH_SECP_NRG_STTS);
2677 power *= units;
2678
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002679 intel_runtime_pm_put(dev_priv);
2680
Jesse Barnesec013e72013-08-20 10:29:23 +01002681 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002682
2683 return 0;
2684}
2685
Damien Lespiau6455c872015-06-04 18:23:57 +01002686static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002687{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002688 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002689 struct drm_device *dev = node->minor->dev;
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691
Damien Lespiau6455c872015-06-04 18:23:57 +01002692 if (!HAS_RUNTIME_PM(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002693 seq_puts(m, "not supported\n");
2694 return 0;
2695 }
2696
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002697 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002698 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002699 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002700#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002701 seq_printf(m, "Usage count: %d\n",
2702 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002703#else
2704 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2705#endif
Paulo Zanoni371db662013-08-19 13:18:10 -03002706
Jesse Barnesec013e72013-08-20 10:29:23 +01002707 return 0;
2708}
2709
Imre Deak1da51582013-11-25 17:15:35 +02002710static int i915_power_domain_info(struct seq_file *m, void *unused)
2711{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002712 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002713 struct drm_device *dev = node->minor->dev;
2714 struct drm_i915_private *dev_priv = dev->dev_private;
2715 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2716 int i;
2717
2718 mutex_lock(&power_domains->lock);
2719
2720 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2721 for (i = 0; i < power_domains->power_well_count; i++) {
2722 struct i915_power_well *power_well;
2723 enum intel_display_power_domain power_domain;
2724
2725 power_well = &power_domains->power_wells[i];
2726 seq_printf(m, "%-25s %d\n", power_well->name,
2727 power_well->count);
2728
2729 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2730 power_domain++) {
2731 if (!(BIT(power_domain) & power_well->domains))
2732 continue;
2733
2734 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002735 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002736 power_domains->domain_use_count[power_domain]);
2737 }
2738 }
2739
2740 mutex_unlock(&power_domains->lock);
2741
2742 return 0;
2743}
2744
Damien Lespiaub7cec662015-10-27 14:47:01 +02002745static int i915_dmc_info(struct seq_file *m, void *unused)
2746{
2747 struct drm_info_node *node = m->private;
2748 struct drm_device *dev = node->minor->dev;
2749 struct drm_i915_private *dev_priv = dev->dev_private;
2750 struct intel_csr *csr;
2751
2752 if (!HAS_CSR(dev)) {
2753 seq_puts(m, "not supported\n");
2754 return 0;
2755 }
2756
2757 csr = &dev_priv->csr;
2758
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002759 intel_runtime_pm_get(dev_priv);
2760
Damien Lespiaub7cec662015-10-27 14:47:01 +02002761 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2762 seq_printf(m, "path: %s\n", csr->fw_path);
2763
2764 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002765 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002766
2767 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2768 CSR_VERSION_MINOR(csr->version));
2769
Damien Lespiau83372062015-10-30 17:53:32 +02002770 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2771 seq_printf(m, "DC3 -> DC5 count: %d\n",
2772 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2773 seq_printf(m, "DC5 -> DC6 count: %d\n",
2774 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002775 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2776 seq_printf(m, "DC3 -> DC5 count: %d\n",
2777 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002778 }
2779
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002780out:
2781 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2782 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2783 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2784
Damien Lespiau83372062015-10-30 17:53:32 +02002785 intel_runtime_pm_put(dev_priv);
2786
Damien Lespiaub7cec662015-10-27 14:47:01 +02002787 return 0;
2788}
2789
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002790static void intel_seq_print_mode(struct seq_file *m, int tabs,
2791 struct drm_display_mode *mode)
2792{
2793 int i;
2794
2795 for (i = 0; i < tabs; i++)
2796 seq_putc(m, '\t');
2797
2798 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2799 mode->base.id, mode->name,
2800 mode->vrefresh, mode->clock,
2801 mode->hdisplay, mode->hsync_start,
2802 mode->hsync_end, mode->htotal,
2803 mode->vdisplay, mode->vsync_start,
2804 mode->vsync_end, mode->vtotal,
2805 mode->type, mode->flags);
2806}
2807
2808static void intel_encoder_info(struct seq_file *m,
2809 struct intel_crtc *intel_crtc,
2810 struct intel_encoder *intel_encoder)
2811{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002812 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002813 struct drm_device *dev = node->minor->dev;
2814 struct drm_crtc *crtc = &intel_crtc->base;
2815 struct intel_connector *intel_connector;
2816 struct drm_encoder *encoder;
2817
2818 encoder = &intel_encoder->base;
2819 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002820 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002821 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2822 struct drm_connector *connector = &intel_connector->base;
2823 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2824 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002825 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002826 drm_get_connector_status_name(connector->status));
2827 if (connector->status == connector_status_connected) {
2828 struct drm_display_mode *mode = &crtc->mode;
2829 seq_printf(m, ", mode:\n");
2830 intel_seq_print_mode(m, 2, mode);
2831 } else {
2832 seq_putc(m, '\n');
2833 }
2834 }
2835}
2836
2837static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2838{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002839 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002840 struct drm_device *dev = node->minor->dev;
2841 struct drm_crtc *crtc = &intel_crtc->base;
2842 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002843 struct drm_plane_state *plane_state = crtc->primary->state;
2844 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002845
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002846 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002847 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002848 fb->base.id, plane_state->src_x >> 16,
2849 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002850 else
2851 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002852 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2853 intel_encoder_info(m, intel_crtc, intel_encoder);
2854}
2855
2856static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2857{
2858 struct drm_display_mode *mode = panel->fixed_mode;
2859
2860 seq_printf(m, "\tfixed mode:\n");
2861 intel_seq_print_mode(m, 2, mode);
2862}
2863
2864static void intel_dp_info(struct seq_file *m,
2865 struct intel_connector *intel_connector)
2866{
2867 struct intel_encoder *intel_encoder = intel_connector->encoder;
2868 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2869
2870 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002871 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002872 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2873 intel_panel_info(m, &intel_connector->panel);
2874}
2875
Libin Yang3d52ccf2015-12-02 14:09:44 +08002876static void intel_dp_mst_info(struct seq_file *m,
2877 struct intel_connector *intel_connector)
2878{
2879 struct intel_encoder *intel_encoder = intel_connector->encoder;
2880 struct intel_dp_mst_encoder *intel_mst =
2881 enc_to_mst(&intel_encoder->base);
2882 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2883 struct intel_dp *intel_dp = &intel_dig_port->dp;
2884 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2885 intel_connector->port);
2886
2887 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2888}
2889
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002890static void intel_hdmi_info(struct seq_file *m,
2891 struct intel_connector *intel_connector)
2892{
2893 struct intel_encoder *intel_encoder = intel_connector->encoder;
2894 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2895
Jani Nikula742f4912015-09-03 11:16:09 +03002896 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002897}
2898
2899static void intel_lvds_info(struct seq_file *m,
2900 struct intel_connector *intel_connector)
2901{
2902 intel_panel_info(m, &intel_connector->panel);
2903}
2904
2905static void intel_connector_info(struct seq_file *m,
2906 struct drm_connector *connector)
2907{
2908 struct intel_connector *intel_connector = to_intel_connector(connector);
2909 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002910 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002911
2912 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002913 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002914 drm_get_connector_status_name(connector->status));
2915 if (connector->status == connector_status_connected) {
2916 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2917 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2918 connector->display_info.width_mm,
2919 connector->display_info.height_mm);
2920 seq_printf(m, "\tsubpixel order: %s\n",
2921 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2922 seq_printf(m, "\tCEA rev: %d\n",
2923 connector->display_info.cea_rev);
2924 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002925 if (intel_encoder) {
2926 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2927 intel_encoder->type == INTEL_OUTPUT_EDP)
2928 intel_dp_info(m, intel_connector);
2929 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2930 intel_hdmi_info(m, intel_connector);
2931 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2932 intel_lvds_info(m, intel_connector);
Libin Yang3d52ccf2015-12-02 14:09:44 +08002933 else if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2934 intel_dp_mst_info(m, intel_connector);
Dave Airlie36cd7442014-05-02 13:44:18 +10002935 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002936
Jesse Barnesf103fc72014-02-20 12:39:57 -08002937 seq_printf(m, "\tmodes:\n");
2938 list_for_each_entry(mode, &connector->modes, head)
2939 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002940}
2941
Chris Wilson065f2ec2014-03-12 09:13:13 +00002942static bool cursor_active(struct drm_device *dev, int pipe)
2943{
2944 struct drm_i915_private *dev_priv = dev->dev_private;
2945 u32 state;
2946
2947 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002948 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002949 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002950 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002951
2952 return state;
2953}
2954
2955static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2956{
2957 struct drm_i915_private *dev_priv = dev->dev_private;
2958 u32 pos;
2959
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002960 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002961
2962 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2963 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2964 *x = -*x;
2965
2966 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2967 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2968 *y = -*y;
2969
2970 return cursor_active(dev, pipe);
2971}
2972
Robert Fekete3abc4e02015-10-27 16:58:32 +01002973static const char *plane_type(enum drm_plane_type type)
2974{
2975 switch (type) {
2976 case DRM_PLANE_TYPE_OVERLAY:
2977 return "OVL";
2978 case DRM_PLANE_TYPE_PRIMARY:
2979 return "PRI";
2980 case DRM_PLANE_TYPE_CURSOR:
2981 return "CUR";
2982 /*
2983 * Deliberately omitting default: to generate compiler warnings
2984 * when a new drm_plane_type gets added.
2985 */
2986 }
2987
2988 return "unknown";
2989}
2990
2991static const char *plane_rotation(unsigned int rotation)
2992{
2993 static char buf[48];
2994 /*
2995 * According to doc only one DRM_ROTATE_ is allowed but this
2996 * will print them all to visualize if the values are misused
2997 */
2998 snprintf(buf, sizeof(buf),
2999 "%s%s%s%s%s%s(0x%08x)",
3000 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3001 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3002 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3003 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3004 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3005 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3006 rotation);
3007
3008 return buf;
3009}
3010
3011static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3012{
3013 struct drm_info_node *node = m->private;
3014 struct drm_device *dev = node->minor->dev;
3015 struct intel_plane *intel_plane;
3016
3017 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3018 struct drm_plane_state *state;
3019 struct drm_plane *plane = &intel_plane->base;
3020
3021 if (!plane->state) {
3022 seq_puts(m, "plane->state is NULL!\n");
3023 continue;
3024 }
3025
3026 state = plane->state;
3027
3028 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3029 plane->base.id,
3030 plane_type(intel_plane->base.type),
3031 state->crtc_x, state->crtc_y,
3032 state->crtc_w, state->crtc_h,
3033 (state->src_x >> 16),
3034 ((state->src_x & 0xffff) * 15625) >> 10,
3035 (state->src_y >> 16),
3036 ((state->src_y & 0xffff) * 15625) >> 10,
3037 (state->src_w >> 16),
3038 ((state->src_w & 0xffff) * 15625) >> 10,
3039 (state->src_h >> 16),
3040 ((state->src_h & 0xffff) * 15625) >> 10,
3041 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3042 plane_rotation(state->rotation));
3043 }
3044}
3045
3046static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3047{
3048 struct intel_crtc_state *pipe_config;
3049 int num_scalers = intel_crtc->num_scalers;
3050 int i;
3051
3052 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3053
3054 /* Not all platformas have a scaler */
3055 if (num_scalers) {
3056 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3057 num_scalers,
3058 pipe_config->scaler_state.scaler_users,
3059 pipe_config->scaler_state.scaler_id);
3060
3061 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3062 struct intel_scaler *sc =
3063 &pipe_config->scaler_state.scalers[i];
3064
3065 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3066 i, yesno(sc->in_use), sc->mode);
3067 }
3068 seq_puts(m, "\n");
3069 } else {
3070 seq_puts(m, "\tNo scalers available on this platform\n");
3071 }
3072}
3073
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003074static int i915_display_info(struct seq_file *m, void *unused)
3075{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003076 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003077 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003078 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003079 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003080 struct drm_connector *connector;
3081
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003082 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003083 drm_modeset_lock_all(dev);
3084 seq_printf(m, "CRTC info\n");
3085 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003086 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003087 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003088 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003089 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003090
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003091 pipe_config = to_intel_crtc_state(crtc->base.state);
3092
Robert Fekete3abc4e02015-10-27 16:58:32 +01003093 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003094 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003095 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003096 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3097 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3098
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003099 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003100 intel_crtc_info(m, crtc);
3101
Paulo Zanonia23dc652014-04-01 14:55:11 -03003102 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003103 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003104 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003105 x, y, crtc->base.cursor->state->crtc_w,
3106 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003107 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003108 intel_scaler_info(m, crtc);
3109 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003110 }
Daniel Vettercace8412014-05-22 17:56:31 +02003111
3112 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3113 yesno(!crtc->cpu_fifo_underrun_disabled),
3114 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003115 }
3116
3117 seq_printf(m, "\n");
3118 seq_printf(m, "Connector info\n");
3119 seq_printf(m, "--------------\n");
3120 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3121 intel_connector_info(m, connector);
3122 }
3123 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003124 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003125
3126 return 0;
3127}
3128
Ben Widawskye04934c2014-06-30 09:53:42 -07003129static int i915_semaphore_status(struct seq_file *m, void *unused)
3130{
3131 struct drm_info_node *node = (struct drm_info_node *) m->private;
3132 struct drm_device *dev = node->minor->dev;
3133 struct drm_i915_private *dev_priv = dev->dev_private;
3134 struct intel_engine_cs *ring;
3135 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
3136 int i, j, ret;
3137
3138 if (!i915_semaphore_is_enabled(dev)) {
3139 seq_puts(m, "Semaphores are disabled\n");
3140 return 0;
3141 }
3142
3143 ret = mutex_lock_interruptible(&dev->struct_mutex);
3144 if (ret)
3145 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003146 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003147
3148 if (IS_BROADWELL(dev)) {
3149 struct page *page;
3150 uint64_t *seqno;
3151
3152 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3153
3154 seqno = (uint64_t *)kmap_atomic(page);
3155 for_each_ring(ring, dev_priv, i) {
3156 uint64_t offset;
3157
3158 seq_printf(m, "%s\n", ring->name);
3159
3160 seq_puts(m, " Last signal:");
3161 for (j = 0; j < num_rings; j++) {
3162 offset = i * I915_NUM_RINGS + j;
3163 seq_printf(m, "0x%08llx (0x%02llx) ",
3164 seqno[offset], offset * 8);
3165 }
3166 seq_putc(m, '\n');
3167
3168 seq_puts(m, " Last wait: ");
3169 for (j = 0; j < num_rings; j++) {
3170 offset = i + (j * I915_NUM_RINGS);
3171 seq_printf(m, "0x%08llx (0x%02llx) ",
3172 seqno[offset], offset * 8);
3173 }
3174 seq_putc(m, '\n');
3175
3176 }
3177 kunmap_atomic(seqno);
3178 } else {
3179 seq_puts(m, " Last signal:");
3180 for_each_ring(ring, dev_priv, i)
3181 for (j = 0; j < num_rings; j++)
3182 seq_printf(m, "0x%08x\n",
3183 I915_READ(ring->semaphore.mbox.signal[j]));
3184 seq_putc(m, '\n');
3185 }
3186
3187 seq_puts(m, "\nSync seqno:\n");
3188 for_each_ring(ring, dev_priv, i) {
3189 for (j = 0; j < num_rings; j++) {
3190 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
3191 }
3192 seq_putc(m, '\n');
3193 }
3194 seq_putc(m, '\n');
3195
Paulo Zanoni03872062014-07-09 14:31:57 -03003196 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003197 mutex_unlock(&dev->struct_mutex);
3198 return 0;
3199}
3200
Daniel Vetter728e29d2014-06-25 22:01:53 +03003201static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3202{
3203 struct drm_info_node *node = (struct drm_info_node *) m->private;
3204 struct drm_device *dev = node->minor->dev;
3205 struct drm_i915_private *dev_priv = dev->dev_private;
3206 int i;
3207
3208 drm_modeset_lock_all(dev);
3209 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3210 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3211
3212 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003213 seq_printf(m, " crtc_mask: 0x%08x, active: %d, on: %s\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003214 pll->config.crtc_mask, pll->active, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003215 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003216 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3217 seq_printf(m, " dpll_md: 0x%08x\n",
3218 pll->config.hw_state.dpll_md);
3219 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3220 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3221 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003222 }
3223 drm_modeset_unlock_all(dev);
3224
3225 return 0;
3226}
3227
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003228static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003229{
3230 int i;
3231 int ret;
Arun Siluvery33136b02016-01-21 21:43:47 +00003232 struct intel_engine_cs *ring;
Arun Siluvery888b5992014-08-26 14:44:51 +01003233 struct drm_info_node *node = (struct drm_info_node *) m->private;
3234 struct drm_device *dev = node->minor->dev;
3235 struct drm_i915_private *dev_priv = dev->dev_private;
Arun Siluvery33136b02016-01-21 21:43:47 +00003236 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01003237
Arun Siluvery888b5992014-08-26 14:44:51 +01003238 ret = mutex_lock_interruptible(&dev->struct_mutex);
3239 if (ret)
3240 return ret;
3241
3242 intel_runtime_pm_get(dev_priv);
3243
Arun Siluvery33136b02016-01-21 21:43:47 +00003244 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3245 for_each_ring(ring, dev_priv, i)
3246 seq_printf(m, "HW whitelist count for %s: %d\n",
3247 ring->name, workarounds->hw_whitelist_count[i]);
3248 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003249 i915_reg_t addr;
3250 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003251 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003252
Arun Siluvery33136b02016-01-21 21:43:47 +00003253 addr = workarounds->reg[i].addr;
3254 mask = workarounds->reg[i].mask;
3255 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003256 read = I915_READ(addr);
3257 ok = (value & mask) == (read & mask);
3258 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003259 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003260 }
3261
3262 intel_runtime_pm_put(dev_priv);
3263 mutex_unlock(&dev->struct_mutex);
3264
3265 return 0;
3266}
3267
Damien Lespiauc5511e42014-11-04 17:06:51 +00003268static int i915_ddb_info(struct seq_file *m, void *unused)
3269{
3270 struct drm_info_node *node = m->private;
3271 struct drm_device *dev = node->minor->dev;
3272 struct drm_i915_private *dev_priv = dev->dev_private;
3273 struct skl_ddb_allocation *ddb;
3274 struct skl_ddb_entry *entry;
3275 enum pipe pipe;
3276 int plane;
3277
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003278 if (INTEL_INFO(dev)->gen < 9)
3279 return 0;
3280
Damien Lespiauc5511e42014-11-04 17:06:51 +00003281 drm_modeset_lock_all(dev);
3282
3283 ddb = &dev_priv->wm.skl_hw.ddb;
3284
3285 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3286
3287 for_each_pipe(dev_priv, pipe) {
3288 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3289
Damien Lespiaudd740782015-02-28 14:54:08 +00003290 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003291 entry = &ddb->plane[pipe][plane];
3292 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3293 entry->start, entry->end,
3294 skl_ddb_entry_size(entry));
3295 }
3296
Matt Roper4969d332015-09-24 15:53:10 -07003297 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003298 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3299 entry->end, skl_ddb_entry_size(entry));
3300 }
3301
3302 drm_modeset_unlock_all(dev);
3303
3304 return 0;
3305}
3306
Vandana Kannana54746e2015-03-03 20:53:10 +05303307static void drrs_status_per_crtc(struct seq_file *m,
3308 struct drm_device *dev, struct intel_crtc *intel_crtc)
3309{
3310 struct intel_encoder *intel_encoder;
3311 struct drm_i915_private *dev_priv = dev->dev_private;
3312 struct i915_drrs *drrs = &dev_priv->drrs;
3313 int vrefresh = 0;
3314
3315 for_each_encoder_on_crtc(dev, &intel_crtc->base, intel_encoder) {
3316 /* Encoder connected on this CRTC */
3317 switch (intel_encoder->type) {
3318 case INTEL_OUTPUT_EDP:
3319 seq_puts(m, "eDP:\n");
3320 break;
3321 case INTEL_OUTPUT_DSI:
3322 seq_puts(m, "DSI:\n");
3323 break;
3324 case INTEL_OUTPUT_HDMI:
3325 seq_puts(m, "HDMI:\n");
3326 break;
3327 case INTEL_OUTPUT_DISPLAYPORT:
3328 seq_puts(m, "DP:\n");
3329 break;
3330 default:
3331 seq_printf(m, "Other encoder (id=%d).\n",
3332 intel_encoder->type);
3333 return;
3334 }
3335 }
3336
3337 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3338 seq_puts(m, "\tVBT: DRRS_type: Static");
3339 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3340 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3341 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3342 seq_puts(m, "\tVBT: DRRS_type: None");
3343 else
3344 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3345
3346 seq_puts(m, "\n\n");
3347
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003348 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303349 struct intel_panel *panel;
3350
3351 mutex_lock(&drrs->mutex);
3352 /* DRRS Supported */
3353 seq_puts(m, "\tDRRS Supported: Yes\n");
3354
3355 /* disable_drrs() will make drrs->dp NULL */
3356 if (!drrs->dp) {
3357 seq_puts(m, "Idleness DRRS: Disabled");
3358 mutex_unlock(&drrs->mutex);
3359 return;
3360 }
3361
3362 panel = &drrs->dp->attached_connector->panel;
3363 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3364 drrs->busy_frontbuffer_bits);
3365
3366 seq_puts(m, "\n\t\t");
3367 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3368 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3369 vrefresh = panel->fixed_mode->vrefresh;
3370 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3371 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3372 vrefresh = panel->downclock_mode->vrefresh;
3373 } else {
3374 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3375 drrs->refresh_rate_type);
3376 mutex_unlock(&drrs->mutex);
3377 return;
3378 }
3379 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3380
3381 seq_puts(m, "\n\t\t");
3382 mutex_unlock(&drrs->mutex);
3383 } else {
3384 /* DRRS not supported. Print the VBT parameter*/
3385 seq_puts(m, "\tDRRS Supported : No");
3386 }
3387 seq_puts(m, "\n");
3388}
3389
3390static int i915_drrs_status(struct seq_file *m, void *unused)
3391{
3392 struct drm_info_node *node = m->private;
3393 struct drm_device *dev = node->minor->dev;
3394 struct intel_crtc *intel_crtc;
3395 int active_crtc_cnt = 0;
3396
3397 for_each_intel_crtc(dev, intel_crtc) {
3398 drm_modeset_lock(&intel_crtc->base.mutex, NULL);
3399
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003400 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303401 active_crtc_cnt++;
3402 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3403
3404 drrs_status_per_crtc(m, dev, intel_crtc);
3405 }
3406
3407 drm_modeset_unlock(&intel_crtc->base.mutex);
3408 }
3409
3410 if (!active_crtc_cnt)
3411 seq_puts(m, "No active crtc found\n");
3412
3413 return 0;
3414}
3415
Damien Lespiau07144422013-10-15 18:55:40 +01003416struct pipe_crc_info {
3417 const char *name;
3418 struct drm_device *dev;
3419 enum pipe pipe;
3420};
3421
Dave Airlie11bed9582014-05-12 15:22:27 +10003422static int i915_dp_mst_info(struct seq_file *m, void *unused)
3423{
3424 struct drm_info_node *node = (struct drm_info_node *) m->private;
3425 struct drm_device *dev = node->minor->dev;
3426 struct drm_encoder *encoder;
3427 struct intel_encoder *intel_encoder;
3428 struct intel_digital_port *intel_dig_port;
3429 drm_modeset_lock_all(dev);
3430 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3431 intel_encoder = to_intel_encoder(encoder);
3432 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
3433 continue;
3434 intel_dig_port = enc_to_dig_port(encoder);
3435 if (!intel_dig_port->dp.can_mst)
3436 continue;
3437
3438 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3439 }
3440 drm_modeset_unlock_all(dev);
3441 return 0;
3442}
3443
Damien Lespiau07144422013-10-15 18:55:40 +01003444static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003445{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003446 struct pipe_crc_info *info = inode->i_private;
3447 struct drm_i915_private *dev_priv = info->dev->dev_private;
3448 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3449
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003450 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3451 return -ENODEV;
3452
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003453 spin_lock_irq(&pipe_crc->lock);
3454
3455 if (pipe_crc->opened) {
3456 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003457 return -EBUSY; /* already open */
3458 }
3459
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003460 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003461 filep->private_data = inode->i_private;
3462
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003463 spin_unlock_irq(&pipe_crc->lock);
3464
Damien Lespiau07144422013-10-15 18:55:40 +01003465 return 0;
3466}
3467
3468static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3469{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003470 struct pipe_crc_info *info = inode->i_private;
3471 struct drm_i915_private *dev_priv = info->dev->dev_private;
3472 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3473
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003474 spin_lock_irq(&pipe_crc->lock);
3475 pipe_crc->opened = false;
3476 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003477
Damien Lespiau07144422013-10-15 18:55:40 +01003478 return 0;
3479}
3480
3481/* (6 fields, 8 chars each, space separated (5) + '\n') */
3482#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3483/* account for \'0' */
3484#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3485
3486static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3487{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003488 assert_spin_locked(&pipe_crc->lock);
3489 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3490 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003491}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003492
Damien Lespiau07144422013-10-15 18:55:40 +01003493static ssize_t
3494i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3495 loff_t *pos)
3496{
3497 struct pipe_crc_info *info = filep->private_data;
3498 struct drm_device *dev = info->dev;
3499 struct drm_i915_private *dev_priv = dev->dev_private;
3500 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3501 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003502 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003503 ssize_t bytes_read;
3504
3505 /*
3506 * Don't allow user space to provide buffers not big enough to hold
3507 * a line of data.
3508 */
3509 if (count < PIPE_CRC_LINE_LEN)
3510 return -EINVAL;
3511
3512 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3513 return 0;
3514
3515 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003516 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003517 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003518 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003519
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003520 if (filep->f_flags & O_NONBLOCK) {
3521 spin_unlock_irq(&pipe_crc->lock);
3522 return -EAGAIN;
3523 }
3524
3525 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3526 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3527 if (ret) {
3528 spin_unlock_irq(&pipe_crc->lock);
3529 return ret;
3530 }
Damien Lespiau07144422013-10-15 18:55:40 +01003531 }
3532
3533 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003534 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003535
Damien Lespiau07144422013-10-15 18:55:40 +01003536 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003537 while (n_entries > 0) {
3538 struct intel_pipe_crc_entry *entry =
3539 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003540 int ret;
3541
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003542 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3543 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3544 break;
3545
3546 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3547 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3548
Damien Lespiau07144422013-10-15 18:55:40 +01003549 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3550 "%8u %8x %8x %8x %8x %8x\n",
3551 entry->frame, entry->crc[0],
3552 entry->crc[1], entry->crc[2],
3553 entry->crc[3], entry->crc[4]);
3554
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003555 spin_unlock_irq(&pipe_crc->lock);
3556
3557 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003558 if (ret == PIPE_CRC_LINE_LEN)
3559 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003560
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003561 user_buf += PIPE_CRC_LINE_LEN;
3562 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003563
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003564 spin_lock_irq(&pipe_crc->lock);
3565 }
3566
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003567 spin_unlock_irq(&pipe_crc->lock);
3568
Damien Lespiau07144422013-10-15 18:55:40 +01003569 return bytes_read;
3570}
3571
3572static const struct file_operations i915_pipe_crc_fops = {
3573 .owner = THIS_MODULE,
3574 .open = i915_pipe_crc_open,
3575 .read = i915_pipe_crc_read,
3576 .release = i915_pipe_crc_release,
3577};
3578
3579static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3580 {
3581 .name = "i915_pipe_A_crc",
3582 .pipe = PIPE_A,
3583 },
3584 {
3585 .name = "i915_pipe_B_crc",
3586 .pipe = PIPE_B,
3587 },
3588 {
3589 .name = "i915_pipe_C_crc",
3590 .pipe = PIPE_C,
3591 },
3592};
3593
3594static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3595 enum pipe pipe)
3596{
3597 struct drm_device *dev = minor->dev;
3598 struct dentry *ent;
3599 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3600
3601 info->dev = dev;
3602 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3603 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003604 if (!ent)
3605 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003606
3607 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003608}
3609
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003610static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003611 "none",
3612 "plane1",
3613 "plane2",
3614 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003615 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003616 "TV",
3617 "DP-B",
3618 "DP-C",
3619 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003620 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003621};
3622
3623static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3624{
3625 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3626 return pipe_crc_sources[source];
3627}
3628
Damien Lespiaubd9db022013-10-15 18:55:36 +01003629static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003630{
3631 struct drm_device *dev = m->private;
3632 struct drm_i915_private *dev_priv = dev->dev_private;
3633 int i;
3634
3635 for (i = 0; i < I915_MAX_PIPES; i++)
3636 seq_printf(m, "%c %s\n", pipe_name(i),
3637 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3638
3639 return 0;
3640}
3641
Damien Lespiaubd9db022013-10-15 18:55:36 +01003642static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003643{
3644 struct drm_device *dev = inode->i_private;
3645
Damien Lespiaubd9db022013-10-15 18:55:36 +01003646 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003647}
3648
Daniel Vetter46a19182013-11-01 10:50:20 +01003649static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003650 uint32_t *val)
3651{
Daniel Vetter46a19182013-11-01 10:50:20 +01003652 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3653 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3654
3655 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003656 case INTEL_PIPE_CRC_SOURCE_PIPE:
3657 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3658 break;
3659 case INTEL_PIPE_CRC_SOURCE_NONE:
3660 *val = 0;
3661 break;
3662 default:
3663 return -EINVAL;
3664 }
3665
3666 return 0;
3667}
3668
Daniel Vetter46a19182013-11-01 10:50:20 +01003669static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3670 enum intel_pipe_crc_source *source)
3671{
3672 struct intel_encoder *encoder;
3673 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003674 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003675 int ret = 0;
3676
3677 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3678
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003679 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003680 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003681 if (!encoder->base.crtc)
3682 continue;
3683
3684 crtc = to_intel_crtc(encoder->base.crtc);
3685
3686 if (crtc->pipe != pipe)
3687 continue;
3688
3689 switch (encoder->type) {
3690 case INTEL_OUTPUT_TVOUT:
3691 *source = INTEL_PIPE_CRC_SOURCE_TV;
3692 break;
3693 case INTEL_OUTPUT_DISPLAYPORT:
3694 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003695 dig_port = enc_to_dig_port(&encoder->base);
3696 switch (dig_port->port) {
3697 case PORT_B:
3698 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3699 break;
3700 case PORT_C:
3701 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3702 break;
3703 case PORT_D:
3704 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3705 break;
3706 default:
3707 WARN(1, "nonexisting DP port %c\n",
3708 port_name(dig_port->port));
3709 break;
3710 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003711 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02003712 default:
3713 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003714 }
3715 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003716 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003717
3718 return ret;
3719}
3720
3721static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3722 enum pipe pipe,
3723 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003724 uint32_t *val)
3725{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003726 struct drm_i915_private *dev_priv = dev->dev_private;
3727 bool need_stable_symbols = false;
3728
Daniel Vetter46a19182013-11-01 10:50:20 +01003729 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3730 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3731 if (ret)
3732 return ret;
3733 }
3734
3735 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003736 case INTEL_PIPE_CRC_SOURCE_PIPE:
3737 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3738 break;
3739 case INTEL_PIPE_CRC_SOURCE_DP_B:
3740 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003741 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003742 break;
3743 case INTEL_PIPE_CRC_SOURCE_DP_C:
3744 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003745 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003746 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003747 case INTEL_PIPE_CRC_SOURCE_DP_D:
3748 if (!IS_CHERRYVIEW(dev))
3749 return -EINVAL;
3750 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3751 need_stable_symbols = true;
3752 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003753 case INTEL_PIPE_CRC_SOURCE_NONE:
3754 *val = 0;
3755 break;
3756 default:
3757 return -EINVAL;
3758 }
3759
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003760 /*
3761 * When the pipe CRC tap point is after the transcoders we need
3762 * to tweak symbol-level features to produce a deterministic series of
3763 * symbols for a given frame. We need to reset those features only once
3764 * a frame (instead of every nth symbol):
3765 * - DC-balance: used to ensure a better clock recovery from the data
3766 * link (SDVO)
3767 * - DisplayPort scrambling: used for EMI reduction
3768 */
3769 if (need_stable_symbols) {
3770 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3771
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003772 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003773 switch (pipe) {
3774 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003775 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003776 break;
3777 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003778 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003779 break;
3780 case PIPE_C:
3781 tmp |= PIPE_C_SCRAMBLE_RESET;
3782 break;
3783 default:
3784 return -EINVAL;
3785 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003786 I915_WRITE(PORT_DFT2_G4X, tmp);
3787 }
3788
Daniel Vetter7ac01292013-10-18 16:37:06 +02003789 return 0;
3790}
3791
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003792static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003793 enum pipe pipe,
3794 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003795 uint32_t *val)
3796{
Daniel Vetter84093602013-11-01 10:50:21 +01003797 struct drm_i915_private *dev_priv = dev->dev_private;
3798 bool need_stable_symbols = false;
3799
Daniel Vetter46a19182013-11-01 10:50:20 +01003800 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3801 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3802 if (ret)
3803 return ret;
3804 }
3805
3806 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003807 case INTEL_PIPE_CRC_SOURCE_PIPE:
3808 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3809 break;
3810 case INTEL_PIPE_CRC_SOURCE_TV:
3811 if (!SUPPORTS_TV(dev))
3812 return -EINVAL;
3813 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3814 break;
3815 case INTEL_PIPE_CRC_SOURCE_DP_B:
3816 if (!IS_G4X(dev))
3817 return -EINVAL;
3818 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003819 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003820 break;
3821 case INTEL_PIPE_CRC_SOURCE_DP_C:
3822 if (!IS_G4X(dev))
3823 return -EINVAL;
3824 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003825 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003826 break;
3827 case INTEL_PIPE_CRC_SOURCE_DP_D:
3828 if (!IS_G4X(dev))
3829 return -EINVAL;
3830 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003831 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003832 break;
3833 case INTEL_PIPE_CRC_SOURCE_NONE:
3834 *val = 0;
3835 break;
3836 default:
3837 return -EINVAL;
3838 }
3839
Daniel Vetter84093602013-11-01 10:50:21 +01003840 /*
3841 * When the pipe CRC tap point is after the transcoders we need
3842 * to tweak symbol-level features to produce a deterministic series of
3843 * symbols for a given frame. We need to reset those features only once
3844 * a frame (instead of every nth symbol):
3845 * - DC-balance: used to ensure a better clock recovery from the data
3846 * link (SDVO)
3847 * - DisplayPort scrambling: used for EMI reduction
3848 */
3849 if (need_stable_symbols) {
3850 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3851
3852 WARN_ON(!IS_G4X(dev));
3853
3854 I915_WRITE(PORT_DFT_I9XX,
3855 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3856
3857 if (pipe == PIPE_A)
3858 tmp |= PIPE_A_SCRAMBLE_RESET;
3859 else
3860 tmp |= PIPE_B_SCRAMBLE_RESET;
3861
3862 I915_WRITE(PORT_DFT2_G4X, tmp);
3863 }
3864
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003865 return 0;
3866}
3867
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003868static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3869 enum pipe pipe)
3870{
3871 struct drm_i915_private *dev_priv = dev->dev_private;
3872 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3873
Ville Syrjäläeb736672014-12-09 21:28:28 +02003874 switch (pipe) {
3875 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003876 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003877 break;
3878 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003879 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003880 break;
3881 case PIPE_C:
3882 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3883 break;
3884 default:
3885 return;
3886 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003887 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3888 tmp &= ~DC_BALANCE_RESET_VLV;
3889 I915_WRITE(PORT_DFT2_G4X, tmp);
3890
3891}
3892
Daniel Vetter84093602013-11-01 10:50:21 +01003893static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3894 enum pipe pipe)
3895{
3896 struct drm_i915_private *dev_priv = dev->dev_private;
3897 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3898
3899 if (pipe == PIPE_A)
3900 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3901 else
3902 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3903 I915_WRITE(PORT_DFT2_G4X, tmp);
3904
3905 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3906 I915_WRITE(PORT_DFT_I9XX,
3907 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3908 }
3909}
3910
Daniel Vetter46a19182013-11-01 10:50:20 +01003911static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003912 uint32_t *val)
3913{
Daniel Vetter46a19182013-11-01 10:50:20 +01003914 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3915 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3916
3917 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003918 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3919 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3920 break;
3921 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3922 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3923 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003924 case INTEL_PIPE_CRC_SOURCE_PIPE:
3925 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3926 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003927 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003928 *val = 0;
3929 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003930 default:
3931 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003932 }
3933
3934 return 0;
3935}
3936
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003937static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003938{
3939 struct drm_i915_private *dev_priv = dev->dev_private;
3940 struct intel_crtc *crtc =
3941 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003942 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003943 struct drm_atomic_state *state;
3944 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003945
3946 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003947 state = drm_atomic_state_alloc(dev);
3948 if (!state) {
3949 ret = -ENOMEM;
3950 goto out;
3951 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003952
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003953 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
3954 pipe_config = intel_atomic_get_crtc_state(state, crtc);
3955 if (IS_ERR(pipe_config)) {
3956 ret = PTR_ERR(pipe_config);
3957 goto out;
3958 }
3959
3960 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003961 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003962 pipe_config->pch_pfit.enabled != enable)
3963 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02003964
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003965 ret = drm_atomic_commit(state);
3966out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003967 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003968 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
3969 if (ret)
3970 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003971}
3972
3973static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3974 enum pipe pipe,
3975 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003976 uint32_t *val)
3977{
Daniel Vetter46a19182013-11-01 10:50:20 +01003978 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3979 *source = INTEL_PIPE_CRC_SOURCE_PF;
3980
3981 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003982 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3983 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3984 break;
3985 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3986 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3987 break;
3988 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003989 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02003990 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003991
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003992 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3993 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003994 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003995 *val = 0;
3996 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003997 default:
3998 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003999 }
4000
4001 return 0;
4002}
4003
Daniel Vetter926321d2013-10-16 13:30:34 +02004004static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4005 enum intel_pipe_crc_source source)
4006{
4007 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01004008 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004009 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4010 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004011 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004012 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004013 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004014
Damien Lespiaucc3da172013-10-15 18:55:31 +01004015 if (pipe_crc->source == source)
4016 return 0;
4017
Damien Lespiauae676fc2013-10-15 18:55:32 +01004018 /* forbid changing the source without going back to 'none' */
4019 if (pipe_crc->source && source)
4020 return -EINVAL;
4021
Imre Deake1296492016-02-12 18:55:17 +02004022 power_domain = POWER_DOMAIN_PIPE(pipe);
4023 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004024 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4025 return -EIO;
4026 }
4027
Daniel Vetter52f843f2013-10-21 17:26:38 +02004028 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004029 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004030 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004031 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004032 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004033 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004034 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004035 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004036 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004037 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004038
4039 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004040 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004041
Damien Lespiau4b584362013-10-15 18:55:33 +01004042 /* none -> real source transition */
4043 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004044 struct intel_pipe_crc_entry *entries;
4045
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004046 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4047 pipe_name(pipe), pipe_crc_source_name(source));
4048
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004049 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4050 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004051 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004052 if (!entries) {
4053 ret = -ENOMEM;
4054 goto out;
4055 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004056
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004057 /*
4058 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4059 * enabled and disabled dynamically based on package C states,
4060 * user space can't make reliable use of the CRCs, so let's just
4061 * completely disable it.
4062 */
4063 hsw_disable_ips(crtc);
4064
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004065 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004066 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004067 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004068 pipe_crc->head = 0;
4069 pipe_crc->tail = 0;
4070 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004071 }
4072
Damien Lespiaucc3da172013-10-15 18:55:31 +01004073 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004074
Daniel Vetter926321d2013-10-16 13:30:34 +02004075 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4076 POSTING_READ(PIPE_CRC_CTL(pipe));
4077
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004078 /* real source -> none transition */
4079 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004080 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004081 struct intel_crtc *crtc =
4082 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004083
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004084 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4085 pipe_name(pipe));
4086
Daniel Vettera33d7102014-06-06 08:22:08 +02004087 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004088 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004089 intel_wait_for_vblank(dev, pipe);
4090 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004091
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004092 spin_lock_irq(&pipe_crc->lock);
4093 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004094 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004095 pipe_crc->head = 0;
4096 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004097 spin_unlock_irq(&pipe_crc->lock);
4098
4099 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004100
4101 if (IS_G4X(dev))
4102 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004103 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004104 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004105 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004106 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004107
4108 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004109 }
4110
Imre Deake1296492016-02-12 18:55:17 +02004111 ret = 0;
4112
4113out:
4114 intel_display_power_put(dev_priv, power_domain);
4115
4116 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004117}
4118
4119/*
4120 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004121 * command: wsp* object wsp+ name wsp+ source wsp*
4122 * object: 'pipe'
4123 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004124 * source: (none | plane1 | plane2 | pf)
4125 * wsp: (#0x20 | #0x9 | #0xA)+
4126 *
4127 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004128 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4129 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004130 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004131static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004132{
4133 int n_words = 0;
4134
4135 while (*buf) {
4136 char *end;
4137
4138 /* skip leading white space */
4139 buf = skip_spaces(buf);
4140 if (!*buf)
4141 break; /* end of buffer */
4142
4143 /* find end of word */
4144 for (end = buf; *end && !isspace(*end); end++)
4145 ;
4146
4147 if (n_words == max_words) {
4148 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4149 max_words);
4150 return -EINVAL; /* ran out of words[] before bytes */
4151 }
4152
4153 if (*end)
4154 *end++ = '\0';
4155 words[n_words++] = buf;
4156 buf = end;
4157 }
4158
4159 return n_words;
4160}
4161
Damien Lespiaub94dec82013-10-15 18:55:35 +01004162enum intel_pipe_crc_object {
4163 PIPE_CRC_OBJECT_PIPE,
4164};
4165
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004166static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004167 "pipe",
4168};
4169
4170static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004171display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004172{
4173 int i;
4174
4175 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4176 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004177 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004178 return 0;
4179 }
4180
4181 return -EINVAL;
4182}
4183
Damien Lespiaubd9db022013-10-15 18:55:36 +01004184static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004185{
4186 const char name = buf[0];
4187
4188 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4189 return -EINVAL;
4190
4191 *pipe = name - 'A';
4192
4193 return 0;
4194}
4195
4196static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004197display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004198{
4199 int i;
4200
4201 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4202 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004203 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004204 return 0;
4205 }
4206
4207 return -EINVAL;
4208}
4209
Damien Lespiaubd9db022013-10-15 18:55:36 +01004210static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004211{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004212#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004213 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004214 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004215 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004216 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004217 enum intel_pipe_crc_source source;
4218
Damien Lespiaubd9db022013-10-15 18:55:36 +01004219 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004220 if (n_words != N_WORDS) {
4221 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4222 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004223 return -EINVAL;
4224 }
4225
Damien Lespiaubd9db022013-10-15 18:55:36 +01004226 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004227 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004228 return -EINVAL;
4229 }
4230
Damien Lespiaubd9db022013-10-15 18:55:36 +01004231 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004232 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4233 return -EINVAL;
4234 }
4235
Damien Lespiaubd9db022013-10-15 18:55:36 +01004236 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004237 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004238 return -EINVAL;
4239 }
4240
4241 return pipe_crc_set_source(dev, pipe, source);
4242}
4243
Damien Lespiaubd9db022013-10-15 18:55:36 +01004244static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4245 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004246{
4247 struct seq_file *m = file->private_data;
4248 struct drm_device *dev = m->private;
4249 char *tmpbuf;
4250 int ret;
4251
4252 if (len == 0)
4253 return 0;
4254
4255 if (len > PAGE_SIZE - 1) {
4256 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4257 PAGE_SIZE);
4258 return -E2BIG;
4259 }
4260
4261 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4262 if (!tmpbuf)
4263 return -ENOMEM;
4264
4265 if (copy_from_user(tmpbuf, ubuf, len)) {
4266 ret = -EFAULT;
4267 goto out;
4268 }
4269 tmpbuf[len] = '\0';
4270
Damien Lespiaubd9db022013-10-15 18:55:36 +01004271 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004272
4273out:
4274 kfree(tmpbuf);
4275 if (ret < 0)
4276 return ret;
4277
4278 *offp += len;
4279 return len;
4280}
4281
Damien Lespiaubd9db022013-10-15 18:55:36 +01004282static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004283 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004284 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004285 .read = seq_read,
4286 .llseek = seq_lseek,
4287 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004288 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004289};
4290
Todd Previteeb3394fa2015-04-18 00:04:19 -07004291static ssize_t i915_displayport_test_active_write(struct file *file,
4292 const char __user *ubuf,
4293 size_t len, loff_t *offp)
4294{
4295 char *input_buffer;
4296 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004297 struct drm_device *dev;
4298 struct drm_connector *connector;
4299 struct list_head *connector_list;
4300 struct intel_dp *intel_dp;
4301 int val = 0;
4302
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304303 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004304
Todd Previteeb3394fa2015-04-18 00:04:19 -07004305 connector_list = &dev->mode_config.connector_list;
4306
4307 if (len == 0)
4308 return 0;
4309
4310 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4311 if (!input_buffer)
4312 return -ENOMEM;
4313
4314 if (copy_from_user(input_buffer, ubuf, len)) {
4315 status = -EFAULT;
4316 goto out;
4317 }
4318
4319 input_buffer[len] = '\0';
4320 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4321
4322 list_for_each_entry(connector, connector_list, head) {
4323
4324 if (connector->connector_type !=
4325 DRM_MODE_CONNECTOR_DisplayPort)
4326 continue;
4327
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304328 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004329 connector->encoder != NULL) {
4330 intel_dp = enc_to_intel_dp(connector->encoder);
4331 status = kstrtoint(input_buffer, 10, &val);
4332 if (status < 0)
4333 goto out;
4334 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4335 /* To prevent erroneous activation of the compliance
4336 * testing code, only accept an actual value of 1 here
4337 */
4338 if (val == 1)
4339 intel_dp->compliance_test_active = 1;
4340 else
4341 intel_dp->compliance_test_active = 0;
4342 }
4343 }
4344out:
4345 kfree(input_buffer);
4346 if (status < 0)
4347 return status;
4348
4349 *offp += len;
4350 return len;
4351}
4352
4353static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4354{
4355 struct drm_device *dev = m->private;
4356 struct drm_connector *connector;
4357 struct list_head *connector_list = &dev->mode_config.connector_list;
4358 struct intel_dp *intel_dp;
4359
Todd Previteeb3394fa2015-04-18 00:04:19 -07004360 list_for_each_entry(connector, connector_list, head) {
4361
4362 if (connector->connector_type !=
4363 DRM_MODE_CONNECTOR_DisplayPort)
4364 continue;
4365
4366 if (connector->status == connector_status_connected &&
4367 connector->encoder != NULL) {
4368 intel_dp = enc_to_intel_dp(connector->encoder);
4369 if (intel_dp->compliance_test_active)
4370 seq_puts(m, "1");
4371 else
4372 seq_puts(m, "0");
4373 } else
4374 seq_puts(m, "0");
4375 }
4376
4377 return 0;
4378}
4379
4380static int i915_displayport_test_active_open(struct inode *inode,
4381 struct file *file)
4382{
4383 struct drm_device *dev = inode->i_private;
4384
4385 return single_open(file, i915_displayport_test_active_show, dev);
4386}
4387
4388static const struct file_operations i915_displayport_test_active_fops = {
4389 .owner = THIS_MODULE,
4390 .open = i915_displayport_test_active_open,
4391 .read = seq_read,
4392 .llseek = seq_lseek,
4393 .release = single_release,
4394 .write = i915_displayport_test_active_write
4395};
4396
4397static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4398{
4399 struct drm_device *dev = m->private;
4400 struct drm_connector *connector;
4401 struct list_head *connector_list = &dev->mode_config.connector_list;
4402 struct intel_dp *intel_dp;
4403
Todd Previteeb3394fa2015-04-18 00:04:19 -07004404 list_for_each_entry(connector, connector_list, head) {
4405
4406 if (connector->connector_type !=
4407 DRM_MODE_CONNECTOR_DisplayPort)
4408 continue;
4409
4410 if (connector->status == connector_status_connected &&
4411 connector->encoder != NULL) {
4412 intel_dp = enc_to_intel_dp(connector->encoder);
4413 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4414 } else
4415 seq_puts(m, "0");
4416 }
4417
4418 return 0;
4419}
4420static int i915_displayport_test_data_open(struct inode *inode,
4421 struct file *file)
4422{
4423 struct drm_device *dev = inode->i_private;
4424
4425 return single_open(file, i915_displayport_test_data_show, dev);
4426}
4427
4428static const struct file_operations i915_displayport_test_data_fops = {
4429 .owner = THIS_MODULE,
4430 .open = i915_displayport_test_data_open,
4431 .read = seq_read,
4432 .llseek = seq_lseek,
4433 .release = single_release
4434};
4435
4436static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4437{
4438 struct drm_device *dev = m->private;
4439 struct drm_connector *connector;
4440 struct list_head *connector_list = &dev->mode_config.connector_list;
4441 struct intel_dp *intel_dp;
4442
Todd Previteeb3394fa2015-04-18 00:04:19 -07004443 list_for_each_entry(connector, connector_list, head) {
4444
4445 if (connector->connector_type !=
4446 DRM_MODE_CONNECTOR_DisplayPort)
4447 continue;
4448
4449 if (connector->status == connector_status_connected &&
4450 connector->encoder != NULL) {
4451 intel_dp = enc_to_intel_dp(connector->encoder);
4452 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4453 } else
4454 seq_puts(m, "0");
4455 }
4456
4457 return 0;
4458}
4459
4460static int i915_displayport_test_type_open(struct inode *inode,
4461 struct file *file)
4462{
4463 struct drm_device *dev = inode->i_private;
4464
4465 return single_open(file, i915_displayport_test_type_show, dev);
4466}
4467
4468static const struct file_operations i915_displayport_test_type_fops = {
4469 .owner = THIS_MODULE,
4470 .open = i915_displayport_test_type_open,
4471 .read = seq_read,
4472 .llseek = seq_lseek,
4473 .release = single_release
4474};
4475
Damien Lespiau97e94b22014-11-04 17:06:50 +00004476static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004477{
4478 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004479 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004480 int num_levels;
4481
4482 if (IS_CHERRYVIEW(dev))
4483 num_levels = 3;
4484 else if (IS_VALLEYVIEW(dev))
4485 num_levels = 1;
4486 else
4487 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004488
4489 drm_modeset_lock_all(dev);
4490
4491 for (level = 0; level < num_levels; level++) {
4492 unsigned int latency = wm[level];
4493
Damien Lespiau97e94b22014-11-04 17:06:50 +00004494 /*
4495 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004496 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004497 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004498 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4499 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004500 latency *= 10;
4501 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004502 latency *= 5;
4503
4504 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004505 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004506 }
4507
4508 drm_modeset_unlock_all(dev);
4509}
4510
4511static int pri_wm_latency_show(struct seq_file *m, void *data)
4512{
4513 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004514 struct drm_i915_private *dev_priv = dev->dev_private;
4515 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004516
Damien Lespiau97e94b22014-11-04 17:06:50 +00004517 if (INTEL_INFO(dev)->gen >= 9)
4518 latencies = dev_priv->wm.skl_latency;
4519 else
4520 latencies = to_i915(dev)->wm.pri_latency;
4521
4522 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004523
4524 return 0;
4525}
4526
4527static int spr_wm_latency_show(struct seq_file *m, void *data)
4528{
4529 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004530 struct drm_i915_private *dev_priv = dev->dev_private;
4531 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004532
Damien Lespiau97e94b22014-11-04 17:06:50 +00004533 if (INTEL_INFO(dev)->gen >= 9)
4534 latencies = dev_priv->wm.skl_latency;
4535 else
4536 latencies = to_i915(dev)->wm.spr_latency;
4537
4538 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004539
4540 return 0;
4541}
4542
4543static int cur_wm_latency_show(struct seq_file *m, void *data)
4544{
4545 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004546 struct drm_i915_private *dev_priv = dev->dev_private;
4547 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004548
Damien Lespiau97e94b22014-11-04 17:06:50 +00004549 if (INTEL_INFO(dev)->gen >= 9)
4550 latencies = dev_priv->wm.skl_latency;
4551 else
4552 latencies = to_i915(dev)->wm.cur_latency;
4553
4554 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004555
4556 return 0;
4557}
4558
4559static int pri_wm_latency_open(struct inode *inode, struct file *file)
4560{
4561 struct drm_device *dev = inode->i_private;
4562
Ville Syrjäläde38b952015-06-24 22:00:09 +03004563 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004564 return -ENODEV;
4565
4566 return single_open(file, pri_wm_latency_show, dev);
4567}
4568
4569static int spr_wm_latency_open(struct inode *inode, struct file *file)
4570{
4571 struct drm_device *dev = inode->i_private;
4572
Sonika Jindal9ad02572014-07-21 15:23:39 +05304573 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004574 return -ENODEV;
4575
4576 return single_open(file, spr_wm_latency_show, dev);
4577}
4578
4579static int cur_wm_latency_open(struct inode *inode, struct file *file)
4580{
4581 struct drm_device *dev = inode->i_private;
4582
Sonika Jindal9ad02572014-07-21 15:23:39 +05304583 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004584 return -ENODEV;
4585
4586 return single_open(file, cur_wm_latency_show, dev);
4587}
4588
4589static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004590 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004591{
4592 struct seq_file *m = file->private_data;
4593 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004594 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004595 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004596 int level;
4597 int ret;
4598 char tmp[32];
4599
Ville Syrjäläde38b952015-06-24 22:00:09 +03004600 if (IS_CHERRYVIEW(dev))
4601 num_levels = 3;
4602 else if (IS_VALLEYVIEW(dev))
4603 num_levels = 1;
4604 else
4605 num_levels = ilk_wm_max_level(dev) + 1;
4606
Ville Syrjälä369a1342014-01-22 14:36:08 +02004607 if (len >= sizeof(tmp))
4608 return -EINVAL;
4609
4610 if (copy_from_user(tmp, ubuf, len))
4611 return -EFAULT;
4612
4613 tmp[len] = '\0';
4614
Damien Lespiau97e94b22014-11-04 17:06:50 +00004615 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4616 &new[0], &new[1], &new[2], &new[3],
4617 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004618 if (ret != num_levels)
4619 return -EINVAL;
4620
4621 drm_modeset_lock_all(dev);
4622
4623 for (level = 0; level < num_levels; level++)
4624 wm[level] = new[level];
4625
4626 drm_modeset_unlock_all(dev);
4627
4628 return len;
4629}
4630
4631
4632static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4633 size_t len, loff_t *offp)
4634{
4635 struct seq_file *m = file->private_data;
4636 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004637 struct drm_i915_private *dev_priv = dev->dev_private;
4638 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004639
Damien Lespiau97e94b22014-11-04 17:06:50 +00004640 if (INTEL_INFO(dev)->gen >= 9)
4641 latencies = dev_priv->wm.skl_latency;
4642 else
4643 latencies = to_i915(dev)->wm.pri_latency;
4644
4645 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646}
4647
4648static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4649 size_t len, loff_t *offp)
4650{
4651 struct seq_file *m = file->private_data;
4652 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004653 struct drm_i915_private *dev_priv = dev->dev_private;
4654 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004655
Damien Lespiau97e94b22014-11-04 17:06:50 +00004656 if (INTEL_INFO(dev)->gen >= 9)
4657 latencies = dev_priv->wm.skl_latency;
4658 else
4659 latencies = to_i915(dev)->wm.spr_latency;
4660
4661 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004662}
4663
4664static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4665 size_t len, loff_t *offp)
4666{
4667 struct seq_file *m = file->private_data;
4668 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004669 struct drm_i915_private *dev_priv = dev->dev_private;
4670 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004671
Damien Lespiau97e94b22014-11-04 17:06:50 +00004672 if (INTEL_INFO(dev)->gen >= 9)
4673 latencies = dev_priv->wm.skl_latency;
4674 else
4675 latencies = to_i915(dev)->wm.cur_latency;
4676
4677 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004678}
4679
4680static const struct file_operations i915_pri_wm_latency_fops = {
4681 .owner = THIS_MODULE,
4682 .open = pri_wm_latency_open,
4683 .read = seq_read,
4684 .llseek = seq_lseek,
4685 .release = single_release,
4686 .write = pri_wm_latency_write
4687};
4688
4689static const struct file_operations i915_spr_wm_latency_fops = {
4690 .owner = THIS_MODULE,
4691 .open = spr_wm_latency_open,
4692 .read = seq_read,
4693 .llseek = seq_lseek,
4694 .release = single_release,
4695 .write = spr_wm_latency_write
4696};
4697
4698static const struct file_operations i915_cur_wm_latency_fops = {
4699 .owner = THIS_MODULE,
4700 .open = cur_wm_latency_open,
4701 .read = seq_read,
4702 .llseek = seq_lseek,
4703 .release = single_release,
4704 .write = cur_wm_latency_write
4705};
4706
Kees Cook647416f2013-03-10 14:10:06 -07004707static int
4708i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004709{
Kees Cook647416f2013-03-10 14:10:06 -07004710 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004711 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004712
Kees Cook647416f2013-03-10 14:10:06 -07004713 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004714
Kees Cook647416f2013-03-10 14:10:06 -07004715 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004716}
4717
Kees Cook647416f2013-03-10 14:10:06 -07004718static int
4719i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004720{
Kees Cook647416f2013-03-10 14:10:06 -07004721 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004722 struct drm_i915_private *dev_priv = dev->dev_private;
4723
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004724 /*
4725 * There is no safeguard against this debugfs entry colliding
4726 * with the hangcheck calling same i915_handle_error() in
4727 * parallel, causing an explosion. For now we assume that the
4728 * test harness is responsible enough not to inject gpu hangs
4729 * while it is writing to 'i915_wedged'
4730 */
4731
4732 if (i915_reset_in_progress(&dev_priv->gpu_error))
4733 return -EAGAIN;
4734
Imre Deakd46c0512014-04-14 20:24:27 +03004735 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004736
Mika Kuoppala58174462014-02-25 17:11:26 +02004737 i915_handle_error(dev, val,
4738 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004739
4740 intel_runtime_pm_put(dev_priv);
4741
Kees Cook647416f2013-03-10 14:10:06 -07004742 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004743}
4744
Kees Cook647416f2013-03-10 14:10:06 -07004745DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4746 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004747 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004748
Kees Cook647416f2013-03-10 14:10:06 -07004749static int
4750i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004751{
Kees Cook647416f2013-03-10 14:10:06 -07004752 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004753 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004754
Kees Cook647416f2013-03-10 14:10:06 -07004755 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004756
Kees Cook647416f2013-03-10 14:10:06 -07004757 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004758}
4759
Kees Cook647416f2013-03-10 14:10:06 -07004760static int
4761i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004762{
Kees Cook647416f2013-03-10 14:10:06 -07004763 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004764 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004765 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004766
Kees Cook647416f2013-03-10 14:10:06 -07004767 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004768
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004769 ret = mutex_lock_interruptible(&dev->struct_mutex);
4770 if (ret)
4771 return ret;
4772
Daniel Vetter99584db2012-11-14 17:14:04 +01004773 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004774 mutex_unlock(&dev->struct_mutex);
4775
Kees Cook647416f2013-03-10 14:10:06 -07004776 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02004777}
4778
Kees Cook647416f2013-03-10 14:10:06 -07004779DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
4780 i915_ring_stop_get, i915_ring_stop_set,
4781 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02004782
Chris Wilson094f9a52013-09-25 17:34:55 +01004783static int
4784i915_ring_missed_irq_get(void *data, u64 *val)
4785{
4786 struct drm_device *dev = data;
4787 struct drm_i915_private *dev_priv = dev->dev_private;
4788
4789 *val = dev_priv->gpu_error.missed_irq_rings;
4790 return 0;
4791}
4792
4793static int
4794i915_ring_missed_irq_set(void *data, u64 val)
4795{
4796 struct drm_device *dev = data;
4797 struct drm_i915_private *dev_priv = dev->dev_private;
4798 int ret;
4799
4800 /* Lock against concurrent debugfs callers */
4801 ret = mutex_lock_interruptible(&dev->struct_mutex);
4802 if (ret)
4803 return ret;
4804 dev_priv->gpu_error.missed_irq_rings = val;
4805 mutex_unlock(&dev->struct_mutex);
4806
4807 return 0;
4808}
4809
4810DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4811 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4812 "0x%08llx\n");
4813
4814static int
4815i915_ring_test_irq_get(void *data, u64 *val)
4816{
4817 struct drm_device *dev = data;
4818 struct drm_i915_private *dev_priv = dev->dev_private;
4819
4820 *val = dev_priv->gpu_error.test_irq_rings;
4821
4822 return 0;
4823}
4824
4825static int
4826i915_ring_test_irq_set(void *data, u64 val)
4827{
4828 struct drm_device *dev = data;
4829 struct drm_i915_private *dev_priv = dev->dev_private;
4830 int ret;
4831
4832 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4833
4834 /* Lock against concurrent debugfs callers */
4835 ret = mutex_lock_interruptible(&dev->struct_mutex);
4836 if (ret)
4837 return ret;
4838
4839 dev_priv->gpu_error.test_irq_rings = val;
4840 mutex_unlock(&dev->struct_mutex);
4841
4842 return 0;
4843}
4844
4845DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4846 i915_ring_test_irq_get, i915_ring_test_irq_set,
4847 "0x%08llx\n");
4848
Chris Wilsondd624af2013-01-15 12:39:35 +00004849#define DROP_UNBOUND 0x1
4850#define DROP_BOUND 0x2
4851#define DROP_RETIRE 0x4
4852#define DROP_ACTIVE 0x8
4853#define DROP_ALL (DROP_UNBOUND | \
4854 DROP_BOUND | \
4855 DROP_RETIRE | \
4856 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004857static int
4858i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004859{
Kees Cook647416f2013-03-10 14:10:06 -07004860 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004861
Kees Cook647416f2013-03-10 14:10:06 -07004862 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004863}
4864
Kees Cook647416f2013-03-10 14:10:06 -07004865static int
4866i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004867{
Kees Cook647416f2013-03-10 14:10:06 -07004868 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00004869 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004870 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004871
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004872 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004873
4874 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4875 * on ioctls on -EAGAIN. */
4876 ret = mutex_lock_interruptible(&dev->struct_mutex);
4877 if (ret)
4878 return ret;
4879
4880 if (val & DROP_ACTIVE) {
4881 ret = i915_gpu_idle(dev);
4882 if (ret)
4883 goto unlock;
4884 }
4885
4886 if (val & (DROP_RETIRE | DROP_ACTIVE))
4887 i915_gem_retire_requests(dev);
4888
Chris Wilson21ab4e72014-09-09 11:16:08 +01004889 if (val & DROP_BOUND)
4890 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004891
Chris Wilson21ab4e72014-09-09 11:16:08 +01004892 if (val & DROP_UNBOUND)
4893 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004894
4895unlock:
4896 mutex_unlock(&dev->struct_mutex);
4897
Kees Cook647416f2013-03-10 14:10:06 -07004898 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004899}
4900
Kees Cook647416f2013-03-10 14:10:06 -07004901DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4902 i915_drop_caches_get, i915_drop_caches_set,
4903 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004904
Kees Cook647416f2013-03-10 14:10:06 -07004905static int
4906i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004907{
Kees Cook647416f2013-03-10 14:10:06 -07004908 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004909 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004910 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004911
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004912 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004913 return -ENODEV;
4914
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004915 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4916
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004917 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004918 if (ret)
4919 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07004920
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004921 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004922 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004923
Kees Cook647416f2013-03-10 14:10:06 -07004924 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004925}
4926
Kees Cook647416f2013-03-10 14:10:06 -07004927static int
4928i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004929{
Kees Cook647416f2013-03-10 14:10:06 -07004930 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07004931 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304932 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004933 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004934
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004935 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004936 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004937
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004938 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4939
Kees Cook647416f2013-03-10 14:10:06 -07004940 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004941
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004942 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004943 if (ret)
4944 return ret;
4945
Jesse Barnes358733e2011-07-27 11:53:01 -07004946 /*
4947 * Turbo will still be enabled, but won't go above the set value.
4948 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304949 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004950
Akash Goelbc4d91f2015-02-26 16:09:47 +05304951 hw_max = dev_priv->rps.max_freq;
4952 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004953
Ben Widawskyb39fb292014-03-19 18:31:11 -07004954 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004955 mutex_unlock(&dev_priv->rps.hw_lock);
4956 return -EINVAL;
4957 }
4958
Ben Widawskyb39fb292014-03-19 18:31:11 -07004959 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004960
Ville Syrjäläffe02b42015-02-02 19:09:50 +02004961 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004962
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004963 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004964
Kees Cook647416f2013-03-10 14:10:06 -07004965 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004966}
4967
Kees Cook647416f2013-03-10 14:10:06 -07004968DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4969 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004970 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07004971
Kees Cook647416f2013-03-10 14:10:06 -07004972static int
4973i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004974{
Kees Cook647416f2013-03-10 14:10:06 -07004975 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004976 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07004977 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004978
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004979 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004980 return -ENODEV;
4981
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07004982 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
4983
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004984 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004985 if (ret)
4986 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07004987
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004988 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004989 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004990
Kees Cook647416f2013-03-10 14:10:06 -07004991 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004992}
4993
Kees Cook647416f2013-03-10 14:10:06 -07004994static int
4995i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07004996{
Kees Cook647416f2013-03-10 14:10:06 -07004997 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07004998 struct drm_i915_private *dev_priv = dev->dev_private;
Akash Goelbc4d91f2015-02-26 16:09:47 +05304999 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005000 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005001
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07005002 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005003 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005004
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07005005 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5006
Kees Cook647416f2013-03-10 14:10:06 -07005007 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005008
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005009 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005010 if (ret)
5011 return ret;
5012
Jesse Barnes1523c312012-05-25 12:34:54 -07005013 /*
5014 * Turbo will still be enabled, but won't go below the set value.
5015 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305016 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005017
Akash Goelbc4d91f2015-02-26 16:09:47 +05305018 hw_max = dev_priv->rps.max_freq;
5019 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005020
Ben Widawskyb39fb292014-03-19 18:31:11 -07005021 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005022 mutex_unlock(&dev_priv->rps.hw_lock);
5023 return -EINVAL;
5024 }
5025
Ben Widawskyb39fb292014-03-19 18:31:11 -07005026 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005027
Ville Syrjäläffe02b42015-02-02 19:09:50 +02005028 intel_set_rps(dev, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005029
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005030 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005031
Kees Cook647416f2013-03-10 14:10:06 -07005032 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005033}
5034
Kees Cook647416f2013-03-10 14:10:06 -07005035DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5036 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005037 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005038
Kees Cook647416f2013-03-10 14:10:06 -07005039static int
5040i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005041{
Kees Cook647416f2013-03-10 14:10:06 -07005042 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03005043 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005044 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005045 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005046
Daniel Vetter004777c2012-08-09 15:07:01 +02005047 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5048 return -ENODEV;
5049
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005050 ret = mutex_lock_interruptible(&dev->struct_mutex);
5051 if (ret)
5052 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005053 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005054
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005055 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005056
5057 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005058 mutex_unlock(&dev_priv->dev->struct_mutex);
5059
Kees Cook647416f2013-03-10 14:10:06 -07005060 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005061
Kees Cook647416f2013-03-10 14:10:06 -07005062 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005063}
5064
Kees Cook647416f2013-03-10 14:10:06 -07005065static int
5066i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005067{
Kees Cook647416f2013-03-10 14:10:06 -07005068 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005069 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005070 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005071
Daniel Vetter004777c2012-08-09 15:07:01 +02005072 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5073 return -ENODEV;
5074
Kees Cook647416f2013-03-10 14:10:06 -07005075 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005076 return -EINVAL;
5077
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005078 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005079 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005080
5081 /* Update the cache sharing policy here as well */
5082 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5083 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5084 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5085 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5086
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005087 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005088 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005089}
5090
Kees Cook647416f2013-03-10 14:10:06 -07005091DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5092 i915_cache_sharing_get, i915_cache_sharing_set,
5093 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005094
Jeff McGee5d395252015-04-03 18:13:17 -07005095struct sseu_dev_status {
5096 unsigned int slice_total;
5097 unsigned int subslice_total;
5098 unsigned int subslice_per_slice;
5099 unsigned int eu_total;
5100 unsigned int eu_per_subslice;
5101};
5102
5103static void cherryview_sseu_device_status(struct drm_device *dev,
5104 struct sseu_dev_status *stat)
5105{
5106 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005107 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005108 int ss;
5109 u32 sig1[ss_max], sig2[ss_max];
5110
5111 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5112 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5113 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5114 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5115
5116 for (ss = 0; ss < ss_max; ss++) {
5117 unsigned int eu_cnt;
5118
5119 if (sig1[ss] & CHV_SS_PG_ENABLE)
5120 /* skip disabled subslice */
5121 continue;
5122
5123 stat->slice_total = 1;
5124 stat->subslice_per_slice++;
5125 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5126 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5127 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5128 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5129 stat->eu_total += eu_cnt;
5130 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5131 }
5132 stat->subslice_total = stat->subslice_per_slice;
5133}
5134
5135static void gen9_sseu_device_status(struct drm_device *dev,
5136 struct sseu_dev_status *stat)
5137{
5138 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005139 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005140 int s, ss;
5141 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5142
Jeff McGee1c046bc2015-04-03 18:13:18 -07005143 /* BXT has a single slice and at most 3 subslices. */
5144 if (IS_BROXTON(dev)) {
5145 s_max = 1;
5146 ss_max = 3;
5147 }
5148
5149 for (s = 0; s < s_max; s++) {
5150 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5151 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5152 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5153 }
5154
Jeff McGee5d395252015-04-03 18:13:17 -07005155 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5156 GEN9_PGCTL_SSA_EU19_ACK |
5157 GEN9_PGCTL_SSA_EU210_ACK |
5158 GEN9_PGCTL_SSA_EU311_ACK;
5159 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5160 GEN9_PGCTL_SSB_EU19_ACK |
5161 GEN9_PGCTL_SSB_EU210_ACK |
5162 GEN9_PGCTL_SSB_EU311_ACK;
5163
5164 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005165 unsigned int ss_cnt = 0;
5166
Jeff McGee5d395252015-04-03 18:13:17 -07005167 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5168 /* skip disabled slice */
5169 continue;
5170
5171 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005172
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005173 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005174 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5175
Jeff McGee5d395252015-04-03 18:13:17 -07005176 for (ss = 0; ss < ss_max; ss++) {
5177 unsigned int eu_cnt;
5178
Jeff McGee1c046bc2015-04-03 18:13:18 -07005179 if (IS_BROXTON(dev) &&
5180 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5181 /* skip disabled subslice */
5182 continue;
5183
5184 if (IS_BROXTON(dev))
5185 ss_cnt++;
5186
Jeff McGee5d395252015-04-03 18:13:17 -07005187 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5188 eu_mask[ss%2]);
5189 stat->eu_total += eu_cnt;
5190 stat->eu_per_subslice = max(stat->eu_per_subslice,
5191 eu_cnt);
5192 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005193
5194 stat->subslice_total += ss_cnt;
5195 stat->subslice_per_slice = max(stat->subslice_per_slice,
5196 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005197 }
5198}
5199
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005200static void broadwell_sseu_device_status(struct drm_device *dev,
5201 struct sseu_dev_status *stat)
5202{
5203 struct drm_i915_private *dev_priv = dev->dev_private;
5204 int s;
5205 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5206
5207 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5208
5209 if (stat->slice_total) {
5210 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5211 stat->subslice_total = stat->slice_total *
5212 stat->subslice_per_slice;
5213 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5214 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5215
5216 /* subtract fused off EU(s) from enabled slice(s) */
5217 for (s = 0; s < stat->slice_total; s++) {
5218 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5219
5220 stat->eu_total -= hweight8(subslice_7eu);
5221 }
5222 }
5223}
5224
Jeff McGee38732182015-02-13 10:27:54 -06005225static int i915_sseu_status(struct seq_file *m, void *unused)
5226{
5227 struct drm_info_node *node = (struct drm_info_node *) m->private;
5228 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005229 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005230
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005231 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005232 return -ENODEV;
5233
5234 seq_puts(m, "SSEU Device Info\n");
5235 seq_printf(m, " Available Slice Total: %u\n",
5236 INTEL_INFO(dev)->slice_total);
5237 seq_printf(m, " Available Subslice Total: %u\n",
5238 INTEL_INFO(dev)->subslice_total);
5239 seq_printf(m, " Available Subslice Per Slice: %u\n",
5240 INTEL_INFO(dev)->subslice_per_slice);
5241 seq_printf(m, " Available EU Total: %u\n",
5242 INTEL_INFO(dev)->eu_total);
5243 seq_printf(m, " Available EU Per Subslice: %u\n",
5244 INTEL_INFO(dev)->eu_per_subslice);
5245 seq_printf(m, " Has Slice Power Gating: %s\n",
5246 yesno(INTEL_INFO(dev)->has_slice_pg));
5247 seq_printf(m, " Has Subslice Power Gating: %s\n",
5248 yesno(INTEL_INFO(dev)->has_subslice_pg));
5249 seq_printf(m, " Has EU Power Gating: %s\n",
5250 yesno(INTEL_INFO(dev)->has_eu_pg));
5251
Jeff McGee7f992ab2015-02-13 10:27:55 -06005252 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005253 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005254 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005255 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005256 } else if (IS_BROADWELL(dev)) {
5257 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005258 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005259 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005260 }
Jeff McGee5d395252015-04-03 18:13:17 -07005261 seq_printf(m, " Enabled Slice Total: %u\n",
5262 stat.slice_total);
5263 seq_printf(m, " Enabled Subslice Total: %u\n",
5264 stat.subslice_total);
5265 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5266 stat.subslice_per_slice);
5267 seq_printf(m, " Enabled EU Total: %u\n",
5268 stat.eu_total);
5269 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5270 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005271
Jeff McGee38732182015-02-13 10:27:54 -06005272 return 0;
5273}
5274
Ben Widawsky6d794d42011-04-25 11:25:56 -07005275static int i915_forcewake_open(struct inode *inode, struct file *file)
5276{
5277 struct drm_device *dev = inode->i_private;
5278 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005279
Daniel Vetter075edca2012-01-24 09:44:28 +01005280 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005281 return 0;
5282
Chris Wilson6daccb02015-01-16 11:34:35 +02005283 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005284 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005285
5286 return 0;
5287}
5288
Ben Widawskyc43b5632012-04-16 14:07:40 -07005289static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005290{
5291 struct drm_device *dev = inode->i_private;
5292 struct drm_i915_private *dev_priv = dev->dev_private;
5293
Daniel Vetter075edca2012-01-24 09:44:28 +01005294 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005295 return 0;
5296
Mika Kuoppala59bad942015-01-16 11:34:40 +02005297 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005298 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005299
5300 return 0;
5301}
5302
5303static const struct file_operations i915_forcewake_fops = {
5304 .owner = THIS_MODULE,
5305 .open = i915_forcewake_open,
5306 .release = i915_forcewake_release,
5307};
5308
5309static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5310{
5311 struct drm_device *dev = minor->dev;
5312 struct dentry *ent;
5313
5314 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005315 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005316 root, dev,
5317 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005318 if (!ent)
5319 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005320
Ben Widawsky8eb57292011-05-11 15:10:58 -07005321 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005322}
5323
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005324static int i915_debugfs_create(struct dentry *root,
5325 struct drm_minor *minor,
5326 const char *name,
5327 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005328{
5329 struct drm_device *dev = minor->dev;
5330 struct dentry *ent;
5331
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005332 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005333 S_IRUGO | S_IWUSR,
5334 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005335 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005336 if (!ent)
5337 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005338
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005339 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005340}
5341
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005342static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005343 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005344 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005345 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005346 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005347 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005348 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01005349 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005350 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005351 {"i915_gem_request", i915_gem_request_info, 0},
5352 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005353 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005354 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005355 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5356 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5357 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005358 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005359 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005360 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005361 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005362 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305363 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf654449a2015-01-26 18:03:04 +02005364 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005365 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005366 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005367 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005368 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005369 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005370 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005371 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005372 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005373 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005374 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005375 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005376 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005377 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005378 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005379 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005380 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005381 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005382 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005383 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005384 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005385 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005386 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005387 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005388 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005389 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005390 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10005391 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005392 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005393 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005394 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305395 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005396 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005397};
Ben Gamari27c202a2009-07-01 22:26:52 -04005398#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005399
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005400static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005401 const char *name;
5402 const struct file_operations *fops;
5403} i915_debugfs_files[] = {
5404 {"i915_wedged", &i915_wedged_fops},
5405 {"i915_max_freq", &i915_max_freq_fops},
5406 {"i915_min_freq", &i915_min_freq_fops},
5407 {"i915_cache_sharing", &i915_cache_sharing_fops},
5408 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005409 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5410 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005411 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5412 {"i915_error_state", &i915_error_state_fops},
5413 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005414 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005415 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5416 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5417 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005418 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005419 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5420 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5421 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005422};
5423
Damien Lespiau07144422013-10-15 18:55:40 +01005424void intel_display_crc_init(struct drm_device *dev)
5425{
5426 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01005427 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005428
Damien Lespiau055e3932014-08-18 13:49:10 +01005429 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005430 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005431
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005432 pipe_crc->opened = false;
5433 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005434 init_waitqueue_head(&pipe_crc->wq);
5435 }
5436}
5437
Ben Gamari27c202a2009-07-01 22:26:52 -04005438int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005439{
Daniel Vetter34b96742013-07-04 20:49:44 +02005440 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005441
Ben Widawsky6d794d42011-04-25 11:25:56 -07005442 ret = i915_forcewake_create(minor->debugfs_root, minor);
5443 if (ret)
5444 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005445
Damien Lespiau07144422013-10-15 18:55:40 +01005446 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5447 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5448 if (ret)
5449 return ret;
5450 }
5451
Daniel Vetter34b96742013-07-04 20:49:44 +02005452 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5453 ret = i915_debugfs_create(minor->debugfs_root, minor,
5454 i915_debugfs_files[i].name,
5455 i915_debugfs_files[i].fops);
5456 if (ret)
5457 return ret;
5458 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005459
Ben Gamari27c202a2009-07-01 22:26:52 -04005460 return drm_debugfs_create_files(i915_debugfs_list,
5461 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005462 minor->debugfs_root, minor);
5463}
5464
Ben Gamari27c202a2009-07-01 22:26:52 -04005465void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05005466{
Daniel Vetter34b96742013-07-04 20:49:44 +02005467 int i;
5468
Ben Gamari27c202a2009-07-01 22:26:52 -04005469 drm_debugfs_remove_files(i915_debugfs_list,
5470 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005471
Ben Widawsky6d794d42011-04-25 11:25:56 -07005472 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5473 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005474
Daniel Vettere309a992013-10-16 22:55:51 +02005475 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005476 struct drm_info_list *info_list =
5477 (struct drm_info_list *)&i915_pipe_crc_data[i];
5478
5479 drm_debugfs_remove_files(info_list, 1, minor);
5480 }
5481
Daniel Vetter34b96742013-07-04 20:49:44 +02005482 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5483 struct drm_info_list *info_list =
5484 (struct drm_info_list *) i915_debugfs_files[i].fops;
5485
5486 drm_debugfs_remove_files(info_list, 1, minor);
5487 }
Ben Gamari20172632009-02-17 20:08:50 -05005488}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005489
5490struct dpcd_block {
5491 /* DPCD dump start address. */
5492 unsigned int offset;
5493 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5494 unsigned int end;
5495 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5496 size_t size;
5497 /* Only valid for eDP. */
5498 bool edp;
5499};
5500
5501static const struct dpcd_block i915_dpcd_debug[] = {
5502 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5503 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5504 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5505 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5506 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5507 { .offset = DP_SET_POWER },
5508 { .offset = DP_EDP_DPCD_REV },
5509 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5510 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5511 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5512};
5513
5514static int i915_dpcd_show(struct seq_file *m, void *data)
5515{
5516 struct drm_connector *connector = m->private;
5517 struct intel_dp *intel_dp =
5518 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5519 uint8_t buf[16];
5520 ssize_t err;
5521 int i;
5522
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005523 if (connector->status != connector_status_connected)
5524 return -ENODEV;
5525
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005526 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5527 const struct dpcd_block *b = &i915_dpcd_debug[i];
5528 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5529
5530 if (b->edp &&
5531 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5532 continue;
5533
5534 /* low tech for now */
5535 if (WARN_ON(size > sizeof(buf)))
5536 continue;
5537
5538 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5539 if (err <= 0) {
5540 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5541 size, b->offset, err);
5542 continue;
5543 }
5544
5545 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005546 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005547
5548 return 0;
5549}
5550
5551static int i915_dpcd_open(struct inode *inode, struct file *file)
5552{
5553 return single_open(file, i915_dpcd_show, inode->i_private);
5554}
5555
5556static const struct file_operations i915_dpcd_fops = {
5557 .owner = THIS_MODULE,
5558 .open = i915_dpcd_open,
5559 .read = seq_read,
5560 .llseek = seq_lseek,
5561 .release = single_release,
5562};
5563
5564/**
5565 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5566 * @connector: pointer to a registered drm_connector
5567 *
5568 * Cleanup will be done by drm_connector_unregister() through a call to
5569 * drm_debugfs_connector_remove().
5570 *
5571 * Returns 0 on success, negative error codes on error.
5572 */
5573int i915_debugfs_connector_add(struct drm_connector *connector)
5574{
5575 struct dentry *root = connector->debugfs_entry;
5576
5577 /* The connector must have been registered beforehands. */
5578 if (!root)
5579 return -ENODEV;
5580
5581 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5582 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5583 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5584 &i915_dpcd_fops);
5585
5586 return 0;
5587}