blob: 90aef454019393b05a1474c4f5af7ea43992a530 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Damien Lespiau497666d2013-10-15 18:55:39 +010049/* As the drm_debugfs_init() routines are called before dev->dev_private is
50 * allocated we need to hook into the minor for release. */
51static int
52drm_add_fake_info_node(struct drm_minor *minor,
53 struct dentry *ent,
54 const void *key)
55{
56 struct drm_info_node *node;
57
58 node = kmalloc(sizeof(*node), GFP_KERNEL);
59 if (node == NULL) {
60 debugfs_remove(ent);
61 return -ENOMEM;
62 }
63
64 node->minor = minor;
65 node->dent = ent;
66 node->info_ent = (void *) key;
67
68 mutex_lock(&minor->debugfs_lock);
69 list_add(&node->list, &minor->debugfs_list);
70 mutex_unlock(&minor->debugfs_lock);
71
72 return 0;
73}
74
Chris Wilson70d39fe2010-08-25 16:03:34 +010075static int i915_capabilities(struct seq_file *m, void *data)
76{
Damien Lespiau9f25d002014-05-13 15:30:28 +010077 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010078 struct drm_device *dev = node->minor->dev;
79 const struct intel_device_info *info = INTEL_INFO(dev);
80
81 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030082 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010083#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
84#define SEP_SEMICOLON ;
85 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
86#undef PRINT_FLAG
87#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010088
89 return 0;
90}
Ben Gamari433e12f2009-02-17 20:08:51 -050091
Imre Deaka7363de2016-05-12 16:18:52 +030092static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000093{
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010094 return obj->active ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000095}
96
Imre Deaka7363de2016-05-12 16:18:52 +030097static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010098{
99 return obj->pin_display ? 'p' : ' ';
100}
101
Imre Deaka7363de2016-05-12 16:18:52 +0300102static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000103{
Akshay Joshi0206e352011-08-16 15:34:10 -0400104 switch (obj->tiling_mode) {
105 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100106 case I915_TILING_NONE: return ' ';
107 case I915_TILING_X: return 'X';
108 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000110}
111
Imre Deaka7363de2016-05-12 16:18:52 +0300112static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700113{
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100114 return i915_gem_obj_to_ggtt(obj) ? 'g' : ' ';
115}
116
Imre Deaka7363de2016-05-12 16:18:52 +0300117static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100118{
119 return obj->mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700120}
121
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100122static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
123{
124 u64 size = 0;
125 struct i915_vma *vma;
126
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000127 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson596c5922016-02-26 11:03:20 +0000128 if (vma->is_ggtt && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100129 size += vma->node.size;
130 }
131
132 return size;
133}
134
Chris Wilson37811fc2010-08-25 22:45:57 +0100135static void
136describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137{
Chris Wilsonb4716182015-04-27 13:41:17 +0100138 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000139 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700140 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800141 int pin_count = 0;
Dave Gordonc3232b12016-03-23 18:19:53 +0000142 enum intel_engine_id id;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800143
Chris Wilson188c1ab2016-04-03 14:14:20 +0100144 lockdep_assert_held(&obj->base.dev->struct_mutex);
145
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100146 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x [ ",
Chris Wilson37811fc2010-08-25 22:45:57 +0100147 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100148 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100149 get_pin_flag(obj),
150 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700151 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100152 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800153 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100154 obj->base.read_domains,
Chris Wilsonb4716182015-04-27 13:41:17 +0100155 obj->base.write_domain);
Dave Gordonc3232b12016-03-23 18:19:53 +0000156 for_each_engine_id(engine, dev_priv, id)
Chris Wilsonb4716182015-04-27 13:41:17 +0100157 seq_printf(m, "%x ",
Dave Gordonc3232b12016-03-23 18:19:53 +0000158 i915_gem_request_get_seqno(obj->last_read_req[id]));
Chris Wilsonb4716182015-04-27 13:41:17 +0100159 seq_printf(m, "] %x %x%s%s%s",
John Harrison97b2a6a2014-11-24 18:49:26 +0000160 i915_gem_request_get_seqno(obj->last_write_req),
161 i915_gem_request_get_seqno(obj->last_fenced_req),
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100162 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100163 obj->dirty ? " dirty" : "",
164 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
165 if (obj->base.name)
166 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800168 if (vma->pin_count > 0)
169 pin_count++;
Dan Carpenterba0635f2015-02-25 16:17:48 +0300170 }
171 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100172 if (obj->pin_display)
173 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100174 if (obj->fence_reg != I915_FENCE_REG_NONE)
175 seq_printf(m, " (fence: %d)", obj->fence_reg);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000176 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100177 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson596c5922016-02-26 11:03:20 +0000178 vma->is_ggtt ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100179 vma->node.start, vma->node.size);
Chris Wilson596c5922016-02-26 11:03:20 +0000180 if (vma->is_ggtt)
181 seq_printf(m, ", type: %u", vma->ggtt_view.type);
182 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700183 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000184 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100185 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson30154652015-04-07 17:28:24 +0100186 if (obj->pin_display || obj->fault_mappable) {
Chris Wilson6299f992010-11-24 12:23:44 +0000187 char s[3], *t = s;
Chris Wilson30154652015-04-07 17:28:24 +0100188 if (obj->pin_display)
Chris Wilson6299f992010-11-24 12:23:44 +0000189 *t++ = 'p';
190 if (obj->fault_mappable)
191 *t++ = 'f';
192 *t = '\0';
193 seq_printf(m, " (%s mappable)", s);
194 }
Chris Wilsonb4716182015-04-27 13:41:17 +0100195 if (obj->last_write_req != NULL)
John Harrison41c52412014-11-24 18:49:43 +0000196 seq_printf(m, " (%s)",
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000197 i915_gem_request_get_engine(obj->last_write_req)->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200198 if (obj->frontbuffer_bits)
199 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100200}
201
Ben Gamari433e12f2009-02-17 20:08:51 -0500202static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500203{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100204 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 uintptr_t list = (uintptr_t) node->info_ent->data;
206 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500207 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300208 struct drm_i915_private *dev_priv = to_i915(dev);
209 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyca191b12013-07-31 17:00:14 -0700210 struct i915_vma *vma;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300211 u64 total_obj_size, total_gtt_size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100212 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100213
214 ret = mutex_lock_interruptible(&dev->struct_mutex);
215 if (ret)
216 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500217
Ben Widawskyca191b12013-07-31 17:00:14 -0700218 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500219 switch (list) {
220 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100221 seq_puts(m, "Active:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300222 head = &ggtt->base.active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500223 break;
224 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100225 seq_puts(m, "Inactive:\n");
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300226 head = &ggtt->base.inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500227 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500228 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100229 mutex_unlock(&dev->struct_mutex);
230 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500231 }
232
Chris Wilson8f2480f2010-09-26 11:44:19 +0100233 total_obj_size = total_gtt_size = count = 0;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000234 list_for_each_entry(vma, head, vm_link) {
Ben Widawskyca191b12013-07-31 17:00:14 -0700235 seq_printf(m, " ");
236 describe_obj(m, vma->obj);
237 seq_printf(m, "\n");
238 total_obj_size += vma->obj->base.size;
239 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100240 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500241 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100242 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700243
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300244 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson8f2480f2010-09-26 11:44:19 +0100245 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500246 return 0;
247}
248
Chris Wilson6d2b8882013-08-07 18:30:54 +0100249static int obj_rank_by_stolen(void *priv,
250 struct list_head *A, struct list_head *B)
251{
252 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200253 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100254 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200255 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100256
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200257 if (a->stolen->start < b->stolen->start)
258 return -1;
259 if (a->stolen->start > b->stolen->start)
260 return 1;
261 return 0;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100262}
263
264static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
265{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100266 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100267 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100268 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100269 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300270 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100271 LIST_HEAD(stolen);
272 int count, ret;
273
274 ret = mutex_lock_interruptible(&dev->struct_mutex);
275 if (ret)
276 return ret;
277
278 total_obj_size = total_gtt_size = count = 0;
279 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
280 if (obj->stolen == NULL)
281 continue;
282
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100284
285 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100286 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100287 count++;
288 }
289 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
290 if (obj->stolen == NULL)
291 continue;
292
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200293 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100294
295 total_obj_size += obj->base.size;
296 count++;
297 }
298 list_sort(NULL, &stolen, obj_rank_by_stolen);
299 seq_puts(m, "Stolen:\n");
300 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200301 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100302 seq_puts(m, " ");
303 describe_obj(m, obj);
304 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200305 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100306 }
307 mutex_unlock(&dev->struct_mutex);
308
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300309 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b8882013-08-07 18:30:54 +0100310 count, total_obj_size, total_gtt_size);
311 return 0;
312}
313
Chris Wilson6299f992010-11-24 12:23:44 +0000314#define count_objects(list, member) do { \
315 list_for_each_entry(obj, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100316 size += i915_gem_obj_total_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000317 ++count; \
318 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700319 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000320 ++mappable_count; \
321 } \
322 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400323} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000324
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100325struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000326 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300327 unsigned long count;
328 u64 total, unbound;
329 u64 global, shared;
330 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100331};
332
333static int per_file_stats(int id, void *ptr, void *data)
334{
335 struct drm_i915_gem_object *obj = ptr;
336 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000337 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100338
339 stats->count++;
340 stats->total += obj->base.size;
341
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000342 if (obj->base.name || obj->base.dma_buf)
343 stats->shared += obj->base.size;
344
Chris Wilson6313c202014-03-19 13:45:45 +0000345 if (USES_FULL_PPGTT(obj->base.dev)) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000346 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 struct i915_hw_ppgtt *ppgtt;
348
349 if (!drm_mm_node_allocated(&vma->node))
350 continue;
351
Chris Wilson596c5922016-02-26 11:03:20 +0000352 if (vma->is_ggtt) {
Chris Wilson6313c202014-03-19 13:45:45 +0000353 stats->global += obj->base.size;
354 continue;
355 }
356
357 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200358 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000359 continue;
360
John Harrison41c52412014-11-24 18:49:43 +0000361 if (obj->active) /* XXX per-vma statistic */
Chris Wilson6313c202014-03-19 13:45:45 +0000362 stats->active += obj->base.size;
363 else
364 stats->inactive += obj->base.size;
365
366 return 0;
367 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100368 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000369 if (i915_gem_obj_ggtt_bound(obj)) {
370 stats->global += obj->base.size;
John Harrison41c52412014-11-24 18:49:43 +0000371 if (obj->active)
Chris Wilson6313c202014-03-19 13:45:45 +0000372 stats->active += obj->base.size;
373 else
374 stats->inactive += obj->base.size;
375 return 0;
376 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100377 }
378
Chris Wilson6313c202014-03-19 13:45:45 +0000379 if (!list_empty(&obj->global_list))
380 stats->unbound += obj->base.size;
381
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100382 return 0;
383}
384
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100385#define print_file_stats(m, name, stats) do { \
386 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300387 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100388 name, \
389 stats.count, \
390 stats.total, \
391 stats.active, \
392 stats.inactive, \
393 stats.global, \
394 stats.shared, \
395 stats.unbound); \
396} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800397
398static void print_batch_pool_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
400{
401 struct drm_i915_gem_object *obj;
402 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000403 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000404 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800405
406 memset(&stats, 0, sizeof(stats));
407
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000408 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000409 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100410 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000411 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100412 batch_pool_link)
413 per_file_stats(0, obj, &stats);
414 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100415 }
Brad Volkin493018d2014-12-11 12:13:08 -0800416
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100417 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800418}
419
Chris Wilson15da9562016-05-24 14:53:43 +0100420static int per_file_ctx_stats(int id, void *ptr, void *data)
421{
422 struct i915_gem_context *ctx = ptr;
423 int n;
424
425 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
426 if (ctx->engine[n].state)
427 per_file_stats(0, ctx->engine[n].state, data);
428 if (ctx->engine[n].ringbuf)
429 per_file_stats(0, ctx->engine[n].ringbuf->obj, data);
430 }
431
432 return 0;
433}
434
435static void print_context_stats(struct seq_file *m,
436 struct drm_i915_private *dev_priv)
437{
438 struct file_stats stats;
439 struct drm_file *file;
440
441 memset(&stats, 0, sizeof(stats));
442
Chris Wilson91c8a322016-07-05 10:40:23 +0100443 mutex_lock(&dev_priv->drm.struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100444 if (dev_priv->kernel_context)
445 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
446
Chris Wilson91c8a322016-07-05 10:40:23 +0100447 list_for_each_entry(file, &dev_priv->drm.filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100448 struct drm_i915_file_private *fpriv = file->driver_priv;
449 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
450 }
Chris Wilson91c8a322016-07-05 10:40:23 +0100451 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100452
453 print_file_stats(m, "[k]contexts", stats);
454}
455
Ben Widawskyca191b12013-07-31 17:00:14 -0700456#define count_vmas(list, member) do { \
457 list_for_each_entry(vma, list, member) { \
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100458 size += i915_gem_obj_total_ggtt_size(vma->obj); \
Ben Widawskyca191b12013-07-31 17:00:14 -0700459 ++count; \
460 if (vma->obj->map_and_fenceable) { \
461 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
462 ++mappable_count; \
463 } \
464 } \
465} while (0)
466
467static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100468{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100469 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100470 struct drm_device *dev = node->minor->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300471 struct drm_i915_private *dev_priv = to_i915(dev);
472 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200473 u32 count, mappable_count, purgeable_count;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300474 u64 size, mappable_size, purgeable_size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100475 unsigned long pin_mapped_count = 0, pin_mapped_purgeable_count = 0;
476 u64 pin_mapped_size = 0, pin_mapped_purgeable_size = 0;
Chris Wilson6299f992010-11-24 12:23:44 +0000477 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100478 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700479 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100480 int ret;
481
482 ret = mutex_lock_interruptible(&dev->struct_mutex);
483 if (ret)
484 return ret;
485
Chris Wilson6299f992010-11-24 12:23:44 +0000486 seq_printf(m, "%u objects, %zu bytes\n",
487 dev_priv->mm.object_count,
488 dev_priv->mm.object_memory);
489
490 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700491 count_objects(&dev_priv->mm.bound_list, global_list);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300492 seq_printf(m, "%u [%u] objects, %llu [%llu] bytes in gtt\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000493 count, mappable_count, size, mappable_size);
494
495 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300496 count_vmas(&ggtt->base.active_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300497 seq_printf(m, " %u [%u] active objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000498 count, mappable_count, size, mappable_size);
499
500 size = count = mappable_size = mappable_count = 0;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300501 count_vmas(&ggtt->base.inactive_list, vm_link);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300502 seq_printf(m, " %u [%u] inactive objects, %llu [%llu] bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000503 count, mappable_count, size, mappable_size);
504
Chris Wilsonb7abb712012-08-20 11:33:30 +0200505 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700506 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200507 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200508 if (obj->madv == I915_MADV_DONTNEED)
509 purgeable_size += obj->base.size, ++purgeable_count;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100510 if (obj->mapping) {
511 pin_mapped_count++;
512 pin_mapped_size += obj->base.size;
513 if (obj->pages_pin_count == 0) {
514 pin_mapped_purgeable_count++;
515 pin_mapped_purgeable_size += obj->base.size;
516 }
517 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200518 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300519 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
Chris Wilson6c085a72012-08-20 11:40:46 +0200520
Chris Wilson6299f992010-11-24 12:23:44 +0000521 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700522 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000523 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000525 ++count;
526 }
Chris Wilson30154652015-04-07 17:28:24 +0100527 if (obj->pin_display) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700528 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000529 ++mappable_count;
530 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200531 if (obj->madv == I915_MADV_DONTNEED) {
532 purgeable_size += obj->base.size;
533 ++purgeable_count;
534 }
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100535 if (obj->mapping) {
536 pin_mapped_count++;
537 pin_mapped_size += obj->base.size;
538 if (obj->pages_pin_count == 0) {
539 pin_mapped_purgeable_count++;
540 pin_mapped_purgeable_size += obj->base.size;
541 }
542 }
Chris Wilson6299f992010-11-24 12:23:44 +0000543 }
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300544 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200545 purgeable_count, purgeable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300546 seq_printf(m, "%u pinned mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000547 mappable_count, mappable_size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300548 seq_printf(m, "%u fault mappable objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000549 count, size);
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100550 seq_printf(m,
551 "%lu [%lu] pin mapped objects, %llu [%llu] bytes [purgeable]\n",
552 pin_mapped_count, pin_mapped_purgeable_count,
553 pin_mapped_size, pin_mapped_purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000554
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300555 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300556 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100557
Damien Lespiau267f0c92013-06-24 22:59:48 +0100558 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800559 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200560 mutex_unlock(&dev->struct_mutex);
561
562 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100563 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100564 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
565 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900566 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100567
568 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000569 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100570 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100571 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100572 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900573 /*
574 * Although we have a valid reference on file->pid, that does
575 * not guarantee that the task_struct who called get_pid() is
576 * still alive (e.g. get_pid(current) => fork() => exit()).
577 * Therefore, we need to protect this ->comm access using RCU.
578 */
579 rcu_read_lock();
580 task = pid_task(file->pid, PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800581 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900582 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100583 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200584 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100585
586 return 0;
587}
588
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100589static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000590{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100591 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000592 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100593 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100594 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson08c18322011-01-10 00:00:24 +0000595 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300596 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000597 int count, ret;
598
599 ret = mutex_lock_interruptible(&dev->struct_mutex);
600 if (ret)
601 return ret;
602
603 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700604 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800605 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100606 continue;
607
Damien Lespiau267f0c92013-06-24 22:59:48 +0100608 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000609 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100610 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000611 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100612 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000613 count++;
614 }
615
616 mutex_unlock(&dev->struct_mutex);
617
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300618 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000619 count, total_obj_size, total_gtt_size);
620
621 return 0;
622}
623
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100624static int i915_gem_pageflip_info(struct seq_file *m, void *data)
625{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100626 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100627 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100628 struct drm_i915_private *dev_priv = to_i915(dev);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100629 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200630 int ret;
631
632 ret = mutex_lock_interruptible(&dev->struct_mutex);
633 if (ret)
634 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100635
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100636 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800637 const char pipe = pipe_name(crtc->pipe);
638 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200639 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100640
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200641 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200642 work = crtc->flip_work;
643 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800644 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100645 pipe, plane);
646 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200647 u32 pending;
648 u32 addr;
649
650 pending = atomic_read(&work->pending);
651 if (pending) {
652 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
653 pipe, plane);
654 } else {
655 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
656 pipe, plane);
657 }
658 if (work->flip_queued_req) {
659 struct intel_engine_cs *engine = i915_gem_request_get_engine(work->flip_queued_req);
660
661 seq_printf(m, "Flip queued on %s at seqno %x, next seqno %x [current breadcrumb %x], completed? %d\n",
662 engine->name,
663 i915_gem_request_get_seqno(work->flip_queued_req),
664 dev_priv->next_seqno,
Chris Wilson1b7744e2016-07-01 17:23:17 +0100665 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100666 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200667 } else
668 seq_printf(m, "Flip not associated with any ring\n");
669 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
670 work->flip_queued_vblank,
671 work->flip_ready_vblank,
672 intel_crtc_get_vblank_counter(crtc));
673 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
674
675 if (INTEL_INFO(dev)->gen >= 4)
676 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
677 else
678 addr = I915_READ(DSPADDR(crtc->plane));
679 seq_printf(m, "Current scanout address 0x%08x\n", addr);
680
681 if (work->pending_flip_obj) {
682 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
683 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100684 }
685 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200686 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100687 }
688
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200689 mutex_unlock(&dev->struct_mutex);
690
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100691 return 0;
692}
693
Brad Volkin493018d2014-12-11 12:13:08 -0800694static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
695{
696 struct drm_info_node *node = m->private;
697 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100698 struct drm_i915_private *dev_priv = to_i915(dev);
Brad Volkin493018d2014-12-11 12:13:08 -0800699 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000700 struct intel_engine_cs *engine;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100701 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000702 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800703
704 ret = mutex_lock_interruptible(&dev->struct_mutex);
705 if (ret)
706 return ret;
707
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000708 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000709 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100710 int count;
711
712 count = 0;
713 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100715 batch_pool_link)
716 count++;
717 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000718 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100719
720 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000721 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100722 batch_pool_link) {
723 seq_puts(m, " ");
724 describe_obj(m, obj);
725 seq_putc(m, '\n');
726 }
727
728 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100729 }
Brad Volkin493018d2014-12-11 12:13:08 -0800730 }
731
Chris Wilson8d9d5742015-04-07 16:20:38 +0100732 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800733
734 mutex_unlock(&dev->struct_mutex);
735
736 return 0;
737}
738
Ben Gamari20172632009-02-17 20:08:50 -0500739static int i915_gem_request_info(struct seq_file *m, void *data)
740{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100741 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500742 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100743 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000744 struct intel_engine_cs *engine;
Daniel Vettereed29a52015-05-21 14:21:25 +0200745 struct drm_i915_gem_request *req;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000746 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100747
748 ret = mutex_lock_interruptible(&dev->struct_mutex);
749 if (ret)
750 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500751
Chris Wilson2d1070b2015-04-01 10:36:56 +0100752 any = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000753 for_each_engine(engine, dev_priv) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100754 int count;
755
756 count = 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000757 list_for_each_entry(req, &engine->request_list, list)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100758 count++;
759 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100760 continue;
761
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000762 seq_printf(m, "%s requests: %d\n", engine->name, count);
763 list_for_each_entry(req, &engine->request_list, list) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100764 struct task_struct *task;
765
766 rcu_read_lock();
767 task = NULL;
Daniel Vettereed29a52015-05-21 14:21:25 +0200768 if (req->pid)
769 task = pid_task(req->pid, PIDTYPE_PID);
Chris Wilson2d1070b2015-04-01 10:36:56 +0100770 seq_printf(m, " %x @ %d: %s [%d]\n",
Daniel Vettereed29a52015-05-21 14:21:25 +0200771 req->seqno,
772 (int) (jiffies - req->emitted_jiffies),
Chris Wilson2d1070b2015-04-01 10:36:56 +0100773 task ? task->comm : "<unknown>",
774 task ? task->pid : -1);
775 rcu_read_unlock();
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100776 }
Chris Wilson2d1070b2015-04-01 10:36:56 +0100777
778 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500779 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100780 mutex_unlock(&dev->struct_mutex);
781
Chris Wilson2d1070b2015-04-01 10:36:56 +0100782 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100783 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100784
Ben Gamari20172632009-02-17 20:08:50 -0500785 return 0;
786}
787
Chris Wilsonb2223492010-10-27 15:27:33 +0100788static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000789 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100790{
Chris Wilson688e6c72016-07-01 17:23:15 +0100791 struct intel_breadcrumbs *b = &engine->breadcrumbs;
792 struct rb_node *rb;
793
Chris Wilson12471ba2016-04-09 10:57:55 +0100794 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100795 engine->name, intel_engine_get_seqno(engine));
Chris Wilsonaca34b62016-07-06 12:39:02 +0100796 seq_printf(m, "Current user interrupts (%s): %lx\n",
797 engine->name, READ_ONCE(engine->breadcrumbs.irq_wakeups));
Chris Wilson688e6c72016-07-01 17:23:15 +0100798
799 spin_lock(&b->lock);
800 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
801 struct intel_wait *w = container_of(rb, typeof(*w), node);
802
803 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
804 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
805 }
806 spin_unlock(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100807}
808
Ben Gamari20172632009-02-17 20:08:50 -0500809static int i915_gem_seqno_info(struct seq_file *m, void *data)
810{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100811 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500812 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100813 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000814 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000815 int ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100816
817 ret = mutex_lock_interruptible(&dev->struct_mutex);
818 if (ret)
819 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200820 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500821
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000822 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000823 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100824
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200825 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100826 mutex_unlock(&dev->struct_mutex);
827
Ben Gamari20172632009-02-17 20:08:50 -0500828 return 0;
829}
830
831
832static int i915_interrupt_info(struct seq_file *m, void *data)
833{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100834 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500835 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100836 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000837 struct intel_engine_cs *engine;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800838 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100839
840 ret = mutex_lock_interruptible(&dev->struct_mutex);
841 if (ret)
842 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200843 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500844
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300845 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300846 seq_printf(m, "Master Interrupt Control:\t%08x\n",
847 I915_READ(GEN8_MASTER_IRQ));
848
849 seq_printf(m, "Display IER:\t%08x\n",
850 I915_READ(VLV_IER));
851 seq_printf(m, "Display IIR:\t%08x\n",
852 I915_READ(VLV_IIR));
853 seq_printf(m, "Display IIR_RW:\t%08x\n",
854 I915_READ(VLV_IIR_RW));
855 seq_printf(m, "Display IMR:\t%08x\n",
856 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100857 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300858 seq_printf(m, "Pipe %c stat:\t%08x\n",
859 pipe_name(pipe),
860 I915_READ(PIPESTAT(pipe)));
861
862 seq_printf(m, "Port hotplug:\t%08x\n",
863 I915_READ(PORT_HOTPLUG_EN));
864 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
865 I915_READ(VLV_DPFLIPSTAT));
866 seq_printf(m, "DPINVGTT:\t%08x\n",
867 I915_READ(DPINVGTT));
868
869 for (i = 0; i < 4; i++) {
870 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
871 i, I915_READ(GEN8_GT_IMR(i)));
872 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
873 i, I915_READ(GEN8_GT_IIR(i)));
874 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
875 i, I915_READ(GEN8_GT_IER(i)));
876 }
877
878 seq_printf(m, "PCU interrupt mask:\t%08x\n",
879 I915_READ(GEN8_PCU_IMR));
880 seq_printf(m, "PCU interrupt identity:\t%08x\n",
881 I915_READ(GEN8_PCU_IIR));
882 seq_printf(m, "PCU interrupt enable:\t%08x\n",
883 I915_READ(GEN8_PCU_IER));
884 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700885 seq_printf(m, "Master Interrupt Control:\t%08x\n",
886 I915_READ(GEN8_MASTER_IRQ));
887
888 for (i = 0; i < 4; i++) {
889 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
890 i, I915_READ(GEN8_GT_IMR(i)));
891 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
892 i, I915_READ(GEN8_GT_IIR(i)));
893 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
894 i, I915_READ(GEN8_GT_IER(i)));
895 }
896
Damien Lespiau055e3932014-08-18 13:49:10 +0100897 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200898 enum intel_display_power_domain power_domain;
899
900 power_domain = POWER_DOMAIN_PIPE(pipe);
901 if (!intel_display_power_get_if_enabled(dev_priv,
902 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300903 seq_printf(m, "Pipe %c power disabled\n",
904 pipe_name(pipe));
905 continue;
906 }
Ben Widawskya123f152013-11-02 21:07:10 -0700907 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000908 pipe_name(pipe),
909 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700910 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000911 pipe_name(pipe),
912 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700913 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000914 pipe_name(pipe),
915 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200916
917 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700918 }
919
920 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
921 I915_READ(GEN8_DE_PORT_IMR));
922 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
923 I915_READ(GEN8_DE_PORT_IIR));
924 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
925 I915_READ(GEN8_DE_PORT_IER));
926
927 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
928 I915_READ(GEN8_DE_MISC_IMR));
929 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
930 I915_READ(GEN8_DE_MISC_IIR));
931 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
932 I915_READ(GEN8_DE_MISC_IER));
933
934 seq_printf(m, "PCU interrupt mask:\t%08x\n",
935 I915_READ(GEN8_PCU_IMR));
936 seq_printf(m, "PCU interrupt identity:\t%08x\n",
937 I915_READ(GEN8_PCU_IIR));
938 seq_printf(m, "PCU interrupt enable:\t%08x\n",
939 I915_READ(GEN8_PCU_IER));
940 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700941 seq_printf(m, "Display IER:\t%08x\n",
942 I915_READ(VLV_IER));
943 seq_printf(m, "Display IIR:\t%08x\n",
944 I915_READ(VLV_IIR));
945 seq_printf(m, "Display IIR_RW:\t%08x\n",
946 I915_READ(VLV_IIR_RW));
947 seq_printf(m, "Display IMR:\t%08x\n",
948 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100949 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700950 seq_printf(m, "Pipe %c stat:\t%08x\n",
951 pipe_name(pipe),
952 I915_READ(PIPESTAT(pipe)));
953
954 seq_printf(m, "Master IER:\t%08x\n",
955 I915_READ(VLV_MASTER_IER));
956
957 seq_printf(m, "Render IER:\t%08x\n",
958 I915_READ(GTIER));
959 seq_printf(m, "Render IIR:\t%08x\n",
960 I915_READ(GTIIR));
961 seq_printf(m, "Render IMR:\t%08x\n",
962 I915_READ(GTIMR));
963
964 seq_printf(m, "PM IER:\t\t%08x\n",
965 I915_READ(GEN6_PMIER));
966 seq_printf(m, "PM IIR:\t\t%08x\n",
967 I915_READ(GEN6_PMIIR));
968 seq_printf(m, "PM IMR:\t\t%08x\n",
969 I915_READ(GEN6_PMIMR));
970
971 seq_printf(m, "Port hotplug:\t%08x\n",
972 I915_READ(PORT_HOTPLUG_EN));
973 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
974 I915_READ(VLV_DPFLIPSTAT));
975 seq_printf(m, "DPINVGTT:\t%08x\n",
976 I915_READ(DPINVGTT));
977
978 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800979 seq_printf(m, "Interrupt enable: %08x\n",
980 I915_READ(IER));
981 seq_printf(m, "Interrupt identity: %08x\n",
982 I915_READ(IIR));
983 seq_printf(m, "Interrupt mask: %08x\n",
984 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100985 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800986 seq_printf(m, "Pipe %c stat: %08x\n",
987 pipe_name(pipe),
988 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800989 } else {
990 seq_printf(m, "North Display Interrupt enable: %08x\n",
991 I915_READ(DEIER));
992 seq_printf(m, "North Display Interrupt identity: %08x\n",
993 I915_READ(DEIIR));
994 seq_printf(m, "North Display Interrupt mask: %08x\n",
995 I915_READ(DEIMR));
996 seq_printf(m, "South Display Interrupt enable: %08x\n",
997 I915_READ(SDEIER));
998 seq_printf(m, "South Display Interrupt identity: %08x\n",
999 I915_READ(SDEIIR));
1000 seq_printf(m, "South Display Interrupt mask: %08x\n",
1001 I915_READ(SDEIMR));
1002 seq_printf(m, "Graphics Interrupt enable: %08x\n",
1003 I915_READ(GTIER));
1004 seq_printf(m, "Graphics Interrupt identity: %08x\n",
1005 I915_READ(GTIIR));
1006 seq_printf(m, "Graphics Interrupt mask: %08x\n",
1007 I915_READ(GTIMR));
1008 }
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001009 for_each_engine(engine, dev_priv) {
Ben Widawskya123f152013-11-02 21:07:10 -07001010 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01001011 seq_printf(m,
1012 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001013 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +00001014 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001015 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +00001016 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001017 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001018 mutex_unlock(&dev->struct_mutex);
1019
Ben Gamari20172632009-02-17 20:08:50 -05001020 return 0;
1021}
1022
Chris Wilsona6172a82009-02-11 14:26:38 +00001023static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
1024{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001025 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +00001026 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001027 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001028 int i, ret;
1029
1030 ret = mutex_lock_interruptible(&dev->struct_mutex);
1031 if (ret)
1032 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +00001033
Chris Wilsona6172a82009-02-11 14:26:38 +00001034 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
1035 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001036 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +00001037
Chris Wilson6c085a72012-08-20 11:40:46 +02001038 seq_printf(m, "Fence %d, pin count = %d, object = ",
1039 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +01001040 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001041 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +01001042 else
Chris Wilson05394f32010-11-08 19:18:58 +00001043 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001044 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +00001045 }
1046
Chris Wilson05394f32010-11-08 19:18:58 +00001047 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +00001048 return 0;
1049}
1050
Ben Gamari20172632009-02-17 20:08:50 -05001051static int i915_hws_info(struct seq_file *m, void *data)
1052{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001053 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -05001054 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001055 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001056 struct intel_engine_cs *engine;
Daniel Vetter1a240d42012-11-29 22:18:51 +01001057 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +01001058 int i;
Ben Gamari20172632009-02-17 20:08:50 -05001059
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001060 engine = &dev_priv->engine[(uintptr_t)node->info_ent->data];
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001061 hws = engine->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -05001062 if (hws == NULL)
1063 return 0;
1064
1065 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
1066 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
1067 i * 4,
1068 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
1069 }
1070 return 0;
1071}
1072
Daniel Vetterd5442302012-04-27 15:17:40 +02001073static ssize_t
1074i915_error_state_write(struct file *filp,
1075 const char __user *ubuf,
1076 size_t cnt,
1077 loff_t *ppos)
1078{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001079 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001080 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001081 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +02001082
1083 DRM_DEBUG_DRIVER("Resetting error state\n");
1084
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001085 ret = mutex_lock_interruptible(&dev->struct_mutex);
1086 if (ret)
1087 return ret;
1088
Daniel Vetterd5442302012-04-27 15:17:40 +02001089 i915_destroy_error_state(dev);
1090 mutex_unlock(&dev->struct_mutex);
1091
1092 return cnt;
1093}
1094
1095static int i915_error_state_open(struct inode *inode, struct file *file)
1096{
1097 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +02001098 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +02001099
1100 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
1101 if (!error_priv)
1102 return -ENOMEM;
1103
1104 error_priv->dev = dev;
1105
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001106 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001107
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001108 file->private_data = error_priv;
1109
1110 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +02001111}
1112
1113static int i915_error_state_release(struct inode *inode, struct file *file)
1114{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001115 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +02001116
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +03001117 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +02001118 kfree(error_priv);
1119
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001120 return 0;
1121}
1122
1123static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
1124 size_t count, loff_t *pos)
1125{
1126 struct i915_error_state_file_priv *error_priv = file->private_data;
1127 struct drm_i915_error_state_buf error_str;
1128 loff_t tmp_pos = 0;
1129 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001130 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001131
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001132 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001133 if (ret)
1134 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001135
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001136 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001137 if (ret)
1138 goto out;
1139
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001140 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1141 error_str.buf,
1142 error_str.bytes);
1143
1144 if (ret_count < 0)
1145 ret = ret_count;
1146 else
1147 *pos = error_str.start + ret_count;
1148out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001149 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001150 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001151}
1152
1153static const struct file_operations i915_error_state_fops = {
1154 .owner = THIS_MODULE,
1155 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001156 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001157 .write = i915_error_state_write,
1158 .llseek = default_llseek,
1159 .release = i915_error_state_release,
1160};
1161
Kees Cook647416f2013-03-10 14:10:06 -07001162static int
1163i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001164{
Kees Cook647416f2013-03-10 14:10:06 -07001165 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001166 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala40633212012-12-04 15:12:00 +02001167 int ret;
1168
1169 ret = mutex_lock_interruptible(&dev->struct_mutex);
1170 if (ret)
1171 return ret;
1172
Kees Cook647416f2013-03-10 14:10:06 -07001173 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +02001174 mutex_unlock(&dev->struct_mutex);
1175
Kees Cook647416f2013-03-10 14:10:06 -07001176 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001177}
1178
Kees Cook647416f2013-03-10 14:10:06 -07001179static int
1180i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001181{
Kees Cook647416f2013-03-10 14:10:06 -07001182 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001183 int ret;
1184
Mika Kuoppala40633212012-12-04 15:12:00 +02001185 ret = mutex_lock_interruptible(&dev->struct_mutex);
1186 if (ret)
1187 return ret;
1188
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001189 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001190 mutex_unlock(&dev->struct_mutex);
1191
Kees Cook647416f2013-03-10 14:10:06 -07001192 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001193}
1194
Kees Cook647416f2013-03-10 14:10:06 -07001195DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1196 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001197 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001198
Deepak Sadb4bd12014-03-31 11:30:02 +05301199static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001200{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001201 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001202 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001203 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001204 int ret = 0;
1205
1206 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001207
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001208 if (IS_GEN5(dev)) {
1209 u16 rgvswctl = I915_READ16(MEMSWCTL);
1210 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1211
1212 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1213 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1214 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1215 MEMSTAT_VID_SHIFT);
1216 seq_printf(m, "Current P-state: %d\n",
1217 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Wayne Boyer666a4532015-12-09 12:29:35 -08001218 } else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
1219 u32 freq_sts;
1220
1221 mutex_lock(&dev_priv->rps.hw_lock);
1222 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1223 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1224 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1225
1226 seq_printf(m, "actual GPU freq: %d MHz\n",
1227 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1228
1229 seq_printf(m, "current GPU freq: %d MHz\n",
1230 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1231
1232 seq_printf(m, "max GPU freq: %d MHz\n",
1233 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1234
1235 seq_printf(m, "min GPU freq: %d MHz\n",
1236 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1237
1238 seq_printf(m, "idle GPU freq: %d MHz\n",
1239 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1240
1241 seq_printf(m,
1242 "efficient (RPe) frequency: %d MHz\n",
1243 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1244 mutex_unlock(&dev_priv->rps.hw_lock);
1245 } else if (INTEL_INFO(dev)->gen >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001246 u32 rp_state_limits;
1247 u32 gt_perf_status;
1248 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001249 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001250 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001251 u32 rpupei, rpcurup, rpprevup;
1252 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001253 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001254 int max_freq;
1255
Bob Paauwe35040562015-06-25 14:54:07 -07001256 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1257 if (IS_BROXTON(dev)) {
1258 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1259 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1260 } else {
1261 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1262 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1263 }
1264
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001265 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001266 ret = mutex_lock_interruptible(&dev->struct_mutex);
1267 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001268 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001269
Mika Kuoppala59bad942015-01-16 11:34:40 +02001270 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001271
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001272 reqf = I915_READ(GEN6_RPNSWREQ);
Akash Goel60260a52015-03-06 11:07:21 +05301273 if (IS_GEN9(dev))
1274 reqf >>= 23;
1275 else {
1276 reqf &= ~GEN6_TURBO_DISABLE;
1277 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
1278 reqf >>= 24;
1279 else
1280 reqf >>= 25;
1281 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001282 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001283
Chris Wilson0d8f9492014-03-27 09:06:14 +00001284 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1285 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1286 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1287
Jesse Barnesccab5c82011-01-18 15:49:25 -08001288 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301289 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1290 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1291 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1292 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1293 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1294 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
Akash Goel60260a52015-03-06 11:07:21 +05301295 if (IS_GEN9(dev))
1296 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
1297 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001298 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1299 else
1300 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001301 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001302
Mika Kuoppala59bad942015-01-16 11:34:40 +02001303 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001304 mutex_unlock(&dev->struct_mutex);
1305
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001306 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1307 pm_ier = I915_READ(GEN6_PMIER);
1308 pm_imr = I915_READ(GEN6_PMIMR);
1309 pm_isr = I915_READ(GEN6_PMISR);
1310 pm_iir = I915_READ(GEN6_PMIIR);
1311 pm_mask = I915_READ(GEN6_PMINTRMSK);
1312 } else {
1313 pm_ier = I915_READ(GEN8_GT_IER(2));
1314 pm_imr = I915_READ(GEN8_GT_IMR(2));
1315 pm_isr = I915_READ(GEN8_GT_ISR(2));
1316 pm_iir = I915_READ(GEN8_GT_IIR(2));
1317 pm_mask = I915_READ(GEN6_PMINTRMSK);
1318 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001319 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001320 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301321 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001322 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001323 seq_printf(m, "Render p-state ratio: %d\n",
Akash Goel60260a52015-03-06 11:07:21 +05301324 (gt_perf_status & (IS_GEN9(dev) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001325 seq_printf(m, "Render p-state VID: %d\n",
1326 gt_perf_status & 0xff);
1327 seq_printf(m, "Render p-state limit: %d\n",
1328 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001329 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1330 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1331 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1332 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001333 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001334 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301335 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1336 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1337 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1338 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1339 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1340 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001341 seq_printf(m, "Up threshold: %d%%\n",
1342 dev_priv->rps.up_threshold);
1343
Akash Goeld6cda9c2016-04-23 00:05:46 +05301344 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1345 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1346 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1347 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1348 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1349 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001350 seq_printf(m, "Down threshold: %d%%\n",
1351 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001352
Bob Paauwe35040562015-06-25 14:54:07 -07001353 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 0 :
1354 rp_state_cap >> 16) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001355 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1356 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001357 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001358 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001359
1360 max_freq = (rp_state_cap & 0xff00) >> 8;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001361 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1362 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001363 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001364 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001365
Bob Paauwe35040562015-06-25 14:54:07 -07001366 max_freq = (IS_BROXTON(dev) ? rp_state_cap >> 16 :
1367 rp_state_cap >> 0) & 0xff;
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001368 max_freq *= (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1369 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001370 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001371 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001372 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001373 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001374
Chris Wilsond86ed342015-04-27 13:41:19 +01001375 seq_printf(m, "Current freq: %d MHz\n",
1376 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1377 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001378 seq_printf(m, "Idle freq: %d MHz\n",
1379 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001380 seq_printf(m, "Min freq: %d MHz\n",
1381 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001382 seq_printf(m, "Boost freq: %d MHz\n",
1383 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001384 seq_printf(m, "Max freq: %d MHz\n",
1385 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1386 seq_printf(m,
1387 "efficient (RPe) frequency: %d MHz\n",
1388 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001389 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001390 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001391 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001392
Mika Kahola1170f282015-09-25 14:00:32 +03001393 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1394 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1395 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1396
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001397out:
1398 intel_runtime_pm_put(dev_priv);
1399 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001400}
1401
Chris Wilsonf654449a2015-01-26 18:03:04 +02001402static int i915_hangcheck_info(struct seq_file *m, void *unused)
1403{
1404 struct drm_info_node *node = m->private;
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001405 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001406 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001407 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001408 u64 acthd[I915_NUM_ENGINES];
1409 u32 seqno[I915_NUM_ENGINES];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001410 u32 instdone[I915_NUM_INSTDONE_REG];
Dave Gordonc3232b12016-03-23 18:19:53 +00001411 enum intel_engine_id id;
1412 int j;
Chris Wilsonf654449a2015-01-26 18:03:04 +02001413
1414 if (!i915.enable_hangcheck) {
1415 seq_printf(m, "Hangcheck disabled\n");
1416 return 0;
1417 }
1418
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001419 intel_runtime_pm_get(dev_priv);
1420
Dave Gordonc3232b12016-03-23 18:19:53 +00001421 for_each_engine_id(engine, dev_priv, id) {
Dave Gordonc3232b12016-03-23 18:19:53 +00001422 acthd[id] = intel_ring_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001423 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001424 }
1425
Chris Wilsonc0336662016-05-06 15:40:21 +01001426 i915_get_extra_instdone(dev_priv, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001427
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001428 intel_runtime_pm_put(dev_priv);
1429
Chris Wilsonf654449a2015-01-26 18:03:04 +02001430 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1431 seq_printf(m, "Hangcheck active, fires in %dms\n",
1432 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1433 jiffies));
1434 } else
1435 seq_printf(m, "Hangcheck inactive\n");
1436
Dave Gordonc3232b12016-03-23 18:19:53 +00001437 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001438 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001439 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1440 engine->hangcheck.seqno,
1441 seqno[id],
1442 engine->last_submitted_seqno);
Chris Wilson688e6c72016-07-01 17:23:15 +01001443 seq_printf(m, "\twaiters? %d\n",
1444 intel_engine_has_waiter(engine));
Chris Wilsonaca34b62016-07-06 12:39:02 +01001445 seq_printf(m, "\tuser interrupts = %lx [current %lx]\n",
Chris Wilson12471ba2016-04-09 10:57:55 +01001446 engine->hangcheck.user_interrupts,
Chris Wilsonaca34b62016-07-06 12:39:02 +01001447 READ_ONCE(engine->breadcrumbs.irq_wakeups));
Chris Wilsonf654449a2015-01-26 18:03:04 +02001448 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001449 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001450 (long long)acthd[id]);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001451 seq_printf(m, "\tscore = %d\n", engine->hangcheck.score);
1452 seq_printf(m, "\taction = %d\n", engine->hangcheck.action);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001453
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001454 if (engine->id == RCS) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001455 seq_puts(m, "\tinstdone read =");
1456
1457 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1458 seq_printf(m, " 0x%08x", instdone[j]);
1459
1460 seq_puts(m, "\n\tinstdone accu =");
1461
1462 for (j = 0; j < I915_NUM_INSTDONE_REG; j++)
1463 seq_printf(m, " 0x%08x",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001464 engine->hangcheck.instdone[j]);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001465
1466 seq_puts(m, "\n");
1467 }
Chris Wilsonf654449a2015-01-26 18:03:04 +02001468 }
1469
1470 return 0;
1471}
1472
Ben Widawsky4d855292011-12-12 19:34:16 -08001473static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001474{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001475 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001476 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001477 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001478 u32 rgvmodectl, rstdbyctl;
1479 u16 crstandvid;
1480 int ret;
1481
1482 ret = mutex_lock_interruptible(&dev->struct_mutex);
1483 if (ret)
1484 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001485 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001486
1487 rgvmodectl = I915_READ(MEMMODECTL);
1488 rstdbyctl = I915_READ(RSTDBYCTL);
1489 crstandvid = I915_READ16(CRSTANDVID);
1490
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001491 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001492 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001493
Jani Nikula742f4912015-09-03 11:16:09 +03001494 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001495 seq_printf(m, "Boost freq: %d\n",
1496 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1497 MEMMODE_BOOST_FREQ_SHIFT);
1498 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001499 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001500 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001501 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001502 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001503 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001504 seq_printf(m, "Starting frequency: P%d\n",
1505 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001506 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001507 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001508 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1509 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1510 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1511 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001512 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001513 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001514 switch (rstdbyctl & RSX_STATUS_MASK) {
1515 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001516 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001517 break;
1518 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001519 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001520 break;
1521 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001522 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001523 break;
1524 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001525 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001526 break;
1527 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001528 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001529 break;
1530 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001531 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001532 break;
1533 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001534 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001535 break;
1536 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001537
1538 return 0;
1539}
1540
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001541static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001542{
1543 struct drm_info_node *node = m->private;
1544 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001545 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001546 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001547
1548 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001549 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001550 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001551 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001552 fw_domain->wake_count);
1553 }
1554 spin_unlock_irq(&dev_priv->uncore.lock);
1555
1556 return 0;
1557}
1558
Deepak S669ab5a2014-01-10 15:18:26 +05301559static int vlv_drpc_info(struct seq_file *m)
1560{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001561 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301562 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001563 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001564 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301565
Imre Deakd46c0512014-04-14 20:24:27 +03001566 intel_runtime_pm_get(dev_priv);
1567
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001568 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301569 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1570 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1571
Imre Deakd46c0512014-04-14 20:24:27 +03001572 intel_runtime_pm_put(dev_priv);
1573
Deepak S669ab5a2014-01-10 15:18:26 +05301574 seq_printf(m, "Video Turbo Mode: %s\n",
1575 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1576 seq_printf(m, "Turbo enabled: %s\n",
1577 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1578 seq_printf(m, "HW control enabled: %s\n",
1579 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1580 seq_printf(m, "SW control enabled: %s\n",
1581 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1582 GEN6_RP_MEDIA_SW_MODE));
1583 seq_printf(m, "RC6 Enabled: %s\n",
1584 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1585 GEN6_RC_CTL_EI_MODE(1))));
1586 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001587 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301588 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001589 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301590
Imre Deak9cc19be2014-04-14 20:24:24 +03001591 seq_printf(m, "Render RC6 residency since boot: %u\n",
1592 I915_READ(VLV_GT_RENDER_RC6));
1593 seq_printf(m, "Media RC6 residency since boot: %u\n",
1594 I915_READ(VLV_GT_MEDIA_RC6));
1595
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001596 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301597}
1598
Ben Widawsky4d855292011-12-12 19:34:16 -08001599static int gen6_drpc_info(struct seq_file *m)
1600{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001601 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001602 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001603 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001604 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001605 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001606 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001607
1608 ret = mutex_lock_interruptible(&dev->struct_mutex);
1609 if (ret)
1610 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001611 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001612
Chris Wilson907b28c2013-07-19 20:36:52 +01001613 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001614 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001615 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001616
1617 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001618 seq_puts(m, "RC information inaccurate because somebody "
1619 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001620 } else {
1621 /* NB: we cannot use forcewake, else we read the wrong values */
1622 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1623 udelay(10);
1624 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1625 }
1626
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001627 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001628 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001629
1630 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1631 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1632 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001633 mutex_lock(&dev_priv->rps.hw_lock);
1634 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1635 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001636
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001637 intel_runtime_pm_put(dev_priv);
1638
Ben Widawsky4d855292011-12-12 19:34:16 -08001639 seq_printf(m, "Video Turbo Mode: %s\n",
1640 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1641 seq_printf(m, "HW control enabled: %s\n",
1642 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1643 seq_printf(m, "SW control enabled: %s\n",
1644 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1645 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001646 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001647 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1648 seq_printf(m, "RC6 Enabled: %s\n",
1649 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1650 seq_printf(m, "Deep RC6 Enabled: %s\n",
1651 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1652 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1653 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001654 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001655 switch (gt_core_status & GEN6_RCn_MASK) {
1656 case GEN6_RC0:
1657 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001658 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001659 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001660 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001661 break;
1662 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001663 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001664 break;
1665 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001666 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001667 break;
1668 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001669 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001670 break;
1671 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001672 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001673 break;
1674 }
1675
1676 seq_printf(m, "Core Power Down: %s\n",
1677 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001678
1679 /* Not exactly sure what this is */
1680 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1681 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1682 seq_printf(m, "RC6 residency since boot: %u\n",
1683 I915_READ(GEN6_GT_GFX_RC6));
1684 seq_printf(m, "RC6+ residency since boot: %u\n",
1685 I915_READ(GEN6_GT_GFX_RC6p));
1686 seq_printf(m, "RC6++ residency since boot: %u\n",
1687 I915_READ(GEN6_GT_GFX_RC6pp));
1688
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001689 seq_printf(m, "RC6 voltage: %dmV\n",
1690 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1691 seq_printf(m, "RC6+ voltage: %dmV\n",
1692 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1693 seq_printf(m, "RC6++ voltage: %dmV\n",
1694 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001695 return 0;
1696}
1697
1698static int i915_drpc_info(struct seq_file *m, void *unused)
1699{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001700 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001701 struct drm_device *dev = node->minor->dev;
1702
Wayne Boyer666a4532015-12-09 12:29:35 -08001703 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Deepak S669ab5a2014-01-10 15:18:26 +05301704 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001705 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001706 return gen6_drpc_info(m);
1707 else
1708 return ironlake_drpc_info(m);
1709}
1710
Daniel Vetter9a851782015-06-18 10:30:22 +02001711static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1712{
1713 struct drm_info_node *node = m->private;
1714 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001715 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter9a851782015-06-18 10:30:22 +02001716
1717 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1718 dev_priv->fb_tracking.busy_bits);
1719
1720 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1721 dev_priv->fb_tracking.flip_bits);
1722
1723 return 0;
1724}
1725
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001726static int i915_fbc_status(struct seq_file *m, void *unused)
1727{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001728 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001729 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001730 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001731
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001732 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001733 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001734 return 0;
1735 }
1736
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001737 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001738 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001739
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001740 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001741 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001742 else
1743 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001744 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001745
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001746 if (INTEL_INFO(dev_priv)->gen >= 7)
1747 seq_printf(m, "Compressing: %s\n",
1748 yesno(I915_READ(FBC_STATUS2) &
1749 FBC_COMPRESSION_MASK));
1750
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001751 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001752 intel_runtime_pm_put(dev_priv);
1753
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001754 return 0;
1755}
1756
Rodrigo Vivida46f932014-08-01 02:04:45 -07001757static int i915_fbc_fc_get(void *data, u64 *val)
1758{
1759 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001760 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001761
1762 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1763 return -ENODEV;
1764
Rodrigo Vivida46f932014-08-01 02:04:45 -07001765 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001766
1767 return 0;
1768}
1769
1770static int i915_fbc_fc_set(void *data, u64 val)
1771{
1772 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001773 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001774 u32 reg;
1775
1776 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1777 return -ENODEV;
1778
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001779 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001780
1781 reg = I915_READ(ILK_DPFC_CONTROL);
1782 dev_priv->fbc.false_color = val;
1783
1784 I915_WRITE(ILK_DPFC_CONTROL, val ?
1785 (reg | FBC_CTL_FALSE_COLOR) :
1786 (reg & ~FBC_CTL_FALSE_COLOR));
1787
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001788 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001789 return 0;
1790}
1791
1792DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1793 i915_fbc_fc_get, i915_fbc_fc_set,
1794 "%llu\n");
1795
Paulo Zanoni92d44622013-05-31 16:33:24 -03001796static int i915_ips_status(struct seq_file *m, void *unused)
1797{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001798 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001799 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001800 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001801
Damien Lespiauf5adf942013-06-24 18:29:34 +01001802 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001803 seq_puts(m, "not supported\n");
1804 return 0;
1805 }
1806
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001807 intel_runtime_pm_get(dev_priv);
1808
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001809 seq_printf(m, "Enabled by kernel parameter: %s\n",
1810 yesno(i915.enable_ips));
1811
1812 if (INTEL_INFO(dev)->gen >= 8) {
1813 seq_puts(m, "Currently: unknown\n");
1814 } else {
1815 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1816 seq_puts(m, "Currently: enabled\n");
1817 else
1818 seq_puts(m, "Currently: disabled\n");
1819 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001820
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001821 intel_runtime_pm_put(dev_priv);
1822
Paulo Zanoni92d44622013-05-31 16:33:24 -03001823 return 0;
1824}
1825
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001826static int i915_sr_status(struct seq_file *m, void *unused)
1827{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001828 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001829 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001830 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001831 bool sr_enabled = false;
1832
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001833 intel_runtime_pm_get(dev_priv);
1834
Yuanhan Liu13982612010-12-15 15:42:31 +08001835 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001836 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001837 else if (IS_CRESTLINE(dev) || IS_G4X(dev) ||
1838 IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001839 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1840 else if (IS_I915GM(dev))
1841 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1842 else if (IS_PINEVIEW(dev))
1843 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
Wayne Boyer666a4532015-12-09 12:29:35 -08001844 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001845 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001846
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001847 intel_runtime_pm_put(dev_priv);
1848
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001849 seq_printf(m, "self-refresh: %s\n",
1850 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001851
1852 return 0;
1853}
1854
Jesse Barnes7648fa92010-05-20 14:28:11 -07001855static int i915_emon_status(struct seq_file *m, void *unused)
1856{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001857 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001858 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001859 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001860 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001861 int ret;
1862
Chris Wilson582be6b2012-04-30 19:35:02 +01001863 if (!IS_GEN5(dev))
1864 return -ENODEV;
1865
Chris Wilsonde227ef2010-07-03 07:58:38 +01001866 ret = mutex_lock_interruptible(&dev->struct_mutex);
1867 if (ret)
1868 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001869
1870 temp = i915_mch_val(dev_priv);
1871 chipset = i915_chipset_val(dev_priv);
1872 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001873 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001874
1875 seq_printf(m, "GMCH temp: %ld\n", temp);
1876 seq_printf(m, "Chipset power: %ld\n", chipset);
1877 seq_printf(m, "GFX power: %ld\n", gfx);
1878 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1879
1880 return 0;
1881}
1882
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001883static int i915_ring_freq_table(struct seq_file *m, void *unused)
1884{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001885 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001886 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001887 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001888 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001889 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301890 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001891
Akash Goel97d33082015-06-29 14:50:23 +05301892 if (!HAS_CORE_RING_FREQ(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001893 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001894 return 0;
1895 }
1896
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001897 intel_runtime_pm_get(dev_priv);
1898
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001899 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001900 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001901 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001902
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001903 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301904 /* Convert GT frequency to 50 HZ units */
1905 min_gpu_freq =
1906 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1907 max_gpu_freq =
1908 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1909 } else {
1910 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1911 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1912 }
1913
Damien Lespiau267f0c92013-06-24 22:59:48 +01001914 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001915
Akash Goelf936ec32015-06-29 14:50:22 +05301916 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001917 ia_freq = gpu_freq;
1918 sandybridge_pcode_read(dev_priv,
1919 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1920 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001921 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301922 intel_gpu_freq(dev_priv, (gpu_freq *
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001923 (IS_SKYLAKE(dev) || IS_KABYLAKE(dev) ?
1924 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001925 ((ia_freq >> 0) & 0xff) * 100,
1926 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001927 }
1928
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001929 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001930
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001931out:
1932 intel_runtime_pm_put(dev_priv);
1933 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001934}
1935
Chris Wilson44834a62010-08-19 16:09:23 +01001936static int i915_opregion(struct seq_file *m, void *unused)
1937{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001938 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001939 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001940 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson44834a62010-08-19 16:09:23 +01001941 struct intel_opregion *opregion = &dev_priv->opregion;
1942 int ret;
1943
1944 ret = mutex_lock_interruptible(&dev->struct_mutex);
1945 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001946 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001947
Jani Nikula2455a8e2015-12-14 12:50:53 +02001948 if (opregion->header)
1949 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001950
1951 mutex_unlock(&dev->struct_mutex);
1952
Daniel Vetter0d38f002012-04-21 22:49:10 +02001953out:
Chris Wilson44834a62010-08-19 16:09:23 +01001954 return 0;
1955}
1956
Jani Nikulaada8f952015-12-15 13:17:12 +02001957static int i915_vbt(struct seq_file *m, void *unused)
1958{
1959 struct drm_info_node *node = m->private;
1960 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001961 struct drm_i915_private *dev_priv = to_i915(dev);
Jani Nikulaada8f952015-12-15 13:17:12 +02001962 struct intel_opregion *opregion = &dev_priv->opregion;
1963
1964 if (opregion->vbt)
1965 seq_write(m, opregion->vbt, opregion->vbt_size);
1966
1967 return 0;
1968}
1969
Chris Wilson37811fc2010-08-25 22:45:57 +01001970static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1971{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001972 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001973 struct drm_device *dev = node->minor->dev;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301974 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001975 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001976 int ret;
1977
1978 ret = mutex_lock_interruptible(&dev->struct_mutex);
1979 if (ret)
1980 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001981
Daniel Vetter06957262015-08-10 13:34:08 +02001982#ifdef CONFIG_DRM_FBDEV_EMULATION
Chris Wilson25bcce92016-07-02 15:36:00 +01001983 if (to_i915(dev)->fbdev) {
1984 fbdev_fb = to_intel_framebuffer(to_i915(dev)->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001985
Chris Wilson25bcce92016-07-02 15:36:00 +01001986 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1987 fbdev_fb->base.width,
1988 fbdev_fb->base.height,
1989 fbdev_fb->base.depth,
1990 fbdev_fb->base.bits_per_pixel,
1991 fbdev_fb->base.modifier[0],
1992 drm_framebuffer_read_refcount(&fbdev_fb->base));
1993 describe_obj(m, fbdev_fb->obj);
1994 seq_putc(m, '\n');
1995 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001996#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001997
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001998 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001999 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05302000 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
2001 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01002002 continue;
2003
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00002004 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01002005 fb->base.width,
2006 fb->base.height,
2007 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01002008 fb->base.bits_per_pixel,
Tvrtko Ursulinc1ca5062015-02-10 17:16:07 +00002009 fb->base.modifier[0],
Dave Airlie747a5982016-04-15 15:10:35 +10002010 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00002011 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01002012 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01002013 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01002014 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01002015 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01002016
2017 return 0;
2018}
2019
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002020static void describe_ctx_ringbuf(struct seq_file *m,
2021 struct intel_ringbuffer *ringbuf)
2022{
2023 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
2024 ringbuf->space, ringbuf->head, ringbuf->tail,
2025 ringbuf->last_retired_head);
2026}
2027
Ben Widawskye76d3632011-03-19 18:14:29 -07002028static int i915_context_status(struct seq_file *m, void *unused)
2029{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002030 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07002031 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002032 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002033 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002034 struct i915_gem_context *ctx;
Dave Gordonc3232b12016-03-23 18:19:53 +00002035 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07002036
Daniel Vetterf3d28872014-05-29 23:23:08 +02002037 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002038 if (ret)
2039 return ret;
2040
Ben Widawskya33afea2013-09-17 21:12:45 -07002041 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01002042 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsond28b99a2016-05-24 14:53:39 +01002043 if (IS_ERR(ctx->file_priv)) {
2044 seq_puts(m, "(deleted) ");
2045 } else if (ctx->file_priv) {
2046 struct pid *pid = ctx->file_priv->file->pid;
2047 struct task_struct *task;
2048
2049 task = get_pid_task(pid, PIDTYPE_PID);
2050 if (task) {
2051 seq_printf(m, "(%s [%d]) ",
2052 task->comm, task->pid);
2053 put_task_struct(task);
2054 }
2055 } else {
2056 seq_puts(m, "(kernel) ");
2057 }
2058
Chris Wilsonbca44d82016-05-24 14:53:41 +01002059 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
2060 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07002061
Chris Wilsonbca44d82016-05-24 14:53:41 +01002062 for_each_engine(engine, dev_priv) {
2063 struct intel_context *ce = &ctx->engine[engine->id];
2064
2065 seq_printf(m, "%s: ", engine->name);
2066 seq_putc(m, ce->initialised ? 'I' : 'i');
2067 if (ce->state)
2068 describe_obj(m, ce->state);
2069 if (ce->ringbuf)
2070 describe_ctx_ringbuf(m, ce->ringbuf);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002071 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01002072 }
2073
Ben Widawskya33afea2013-09-17 21:12:45 -07002074 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08002075 }
2076
Daniel Vetterf3d28872014-05-29 23:23:08 +02002077 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07002078
2079 return 0;
2080}
2081
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002082static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01002083 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002084 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002085{
Chris Wilsonbca44d82016-05-24 14:53:41 +01002086 struct drm_i915_gem_object *ctx_obj = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002087 struct page *page;
2088 uint32_t *reg_state;
2089 int j;
2090 unsigned long ggtt_offset = 0;
2091
Chris Wilson7069b142016-04-28 09:56:52 +01002092 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
2093
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002094 if (ctx_obj == NULL) {
Chris Wilson7069b142016-04-28 09:56:52 +01002095 seq_puts(m, "\tNot allocated\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002096 return;
2097 }
2098
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002099 if (!i915_gem_obj_ggtt_bound(ctx_obj))
2100 seq_puts(m, "\tNot bound in GGTT\n");
2101 else
2102 ggtt_offset = i915_gem_obj_ggtt_offset(ctx_obj);
2103
2104 if (i915_gem_object_get_pages(ctx_obj)) {
2105 seq_puts(m, "\tFailed to get pages for context object\n");
2106 return;
2107 }
2108
Alex Daid1675192015-08-12 15:43:43 +01002109 page = i915_gem_object_get_page(ctx_obj, LRC_STATE_PN);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002110 if (!WARN_ON(page == NULL)) {
2111 reg_state = kmap_atomic(page);
2112
2113 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
2114 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2115 ggtt_offset + 4096 + (j * 4),
2116 reg_state[j], reg_state[j + 1],
2117 reg_state[j + 2], reg_state[j + 3]);
2118 }
2119 kunmap_atomic(reg_state);
2120 }
2121
2122 seq_putc(m, '\n');
2123}
2124
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002125static int i915_dump_lrc(struct seq_file *m, void *unused)
2126{
2127 struct drm_info_node *node = (struct drm_info_node *) m->private;
2128 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002130 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002131 struct i915_gem_context *ctx;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002132 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002133
2134 if (!i915.enable_execlists) {
2135 seq_printf(m, "Logical Ring Contexts are disabled\n");
2136 return 0;
2137 }
2138
2139 ret = mutex_lock_interruptible(&dev->struct_mutex);
2140 if (ret)
2141 return ret;
2142
Dave Gordone28e4042016-01-19 19:02:55 +00002143 list_for_each_entry(ctx, &dev_priv->context_list, link)
Chris Wilson24f1d3cc2016-04-28 09:56:53 +01002144 for_each_engine(engine, dev_priv)
2145 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002146
2147 mutex_unlock(&dev->struct_mutex);
2148
2149 return 0;
2150}
2151
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002152static int i915_execlists(struct seq_file *m, void *data)
2153{
2154 struct drm_info_node *node = (struct drm_info_node *)m->private;
2155 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002156 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002157 struct intel_engine_cs *engine;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002158 u32 status_pointer;
2159 u8 read_pointer;
2160 u8 write_pointer;
2161 u32 status;
2162 u32 ctx_id;
2163 struct list_head *cursor;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002164 int i, ret;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002165
2166 if (!i915.enable_execlists) {
2167 seq_puts(m, "Logical Ring Contexts are disabled\n");
2168 return 0;
2169 }
2170
2171 ret = mutex_lock_interruptible(&dev->struct_mutex);
2172 if (ret)
2173 return ret;
2174
Michel Thierryfc0412e2014-10-16 16:13:38 +01002175 intel_runtime_pm_get(dev_priv);
2176
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002177 for_each_engine(engine, dev_priv) {
Nick Hoath6d3d8272015-01-15 13:10:39 +00002178 struct drm_i915_gem_request *head_req = NULL;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002179 int count = 0;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002180
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002181 seq_printf(m, "%s\n", engine->name);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002182
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002183 status = I915_READ(RING_EXECLIST_STATUS_LO(engine));
2184 ctx_id = I915_READ(RING_EXECLIST_STATUS_HI(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002185 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
2186 status, ctx_id);
2187
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002188 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002189 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
2190
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002191 read_pointer = engine->next_context_status_buffer;
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002192 write_pointer = GEN8_CSB_WRITE_PTR(status_pointer);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002193 if (read_pointer > write_pointer)
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002194 write_pointer += GEN8_CSB_ENTRIES;
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002195 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
2196 read_pointer, write_pointer);
2197
Ben Widawsky5590a5f2016-01-05 10:30:05 -08002198 for (i = 0; i < GEN8_CSB_ENTRIES; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002199 status = I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, i));
2200 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, i));
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002201
2202 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
2203 i, status, ctx_id);
2204 }
2205
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002206 spin_lock_bh(&engine->execlist_lock);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002207 list_for_each(cursor, &engine->execlist_queue)
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002208 count++;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002209 head_req = list_first_entry_or_null(&engine->execlist_queue,
2210 struct drm_i915_gem_request,
2211 execlist_link);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002212 spin_unlock_bh(&engine->execlist_lock);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002213
2214 seq_printf(m, "\t%d requests in queue\n", count);
2215 if (head_req) {
Chris Wilson7069b142016-04-28 09:56:52 +01002216 seq_printf(m, "\tHead request context: %u\n",
2217 head_req->ctx->hw_id);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002218 seq_printf(m, "\tHead request tail: %u\n",
Nick Hoath6d3d8272015-01-15 13:10:39 +00002219 head_req->tail);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002220 }
2221
2222 seq_putc(m, '\n');
2223 }
2224
Michel Thierryfc0412e2014-10-16 16:13:38 +01002225 intel_runtime_pm_put(dev_priv);
Oscar Mateo4ba70e42014-08-07 13:23:20 +01002226 mutex_unlock(&dev->struct_mutex);
2227
2228 return 0;
2229}
2230
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002231static const char *swizzle_string(unsigned swizzle)
2232{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002233 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002234 case I915_BIT_6_SWIZZLE_NONE:
2235 return "none";
2236 case I915_BIT_6_SWIZZLE_9:
2237 return "bit9";
2238 case I915_BIT_6_SWIZZLE_9_10:
2239 return "bit9/bit10";
2240 case I915_BIT_6_SWIZZLE_9_11:
2241 return "bit9/bit11";
2242 case I915_BIT_6_SWIZZLE_9_10_11:
2243 return "bit9/bit10/bit11";
2244 case I915_BIT_6_SWIZZLE_9_17:
2245 return "bit9/bit17";
2246 case I915_BIT_6_SWIZZLE_9_10_17:
2247 return "bit9/bit10/bit17";
2248 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002249 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002250 }
2251
2252 return "bug";
2253}
2254
2255static int i915_swizzle_info(struct seq_file *m, void *data)
2256{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002257 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002258 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002259 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002260 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002261
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002262 ret = mutex_lock_interruptible(&dev->struct_mutex);
2263 if (ret)
2264 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002265 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002266
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002267 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2268 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2269 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2270 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2271
2272 if (IS_GEN3(dev) || IS_GEN4(dev)) {
2273 seq_printf(m, "DDC = 0x%08x\n",
2274 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002275 seq_printf(m, "DDC2 = 0x%08x\n",
2276 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002277 seq_printf(m, "C0DRB3 = 0x%04x\n",
2278 I915_READ16(C0DRB3));
2279 seq_printf(m, "C1DRB3 = 0x%04x\n",
2280 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002281 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002282 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2283 I915_READ(MAD_DIMM_C0));
2284 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2285 I915_READ(MAD_DIMM_C1));
2286 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2287 I915_READ(MAD_DIMM_C2));
2288 seq_printf(m, "TILECTL = 0x%08x\n",
2289 I915_READ(TILECTL));
Robert Beckett5907f5f2014-01-23 14:23:14 +00002290 if (INTEL_INFO(dev)->gen >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002291 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2292 I915_READ(GAMTARBMODE));
2293 else
2294 seq_printf(m, "ARB_MODE = 0x%08x\n",
2295 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002296 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2297 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002298 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002299
2300 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2301 seq_puts(m, "L-shaped memory detected\n");
2302
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002303 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002304 mutex_unlock(&dev->struct_mutex);
2305
2306 return 0;
2307}
2308
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002309static int per_file_ctx(int id, void *ptr, void *data)
2310{
Chris Wilsone2efd132016-05-24 14:53:34 +01002311 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002312 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002313 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2314
2315 if (!ppgtt) {
2316 seq_printf(m, " no ppgtt for context %d\n",
2317 ctx->user_handle);
2318 return 0;
2319 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002320
Oscar Mateof83d6512014-05-22 14:13:38 +01002321 if (i915_gem_context_is_default(ctx))
2322 seq_puts(m, " default context:\n");
2323 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002324 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002325 ppgtt->debug_dump(ppgtt, m);
2326
2327 return 0;
2328}
2329
Ben Widawsky77df6772013-11-02 21:07:30 -07002330static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002331{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002332 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002333 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002334 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002335 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002336
Ben Widawsky77df6772013-11-02 21:07:30 -07002337 if (!ppgtt)
2338 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002339
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002340 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002341 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002342 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002343 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002344 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002345 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002346 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002347 }
2348 }
2349}
2350
2351static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2352{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002353 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002354 struct intel_engine_cs *engine;
Ben Widawsky77df6772013-11-02 21:07:30 -07002355
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002356 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002357 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2358
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002359 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002360 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002361 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002362 seq_printf(m, "GFX_MODE: 0x%08x\n",
2363 I915_READ(RING_MODE_GEN7(engine)));
2364 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2365 I915_READ(RING_PP_DIR_BASE(engine)));
2366 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2367 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2368 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2369 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002370 }
2371 if (dev_priv->mm.aliasing_ppgtt) {
2372 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2373
Damien Lespiau267f0c92013-06-24 22:59:48 +01002374 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002375 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002376
Ben Widawsky87d60b62013-12-06 14:11:29 -08002377 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002378 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002379
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002380 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002381}
2382
2383static int i915_ppgtt_info(struct seq_file *m, void *data)
2384{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002385 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002386 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002387 struct drm_i915_private *dev_priv = to_i915(dev);
Michel Thierryea91e402015-07-29 17:23:57 +01002388 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002389
2390 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2391 if (ret)
2392 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002393 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002394
2395 if (INTEL_INFO(dev)->gen >= 8)
2396 gen8_ppgtt_info(m, dev);
2397 else if (INTEL_INFO(dev)->gen >= 6)
2398 gen6_ppgtt_info(m, dev);
2399
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002400 mutex_lock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002401 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2402 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002403 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002404
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002405 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002406 if (!task) {
2407 ret = -ESRCH;
Wei Yongjunb0212482016-06-13 23:42:00 +00002408 goto out_unlock;
Dan Carpenter06812762015-10-02 18:14:22 +03002409 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002410 seq_printf(m, "\nproc: %s\n", task->comm);
2411 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002412 idr_for_each(&file_priv->context_idr, per_file_ctx,
2413 (void *)(unsigned long)m);
2414 }
Wei Yongjunb0212482016-06-13 23:42:00 +00002415out_unlock:
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002416 mutex_unlock(&dev->filelist_mutex);
Michel Thierryea91e402015-07-29 17:23:57 +01002417
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002418 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002419 mutex_unlock(&dev->struct_mutex);
2420
Dan Carpenter06812762015-10-02 18:14:22 +03002421 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002422}
2423
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002424static int count_irq_waiters(struct drm_i915_private *i915)
2425{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002426 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002427 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002428
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002429 for_each_engine(engine, i915)
Chris Wilson688e6c72016-07-01 17:23:15 +01002430 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002431
2432 return count;
2433}
2434
Chris Wilson1854d5c2015-04-07 16:20:32 +01002435static int i915_rps_boost_info(struct seq_file *m, void *data)
2436{
2437 struct drm_info_node *node = m->private;
2438 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002439 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002440 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002441
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002442 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson67d97da2016-07-04 08:08:31 +01002443 seq_printf(m, "GPU busy? %s [%x]\n",
2444 yesno(dev_priv->gt.awake), dev_priv->gt.active_engines);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002445 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2446 seq_printf(m, "Frequency requested %d; min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2447 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
2448 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2449 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2450 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2451 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002452
2453 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002454 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002455 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2456 struct drm_i915_file_private *file_priv = file->driver_priv;
2457 struct task_struct *task;
2458
2459 rcu_read_lock();
2460 task = pid_task(file->pid, PIDTYPE_PID);
2461 seq_printf(m, "%s [%d]: %d boosts%s\n",
2462 task ? task->comm : "<unknown>",
2463 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002464 file_priv->rps.boosts,
2465 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002466 rcu_read_unlock();
2467 }
Chris Wilson2e1b8732015-04-27 13:41:22 +01002468 seq_printf(m, "Semaphore boosts: %d%s\n",
2469 dev_priv->rps.semaphores.boosts,
2470 list_empty(&dev_priv->rps.semaphores.link) ? "" : ", active");
2471 seq_printf(m, "MMIO flip boosts: %d%s\n",
2472 dev_priv->rps.mmioflips.boosts,
2473 list_empty(&dev_priv->rps.mmioflips.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002474 seq_printf(m, "Kernel boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002475 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002476 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002477
Chris Wilson8d3afd72015-05-21 21:01:47 +01002478 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002479}
2480
Ben Widawsky63573eb2013-07-04 11:02:07 -07002481static int i915_llc(struct seq_file *m, void *data)
2482{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002483 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002484 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002485 struct drm_i915_private *dev_priv = to_i915(dev);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002486 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002487
Ben Widawsky63573eb2013-07-04 11:02:07 -07002488 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002489 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2490 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002491
2492 return 0;
2493}
2494
Alex Daifdf5d352015-08-12 15:43:37 +01002495static int i915_guc_load_status_info(struct seq_file *m, void *data)
2496{
2497 struct drm_info_node *node = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002498 struct drm_i915_private *dev_priv = to_i915(node->minor->dev);
Alex Daifdf5d352015-08-12 15:43:37 +01002499 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2500 u32 tmp, i;
2501
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002502 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002503 return 0;
2504
2505 seq_printf(m, "GuC firmware status:\n");
2506 seq_printf(m, "\tpath: %s\n",
2507 guc_fw->guc_fw_path);
2508 seq_printf(m, "\tfetch: %s\n",
2509 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2510 seq_printf(m, "\tload: %s\n",
2511 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2512 seq_printf(m, "\tversion wanted: %d.%d\n",
2513 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2514 seq_printf(m, "\tversion found: %d.%d\n",
2515 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002516 seq_printf(m, "\theader: offset is %d; size = %d\n",
2517 guc_fw->header_offset, guc_fw->header_size);
2518 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2519 guc_fw->ucode_offset, guc_fw->ucode_size);
2520 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2521 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002522
2523 tmp = I915_READ(GUC_STATUS);
2524
2525 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2526 seq_printf(m, "\tBootrom status = 0x%x\n",
2527 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2528 seq_printf(m, "\tuKernel status = 0x%x\n",
2529 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2530 seq_printf(m, "\tMIA Core status = 0x%x\n",
2531 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2532 seq_puts(m, "\nScratch registers:\n");
2533 for (i = 0; i < 16; i++)
2534 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2535
2536 return 0;
2537}
2538
Dave Gordon8b417c22015-08-12 15:43:44 +01002539static void i915_guc_client_info(struct seq_file *m,
2540 struct drm_i915_private *dev_priv,
2541 struct i915_guc_client *client)
2542{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002543 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002544 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002545
2546 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2547 client->priority, client->ctx_index, client->proc_desc_offset);
2548 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
2549 client->doorbell_id, client->doorbell_offset, client->cookie);
2550 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2551 client->wq_size, client->wq_offset, client->wq_tail);
2552
Dave Gordon551aaec2016-05-13 15:36:33 +01002553 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002554 seq_printf(m, "\tFailed to queue: %u\n", client->q_fail);
2555 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2556 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2557
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002558 for_each_engine(engine, dev_priv) {
Dave Gordon8b417c22015-08-12 15:43:44 +01002559 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordon0b63bb12016-06-20 15:18:07 +01002560 client->submissions[engine->id],
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002561 engine->name);
Dave Gordon0b63bb12016-06-20 15:18:07 +01002562 tot += client->submissions[engine->id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002563 }
2564 seq_printf(m, "\tTotal: %llu\n", tot);
2565}
2566
2567static int i915_guc_info(struct seq_file *m, void *data)
2568{
2569 struct drm_info_node *node = m->private;
2570 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002571 struct drm_i915_private *dev_priv = to_i915(dev);
Dave Gordon8b417c22015-08-12 15:43:44 +01002572 struct intel_guc guc;
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03002573 struct i915_guc_client client = {};
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002574 struct intel_engine_cs *engine;
Dave Gordon8b417c22015-08-12 15:43:44 +01002575 u64 total = 0;
2576
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002577 if (!HAS_GUC_SCHED(dev_priv))
Dave Gordon8b417c22015-08-12 15:43:44 +01002578 return 0;
2579
Alex Dai5a843302015-12-02 16:56:29 -08002580 if (mutex_lock_interruptible(&dev->struct_mutex))
2581 return 0;
2582
Dave Gordon8b417c22015-08-12 15:43:44 +01002583 /* Take a local copy of the GuC data, so we can dump it at leisure */
Dave Gordon8b417c22015-08-12 15:43:44 +01002584 guc = dev_priv->guc;
Alex Dai5a843302015-12-02 16:56:29 -08002585 if (guc.execbuf_client)
Dave Gordon8b417c22015-08-12 15:43:44 +01002586 client = *guc.execbuf_client;
Alex Dai5a843302015-12-02 16:56:29 -08002587
2588 mutex_unlock(&dev->struct_mutex);
Dave Gordon8b417c22015-08-12 15:43:44 +01002589
Dave Gordon9636f6d2016-06-13 17:57:28 +01002590 seq_printf(m, "Doorbell map:\n");
2591 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc.doorbell_bitmap);
2592 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc.db_cacheline);
2593
Dave Gordon8b417c22015-08-12 15:43:44 +01002594 seq_printf(m, "GuC total action count: %llu\n", guc.action_count);
2595 seq_printf(m, "GuC action failure count: %u\n", guc.action_fail);
2596 seq_printf(m, "GuC last action command: 0x%x\n", guc.action_cmd);
2597 seq_printf(m, "GuC last action status: 0x%x\n", guc.action_status);
2598 seq_printf(m, "GuC last action error code: %d\n", guc.action_err);
2599
2600 seq_printf(m, "\nGuC submissions:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002601 for_each_engine(engine, dev_priv) {
Alex Dai397097b2016-01-23 11:58:14 -08002602 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Dave Gordon0b63bb12016-06-20 15:18:07 +01002603 engine->name, guc.submissions[engine->id],
2604 guc.last_seqno[engine->id]);
2605 total += guc.submissions[engine->id];
Dave Gordon8b417c22015-08-12 15:43:44 +01002606 }
2607 seq_printf(m, "\t%s: %llu\n", "Total", total);
2608
2609 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc.execbuf_client);
2610 i915_guc_client_info(m, dev_priv, &client);
2611
2612 /* Add more as required ... */
2613
2614 return 0;
2615}
2616
Alex Dai4c7e77f2015-08-12 15:43:40 +01002617static int i915_guc_log_dump(struct seq_file *m, void *data)
2618{
2619 struct drm_info_node *node = m->private;
2620 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002621 struct drm_i915_private *dev_priv = to_i915(dev);
Alex Dai4c7e77f2015-08-12 15:43:40 +01002622 struct drm_i915_gem_object *log_obj = dev_priv->guc.log_obj;
2623 u32 *log;
2624 int i = 0, pg;
2625
2626 if (!log_obj)
2627 return 0;
2628
2629 for (pg = 0; pg < log_obj->base.size / PAGE_SIZE; pg++) {
2630 log = kmap_atomic(i915_gem_object_get_page(log_obj, pg));
2631
2632 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2633 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2634 *(log + i), *(log + i + 1),
2635 *(log + i + 2), *(log + i + 3));
2636
2637 kunmap_atomic(log);
2638 }
2639
2640 seq_putc(m, '\n');
2641
2642 return 0;
2643}
2644
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002645static int i915_edp_psr_status(struct seq_file *m, void *data)
2646{
2647 struct drm_info_node *node = m->private;
2648 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002649 struct drm_i915_private *dev_priv = to_i915(dev);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002650 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002651 u32 stat[3];
2652 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002653 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002654
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002655 if (!HAS_PSR(dev)) {
2656 seq_puts(m, "PSR not supported\n");
2657 return 0;
2658 }
2659
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002660 intel_runtime_pm_get(dev_priv);
2661
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002662 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002663 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2664 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002665 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002666 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002667 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2668 dev_priv->psr.busy_frontbuffer_bits);
2669 seq_printf(m, "Re-enable work scheduled: %s\n",
2670 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002671
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002672 if (HAS_DDI(dev))
Ville Syrjälä443a3892015-11-11 20:34:15 +02002673 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002674 else {
2675 for_each_pipe(dev_priv, pipe) {
2676 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2677 VLV_EDP_PSR_CURR_STATE_MASK;
2678 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2679 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2680 enabled = true;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002681 }
2682 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002683
2684 seq_printf(m, "Main link in standby mode: %s\n",
2685 yesno(dev_priv->psr.link_standby));
2686
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002687 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002688
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002689 if (!HAS_DDI(dev))
2690 for_each_pipe(dev_priv, pipe) {
2691 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2692 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2693 seq_printf(m, " pipe %c", pipe_name(pipe));
2694 }
2695 seq_puts(m, "\n");
2696
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002697 /*
2698 * VLV/CHV PSR has no kind of performance counter
2699 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2700 */
2701 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002702 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002703 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002704
2705 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2706 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002707 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002708
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002709 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002710 return 0;
2711}
2712
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002713static int i915_sink_crc(struct seq_file *m, void *data)
2714{
2715 struct drm_info_node *node = m->private;
2716 struct drm_device *dev = node->minor->dev;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002717 struct intel_connector *connector;
2718 struct intel_dp *intel_dp = NULL;
2719 int ret;
2720 u8 crc[6];
2721
2722 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002723 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002724 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002725
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002726 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002727 continue;
2728
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002729 crtc = connector->base.state->crtc;
2730 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002731 continue;
2732
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002733 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002734 continue;
2735
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002736 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002737
2738 ret = intel_dp_sink_crc(intel_dp, crc);
2739 if (ret)
2740 goto out;
2741
2742 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2743 crc[0], crc[1], crc[2],
2744 crc[3], crc[4], crc[5]);
2745 goto out;
2746 }
2747 ret = -ENODEV;
2748out:
2749 drm_modeset_unlock_all(dev);
2750 return ret;
2751}
2752
Jesse Barnesec013e72013-08-20 10:29:23 +01002753static int i915_energy_uJ(struct seq_file *m, void *data)
2754{
2755 struct drm_info_node *node = m->private;
2756 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002757 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesec013e72013-08-20 10:29:23 +01002758 u64 power;
2759 u32 units;
2760
2761 if (INTEL_INFO(dev)->gen < 6)
2762 return -ENODEV;
2763
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002764 intel_runtime_pm_get(dev_priv);
2765
Jesse Barnesec013e72013-08-20 10:29:23 +01002766 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2767 power = (power & 0x1f00) >> 8;
2768 units = 1000000 / (1 << power); /* convert to uJ */
2769 power = I915_READ(MCH_SECP_NRG_STTS);
2770 power *= units;
2771
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002772 intel_runtime_pm_put(dev_priv);
2773
Jesse Barnesec013e72013-08-20 10:29:23 +01002774 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002775
2776 return 0;
2777}
2778
Damien Lespiau6455c872015-06-04 18:23:57 +01002779static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002780{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002781 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002782 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002783 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni371db662013-08-19 13:18:10 -03002784
Chris Wilsona156e642016-04-03 14:14:21 +01002785 if (!HAS_RUNTIME_PM(dev_priv))
2786 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002787
Chris Wilson67d97da2016-07-04 08:08:31 +01002788 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002789 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002790 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002791#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002792 seq_printf(m, "Usage count: %d\n",
2793 atomic_read(&dev->dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002794#else
2795 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2796#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002797 seq_printf(m, "PCI device power state: %s [%d]\n",
Chris Wilson91c8a322016-07-05 10:40:23 +01002798 pci_power_name(dev_priv->drm.pdev->current_state),
2799 dev_priv->drm.pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002800
Jesse Barnesec013e72013-08-20 10:29:23 +01002801 return 0;
2802}
2803
Imre Deak1da51582013-11-25 17:15:35 +02002804static int i915_power_domain_info(struct seq_file *m, void *unused)
2805{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002806 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002807 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002808 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak1da51582013-11-25 17:15:35 +02002809 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2810 int i;
2811
2812 mutex_lock(&power_domains->lock);
2813
2814 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2815 for (i = 0; i < power_domains->power_well_count; i++) {
2816 struct i915_power_well *power_well;
2817 enum intel_display_power_domain power_domain;
2818
2819 power_well = &power_domains->power_wells[i];
2820 seq_printf(m, "%-25s %d\n", power_well->name,
2821 power_well->count);
2822
2823 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2824 power_domain++) {
2825 if (!(BIT(power_domain) & power_well->domains))
2826 continue;
2827
2828 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002829 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002830 power_domains->domain_use_count[power_domain]);
2831 }
2832 }
2833
2834 mutex_unlock(&power_domains->lock);
2835
2836 return 0;
2837}
2838
Damien Lespiaub7cec662015-10-27 14:47:01 +02002839static int i915_dmc_info(struct seq_file *m, void *unused)
2840{
2841 struct drm_info_node *node = m->private;
2842 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002843 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002844 struct intel_csr *csr;
2845
2846 if (!HAS_CSR(dev)) {
2847 seq_puts(m, "not supported\n");
2848 return 0;
2849 }
2850
2851 csr = &dev_priv->csr;
2852
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002853 intel_runtime_pm_get(dev_priv);
2854
Damien Lespiaub7cec662015-10-27 14:47:01 +02002855 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2856 seq_printf(m, "path: %s\n", csr->fw_path);
2857
2858 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002859 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002860
2861 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2862 CSR_VERSION_MINOR(csr->version));
2863
Damien Lespiau83372062015-10-30 17:53:32 +02002864 if (IS_SKYLAKE(dev) && csr->version >= CSR_VERSION(1, 6)) {
2865 seq_printf(m, "DC3 -> DC5 count: %d\n",
2866 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2867 seq_printf(m, "DC5 -> DC6 count: %d\n",
2868 I915_READ(SKL_CSR_DC5_DC6_COUNT));
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002869 } else if (IS_BROXTON(dev) && csr->version >= CSR_VERSION(1, 4)) {
2870 seq_printf(m, "DC3 -> DC5 count: %d\n",
2871 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002872 }
2873
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002874out:
2875 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2876 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2877 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2878
Damien Lespiau83372062015-10-30 17:53:32 +02002879 intel_runtime_pm_put(dev_priv);
2880
Damien Lespiaub7cec662015-10-27 14:47:01 +02002881 return 0;
2882}
2883
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002884static void intel_seq_print_mode(struct seq_file *m, int tabs,
2885 struct drm_display_mode *mode)
2886{
2887 int i;
2888
2889 for (i = 0; i < tabs; i++)
2890 seq_putc(m, '\t');
2891
2892 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2893 mode->base.id, mode->name,
2894 mode->vrefresh, mode->clock,
2895 mode->hdisplay, mode->hsync_start,
2896 mode->hsync_end, mode->htotal,
2897 mode->vdisplay, mode->vsync_start,
2898 mode->vsync_end, mode->vtotal,
2899 mode->type, mode->flags);
2900}
2901
2902static void intel_encoder_info(struct seq_file *m,
2903 struct intel_crtc *intel_crtc,
2904 struct intel_encoder *intel_encoder)
2905{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002906 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002907 struct drm_device *dev = node->minor->dev;
2908 struct drm_crtc *crtc = &intel_crtc->base;
2909 struct intel_connector *intel_connector;
2910 struct drm_encoder *encoder;
2911
2912 encoder = &intel_encoder->base;
2913 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002914 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002915 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2916 struct drm_connector *connector = &intel_connector->base;
2917 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2918 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002919 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002920 drm_get_connector_status_name(connector->status));
2921 if (connector->status == connector_status_connected) {
2922 struct drm_display_mode *mode = &crtc->mode;
2923 seq_printf(m, ", mode:\n");
2924 intel_seq_print_mode(m, 2, mode);
2925 } else {
2926 seq_putc(m, '\n');
2927 }
2928 }
2929}
2930
2931static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2932{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002933 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002934 struct drm_device *dev = node->minor->dev;
2935 struct drm_crtc *crtc = &intel_crtc->base;
2936 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002937 struct drm_plane_state *plane_state = crtc->primary->state;
2938 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002939
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002940 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002941 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002942 fb->base.id, plane_state->src_x >> 16,
2943 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002944 else
2945 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002946 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2947 intel_encoder_info(m, intel_crtc, intel_encoder);
2948}
2949
2950static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2951{
2952 struct drm_display_mode *mode = panel->fixed_mode;
2953
2954 seq_printf(m, "\tfixed mode:\n");
2955 intel_seq_print_mode(m, 2, mode);
2956}
2957
2958static void intel_dp_info(struct seq_file *m,
2959 struct intel_connector *intel_connector)
2960{
2961 struct intel_encoder *intel_encoder = intel_connector->encoder;
2962 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2963
2964 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002965 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002966 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002967 intel_panel_info(m, &intel_connector->panel);
2968}
2969
2970static void intel_hdmi_info(struct seq_file *m,
2971 struct intel_connector *intel_connector)
2972{
2973 struct intel_encoder *intel_encoder = intel_connector->encoder;
2974 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2975
Jani Nikula742f4912015-09-03 11:16:09 +03002976 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002977}
2978
2979static void intel_lvds_info(struct seq_file *m,
2980 struct intel_connector *intel_connector)
2981{
2982 intel_panel_info(m, &intel_connector->panel);
2983}
2984
2985static void intel_connector_info(struct seq_file *m,
2986 struct drm_connector *connector)
2987{
2988 struct intel_connector *intel_connector = to_intel_connector(connector);
2989 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002990 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002991
2992 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002993 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002994 drm_get_connector_status_name(connector->status));
2995 if (connector->status == connector_status_connected) {
2996 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2997 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2998 connector->display_info.width_mm,
2999 connector->display_info.height_mm);
3000 seq_printf(m, "\tsubpixel order: %s\n",
3001 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3002 seq_printf(m, "\tCEA rev: %d\n",
3003 connector->display_info.cea_rev);
3004 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003005
3006 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3007 return;
3008
3009 switch (connector->connector_type) {
3010 case DRM_MODE_CONNECTOR_DisplayPort:
3011 case DRM_MODE_CONNECTOR_eDP:
3012 intel_dp_info(m, intel_connector);
3013 break;
3014 case DRM_MODE_CONNECTOR_LVDS:
3015 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10003016 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02003017 break;
3018 case DRM_MODE_CONNECTOR_HDMIA:
3019 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3020 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
3021 intel_hdmi_info(m, intel_connector);
3022 break;
3023 default:
3024 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10003025 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003026
Jesse Barnesf103fc72014-02-20 12:39:57 -08003027 seq_printf(m, "\tmodes:\n");
3028 list_for_each_entry(mode, &connector->modes, head)
3029 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003030}
3031
Chris Wilson065f2ec2014-03-12 09:13:13 +00003032static bool cursor_active(struct drm_device *dev, int pipe)
3033{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003034 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003035 u32 state;
3036
3037 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03003038 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003039 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003040 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003041
3042 return state;
3043}
3044
3045static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
3046{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003047 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003048 u32 pos;
3049
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03003050 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00003051
3052 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
3053 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
3054 *x = -*x;
3055
3056 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
3057 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
3058 *y = -*y;
3059
3060 return cursor_active(dev, pipe);
3061}
3062
Robert Fekete3abc4e02015-10-27 16:58:32 +01003063static const char *plane_type(enum drm_plane_type type)
3064{
3065 switch (type) {
3066 case DRM_PLANE_TYPE_OVERLAY:
3067 return "OVL";
3068 case DRM_PLANE_TYPE_PRIMARY:
3069 return "PRI";
3070 case DRM_PLANE_TYPE_CURSOR:
3071 return "CUR";
3072 /*
3073 * Deliberately omitting default: to generate compiler warnings
3074 * when a new drm_plane_type gets added.
3075 */
3076 }
3077
3078 return "unknown";
3079}
3080
3081static const char *plane_rotation(unsigned int rotation)
3082{
3083 static char buf[48];
3084 /*
3085 * According to doc only one DRM_ROTATE_ is allowed but this
3086 * will print them all to visualize if the values are misused
3087 */
3088 snprintf(buf, sizeof(buf),
3089 "%s%s%s%s%s%s(0x%08x)",
3090 (rotation & BIT(DRM_ROTATE_0)) ? "0 " : "",
3091 (rotation & BIT(DRM_ROTATE_90)) ? "90 " : "",
3092 (rotation & BIT(DRM_ROTATE_180)) ? "180 " : "",
3093 (rotation & BIT(DRM_ROTATE_270)) ? "270 " : "",
3094 (rotation & BIT(DRM_REFLECT_X)) ? "FLIPX " : "",
3095 (rotation & BIT(DRM_REFLECT_Y)) ? "FLIPY " : "",
3096 rotation);
3097
3098 return buf;
3099}
3100
3101static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3102{
3103 struct drm_info_node *node = m->private;
3104 struct drm_device *dev = node->minor->dev;
3105 struct intel_plane *intel_plane;
3106
3107 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3108 struct drm_plane_state *state;
3109 struct drm_plane *plane = &intel_plane->base;
3110
3111 if (!plane->state) {
3112 seq_puts(m, "plane->state is NULL!\n");
3113 continue;
3114 }
3115
3116 state = plane->state;
3117
3118 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3119 plane->base.id,
3120 plane_type(intel_plane->base.type),
3121 state->crtc_x, state->crtc_y,
3122 state->crtc_w, state->crtc_h,
3123 (state->src_x >> 16),
3124 ((state->src_x & 0xffff) * 15625) >> 10,
3125 (state->src_y >> 16),
3126 ((state->src_y & 0xffff) * 15625) >> 10,
3127 (state->src_w >> 16),
3128 ((state->src_w & 0xffff) * 15625) >> 10,
3129 (state->src_h >> 16),
3130 ((state->src_h & 0xffff) * 15625) >> 10,
3131 state->fb ? drm_get_format_name(state->fb->pixel_format) : "N/A",
3132 plane_rotation(state->rotation));
3133 }
3134}
3135
3136static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3137{
3138 struct intel_crtc_state *pipe_config;
3139 int num_scalers = intel_crtc->num_scalers;
3140 int i;
3141
3142 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3143
3144 /* Not all platformas have a scaler */
3145 if (num_scalers) {
3146 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3147 num_scalers,
3148 pipe_config->scaler_state.scaler_users,
3149 pipe_config->scaler_state.scaler_id);
3150
3151 for (i = 0; i < SKL_NUM_SCALERS; i++) {
3152 struct intel_scaler *sc =
3153 &pipe_config->scaler_state.scalers[i];
3154
3155 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3156 i, yesno(sc->in_use), sc->mode);
3157 }
3158 seq_puts(m, "\n");
3159 } else {
3160 seq_puts(m, "\tNo scalers available on this platform\n");
3161 }
3162}
3163
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003164static int i915_display_info(struct seq_file *m, void *unused)
3165{
Damien Lespiau9f25d002014-05-13 15:30:28 +01003166 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003167 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003168 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson065f2ec2014-03-12 09:13:13 +00003169 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003170 struct drm_connector *connector;
3171
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003172 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003173 drm_modeset_lock_all(dev);
3174 seq_printf(m, "CRTC info\n");
3175 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003176 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003177 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003178 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003179 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003180
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003181 pipe_config = to_intel_crtc_state(crtc->base.state);
3182
Robert Fekete3abc4e02015-10-27 16:58:32 +01003183 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003184 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003185 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003186 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3187 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3188
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003189 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003190 intel_crtc_info(m, crtc);
3191
Paulo Zanonia23dc652014-04-01 14:55:11 -03003192 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003193 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003194 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003195 x, y, crtc->base.cursor->state->crtc_w,
3196 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003197 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003198 intel_scaler_info(m, crtc);
3199 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003200 }
Daniel Vettercace8412014-05-22 17:56:31 +02003201
3202 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3203 yesno(!crtc->cpu_fifo_underrun_disabled),
3204 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003205 }
3206
3207 seq_printf(m, "\n");
3208 seq_printf(m, "Connector info\n");
3209 seq_printf(m, "--------------\n");
3210 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3211 intel_connector_info(m, connector);
3212 }
3213 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003214 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003215
3216 return 0;
3217}
3218
Ben Widawskye04934c2014-06-30 09:53:42 -07003219static int i915_semaphore_status(struct seq_file *m, void *unused)
3220{
3221 struct drm_info_node *node = (struct drm_info_node *) m->private;
3222 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003223 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003224 struct intel_engine_cs *engine;
Ben Widawskye04934c2014-06-30 09:53:42 -07003225 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
Dave Gordonc3232b12016-03-23 18:19:53 +00003226 enum intel_engine_id id;
3227 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003228
Chris Wilsonc0336662016-05-06 15:40:21 +01003229 if (!i915_semaphore_is_enabled(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003230 seq_puts(m, "Semaphores are disabled\n");
3231 return 0;
3232 }
3233
3234 ret = mutex_lock_interruptible(&dev->struct_mutex);
3235 if (ret)
3236 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003237 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003238
3239 if (IS_BROADWELL(dev)) {
3240 struct page *page;
3241 uint64_t *seqno;
3242
3243 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
3244
3245 seqno = (uint64_t *)kmap_atomic(page);
Dave Gordonc3232b12016-03-23 18:19:53 +00003246 for_each_engine_id(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003247 uint64_t offset;
3248
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003249 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003250
3251 seq_puts(m, " Last signal:");
3252 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003253 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003254 seq_printf(m, "0x%08llx (0x%02llx) ",
3255 seqno[offset], offset * 8);
3256 }
3257 seq_putc(m, '\n');
3258
3259 seq_puts(m, " Last wait: ");
3260 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003261 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003262 seq_printf(m, "0x%08llx (0x%02llx) ",
3263 seqno[offset], offset * 8);
3264 }
3265 seq_putc(m, '\n');
3266
3267 }
3268 kunmap_atomic(seqno);
3269 } else {
3270 seq_puts(m, " Last signal:");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003271 for_each_engine(engine, dev_priv)
Ben Widawskye04934c2014-06-30 09:53:42 -07003272 for (j = 0; j < num_rings; j++)
3273 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003274 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003275 seq_putc(m, '\n');
3276 }
3277
3278 seq_puts(m, "\nSync seqno:\n");
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003279 for_each_engine(engine, dev_priv) {
3280 for (j = 0; j < num_rings; j++)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003281 seq_printf(m, " 0x%08x ",
3282 engine->semaphore.sync_seqno[j]);
Ben Widawskye04934c2014-06-30 09:53:42 -07003283 seq_putc(m, '\n');
3284 }
3285 seq_putc(m, '\n');
3286
Paulo Zanoni03872062014-07-09 14:31:57 -03003287 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003288 mutex_unlock(&dev->struct_mutex);
3289 return 0;
3290}
3291
Daniel Vetter728e29d2014-06-25 22:01:53 +03003292static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3293{
3294 struct drm_info_node *node = (struct drm_info_node *) m->private;
3295 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003296 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003297 int i;
3298
3299 drm_modeset_lock_all(dev);
3300 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3301 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3302
3303 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003304 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3305 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003306 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003307 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3308 seq_printf(m, " dpll_md: 0x%08x\n",
3309 pll->config.hw_state.dpll_md);
3310 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3311 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3312 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003313 }
3314 drm_modeset_unlock_all(dev);
3315
3316 return 0;
3317}
3318
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003319static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003320{
3321 int i;
3322 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003323 struct intel_engine_cs *engine;
Arun Siluvery888b5992014-08-26 14:44:51 +01003324 struct drm_info_node *node = (struct drm_info_node *) m->private;
3325 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003326 struct drm_i915_private *dev_priv = to_i915(dev);
Arun Siluvery33136b02016-01-21 21:43:47 +00003327 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003328 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003329
Arun Siluvery888b5992014-08-26 14:44:51 +01003330 ret = mutex_lock_interruptible(&dev->struct_mutex);
3331 if (ret)
3332 return ret;
3333
3334 intel_runtime_pm_get(dev_priv);
3335
Arun Siluvery33136b02016-01-21 21:43:47 +00003336 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Dave Gordonc3232b12016-03-23 18:19:53 +00003337 for_each_engine_id(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003338 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003339 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003340 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003341 i915_reg_t addr;
3342 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003343 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003344
Arun Siluvery33136b02016-01-21 21:43:47 +00003345 addr = workarounds->reg[i].addr;
3346 mask = workarounds->reg[i].mask;
3347 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003348 read = I915_READ(addr);
3349 ok = (value & mask) == (read & mask);
3350 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003351 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003352 }
3353
3354 intel_runtime_pm_put(dev_priv);
3355 mutex_unlock(&dev->struct_mutex);
3356
3357 return 0;
3358}
3359
Damien Lespiauc5511e42014-11-04 17:06:51 +00003360static int i915_ddb_info(struct seq_file *m, void *unused)
3361{
3362 struct drm_info_node *node = m->private;
3363 struct drm_device *dev = node->minor->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003364 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiauc5511e42014-11-04 17:06:51 +00003365 struct skl_ddb_allocation *ddb;
3366 struct skl_ddb_entry *entry;
3367 enum pipe pipe;
3368 int plane;
3369
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003370 if (INTEL_INFO(dev)->gen < 9)
3371 return 0;
3372
Damien Lespiauc5511e42014-11-04 17:06:51 +00003373 drm_modeset_lock_all(dev);
3374
3375 ddb = &dev_priv->wm.skl_hw.ddb;
3376
3377 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3378
3379 for_each_pipe(dev_priv, pipe) {
3380 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3381
Damien Lespiaudd740782015-02-28 14:54:08 +00003382 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003383 entry = &ddb->plane[pipe][plane];
3384 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3385 entry->start, entry->end,
3386 skl_ddb_entry_size(entry));
3387 }
3388
Matt Roper4969d332015-09-24 15:53:10 -07003389 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003390 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3391 entry->end, skl_ddb_entry_size(entry));
3392 }
3393
3394 drm_modeset_unlock_all(dev);
3395
3396 return 0;
3397}
3398
Vandana Kannana54746e2015-03-03 20:53:10 +05303399static void drrs_status_per_crtc(struct seq_file *m,
3400 struct drm_device *dev, struct intel_crtc *intel_crtc)
3401{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003402 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303403 struct i915_drrs *drrs = &dev_priv->drrs;
3404 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003405 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303406
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003407 drm_for_each_connector(connector, dev) {
3408 if (connector->state->crtc != &intel_crtc->base)
3409 continue;
3410
3411 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303412 }
3413
3414 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3415 seq_puts(m, "\tVBT: DRRS_type: Static");
3416 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3417 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3418 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3419 seq_puts(m, "\tVBT: DRRS_type: None");
3420 else
3421 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3422
3423 seq_puts(m, "\n\n");
3424
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003425 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303426 struct intel_panel *panel;
3427
3428 mutex_lock(&drrs->mutex);
3429 /* DRRS Supported */
3430 seq_puts(m, "\tDRRS Supported: Yes\n");
3431
3432 /* disable_drrs() will make drrs->dp NULL */
3433 if (!drrs->dp) {
3434 seq_puts(m, "Idleness DRRS: Disabled");
3435 mutex_unlock(&drrs->mutex);
3436 return;
3437 }
3438
3439 panel = &drrs->dp->attached_connector->panel;
3440 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3441 drrs->busy_frontbuffer_bits);
3442
3443 seq_puts(m, "\n\t\t");
3444 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3445 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3446 vrefresh = panel->fixed_mode->vrefresh;
3447 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3448 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3449 vrefresh = panel->downclock_mode->vrefresh;
3450 } else {
3451 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3452 drrs->refresh_rate_type);
3453 mutex_unlock(&drrs->mutex);
3454 return;
3455 }
3456 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3457
3458 seq_puts(m, "\n\t\t");
3459 mutex_unlock(&drrs->mutex);
3460 } else {
3461 /* DRRS not supported. Print the VBT parameter*/
3462 seq_puts(m, "\tDRRS Supported : No");
3463 }
3464 seq_puts(m, "\n");
3465}
3466
3467static int i915_drrs_status(struct seq_file *m, void *unused)
3468{
3469 struct drm_info_node *node = m->private;
3470 struct drm_device *dev = node->minor->dev;
3471 struct intel_crtc *intel_crtc;
3472 int active_crtc_cnt = 0;
3473
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003474 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303475 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003476 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303477 active_crtc_cnt++;
3478 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3479
3480 drrs_status_per_crtc(m, dev, intel_crtc);
3481 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303482 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003483 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303484
3485 if (!active_crtc_cnt)
3486 seq_puts(m, "No active crtc found\n");
3487
3488 return 0;
3489}
3490
Damien Lespiau07144422013-10-15 18:55:40 +01003491struct pipe_crc_info {
3492 const char *name;
3493 struct drm_device *dev;
3494 enum pipe pipe;
3495};
3496
Dave Airlie11bed9582014-05-12 15:22:27 +10003497static int i915_dp_mst_info(struct seq_file *m, void *unused)
3498{
3499 struct drm_info_node *node = (struct drm_info_node *) m->private;
3500 struct drm_device *dev = node->minor->dev;
Dave Airlie11bed9582014-05-12 15:22:27 +10003501 struct intel_encoder *intel_encoder;
3502 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003503 struct drm_connector *connector;
3504
Dave Airlie11bed9582014-05-12 15:22:27 +10003505 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003506 drm_for_each_connector(connector, dev) {
3507 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed9582014-05-12 15:22:27 +10003508 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003509
3510 intel_encoder = intel_attached_encoder(connector);
3511 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3512 continue;
3513
3514 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed9582014-05-12 15:22:27 +10003515 if (!intel_dig_port->dp.can_mst)
3516 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003517
Jim Bride40ae80c2016-04-14 10:18:37 -07003518 seq_printf(m, "MST Source Port %c\n",
3519 port_name(intel_dig_port->port));
Dave Airlie11bed9582014-05-12 15:22:27 +10003520 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3521 }
3522 drm_modeset_unlock_all(dev);
3523 return 0;
3524}
3525
Damien Lespiau07144422013-10-15 18:55:40 +01003526static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003527{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003528 struct pipe_crc_info *info = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003529 struct drm_i915_private *dev_priv = to_i915(info->dev);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003530 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3531
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003532 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
3533 return -ENODEV;
3534
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003535 spin_lock_irq(&pipe_crc->lock);
3536
3537 if (pipe_crc->opened) {
3538 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003539 return -EBUSY; /* already open */
3540 }
3541
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003542 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003543 filep->private_data = inode->i_private;
3544
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003545 spin_unlock_irq(&pipe_crc->lock);
3546
Damien Lespiau07144422013-10-15 18:55:40 +01003547 return 0;
3548}
3549
3550static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3551{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003552 struct pipe_crc_info *info = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003553 struct drm_i915_private *dev_priv = to_i915(info->dev);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003554 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3555
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003556 spin_lock_irq(&pipe_crc->lock);
3557 pipe_crc->opened = false;
3558 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003559
Damien Lespiau07144422013-10-15 18:55:40 +01003560 return 0;
3561}
3562
3563/* (6 fields, 8 chars each, space separated (5) + '\n') */
3564#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3565/* account for \'0' */
3566#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3567
3568static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3569{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003570 assert_spin_locked(&pipe_crc->lock);
3571 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3572 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003573}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003574
Damien Lespiau07144422013-10-15 18:55:40 +01003575static ssize_t
3576i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3577 loff_t *pos)
3578{
3579 struct pipe_crc_info *info = filep->private_data;
3580 struct drm_device *dev = info->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003581 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003582 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3583 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003584 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003585 ssize_t bytes_read;
3586
3587 /*
3588 * Don't allow user space to provide buffers not big enough to hold
3589 * a line of data.
3590 */
3591 if (count < PIPE_CRC_LINE_LEN)
3592 return -EINVAL;
3593
3594 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3595 return 0;
3596
3597 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003598 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003599 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003600 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003601
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003602 if (filep->f_flags & O_NONBLOCK) {
3603 spin_unlock_irq(&pipe_crc->lock);
3604 return -EAGAIN;
3605 }
3606
3607 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3608 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3609 if (ret) {
3610 spin_unlock_irq(&pipe_crc->lock);
3611 return ret;
3612 }
Damien Lespiau07144422013-10-15 18:55:40 +01003613 }
3614
3615 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003616 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003617
Damien Lespiau07144422013-10-15 18:55:40 +01003618 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003619 while (n_entries > 0) {
3620 struct intel_pipe_crc_entry *entry =
3621 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003622 int ret;
3623
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003624 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3625 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3626 break;
3627
3628 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3629 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3630
Damien Lespiau07144422013-10-15 18:55:40 +01003631 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3632 "%8u %8x %8x %8x %8x %8x\n",
3633 entry->frame, entry->crc[0],
3634 entry->crc[1], entry->crc[2],
3635 entry->crc[3], entry->crc[4]);
3636
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003637 spin_unlock_irq(&pipe_crc->lock);
3638
3639 ret = copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN);
Damien Lespiau07144422013-10-15 18:55:40 +01003640 if (ret == PIPE_CRC_LINE_LEN)
3641 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003642
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003643 user_buf += PIPE_CRC_LINE_LEN;
3644 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003645
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003646 spin_lock_irq(&pipe_crc->lock);
3647 }
3648
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003649 spin_unlock_irq(&pipe_crc->lock);
3650
Damien Lespiau07144422013-10-15 18:55:40 +01003651 return bytes_read;
3652}
3653
3654static const struct file_operations i915_pipe_crc_fops = {
3655 .owner = THIS_MODULE,
3656 .open = i915_pipe_crc_open,
3657 .read = i915_pipe_crc_read,
3658 .release = i915_pipe_crc_release,
3659};
3660
3661static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3662 {
3663 .name = "i915_pipe_A_crc",
3664 .pipe = PIPE_A,
3665 },
3666 {
3667 .name = "i915_pipe_B_crc",
3668 .pipe = PIPE_B,
3669 },
3670 {
3671 .name = "i915_pipe_C_crc",
3672 .pipe = PIPE_C,
3673 },
3674};
3675
3676static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3677 enum pipe pipe)
3678{
3679 struct drm_device *dev = minor->dev;
3680 struct dentry *ent;
3681 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3682
3683 info->dev = dev;
3684 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3685 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003686 if (!ent)
3687 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003688
3689 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003690}
3691
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003692static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003693 "none",
3694 "plane1",
3695 "plane2",
3696 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003697 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003698 "TV",
3699 "DP-B",
3700 "DP-C",
3701 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003702 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003703};
3704
3705static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3706{
3707 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3708 return pipe_crc_sources[source];
3709}
3710
Damien Lespiaubd9db022013-10-15 18:55:36 +01003711static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003712{
3713 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003714 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003715 int i;
3716
3717 for (i = 0; i < I915_MAX_PIPES; i++)
3718 seq_printf(m, "%c %s\n", pipe_name(i),
3719 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3720
3721 return 0;
3722}
3723
Damien Lespiaubd9db022013-10-15 18:55:36 +01003724static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003725{
3726 struct drm_device *dev = inode->i_private;
3727
Damien Lespiaubd9db022013-10-15 18:55:36 +01003728 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02003729}
3730
Daniel Vetter46a19182013-11-01 10:50:20 +01003731static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003732 uint32_t *val)
3733{
Daniel Vetter46a19182013-11-01 10:50:20 +01003734 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3735 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3736
3737 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003738 case INTEL_PIPE_CRC_SOURCE_PIPE:
3739 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3740 break;
3741 case INTEL_PIPE_CRC_SOURCE_NONE:
3742 *val = 0;
3743 break;
3744 default:
3745 return -EINVAL;
3746 }
3747
3748 return 0;
3749}
3750
Daniel Vetter46a19182013-11-01 10:50:20 +01003751static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
3752 enum intel_pipe_crc_source *source)
3753{
3754 struct intel_encoder *encoder;
3755 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003756 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003757 int ret = 0;
3758
3759 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3760
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003761 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003762 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003763 if (!encoder->base.crtc)
3764 continue;
3765
3766 crtc = to_intel_crtc(encoder->base.crtc);
3767
3768 if (crtc->pipe != pipe)
3769 continue;
3770
3771 switch (encoder->type) {
3772 case INTEL_OUTPUT_TVOUT:
3773 *source = INTEL_PIPE_CRC_SOURCE_TV;
3774 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003775 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003776 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003777 dig_port = enc_to_dig_port(&encoder->base);
3778 switch (dig_port->port) {
3779 case PORT_B:
3780 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3781 break;
3782 case PORT_C:
3783 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3784 break;
3785 case PORT_D:
3786 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3787 break;
3788 default:
3789 WARN(1, "nonexisting DP port %c\n",
3790 port_name(dig_port->port));
3791 break;
3792 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003793 break;
Paulo Zanoni6847d712014-10-27 17:47:52 -02003794 default:
3795 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003796 }
3797 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003798 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003799
3800 return ret;
3801}
3802
3803static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
3804 enum pipe pipe,
3805 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003806 uint32_t *val)
3807{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003808 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003809 bool need_stable_symbols = false;
3810
Daniel Vetter46a19182013-11-01 10:50:20 +01003811 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3812 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3813 if (ret)
3814 return ret;
3815 }
3816
3817 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003818 case INTEL_PIPE_CRC_SOURCE_PIPE:
3819 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3820 break;
3821 case INTEL_PIPE_CRC_SOURCE_DP_B:
3822 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003823 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003824 break;
3825 case INTEL_PIPE_CRC_SOURCE_DP_C:
3826 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003827 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003828 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003829 case INTEL_PIPE_CRC_SOURCE_DP_D:
3830 if (!IS_CHERRYVIEW(dev))
3831 return -EINVAL;
3832 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3833 need_stable_symbols = true;
3834 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003835 case INTEL_PIPE_CRC_SOURCE_NONE:
3836 *val = 0;
3837 break;
3838 default:
3839 return -EINVAL;
3840 }
3841
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003842 /*
3843 * When the pipe CRC tap point is after the transcoders we need
3844 * to tweak symbol-level features to produce a deterministic series of
3845 * symbols for a given frame. We need to reset those features only once
3846 * a frame (instead of every nth symbol):
3847 * - DC-balance: used to ensure a better clock recovery from the data
3848 * link (SDVO)
3849 * - DisplayPort scrambling: used for EMI reduction
3850 */
3851 if (need_stable_symbols) {
3852 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3853
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003854 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003855 switch (pipe) {
3856 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003857 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003858 break;
3859 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003860 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003861 break;
3862 case PIPE_C:
3863 tmp |= PIPE_C_SCRAMBLE_RESET;
3864 break;
3865 default:
3866 return -EINVAL;
3867 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003868 I915_WRITE(PORT_DFT2_G4X, tmp);
3869 }
3870
Daniel Vetter7ac01292013-10-18 16:37:06 +02003871 return 0;
3872}
3873
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003874static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003875 enum pipe pipe,
3876 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003877 uint32_t *val)
3878{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003879 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84093602013-11-01 10:50:21 +01003880 bool need_stable_symbols = false;
3881
Daniel Vetter46a19182013-11-01 10:50:20 +01003882 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3883 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3884 if (ret)
3885 return ret;
3886 }
3887
3888 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003889 case INTEL_PIPE_CRC_SOURCE_PIPE:
3890 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3891 break;
3892 case INTEL_PIPE_CRC_SOURCE_TV:
3893 if (!SUPPORTS_TV(dev))
3894 return -EINVAL;
3895 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3896 break;
3897 case INTEL_PIPE_CRC_SOURCE_DP_B:
3898 if (!IS_G4X(dev))
3899 return -EINVAL;
3900 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003901 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003902 break;
3903 case INTEL_PIPE_CRC_SOURCE_DP_C:
3904 if (!IS_G4X(dev))
3905 return -EINVAL;
3906 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003907 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003908 break;
3909 case INTEL_PIPE_CRC_SOURCE_DP_D:
3910 if (!IS_G4X(dev))
3911 return -EINVAL;
3912 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003913 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003914 break;
3915 case INTEL_PIPE_CRC_SOURCE_NONE:
3916 *val = 0;
3917 break;
3918 default:
3919 return -EINVAL;
3920 }
3921
Daniel Vetter84093602013-11-01 10:50:21 +01003922 /*
3923 * When the pipe CRC tap point is after the transcoders we need
3924 * to tweak symbol-level features to produce a deterministic series of
3925 * symbols for a given frame. We need to reset those features only once
3926 * a frame (instead of every nth symbol):
3927 * - DC-balance: used to ensure a better clock recovery from the data
3928 * link (SDVO)
3929 * - DisplayPort scrambling: used for EMI reduction
3930 */
3931 if (need_stable_symbols) {
3932 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3933
3934 WARN_ON(!IS_G4X(dev));
3935
3936 I915_WRITE(PORT_DFT_I9XX,
3937 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3938
3939 if (pipe == PIPE_A)
3940 tmp |= PIPE_A_SCRAMBLE_RESET;
3941 else
3942 tmp |= PIPE_B_SCRAMBLE_RESET;
3943
3944 I915_WRITE(PORT_DFT2_G4X, tmp);
3945 }
3946
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003947 return 0;
3948}
3949
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003950static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3951 enum pipe pipe)
3952{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003953 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003954 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3955
Ville Syrjäläeb736672014-12-09 21:28:28 +02003956 switch (pipe) {
3957 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003958 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003959 break;
3960 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003961 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003962 break;
3963 case PIPE_C:
3964 tmp &= ~PIPE_C_SCRAMBLE_RESET;
3965 break;
3966 default:
3967 return;
3968 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003969 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3970 tmp &= ~DC_BALANCE_RESET_VLV;
3971 I915_WRITE(PORT_DFT2_G4X, tmp);
3972
3973}
3974
Daniel Vetter84093602013-11-01 10:50:21 +01003975static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3976 enum pipe pipe)
3977{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003978 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter84093602013-11-01 10:50:21 +01003979 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3980
3981 if (pipe == PIPE_A)
3982 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3983 else
3984 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3985 I915_WRITE(PORT_DFT2_G4X, tmp);
3986
3987 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3988 I915_WRITE(PORT_DFT_I9XX,
3989 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3990 }
3991}
3992
Daniel Vetter46a19182013-11-01 10:50:20 +01003993static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003994 uint32_t *val)
3995{
Daniel Vetter46a19182013-11-01 10:50:20 +01003996 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3997 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3998
3999 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004000 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4001 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4002 break;
4003 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4004 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4005 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004006 case INTEL_PIPE_CRC_SOURCE_PIPE:
4007 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4008 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004009 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004010 *val = 0;
4011 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004012 default:
4013 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004014 }
4015
4016 return 0;
4017}
4018
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004019static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev, bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004020{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004021 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004022 struct intel_crtc *crtc =
4023 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004024 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004025 struct drm_atomic_state *state;
4026 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004027
4028 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004029 state = drm_atomic_state_alloc(dev);
4030 if (!state) {
4031 ret = -ENOMEM;
4032 goto out;
4033 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004034
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004035 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4036 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4037 if (IS_ERR(pipe_config)) {
4038 ret = PTR_ERR(pipe_config);
4039 goto out;
4040 }
4041
4042 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004043 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004044 pipe_config->pch_pfit.enabled != enable)
4045 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004046
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004047 ret = drm_atomic_commit(state);
4048out:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004049 drm_modeset_unlock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004050 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
4051 if (ret)
4052 drm_atomic_state_free(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004053}
4054
4055static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
4056 enum pipe pipe,
4057 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004058 uint32_t *val)
4059{
Daniel Vetter46a19182013-11-01 10:50:20 +01004060 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4061 *source = INTEL_PIPE_CRC_SOURCE_PF;
4062
4063 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004064 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4065 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4066 break;
4067 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4068 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4069 break;
4070 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004071 if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004072 hsw_trans_edp_pipe_A_crc_wa(dev, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004073
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004074 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4075 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004076 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004077 *val = 0;
4078 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004079 default:
4080 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004081 }
4082
4083 return 0;
4084}
4085
Daniel Vetter926321d2013-10-16 13:30:34 +02004086static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
4087 enum intel_pipe_crc_source source)
4088{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004089 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaucc3da172013-10-15 18:55:31 +01004090 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004091 struct intel_crtc *crtc = to_intel_crtc(intel_get_crtc_for_pipe(dev,
4092 pipe));
Imre Deake1296492016-02-12 18:55:17 +02004093 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004094 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004095 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004096
Damien Lespiaucc3da172013-10-15 18:55:31 +01004097 if (pipe_crc->source == source)
4098 return 0;
4099
Damien Lespiauae676fc2013-10-15 18:55:32 +01004100 /* forbid changing the source without going back to 'none' */
4101 if (pipe_crc->source && source)
4102 return -EINVAL;
4103
Imre Deake1296492016-02-12 18:55:17 +02004104 power_domain = POWER_DOMAIN_PIPE(pipe);
4105 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004106 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4107 return -EIO;
4108 }
4109
Daniel Vetter52f843f2013-10-21 17:26:38 +02004110 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004111 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02004112 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01004113 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Wayne Boyer666a4532015-12-09 12:29:35 -08004114 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004115 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02004116 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01004117 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004118 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004119 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004120
4121 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004122 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004123
Damien Lespiau4b584362013-10-15 18:55:33 +01004124 /* none -> real source transition */
4125 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004126 struct intel_pipe_crc_entry *entries;
4127
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004128 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4129 pipe_name(pipe), pipe_crc_source_name(source));
4130
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004131 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4132 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004133 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004134 if (!entries) {
4135 ret = -ENOMEM;
4136 goto out;
4137 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004138
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004139 /*
4140 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4141 * enabled and disabled dynamically based on package C states,
4142 * user space can't make reliable use of the CRCs, so let's just
4143 * completely disable it.
4144 */
4145 hsw_disable_ips(crtc);
4146
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004147 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004148 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004149 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004150 pipe_crc->head = 0;
4151 pipe_crc->tail = 0;
4152 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004153 }
4154
Damien Lespiaucc3da172013-10-15 18:55:31 +01004155 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004156
Daniel Vetter926321d2013-10-16 13:30:34 +02004157 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4158 POSTING_READ(PIPE_CRC_CTL(pipe));
4159
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004160 /* real source -> none transition */
4161 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004162 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02004163 struct intel_crtc *crtc =
4164 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004165
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004166 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4167 pipe_name(pipe));
4168
Daniel Vettera33d7102014-06-06 08:22:08 +02004169 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004170 if (crtc->base.state->active)
Daniel Vettera33d7102014-06-06 08:22:08 +02004171 intel_wait_for_vblank(dev, pipe);
4172 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004173
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004174 spin_lock_irq(&pipe_crc->lock);
4175 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004176 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004177 pipe_crc->head = 0;
4178 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004179 spin_unlock_irq(&pipe_crc->lock);
4180
4181 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004182
4183 if (IS_G4X(dev))
4184 g4x_undo_pipe_scramble_reset(dev, pipe);
Wayne Boyer666a4532015-12-09 12:29:35 -08004185 else if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004186 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004187 else if (IS_HASWELL(dev) && pipe == PIPE_A)
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004188 hsw_trans_edp_pipe_A_crc_wa(dev, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004189
4190 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004191 }
4192
Imre Deake1296492016-02-12 18:55:17 +02004193 ret = 0;
4194
4195out:
4196 intel_display_power_put(dev_priv, power_domain);
4197
4198 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004199}
4200
4201/*
4202 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004203 * command: wsp* object wsp+ name wsp+ source wsp*
4204 * object: 'pipe'
4205 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004206 * source: (none | plane1 | plane2 | pf)
4207 * wsp: (#0x20 | #0x9 | #0xA)+
4208 *
4209 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004210 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4211 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004212 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004213static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004214{
4215 int n_words = 0;
4216
4217 while (*buf) {
4218 char *end;
4219
4220 /* skip leading white space */
4221 buf = skip_spaces(buf);
4222 if (!*buf)
4223 break; /* end of buffer */
4224
4225 /* find end of word */
4226 for (end = buf; *end && !isspace(*end); end++)
4227 ;
4228
4229 if (n_words == max_words) {
4230 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4231 max_words);
4232 return -EINVAL; /* ran out of words[] before bytes */
4233 }
4234
4235 if (*end)
4236 *end++ = '\0';
4237 words[n_words++] = buf;
4238 buf = end;
4239 }
4240
4241 return n_words;
4242}
4243
Damien Lespiaub94dec82013-10-15 18:55:35 +01004244enum intel_pipe_crc_object {
4245 PIPE_CRC_OBJECT_PIPE,
4246};
4247
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004248static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004249 "pipe",
4250};
4251
4252static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004253display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004254{
4255 int i;
4256
4257 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4258 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004259 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004260 return 0;
4261 }
4262
4263 return -EINVAL;
4264}
4265
Damien Lespiaubd9db022013-10-15 18:55:36 +01004266static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004267{
4268 const char name = buf[0];
4269
4270 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4271 return -EINVAL;
4272
4273 *pipe = name - 'A';
4274
4275 return 0;
4276}
4277
4278static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004279display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004280{
4281 int i;
4282
4283 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4284 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004285 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004286 return 0;
4287 }
4288
4289 return -EINVAL;
4290}
4291
Damien Lespiaubd9db022013-10-15 18:55:36 +01004292static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004293{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004294#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004295 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004296 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004297 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004298 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004299 enum intel_pipe_crc_source source;
4300
Damien Lespiaubd9db022013-10-15 18:55:36 +01004301 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004302 if (n_words != N_WORDS) {
4303 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4304 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004305 return -EINVAL;
4306 }
4307
Damien Lespiaubd9db022013-10-15 18:55:36 +01004308 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004309 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004310 return -EINVAL;
4311 }
4312
Damien Lespiaubd9db022013-10-15 18:55:36 +01004313 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004314 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4315 return -EINVAL;
4316 }
4317
Damien Lespiaubd9db022013-10-15 18:55:36 +01004318 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004319 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004320 return -EINVAL;
4321 }
4322
4323 return pipe_crc_set_source(dev, pipe, source);
4324}
4325
Damien Lespiaubd9db022013-10-15 18:55:36 +01004326static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4327 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004328{
4329 struct seq_file *m = file->private_data;
4330 struct drm_device *dev = m->private;
4331 char *tmpbuf;
4332 int ret;
4333
4334 if (len == 0)
4335 return 0;
4336
4337 if (len > PAGE_SIZE - 1) {
4338 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4339 PAGE_SIZE);
4340 return -E2BIG;
4341 }
4342
4343 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4344 if (!tmpbuf)
4345 return -ENOMEM;
4346
4347 if (copy_from_user(tmpbuf, ubuf, len)) {
4348 ret = -EFAULT;
4349 goto out;
4350 }
4351 tmpbuf[len] = '\0';
4352
Damien Lespiaubd9db022013-10-15 18:55:36 +01004353 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004354
4355out:
4356 kfree(tmpbuf);
4357 if (ret < 0)
4358 return ret;
4359
4360 *offp += len;
4361 return len;
4362}
4363
Damien Lespiaubd9db022013-10-15 18:55:36 +01004364static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004365 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004366 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004367 .read = seq_read,
4368 .llseek = seq_lseek,
4369 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004370 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004371};
4372
Todd Previteeb3394fa2015-04-18 00:04:19 -07004373static ssize_t i915_displayport_test_active_write(struct file *file,
4374 const char __user *ubuf,
4375 size_t len, loff_t *offp)
4376{
4377 char *input_buffer;
4378 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004379 struct drm_device *dev;
4380 struct drm_connector *connector;
4381 struct list_head *connector_list;
4382 struct intel_dp *intel_dp;
4383 int val = 0;
4384
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304385 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004386
Todd Previteeb3394fa2015-04-18 00:04:19 -07004387 connector_list = &dev->mode_config.connector_list;
4388
4389 if (len == 0)
4390 return 0;
4391
4392 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4393 if (!input_buffer)
4394 return -ENOMEM;
4395
4396 if (copy_from_user(input_buffer, ubuf, len)) {
4397 status = -EFAULT;
4398 goto out;
4399 }
4400
4401 input_buffer[len] = '\0';
4402 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4403
4404 list_for_each_entry(connector, connector_list, head) {
4405
4406 if (connector->connector_type !=
4407 DRM_MODE_CONNECTOR_DisplayPort)
4408 continue;
4409
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304410 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004411 connector->encoder != NULL) {
4412 intel_dp = enc_to_intel_dp(connector->encoder);
4413 status = kstrtoint(input_buffer, 10, &val);
4414 if (status < 0)
4415 goto out;
4416 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4417 /* To prevent erroneous activation of the compliance
4418 * testing code, only accept an actual value of 1 here
4419 */
4420 if (val == 1)
4421 intel_dp->compliance_test_active = 1;
4422 else
4423 intel_dp->compliance_test_active = 0;
4424 }
4425 }
4426out:
4427 kfree(input_buffer);
4428 if (status < 0)
4429 return status;
4430
4431 *offp += len;
4432 return len;
4433}
4434
4435static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4436{
4437 struct drm_device *dev = m->private;
4438 struct drm_connector *connector;
4439 struct list_head *connector_list = &dev->mode_config.connector_list;
4440 struct intel_dp *intel_dp;
4441
Todd Previteeb3394fa2015-04-18 00:04:19 -07004442 list_for_each_entry(connector, connector_list, head) {
4443
4444 if (connector->connector_type !=
4445 DRM_MODE_CONNECTOR_DisplayPort)
4446 continue;
4447
4448 if (connector->status == connector_status_connected &&
4449 connector->encoder != NULL) {
4450 intel_dp = enc_to_intel_dp(connector->encoder);
4451 if (intel_dp->compliance_test_active)
4452 seq_puts(m, "1");
4453 else
4454 seq_puts(m, "0");
4455 } else
4456 seq_puts(m, "0");
4457 }
4458
4459 return 0;
4460}
4461
4462static int i915_displayport_test_active_open(struct inode *inode,
4463 struct file *file)
4464{
4465 struct drm_device *dev = inode->i_private;
4466
4467 return single_open(file, i915_displayport_test_active_show, dev);
4468}
4469
4470static const struct file_operations i915_displayport_test_active_fops = {
4471 .owner = THIS_MODULE,
4472 .open = i915_displayport_test_active_open,
4473 .read = seq_read,
4474 .llseek = seq_lseek,
4475 .release = single_release,
4476 .write = i915_displayport_test_active_write
4477};
4478
4479static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4480{
4481 struct drm_device *dev = m->private;
4482 struct drm_connector *connector;
4483 struct list_head *connector_list = &dev->mode_config.connector_list;
4484 struct intel_dp *intel_dp;
4485
Todd Previteeb3394fa2015-04-18 00:04:19 -07004486 list_for_each_entry(connector, connector_list, head) {
4487
4488 if (connector->connector_type !=
4489 DRM_MODE_CONNECTOR_DisplayPort)
4490 continue;
4491
4492 if (connector->status == connector_status_connected &&
4493 connector->encoder != NULL) {
4494 intel_dp = enc_to_intel_dp(connector->encoder);
4495 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4496 } else
4497 seq_puts(m, "0");
4498 }
4499
4500 return 0;
4501}
4502static int i915_displayport_test_data_open(struct inode *inode,
4503 struct file *file)
4504{
4505 struct drm_device *dev = inode->i_private;
4506
4507 return single_open(file, i915_displayport_test_data_show, dev);
4508}
4509
4510static const struct file_operations i915_displayport_test_data_fops = {
4511 .owner = THIS_MODULE,
4512 .open = i915_displayport_test_data_open,
4513 .read = seq_read,
4514 .llseek = seq_lseek,
4515 .release = single_release
4516};
4517
4518static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4519{
4520 struct drm_device *dev = m->private;
4521 struct drm_connector *connector;
4522 struct list_head *connector_list = &dev->mode_config.connector_list;
4523 struct intel_dp *intel_dp;
4524
Todd Previteeb3394fa2015-04-18 00:04:19 -07004525 list_for_each_entry(connector, connector_list, head) {
4526
4527 if (connector->connector_type !=
4528 DRM_MODE_CONNECTOR_DisplayPort)
4529 continue;
4530
4531 if (connector->status == connector_status_connected &&
4532 connector->encoder != NULL) {
4533 intel_dp = enc_to_intel_dp(connector->encoder);
4534 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4535 } else
4536 seq_puts(m, "0");
4537 }
4538
4539 return 0;
4540}
4541
4542static int i915_displayport_test_type_open(struct inode *inode,
4543 struct file *file)
4544{
4545 struct drm_device *dev = inode->i_private;
4546
4547 return single_open(file, i915_displayport_test_type_show, dev);
4548}
4549
4550static const struct file_operations i915_displayport_test_type_fops = {
4551 .owner = THIS_MODULE,
4552 .open = i915_displayport_test_type_open,
4553 .read = seq_read,
4554 .llseek = seq_lseek,
4555 .release = single_release
4556};
4557
Damien Lespiau97e94b22014-11-04 17:06:50 +00004558static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004559{
4560 struct drm_device *dev = m->private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004561 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004562 int num_levels;
4563
4564 if (IS_CHERRYVIEW(dev))
4565 num_levels = 3;
4566 else if (IS_VALLEYVIEW(dev))
4567 num_levels = 1;
4568 else
4569 num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004570
4571 drm_modeset_lock_all(dev);
4572
4573 for (level = 0; level < num_levels; level++) {
4574 unsigned int latency = wm[level];
4575
Damien Lespiau97e94b22014-11-04 17:06:50 +00004576 /*
4577 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004578 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004579 */
Wayne Boyer666a4532015-12-09 12:29:35 -08004580 if (INTEL_INFO(dev)->gen >= 9 || IS_VALLEYVIEW(dev) ||
4581 IS_CHERRYVIEW(dev))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004582 latency *= 10;
4583 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004584 latency *= 5;
4585
4586 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004587 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004588 }
4589
4590 drm_modeset_unlock_all(dev);
4591}
4592
4593static int pri_wm_latency_show(struct seq_file *m, void *data)
4594{
4595 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004596 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004597 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004598
Damien Lespiau97e94b22014-11-04 17:06:50 +00004599 if (INTEL_INFO(dev)->gen >= 9)
4600 latencies = dev_priv->wm.skl_latency;
4601 else
4602 latencies = to_i915(dev)->wm.pri_latency;
4603
4604 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004605
4606 return 0;
4607}
4608
4609static int spr_wm_latency_show(struct seq_file *m, void *data)
4610{
4611 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004612 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004613 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004614
Damien Lespiau97e94b22014-11-04 17:06:50 +00004615 if (INTEL_INFO(dev)->gen >= 9)
4616 latencies = dev_priv->wm.skl_latency;
4617 else
4618 latencies = to_i915(dev)->wm.spr_latency;
4619
4620 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004621
4622 return 0;
4623}
4624
4625static int cur_wm_latency_show(struct seq_file *m, void *data)
4626{
4627 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004628 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004629 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004630
Damien Lespiau97e94b22014-11-04 17:06:50 +00004631 if (INTEL_INFO(dev)->gen >= 9)
4632 latencies = dev_priv->wm.skl_latency;
4633 else
4634 latencies = to_i915(dev)->wm.cur_latency;
4635
4636 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004637
4638 return 0;
4639}
4640
4641static int pri_wm_latency_open(struct inode *inode, struct file *file)
4642{
4643 struct drm_device *dev = inode->i_private;
4644
Ville Syrjäläde38b952015-06-24 22:00:09 +03004645 if (INTEL_INFO(dev)->gen < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646 return -ENODEV;
4647
4648 return single_open(file, pri_wm_latency_show, dev);
4649}
4650
4651static int spr_wm_latency_open(struct inode *inode, struct file *file)
4652{
4653 struct drm_device *dev = inode->i_private;
4654
Sonika Jindal9ad02572014-07-21 15:23:39 +05304655 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004656 return -ENODEV;
4657
4658 return single_open(file, spr_wm_latency_show, dev);
4659}
4660
4661static int cur_wm_latency_open(struct inode *inode, struct file *file)
4662{
4663 struct drm_device *dev = inode->i_private;
4664
Sonika Jindal9ad02572014-07-21 15:23:39 +05304665 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004666 return -ENODEV;
4667
4668 return single_open(file, cur_wm_latency_show, dev);
4669}
4670
4671static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004672 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004673{
4674 struct seq_file *m = file->private_data;
4675 struct drm_device *dev = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004676 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004677 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004678 int level;
4679 int ret;
4680 char tmp[32];
4681
Ville Syrjäläde38b952015-06-24 22:00:09 +03004682 if (IS_CHERRYVIEW(dev))
4683 num_levels = 3;
4684 else if (IS_VALLEYVIEW(dev))
4685 num_levels = 1;
4686 else
4687 num_levels = ilk_wm_max_level(dev) + 1;
4688
Ville Syrjälä369a1342014-01-22 14:36:08 +02004689 if (len >= sizeof(tmp))
4690 return -EINVAL;
4691
4692 if (copy_from_user(tmp, ubuf, len))
4693 return -EFAULT;
4694
4695 tmp[len] = '\0';
4696
Damien Lespiau97e94b22014-11-04 17:06:50 +00004697 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4698 &new[0], &new[1], &new[2], &new[3],
4699 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004700 if (ret != num_levels)
4701 return -EINVAL;
4702
4703 drm_modeset_lock_all(dev);
4704
4705 for (level = 0; level < num_levels; level++)
4706 wm[level] = new[level];
4707
4708 drm_modeset_unlock_all(dev);
4709
4710 return len;
4711}
4712
4713
4714static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4715 size_t len, loff_t *offp)
4716{
4717 struct seq_file *m = file->private_data;
4718 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004719 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004720 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004721
Damien Lespiau97e94b22014-11-04 17:06:50 +00004722 if (INTEL_INFO(dev)->gen >= 9)
4723 latencies = dev_priv->wm.skl_latency;
4724 else
4725 latencies = to_i915(dev)->wm.pri_latency;
4726
4727 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004728}
4729
4730static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4731 size_t len, loff_t *offp)
4732{
4733 struct seq_file *m = file->private_data;
4734 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004735 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004736 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004737
Damien Lespiau97e94b22014-11-04 17:06:50 +00004738 if (INTEL_INFO(dev)->gen >= 9)
4739 latencies = dev_priv->wm.skl_latency;
4740 else
4741 latencies = to_i915(dev)->wm.spr_latency;
4742
4743 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004744}
4745
4746static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4747 size_t len, loff_t *offp)
4748{
4749 struct seq_file *m = file->private_data;
4750 struct drm_device *dev = m->private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004751 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiau97e94b22014-11-04 17:06:50 +00004752 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004753
Damien Lespiau97e94b22014-11-04 17:06:50 +00004754 if (INTEL_INFO(dev)->gen >= 9)
4755 latencies = dev_priv->wm.skl_latency;
4756 else
4757 latencies = to_i915(dev)->wm.cur_latency;
4758
4759 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004760}
4761
4762static const struct file_operations i915_pri_wm_latency_fops = {
4763 .owner = THIS_MODULE,
4764 .open = pri_wm_latency_open,
4765 .read = seq_read,
4766 .llseek = seq_lseek,
4767 .release = single_release,
4768 .write = pri_wm_latency_write
4769};
4770
4771static const struct file_operations i915_spr_wm_latency_fops = {
4772 .owner = THIS_MODULE,
4773 .open = spr_wm_latency_open,
4774 .read = seq_read,
4775 .llseek = seq_lseek,
4776 .release = single_release,
4777 .write = spr_wm_latency_write
4778};
4779
4780static const struct file_operations i915_cur_wm_latency_fops = {
4781 .owner = THIS_MODULE,
4782 .open = cur_wm_latency_open,
4783 .read = seq_read,
4784 .llseek = seq_lseek,
4785 .release = single_release,
4786 .write = cur_wm_latency_write
4787};
4788
Kees Cook647416f2013-03-10 14:10:06 -07004789static int
4790i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004791{
Kees Cook647416f2013-03-10 14:10:06 -07004792 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004793 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004794
Chris Wilsond98c52c2016-04-13 17:35:05 +01004795 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004796
Kees Cook647416f2013-03-10 14:10:06 -07004797 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004798}
4799
Kees Cook647416f2013-03-10 14:10:06 -07004800static int
4801i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004802{
Kees Cook647416f2013-03-10 14:10:06 -07004803 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004804 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deakd46c0512014-04-14 20:24:27 +03004805
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004806 /*
4807 * There is no safeguard against this debugfs entry colliding
4808 * with the hangcheck calling same i915_handle_error() in
4809 * parallel, causing an explosion. For now we assume that the
4810 * test harness is responsible enough not to inject gpu hangs
4811 * while it is writing to 'i915_wedged'
4812 */
4813
Chris Wilsond98c52c2016-04-13 17:35:05 +01004814 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004815 return -EAGAIN;
4816
Imre Deakd46c0512014-04-14 20:24:27 +03004817 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004818
Chris Wilsonc0336662016-05-06 15:40:21 +01004819 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004820 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004821
4822 intel_runtime_pm_put(dev_priv);
4823
Kees Cook647416f2013-03-10 14:10:06 -07004824 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004825}
4826
Kees Cook647416f2013-03-10 14:10:06 -07004827DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4828 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004829 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004830
Kees Cook647416f2013-03-10 14:10:06 -07004831static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004832i915_ring_missed_irq_get(void *data, u64 *val)
4833{
4834 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004835 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004836
4837 *val = dev_priv->gpu_error.missed_irq_rings;
4838 return 0;
4839}
4840
4841static int
4842i915_ring_missed_irq_set(void *data, u64 val)
4843{
4844 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004845 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004846 int ret;
4847
4848 /* Lock against concurrent debugfs callers */
4849 ret = mutex_lock_interruptible(&dev->struct_mutex);
4850 if (ret)
4851 return ret;
4852 dev_priv->gpu_error.missed_irq_rings = val;
4853 mutex_unlock(&dev->struct_mutex);
4854
4855 return 0;
4856}
4857
4858DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4859 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4860 "0x%08llx\n");
4861
4862static int
4863i915_ring_test_irq_get(void *data, u64 *val)
4864{
4865 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004866 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004867
4868 *val = dev_priv->gpu_error.test_irq_rings;
4869
4870 return 0;
4871}
4872
4873static int
4874i915_ring_test_irq_set(void *data, u64 val)
4875{
4876 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004877 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson094f9a52013-09-25 17:34:55 +01004878
Chris Wilson3a122c22016-06-17 14:35:05 +01004879 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004880 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004881 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004882
4883 return 0;
4884}
4885
4886DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4887 i915_ring_test_irq_get, i915_ring_test_irq_set,
4888 "0x%08llx\n");
4889
Chris Wilsondd624af2013-01-15 12:39:35 +00004890#define DROP_UNBOUND 0x1
4891#define DROP_BOUND 0x2
4892#define DROP_RETIRE 0x4
4893#define DROP_ACTIVE 0x8
4894#define DROP_ALL (DROP_UNBOUND | \
4895 DROP_BOUND | \
4896 DROP_RETIRE | \
4897 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07004898static int
4899i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004900{
Kees Cook647416f2013-03-10 14:10:06 -07004901 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004902
Kees Cook647416f2013-03-10 14:10:06 -07004903 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004904}
4905
Kees Cook647416f2013-03-10 14:10:06 -07004906static int
4907i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004908{
Kees Cook647416f2013-03-10 14:10:06 -07004909 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004910 struct drm_i915_private *dev_priv = to_i915(dev);
Kees Cook647416f2013-03-10 14:10:06 -07004911 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004912
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004913 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004914
4915 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4916 * on ioctls on -EAGAIN. */
4917 ret = mutex_lock_interruptible(&dev->struct_mutex);
4918 if (ret)
4919 return ret;
4920
4921 if (val & DROP_ACTIVE) {
Chris Wilson6e5a5be2016-06-24 14:55:57 +01004922 ret = i915_gem_wait_for_idle(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004923 if (ret)
4924 goto unlock;
4925 }
4926
4927 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004928 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004929
Chris Wilson21ab4e72014-09-09 11:16:08 +01004930 if (val & DROP_BOUND)
4931 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004932
Chris Wilson21ab4e72014-09-09 11:16:08 +01004933 if (val & DROP_UNBOUND)
4934 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004935
4936unlock:
4937 mutex_unlock(&dev->struct_mutex);
4938
Kees Cook647416f2013-03-10 14:10:06 -07004939 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004940}
4941
Kees Cook647416f2013-03-10 14:10:06 -07004942DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4943 i915_drop_caches_get, i915_drop_caches_set,
4944 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004945
Kees Cook647416f2013-03-10 14:10:06 -07004946static int
4947i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004948{
Kees Cook647416f2013-03-10 14:10:06 -07004949 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004950 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter004777c2012-08-09 15:07:01 +02004951
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004952 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004953 return -ENODEV;
4954
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004955 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004956 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004957}
4958
Kees Cook647416f2013-03-10 14:10:06 -07004959static int
4960i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004961{
Kees Cook647416f2013-03-10 14:10:06 -07004962 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004963 struct drm_i915_private *dev_priv = to_i915(dev);
Akash Goelbc4d91f2015-02-26 16:09:47 +05304964 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07004965 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02004966
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07004967 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004968 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07004969
Kees Cook647416f2013-03-10 14:10:06 -07004970 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07004971
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004972 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02004973 if (ret)
4974 return ret;
4975
Jesse Barnes358733e2011-07-27 11:53:01 -07004976 /*
4977 * Turbo will still be enabled, but won't go above the set value.
4978 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05304979 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004980
Akash Goelbc4d91f2015-02-26 16:09:47 +05304981 hw_max = dev_priv->rps.max_freq;
4982 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004983
Ben Widawskyb39fb292014-03-19 18:31:11 -07004984 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004985 mutex_unlock(&dev_priv->rps.hw_lock);
4986 return -EINVAL;
4987 }
4988
Ben Widawskyb39fb292014-03-19 18:31:11 -07004989 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004990
Chris Wilsondc979972016-05-10 14:10:04 +01004991 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004992
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004993 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07004994
Kees Cook647416f2013-03-10 14:10:06 -07004995 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07004996}
4997
Kees Cook647416f2013-03-10 14:10:06 -07004998DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
4999 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005000 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07005001
Kees Cook647416f2013-03-10 14:10:06 -07005002static int
5003i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005004{
Kees Cook647416f2013-03-10 14:10:06 -07005005 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005006 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter004777c2012-08-09 15:07:01 +02005007
Chris Wilson62e1baa2016-07-13 09:10:36 +01005008 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005009 return -ENODEV;
5010
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005011 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07005012 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005013}
5014
Kees Cook647416f2013-03-10 14:10:06 -07005015static int
5016i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005017{
Kees Cook647416f2013-03-10 14:10:06 -07005018 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005019 struct drm_i915_private *dev_priv = to_i915(dev);
Akash Goelbc4d91f2015-02-26 16:09:47 +05305020 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005021 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005022
Chris Wilson62e1baa2016-07-13 09:10:36 +01005023 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005024 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005025
Kees Cook647416f2013-03-10 14:10:06 -07005026 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005027
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005028 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005029 if (ret)
5030 return ret;
5031
Jesse Barnes1523c312012-05-25 12:34:54 -07005032 /*
5033 * Turbo will still be enabled, but won't go below the set value.
5034 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305035 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005036
Akash Goelbc4d91f2015-02-26 16:09:47 +05305037 hw_max = dev_priv->rps.max_freq;
5038 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005039
Ben Widawskyb39fb292014-03-19 18:31:11 -07005040 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005041 mutex_unlock(&dev_priv->rps.hw_lock);
5042 return -EINVAL;
5043 }
5044
Ben Widawskyb39fb292014-03-19 18:31:11 -07005045 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005046
Chris Wilsondc979972016-05-10 14:10:04 +01005047 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005048
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005049 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005050
Kees Cook647416f2013-03-10 14:10:06 -07005051 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005052}
5053
Kees Cook647416f2013-03-10 14:10:06 -07005054DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5055 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005056 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005057
Kees Cook647416f2013-03-10 14:10:06 -07005058static int
5059i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005060{
Kees Cook647416f2013-03-10 14:10:06 -07005061 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005062 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005063 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07005064 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005065
Daniel Vetter004777c2012-08-09 15:07:01 +02005066 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5067 return -ENODEV;
5068
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005069 ret = mutex_lock_interruptible(&dev->struct_mutex);
5070 if (ret)
5071 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005072 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005073
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005074 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005075
5076 intel_runtime_pm_put(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01005077 mutex_unlock(&dev_priv->drm.struct_mutex);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005078
Kees Cook647416f2013-03-10 14:10:06 -07005079 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005080
Kees Cook647416f2013-03-10 14:10:06 -07005081 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005082}
5083
Kees Cook647416f2013-03-10 14:10:06 -07005084static int
5085i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005086{
Kees Cook647416f2013-03-10 14:10:06 -07005087 struct drm_device *dev = data;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005088 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005089 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005090
Daniel Vetter004777c2012-08-09 15:07:01 +02005091 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
5092 return -ENODEV;
5093
Kees Cook647416f2013-03-10 14:10:06 -07005094 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005095 return -EINVAL;
5096
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005097 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005098 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005099
5100 /* Update the cache sharing policy here as well */
5101 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5102 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5103 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5104 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5105
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005106 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005107 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005108}
5109
Kees Cook647416f2013-03-10 14:10:06 -07005110DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5111 i915_cache_sharing_get, i915_cache_sharing_set,
5112 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005113
Jeff McGee5d395252015-04-03 18:13:17 -07005114struct sseu_dev_status {
5115 unsigned int slice_total;
5116 unsigned int subslice_total;
5117 unsigned int subslice_per_slice;
5118 unsigned int eu_total;
5119 unsigned int eu_per_subslice;
5120};
5121
5122static void cherryview_sseu_device_status(struct drm_device *dev,
5123 struct sseu_dev_status *stat)
5124{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005125 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005126 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005127 int ss;
5128 u32 sig1[ss_max], sig2[ss_max];
5129
5130 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5131 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5132 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5133 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5134
5135 for (ss = 0; ss < ss_max; ss++) {
5136 unsigned int eu_cnt;
5137
5138 if (sig1[ss] & CHV_SS_PG_ENABLE)
5139 /* skip disabled subslice */
5140 continue;
5141
5142 stat->slice_total = 1;
5143 stat->subslice_per_slice++;
5144 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5145 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5146 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5147 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
5148 stat->eu_total += eu_cnt;
5149 stat->eu_per_subslice = max(stat->eu_per_subslice, eu_cnt);
5150 }
5151 stat->subslice_total = stat->subslice_per_slice;
5152}
5153
5154static void gen9_sseu_device_status(struct drm_device *dev,
5155 struct sseu_dev_status *stat)
5156{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005157 struct drm_i915_private *dev_priv = to_i915(dev);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005158 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005159 int s, ss;
5160 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5161
Jeff McGee1c046bc2015-04-03 18:13:18 -07005162 /* BXT has a single slice and at most 3 subslices. */
5163 if (IS_BROXTON(dev)) {
5164 s_max = 1;
5165 ss_max = 3;
5166 }
5167
5168 for (s = 0; s < s_max; s++) {
5169 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5170 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5171 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5172 }
5173
Jeff McGee5d395252015-04-03 18:13:17 -07005174 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5175 GEN9_PGCTL_SSA_EU19_ACK |
5176 GEN9_PGCTL_SSA_EU210_ACK |
5177 GEN9_PGCTL_SSA_EU311_ACK;
5178 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5179 GEN9_PGCTL_SSB_EU19_ACK |
5180 GEN9_PGCTL_SSB_EU210_ACK |
5181 GEN9_PGCTL_SSB_EU311_ACK;
5182
5183 for (s = 0; s < s_max; s++) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005184 unsigned int ss_cnt = 0;
5185
Jeff McGee5d395252015-04-03 18:13:17 -07005186 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5187 /* skip disabled slice */
5188 continue;
5189
5190 stat->slice_total++;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005191
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07005192 if (IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Jeff McGee1c046bc2015-04-03 18:13:18 -07005193 ss_cnt = INTEL_INFO(dev)->subslice_per_slice;
5194
Jeff McGee5d395252015-04-03 18:13:17 -07005195 for (ss = 0; ss < ss_max; ss++) {
5196 unsigned int eu_cnt;
5197
Jeff McGee1c046bc2015-04-03 18:13:18 -07005198 if (IS_BROXTON(dev) &&
5199 !(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5200 /* skip disabled subslice */
5201 continue;
5202
5203 if (IS_BROXTON(dev))
5204 ss_cnt++;
5205
Jeff McGee5d395252015-04-03 18:13:17 -07005206 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5207 eu_mask[ss%2]);
5208 stat->eu_total += eu_cnt;
5209 stat->eu_per_subslice = max(stat->eu_per_subslice,
5210 eu_cnt);
5211 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005212
5213 stat->subslice_total += ss_cnt;
5214 stat->subslice_per_slice = max(stat->subslice_per_slice,
5215 ss_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005216 }
5217}
5218
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005219static void broadwell_sseu_device_status(struct drm_device *dev,
5220 struct sseu_dev_status *stat)
5221{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005222 struct drm_i915_private *dev_priv = to_i915(dev);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005223 int s;
5224 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
5225
5226 stat->slice_total = hweight32(slice_info & GEN8_LSLICESTAT_MASK);
5227
5228 if (stat->slice_total) {
5229 stat->subslice_per_slice = INTEL_INFO(dev)->subslice_per_slice;
5230 stat->subslice_total = stat->slice_total *
5231 stat->subslice_per_slice;
5232 stat->eu_per_subslice = INTEL_INFO(dev)->eu_per_subslice;
5233 stat->eu_total = stat->eu_per_subslice * stat->subslice_total;
5234
5235 /* subtract fused off EU(s) from enabled slice(s) */
5236 for (s = 0; s < stat->slice_total; s++) {
5237 u8 subslice_7eu = INTEL_INFO(dev)->subslice_7eu[s];
5238
5239 stat->eu_total -= hweight8(subslice_7eu);
5240 }
5241 }
5242}
5243
Jeff McGee38732182015-02-13 10:27:54 -06005244static int i915_sseu_status(struct seq_file *m, void *unused)
5245{
5246 struct drm_info_node *node = (struct drm_info_node *) m->private;
5247 struct drm_device *dev = node->minor->dev;
Jeff McGee5d395252015-04-03 18:13:17 -07005248 struct sseu_dev_status stat;
Jeff McGee38732182015-02-13 10:27:54 -06005249
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005250 if (INTEL_INFO(dev)->gen < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005251 return -ENODEV;
5252
5253 seq_puts(m, "SSEU Device Info\n");
5254 seq_printf(m, " Available Slice Total: %u\n",
5255 INTEL_INFO(dev)->slice_total);
5256 seq_printf(m, " Available Subslice Total: %u\n",
5257 INTEL_INFO(dev)->subslice_total);
5258 seq_printf(m, " Available Subslice Per Slice: %u\n",
5259 INTEL_INFO(dev)->subslice_per_slice);
5260 seq_printf(m, " Available EU Total: %u\n",
5261 INTEL_INFO(dev)->eu_total);
5262 seq_printf(m, " Available EU Per Subslice: %u\n",
5263 INTEL_INFO(dev)->eu_per_subslice);
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01005264 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev)));
5265 if (HAS_POOLED_EU(dev))
5266 seq_printf(m, " Min EU in pool: %u\n",
5267 INTEL_INFO(dev)->min_eu_in_pool);
Jeff McGee38732182015-02-13 10:27:54 -06005268 seq_printf(m, " Has Slice Power Gating: %s\n",
5269 yesno(INTEL_INFO(dev)->has_slice_pg));
5270 seq_printf(m, " Has Subslice Power Gating: %s\n",
5271 yesno(INTEL_INFO(dev)->has_subslice_pg));
5272 seq_printf(m, " Has EU Power Gating: %s\n",
5273 yesno(INTEL_INFO(dev)->has_eu_pg));
5274
Jeff McGee7f992ab2015-02-13 10:27:55 -06005275 seq_puts(m, "SSEU Device Status\n");
Jeff McGee5d395252015-04-03 18:13:17 -07005276 memset(&stat, 0, sizeof(stat));
Jeff McGee5575f032015-02-27 10:22:32 -08005277 if (IS_CHERRYVIEW(dev)) {
Jeff McGee5d395252015-04-03 18:13:17 -07005278 cherryview_sseu_device_status(dev, &stat);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005279 } else if (IS_BROADWELL(dev)) {
5280 broadwell_sseu_device_status(dev, &stat);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005281 } else if (INTEL_INFO(dev)->gen >= 9) {
Jeff McGee5d395252015-04-03 18:13:17 -07005282 gen9_sseu_device_status(dev, &stat);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005283 }
Jeff McGee5d395252015-04-03 18:13:17 -07005284 seq_printf(m, " Enabled Slice Total: %u\n",
5285 stat.slice_total);
5286 seq_printf(m, " Enabled Subslice Total: %u\n",
5287 stat.subslice_total);
5288 seq_printf(m, " Enabled Subslice Per Slice: %u\n",
5289 stat.subslice_per_slice);
5290 seq_printf(m, " Enabled EU Total: %u\n",
5291 stat.eu_total);
5292 seq_printf(m, " Enabled EU Per Subslice: %u\n",
5293 stat.eu_per_subslice);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005294
Jeff McGee38732182015-02-13 10:27:54 -06005295 return 0;
5296}
5297
Ben Widawsky6d794d42011-04-25 11:25:56 -07005298static int i915_forcewake_open(struct inode *inode, struct file *file)
5299{
5300 struct drm_device *dev = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005301 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005302
Daniel Vetter075edca2012-01-24 09:44:28 +01005303 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005304 return 0;
5305
Chris Wilson6daccb02015-01-16 11:34:35 +02005306 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005307 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005308
5309 return 0;
5310}
5311
Ben Widawskyc43b5632012-04-16 14:07:40 -07005312static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005313{
5314 struct drm_device *dev = inode->i_private;
Chris Wilsonfac5e232016-07-04 11:34:36 +01005315 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005316
Daniel Vetter075edca2012-01-24 09:44:28 +01005317 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005318 return 0;
5319
Mika Kuoppala59bad942015-01-16 11:34:40 +02005320 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005321 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005322
5323 return 0;
5324}
5325
5326static const struct file_operations i915_forcewake_fops = {
5327 .owner = THIS_MODULE,
5328 .open = i915_forcewake_open,
5329 .release = i915_forcewake_release,
5330};
5331
5332static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5333{
5334 struct drm_device *dev = minor->dev;
5335 struct dentry *ent;
5336
5337 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005338 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005339 root, dev,
5340 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005341 if (!ent)
5342 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005343
Ben Widawsky8eb57292011-05-11 15:10:58 -07005344 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005345}
5346
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005347static int i915_debugfs_create(struct dentry *root,
5348 struct drm_minor *minor,
5349 const char *name,
5350 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005351{
5352 struct drm_device *dev = minor->dev;
5353 struct dentry *ent;
5354
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005355 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005356 S_IRUGO | S_IWUSR,
5357 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005358 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005359 if (!ent)
5360 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005361
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005362 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005363}
5364
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005365static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005366 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005367 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005368 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01005369 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005370 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05005371 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01005372 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005373 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005374 {"i915_gem_request", i915_gem_request_info, 0},
5375 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005376 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005377 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00005378 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
5379 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
5380 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07005381 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Brad Volkin493018d2014-12-11 12:13:08 -08005382 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005383 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005384 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005385 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305386 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf654449a2015-01-26 18:03:04 +02005387 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005388 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005389 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005390 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005391 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005392 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005393 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005394 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005395 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005396 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005397 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005398 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005399 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01005400 {"i915_execlists", i915_execlists, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005401 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005402 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005403 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005404 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005405 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005406 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005407 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005408 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005409 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005410 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005411 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005412 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005413 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10005414 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005415 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005416 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005417 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305418 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005419 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005420};
Ben Gamari27c202a2009-07-01 22:26:52 -04005421#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005422
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005423static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005424 const char *name;
5425 const struct file_operations *fops;
5426} i915_debugfs_files[] = {
5427 {"i915_wedged", &i915_wedged_fops},
5428 {"i915_max_freq", &i915_max_freq_fops},
5429 {"i915_min_freq", &i915_min_freq_fops},
5430 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005431 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5432 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005433 {"i915_gem_drop_caches", &i915_drop_caches_fops},
5434 {"i915_error_state", &i915_error_state_fops},
5435 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005436 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005437 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5438 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5439 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005440 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005441 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5442 {"i915_dp_test_type", &i915_displayport_test_type_fops},
5443 {"i915_dp_test_active", &i915_displayport_test_active_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005444};
5445
Damien Lespiau07144422013-10-15 18:55:40 +01005446void intel_display_crc_init(struct drm_device *dev)
5447{
Chris Wilsonfac5e232016-07-04 11:34:36 +01005448 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterb3783602013-11-14 11:30:42 +01005449 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005450
Damien Lespiau055e3932014-08-18 13:49:10 +01005451 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005452 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005453
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005454 pipe_crc->opened = false;
5455 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005456 init_waitqueue_head(&pipe_crc->wq);
5457 }
5458}
5459
Chris Wilson1dac8912016-06-24 14:00:17 +01005460int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005461{
Chris Wilson91c8a322016-07-05 10:40:23 +01005462 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005463 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005464
Ben Widawsky6d794d42011-04-25 11:25:56 -07005465 ret = i915_forcewake_create(minor->debugfs_root, minor);
5466 if (ret)
5467 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005468
Damien Lespiau07144422013-10-15 18:55:40 +01005469 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5470 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5471 if (ret)
5472 return ret;
5473 }
5474
Daniel Vetter34b96742013-07-04 20:49:44 +02005475 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5476 ret = i915_debugfs_create(minor->debugfs_root, minor,
5477 i915_debugfs_files[i].name,
5478 i915_debugfs_files[i].fops);
5479 if (ret)
5480 return ret;
5481 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005482
Ben Gamari27c202a2009-07-01 22:26:52 -04005483 return drm_debugfs_create_files(i915_debugfs_list,
5484 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005485 minor->debugfs_root, minor);
5486}
5487
Chris Wilson1dac8912016-06-24 14:00:17 +01005488void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005489{
Chris Wilson91c8a322016-07-05 10:40:23 +01005490 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005491 int i;
5492
Ben Gamari27c202a2009-07-01 22:26:52 -04005493 drm_debugfs_remove_files(i915_debugfs_list,
5494 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005495
Ben Widawsky6d794d42011-04-25 11:25:56 -07005496 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
5497 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005498
Daniel Vettere309a992013-10-16 22:55:51 +02005499 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005500 struct drm_info_list *info_list =
5501 (struct drm_info_list *)&i915_pipe_crc_data[i];
5502
5503 drm_debugfs_remove_files(info_list, 1, minor);
5504 }
5505
Daniel Vetter34b96742013-07-04 20:49:44 +02005506 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5507 struct drm_info_list *info_list =
5508 (struct drm_info_list *) i915_debugfs_files[i].fops;
5509
5510 drm_debugfs_remove_files(info_list, 1, minor);
5511 }
Ben Gamari20172632009-02-17 20:08:50 -05005512}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005513
5514struct dpcd_block {
5515 /* DPCD dump start address. */
5516 unsigned int offset;
5517 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5518 unsigned int end;
5519 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5520 size_t size;
5521 /* Only valid for eDP. */
5522 bool edp;
5523};
5524
5525static const struct dpcd_block i915_dpcd_debug[] = {
5526 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5527 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5528 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5529 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5530 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5531 { .offset = DP_SET_POWER },
5532 { .offset = DP_EDP_DPCD_REV },
5533 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5534 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5535 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5536};
5537
5538static int i915_dpcd_show(struct seq_file *m, void *data)
5539{
5540 struct drm_connector *connector = m->private;
5541 struct intel_dp *intel_dp =
5542 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5543 uint8_t buf[16];
5544 ssize_t err;
5545 int i;
5546
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005547 if (connector->status != connector_status_connected)
5548 return -ENODEV;
5549
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005550 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5551 const struct dpcd_block *b = &i915_dpcd_debug[i];
5552 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5553
5554 if (b->edp &&
5555 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5556 continue;
5557
5558 /* low tech for now */
5559 if (WARN_ON(size > sizeof(buf)))
5560 continue;
5561
5562 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5563 if (err <= 0) {
5564 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5565 size, b->offset, err);
5566 continue;
5567 }
5568
5569 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005570 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005571
5572 return 0;
5573}
5574
5575static int i915_dpcd_open(struct inode *inode, struct file *file)
5576{
5577 return single_open(file, i915_dpcd_show, inode->i_private);
5578}
5579
5580static const struct file_operations i915_dpcd_fops = {
5581 .owner = THIS_MODULE,
5582 .open = i915_dpcd_open,
5583 .read = seq_read,
5584 .llseek = seq_lseek,
5585 .release = single_release,
5586};
5587
5588/**
5589 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5590 * @connector: pointer to a registered drm_connector
5591 *
5592 * Cleanup will be done by drm_connector_unregister() through a call to
5593 * drm_debugfs_connector_remove().
5594 *
5595 * Returns 0 on success, negative error codes on error.
5596 */
5597int i915_debugfs_connector_add(struct drm_connector *connector)
5598{
5599 struct dentry *root = connector->debugfs_entry;
5600
5601 /* The connector must have been registered beforehands. */
5602 if (!root)
5603 return -ENODEV;
5604
5605 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5606 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5607 debugfs_create_file("i915_dpcd", S_IRUGO, root, connector,
5608 &i915_dpcd_fops);
5609
5610 return 0;
5611}