blob: 063b44817e083649088f59f677fcc300679bd5ec [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b8882013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
Chris Wilsonf13d3f72010-09-20 17:36:15 +010043enum {
Chris Wilson69dc4982010-10-19 10:36:51 +010044 ACTIVE_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010045 INACTIVE_LIST,
Chris Wilsond21d5972010-09-26 11:19:33 +010046 PINNED_LIST,
Chris Wilsonf13d3f72010-09-20 17:36:15 +010047};
Ben Gamari433e12f2009-02-17 20:08:51 -050048
Chris Wilson70d39fe2010-08-25 16:03:34 +010049static const char *yesno(int v)
50{
51 return v ? "yes" : "no";
52}
53
Damien Lespiau497666d2013-10-15 18:55:39 +010054/* As the drm_debugfs_init() routines are called before dev->dev_private is
55 * allocated we need to hook into the minor for release. */
56static int
57drm_add_fake_info_node(struct drm_minor *minor,
58 struct dentry *ent,
59 const void *key)
60{
61 struct drm_info_node *node;
62
63 node = kmalloc(sizeof(*node), GFP_KERNEL);
64 if (node == NULL) {
65 debugfs_remove(ent);
66 return -ENOMEM;
67 }
68
69 node->minor = minor;
70 node->dent = ent;
71 node->info_ent = (void *) key;
72
73 mutex_lock(&minor->debugfs_lock);
74 list_add(&node->list, &minor->debugfs_list);
75 mutex_unlock(&minor->debugfs_lock);
76
77 return 0;
78}
79
Chris Wilson70d39fe2010-08-25 16:03:34 +010080static int i915_capabilities(struct seq_file *m, void *data)
81{
Damien Lespiau9f25d002014-05-13 15:30:28 +010082 struct drm_info_node *node = m->private;
Chris Wilson70d39fe2010-08-25 16:03:34 +010083 struct drm_device *dev = node->minor->dev;
84 const struct intel_device_info *info = INTEL_INFO(dev);
85
86 seq_printf(m, "gen: %d\n", info->gen);
Paulo Zanoni03d00ac2011-10-14 18:17:41 -030087 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010088#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
89#define SEP_SEMICOLON ;
90 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
91#undef PRINT_FLAG
92#undef SEP_SEMICOLON
Chris Wilson70d39fe2010-08-25 16:03:34 +010093
94 return 0;
95}
Ben Gamari433e12f2009-02-17 20:08:51 -050096
Chris Wilson05394f32010-11-08 19:18:58 +000097static const char *get_pin_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000098{
Chris Wilson05394f32010-11-08 19:18:58 +000099 if (obj->user_pin_count > 0)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100 return "P";
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800101 else if (i915_gem_obj_is_pinned(obj))
Chris Wilsona6172a82009-02-11 14:26:38 +0000102 return "p";
103 else
104 return " ";
105}
106
Chris Wilson05394f32010-11-08 19:18:58 +0000107static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000108{
Akshay Joshi0206e352011-08-16 15:34:10 -0400109 switch (obj->tiling_mode) {
110 default:
111 case I915_TILING_NONE: return " ";
112 case I915_TILING_X: return "X";
113 case I915_TILING_Y: return "Y";
114 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000115}
116
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
118{
119 return obj->has_global_gtt_mapping ? "g" : " ";
120}
121
Chris Wilson37811fc2010-08-25 22:45:57 +0100122static void
123describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
124{
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700125 struct i915_vma *vma;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800126 int pin_count = 0;
127
Ville Syrjäläfb1ae912013-08-22 19:21:30 +0300128 seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %u %u %u%s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100129 &obj->base,
130 get_pin_flag(obj),
131 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700132 get_global_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800133 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100134 obj->base.read_domains,
135 obj->base.write_domain,
Chris Wilson0201f1e2012-07-20 12:41:01 +0100136 obj->last_read_seqno,
137 obj->last_write_seqno,
Chris Wilsoncaea7472010-11-12 13:53:37 +0000138 obj->last_fenced_seqno,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100139 i915_cache_level_str(to_i915(obj->base.dev), obj->cache_level),
Chris Wilson37811fc2010-08-25 22:45:57 +0100140 obj->dirty ? " dirty" : "",
141 obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
142 if (obj->base.name)
143 seq_printf(m, " (name: %d)", obj->base.name);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800144 list_for_each_entry(vma, &obj->vma_list, vma_link)
145 if (vma->pin_count > 0)
146 pin_count++;
147 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100148 if (obj->pin_display)
149 seq_printf(m, " (display)");
Chris Wilson37811fc2010-08-25 22:45:57 +0100150 if (obj->fence_reg != I915_FENCE_REG_NONE)
151 seq_printf(m, " (fence: %d)", obj->fence_reg);
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700152 list_for_each_entry(vma, &obj->vma_list, vma_link) {
153 if (!i915_is_ggtt(vma->vm))
154 seq_puts(m, " (pp");
155 else
156 seq_puts(m, " (g");
157 seq_printf(m, "gtt offset: %08lx, size: %08lx)",
158 vma->node.start, vma->node.size);
159 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000160 if (obj->stolen)
161 seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
Chris Wilson6299f992010-11-24 12:23:44 +0000162 if (obj->pin_mappable || obj->fault_mappable) {
163 char s[3], *t = s;
164 if (obj->pin_mappable)
165 *t++ = 'p';
166 if (obj->fault_mappable)
167 *t++ = 'f';
168 *t = '\0';
169 seq_printf(m, " (%s mappable)", s);
170 }
Chris Wilson69dc4982010-10-19 10:36:51 +0100171 if (obj->ring != NULL)
172 seq_printf(m, " (%s)", obj->ring->name);
Daniel Vetterd5a81ef2014-06-18 14:46:49 +0200173 if (obj->frontbuffer_bits)
174 seq_printf(m, " (frontbuffer: 0x%03x)", obj->frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100175}
176
Oscar Mateo273497e2014-05-22 14:13:37 +0100177static void describe_ctx(struct seq_file *m, struct intel_context *ctx)
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700178{
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100179 seq_putc(m, ctx->legacy_hw_ctx.initialized ? 'I' : 'i');
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700180 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
181 seq_putc(m, ' ');
182}
183
Ben Gamari433e12f2009-02-17 20:08:51 -0500184static int i915_gem_object_list_info(struct seq_file *m, void *data)
Ben Gamari20172632009-02-17 20:08:50 -0500185{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100186 struct drm_info_node *node = m->private;
Ben Gamari433e12f2009-02-17 20:08:51 -0500187 uintptr_t list = (uintptr_t) node->info_ent->data;
188 struct list_head *head;
Ben Gamari20172632009-02-17 20:08:50 -0500189 struct drm_device *dev = node->minor->dev;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700190 struct drm_i915_private *dev_priv = dev->dev_private;
191 struct i915_address_space *vm = &dev_priv->gtt.base;
Ben Widawskyca191b12013-07-31 17:00:14 -0700192 struct i915_vma *vma;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100193 size_t total_obj_size, total_gtt_size;
194 int count, ret;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100195
196 ret = mutex_lock_interruptible(&dev->struct_mutex);
197 if (ret)
198 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500199
Ben Widawskyca191b12013-07-31 17:00:14 -0700200 /* FIXME: the user of this interface might want more than just GGTT */
Ben Gamari433e12f2009-02-17 20:08:51 -0500201 switch (list) {
202 case ACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100203 seq_puts(m, "Active:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700204 head = &vm->active_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500205 break;
206 case INACTIVE_LIST:
Damien Lespiau267f0c92013-06-24 22:59:48 +0100207 seq_puts(m, "Inactive:\n");
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700208 head = &vm->inactive_list;
Ben Gamari433e12f2009-02-17 20:08:51 -0500209 break;
Ben Gamari433e12f2009-02-17 20:08:51 -0500210 default:
Chris Wilsonde227ef2010-07-03 07:58:38 +0100211 mutex_unlock(&dev->struct_mutex);
212 return -EINVAL;
Ben Gamari433e12f2009-02-17 20:08:51 -0500213 }
214
Chris Wilson8f2480f2010-09-26 11:44:19 +0100215 total_obj_size = total_gtt_size = count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700216 list_for_each_entry(vma, head, mm_list) {
217 seq_printf(m, " ");
218 describe_obj(m, vma->obj);
219 seq_printf(m, "\n");
220 total_obj_size += vma->obj->base.size;
221 total_gtt_size += vma->node.size;
Chris Wilson8f2480f2010-09-26 11:44:19 +0100222 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500223 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100224 mutex_unlock(&dev->struct_mutex);
Carl Worth5e118f42009-03-20 11:54:25 -0700225
Chris Wilson8f2480f2010-09-26 11:44:19 +0100226 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
227 count, total_obj_size, total_gtt_size);
Ben Gamari20172632009-02-17 20:08:50 -0500228 return 0;
229}
230
Chris Wilson6d2b8882013-08-07 18:30:54 +0100231static int obj_rank_by_stolen(void *priv,
232 struct list_head *A, struct list_head *B)
233{
234 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100236 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200237 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100238
239 return a->stolen->start - b->stolen->start;
240}
241
242static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
243{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100244 struct drm_info_node *node = m->private;
Chris Wilson6d2b8882013-08-07 18:30:54 +0100245 struct drm_device *dev = node->minor->dev;
246 struct drm_i915_private *dev_priv = dev->dev_private;
247 struct drm_i915_gem_object *obj;
248 size_t total_obj_size, total_gtt_size;
249 LIST_HEAD(stolen);
250 int count, ret;
251
252 ret = mutex_lock_interruptible(&dev->struct_mutex);
253 if (ret)
254 return ret;
255
256 total_obj_size = total_gtt_size = count = 0;
257 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
258 if (obj->stolen == NULL)
259 continue;
260
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200261 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100262
263 total_obj_size += obj->base.size;
264 total_gtt_size += i915_gem_obj_ggtt_size(obj);
265 count++;
266 }
267 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
268 if (obj->stolen == NULL)
269 continue;
270
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200271 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100272
273 total_obj_size += obj->base.size;
274 count++;
275 }
276 list_sort(NULL, &stolen, obj_rank_by_stolen);
277 seq_puts(m, "Stolen:\n");
278 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200279 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100280 seq_puts(m, " ");
281 describe_obj(m, obj);
282 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200283 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b8882013-08-07 18:30:54 +0100284 }
285 mutex_unlock(&dev->struct_mutex);
286
287 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
288 count, total_obj_size, total_gtt_size);
289 return 0;
290}
291
Chris Wilson6299f992010-11-24 12:23:44 +0000292#define count_objects(list, member) do { \
293 list_for_each_entry(obj, list, member) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700294 size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000295 ++count; \
296 if (obj->map_and_fenceable) { \
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700297 mappable_size += i915_gem_obj_ggtt_size(obj); \
Chris Wilson6299f992010-11-24 12:23:44 +0000298 ++mappable_count; \
299 } \
300 } \
Akshay Joshi0206e352011-08-16 15:34:10 -0400301} while (0)
Chris Wilson6299f992010-11-24 12:23:44 +0000302
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100303struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000304 struct drm_i915_file_private *file_priv;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100305 int count;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000306 size_t total, unbound;
307 size_t global, shared;
308 size_t active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100309};
310
311static int per_file_stats(int id, void *ptr, void *data)
312{
313 struct drm_i915_gem_object *obj = ptr;
314 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000315 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100316
317 stats->count++;
318 stats->total += obj->base.size;
319
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000320 if (obj->base.name || obj->base.dma_buf)
321 stats->shared += obj->base.size;
322
Chris Wilson6313c202014-03-19 13:45:45 +0000323 if (USES_FULL_PPGTT(obj->base.dev)) {
324 list_for_each_entry(vma, &obj->vma_list, vma_link) {
325 struct i915_hw_ppgtt *ppgtt;
326
327 if (!drm_mm_node_allocated(&vma->node))
328 continue;
329
330 if (i915_is_ggtt(vma->vm)) {
331 stats->global += obj->base.size;
332 continue;
333 }
334
335 ppgtt = container_of(vma->vm, struct i915_hw_ppgtt, base);
Daniel Vetter4d884702014-08-06 15:04:47 +0200336 if (ppgtt->file_priv != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000337 continue;
338
339 if (obj->ring) /* XXX per-vma statistic */
340 stats->active += obj->base.size;
341 else
342 stats->inactive += obj->base.size;
343
344 return 0;
345 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100346 } else {
Chris Wilson6313c202014-03-19 13:45:45 +0000347 if (i915_gem_obj_ggtt_bound(obj)) {
348 stats->global += obj->base.size;
349 if (obj->ring)
350 stats->active += obj->base.size;
351 else
352 stats->inactive += obj->base.size;
353 return 0;
354 }
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100355 }
356
Chris Wilson6313c202014-03-19 13:45:45 +0000357 if (!list_empty(&obj->global_list))
358 stats->unbound += obj->base.size;
359
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100360 return 0;
361}
362
Ben Widawskyca191b12013-07-31 17:00:14 -0700363#define count_vmas(list, member) do { \
364 list_for_each_entry(vma, list, member) { \
365 size += i915_gem_obj_ggtt_size(vma->obj); \
366 ++count; \
367 if (vma->obj->map_and_fenceable) { \
368 mappable_size += i915_gem_obj_ggtt_size(vma->obj); \
369 ++mappable_count; \
370 } \
371 } \
372} while (0)
373
374static int i915_gem_object_info(struct seq_file *m, void* data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100375{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100376 struct drm_info_node *node = m->private;
Chris Wilson73aa8082010-09-30 11:46:12 +0100377 struct drm_device *dev = node->minor->dev;
378 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200379 u32 count, mappable_count, purgeable_count;
380 size_t size, mappable_size, purgeable_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000381 struct drm_i915_gem_object *obj;
Ben Widawsky5cef07e2013-07-16 16:50:08 -0700382 struct i915_address_space *vm = &dev_priv->gtt.base;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100383 struct drm_file *file;
Ben Widawskyca191b12013-07-31 17:00:14 -0700384 struct i915_vma *vma;
Chris Wilson73aa8082010-09-30 11:46:12 +0100385 int ret;
386
387 ret = mutex_lock_interruptible(&dev->struct_mutex);
388 if (ret)
389 return ret;
390
Chris Wilson6299f992010-11-24 12:23:44 +0000391 seq_printf(m, "%u objects, %zu bytes\n",
392 dev_priv->mm.object_count,
393 dev_priv->mm.object_memory);
394
395 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700396 count_objects(&dev_priv->mm.bound_list, global_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000397 seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
398 count, mappable_count, size, mappable_size);
399
400 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700401 count_vmas(&vm->active_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000402 seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
403 count, mappable_count, size, mappable_size);
404
405 size = count = mappable_size = mappable_count = 0;
Ben Widawskyca191b12013-07-31 17:00:14 -0700406 count_vmas(&vm->inactive_list, mm_list);
Chris Wilson6299f992010-11-24 12:23:44 +0000407 seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
408 count, mappable_count, size, mappable_size);
409
Chris Wilsonb7abb712012-08-20 11:33:30 +0200410 size = count = purgeable_size = purgeable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700411 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
Chris Wilson6c085a72012-08-20 11:40:46 +0200412 size += obj->base.size, ++count;
Chris Wilsonb7abb712012-08-20 11:33:30 +0200413 if (obj->madv == I915_MADV_DONTNEED)
414 purgeable_size += obj->base.size, ++purgeable_count;
415 }
Chris Wilson6c085a72012-08-20 11:40:46 +0200416 seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
417
Chris Wilson6299f992010-11-24 12:23:44 +0000418 size = count = mappable_size = mappable_count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700419 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson6299f992010-11-24 12:23:44 +0000420 if (obj->fault_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700421 size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000422 ++count;
423 }
424 if (obj->pin_mappable) {
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700425 mappable_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson6299f992010-11-24 12:23:44 +0000426 ++mappable_count;
427 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200428 if (obj->madv == I915_MADV_DONTNEED) {
429 purgeable_size += obj->base.size;
430 ++purgeable_count;
431 }
Chris Wilson6299f992010-11-24 12:23:44 +0000432 }
Chris Wilsonb7abb712012-08-20 11:33:30 +0200433 seq_printf(m, "%u purgeable objects, %zu bytes\n",
434 purgeable_count, purgeable_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000435 seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
436 mappable_count, mappable_size);
437 seq_printf(m, "%u fault mappable objects, %zu bytes\n",
438 count, size);
439
Ben Widawsky93d18792013-01-17 12:45:17 -0800440 seq_printf(m, "%zu [%lu] gtt total\n",
Ben Widawsky853ba5d2013-07-16 16:50:05 -0700441 dev_priv->gtt.base.total,
442 dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100443
Damien Lespiau267f0c92013-06-24 22:59:48 +0100444 seq_putc(m, '\n');
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100445 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
446 struct file_stats stats;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900447 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100448
449 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000450 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100451 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100452 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100453 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900454 /*
455 * Although we have a valid reference on file->pid, that does
456 * not guarantee that the task_struct who called get_pid() is
457 * still alive (e.g. get_pid(current) => fork() => exit()).
458 * Therefore, we need to protect this ->comm access using RCU.
459 */
460 rcu_read_lock();
461 task = pid_task(file->pid, PIDTYPE_PID);
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000462 seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu global, %zu shared, %zu unbound)\n",
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900463 task ? task->comm : "<unknown>",
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100464 stats.count,
465 stats.total,
466 stats.active,
467 stats.inactive,
Chris Wilson6313c202014-03-19 13:45:45 +0000468 stats.global,
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000469 stats.shared,
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100470 stats.unbound);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900471 rcu_read_unlock();
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100472 }
473
Chris Wilson73aa8082010-09-30 11:46:12 +0100474 mutex_unlock(&dev->struct_mutex);
475
476 return 0;
477}
478
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100479static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000480{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100481 struct drm_info_node *node = m->private;
Chris Wilson08c18322011-01-10 00:00:24 +0000482 struct drm_device *dev = node->minor->dev;
Chris Wilson1b502472012-04-24 15:47:30 +0100483 uintptr_t list = (uintptr_t) node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000484 struct drm_i915_private *dev_priv = dev->dev_private;
485 struct drm_i915_gem_object *obj;
486 size_t total_obj_size, total_gtt_size;
487 int count, ret;
488
489 ret = mutex_lock_interruptible(&dev->struct_mutex);
490 if (ret)
491 return ret;
492
493 total_obj_size = total_gtt_size = count = 0;
Ben Widawsky35c20a62013-05-31 11:28:48 -0700494 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800495 if (list == PINNED_LIST && !i915_gem_obj_is_pinned(obj))
Chris Wilson1b502472012-04-24 15:47:30 +0100496 continue;
497
Damien Lespiau267f0c92013-06-24 22:59:48 +0100498 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000499 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100500 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000501 total_obj_size += obj->base.size;
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700502 total_gtt_size += i915_gem_obj_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000503 count++;
504 }
505
506 mutex_unlock(&dev->struct_mutex);
507
508 seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
509 count, total_obj_size, total_gtt_size);
510
511 return 0;
512}
513
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100514static int i915_gem_pageflip_info(struct seq_file *m, void *data)
515{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100516 struct drm_info_node *node = m->private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100517 struct drm_device *dev = node->minor->dev;
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100518 struct drm_i915_private *dev_priv = dev->dev_private;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100519 unsigned long flags;
520 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200521 int ret;
522
523 ret = mutex_lock_interruptible(&dev->struct_mutex);
524 if (ret)
525 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100526
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100527 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800528 const char pipe = pipe_name(crtc->pipe);
529 const char plane = plane_name(crtc->plane);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100530 struct intel_unpin_work *work;
531
532 spin_lock_irqsave(&dev->event_lock, flags);
533 work = crtc->unpin_work;
534 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800535 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100536 pipe, plane);
537 } else {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100538 u32 addr;
539
Chris Wilsone7d841c2012-12-03 11:36:30 +0000540 if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800541 seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100542 pipe, plane);
543 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800544 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100545 pipe, plane);
546 }
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100547 if (work->flip_queued_ring) {
548 seq_printf(m, "Flip queued on %s at seqno %u, next seqno %u [current breadcrumb %u], completed? %d\n",
549 work->flip_queued_ring->name,
550 work->flip_queued_seqno,
551 dev_priv->next_seqno,
552 work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
553 i915_seqno_passed(work->flip_queued_ring->get_seqno(work->flip_queued_ring, true),
554 work->flip_queued_seqno));
555 } else
556 seq_printf(m, "Flip not associated with any ring\n");
557 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
558 work->flip_queued_vblank,
559 work->flip_ready_vblank,
560 drm_vblank_count(dev, crtc->pipe));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100561 if (work->enable_stall_check)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100562 seq_puts(m, "Stall check enabled, ");
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100563 else
Damien Lespiau267f0c92013-06-24 22:59:48 +0100564 seq_puts(m, "Stall check waiting for page flip ioctl, ");
Chris Wilsone7d841c2012-12-03 11:36:30 +0000565 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100566
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100567 if (INTEL_INFO(dev)->gen >= 4)
568 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
569 else
570 addr = I915_READ(DSPADDR(crtc->plane));
571 seq_printf(m, "Current scanout address 0x%08x\n", addr);
572
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100573 if (work->pending_flip_obj) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +0100574 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
575 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100576 }
577 }
578 spin_unlock_irqrestore(&dev->event_lock, flags);
579 }
580
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200581 mutex_unlock(&dev->struct_mutex);
582
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100583 return 0;
584}
585
Ben Gamari20172632009-02-17 20:08:50 -0500586static int i915_gem_request_info(struct seq_file *m, void *data)
587{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100588 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500589 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300590 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100591 struct intel_engine_cs *ring;
Ben Gamari20172632009-02-17 20:08:50 -0500592 struct drm_i915_gem_request *gem_request;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100593 int ret, count, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100594
595 ret = mutex_lock_interruptible(&dev->struct_mutex);
596 if (ret)
597 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500598
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100599 count = 0;
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100600 for_each_ring(ring, dev_priv, i) {
601 if (list_empty(&ring->request_list))
602 continue;
603
604 seq_printf(m, "%s requests:\n", ring->name);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100605 list_for_each_entry(gem_request,
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100606 &ring->request_list,
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100607 list) {
608 seq_printf(m, " %d @ %d\n",
609 gem_request->seqno,
610 (int) (jiffies - gem_request->emitted_jiffies));
611 }
612 count++;
Ben Gamari20172632009-02-17 20:08:50 -0500613 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100614 mutex_unlock(&dev->struct_mutex);
615
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100616 if (count == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100617 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100618
Ben Gamari20172632009-02-17 20:08:50 -0500619 return 0;
620}
621
Chris Wilsonb2223492010-10-27 15:27:33 +0100622static void i915_ring_seqno_info(struct seq_file *m,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100623 struct intel_engine_cs *ring)
Chris Wilsonb2223492010-10-27 15:27:33 +0100624{
625 if (ring->get_seqno) {
Mika Kuoppala43a7b922012-12-04 15:12:01 +0200626 seq_printf(m, "Current sequence (%s): %u\n",
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100627 ring->name, ring->get_seqno(ring, false));
Chris Wilsonb2223492010-10-27 15:27:33 +0100628 }
629}
630
Ben Gamari20172632009-02-17 20:08:50 -0500631static int i915_gem_seqno_info(struct seq_file *m, void *data)
632{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100633 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500634 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300635 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100636 struct intel_engine_cs *ring;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000637 int ret, i;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100638
639 ret = mutex_lock_interruptible(&dev->struct_mutex);
640 if (ret)
641 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200642 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500643
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100644 for_each_ring(ring, dev_priv, i)
645 i915_ring_seqno_info(m, ring);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100646
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200647 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100648 mutex_unlock(&dev->struct_mutex);
649
Ben Gamari20172632009-02-17 20:08:50 -0500650 return 0;
651}
652
653
654static int i915_interrupt_info(struct seq_file *m, void *data)
655{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100656 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500657 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300658 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100659 struct intel_engine_cs *ring;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800660 int ret, i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100661
662 ret = mutex_lock_interruptible(&dev->struct_mutex);
663 if (ret)
664 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200665 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500666
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300667 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300668 seq_printf(m, "Master Interrupt Control:\t%08x\n",
669 I915_READ(GEN8_MASTER_IRQ));
670
671 seq_printf(m, "Display IER:\t%08x\n",
672 I915_READ(VLV_IER));
673 seq_printf(m, "Display IIR:\t%08x\n",
674 I915_READ(VLV_IIR));
675 seq_printf(m, "Display IIR_RW:\t%08x\n",
676 I915_READ(VLV_IIR_RW));
677 seq_printf(m, "Display IMR:\t%08x\n",
678 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100679 for_each_pipe(dev_priv, pipe)
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300680 seq_printf(m, "Pipe %c stat:\t%08x\n",
681 pipe_name(pipe),
682 I915_READ(PIPESTAT(pipe)));
683
684 seq_printf(m, "Port hotplug:\t%08x\n",
685 I915_READ(PORT_HOTPLUG_EN));
686 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
687 I915_READ(VLV_DPFLIPSTAT));
688 seq_printf(m, "DPINVGTT:\t%08x\n",
689 I915_READ(DPINVGTT));
690
691 for (i = 0; i < 4; i++) {
692 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
693 i, I915_READ(GEN8_GT_IMR(i)));
694 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
695 i, I915_READ(GEN8_GT_IIR(i)));
696 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
697 i, I915_READ(GEN8_GT_IER(i)));
698 }
699
700 seq_printf(m, "PCU interrupt mask:\t%08x\n",
701 I915_READ(GEN8_PCU_IMR));
702 seq_printf(m, "PCU interrupt identity:\t%08x\n",
703 I915_READ(GEN8_PCU_IIR));
704 seq_printf(m, "PCU interrupt enable:\t%08x\n",
705 I915_READ(GEN8_PCU_IER));
706 } else if (INTEL_INFO(dev)->gen >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700707 seq_printf(m, "Master Interrupt Control:\t%08x\n",
708 I915_READ(GEN8_MASTER_IRQ));
709
710 for (i = 0; i < 4; i++) {
711 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
712 i, I915_READ(GEN8_GT_IMR(i)));
713 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
714 i, I915_READ(GEN8_GT_IIR(i)));
715 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
716 i, I915_READ(GEN8_GT_IER(i)));
717 }
718
Damien Lespiau055e3932014-08-18 13:49:10 +0100719 for_each_pipe(dev_priv, pipe) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300720 if (!intel_display_power_enabled(dev_priv,
721 POWER_DOMAIN_PIPE(pipe))) {
722 seq_printf(m, "Pipe %c power disabled\n",
723 pipe_name(pipe));
724 continue;
725 }
Ben Widawskya123f152013-11-02 21:07:10 -0700726 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000727 pipe_name(pipe),
728 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700729 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000730 pipe_name(pipe),
731 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700732 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000733 pipe_name(pipe),
734 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700735 }
736
737 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
738 I915_READ(GEN8_DE_PORT_IMR));
739 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
740 I915_READ(GEN8_DE_PORT_IIR));
741 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
742 I915_READ(GEN8_DE_PORT_IER));
743
744 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
745 I915_READ(GEN8_DE_MISC_IMR));
746 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
747 I915_READ(GEN8_DE_MISC_IIR));
748 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
749 I915_READ(GEN8_DE_MISC_IER));
750
751 seq_printf(m, "PCU interrupt mask:\t%08x\n",
752 I915_READ(GEN8_PCU_IMR));
753 seq_printf(m, "PCU interrupt identity:\t%08x\n",
754 I915_READ(GEN8_PCU_IIR));
755 seq_printf(m, "PCU interrupt enable:\t%08x\n",
756 I915_READ(GEN8_PCU_IER));
757 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700758 seq_printf(m, "Display IER:\t%08x\n",
759 I915_READ(VLV_IER));
760 seq_printf(m, "Display IIR:\t%08x\n",
761 I915_READ(VLV_IIR));
762 seq_printf(m, "Display IIR_RW:\t%08x\n",
763 I915_READ(VLV_IIR_RW));
764 seq_printf(m, "Display IMR:\t%08x\n",
765 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100766 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700767 seq_printf(m, "Pipe %c stat:\t%08x\n",
768 pipe_name(pipe),
769 I915_READ(PIPESTAT(pipe)));
770
771 seq_printf(m, "Master IER:\t%08x\n",
772 I915_READ(VLV_MASTER_IER));
773
774 seq_printf(m, "Render IER:\t%08x\n",
775 I915_READ(GTIER));
776 seq_printf(m, "Render IIR:\t%08x\n",
777 I915_READ(GTIIR));
778 seq_printf(m, "Render IMR:\t%08x\n",
779 I915_READ(GTIMR));
780
781 seq_printf(m, "PM IER:\t\t%08x\n",
782 I915_READ(GEN6_PMIER));
783 seq_printf(m, "PM IIR:\t\t%08x\n",
784 I915_READ(GEN6_PMIIR));
785 seq_printf(m, "PM IMR:\t\t%08x\n",
786 I915_READ(GEN6_PMIMR));
787
788 seq_printf(m, "Port hotplug:\t%08x\n",
789 I915_READ(PORT_HOTPLUG_EN));
790 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
791 I915_READ(VLV_DPFLIPSTAT));
792 seq_printf(m, "DPINVGTT:\t%08x\n",
793 I915_READ(DPINVGTT));
794
795 } else if (!HAS_PCH_SPLIT(dev)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800796 seq_printf(m, "Interrupt enable: %08x\n",
797 I915_READ(IER));
798 seq_printf(m, "Interrupt identity: %08x\n",
799 I915_READ(IIR));
800 seq_printf(m, "Interrupt mask: %08x\n",
801 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100802 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800803 seq_printf(m, "Pipe %c stat: %08x\n",
804 pipe_name(pipe),
805 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800806 } else {
807 seq_printf(m, "North Display Interrupt enable: %08x\n",
808 I915_READ(DEIER));
809 seq_printf(m, "North Display Interrupt identity: %08x\n",
810 I915_READ(DEIIR));
811 seq_printf(m, "North Display Interrupt mask: %08x\n",
812 I915_READ(DEIMR));
813 seq_printf(m, "South Display Interrupt enable: %08x\n",
814 I915_READ(SDEIER));
815 seq_printf(m, "South Display Interrupt identity: %08x\n",
816 I915_READ(SDEIIR));
817 seq_printf(m, "South Display Interrupt mask: %08x\n",
818 I915_READ(SDEIMR));
819 seq_printf(m, "Graphics Interrupt enable: %08x\n",
820 I915_READ(GTIER));
821 seq_printf(m, "Graphics Interrupt identity: %08x\n",
822 I915_READ(GTIIR));
823 seq_printf(m, "Graphics Interrupt mask: %08x\n",
824 I915_READ(GTIMR));
825 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100826 for_each_ring(ring, dev_priv, i) {
Ben Widawskya123f152013-11-02 21:07:10 -0700827 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100828 seq_printf(m,
829 "Graphics Interrupt mask (%s): %08x\n",
830 ring->name, I915_READ_IMR(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000831 }
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100832 i915_ring_seqno_info(m, ring);
Chris Wilson9862e602011-01-04 22:22:17 +0000833 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200834 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100835 mutex_unlock(&dev->struct_mutex);
836
Ben Gamari20172632009-02-17 20:08:50 -0500837 return 0;
838}
839
Chris Wilsona6172a82009-02-11 14:26:38 +0000840static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
841{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100842 struct drm_info_node *node = m->private;
Chris Wilsona6172a82009-02-11 14:26:38 +0000843 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300844 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100845 int i, ret;
846
847 ret = mutex_lock_interruptible(&dev->struct_mutex);
848 if (ret)
849 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000850
851 seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
852 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
853 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +0000854 struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
Chris Wilsona6172a82009-02-11 14:26:38 +0000855
Chris Wilson6c085a72012-08-20 11:40:46 +0200856 seq_printf(m, "Fence %d, pin count = %d, object = ",
857 i, dev_priv->fence_regs[i].pin_count);
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100858 if (obj == NULL)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100859 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100860 else
Chris Wilson05394f32010-11-08 19:18:58 +0000861 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100862 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000863 }
864
Chris Wilson05394f32010-11-08 19:18:58 +0000865 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000866 return 0;
867}
868
Ben Gamari20172632009-02-17 20:08:50 -0500869static int i915_hws_info(struct seq_file *m, void *data)
870{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100871 struct drm_info_node *node = m->private;
Ben Gamari20172632009-02-17 20:08:50 -0500872 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300873 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100874 struct intel_engine_cs *ring;
Daniel Vetter1a240d42012-11-29 22:18:51 +0100875 const u32 *hws;
Chris Wilson4066c0a2010-10-29 21:00:54 +0100876 int i;
Ben Gamari20172632009-02-17 20:08:50 -0500877
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000878 ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
Daniel Vetter1a240d42012-11-29 22:18:51 +0100879 hws = ring->status_page.page_addr;
Ben Gamari20172632009-02-17 20:08:50 -0500880 if (hws == NULL)
881 return 0;
882
883 for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
884 seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
885 i * 4,
886 hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
887 }
888 return 0;
889}
890
Daniel Vetterd5442302012-04-27 15:17:40 +0200891static ssize_t
892i915_error_state_write(struct file *filp,
893 const char __user *ubuf,
894 size_t cnt,
895 loff_t *ppos)
896{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300897 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200898 struct drm_device *dev = error_priv->dev;
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200899 int ret;
Daniel Vetterd5442302012-04-27 15:17:40 +0200900
901 DRM_DEBUG_DRIVER("Resetting error state\n");
902
Daniel Vetter22bcfc62012-08-09 15:07:02 +0200903 ret = mutex_lock_interruptible(&dev->struct_mutex);
904 if (ret)
905 return ret;
906
Daniel Vetterd5442302012-04-27 15:17:40 +0200907 i915_destroy_error_state(dev);
908 mutex_unlock(&dev->struct_mutex);
909
910 return cnt;
911}
912
913static int i915_error_state_open(struct inode *inode, struct file *file)
914{
915 struct drm_device *dev = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200916 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200917
918 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
919 if (!error_priv)
920 return -ENOMEM;
921
922 error_priv->dev = dev;
923
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300924 i915_error_state_get(dev, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200925
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300926 file->private_data = error_priv;
927
928 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200929}
930
931static int i915_error_state_release(struct inode *inode, struct file *file)
932{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300933 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200934
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300935 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200936 kfree(error_priv);
937
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300938 return 0;
939}
940
941static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
942 size_t count, loff_t *pos)
943{
944 struct i915_error_state_file_priv *error_priv = file->private_data;
945 struct drm_i915_error_state_buf error_str;
946 loff_t tmp_pos = 0;
947 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300948 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300949
Chris Wilson0a4cd7c2014-08-22 14:41:39 +0100950 ret = i915_error_state_buf_init(&error_str, to_i915(error_priv->dev), count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300951 if (ret)
952 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300953
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300954 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300955 if (ret)
956 goto out;
957
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300958 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
959 error_str.buf,
960 error_str.bytes);
961
962 if (ret_count < 0)
963 ret = ret_count;
964 else
965 *pos = error_str.start + ret_count;
966out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300967 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300968 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +0200969}
970
971static const struct file_operations i915_error_state_fops = {
972 .owner = THIS_MODULE,
973 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300974 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +0200975 .write = i915_error_state_write,
976 .llseek = default_llseek,
977 .release = i915_error_state_release,
978};
979
Kees Cook647416f2013-03-10 14:10:06 -0700980static int
981i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200982{
Kees Cook647416f2013-03-10 14:10:06 -0700983 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +0300984 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala40633212012-12-04 15:12:00 +0200985 int ret;
986
987 ret = mutex_lock_interruptible(&dev->struct_mutex);
988 if (ret)
989 return ret;
990
Kees Cook647416f2013-03-10 14:10:06 -0700991 *val = dev_priv->next_seqno;
Mika Kuoppala40633212012-12-04 15:12:00 +0200992 mutex_unlock(&dev->struct_mutex);
993
Kees Cook647416f2013-03-10 14:10:06 -0700994 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +0200995}
996
Kees Cook647416f2013-03-10 14:10:06 -0700997static int
998i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +0200999{
Kees Cook647416f2013-03-10 14:10:06 -07001000 struct drm_device *dev = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001001 int ret;
1002
Mika Kuoppala40633212012-12-04 15:12:00 +02001003 ret = mutex_lock_interruptible(&dev->struct_mutex);
1004 if (ret)
1005 return ret;
1006
Mika Kuoppalae94fbaa2012-12-19 11:13:09 +02001007 ret = i915_gem_set_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001008 mutex_unlock(&dev->struct_mutex);
1009
Kees Cook647416f2013-03-10 14:10:06 -07001010 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001011}
1012
Kees Cook647416f2013-03-10 14:10:06 -07001013DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1014 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001015 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001016
Deepak Sadb4bd12014-03-31 11:30:02 +05301017static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001018{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001019 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001020 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001021 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001022 int ret = 0;
1023
1024 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001025
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001026 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1027
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001028 if (IS_GEN5(dev)) {
1029 u16 rgvswctl = I915_READ16(MEMSWCTL);
1030 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1031
1032 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1033 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1034 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1035 MEMSTAT_VID_SHIFT);
1036 seq_printf(m, "Current P-state: %d\n",
1037 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001038 } else if (IS_GEN6(dev) || (IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) ||
1039 IS_BROADWELL(dev)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001040 u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1041 u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1042 u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001043 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001044 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001045 u32 rpupei, rpcurup, rpprevup;
1046 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001047 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001048 int max_freq;
1049
1050 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001051 ret = mutex_lock_interruptible(&dev->struct_mutex);
1052 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001053 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001054
Deepak Sc8d9a592013-11-23 14:55:42 +05301055 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001056
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001057 reqf = I915_READ(GEN6_RPNSWREQ);
1058 reqf &= ~GEN6_TURBO_DISABLE;
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001059 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001060 reqf >>= 24;
1061 else
1062 reqf >>= 25;
1063 reqf *= GT_FREQUENCY_MULTIPLIER;
1064
Chris Wilson0d8f9492014-03-27 09:06:14 +00001065 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1066 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1067 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1068
Jesse Barnesccab5c82011-01-18 15:49:25 -08001069 rpstat = I915_READ(GEN6_RPSTAT1);
1070 rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
1071 rpcurup = I915_READ(GEN6_RP_CUR_UP);
1072 rpprevup = I915_READ(GEN6_RP_PREV_UP);
1073 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
1074 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
1075 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07001076 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001077 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1078 else
1079 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
1080 cagf *= GT_FREQUENCY_MULTIPLIER;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001081
Deepak Sc8d9a592013-11-23 14:55:42 +05301082 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001083 mutex_unlock(&dev->struct_mutex);
1084
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001085 if (IS_GEN6(dev) || IS_GEN7(dev)) {
1086 pm_ier = I915_READ(GEN6_PMIER);
1087 pm_imr = I915_READ(GEN6_PMIMR);
1088 pm_isr = I915_READ(GEN6_PMISR);
1089 pm_iir = I915_READ(GEN6_PMIIR);
1090 pm_mask = I915_READ(GEN6_PMINTRMSK);
1091 } else {
1092 pm_ier = I915_READ(GEN8_GT_IER(2));
1093 pm_imr = I915_READ(GEN8_GT_IMR(2));
1094 pm_isr = I915_READ(GEN8_GT_ISR(2));
1095 pm_iir = I915_READ(GEN8_GT_IIR(2));
1096 pm_mask = I915_READ(GEN6_PMINTRMSK);
1097 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001098 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001099 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001100 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001101 seq_printf(m, "Render p-state ratio: %d\n",
1102 (gt_perf_status & 0xff00) >> 8);
1103 seq_printf(m, "Render p-state VID: %d\n",
1104 gt_perf_status & 0xff);
1105 seq_printf(m, "Render p-state limit: %d\n",
1106 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001107 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1108 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1109 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1110 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001111 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001112 seq_printf(m, "CAGF: %dMHz\n", cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001113 seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
1114 GEN6_CURICONT_MASK);
1115 seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
1116 GEN6_CURBSYTAVG_MASK);
1117 seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
1118 GEN6_CURBSYTAVG_MASK);
1119 seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
1120 GEN6_CURIAVG_MASK);
1121 seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
1122 GEN6_CURBSYTAVG_MASK);
1123 seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
1124 GEN6_CURBSYTAVG_MASK);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001125
1126 max_freq = (rp_state_cap & 0xff0000) >> 16;
1127 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001128 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001129
1130 max_freq = (rp_state_cap & 0xff00) >> 8;
1131 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001132 max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001133
1134 max_freq = rp_state_cap & 0xff;
1135 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ben Widawskyc8735b02012-09-07 19:43:39 -07001136 max_freq * GT_FREQUENCY_MULTIPLIER);
Ben Widawsky31c77382013-04-05 14:29:22 -07001137
1138 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07001139 dev_priv->rps.max_freq * GT_FREQUENCY_MULTIPLIER);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001140 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä03af2042014-06-28 02:03:53 +03001141 u32 freq_sts;
Jesse Barnes0a073b82013-04-17 15:54:58 -07001142
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001143 mutex_lock(&dev_priv->rps.hw_lock);
Jani Nikula64936252013-05-22 15:36:20 +03001144 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07001145 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1146 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1147
Jesse Barnes0a073b82013-04-17 15:54:58 -07001148 seq_printf(m, "max GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301149 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001150
Jesse Barnes0a073b82013-04-17 15:54:58 -07001151 seq_printf(m, "min GPU freq: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301152 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Ville Syrjälä03af2042014-06-28 02:03:53 +03001153
1154 seq_printf(m, "efficient (RPe) frequency: %d MHz\n",
Deepak Sb2435c92014-07-17 14:21:14 +05301155 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes0a073b82013-04-17 15:54:58 -07001156
1157 seq_printf(m, "current GPU freq: %d MHz\n",
Ville Syrjälä2ec38152013-11-05 22:42:29 +02001158 vlv_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
Jesse Barnes259bd5d2013-04-22 15:59:30 -07001159 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001160 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001161 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001162 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001163
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001164out:
1165 intel_runtime_pm_put(dev_priv);
1166 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001167}
1168
Ben Widawsky4d855292011-12-12 19:34:16 -08001169static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001170{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001171 struct drm_info_node *node = m->private;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001172 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001173 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001174 u32 rgvmodectl, rstdbyctl;
1175 u16 crstandvid;
1176 int ret;
1177
1178 ret = mutex_lock_interruptible(&dev->struct_mutex);
1179 if (ret)
1180 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001181 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001182
1183 rgvmodectl = I915_READ(MEMMODECTL);
1184 rstdbyctl = I915_READ(RSTDBYCTL);
1185 crstandvid = I915_READ16(CRSTANDVID);
1186
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001187 intel_runtime_pm_put(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001188 mutex_unlock(&dev->struct_mutex);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001189
1190 seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
1191 "yes" : "no");
1192 seq_printf(m, "Boost freq: %d\n",
1193 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1194 MEMMODE_BOOST_FREQ_SHIFT);
1195 seq_printf(m, "HW control enabled: %s\n",
1196 rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
1197 seq_printf(m, "SW control enabled: %s\n",
1198 rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
1199 seq_printf(m, "Gated voltage change: %s\n",
1200 rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
1201 seq_printf(m, "Starting frequency: P%d\n",
1202 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001203 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001204 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001205 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1206 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1207 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1208 seq_printf(m, "Render standby enabled: %s\n",
1209 (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
Damien Lespiau267f0c92013-06-24 22:59:48 +01001210 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001211 switch (rstdbyctl & RSX_STATUS_MASK) {
1212 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001213 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001214 break;
1215 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001216 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001217 break;
1218 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001219 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001220 break;
1221 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001222 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001223 break;
1224 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001225 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001226 break;
1227 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001228 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001229 break;
1230 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001231 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001232 break;
1233 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001234
1235 return 0;
1236}
1237
Deepak S669ab5a2014-01-10 15:18:26 +05301238static int vlv_drpc_info(struct seq_file *m)
1239{
1240
Damien Lespiau9f25d002014-05-13 15:30:28 +01001241 struct drm_info_node *node = m->private;
Deepak S669ab5a2014-01-10 15:18:26 +05301242 struct drm_device *dev = node->minor->dev;
1243 struct drm_i915_private *dev_priv = dev->dev_private;
1244 u32 rpmodectl1, rcctl1;
1245 unsigned fw_rendercount = 0, fw_mediacount = 0;
1246
Imre Deakd46c0512014-04-14 20:24:27 +03001247 intel_runtime_pm_get(dev_priv);
1248
Deepak S669ab5a2014-01-10 15:18:26 +05301249 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1250 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1251
Imre Deakd46c0512014-04-14 20:24:27 +03001252 intel_runtime_pm_put(dev_priv);
1253
Deepak S669ab5a2014-01-10 15:18:26 +05301254 seq_printf(m, "Video Turbo Mode: %s\n",
1255 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1256 seq_printf(m, "Turbo enabled: %s\n",
1257 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1258 seq_printf(m, "HW control enabled: %s\n",
1259 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1260 seq_printf(m, "SW control enabled: %s\n",
1261 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1262 GEN6_RP_MEDIA_SW_MODE));
1263 seq_printf(m, "RC6 Enabled: %s\n",
1264 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1265 GEN6_RC_CTL_EI_MODE(1))));
1266 seq_printf(m, "Render Power Well: %s\n",
1267 (I915_READ(VLV_GTLC_PW_STATUS) &
1268 VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1269 seq_printf(m, "Media Power Well: %s\n",
1270 (I915_READ(VLV_GTLC_PW_STATUS) &
1271 VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1272
Imre Deak9cc19be2014-04-14 20:24:24 +03001273 seq_printf(m, "Render RC6 residency since boot: %u\n",
1274 I915_READ(VLV_GT_RENDER_RC6));
1275 seq_printf(m, "Media RC6 residency since boot: %u\n",
1276 I915_READ(VLV_GT_MEDIA_RC6));
1277
Deepak S669ab5a2014-01-10 15:18:26 +05301278 spin_lock_irq(&dev_priv->uncore.lock);
1279 fw_rendercount = dev_priv->uncore.fw_rendercount;
1280 fw_mediacount = dev_priv->uncore.fw_mediacount;
1281 spin_unlock_irq(&dev_priv->uncore.lock);
1282
1283 seq_printf(m, "Forcewake Render Count = %u\n", fw_rendercount);
1284 seq_printf(m, "Forcewake Media Count = %u\n", fw_mediacount);
1285
1286
1287 return 0;
1288}
1289
1290
Ben Widawsky4d855292011-12-12 19:34:16 -08001291static int gen6_drpc_info(struct seq_file *m)
1292{
1293
Damien Lespiau9f25d002014-05-13 15:30:28 +01001294 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001295 struct drm_device *dev = node->minor->dev;
1296 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001297 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001298 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001299 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001300
1301 ret = mutex_lock_interruptible(&dev->struct_mutex);
1302 if (ret)
1303 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001304 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001305
Chris Wilson907b28c2013-07-19 20:36:52 +01001306 spin_lock_irq(&dev_priv->uncore.lock);
1307 forcewake_count = dev_priv->uncore.forcewake_count;
1308 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001309
1310 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001311 seq_puts(m, "RC information inaccurate because somebody "
1312 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001313 } else {
1314 /* NB: we cannot use forcewake, else we read the wrong values */
1315 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1316 udelay(10);
1317 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1318 }
1319
1320 gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001321 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001322
1323 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1324 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1325 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001326 mutex_lock(&dev_priv->rps.hw_lock);
1327 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1328 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001329
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001330 intel_runtime_pm_put(dev_priv);
1331
Ben Widawsky4d855292011-12-12 19:34:16 -08001332 seq_printf(m, "Video Turbo Mode: %s\n",
1333 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1334 seq_printf(m, "HW control enabled: %s\n",
1335 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1336 seq_printf(m, "SW control enabled: %s\n",
1337 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1338 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001339 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001340 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1341 seq_printf(m, "RC6 Enabled: %s\n",
1342 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1343 seq_printf(m, "Deep RC6 Enabled: %s\n",
1344 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1345 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1346 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001347 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001348 switch (gt_core_status & GEN6_RCn_MASK) {
1349 case GEN6_RC0:
1350 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001351 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001352 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001353 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001354 break;
1355 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001356 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001357 break;
1358 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001359 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001360 break;
1361 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001362 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001363 break;
1364 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001365 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001366 break;
1367 }
1368
1369 seq_printf(m, "Core Power Down: %s\n",
1370 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
Ben Widawskycce66a22012-03-27 18:59:38 -07001371
1372 /* Not exactly sure what this is */
1373 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1374 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1375 seq_printf(m, "RC6 residency since boot: %u\n",
1376 I915_READ(GEN6_GT_GFX_RC6));
1377 seq_printf(m, "RC6+ residency since boot: %u\n",
1378 I915_READ(GEN6_GT_GFX_RC6p));
1379 seq_printf(m, "RC6++ residency since boot: %u\n",
1380 I915_READ(GEN6_GT_GFX_RC6pp));
1381
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001382 seq_printf(m, "RC6 voltage: %dmV\n",
1383 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1384 seq_printf(m, "RC6+ voltage: %dmV\n",
1385 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1386 seq_printf(m, "RC6++ voltage: %dmV\n",
1387 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Ben Widawsky4d855292011-12-12 19:34:16 -08001388 return 0;
1389}
1390
1391static int i915_drpc_info(struct seq_file *m, void *unused)
1392{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001393 struct drm_info_node *node = m->private;
Ben Widawsky4d855292011-12-12 19:34:16 -08001394 struct drm_device *dev = node->minor->dev;
1395
Deepak S669ab5a2014-01-10 15:18:26 +05301396 if (IS_VALLEYVIEW(dev))
1397 return vlv_drpc_info(m);
Vedang Patelac66cf42014-08-26 10:42:51 -07001398 else if (INTEL_INFO(dev)->gen >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001399 return gen6_drpc_info(m);
1400 else
1401 return ironlake_drpc_info(m);
1402}
1403
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001404static int i915_fbc_status(struct seq_file *m, void *unused)
1405{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001406 struct drm_info_node *node = m->private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001407 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001408 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001409
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01001410 if (!HAS_FBC(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001411 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001412 return 0;
1413 }
1414
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001415 intel_runtime_pm_get(dev_priv);
1416
Adam Jacksonee5382a2010-04-23 11:17:39 -04001417 if (intel_fbc_enabled(dev)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001418 seq_puts(m, "FBC enabled\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001419 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001420 seq_puts(m, "FBC disabled: ");
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001421 switch (dev_priv->fbc.no_fbc_reason) {
Chris Wilson29ebf902013-07-27 17:23:55 +01001422 case FBC_OK:
1423 seq_puts(m, "FBC actived, but currently disabled in hardware");
1424 break;
1425 case FBC_UNSUPPORTED:
1426 seq_puts(m, "unsupported by this chipset");
1427 break;
Chris Wilsonbed4a672010-09-11 10:47:47 +01001428 case FBC_NO_OUTPUT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001429 seq_puts(m, "no outputs");
Chris Wilsonbed4a672010-09-11 10:47:47 +01001430 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001431 case FBC_STOLEN_TOO_SMALL:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001432 seq_puts(m, "not enough stolen memory");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001433 break;
1434 case FBC_UNSUPPORTED_MODE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001435 seq_puts(m, "mode not supported");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001436 break;
1437 case FBC_MODE_TOO_LARGE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001438 seq_puts(m, "mode too large");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001439 break;
1440 case FBC_BAD_PLANE:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001441 seq_puts(m, "FBC unsupported on plane");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001442 break;
1443 case FBC_NOT_TILED:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001444 seq_puts(m, "scanout buffer not tiled");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001445 break;
Jesse Barnes9c928d12010-07-23 15:20:00 -07001446 case FBC_MULTIPLE_PIPES:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001447 seq_puts(m, "multiple pipes are enabled");
Jesse Barnes9c928d12010-07-23 15:20:00 -07001448 break;
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001449 case FBC_MODULE_PARAM:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001450 seq_puts(m, "disabled per module param (default off)");
Jesse Barnesc1a9f042011-05-05 15:24:21 -07001451 break;
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001452 case FBC_CHIP_DEFAULT:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001453 seq_puts(m, "disabled per chip default");
Damien Lespiau8a5729a2013-06-24 16:22:02 +01001454 break;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001455 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001456 seq_puts(m, "unknown reason");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001457 }
Damien Lespiau267f0c92013-06-24 22:59:48 +01001458 seq_putc(m, '\n');
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001459 }
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001460
1461 intel_runtime_pm_put(dev_priv);
1462
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001463 return 0;
1464}
1465
Rodrigo Vivida46f932014-08-01 02:04:45 -07001466static int i915_fbc_fc_get(void *data, u64 *val)
1467{
1468 struct drm_device *dev = data;
1469 struct drm_i915_private *dev_priv = dev->dev_private;
1470
1471 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1472 return -ENODEV;
1473
1474 drm_modeset_lock_all(dev);
1475 *val = dev_priv->fbc.false_color;
1476 drm_modeset_unlock_all(dev);
1477
1478 return 0;
1479}
1480
1481static int i915_fbc_fc_set(void *data, u64 val)
1482{
1483 struct drm_device *dev = data;
1484 struct drm_i915_private *dev_priv = dev->dev_private;
1485 u32 reg;
1486
1487 if (INTEL_INFO(dev)->gen < 7 || !HAS_FBC(dev))
1488 return -ENODEV;
1489
1490 drm_modeset_lock_all(dev);
1491
1492 reg = I915_READ(ILK_DPFC_CONTROL);
1493 dev_priv->fbc.false_color = val;
1494
1495 I915_WRITE(ILK_DPFC_CONTROL, val ?
1496 (reg | FBC_CTL_FALSE_COLOR) :
1497 (reg & ~FBC_CTL_FALSE_COLOR));
1498
1499 drm_modeset_unlock_all(dev);
1500 return 0;
1501}
1502
1503DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1504 i915_fbc_fc_get, i915_fbc_fc_set,
1505 "%llu\n");
1506
Paulo Zanoni92d44622013-05-31 16:33:24 -03001507static int i915_ips_status(struct seq_file *m, void *unused)
1508{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001509 struct drm_info_node *node = m->private;
Paulo Zanoni92d44622013-05-31 16:33:24 -03001510 struct drm_device *dev = node->minor->dev;
1511 struct drm_i915_private *dev_priv = dev->dev_private;
1512
Damien Lespiauf5adf942013-06-24 18:29:34 +01001513 if (!HAS_IPS(dev)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001514 seq_puts(m, "not supported\n");
1515 return 0;
1516 }
1517
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001518 intel_runtime_pm_get(dev_priv);
1519
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001520 seq_printf(m, "Enabled by kernel parameter: %s\n",
1521 yesno(i915.enable_ips));
1522
1523 if (INTEL_INFO(dev)->gen >= 8) {
1524 seq_puts(m, "Currently: unknown\n");
1525 } else {
1526 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1527 seq_puts(m, "Currently: enabled\n");
1528 else
1529 seq_puts(m, "Currently: disabled\n");
1530 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001531
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001532 intel_runtime_pm_put(dev_priv);
1533
Paulo Zanoni92d44622013-05-31 16:33:24 -03001534 return 0;
1535}
1536
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001537static int i915_sr_status(struct seq_file *m, void *unused)
1538{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001539 struct drm_info_node *node = m->private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001540 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001541 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001542 bool sr_enabled = false;
1543
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001544 intel_runtime_pm_get(dev_priv);
1545
Yuanhan Liu13982612010-12-15 15:42:31 +08001546 if (HAS_PCH_SPLIT(dev))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001547 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001548 else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001549 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1550 else if (IS_I915GM(dev))
1551 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1552 else if (IS_PINEVIEW(dev))
1553 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1554
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001555 intel_runtime_pm_put(dev_priv);
1556
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001557 seq_printf(m, "self-refresh: %s\n",
1558 sr_enabled ? "enabled" : "disabled");
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001559
1560 return 0;
1561}
1562
Jesse Barnes7648fa92010-05-20 14:28:11 -07001563static int i915_emon_status(struct seq_file *m, void *unused)
1564{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001565 struct drm_info_node *node = m->private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001566 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001567 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001568 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001569 int ret;
1570
Chris Wilson582be6b2012-04-30 19:35:02 +01001571 if (!IS_GEN5(dev))
1572 return -ENODEV;
1573
Chris Wilsonde227ef2010-07-03 07:58:38 +01001574 ret = mutex_lock_interruptible(&dev->struct_mutex);
1575 if (ret)
1576 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001577
1578 temp = i915_mch_val(dev_priv);
1579 chipset = i915_chipset_val(dev_priv);
1580 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001581 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001582
1583 seq_printf(m, "GMCH temp: %ld\n", temp);
1584 seq_printf(m, "Chipset power: %ld\n", chipset);
1585 seq_printf(m, "GFX power: %ld\n", gfx);
1586 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1587
1588 return 0;
1589}
1590
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001591static int i915_ring_freq_table(struct seq_file *m, void *unused)
1592{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001593 struct drm_info_node *node = m->private;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001594 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001595 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001596 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001597 int gpu_freq, ia_freq;
1598
Jesse Barnes1c70c0c2011-06-29 13:34:36 -07001599 if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001600 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001601 return 0;
1602 }
1603
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001604 intel_runtime_pm_get(dev_priv);
1605
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07001606 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
1607
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001608 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001609 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001610 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001611
Damien Lespiau267f0c92013-06-24 22:59:48 +01001612 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001613
Ben Widawskyb39fb292014-03-19 18:31:11 -07001614 for (gpu_freq = dev_priv->rps.min_freq_softlimit;
1615 gpu_freq <= dev_priv->rps.max_freq_softlimit;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001616 gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001617 ia_freq = gpu_freq;
1618 sandybridge_pcode_read(dev_priv,
1619 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1620 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001621 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1622 gpu_freq * GT_FREQUENCY_MULTIPLIER,
1623 ((ia_freq >> 0) & 0xff) * 100,
1624 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001625 }
1626
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001627 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001628
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001629out:
1630 intel_runtime_pm_put(dev_priv);
1631 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001632}
1633
Chris Wilson44834a62010-08-19 16:09:23 +01001634static int i915_opregion(struct seq_file *m, void *unused)
1635{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001636 struct drm_info_node *node = m->private;
Chris Wilson44834a62010-08-19 16:09:23 +01001637 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001638 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson44834a62010-08-19 16:09:23 +01001639 struct intel_opregion *opregion = &dev_priv->opregion;
Daniel Vetter0d38f002012-04-21 22:49:10 +02001640 void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
Chris Wilson44834a62010-08-19 16:09:23 +01001641 int ret;
1642
Daniel Vetter0d38f002012-04-21 22:49:10 +02001643 if (data == NULL)
1644 return -ENOMEM;
1645
Chris Wilson44834a62010-08-19 16:09:23 +01001646 ret = mutex_lock_interruptible(&dev->struct_mutex);
1647 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001648 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001649
Daniel Vetter0d38f002012-04-21 22:49:10 +02001650 if (opregion->header) {
1651 memcpy_fromio(data, opregion->header, OPREGION_SIZE);
1652 seq_write(m, data, OPREGION_SIZE);
1653 }
Chris Wilson44834a62010-08-19 16:09:23 +01001654
1655 mutex_unlock(&dev->struct_mutex);
1656
Daniel Vetter0d38f002012-04-21 22:49:10 +02001657out:
1658 kfree(data);
Chris Wilson44834a62010-08-19 16:09:23 +01001659 return 0;
1660}
1661
Chris Wilson37811fc2010-08-25 22:45:57 +01001662static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1663{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001664 struct drm_info_node *node = m->private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001665 struct drm_device *dev = node->minor->dev;
Daniel Vetter4520f532013-10-09 09:18:51 +02001666 struct intel_fbdev *ifbdev = NULL;
Chris Wilson37811fc2010-08-25 22:45:57 +01001667 struct intel_framebuffer *fb;
Chris Wilson37811fc2010-08-25 22:45:57 +01001668
Daniel Vetter4520f532013-10-09 09:18:51 +02001669#ifdef CONFIG_DRM_I915_FBDEV
1670 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson37811fc2010-08-25 22:45:57 +01001671
1672 ifbdev = dev_priv->fbdev;
1673 fb = to_intel_framebuffer(ifbdev->helper.fb);
1674
Daniel Vetter623f9782012-12-11 16:21:38 +01001675 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001676 fb->base.width,
1677 fb->base.height,
1678 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001679 fb->base.bits_per_pixel,
1680 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001681 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001682 seq_putc(m, '\n');
Daniel Vetter4520f532013-10-09 09:18:51 +02001683#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001684
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001685 mutex_lock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001686 list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
Daniel Vetter131a56d2013-10-17 14:35:31 +02001687 if (ifbdev && &fb->base == ifbdev->helper.fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001688 continue;
1689
Daniel Vetter623f9782012-12-11 16:21:38 +01001690 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001691 fb->base.width,
1692 fb->base.height,
1693 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001694 fb->base.bits_per_pixel,
1695 atomic_read(&fb->base.refcount.refcount));
Chris Wilson05394f32010-11-08 19:18:58 +00001696 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001697 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001698 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001699 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson37811fc2010-08-25 22:45:57 +01001700
1701 return 0;
1702}
1703
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001704static void describe_ctx_ringbuf(struct seq_file *m,
1705 struct intel_ringbuffer *ringbuf)
1706{
1707 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
1708 ringbuf->space, ringbuf->head, ringbuf->tail,
1709 ringbuf->last_retired_head);
1710}
1711
Ben Widawskye76d3632011-03-19 18:14:29 -07001712static int i915_context_status(struct seq_file *m, void *unused)
1713{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001714 struct drm_info_node *node = m->private;
Ben Widawskye76d3632011-03-19 18:14:29 -07001715 struct drm_device *dev = node->minor->dev;
Jani Nikulae277a1f2014-03-31 14:27:14 +03001716 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001717 struct intel_engine_cs *ring;
Oscar Mateo273497e2014-05-22 14:13:37 +01001718 struct intel_context *ctx;
Ben Widawskya168c292013-02-14 15:05:12 -08001719 int ret, i;
Ben Widawskye76d3632011-03-19 18:14:29 -07001720
Daniel Vetterf3d28872014-05-29 23:23:08 +02001721 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001722 if (ret)
1723 return ret;
1724
Daniel Vetter3e373942012-11-02 19:55:04 +01001725 if (dev_priv->ips.pwrctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001726 seq_puts(m, "power context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001727 describe_obj(m, dev_priv->ips.pwrctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001728 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001729 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001730
Daniel Vetter3e373942012-11-02 19:55:04 +01001731 if (dev_priv->ips.renderctx) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001732 seq_puts(m, "render context ");
Daniel Vetter3e373942012-11-02 19:55:04 +01001733 describe_obj(m, dev_priv->ips.renderctx);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001734 seq_putc(m, '\n');
Ben Widawskydc501fb2011-06-29 11:41:51 -07001735 }
Ben Widawskye76d3632011-03-19 18:14:29 -07001736
Ben Widawskya33afea2013-09-17 21:12:45 -07001737 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001738 if (!i915.enable_execlists &&
1739 ctx->legacy_hw_ctx.rcs_state == NULL)
Chris Wilsonb77f6992014-04-30 08:30:00 +01001740 continue;
1741
Ben Widawskya33afea2013-09-17 21:12:45 -07001742 seq_puts(m, "HW context ");
Ben Widawsky3ccfd192013-09-18 19:03:18 -07001743 describe_ctx(m, ctx);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001744 for_each_ring(ring, dev_priv, i) {
Ben Widawskya33afea2013-09-17 21:12:45 -07001745 if (ring->default_context == ctx)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001746 seq_printf(m, "(default context %s) ",
1747 ring->name);
1748 }
Ben Widawskya33afea2013-09-17 21:12:45 -07001749
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001750 if (i915.enable_execlists) {
1751 seq_putc(m, '\n');
1752 for_each_ring(ring, dev_priv, i) {
1753 struct drm_i915_gem_object *ctx_obj =
1754 ctx->engine[i].state;
1755 struct intel_ringbuffer *ringbuf =
1756 ctx->engine[i].ringbuf;
1757
1758 seq_printf(m, "%s: ", ring->name);
1759 if (ctx_obj)
1760 describe_obj(m, ctx_obj);
1761 if (ringbuf)
1762 describe_ctx_ringbuf(m, ringbuf);
1763 seq_putc(m, '\n');
1764 }
1765 } else {
1766 describe_obj(m, ctx->legacy_hw_ctx.rcs_state);
1767 }
1768
Ben Widawskya33afea2013-09-17 21:12:45 -07001769 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001770 }
1771
Daniel Vetterf3d28872014-05-29 23:23:08 +02001772 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001773
1774 return 0;
1775}
1776
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01001777static int i915_dump_lrc(struct seq_file *m, void *unused)
1778{
1779 struct drm_info_node *node = (struct drm_info_node *) m->private;
1780 struct drm_device *dev = node->minor->dev;
1781 struct drm_i915_private *dev_priv = dev->dev_private;
1782 struct intel_engine_cs *ring;
1783 struct intel_context *ctx;
1784 int ret, i;
1785
1786 if (!i915.enable_execlists) {
1787 seq_printf(m, "Logical Ring Contexts are disabled\n");
1788 return 0;
1789 }
1790
1791 ret = mutex_lock_interruptible(&dev->struct_mutex);
1792 if (ret)
1793 return ret;
1794
1795 list_for_each_entry(ctx, &dev_priv->context_list, link) {
1796 for_each_ring(ring, dev_priv, i) {
1797 struct drm_i915_gem_object *ctx_obj = ctx->engine[i].state;
1798
1799 if (ring->default_context == ctx)
1800 continue;
1801
1802 if (ctx_obj) {
1803 struct page *page = i915_gem_object_get_page(ctx_obj, 1);
1804 uint32_t *reg_state = kmap_atomic(page);
1805 int j;
1806
1807 seq_printf(m, "CONTEXT: %s %u\n", ring->name,
1808 intel_execlists_ctx_id(ctx_obj));
1809
1810 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
1811 seq_printf(m, "\t[0x%08lx] 0x%08x 0x%08x 0x%08x 0x%08x\n",
1812 i915_gem_obj_ggtt_offset(ctx_obj) + 4096 + (j * 4),
1813 reg_state[j], reg_state[j + 1],
1814 reg_state[j + 2], reg_state[j + 3]);
1815 }
1816 kunmap_atomic(reg_state);
1817
1818 seq_putc(m, '\n');
1819 }
1820 }
1821 }
1822
1823 mutex_unlock(&dev->struct_mutex);
1824
1825 return 0;
1826}
1827
Oscar Mateo4ba70e42014-08-07 13:23:20 +01001828static int i915_execlists(struct seq_file *m, void *data)
1829{
1830 struct drm_info_node *node = (struct drm_info_node *)m->private;
1831 struct drm_device *dev = node->minor->dev;
1832 struct drm_i915_private *dev_priv = dev->dev_private;
1833 struct intel_engine_cs *ring;
1834 u32 status_pointer;
1835 u8 read_pointer;
1836 u8 write_pointer;
1837 u32 status;
1838 u32 ctx_id;
1839 struct list_head *cursor;
1840 int ring_id, i;
1841 int ret;
1842
1843 if (!i915.enable_execlists) {
1844 seq_puts(m, "Logical Ring Contexts are disabled\n");
1845 return 0;
1846 }
1847
1848 ret = mutex_lock_interruptible(&dev->struct_mutex);
1849 if (ret)
1850 return ret;
1851
1852 for_each_ring(ring, dev_priv, ring_id) {
1853 struct intel_ctx_submit_request *head_req = NULL;
1854 int count = 0;
1855 unsigned long flags;
1856
1857 seq_printf(m, "%s\n", ring->name);
1858
1859 status = I915_READ(RING_EXECLIST_STATUS(ring));
1860 ctx_id = I915_READ(RING_EXECLIST_STATUS(ring) + 4);
1861 seq_printf(m, "\tExeclist status: 0x%08X, context: %u\n",
1862 status, ctx_id);
1863
1864 status_pointer = I915_READ(RING_CONTEXT_STATUS_PTR(ring));
1865 seq_printf(m, "\tStatus pointer: 0x%08X\n", status_pointer);
1866
1867 read_pointer = ring->next_context_status_buffer;
1868 write_pointer = status_pointer & 0x07;
1869 if (read_pointer > write_pointer)
1870 write_pointer += 6;
1871 seq_printf(m, "\tRead pointer: 0x%08X, write pointer 0x%08X\n",
1872 read_pointer, write_pointer);
1873
1874 for (i = 0; i < 6; i++) {
1875 status = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i);
1876 ctx_id = I915_READ(RING_CONTEXT_STATUS_BUF(ring) + 8*i + 4);
1877
1878 seq_printf(m, "\tStatus buffer %d: 0x%08X, context: %u\n",
1879 i, status, ctx_id);
1880 }
1881
1882 spin_lock_irqsave(&ring->execlist_lock, flags);
1883 list_for_each(cursor, &ring->execlist_queue)
1884 count++;
1885 head_req = list_first_entry_or_null(&ring->execlist_queue,
1886 struct intel_ctx_submit_request, execlist_link);
1887 spin_unlock_irqrestore(&ring->execlist_lock, flags);
1888
1889 seq_printf(m, "\t%d requests in queue\n", count);
1890 if (head_req) {
1891 struct drm_i915_gem_object *ctx_obj;
1892
1893 ctx_obj = head_req->ctx->engine[ring_id].state;
1894 seq_printf(m, "\tHead request id: %u\n",
1895 intel_execlists_ctx_id(ctx_obj));
1896 seq_printf(m, "\tHead request tail: %u\n",
1897 head_req->tail);
1898 }
1899
1900 seq_putc(m, '\n');
1901 }
1902
1903 mutex_unlock(&dev->struct_mutex);
1904
1905 return 0;
1906}
1907
Ben Widawsky6d794d42011-04-25 11:25:56 -07001908static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
1909{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001910 struct drm_info_node *node = m->private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001911 struct drm_device *dev = node->minor->dev;
1912 struct drm_i915_private *dev_priv = dev->dev_private;
Deepak S43709ba2013-11-23 14:55:44 +05301913 unsigned forcewake_count = 0, fw_rendercount = 0, fw_mediacount = 0;
Ben Widawsky6d794d42011-04-25 11:25:56 -07001914
Chris Wilson907b28c2013-07-19 20:36:52 +01001915 spin_lock_irq(&dev_priv->uncore.lock);
Deepak S43709ba2013-11-23 14:55:44 +05301916 if (IS_VALLEYVIEW(dev)) {
1917 fw_rendercount = dev_priv->uncore.fw_rendercount;
1918 fw_mediacount = dev_priv->uncore.fw_mediacount;
1919 } else
1920 forcewake_count = dev_priv->uncore.forcewake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001921 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter9f1f46a2011-12-14 13:57:03 +01001922
Deepak S43709ba2013-11-23 14:55:44 +05301923 if (IS_VALLEYVIEW(dev)) {
1924 seq_printf(m, "fw_rendercount = %u\n", fw_rendercount);
1925 seq_printf(m, "fw_mediacount = %u\n", fw_mediacount);
1926 } else
1927 seq_printf(m, "forcewake count = %u\n", forcewake_count);
Ben Widawsky6d794d42011-04-25 11:25:56 -07001928
1929 return 0;
1930}
1931
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001932static const char *swizzle_string(unsigned swizzle)
1933{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001934 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001935 case I915_BIT_6_SWIZZLE_NONE:
1936 return "none";
1937 case I915_BIT_6_SWIZZLE_9:
1938 return "bit9";
1939 case I915_BIT_6_SWIZZLE_9_10:
1940 return "bit9/bit10";
1941 case I915_BIT_6_SWIZZLE_9_11:
1942 return "bit9/bit11";
1943 case I915_BIT_6_SWIZZLE_9_10_11:
1944 return "bit9/bit10/bit11";
1945 case I915_BIT_6_SWIZZLE_9_17:
1946 return "bit9/bit17";
1947 case I915_BIT_6_SWIZZLE_9_10_17:
1948 return "bit9/bit10/bit17";
1949 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09001950 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001951 }
1952
1953 return "bug";
1954}
1955
1956static int i915_swizzle_info(struct seq_file *m, void *data)
1957{
Damien Lespiau9f25d002014-05-13 15:30:28 +01001958 struct drm_info_node *node = m->private;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001959 struct drm_device *dev = node->minor->dev;
1960 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001961 int ret;
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001962
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001963 ret = mutex_lock_interruptible(&dev->struct_mutex);
1964 if (ret)
1965 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001966 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02001967
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001968 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
1969 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
1970 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
1971 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
1972
1973 if (IS_GEN3(dev) || IS_GEN4(dev)) {
1974 seq_printf(m, "DDC = 0x%08x\n",
1975 I915_READ(DCC));
1976 seq_printf(m, "C0DRB3 = 0x%04x\n",
1977 I915_READ16(C0DRB3));
1978 seq_printf(m, "C1DRB3 = 0x%04x\n",
1979 I915_READ16(C1DRB3));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001980 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001981 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
1982 I915_READ(MAD_DIMM_C0));
1983 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
1984 I915_READ(MAD_DIMM_C1));
1985 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
1986 I915_READ(MAD_DIMM_C2));
1987 seq_printf(m, "TILECTL = 0x%08x\n",
1988 I915_READ(TILECTL));
Ben Widawsky9d3203e2013-11-02 21:07:14 -07001989 if (IS_GEN8(dev))
1990 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
1991 I915_READ(GAMTARBMODE));
1992 else
1993 seq_printf(m, "ARB_MODE = 0x%08x\n",
1994 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01001995 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
1996 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001997 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001998 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01001999 mutex_unlock(&dev->struct_mutex);
2000
2001 return 0;
2002}
2003
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002004static int per_file_ctx(int id, void *ptr, void *data)
2005{
Oscar Mateo273497e2014-05-22 14:13:37 +01002006 struct intel_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002007 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002008 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2009
2010 if (!ppgtt) {
2011 seq_printf(m, " no ppgtt for context %d\n",
2012 ctx->user_handle);
2013 return 0;
2014 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002015
Oscar Mateof83d6512014-05-22 14:13:38 +01002016 if (i915_gem_context_is_default(ctx))
2017 seq_puts(m, " default context:\n");
2018 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002019 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002020 ppgtt->debug_dump(ppgtt, m);
2021
2022 return 0;
2023}
2024
Ben Widawsky77df6772013-11-02 21:07:30 -07002025static void gen8_ppgtt_info(struct seq_file *m, struct drm_device *dev)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002026{
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002027 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002028 struct intel_engine_cs *ring;
Ben Widawsky77df6772013-11-02 21:07:30 -07002029 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2030 int unused, i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002031
Ben Widawsky77df6772013-11-02 21:07:30 -07002032 if (!ppgtt)
2033 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002034
Ben Widawsky77df6772013-11-02 21:07:30 -07002035 seq_printf(m, "Page directories: %d\n", ppgtt->num_pd_pages);
Ben Widawsky5abbcca2014-02-21 13:06:34 -08002036 seq_printf(m, "Page tables: %d\n", ppgtt->num_pd_entries);
Ben Widawsky77df6772013-11-02 21:07:30 -07002037 for_each_ring(ring, dev_priv, unused) {
2038 seq_printf(m, "%s\n", ring->name);
2039 for (i = 0; i < 4; i++) {
2040 u32 offset = 0x270 + i * 8;
2041 u64 pdp = I915_READ(ring->mmio_base + offset + 4);
2042 pdp <<= 32;
2043 pdp |= I915_READ(ring->mmio_base + offset);
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002044 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002045 }
2046 }
2047}
2048
2049static void gen6_ppgtt_info(struct seq_file *m, struct drm_device *dev)
2050{
2051 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002052 struct intel_engine_cs *ring;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002053 struct drm_file *file;
Ben Widawsky77df6772013-11-02 21:07:30 -07002054 int i;
2055
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002056 if (INTEL_INFO(dev)->gen == 6)
2057 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2058
Chris Wilsona2c7f6f2012-09-01 20:51:22 +01002059 for_each_ring(ring, dev_priv, i) {
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002060 seq_printf(m, "%s\n", ring->name);
2061 if (INTEL_INFO(dev)->gen == 7)
2062 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
2063 seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
2064 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
2065 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
2066 }
2067 if (dev_priv->mm.aliasing_ppgtt) {
2068 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2069
Damien Lespiau267f0c92013-06-24 22:59:48 +01002070 seq_puts(m, "aliasing PPGTT:\n");
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002071 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002072
Ben Widawsky87d60b62013-12-06 14:11:29 -08002073 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002074 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002075
2076 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2077 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002078
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002079 seq_printf(m, "proc: %s\n",
2080 get_pid_task(file->pid, PIDTYPE_PID)->comm);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002081 idr_for_each(&file_priv->context_idr, per_file_ctx, m);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002082 }
2083 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002084}
2085
2086static int i915_ppgtt_info(struct seq_file *m, void *data)
2087{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002088 struct drm_info_node *node = m->private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002089 struct drm_device *dev = node->minor->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002090 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky77df6772013-11-02 21:07:30 -07002091
2092 int ret = mutex_lock_interruptible(&dev->struct_mutex);
2093 if (ret)
2094 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002095 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002096
2097 if (INTEL_INFO(dev)->gen >= 8)
2098 gen8_ppgtt_info(m, dev);
2099 else if (INTEL_INFO(dev)->gen >= 6)
2100 gen6_ppgtt_info(m, dev);
2101
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002102 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002103 mutex_unlock(&dev->struct_mutex);
2104
2105 return 0;
2106}
2107
Ben Widawsky63573eb2013-07-04 11:02:07 -07002108static int i915_llc(struct seq_file *m, void *data)
2109{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002110 struct drm_info_node *node = m->private;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002111 struct drm_device *dev = node->minor->dev;
2112 struct drm_i915_private *dev_priv = dev->dev_private;
2113
2114 /* Size calculation for LLC is a bit of a pain. Ignore for now. */
2115 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
2116 seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
2117
2118 return 0;
2119}
2120
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002121static int i915_edp_psr_status(struct seq_file *m, void *data)
2122{
2123 struct drm_info_node *node = m->private;
2124 struct drm_device *dev = node->minor->dev;
2125 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002126 u32 psrperf = 0;
2127 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002128
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002129 intel_runtime_pm_get(dev_priv);
2130
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002131 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002132 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2133 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002134 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002135 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002136 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2137 dev_priv->psr.busy_frontbuffer_bits);
2138 seq_printf(m, "Re-enable work scheduled: %s\n",
2139 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002140
Rodrigo Vivia031d702013-10-03 16:15:06 -03002141 enabled = HAS_PSR(dev) &&
2142 I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002143 seq_printf(m, "HW Enabled & Active bit: %s\n", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002144
Rodrigo Vivia031d702013-10-03 16:15:06 -03002145 if (HAS_PSR(dev))
2146 psrperf = I915_READ(EDP_PSR_PERF_CNT(dev)) &
2147 EDP_PSR_PERF_CNT_MASK;
2148 seq_printf(m, "Performance_Counter: %u\n", psrperf);
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002149 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002150
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002151 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002152 return 0;
2153}
2154
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002155static int i915_sink_crc(struct seq_file *m, void *data)
2156{
2157 struct drm_info_node *node = m->private;
2158 struct drm_device *dev = node->minor->dev;
2159 struct intel_encoder *encoder;
2160 struct intel_connector *connector;
2161 struct intel_dp *intel_dp = NULL;
2162 int ret;
2163 u8 crc[6];
2164
2165 drm_modeset_lock_all(dev);
2166 list_for_each_entry(connector, &dev->mode_config.connector_list,
2167 base.head) {
2168
2169 if (connector->base.dpms != DRM_MODE_DPMS_ON)
2170 continue;
2171
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002172 if (!connector->base.encoder)
2173 continue;
2174
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002175 encoder = to_intel_encoder(connector->base.encoder);
2176 if (encoder->type != INTEL_OUTPUT_EDP)
2177 continue;
2178
2179 intel_dp = enc_to_intel_dp(&encoder->base);
2180
2181 ret = intel_dp_sink_crc(intel_dp, crc);
2182 if (ret)
2183 goto out;
2184
2185 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2186 crc[0], crc[1], crc[2],
2187 crc[3], crc[4], crc[5]);
2188 goto out;
2189 }
2190 ret = -ENODEV;
2191out:
2192 drm_modeset_unlock_all(dev);
2193 return ret;
2194}
2195
Jesse Barnesec013e72013-08-20 10:29:23 +01002196static int i915_energy_uJ(struct seq_file *m, void *data)
2197{
2198 struct drm_info_node *node = m->private;
2199 struct drm_device *dev = node->minor->dev;
2200 struct drm_i915_private *dev_priv = dev->dev_private;
2201 u64 power;
2202 u32 units;
2203
2204 if (INTEL_INFO(dev)->gen < 6)
2205 return -ENODEV;
2206
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002207 intel_runtime_pm_get(dev_priv);
2208
Jesse Barnesec013e72013-08-20 10:29:23 +01002209 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2210 power = (power & 0x1f00) >> 8;
2211 units = 1000000 / (1 << power); /* convert to uJ */
2212 power = I915_READ(MCH_SECP_NRG_STTS);
2213 power *= units;
2214
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002215 intel_runtime_pm_put(dev_priv);
2216
Jesse Barnesec013e72013-08-20 10:29:23 +01002217 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002218
2219 return 0;
2220}
2221
2222static int i915_pc8_status(struct seq_file *m, void *unused)
2223{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002224 struct drm_info_node *node = m->private;
Paulo Zanoni371db662013-08-19 13:18:10 -03002225 struct drm_device *dev = node->minor->dev;
2226 struct drm_i915_private *dev_priv = dev->dev_private;
2227
Zhenyu Wang85b8d5c2014-04-01 19:39:48 -03002228 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Paulo Zanoni371db662013-08-19 13:18:10 -03002229 seq_puts(m, "not supported\n");
2230 return 0;
2231 }
2232
Paulo Zanoni86c4ec02014-02-21 13:52:24 -03002233 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->mm.busy));
Paulo Zanoni371db662013-08-19 13:18:10 -03002234 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002235 yesno(!intel_irqs_enabled(dev_priv)));
Paulo Zanoni371db662013-08-19 13:18:10 -03002236
Jesse Barnesec013e72013-08-20 10:29:23 +01002237 return 0;
2238}
2239
Imre Deak1da51582013-11-25 17:15:35 +02002240static const char *power_domain_str(enum intel_display_power_domain domain)
2241{
2242 switch (domain) {
2243 case POWER_DOMAIN_PIPE_A:
2244 return "PIPE_A";
2245 case POWER_DOMAIN_PIPE_B:
2246 return "PIPE_B";
2247 case POWER_DOMAIN_PIPE_C:
2248 return "PIPE_C";
2249 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
2250 return "PIPE_A_PANEL_FITTER";
2251 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
2252 return "PIPE_B_PANEL_FITTER";
2253 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
2254 return "PIPE_C_PANEL_FITTER";
2255 case POWER_DOMAIN_TRANSCODER_A:
2256 return "TRANSCODER_A";
2257 case POWER_DOMAIN_TRANSCODER_B:
2258 return "TRANSCODER_B";
2259 case POWER_DOMAIN_TRANSCODER_C:
2260 return "TRANSCODER_C";
2261 case POWER_DOMAIN_TRANSCODER_EDP:
2262 return "TRANSCODER_EDP";
Imre Deak319be8a2014-03-04 19:22:57 +02002263 case POWER_DOMAIN_PORT_DDI_A_2_LANES:
2264 return "PORT_DDI_A_2_LANES";
2265 case POWER_DOMAIN_PORT_DDI_A_4_LANES:
2266 return "PORT_DDI_A_4_LANES";
2267 case POWER_DOMAIN_PORT_DDI_B_2_LANES:
2268 return "PORT_DDI_B_2_LANES";
2269 case POWER_DOMAIN_PORT_DDI_B_4_LANES:
2270 return "PORT_DDI_B_4_LANES";
2271 case POWER_DOMAIN_PORT_DDI_C_2_LANES:
2272 return "PORT_DDI_C_2_LANES";
2273 case POWER_DOMAIN_PORT_DDI_C_4_LANES:
2274 return "PORT_DDI_C_4_LANES";
2275 case POWER_DOMAIN_PORT_DDI_D_2_LANES:
2276 return "PORT_DDI_D_2_LANES";
2277 case POWER_DOMAIN_PORT_DDI_D_4_LANES:
2278 return "PORT_DDI_D_4_LANES";
2279 case POWER_DOMAIN_PORT_DSI:
2280 return "PORT_DSI";
2281 case POWER_DOMAIN_PORT_CRT:
2282 return "PORT_CRT";
2283 case POWER_DOMAIN_PORT_OTHER:
2284 return "PORT_OTHER";
Imre Deak1da51582013-11-25 17:15:35 +02002285 case POWER_DOMAIN_VGA:
2286 return "VGA";
2287 case POWER_DOMAIN_AUDIO:
2288 return "AUDIO";
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03002289 case POWER_DOMAIN_PLLS:
2290 return "PLLS";
Imre Deak1da51582013-11-25 17:15:35 +02002291 case POWER_DOMAIN_INIT:
2292 return "INIT";
2293 default:
2294 WARN_ON(1);
2295 return "?";
2296 }
2297}
2298
2299static int i915_power_domain_info(struct seq_file *m, void *unused)
2300{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002301 struct drm_info_node *node = m->private;
Imre Deak1da51582013-11-25 17:15:35 +02002302 struct drm_device *dev = node->minor->dev;
2303 struct drm_i915_private *dev_priv = dev->dev_private;
2304 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2305 int i;
2306
2307 mutex_lock(&power_domains->lock);
2308
2309 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2310 for (i = 0; i < power_domains->power_well_count; i++) {
2311 struct i915_power_well *power_well;
2312 enum intel_display_power_domain power_domain;
2313
2314 power_well = &power_domains->power_wells[i];
2315 seq_printf(m, "%-25s %d\n", power_well->name,
2316 power_well->count);
2317
2318 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2319 power_domain++) {
2320 if (!(BIT(power_domain) & power_well->domains))
2321 continue;
2322
2323 seq_printf(m, " %-23s %d\n",
2324 power_domain_str(power_domain),
2325 power_domains->domain_use_count[power_domain]);
2326 }
2327 }
2328
2329 mutex_unlock(&power_domains->lock);
2330
2331 return 0;
2332}
2333
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002334static void intel_seq_print_mode(struct seq_file *m, int tabs,
2335 struct drm_display_mode *mode)
2336{
2337 int i;
2338
2339 for (i = 0; i < tabs; i++)
2340 seq_putc(m, '\t');
2341
2342 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2343 mode->base.id, mode->name,
2344 mode->vrefresh, mode->clock,
2345 mode->hdisplay, mode->hsync_start,
2346 mode->hsync_end, mode->htotal,
2347 mode->vdisplay, mode->vsync_start,
2348 mode->vsync_end, mode->vtotal,
2349 mode->type, mode->flags);
2350}
2351
2352static void intel_encoder_info(struct seq_file *m,
2353 struct intel_crtc *intel_crtc,
2354 struct intel_encoder *intel_encoder)
2355{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002356 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002357 struct drm_device *dev = node->minor->dev;
2358 struct drm_crtc *crtc = &intel_crtc->base;
2359 struct intel_connector *intel_connector;
2360 struct drm_encoder *encoder;
2361
2362 encoder = &intel_encoder->base;
2363 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03002364 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002365 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2366 struct drm_connector *connector = &intel_connector->base;
2367 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2368 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002369 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002370 drm_get_connector_status_name(connector->status));
2371 if (connector->status == connector_status_connected) {
2372 struct drm_display_mode *mode = &crtc->mode;
2373 seq_printf(m, ", mode:\n");
2374 intel_seq_print_mode(m, 2, mode);
2375 } else {
2376 seq_putc(m, '\n');
2377 }
2378 }
2379}
2380
2381static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2382{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002383 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002384 struct drm_device *dev = node->minor->dev;
2385 struct drm_crtc *crtc = &intel_crtc->base;
2386 struct intel_encoder *intel_encoder;
2387
Matt Roper5aa8a932014-06-16 10:12:55 -07002388 if (crtc->primary->fb)
2389 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
2390 crtc->primary->fb->base.id, crtc->x, crtc->y,
2391 crtc->primary->fb->width, crtc->primary->fb->height);
2392 else
2393 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002394 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2395 intel_encoder_info(m, intel_crtc, intel_encoder);
2396}
2397
2398static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2399{
2400 struct drm_display_mode *mode = panel->fixed_mode;
2401
2402 seq_printf(m, "\tfixed mode:\n");
2403 intel_seq_print_mode(m, 2, mode);
2404}
2405
2406static void intel_dp_info(struct seq_file *m,
2407 struct intel_connector *intel_connector)
2408{
2409 struct intel_encoder *intel_encoder = intel_connector->encoder;
2410 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2411
2412 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
2413 seq_printf(m, "\taudio support: %s\n", intel_dp->has_audio ? "yes" :
2414 "no");
2415 if (intel_encoder->type == INTEL_OUTPUT_EDP)
2416 intel_panel_info(m, &intel_connector->panel);
2417}
2418
2419static void intel_hdmi_info(struct seq_file *m,
2420 struct intel_connector *intel_connector)
2421{
2422 struct intel_encoder *intel_encoder = intel_connector->encoder;
2423 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2424
2425 seq_printf(m, "\taudio support: %s\n", intel_hdmi->has_audio ? "yes" :
2426 "no");
2427}
2428
2429static void intel_lvds_info(struct seq_file *m,
2430 struct intel_connector *intel_connector)
2431{
2432 intel_panel_info(m, &intel_connector->panel);
2433}
2434
2435static void intel_connector_info(struct seq_file *m,
2436 struct drm_connector *connector)
2437{
2438 struct intel_connector *intel_connector = to_intel_connector(connector);
2439 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002440 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002441
2442 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002443 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002444 drm_get_connector_status_name(connector->status));
2445 if (connector->status == connector_status_connected) {
2446 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2447 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2448 connector->display_info.width_mm,
2449 connector->display_info.height_mm);
2450 seq_printf(m, "\tsubpixel order: %s\n",
2451 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2452 seq_printf(m, "\tCEA rev: %d\n",
2453 connector->display_info.cea_rev);
2454 }
Dave Airlie36cd7442014-05-02 13:44:18 +10002455 if (intel_encoder) {
2456 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
2457 intel_encoder->type == INTEL_OUTPUT_EDP)
2458 intel_dp_info(m, intel_connector);
2459 else if (intel_encoder->type == INTEL_OUTPUT_HDMI)
2460 intel_hdmi_info(m, intel_connector);
2461 else if (intel_encoder->type == INTEL_OUTPUT_LVDS)
2462 intel_lvds_info(m, intel_connector);
2463 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002464
Jesse Barnesf103fc72014-02-20 12:39:57 -08002465 seq_printf(m, "\tmodes:\n");
2466 list_for_each_entry(mode, &connector->modes, head)
2467 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002468}
2469
Chris Wilson065f2ec2014-03-12 09:13:13 +00002470static bool cursor_active(struct drm_device *dev, int pipe)
2471{
2472 struct drm_i915_private *dev_priv = dev->dev_private;
2473 u32 state;
2474
2475 if (IS_845G(dev) || IS_I865G(dev))
2476 state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002477 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002478 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002479
2480 return state;
2481}
2482
2483static bool cursor_position(struct drm_device *dev, int pipe, int *x, int *y)
2484{
2485 struct drm_i915_private *dev_priv = dev->dev_private;
2486 u32 pos;
2487
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002488 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002489
2490 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2491 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2492 *x = -*x;
2493
2494 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2495 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2496 *y = -*y;
2497
2498 return cursor_active(dev, pipe);
2499}
2500
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002501static int i915_display_info(struct seq_file *m, void *unused)
2502{
Damien Lespiau9f25d002014-05-13 15:30:28 +01002503 struct drm_info_node *node = m->private;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002504 struct drm_device *dev = node->minor->dev;
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002505 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002506 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002507 struct drm_connector *connector;
2508
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002509 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002510 drm_modeset_lock_all(dev);
2511 seq_printf(m, "CRTC info\n");
2512 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002513 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002514 bool active;
2515 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002516
Chris Wilson57127ef2014-07-04 08:20:11 +01002517 seq_printf(m, "CRTC %d: pipe: %c, active=%s (size=%dx%d)\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00002518 crtc->base.base.id, pipe_name(crtc->pipe),
Chris Wilson57127ef2014-07-04 08:20:11 +01002519 yesno(crtc->active), crtc->config.pipe_src_w, crtc->config.pipe_src_h);
Paulo Zanonia23dc652014-04-01 14:55:11 -03002520 if (crtc->active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00002521 intel_crtc_info(m, crtc);
2522
Paulo Zanonia23dc652014-04-01 14:55:11 -03002523 active = cursor_position(dev, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01002524 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03002525 yesno(crtc->cursor_base),
Chris Wilson57127ef2014-07-04 08:20:11 +01002526 x, y, crtc->cursor_width, crtc->cursor_height,
2527 crtc->cursor_addr, yesno(active));
Paulo Zanonia23dc652014-04-01 14:55:11 -03002528 }
Daniel Vettercace8412014-05-22 17:56:31 +02002529
2530 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
2531 yesno(!crtc->cpu_fifo_underrun_disabled),
2532 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002533 }
2534
2535 seq_printf(m, "\n");
2536 seq_printf(m, "Connector info\n");
2537 seq_printf(m, "--------------\n");
2538 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2539 intel_connector_info(m, connector);
2540 }
2541 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03002542 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002543
2544 return 0;
2545}
2546
Ben Widawskye04934c2014-06-30 09:53:42 -07002547static int i915_semaphore_status(struct seq_file *m, void *unused)
2548{
2549 struct drm_info_node *node = (struct drm_info_node *) m->private;
2550 struct drm_device *dev = node->minor->dev;
2551 struct drm_i915_private *dev_priv = dev->dev_private;
2552 struct intel_engine_cs *ring;
2553 int num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
2554 int i, j, ret;
2555
2556 if (!i915_semaphore_is_enabled(dev)) {
2557 seq_puts(m, "Semaphores are disabled\n");
2558 return 0;
2559 }
2560
2561 ret = mutex_lock_interruptible(&dev->struct_mutex);
2562 if (ret)
2563 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03002564 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002565
2566 if (IS_BROADWELL(dev)) {
2567 struct page *page;
2568 uint64_t *seqno;
2569
2570 page = i915_gem_object_get_page(dev_priv->semaphore_obj, 0);
2571
2572 seqno = (uint64_t *)kmap_atomic(page);
2573 for_each_ring(ring, dev_priv, i) {
2574 uint64_t offset;
2575
2576 seq_printf(m, "%s\n", ring->name);
2577
2578 seq_puts(m, " Last signal:");
2579 for (j = 0; j < num_rings; j++) {
2580 offset = i * I915_NUM_RINGS + j;
2581 seq_printf(m, "0x%08llx (0x%02llx) ",
2582 seqno[offset], offset * 8);
2583 }
2584 seq_putc(m, '\n');
2585
2586 seq_puts(m, " Last wait: ");
2587 for (j = 0; j < num_rings; j++) {
2588 offset = i + (j * I915_NUM_RINGS);
2589 seq_printf(m, "0x%08llx (0x%02llx) ",
2590 seqno[offset], offset * 8);
2591 }
2592 seq_putc(m, '\n');
2593
2594 }
2595 kunmap_atomic(seqno);
2596 } else {
2597 seq_puts(m, " Last signal:");
2598 for_each_ring(ring, dev_priv, i)
2599 for (j = 0; j < num_rings; j++)
2600 seq_printf(m, "0x%08x\n",
2601 I915_READ(ring->semaphore.mbox.signal[j]));
2602 seq_putc(m, '\n');
2603 }
2604
2605 seq_puts(m, "\nSync seqno:\n");
2606 for_each_ring(ring, dev_priv, i) {
2607 for (j = 0; j < num_rings; j++) {
2608 seq_printf(m, " 0x%08x ", ring->semaphore.sync_seqno[j]);
2609 }
2610 seq_putc(m, '\n');
2611 }
2612 seq_putc(m, '\n');
2613
Paulo Zanoni03872062014-07-09 14:31:57 -03002614 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07002615 mutex_unlock(&dev->struct_mutex);
2616 return 0;
2617}
2618
Daniel Vetter728e29d2014-06-25 22:01:53 +03002619static int i915_shared_dplls_info(struct seq_file *m, void *unused)
2620{
2621 struct drm_info_node *node = (struct drm_info_node *) m->private;
2622 struct drm_device *dev = node->minor->dev;
2623 struct drm_i915_private *dev_priv = dev->dev_private;
2624 int i;
2625
2626 drm_modeset_lock_all(dev);
2627 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
2628 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
2629
2630 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
2631 seq_printf(m, " refcount: %i, active: %i, on: %s\n", pll->refcount,
2632 pll->active, yesno(pll->on));
2633 seq_printf(m, " tracked hardware state:\n");
2634 seq_printf(m, " dpll: 0x%08x\n", pll->hw_state.dpll);
2635 seq_printf(m, " dpll_md: 0x%08x\n", pll->hw_state.dpll_md);
2636 seq_printf(m, " fp0: 0x%08x\n", pll->hw_state.fp0);
2637 seq_printf(m, " fp1: 0x%08x\n", pll->hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -03002638 seq_printf(m, " wrpll: 0x%08x\n", pll->hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03002639 }
2640 drm_modeset_unlock_all(dev);
2641
2642 return 0;
2643}
2644
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01002645static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01002646{
2647 int i;
2648 int ret;
2649 struct drm_info_node *node = (struct drm_info_node *) m->private;
2650 struct drm_device *dev = node->minor->dev;
2651 struct drm_i915_private *dev_priv = dev->dev_private;
2652
Arun Siluvery888b5992014-08-26 14:44:51 +01002653 ret = mutex_lock_interruptible(&dev->struct_mutex);
2654 if (ret)
2655 return ret;
2656
2657 intel_runtime_pm_get(dev_priv);
2658
2659 seq_printf(m, "Workarounds applied: %d\n", dev_priv->num_wa_regs);
2660 for (i = 0; i < dev_priv->num_wa_regs; ++i) {
2661 u32 addr, mask;
2662
2663 addr = dev_priv->intel_wa_regs[i].addr;
2664 mask = dev_priv->intel_wa_regs[i].mask;
2665 dev_priv->intel_wa_regs[i].value = I915_READ(addr) | mask;
2666 if (dev_priv->intel_wa_regs[i].addr)
2667 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X\n",
2668 dev_priv->intel_wa_regs[i].addr,
2669 dev_priv->intel_wa_regs[i].value,
2670 dev_priv->intel_wa_regs[i].mask);
2671 }
2672
2673 intel_runtime_pm_put(dev_priv);
2674 mutex_unlock(&dev->struct_mutex);
2675
2676 return 0;
2677}
2678
Damien Lespiau07144422013-10-15 18:55:40 +01002679struct pipe_crc_info {
2680 const char *name;
2681 struct drm_device *dev;
2682 enum pipe pipe;
2683};
2684
Dave Airlie11bed9582014-05-12 15:22:27 +10002685static int i915_dp_mst_info(struct seq_file *m, void *unused)
2686{
2687 struct drm_info_node *node = (struct drm_info_node *) m->private;
2688 struct drm_device *dev = node->minor->dev;
2689 struct drm_encoder *encoder;
2690 struct intel_encoder *intel_encoder;
2691 struct intel_digital_port *intel_dig_port;
2692 drm_modeset_lock_all(dev);
2693 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2694 intel_encoder = to_intel_encoder(encoder);
2695 if (intel_encoder->type != INTEL_OUTPUT_DISPLAYPORT)
2696 continue;
2697 intel_dig_port = enc_to_dig_port(encoder);
2698 if (!intel_dig_port->dp.can_mst)
2699 continue;
2700
2701 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
2702 }
2703 drm_modeset_unlock_all(dev);
2704 return 0;
2705}
2706
Damien Lespiau07144422013-10-15 18:55:40 +01002707static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002708{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002709 struct pipe_crc_info *info = inode->i_private;
2710 struct drm_i915_private *dev_priv = info->dev->dev_private;
2711 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2712
Daniel Vetter7eb1c492013-11-14 11:30:43 +01002713 if (info->pipe >= INTEL_INFO(info->dev)->num_pipes)
2714 return -ENODEV;
2715
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002716 spin_lock_irq(&pipe_crc->lock);
2717
2718 if (pipe_crc->opened) {
2719 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002720 return -EBUSY; /* already open */
2721 }
2722
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002723 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01002724 filep->private_data = inode->i_private;
2725
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002726 spin_unlock_irq(&pipe_crc->lock);
2727
Damien Lespiau07144422013-10-15 18:55:40 +01002728 return 0;
2729}
2730
2731static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
2732{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002733 struct pipe_crc_info *info = inode->i_private;
2734 struct drm_i915_private *dev_priv = info->dev->dev_private;
2735 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2736
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002737 spin_lock_irq(&pipe_crc->lock);
2738 pipe_crc->opened = false;
2739 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01002740
Damien Lespiau07144422013-10-15 18:55:40 +01002741 return 0;
2742}
2743
2744/* (6 fields, 8 chars each, space separated (5) + '\n') */
2745#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
2746/* account for \'0' */
2747#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
2748
2749static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
2750{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002751 assert_spin_locked(&pipe_crc->lock);
2752 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
2753 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01002754}
Shuang He8bf1e9f2013-10-15 18:55:27 +01002755
Damien Lespiau07144422013-10-15 18:55:40 +01002756static ssize_t
2757i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
2758 loff_t *pos)
2759{
2760 struct pipe_crc_info *info = filep->private_data;
2761 struct drm_device *dev = info->dev;
2762 struct drm_i915_private *dev_priv = dev->dev_private;
2763 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
2764 char buf[PIPE_CRC_BUFFER_LEN];
2765 int head, tail, n_entries, n;
2766 ssize_t bytes_read;
2767
2768 /*
2769 * Don't allow user space to provide buffers not big enough to hold
2770 * a line of data.
2771 */
2772 if (count < PIPE_CRC_LINE_LEN)
2773 return -EINVAL;
2774
2775 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
2776 return 0;
2777
2778 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002779 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01002780 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002781 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01002782
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002783 if (filep->f_flags & O_NONBLOCK) {
2784 spin_unlock_irq(&pipe_crc->lock);
2785 return -EAGAIN;
2786 }
2787
2788 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
2789 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
2790 if (ret) {
2791 spin_unlock_irq(&pipe_crc->lock);
2792 return ret;
2793 }
Damien Lespiau07144422013-10-15 18:55:40 +01002794 }
2795
2796 /* We now have one or more entries to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002797 head = pipe_crc->head;
2798 tail = pipe_crc->tail;
Damien Lespiau07144422013-10-15 18:55:40 +01002799 n_entries = min((size_t)CIRC_CNT(head, tail, INTEL_PIPE_CRC_ENTRIES_NR),
2800 count / PIPE_CRC_LINE_LEN);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002801 spin_unlock_irq(&pipe_crc->lock);
2802
Damien Lespiau07144422013-10-15 18:55:40 +01002803 bytes_read = 0;
2804 n = 0;
2805 do {
2806 struct intel_pipe_crc_entry *entry = &pipe_crc->entries[tail];
2807 int ret;
2808
2809 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
2810 "%8u %8x %8x %8x %8x %8x\n",
2811 entry->frame, entry->crc[0],
2812 entry->crc[1], entry->crc[2],
2813 entry->crc[3], entry->crc[4]);
2814
2815 ret = copy_to_user(user_buf + n * PIPE_CRC_LINE_LEN,
2816 buf, PIPE_CRC_LINE_LEN);
2817 if (ret == PIPE_CRC_LINE_LEN)
2818 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01002819
2820 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
2821 tail = (tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiau07144422013-10-15 18:55:40 +01002822 n++;
2823 } while (--n_entries);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002824
Damien Lespiaud538bbd2013-10-21 14:29:30 +01002825 spin_lock_irq(&pipe_crc->lock);
2826 pipe_crc->tail = tail;
2827 spin_unlock_irq(&pipe_crc->lock);
2828
Damien Lespiau07144422013-10-15 18:55:40 +01002829 return bytes_read;
2830}
2831
2832static const struct file_operations i915_pipe_crc_fops = {
2833 .owner = THIS_MODULE,
2834 .open = i915_pipe_crc_open,
2835 .read = i915_pipe_crc_read,
2836 .release = i915_pipe_crc_release,
2837};
2838
2839static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
2840 {
2841 .name = "i915_pipe_A_crc",
2842 .pipe = PIPE_A,
2843 },
2844 {
2845 .name = "i915_pipe_B_crc",
2846 .pipe = PIPE_B,
2847 },
2848 {
2849 .name = "i915_pipe_C_crc",
2850 .pipe = PIPE_C,
2851 },
2852};
2853
2854static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
2855 enum pipe pipe)
2856{
2857 struct drm_device *dev = minor->dev;
2858 struct dentry *ent;
2859 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
2860
2861 info->dev = dev;
2862 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
2863 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08002864 if (!ent)
2865 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01002866
2867 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01002868}
2869
Daniel Vettere8dfcf72013-10-16 11:51:54 +02002870static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02002871 "none",
2872 "plane1",
2873 "plane2",
2874 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002875 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02002876 "TV",
2877 "DP-B",
2878 "DP-C",
2879 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01002880 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02002881};
2882
2883static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
2884{
2885 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
2886 return pipe_crc_sources[source];
2887}
2888
Damien Lespiaubd9db022013-10-15 18:55:36 +01002889static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02002890{
2891 struct drm_device *dev = m->private;
2892 struct drm_i915_private *dev_priv = dev->dev_private;
2893 int i;
2894
2895 for (i = 0; i < I915_MAX_PIPES; i++)
2896 seq_printf(m, "%c %s\n", pipe_name(i),
2897 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
2898
2899 return 0;
2900}
2901
Damien Lespiaubd9db022013-10-15 18:55:36 +01002902static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02002903{
2904 struct drm_device *dev = inode->i_private;
2905
Damien Lespiaubd9db022013-10-15 18:55:36 +01002906 return single_open(file, display_crc_ctl_show, dev);
Daniel Vetter926321d2013-10-16 13:30:34 +02002907}
2908
Daniel Vetter46a19182013-11-01 10:50:20 +01002909static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02002910 uint32_t *val)
2911{
Daniel Vetter46a19182013-11-01 10:50:20 +01002912 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
2913 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2914
2915 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02002916 case INTEL_PIPE_CRC_SOURCE_PIPE:
2917 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
2918 break;
2919 case INTEL_PIPE_CRC_SOURCE_NONE:
2920 *val = 0;
2921 break;
2922 default:
2923 return -EINVAL;
2924 }
2925
2926 return 0;
2927}
2928
Daniel Vetter46a19182013-11-01 10:50:20 +01002929static int i9xx_pipe_crc_auto_source(struct drm_device *dev, enum pipe pipe,
2930 enum intel_pipe_crc_source *source)
2931{
2932 struct intel_encoder *encoder;
2933 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01002934 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01002935 int ret = 0;
2936
2937 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
2938
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002939 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01002940 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01002941 if (!encoder->base.crtc)
2942 continue;
2943
2944 crtc = to_intel_crtc(encoder->base.crtc);
2945
2946 if (crtc->pipe != pipe)
2947 continue;
2948
2949 switch (encoder->type) {
2950 case INTEL_OUTPUT_TVOUT:
2951 *source = INTEL_PIPE_CRC_SOURCE_TV;
2952 break;
2953 case INTEL_OUTPUT_DISPLAYPORT:
2954 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01002955 dig_port = enc_to_dig_port(&encoder->base);
2956 switch (dig_port->port) {
2957 case PORT_B:
2958 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
2959 break;
2960 case PORT_C:
2961 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
2962 break;
2963 case PORT_D:
2964 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
2965 break;
2966 default:
2967 WARN(1, "nonexisting DP port %c\n",
2968 port_name(dig_port->port));
2969 break;
2970 }
Daniel Vetter46a19182013-11-01 10:50:20 +01002971 break;
2972 }
2973 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02002974 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01002975
2976 return ret;
2977}
2978
2979static int vlv_pipe_crc_ctl_reg(struct drm_device *dev,
2980 enum pipe pipe,
2981 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02002982 uint32_t *val)
2983{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002984 struct drm_i915_private *dev_priv = dev->dev_private;
2985 bool need_stable_symbols = false;
2986
Daniel Vetter46a19182013-11-01 10:50:20 +01002987 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
2988 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
2989 if (ret)
2990 return ret;
2991 }
2992
2993 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02002994 case INTEL_PIPE_CRC_SOURCE_PIPE:
2995 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
2996 break;
2997 case INTEL_PIPE_CRC_SOURCE_DP_B:
2998 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01002999 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003000 break;
3001 case INTEL_PIPE_CRC_SOURCE_DP_C:
3002 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003003 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003004 break;
3005 case INTEL_PIPE_CRC_SOURCE_NONE:
3006 *val = 0;
3007 break;
3008 default:
3009 return -EINVAL;
3010 }
3011
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003012 /*
3013 * When the pipe CRC tap point is after the transcoders we need
3014 * to tweak symbol-level features to produce a deterministic series of
3015 * symbols for a given frame. We need to reset those features only once
3016 * a frame (instead of every nth symbol):
3017 * - DC-balance: used to ensure a better clock recovery from the data
3018 * link (SDVO)
3019 * - DisplayPort scrambling: used for EMI reduction
3020 */
3021 if (need_stable_symbols) {
3022 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3023
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003024 tmp |= DC_BALANCE_RESET_VLV;
3025 if (pipe == PIPE_A)
3026 tmp |= PIPE_A_SCRAMBLE_RESET;
3027 else
3028 tmp |= PIPE_B_SCRAMBLE_RESET;
3029
3030 I915_WRITE(PORT_DFT2_G4X, tmp);
3031 }
3032
Daniel Vetter7ac01292013-10-18 16:37:06 +02003033 return 0;
3034}
3035
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003036static int i9xx_pipe_crc_ctl_reg(struct drm_device *dev,
Daniel Vetter46a19182013-11-01 10:50:20 +01003037 enum pipe pipe,
3038 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003039 uint32_t *val)
3040{
Daniel Vetter84093602013-11-01 10:50:21 +01003041 struct drm_i915_private *dev_priv = dev->dev_private;
3042 bool need_stable_symbols = false;
3043
Daniel Vetter46a19182013-11-01 10:50:20 +01003044 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
3045 int ret = i9xx_pipe_crc_auto_source(dev, pipe, source);
3046 if (ret)
3047 return ret;
3048 }
3049
3050 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003051 case INTEL_PIPE_CRC_SOURCE_PIPE:
3052 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3053 break;
3054 case INTEL_PIPE_CRC_SOURCE_TV:
3055 if (!SUPPORTS_TV(dev))
3056 return -EINVAL;
3057 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3058 break;
3059 case INTEL_PIPE_CRC_SOURCE_DP_B:
3060 if (!IS_G4X(dev))
3061 return -EINVAL;
3062 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003063 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003064 break;
3065 case INTEL_PIPE_CRC_SOURCE_DP_C:
3066 if (!IS_G4X(dev))
3067 return -EINVAL;
3068 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003069 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003070 break;
3071 case INTEL_PIPE_CRC_SOURCE_DP_D:
3072 if (!IS_G4X(dev))
3073 return -EINVAL;
3074 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003075 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003076 break;
3077 case INTEL_PIPE_CRC_SOURCE_NONE:
3078 *val = 0;
3079 break;
3080 default:
3081 return -EINVAL;
3082 }
3083
Daniel Vetter84093602013-11-01 10:50:21 +01003084 /*
3085 * When the pipe CRC tap point is after the transcoders we need
3086 * to tweak symbol-level features to produce a deterministic series of
3087 * symbols for a given frame. We need to reset those features only once
3088 * a frame (instead of every nth symbol):
3089 * - DC-balance: used to ensure a better clock recovery from the data
3090 * link (SDVO)
3091 * - DisplayPort scrambling: used for EMI reduction
3092 */
3093 if (need_stable_symbols) {
3094 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3095
3096 WARN_ON(!IS_G4X(dev));
3097
3098 I915_WRITE(PORT_DFT_I9XX,
3099 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3100
3101 if (pipe == PIPE_A)
3102 tmp |= PIPE_A_SCRAMBLE_RESET;
3103 else
3104 tmp |= PIPE_B_SCRAMBLE_RESET;
3105
3106 I915_WRITE(PORT_DFT2_G4X, tmp);
3107 }
3108
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003109 return 0;
3110}
3111
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003112static void vlv_undo_pipe_scramble_reset(struct drm_device *dev,
3113 enum pipe pipe)
3114{
3115 struct drm_i915_private *dev_priv = dev->dev_private;
3116 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3117
3118 if (pipe == PIPE_A)
3119 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3120 else
3121 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3122 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
3123 tmp &= ~DC_BALANCE_RESET_VLV;
3124 I915_WRITE(PORT_DFT2_G4X, tmp);
3125
3126}
3127
Daniel Vetter84093602013-11-01 10:50:21 +01003128static void g4x_undo_pipe_scramble_reset(struct drm_device *dev,
3129 enum pipe pipe)
3130{
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3133
3134 if (pipe == PIPE_A)
3135 tmp &= ~PIPE_A_SCRAMBLE_RESET;
3136 else
3137 tmp &= ~PIPE_B_SCRAMBLE_RESET;
3138 I915_WRITE(PORT_DFT2_G4X, tmp);
3139
3140 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
3141 I915_WRITE(PORT_DFT_I9XX,
3142 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
3143 }
3144}
3145
Daniel Vetter46a19182013-11-01 10:50:20 +01003146static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003147 uint32_t *val)
3148{
Daniel Vetter46a19182013-11-01 10:50:20 +01003149 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3150 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3151
3152 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003153 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3154 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
3155 break;
3156 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3157 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
3158 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003159 case INTEL_PIPE_CRC_SOURCE_PIPE:
3160 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
3161 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003162 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003163 *val = 0;
3164 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003165 default:
3166 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003167 }
3168
3169 return 0;
3170}
3171
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003172static void hsw_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3173{
3174 struct drm_i915_private *dev_priv = dev->dev_private;
3175 struct intel_crtc *crtc =
3176 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3177
3178 drm_modeset_lock_all(dev);
3179 /*
3180 * If we use the eDP transcoder we need to make sure that we don't
3181 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3182 * relevant on hsw with pipe A when using the always-on power well
3183 * routing.
3184 */
3185 if (crtc->config.cpu_transcoder == TRANSCODER_EDP &&
3186 !crtc->config.pch_pfit.enabled) {
3187 crtc->config.pch_pfit.force_thru = true;
3188
3189 intel_display_power_get(dev_priv,
3190 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3191
3192 dev_priv->display.crtc_disable(&crtc->base);
3193 dev_priv->display.crtc_enable(&crtc->base);
3194 }
3195 drm_modeset_unlock_all(dev);
3196}
3197
3198static void hsw_undo_trans_edp_pipe_A_crc_wa(struct drm_device *dev)
3199{
3200 struct drm_i915_private *dev_priv = dev->dev_private;
3201 struct intel_crtc *crtc =
3202 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_A]);
3203
3204 drm_modeset_lock_all(dev);
3205 /*
3206 * If we use the eDP transcoder we need to make sure that we don't
3207 * bypass the pfit, since otherwise the pipe CRC source won't work. Only
3208 * relevant on hsw with pipe A when using the always-on power well
3209 * routing.
3210 */
3211 if (crtc->config.pch_pfit.force_thru) {
3212 crtc->config.pch_pfit.force_thru = false;
3213
3214 dev_priv->display.crtc_disable(&crtc->base);
3215 dev_priv->display.crtc_enable(&crtc->base);
3216
3217 intel_display_power_put(dev_priv,
3218 POWER_DOMAIN_PIPE_PANEL_FITTER(PIPE_A));
3219 }
3220 drm_modeset_unlock_all(dev);
3221}
3222
3223static int ivb_pipe_crc_ctl_reg(struct drm_device *dev,
3224 enum pipe pipe,
3225 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003226 uint32_t *val)
3227{
Daniel Vetter46a19182013-11-01 10:50:20 +01003228 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3229 *source = INTEL_PIPE_CRC_SOURCE_PF;
3230
3231 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003232 case INTEL_PIPE_CRC_SOURCE_PLANE1:
3233 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
3234 break;
3235 case INTEL_PIPE_CRC_SOURCE_PLANE2:
3236 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
3237 break;
3238 case INTEL_PIPE_CRC_SOURCE_PF:
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003239 if (IS_HASWELL(dev) && pipe == PIPE_A)
3240 hsw_trans_edp_pipe_A_crc_wa(dev);
3241
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003242 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
3243 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003244 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003245 *val = 0;
3246 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02003247 default:
3248 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003249 }
3250
3251 return 0;
3252}
3253
Daniel Vetter926321d2013-10-16 13:30:34 +02003254static int pipe_crc_set_source(struct drm_device *dev, enum pipe pipe,
3255 enum intel_pipe_crc_source source)
3256{
3257 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiaucc3da172013-10-15 18:55:31 +01003258 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Borislav Petkov432f3342013-11-21 16:49:46 +01003259 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003260 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02003261
Damien Lespiaucc3da172013-10-15 18:55:31 +01003262 if (pipe_crc->source == source)
3263 return 0;
3264
Damien Lespiauae676fc2013-10-15 18:55:32 +01003265 /* forbid changing the source without going back to 'none' */
3266 if (pipe_crc->source && source)
3267 return -EINVAL;
3268
Daniel Vetter52f843f2013-10-21 17:26:38 +02003269 if (IS_GEN2(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003270 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter52f843f2013-10-21 17:26:38 +02003271 else if (INTEL_INFO(dev)->gen < 5)
Daniel Vetter46a19182013-11-01 10:50:20 +01003272 ret = i9xx_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter7ac01292013-10-18 16:37:06 +02003273 else if (IS_VALLEYVIEW(dev))
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003274 ret = vlv_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003275 else if (IS_GEN5(dev) || IS_GEN6(dev))
Daniel Vetter46a19182013-11-01 10:50:20 +01003276 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003277 else
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003278 ret = ivb_pipe_crc_ctl_reg(dev, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003279
3280 if (ret != 0)
3281 return ret;
3282
Damien Lespiau4b584362013-10-15 18:55:33 +01003283 /* none -> real source transition */
3284 if (source) {
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003285 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
3286 pipe_name(pipe), pipe_crc_source_name(source));
3287
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003288 pipe_crc->entries = kzalloc(sizeof(*pipe_crc->entries) *
3289 INTEL_PIPE_CRC_ENTRIES_NR,
3290 GFP_KERNEL);
3291 if (!pipe_crc->entries)
3292 return -ENOMEM;
3293
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003294 spin_lock_irq(&pipe_crc->lock);
3295 pipe_crc->head = 0;
3296 pipe_crc->tail = 0;
3297 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01003298 }
3299
Damien Lespiaucc3da172013-10-15 18:55:31 +01003300 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02003301
Daniel Vetter926321d2013-10-16 13:30:34 +02003302 I915_WRITE(PIPE_CRC_CTL(pipe), val);
3303 POSTING_READ(PIPE_CRC_CTL(pipe));
3304
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003305 /* real source -> none transition */
3306 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003307 struct intel_pipe_crc_entry *entries;
Daniel Vettera33d7102014-06-06 08:22:08 +02003308 struct intel_crtc *crtc =
3309 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003310
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01003311 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
3312 pipe_name(pipe));
3313
Daniel Vettera33d7102014-06-06 08:22:08 +02003314 drm_modeset_lock(&crtc->base.mutex, NULL);
3315 if (crtc->active)
3316 intel_wait_for_vblank(dev, pipe);
3317 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02003318
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003319 spin_lock_irq(&pipe_crc->lock);
3320 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003321 pipe_crc->entries = NULL;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003322 spin_unlock_irq(&pipe_crc->lock);
3323
3324 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01003325
3326 if (IS_G4X(dev))
3327 g4x_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003328 else if (IS_VALLEYVIEW(dev))
3329 vlv_undo_pipe_scramble_reset(dev, pipe);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02003330 else if (IS_HASWELL(dev) && pipe == PIPE_A)
3331 hsw_undo_trans_edp_pipe_A_crc_wa(dev);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01003332 }
3333
Daniel Vetter926321d2013-10-16 13:30:34 +02003334 return 0;
3335}
3336
3337/*
3338 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003339 * command: wsp* object wsp+ name wsp+ source wsp*
3340 * object: 'pipe'
3341 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02003342 * source: (none | plane1 | plane2 | pf)
3343 * wsp: (#0x20 | #0x9 | #0xA)+
3344 *
3345 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01003346 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
3347 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02003348 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01003349static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02003350{
3351 int n_words = 0;
3352
3353 while (*buf) {
3354 char *end;
3355
3356 /* skip leading white space */
3357 buf = skip_spaces(buf);
3358 if (!*buf)
3359 break; /* end of buffer */
3360
3361 /* find end of word */
3362 for (end = buf; *end && !isspace(*end); end++)
3363 ;
3364
3365 if (n_words == max_words) {
3366 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
3367 max_words);
3368 return -EINVAL; /* ran out of words[] before bytes */
3369 }
3370
3371 if (*end)
3372 *end++ = '\0';
3373 words[n_words++] = buf;
3374 buf = end;
3375 }
3376
3377 return n_words;
3378}
3379
Damien Lespiaub94dec82013-10-15 18:55:35 +01003380enum intel_pipe_crc_object {
3381 PIPE_CRC_OBJECT_PIPE,
3382};
3383
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003384static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003385 "pipe",
3386};
3387
3388static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003389display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01003390{
3391 int i;
3392
3393 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
3394 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003395 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003396 return 0;
3397 }
3398
3399 return -EINVAL;
3400}
3401
Damien Lespiaubd9db022013-10-15 18:55:36 +01003402static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02003403{
3404 const char name = buf[0];
3405
3406 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
3407 return -EINVAL;
3408
3409 *pipe = name - 'A';
3410
3411 return 0;
3412}
3413
3414static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01003415display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02003416{
3417 int i;
3418
3419 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
3420 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01003421 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02003422 return 0;
3423 }
3424
3425 return -EINVAL;
3426}
3427
Damien Lespiaubd9db022013-10-15 18:55:36 +01003428static int display_crc_ctl_parse(struct drm_device *dev, char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02003429{
Damien Lespiaub94dec82013-10-15 18:55:35 +01003430#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02003431 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003432 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02003433 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01003434 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02003435 enum intel_pipe_crc_source source;
3436
Damien Lespiaubd9db022013-10-15 18:55:36 +01003437 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01003438 if (n_words != N_WORDS) {
3439 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
3440 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02003441 return -EINVAL;
3442 }
3443
Damien Lespiaubd9db022013-10-15 18:55:36 +01003444 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003445 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003446 return -EINVAL;
3447 }
3448
Damien Lespiaubd9db022013-10-15 18:55:36 +01003449 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003450 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
3451 return -EINVAL;
3452 }
3453
Damien Lespiaubd9db022013-10-15 18:55:36 +01003454 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01003455 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02003456 return -EINVAL;
3457 }
3458
3459 return pipe_crc_set_source(dev, pipe, source);
3460}
3461
Damien Lespiaubd9db022013-10-15 18:55:36 +01003462static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
3463 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02003464{
3465 struct seq_file *m = file->private_data;
3466 struct drm_device *dev = m->private;
3467 char *tmpbuf;
3468 int ret;
3469
3470 if (len == 0)
3471 return 0;
3472
3473 if (len > PAGE_SIZE - 1) {
3474 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
3475 PAGE_SIZE);
3476 return -E2BIG;
3477 }
3478
3479 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
3480 if (!tmpbuf)
3481 return -ENOMEM;
3482
3483 if (copy_from_user(tmpbuf, ubuf, len)) {
3484 ret = -EFAULT;
3485 goto out;
3486 }
3487 tmpbuf[len] = '\0';
3488
Damien Lespiaubd9db022013-10-15 18:55:36 +01003489 ret = display_crc_ctl_parse(dev, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02003490
3491out:
3492 kfree(tmpbuf);
3493 if (ret < 0)
3494 return ret;
3495
3496 *offp += len;
3497 return len;
3498}
3499
Damien Lespiaubd9db022013-10-15 18:55:36 +01003500static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003501 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003502 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02003503 .read = seq_read,
3504 .llseek = seq_lseek,
3505 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01003506 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02003507};
3508
Ville Syrjälä369a1342014-01-22 14:36:08 +02003509static void wm_latency_show(struct seq_file *m, const uint16_t wm[5])
3510{
3511 struct drm_device *dev = m->private;
Damien Lespiau546c81f2014-05-13 15:30:26 +01003512 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003513 int level;
3514
3515 drm_modeset_lock_all(dev);
3516
3517 for (level = 0; level < num_levels; level++) {
3518 unsigned int latency = wm[level];
3519
3520 /* WM1+ latency values in 0.5us units */
3521 if (level > 0)
3522 latency *= 5;
3523
3524 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3525 level, wm[level],
3526 latency / 10, latency % 10);
3527 }
3528
3529 drm_modeset_unlock_all(dev);
3530}
3531
3532static int pri_wm_latency_show(struct seq_file *m, void *data)
3533{
3534 struct drm_device *dev = m->private;
3535
3536 wm_latency_show(m, to_i915(dev)->wm.pri_latency);
3537
3538 return 0;
3539}
3540
3541static int spr_wm_latency_show(struct seq_file *m, void *data)
3542{
3543 struct drm_device *dev = m->private;
3544
3545 wm_latency_show(m, to_i915(dev)->wm.spr_latency);
3546
3547 return 0;
3548}
3549
3550static int cur_wm_latency_show(struct seq_file *m, void *data)
3551{
3552 struct drm_device *dev = m->private;
3553
3554 wm_latency_show(m, to_i915(dev)->wm.cur_latency);
3555
3556 return 0;
3557}
3558
3559static int pri_wm_latency_open(struct inode *inode, struct file *file)
3560{
3561 struct drm_device *dev = inode->i_private;
3562
Sonika Jindal9ad02572014-07-21 15:23:39 +05303563 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003564 return -ENODEV;
3565
3566 return single_open(file, pri_wm_latency_show, dev);
3567}
3568
3569static int spr_wm_latency_open(struct inode *inode, struct file *file)
3570{
3571 struct drm_device *dev = inode->i_private;
3572
Sonika Jindal9ad02572014-07-21 15:23:39 +05303573 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003574 return -ENODEV;
3575
3576 return single_open(file, spr_wm_latency_show, dev);
3577}
3578
3579static int cur_wm_latency_open(struct inode *inode, struct file *file)
3580{
3581 struct drm_device *dev = inode->i_private;
3582
Sonika Jindal9ad02572014-07-21 15:23:39 +05303583 if (HAS_GMCH_DISPLAY(dev))
Ville Syrjälä369a1342014-01-22 14:36:08 +02003584 return -ENODEV;
3585
3586 return single_open(file, cur_wm_latency_show, dev);
3587}
3588
3589static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3590 size_t len, loff_t *offp, uint16_t wm[5])
3591{
3592 struct seq_file *m = file->private_data;
3593 struct drm_device *dev = m->private;
3594 uint16_t new[5] = { 0 };
Damien Lespiau546c81f2014-05-13 15:30:26 +01003595 int num_levels = ilk_wm_max_level(dev) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02003596 int level;
3597 int ret;
3598 char tmp[32];
3599
3600 if (len >= sizeof(tmp))
3601 return -EINVAL;
3602
3603 if (copy_from_user(tmp, ubuf, len))
3604 return -EFAULT;
3605
3606 tmp[len] = '\0';
3607
3608 ret = sscanf(tmp, "%hu %hu %hu %hu %hu", &new[0], &new[1], &new[2], &new[3], &new[4]);
3609 if (ret != num_levels)
3610 return -EINVAL;
3611
3612 drm_modeset_lock_all(dev);
3613
3614 for (level = 0; level < num_levels; level++)
3615 wm[level] = new[level];
3616
3617 drm_modeset_unlock_all(dev);
3618
3619 return len;
3620}
3621
3622
3623static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3624 size_t len, loff_t *offp)
3625{
3626 struct seq_file *m = file->private_data;
3627 struct drm_device *dev = m->private;
3628
3629 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.pri_latency);
3630}
3631
3632static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
3633 size_t len, loff_t *offp)
3634{
3635 struct seq_file *m = file->private_data;
3636 struct drm_device *dev = m->private;
3637
3638 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.spr_latency);
3639}
3640
3641static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
3642 size_t len, loff_t *offp)
3643{
3644 struct seq_file *m = file->private_data;
3645 struct drm_device *dev = m->private;
3646
3647 return wm_latency_write(file, ubuf, len, offp, to_i915(dev)->wm.cur_latency);
3648}
3649
3650static const struct file_operations i915_pri_wm_latency_fops = {
3651 .owner = THIS_MODULE,
3652 .open = pri_wm_latency_open,
3653 .read = seq_read,
3654 .llseek = seq_lseek,
3655 .release = single_release,
3656 .write = pri_wm_latency_write
3657};
3658
3659static const struct file_operations i915_spr_wm_latency_fops = {
3660 .owner = THIS_MODULE,
3661 .open = spr_wm_latency_open,
3662 .read = seq_read,
3663 .llseek = seq_lseek,
3664 .release = single_release,
3665 .write = spr_wm_latency_write
3666};
3667
3668static const struct file_operations i915_cur_wm_latency_fops = {
3669 .owner = THIS_MODULE,
3670 .open = cur_wm_latency_open,
3671 .read = seq_read,
3672 .llseek = seq_lseek,
3673 .release = single_release,
3674 .write = cur_wm_latency_write
3675};
3676
Kees Cook647416f2013-03-10 14:10:06 -07003677static int
3678i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003679{
Kees Cook647416f2013-03-10 14:10:06 -07003680 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003681 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003682
Kees Cook647416f2013-03-10 14:10:06 -07003683 *val = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003684
Kees Cook647416f2013-03-10 14:10:06 -07003685 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003686}
3687
Kees Cook647416f2013-03-10 14:10:06 -07003688static int
3689i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003690{
Kees Cook647416f2013-03-10 14:10:06 -07003691 struct drm_device *dev = data;
Imre Deakd46c0512014-04-14 20:24:27 +03003692 struct drm_i915_private *dev_priv = dev->dev_private;
3693
3694 intel_runtime_pm_get(dev_priv);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003695
Mika Kuoppala58174462014-02-25 17:11:26 +02003696 i915_handle_error(dev, val,
3697 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03003698
3699 intel_runtime_pm_put(dev_priv);
3700
Kees Cook647416f2013-03-10 14:10:06 -07003701 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003702}
3703
Kees Cook647416f2013-03-10 14:10:06 -07003704DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
3705 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003706 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01003707
Kees Cook647416f2013-03-10 14:10:06 -07003708static int
3709i915_ring_stop_get(void *data, u64 *val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003710{
Kees Cook647416f2013-03-10 14:10:06 -07003711 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003712 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003713
Kees Cook647416f2013-03-10 14:10:06 -07003714 *val = dev_priv->gpu_error.stop_rings;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003715
Kees Cook647416f2013-03-10 14:10:06 -07003716 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003717}
3718
Kees Cook647416f2013-03-10 14:10:06 -07003719static int
3720i915_ring_stop_set(void *data, u64 val)
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003721{
Kees Cook647416f2013-03-10 14:10:06 -07003722 struct drm_device *dev = data;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003723 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003724 int ret;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003725
Kees Cook647416f2013-03-10 14:10:06 -07003726 DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003727
Daniel Vetter22bcfc62012-08-09 15:07:02 +02003728 ret = mutex_lock_interruptible(&dev->struct_mutex);
3729 if (ret)
3730 return ret;
3731
Daniel Vetter99584db2012-11-14 17:14:04 +01003732 dev_priv->gpu_error.stop_rings = val;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003733 mutex_unlock(&dev->struct_mutex);
3734
Kees Cook647416f2013-03-10 14:10:06 -07003735 return 0;
Daniel Vettere5eb3d62012-05-03 14:48:16 +02003736}
3737
Kees Cook647416f2013-03-10 14:10:06 -07003738DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
3739 i915_ring_stop_get, i915_ring_stop_set,
3740 "0x%08llx\n");
Daniel Vetterd5442302012-04-27 15:17:40 +02003741
Chris Wilson094f9a52013-09-25 17:34:55 +01003742static int
3743i915_ring_missed_irq_get(void *data, u64 *val)
3744{
3745 struct drm_device *dev = data;
3746 struct drm_i915_private *dev_priv = dev->dev_private;
3747
3748 *val = dev_priv->gpu_error.missed_irq_rings;
3749 return 0;
3750}
3751
3752static int
3753i915_ring_missed_irq_set(void *data, u64 val)
3754{
3755 struct drm_device *dev = data;
3756 struct drm_i915_private *dev_priv = dev->dev_private;
3757 int ret;
3758
3759 /* Lock against concurrent debugfs callers */
3760 ret = mutex_lock_interruptible(&dev->struct_mutex);
3761 if (ret)
3762 return ret;
3763 dev_priv->gpu_error.missed_irq_rings = val;
3764 mutex_unlock(&dev->struct_mutex);
3765
3766 return 0;
3767}
3768
3769DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
3770 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
3771 "0x%08llx\n");
3772
3773static int
3774i915_ring_test_irq_get(void *data, u64 *val)
3775{
3776 struct drm_device *dev = data;
3777 struct drm_i915_private *dev_priv = dev->dev_private;
3778
3779 *val = dev_priv->gpu_error.test_irq_rings;
3780
3781 return 0;
3782}
3783
3784static int
3785i915_ring_test_irq_set(void *data, u64 val)
3786{
3787 struct drm_device *dev = data;
3788 struct drm_i915_private *dev_priv = dev->dev_private;
3789 int ret;
3790
3791 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
3792
3793 /* Lock against concurrent debugfs callers */
3794 ret = mutex_lock_interruptible(&dev->struct_mutex);
3795 if (ret)
3796 return ret;
3797
3798 dev_priv->gpu_error.test_irq_rings = val;
3799 mutex_unlock(&dev->struct_mutex);
3800
3801 return 0;
3802}
3803
3804DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
3805 i915_ring_test_irq_get, i915_ring_test_irq_set,
3806 "0x%08llx\n");
3807
Chris Wilsondd624af2013-01-15 12:39:35 +00003808#define DROP_UNBOUND 0x1
3809#define DROP_BOUND 0x2
3810#define DROP_RETIRE 0x4
3811#define DROP_ACTIVE 0x8
3812#define DROP_ALL (DROP_UNBOUND | \
3813 DROP_BOUND | \
3814 DROP_RETIRE | \
3815 DROP_ACTIVE)
Kees Cook647416f2013-03-10 14:10:06 -07003816static int
3817i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003818{
Kees Cook647416f2013-03-10 14:10:06 -07003819 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00003820
Kees Cook647416f2013-03-10 14:10:06 -07003821 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00003822}
3823
Kees Cook647416f2013-03-10 14:10:06 -07003824static int
3825i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00003826{
Kees Cook647416f2013-03-10 14:10:06 -07003827 struct drm_device *dev = data;
Chris Wilsondd624af2013-01-15 12:39:35 +00003828 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003829 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003830
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08003831 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00003832
3833 /* No need to check and wait for gpu resets, only libdrm auto-restarts
3834 * on ioctls on -EAGAIN. */
3835 ret = mutex_lock_interruptible(&dev->struct_mutex);
3836 if (ret)
3837 return ret;
3838
3839 if (val & DROP_ACTIVE) {
3840 ret = i915_gpu_idle(dev);
3841 if (ret)
3842 goto unlock;
3843 }
3844
3845 if (val & (DROP_RETIRE | DROP_ACTIVE))
3846 i915_gem_retire_requests(dev);
3847
Chris Wilson21ab4e72014-09-09 11:16:08 +01003848 if (val & DROP_BOUND)
3849 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01003850
Chris Wilson21ab4e72014-09-09 11:16:08 +01003851 if (val & DROP_UNBOUND)
3852 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00003853
3854unlock:
3855 mutex_unlock(&dev->struct_mutex);
3856
Kees Cook647416f2013-03-10 14:10:06 -07003857 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00003858}
3859
Kees Cook647416f2013-03-10 14:10:06 -07003860DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
3861 i915_drop_caches_get, i915_drop_caches_set,
3862 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00003863
Kees Cook647416f2013-03-10 14:10:06 -07003864static int
3865i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003866{
Kees Cook647416f2013-03-10 14:10:06 -07003867 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003868 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003869 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003870
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003871 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003872 return -ENODEV;
3873
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003874 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3875
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003876 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003877 if (ret)
3878 return ret;
Jesse Barnes358733e2011-07-27 11:53:01 -07003879
Jesse Barnes0a073b82013-04-17 15:54:58 -07003880 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003881 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003882 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003883 *val = dev_priv->rps.max_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003884 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003885
Kees Cook647416f2013-03-10 14:10:06 -07003886 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003887}
3888
Kees Cook647416f2013-03-10 14:10:06 -07003889static int
3890i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07003891{
Kees Cook647416f2013-03-10 14:10:06 -07003892 struct drm_device *dev = data;
Jesse Barnes358733e2011-07-27 11:53:01 -07003893 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003894 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003895 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003896
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003897 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003898 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07003899
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003900 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3901
Kees Cook647416f2013-03-10 14:10:06 -07003902 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07003903
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003904 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003905 if (ret)
3906 return ret;
3907
Jesse Barnes358733e2011-07-27 11:53:01 -07003908 /*
3909 * Turbo will still be enabled, but won't go above the set value.
3910 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003911 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003912 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003913
Ville Syrjälä03af2042014-06-28 02:03:53 +03003914 hw_max = dev_priv->rps.max_freq;
3915 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003916 } else {
3917 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003918
3919 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003920 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003921 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003922 }
3923
Ben Widawskyb39fb292014-03-19 18:31:11 -07003924 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003925 mutex_unlock(&dev_priv->rps.hw_lock);
3926 return -EINVAL;
3927 }
3928
Ben Widawskyb39fb292014-03-19 18:31:11 -07003929 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003930
3931 if (IS_VALLEYVIEW(dev))
3932 valleyview_set_rps(dev, val);
3933 else
3934 gen6_set_rps(dev, val);
3935
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003936 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07003937
Kees Cook647416f2013-03-10 14:10:06 -07003938 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07003939}
3940
Kees Cook647416f2013-03-10 14:10:06 -07003941DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
3942 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03003943 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07003944
Kees Cook647416f2013-03-10 14:10:06 -07003945static int
3946i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003947{
Kees Cook647416f2013-03-10 14:10:06 -07003948 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03003949 struct drm_i915_private *dev_priv = dev->dev_private;
Kees Cook647416f2013-03-10 14:10:06 -07003950 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003951
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003952 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003953 return -ENODEV;
3954
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003955 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3956
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003957 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003958 if (ret)
3959 return ret;
Jesse Barnes1523c312012-05-25 12:34:54 -07003960
Jesse Barnes0a073b82013-04-17 15:54:58 -07003961 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003962 *val = vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003963 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003964 *val = dev_priv->rps.min_freq_softlimit * GT_FREQUENCY_MULTIPLIER;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003965 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07003966
Kees Cook647416f2013-03-10 14:10:06 -07003967 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07003968}
3969
Kees Cook647416f2013-03-10 14:10:06 -07003970static int
3971i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07003972{
Kees Cook647416f2013-03-10 14:10:06 -07003973 struct drm_device *dev = data;
Jesse Barnes1523c312012-05-25 12:34:54 -07003974 struct drm_i915_private *dev_priv = dev->dev_private;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003975 u32 rp_state_cap, hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07003976 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02003977
Tom O'Rourkedaa3afb2014-05-30 16:22:10 -07003978 if (INTEL_INFO(dev)->gen < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02003979 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07003980
Tom O'Rourke5c9669c2013-09-16 14:56:43 -07003981 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
3982
Kees Cook647416f2013-03-10 14:10:06 -07003983 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07003984
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003985 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02003986 if (ret)
3987 return ret;
3988
Jesse Barnes1523c312012-05-25 12:34:54 -07003989 /*
3990 * Turbo will still be enabled, but won't go below the set value.
3991 */
Jesse Barnes0a073b82013-04-17 15:54:58 -07003992 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003993 val = vlv_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003994
Ville Syrjälä03af2042014-06-28 02:03:53 +03003995 hw_max = dev_priv->rps.max_freq;
3996 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07003997 } else {
3998 do_div(val, GT_FREQUENCY_MULTIPLIER);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003999
4000 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawskyb39fb292014-03-19 18:31:11 -07004001 hw_max = dev_priv->rps.max_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004002 hw_min = (rp_state_cap >> 16) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004003 }
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004004
Ben Widawskyb39fb292014-03-19 18:31:11 -07004005 if (val < hw_min || val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004006 mutex_unlock(&dev_priv->rps.hw_lock);
4007 return -EINVAL;
4008 }
4009
Ben Widawskyb39fb292014-03-19 18:31:11 -07004010 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06004011
4012 if (IS_VALLEYVIEW(dev))
4013 valleyview_set_rps(dev, val);
4014 else
4015 gen6_set_rps(dev, val);
4016
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004017 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07004018
Kees Cook647416f2013-03-10 14:10:06 -07004019 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07004020}
4021
Kees Cook647416f2013-03-10 14:10:06 -07004022DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
4023 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004024 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07004025
Kees Cook647416f2013-03-10 14:10:06 -07004026static int
4027i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004028{
Kees Cook647416f2013-03-10 14:10:06 -07004029 struct drm_device *dev = data;
Jani Nikulae277a1f2014-03-31 14:27:14 +03004030 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004031 u32 snpcr;
Kees Cook647416f2013-03-10 14:10:06 -07004032 int ret;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004033
Daniel Vetter004777c2012-08-09 15:07:01 +02004034 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4035 return -ENODEV;
4036
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004037 ret = mutex_lock_interruptible(&dev->struct_mutex);
4038 if (ret)
4039 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004040 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02004041
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004042 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004043
4044 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004045 mutex_unlock(&dev_priv->dev->struct_mutex);
4046
Kees Cook647416f2013-03-10 14:10:06 -07004047 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004048
Kees Cook647416f2013-03-10 14:10:06 -07004049 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004050}
4051
Kees Cook647416f2013-03-10 14:10:06 -07004052static int
4053i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004054{
Kees Cook647416f2013-03-10 14:10:06 -07004055 struct drm_device *dev = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004056 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004057 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004058
Daniel Vetter004777c2012-08-09 15:07:01 +02004059 if (!(IS_GEN6(dev) || IS_GEN7(dev)))
4060 return -ENODEV;
4061
Kees Cook647416f2013-03-10 14:10:06 -07004062 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004063 return -EINVAL;
4064
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004065 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004066 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004067
4068 /* Update the cache sharing policy here as well */
4069 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4070 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4071 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4072 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4073
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02004074 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07004075 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004076}
4077
Kees Cook647416f2013-03-10 14:10:06 -07004078DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4079 i915_cache_sharing_get, i915_cache_sharing_set,
4080 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004081
Ben Widawsky6d794d42011-04-25 11:25:56 -07004082static int i915_forcewake_open(struct inode *inode, struct file *file)
4083{
4084 struct drm_device *dev = inode->i_private;
4085 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004086
Daniel Vetter075edca2012-01-24 09:44:28 +01004087 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004088 return 0;
4089
Deepak Sc8d9a592013-11-23 14:55:42 +05304090 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004091
4092 return 0;
4093}
4094
Ben Widawskyc43b5632012-04-16 14:07:40 -07004095static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004096{
4097 struct drm_device *dev = inode->i_private;
4098 struct drm_i915_private *dev_priv = dev->dev_private;
4099
Daniel Vetter075edca2012-01-24 09:44:28 +01004100 if (INTEL_INFO(dev)->gen < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07004101 return 0;
4102
Deepak Sc8d9a592013-11-23 14:55:42 +05304103 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004104
4105 return 0;
4106}
4107
4108static const struct file_operations i915_forcewake_fops = {
4109 .owner = THIS_MODULE,
4110 .open = i915_forcewake_open,
4111 .release = i915_forcewake_release,
4112};
4113
4114static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
4115{
4116 struct drm_device *dev = minor->dev;
4117 struct dentry *ent;
4118
4119 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07004120 S_IRUSR,
Ben Widawsky6d794d42011-04-25 11:25:56 -07004121 root, dev,
4122 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004123 if (!ent)
4124 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07004125
Ben Widawsky8eb57292011-05-11 15:10:58 -07004126 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07004127}
4128
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004129static int i915_debugfs_create(struct dentry *root,
4130 struct drm_minor *minor,
4131 const char *name,
4132 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07004133{
4134 struct drm_device *dev = minor->dev;
4135 struct dentry *ent;
4136
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004137 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07004138 S_IRUGO | S_IWUSR,
4139 root, dev,
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004140 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08004141 if (!ent)
4142 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07004143
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004144 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07004145}
4146
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004147static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00004148 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01004149 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00004150 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson1b502472012-04-24 15:47:30 +01004151 {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004152 {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
Ben Gamari433e12f2009-02-17 20:08:51 -05004153 {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
Chris Wilson6d2b8882013-08-07 18:30:54 +01004154 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01004155 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004156 {"i915_gem_request", i915_gem_request_info, 0},
4157 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00004158 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004159 {"i915_gem_interrupt", i915_interrupt_info, 0},
Chris Wilson1ec14ad2010-12-04 11:30:53 +00004160 {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
4161 {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
4162 {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
Xiang, Haihao9010ebf2013-05-29 09:22:36 -07004163 {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
Deepak Sadb4bd12014-03-31 11:30:02 +05304164 {"i915_frequency_info", i915_frequency_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08004165 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07004166 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07004167 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08004168 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03004169 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08004170 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01004171 {"i915_opregion", i915_opregion, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01004172 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07004173 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01004174 {"i915_dump_lrc", i915_dump_lrc, 0},
Oscar Mateo4ba70e42014-08-07 13:23:20 +01004175 {"i915_execlists", i915_execlists, 0},
Ben Widawsky6d794d42011-04-25 11:25:56 -07004176 {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01004177 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01004178 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07004179 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03004180 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02004181 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01004182 {"i915_energy_uJ", i915_energy_uJ, 0},
Paulo Zanoni371db662013-08-19 13:18:10 -03004183 {"i915_pc8_status", i915_pc8_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02004184 {"i915_power_domain_info", i915_power_domain_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08004185 {"i915_display_info", i915_display_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07004186 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03004187 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed9582014-05-12 15:22:27 +10004188 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01004189 {"i915_wa_registers", i915_wa_registers, 0},
Ben Gamari20172632009-02-17 20:08:50 -05004190};
Ben Gamari27c202a2009-07-01 22:26:52 -04004191#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05004192
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01004193static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02004194 const char *name;
4195 const struct file_operations *fops;
4196} i915_debugfs_files[] = {
4197 {"i915_wedged", &i915_wedged_fops},
4198 {"i915_max_freq", &i915_max_freq_fops},
4199 {"i915_min_freq", &i915_min_freq_fops},
4200 {"i915_cache_sharing", &i915_cache_sharing_fops},
4201 {"i915_ring_stop", &i915_ring_stop_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01004202 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4203 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004204 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4205 {"i915_error_state", &i915_error_state_fops},
4206 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01004207 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02004208 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4209 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4210 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07004211 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02004212};
4213
Damien Lespiau07144422013-10-15 18:55:40 +01004214void intel_display_crc_init(struct drm_device *dev)
4215{
4216 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb3783602013-11-14 11:30:42 +01004217 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01004218
Damien Lespiau055e3932014-08-18 13:49:10 +01004219 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01004220 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01004221
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004222 pipe_crc->opened = false;
4223 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01004224 init_waitqueue_head(&pipe_crc->wq);
4225 }
4226}
4227
Ben Gamari27c202a2009-07-01 22:26:52 -04004228int i915_debugfs_init(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004229{
Daniel Vetter34b96742013-07-04 20:49:44 +02004230 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004231
Ben Widawsky6d794d42011-04-25 11:25:56 -07004232 ret = i915_forcewake_create(minor->debugfs_root, minor);
4233 if (ret)
4234 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01004235
Damien Lespiau07144422013-10-15 18:55:40 +01004236 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
4237 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
4238 if (ret)
4239 return ret;
4240 }
4241
Daniel Vetter34b96742013-07-04 20:49:44 +02004242 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4243 ret = i915_debugfs_create(minor->debugfs_root, minor,
4244 i915_debugfs_files[i].name,
4245 i915_debugfs_files[i].fops);
4246 if (ret)
4247 return ret;
4248 }
Mika Kuoppala40633212012-12-04 15:12:00 +02004249
Ben Gamari27c202a2009-07-01 22:26:52 -04004250 return drm_debugfs_create_files(i915_debugfs_list,
4251 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05004252 minor->debugfs_root, minor);
4253}
4254
Ben Gamari27c202a2009-07-01 22:26:52 -04004255void i915_debugfs_cleanup(struct drm_minor *minor)
Ben Gamari20172632009-02-17 20:08:50 -05004256{
Daniel Vetter34b96742013-07-04 20:49:44 +02004257 int i;
4258
Ben Gamari27c202a2009-07-01 22:26:52 -04004259 drm_debugfs_remove_files(i915_debugfs_list,
4260 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004261
Ben Widawsky6d794d42011-04-25 11:25:56 -07004262 drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
4263 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01004264
Daniel Vettere309a992013-10-16 22:55:51 +02004265 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01004266 struct drm_info_list *info_list =
4267 (struct drm_info_list *)&i915_pipe_crc_data[i];
4268
4269 drm_debugfs_remove_files(info_list, 1, minor);
4270 }
4271
Daniel Vetter34b96742013-07-04 20:49:44 +02004272 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4273 struct drm_info_list *info_list =
4274 (struct drm_info_list *) i915_debugfs_files[i].fops;
4275
4276 drm_debugfs_remove_files(info_list, 1, minor);
4277 }
Ben Gamari20172632009-02-17 20:08:50 -05004278}