blob: 389f670ee7c6fa0c2f362dd1a1672383c44f0f92 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090045#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050047#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048#include <linux/libata.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040049#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
51#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090052#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Linus Torvalds1da177e2005-04-16 15:20:36 -070054enum {
55 AHCI_PCI_BAR = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090056};
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Tejun Heo441577e2010-03-29 10:32:39 +090058enum board_ids {
59 /* board IDs by feature in alphabetical order */
60 board_ahci,
61 board_ahci_ign_iferr,
62 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020063 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090064
65 /* board IDs for specific chipsets in alphabetical order */
66 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090067 board_ahci_mcp77,
68 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090069 board_ahci_mv,
70 board_ahci_sb600,
71 board_ahci_sb700, /* for SB700 and SB800 */
72 board_ahci_vt8251,
73
74 /* aliases */
75 board_ahci_mcp_linux = board_ahci_mcp65,
76 board_ahci_mcp67 = board_ahci_mcp65,
77 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090078 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070079};
80
Jeff Garzik2dcb4072007-10-19 06:42:56 -040081static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heoa1efdab2008-03-25 12:22:50 +090082static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
83 unsigned long deadline);
84static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
85 unsigned long deadline);
Tejun Heo438ac6d2007-03-02 17:31:26 +090086#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +090087static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
88static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +090089#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Tejun Heofad16e72010-09-21 09:25:48 +020091static struct scsi_host_template ahci_sht = {
92 AHCI_SHT("ahci"),
93};
94
Tejun Heo029cfd62008-03-25 12:22:49 +090095static struct ata_port_operations ahci_vt8251_ops = {
96 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +090097 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +090098};
99
Tejun Heo029cfd62008-03-25 12:22:49 +0900100static struct ata_port_operations ahci_p5wdh_ops = {
101 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900102 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900103};
104
Tejun Heo417a1a62007-09-23 13:19:55 +0900105#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
106
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100107static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900108 /* by features */
Jeff Garzik4da646b2009-04-08 02:00:13 -0400109 [board_ahci] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900111 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100112 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400113 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 .port_ops = &ahci_ops,
115 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400116 [board_ahci_ign_iferr] =
Tejun Heo41669552006-11-29 11:33:14 +0900117 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900118 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
119 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100120 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400121 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900122 .port_ops = &ahci_ops,
123 },
Tejun Heo441577e2010-03-29 10:32:39 +0900124 [board_ahci_nosntf] =
125 {
126 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
127 .flags = AHCI_FLAG_COMMON,
128 .pio_mask = ATA_PIO4,
129 .udma_mask = ATA_UDMA6,
130 .port_ops = &ahci_ops,
131 },
Tejun Heo5f173102010-07-24 16:53:48 +0200132 [board_ahci_yes_fbs] =
133 {
134 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
135 .flags = AHCI_FLAG_COMMON,
136 .pio_mask = ATA_PIO4,
137 .udma_mask = ATA_UDMA6,
138 .port_ops = &ahci_ops,
139 },
Tejun Heo441577e2010-03-29 10:32:39 +0900140 /* by chipsets */
141 [board_ahci_mcp65] =
142 {
Tejun Heo83f2b962010-03-30 10:28:32 +0900143 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
144 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100145 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900146 .pio_mask = ATA_PIO4,
147 .udma_mask = ATA_UDMA6,
148 .port_ops = &ahci_ops,
149 },
150 [board_ahci_mcp77] =
151 {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
158 [board_ahci_mcp89] =
159 {
160 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900161 .flags = AHCI_FLAG_COMMON,
162 .pio_mask = ATA_PIO4,
163 .udma_mask = ATA_UDMA6,
164 .port_ops = &ahci_ops,
165 },
166 [board_ahci_mv] =
167 {
168 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
169 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300170 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900171 .pio_mask = ATA_PIO4,
172 .udma_mask = ATA_UDMA6,
173 .port_ops = &ahci_ops,
174 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400175 [board_ahci_sb600] =
Conke Hu55a61602007-03-27 18:33:05 +0800176 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900177 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900178 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
179 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900180 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100181 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400182 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800183 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800184 },
Jeff Garzik4da646b2009-04-08 02:00:13 -0400185 [board_ahci_sb700] = /* for SB700 and SB800 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800186 {
Shane Huangbd172432008-06-10 15:52:04 +0800187 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800188 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100189 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800190 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800191 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800192 },
Tejun Heo441577e2010-03-29 10:32:39 +0900193 [board_ahci_vt8251] =
Tejun Heoe297d992008-06-10 00:13:04 +0900194 {
Tejun Heo441577e2010-03-29 10:32:39 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900196 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100197 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900198 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900199 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800200 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201};
202
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500203static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400204 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400205 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
206 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
207 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
208 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
209 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900210 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400211 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
212 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
213 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
214 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900215 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800216 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900217 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
218 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
219 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
220 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
221 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
222 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
223 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
224 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
225 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
226 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
227 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
228 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
229 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
230 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
231 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400232 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
233 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800234 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500235 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800236 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500237 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
238 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700239 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700240 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500241 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700242 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700243 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500244 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800245 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
246 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci }, /* CPT AHCI */
247 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
248 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci }, /* CPT RAID */
249 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
250 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700251 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
252 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
253 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800254 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800255 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700256 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
257 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci }, /* Panther Point AHCI */
258 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
259 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
260 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
261 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci }, /* Panther Point RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400262
Tejun Heoe34bb372007-02-26 20:24:03 +0900263 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
264 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
265 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400266
267 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800268 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800269 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
270 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
271 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
272 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
273 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
274 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400275
Shane Huange2dd90b2009-07-29 11:34:49 +0800276 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800277 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huange2dd90b2009-07-29 11:34:49 +0800278 /* AMD is using RAID class only for ahci controllers */
279 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
280 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
281
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400282 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400283 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900284 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400285
286 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900287 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
288 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
289 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
290 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
291 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
292 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
293 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
294 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900295 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
296 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
297 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
298 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
299 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
300 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
301 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
302 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
303 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
304 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
305 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
306 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
307 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
308 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
309 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
310 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
311 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
312 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
313 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
314 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
315 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
316 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
317 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
318 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
319 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
320 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
321 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
322 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
323 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
324 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
325 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
326 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
327 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
328 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
329 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
330 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
331 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
332 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
333 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
334 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
335 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
336 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
337 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
338 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
339 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
340 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
341 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
342 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
343 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
344 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
345 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
346 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
347 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
348 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
349 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
350 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
351 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
352 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
353 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
354 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
355 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
356 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
357 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
358 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
359 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
360 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
361 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
362 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
363 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
364 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
365 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
366 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
367 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
368 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
369 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
370 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400371
Jeff Garzik95916ed2006-07-29 04:10:14 -0400372 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900373 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
374 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
375 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400376
Jeff Garzikcd70c262007-07-08 02:29:42 -0400377 /* Marvell */
378 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100379 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Tejun Heo5f173102010-07-24 16:53:48 +0200380 { PCI_DEVICE(0x1b4b, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500381 .class = PCI_CLASS_STORAGE_SATA_AHCI,
382 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200383 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Per Jessen467b41c2011-02-08 13:54:32 +0100384 { PCI_DEVICE(0x1b4b, 0x9125),
385 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Tejun Heo50be5e32010-11-29 15:57:14 +0100386 { PCI_DEVICE(0x1b4b, 0x91a3),
387 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400388
Mark Nelsonc77a0362008-10-23 14:08:16 +1100389 /* Promise */
390 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
391
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500392 /* Generic, PCI class code for AHCI */
393 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500394 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500395
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 { } /* terminate list */
397};
398
399
400static struct pci_driver ahci_pci_driver = {
401 .name = DRV_NAME,
402 .id_table = ahci_pci_tbl,
403 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900404 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900405#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900406 .suspend = ahci_pci_device_suspend,
407 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900408#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Alan Cox5b66c822008-09-03 14:48:34 +0100411#if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE)
412static int marvell_enable;
413#else
414static int marvell_enable = 1;
415#endif
416module_param(marvell_enable, int, 0644);
417MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
418
419
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300420static void ahci_pci_save_initial_config(struct pci_dev *pdev,
421 struct ahci_host_priv *hpriv)
422{
423 unsigned int force_port_map = 0;
424 unsigned int mask_port_map = 0;
425
426 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
427 dev_info(&pdev->dev, "JMB361 has only one port\n");
428 force_port_map = 1;
429 }
430
431 /*
432 * Temporary Marvell 6145 hack: PATA port presence
433 * is asserted through the standard AHCI port
434 * presence register, as bit 4 (counting from 0)
435 */
436 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
437 if (pdev->device == 0x6121)
438 mask_port_map = 0x3;
439 else
440 mask_port_map = 0xf;
441 dev_info(&pdev->dev,
442 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
443 }
444
Anton Vorontsov1d513352010-03-03 20:17:37 +0300445 ahci_save_initial_config(&pdev->dev, hpriv, force_port_map,
446 mask_port_map);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300447}
448
Anton Vorontsov33030402010-03-03 20:17:39 +0300449static int ahci_pci_reset_controller(struct ata_host *host)
450{
451 struct pci_dev *pdev = to_pci_dev(host->dev);
452
453 ahci_reset_controller(host);
454
Tejun Heod91542c2006-07-26 15:59:26 +0900455 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300456 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heod91542c2006-07-26 15:59:26 +0900457 u16 tmp16;
458
459 /* configure PCS */
460 pci_read_config_word(pdev, 0x92, &tmp16);
Tejun Heo49f29092007-11-19 16:03:44 +0900461 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
462 tmp16 |= hpriv->port_map;
463 pci_write_config_word(pdev, 0x92, tmp16);
464 }
Tejun Heod91542c2006-07-26 15:59:26 +0900465 }
466
467 return 0;
468}
469
Anton Vorontsov781d6552010-03-03 20:17:42 +0300470static void ahci_pci_init_controller(struct ata_host *host)
471{
472 struct ahci_host_priv *hpriv = host->private_data;
473 struct pci_dev *pdev = to_pci_dev(host->dev);
474 void __iomem *port_mmio;
475 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100476 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900477
Tejun Heo417a1a62007-09-23 13:19:55 +0900478 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100479 if (pdev->device == 0x6121)
480 mv = 2;
481 else
482 mv = 4;
483 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400484
485 writel(0, port_mmio + PORT_IRQ_MASK);
486
487 /* clear port IRQ */
488 tmp = readl(port_mmio + PORT_IRQ_STAT);
489 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
490 if (tmp)
491 writel(tmp, port_mmio + PORT_IRQ_STAT);
492 }
493
Anton Vorontsov781d6552010-03-03 20:17:42 +0300494 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900495}
496
Tejun Heocc0680a2007-08-06 18:36:23 +0900497static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900498 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900499{
Tejun Heocc0680a2007-08-06 18:36:23 +0900500 struct ata_port *ap = link->ap;
Tejun Heo9dadd452008-04-07 22:47:19 +0900501 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900502 int rc;
503
504 DPRINTK("ENTER\n");
505
Tejun Heo4447d352007-04-17 23:44:08 +0900506 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900507
Tejun Heocc0680a2007-08-06 18:36:23 +0900508 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900509 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900510
Tejun Heo4447d352007-04-17 23:44:08 +0900511 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900512
513 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
514
515 /* vt8251 doesn't clear BSY on signature FIS reception,
516 * request follow-up softreset.
517 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900518 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900519}
520
Tejun Heoedc93052007-10-25 14:59:16 +0900521static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
522 unsigned long deadline)
523{
524 struct ata_port *ap = link->ap;
525 struct ahci_port_priv *pp = ap->private_data;
526 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
527 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900528 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900529 int rc;
530
531 ahci_stop_engine(ap);
532
533 /* clear D2H reception area to properly wait for D2H FIS */
534 ata_tf_init(link->device, &tf);
535 tf.command = 0x80;
536 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
537
538 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900539 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900540
541 ahci_start_engine(ap);
542
Tejun Heoedc93052007-10-25 14:59:16 +0900543 /* The pseudo configuration device on SIMG4726 attached to
544 * ASUS P5W-DH Deluxe doesn't send signature FIS after
545 * hardreset if no device is attached to the first downstream
546 * port && the pseudo device locks up on SRST w/ PMP==0. To
547 * work around this, wait for !BSY only briefly. If BSY isn't
548 * cleared, perform CLO and proceed to IDENTIFY (achieved by
549 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
550 *
551 * Wait for two seconds. Devices attached to downstream port
552 * which can't process the following IDENTIFY after this will
553 * have to be reset again. For most cases, this should
554 * suffice while making probing snappish enough.
555 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900556 if (online) {
557 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
558 ahci_check_ready);
559 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800560 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900561 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900562 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900563}
564
Tejun Heo438ac6d2007-03-02 17:31:26 +0900565#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900566static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
567{
Jeff Garzikcca39742006-08-24 03:19:22 -0400568 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900569 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300570 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900571 u32 ctl;
572
Tejun Heo9b10ae82009-05-30 20:50:12 +0900573 if (mesg.event & PM_EVENT_SUSPEND &&
574 hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700575 dev_err(&pdev->dev,
576 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +0900577 return -EIO;
578 }
579
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100580 if (mesg.event & PM_EVENT_SLEEP) {
Tejun Heoc1332872006-07-26 15:59:26 +0900581 /* AHCI spec rev1.1 section 8.3.3:
582 * Software must disable interrupts prior to requesting a
583 * transition of the HBA to D3 state.
584 */
585 ctl = readl(mmio + HOST_CTL);
586 ctl &= ~HOST_IRQ_EN;
587 writel(ctl, mmio + HOST_CTL);
588 readl(mmio + HOST_CTL); /* flush */
589 }
590
591 return ata_pci_device_suspend(pdev, mesg);
592}
593
594static int ahci_pci_device_resume(struct pci_dev *pdev)
595{
Jeff Garzikcca39742006-08-24 03:19:22 -0400596 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +0900597 int rc;
598
Tejun Heo553c4aa2006-12-26 19:39:50 +0900599 rc = ata_pci_device_do_resume(pdev);
600 if (rc)
601 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +0900602
603 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Anton Vorontsov33030402010-03-03 20:17:39 +0300604 rc = ahci_pci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900605 if (rc)
606 return rc;
607
Anton Vorontsov781d6552010-03-03 20:17:42 +0300608 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900609 }
610
Jeff Garzikcca39742006-08-24 03:19:22 -0400611 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900612
613 return 0;
614}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900615#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900616
Tejun Heo4447d352007-04-17 23:44:08 +0900617static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 if (using_dac &&
Yang Hongyang6a355282009-04-06 19:01:13 -0700622 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
623 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 if (rc) {
Yang Hongyang284901a2009-04-06 19:01:15 -0700625 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700627 dev_err(&pdev->dev,
628 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 return rc;
630 }
631 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 } else {
Yang Hongyang284901a2009-04-06 19:01:15 -0700633 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700635 dev_err(&pdev->dev, "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 return rc;
637 }
Yang Hongyang284901a2009-04-06 19:01:15 -0700638 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (rc) {
Joe Perchesa44fec12011-04-15 15:51:58 -0700640 dev_err(&pdev->dev,
641 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return rc;
643 }
644 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 return 0;
646}
647
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300648static void ahci_pci_print_info(struct ata_host *host)
649{
650 struct pci_dev *pdev = to_pci_dev(host->dev);
651 u16 cc;
652 const char *scc_s;
653
654 pci_read_config_word(pdev, 0x0a, &cc);
655 if (cc == PCI_CLASS_STORAGE_IDE)
656 scc_s = "IDE";
657 else if (cc == PCI_CLASS_STORAGE_SATA)
658 scc_s = "SATA";
659 else if (cc == PCI_CLASS_STORAGE_RAID)
660 scc_s = "RAID";
661 else
662 scc_s = "unknown";
663
664 ahci_print_info(host, scc_s);
665}
666
Tejun Heoedc93052007-10-25 14:59:16 +0900667/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
668 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
669 * support PMP and the 4726 either directly exports the device
670 * attached to the first downstream port or acts as a hardware storage
671 * controller and emulate a single ATA device (can be RAID 0/1 or some
672 * other configuration).
673 *
674 * When there's no device attached to the first downstream port of the
675 * 4726, "Config Disk" appears, which is a pseudo ATA device to
676 * configure the 4726. However, ATA emulation of the device is very
677 * lame. It doesn't send signature D2H Reg FIS after the initial
678 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
679 *
680 * The following function works around the problem by always using
681 * hardreset on the port and not depending on receiving signature FIS
682 * afterward. If signature FIS isn't received soon, ATA class is
683 * assumed without follow-up softreset.
684 */
685static void ahci_p5wdh_workaround(struct ata_host *host)
686{
687 static struct dmi_system_id sysids[] = {
688 {
689 .ident = "P5W DH Deluxe",
690 .matches = {
691 DMI_MATCH(DMI_SYS_VENDOR,
692 "ASUSTEK COMPUTER INC"),
693 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
694 },
695 },
696 { }
697 };
698 struct pci_dev *pdev = to_pci_dev(host->dev);
699
700 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
701 dmi_check_system(sysids)) {
702 struct ata_port *ap = host->ports[1];
703
Joe Perchesa44fec12011-04-15 15:51:58 -0700704 dev_info(&pdev->dev,
705 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900706
707 ap->ops = &ahci_p5wdh_ops;
708 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
709 }
710}
711
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900712/* only some SB600 ahci controllers can do 64bit DMA */
713static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +0800714{
715 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +0900716 /*
717 * The oldest version known to be broken is 0901 and
718 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900719 * Enable 64bit DMA on 1501 and anything newer.
720 *
Tejun Heo03d783b2009-08-16 21:04:02 +0900721 * Please read bko#9412 for more info.
722 */
Shane Huang58a09b32009-05-27 15:04:43 +0800723 {
724 .ident = "ASUS M2A-VM",
725 .matches = {
726 DMI_MATCH(DMI_BOARD_VENDOR,
727 "ASUSTeK Computer INC."),
728 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
729 },
Tejun Heo03d783b2009-08-16 21:04:02 +0900730 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +0800731 },
Mark Nelsone65cc192009-11-03 20:06:48 +1100732 /*
733 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
734 * support 64bit DMA.
735 *
736 * BIOS versions earlier than 1.5 had the Manufacturer DMI
737 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
738 * This spelling mistake was fixed in BIOS version 1.5, so
739 * 1.5 and later have the Manufacturer as
740 * "MICRO-STAR INTERNATIONAL CO.,LTD".
741 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
742 *
743 * BIOS versions earlier than 1.9 had a Board Product Name
744 * DMI field of "MS-7376". This was changed to be
745 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
746 * match on DMI_BOARD_NAME of "MS-7376".
747 */
748 {
749 .ident = "MSI K9A2 Platinum",
750 .matches = {
751 DMI_MATCH(DMI_BOARD_VENDOR,
752 "MICRO-STAR INTER"),
753 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
754 },
755 },
Mark Nelson3c4aa912011-06-27 16:33:44 +1000756 /*
757 * All BIOS versions for the Asus M3A support 64bit DMA.
758 * (all release versions from 0301 to 1206 were tested)
759 */
760 {
761 .ident = "ASUS M3A",
762 .matches = {
763 DMI_MATCH(DMI_BOARD_VENDOR,
764 "ASUSTeK Computer INC."),
765 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
766 },
767 },
Shane Huang58a09b32009-05-27 15:04:43 +0800768 { }
769 };
Tejun Heo03d783b2009-08-16 21:04:02 +0900770 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900771 int year, month, date;
772 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +0800773
Tejun Heo03d783b2009-08-16 21:04:02 +0900774 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +0800775 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +0900776 !match)
Shane Huang58a09b32009-05-27 15:04:43 +0800777 return false;
778
Mark Nelsone65cc192009-11-03 20:06:48 +1100779 if (!match->driver_data)
780 goto enable_64bit;
781
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900782 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
783 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +0800784
Mark Nelsone65cc192009-11-03 20:06:48 +1100785 if (strcmp(buf, match->driver_data) >= 0)
786 goto enable_64bit;
787 else {
Joe Perchesa44fec12011-04-15 15:51:58 -0700788 dev_warn(&pdev->dev,
789 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
790 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900791 return false;
792 }
Mark Nelsone65cc192009-11-03 20:06:48 +1100793
794enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -0700795 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +1100796 return true;
Shane Huang58a09b32009-05-27 15:04:43 +0800797}
798
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100799static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
800{
801 static const struct dmi_system_id broken_systems[] = {
802 {
803 .ident = "HP Compaq nx6310",
804 .matches = {
805 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
806 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
807 },
808 /* PCI slot number of the controller */
809 .driver_data = (void *)0x1FUL,
810 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +0100811 {
812 .ident = "HP Compaq 6720s",
813 .matches = {
814 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
815 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
816 },
817 /* PCI slot number of the controller */
818 .driver_data = (void *)0x1FUL,
819 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +0100820
821 { } /* terminate list */
822 };
823 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
824
825 if (dmi) {
826 unsigned long slot = (unsigned long)dmi->driver_data;
827 /* apply the quirk only to on-board controllers */
828 return slot == PCI_SLOT(pdev->devfn);
829 }
830
831 return false;
832}
833
Tejun Heo9b10ae82009-05-30 20:50:12 +0900834static bool ahci_broken_suspend(struct pci_dev *pdev)
835{
836 static const struct dmi_system_id sysids[] = {
837 /*
838 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
839 * to the harddisk doesn't become online after
840 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +0900841 *
842 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
843 *
844 * Use dates instead of versions to match as HP is
845 * apparently recycling both product and version
846 * strings.
847 *
848 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +0900849 */
850 {
851 .ident = "dv4",
852 .matches = {
853 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
854 DMI_MATCH(DMI_PRODUCT_NAME,
855 "HP Pavilion dv4 Notebook PC"),
856 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900857 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900858 },
859 {
860 .ident = "dv5",
861 .matches = {
862 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
863 DMI_MATCH(DMI_PRODUCT_NAME,
864 "HP Pavilion dv5 Notebook PC"),
865 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900866 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900867 },
868 {
869 .ident = "dv6",
870 .matches = {
871 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
872 DMI_MATCH(DMI_PRODUCT_NAME,
873 "HP Pavilion dv6 Notebook PC"),
874 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900875 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900876 },
877 {
878 .ident = "HDX18",
879 .matches = {
880 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
881 DMI_MATCH(DMI_PRODUCT_NAME,
882 "HP HDX18 Notebook PC"),
883 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900884 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +0900885 },
Tejun Heocedc9bf2010-01-28 16:04:15 +0900886 /*
887 * Acer eMachines G725 has the same problem. BIOS
888 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300889 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +0900890 * that we don't have much idea about. For now,
891 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +0900892 *
893 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +0900894 */
895 {
896 .ident = "G725",
897 .matches = {
898 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
899 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
900 },
Tejun Heo9deb3432010-03-16 09:50:26 +0900901 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +0900902 },
Tejun Heo9b10ae82009-05-30 20:50:12 +0900903 { } /* terminate list */
904 };
905 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +0900906 int year, month, date;
907 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +0900908
909 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
910 return false;
911
Tejun Heo9deb3432010-03-16 09:50:26 +0900912 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
913 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +0900914
Tejun Heo9deb3432010-03-16 09:50:26 +0900915 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +0900916}
917
Tejun Heo55946392009-08-04 14:30:08 +0900918static bool ahci_broken_online(struct pci_dev *pdev)
919{
920#define ENCODE_BUSDEVFN(bus, slot, func) \
921 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
922 static const struct dmi_system_id sysids[] = {
923 /*
924 * There are several gigabyte boards which use
925 * SIMG5723s configured as hardware RAID. Certain
926 * 5723 firmware revisions shipped there keep the link
927 * online but fail to answer properly to SRST or
928 * IDENTIFY when no device is attached downstream
929 * causing libata to retry quite a few times leading
930 * to excessive detection delay.
931 *
932 * As these firmwares respond to the second reset try
933 * with invalid device signature, considering unknown
934 * sig as offline works around the problem acceptably.
935 */
936 {
937 .ident = "EP45-DQ6",
938 .matches = {
939 DMI_MATCH(DMI_BOARD_VENDOR,
940 "Gigabyte Technology Co., Ltd."),
941 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
942 },
943 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
944 },
945 {
946 .ident = "EP45-DS5",
947 .matches = {
948 DMI_MATCH(DMI_BOARD_VENDOR,
949 "Gigabyte Technology Co., Ltd."),
950 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
951 },
952 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
953 },
954 { } /* terminate list */
955 };
956#undef ENCODE_BUSDEVFN
957 const struct dmi_system_id *dmi = dmi_first_match(sysids);
958 unsigned int val;
959
960 if (!dmi)
961 return false;
962
963 val = (unsigned long)dmi->driver_data;
964
965 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
966}
967
Markus Trippelsdorf8e513212009-10-09 05:41:47 +0200968#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +0900969static void ahci_gtf_filter_workaround(struct ata_host *host)
970{
971 static const struct dmi_system_id sysids[] = {
972 /*
973 * Aspire 3810T issues a bunch of SATA enable commands
974 * via _GTF including an invalid one and one which is
975 * rejected by the device. Among the successful ones
976 * is FPDMA non-zero offset enable which when enabled
977 * only on the drive side leads to NCQ command
978 * failures. Filter it out.
979 */
980 {
981 .ident = "Aspire 3810T",
982 .matches = {
983 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
984 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
985 },
986 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
987 },
988 { }
989 };
990 const struct dmi_system_id *dmi = dmi_first_match(sysids);
991 unsigned int filter;
992 int i;
993
994 if (!dmi)
995 return;
996
997 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -0700998 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
999 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001000
1001 for (i = 0; i < host->n_ports; i++) {
1002 struct ata_port *ap = host->ports[i];
1003 struct ata_link *link;
1004 struct ata_device *dev;
1005
1006 ata_for_each_link(link, ap, EDGE)
1007 ata_for_each_dev(dev, link, ALL)
1008 dev->gtf_filter |= filter;
1009 }
1010}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001011#else
1012static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1013{}
1014#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001015
Tejun Heo24dc5f32007-01-20 16:00:28 +09001016static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017{
Tejun Heoe297d992008-06-10 00:13:04 +09001018 unsigned int board_id = ent->driver_data;
1019 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001020 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001021 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001023 struct ata_host *host;
Tejun Heo837f5f82008-02-06 15:13:51 +09001024 int n_ports, i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025
1026 VPRINTK("ENTER\n");
1027
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001028 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001029
Joe Perches06296a12011-04-15 15:52:00 -07001030 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031
Alan Cox5b66c822008-09-03 14:48:34 +01001032 /* The AHCI driver can only drive the SATA ports, the PATA driver
1033 can drive them all so if both drivers are selected make sure
1034 AHCI stays out of the way */
1035 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1036 return -ENODEV;
1037
Tejun Heoc6353b42010-06-17 11:42:22 +02001038 /*
1039 * For some reason, MCP89 on MacBook 7,1 doesn't work with
1040 * ahci, use ata_generic instead.
1041 */
1042 if (pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1043 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1044 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1045 pdev->subsystem_device == 0xcb89)
1046 return -ENODEV;
1047
Mark Nelson7a022672009-11-22 12:07:41 +11001048 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1049 * At the moment, we can only use the AHCI mode. Let the users know
1050 * that for SAS drives they're out of luck.
1051 */
1052 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001053 dev_info(&pdev->dev,
1054 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001055
Tejun Heo4447d352007-04-17 23:44:08 +09001056 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001057 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058 if (rc)
1059 return rc;
1060
Tejun Heodea55132008-03-11 19:52:31 +09001061 /* AHCI controllers often implement SFF compatible interface.
1062 * Grab all PCI BARs just in case.
1063 */
1064 rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001065 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001066 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001067 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001068 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Tejun Heoc4f77922007-12-06 15:09:43 +09001070 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1071 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1072 u8 map;
1073
1074 /* ICH6s share the same PCI ID for both piix and ahci
1075 * modes. Enabling ahci mode while MAP indicates
1076 * combined mode is a bad idea. Yield to ata_piix.
1077 */
1078 pci_read_config_byte(pdev, ICH_MAP, &map);
1079 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001080 dev_info(&pdev->dev,
1081 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001082 return -ENODEV;
1083 }
1084 }
1085
Tejun Heo24dc5f32007-01-20 16:00:28 +09001086 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1087 if (!hpriv)
1088 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001089 hpriv->flags |= (unsigned long)pi.private_data;
1090
Tejun Heoe297d992008-06-10 00:13:04 +09001091 /* MCP65 revision A1 and A2 can't do MSI */
1092 if (board_id == board_ahci_mcp65 &&
1093 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1094 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1095
Shane Huange427fe02008-12-30 10:53:41 +08001096 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1097 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1098 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1099
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001100 /* only some SB600s can do 64bit DMA */
1101 if (ahci_sb600_enable_64bit(pdev))
1102 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001103
Tejun Heo31b239a2009-09-17 00:34:39 +09001104 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
1105 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106
Anton Vorontsovd8993342010-03-03 20:17:34 +03001107 hpriv->mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
1108
Tejun Heo4447d352007-04-17 23:44:08 +09001109 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001110 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
Tejun Heo4447d352007-04-17 23:44:08 +09001112 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001113 if (hpriv->cap & HOST_CAP_NCQ) {
1114 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001115 /*
1116 * Auto-activate optimization is supposed to be
1117 * supported on all AHCI controllers indicating NCQ
1118 * capability, but it seems to be broken on some
1119 * chipsets including NVIDIAs.
1120 */
1121 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001122 pi.flags |= ATA_FLAG_FPDMA_AA;
1123 }
Tejun Heo4447d352007-04-17 23:44:08 +09001124
Tejun Heo7d50b602007-09-23 13:19:54 +09001125 if (hpriv->cap & HOST_CAP_PMP)
1126 pi.flags |= ATA_FLAG_PMP;
1127
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001128 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001129
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001130 if (ahci_broken_system_poweroff(pdev)) {
1131 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1132 dev_info(&pdev->dev,
1133 "quirky BIOS, skipping spindown on poweroff\n");
1134 }
1135
Tejun Heo9b10ae82009-05-30 20:50:12 +09001136 if (ahci_broken_suspend(pdev)) {
1137 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001138 dev_warn(&pdev->dev,
1139 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001140 }
1141
Tejun Heo55946392009-08-04 14:30:08 +09001142 if (ahci_broken_online(pdev)) {
1143 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1144 dev_info(&pdev->dev,
1145 "online status unreliable, applying workaround\n");
1146 }
1147
Tejun Heo837f5f82008-02-06 15:13:51 +09001148 /* CAP.NP sometimes indicate the index of the last enabled
1149 * port, at other times, that of the last possible port, so
1150 * determining the maximum port number requires looking at
1151 * both CAP.NP and port_map.
1152 */
1153 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1154
1155 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001156 if (!host)
1157 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001158 host->private_data = hpriv;
1159
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001160 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001161 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001162 else
1163 printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001164
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001165 if (pi.flags & ATA_FLAG_EM)
1166 ahci_reset_em(host);
1167
Tejun Heo4447d352007-04-17 23:44:08 +09001168 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001169 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001170
Tejun Heocbcdd872007-08-18 13:14:55 +09001171 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
1172 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
1173 0x100 + ap->port_no * 0x80, "port");
1174
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001175 /* set enclosure management message type */
1176 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001177 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001178
1179
Jeff Garzikdab632e2007-05-28 08:33:01 -04001180 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001181 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001182 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001183 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184
Tejun Heoedc93052007-10-25 14:59:16 +09001185 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1186 ahci_p5wdh_workaround(host);
1187
Tejun Heof80ae7e2009-09-16 04:18:03 +09001188 /* apply gtf filter quirk */
1189 ahci_gtf_filter_workaround(host);
1190
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001192 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001194 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Anton Vorontsov33030402010-03-03 20:17:39 +03001196 rc = ahci_pci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001197 if (rc)
1198 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001199
Anton Vorontsov781d6552010-03-03 20:17:42 +03001200 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001201 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
Tejun Heo4447d352007-04-17 23:44:08 +09001203 pci_set_master(pdev);
1204 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
1205 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04001206}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
1208static int __init ahci_init(void)
1209{
Pavel Roskinb7887192006-08-10 18:13:18 +09001210 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211}
1212
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213static void __exit ahci_exit(void)
1214{
1215 pci_unregister_driver(&ahci_pci_driver);
1216}
1217
1218
1219MODULE_AUTHOR("Jeff Garzik");
1220MODULE_DESCRIPTION("AHCI SATA low-level driver");
1221MODULE_LICENSE("GPL");
1222MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001223MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
1225module_init(ahci_init);
1226module_exit(ahci_exit);