blob: f38ceffd82c38f712657d6c0ad2ee2f5eaae3ff9 [file] [log] [blame]
Daniel Vetter76aaf222010-11-05 22:23:30 +01001/*
2 * Copyright © 2010 Daniel Vetter
Ben Widawskyc4ac5242014-02-19 22:05:47 -08003 * Copyright © 2011-2014 Intel Corporation
Daniel Vetter76aaf222010-11-05 22:23:30 +01004 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
22 * IN THE SOFTWARE.
23 *
24 */
25
Daniel Vetter0e46ce22014-01-08 16:10:27 +010026#include <linux/seq_file.h>
Chris Wilson5bab6f62015-10-23 18:43:32 +010027#include <linux/stop_machine.h>
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
29#include <drm/i915_drm.h>
Daniel Vetter76aaf222010-11-05 22:23:30 +010030#include "i915_drv.h"
Yu Zhang5dda8fa2015-02-10 19:05:48 +080031#include "i915_vgpu.h"
Daniel Vetter76aaf222010-11-05 22:23:30 +010032#include "i915_trace.h"
33#include "intel_drv.h"
34
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000035/**
36 * DOC: Global GTT views
37 *
38 * Background and previous state
39 *
40 * Historically objects could exists (be bound) in global GTT space only as
41 * singular instances with a view representing all of the object's backing pages
42 * in a linear fashion. This view will be called a normal view.
43 *
44 * To support multiple views of the same object, where the number of mapped
45 * pages is not equal to the backing store, or where the layout of the pages
46 * is not linear, concept of a GGTT view was added.
47 *
48 * One example of an alternative view is a stereo display driven by a single
49 * image. In this case we would have a framebuffer looking like this
50 * (2x2 pages):
51 *
52 * 12
53 * 34
54 *
55 * Above would represent a normal GGTT view as normally mapped for GPU or CPU
56 * rendering. In contrast, fed to the display engine would be an alternative
57 * view which could look something like this:
58 *
59 * 1212
60 * 3434
61 *
62 * In this example both the size and layout of pages in the alternative view is
63 * different from the normal view.
64 *
65 * Implementation and usage
66 *
67 * GGTT views are implemented using VMAs and are distinguished via enum
68 * i915_ggtt_view_type and struct i915_ggtt_view.
69 *
70 * A new flavour of core GEM functions which work with GGTT bound objects were
Joonas Lahtinenec7adb62015-03-16 14:11:13 +020071 * added with the _ggtt_ infix, and sometimes with _view postfix to avoid
72 * renaming in large amounts of code. They take the struct i915_ggtt_view
73 * parameter encapsulating all metadata required to implement a view.
Tvrtko Ursulin45f8f692014-12-10 17:27:59 +000074 *
75 * As a helper for callers which are only interested in the normal view,
76 * globally const i915_ggtt_view_normal singleton instance exists. All old core
77 * GEM API functions, the ones not taking the view parameter, are operating on,
78 * or with the normal GGTT view.
79 *
80 * Code wanting to add or use a new GGTT view needs to:
81 *
82 * 1. Add a new enum with a suitable name.
83 * 2. Extend the metadata in the i915_ggtt_view structure if required.
84 * 3. Add support to i915_get_vma_pages().
85 *
86 * New views are required to build a scatter-gather table from within the
87 * i915_get_vma_pages function. This table is stored in the vma.ggtt_view and
88 * exists for the lifetime of an VMA.
89 *
90 * Core API is designed to have copy semantics which means that passed in
91 * struct i915_ggtt_view does not need to be persistent (left around after
92 * calling the core API functions).
93 *
94 */
95
Chris Wilsonce7fda22016-04-28 09:56:38 +010096static inline struct i915_ggtt *
97i915_vm_to_ggtt(struct i915_address_space *vm)
98{
99 GEM_BUG_ON(!i915_is_ggtt(vm));
100 return container_of(vm, struct i915_ggtt, base);
101}
102
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200103static int
104i915_get_ggtt_vma_pages(struct i915_vma *vma);
105
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200106const struct i915_ggtt_view i915_ggtt_view_normal = {
107 .type = I915_GGTT_VIEW_NORMAL,
108};
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200109const struct i915_ggtt_view i915_ggtt_view_rotated = {
Ville Syrjäläb5e16982016-01-14 15:22:10 +0200110 .type = I915_GGTT_VIEW_ROTATED,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +0200111};
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +0000112
Chris Wilsonc0336662016-05-06 15:40:21 +0100113int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
114 int enable_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200115{
Chris Wilson1893a712014-09-19 11:56:27 +0100116 bool has_aliasing_ppgtt;
117 bool has_full_ppgtt;
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100118 bool has_full_48bit_ppgtt;
Chris Wilson1893a712014-09-19 11:56:27 +0100119
Chris Wilsonc0336662016-05-06 15:40:21 +0100120 has_aliasing_ppgtt = INTEL_GEN(dev_priv) >= 6;
121 has_full_ppgtt = INTEL_GEN(dev_priv) >= 7;
122 has_full_48bit_ppgtt =
123 IS_BROADWELL(dev_priv) || INTEL_GEN(dev_priv) >= 9;
Chris Wilson1893a712014-09-19 11:56:27 +0100124
Zhi Wang557b1a82016-09-06 12:04:12 +0800125 if (intel_vgpu_active(dev_priv)) {
126 /* emulation is too hard */
127 has_full_ppgtt = false;
128 has_full_48bit_ppgtt = false;
129 }
Yu Zhang71ba2d62015-02-10 19:05:54 +0800130
Chris Wilson0e4ca102016-04-29 13:18:22 +0100131 if (!has_aliasing_ppgtt)
132 return 0;
133
Damien Lespiau70ee45e2014-11-14 15:05:59 +0000134 /*
135 * We don't allow disabling PPGTT for gen9+ as it's a requirement for
136 * execlists, the sole mechanism available to submit work.
137 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100138 if (enable_ppgtt == 0 && INTEL_GEN(dev_priv) < 9)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200139 return 0;
140
141 if (enable_ppgtt == 1)
142 return 1;
143
Chris Wilson1893a712014-09-19 11:56:27 +0100144 if (enable_ppgtt == 2 && has_full_ppgtt)
Daniel Vettercfa7c862014-04-29 11:53:58 +0200145 return 2;
146
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100147 if (enable_ppgtt == 3 && has_full_48bit_ppgtt)
148 return 3;
149
Daniel Vetter93a25a92014-03-06 09:40:43 +0100150#ifdef CONFIG_INTEL_IOMMU
151 /* Disable ppgtt on SNB if VT-d is on. */
Chris Wilsonc0336662016-05-06 15:40:21 +0100152 if (IS_GEN6(dev_priv) && intel_iommu_gfx_mapped) {
Daniel Vetter93a25a92014-03-06 09:40:43 +0100153 DRM_INFO("Disabling PPGTT because VT-d is on\n");
Daniel Vettercfa7c862014-04-29 11:53:58 +0200154 return 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100155 }
156#endif
157
Jesse Barnes62942ed2014-06-13 09:28:33 -0700158 /* Early VLV doesn't have this */
Chris Wilson91c8a322016-07-05 10:40:23 +0100159 if (IS_VALLEYVIEW(dev_priv) && dev_priv->drm.pdev->revision < 0xb) {
Jesse Barnes62942ed2014-06-13 09:28:33 -0700160 DRM_DEBUG_DRIVER("disabling PPGTT on pre-B3 step VLV\n");
161 return 0;
162 }
163
Zhi Wang557b1a82016-09-06 12:04:12 +0800164 if (INTEL_GEN(dev_priv) >= 8 && i915.enable_execlists && has_full_ppgtt)
Michel Thierry1f9a99e2015-09-30 15:36:19 +0100165 return has_full_48bit_ppgtt ? 3 : 2;
Michel Thierry2f82bbd2014-12-15 14:58:00 +0000166 else
167 return has_aliasing_ppgtt ? 1 : 0;
Daniel Vetter93a25a92014-03-06 09:40:43 +0100168}
169
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200170static int ppgtt_bind_vma(struct i915_vma *vma,
171 enum i915_cache_level cache_level,
172 u32 unused)
Daniel Vetter47552652015-04-14 17:35:24 +0200173{
174 u32 pte_flags = 0;
175
176 /* Currently applicable only to VLV */
177 if (vma->obj->gt_ro)
178 pte_flags |= PTE_READ_ONLY;
179
180 vma->vm->insert_entries(vma->vm, vma->obj->pages, vma->node.start,
181 cache_level, pte_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +0200182
183 return 0;
Daniel Vetter47552652015-04-14 17:35:24 +0200184}
185
186static void ppgtt_unbind_vma(struct i915_vma *vma)
187{
188 vma->vm->clear_range(vma->vm,
189 vma->node.start,
190 vma->obj->base.size,
191 true);
192}
Ben Widawsky6f65e292013-12-06 14:10:56 -0800193
Daniel Vetter2c642b02015-04-14 17:35:26 +0200194static gen8_pte_t gen8_pte_encode(dma_addr_t addr,
195 enum i915_cache_level level,
196 bool valid)
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700197{
Michel Thierry07749ef2015-03-16 16:00:54 +0000198 gen8_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700199 pte |= addr;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300200
201 switch (level) {
202 case I915_CACHE_NONE:
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800203 pte |= PPAT_UNCACHED_INDEX;
Ben Widawsky63c42e52014-04-18 18:04:27 -0300204 break;
205 case I915_CACHE_WT:
206 pte |= PPAT_DISPLAY_ELLC_INDEX;
207 break;
208 default:
209 pte |= PPAT_CACHED_INDEX;
210 break;
211 }
212
Ben Widawsky94ec8f62013-11-02 21:07:18 -0700213 return pte;
214}
215
Mika Kuoppalafe36f552015-06-25 18:35:16 +0300216static gen8_pde_t gen8_pde_encode(const dma_addr_t addr,
217 const enum i915_cache_level level)
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800218{
Michel Thierry07749ef2015-03-16 16:00:54 +0000219 gen8_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
Ben Widawskyb1fe6672013-11-04 21:20:14 -0800220 pde |= addr;
221 if (level != I915_CACHE_NONE)
222 pde |= PPAT_CACHED_PDE_INDEX;
223 else
224 pde |= PPAT_UNCACHED_INDEX;
225 return pde;
226}
227
Michel Thierry762d9932015-07-30 11:05:29 +0100228#define gen8_pdpe_encode gen8_pde_encode
229#define gen8_pml4e_encode gen8_pde_encode
230
Michel Thierry07749ef2015-03-16 16:00:54 +0000231static gen6_pte_t snb_pte_encode(dma_addr_t addr,
232 enum i915_cache_level level,
233 bool valid, u32 unused)
Ben Widawsky54d12522012-09-24 16:44:32 -0700234{
Michel Thierry07749ef2015-03-16 16:00:54 +0000235 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky54d12522012-09-24 16:44:32 -0700236 pte |= GEN6_PTE_ADDR_ENCODE(addr);
Ben Widawskye7210c32012-10-19 09:33:22 -0700237
238 switch (level) {
Chris Wilson350ec882013-08-06 13:17:02 +0100239 case I915_CACHE_L3_LLC:
240 case I915_CACHE_LLC:
241 pte |= GEN6_PTE_CACHE_LLC;
242 break;
243 case I915_CACHE_NONE:
244 pte |= GEN6_PTE_UNCACHED;
245 break;
246 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100247 MISSING_CASE(level);
Chris Wilson350ec882013-08-06 13:17:02 +0100248 }
249
250 return pte;
251}
252
Michel Thierry07749ef2015-03-16 16:00:54 +0000253static gen6_pte_t ivb_pte_encode(dma_addr_t addr,
254 enum i915_cache_level level,
255 bool valid, u32 unused)
Chris Wilson350ec882013-08-06 13:17:02 +0100256{
Michel Thierry07749ef2015-03-16 16:00:54 +0000257 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Chris Wilson350ec882013-08-06 13:17:02 +0100258 pte |= GEN6_PTE_ADDR_ENCODE(addr);
259
260 switch (level) {
261 case I915_CACHE_L3_LLC:
262 pte |= GEN7_PTE_CACHE_L3_LLC;
Ben Widawskye7210c32012-10-19 09:33:22 -0700263 break;
264 case I915_CACHE_LLC:
265 pte |= GEN6_PTE_CACHE_LLC;
266 break;
267 case I915_CACHE_NONE:
Kenneth Graunke91197082013-04-22 00:53:51 -0700268 pte |= GEN6_PTE_UNCACHED;
Ben Widawskye7210c32012-10-19 09:33:22 -0700269 break;
270 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +0100271 MISSING_CASE(level);
Ben Widawskye7210c32012-10-19 09:33:22 -0700272 }
273
Ben Widawsky54d12522012-09-24 16:44:32 -0700274 return pte;
275}
276
Michel Thierry07749ef2015-03-16 16:00:54 +0000277static gen6_pte_t byt_pte_encode(dma_addr_t addr,
278 enum i915_cache_level level,
279 bool valid, u32 flags)
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700280{
Michel Thierry07749ef2015-03-16 16:00:54 +0000281 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700282 pte |= GEN6_PTE_ADDR_ENCODE(addr);
283
Akash Goel24f3a8c2014-06-17 10:59:42 +0530284 if (!(flags & PTE_READ_ONLY))
285 pte |= BYT_PTE_WRITEABLE;
Kenneth Graunke93c34e72013-04-22 00:53:50 -0700286
287 if (level != I915_CACHE_NONE)
288 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
289
290 return pte;
291}
292
Michel Thierry07749ef2015-03-16 16:00:54 +0000293static gen6_pte_t hsw_pte_encode(dma_addr_t addr,
294 enum i915_cache_level level,
295 bool valid, u32 unused)
Kenneth Graunke91197082013-04-22 00:53:51 -0700296{
Michel Thierry07749ef2015-03-16 16:00:54 +0000297 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky0d8ff152013-07-04 11:02:03 -0700298 pte |= HSW_PTE_ADDR_ENCODE(addr);
Kenneth Graunke91197082013-04-22 00:53:51 -0700299
300 if (level != I915_CACHE_NONE)
Ben Widawsky87a6b682013-08-04 23:47:29 -0700301 pte |= HSW_WB_LLC_AGE3;
Kenneth Graunke91197082013-04-22 00:53:51 -0700302
303 return pte;
304}
305
Michel Thierry07749ef2015-03-16 16:00:54 +0000306static gen6_pte_t iris_pte_encode(dma_addr_t addr,
307 enum i915_cache_level level,
308 bool valid, u32 unused)
Ben Widawsky4d15c142013-07-04 11:02:06 -0700309{
Michel Thierry07749ef2015-03-16 16:00:54 +0000310 gen6_pte_t pte = valid ? GEN6_PTE_VALID : 0;
Ben Widawsky4d15c142013-07-04 11:02:06 -0700311 pte |= HSW_PTE_ADDR_ENCODE(addr);
312
Chris Wilson651d7942013-08-08 14:41:10 +0100313 switch (level) {
314 case I915_CACHE_NONE:
315 break;
316 case I915_CACHE_WT:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000317 pte |= HSW_WT_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100318 break;
319 default:
Chris Wilsonc51e9702013-11-22 10:37:53 +0000320 pte |= HSW_WB_ELLC_LLC_AGE3;
Chris Wilson651d7942013-08-08 14:41:10 +0100321 break;
322 }
Ben Widawsky4d15c142013-07-04 11:02:06 -0700323
324 return pte;
325}
326
Mika Kuoppalac114f762015-06-25 18:35:13 +0300327static int __setup_page_dma(struct drm_device *dev,
328 struct i915_page_dma *p, gfp_t flags)
Ben Widawsky678d96f2015-03-16 16:00:56 +0000329{
330 struct device *device = &dev->pdev->dev;
331
Mika Kuoppalac114f762015-06-25 18:35:13 +0300332 p->page = alloc_page(flags);
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300333 if (!p->page)
Michel Thierry1266cdb2015-03-24 17:06:33 +0000334 return -ENOMEM;
335
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300336 p->daddr = dma_map_page(device,
337 p->page, 0, 4096, PCI_DMA_BIDIRECTIONAL);
338
339 if (dma_mapping_error(device, p->daddr)) {
340 __free_page(p->page);
341 return -EINVAL;
342 }
343
Michel Thierry1266cdb2015-03-24 17:06:33 +0000344 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000345}
346
Mika Kuoppalac114f762015-06-25 18:35:13 +0300347static int setup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
348{
349 return __setup_page_dma(dev, p, GFP_KERNEL);
350}
351
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300352static void cleanup_page_dma(struct drm_device *dev, struct i915_page_dma *p)
353{
354 if (WARN_ON(!p->page))
355 return;
356
357 dma_unmap_page(&dev->pdev->dev, p->daddr, 4096, PCI_DMA_BIDIRECTIONAL);
358 __free_page(p->page);
359 memset(p, 0, sizeof(*p));
360}
361
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300362static void *kmap_page_dma(struct i915_page_dma *p)
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300363{
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300364 return kmap_atomic(p->page);
365}
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300366
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300367/* We use the flushing unmap only with ppgtt structures:
368 * page directories, page tables and scratch pages.
369 */
370static void kunmap_page_dma(struct drm_device *dev, void *vaddr)
371{
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300372 /* There are only few exceptions for gen >=6. chv and bxt.
373 * And we are not sure about the latter so play safe for now.
374 */
375 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
376 drm_clflush_virt_range(vaddr, PAGE_SIZE);
377
378 kunmap_atomic(vaddr);
379}
380
Mika Kuoppala567047b2015-06-25 18:35:12 +0300381#define kmap_px(px) kmap_page_dma(px_base(px))
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300382#define kunmap_px(ppgtt, vaddr) kunmap_page_dma((ppgtt)->base.dev, (vaddr))
383
Mika Kuoppala567047b2015-06-25 18:35:12 +0300384#define setup_px(dev, px) setup_page_dma((dev), px_base(px))
385#define cleanup_px(dev, px) cleanup_page_dma((dev), px_base(px))
386#define fill_px(dev, px, v) fill_page_dma((dev), px_base(px), (v))
387#define fill32_px(dev, px, v) fill_page_dma_32((dev), px_base(px), (v))
388
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300389static void fill_page_dma(struct drm_device *dev, struct i915_page_dma *p,
390 const uint64_t val)
391{
392 int i;
393 uint64_t * const vaddr = kmap_page_dma(p);
394
395 for (i = 0; i < 512; i++)
396 vaddr[i] = val;
397
398 kunmap_page_dma(dev, vaddr);
399}
400
Mika Kuoppala73eeea52015-06-25 18:35:10 +0300401static void fill_page_dma_32(struct drm_device *dev, struct i915_page_dma *p,
402 const uint32_t val32)
403{
404 uint64_t v = val32;
405
406 v = v << 32 | val32;
407
408 fill_page_dma(dev, p, v);
409}
410
Mika Kuoppala4ad2af12015-06-30 18:16:39 +0300411static struct i915_page_scratch *alloc_scratch_page(struct drm_device *dev)
412{
413 struct i915_page_scratch *sp;
414 int ret;
415
416 sp = kzalloc(sizeof(*sp), GFP_KERNEL);
417 if (sp == NULL)
418 return ERR_PTR(-ENOMEM);
419
420 ret = __setup_page_dma(dev, px_base(sp), GFP_DMA32 | __GFP_ZERO);
421 if (ret) {
422 kfree(sp);
423 return ERR_PTR(ret);
424 }
425
426 set_pages_uc(px_page(sp), 1);
427
428 return sp;
429}
430
431static void free_scratch_page(struct drm_device *dev,
432 struct i915_page_scratch *sp)
433{
434 set_pages_wb(px_page(sp), 1);
435
436 cleanup_px(dev, sp);
437 kfree(sp);
438}
439
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300440static struct i915_page_table *alloc_pt(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000441{
Michel Thierryec565b32015-04-08 12:13:23 +0100442 struct i915_page_table *pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000443 const size_t count = INTEL_INFO(dev)->gen >= 8 ?
444 GEN8_PTES : GEN6_PTES;
445 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000446
447 pt = kzalloc(sizeof(*pt), GFP_KERNEL);
448 if (!pt)
449 return ERR_PTR(-ENOMEM);
450
Ben Widawsky678d96f2015-03-16 16:00:56 +0000451 pt->used_ptes = kcalloc(BITS_TO_LONGS(count), sizeof(*pt->used_ptes),
452 GFP_KERNEL);
453
454 if (!pt->used_ptes)
455 goto fail_bitmap;
456
Mika Kuoppala567047b2015-06-25 18:35:12 +0300457 ret = setup_px(dev, pt);
Ben Widawsky678d96f2015-03-16 16:00:56 +0000458 if (ret)
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300459 goto fail_page_m;
Ben Widawsky06fda602015-02-24 16:22:36 +0000460
461 return pt;
Ben Widawsky678d96f2015-03-16 16:00:56 +0000462
Mika Kuoppala44159dd2015-06-25 18:35:07 +0300463fail_page_m:
Ben Widawsky678d96f2015-03-16 16:00:56 +0000464 kfree(pt->used_ptes);
465fail_bitmap:
466 kfree(pt);
467
468 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000469}
470
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300471static void free_pt(struct drm_device *dev, struct i915_page_table *pt)
Ben Widawsky06fda602015-02-24 16:22:36 +0000472{
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300473 cleanup_px(dev, pt);
474 kfree(pt->used_ptes);
475 kfree(pt);
476}
477
478static void gen8_initialize_pt(struct i915_address_space *vm,
479 struct i915_page_table *pt)
480{
481 gen8_pte_t scratch_pte;
482
483 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
484 I915_CACHE_LLC, true);
485
486 fill_px(vm->dev, pt, scratch_pte);
487}
488
489static void gen6_initialize_pt(struct i915_address_space *vm,
490 struct i915_page_table *pt)
491{
492 gen6_pte_t scratch_pte;
493
494 WARN_ON(px_dma(vm->scratch_page) == 0);
495
496 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
497 I915_CACHE_LLC, true, 0);
498
499 fill32_px(vm->dev, pt, scratch_pte);
Ben Widawsky06fda602015-02-24 16:22:36 +0000500}
501
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +0300502static struct i915_page_directory *alloc_pd(struct drm_device *dev)
Ben Widawsky06fda602015-02-24 16:22:36 +0000503{
Michel Thierryec565b32015-04-08 12:13:23 +0100504 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100505 int ret = -ENOMEM;
Ben Widawsky06fda602015-02-24 16:22:36 +0000506
507 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
508 if (!pd)
509 return ERR_PTR(-ENOMEM);
510
Michel Thierry33c88192015-04-08 12:13:33 +0100511 pd->used_pdes = kcalloc(BITS_TO_LONGS(I915_PDES),
512 sizeof(*pd->used_pdes), GFP_KERNEL);
513 if (!pd->used_pdes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300514 goto fail_bitmap;
Michel Thierry33c88192015-04-08 12:13:33 +0100515
Mika Kuoppala567047b2015-06-25 18:35:12 +0300516 ret = setup_px(dev, pd);
Michel Thierry33c88192015-04-08 12:13:33 +0100517 if (ret)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300518 goto fail_page_m;
Michel Thierrye5815a22015-04-08 12:13:32 +0100519
Ben Widawsky06fda602015-02-24 16:22:36 +0000520 return pd;
Michel Thierry33c88192015-04-08 12:13:33 +0100521
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300522fail_page_m:
Michel Thierry33c88192015-04-08 12:13:33 +0100523 kfree(pd->used_pdes);
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300524fail_bitmap:
Michel Thierry33c88192015-04-08 12:13:33 +0100525 kfree(pd);
526
527 return ERR_PTR(ret);
Ben Widawsky06fda602015-02-24 16:22:36 +0000528}
529
Mika Kuoppala2e906be2015-06-30 18:16:37 +0300530static void free_pd(struct drm_device *dev, struct i915_page_directory *pd)
531{
532 if (px_page(pd)) {
533 cleanup_px(dev, pd);
534 kfree(pd->used_pdes);
535 kfree(pd);
536 }
537}
538
539static void gen8_initialize_pd(struct i915_address_space *vm,
540 struct i915_page_directory *pd)
541{
542 gen8_pde_t scratch_pde;
543
544 scratch_pde = gen8_pde_encode(px_dma(vm->scratch_pt), I915_CACHE_LLC);
545
546 fill_px(vm->dev, pd, scratch_pde);
547}
548
Michel Thierry6ac18502015-07-29 17:23:46 +0100549static int __pdp_init(struct drm_device *dev,
550 struct i915_page_directory_pointer *pdp)
551{
552 size_t pdpes = I915_PDPES_PER_PDP(dev);
553
554 pdp->used_pdpes = kcalloc(BITS_TO_LONGS(pdpes),
555 sizeof(unsigned long),
556 GFP_KERNEL);
557 if (!pdp->used_pdpes)
558 return -ENOMEM;
559
560 pdp->page_directory = kcalloc(pdpes, sizeof(*pdp->page_directory),
561 GFP_KERNEL);
562 if (!pdp->page_directory) {
563 kfree(pdp->used_pdpes);
564 /* the PDP might be the statically allocated top level. Keep it
565 * as clean as possible */
566 pdp->used_pdpes = NULL;
567 return -ENOMEM;
568 }
569
570 return 0;
571}
572
573static void __pdp_fini(struct i915_page_directory_pointer *pdp)
574{
575 kfree(pdp->used_pdpes);
576 kfree(pdp->page_directory);
577 pdp->page_directory = NULL;
578}
579
Michel Thierry762d9932015-07-30 11:05:29 +0100580static struct
581i915_page_directory_pointer *alloc_pdp(struct drm_device *dev)
582{
583 struct i915_page_directory_pointer *pdp;
584 int ret = -ENOMEM;
585
586 WARN_ON(!USES_FULL_48BIT_PPGTT(dev));
587
588 pdp = kzalloc(sizeof(*pdp), GFP_KERNEL);
589 if (!pdp)
590 return ERR_PTR(-ENOMEM);
591
592 ret = __pdp_init(dev, pdp);
593 if (ret)
594 goto fail_bitmap;
595
596 ret = setup_px(dev, pdp);
597 if (ret)
598 goto fail_page_m;
599
600 return pdp;
601
602fail_page_m:
603 __pdp_fini(pdp);
604fail_bitmap:
605 kfree(pdp);
606
607 return ERR_PTR(ret);
608}
609
Michel Thierry6ac18502015-07-29 17:23:46 +0100610static void free_pdp(struct drm_device *dev,
611 struct i915_page_directory_pointer *pdp)
612{
613 __pdp_fini(pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100614 if (USES_FULL_48BIT_PPGTT(dev)) {
615 cleanup_px(dev, pdp);
616 kfree(pdp);
617 }
618}
619
Michel Thierry69ab76f2015-07-29 17:23:55 +0100620static void gen8_initialize_pdp(struct i915_address_space *vm,
621 struct i915_page_directory_pointer *pdp)
622{
623 gen8_ppgtt_pdpe_t scratch_pdpe;
624
625 scratch_pdpe = gen8_pdpe_encode(px_dma(vm->scratch_pd), I915_CACHE_LLC);
626
627 fill_px(vm->dev, pdp, scratch_pdpe);
628}
629
630static void gen8_initialize_pml4(struct i915_address_space *vm,
631 struct i915_pml4 *pml4)
632{
633 gen8_ppgtt_pml4e_t scratch_pml4e;
634
635 scratch_pml4e = gen8_pml4e_encode(px_dma(vm->scratch_pdp),
636 I915_CACHE_LLC);
637
638 fill_px(vm->dev, pml4, scratch_pml4e);
639}
640
Michel Thierry762d9932015-07-30 11:05:29 +0100641static void
642gen8_setup_page_directory(struct i915_hw_ppgtt *ppgtt,
643 struct i915_page_directory_pointer *pdp,
644 struct i915_page_directory *pd,
645 int index)
646{
647 gen8_ppgtt_pdpe_t *page_directorypo;
648
649 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
650 return;
651
652 page_directorypo = kmap_px(pdp);
653 page_directorypo[index] = gen8_pdpe_encode(px_dma(pd), I915_CACHE_LLC);
654 kunmap_px(ppgtt, page_directorypo);
655}
656
657static void
658gen8_setup_page_directory_pointer(struct i915_hw_ppgtt *ppgtt,
659 struct i915_pml4 *pml4,
660 struct i915_page_directory_pointer *pdp,
661 int index)
662{
663 gen8_ppgtt_pml4e_t *pagemap = kmap_px(pml4);
664
665 WARN_ON(!USES_FULL_48BIT_PPGTT(ppgtt->base.dev));
666 pagemap[index] = gen8_pml4e_encode(px_dma(pdp), I915_CACHE_LLC);
667 kunmap_px(ppgtt, pagemap);
Michel Thierry6ac18502015-07-29 17:23:46 +0100668}
669
Ben Widawsky94e409c2013-11-04 22:29:36 -0800670/* Broadwell Page Directory Pointer Descriptors */
John Harrisone85b26d2015-05-29 17:43:56 +0100671static int gen8_write_pdp(struct drm_i915_gem_request *req,
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100672 unsigned entry,
673 dma_addr_t addr)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800674{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000675 struct intel_engine_cs *engine = req->engine;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800676 int ret;
677
678 BUG_ON(entry >= 4);
679
John Harrison5fb9de12015-05-29 17:44:07 +0100680 ret = intel_ring_begin(req, 6);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800681 if (ret)
682 return ret;
683
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000684 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
685 intel_ring_emit_reg(engine, GEN8_RING_PDP_UDW(engine, entry));
686 intel_ring_emit(engine, upper_32_bits(addr));
687 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(1));
688 intel_ring_emit_reg(engine, GEN8_RING_PDP_LDW(engine, entry));
689 intel_ring_emit(engine, lower_32_bits(addr));
690 intel_ring_advance(engine);
Ben Widawsky94e409c2013-11-04 22:29:36 -0800691
692 return 0;
693}
694
Michel Thierry2dba3232015-07-30 11:06:23 +0100695static int gen8_legacy_mm_switch(struct i915_hw_ppgtt *ppgtt,
696 struct drm_i915_gem_request *req)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800697{
Ben Widawskyeeb94882013-12-06 14:11:10 -0800698 int i, ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800699
Michel Thierry7cb6d7a2015-04-08 12:13:29 +0100700 for (i = GEN8_LEGACY_PDPES - 1; i >= 0; i--) {
Mika Kuoppalad852c7b2015-06-25 18:35:06 +0300701 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
702
John Harrisone85b26d2015-05-29 17:43:56 +0100703 ret = gen8_write_pdp(req, i, pd_daddr);
Ben Widawskyeeb94882013-12-06 14:11:10 -0800704 if (ret)
705 return ret;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800706 }
Ben Widawskyd595bd42013-11-25 09:54:32 -0800707
Ben Widawskyeeb94882013-12-06 14:11:10 -0800708 return 0;
Ben Widawsky94e409c2013-11-04 22:29:36 -0800709}
710
Michel Thierry2dba3232015-07-30 11:06:23 +0100711static int gen8_48b_mm_switch(struct i915_hw_ppgtt *ppgtt,
712 struct drm_i915_gem_request *req)
713{
714 return gen8_write_pdp(req, 0, px_dma(&ppgtt->pml4));
715}
716
Michel Thierryf9b5b782015-07-30 11:02:49 +0100717static void gen8_ppgtt_clear_pte_range(struct i915_address_space *vm,
718 struct i915_page_directory_pointer *pdp,
719 uint64_t start,
720 uint64_t length,
721 gen8_pte_t scratch_pte)
Ben Widawsky459108b2013-11-02 21:07:23 -0700722{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300723 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100724 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100725 unsigned pdpe = gen8_pdpe_index(start);
726 unsigned pde = gen8_pde_index(start);
727 unsigned pte = gen8_pte_index(start);
Ben Widawsky782f1492014-02-20 11:50:33 -0800728 unsigned num_entries = length >> PAGE_SHIFT;
Ben Widawsky459108b2013-11-02 21:07:23 -0700729 unsigned last_pte, i;
730
Michel Thierryf9b5b782015-07-30 11:02:49 +0100731 if (WARN_ON(!pdp))
732 return;
Ben Widawsky459108b2013-11-02 21:07:23 -0700733
734 while (num_entries) {
Michel Thierryec565b32015-04-08 12:13:23 +0100735 struct i915_page_directory *pd;
736 struct i915_page_table *pt;
Ben Widawsky06fda602015-02-24 16:22:36 +0000737
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100738 if (WARN_ON(!pdp->page_directory[pdpe]))
Michel Thierry00245262015-06-25 12:59:38 +0100739 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000740
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100741 pd = pdp->page_directory[pdpe];
Ben Widawsky06fda602015-02-24 16:22:36 +0000742
743 if (WARN_ON(!pd->page_table[pde]))
Michel Thierry00245262015-06-25 12:59:38 +0100744 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000745
746 pt = pd->page_table[pde];
747
Mika Kuoppala567047b2015-06-25 18:35:12 +0300748 if (WARN_ON(!px_page(pt)))
Michel Thierry00245262015-06-25 12:59:38 +0100749 break;
Ben Widawsky06fda602015-02-24 16:22:36 +0000750
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800751 last_pte = pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +0000752 if (last_pte > GEN8_PTES)
753 last_pte = GEN8_PTES;
Ben Widawsky459108b2013-11-02 21:07:23 -0700754
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300755 pt_vaddr = kmap_px(pt);
Ben Widawsky459108b2013-11-02 21:07:23 -0700756
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800757 for (i = pte; i < last_pte; i++) {
Ben Widawsky459108b2013-11-02 21:07:23 -0700758 pt_vaddr[i] = scratch_pte;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800759 num_entries--;
760 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700761
Matthew Auld44a71022016-04-12 16:57:42 +0100762 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky459108b2013-11-02 21:07:23 -0700763
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800764 pte = 0;
Michel Thierry07749ef2015-03-16 16:00:54 +0000765 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100766 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
767 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800768 pde = 0;
769 }
Ben Widawsky459108b2013-11-02 21:07:23 -0700770 }
771}
772
Michel Thierryf9b5b782015-07-30 11:02:49 +0100773static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
774 uint64_t start,
775 uint64_t length,
776 bool use_scratch)
Ben Widawsky9df15b42013-11-02 21:07:24 -0700777{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300778 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryf9b5b782015-07-30 11:02:49 +0100779 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
780 I915_CACHE_LLC, use_scratch);
781
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100782 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
783 gen8_ppgtt_clear_pte_range(vm, &ppgtt->pdp, start, length,
784 scratch_pte);
785 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000786 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100787 struct i915_page_directory_pointer *pdp;
788
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000789 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100790 gen8_ppgtt_clear_pte_range(vm, pdp, start, length,
791 scratch_pte);
792 }
793 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100794}
795
796static void
797gen8_ppgtt_insert_pte_entries(struct i915_address_space *vm,
798 struct i915_page_directory_pointer *pdp,
Michel Thierry3387d432015-08-03 09:52:47 +0100799 struct sg_page_iter *sg_iter,
Michel Thierryf9b5b782015-07-30 11:02:49 +0100800 uint64_t start,
801 enum i915_cache_level cache_level)
802{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300803 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +0000804 gen8_pte_t *pt_vaddr;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100805 unsigned pdpe = gen8_pdpe_index(start);
806 unsigned pde = gen8_pde_index(start);
807 unsigned pte = gen8_pte_index(start);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700808
Chris Wilson6f1cc992013-12-31 15:50:31 +0000809 pt_vaddr = NULL;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700810
Michel Thierry3387d432015-08-03 09:52:47 +0100811 while (__sg_page_iter_next(sg_iter)) {
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000812 if (pt_vaddr == NULL) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100813 struct i915_page_directory *pd = pdp->page_directory[pdpe];
Michel Thierryec565b32015-04-08 12:13:23 +0100814 struct i915_page_table *pt = pd->page_table[pde];
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300815 pt_vaddr = kmap_px(pt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000816 }
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800817
818 pt_vaddr[pte] =
Michel Thierry3387d432015-08-03 09:52:47 +0100819 gen8_pte_encode(sg_page_iter_dma_address(sg_iter),
Chris Wilson6f1cc992013-12-31 15:50:31 +0000820 cache_level, true);
Michel Thierry07749ef2015-03-16 16:00:54 +0000821 if (++pte == GEN8_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300822 kunmap_px(ppgtt, pt_vaddr);
Chris Wilson6f1cc992013-12-31 15:50:31 +0000823 pt_vaddr = NULL;
Michel Thierry07749ef2015-03-16 16:00:54 +0000824 if (++pde == I915_PDES) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100825 if (++pdpe == I915_PDPES_PER_PDP(vm->dev))
826 break;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800827 pde = 0;
828 }
829 pte = 0;
Ben Widawsky9df15b42013-11-02 21:07:24 -0700830 }
831 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +0300832
833 if (pt_vaddr)
834 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky9df15b42013-11-02 21:07:24 -0700835}
836
Michel Thierryf9b5b782015-07-30 11:02:49 +0100837static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
838 struct sg_table *pages,
839 uint64_t start,
840 enum i915_cache_level cache_level,
841 u32 unused)
842{
Joonas Lahtinene5716f52016-04-07 11:08:03 +0300843 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry3387d432015-08-03 09:52:47 +0100844 struct sg_page_iter sg_iter;
Michel Thierryf9b5b782015-07-30 11:02:49 +0100845
Michel Thierry3387d432015-08-03 09:52:47 +0100846 __sg_page_iter_start(&sg_iter, pages->sgl, sg_nents(pages->sgl), 0);
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100847
848 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
849 gen8_ppgtt_insert_pte_entries(vm, &ppgtt->pdp, &sg_iter, start,
850 cache_level);
851 } else {
852 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000853 uint64_t pml4e;
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100854 uint64_t length = (uint64_t)pages->orig_nents << PAGE_SHIFT;
855
Dave Gordone8ebd8e2015-12-08 13:30:51 +0000856 gen8_for_each_pml4e(pdp, &ppgtt->pml4, start, length, pml4e) {
Michel Thierryde5ba8e2015-08-03 09:53:27 +0100857 gen8_ppgtt_insert_pte_entries(vm, pdp, &sg_iter,
858 start, cache_level);
859 }
860 }
Michel Thierryf9b5b782015-07-30 11:02:49 +0100861}
862
Michel Thierryf37c0502015-06-10 17:46:39 +0100863static void gen8_free_page_tables(struct drm_device *dev,
864 struct i915_page_directory *pd)
Ben Widawskyb45a6712014-02-12 14:28:44 -0800865{
866 int i;
867
Mika Kuoppala567047b2015-06-25 18:35:12 +0300868 if (!px_page(pd))
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800869 return;
Ben Widawskyb45a6712014-02-12 14:28:44 -0800870
Michel Thierry33c88192015-04-08 12:13:33 +0100871 for_each_set_bit(i, pd->used_pdes, I915_PDES) {
Ben Widawsky06fda602015-02-24 16:22:36 +0000872 if (WARN_ON(!pd->page_table[i]))
873 continue;
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800874
Mika Kuoppalaa08e1112015-06-25 18:35:08 +0300875 free_pt(dev, pd->page_table[i]);
Ben Widawsky06fda602015-02-24 16:22:36 +0000876 pd->page_table[i] = NULL;
877 }
Ben Widawskyd7b3de92015-02-24 16:22:34 +0000878}
879
Mika Kuoppala8776f022015-06-30 18:16:40 +0300880static int gen8_init_scratch(struct i915_address_space *vm)
881{
882 struct drm_device *dev = vm->dev;
Matthew Auld64c050d2016-04-27 13:19:25 +0100883 int ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300884
885 vm->scratch_page = alloc_scratch_page(dev);
886 if (IS_ERR(vm->scratch_page))
887 return PTR_ERR(vm->scratch_page);
888
889 vm->scratch_pt = alloc_pt(dev);
890 if (IS_ERR(vm->scratch_pt)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100891 ret = PTR_ERR(vm->scratch_pt);
892 goto free_scratch_page;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300893 }
894
895 vm->scratch_pd = alloc_pd(dev);
896 if (IS_ERR(vm->scratch_pd)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100897 ret = PTR_ERR(vm->scratch_pd);
898 goto free_pt;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300899 }
900
Michel Thierry69ab76f2015-07-29 17:23:55 +0100901 if (USES_FULL_48BIT_PPGTT(dev)) {
902 vm->scratch_pdp = alloc_pdp(dev);
903 if (IS_ERR(vm->scratch_pdp)) {
Matthew Auld64c050d2016-04-27 13:19:25 +0100904 ret = PTR_ERR(vm->scratch_pdp);
905 goto free_pd;
Michel Thierry69ab76f2015-07-29 17:23:55 +0100906 }
907 }
908
Mika Kuoppala8776f022015-06-30 18:16:40 +0300909 gen8_initialize_pt(vm, vm->scratch_pt);
910 gen8_initialize_pd(vm, vm->scratch_pd);
Michel Thierry69ab76f2015-07-29 17:23:55 +0100911 if (USES_FULL_48BIT_PPGTT(dev))
912 gen8_initialize_pdp(vm, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300913
914 return 0;
Matthew Auld64c050d2016-04-27 13:19:25 +0100915
916free_pd:
917 free_pd(dev, vm->scratch_pd);
918free_pt:
919 free_pt(dev, vm->scratch_pt);
920free_scratch_page:
921 free_scratch_page(dev, vm->scratch_page);
922
923 return ret;
Mika Kuoppala8776f022015-06-30 18:16:40 +0300924}
925
Zhiyuan Lv650da342015-08-28 15:41:18 +0800926static int gen8_ppgtt_notify_vgt(struct i915_hw_ppgtt *ppgtt, bool create)
927{
928 enum vgt_g2v_type msg;
Matthew Aulddf285642016-04-22 12:09:25 +0100929 struct drm_i915_private *dev_priv = to_i915(ppgtt->base.dev);
Zhiyuan Lv650da342015-08-28 15:41:18 +0800930 int i;
931
Matthew Aulddf285642016-04-22 12:09:25 +0100932 if (USES_FULL_48BIT_PPGTT(dev_priv)) {
Zhiyuan Lv650da342015-08-28 15:41:18 +0800933 u64 daddr = px_dma(&ppgtt->pml4);
934
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200935 I915_WRITE(vgtif_reg(pdp[0].lo), lower_32_bits(daddr));
936 I915_WRITE(vgtif_reg(pdp[0].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800937
938 msg = (create ? VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE :
939 VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY);
940 } else {
941 for (i = 0; i < GEN8_LEGACY_PDPES; i++) {
942 u64 daddr = i915_page_dir_dma_addr(ppgtt, i);
943
Ville Syrjäläab75bb52015-11-04 23:20:12 +0200944 I915_WRITE(vgtif_reg(pdp[i].lo), lower_32_bits(daddr));
945 I915_WRITE(vgtif_reg(pdp[i].hi), upper_32_bits(daddr));
Zhiyuan Lv650da342015-08-28 15:41:18 +0800946 }
947
948 msg = (create ? VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE :
949 VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY);
950 }
951
952 I915_WRITE(vgtif_reg(g2v_notify), msg);
953
954 return 0;
955}
956
Mika Kuoppala8776f022015-06-30 18:16:40 +0300957static void gen8_free_scratch(struct i915_address_space *vm)
958{
959 struct drm_device *dev = vm->dev;
960
Michel Thierry69ab76f2015-07-29 17:23:55 +0100961 if (USES_FULL_48BIT_PPGTT(dev))
962 free_pdp(dev, vm->scratch_pdp);
Mika Kuoppala8776f022015-06-30 18:16:40 +0300963 free_pd(dev, vm->scratch_pd);
964 free_pt(dev, vm->scratch_pt);
965 free_scratch_page(dev, vm->scratch_page);
966}
967
Michel Thierry762d9932015-07-30 11:05:29 +0100968static void gen8_ppgtt_cleanup_3lvl(struct drm_device *dev,
969 struct i915_page_directory_pointer *pdp)
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800970{
971 int i;
972
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100973 for_each_set_bit(i, pdp->used_pdpes, I915_PDPES_PER_PDP(dev)) {
974 if (WARN_ON(!pdp->page_directory[i]))
Ben Widawsky06fda602015-02-24 16:22:36 +0000975 continue;
976
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100977 gen8_free_page_tables(dev, pdp->page_directory[i]);
978 free_pd(dev, pdp->page_directory[i]);
Ben Widawsky7ad47cf2014-02-20 11:51:21 -0800979 }
Michel Thierry69876be2015-04-08 12:13:27 +0100980
Michel Thierryd4ec9da2015-07-30 11:02:03 +0100981 free_pdp(dev, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +0100982}
983
984static void gen8_ppgtt_cleanup_4lvl(struct i915_hw_ppgtt *ppgtt)
985{
986 int i;
987
988 for_each_set_bit(i, ppgtt->pml4.used_pml4es, GEN8_PML4ES_PER_PML4) {
989 if (WARN_ON(!ppgtt->pml4.pdps[i]))
990 continue;
991
992 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, ppgtt->pml4.pdps[i]);
993 }
994
995 cleanup_px(ppgtt->base.dev, &ppgtt->pml4);
996}
997
998static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
999{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001000 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001001
Chris Wilsonc0336662016-05-06 15:40:21 +01001002 if (intel_vgpu_active(to_i915(vm->dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001003 gen8_ppgtt_notify_vgt(ppgtt, false);
1004
Michel Thierry762d9932015-07-30 11:05:29 +01001005 if (!USES_FULL_48BIT_PPGTT(ppgtt->base.dev))
1006 gen8_ppgtt_cleanup_3lvl(ppgtt->base.dev, &ppgtt->pdp);
1007 else
1008 gen8_ppgtt_cleanup_4lvl(ppgtt);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001009
Mika Kuoppala8776f022015-06-30 18:16:40 +03001010 gen8_free_scratch(vm);
Ben Widawskyb45a6712014-02-12 14:28:44 -08001011}
1012
Michel Thierryd7b26332015-04-08 12:13:34 +01001013/**
1014 * gen8_ppgtt_alloc_pagetabs() - Allocate page tables for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001015 * @vm: Master vm structure.
1016 * @pd: Page directory for this address range.
Michel Thierryd7b26332015-04-08 12:13:34 +01001017 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001018 * @length: Size of the allocations.
Michel Thierryd7b26332015-04-08 12:13:34 +01001019 * @new_pts: Bitmap set by function with new allocations. Likely used by the
1020 * caller to free on error.
1021 *
1022 * Allocate the required number of page tables. Extremely similar to
1023 * gen8_ppgtt_alloc_page_directories(). The main difference is here we are limited by
1024 * the page directory boundary (instead of the page directory pointer). That
1025 * boundary is 1GB virtual. Therefore, unlike gen8_ppgtt_alloc_page_directories(), it is
1026 * possible, and likely that the caller will need to use multiple calls of this
1027 * function to achieve the appropriate allocation.
1028 *
1029 * Return: 0 if success; negative error code otherwise.
1030 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001031static int gen8_ppgtt_alloc_pagetabs(struct i915_address_space *vm,
Michel Thierrye5815a22015-04-08 12:13:32 +01001032 struct i915_page_directory *pd,
Michel Thierry5441f0c2015-04-08 12:13:28 +01001033 uint64_t start,
Michel Thierryd7b26332015-04-08 12:13:34 +01001034 uint64_t length,
1035 unsigned long *new_pts)
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001036{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001037 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001038 struct i915_page_table *pt;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001039 uint32_t pde;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001040
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001041 gen8_for_each_pde(pt, pd, start, length, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001042 /* Don't reallocate page tables */
Michel Thierry6ac18502015-07-29 17:23:46 +01001043 if (test_bit(pde, pd->used_pdes)) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001044 /* Scratch is never allocated this way */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001045 WARN_ON(pt == vm->scratch_pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001046 continue;
1047 }
1048
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001049 pt = alloc_pt(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001050 if (IS_ERR(pt))
Ben Widawsky06fda602015-02-24 16:22:36 +00001051 goto unwind_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001052
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001053 gen8_initialize_pt(vm, pt);
Michel Thierryd7b26332015-04-08 12:13:34 +01001054 pd->page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001055 __set_bit(pde, new_pts);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001056 trace_i915_page_table_entry_alloc(vm, pde, start, GEN8_PDE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001057 }
1058
1059 return 0;
1060
1061unwind_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001062 for_each_set_bit(pde, new_pts, I915_PDES)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001063 free_pt(dev, pd->page_table[pde]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001064
1065 return -ENOMEM;
1066}
1067
Michel Thierryd7b26332015-04-08 12:13:34 +01001068/**
1069 * gen8_ppgtt_alloc_page_directories() - Allocate page directories for VA range.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001070 * @vm: Master vm structure.
Michel Thierryd7b26332015-04-08 12:13:34 +01001071 * @pdp: Page directory pointer for this address range.
1072 * @start: Starting virtual address to begin allocations.
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001073 * @length: Size of the allocations.
1074 * @new_pds: Bitmap set by function with new allocations. Likely used by the
Michel Thierryd7b26332015-04-08 12:13:34 +01001075 * caller to free on error.
1076 *
1077 * Allocate the required number of page directories starting at the pde index of
1078 * @start, and ending at the pde index @start + @length. This function will skip
1079 * over already allocated page directories within the range, and only allocate
1080 * new ones, setting the appropriate pointer within the pdp as well as the
1081 * correct position in the bitmap @new_pds.
1082 *
1083 * The function will only allocate the pages within the range for a give page
1084 * directory pointer. In other words, if @start + @length straddles a virtually
1085 * addressed PDP boundary (512GB for 4k pages), there will be more allocations
1086 * required by the caller, This is not currently possible, and the BUG in the
1087 * code will prevent it.
1088 *
1089 * Return: 0 if success; negative error code otherwise.
1090 */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001091static int
1092gen8_ppgtt_alloc_page_directories(struct i915_address_space *vm,
1093 struct i915_page_directory_pointer *pdp,
1094 uint64_t start,
1095 uint64_t length,
1096 unsigned long *new_pds)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001097{
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001098 struct drm_device *dev = vm->dev;
Michel Thierryd7b26332015-04-08 12:13:34 +01001099 struct i915_page_directory *pd;
Michel Thierry69876be2015-04-08 12:13:27 +01001100 uint32_t pdpe;
Michel Thierry6ac18502015-07-29 17:23:46 +01001101 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001102
Michel Thierry6ac18502015-07-29 17:23:46 +01001103 WARN_ON(!bitmap_empty(new_pds, pdpes));
Michel Thierryd7b26332015-04-08 12:13:34 +01001104
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001105 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierry6ac18502015-07-29 17:23:46 +01001106 if (test_bit(pdpe, pdp->used_pdpes))
Michel Thierryd7b26332015-04-08 12:13:34 +01001107 continue;
Michel Thierry33c88192015-04-08 12:13:33 +01001108
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001109 pd = alloc_pd(dev);
Michel Thierryd7b26332015-04-08 12:13:34 +01001110 if (IS_ERR(pd))
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001111 goto unwind_out;
Michel Thierry69876be2015-04-08 12:13:27 +01001112
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001113 gen8_initialize_pd(vm, pd);
Michel Thierryd7b26332015-04-08 12:13:34 +01001114 pdp->page_directory[pdpe] = pd;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001115 __set_bit(pdpe, new_pds);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001116 trace_i915_page_directory_entry_alloc(vm, pdpe, start, GEN8_PDPE_SHIFT);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001117 }
1118
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001119 return 0;
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001120
1121unwind_out:
Michel Thierry6ac18502015-07-29 17:23:46 +01001122 for_each_set_bit(pdpe, new_pds, pdpes)
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001123 free_pd(dev, pdp->page_directory[pdpe]);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001124
1125 return -ENOMEM;
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001126}
1127
Michel Thierry762d9932015-07-30 11:05:29 +01001128/**
1129 * gen8_ppgtt_alloc_page_dirpointers() - Allocate pdps for VA range.
1130 * @vm: Master vm structure.
1131 * @pml4: Page map level 4 for this address range.
1132 * @start: Starting virtual address to begin allocations.
1133 * @length: Size of the allocations.
1134 * @new_pdps: Bitmap set by function with new allocations. Likely used by the
1135 * caller to free on error.
1136 *
1137 * Allocate the required number of page directory pointers. Extremely similar to
1138 * gen8_ppgtt_alloc_page_directories() and gen8_ppgtt_alloc_pagetabs().
1139 * The main difference is here we are limited by the pml4 boundary (instead of
1140 * the page directory pointer).
1141 *
1142 * Return: 0 if success; negative error code otherwise.
1143 */
1144static int
1145gen8_ppgtt_alloc_page_dirpointers(struct i915_address_space *vm,
1146 struct i915_pml4 *pml4,
1147 uint64_t start,
1148 uint64_t length,
1149 unsigned long *new_pdps)
1150{
1151 struct drm_device *dev = vm->dev;
1152 struct i915_page_directory_pointer *pdp;
Michel Thierry762d9932015-07-30 11:05:29 +01001153 uint32_t pml4e;
1154
1155 WARN_ON(!bitmap_empty(new_pdps, GEN8_PML4ES_PER_PML4));
1156
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001157 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001158 if (!test_bit(pml4e, pml4->used_pml4es)) {
1159 pdp = alloc_pdp(dev);
1160 if (IS_ERR(pdp))
1161 goto unwind_out;
1162
Michel Thierry69ab76f2015-07-29 17:23:55 +01001163 gen8_initialize_pdp(vm, pdp);
Michel Thierry762d9932015-07-30 11:05:29 +01001164 pml4->pdps[pml4e] = pdp;
1165 __set_bit(pml4e, new_pdps);
1166 trace_i915_page_directory_pointer_entry_alloc(vm,
1167 pml4e,
1168 start,
1169 GEN8_PML4E_SHIFT);
1170 }
1171 }
1172
1173 return 0;
1174
1175unwind_out:
1176 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1177 free_pdp(dev, pml4->pdps[pml4e]);
1178
1179 return -ENOMEM;
1180}
1181
Michel Thierryd7b26332015-04-08 12:13:34 +01001182static void
Michał Winiarski3a41a052015-09-03 19:22:18 +02001183free_gen8_temp_bitmaps(unsigned long *new_pds, unsigned long *new_pts)
Michel Thierryd7b26332015-04-08 12:13:34 +01001184{
Michel Thierryd7b26332015-04-08 12:13:34 +01001185 kfree(new_pts);
1186 kfree(new_pds);
1187}
1188
1189/* Fills in the page directory bitmap, and the array of page tables bitmap. Both
1190 * of these are based on the number of PDPEs in the system.
1191 */
1192static
1193int __must_check alloc_gen8_temp_bitmaps(unsigned long **new_pds,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001194 unsigned long **new_pts,
Michel Thierry6ac18502015-07-29 17:23:46 +01001195 uint32_t pdpes)
Michel Thierryd7b26332015-04-08 12:13:34 +01001196{
Michel Thierryd7b26332015-04-08 12:13:34 +01001197 unsigned long *pds;
Michał Winiarski3a41a052015-09-03 19:22:18 +02001198 unsigned long *pts;
Michel Thierryd7b26332015-04-08 12:13:34 +01001199
Michał Winiarski3a41a052015-09-03 19:22:18 +02001200 pds = kcalloc(BITS_TO_LONGS(pdpes), sizeof(unsigned long), GFP_TEMPORARY);
Michel Thierryd7b26332015-04-08 12:13:34 +01001201 if (!pds)
1202 return -ENOMEM;
1203
Michał Winiarski3a41a052015-09-03 19:22:18 +02001204 pts = kcalloc(pdpes, BITS_TO_LONGS(I915_PDES) * sizeof(unsigned long),
1205 GFP_TEMPORARY);
1206 if (!pts)
1207 goto err_out;
Michel Thierryd7b26332015-04-08 12:13:34 +01001208
1209 *new_pds = pds;
1210 *new_pts = pts;
1211
1212 return 0;
1213
1214err_out:
Michał Winiarski3a41a052015-09-03 19:22:18 +02001215 free_gen8_temp_bitmaps(pds, pts);
Michel Thierryd7b26332015-04-08 12:13:34 +01001216 return -ENOMEM;
1217}
1218
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001219/* PDE TLBs are a pain to invalidate on GEN8+. When we modify
1220 * the page table structures, we mark them dirty so that
1221 * context switching/execlist queuing code takes extra steps
1222 * to ensure that tlbs are flushed.
1223 */
1224static void mark_tlbs_dirty(struct i915_hw_ppgtt *ppgtt)
1225{
1226 ppgtt->pd_dirty_rings = INTEL_INFO(ppgtt->base.dev)->ring_mask;
1227}
1228
Michel Thierry762d9932015-07-30 11:05:29 +01001229static int gen8_alloc_va_range_3lvl(struct i915_address_space *vm,
1230 struct i915_page_directory_pointer *pdp,
1231 uint64_t start,
1232 uint64_t length)
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001233{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001234 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michał Winiarski3a41a052015-09-03 19:22:18 +02001235 unsigned long *new_page_dirs, *new_page_tables;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001236 struct drm_device *dev = vm->dev;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001237 struct i915_page_directory *pd;
Michel Thierry33c88192015-04-08 12:13:33 +01001238 const uint64_t orig_start = start;
1239 const uint64_t orig_length = length;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001240 uint32_t pdpe;
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001241 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001242 int ret;
1243
Michel Thierryd7b26332015-04-08 12:13:34 +01001244 /* Wrap is never okay since we can only represent 48b, and we don't
1245 * actually use the other side of the canonical address space.
1246 */
1247 if (WARN_ON(start + length < start))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001248 return -ENODEV;
1249
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001250 if (WARN_ON(start + length > vm->total))
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001251 return -ENODEV;
Michel Thierryd7b26332015-04-08 12:13:34 +01001252
Michel Thierry6ac18502015-07-29 17:23:46 +01001253 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001254 if (ret)
1255 return ret;
1256
Michel Thierryd7b26332015-04-08 12:13:34 +01001257 /* Do the allocations first so we can easily bail out */
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001258 ret = gen8_ppgtt_alloc_page_directories(vm, pdp, start, length,
1259 new_page_dirs);
Michel Thierryd7b26332015-04-08 12:13:34 +01001260 if (ret) {
Michał Winiarski3a41a052015-09-03 19:22:18 +02001261 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Michel Thierryd7b26332015-04-08 12:13:34 +01001262 return ret;
1263 }
1264
1265 /* For every page directory referenced, allocate page tables */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001266 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001267 ret = gen8_ppgtt_alloc_pagetabs(vm, pd, start, length,
Michał Winiarski3a41a052015-09-03 19:22:18 +02001268 new_page_tables + pdpe * BITS_TO_LONGS(I915_PDES));
Michel Thierry5441f0c2015-04-08 12:13:28 +01001269 if (ret)
1270 goto err_out;
Michel Thierry5441f0c2015-04-08 12:13:28 +01001271 }
1272
Michel Thierry33c88192015-04-08 12:13:33 +01001273 start = orig_start;
1274 length = orig_length;
1275
Michel Thierryd7b26332015-04-08 12:13:34 +01001276 /* Allocations have completed successfully, so set the bitmaps, and do
1277 * the mappings. */
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001278 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001279 gen8_pde_t *const page_directory = kmap_px(pd);
Michel Thierry33c88192015-04-08 12:13:33 +01001280 struct i915_page_table *pt;
Michel Thierry09120d42015-07-29 17:23:45 +01001281 uint64_t pd_len = length;
Michel Thierry33c88192015-04-08 12:13:33 +01001282 uint64_t pd_start = start;
1283 uint32_t pde;
1284
Michel Thierryd7b26332015-04-08 12:13:34 +01001285 /* Every pd should be allocated, we just did that above. */
1286 WARN_ON(!pd);
1287
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001288 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryd7b26332015-04-08 12:13:34 +01001289 /* Same reasoning as pd */
1290 WARN_ON(!pt);
1291 WARN_ON(!pd_len);
1292 WARN_ON(!gen8_pte_count(pd_start, pd_len));
1293
1294 /* Set our used ptes within the page table */
1295 bitmap_set(pt->used_ptes,
1296 gen8_pte_index(pd_start),
1297 gen8_pte_count(pd_start, pd_len));
1298
1299 /* Our pde is now pointing to the pagetable, pt */
Mika Kuoppala966082c2015-06-25 18:35:19 +03001300 __set_bit(pde, pd->used_pdes);
Michel Thierryd7b26332015-04-08 12:13:34 +01001301
1302 /* Map the PDE to the page table */
Mika Kuoppalafe36f552015-06-25 18:35:16 +03001303 page_directory[pde] = gen8_pde_encode(px_dma(pt),
1304 I915_CACHE_LLC);
Michel Thierry4c06ec82015-07-29 17:23:49 +01001305 trace_i915_page_table_entry_map(&ppgtt->base, pde, pt,
1306 gen8_pte_index(start),
1307 gen8_pte_count(start, length),
1308 GEN8_PTES);
Michel Thierryd7b26332015-04-08 12:13:34 +01001309
1310 /* NB: We haven't yet mapped ptes to pages. At this
1311 * point we're still relying on insert_entries() */
Michel Thierry33c88192015-04-08 12:13:33 +01001312 }
Michel Thierryd7b26332015-04-08 12:13:34 +01001313
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001314 kunmap_px(ppgtt, page_directory);
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001315 __set_bit(pdpe, pdp->used_pdpes);
Michel Thierry762d9932015-07-30 11:05:29 +01001316 gen8_setup_page_directory(ppgtt, pdp, pd, pdpe);
Michel Thierry33c88192015-04-08 12:13:33 +01001317 }
1318
Michał Winiarski3a41a052015-09-03 19:22:18 +02001319 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001320 mark_tlbs_dirty(ppgtt);
Ben Widawskyd7b3de92015-02-24 16:22:34 +00001321 return 0;
1322
1323err_out:
Michel Thierryd7b26332015-04-08 12:13:34 +01001324 while (pdpe--) {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001325 unsigned long temp;
1326
Michał Winiarski3a41a052015-09-03 19:22:18 +02001327 for_each_set_bit(temp, new_page_tables + pdpe *
1328 BITS_TO_LONGS(I915_PDES), I915_PDES)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001329 free_pt(dev, pdp->page_directory[pdpe]->page_table[temp]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001330 }
1331
Michel Thierry6ac18502015-07-29 17:23:46 +01001332 for_each_set_bit(pdpe, new_page_dirs, pdpes)
Michel Thierryd4ec9da2015-07-30 11:02:03 +01001333 free_pd(dev, pdp->page_directory[pdpe]);
Michel Thierryd7b26332015-04-08 12:13:34 +01001334
Michał Winiarski3a41a052015-09-03 19:22:18 +02001335 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Mika Kuoppala5b7e4c92015-06-25 18:35:03 +03001336 mark_tlbs_dirty(ppgtt);
Ben Widawskybf2b4ed2014-02-19 22:05:43 -08001337 return ret;
1338}
1339
Michel Thierry762d9932015-07-30 11:05:29 +01001340static int gen8_alloc_va_range_4lvl(struct i915_address_space *vm,
1341 struct i915_pml4 *pml4,
1342 uint64_t start,
1343 uint64_t length)
1344{
1345 DECLARE_BITMAP(new_pdps, GEN8_PML4ES_PER_PML4);
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001346 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001347 struct i915_page_directory_pointer *pdp;
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001348 uint64_t pml4e;
Michel Thierry762d9932015-07-30 11:05:29 +01001349 int ret = 0;
1350
1351 /* Do the pml4 allocations first, so we don't need to track the newly
1352 * allocated tables below the pdp */
1353 bitmap_zero(new_pdps, GEN8_PML4ES_PER_PML4);
1354
1355 /* The pagedirectory and pagetable allocations are done in the shared 3
1356 * and 4 level code. Just allocate the pdps.
1357 */
1358 ret = gen8_ppgtt_alloc_page_dirpointers(vm, pml4, start, length,
1359 new_pdps);
1360 if (ret)
1361 return ret;
1362
1363 WARN(bitmap_weight(new_pdps, GEN8_PML4ES_PER_PML4) > 2,
1364 "The allocation has spanned more than 512GB. "
1365 "It is highly likely this is incorrect.");
1366
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001367 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierry762d9932015-07-30 11:05:29 +01001368 WARN_ON(!pdp);
1369
1370 ret = gen8_alloc_va_range_3lvl(vm, pdp, start, length);
1371 if (ret)
1372 goto err_out;
1373
1374 gen8_setup_page_directory_pointer(ppgtt, pml4, pdp, pml4e);
1375 }
1376
1377 bitmap_or(pml4->used_pml4es, new_pdps, pml4->used_pml4es,
1378 GEN8_PML4ES_PER_PML4);
1379
1380 return 0;
1381
1382err_out:
1383 for_each_set_bit(pml4e, new_pdps, GEN8_PML4ES_PER_PML4)
1384 gen8_ppgtt_cleanup_3lvl(vm->dev, pml4->pdps[pml4e]);
1385
1386 return ret;
1387}
1388
1389static int gen8_alloc_va_range(struct i915_address_space *vm,
1390 uint64_t start, uint64_t length)
1391{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001392 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry762d9932015-07-30 11:05:29 +01001393
1394 if (USES_FULL_48BIT_PPGTT(vm->dev))
1395 return gen8_alloc_va_range_4lvl(vm, &ppgtt->pml4, start, length);
1396 else
1397 return gen8_alloc_va_range_3lvl(vm, &ppgtt->pdp, start, length);
1398}
1399
Michel Thierryea91e402015-07-29 17:23:57 +01001400static void gen8_dump_pdp(struct i915_page_directory_pointer *pdp,
1401 uint64_t start, uint64_t length,
1402 gen8_pte_t scratch_pte,
1403 struct seq_file *m)
1404{
1405 struct i915_page_directory *pd;
Michel Thierryea91e402015-07-29 17:23:57 +01001406 uint32_t pdpe;
1407
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001408 gen8_for_each_pdpe(pd, pdp, start, length, pdpe) {
Michel Thierryea91e402015-07-29 17:23:57 +01001409 struct i915_page_table *pt;
1410 uint64_t pd_len = length;
1411 uint64_t pd_start = start;
1412 uint32_t pde;
1413
1414 if (!test_bit(pdpe, pdp->used_pdpes))
1415 continue;
1416
1417 seq_printf(m, "\tPDPE #%d\n", pdpe);
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001418 gen8_for_each_pde(pt, pd, pd_start, pd_len, pde) {
Michel Thierryea91e402015-07-29 17:23:57 +01001419 uint32_t pte;
1420 gen8_pte_t *pt_vaddr;
1421
1422 if (!test_bit(pde, pd->used_pdes))
1423 continue;
1424
1425 pt_vaddr = kmap_px(pt);
1426 for (pte = 0; pte < GEN8_PTES; pte += 4) {
1427 uint64_t va =
1428 (pdpe << GEN8_PDPE_SHIFT) |
1429 (pde << GEN8_PDE_SHIFT) |
1430 (pte << GEN8_PTE_SHIFT);
1431 int i;
1432 bool found = false;
1433
1434 for (i = 0; i < 4; i++)
1435 if (pt_vaddr[pte + i] != scratch_pte)
1436 found = true;
1437 if (!found)
1438 continue;
1439
1440 seq_printf(m, "\t\t0x%llx [%03d,%03d,%04d]: =", va, pdpe, pde, pte);
1441 for (i = 0; i < 4; i++) {
1442 if (pt_vaddr[pte + i] != scratch_pte)
1443 seq_printf(m, " %llx", pt_vaddr[pte + i]);
1444 else
1445 seq_puts(m, " SCRATCH ");
1446 }
1447 seq_puts(m, "\n");
1448 }
1449 /* don't use kunmap_px, it could trigger
1450 * an unnecessary flush.
1451 */
1452 kunmap_atomic(pt_vaddr);
1453 }
1454 }
1455}
1456
1457static void gen8_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1458{
1459 struct i915_address_space *vm = &ppgtt->base;
1460 uint64_t start = ppgtt->base.start;
1461 uint64_t length = ppgtt->base.total;
1462 gen8_pte_t scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
1463 I915_CACHE_LLC, true);
1464
1465 if (!USES_FULL_48BIT_PPGTT(vm->dev)) {
1466 gen8_dump_pdp(&ppgtt->pdp, start, length, scratch_pte, m);
1467 } else {
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001468 uint64_t pml4e;
Michel Thierryea91e402015-07-29 17:23:57 +01001469 struct i915_pml4 *pml4 = &ppgtt->pml4;
1470 struct i915_page_directory_pointer *pdp;
1471
Dave Gordone8ebd8e2015-12-08 13:30:51 +00001472 gen8_for_each_pml4e(pdp, pml4, start, length, pml4e) {
Michel Thierryea91e402015-07-29 17:23:57 +01001473 if (!test_bit(pml4e, pml4->used_pml4es))
1474 continue;
1475
1476 seq_printf(m, " PML4E #%llu\n", pml4e);
1477 gen8_dump_pdp(pdp, start, length, scratch_pte, m);
1478 }
1479 }
1480}
1481
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001482static int gen8_preallocate_top_level_pdps(struct i915_hw_ppgtt *ppgtt)
1483{
Michał Winiarski3a41a052015-09-03 19:22:18 +02001484 unsigned long *new_page_dirs, *new_page_tables;
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001485 uint32_t pdpes = I915_PDPES_PER_PDP(dev);
1486 int ret;
1487
1488 /* We allocate temp bitmap for page tables for no gain
1489 * but as this is for init only, lets keep the things simple
1490 */
1491 ret = alloc_gen8_temp_bitmaps(&new_page_dirs, &new_page_tables, pdpes);
1492 if (ret)
1493 return ret;
1494
1495 /* Allocate for all pdps regardless of how the ppgtt
1496 * was defined.
1497 */
1498 ret = gen8_ppgtt_alloc_page_directories(&ppgtt->base, &ppgtt->pdp,
1499 0, 1ULL << 32,
1500 new_page_dirs);
1501 if (!ret)
1502 *ppgtt->pdp.used_pdpes = *new_page_dirs;
1503
Michał Winiarski3a41a052015-09-03 19:22:18 +02001504 free_gen8_temp_bitmaps(new_page_dirs, new_page_tables);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001505
1506 return ret;
1507}
1508
Daniel Vettereb0b44a2015-03-18 14:47:59 +01001509/*
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001510 * GEN8 legacy ppgtt programming is accomplished through a max 4 PDP registers
1511 * with a net effect resembling a 2-level page table in normal x86 terms. Each
1512 * PDP represents 1GB of memory 4 * 512 * 512 * 4096 = 4GB legacy 32b address
1513 * space.
Ben Widawsky37aca442013-11-04 20:47:32 -08001514 *
Ben Widawskyf3a964b2014-02-19 22:05:42 -08001515 */
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001516static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky37aca442013-11-04 20:47:32 -08001517{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001518 int ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001519
Mika Kuoppala8776f022015-06-30 18:16:40 +03001520 ret = gen8_init_scratch(&ppgtt->base);
1521 if (ret)
1522 return ret;
Michel Thierry69876be2015-04-08 12:13:27 +01001523
Michel Thierryd7b26332015-04-08 12:13:34 +01001524 ppgtt->base.start = 0;
Michel Thierryd7b26332015-04-08 12:13:34 +01001525 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
Daniel Vetter5c5f6452015-04-14 17:35:14 +02001526 ppgtt->base.allocate_va_range = gen8_alloc_va_range;
Michel Thierryd7b26332015-04-08 12:13:34 +01001527 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
Daniel Vetterc7e16f22015-04-14 17:35:11 +02001528 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02001529 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
1530 ppgtt->base.bind_vma = ppgtt_bind_vma;
Michel Thierryea91e402015-07-29 17:23:57 +01001531 ppgtt->debug_dump = gen8_dump_ppgtt;
Michel Thierryd7b26332015-04-08 12:13:34 +01001532
Michel Thierry762d9932015-07-30 11:05:29 +01001533 if (USES_FULL_48BIT_PPGTT(ppgtt->base.dev)) {
1534 ret = setup_px(ppgtt->base.dev, &ppgtt->pml4);
1535 if (ret)
1536 goto free_scratch;
Michel Thierry6ac18502015-07-29 17:23:46 +01001537
Michel Thierry69ab76f2015-07-29 17:23:55 +01001538 gen8_initialize_pml4(&ppgtt->base, &ppgtt->pml4);
1539
Michel Thierry762d9932015-07-30 11:05:29 +01001540 ppgtt->base.total = 1ULL << 48;
Michel Thierry2dba3232015-07-30 11:06:23 +01001541 ppgtt->switch_mm = gen8_48b_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001542 } else {
Michel Thierry25f50332015-08-07 17:40:19 +01001543 ret = __pdp_init(ppgtt->base.dev, &ppgtt->pdp);
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001544 if (ret)
1545 goto free_scratch;
1546
1547 ppgtt->base.total = 1ULL << 32;
Michel Thierry2dba3232015-07-30 11:06:23 +01001548 ppgtt->switch_mm = gen8_legacy_mm_switch;
Michel Thierry762d9932015-07-30 11:05:29 +01001549 trace_i915_page_directory_pointer_entry_alloc(&ppgtt->base,
1550 0, 0,
1551 GEN8_PML4E_SHIFT);
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001552
Chris Wilsonc0336662016-05-06 15:40:21 +01001553 if (intel_vgpu_active(to_i915(ppgtt->base.dev))) {
Zhiyuan Lv331f38e2015-08-28 15:41:14 +08001554 ret = gen8_preallocate_top_level_pdps(ppgtt);
1555 if (ret)
1556 goto free_scratch;
1557 }
Michel Thierry81ba8aef2015-08-03 09:52:01 +01001558 }
Michel Thierry6ac18502015-07-29 17:23:46 +01001559
Chris Wilsonc0336662016-05-06 15:40:21 +01001560 if (intel_vgpu_active(to_i915(ppgtt->base.dev)))
Zhiyuan Lv650da342015-08-28 15:41:18 +08001561 gen8_ppgtt_notify_vgt(ppgtt, true);
1562
Michel Thierryd7b26332015-04-08 12:13:34 +01001563 return 0;
Michel Thierry6ac18502015-07-29 17:23:46 +01001564
1565free_scratch:
1566 gen8_free_scratch(&ppgtt->base);
1567 return ret;
Michel Thierryd7b26332015-04-08 12:13:34 +01001568}
1569
Ben Widawsky87d60b62013-12-06 14:11:29 -08001570static void gen6_dump_ppgtt(struct i915_hw_ppgtt *ppgtt, struct seq_file *m)
1571{
Ben Widawsky87d60b62013-12-06 14:11:29 -08001572 struct i915_address_space *vm = &ppgtt->base;
Michel Thierry09942c62015-04-08 12:13:30 +01001573 struct i915_page_table *unused;
Michel Thierry07749ef2015-03-16 16:00:54 +00001574 gen6_pte_t scratch_pte;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001575 uint32_t pd_entry;
Dave Gordon731f74c2016-06-24 19:37:46 +01001576 uint32_t pte, pde;
Michel Thierry09942c62015-04-08 12:13:30 +01001577 uint32_t start = ppgtt->base.start, length = ppgtt->base.total;
Ben Widawsky87d60b62013-12-06 14:11:29 -08001578
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001579 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1580 I915_CACHE_LLC, true, 0);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001581
Dave Gordon731f74c2016-06-24 19:37:46 +01001582 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001583 u32 expected;
Michel Thierry07749ef2015-03-16 16:00:54 +00001584 gen6_pte_t *pt_vaddr;
Mika Kuoppala567047b2015-06-25 18:35:12 +03001585 const dma_addr_t pt_addr = px_dma(ppgtt->pd.page_table[pde]);
Michel Thierry09942c62015-04-08 12:13:30 +01001586 pd_entry = readl(ppgtt->pd_addr + pde);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001587 expected = (GEN6_PDE_ADDR_ENCODE(pt_addr) | GEN6_PDE_VALID);
1588
1589 if (pd_entry != expected)
1590 seq_printf(m, "\tPDE #%d mismatch: Actual PDE: %x Expected PDE: %x\n",
1591 pde,
1592 pd_entry,
1593 expected);
1594 seq_printf(m, "\tPDE: %x\n", pd_entry);
1595
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001596 pt_vaddr = kmap_px(ppgtt->pd.page_table[pde]);
1597
Michel Thierry07749ef2015-03-16 16:00:54 +00001598 for (pte = 0; pte < GEN6_PTES; pte+=4) {
Ben Widawsky87d60b62013-12-06 14:11:29 -08001599 unsigned long va =
Michel Thierry07749ef2015-03-16 16:00:54 +00001600 (pde * PAGE_SIZE * GEN6_PTES) +
Ben Widawsky87d60b62013-12-06 14:11:29 -08001601 (pte * PAGE_SIZE);
1602 int i;
1603 bool found = false;
1604 for (i = 0; i < 4; i++)
1605 if (pt_vaddr[pte + i] != scratch_pte)
1606 found = true;
1607 if (!found)
1608 continue;
1609
1610 seq_printf(m, "\t\t0x%lx [%03d,%04d]: =", va, pde, pte);
1611 for (i = 0; i < 4; i++) {
1612 if (pt_vaddr[pte + i] != scratch_pte)
1613 seq_printf(m, " %08x", pt_vaddr[pte + i]);
1614 else
1615 seq_puts(m, " SCRATCH ");
1616 }
1617 seq_puts(m, "\n");
1618 }
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001619 kunmap_px(ppgtt, pt_vaddr);
Ben Widawsky87d60b62013-12-06 14:11:29 -08001620 }
1621}
1622
Ben Widawsky678d96f2015-03-16 16:00:56 +00001623/* Write pde (index) from the page directory @pd to the page table @pt */
Michel Thierryec565b32015-04-08 12:13:23 +01001624static void gen6_write_pde(struct i915_page_directory *pd,
1625 const int pde, struct i915_page_table *pt)
Ben Widawsky61973492013-04-08 18:43:54 -07001626{
Ben Widawsky678d96f2015-03-16 16:00:56 +00001627 /* Caller needs to make sure the write completes if necessary */
1628 struct i915_hw_ppgtt *ppgtt =
1629 container_of(pd, struct i915_hw_ppgtt, pd);
1630 u32 pd_entry;
Ben Widawsky61973492013-04-08 18:43:54 -07001631
Mika Kuoppala567047b2015-06-25 18:35:12 +03001632 pd_entry = GEN6_PDE_ADDR_ENCODE(px_dma(pt));
Ben Widawsky678d96f2015-03-16 16:00:56 +00001633 pd_entry |= GEN6_PDE_VALID;
Ben Widawsky61973492013-04-08 18:43:54 -07001634
Ben Widawsky678d96f2015-03-16 16:00:56 +00001635 writel(pd_entry, ppgtt->pd_addr + pde);
1636}
Ben Widawsky61973492013-04-08 18:43:54 -07001637
Ben Widawsky678d96f2015-03-16 16:00:56 +00001638/* Write all the page tables found in the ppgtt structure to incrementing page
1639 * directories. */
1640static void gen6_write_page_range(struct drm_i915_private *dev_priv,
Michel Thierryec565b32015-04-08 12:13:23 +01001641 struct i915_page_directory *pd,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001642 uint32_t start, uint32_t length)
1643{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001644 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Michel Thierryec565b32015-04-08 12:13:23 +01001645 struct i915_page_table *pt;
Dave Gordon731f74c2016-06-24 19:37:46 +01001646 uint32_t pde;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001647
Dave Gordon731f74c2016-06-24 19:37:46 +01001648 gen6_for_each_pde(pt, pd, start, length, pde)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001649 gen6_write_pde(pd, pde, pt);
1650
1651 /* Make sure write is complete before other code can use this page
1652 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001653 readl(ggtt->gsm);
Ben Widawsky3e302542013-04-23 23:15:32 -07001654}
1655
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001656static uint32_t get_pd_offset(struct i915_hw_ppgtt *ppgtt)
Ben Widawsky3e302542013-04-23 23:15:32 -07001657{
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001658 BUG_ON(ppgtt->pd.base.ggtt_offset & 0x3f);
Ben Widawsky3e302542013-04-23 23:15:32 -07001659
Mika Kuoppala44159dd2015-06-25 18:35:07 +03001660 return (ppgtt->pd.base.ggtt_offset / 64) << 16;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001661}
Ben Widawsky61973492013-04-08 18:43:54 -07001662
Ben Widawsky90252e52013-12-06 14:11:12 -08001663static int hsw_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001664 struct drm_i915_gem_request *req)
Ben Widawsky90252e52013-12-06 14:11:12 -08001665{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001666 struct intel_engine_cs *engine = req->engine;
Ben Widawsky90252e52013-12-06 14:11:12 -08001667 int ret;
Ben Widawsky61973492013-04-08 18:43:54 -07001668
Ben Widawsky90252e52013-12-06 14:11:12 -08001669 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001670 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001671 if (ret)
1672 return ret;
1673
John Harrison5fb9de12015-05-29 17:44:07 +01001674 ret = intel_ring_begin(req, 6);
Ben Widawsky90252e52013-12-06 14:11:12 -08001675 if (ret)
1676 return ret;
1677
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001678 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1679 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1680 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1681 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1682 intel_ring_emit(engine, get_pd_offset(ppgtt));
1683 intel_ring_emit(engine, MI_NOOP);
1684 intel_ring_advance(engine);
Ben Widawsky90252e52013-12-06 14:11:12 -08001685
1686 return 0;
1687}
1688
Ben Widawsky48a10382013-12-06 14:11:11 -08001689static int gen7_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001690 struct drm_i915_gem_request *req)
Ben Widawsky48a10382013-12-06 14:11:11 -08001691{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001692 struct intel_engine_cs *engine = req->engine;
Ben Widawsky48a10382013-12-06 14:11:11 -08001693 int ret;
1694
Ben Widawsky48a10382013-12-06 14:11:11 -08001695 /* NB: TLBs must be flushed and invalidated before a switch */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001696 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky48a10382013-12-06 14:11:11 -08001697 if (ret)
1698 return ret;
1699
John Harrison5fb9de12015-05-29 17:44:07 +01001700 ret = intel_ring_begin(req, 6);
Ben Widawsky48a10382013-12-06 14:11:11 -08001701 if (ret)
1702 return ret;
1703
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001704 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(2));
1705 intel_ring_emit_reg(engine, RING_PP_DIR_DCLV(engine));
1706 intel_ring_emit(engine, PP_DIR_DCLV_2G);
1707 intel_ring_emit_reg(engine, RING_PP_DIR_BASE(engine));
1708 intel_ring_emit(engine, get_pd_offset(ppgtt));
1709 intel_ring_emit(engine, MI_NOOP);
1710 intel_ring_advance(engine);
Ben Widawsky48a10382013-12-06 14:11:11 -08001711
Ben Widawsky90252e52013-12-06 14:11:12 -08001712 /* XXX: RCS is the only one to auto invalidate the TLBs? */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001713 if (engine->id != RCS) {
1714 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Ben Widawsky90252e52013-12-06 14:11:12 -08001715 if (ret)
1716 return ret;
1717 }
1718
Ben Widawsky48a10382013-12-06 14:11:11 -08001719 return 0;
1720}
1721
Ben Widawskyeeb94882013-12-06 14:11:10 -08001722static int gen6_mm_switch(struct i915_hw_ppgtt *ppgtt,
John Harrisone85b26d2015-05-29 17:43:56 +01001723 struct drm_i915_gem_request *req)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001724{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001725 struct intel_engine_cs *engine = req->engine;
Chris Wilson8eb95202016-07-04 08:48:31 +01001726 struct drm_i915_private *dev_priv = req->i915;
Ben Widawsky48a10382013-12-06 14:11:11 -08001727
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001728 I915_WRITE(RING_PP_DIR_DCLV(engine), PP_DIR_DCLV_2G);
1729 I915_WRITE(RING_PP_DIR_BASE(engine), get_pd_offset(ppgtt));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001730 return 0;
1731}
1732
Daniel Vetter82460d92014-08-06 20:19:53 +02001733static void gen8_ppgtt_enable(struct drm_device *dev)
Ben Widawskyeeb94882013-12-06 14:11:10 -08001734{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001735 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001736 struct intel_engine_cs *engine;
Ben Widawskyeeb94882013-12-06 14:11:10 -08001737
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001738 for_each_engine(engine, dev_priv) {
Michel Thierry2dba3232015-07-30 11:06:23 +01001739 u32 four_level = USES_FULL_48BIT_PPGTT(dev) ? GEN8_GFX_PPGTT_48B : 0;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001740 I915_WRITE(RING_MODE_GEN7(engine),
Michel Thierry2dba3232015-07-30 11:06:23 +01001741 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE | four_level));
Ben Widawskyeeb94882013-12-06 14:11:10 -08001742 }
Ben Widawskyeeb94882013-12-06 14:11:10 -08001743}
1744
Daniel Vetter82460d92014-08-06 20:19:53 +02001745static void gen7_ppgtt_enable(struct drm_device *dev)
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001746{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001747 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001748 struct intel_engine_cs *engine;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001749 uint32_t ecochk, ecobits;
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001750
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001751 ecobits = I915_READ(GAC_ECO_BITS);
1752 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
1753
1754 ecochk = I915_READ(GAM_ECOCHK);
1755 if (IS_HASWELL(dev)) {
1756 ecochk |= ECOCHK_PPGTT_WB_HSW;
1757 } else {
1758 ecochk |= ECOCHK_PPGTT_LLC_IVB;
1759 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
1760 }
1761 I915_WRITE(GAM_ECOCHK, ecochk);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001762
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001763 for_each_engine(engine, dev_priv) {
Ben Widawskyeeb94882013-12-06 14:11:10 -08001764 /* GFX_MODE is per-ring on gen7+ */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001765 I915_WRITE(RING_MODE_GEN7(engine),
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001766 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001767 }
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001768}
1769
Daniel Vetter82460d92014-08-06 20:19:53 +02001770static void gen6_ppgtt_enable(struct drm_device *dev)
Ben Widawsky61973492013-04-08 18:43:54 -07001771{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001772 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001773 uint32_t ecochk, gab_ctl, ecobits;
Ben Widawsky61973492013-04-08 18:43:54 -07001774
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001775 ecobits = I915_READ(GAC_ECO_BITS);
1776 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
1777 ECOBITS_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001778
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001779 gab_ctl = I915_READ(GAB_CTL);
1780 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
Ben Widawsky61973492013-04-08 18:43:54 -07001781
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001782 ecochk = I915_READ(GAM_ECOCHK);
1783 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT | ECOCHK_PPGTT_CACHE64B);
Ben Widawsky61973492013-04-08 18:43:54 -07001784
Ben Widawskyb4a74e32013-12-06 14:11:09 -08001785 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
Ben Widawsky61973492013-04-08 18:43:54 -07001786}
1787
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001788/* PPGTT support for Sandybdrige/Gen6 and later */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001789static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08001790 uint64_t start,
1791 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07001792 bool use_scratch)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001793{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001794 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierry07749ef2015-03-16 16:00:54 +00001795 gen6_pte_t *pt_vaddr, scratch_pte;
Ben Widawsky782f1492014-02-20 11:50:33 -08001796 unsigned first_entry = start >> PAGE_SHIFT;
1797 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001798 unsigned act_pt = first_entry / GEN6_PTES;
1799 unsigned first_pte = first_entry % GEN6_PTES;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001800 unsigned last_pte, i;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001801
Mika Kuoppalac114f762015-06-25 18:35:13 +03001802 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
1803 I915_CACHE_LLC, true, 0);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001804
Daniel Vetter7bddb012012-02-09 17:15:47 +01001805 while (num_entries) {
1806 last_pte = first_pte + num_entries;
Michel Thierry07749ef2015-03-16 16:00:54 +00001807 if (last_pte > GEN6_PTES)
1808 last_pte = GEN6_PTES;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001809
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001810 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001811
1812 for (i = first_pte; i < last_pte; i++)
1813 pt_vaddr[i] = scratch_pte;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001814
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001815 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001816
Daniel Vetter7bddb012012-02-09 17:15:47 +01001817 num_entries -= last_pte - first_pte;
1818 first_pte = 0;
Daniel Vettera15326a2013-03-19 23:48:39 +01001819 act_pt++;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001820 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001821}
1822
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001823static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
Daniel Vetterdef886c2013-01-24 14:44:56 -08001824 struct sg_table *pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08001825 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05301826 enum i915_cache_level cache_level, u32 flags)
Daniel Vetterdef886c2013-01-24 14:44:56 -08001827{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001828 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08001829 unsigned first_entry = start >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00001830 unsigned act_pt = first_entry / GEN6_PTES;
1831 unsigned act_pte = first_entry % GEN6_PTES;
Dave Gordon85d12252016-05-20 11:54:06 +01001832 gen6_pte_t *pt_vaddr = NULL;
1833 struct sgt_iter sgt_iter;
1834 dma_addr_t addr;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001835
Dave Gordon85d12252016-05-20 11:54:06 +01001836 for_each_sgt_dma(addr, sgt_iter, pages) {
Chris Wilsoncc797142013-12-31 15:50:30 +00001837 if (pt_vaddr == NULL)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001838 pt_vaddr = kmap_px(ppgtt->pd.page_table[act_pt]);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001839
Chris Wilsoncc797142013-12-31 15:50:30 +00001840 pt_vaddr[act_pte] =
Dave Gordon85d12252016-05-20 11:54:06 +01001841 vm->pte_encode(addr, cache_level, true, flags);
Akash Goel24f3a8c2014-06-17 10:59:42 +05301842
Michel Thierry07749ef2015-03-16 16:00:54 +00001843 if (++act_pte == GEN6_PTES) {
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001844 kunmap_px(ppgtt, pt_vaddr);
Chris Wilsoncc797142013-12-31 15:50:30 +00001845 pt_vaddr = NULL;
Daniel Vettera15326a2013-03-19 23:48:39 +01001846 act_pt++;
Imre Deak6e995e22013-02-18 19:28:04 +02001847 act_pte = 0;
Daniel Vetterdef886c2013-01-24 14:44:56 -08001848 }
Daniel Vetterdef886c2013-01-24 14:44:56 -08001849 }
Dave Gordon85d12252016-05-20 11:54:06 +01001850
Chris Wilsoncc797142013-12-31 15:50:30 +00001851 if (pt_vaddr)
Mika Kuoppalad1c54ac2015-06-25 18:35:11 +03001852 kunmap_px(ppgtt, pt_vaddr);
Daniel Vetterdef886c2013-01-24 14:44:56 -08001853}
1854
Ben Widawsky678d96f2015-03-16 16:00:56 +00001855static int gen6_alloc_va_range(struct i915_address_space *vm,
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001856 uint64_t start_in, uint64_t length_in)
Ben Widawsky678d96f2015-03-16 16:00:56 +00001857{
Michel Thierry4933d512015-03-24 15:46:22 +00001858 DECLARE_BITMAP(new_page_tables, I915_PDES);
1859 struct drm_device *dev = vm->dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001860 struct drm_i915_private *dev_priv = to_i915(dev);
1861 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001862 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Michel Thierryec565b32015-04-08 12:13:23 +01001863 struct i915_page_table *pt;
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001864 uint32_t start, length, start_save, length_save;
Dave Gordon731f74c2016-06-24 19:37:46 +01001865 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00001866 int ret;
1867
Mika Kuoppalaa05d80e2015-06-25 18:35:04 +03001868 if (WARN_ON(start_in + length_in > ppgtt->base.total))
1869 return -ENODEV;
1870
1871 start = start_save = start_in;
1872 length = length_save = length_in;
Michel Thierry4933d512015-03-24 15:46:22 +00001873
1874 bitmap_zero(new_page_tables, I915_PDES);
1875
1876 /* The allocation is done in two stages so that we can bail out with
1877 * minimal amount of pain. The first stage finds new page tables that
1878 * need allocation. The second stage marks use ptes within the page
1879 * tables.
1880 */
Dave Gordon731f74c2016-06-24 19:37:46 +01001881 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001882 if (pt != vm->scratch_pt) {
Michel Thierry4933d512015-03-24 15:46:22 +00001883 WARN_ON(bitmap_empty(pt->used_ptes, GEN6_PTES));
1884 continue;
1885 }
1886
1887 /* We've already allocated a page table */
1888 WARN_ON(!bitmap_empty(pt->used_ptes, GEN6_PTES));
1889
Mika Kuoppala8a1ebd72015-05-22 20:04:59 +03001890 pt = alloc_pt(dev);
Michel Thierry4933d512015-03-24 15:46:22 +00001891 if (IS_ERR(pt)) {
1892 ret = PTR_ERR(pt);
1893 goto unwind_out;
1894 }
1895
1896 gen6_initialize_pt(vm, pt);
1897
1898 ppgtt->pd.page_table[pde] = pt;
Mika Kuoppala966082c2015-06-25 18:35:19 +03001899 __set_bit(pde, new_page_tables);
Michel Thierry72744cb2015-03-24 15:46:23 +00001900 trace_i915_page_table_entry_alloc(vm, pde, start, GEN6_PDE_SHIFT);
Michel Thierry4933d512015-03-24 15:46:22 +00001901 }
1902
1903 start = start_save;
1904 length = length_save;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001905
Dave Gordon731f74c2016-06-24 19:37:46 +01001906 gen6_for_each_pde(pt, &ppgtt->pd, start, length, pde) {
Ben Widawsky678d96f2015-03-16 16:00:56 +00001907 DECLARE_BITMAP(tmp_bitmap, GEN6_PTES);
1908
1909 bitmap_zero(tmp_bitmap, GEN6_PTES);
1910 bitmap_set(tmp_bitmap, gen6_pte_index(start),
1911 gen6_pte_count(start, length));
1912
Mika Kuoppala966082c2015-06-25 18:35:19 +03001913 if (__test_and_clear_bit(pde, new_page_tables))
Michel Thierry4933d512015-03-24 15:46:22 +00001914 gen6_write_pde(&ppgtt->pd, pde, pt);
1915
Michel Thierry72744cb2015-03-24 15:46:23 +00001916 trace_i915_page_table_entry_map(vm, pde, pt,
1917 gen6_pte_index(start),
1918 gen6_pte_count(start, length),
1919 GEN6_PTES);
Michel Thierry4933d512015-03-24 15:46:22 +00001920 bitmap_or(pt->used_ptes, tmp_bitmap, pt->used_ptes,
Ben Widawsky678d96f2015-03-16 16:00:56 +00001921 GEN6_PTES);
1922 }
1923
Michel Thierry4933d512015-03-24 15:46:22 +00001924 WARN_ON(!bitmap_empty(new_page_tables, I915_PDES));
1925
1926 /* Make sure write is complete before other code can use this page
1927 * table. Also require for WC mapped PTEs */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001928 readl(ggtt->gsm);
Michel Thierry4933d512015-03-24 15:46:22 +00001929
Ben Widawsky563222a2015-03-19 12:53:28 +00001930 mark_tlbs_dirty(ppgtt);
Ben Widawsky678d96f2015-03-16 16:00:56 +00001931 return 0;
Michel Thierry4933d512015-03-24 15:46:22 +00001932
1933unwind_out:
1934 for_each_set_bit(pde, new_page_tables, I915_PDES) {
Michel Thierryec565b32015-04-08 12:13:23 +01001935 struct i915_page_table *pt = ppgtt->pd.page_table[pde];
Michel Thierry4933d512015-03-24 15:46:22 +00001936
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001937 ppgtt->pd.page_table[pde] = vm->scratch_pt;
Mika Kuoppalaa08e1112015-06-25 18:35:08 +03001938 free_pt(vm->dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001939 }
1940
1941 mark_tlbs_dirty(ppgtt);
1942 return ret;
Ben Widawsky678d96f2015-03-16 16:00:56 +00001943}
1944
Mika Kuoppala8776f022015-06-30 18:16:40 +03001945static int gen6_init_scratch(struct i915_address_space *vm)
1946{
1947 struct drm_device *dev = vm->dev;
1948
1949 vm->scratch_page = alloc_scratch_page(dev);
1950 if (IS_ERR(vm->scratch_page))
1951 return PTR_ERR(vm->scratch_page);
1952
1953 vm->scratch_pt = alloc_pt(dev);
1954 if (IS_ERR(vm->scratch_pt)) {
1955 free_scratch_page(dev, vm->scratch_page);
1956 return PTR_ERR(vm->scratch_pt);
1957 }
1958
1959 gen6_initialize_pt(vm, vm->scratch_pt);
1960
1961 return 0;
1962}
1963
1964static void gen6_free_scratch(struct i915_address_space *vm)
1965{
1966 struct drm_device *dev = vm->dev;
1967
1968 free_pt(dev, vm->scratch_pt);
1969 free_scratch_page(dev, vm->scratch_page);
1970}
1971
Daniel Vetter061dd492015-04-14 17:35:13 +02001972static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
Ben Widawskya00d8252014-02-19 22:05:48 -08001973{
Joonas Lahtinene5716f52016-04-07 11:08:03 +03001974 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vm);
Dave Gordon731f74c2016-06-24 19:37:46 +01001975 struct i915_page_directory *pd = &ppgtt->pd;
1976 struct drm_device *dev = vm->dev;
Michel Thierry09942c62015-04-08 12:13:30 +01001977 struct i915_page_table *pt;
1978 uint32_t pde;
Daniel Vetter3440d262013-01-24 13:49:56 -08001979
Daniel Vetter061dd492015-04-14 17:35:13 +02001980 drm_mm_remove_node(&ppgtt->node);
1981
Dave Gordon731f74c2016-06-24 19:37:46 +01001982 gen6_for_all_pdes(pt, pd, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03001983 if (pt != vm->scratch_pt)
Dave Gordon731f74c2016-06-24 19:37:46 +01001984 free_pt(dev, pt);
Michel Thierry4933d512015-03-24 15:46:22 +00001985
Mika Kuoppala8776f022015-06-30 18:16:40 +03001986 gen6_free_scratch(vm);
Daniel Vetter3440d262013-01-24 13:49:56 -08001987}
1988
Ben Widawskyb1465202014-02-19 22:05:49 -08001989static int gen6_ppgtt_allocate_page_directories(struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08001990{
Mika Kuoppala8776f022015-06-30 18:16:40 +03001991 struct i915_address_space *vm = &ppgtt->base;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07001992 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001993 struct drm_i915_private *dev_priv = to_i915(dev);
1994 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskye3cc1992013-12-06 14:11:08 -08001995 bool retried = false;
Ben Widawskyb1465202014-02-19 22:05:49 -08001996 int ret;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001997
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08001998 /* PPGTT PDEs reside in the GGTT and consists of 512 entries. The
1999 * allocator works in address space sizes, so it's multiplied by page
2000 * size. We allocate at the top of the GTT to avoid fragmentation.
2001 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002002 BUG_ON(!drm_mm_initialized(&ggtt->base.mm));
Michel Thierry4933d512015-03-24 15:46:22 +00002003
Mika Kuoppala8776f022015-06-30 18:16:40 +03002004 ret = gen6_init_scratch(vm);
2005 if (ret)
2006 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002007
Ben Widawskye3cc1992013-12-06 14:11:08 -08002008alloc:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002009 ret = drm_mm_insert_node_in_range_generic(&ggtt->base.mm,
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002010 &ppgtt->node, GEN6_PD_SIZE,
2011 GEN6_PD_ALIGN, 0,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002012 0, ggtt->base.total,
Ben Widawsky3e8b5ae2014-05-06 22:21:30 -07002013 DRM_MM_TOPDOWN);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002014 if (ret == -ENOSPC && !retried) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002015 ret = i915_gem_evict_something(dev, &ggtt->base,
Ben Widawskye3cc1992013-12-06 14:11:08 -08002016 GEN6_PD_SIZE, GEN6_PD_ALIGN,
Chris Wilsond23db882014-05-23 08:48:08 +02002017 I915_CACHE_NONE,
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002018 0, ggtt->base.total,
Chris Wilsond23db882014-05-23 08:48:08 +02002019 0);
Ben Widawskye3cc1992013-12-06 14:11:08 -08002020 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002021 goto err_out;
Ben Widawskye3cc1992013-12-06 14:11:08 -08002022
2023 retried = true;
2024 goto alloc;
2025 }
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002026
Ben Widawskyc8c26622015-01-22 17:01:25 +00002027 if (ret)
Ben Widawsky678d96f2015-03-16 16:00:56 +00002028 goto err_out;
2029
Ben Widawskyc8c26622015-01-22 17:01:25 +00002030
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002031 if (ppgtt->node.start < ggtt->mappable_end)
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002032 DRM_DEBUG("Forced to use aperture for PDEs\n");
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002033
Ben Widawskyc8c26622015-01-22 17:01:25 +00002034 return 0;
Ben Widawsky678d96f2015-03-16 16:00:56 +00002035
2036err_out:
Mika Kuoppala8776f022015-06-30 18:16:40 +03002037 gen6_free_scratch(vm);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002038 return ret;
Ben Widawskyb1465202014-02-19 22:05:49 -08002039}
2040
Ben Widawskyb1465202014-02-19 22:05:49 -08002041static int gen6_ppgtt_alloc(struct i915_hw_ppgtt *ppgtt)
2042{
kbuild test robot2f2cf682015-03-27 19:26:35 +08002043 return gen6_ppgtt_allocate_page_directories(ppgtt);
Ben Widawskyb1465202014-02-19 22:05:49 -08002044}
2045
Michel Thierry4933d512015-03-24 15:46:22 +00002046static void gen6_scratch_va_range(struct i915_hw_ppgtt *ppgtt,
2047 uint64_t start, uint64_t length)
2048{
Michel Thierryec565b32015-04-08 12:13:23 +01002049 struct i915_page_table *unused;
Dave Gordon731f74c2016-06-24 19:37:46 +01002050 uint32_t pde;
Michel Thierry4933d512015-03-24 15:46:22 +00002051
Dave Gordon731f74c2016-06-24 19:37:46 +01002052 gen6_for_each_pde(unused, &ppgtt->pd, start, length, pde)
Mika Kuoppala79ab9372015-06-25 18:35:17 +03002053 ppgtt->pd.page_table[pde] = ppgtt->base.scratch_pt;
Michel Thierry4933d512015-03-24 15:46:22 +00002054}
2055
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002056static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
Ben Widawskyb1465202014-02-19 22:05:49 -08002057{
2058 struct drm_device *dev = ppgtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002059 struct drm_i915_private *dev_priv = to_i915(dev);
2060 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyb1465202014-02-19 22:05:49 -08002061 int ret;
2062
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002063 ppgtt->base.pte_encode = ggtt->base.pte_encode;
Chris Wilson8eb95202016-07-04 08:48:31 +01002064 if (intel_vgpu_active(dev_priv) || IS_GEN6(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002065 ppgtt->switch_mm = gen6_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002066 else if (IS_HASWELL(dev))
Ben Widawsky90252e52013-12-06 14:11:12 -08002067 ppgtt->switch_mm = hsw_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002068 else if (IS_GEN7(dev))
Ben Widawsky48a10382013-12-06 14:11:11 -08002069 ppgtt->switch_mm = gen7_mm_switch;
Chris Wilson8eb95202016-07-04 08:48:31 +01002070 else
Ben Widawskyb4a74e32013-12-06 14:11:09 -08002071 BUG();
Ben Widawskyb1465202014-02-19 22:05:49 -08002072
2073 ret = gen6_ppgtt_alloc(ppgtt);
2074 if (ret)
2075 return ret;
2076
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002077 ppgtt->base.allocate_va_range = gen6_alloc_va_range;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002078 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
2079 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
Daniel Vetter777dc5b2015-04-14 17:35:12 +02002080 ppgtt->base.unbind_vma = ppgtt_unbind_vma;
2081 ppgtt->base.bind_vma = ppgtt_bind_vma;
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002082 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
Ben Widawsky686e1f62013-11-25 09:54:34 -08002083 ppgtt->base.start = 0;
Michel Thierry09942c62015-04-08 12:13:30 +01002084 ppgtt->base.total = I915_PDES * GEN6_PTES * PAGE_SIZE;
Ben Widawskyb1465202014-02-19 22:05:49 -08002085 ppgtt->debug_dump = gen6_dump_ppgtt;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002086
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002087 ppgtt->pd.base.ggtt_offset =
Michel Thierry07749ef2015-03-16 16:00:54 +00002088 ppgtt->node.start / PAGE_SIZE * sizeof(gen6_pte_t);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002089
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002090 ppgtt->pd_addr = (gen6_pte_t __iomem *)ggtt->gsm +
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002091 ppgtt->pd.base.ggtt_offset / sizeof(gen6_pte_t);
Ben Widawsky678d96f2015-03-16 16:00:56 +00002092
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002093 gen6_scratch_va_range(ppgtt, 0, ppgtt->base.total);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002094
Ben Widawsky678d96f2015-03-16 16:00:56 +00002095 gen6_write_page_range(dev_priv, &ppgtt->pd, 0, ppgtt->base.total);
2096
Thierry Reding440fd522015-01-23 09:05:06 +01002097 DRM_DEBUG_DRIVER("Allocated pde space (%lldM) at GTT entry: %llx\n",
Ben Widawskyc8d4c0d2013-12-06 14:11:07 -08002098 ppgtt->node.size >> 20,
2099 ppgtt->node.start / PAGE_SIZE);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002100
Daniel Vetterfa76da32014-08-06 20:19:54 +02002101 DRM_DEBUG("Adding PPGTT at offset %x\n",
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002102 ppgtt->pd.base.ggtt_offset << 10);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002103
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002104 return 0;
Daniel Vetter3440d262013-01-24 13:49:56 -08002105}
2106
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002107static int __hw_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetter3440d262013-01-24 13:49:56 -08002108{
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002109 ppgtt->base.dev = dev;
Daniel Vetter3440d262013-01-24 13:49:56 -08002110
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002111 if (INTEL_INFO(dev)->gen < 8)
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002112 return gen6_ppgtt_init(ppgtt);
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002113 else
Michel Thierryd7b26332015-04-08 12:13:34 +01002114 return gen8_ppgtt_init(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002115}
Mika Kuoppalac114f762015-06-25 18:35:13 +03002116
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002117static void i915_address_space_init(struct i915_address_space *vm,
2118 struct drm_i915_private *dev_priv)
2119{
2120 drm_mm_init(&vm->mm, vm->start, vm->total);
Chris Wilson91c8a322016-07-05 10:40:23 +01002121 vm->dev = &dev_priv->drm;
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002122 INIT_LIST_HEAD(&vm->active_list);
2123 INIT_LIST_HEAD(&vm->inactive_list);
2124 list_add_tail(&vm->global_link, &dev_priv->vm_list);
2125}
2126
Tim Gored5165eb2016-02-04 11:49:34 +00002127static void gtt_write_workarounds(struct drm_device *dev)
2128{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002129 struct drm_i915_private *dev_priv = to_i915(dev);
Tim Gored5165eb2016-02-04 11:49:34 +00002130
2131 /* This function is for gtt related workarounds. This function is
2132 * called on driver load and after a GPU reset, so you can place
2133 * workarounds here even if they get overwritten by GPU reset.
2134 */
2135 /* WaIncreaseDefaultTLBEntries:chv,bdw,skl,bxt */
2136 if (IS_BROADWELL(dev))
2137 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW);
2138 else if (IS_CHERRYVIEW(dev))
2139 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV);
2140 else if (IS_SKYLAKE(dev))
2141 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL);
2142 else if (IS_BROXTON(dev))
2143 I915_WRITE(GEN8_L3_LRA_1_GPGPU, GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT);
2144}
2145
Chris Wilsoncba6dba2016-05-05 11:22:47 +01002146static int i915_ppgtt_init(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt)
Daniel Vetterfa76da32014-08-06 20:19:54 +02002147{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002148 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002149 int ret = 0;
Ben Widawsky3ed124b2013-04-08 18:43:53 -07002150
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002151 ret = __hw_ppgtt_init(dev, ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002152 if (ret == 0) {
Ben Widawskyc7c48df2013-12-06 14:11:15 -08002153 kref_init(&ppgtt->ref);
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002154 i915_address_space_init(&ppgtt->base, dev_priv);
Ben Widawsky93bd8642013-07-16 16:50:06 -07002155 }
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002156
2157 return ret;
2158}
2159
Daniel Vetter82460d92014-08-06 20:19:53 +02002160int i915_ppgtt_init_hw(struct drm_device *dev)
2161{
Tim Gored5165eb2016-02-04 11:49:34 +00002162 gtt_write_workarounds(dev);
2163
Thomas Daniel671b50132014-08-20 16:24:50 +01002164 /* In the case of execlists, PPGTT is enabled by the context descriptor
2165 * and the PDPs are contained within the context itself. We don't
2166 * need to do anything here. */
2167 if (i915.enable_execlists)
2168 return 0;
2169
Daniel Vetter82460d92014-08-06 20:19:53 +02002170 if (!USES_PPGTT(dev))
2171 return 0;
2172
2173 if (IS_GEN6(dev))
2174 gen6_ppgtt_enable(dev);
2175 else if (IS_GEN7(dev))
2176 gen7_ppgtt_enable(dev);
2177 else if (INTEL_INFO(dev)->gen >= 8)
2178 gen8_ppgtt_enable(dev);
2179 else
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01002180 MISSING_CASE(INTEL_INFO(dev)->gen);
Daniel Vetter82460d92014-08-06 20:19:53 +02002181
John Harrison4ad2fd82015-06-18 13:11:20 +01002182 return 0;
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002183}
John Harrison4ad2fd82015-06-18 13:11:20 +01002184
Daniel Vetter4d884702014-08-06 15:04:47 +02002185struct i915_hw_ppgtt *
2186i915_ppgtt_create(struct drm_device *dev, struct drm_i915_file_private *fpriv)
2187{
2188 struct i915_hw_ppgtt *ppgtt;
2189 int ret;
2190
2191 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2192 if (!ppgtt)
2193 return ERR_PTR(-ENOMEM);
2194
2195 ret = i915_ppgtt_init(dev, ppgtt);
2196 if (ret) {
2197 kfree(ppgtt);
2198 return ERR_PTR(ret);
2199 }
2200
2201 ppgtt->file_priv = fpriv;
2202
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002203 trace_i915_ppgtt_create(&ppgtt->base);
2204
Daniel Vetter4d884702014-08-06 15:04:47 +02002205 return ppgtt;
2206}
2207
Daniel Vetteree960be2014-08-06 15:04:45 +02002208void i915_ppgtt_release(struct kref *kref)
2209{
2210 struct i915_hw_ppgtt *ppgtt =
2211 container_of(kref, struct i915_hw_ppgtt, ref);
2212
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +00002213 trace_i915_ppgtt_release(&ppgtt->base);
2214
Daniel Vetteree960be2014-08-06 15:04:45 +02002215 /* vmas should already be unbound */
2216 WARN_ON(!list_empty(&ppgtt->base.active_list));
2217 WARN_ON(!list_empty(&ppgtt->base.inactive_list));
2218
Daniel Vetter19dd1202014-08-06 15:04:55 +02002219 list_del(&ppgtt->base.global_link);
2220 drm_mm_takedown(&ppgtt->base.mm);
2221
Daniel Vetteree960be2014-08-06 15:04:45 +02002222 ppgtt->base.cleanup(&ppgtt->base);
2223 kfree(ppgtt);
2224}
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002225
Ben Widawskya81cc002013-01-18 12:30:31 -08002226extern int intel_iommu_gfx_mapped;
2227/* Certain Gen5 chipsets require require idling the GPU before
2228 * unmapping anything from the GTT when VT-d is enabled.
2229 */
Daniel Vetter2c642b02015-04-14 17:35:26 +02002230static bool needs_idle_maps(struct drm_device *dev)
Ben Widawskya81cc002013-01-18 12:30:31 -08002231{
2232#ifdef CONFIG_INTEL_IOMMU
2233 /* Query intel_iommu to see if we need the workaround. Presumably that
2234 * was loaded first.
2235 */
2236 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
2237 return true;
2238#endif
2239 return false;
2240}
2241
Ben Widawsky5c042282011-10-17 15:51:55 -07002242static bool do_idling(struct drm_i915_private *dev_priv)
2243{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002244 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky5c042282011-10-17 15:51:55 -07002245 bool ret = dev_priv->mm.interruptible;
2246
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002247 if (unlikely(ggtt->do_idle_maps)) {
Ben Widawsky5c042282011-10-17 15:51:55 -07002248 dev_priv->mm.interruptible = false;
Chris Wilson6e5a5be2016-06-24 14:55:57 +01002249 if (i915_gem_wait_for_idle(dev_priv)) {
2250 DRM_ERROR("Failed to wait for idle; VT'd may hang.\n");
Ben Widawsky5c042282011-10-17 15:51:55 -07002251 /* Wait a bit, in hopes it avoids the hang */
2252 udelay(10);
2253 }
2254 }
2255
2256 return ret;
2257}
2258
2259static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
2260{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002261 struct i915_ggtt *ggtt = &dev_priv->ggtt;
2262
2263 if (unlikely(ggtt->do_idle_maps))
Ben Widawsky5c042282011-10-17 15:51:55 -07002264 dev_priv->mm.interruptible = interruptible;
2265}
2266
Chris Wilsondc979972016-05-10 14:10:04 +01002267void i915_check_and_clear_faults(struct drm_i915_private *dev_priv)
Ben Widawsky828c7902013-10-16 09:21:30 -07002268{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002269 struct intel_engine_cs *engine;
Ben Widawsky828c7902013-10-16 09:21:30 -07002270
Chris Wilsondc979972016-05-10 14:10:04 +01002271 if (INTEL_INFO(dev_priv)->gen < 6)
Ben Widawsky828c7902013-10-16 09:21:30 -07002272 return;
2273
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002274 for_each_engine(engine, dev_priv) {
Ben Widawsky828c7902013-10-16 09:21:30 -07002275 u32 fault_reg;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002276 fault_reg = I915_READ(RING_FAULT_REG(engine));
Ben Widawsky828c7902013-10-16 09:21:30 -07002277 if (fault_reg & RING_FAULT_VALID) {
2278 DRM_DEBUG_DRIVER("Unexpected fault\n"
Paulo Zanoni59a5d292014-10-30 15:52:45 -02002279 "\tAddr: 0x%08lx\n"
Ben Widawsky828c7902013-10-16 09:21:30 -07002280 "\tAddress space: %s\n"
2281 "\tSource ID: %d\n"
2282 "\tType: %d\n",
2283 fault_reg & PAGE_MASK,
2284 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
2285 RING_FAULT_SRCID(fault_reg),
2286 RING_FAULT_FAULT_TYPE(fault_reg));
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002287 I915_WRITE(RING_FAULT_REG(engine),
Ben Widawsky828c7902013-10-16 09:21:30 -07002288 fault_reg & ~RING_FAULT_VALID);
2289 }
2290 }
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002291 POSTING_READ(RING_FAULT_REG(&dev_priv->engine[RCS]));
Ben Widawsky828c7902013-10-16 09:21:30 -07002292}
2293
Chris Wilson91e56492014-09-25 10:13:12 +01002294static void i915_ggtt_flush(struct drm_i915_private *dev_priv)
2295{
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002296 if (INTEL_INFO(dev_priv)->gen < 6) {
Chris Wilson91e56492014-09-25 10:13:12 +01002297 intel_gtt_chipset_flush();
2298 } else {
2299 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2300 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2301 }
2302}
2303
Ben Widawsky828c7902013-10-16 09:21:30 -07002304void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
2305{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002306 struct drm_i915_private *dev_priv = to_i915(dev);
2307 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawsky828c7902013-10-16 09:21:30 -07002308
2309 /* Don't bother messing with faults pre GEN6 as we have little
2310 * documentation supporting that it's a good idea.
2311 */
2312 if (INTEL_INFO(dev)->gen < 6)
2313 return;
2314
Chris Wilsondc979972016-05-10 14:10:04 +01002315 i915_check_and_clear_faults(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002316
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002317 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
2318 true);
Chris Wilson91e56492014-09-25 10:13:12 +01002319
2320 i915_ggtt_flush(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07002321}
2322
Daniel Vetter74163902012-02-15 23:50:21 +01002323int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002324{
Chris Wilson9da3da62012-06-01 15:20:22 +01002325 if (!dma_map_sg(&obj->base.dev->pdev->dev,
2326 obj->pages->sgl, obj->pages->nents,
2327 PCI_DMA_BIDIRECTIONAL))
2328 return -ENOSPC;
2329
2330 return 0;
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002331}
2332
Daniel Vetter2c642b02015-04-14 17:35:26 +02002333static void gen8_set_pte(void __iomem *addr, gen8_pte_t pte)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002334{
2335#ifdef writeq
2336 writeq(pte, addr);
2337#else
2338 iowrite32((u32)pte, addr);
2339 iowrite32(pte >> 32, addr + 4);
2340#endif
2341}
2342
Chris Wilsond6473f52016-06-10 14:22:59 +05302343static void gen8_ggtt_insert_page(struct i915_address_space *vm,
2344 dma_addr_t addr,
2345 uint64_t offset,
2346 enum i915_cache_level level,
2347 u32 unused)
2348{
2349 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2350 gen8_pte_t __iomem *pte =
2351 (gen8_pte_t __iomem *)dev_priv->ggtt.gsm +
2352 (offset >> PAGE_SHIFT);
2353 int rpm_atomic_seq;
2354
2355 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2356
2357 gen8_set_pte(pte, gen8_pte_encode(addr, level, true));
2358
2359 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2360 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2361
2362 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2363}
2364
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002365static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
2366 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002367 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302368 enum i915_cache_level level, u32 unused)
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002369{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002370 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002371 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002372 struct sgt_iter sgt_iter;
2373 gen8_pte_t __iomem *gtt_entries;
2374 gen8_pte_t gtt_entry;
2375 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002376 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002377 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002378
2379 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002380
Dave Gordon85d12252016-05-20 11:54:06 +01002381 gtt_entries = (gen8_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2382
2383 for_each_sgt_dma(addr, sgt_iter, st) {
2384 gtt_entry = gen8_pte_encode(addr, level, true);
2385 gen8_set_pte(&gtt_entries[i++], gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002386 }
2387
2388 /*
2389 * XXX: This serves as a posting read to make sure that the PTE has
2390 * actually been updated. There is some concern that even though
2391 * registers and PTEs are within the same BAR that they are potentially
2392 * of NUMA access patterns. Therefore, even with the way we assume
2393 * hardware should work, we must keep this posting read for paranoia.
2394 */
2395 if (i != 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002396 WARN_ON(readq(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002397
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002398 /* This next bit makes the above posting read even more important. We
2399 * want to flush the TLBs only after we're certain all the PTE updates
2400 * have finished.
2401 */
2402 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2403 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002404
2405 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002406}
2407
Chris Wilsonc1403302015-11-18 15:19:39 +00002408struct insert_entries {
2409 struct i915_address_space *vm;
2410 struct sg_table *st;
2411 uint64_t start;
2412 enum i915_cache_level level;
2413 u32 flags;
2414};
2415
2416static int gen8_ggtt_insert_entries__cb(void *_arg)
2417{
2418 struct insert_entries *arg = _arg;
2419 gen8_ggtt_insert_entries(arg->vm, arg->st,
2420 arg->start, arg->level, arg->flags);
2421 return 0;
2422}
2423
2424static void gen8_ggtt_insert_entries__BKL(struct i915_address_space *vm,
2425 struct sg_table *st,
2426 uint64_t start,
2427 enum i915_cache_level level,
2428 u32 flags)
2429{
2430 struct insert_entries arg = { vm, st, start, level, flags };
2431 stop_machine(gen8_ggtt_insert_entries__cb, &arg, NULL);
2432}
2433
Chris Wilsond6473f52016-06-10 14:22:59 +05302434static void gen6_ggtt_insert_page(struct i915_address_space *vm,
2435 dma_addr_t addr,
2436 uint64_t offset,
2437 enum i915_cache_level level,
2438 u32 flags)
2439{
2440 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2441 gen6_pte_t __iomem *pte =
2442 (gen6_pte_t __iomem *)dev_priv->ggtt.gsm +
2443 (offset >> PAGE_SHIFT);
2444 int rpm_atomic_seq;
2445
2446 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2447
2448 iowrite32(vm->pte_encode(addr, level, true, flags), pte);
2449
2450 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2451 POSTING_READ(GFX_FLSH_CNTL_GEN6);
2452
2453 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2454}
2455
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002456/*
2457 * Binds an object into the global gtt with the specified cache level. The object
2458 * will be accessible to the GPU via commands whose operands reference offsets
2459 * within the global GTT as well as accessible by the GPU through the GMADR
2460 * mapped BAR (dev_priv->mm.gtt->gtt).
2461 */
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002462static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002463 struct sg_table *st,
Ben Widawsky782f1492014-02-20 11:50:33 -08002464 uint64_t start,
Akash Goel24f3a8c2014-06-17 10:59:42 +05302465 enum i915_cache_level level, u32 flags)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002466{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002467 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002468 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Dave Gordon85d12252016-05-20 11:54:06 +01002469 struct sgt_iter sgt_iter;
2470 gen6_pte_t __iomem *gtt_entries;
2471 gen6_pte_t gtt_entry;
2472 dma_addr_t addr;
Imre Deakbe694592015-12-15 20:10:38 +02002473 int rpm_atomic_seq;
Dave Gordon85d12252016-05-20 11:54:06 +01002474 int i = 0;
Imre Deakbe694592015-12-15 20:10:38 +02002475
2476 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002477
Dave Gordon85d12252016-05-20 11:54:06 +01002478 gtt_entries = (gen6_pte_t __iomem *)ggtt->gsm + (start >> PAGE_SHIFT);
2479
2480 for_each_sgt_dma(addr, sgt_iter, st) {
2481 gtt_entry = vm->pte_encode(addr, level, true, flags);
2482 iowrite32(gtt_entry, &gtt_entries[i++]);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002483 }
2484
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002485 /* XXX: This serves as a posting read to make sure that the PTE has
2486 * actually been updated. There is some concern that even though
2487 * registers and PTEs are within the same BAR that they are potentially
2488 * of NUMA access patterns. Therefore, even with the way we assume
2489 * hardware should work, we must keep this posting read for paranoia.
2490 */
Dave Gordon85d12252016-05-20 11:54:06 +01002491 if (i != 0)
2492 WARN_ON(readl(&gtt_entries[i-1]) != gtt_entry);
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08002493
2494 /* This next bit makes the above posting read even more important. We
2495 * want to flush the TLBs only after we're certain all the PTE updates
2496 * have finished.
2497 */
2498 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
2499 POSTING_READ(GFX_FLSH_CNTL_GEN6);
Imre Deakbe694592015-12-15 20:10:38 +02002500
2501 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002502}
2503
Chris Wilsonf7770bf2016-05-14 07:26:35 +01002504static void nop_clear_range(struct i915_address_space *vm,
2505 uint64_t start,
2506 uint64_t length,
2507 bool use_scratch)
2508{
2509}
2510
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002511static void gen8_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002512 uint64_t start,
2513 uint64_t length,
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002514 bool use_scratch)
2515{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002516 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002517 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002518 unsigned first_entry = start >> PAGE_SHIFT;
2519 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002520 gen8_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002521 (gen8_pte_t __iomem *)ggtt->gsm + first_entry;
2522 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002523 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002524 int rpm_atomic_seq;
2525
2526 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002527
2528 if (WARN(num_entries > max_entries,
2529 "First entry = %d; Num entries = %d (max=%d)\n",
2530 first_entry, num_entries, max_entries))
2531 num_entries = max_entries;
2532
Mika Kuoppalac114f762015-06-25 18:35:13 +03002533 scratch_pte = gen8_pte_encode(px_dma(vm->scratch_page),
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002534 I915_CACHE_LLC,
2535 use_scratch);
2536 for (i = 0; i < num_entries; i++)
2537 gen8_set_pte(&gtt_base[i], scratch_pte);
2538 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002539
2540 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Ben Widawsky94ec8f62013-11-02 21:07:18 -07002541}
2542
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002543static void gen6_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002544 uint64_t start,
2545 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002546 bool use_scratch)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002547{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002548 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Chris Wilsonce7fda22016-04-28 09:56:38 +01002549 struct i915_ggtt *ggtt = i915_vm_to_ggtt(vm);
Ben Widawsky782f1492014-02-20 11:50:33 -08002550 unsigned first_entry = start >> PAGE_SHIFT;
2551 unsigned num_entries = length >> PAGE_SHIFT;
Michel Thierry07749ef2015-03-16 16:00:54 +00002552 gen6_pte_t scratch_pte, __iomem *gtt_base =
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002553 (gen6_pte_t __iomem *)ggtt->gsm + first_entry;
2554 const int max_entries = ggtt_total_entries(ggtt) - first_entry;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002555 int i;
Imre Deakbe694592015-12-15 20:10:38 +02002556 int rpm_atomic_seq;
2557
2558 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002559
2560 if (WARN(num_entries > max_entries,
2561 "First entry = %d; Num entries = %d (max=%d)\n",
2562 first_entry, num_entries, max_entries))
2563 num_entries = max_entries;
2564
Mika Kuoppalac114f762015-06-25 18:35:13 +03002565 scratch_pte = vm->pte_encode(px_dma(vm->scratch_page),
2566 I915_CACHE_LLC, use_scratch, 0);
Ben Widawsky828c7902013-10-16 09:21:30 -07002567
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002568 for (i = 0; i < num_entries; i++)
2569 iowrite32(scratch_pte, &gtt_base[i]);
2570 readl(gtt_base);
Imre Deakbe694592015-12-15 20:10:38 +02002571
2572 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002573}
2574
Chris Wilsond6473f52016-06-10 14:22:59 +05302575static void i915_ggtt_insert_page(struct i915_address_space *vm,
2576 dma_addr_t addr,
2577 uint64_t offset,
2578 enum i915_cache_level cache_level,
2579 u32 unused)
2580{
2581 struct drm_i915_private *dev_priv = to_i915(vm->dev);
2582 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2583 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
2584 int rpm_atomic_seq;
2585
2586 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2587
2588 intel_gtt_insert_page(addr, offset >> PAGE_SHIFT, flags);
2589
2590 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2591}
2592
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002593static void i915_ggtt_insert_entries(struct i915_address_space *vm,
2594 struct sg_table *pages,
2595 uint64_t start,
2596 enum i915_cache_level cache_level, u32 unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002597{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002598 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002599 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
2600 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
Imre Deakbe694592015-12-15 20:10:38 +02002601 int rpm_atomic_seq;
2602
2603 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002604
Daniel Vetterd369d2d2015-04-14 17:35:25 +02002605 intel_gtt_insert_sg_entries(pages, start >> PAGE_SHIFT, flags);
Daniel Vetter08755462015-04-20 09:04:05 -07002606
Imre Deakbe694592015-12-15 20:10:38 +02002607 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
2608
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002609}
2610
Ben Widawsky853ba5d2013-07-16 16:50:05 -07002611static void i915_ggtt_clear_range(struct i915_address_space *vm,
Ben Widawsky782f1492014-02-20 11:50:33 -08002612 uint64_t start,
2613 uint64_t length,
Ben Widawsky828c7902013-10-16 09:21:30 -07002614 bool unused)
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002615{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002616 struct drm_i915_private *dev_priv = to_i915(vm->dev);
Ben Widawsky782f1492014-02-20 11:50:33 -08002617 unsigned first_entry = start >> PAGE_SHIFT;
2618 unsigned num_entries = length >> PAGE_SHIFT;
Imre Deakbe694592015-12-15 20:10:38 +02002619 int rpm_atomic_seq;
2620
2621 rpm_atomic_seq = assert_rpm_atomic_begin(dev_priv);
2622
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002623 intel_gtt_clear_range(first_entry, num_entries);
Imre Deakbe694592015-12-15 20:10:38 +02002624
2625 assert_rpm_atomic_end(dev_priv, rpm_atomic_seq);
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002626}
2627
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002628static int ggtt_bind_vma(struct i915_vma *vma,
2629 enum i915_cache_level cache_level,
2630 u32 flags)
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002631{
Daniel Vetter0a878712015-10-15 14:23:01 +02002632 struct drm_i915_gem_object *obj = vma->obj;
2633 u32 pte_flags = 0;
2634 int ret;
2635
2636 ret = i915_get_ggtt_vma_pages(vma);
2637 if (ret)
2638 return ret;
2639
2640 /* Currently applicable only to VLV */
2641 if (obj->gt_ro)
2642 pte_flags |= PTE_READ_ONLY;
2643
2644 vma->vm->insert_entries(vma->vm, vma->ggtt_view.pages,
2645 vma->node.start,
2646 cache_level, pte_flags);
2647
2648 /*
2649 * Without aliasing PPGTT there's no difference between
2650 * GLOBAL/LOCAL_BIND, it's all the same ptes. Hence unconditionally
2651 * upgrade to both bound if we bind either to avoid double-binding.
2652 */
2653 vma->bound |= GLOBAL_BIND | LOCAL_BIND;
2654
2655 return 0;
2656}
2657
2658static int aliasing_gtt_bind_vma(struct i915_vma *vma,
2659 enum i915_cache_level cache_level,
2660 u32 flags)
2661{
Chris Wilson321d1782015-11-20 10:27:18 +00002662 u32 pte_flags;
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002663 int ret;
2664
2665 ret = i915_get_ggtt_vma_pages(vma);
2666 if (ret)
2667 return ret;
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08002668
Akash Goel24f3a8c2014-06-17 10:59:42 +05302669 /* Currently applicable only to VLV */
Chris Wilson321d1782015-11-20 10:27:18 +00002670 pte_flags = 0;
2671 if (vma->obj->gt_ro)
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002672 pte_flags |= PTE_READ_ONLY;
Akash Goel24f3a8c2014-06-17 10:59:42 +05302673
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002674
Daniel Vetter0a878712015-10-15 14:23:01 +02002675 if (flags & GLOBAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002676 vma->vm->insert_entries(vma->vm,
2677 vma->ggtt_view.pages,
Daniel Vetter08755462015-04-20 09:04:05 -07002678 vma->node.start,
2679 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002680 }
Daniel Vetter74898d72012-02-15 23:50:22 +01002681
Daniel Vetter0a878712015-10-15 14:23:01 +02002682 if (flags & LOCAL_BIND) {
Chris Wilson321d1782015-11-20 10:27:18 +00002683 struct i915_hw_ppgtt *appgtt =
2684 to_i915(vma->vm->dev)->mm.aliasing_ppgtt;
2685 appgtt->base.insert_entries(&appgtt->base,
2686 vma->ggtt_view.pages,
Ben Widawsky782f1492014-02-20 11:50:33 -08002687 vma->node.start,
Daniel Vetterf329f5f2015-04-14 17:35:15 +02002688 cache_level, pte_flags);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002689 }
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02002690
2691 return 0;
Ben Widawsky6f65e292013-12-06 14:10:56 -08002692}
2693
2694static void ggtt_unbind_vma(struct i915_vma *vma)
2695{
2696 struct drm_device *dev = vma->vm->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002697 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002698 struct drm_i915_gem_object *obj = vma->obj;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002699 const uint64_t size = min_t(uint64_t,
2700 obj->base.size,
2701 vma->node.size);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002702
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002703 if (vma->bound & GLOBAL_BIND) {
Ben Widawsky782f1492014-02-20 11:50:33 -08002704 vma->vm->clear_range(vma->vm,
2705 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002706 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002707 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002708 }
2709
Daniel Vetter08755462015-04-20 09:04:05 -07002710 if (dev_priv->mm.aliasing_ppgtt && vma->bound & LOCAL_BIND) {
Ben Widawsky6f65e292013-12-06 14:10:56 -08002711 struct i915_hw_ppgtt *appgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002712
Ben Widawsky6f65e292013-12-06 14:10:56 -08002713 appgtt->base.clear_range(&appgtt->base,
Ben Widawsky782f1492014-02-20 11:50:33 -08002714 vma->node.start,
Joonas Lahtinen06615ee2015-04-24 15:09:03 +03002715 size,
Ben Widawsky6f65e292013-12-06 14:10:56 -08002716 true);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002717 }
Daniel Vetter74163902012-02-15 23:50:21 +01002718}
2719
2720void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
2721{
Ben Widawsky5c042282011-10-17 15:51:55 -07002722 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002723 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky5c042282011-10-17 15:51:55 -07002724 bool interruptible;
2725
2726 interruptible = do_idling(dev_priv);
2727
Imre Deak5ec5b512015-07-08 19:18:59 +03002728 dma_unmap_sg(&dev->pdev->dev, obj->pages->sgl, obj->pages->nents,
2729 PCI_DMA_BIDIRECTIONAL);
Ben Widawsky5c042282011-10-17 15:51:55 -07002730
2731 undo_idling(dev_priv, interruptible);
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002732}
Daniel Vetter644ec022012-03-26 09:45:40 +02002733
Chris Wilson42d6ab42012-07-26 11:49:32 +01002734static void i915_gtt_color_adjust(struct drm_mm_node *node,
2735 unsigned long color,
Thierry Reding440fd522015-01-23 09:05:06 +01002736 u64 *start,
2737 u64 *end)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002738{
2739 if (node->color != color)
2740 *start += 4096;
2741
2742 if (!list_empty(&node->node_list)) {
2743 node = list_entry(node->node_list.next,
2744 struct drm_mm_node,
2745 node_list);
2746 if (node->allocated && node->color != color)
2747 *end -= 4096;
2748 }
2749}
Ben Widawskyfbe5d362013-11-04 19:56:49 -08002750
Daniel Vetterf548c0e2014-11-19 21:40:13 +01002751static int i915_gem_setup_global_gtt(struct drm_device *dev,
Michel Thierry088e0df2015-08-07 17:40:17 +01002752 u64 start,
2753 u64 mappable_end,
2754 u64 end)
Daniel Vetter644ec022012-03-26 09:45:40 +02002755{
Ben Widawskye78891c2013-01-25 16:41:04 -08002756 /* Let GEM Manage all of the aperture.
2757 *
2758 * However, leave one page at the end still bound to the scratch page.
2759 * There are a number of places where the hardware apparently prefetches
2760 * past the end of the object, and we've seen multiple hangs with the
2761 * GPU head pointer stuck in a batchbuffer bound at the last page of the
2762 * aperture. One page should be enough to keep any prefetching inside
2763 * of the aperture.
2764 */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002765 struct drm_i915_private *dev_priv = to_i915(dev);
2766 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsoned2f3452012-11-15 11:32:19 +00002767 struct drm_mm_node *entry;
2768 struct drm_i915_gem_object *obj;
2769 unsigned long hole_start, hole_end;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002770 int ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02002771
Ben Widawsky35451cb2013-01-17 12:45:13 -08002772 BUG_ON(mappable_end > end);
2773
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002774 ggtt->base.start = start;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002775
Michał Winiarskia2cad9d2015-09-16 11:49:00 +02002776 /* Subtract the guard page before address space initialization to
2777 * shrink the range used by drm_mm */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002778 ggtt->base.total = end - start - PAGE_SIZE;
2779 i915_address_space_init(&ggtt->base, dev_priv);
2780 ggtt->base.total += PAGE_SIZE;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002781
Zhi Wangb02d22a2016-06-16 08:06:59 -04002782 ret = intel_vgt_balloon(dev_priv);
2783 if (ret)
2784 return ret;
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002785
Chris Wilson42d6ab42012-07-26 11:49:32 +01002786 if (!HAS_LLC(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002787 ggtt->base.mm.color_adjust = i915_gtt_color_adjust;
Daniel Vetter644ec022012-03-26 09:45:40 +02002788
Chris Wilsoned2f3452012-11-15 11:32:19 +00002789 /* Mark any preallocated objects as occupied */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002790 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002791 struct i915_vma *vma = i915_gem_obj_to_vma(obj, &ggtt->base);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002792
Michel Thierry088e0df2015-08-07 17:40:17 +01002793 DRM_DEBUG_KMS("reserving preallocated space: %llx + %zx\n",
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002794 i915_gem_obj_ggtt_offset(obj), obj->base.size);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002795
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002796 WARN_ON(i915_gem_obj_ggtt_bound(obj));
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002797 ret = drm_mm_reserve_node(&ggtt->base.mm, &vma->node);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002798 if (ret) {
2799 DRM_DEBUG_KMS("Reservation failed: %i\n", ret);
2800 return ret;
2801 }
Tvrtko Ursulinaff43762014-10-24 12:42:33 +01002802 vma->bound |= GLOBAL_BIND;
Chris Wilsond0710ab2015-11-20 14:16:39 +00002803 __i915_vma_set_map_and_fenceable(vma);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002804 list_add_tail(&vma->vm_link, &ggtt->base.inactive_list);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002805 }
2806
Chris Wilsoned2f3452012-11-15 11:32:19 +00002807 /* Clear any non-preallocated blocks */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002808 drm_mm_for_each_hole(entry, &ggtt->base.mm, hole_start, hole_end) {
Chris Wilsoned2f3452012-11-15 11:32:19 +00002809 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
2810 hole_start, hole_end);
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002811 ggtt->base.clear_range(&ggtt->base, hole_start,
Ben Widawsky782f1492014-02-20 11:50:33 -08002812 hole_end - hole_start, true);
Chris Wilsoned2f3452012-11-15 11:32:19 +00002813 }
2814
2815 /* And finally clear the reserved guard page */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002816 ggtt->base.clear_range(&ggtt->base, end - PAGE_SIZE, PAGE_SIZE, true);
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002817
Daniel Vetterfa76da32014-08-06 20:19:54 +02002818 if (USES_PPGTT(dev) && !USES_FULL_PPGTT(dev)) {
2819 struct i915_hw_ppgtt *ppgtt;
2820
2821 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
2822 if (!ppgtt)
2823 return -ENOMEM;
2824
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002825 ret = __hw_ppgtt_init(dev, ppgtt);
Michel Thierry4933d512015-03-24 15:46:22 +00002826 if (ret) {
Daniel Vetter061dd492015-04-14 17:35:13 +02002827 ppgtt->base.cleanup(&ppgtt->base);
Michel Thierry4933d512015-03-24 15:46:22 +00002828 kfree(ppgtt);
Daniel Vetterfa76da32014-08-06 20:19:54 +02002829 return ret;
Michel Thierry4933d512015-03-24 15:46:22 +00002830 }
Daniel Vetterfa76da32014-08-06 20:19:54 +02002831
Daniel Vetter5c5f6452015-04-14 17:35:14 +02002832 if (ppgtt->base.allocate_va_range)
2833 ret = ppgtt->base.allocate_va_range(&ppgtt->base, 0,
2834 ppgtt->base.total);
2835 if (ret) {
2836 ppgtt->base.cleanup(&ppgtt->base);
2837 kfree(ppgtt);
2838 return ret;
2839 }
2840
2841 ppgtt->base.clear_range(&ppgtt->base,
2842 ppgtt->base.start,
2843 ppgtt->base.total,
2844 true);
2845
Daniel Vetterfa76da32014-08-06 20:19:54 +02002846 dev_priv->mm.aliasing_ppgtt = ppgtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002847 WARN_ON(ggtt->base.bind_vma != ggtt_bind_vma);
2848 ggtt->base.bind_vma = aliasing_gtt_bind_vma;
Daniel Vetterfa76da32014-08-06 20:19:54 +02002849 }
2850
Daniel Vetter6c5566a2014-08-06 15:04:50 +02002851 return 0;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002852}
2853
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002854/**
2855 * i915_gem_init_ggtt - Initialize GEM for Global GTT
2856 * @dev: DRM device
2857 */
2858void i915_gem_init_ggtt(struct drm_device *dev)
Ben Widawskyd7e50082012-12-18 10:31:25 -08002859{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002860 struct drm_i915_private *dev_priv = to_i915(dev);
2861 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskyd7e50082012-12-18 10:31:25 -08002862
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002863 i915_gem_setup_global_gtt(dev, 0, ggtt->mappable_end, ggtt->base.total);
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002864}
2865
Joonas Lahtinend85489d2016-03-24 16:47:46 +02002866/**
2867 * i915_ggtt_cleanup_hw - Clean up GGTT hardware initialization
2868 * @dev: DRM device
2869 */
2870void i915_ggtt_cleanup_hw(struct drm_device *dev)
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002871{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002872 struct drm_i915_private *dev_priv = to_i915(dev);
2873 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002874
Daniel Vetter70e32542014-08-06 15:04:57 +02002875 if (dev_priv->mm.aliasing_ppgtt) {
2876 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2877
2878 ppgtt->base.cleanup(&ppgtt->base);
Matthew Auld3871f422016-08-05 19:04:40 +01002879 kfree(ppgtt);
Daniel Vetter70e32542014-08-06 15:04:57 +02002880 }
2881
Imre Deaka4eba472016-01-19 15:26:32 +02002882 i915_gem_cleanup_stolen(dev);
2883
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002884 if (drm_mm_initialized(&ggtt->base.mm)) {
Zhi Wangb02d22a2016-06-16 08:06:59 -04002885 intel_vgt_deballoon(dev_priv);
Yu Zhang5dda8fa2015-02-10 19:05:48 +08002886
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002887 drm_mm_takedown(&ggtt->base.mm);
2888 list_del(&ggtt->base.global_link);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002889 }
2890
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002891 ggtt->base.cleanup(&ggtt->base);
Daniel Vetter90d0a0e2014-08-06 15:04:56 +02002892}
Daniel Vetter70e32542014-08-06 15:04:57 +02002893
Daniel Vetter2c642b02015-04-14 17:35:26 +02002894static unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002895{
2896 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
2897 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
2898 return snb_gmch_ctl << 20;
2899}
2900
Daniel Vetter2c642b02015-04-14 17:35:26 +02002901static unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002902{
2903 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
2904 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
2905 if (bdw_gmch_ctl)
2906 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
Ben Widawsky562d55d2014-05-27 16:53:08 -07002907
2908#ifdef CONFIG_X86_32
2909 /* Limit 32b platforms to a 2GB GGTT: 4 << 20 / pte size * PAGE_SIZE */
2910 if (bdw_gmch_ctl > 4)
2911 bdw_gmch_ctl = 4;
2912#endif
2913
Ben Widawsky9459d252013-11-03 16:53:55 -08002914 return bdw_gmch_ctl << 20;
2915}
2916
Daniel Vetter2c642b02015-04-14 17:35:26 +02002917static unsigned int chv_get_total_gtt_size(u16 gmch_ctrl)
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002918{
2919 gmch_ctrl >>= SNB_GMCH_GGMS_SHIFT;
2920 gmch_ctrl &= SNB_GMCH_GGMS_MASK;
2921
2922 if (gmch_ctrl)
2923 return 1 << (20 + gmch_ctrl);
2924
2925 return 0;
2926}
2927
Daniel Vetter2c642b02015-04-14 17:35:26 +02002928static size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08002929{
2930 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
2931 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
2932 return snb_gmch_ctl << 25; /* 32 MB units */
2933}
2934
Daniel Vetter2c642b02015-04-14 17:35:26 +02002935static size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
Ben Widawsky9459d252013-11-03 16:53:55 -08002936{
2937 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2938 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
2939 return bdw_gmch_ctl << 25; /* 32 MB units */
2940}
2941
Damien Lespiaud7f25f22014-05-08 22:19:40 +03002942static size_t chv_get_stolen_size(u16 gmch_ctrl)
2943{
2944 gmch_ctrl >>= SNB_GMCH_GMS_SHIFT;
2945 gmch_ctrl &= SNB_GMCH_GMS_MASK;
2946
2947 /*
2948 * 0x0 to 0x10: 32MB increments starting at 0MB
2949 * 0x11 to 0x16: 4MB increments starting at 8MB
2950 * 0x17 to 0x1d: 4MB increments start at 36MB
2951 */
2952 if (gmch_ctrl < 0x11)
2953 return gmch_ctrl << 25;
2954 else if (gmch_ctrl < 0x17)
2955 return (gmch_ctrl - 0x11 + 2) << 22;
2956 else
2957 return (gmch_ctrl - 0x17 + 9) << 22;
2958}
2959
Damien Lespiau66375012014-01-09 18:02:46 +00002960static size_t gen9_get_stolen_size(u16 gen9_gmch_ctl)
2961{
2962 gen9_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
2963 gen9_gmch_ctl &= BDW_GMCH_GMS_MASK;
2964
2965 if (gen9_gmch_ctl < 0xf0)
2966 return gen9_gmch_ctl << 25; /* 32 MB units */
2967 else
2968 /* 4MB increments starting at 0xf0 for 4MB */
2969 return (gen9_gmch_ctl - 0xf0 + 1) << 22;
2970}
2971
Ben Widawsky63340132013-11-04 19:32:22 -08002972static int ggtt_probe_common(struct drm_device *dev,
2973 size_t gtt_size)
2974{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002975 struct drm_i915_private *dev_priv = to_i915(dev);
2976 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03002977 struct i915_page_scratch *scratch_page;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002978 phys_addr_t ggtt_phys_addr;
Ben Widawsky63340132013-11-04 19:32:22 -08002979
2980 /* For Modern GENs the PTEs and register space are split in the BAR */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002981 ggtt_phys_addr = pci_resource_start(dev->pdev, 0) +
2982 (pci_resource_len(dev->pdev, 0) / 2);
Ben Widawsky63340132013-11-04 19:32:22 -08002983
Imre Deak2a073f892015-03-27 13:07:33 +02002984 /*
2985 * On BXT writes larger than 64 bit to the GTT pagetable range will be
2986 * dropped. For WC mappings in general we have 64 byte burst writes
2987 * when the WC buffer is flushed, so we can't use it, but have to
2988 * resort to an uncached mapping. The WC issue is easily caught by the
2989 * readback check when writing GTT PTE entries.
2990 */
2991 if (IS_BROXTON(dev))
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002992 ggtt->gsm = ioremap_nocache(ggtt_phys_addr, gtt_size);
Imre Deak2a073f892015-03-27 13:07:33 +02002993 else
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03002994 ggtt->gsm = ioremap_wc(ggtt_phys_addr, gtt_size);
2995 if (!ggtt->gsm) {
Ben Widawsky63340132013-11-04 19:32:22 -08002996 DRM_ERROR("Failed to map the gtt page table\n");
2997 return -ENOMEM;
2998 }
2999
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003000 scratch_page = alloc_scratch_page(dev);
3001 if (IS_ERR(scratch_page)) {
Ben Widawsky63340132013-11-04 19:32:22 -08003002 DRM_ERROR("Scratch setup failed\n");
3003 /* iounmap will also get called at remove, but meh */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003004 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003005 return PTR_ERR(scratch_page);
Ben Widawsky63340132013-11-04 19:32:22 -08003006 }
3007
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003008 ggtt->base.scratch_page = scratch_page;
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003009
3010 return 0;
Ben Widawsky63340132013-11-04 19:32:22 -08003011}
3012
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003013/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
3014 * bits. When using advanced contexts each context stores its own PAT, but
3015 * writing this data shouldn't be harmful even in those cases. */
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003016static void bdw_setup_private_ppat(struct drm_i915_private *dev_priv)
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003017{
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003018 uint64_t pat;
3019
3020 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
3021 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
3022 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
3023 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
3024 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
3025 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
3026 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
3027 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
3028
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03003029 if (!USES_PPGTT(dev_priv))
Rodrigo Vivid6a8b722014-11-05 16:56:36 -08003030 /* Spec: "For GGTT, there is NO pat_sel[2:0] from the entry,
3031 * so RTL will always use the value corresponding to
3032 * pat_sel = 000".
3033 * So let's disable cache for GGTT to avoid screen corruptions.
3034 * MOCS still can be used though.
3035 * - System agent ggtt writes (i.e. cpu gtt mmaps) already work
3036 * before this patch, i.e. the same uncached + snooping access
3037 * like on gen6/7 seems to be in effect.
3038 * - So this just fixes blitter/render access. Again it looks
3039 * like it's not just uncached access, but uncached + snooping.
3040 * So we can still hold onto all our assumptions wrt cpu
3041 * clflushing on LLC machines.
3042 */
3043 pat = GEN8_PPAT(0, GEN8_PPAT_UC);
3044
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003045 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
3046 * write would work. */
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003047 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3048 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003049}
3050
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003051static void chv_setup_private_ppat(struct drm_i915_private *dev_priv)
3052{
3053 uint64_t pat;
3054
3055 /*
3056 * Map WB on BDW to snooped on CHV.
3057 *
3058 * Only the snoop bit has meaning for CHV, the rest is
3059 * ignored.
3060 *
Ville Syrjäläcf3d2622014-11-14 21:02:44 +02003061 * The hardware will never snoop for certain types of accesses:
3062 * - CPU GTT (GMADR->GGTT->no snoop->memory)
3063 * - PPGTT page tables
3064 * - some other special cycles
3065 *
3066 * As with BDW, we also need to consider the following for GT accesses:
3067 * "For GGTT, there is NO pat_sel[2:0] from the entry,
3068 * so RTL will always use the value corresponding to
3069 * pat_sel = 000".
3070 * Which means we must set the snoop bit in PAT entry 0
3071 * in order to keep the global status page working.
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003072 */
3073 pat = GEN8_PPAT(0, CHV_PPAT_SNOOP) |
3074 GEN8_PPAT(1, 0) |
3075 GEN8_PPAT(2, 0) |
3076 GEN8_PPAT(3, 0) |
3077 GEN8_PPAT(4, CHV_PPAT_SNOOP) |
3078 GEN8_PPAT(5, CHV_PPAT_SNOOP) |
3079 GEN8_PPAT(6, CHV_PPAT_SNOOP) |
3080 GEN8_PPAT(7, CHV_PPAT_SNOOP);
3081
Ville Syrjälä7e435ad2015-09-18 20:03:25 +03003082 I915_WRITE(GEN8_PRIVATE_PAT_LO, pat);
3083 I915_WRITE(GEN8_PRIVATE_PAT_HI, pat >> 32);
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003084}
3085
Joonas Lahtinend507d732016-03-18 10:42:58 +02003086static int gen8_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawsky63340132013-11-04 19:32:22 -08003087{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003088 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003089 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky63340132013-11-04 19:32:22 -08003090 u16 snb_gmch_ctl;
3091 int ret;
3092
3093 /* TODO: We're not aware of mappable constraints on gen8 yet */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003094 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3095 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky63340132013-11-04 19:32:22 -08003096
3097 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
3098 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
3099
3100 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
3101
Damien Lespiau66375012014-01-09 18:02:46 +00003102 if (INTEL_INFO(dev)->gen >= 9) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003103 ggtt->stolen_size = gen9_get_stolen_size(snb_gmch_ctl);
3104 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiau66375012014-01-09 18:02:46 +00003105 } else if (IS_CHERRYVIEW(dev)) {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003106 ggtt->stolen_size = chv_get_stolen_size(snb_gmch_ctl);
3107 ggtt->size = chv_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003108 } else {
Joonas Lahtinend507d732016-03-18 10:42:58 +02003109 ggtt->stolen_size = gen8_get_stolen_size(snb_gmch_ctl);
3110 ggtt->size = gen8_get_total_gtt_size(snb_gmch_ctl);
Damien Lespiaud7f25f22014-05-08 22:19:40 +03003111 }
Ben Widawsky63340132013-11-04 19:32:22 -08003112
Joonas Lahtinend507d732016-03-18 10:42:58 +02003113 ggtt->base.total = (ggtt->size / sizeof(gen8_pte_t)) << PAGE_SHIFT;
Ben Widawsky63340132013-11-04 19:32:22 -08003114
Sumit Singh5a4e33a2015-03-17 11:39:31 +02003115 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
Ville Syrjäläee0ce472014-04-09 13:28:01 +03003116 chv_setup_private_ppat(dev_priv);
3117 else
3118 bdw_setup_private_ppat(dev_priv);
Ben Widawskyfbe5d362013-11-04 19:56:49 -08003119
Joonas Lahtinend507d732016-03-18 10:42:58 +02003120 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawsky63340132013-11-04 19:32:22 -08003121
Joonas Lahtinend507d732016-03-18 10:42:58 +02003122 ggtt->base.bind_vma = ggtt_bind_vma;
3123 ggtt->base.unbind_vma = ggtt_unbind_vma;
Chris Wilsond6473f52016-06-10 14:22:59 +05303124 ggtt->base.insert_page = gen8_ggtt_insert_page;
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003125 ggtt->base.clear_range = nop_clear_range;
Chris Wilson48f112f2016-06-24 14:07:14 +01003126 if (!USES_FULL_PPGTT(dev_priv) || intel_scanout_needs_vtd_wa(dev_priv))
Chris Wilsonf7770bf2016-05-14 07:26:35 +01003127 ggtt->base.clear_range = gen8_ggtt_clear_range;
3128
3129 ggtt->base.insert_entries = gen8_ggtt_insert_entries;
3130 if (IS_CHERRYVIEW(dev_priv))
3131 ggtt->base.insert_entries = gen8_ggtt_insert_entries__BKL;
3132
Ben Widawsky63340132013-11-04 19:32:22 -08003133 return ret;
3134}
3135
Joonas Lahtinend507d732016-03-18 10:42:58 +02003136static int gen6_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003137{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003138 struct drm_device *dev = ggtt->base.dev;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003139 u16 snb_gmch_ctl;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003140 int ret;
3141
Joonas Lahtinend507d732016-03-18 10:42:58 +02003142 ggtt->mappable_base = pci_resource_start(dev->pdev, 2);
3143 ggtt->mappable_end = pci_resource_len(dev->pdev, 2);
Ben Widawsky41907dd2013-02-08 11:32:47 -08003144
Ben Widawskybaa09f52013-01-24 13:49:57 -08003145 /* 64/512MB is the current min/max we actually know of, but this is just
3146 * a coarse sanity check.
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003147 */
Joonas Lahtinend507d732016-03-18 10:42:58 +02003148 if ((ggtt->mappable_end < (64<<20) || (ggtt->mappable_end > (512<<20)))) {
3149 DRM_ERROR("Unknown GMADR size (%llx)\n", ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003150 return -ENXIO;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003151 }
3152
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003153 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
3154 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
Ben Widawskybaa09f52013-01-24 13:49:57 -08003155 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003156
Joonas Lahtinend507d732016-03-18 10:42:58 +02003157 ggtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
3158 ggtt->size = gen6_get_total_gtt_size(snb_gmch_ctl);
3159 ggtt->base.total = (ggtt->size / sizeof(gen6_pte_t)) << PAGE_SHIFT;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003160
Joonas Lahtinend507d732016-03-18 10:42:58 +02003161 ret = ggtt_probe_common(dev, ggtt->size);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003162
Joonas Lahtinend507d732016-03-18 10:42:58 +02003163 ggtt->base.clear_range = gen6_ggtt_clear_range;
Chris Wilsond6473f52016-06-10 14:22:59 +05303164 ggtt->base.insert_page = gen6_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003165 ggtt->base.insert_entries = gen6_ggtt_insert_entries;
3166 ggtt->base.bind_vma = ggtt_bind_vma;
3167 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003168
3169 return ret;
3170}
3171
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003172static void gen6_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003173{
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003174 struct i915_ggtt *ggtt = container_of(vm, struct i915_ggtt, base);
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003175
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003176 iounmap(ggtt->gsm);
Mika Kuoppala4ad2af12015-06-30 18:16:39 +03003177 free_scratch_page(vm->dev, vm->scratch_page);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003178}
3179
Joonas Lahtinend507d732016-03-18 10:42:58 +02003180static int i915_gmch_probe(struct i915_ggtt *ggtt)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003181{
Joonas Lahtinend507d732016-03-18 10:42:58 +02003182 struct drm_device *dev = ggtt->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003183 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003184 int ret;
3185
Chris Wilson91c8a322016-07-05 10:40:23 +01003186 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->drm.pdev, NULL);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003187 if (!ret) {
3188 DRM_ERROR("failed to set up gmch\n");
3189 return -EIO;
3190 }
3191
Joonas Lahtinend507d732016-03-18 10:42:58 +02003192 intel_gtt_get(&ggtt->base.total, &ggtt->stolen_size,
3193 &ggtt->mappable_base, &ggtt->mappable_end);
Ben Widawskybaa09f52013-01-24 13:49:57 -08003194
Chris Wilson91c8a322016-07-05 10:40:23 +01003195 ggtt->do_idle_maps = needs_idle_maps(&dev_priv->drm);
Chris Wilsond6473f52016-06-10 14:22:59 +05303196 ggtt->base.insert_page = i915_ggtt_insert_page;
Joonas Lahtinend507d732016-03-18 10:42:58 +02003197 ggtt->base.insert_entries = i915_ggtt_insert_entries;
3198 ggtt->base.clear_range = i915_ggtt_clear_range;
3199 ggtt->base.bind_vma = ggtt_bind_vma;
3200 ggtt->base.unbind_vma = ggtt_unbind_vma;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003201
Joonas Lahtinend507d732016-03-18 10:42:58 +02003202 if (unlikely(ggtt->do_idle_maps))
Chris Wilsonc0a7f812013-12-30 12:16:15 +00003203 DRM_INFO("applying Ironlake quirks for intel_iommu\n");
3204
Ben Widawskybaa09f52013-01-24 13:49:57 -08003205 return 0;
3206}
3207
Ben Widawsky853ba5d2013-07-16 16:50:05 -07003208static void i915_gmch_remove(struct i915_address_space *vm)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003209{
3210 intel_gmch_remove();
3211}
3212
Joonas Lahtinend85489d2016-03-24 16:47:46 +02003213/**
3214 * i915_ggtt_init_hw - Initialize GGTT hardware
3215 * @dev: DRM device
3216 */
3217int i915_ggtt_init_hw(struct drm_device *dev)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003218{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003219 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003220 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Ben Widawskybaa09f52013-01-24 13:49:57 -08003221 int ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003222
Ben Widawskybaa09f52013-01-24 13:49:57 -08003223 if (INTEL_INFO(dev)->gen <= 5) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003224 ggtt->probe = i915_gmch_probe;
3225 ggtt->base.cleanup = i915_gmch_remove;
Ben Widawsky63340132013-11-04 19:32:22 -08003226 } else if (INTEL_INFO(dev)->gen < 8) {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003227 ggtt->probe = gen6_gmch_probe;
3228 ggtt->base.cleanup = gen6_gmch_remove;
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003229
3230 if (HAS_EDRAM(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003231 ggtt->base.pte_encode = iris_pte_encode;
Ben Widawsky4d15c142013-07-04 11:02:06 -07003232 else if (IS_HASWELL(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003233 ggtt->base.pte_encode = hsw_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003234 else if (IS_VALLEYVIEW(dev))
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003235 ggtt->base.pte_encode = byt_pte_encode;
Chris Wilson350ec882013-08-06 13:17:02 +01003236 else if (INTEL_INFO(dev)->gen >= 7)
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003237 ggtt->base.pte_encode = ivb_pte_encode;
Ben Widawskyb2f21b42013-06-27 16:30:20 -07003238 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003239 ggtt->base.pte_encode = snb_pte_encode;
Ben Widawsky63340132013-11-04 19:32:22 -08003240 } else {
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003241 ggtt->probe = gen8_gmch_probe;
3242 ggtt->base.cleanup = gen6_gmch_remove;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003243 }
3244
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003245 ggtt->base.dev = dev;
3246 ggtt->base.is_ggtt = true;
Mika Kuoppalac114f762015-06-25 18:35:13 +03003247
Joonas Lahtinend507d732016-03-18 10:42:58 +02003248 ret = ggtt->probe(ggtt);
Ben Widawskya54c0c22013-01-24 14:45:00 -08003249 if (ret)
Ben Widawskybaa09f52013-01-24 13:49:57 -08003250 return ret;
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003251
Chris Wilsonc890e2d2016-03-18 10:42:59 +02003252 if ((ggtt->base.total - 1) >> 32) {
3253 DRM_ERROR("We never expected a Global GTT with more than 32bits"
3254 "of address space! Found %lldM!\n",
3255 ggtt->base.total >> 20);
3256 ggtt->base.total = 1ULL << 32;
3257 ggtt->mappable_end = min(ggtt->mappable_end, ggtt->base.total);
3258 }
3259
Imre Deaka4eba472016-01-19 15:26:32 +02003260 /*
3261 * Initialise stolen early so that we may reserve preallocated
3262 * objects for the BIOS to KMS transition.
3263 */
3264 ret = i915_gem_init_stolen(dev);
3265 if (ret)
3266 goto out_gtt_cleanup;
3267
Ben Widawskybaa09f52013-01-24 13:49:57 -08003268 /* GMADR is the PCI mmio aperture into the global GTT. */
Mika Kuoppalac44ef602015-06-25 18:35:05 +03003269 DRM_INFO("Memory usable by graphics device = %lluM\n",
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003270 ggtt->base.total >> 20);
3271 DRM_DEBUG_DRIVER("GMADR size = %lldM\n", ggtt->mappable_end >> 20);
3272 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", ggtt->stolen_size >> 20);
Daniel Vetter5db6c732014-03-31 16:23:04 +02003273#ifdef CONFIG_INTEL_IOMMU
3274 if (intel_iommu_gfx_mapped)
3275 DRM_INFO("VT-d active for gfx access\n");
3276#endif
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08003277
Ben Widawskye76e9ae2012-11-04 09:21:27 -08003278 return 0;
Imre Deaka4eba472016-01-19 15:26:32 +02003279
3280out_gtt_cleanup:
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003281 ggtt->base.cleanup(&ggtt->base);
Imre Deaka4eba472016-01-19 15:26:32 +02003282
3283 return ret;
Daniel Vetter644ec022012-03-26 09:45:40 +02003284}
Ben Widawsky6f65e292013-12-06 14:10:56 -08003285
Ville Syrjäläac840ae2016-05-06 21:35:55 +03003286int i915_ggtt_enable_hw(struct drm_device *dev)
3287{
3288 if (INTEL_INFO(dev)->gen < 6 && !intel_enable_gtt())
3289 return -EIO;
3290
3291 return 0;
3292}
3293
Daniel Vetterfa423312015-04-14 17:35:23 +02003294void i915_gem_restore_gtt_mappings(struct drm_device *dev)
3295{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003296 struct drm_i915_private *dev_priv = to_i915(dev);
3297 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003298 struct drm_i915_gem_object *obj;
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003299 struct i915_vma *vma;
Daniel Vetterfa423312015-04-14 17:35:23 +02003300
Chris Wilsondc979972016-05-10 14:10:04 +01003301 i915_check_and_clear_faults(dev_priv);
Daniel Vetterfa423312015-04-14 17:35:23 +02003302
3303 /* First fill our portion of the GTT with scratch pages */
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003304 ggtt->base.clear_range(&ggtt->base, ggtt->base.start, ggtt->base.total,
3305 true);
Daniel Vetterfa423312015-04-14 17:35:23 +02003306
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003307 /* Cache flush objects bound into GGTT and rebind them. */
Daniel Vetterfa423312015-04-14 17:35:23 +02003308 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003309 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003310 if (vma->vm != &ggtt->base)
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003311 continue;
Daniel Vetterfa423312015-04-14 17:35:23 +02003312
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003313 WARN_ON(i915_vma_bind(vma, obj->cache_level,
3314 PIN_UPDATE));
Tvrtko Ursulin2c3d9982015-07-06 15:15:01 +01003315 }
3316
Chris Wilson975f7ff2016-05-14 07:26:34 +01003317 if (obj->pin_display)
3318 WARN_ON(i915_gem_object_set_to_gtt_domain(obj, false));
Daniel Vetterfa423312015-04-14 17:35:23 +02003319 }
3320
Daniel Vetterfa423312015-04-14 17:35:23 +02003321 if (INTEL_INFO(dev)->gen >= 8) {
3322 if (IS_CHERRYVIEW(dev) || IS_BROXTON(dev))
3323 chv_setup_private_ppat(dev_priv);
3324 else
3325 bdw_setup_private_ppat(dev_priv);
3326
3327 return;
3328 }
3329
3330 if (USES_PPGTT(dev)) {
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003331 struct i915_address_space *vm;
3332
Daniel Vetterfa423312015-04-14 17:35:23 +02003333 list_for_each_entry(vm, &dev_priv->vm_list, global_link) {
3334 /* TODO: Perhaps it shouldn't be gen6 specific */
3335
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003336 struct i915_hw_ppgtt *ppgtt;
Daniel Vetterfa423312015-04-14 17:35:23 +02003337
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003338 if (vm->is_ggtt)
Daniel Vetterfa423312015-04-14 17:35:23 +02003339 ppgtt = dev_priv->mm.aliasing_ppgtt;
Joonas Lahtinene5716f52016-04-07 11:08:03 +03003340 else
3341 ppgtt = i915_vm_to_ppgtt(vm);
Daniel Vetterfa423312015-04-14 17:35:23 +02003342
3343 gen6_write_page_range(dev_priv, &ppgtt->pd,
3344 0, ppgtt->base.total);
3345 }
3346 }
3347
3348 i915_ggtt_flush(dev_priv);
3349}
3350
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003351static struct i915_vma *
3352__i915_gem_vma_create(struct drm_i915_gem_object *obj,
3353 struct i915_address_space *vm,
3354 const struct i915_ggtt_view *ggtt_view)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003355{
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003356 struct i915_vma *vma;
Ben Widawsky6f65e292013-12-06 14:10:56 -08003357
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003358 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
3359 return ERR_PTR(-EINVAL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01003360
3361 vma = kmem_cache_zalloc(to_i915(obj->base.dev)->vmas, GFP_KERNEL);
Dan Carpenterdabde5c2015-03-18 11:21:58 +03003362 if (vma == NULL)
3363 return ERR_PTR(-ENOMEM);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003364
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003365 INIT_LIST_HEAD(&vma->vm_link);
3366 INIT_LIST_HEAD(&vma->obj_link);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003367 INIT_LIST_HEAD(&vma->exec_list);
3368 vma->vm = vm;
3369 vma->obj = obj;
Chris Wilson596c5922016-02-26 11:03:20 +00003370 vma->is_ggtt = i915_is_ggtt(vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003371
Daniel Vetter777dc5b2015-04-14 17:35:12 +02003372 if (i915_is_ggtt(vm))
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003373 vma->ggtt_view = *ggtt_view;
Chris Wilson596c5922016-02-26 11:03:20 +00003374 else
3375 i915_ppgtt_get(i915_vm_to_ppgtt(vm));
Ben Widawsky6f65e292013-12-06 14:10:56 -08003376
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003377 list_add_tail(&vma->obj_link, &obj->vma_list);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003378
3379 return vma;
3380}
3381
3382struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003383i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3384 struct i915_address_space *vm)
Ben Widawsky6f65e292013-12-06 14:10:56 -08003385{
3386 struct i915_vma *vma;
3387
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003388 vma = i915_gem_obj_to_vma(obj, vm);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003389 if (!vma)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003390 vma = __i915_gem_vma_create(obj, vm,
3391 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL);
Ben Widawsky6f65e292013-12-06 14:10:56 -08003392
3393 return vma;
3394}
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003395
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003396struct i915_vma *
3397i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3398 const struct i915_ggtt_view *view)
3399{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003400 struct drm_device *dev = obj->base.dev;
3401 struct drm_i915_private *dev_priv = to_i915(dev);
3402 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Matthew Auldade7daa2016-03-24 15:54:20 +00003403 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003404
3405 if (!vma)
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003406 vma = __i915_gem_vma_create(obj, &ggtt->base, view);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003407
3408 return vma;
3409
3410}
3411
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003412static struct scatterlist *
Ville Syrjälä2d7f3bd2016-01-14 15:22:11 +02003413rotate_pages(const dma_addr_t *in, unsigned int offset,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003414 unsigned int width, unsigned int height,
Ville Syrjälä87130252016-01-20 21:05:23 +02003415 unsigned int stride,
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003416 struct sg_table *st, struct scatterlist *sg)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003417{
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003418 unsigned int column, row;
3419 unsigned int src_idx;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003420
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003421 for (column = 0; column < width; column++) {
Ville Syrjälä87130252016-01-20 21:05:23 +02003422 src_idx = stride * (height - 1) + column;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003423 for (row = 0; row < height; row++) {
3424 st->nents++;
3425 /* We don't need the pages, but need to initialize
3426 * the entries so the sg list can be happily traversed.
3427 * The only thing we need are DMA addresses.
3428 */
3429 sg_set_page(sg, NULL, PAGE_SIZE, 0);
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003430 sg_dma_address(sg) = in[offset + src_idx];
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003431 sg_dma_len(sg) = PAGE_SIZE;
3432 sg = sg_next(sg);
Ville Syrjälä87130252016-01-20 21:05:23 +02003433 src_idx -= stride;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003434 }
3435 }
Tvrtko Ursulin804beb42015-09-21 10:45:33 +01003436
3437 return sg;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003438}
3439
3440static struct sg_table *
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003441intel_rotate_fb_obj_pages(struct intel_rotation_info *rot_info,
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003442 struct drm_i915_gem_object *obj)
3443{
Dave Gordon85d12252016-05-20 11:54:06 +01003444 const size_t n_pages = obj->base.size / PAGE_SIZE;
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003445 unsigned int size_pages = rot_info->plane[0].width * rot_info->plane[0].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003446 unsigned int size_pages_uv;
Dave Gordon85d12252016-05-20 11:54:06 +01003447 struct sgt_iter sgt_iter;
3448 dma_addr_t dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003449 unsigned long i;
3450 dma_addr_t *page_addr_list;
3451 struct sg_table *st;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003452 unsigned int uv_start_page;
3453 struct scatterlist *sg;
Tvrtko Ursulin1d00dad2015-03-25 10:15:26 +00003454 int ret = -ENOMEM;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003455
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003456 /* Allocate a temporary list of source pages for random access. */
Dave Gordon85d12252016-05-20 11:54:06 +01003457 page_addr_list = drm_malloc_gfp(n_pages,
Chris Wilsonf2a85e12016-04-08 12:11:13 +01003458 sizeof(dma_addr_t),
3459 GFP_TEMPORARY);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003460 if (!page_addr_list)
3461 return ERR_PTR(ret);
3462
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003463 /* Account for UV plane with NV12. */
3464 if (rot_info->pixel_format == DRM_FORMAT_NV12)
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003465 size_pages_uv = rot_info->plane[1].width * rot_info->plane[1].height;
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003466 else
3467 size_pages_uv = 0;
3468
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003469 /* Allocate target SG list. */
3470 st = kmalloc(sizeof(*st), GFP_KERNEL);
3471 if (!st)
3472 goto err_st_alloc;
3473
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003474 ret = sg_alloc_table(st, size_pages + size_pages_uv, GFP_KERNEL);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003475 if (ret)
3476 goto err_sg_alloc;
3477
3478 /* Populate source page list from the object. */
3479 i = 0;
Dave Gordon85d12252016-05-20 11:54:06 +01003480 for_each_sgt_dma(dma_addr, sgt_iter, obj->pages)
3481 page_addr_list[i++] = dma_addr;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003482
Dave Gordon85d12252016-05-20 11:54:06 +01003483 GEM_BUG_ON(i != n_pages);
Ville Syrjälä11f20322016-02-15 22:54:46 +02003484 st->nents = 0;
3485 sg = st->sgl;
3486
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003487 /* Rotate the pages. */
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003488 sg = rotate_pages(page_addr_list, 0,
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003489 rot_info->plane[0].width, rot_info->plane[0].height,
3490 rot_info->plane[0].width,
Ville Syrjälä11f20322016-02-15 22:54:46 +02003491 st, sg);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003492
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003493 /* Append the UV plane if NV12. */
3494 if (rot_info->pixel_format == DRM_FORMAT_NV12) {
3495 uv_start_page = size_pages;
3496
3497 /* Check for tile-row un-alignment. */
3498 if (offset_in_page(rot_info->uv_offset))
3499 uv_start_page--;
3500
Tvrtko Ursulindedf2782015-09-21 10:45:35 +01003501 rot_info->uv_start_page = uv_start_page;
3502
Ville Syrjälä11f20322016-02-15 22:54:46 +02003503 sg = rotate_pages(page_addr_list, rot_info->uv_start_page,
3504 rot_info->plane[1].width, rot_info->plane[1].height,
3505 rot_info->plane[1].width,
3506 st, sg);
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003507 }
3508
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003509 DRM_DEBUG_KMS("Created rotated page mapping for object size %zu (%ux%u tiles, %u pages (%u plane 0)).\n",
3510 obj->base.size, rot_info->plane[0].width,
3511 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003512 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003513
3514 drm_free_large(page_addr_list);
3515
3516 return st;
3517
3518err_sg_alloc:
3519 kfree(st);
3520err_st_alloc:
3521 drm_free_large(page_addr_list);
3522
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003523 DRM_DEBUG_KMS("Failed to create rotated mapping for object size %zu! (%d) (%ux%u tiles, %u pages (%u plane 0))\n",
3524 obj->base.size, ret, rot_info->plane[0].width,
3525 rot_info->plane[0].height, size_pages + size_pages_uv,
Tvrtko Ursulin89e3e142015-09-21 10:45:34 +01003526 size_pages);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003527 return ERR_PTR(ret);
3528}
3529
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003530static struct sg_table *
3531intel_partial_pages(const struct i915_ggtt_view *view,
3532 struct drm_i915_gem_object *obj)
3533{
3534 struct sg_table *st;
3535 struct scatterlist *sg;
3536 struct sg_page_iter obj_sg_iter;
3537 int ret = -ENOMEM;
3538
3539 st = kmalloc(sizeof(*st), GFP_KERNEL);
3540 if (!st)
3541 goto err_st_alloc;
3542
3543 ret = sg_alloc_table(st, view->params.partial.size, GFP_KERNEL);
3544 if (ret)
3545 goto err_sg_alloc;
3546
3547 sg = st->sgl;
3548 st->nents = 0;
3549 for_each_sg_page(obj->pages->sgl, &obj_sg_iter, obj->pages->nents,
3550 view->params.partial.offset)
3551 {
3552 if (st->nents >= view->params.partial.size)
3553 break;
3554
3555 sg_set_page(sg, NULL, PAGE_SIZE, 0);
3556 sg_dma_address(sg) = sg_page_iter_dma_address(&obj_sg_iter);
3557 sg_dma_len(sg) = PAGE_SIZE;
3558
3559 sg = sg_next(sg);
3560 st->nents++;
3561 }
3562
3563 return st;
3564
3565err_sg_alloc:
3566 kfree(st);
3567err_st_alloc:
3568 return ERR_PTR(ret);
3569}
3570
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003571static int
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003572i915_get_ggtt_vma_pages(struct i915_vma *vma)
3573{
3574 int ret = 0;
3575
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003576 if (vma->ggtt_view.pages)
3577 return 0;
3578
3579 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
3580 vma->ggtt_view.pages = vma->obj->pages;
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003581 else if (vma->ggtt_view.type == I915_GGTT_VIEW_ROTATED)
3582 vma->ggtt_view.pages =
Ville Syrjälä11d23e62016-01-20 21:05:24 +02003583 intel_rotate_fb_obj_pages(&vma->ggtt_view.params.rotated, vma->obj);
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003584 else if (vma->ggtt_view.type == I915_GGTT_VIEW_PARTIAL)
3585 vma->ggtt_view.pages =
3586 intel_partial_pages(&vma->ggtt_view, vma->obj);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003587 else
3588 WARN_ONCE(1, "GGTT view %u not implemented!\n",
3589 vma->ggtt_view.type);
3590
3591 if (!vma->ggtt_view.pages) {
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003592 DRM_ERROR("Failed to get pages for GGTT view type %u!\n",
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003593 vma->ggtt_view.type);
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003594 ret = -EINVAL;
3595 } else if (IS_ERR(vma->ggtt_view.pages)) {
3596 ret = PTR_ERR(vma->ggtt_view.pages);
3597 vma->ggtt_view.pages = NULL;
3598 DRM_ERROR("Failed to get pages for VMA view type %u (%d)!\n",
3599 vma->ggtt_view.type, ret);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003600 }
3601
Tvrtko Ursulin50470bb2015-03-23 11:10:36 +00003602 return ret;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003603}
3604
3605/**
3606 * i915_vma_bind - Sets up PTEs for an VMA in it's corresponding address space.
3607 * @vma: VMA to map
3608 * @cache_level: mapping cache level
3609 * @flags: flags like global or local mapping
3610 *
3611 * DMA addresses are taken from the scatter-gather table of this object (or of
3612 * this VMA in case of non-default GGTT views) and PTE entries set up.
3613 * Note that DMA addresses are also the only part of the SG table we care about.
3614 */
3615int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3616 u32 flags)
3617{
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003618 int ret;
3619 u32 bind_flags;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003620
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003621 if (WARN_ON(flags == 0))
3622 return -EINVAL;
Mika Kuoppala1d335d12015-04-10 15:54:58 +03003623
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003624 bind_flags = 0;
Daniel Vetter08755462015-04-20 09:04:05 -07003625 if (flags & PIN_GLOBAL)
3626 bind_flags |= GLOBAL_BIND;
3627 if (flags & PIN_USER)
3628 bind_flags |= LOCAL_BIND;
3629
3630 if (flags & PIN_UPDATE)
3631 bind_flags |= vma->bound;
3632 else
3633 bind_flags &= ~vma->bound;
3634
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003635 if (bind_flags == 0)
3636 return 0;
3637
3638 if (vma->bound == 0 && vma->vm->allocate_va_range) {
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003639 /* XXX: i915_vma_pin() will fix this +- hack */
3640 vma->pin_count++;
Chris Wilson596c5922016-02-26 11:03:20 +00003641 trace_i915_va_alloc(vma);
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003642 ret = vma->vm->allocate_va_range(vma->vm,
3643 vma->node.start,
3644 vma->node.size);
Mika Kuoppalab2dd4512015-06-25 18:35:15 +03003645 vma->pin_count--;
Mika Kuoppala75d04a32015-04-28 17:56:17 +03003646 if (ret)
3647 return ret;
3648 }
3649
3650 ret = vma->vm->bind_vma(vma, cache_level, bind_flags);
Daniel Vetter70b9f6f2015-04-14 17:35:27 +02003651 if (ret)
3652 return ret;
Daniel Vetter08755462015-04-20 09:04:05 -07003653
3654 vma->bound |= bind_flags;
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003655
3656 return 0;
3657}
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003658
3659/**
3660 * i915_ggtt_view_size - Get the size of a GGTT view.
3661 * @obj: Object the view is of.
3662 * @view: The view in question.
3663 *
3664 * @return The size of the GGTT view in bytes.
3665 */
3666size_t
3667i915_ggtt_view_size(struct drm_i915_gem_object *obj,
3668 const struct i915_ggtt_view *view)
3669{
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003670 if (view->type == I915_GGTT_VIEW_NORMAL) {
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003671 return obj->base.size;
Tvrtko Ursulin9e759ff2015-06-23 12:57:43 +01003672 } else if (view->type == I915_GGTT_VIEW_ROTATED) {
Ville Syrjälä1663b9d2016-02-15 22:54:45 +02003673 return intel_rotation_info_size(&view->params.rotated) << PAGE_SHIFT;
Joonas Lahtinen8bd7ef12015-05-06 14:35:38 +03003674 } else if (view->type == I915_GGTT_VIEW_PARTIAL) {
3675 return view->params.partial.size << PAGE_SHIFT;
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003676 } else {
3677 WARN_ONCE(1, "GGTT view %u not implemented!\n", view->type);
3678 return obj->base.size;
3679 }
3680}
Chris Wilson8ef85612016-04-28 09:56:39 +01003681
3682void __iomem *i915_vma_pin_iomap(struct i915_vma *vma)
3683{
3684 void __iomem *ptr;
3685
3686 lockdep_assert_held(&vma->vm->dev->struct_mutex);
3687 if (WARN_ON(!vma->obj->map_and_fenceable))
3688 return ERR_PTR(-ENODEV);
3689
3690 GEM_BUG_ON(!vma->is_ggtt);
3691 GEM_BUG_ON((vma->bound & GLOBAL_BIND) == 0);
3692
3693 ptr = vma->iomap;
3694 if (ptr == NULL) {
3695 ptr = io_mapping_map_wc(i915_vm_to_ggtt(vma->vm)->mappable,
3696 vma->node.start,
3697 vma->node.size);
3698 if (ptr == NULL)
3699 return ERR_PTR(-ENOMEM);
3700
3701 vma->iomap = ptr;
3702 }
3703
3704 vma->pin_count++;
3705 return ptr;
3706}