blob: fb46c6f356e4c27d46090ed62a38f048793b6ce3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020039#include <drm/intel-gtt.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020040#include <linux/backlight.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070043
Linus Torvalds1da177e2005-04-16 15:20:36 -070044/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070051#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Jesse Barnes317c35d2008-08-25 15:11:06 -070053enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080056 PIPE_C,
57 I915_MAX_PIPES
Jesse Barnes317c35d2008-08-25 15:11:06 -070058};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080059#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070060
Jesse Barnes80824002009-09-10 15:28:06 -070061enum plane {
62 PLANE_A = 0,
63 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070065};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080066#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080067
Eugeni Dodonov2b139522012-03-29 12:32:22 -030068enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
Eric Anholt62fdfea2010-05-21 13:26:39 -070078#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080080#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
Daniel Vetter6c2b7c122012-07-05 09:50:24 +020082#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
83 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
84 if ((intel_encoder)->base.crtc == (__crtc))
85
Jesse Barnesee7b9f92012-04-20 17:11:53 +010086struct intel_pch_pll {
87 int refcount; /* count of number of CRTCs sharing this PLL */
88 int active; /* count of number of active CRTCs (i.e. DPMS on) */
89 bool on; /* is the PLL actually active? Disabled during modeset */
90 int pll_reg;
91 int fp0_reg;
92 int fp1_reg;
93};
94#define I915_NUM_PLLS 2
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096/* Interface history:
97 *
98 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110099 * 1.2: Add Power Management
100 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100101 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000102 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000103 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
104 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 */
106#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000107#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108#define DRIVER_PATCHLEVEL 0
109
Eric Anholt673a3942008-07-30 12:06:12 -0700110#define WATCH_COHERENCY 0
Chris Wilson23bc5982010-09-29 16:10:57 +0100111#define WATCH_LISTS 0
Chris Wilson42d6ab42012-07-26 11:49:32 +0100112#define WATCH_GTT 0
Eric Anholt673a3942008-07-30 12:06:12 -0700113
Dave Airlie71acb5e2008-12-30 20:31:46 +1000114#define I915_GEM_PHYS_CURSOR_0 1
115#define I915_GEM_PHYS_CURSOR_1 2
116#define I915_GEM_PHYS_OVERLAY_REGS 3
117#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
118
119struct drm_i915_gem_phys_object {
120 int id;
121 struct page **page_list;
122 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +0000123 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000124};
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126struct mem_block {
127 struct mem_block *next;
128 struct mem_block *prev;
129 int start;
130 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000131 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132};
133
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700134struct opregion_header;
135struct opregion_acpi;
136struct opregion_swsci;
137struct opregion_asle;
Keith Packard8d715f02011-11-18 20:39:01 -0800138struct drm_i915_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700139
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100140struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700141 struct opregion_header __iomem *header;
142 struct opregion_acpi __iomem *acpi;
143 struct opregion_swsci __iomem *swsci;
144 struct opregion_asle __iomem *asle;
145 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000146 u32 __iomem *lid_state;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100147};
Chris Wilson44834a62010-08-19 16:09:23 +0100148#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100149
Chris Wilson6ef3d422010-08-04 20:26:07 +0100150struct intel_overlay;
151struct intel_overlay_error_state;
152
Dave Airlie7c1c2872008-11-28 14:22:24 +1000153struct drm_i915_master_private {
154 drm_local_map_t *sarea;
155 struct _drm_i915_sarea *sarea_priv;
156};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800157#define I915_FENCE_REG_NONE -1
Daniel Vetter4b9de732011-10-09 21:52:02 +0200158#define I915_MAX_NUM_FENCES 16
159/* 16 fences + sign bit for FENCE_REG_NONE */
160#define I915_MAX_NUM_FENCE_BITS 5
Jesse Barnesde151cf2008-11-12 10:03:55 -0800161
162struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200163 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000164 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100165 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800166};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000167
yakui_zhao9b9d1722009-05-31 17:17:17 +0800168struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100169 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800170 u8 dvo_port;
171 u8 slave_addr;
172 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100173 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400174 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800175};
176
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000177struct intel_display_error_state;
178
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700179struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200180 struct kref ref;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700181 u32 eir;
182 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700183 u32 ier;
Ben Widawskyb9a39062012-06-04 14:42:52 -0700184 u32 ccid;
Ben Widawsky9574b3f2012-04-26 16:03:01 -0700185 bool waiting[I915_NUM_RINGS];
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800186 u32 pipestat[I915_MAX_PIPES];
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100187 u32 tail[I915_NUM_RINGS];
188 u32 head[I915_NUM_RINGS];
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100189 u32 ipeir[I915_NUM_RINGS];
190 u32 ipehr[I915_NUM_RINGS];
191 u32 instdone[I915_NUM_RINGS];
192 u32 acthd[I915_NUM_RINGS];
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100193 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
Chris Wilson12f55812012-07-05 17:14:01 +0100194 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
Daniel Vetter7e3b8732012-02-01 22:26:45 +0100195 /* our own tracking of ring head and tail */
196 u32 cpu_ring_head[I915_NUM_RINGS];
197 u32 cpu_ring_tail[I915_NUM_RINGS];
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100198 u32 error; /* gen6+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100199 u32 instpm[I915_NUM_RINGS];
200 u32 instps[I915_NUM_RINGS];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700201 u32 instdone1;
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100202 u32 seqno[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000203 u64 bbaddr;
Daniel Vetter33f3f512011-12-14 13:57:39 +0100204 u32 fault_reg[I915_NUM_RINGS];
205 u32 done_reg;
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100206 u32 faddr[I915_NUM_RINGS];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200207 u64 fence[I915_MAX_NUM_FENCES];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700208 struct timeval time;
Chris Wilson52d39a22012-02-15 11:25:37 +0000209 struct drm_i915_error_ring {
210 struct drm_i915_error_object {
211 int page_count;
212 u32 gtt_offset;
213 u32 *pages[0];
214 } *ringbuffer, *batchbuffer;
215 struct drm_i915_error_request {
216 long jiffies;
217 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000218 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000219 } *requests;
220 int num_requests;
221 } ring[I915_NUM_RINGS];
Chris Wilson9df30792010-02-18 10:24:56 +0000222 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000223 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000224 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100225 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000226 u32 gtt_offset;
227 u32 read_domains;
228 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200229 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000230 s32 pinned:2;
231 u32 tiling:2;
232 u32 dirty:1;
233 u32 purgeable:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100234 s32 ring:4;
Chris Wilson93dfb402011-03-29 16:59:50 -0700235 u32 cache_level:2;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000236 } *active_bo, *pinned_bo;
237 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100238 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000239 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700240};
241
Jesse Barnese70236a2009-09-21 10:42:27 -0700242struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400243 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700244 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
245 void (*disable_fbc)(struct drm_device *dev);
246 int (*get_display_clock_speed)(struct drm_device *dev);
247 int (*get_fifo_size)(struct drm_device *dev, int plane);
Chris Wilsond2102462011-01-24 17:43:27 +0000248 void (*update_wm)(struct drm_device *dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800249 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
250 uint32_t sprite_width, int pixel_size);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -0300251 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
252 struct drm_display_mode *mode);
Eric Anholtf564048e2011-03-30 13:01:02 -0700253 int (*crtc_mode_set)(struct drm_crtc *crtc,
254 struct drm_display_mode *mode,
255 struct drm_display_mode *adjusted_mode,
256 int x, int y,
257 struct drm_framebuffer *old_fb);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200258 void (*crtc_enable)(struct drm_crtc *crtc);
259 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100260 void (*off)(struct drm_crtc *crtc);
Wu Fengguange0dac652011-09-05 14:25:34 +0800261 void (*write_eld)(struct drm_connector *connector,
262 struct drm_crtc *crtc);
Jesse Barnes674cf962011-04-28 14:27:04 -0700263 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700264 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes645c62a2011-05-11 09:49:31 -0700265 void (*init_pch_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700266 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
267 struct drm_framebuffer *fb,
268 struct drm_i915_gem_object *obj);
Jesse Barnes17638cd2011-06-24 12:19:23 -0700269 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
270 int x, int y);
Jesse Barnese70236a2009-09-21 10:42:27 -0700271 /* clock updates for mode set */
272 /* cursor updates */
273 /* render clock increase/decrease */
274 /* display clock increase/decrease */
275 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700276};
277
Chris Wilson990bbda2012-07-02 11:51:02 -0300278struct drm_i915_gt_funcs {
279 void (*force_wake_get)(struct drm_i915_private *dev_priv);
280 void (*force_wake_put)(struct drm_i915_private *dev_priv);
281};
282
Daniel Vetterc96ea642012-08-08 22:01:51 +0200283#define DEV_INFO_FLAGS \
284 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
285 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
286 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
287 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
288 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
289 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
290 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
291 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
292 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
296 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
297 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
298 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
299 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
300 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
301 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
302 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
303 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
304 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
307 DEV_INFO_FLAG(has_llc)
308
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500309struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100310 u8 gen;
Akshay Joshi0206e352011-08-16 15:34:10 -0400311 u8 is_mobile:1;
312 u8 is_i85x:1;
313 u8 is_i915g:1;
314 u8 is_i945gm:1;
315 u8 is_g33:1;
316 u8 need_gfx_hws:1;
317 u8 is_g4x:1;
318 u8 is_pineview:1;
319 u8 is_broadwater:1;
320 u8 is_crestline:1;
321 u8 is_ivybridge:1;
Jesse Barnes70a3eb72012-03-28 13:39:21 -0700322 u8 is_valleyview:1;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200323 u8 has_force_wake:1;
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -0300324 u8 is_haswell:1;
Akshay Joshi0206e352011-08-16 15:34:10 -0400325 u8 has_fbc:1;
326 u8 has_pipe_cxsr:1;
327 u8 has_hotplug:1;
328 u8 cursor_needs_physical:1;
329 u8 has_overlay:1;
330 u8 overlay_needs_physical:1;
331 u8 supports_tv:1;
332 u8 has_bsd_ring:1;
333 u8 has_blt_ring:1;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200334 u8 has_llc:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500335};
336
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100337#define I915_PPGTT_PD_ENTRIES 512
338#define I915_PPGTT_PT_ENTRIES 1024
339struct i915_hw_ppgtt {
340 unsigned num_pd_entries;
341 struct page **pt_pages;
342 uint32_t pd_offset;
343 dma_addr_t *pt_dma_addr;
344 dma_addr_t scratch_page_dma_addr;
345};
346
Ben Widawsky40521052012-06-04 14:42:43 -0700347
348/* This must match up with the value previously used for execbuf2.rsvd1. */
349#define DEFAULT_CONTEXT_ID 0
350struct i915_hw_context {
351 int id;
Ben Widawskye0556842012-06-04 14:42:46 -0700352 bool is_initialized;
Ben Widawsky40521052012-06-04 14:42:43 -0700353 struct drm_i915_file_private *file_priv;
354 struct intel_ring_buffer *ring;
355 struct drm_i915_gem_object *obj;
356};
357
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800358enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100359 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800360 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
361 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
362 FBC_MODE_TOO_LARGE, /* mode too large for compression */
363 FBC_BAD_PLANE, /* fbc not supported on plane */
364 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700365 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesc1a9f042011-05-05 15:24:21 -0700366 FBC_MODULE_PARAM,
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800367};
368
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800369enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300370 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800371 PCH_IBX, /* Ibexpeak PCH */
372 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300373 PCH_LPT, /* Lynxpoint PCH */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800374};
375
Jesse Barnesb690e962010-07-19 13:53:12 -0700376#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700377#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100378#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Jesse Barnesb690e962010-07-19 13:53:12 -0700379
Dave Airlie8be48d92010-03-30 05:34:14 +0000380struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100381struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000382
Daniel Vetterc2b91522012-02-14 22:37:19 +0100383struct intel_gmbus {
384 struct i2c_adapter adapter;
Daniel Vetterf6f808c2012-02-14 18:58:49 +0100385 bool force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100386 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100387 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100388 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100389 struct drm_i915_private *dev_priv;
390};
391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700393 struct drm_device *dev;
394
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500395 const struct intel_device_info *info;
396
Chris Wilson72bfa192010-12-19 11:42:05 +0000397 int relative_constants_mode;
Dave Airlieac5c4e72008-12-19 15:38:34 +1000398
Eric Anholt3043c602008-10-02 12:24:47 -0700399 void __iomem *regs;
Chris Wilson990bbda2012-07-02 11:51:02 -0300400
401 struct drm_i915_gt_funcs gt;
Daniel Vetter9f1f46a2011-12-14 13:57:03 +0100402 /** gt_fifo_count and the subsequent register write are synchronized
403 * with dev->struct_mutex. */
404 unsigned gt_fifo_count;
405 /** forcewake_count is protected by gt_lock */
406 unsigned forcewake_count;
407 /** gt_lock is also taken in irq contexts. */
408 struct spinlock gt_lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Daniel Kurtzf2c96772012-03-28 02:36:16 +0800410 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
Chris Wilsonf899fc62010-07-20 15:44:45 -0700411
Yufeng Shen8a8ed1f2012-02-13 17:36:54 -0500412 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
413 * controller on different i2c buses. */
414 struct mutex gmbus_mutex;
415
Daniel Vetter110447fc2012-03-23 23:43:36 +0100416 /**
417 * Base address of the gmbus and gpio block.
418 */
419 uint32_t gpio_mmio_base;
420
Dave Airlieec2a4c32009-08-04 11:43:41 +1000421 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000422 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d5482010-08-07 11:01:22 +0100423 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000425 drm_dma_handle_t *status_page_dmah;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700426 uint32_t counter;
Chris Wilson05394f32010-11-08 19:18:58 +0000427 struct drm_i915_gem_object *pwrctx;
428 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Jesse Barnesd7658982009-06-05 14:41:29 +0000430 struct resource mch_res;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 atomic_t irq_received;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000433
434 /* protects the irq masks */
435 spinlock_t irq_lock;
Jesse Barnes57f350b2012-03-28 13:39:25 -0700436
437 /* DPIO indirect register protection */
438 spinlock_t dpio_lock;
439
Eric Anholted4cb412008-07-29 12:10:39 -0700440 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800441 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000442 u32 irq_mask;
443 u32 gt_irq_mask;
444 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
Jesse Barnes5ca58282009-03-31 14:11:15 -0700446 u32 hotplug_supported_mask;
447 struct work_struct hotplug_work;
448
Dave Airliea3524f12010-06-06 18:59:41 +1000449 int num_pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100450 int num_pch_pll;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000451
Ben Gamarif65d9422009-09-14 17:48:44 -0400452 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000453#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400454 struct timer_list hangcheck_timer;
455 int hangcheck_count;
Chris Wilsonb4519512012-05-11 14:29:30 +0100456 uint32_t last_acthd[I915_NUM_RINGS];
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100457 uint32_t last_instdone;
458 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400459
Daniel Vettere5eb3d62012-05-03 14:48:16 +0200460 unsigned int stop_rings;
461
Jesse Barnes80824002009-09-10 15:28:06 -0700462 unsigned long cfb_size;
Chris Wilson016b9b62011-07-08 12:22:43 +0100463 unsigned int cfb_fb;
464 enum plane cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100465 int cfb_y;
Chris Wilson1630fe72011-07-08 12:22:42 +0100466 struct intel_fbc_work *fbc_work;
Jesse Barnes80824002009-09-10 15:28:06 -0700467
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100468 struct intel_opregion opregion;
469
Daniel Vetter02e792f2009-09-15 22:57:34 +0200470 /* overlay */
471 struct intel_overlay *overlay;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800472 bool sprite_scaling_enabled;
Daniel Vetter02e792f2009-09-15 22:57:34 +0200473
Jesse Barnes79e53942008-11-07 14:24:08 -0800474 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100475 int backlight_level; /* restore backlight to this value */
Chris Wilson47356eb2011-01-11 17:06:04 +0000476 bool backlight_enabled;
Ma Ling88631702009-05-13 11:19:55 +0800477 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
478 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800479
480 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100481 unsigned int int_tv_support:1;
482 unsigned int lvds_dither:1;
483 unsigned int lvds_vbt:1;
484 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500485 unsigned int lvds_use_ssc:1;
Keith Packardabd06862011-09-26 14:24:14 -0700486 unsigned int display_clock_mode:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500487 int lvds_ssc_freq;
Takashi Iwaib0354382012-03-20 13:07:05 +0100488 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
489 unsigned int lvds_val; /* used for checking LVDS channel mode */
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100490 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700491 int rate;
492 int lanes;
493 int preemphasis;
494 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100495
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700496 bool initialized;
497 bool support;
498 int bpp;
499 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100500 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700501 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800502
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700503 struct notifier_block lid_notifier;
504
Chris Wilsonf899fc62010-07-20 15:44:45 -0700505 int crt_ddc_pin;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200506 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800507 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
508 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
509
Li Peng95534262010-05-18 18:58:44 +0800510 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800511
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700512 spinlock_t error_lock;
Daniel Vetter742cbee2012-04-27 15:17:39 +0200513 /* Protected by dev->error_lock. */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700514 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400515 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100516 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700517 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700518
Jesse Barnese70236a2009-09-21 10:42:27 -0700519 /* Display functions */
520 struct drm_i915_display_funcs display;
521
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800522 /* PCH chipset type */
523 enum intel_pch pch_type;
524
Jesse Barnesb690e962010-07-19 13:53:12 -0700525 unsigned long quirks;
526
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000527 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800528 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000529 u8 saveLBB;
530 u32 saveDSPACNTR;
531 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000532 u32 saveDSPARB;
Chris Wilson968b5032011-03-23 18:16:55 +0000533 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000534 u32 savePIPEACONF;
535 u32 savePIPEBCONF;
536 u32 savePIPEASRC;
537 u32 savePIPEBSRC;
538 u32 saveFPA0;
539 u32 saveFPA1;
540 u32 saveDPLL_A;
541 u32 saveDPLL_A_MD;
542 u32 saveHTOTAL_A;
543 u32 saveHBLANK_A;
544 u32 saveHSYNC_A;
545 u32 saveVTOTAL_A;
546 u32 saveVBLANK_A;
547 u32 saveVSYNC_A;
548 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000549 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800550 u32 saveTRANS_HTOTAL_A;
551 u32 saveTRANS_HBLANK_A;
552 u32 saveTRANS_HSYNC_A;
553 u32 saveTRANS_VTOTAL_A;
554 u32 saveTRANS_VBLANK_A;
555 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000556 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000557 u32 saveDSPASTRIDE;
558 u32 saveDSPASIZE;
559 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700560 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000561 u32 saveDSPASURF;
562 u32 saveDSPATILEOFF;
563 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700564 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000565 u32 saveBLC_PWM_CTL;
566 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800567 u32 saveBLC_CPU_PWM_CTL;
568 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000569 u32 saveFPB0;
570 u32 saveFPB1;
571 u32 saveDPLL_B;
572 u32 saveDPLL_B_MD;
573 u32 saveHTOTAL_B;
574 u32 saveHBLANK_B;
575 u32 saveHSYNC_B;
576 u32 saveVTOTAL_B;
577 u32 saveVBLANK_B;
578 u32 saveVSYNC_B;
579 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000580 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800581 u32 saveTRANS_HTOTAL_B;
582 u32 saveTRANS_HBLANK_B;
583 u32 saveTRANS_HSYNC_B;
584 u32 saveTRANS_VTOTAL_B;
585 u32 saveTRANS_VBLANK_B;
586 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000587 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000588 u32 saveDSPBSTRIDE;
589 u32 saveDSPBSIZE;
590 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700591 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000592 u32 saveDSPBSURF;
593 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700594 u32 saveVGA0;
595 u32 saveVGA1;
596 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000597 u32 saveVGACNTRL;
598 u32 saveADPA;
599 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700600 u32 savePP_ON_DELAYS;
601 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000602 u32 saveDVOA;
603 u32 saveDVOB;
604 u32 saveDVOC;
605 u32 savePP_ON;
606 u32 savePP_OFF;
607 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700608 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000609 u32 savePFIT_CONTROL;
610 u32 save_palette_a[256];
611 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700612 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000613 u32 saveFBC_CFB_BASE;
614 u32 saveFBC_LL_BASE;
615 u32 saveFBC_CONTROL;
616 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000617 u32 saveIER;
618 u32 saveIIR;
619 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800620 u32 saveDEIER;
621 u32 saveDEIMR;
622 u32 saveGTIER;
623 u32 saveGTIMR;
624 u32 saveFDI_RXA_IMR;
625 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800626 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800627 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000628 u32 saveSWF0[16];
629 u32 saveSWF1[16];
630 u32 saveSWF2[3];
631 u8 saveMSR;
632 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800633 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000634 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000635 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000636 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000637 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200638 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000639 u32 saveCURACNTR;
640 u32 saveCURAPOS;
641 u32 saveCURABASE;
642 u32 saveCURBCNTR;
643 u32 saveCURBPOS;
644 u32 saveCURBBASE;
645 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700646 u32 saveDP_B;
647 u32 saveDP_C;
648 u32 saveDP_D;
649 u32 savePIPEA_GMCH_DATA_M;
650 u32 savePIPEB_GMCH_DATA_M;
651 u32 savePIPEA_GMCH_DATA_N;
652 u32 savePIPEB_GMCH_DATA_N;
653 u32 savePIPEA_DP_LINK_M;
654 u32 savePIPEB_DP_LINK_M;
655 u32 savePIPEA_DP_LINK_N;
656 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800657 u32 saveFDI_RXA_CTL;
658 u32 saveFDI_TXA_CTL;
659 u32 saveFDI_RXB_CTL;
660 u32 saveFDI_TXB_CTL;
661 u32 savePFA_CTL_1;
662 u32 savePFB_CTL_1;
663 u32 savePFA_WIN_SZ;
664 u32 savePFB_WIN_SZ;
665 u32 savePFA_WIN_POS;
666 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000667 u32 savePCH_DREF_CONTROL;
668 u32 saveDISP_ARB_CTL;
669 u32 savePIPEA_DATA_M1;
670 u32 savePIPEA_DATA_N1;
671 u32 savePIPEA_LINK_M1;
672 u32 savePIPEA_LINK_N1;
673 u32 savePIPEB_DATA_M1;
674 u32 savePIPEB_DATA_N1;
675 u32 savePIPEB_LINK_M1;
676 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000677 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400678 u32 savePCH_PORT_HOTPLUG;
Eric Anholt673a3942008-07-30 12:06:12 -0700679
680 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200681 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000682 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200683 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000684 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200685 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700686 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100687 /** List of all objects in gtt_space. Used to restore gtt
688 * mappings on resume */
689 struct list_head gtt_list;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000690
691 /** Usable portion of the GTT for GEM */
692 unsigned long gtt_start;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200693 unsigned long gtt_mappable_end;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000694 unsigned long gtt_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700695
Keith Packard0839ccb2008-10-30 19:38:48 -0700696 struct io_mapping *gtt_mapping;
Daniel Vetterdd2757f2012-06-07 15:55:57 +0200697 phys_addr_t gtt_base_addr;
Eric Anholtab657db12009-01-23 12:57:47 -0800698 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700699
Daniel Vetter1d2a3142012-02-09 17:15:46 +0100700 /** PPGTT used for aliasing the PPGTT with the GTT */
701 struct i915_hw_ppgtt *aliasing_ppgtt;
702
Ben Widawskyb9524a12012-05-25 16:56:24 -0700703 u32 *l3_remap_info;
704
Chris Wilson17250b72010-10-28 12:51:39 +0100705 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100706
Eric Anholt673a3942008-07-30 12:06:12 -0700707 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100708 * List of objects currently involved in rendering.
709 *
710 * Includes buffers having the contents of their GPU caches
711 * flushed, not necessarily primitives. last_rendering_seqno
712 * represents when the rendering involved will be completed.
713 *
714 * A reference is held on the buffer while on this list.
715 */
716 struct list_head active_list;
717
718 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700719 * LRU list of objects which are not in the ringbuffer and
720 * are ready to unbind, but are still in the GTT.
721 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800722 * last_rendering_seqno is 0 while an object is in this list.
723 *
Eric Anholt673a3942008-07-30 12:06:12 -0700724 * A reference is not held on the buffer while on this list,
725 * as merely being GTT-bound shouldn't prevent its being
726 * freed, and we'll pull it off the list in the free path.
727 */
728 struct list_head inactive_list;
729
Eric Anholta09ba7f2009-08-29 12:49:51 -0700730 /** LRU list of objects with fence regs on them. */
731 struct list_head fence_list;
732
Eric Anholt673a3942008-07-30 12:06:12 -0700733 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700734 * We leave the user IRQ off as much as possible,
735 * but this means that requests will finish and never
736 * be retired once the system goes idle. Set a timer to
737 * fire periodically while the ring is running. When it
738 * fires, go retire requests.
739 */
740 struct delayed_work retire_work;
741
Eric Anholt673a3942008-07-30 12:06:12 -0700742 /**
Chris Wilsonce453d82011-02-21 14:43:56 +0000743 * Are we in a non-interruptible section of code like
744 * modesetting?
745 */
746 bool interruptible;
747
748 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700749 * Flag if the X Server, and thus DRM, is not currently in
750 * control of the device.
751 *
752 * This is set between LeaveVT and EnterVT. It needs to be
753 * replaced with a semaphore. It also needs to be
754 * transitioned away from for kernel modesetting.
755 */
756 int suspended;
757
758 /**
759 * Flag if the hardware appears to be wedged.
760 *
761 * This is set when attempts to idle the device timeout.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300762 * It prevents command submission from occurring and makes
Eric Anholt673a3942008-07-30 12:06:12 -0700763 * every pending request fail
764 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400765 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700766
767 /** Bit 6 swizzling required for X tiling */
768 uint32_t bit_6_swizzle_x;
769 /** Bit 6 swizzling required for Y tiling */
770 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000771
772 /* storage for physical objects */
773 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100774
Chris Wilson73aa8082010-09-30 11:46:12 +0100775 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100776 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000777 size_t mappable_gtt_total;
778 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100779 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700780 } mm;
Daniel Vetter87813422012-05-02 11:49:32 +0200781
782 /* Old dri1 support infrastructure, beware the dragons ya fools entering
783 * here! */
784 struct {
785 unsigned allow_batchbuffer : 1;
Daniel Vetter316d3882012-04-26 23:28:15 +0200786 u32 __iomem *gfx_hws_cpu_addr;
Daniel Vetter5d985ac2012-08-12 19:27:13 +0200787
788 unsigned int cpp;
789 int back_offset;
790 int front_offset;
791 int current_page;
792 int page_flipping;
Daniel Vetter87813422012-05-02 11:49:32 +0200793 } dri1;
794
795 /* Kernel Modesetting */
796
yakui_zhao9b9d1722009-05-31 17:17:17 +0800797 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800798 /* indicate whether the LVDS_BORDER should be enabled or not */
799 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100800 /* Panel fitter placement and size for Ironlake+ */
801 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700802
Jesse Barnes27f82272011-09-02 12:54:37 -0700803 struct drm_crtc *plane_to_crtc_mapping[3];
804 struct drm_crtc *pipe_to_crtc_mapping[3];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500805 wait_queue_head_t pending_flip_queue;
806
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100807 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
808
Jesse Barnes652c3932009-08-17 13:31:43 -0700809 /* Reclocking support */
810 bool render_reclock_avail;
811 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000812 /* indicates the reduced downclock for LVDS*/
813 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700814 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800815 int child_dev_num;
816 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800817 struct drm_connector *int_lvds_connector;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200818 struct drm_connector *int_edp_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800819
Zhenyu Wangc48044112009-12-17 14:48:43 +0800820 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800821
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200822 /* gen6+ rps state */
823 struct {
824 struct work_struct work;
825 u32 pm_iir;
826 /* lock - irqsave spinlock that protectects the work_struct and
827 * pm_iir. */
828 spinlock_t lock;
829
830 /* The below variables an all the rps hw state are protected by
831 * dev->struct mutext. */
832 u8 cur_delay;
833 u8 min_delay;
834 u8 max_delay;
835 } rps;
836
Ben Widawsky4912d042011-04-25 11:25:20 -0700837
Jesse Barnesf97108d2010-01-29 11:27:07 -0800838 u8 cur_delay;
839 u8 min_delay;
840 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700841 u8 fmax;
842 u8 fstart;
843
Chris Wilson05394f32010-11-08 19:18:58 +0000844 u64 last_count1;
845 unsigned long last_time1;
Eugeni Dodonov4ed0b572011-11-10 13:55:15 -0200846 unsigned long chipset_power;
Chris Wilson05394f32010-11-08 19:18:58 +0000847 u64 last_count2;
848 struct timespec last_time2;
849 unsigned long gfx_power;
850 int c_m;
851 int r_t;
852 u8 corr;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800853
854 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000855
Jesse Barnes20bf3772010-04-21 11:39:22 -0700856 struct drm_mm_node *compressed_fb;
857 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700858
Chris Wilsonae681d92010-10-01 14:57:56 +0100859 unsigned long last_gpu_reset;
860
Dave Airlie8be48d92010-03-30 05:34:14 +0000861 /* list of fbdev register on this device */
862 struct intel_fbdev *fbdev;
Chris Wilsone953fd72011-02-21 22:23:52 +0000863
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200864 struct backlight_device *backlight;
865
Chris Wilsone953fd72011-02-21 22:23:52 +0000866 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +0100867 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -0700868
869 struct work_struct parity_error_work;
Ben Widawsky254f9652012-06-04 14:42:42 -0700870 bool hw_contexts_disabled;
871 uint32_t hw_context_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872} drm_i915_private_t;
873
Chris Wilsonb4519512012-05-11 14:29:30 +0100874/* Iterate over initialised rings */
875#define for_each_ring(ring__, dev_priv__, i__) \
876 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
877 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
878
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +0800879enum hdmi_force_audio {
880 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
881 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
882 HDMI_AUDIO_AUTO, /* trust EDID */
883 HDMI_AUDIO_ON, /* force turn on HDMI audio */
884};
885
Chris Wilson93dfb402011-03-29 16:59:50 -0700886enum i915_cache_level {
Chris Wilsone6994ae2012-07-10 10:27:08 +0100887 I915_CACHE_NONE = 0,
Chris Wilson93dfb402011-03-29 16:59:50 -0700888 I915_CACHE_LLC,
Chris Wilsone6994ae2012-07-10 10:27:08 +0100889 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
Chris Wilson93dfb402011-03-29 16:59:50 -0700890};
891
Eric Anholt673a3942008-07-30 12:06:12 -0700892struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000893 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700894
895 /** Current space allocated to this object in the GTT, if any. */
896 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100897 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700898
Chris Wilson65ce3022012-07-20 12:41:02 +0100899 /** This object's place on the active/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100900 struct list_head ring_list;
901 struct list_head mm_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000902 /** This object's place in the batchbuffer or on the eviction list */
903 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700904
905 /**
Chris Wilson65ce3022012-07-20 12:41:02 +0100906 * This is set if the object is on the active lists (has pending
907 * rendering and so a non-zero seqno), and is not set if it i s on
908 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -0700909 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400910 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -0700911
912 /**
913 * This is set if the object has been written to since last bound
914 * to the GTT
915 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400916 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200917
918 /**
919 * Fence register bits (if any) for this object. Will be set
920 * as needed when mapped into the GTT.
921 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +0200922 */
Daniel Vetter4b9de732011-10-09 21:52:02 +0200923 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +0200924
925 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200926 * Advice: are the backing pages purgeable?
927 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400928 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +0200929
930 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200931 * Current tiling mode for the object.
932 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400933 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +0100934 /**
935 * Whether the tiling parameters for the currently associated fence
936 * register have changed. Note that for the purposes of tracking
937 * tiling changes we also treat the unfenced register, the register
938 * slot that the object occupies whilst it executes a fenced
939 * command (such as BLT on gen2/3), as a "fence".
940 */
941 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200942
943 /** How many users have pinned this object in GTT space. The following
944 * users can each hold at most one reference: pwrite/pread, pin_ioctl
945 * (via user_pin_count), execbuffer (objects are not allowed multiple
946 * times for the same batchbuffer), and the framebuffer code. When
947 * switching/pageflipping, the framebuffer code has at most two buffers
948 * pinned per crtc.
949 *
950 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
951 * bits with absolutely no headroom. So use 4 bits. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400952 unsigned int pin_count:4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200953#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700954
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200955 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100956 * Is the object at the current location in the gtt mappable and
957 * fenceable? Used to avoid costly recalculations.
958 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400959 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +0100960
961 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200962 * Whether the current gtt mapping needs to be mappable (and isn't just
963 * mappable by accident). Track pin and fault separate for a more
964 * accurate mappable working set.
965 */
Akshay Joshi0206e352011-08-16 15:34:10 -0400966 unsigned int fault_mappable:1;
967 unsigned int pin_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200968
Chris Wilsoncaea7472010-11-12 13:53:37 +0000969 /*
970 * Is the GPU currently using a fence to access this buffer,
971 */
972 unsigned int pending_fenced_gpu_access:1;
973 unsigned int fenced_gpu_access:1;
974
Chris Wilson93dfb402011-03-29 16:59:50 -0700975 unsigned int cache_level:2;
976
Daniel Vetter7bddb012012-02-09 17:15:47 +0100977 unsigned int has_aliasing_ppgtt_mapping:1;
Daniel Vetter74898d72012-02-15 23:50:22 +0100978 unsigned int has_global_gtt_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +0100979
Eric Anholt856fa192009-03-19 14:10:50 -0700980 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700981
982 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100983 * DMAR support
984 */
985 struct scatterlist *sg_list;
986 int num_sg;
987
Daniel Vetter1286ff72012-05-10 15:25:09 +0200988 /* prime dma-buf support */
989 struct sg_table *sg_table;
Dave Airlie9a70cc22012-05-22 13:09:21 +0100990 void *dma_buf_vmapping;
991 int vmapping_count;
992
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100993 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000994 * Used for performing relocations during execbuffer insertion.
995 */
996 struct hlist_node exec_node;
997 unsigned long exec_handle;
Chris Wilson6fe4f142011-01-10 17:35:37 +0000998 struct drm_i915_gem_exec_object2 *exec_entry;
Chris Wilson67731b82010-12-08 10:38:14 +0000999
1000 /**
Eric Anholt673a3942008-07-30 12:06:12 -07001001 * Current offset of the object in GTT space.
1002 *
1003 * This is the same as gtt_space->start
1004 */
1005 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001006
Chris Wilsoncaea7472010-11-12 13:53:37 +00001007 struct intel_ring_buffer *ring;
1008
Chris Wilson1c293ea2012-04-17 15:31:27 +01001009 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001010 uint32_t last_read_seqno;
1011 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001012 /** Breadcrumb of last fenced GPU access to the buffer. */
1013 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001014
Daniel Vetter778c3542010-05-13 11:49:44 +02001015 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001016 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001017
Eric Anholt280b7132009-03-12 16:56:27 -07001018 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001019 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001020
Jesse Barnes79e53942008-11-07 14:24:08 -08001021 /** User space pin count and filp owning the pin */
1022 uint32_t user_pin_count;
1023 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001024
1025 /** for phy allocated objects */
1026 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05001027
1028 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001029 * Number of crtcs where this object is currently the fb, but
1030 * will be page flipped away on the next vblank. When it
1031 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1032 */
1033 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -07001034};
1035
Daniel Vetter62b8b212010-04-09 19:05:08 +00001036#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001037
Eric Anholt673a3942008-07-30 12:06:12 -07001038/**
1039 * Request queue structure.
1040 *
1041 * The request queue allows us to note sequence numbers that have been emitted
1042 * and may be associated with active buffers to be retired.
1043 *
1044 * By keeping this list, we can avoid having to do questionable
1045 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1046 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1047 */
1048struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08001049 /** On Which ring this request was generated */
1050 struct intel_ring_buffer *ring;
1051
Eric Anholt673a3942008-07-30 12:06:12 -07001052 /** GEM sequence number associated with this request. */
1053 uint32_t seqno;
1054
Chris Wilsona71d8d92012-02-15 11:25:36 +00001055 /** Postion in the ringbuffer of the end of the request */
1056 u32 tail;
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 /** Time at which this request was emitted, in jiffies. */
1059 unsigned long emitted_jiffies;
1060
Eric Anholtb9624422009-06-03 07:27:35 +00001061 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07001062 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00001063
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001064 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001065 /** file_priv list entry for this request */
1066 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001067};
1068
1069struct drm_i915_file_private {
1070 struct {
Chris Wilson1c255952010-09-26 11:03:27 +01001071 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +00001072 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001073 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07001074 struct idr context_idr;
Eric Anholt673a3942008-07-30 12:06:12 -07001075};
1076
Zou Nan haicae58522010-11-09 17:17:32 +08001077#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1078
1079#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1080#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1081#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1082#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1083#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1084#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1085#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1086#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1087#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1088#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1089#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1090#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1091#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1092#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1093#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1094#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1095#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1096#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07001097#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07001098#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03001099#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Zou Nan haicae58522010-11-09 17:17:32 +08001100#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1101
Jesse Barnes85436692011-04-06 12:11:14 -07001102/*
1103 * The genX designation typically refers to the render engine, so render
1104 * capability related checks should use IS_GEN, while display and other checks
1105 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1106 * chips, etc.).
1107 */
Zou Nan haicae58522010-11-09 17:17:32 +08001108#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1109#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1110#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1111#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1112#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07001113#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Zou Nan haicae58522010-11-09 17:17:32 +08001114
1115#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1116#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02001117#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Zou Nan haicae58522010-11-09 17:17:32 +08001118#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1119
Ben Widawsky254f9652012-06-04 14:42:42 -07001120#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Jesse Barnes93553602012-06-15 11:55:23 -07001121#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001122
Chris Wilson05394f32010-11-08 19:18:58 +00001123#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08001124#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1125
1126/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1127 * rows, which changed the alignment requirements and fence programming.
1128 */
1129#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1130 IS_I915GM(dev)))
1131#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1132#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1133#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1134#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1135#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1136#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1137/* dsparb controlled by hw only */
1138#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1139
1140#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1141#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1142#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08001143
Jesse Barneseceae482011-04-06 12:15:08 -07001144#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
Zou Nan haicae58522010-11-09 17:17:32 +08001145
1146#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001147#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08001148#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1149#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03001150#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08001151
Daniel Vetterb7884eb2012-06-04 11:18:15 +02001152#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1153
Ben Widawskyf27b9262012-07-24 20:47:32 -07001154#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07001155
Chris Wilson05394f32010-11-08 19:18:58 +00001156#include "i915_trace.h"
1157
Eugeni Dodonov83b7f9a2012-03-23 11:57:18 -03001158/**
1159 * RC6 is a special power stage which allows the GPU to enter an very
1160 * low-voltage mode when idle, using down to 0V while at this stage. This
1161 * stage is entered automatically when the GPU is idle when RC6 support is
1162 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1163 *
1164 * There are different RC6 modes available in Intel GPU, which differentiate
1165 * among each other with the latency required to enter and leave RC6 and
1166 * voltage consumed by the GPU in different states.
1167 *
1168 * The combination of the following flags define which states GPU is allowed
1169 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1170 * RC6pp is deepest RC6. Their support by hardware varies according to the
1171 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1172 * which brings the most power savings; deeper states save more power, but
1173 * require higher latency to switch to and wake up.
1174 */
1175#define INTEL_RC6_ENABLE (1<<0)
1176#define INTEL_RC6p_ENABLE (1<<1)
1177#define INTEL_RC6pp_ENABLE (1<<2)
1178
Eric Anholtc153f452007-09-03 12:06:45 +10001179extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10001180extern int i915_max_ioctl;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001181extern unsigned int i915_fbpercrtc __always_unused;
1182extern int i915_panel_ignore_lid __read_mostly;
1183extern unsigned int i915_powersave __read_mostly;
Eugeni Dodonovf45b5552011-12-09 17:16:37 -08001184extern int i915_semaphores __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001185extern unsigned int i915_lvds_downclock __read_mostly;
Takashi Iwai121d5272012-03-20 13:07:06 +01001186extern int i915_lvds_channel_mode __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001187extern int i915_panel_use_ssc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001188extern int i915_vbt_sdvo_panel_type __read_mostly;
Keith Packardc0f372b32011-11-16 22:24:52 -08001189extern int i915_enable_rc6 __read_mostly;
Keith Packard4415e632011-11-09 09:57:50 -08001190extern int i915_enable_fbc __read_mostly;
Ben Widawskya35d9d32011-07-13 14:38:17 -07001191extern bool i915_enable_hangcheck __read_mostly;
Daniel Vetter650dc072012-04-02 10:08:35 +02001192extern int i915_enable_ppgtt __read_mostly;
Dave Airlieb3a83632005-09-30 18:37:36 +10001193
Dave Airlie6a9ee8a2010-02-01 15:38:10 +10001194extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1195extern int i915_resume(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10001196extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1197extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02001200void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001201extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11001202extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001203extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -07001204extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001205extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10001206extern void i915_driver_preclose(struct drm_device *dev,
1207 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001208extern void i915_driver_postclose(struct drm_device *dev,
1209 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001210extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001211#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11001212extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1213 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07001214#endif
Eric Anholt673a3942008-07-30 12:06:12 -07001215extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001216 struct drm_clip_rect *box,
1217 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07001218extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02001219extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001220extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1221extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1222extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1223extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1224
Dave Airlieaf6061a2008-05-07 12:15:39 +10001225
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -04001227void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +00001228void i915_handle_error(struct drm_device *dev, bool wedged);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001230extern void intel_irq_init(struct drm_device *dev);
Chris Wilson990bbda2012-07-02 11:51:02 -03001231extern void intel_gt_init(struct drm_device *dev);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001232
Daniel Vetter742cbee2012-04-27 15:17:39 +02001233void i915_error_state_free(struct kref *error_ref);
1234
Keith Packard7c463582008-11-04 02:03:27 -08001235void
1236i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1237
1238void
1239i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1240
Akshay Joshi0206e352011-08-16 15:34:10 -04001241void intel_enable_asle(struct drm_device *dev);
Zhao Yakui01c66882009-10-28 05:10:00 +00001242
Chris Wilson3bd3c932010-08-19 08:19:30 +01001243#ifdef CONFIG_DEBUG_FS
1244extern void i915_destroy_error_state(struct drm_device *dev);
1245#else
1246#define i915_destroy_error_state(x)
1247#endif
1248
Keith Packard7c463582008-11-04 02:03:27 -08001249
Eric Anholt673a3942008-07-30 12:06:12 -07001250/* i915_gem.c */
1251int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1252 struct drm_file *file_priv);
1253int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1254 struct drm_file *file_priv);
1255int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1256 struct drm_file *file_priv);
1257int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1258 struct drm_file *file_priv);
1259int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1260 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001261int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1262 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001263int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1264 struct drm_file *file_priv);
1265int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1266 struct drm_file *file_priv);
1267int i915_gem_execbuffer(struct drm_device *dev, void *data,
1268 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001269int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1270 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001271int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1272 struct drm_file *file_priv);
1273int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1274 struct drm_file *file_priv);
1275int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1276 struct drm_file *file_priv);
Chris Wilsone6994ae2012-07-10 10:27:08 +01001277int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
1278 struct drm_file *file);
1279int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
1280 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001281int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1282 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001283int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1284 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001285int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1286 struct drm_file *file_priv);
1287int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1288 struct drm_file *file_priv);
1289int i915_gem_set_tiling(struct drm_device *dev, void *data,
1290 struct drm_file *file_priv);
1291int i915_gem_get_tiling(struct drm_device *dev, void *data,
1292 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001293int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1294 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07001295int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1296 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001297void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001298int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001299struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1300 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001301void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001302int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1303 uint32_t alignment,
1304 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001305void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001306int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001307void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001308void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001309
Daniel Vetter1286ff72012-05-10 15:25:09 +02001310int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1311 gfp_t gfpmask);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001312int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07001313int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1314 struct intel_ring_buffer *to);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001315void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001316 struct intel_ring_buffer *ring,
1317 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001318
Dave Airlieff72145b2011-02-07 12:16:14 +10001319int i915_gem_dumb_create(struct drm_file *file_priv,
1320 struct drm_device *dev,
1321 struct drm_mode_create_dumb *args);
1322int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1323 uint32_t handle, uint64_t *offset);
1324int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
Akshay Joshi0206e352011-08-16 15:34:10 -04001325 uint32_t handle);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001326/**
1327 * Returns true if seq1 is later than seq2.
1328 */
1329static inline bool
1330i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1331{
1332 return (int32_t)(seq1 - seq2) >= 0;
1333}
1334
Daniel Vetter53d227f2012-01-25 16:32:49 +01001335u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001336
Chris Wilson06d98132012-04-17 15:31:24 +01001337int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001338int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001339
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001340static inline bool
Chris Wilson1690e1e2011-12-14 13:57:08 +01001341i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1342{
1343 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1344 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1345 dev_priv->fence_regs[obj->fence_reg].pin_count++;
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001346 return true;
1347 } else
1348 return false;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001349}
1350
1351static inline void
1352i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1353{
1354 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1355 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1356 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1357 }
1358}
1359
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001360void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001361void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001362int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1363 bool interruptible);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001364
Chris Wilson069efc12010-09-30 16:53:18 +01001365void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001366void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001367int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1368 uint32_t read_domains,
1369 uint32_t write_domain);
Chris Wilsona8198ee2011-04-13 22:04:09 +01001370int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01001371int __must_check i915_gem_init(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001372int __must_check i915_gem_init_hw(struct drm_device *dev);
Ben Widawskyb9524a12012-05-25 16:56:24 -07001373void i915_gem_l3_remap(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001374void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vettere21af882012-02-09 20:53:27 +01001375void i915_gem_init_ppgtt(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001376void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07001377int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001378int __must_check i915_gem_idle(struct drm_device *dev);
Chris Wilson3bb73ab2012-07-20 12:40:59 +01001379int i915_add_request(struct intel_ring_buffer *ring,
1380 struct drm_file *file,
1381 struct drm_i915_gem_request *request);
Ben Widawsky199b2bc2012-05-24 15:03:11 -07001382int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1383 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001384int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001385int __must_check
1386i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1387 bool write);
1388int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02001389i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1390int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001391i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1392 u32 alignment,
Chris Wilson20217462010-11-23 15:26:33 +00001393 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001394int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001395 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001396 int id,
1397 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001398void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001399 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001400void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001401void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001402
Chris Wilson467cffb2011-03-07 10:42:03 +00001403uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001404i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1405 uint32_t size,
1406 int tiling_mode);
Chris Wilson467cffb2011-03-07 10:42:03 +00001407
Chris Wilsone4ffd172011-04-04 09:44:39 +01001408int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1409 enum i915_cache_level cache_level);
1410
Daniel Vetter1286ff72012-05-10 15:25:09 +02001411struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1412 struct dma_buf *dma_buf);
1413
1414struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1415 struct drm_gem_object *gem_obj, int flags);
1416
Ben Widawsky254f9652012-06-04 14:42:42 -07001417/* i915_gem_context.c */
1418void i915_gem_context_init(struct drm_device *dev);
1419void i915_gem_context_fini(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07001420void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Ben Widawskye0556842012-06-04 14:42:46 -07001421int i915_switch_context(struct intel_ring_buffer *ring,
1422 struct drm_file *file, int to_id);
Ben Widawsky84624812012-06-04 14:42:54 -07001423int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1424 struct drm_file *file);
1425int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1426 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001427
Daniel Vetter76aaf222010-11-05 22:23:30 +01001428/* i915_gem_gtt.c */
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001429int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1430void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
Daniel Vetter7bddb012012-02-09 17:15:47 +01001431void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1432 struct drm_i915_gem_object *obj,
1433 enum i915_cache_level cache_level);
1434void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1435 struct drm_i915_gem_object *obj);
Daniel Vetter1d2a3142012-02-09 17:15:46 +01001436
Daniel Vetter76aaf222010-11-05 22:23:30 +01001437void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Daniel Vetter74163902012-02-15 23:50:21 +01001438int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1439void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
Chris Wilsone4ffd172011-04-04 09:44:39 +01001440 enum i915_cache_level cache_level);
Chris Wilson05394f32010-11-08 19:18:58 +00001441void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter74163902012-02-15 23:50:21 +01001442void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
Daniel Vetter644ec022012-03-26 09:45:40 +02001443void i915_gem_init_global_gtt(struct drm_device *dev,
1444 unsigned long start,
1445 unsigned long mappable_end,
1446 unsigned long end);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001447
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001448/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001449int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01001450 unsigned alignment,
1451 unsigned cache_level,
1452 bool mappable);
Chris Wilsona39d7ef2012-04-24 18:22:52 +01001453int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001454
Chris Wilson9797fbf2012-04-24 15:47:39 +01001455/* i915_gem_stolen.c */
1456int i915_gem_init_stolen(struct drm_device *dev);
1457void i915_gem_cleanup_stolen(struct drm_device *dev);
1458
Eric Anholt673a3942008-07-30 12:06:12 -07001459/* i915_gem_tiling.c */
1460void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001461void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1462void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001463
1464/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001465void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001466 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001467#if WATCH_LISTS
1468int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001469#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001470#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001471#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001472void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1473 int handle);
1474void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001475 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Ben Gamari20172632009-02-17 20:08:50 -05001477/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001478int i915_debugfs_init(struct drm_minor *minor);
1479void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001480
Jesse Barnes317c35d2008-08-25 15:11:06 -07001481/* i915_suspend.c */
1482extern int i915_save_state(struct drm_device *dev);
1483extern int i915_restore_state(struct drm_device *dev);
1484
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001485/* i915_suspend.c */
1486extern int i915_save_state(struct drm_device *dev);
1487extern int i915_restore_state(struct drm_device *dev);
1488
Ben Widawsky0136db582012-04-10 21:17:01 -07001489/* i915_sysfs.c */
1490void i915_setup_sysfs(struct drm_device *dev_priv);
1491void i915_teardown_sysfs(struct drm_device *dev_priv);
1492
Chris Wilsonf899fc62010-07-20 15:44:45 -07001493/* intel_i2c.c */
1494extern int intel_setup_gmbus(struct drm_device *dev);
1495extern void intel_teardown_gmbus(struct drm_device *dev);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001496extern inline bool intel_gmbus_is_port_valid(unsigned port)
1497{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001498 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001499}
1500
1501extern struct i2c_adapter *intel_gmbus_get_adapter(
1502 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01001503extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1504extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001505extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1506{
1507 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1508}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001509extern void intel_i2c_reset(struct drm_device *dev);
1510
Chris Wilson3b617962010-08-24 09:02:58 +01001511/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001512extern int intel_opregion_setup(struct drm_device *dev);
1513#ifdef CONFIG_ACPI
1514extern void intel_opregion_init(struct drm_device *dev);
1515extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001516extern void intel_opregion_asle_intr(struct drm_device *dev);
1517extern void intel_opregion_gse_intr(struct drm_device *dev);
1518extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001519#else
Chris Wilson44834a62010-08-19 16:09:23 +01001520static inline void intel_opregion_init(struct drm_device *dev) { return; }
1521static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001522static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1523static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1524static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001525#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001526
Jesse Barnes723bfd72010-10-07 16:01:13 -07001527/* intel_acpi.c */
1528#ifdef CONFIG_ACPI
1529extern void intel_register_dsm_handler(void);
1530extern void intel_unregister_dsm_handler(void);
1531#else
1532static inline void intel_register_dsm_handler(void) { return; }
1533static inline void intel_unregister_dsm_handler(void) { return; }
1534#endif /* CONFIG_ACPI */
1535
Jesse Barnes79e53942008-11-07 14:24:08 -08001536/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02001537extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001538extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01001539extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001540extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001541extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001542extern bool intel_fbc_enabled(struct drm_device *dev);
Chris Wilson43a95392011-07-08 12:22:36 +01001543extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001544extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Keith Packard9fb526d2011-09-26 22:24:57 -07001545extern void ironlake_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001546extern void gen6_set_rps(struct drm_device *dev, u8 val);
Akshay Joshi0206e352011-08-16 15:34:10 -04001547extern void intel_detect_pch(struct drm_device *dev);
1548extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db582012-04-10 21:17:01 -07001549extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001550
Ben Widawsky2911a352012-04-05 14:47:36 -07001551extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001552int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1553 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07001554
Chris Wilson6ef3d422010-08-04 20:26:07 +01001555/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001556#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001557extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1558extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001559
1560extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1561extern void intel_display_print_error_state(struct seq_file *m,
1562 struct drm_device *dev,
1563 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001564#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001565
Ben Widawskyb7287d82011-04-25 11:22:22 -07001566/* On SNB platform, before reading ring registers forcewake bit
1567 * must be set to prevent GT core from power down and stale values being
1568 * returned.
1569 */
Ben Widawskyfcca7922011-04-25 11:23:07 -07001570void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1571void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
Ben Widawsky67a37442012-02-09 10:15:20 +01001572int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07001573
Keith Packard5f753772010-11-22 09:24:22 +00001574#define __i915_read(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001575 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
Ben Widawskyfcca7922011-04-25 11:23:07 -07001576
Keith Packard5f753772010-11-22 09:24:22 +00001577__i915_read(8, b)
1578__i915_read(16, w)
1579__i915_read(32, l)
1580__i915_read(64, q)
1581#undef __i915_read
1582
1583#define __i915_write(x, y) \
Andi Kleenf7000882011-10-13 16:08:51 -07001584 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1585
Keith Packard5f753772010-11-22 09:24:22 +00001586__i915_write(8, b)
1587__i915_write(16, w)
1588__i915_write(32, l)
1589__i915_write(64, q)
1590#undef __i915_write
1591
1592#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1593#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1594
1595#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1596#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1597#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1598#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1599
1600#define I915_READ(reg) i915_read32(dev_priv, (reg))
1601#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001602#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1603#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001604
1605#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1606#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001607
1608#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1609#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1610
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001611
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612#endif