blob: e9c8814bed36ee2a0dfd12a75f0849aaeb1c8f17 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070031#include "i915_drv.h"
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/i915_drm.h>
Eric Anholt62fdfea2010-05-21 13:26:39 -070033#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010034#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070035
Chris Wilson18393f62014-04-09 09:19:40 +010036/* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill,
37 * but keeps the logic simple. Indeed, the whole purpose of this macro is just
38 * to give some inclination as to some of the magic values used in the various
39 * workarounds!
40 */
41#define CACHELINE_BYTES 64
42
Chris Wilson1cf0ba12014-05-05 09:07:33 +010043static inline int __ring_space(int head, int tail, int size)
44{
45 int space = head - (tail + I915_RING_FREE_SPACE);
46 if (space < 0)
47 space += size;
48 return space;
49}
50
Oscar Mateoa4872ba2014-05-22 14:13:33 +010051static inline int ring_space(struct intel_engine_cs *ring)
Chris Wilsonc7dca472011-01-20 17:00:10 +000052{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010053 struct intel_ringbuffer *ringbuf = ring->buffer;
54 return __ring_space(ringbuf->head & HEAD_ADDR, ringbuf->tail, ringbuf->size);
Chris Wilsonc7dca472011-01-20 17:00:10 +000055}
56
Oscar Mateoa4872ba2014-05-22 14:13:33 +010057static bool intel_ring_stopped(struct intel_engine_cs *ring)
Chris Wilson09246732013-08-10 22:16:32 +010058{
59 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020060 return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
61}
Chris Wilson09246732013-08-10 22:16:32 +010062
Oscar Mateoa4872ba2014-05-22 14:13:33 +010063void __intel_ring_advance(struct intel_engine_cs *ring)
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020064{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010065 struct intel_ringbuffer *ringbuf = ring->buffer;
66 ringbuf->tail &= ringbuf->size - 1;
Mika Kuoppala88b4aa82014-03-28 18:18:18 +020067 if (intel_ring_stopped(ring))
Chris Wilson09246732013-08-10 22:16:32 +010068 return;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +010069 ring->write_tail(ring, ringbuf->tail);
Chris Wilson09246732013-08-10 22:16:32 +010070}
71
Chris Wilsonb72f3ac2011-01-04 17:34:02 +000072static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010073gen2_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +010074 u32 invalidate_domains,
75 u32 flush_domains)
76{
77 u32 cmd;
78 int ret;
79
80 cmd = MI_FLUSH;
Daniel Vetter31b14c92012-04-19 16:45:22 +020081 if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
Chris Wilson46f0f8d2012-04-18 11:12:11 +010082 cmd |= MI_NO_WRITE_FLUSH;
83
84 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
85 cmd |= MI_READ_FLUSH;
86
87 ret = intel_ring_begin(ring, 2);
88 if (ret)
89 return ret;
90
91 intel_ring_emit(ring, cmd);
92 intel_ring_emit(ring, MI_NOOP);
93 intel_ring_advance(ring);
94
95 return 0;
96}
97
98static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +010099gen4_render_ring_flush(struct intel_engine_cs *ring,
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100100 u32 invalidate_domains,
101 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102{
Chris Wilson78501ea2010-10-27 12:18:21 +0100103 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100104 u32 cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000105 int ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100106
Chris Wilson36d527d2011-03-19 22:26:49 +0000107 /*
108 * read/write caches:
109 *
110 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
111 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
112 * also flushed at 2d versus 3d pipeline switches.
113 *
114 * read-only caches:
115 *
116 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
117 * MI_READ_FLUSH is set, and is always flushed on 965.
118 *
119 * I915_GEM_DOMAIN_COMMAND may not exist?
120 *
121 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
122 * invalidated when MI_EXE_FLUSH is set.
123 *
124 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
125 * invalidated with every MI_FLUSH.
126 *
127 * TLBs:
128 *
129 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
130 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
131 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
132 * are flushed at any MI_FLUSH.
133 */
134
135 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
Chris Wilson46f0f8d2012-04-18 11:12:11 +0100136 if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
Chris Wilson36d527d2011-03-19 22:26:49 +0000137 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilson36d527d2011-03-19 22:26:49 +0000138 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
139 cmd |= MI_EXE_FLUSH;
140
141 if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
142 (IS_G4X(dev) || IS_GEN5(dev)))
143 cmd |= MI_INVALIDATE_ISP;
144
145 ret = intel_ring_begin(ring, 2);
146 if (ret)
147 return ret;
148
149 intel_ring_emit(ring, cmd);
150 intel_ring_emit(ring, MI_NOOP);
151 intel_ring_advance(ring);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +0000152
153 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800154}
155
Jesse Barnes8d315282011-10-16 10:23:31 +0200156/**
157 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
158 * implementing two workarounds on gen6. From section 1.4.7.1
159 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
160 *
161 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
162 * produced by non-pipelined state commands), software needs to first
163 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
164 * 0.
165 *
166 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
167 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
168 *
169 * And the workaround for these two requires this workaround first:
170 *
171 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
172 * BEFORE the pipe-control with a post-sync op and no write-cache
173 * flushes.
174 *
175 * And this last workaround is tricky because of the requirements on
176 * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
177 * volume 2 part 1:
178 *
179 * "1 of the following must also be set:
180 * - Render Target Cache Flush Enable ([12] of DW1)
181 * - Depth Cache Flush Enable ([0] of DW1)
182 * - Stall at Pixel Scoreboard ([1] of DW1)
183 * - Depth Stall ([13] of DW1)
184 * - Post-Sync Operation ([13] of DW1)
185 * - Notify Enable ([8] of DW1)"
186 *
187 * The cache flushes require the workaround flush that triggered this
188 * one, so we can't use it. Depth stall would trigger the same.
189 * Post-sync nonzero is what triggered this second workaround, so we
190 * can't use that one either. Notify enable is IRQs, which aren't
191 * really our business. That leaves only stall at scoreboard.
192 */
193static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100194intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
Jesse Barnes8d315282011-10-16 10:23:31 +0200195{
Chris Wilson18393f62014-04-09 09:19:40 +0100196 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200197 int ret;
198
199
200 ret = intel_ring_begin(ring, 6);
201 if (ret)
202 return ret;
203
204 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
205 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
206 PIPE_CONTROL_STALL_AT_SCOREBOARD);
207 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
208 intel_ring_emit(ring, 0); /* low dword */
209 intel_ring_emit(ring, 0); /* high dword */
210 intel_ring_emit(ring, MI_NOOP);
211 intel_ring_advance(ring);
212
213 ret = intel_ring_begin(ring, 6);
214 if (ret)
215 return ret;
216
217 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
218 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
219 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
220 intel_ring_emit(ring, 0);
221 intel_ring_emit(ring, 0);
222 intel_ring_emit(ring, MI_NOOP);
223 intel_ring_advance(ring);
224
225 return 0;
226}
227
228static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100229gen6_render_ring_flush(struct intel_engine_cs *ring,
Jesse Barnes8d315282011-10-16 10:23:31 +0200230 u32 invalidate_domains, u32 flush_domains)
231{
232 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100233 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Jesse Barnes8d315282011-10-16 10:23:31 +0200234 int ret;
235
Paulo Zanonib3111502012-08-17 18:35:42 -0300236 /* Force SNB workarounds for PIPE_CONTROL flushes */
237 ret = intel_emit_post_sync_nonzero_flush(ring);
238 if (ret)
239 return ret;
240
Jesse Barnes8d315282011-10-16 10:23:31 +0200241 /* Just flush everything. Experiments have shown that reducing the
242 * number of bits based on the write domains has little performance
243 * impact.
244 */
Chris Wilson7d54a902012-08-10 10:18:10 +0100245 if (flush_domains) {
246 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
247 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
248 /*
249 * Ensure that any following seqno writes only happen
250 * when the render cache is indeed flushed.
251 */
Daniel Vetter97f209b2012-06-28 09:48:42 +0200252 flags |= PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100253 }
254 if (invalidate_domains) {
255 flags |= PIPE_CONTROL_TLB_INVALIDATE;
256 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
257 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
258 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
259 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
260 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
261 /*
262 * TLB invalidate requires a post-sync write.
263 */
Jesse Barnes3ac78312012-10-25 12:15:47 -0700264 flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
Chris Wilson7d54a902012-08-10 10:18:10 +0100265 }
Jesse Barnes8d315282011-10-16 10:23:31 +0200266
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100267 ret = intel_ring_begin(ring, 4);
Jesse Barnes8d315282011-10-16 10:23:31 +0200268 if (ret)
269 return ret;
270
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100271 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
Jesse Barnes8d315282011-10-16 10:23:31 +0200272 intel_ring_emit(ring, flags);
273 intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100274 intel_ring_emit(ring, 0);
Jesse Barnes8d315282011-10-16 10:23:31 +0200275 intel_ring_advance(ring);
276
277 return 0;
278}
279
Chris Wilson6c6cf5a2012-07-20 18:02:28 +0100280static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100281gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
Paulo Zanonif3987632012-08-17 18:35:43 -0300282{
283 int ret;
284
285 ret = intel_ring_begin(ring, 4);
286 if (ret)
287 return ret;
288
289 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
290 intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
291 PIPE_CONTROL_STALL_AT_SCOREBOARD);
292 intel_ring_emit(ring, 0);
293 intel_ring_emit(ring, 0);
294 intel_ring_advance(ring);
295
296 return 0;
297}
298
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100299static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300300{
301 int ret;
302
303 if (!ring->fbc_dirty)
304 return 0;
305
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200306 ret = intel_ring_begin(ring, 6);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300307 if (ret)
308 return ret;
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300309 /* WaFbcNukeOn3DBlt:ivb/hsw */
310 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
311 intel_ring_emit(ring, MSG_FBC_REND_STATE);
312 intel_ring_emit(ring, value);
Ville Syrjälä37c1d942013-11-06 23:02:20 +0200313 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
314 intel_ring_emit(ring, MSG_FBC_REND_STATE);
315 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300316 intel_ring_advance(ring);
317
318 ring->fbc_dirty = false;
319 return 0;
320}
321
Paulo Zanonif3987632012-08-17 18:35:43 -0300322static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100323gen7_render_ring_flush(struct intel_engine_cs *ring,
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300324 u32 invalidate_domains, u32 flush_domains)
325{
326 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100327 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300328 int ret;
329
Paulo Zanonif3987632012-08-17 18:35:43 -0300330 /*
331 * Ensure that any following seqno writes only happen when the render
332 * cache is indeed flushed.
333 *
334 * Workaround: 4th PIPE_CONTROL command (except the ones with only
335 * read-cache invalidate bits set) must have the CS_STALL bit set. We
336 * don't try to be clever and just set it unconditionally.
337 */
338 flags |= PIPE_CONTROL_CS_STALL;
339
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300340 /* Just flush everything. Experiments have shown that reducing the
341 * number of bits based on the write domains has little performance
342 * impact.
343 */
344 if (flush_domains) {
345 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
346 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300347 }
348 if (invalidate_domains) {
349 flags |= PIPE_CONTROL_TLB_INVALIDATE;
350 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
351 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
352 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
353 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
354 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
355 /*
356 * TLB invalidate requires a post-sync write.
357 */
358 flags |= PIPE_CONTROL_QW_WRITE;
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200359 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Paulo Zanonif3987632012-08-17 18:35:43 -0300360
361 /* Workaround: we must issue a pipe_control with CS-stall bit
362 * set before a pipe_control command that has the state cache
363 * invalidate bit set. */
364 gen7_render_ring_cs_stall_wa(ring);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300365 }
366
367 ret = intel_ring_begin(ring, 4);
368 if (ret)
369 return ret;
370
371 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
372 intel_ring_emit(ring, flags);
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200373 intel_ring_emit(ring, scratch_addr);
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300374 intel_ring_emit(ring, 0);
375 intel_ring_advance(ring);
376
Ville Syrjälä9688eca2013-11-06 23:02:19 +0200377 if (!invalidate_domains && flush_domains)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -0300378 return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
379
Paulo Zanoni4772eae2012-08-17 18:35:41 -0300380 return 0;
381}
382
Ben Widawskya5f3d682013-11-02 21:07:27 -0700383static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100384gen8_render_ring_flush(struct intel_engine_cs *ring,
Ben Widawskya5f3d682013-11-02 21:07:27 -0700385 u32 invalidate_domains, u32 flush_domains)
386{
387 u32 flags = 0;
Chris Wilson18393f62014-04-09 09:19:40 +0100388 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Ben Widawskya5f3d682013-11-02 21:07:27 -0700389 int ret;
390
391 flags |= PIPE_CONTROL_CS_STALL;
392
393 if (flush_domains) {
394 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
395 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
396 }
397 if (invalidate_domains) {
398 flags |= PIPE_CONTROL_TLB_INVALIDATE;
399 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
400 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
401 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
402 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
403 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
404 flags |= PIPE_CONTROL_QW_WRITE;
405 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
406 }
407
408 ret = intel_ring_begin(ring, 6);
409 if (ret)
410 return ret;
411
412 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
413 intel_ring_emit(ring, flags);
414 intel_ring_emit(ring, scratch_addr);
415 intel_ring_emit(ring, 0);
416 intel_ring_emit(ring, 0);
417 intel_ring_emit(ring, 0);
418 intel_ring_advance(ring);
419
420 return 0;
421
422}
423
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100424static void ring_write_tail(struct intel_engine_cs *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100425 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800426{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300427 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100428 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800429}
430
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100431u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800432{
Jani Nikula4640c4f2014-03-31 14:27:19 +0300433 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson50877442014-03-21 12:41:53 +0000434 u64 acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800435
Chris Wilson50877442014-03-21 12:41:53 +0000436 if (INTEL_INFO(ring->dev)->gen >= 8)
437 acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
438 RING_ACTHD_UDW(ring->mmio_base));
439 else if (INTEL_INFO(ring->dev)->gen >= 4)
440 acthd = I915_READ(RING_ACTHD(ring->mmio_base));
441 else
442 acthd = I915_READ(ACTHD);
443
444 return acthd;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800445}
446
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100447static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
Daniel Vetter035dc1e2013-07-03 12:56:54 +0200448{
449 struct drm_i915_private *dev_priv = ring->dev->dev_private;
450 u32 addr;
451
452 addr = dev_priv->status_page_dmah->busaddr;
453 if (INTEL_INFO(ring->dev)->gen >= 4)
454 addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
455 I915_WRITE(HWS_PGA, addr);
456}
457
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100458static bool stop_ring(struct intel_engine_cs *ring)
Chris Wilson9991ae72014-04-02 16:36:07 +0100459{
460 struct drm_i915_private *dev_priv = to_i915(ring->dev);
461
462 if (!IS_GEN2(ring->dev)) {
463 I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
464 if (wait_for_atomic((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
465 DRM_ERROR("%s :timed out trying to stop ring\n", ring->name);
466 return false;
467 }
468 }
469
470 I915_WRITE_CTL(ring, 0);
471 I915_WRITE_HEAD(ring, 0);
472 ring->write_tail(ring, 0);
473
474 if (!IS_GEN2(ring->dev)) {
475 (void)I915_READ_CTL(ring);
476 I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
477 }
478
479 return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
480}
481
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100482static int init_ring_common(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800483{
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200484 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300485 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100486 struct intel_ringbuffer *ringbuf = ring->buffer;
487 struct drm_i915_gem_object *obj = ringbuf->obj;
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200488 int ret = 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800489
Deepak Sc8d9a592013-11-23 14:55:42 +0530490 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200491
Chris Wilson9991ae72014-04-02 16:36:07 +0100492 if (!stop_ring(ring)) {
493 /* G45 ring initialization often fails to reset head to zero */
Chris Wilson6fd0d562010-12-05 20:42:33 +0000494 DRM_DEBUG_KMS("%s head not reset to zero "
495 "ctl %08x head %08x tail %08x start %08x\n",
496 ring->name,
497 I915_READ_CTL(ring),
498 I915_READ_HEAD(ring),
499 I915_READ_TAIL(ring),
500 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800501
Chris Wilson9991ae72014-04-02 16:36:07 +0100502 if (!stop_ring(ring)) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000503 DRM_ERROR("failed to set %s head to zero "
504 "ctl %08x head %08x tail %08x start %08x\n",
505 ring->name,
506 I915_READ_CTL(ring),
507 I915_READ_HEAD(ring),
508 I915_READ_TAIL(ring),
509 I915_READ_START(ring));
Chris Wilson9991ae72014-04-02 16:36:07 +0100510 ret = -EIO;
511 goto out;
Chris Wilson6fd0d562010-12-05 20:42:33 +0000512 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700513 }
514
Chris Wilson9991ae72014-04-02 16:36:07 +0100515 if (I915_NEED_GFX_HWS(dev))
516 intel_ring_setup_status_page(ring);
517 else
518 ring_setup_phys_status_page(ring);
519
Daniel Vetter0d8957c2012-08-07 09:54:14 +0200520 /* Initialize the ring. This must happen _after_ we've cleared the ring
521 * registers with the above sequence (the readback of the HEAD registers
522 * also enforces ordering), otherwise the hw might lose the new ring
523 * register values. */
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700524 I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200525 I915_WRITE_CTL(ring,
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100526 ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson5d031e52012-02-08 13:34:13 +0000527 | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800528
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529 /* If the head is still not zero, the ring is dead */
Sean Paulf01db982012-03-16 12:43:22 -0400530 if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700531 I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
Sean Paulf01db982012-03-16 12:43:22 -0400532 (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
Chris Wilsone74cfed2010-11-09 10:16:56 +0000533 DRM_ERROR("%s initialization failed "
Chris Wilson48e48a02014-04-09 09:19:44 +0100534 "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
535 ring->name,
536 I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
537 I915_READ_HEAD(ring), I915_READ_TAIL(ring),
538 I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200539 ret = -EIO;
540 goto out;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800541 }
542
Chris Wilson78501ea2010-10-27 12:18:21 +0100543 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
544 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800545 else {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +0100546 ringbuf->head = I915_READ_HEAD(ring);
547 ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
548 ringbuf->space = ring_space(ring);
549 ringbuf->last_retired_head = -1;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000551
Chris Wilson50f018d2013-06-10 11:20:19 +0100552 memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
553
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200554out:
Deepak Sc8d9a592013-11-23 14:55:42 +0530555 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Daniel Vetterb7884eb2012-06-04 11:18:15 +0200556
557 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700558}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800559
Chris Wilsonc6df5412010-12-15 09:56:50 +0000560static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100561init_pipe_control(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000562{
Chris Wilsonc6df5412010-12-15 09:56:50 +0000563 int ret;
564
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100565 if (ring->scratch.obj)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000566 return 0;
567
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100568 ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
569 if (ring->scratch.obj == NULL) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000570 DRM_ERROR("Failed to allocate seqno page\n");
571 ret = -ENOMEM;
572 goto err;
573 }
Chris Wilsone4ffd172011-04-04 09:44:39 +0100574
Daniel Vettera9cc7262014-02-14 14:01:13 +0100575 ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
576 if (ret)
577 goto err_unref;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000578
Daniel Vetter1ec9e262014-02-14 14:01:11 +0100579 ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000580 if (ret)
581 goto err_unref;
582
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100583 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
584 ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
585 if (ring->scratch.cpu_page == NULL) {
Wei Yongjun56b085a2013-05-28 17:51:44 +0800586 ret = -ENOMEM;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000587 goto err_unpin;
Wei Yongjun56b085a2013-05-28 17:51:44 +0800588 }
Chris Wilsonc6df5412010-12-15 09:56:50 +0000589
Ville Syrjälä2b1086c2013-02-12 22:01:38 +0200590 DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100591 ring->name, ring->scratch.gtt_offset);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000592 return 0;
593
594err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800595 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000596err_unref:
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100597 drm_gem_object_unreference(&ring->scratch.obj->base);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000598err:
Chris Wilsonc6df5412010-12-15 09:56:50 +0000599 return ret;
600}
601
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100602static int init_render_ring(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800603{
Chris Wilson78501ea2010-10-27 12:18:21 +0100604 struct drm_device *dev = ring->dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000605 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100606 int ret = init_ring_common(ring);
Konrad Zapalowicz9c33baa2014-06-19 19:07:15 +0200607 if (ret)
608 return ret;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800609
Akash Goel61a563a2014-03-25 18:01:50 +0530610 /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
611 if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
Daniel Vetter6b26c862012-04-24 14:04:12 +0200612 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000613
614 /* We need to disable the AsyncFlip performance optimisations in order
615 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
616 * programmed to '1' on all products.
Damien Lespiau8693a822013-05-03 18:48:11 +0100617 *
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300618 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000619 */
620 if (INTEL_INFO(dev)->gen >= 6)
621 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
622
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000623 /* Required for the hardware to program scanline values for waiting */
Akash Goel01fa0302014-03-24 23:00:04 +0530624 /* WaEnableFlushTlbInvalidationMode:snb */
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000625 if (INTEL_INFO(dev)->gen == 6)
626 I915_WRITE(GFX_MODE,
Chris Wilsonaa83e302014-03-21 17:18:54 +0000627 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
Chris Wilsonf05bb0c2013-01-20 16:33:32 +0000628
Akash Goel01fa0302014-03-24 23:00:04 +0530629 /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000630 if (IS_GEN7(dev))
631 I915_WRITE(GFX_MODE_GEN7,
Akash Goel01fa0302014-03-24 23:00:04 +0530632 _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000633 _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
Chris Wilson78501ea2010-10-27 12:18:21 +0100634
Jesse Barnes8d315282011-10-16 10:23:31 +0200635 if (INTEL_INFO(dev)->gen >= 5) {
Chris Wilsonc6df5412010-12-15 09:56:50 +0000636 ret = init_pipe_control(ring);
637 if (ret)
638 return ret;
639 }
640
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200641 if (IS_GEN6(dev)) {
Kenneth Graunke3a69ddd2012-04-27 12:44:41 -0700642 /* From the Sandybridge PRM, volume 1 part 3, page 24:
643 * "If this bit is set, STCunit will have LRA as replacement
644 * policy. [...] This bit must be reset. LRA replacement
645 * policy is not supported."
646 */
647 I915_WRITE(CACHE_MODE_0,
Daniel Vetter5e13a0c2012-05-08 13:39:59 +0200648 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Ben Widawsky84f9f932011-12-12 19:21:58 -0800649 }
650
Daniel Vetter6b26c862012-04-24 14:04:12 +0200651 if (INTEL_INFO(dev)->gen >= 6)
652 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
Chris Wilsonc6df5412010-12-15 09:56:50 +0000653
Ben Widawsky040d2ba2013-09-19 11:01:40 -0700654 if (HAS_L3_DPF(dev))
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700655 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -0700656
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800657 return ret;
658}
659
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100660static void render_ring_cleanup(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000661{
Daniel Vetterb45305f2012-12-17 16:21:27 +0100662 struct drm_device *dev = ring->dev;
663
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100664 if (ring->scratch.obj == NULL)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000665 return;
666
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100667 if (INTEL_INFO(dev)->gen >= 5) {
668 kunmap(sg_page(ring->scratch.obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800669 i915_gem_object_ggtt_unpin(ring->scratch.obj);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100670 }
Daniel Vetterb45305f2012-12-17 16:21:27 +0100671
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100672 drm_gem_object_unreference(&ring->scratch.obj->base);
673 ring->scratch.obj = NULL;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000674}
675
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100676static int gen6_signal(struct intel_engine_cs *signaller,
Ben Widawsky024a43e2014-04-29 14:52:30 -0700677 unsigned int num_dwords)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000678{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700679 struct drm_device *dev = signaller->dev;
680 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100681 struct intel_engine_cs *useless;
Ben Widawskya1444b72014-06-30 09:53:35 -0700682 int i, ret, num_rings;
Ben Widawsky78325f22014-04-29 14:52:29 -0700683
Ben Widawskya1444b72014-06-30 09:53:35 -0700684#define MBOX_UPDATE_DWORDS 3
685 num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
686 num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
687#undef MBOX_UPDATE_DWORDS
Ben Widawsky024a43e2014-04-29 14:52:30 -0700688
689 ret = intel_ring_begin(signaller, num_dwords);
690 if (ret)
691 return ret;
Ben Widawsky024a43e2014-04-29 14:52:30 -0700692
Ben Widawsky78325f22014-04-29 14:52:29 -0700693 for_each_ring(useless, dev_priv, i) {
694 u32 mbox_reg = signaller->semaphore.mbox.signal[i];
695 if (mbox_reg != GEN6_NOSYNC) {
696 intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
697 intel_ring_emit(signaller, mbox_reg);
698 intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
Ben Widawsky78325f22014-04-29 14:52:29 -0700699 }
700 }
Ben Widawsky024a43e2014-04-29 14:52:30 -0700701
Ben Widawskya1444b72014-06-30 09:53:35 -0700702 /* If num_dwords was rounded, make sure the tail pointer is correct */
703 if (num_rings % 2 == 0)
704 intel_ring_emit(signaller, MI_NOOP);
705
Ben Widawsky024a43e2014-04-29 14:52:30 -0700706 return 0;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000707}
708
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700709/**
710 * gen6_add_request - Update the semaphore mailbox registers
711 *
712 * @ring - ring that is adding a request
713 * @seqno - return seqno stuck into the ring
714 *
715 * Update the mailbox registers in the *other* rings with the current seqno.
716 * This acts like a signal in the canonical semaphore.
717 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000718static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100719gen6_add_request(struct intel_engine_cs *ring)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000720{
Ben Widawsky024a43e2014-04-29 14:52:30 -0700721 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000722
Ben Widawsky707d9cf2014-06-30 09:53:36 -0700723 if (ring->semaphore.signal)
724 ret = ring->semaphore.signal(ring, 4);
725 else
726 ret = intel_ring_begin(ring, 4);
727
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000728 if (ret)
729 return ret;
730
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000731 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
732 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +0100733 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000734 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +0100735 __intel_ring_advance(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000736
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000737 return 0;
738}
739
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200740static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
741 u32 seqno)
742{
743 struct drm_i915_private *dev_priv = dev->dev_private;
744 return dev_priv->last_seqno < seqno;
745}
746
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700747/**
748 * intel_ring_sync - sync the waiter to the signaller on seqno
749 *
750 * @waiter - ring that is waiting
751 * @signaller - ring which has, or will signal
752 * @seqno - seqno which the waiter will block on
753 */
754static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100755gen6_ring_sync(struct intel_engine_cs *waiter,
756 struct intel_engine_cs *signaller,
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200757 u32 seqno)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000758{
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700759 u32 dw1 = MI_SEMAPHORE_MBOX |
760 MI_SEMAPHORE_COMPARE |
761 MI_SEMAPHORE_REGISTER;
Ben Widawskyebc348b2014-04-29 14:52:28 -0700762 u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
763 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000764
Ben Widawsky1500f7e2012-04-11 11:18:21 -0700765 /* Throughout all of the GEM code, seqno passed implies our current
766 * seqno is >= the last seqno executed. However for hardware the
767 * comparison is strictly greater than.
768 */
769 seqno -= 1;
770
Ben Widawskyebc348b2014-04-29 14:52:28 -0700771 WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
Daniel Vetter686cb5f2012-04-11 22:12:52 +0200772
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700773 ret = intel_ring_begin(waiter, 4);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000774 if (ret)
775 return ret;
776
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200777 /* If seqno wrap happened, omit the wait with no-ops */
778 if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
Ben Widawskyebc348b2014-04-29 14:52:28 -0700779 intel_ring_emit(waiter, dw1 | wait_mbox);
Mika Kuoppalaf72b3432012-12-10 15:41:48 +0200780 intel_ring_emit(waiter, seqno);
781 intel_ring_emit(waiter, 0);
782 intel_ring_emit(waiter, MI_NOOP);
783 } else {
784 intel_ring_emit(waiter, MI_NOOP);
785 intel_ring_emit(waiter, MI_NOOP);
786 intel_ring_emit(waiter, MI_NOOP);
787 intel_ring_emit(waiter, MI_NOOP);
788 }
Ben Widawskyc8c99b02011-09-14 20:32:47 -0700789 intel_ring_advance(waiter);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000790
791 return 0;
792}
793
Chris Wilsonc6df5412010-12-15 09:56:50 +0000794#define PIPE_CONTROL_FLUSH(ring__, addr__) \
795do { \
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200796 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
797 PIPE_CONTROL_DEPTH_STALL); \
Chris Wilsonc6df5412010-12-15 09:56:50 +0000798 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
799 intel_ring_emit(ring__, 0); \
800 intel_ring_emit(ring__, 0); \
801} while (0)
802
803static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100804pc_render_add_request(struct intel_engine_cs *ring)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000805{
Chris Wilson18393f62014-04-09 09:19:40 +0100806 u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000807 int ret;
808
809 /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
810 * incoherent with writes to memory, i.e. completely fubar,
811 * so we need to use PIPE_NOTIFY instead.
812 *
813 * However, we also need to workaround the qword write
814 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
815 * memory before requesting an interrupt.
816 */
817 ret = intel_ring_begin(ring, 32);
818 if (ret)
819 return ret;
820
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200821 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200822 PIPE_CONTROL_WRITE_FLUSH |
823 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100824 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100825 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000826 intel_ring_emit(ring, 0);
827 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100828 scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
Chris Wilsonc6df5412010-12-15 09:56:50 +0000829 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100830 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000831 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100832 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000833 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100834 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000835 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilson18393f62014-04-09 09:19:40 +0100836 scratch_addr += 2 * CACHELINE_BYTES;
Chris Wilsonc6df5412010-12-15 09:56:50 +0000837 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Chris Wilsona71d8d92012-02-15 11:25:36 +0000838
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200839 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200840 PIPE_CONTROL_WRITE_FLUSH |
841 PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
Chris Wilsonc6df5412010-12-15 09:56:50 +0000842 PIPE_CONTROL_NOTIFY);
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100843 intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
Chris Wilson18235212013-09-04 10:45:51 +0100844 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000845 intel_ring_emit(ring, 0);
Chris Wilson09246732013-08-10 22:16:32 +0100846 __intel_ring_advance(ring);
Chris Wilsonc6df5412010-12-15 09:56:50 +0000847
Chris Wilsonc6df5412010-12-15 09:56:50 +0000848 return 0;
849}
850
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800851static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100852gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100853{
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100854 /* Workaround to force correct ordering between irq and seqno writes on
855 * ivb (and maybe also on snb) by reading from a CS register (like
856 * ACTHD) before reading the status page. */
Chris Wilson50877442014-03-21 12:41:53 +0000857 if (!lazy_coherency) {
858 struct drm_i915_private *dev_priv = ring->dev->dev_private;
859 POSTING_READ(RING_ACTHD(ring->mmio_base));
860 }
861
Daniel Vetter4cd53c02012-12-14 16:01:25 +0100862 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
863}
864
865static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100866ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800867{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000868 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
869}
870
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200871static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100872ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200873{
874 intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
875}
876
Chris Wilsonc6df5412010-12-15 09:56:50 +0000877static u32
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100878pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
Chris Wilsonc6df5412010-12-15 09:56:50 +0000879{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100880 return ring->scratch.cpu_page[0];
Chris Wilsonc6df5412010-12-15 09:56:50 +0000881}
882
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200883static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100884pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200885{
Chris Wilson0d1aaca2013-08-26 20:58:11 +0100886 ring->scratch.cpu_page[0] = seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +0200887}
888
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000889static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100890gen5_ring_get_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200891{
892 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300893 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100894 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200895
896 if (!dev->irq_enabled)
897 return false;
898
Chris Wilson7338aef2012-04-24 21:48:47 +0100899 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300900 if (ring->irq_refcount++ == 0)
901 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100902 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200903
904 return true;
905}
906
907static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100908gen5_ring_put_irq(struct intel_engine_cs *ring)
Daniel Vettere48d8632012-04-11 22:12:54 +0200909{
910 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300911 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100912 unsigned long flags;
Daniel Vettere48d8632012-04-11 22:12:54 +0200913
Chris Wilson7338aef2012-04-24 21:48:47 +0100914 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300915 if (--ring->irq_refcount == 0)
916 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson7338aef2012-04-24 21:48:47 +0100917 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Daniel Vettere48d8632012-04-11 22:12:54 +0200918}
919
920static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100921i9xx_ring_get_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700922{
Chris Wilson78501ea2010-10-27 12:18:21 +0100923 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300924 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100925 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700926
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000927 if (!dev->irq_enabled)
928 return false;
929
Chris Wilson7338aef2012-04-24 21:48:47 +0100930 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200931 if (ring->irq_refcount++ == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200932 dev_priv->irq_mask &= ~ring->irq_enable_mask;
933 I915_WRITE(IMR, dev_priv->irq_mask);
934 POSTING_READ(IMR);
935 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100936 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonb13c2b92010-12-13 16:54:50 +0000937
938 return true;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700939}
940
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800941static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100942i9xx_ring_put_irq(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700943{
Chris Wilson78501ea2010-10-27 12:18:21 +0100944 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300945 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100946 unsigned long flags;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700947
Chris Wilson7338aef2012-04-24 21:48:47 +0100948 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200949 if (--ring->irq_refcount == 0) {
Daniel Vetterf637fde2012-04-11 22:12:59 +0200950 dev_priv->irq_mask |= ring->irq_enable_mask;
951 I915_WRITE(IMR, dev_priv->irq_mask);
952 POSTING_READ(IMR);
953 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100954 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700955}
956
Chris Wilsonc2798b12012-04-22 21:13:57 +0100957static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100958i8xx_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100959{
960 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300961 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100962 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100963
964 if (!dev->irq_enabled)
965 return false;
966
Chris Wilson7338aef2012-04-24 21:48:47 +0100967 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200968 if (ring->irq_refcount++ == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100969 dev_priv->irq_mask &= ~ring->irq_enable_mask;
970 I915_WRITE16(IMR, dev_priv->irq_mask);
971 POSTING_READ16(IMR);
972 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100973 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100974
975 return true;
976}
977
978static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100979i8xx_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilsonc2798b12012-04-22 21:13:57 +0100980{
981 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300982 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +0100983 unsigned long flags;
Chris Wilsonc2798b12012-04-22 21:13:57 +0100984
Chris Wilson7338aef2012-04-24 21:48:47 +0100985 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +0200986 if (--ring->irq_refcount == 0) {
Chris Wilsonc2798b12012-04-22 21:13:57 +0100987 dev_priv->irq_mask |= ring->irq_enable_mask;
988 I915_WRITE16(IMR, dev_priv->irq_mask);
989 POSTING_READ16(IMR);
990 }
Chris Wilson7338aef2012-04-24 21:48:47 +0100991 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilsonc2798b12012-04-22 21:13:57 +0100992}
993
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100994void intel_ring_setup_status_page(struct intel_engine_cs *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800995{
Eric Anholt45930102011-05-06 17:12:35 -0700996 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +0300997 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Eric Anholt45930102011-05-06 17:12:35 -0700998 u32 mmio = 0;
999
1000 /* The ring status page addresses are no longer next to the rest of
1001 * the ring registers as of gen7.
1002 */
1003 if (IS_GEN7(dev)) {
1004 switch (ring->id) {
Daniel Vetter96154f22011-12-14 13:57:00 +01001005 case RCS:
Eric Anholt45930102011-05-06 17:12:35 -07001006 mmio = RENDER_HWS_PGA_GEN7;
1007 break;
Daniel Vetter96154f22011-12-14 13:57:00 +01001008 case BCS:
Eric Anholt45930102011-05-06 17:12:35 -07001009 mmio = BLT_HWS_PGA_GEN7;
1010 break;
Zhao Yakui77fe2ff2014-04-17 10:37:39 +08001011 /*
1012 * VCS2 actually doesn't exist on Gen7. Only shut up
1013 * gcc switch check warning
1014 */
1015 case VCS2:
Daniel Vetter96154f22011-12-14 13:57:00 +01001016 case VCS:
Eric Anholt45930102011-05-06 17:12:35 -07001017 mmio = BSD_HWS_PGA_GEN7;
1018 break;
Ben Widawsky4a3dd192013-05-28 19:22:19 -07001019 case VECS:
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001020 mmio = VEBOX_HWS_PGA_GEN7;
1021 break;
Eric Anholt45930102011-05-06 17:12:35 -07001022 }
1023 } else if (IS_GEN6(ring->dev)) {
1024 mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
1025 } else {
Ben Widawskyeb0d4b72013-11-07 21:40:50 -08001026 /* XXX: gen8 returns to sanity */
Eric Anholt45930102011-05-06 17:12:35 -07001027 mmio = RING_HWS_PGA(ring->mmio_base);
1028 }
1029
Chris Wilson78501ea2010-10-27 12:18:21 +01001030 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
1031 POSTING_READ(mmio);
Chris Wilson884020b2013-08-06 19:01:14 +01001032
Damien Lespiaudc616b82014-03-13 01:40:28 +00001033 /*
1034 * Flush the TLB for this page
1035 *
1036 * FIXME: These two bits have disappeared on gen8, so a question
1037 * arises: do we still need this and if so how should we go about
1038 * invalidating the TLB?
1039 */
1040 if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
Chris Wilson884020b2013-08-06 19:01:14 +01001041 u32 reg = RING_INSTPM(ring->mmio_base);
Naresh Kumar Kachhi02f6a1e2014-03-12 16:39:42 +05301042
1043 /* ring should be idle before issuing a sync flush*/
1044 WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
1045
Chris Wilson884020b2013-08-06 19:01:14 +01001046 I915_WRITE(reg,
1047 _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
1048 INSTPM_SYNC_FLUSH));
1049 if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
1050 1000))
1051 DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
1052 ring->name);
1053 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001054}
1055
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001056static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001057bsd_ring_flush(struct intel_engine_cs *ring,
Chris Wilson78501ea2010-10-27 12:18:21 +01001058 u32 invalidate_domains,
1059 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001060{
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001061 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001062
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001063 ret = intel_ring_begin(ring, 2);
1064 if (ret)
1065 return ret;
1066
1067 intel_ring_emit(ring, MI_FLUSH);
1068 intel_ring_emit(ring, MI_NOOP);
1069 intel_ring_advance(ring);
1070 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001071}
1072
Chris Wilson3cce4692010-10-27 16:11:02 +01001073static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001074i9xx_add_request(struct intel_engine_cs *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001075{
Chris Wilson3cce4692010-10-27 16:11:02 +01001076 int ret;
1077
1078 ret = intel_ring_begin(ring, 4);
1079 if (ret)
1080 return ret;
Chris Wilson6f392d5482010-08-07 11:01:22 +01001081
Chris Wilson3cce4692010-10-27 16:11:02 +01001082 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
1083 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Chris Wilson18235212013-09-04 10:45:51 +01001084 intel_ring_emit(ring, ring->outstanding_lazy_seqno);
Chris Wilson3cce4692010-10-27 16:11:02 +01001085 intel_ring_emit(ring, MI_USER_INTERRUPT);
Chris Wilson09246732013-08-10 22:16:32 +01001086 __intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001087
Chris Wilson3cce4692010-10-27 16:11:02 +01001088 return 0;
Zou Nan haid1b851f2010-05-21 09:08:57 +08001089}
1090
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001091static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001092gen6_ring_get_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001093{
1094 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001095 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001096 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001097
1098 if (!dev->irq_enabled)
1099 return false;
1100
Chris Wilson7338aef2012-04-24 21:48:47 +01001101 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001102 if (ring->irq_refcount++ == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001103 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawskycc609d52013-05-28 19:22:29 -07001104 I915_WRITE_IMR(ring,
1105 ~(ring->irq_enable_mask |
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001106 GT_PARITY_ERROR(dev)));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001107 else
1108 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001109 ilk_enable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson0f468322011-01-04 17:35:21 +00001110 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001111 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson0f468322011-01-04 17:35:21 +00001112
1113 return true;
1114}
1115
1116static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001117gen6_ring_put_irq(struct intel_engine_cs *ring)
Chris Wilson0f468322011-01-04 17:35:21 +00001118{
1119 struct drm_device *dev = ring->dev;
Jani Nikula4640c4f2014-03-31 14:27:19 +03001120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7338aef2012-04-24 21:48:47 +01001121 unsigned long flags;
Chris Wilson0f468322011-01-04 17:35:21 +00001122
Chris Wilson7338aef2012-04-24 21:48:47 +01001123 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001124 if (--ring->irq_refcount == 0) {
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001125 if (HAS_L3_DPF(dev) && ring->id == RCS)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001126 I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
Ben Widawsky15b9f802012-05-25 16:56:23 -07001127 else
1128 I915_WRITE_IMR(ring, ~0);
Paulo Zanoni43eaea12013-08-06 18:57:12 -03001129 ilk_disable_gt_irq(dev_priv, ring->irq_enable_mask);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001130 }
Chris Wilson7338aef2012-04-24 21:48:47 +01001131 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001132}
1133
Ben Widawskya19d2932013-05-28 19:22:30 -07001134static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001135hsw_vebox_get_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001136{
1137 struct drm_device *dev = ring->dev;
1138 struct drm_i915_private *dev_priv = dev->dev_private;
1139 unsigned long flags;
1140
1141 if (!dev->irq_enabled)
1142 return false;
1143
Daniel Vetter59cdb632013-07-04 23:35:28 +02001144 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001145 if (ring->irq_refcount++ == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001146 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001147 snb_enable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001148 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001149 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001150
1151 return true;
1152}
1153
1154static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001155hsw_vebox_put_irq(struct intel_engine_cs *ring)
Ben Widawskya19d2932013-05-28 19:22:30 -07001156{
1157 struct drm_device *dev = ring->dev;
1158 struct drm_i915_private *dev_priv = dev->dev_private;
1159 unsigned long flags;
1160
1161 if (!dev->irq_enabled)
1162 return;
1163
Daniel Vetter59cdb632013-07-04 23:35:28 +02001164 spin_lock_irqsave(&dev_priv->irq_lock, flags);
Daniel Vetterc7113cc2013-07-04 23:35:29 +02001165 if (--ring->irq_refcount == 0) {
Ben Widawskya19d2932013-05-28 19:22:30 -07001166 I915_WRITE_IMR(ring, ~0);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001167 snb_disable_pm_irq(dev_priv, ring->irq_enable_mask);
Ben Widawskya19d2932013-05-28 19:22:30 -07001168 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001169 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
Ben Widawskya19d2932013-05-28 19:22:30 -07001170}
1171
Ben Widawskyabd58f02013-11-02 21:07:09 -07001172static bool
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001173gen8_ring_get_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001174{
1175 struct drm_device *dev = ring->dev;
1176 struct drm_i915_private *dev_priv = dev->dev_private;
1177 unsigned long flags;
1178
1179 if (!dev->irq_enabled)
1180 return false;
1181
1182 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1183 if (ring->irq_refcount++ == 0) {
1184 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1185 I915_WRITE_IMR(ring,
1186 ~(ring->irq_enable_mask |
1187 GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
1188 } else {
1189 I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
1190 }
1191 POSTING_READ(RING_IMR(ring->mmio_base));
1192 }
1193 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1194
1195 return true;
1196}
1197
1198static void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001199gen8_ring_put_irq(struct intel_engine_cs *ring)
Ben Widawskyabd58f02013-11-02 21:07:09 -07001200{
1201 struct drm_device *dev = ring->dev;
1202 struct drm_i915_private *dev_priv = dev->dev_private;
1203 unsigned long flags;
1204
1205 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1206 if (--ring->irq_refcount == 0) {
1207 if (HAS_L3_DPF(dev) && ring->id == RCS) {
1208 I915_WRITE_IMR(ring,
1209 ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
1210 } else {
1211 I915_WRITE_IMR(ring, ~0);
1212 }
1213 POSTING_READ(RING_IMR(ring->mmio_base));
1214 }
1215 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1216}
1217
Zou Nan haid1b851f2010-05-21 09:08:57 +08001218static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001219i965_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001220 u64 offset, u32 length,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001221 unsigned flags)
Zou Nan haid1b851f2010-05-21 09:08:57 +08001222{
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001223 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001224
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001225 ret = intel_ring_begin(ring, 2);
1226 if (ret)
1227 return ret;
1228
Chris Wilson78501ea2010-10-27 12:18:21 +01001229 intel_ring_emit(ring,
Chris Wilson65f56872012-04-17 16:38:12 +01001230 MI_BATCH_BUFFER_START |
1231 MI_BATCH_GTT |
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001232 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001233 intel_ring_emit(ring, offset);
Chris Wilson78501ea2010-10-27 12:18:21 +01001234 intel_ring_advance(ring);
1235
Zou Nan haid1b851f2010-05-21 09:08:57 +08001236 return 0;
1237}
1238
Daniel Vetterb45305f2012-12-17 16:21:27 +01001239/* Just userspace ABI convention to limit the wa batch bo to a resonable size */
1240#define I830_BATCH_LIMIT (256*1024)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001241static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001242i830_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001243 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001244 unsigned flags)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001245{
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001246 int ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001247
Daniel Vetterb45305f2012-12-17 16:21:27 +01001248 if (flags & I915_DISPATCH_PINNED) {
1249 ret = intel_ring_begin(ring, 4);
1250 if (ret)
1251 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001252
Daniel Vetterb45305f2012-12-17 16:21:27 +01001253 intel_ring_emit(ring, MI_BATCH_BUFFER);
1254 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1255 intel_ring_emit(ring, offset + len - 8);
1256 intel_ring_emit(ring, MI_NOOP);
1257 intel_ring_advance(ring);
1258 } else {
Chris Wilson0d1aaca2013-08-26 20:58:11 +01001259 u32 cs_offset = ring->scratch.gtt_offset;
Daniel Vetterb45305f2012-12-17 16:21:27 +01001260
1261 if (len > I830_BATCH_LIMIT)
1262 return -ENOSPC;
1263
1264 ret = intel_ring_begin(ring, 9+3);
1265 if (ret)
1266 return ret;
1267 /* Blit the batch (which has now all relocs applied) to the stable batch
1268 * scratch bo area (so that the CS never stumbles over its tlb
1269 * invalidation bug) ... */
1270 intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
1271 XY_SRC_COPY_BLT_WRITE_ALPHA |
1272 XY_SRC_COPY_BLT_WRITE_RGB);
1273 intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
1274 intel_ring_emit(ring, 0);
1275 intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
1276 intel_ring_emit(ring, cs_offset);
1277 intel_ring_emit(ring, 0);
1278 intel_ring_emit(ring, 4096);
1279 intel_ring_emit(ring, offset);
1280 intel_ring_emit(ring, MI_FLUSH);
1281
1282 /* ... and execute it. */
1283 intel_ring_emit(ring, MI_BATCH_BUFFER);
1284 intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
1285 intel_ring_emit(ring, cs_offset + len - 8);
1286 intel_ring_advance(ring);
1287 }
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001288
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001289 return 0;
1290}
1291
1292static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001293i915_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001294 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001295 unsigned flags)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02001296{
1297 int ret;
1298
1299 ret = intel_ring_begin(ring, 2);
1300 if (ret)
1301 return ret;
1302
Chris Wilson65f56872012-04-17 16:38:12 +01001303 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001304 intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
Chris Wilsonc4e7a412010-11-30 14:10:25 +00001305 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001306
Eric Anholt62fdfea2010-05-21 13:26:39 -07001307 return 0;
1308}
1309
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001310static void cleanup_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001311{
Chris Wilson05394f32010-11-08 19:18:58 +00001312 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001313
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001314 obj = ring->status_page.obj;
1315 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001316 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001317
Chris Wilson9da3da62012-06-01 15:20:22 +01001318 kunmap(sg_page(obj->pages->sgl));
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08001319 i915_gem_object_ggtt_unpin(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001320 drm_gem_object_unreference(&obj->base);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001321 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001322}
1323
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001324static int init_status_page(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001325{
Chris Wilson05394f32010-11-08 19:18:58 +00001326 struct drm_i915_gem_object *obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001327
Chris Wilsone3efda42014-04-09 09:19:41 +01001328 if ((obj = ring->status_page.obj) == NULL) {
1329 int ret;
1330
1331 obj = i915_gem_alloc_object(ring->dev, 4096);
1332 if (obj == NULL) {
1333 DRM_ERROR("Failed to allocate status page\n");
1334 return -ENOMEM;
1335 }
1336
1337 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
1338 if (ret)
1339 goto err_unref;
1340
1341 ret = i915_gem_obj_ggtt_pin(obj, 4096, 0);
1342 if (ret) {
1343err_unref:
1344 drm_gem_object_unreference(&obj->base);
1345 return ret;
1346 }
1347
1348 ring->status_page.obj = obj;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001349 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01001350
Ben Widawskyf343c5f2013-07-05 14:41:04 -07001351 ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01001352 ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001353 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001354
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001355 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
1356 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001357
1358 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001359}
1360
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001361static int init_phys_status_page(struct intel_engine_cs *ring)
Chris Wilson6b8294a2012-11-16 11:43:20 +00001362{
1363 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001364
1365 if (!dev_priv->status_page_dmah) {
1366 dev_priv->status_page_dmah =
1367 drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
1368 if (!dev_priv->status_page_dmah)
1369 return -ENOMEM;
1370 }
1371
Chris Wilson6b8294a2012-11-16 11:43:20 +00001372 ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
1373 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1374
1375 return 0;
1376}
1377
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001378static int allocate_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01001379{
1380 struct drm_device *dev = ring->dev;
1381 struct drm_i915_private *dev_priv = to_i915(dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001382 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsone3efda42014-04-09 09:19:41 +01001383 struct drm_i915_gem_object *obj;
1384 int ret;
1385
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001386 if (intel_ring_initialized(ring))
Chris Wilsone3efda42014-04-09 09:19:41 +01001387 return 0;
1388
1389 obj = NULL;
1390 if (!HAS_LLC(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001391 obj = i915_gem_object_create_stolen(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001392 if (obj == NULL)
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001393 obj = i915_gem_alloc_object(dev, ringbuf->size);
Chris Wilsone3efda42014-04-09 09:19:41 +01001394 if (obj == NULL)
1395 return -ENOMEM;
1396
Akash Goel24f3a8c2014-06-17 10:59:42 +05301397 /* mark ring buffers as read-only from GPU side by default */
1398 obj->gt_ro = 1;
1399
Chris Wilsone3efda42014-04-09 09:19:41 +01001400 ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
1401 if (ret)
1402 goto err_unref;
1403
1404 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1405 if (ret)
1406 goto err_unpin;
1407
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001408 ringbuf->virtual_start =
Chris Wilsone3efda42014-04-09 09:19:41 +01001409 ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001410 ringbuf->size);
1411 if (ringbuf->virtual_start == NULL) {
Chris Wilsone3efda42014-04-09 09:19:41 +01001412 ret = -EINVAL;
1413 goto err_unpin;
1414 }
1415
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001416 ringbuf->obj = obj;
Chris Wilsone3efda42014-04-09 09:19:41 +01001417 return 0;
1418
1419err_unpin:
1420 i915_gem_object_ggtt_unpin(obj);
1421err_unref:
1422 drm_gem_object_unreference(&obj->base);
1423 return ret;
1424}
1425
Ben Widawskyc43b5632012-04-16 14:07:40 -07001426static int intel_init_ring_buffer(struct drm_device *dev,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001427 struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001428{
Oscar Mateo8ee14972014-05-22 14:13:34 +01001429 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsondd785e32010-08-07 11:01:34 +01001430 int ret;
1431
Oscar Mateo8ee14972014-05-22 14:13:34 +01001432 if (ringbuf == NULL) {
1433 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
1434 if (!ringbuf)
1435 return -ENOMEM;
1436 ring->buffer = ringbuf;
1437 }
1438
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001439 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +01001440 INIT_LIST_HEAD(&ring->active_list);
1441 INIT_LIST_HEAD(&ring->request_list);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001442 ringbuf->size = 32 * PAGE_SIZE;
Ben Widawskyebc348b2014-04-29 14:52:28 -07001443 memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
Chris Wilson0dc79fb2011-01-05 10:32:24 +00001444
Chris Wilsonb259f672011-03-29 13:19:09 +01001445 init_waitqueue_head(&ring->irq_queue);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001446
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001447 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +01001448 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001449 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001450 goto error;
Chris Wilson6b8294a2012-11-16 11:43:20 +00001451 } else {
1452 BUG_ON(ring->id != RCS);
Daniel Vetter035dc1e2013-07-03 12:56:54 +02001453 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00001454 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001455 goto error;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001456 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001457
Chris Wilsone3efda42014-04-09 09:19:41 +01001458 ret = allocate_ring_buffer(ring);
1459 if (ret) {
1460 DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001461 goto error;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001462 }
Eric Anholt62fdfea2010-05-21 13:26:39 -07001463
Chris Wilson55249ba2010-12-22 14:04:47 +00001464 /* Workaround an erratum on the i830 which causes a hang if
1465 * the TAIL pointer points to within the last 2 cachelines
1466 * of the buffer.
1467 */
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001468 ringbuf->effective_size = ringbuf->size;
Chris Wilsone3efda42014-04-09 09:19:41 +01001469 if (IS_I830(dev) || IS_845G(dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001470 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilson55249ba2010-12-22 14:04:47 +00001471
Brad Volkin44e895a2014-05-10 14:10:43 -07001472 ret = i915_cmd_parser_init_ring(ring);
1473 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01001474 goto error;
Brad Volkin351e3db2014-02-18 10:15:46 -08001475
Oscar Mateo8ee14972014-05-22 14:13:34 +01001476 ret = ring->init(ring);
1477 if (ret)
1478 goto error;
1479
1480 return 0;
1481
1482error:
1483 kfree(ringbuf);
1484 ring->buffer = NULL;
1485 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001486}
1487
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001488void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001489{
Chris Wilsone3efda42014-04-09 09:19:41 +01001490 struct drm_i915_private *dev_priv = to_i915(ring->dev);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001491 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson33626e62010-10-29 16:18:36 +01001492
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001493 if (!intel_ring_initialized(ring))
Eric Anholt62fdfea2010-05-21 13:26:39 -07001494 return;
1495
Chris Wilsone3efda42014-04-09 09:19:41 +01001496 intel_stop_ring_buffer(ring);
Ville Syrjäläde8f0a52014-05-28 19:12:13 +03001497 WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
Chris Wilson33626e62010-10-29 16:18:36 +01001498
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001499 iounmap(ringbuf->virtual_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001500
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001501 i915_gem_object_ggtt_unpin(ringbuf->obj);
1502 drm_gem_object_unreference(&ringbuf->obj->base);
1503 ringbuf->obj = NULL;
Ben Widawsky3d57e5b2013-10-14 10:01:36 -07001504 ring->preallocated_lazy_request = NULL;
1505 ring->outstanding_lazy_seqno = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01001506
Zou Nan hai8d192152010-11-02 16:31:01 +08001507 if (ring->cleanup)
1508 ring->cleanup(ring);
1509
Chris Wilson78501ea2010-10-27 12:18:21 +01001510 cleanup_status_page(ring);
Brad Volkin44e895a2014-05-10 14:10:43 -07001511
1512 i915_cmd_parser_fini_ring(ring);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001513
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001514 kfree(ringbuf);
Oscar Mateo8ee14972014-05-22 14:13:34 +01001515 ring->buffer = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001516}
1517
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001518static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001519{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001520 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001521 struct drm_i915_gem_request *request;
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001522 u32 seqno = 0;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001523 int ret;
1524
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001525 if (ringbuf->last_retired_head != -1) {
1526 ringbuf->head = ringbuf->last_retired_head;
1527 ringbuf->last_retired_head = -1;
Chris Wilson1f709992014-01-27 22:43:07 +00001528
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001529 ringbuf->space = ring_space(ring);
1530 if (ringbuf->space >= n)
Chris Wilsona71d8d92012-02-15 11:25:36 +00001531 return 0;
1532 }
1533
1534 list_for_each_entry(request, &ring->request_list, list) {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001535 if (__ring_space(request->tail, ringbuf->tail, ringbuf->size) >= n) {
Chris Wilsona71d8d92012-02-15 11:25:36 +00001536 seqno = request->seqno;
1537 break;
1538 }
Chris Wilsona71d8d92012-02-15 11:25:36 +00001539 }
1540
1541 if (seqno == 0)
1542 return -ENOSPC;
1543
Chris Wilson1f709992014-01-27 22:43:07 +00001544 ret = i915_wait_seqno(ring, seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001545 if (ret)
1546 return ret;
1547
Chris Wilson1cf0ba12014-05-05 09:07:33 +01001548 i915_gem_retire_requests_ring(ring);
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001549 ringbuf->head = ringbuf->last_retired_head;
1550 ringbuf->last_retired_head = -1;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001551
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001552 ringbuf->space = ring_space(ring);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001553 return 0;
1554}
1555
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001556static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -07001557{
Chris Wilson78501ea2010-10-27 12:18:21 +01001558 struct drm_device *dev = ring->dev;
Zou Nan haicae58522010-11-09 17:17:32 +08001559 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001560 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson78501ea2010-10-27 12:18:21 +01001561 unsigned long end;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001562 int ret;
Chris Wilsonc7dca472011-01-20 17:00:10 +00001563
Chris Wilsona71d8d92012-02-15 11:25:36 +00001564 ret = intel_ring_wait_request(ring, n);
1565 if (ret != -ENOSPC)
1566 return ret;
1567
Chris Wilson09246732013-08-10 22:16:32 +01001568 /* force the tail write in case we have been skipping them */
1569 __intel_ring_advance(ring);
1570
Daniel Vetter63ed2cb2012-04-23 16:50:50 +02001571 /* With GEM the hangcheck timer should kick us out of the loop,
1572 * leaving it early runs the risk of corrupting GEM state (due
1573 * to running on almost untested codepaths). But on resume
1574 * timers don't work yet, so prevent a complete hang in that
1575 * case by choosing an insanely large timeout. */
1576 end = jiffies + 60 * HZ;
Daniel Vettere6bfaf82011-12-14 13:56:59 +01001577
Chris Wilsondcfe0502014-05-05 09:07:32 +01001578 trace_i915_ring_wait_begin(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001579 do {
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001580 ringbuf->head = I915_READ_HEAD(ring);
1581 ringbuf->space = ring_space(ring);
1582 if (ringbuf->space >= n) {
Chris Wilsondcfe0502014-05-05 09:07:32 +01001583 ret = 0;
1584 break;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001585 }
1586
Daniel Vetterfb19e2a2014-02-12 23:44:34 +01001587 if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
1588 dev->primary->master) {
Eric Anholt62fdfea2010-05-21 13:26:39 -07001589 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1590 if (master_priv->sarea_priv)
1591 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1592 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08001593
Chris Wilsone60a0b12010-10-13 10:09:14 +01001594 msleep(1);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001595
Chris Wilsondcfe0502014-05-05 09:07:32 +01001596 if (dev_priv->mm.interruptible && signal_pending(current)) {
1597 ret = -ERESTARTSYS;
1598 break;
1599 }
1600
Daniel Vetter33196de2012-11-14 17:14:05 +01001601 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1602 dev_priv->mm.interruptible);
Daniel Vetterd6b2c792012-07-04 22:54:13 +02001603 if (ret)
Chris Wilsondcfe0502014-05-05 09:07:32 +01001604 break;
1605
1606 if (time_after(jiffies, end)) {
1607 ret = -EBUSY;
1608 break;
1609 }
1610 } while (1);
Chris Wilsondb53a302011-02-03 11:57:46 +00001611 trace_i915_ring_wait_end(ring);
Chris Wilsondcfe0502014-05-05 09:07:32 +01001612 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -07001613}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001614
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001615static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001616{
1617 uint32_t __iomem *virt;
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001618 struct intel_ringbuffer *ringbuf = ring->buffer;
1619 int rem = ringbuf->size - ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001620
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001621 if (ringbuf->space < rem) {
Chris Wilson3e960502012-11-27 16:22:54 +00001622 int ret = ring_wait_for_space(ring, rem);
1623 if (ret)
1624 return ret;
1625 }
1626
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001627 virt = ringbuf->virtual_start + ringbuf->tail;
Chris Wilson3e960502012-11-27 16:22:54 +00001628 rem /= 4;
1629 while (rem--)
1630 iowrite32(MI_NOOP, virt++);
1631
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001632 ringbuf->tail = 0;
1633 ringbuf->space = ring_space(ring);
Chris Wilson3e960502012-11-27 16:22:54 +00001634
1635 return 0;
1636}
1637
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001638int intel_ring_idle(struct intel_engine_cs *ring)
Chris Wilson3e960502012-11-27 16:22:54 +00001639{
1640 u32 seqno;
1641 int ret;
1642
1643 /* We need to add any requests required to flush the objects and ring */
Chris Wilson18235212013-09-04 10:45:51 +01001644 if (ring->outstanding_lazy_seqno) {
Mika Kuoppala0025c072013-06-12 12:35:30 +03001645 ret = i915_add_request(ring, NULL);
Chris Wilson3e960502012-11-27 16:22:54 +00001646 if (ret)
1647 return ret;
1648 }
1649
1650 /* Wait upon the last request to be completed */
1651 if (list_empty(&ring->request_list))
1652 return 0;
1653
1654 seqno = list_entry(ring->request_list.prev,
1655 struct drm_i915_gem_request,
1656 list)->seqno;
1657
1658 return i915_wait_seqno(ring, seqno);
1659}
1660
Chris Wilson9d7730912012-11-27 16:22:52 +00001661static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001662intel_ring_alloc_seqno(struct intel_engine_cs *ring)
Chris Wilson9d7730912012-11-27 16:22:52 +00001663{
Chris Wilson18235212013-09-04 10:45:51 +01001664 if (ring->outstanding_lazy_seqno)
Chris Wilson9d7730912012-11-27 16:22:52 +00001665 return 0;
1666
Chris Wilson3c0e2342013-09-04 10:45:52 +01001667 if (ring->preallocated_lazy_request == NULL) {
1668 struct drm_i915_gem_request *request;
1669
1670 request = kmalloc(sizeof(*request), GFP_KERNEL);
1671 if (request == NULL)
1672 return -ENOMEM;
1673
1674 ring->preallocated_lazy_request = request;
1675 }
1676
Chris Wilson18235212013-09-04 10:45:51 +01001677 return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
Chris Wilson9d7730912012-11-27 16:22:52 +00001678}
1679
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001680static int __intel_ring_prepare(struct intel_engine_cs *ring,
Chris Wilson304d6952014-01-02 14:32:35 +00001681 int bytes)
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001682{
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001683 struct intel_ringbuffer *ringbuf = ring->buffer;
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001684 int ret;
1685
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001686 if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001687 ret = intel_wrap_ring_buffer(ring);
1688 if (unlikely(ret))
1689 return ret;
1690 }
1691
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01001692 if (unlikely(ringbuf->space < bytes)) {
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001693 ret = ring_wait_for_space(ring, bytes);
1694 if (unlikely(ret))
1695 return ret;
1696 }
1697
Mika Kuoppalacbcc80d2012-12-04 15:12:03 +02001698 return 0;
1699}
1700
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001701int intel_ring_begin(struct intel_engine_cs *ring,
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001702 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001703{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001704 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001705 int ret;
Chris Wilson78501ea2010-10-27 12:18:21 +01001706
Daniel Vetter33196de2012-11-14 17:14:05 +01001707 ret = i915_gem_check_wedge(&dev_priv->gpu_error,
1708 dev_priv->mm.interruptible);
Daniel Vetterde2b9982012-07-04 22:52:50 +02001709 if (ret)
1710 return ret;
Chris Wilson21dd3732011-01-26 15:55:56 +00001711
Chris Wilson304d6952014-01-02 14:32:35 +00001712 ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
1713 if (ret)
1714 return ret;
1715
Chris Wilson9d7730912012-11-27 16:22:52 +00001716 /* Preallocate the olr before touching the ring */
1717 ret = intel_ring_alloc_seqno(ring);
1718 if (ret)
1719 return ret;
1720
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001721 ring->buffer->space -= num_dwords * sizeof(uint32_t);
Chris Wilson304d6952014-01-02 14:32:35 +00001722 return 0;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001723}
1724
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001725/* Align the ring tail to a cacheline boundary */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001726int intel_ring_cacheline_align(struct intel_engine_cs *ring)
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001727{
Oscar Mateoee1b1e52014-05-22 14:13:35 +01001728 int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001729 int ret;
1730
1731 if (num_dwords == 0)
1732 return 0;
1733
Chris Wilson18393f62014-04-09 09:19:40 +01001734 num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
Ville Syrjälä753b1ad2014-02-11 19:52:05 +02001735 ret = intel_ring_begin(ring, num_dwords);
1736 if (ret)
1737 return ret;
1738
1739 while (num_dwords--)
1740 intel_ring_emit(ring, MI_NOOP);
1741
1742 intel_ring_advance(ring);
1743
1744 return 0;
1745}
1746
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001747void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001748{
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001749 struct drm_device *dev = ring->dev;
1750 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001751
Chris Wilson18235212013-09-04 10:45:51 +01001752 BUG_ON(ring->outstanding_lazy_seqno);
Mika Kuoppala498d2ac2012-12-04 15:12:04 +02001753
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001754 if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001755 I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
1756 I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
Oscar Mateo3b2cc8a2014-06-11 16:17:16 +01001757 if (HAS_VEBOX(dev))
Ben Widawsky50201502013-08-12 16:53:03 -07001758 I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
Chris Wilson78501ea2010-10-27 12:18:21 +01001759 }
Chris Wilson297b0c52010-10-22 17:02:41 +01001760
Mika Kuoppalaf7e98ad2012-12-19 11:13:06 +02001761 ring->set_seqno(ring, seqno);
Mika Kuoppala92cab732013-05-24 17:16:07 +03001762 ring->hangcheck.seqno = seqno;
Chris Wilson549f7362010-10-19 11:19:32 +01001763}
1764
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001765static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001766 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001767{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001768 struct drm_i915_private *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001769
1770 /* Every tail move must follow the sequence below */
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001771
Chris Wilson12f55812012-07-05 17:14:01 +01001772 /* Disable notification that the ring is IDLE. The GT
1773 * will then assume that it is busy and bring it out of rc6.
1774 */
1775 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1776 _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1777
1778 /* Clear the context id. Here be magic! */
1779 I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1780
1781 /* Wait for the ring not to be idle, i.e. for it to wake up. */
Akshay Joshi0206e352011-08-16 15:34:10 -04001782 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
Chris Wilson12f55812012-07-05 17:14:01 +01001783 GEN6_BSD_SLEEP_INDICATOR) == 0,
1784 50))
1785 DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001786
Chris Wilson12f55812012-07-05 17:14:01 +01001787 /* Now that the ring is fully powered up, update the tail */
Akshay Joshi0206e352011-08-16 15:34:10 -04001788 I915_WRITE_TAIL(ring, value);
Chris Wilson12f55812012-07-05 17:14:01 +01001789 POSTING_READ(RING_TAIL(ring->mmio_base));
1790
1791 /* Let the ring send IDLE messages to the GT again,
1792 * and so let it sleep to conserve power when idle.
1793 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001794 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
Chris Wilson12f55812012-07-05 17:14:01 +01001795 _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001796}
1797
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001798static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001799 u32 invalidate, u32 flush)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001800{
Chris Wilson71a77e02011-02-02 12:13:49 +00001801 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001802 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001803
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001804 ret = intel_ring_begin(ring, 4);
1805 if (ret)
1806 return ret;
1807
Chris Wilson71a77e02011-02-02 12:13:49 +00001808 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001809 if (INTEL_INFO(ring->dev)->gen >= 8)
1810 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001811 /*
1812 * Bspec vol 1c.5 - video engine command streamer:
1813 * "If ENABLED, all TLBs will be invalidated once the flush
1814 * operation is complete. This bit is only valid when the
1815 * Post-Sync Operation field is a value of 1h or 3h."
1816 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001817 if (invalidate & I915_GEM_GPU_DOMAINS)
Jesse Barnes9a289772012-10-26 09:42:42 -07001818 cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
1819 MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001820 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001821 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001822 if (INTEL_INFO(ring->dev)->gen >= 8) {
1823 intel_ring_emit(ring, 0); /* upper addr */
1824 intel_ring_emit(ring, 0); /* value */
1825 } else {
1826 intel_ring_emit(ring, 0);
1827 intel_ring_emit(ring, MI_NOOP);
1828 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001829 intel_ring_advance(ring);
1830 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001831}
1832
1833static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001834gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001835 u64 offset, u32 len,
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001836 unsigned flags)
1837{
Ben Widawsky28cf5412013-11-02 21:07:26 -07001838 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1839 bool ppgtt = dev_priv->mm.aliasing_ppgtt != NULL &&
1840 !(flags & I915_DISPATCH_SECURE);
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001841 int ret;
1842
1843 ret = intel_ring_begin(ring, 4);
1844 if (ret)
1845 return ret;
1846
1847 /* FIXME(BDW): Address space and security selectors. */
Ben Widawsky28cf5412013-11-02 21:07:26 -07001848 intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001849 intel_ring_emit(ring, lower_32_bits(offset));
1850 intel_ring_emit(ring, upper_32_bits(offset));
Ben Widawsky1c7a0622013-11-02 21:07:12 -07001851 intel_ring_emit(ring, MI_NOOP);
1852 intel_ring_advance(ring);
1853
1854 return 0;
1855}
1856
1857static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001858hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001859 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001860 unsigned flags)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001861{
Akshay Joshi0206e352011-08-16 15:34:10 -04001862 int ret;
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001863
Akshay Joshi0206e352011-08-16 15:34:10 -04001864 ret = intel_ring_begin(ring, 2);
1865 if (ret)
1866 return ret;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01001867
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001868 intel_ring_emit(ring,
1869 MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
1870 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
1871 /* bit0-7 is the length on GEN6+ */
1872 intel_ring_emit(ring, offset);
1873 intel_ring_advance(ring);
1874
1875 return 0;
1876}
1877
1878static int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001879gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
Ben Widawsky9bcb1442014-04-28 19:29:25 -07001880 u64 offset, u32 len,
Chris Wilsond7d4eed2012-10-17 12:09:54 +01001881 unsigned flags)
1882{
1883 int ret;
1884
1885 ret = intel_ring_begin(ring, 2);
1886 if (ret)
1887 return ret;
1888
1889 intel_ring_emit(ring,
1890 MI_BATCH_BUFFER_START |
1891 (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
Akshay Joshi0206e352011-08-16 15:34:10 -04001892 /* bit0-7 is the length on GEN6+ */
1893 intel_ring_emit(ring, offset);
1894 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +01001895
Akshay Joshi0206e352011-08-16 15:34:10 -04001896 return 0;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001897}
1898
Chris Wilson549f7362010-10-19 11:19:32 +01001899/* Blitter support (SandyBridge+) */
1900
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001901static int gen6_ring_flush(struct intel_engine_cs *ring,
Ben Widawskyea251322013-05-28 19:22:21 -07001902 u32 invalidate, u32 flush)
Zou Nan hai8d192152010-11-02 16:31:01 +08001903{
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001904 struct drm_device *dev = ring->dev;
Chris Wilson71a77e02011-02-02 12:13:49 +00001905 uint32_t cmd;
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001906 int ret;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001907
Daniel Vetter6a233c72011-12-14 13:57:07 +01001908 ret = intel_ring_begin(ring, 4);
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001909 if (ret)
1910 return ret;
1911
Chris Wilson71a77e02011-02-02 12:13:49 +00001912 cmd = MI_FLUSH_DW;
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001913 if (INTEL_INFO(ring->dev)->gen >= 8)
1914 cmd += 1;
Jesse Barnes9a289772012-10-26 09:42:42 -07001915 /*
1916 * Bspec vol 1c.3 - blitter engine command streamer:
1917 * "If ENABLED, all TLBs will be invalidated once the flush
1918 * operation is complete. This bit is only valid when the
1919 * Post-Sync Operation field is a value of 1h or 3h."
1920 */
Chris Wilson71a77e02011-02-02 12:13:49 +00001921 if (invalidate & I915_GEM_DOMAIN_RENDER)
Jesse Barnes9a289772012-10-26 09:42:42 -07001922 cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
Daniel Vetterb3fcabb2012-11-04 12:24:47 +01001923 MI_FLUSH_DW_OP_STOREDW;
Chris Wilson71a77e02011-02-02 12:13:49 +00001924 intel_ring_emit(ring, cmd);
Jesse Barnes9a289772012-10-26 09:42:42 -07001925 intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
Ben Widawsky075b3bb2013-11-02 21:07:13 -07001926 if (INTEL_INFO(ring->dev)->gen >= 8) {
1927 intel_ring_emit(ring, 0); /* upper addr */
1928 intel_ring_emit(ring, 0); /* value */
1929 } else {
1930 intel_ring_emit(ring, 0);
1931 intel_ring_emit(ring, MI_NOOP);
1932 }
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001933 intel_ring_advance(ring);
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001934
Ville Syrjälä9688eca2013-11-06 23:02:19 +02001935 if (IS_GEN7(dev) && !invalidate && flush)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001936 return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
1937
Chris Wilsonb72f3ac2011-01-04 17:34:02 +00001938 return 0;
Zou Nan hai8d192152010-11-02 16:31:01 +08001939}
1940
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001941int intel_init_render_ring_buffer(struct drm_device *dev)
1942{
Jani Nikula4640c4f2014-03-31 14:27:19 +03001943 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001944 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001945
Daniel Vetter59465b52012-04-11 22:12:48 +02001946 ring->name = "render ring";
1947 ring->id = RCS;
1948 ring->mmio_base = RENDER_RING_BASE;
1949
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001950 if (INTEL_INFO(dev)->gen >= 8) {
1951 ring->add_request = gen6_add_request;
1952 ring->flush = gen8_render_ring_flush;
1953 ring->irq_get = gen8_ring_get_irq;
1954 ring->irq_put = gen8_ring_put_irq;
1955 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
1956 ring->get_seqno = gen6_ring_get_seqno;
1957 ring->set_seqno = ring_set_seqno;
1958 if (i915_semaphore_is_enabled(dev)) {
1959 ring->semaphore.sync_to = gen6_ring_sync;
1960 ring->semaphore.signal = gen6_signal;
1961 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1962 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
1963 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
1964 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
1965 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
1966 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
1967 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
1968 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
1969 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
1970 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
1971 }
1972 } else if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001973 ring->add_request = gen6_add_request;
Paulo Zanoni4772eae2012-08-17 18:35:41 -03001974 ring->flush = gen7_render_ring_flush;
Chris Wilson6c6cf5a2012-07-20 18:02:28 +01001975 if (INTEL_INFO(dev)->gen == 6)
Paulo Zanonib3111502012-08-17 18:35:42 -03001976 ring->flush = gen6_render_ring_flush;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001977 ring->irq_get = gen6_ring_get_irq;
1978 ring->irq_put = gen6_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07001979 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
Daniel Vetter4cd53c02012-12-14 16:01:25 +01001980 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02001981 ring->set_seqno = ring_set_seqno;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07001982 if (i915_semaphore_is_enabled(dev)) {
1983 ring->semaphore.sync_to = gen6_ring_sync;
1984 ring->semaphore.signal = gen6_signal;
1985 /*
1986 * The current semaphore is only applied on pre-gen8
1987 * platform. And there is no VCS2 ring on the pre-gen8
1988 * platform. So the semaphore between RCS and VCS2 is
1989 * initialized as INVALID. Gen8 will initialize the
1990 * sema between VCS2 and RCS later.
1991 */
1992 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
1993 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
1994 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
1995 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
1996 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
1997 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
1998 ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
1999 ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
2000 ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
2001 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2002 }
Chris Wilsonc6df5412010-12-15 09:56:50 +00002003 } else if (IS_GEN5(dev)) {
2004 ring->add_request = pc_render_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002005 ring->flush = gen4_render_ring_flush;
Chris Wilsonc6df5412010-12-15 09:56:50 +00002006 ring->get_seqno = pc_render_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002007 ring->set_seqno = pc_render_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002008 ring->irq_get = gen5_ring_get_irq;
2009 ring->irq_put = gen5_ring_put_irq;
Ben Widawskycc609d52013-05-28 19:22:29 -07002010 ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
2011 GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002012 } else {
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002013 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002014 if (INTEL_INFO(dev)->gen < 4)
2015 ring->flush = gen2_render_ring_flush;
2016 else
2017 ring->flush = gen4_render_ring_flush;
Daniel Vetter59465b52012-04-11 22:12:48 +02002018 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002019 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002020 if (IS_GEN2(dev)) {
2021 ring->irq_get = i8xx_ring_get_irq;
2022 ring->irq_put = i8xx_ring_put_irq;
2023 } else {
2024 ring->irq_get = i9xx_ring_get_irq;
2025 ring->irq_put = i9xx_ring_put_irq;
2026 }
Daniel Vettere3670312012-04-11 22:12:53 +02002027 ring->irq_enable_mask = I915_USER_INTERRUPT;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002028 }
Daniel Vetter59465b52012-04-11 22:12:48 +02002029 ring->write_tail = ring_write_tail;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002030
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002031 if (IS_HASWELL(dev))
2032 ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002033 else if (IS_GEN8(dev))
2034 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Chris Wilsond7d4eed2012-10-17 12:09:54 +01002035 else if (INTEL_INFO(dev)->gen >= 6)
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002036 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
2037 else if (INTEL_INFO(dev)->gen >= 4)
2038 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2039 else if (IS_I830(dev) || IS_845G(dev))
2040 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2041 else
2042 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002043 ring->init = init_render_ring;
2044 ring->cleanup = render_ring_cleanup;
2045
Daniel Vetterb45305f2012-12-17 16:21:27 +01002046 /* Workaround batchbuffer to combat CS tlb bug. */
2047 if (HAS_BROKEN_CS_TLB(dev)) {
2048 struct drm_i915_gem_object *obj;
2049 int ret;
2050
2051 obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
2052 if (obj == NULL) {
2053 DRM_ERROR("Failed to allocate batch bo\n");
2054 return -ENOMEM;
2055 }
2056
Daniel Vetterbe1fa122014-02-14 14:01:14 +01002057 ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002058 if (ret != 0) {
2059 drm_gem_object_unreference(&obj->base);
2060 DRM_ERROR("Failed to ping batch bo\n");
2061 return ret;
2062 }
2063
Chris Wilson0d1aaca2013-08-26 20:58:11 +01002064 ring->scratch.obj = obj;
2065 ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
Daniel Vetterb45305f2012-12-17 16:21:27 +01002066 }
2067
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002068 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002069}
2070
Chris Wilsone8616b62011-01-20 09:57:11 +00002071int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
2072{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002073 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002074 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Oscar Mateo8ee14972014-05-22 14:13:34 +01002075 struct intel_ringbuffer *ringbuf = ring->buffer;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002076 int ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002077
Oscar Mateo8ee14972014-05-22 14:13:34 +01002078 if (ringbuf == NULL) {
2079 ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
2080 if (!ringbuf)
2081 return -ENOMEM;
2082 ring->buffer = ringbuf;
2083 }
2084
Daniel Vetter59465b52012-04-11 22:12:48 +02002085 ring->name = "render ring";
2086 ring->id = RCS;
2087 ring->mmio_base = RENDER_RING_BASE;
2088
Chris Wilsone8616b62011-01-20 09:57:11 +00002089 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetterb4178f82012-04-11 22:12:51 +02002090 /* non-kms not supported on gen6+ */
Oscar Mateo8ee14972014-05-22 14:13:34 +01002091 ret = -ENODEV;
2092 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002093 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002094
2095 /* Note: gem is not supported on gen5/ilk without kms (the corresponding
2096 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
2097 * the special gen5 functions. */
2098 ring->add_request = i9xx_add_request;
Chris Wilson46f0f8d2012-04-18 11:12:11 +01002099 if (INTEL_INFO(dev)->gen < 4)
2100 ring->flush = gen2_render_ring_flush;
2101 else
2102 ring->flush = gen4_render_ring_flush;
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002103 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002104 ring->set_seqno = ring_set_seqno;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002105 if (IS_GEN2(dev)) {
2106 ring->irq_get = i8xx_ring_get_irq;
2107 ring->irq_put = i8xx_ring_put_irq;
2108 } else {
2109 ring->irq_get = i9xx_ring_get_irq;
2110 ring->irq_put = i9xx_ring_put_irq;
2111 }
Daniel Vetter28f0cbf2012-04-11 22:12:58 +02002112 ring->irq_enable_mask = I915_USER_INTERRUPT;
Daniel Vetter59465b52012-04-11 22:12:48 +02002113 ring->write_tail = ring_write_tail;
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002114 if (INTEL_INFO(dev)->gen >= 4)
2115 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
2116 else if (IS_I830(dev) || IS_845G(dev))
2117 ring->dispatch_execbuffer = i830_dispatch_execbuffer;
2118 else
2119 ring->dispatch_execbuffer = i915_dispatch_execbuffer;
Daniel Vetter59465b52012-04-11 22:12:48 +02002120 ring->init = init_render_ring;
2121 ring->cleanup = render_ring_cleanup;
Chris Wilsone8616b62011-01-20 09:57:11 +00002122
2123 ring->dev = dev;
2124 INIT_LIST_HEAD(&ring->active_list);
2125 INIT_LIST_HEAD(&ring->request_list);
Chris Wilsone8616b62011-01-20 09:57:11 +00002126
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002127 ringbuf->size = size;
2128 ringbuf->effective_size = ringbuf->size;
Mika Kuoppala17f10fd2012-10-29 16:59:26 +02002129 if (IS_I830(ring->dev) || IS_845G(ring->dev))
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002130 ringbuf->effective_size -= 2 * CACHELINE_BYTES;
Chris Wilsone8616b62011-01-20 09:57:11 +00002131
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002132 ringbuf->virtual_start = ioremap_wc(start, size);
2133 if (ringbuf->virtual_start == NULL) {
Chris Wilsone8616b62011-01-20 09:57:11 +00002134 DRM_ERROR("can not ioremap virtual address for"
2135 " ring buffer\n");
Oscar Mateo8ee14972014-05-22 14:13:34 +01002136 ret = -ENOMEM;
2137 goto err_ringbuf;
Chris Wilsone8616b62011-01-20 09:57:11 +00002138 }
2139
Chris Wilson6b8294a2012-11-16 11:43:20 +00002140 if (!I915_NEED_GFX_HWS(dev)) {
Daniel Vetter035dc1e2013-07-03 12:56:54 +02002141 ret = init_phys_status_page(ring);
Chris Wilson6b8294a2012-11-16 11:43:20 +00002142 if (ret)
Oscar Mateo8ee14972014-05-22 14:13:34 +01002143 goto err_vstart;
Chris Wilson6b8294a2012-11-16 11:43:20 +00002144 }
2145
Chris Wilsone8616b62011-01-20 09:57:11 +00002146 return 0;
Oscar Mateo8ee14972014-05-22 14:13:34 +01002147
2148err_vstart:
Oscar Mateo93b0a4e2014-05-22 14:13:36 +01002149 iounmap(ringbuf->virtual_start);
Oscar Mateo8ee14972014-05-22 14:13:34 +01002150err_ringbuf:
2151 kfree(ringbuf);
2152 ring->buffer = NULL;
2153 return ret;
Chris Wilsone8616b62011-01-20 09:57:11 +00002154}
2155
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002156int intel_init_bsd_ring_buffer(struct drm_device *dev)
2157{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002158 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002159 struct intel_engine_cs *ring = &dev_priv->ring[VCS];
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002160
Daniel Vetter58fa3832012-04-11 22:12:49 +02002161 ring->name = "bsd ring";
2162 ring->id = VCS;
2163
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002164 ring->write_tail = ring_write_tail;
Ben Widawsky780f18c2013-11-02 21:07:28 -07002165 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter58fa3832012-04-11 22:12:49 +02002166 ring->mmio_base = GEN6_BSD_RING_BASE;
Daniel Vetter0fd2c202012-04-11 22:12:55 +02002167 /* gen6 bsd needs a special wa for tail updates */
2168 if (IS_GEN6(dev))
2169 ring->write_tail = gen6_bsd_ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002170 ring->flush = gen6_bsd_ring_flush;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002171 ring->add_request = gen6_add_request;
2172 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002173 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002174 if (INTEL_INFO(dev)->gen >= 8) {
2175 ring->irq_enable_mask =
2176 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
2177 ring->irq_get = gen8_ring_get_irq;
2178 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002179 ring->dispatch_execbuffer =
2180 gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002181 if (i915_semaphore_is_enabled(dev)) {
2182 ring->semaphore.sync_to = gen6_ring_sync;
2183 ring->semaphore.signal = gen6_signal;
2184 /*
2185 * The current semaphore is only applied on
2186 * pre-gen8 platform. And there is no VCS2 ring
2187 * on the pre-gen8 platform. So the semaphore
2188 * between VCS and VCS2 is initialized as
2189 * INVALID. Gen8 will initialize the sema
2190 * between VCS2 and VCS later.
2191 */
2192 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2193 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2194 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2195 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2196 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2197 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2198 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2199 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2200 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2201 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2202 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002203 } else {
2204 ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
2205 ring->irq_get = gen6_ring_get_irq;
2206 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002207 ring->dispatch_execbuffer =
2208 gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002209 if (i915_semaphore_is_enabled(dev)) {
2210 ring->semaphore.sync_to = gen6_ring_sync;
2211 ring->semaphore.signal = gen6_signal;
2212 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
2213 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2214 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
2215 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
2216 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2217 ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
2218 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2219 ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
2220 ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
2221 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2222 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002223 }
Daniel Vetter58fa3832012-04-11 22:12:49 +02002224 } else {
2225 ring->mmio_base = BSD_RING_BASE;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002226 ring->flush = bsd_ring_flush;
Daniel Vetter8620a3a2012-04-11 22:12:57 +02002227 ring->add_request = i9xx_add_request;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002228 ring->get_seqno = ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002229 ring->set_seqno = ring_set_seqno;
Daniel Vettere48d8632012-04-11 22:12:54 +02002230 if (IS_GEN5(dev)) {
Ben Widawskycc609d52013-05-28 19:22:29 -07002231 ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002232 ring->irq_get = gen5_ring_get_irq;
2233 ring->irq_put = gen5_ring_put_irq;
2234 } else {
Daniel Vettere3670312012-04-11 22:12:53 +02002235 ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
Daniel Vettere48d8632012-04-11 22:12:54 +02002236 ring->irq_get = i9xx_ring_get_irq;
2237 ring->irq_put = i9xx_ring_put_irq;
2238 }
Daniel Vetterfb3256d2012-04-11 22:12:56 +02002239 ring->dispatch_execbuffer = i965_dispatch_execbuffer;
Daniel Vetter58fa3832012-04-11 22:12:49 +02002240 }
2241 ring->init = init_ring_common;
2242
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002243 return intel_init_ring_buffer(dev, ring);
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08002244}
Chris Wilson549f7362010-10-19 11:19:32 +01002245
Zhao Yakui845f74a2014-04-17 10:37:37 +08002246/**
2247 * Initialize the second BSD ring for Broadwell GT3.
2248 * It is noted that this only exists on Broadwell GT3.
2249 */
2250int intel_init_bsd2_ring_buffer(struct drm_device *dev)
2251{
2252 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002253 struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
Zhao Yakui845f74a2014-04-17 10:37:37 +08002254
2255 if ((INTEL_INFO(dev)->gen != 8)) {
2256 DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
2257 return -EINVAL;
2258 }
2259
Rodrigo Vivif7b64232014-07-01 02:41:36 -07002260 ring->name = "bsd2 ring";
Zhao Yakui845f74a2014-04-17 10:37:37 +08002261 ring->id = VCS2;
2262
2263 ring->write_tail = ring_write_tail;
2264 ring->mmio_base = GEN8_BSD2_RING_BASE;
2265 ring->flush = gen6_bsd_ring_flush;
2266 ring->add_request = gen6_add_request;
2267 ring->get_seqno = gen6_ring_get_seqno;
2268 ring->set_seqno = ring_set_seqno;
2269 ring->irq_enable_mask =
2270 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
2271 ring->irq_get = gen8_ring_get_irq;
2272 ring->irq_put = gen8_ring_put_irq;
2273 ring->dispatch_execbuffer =
2274 gen8_ring_dispatch_execbuffer;
Ben Widawskyebc348b2014-04-29 14:52:28 -07002275 ring->semaphore.sync_to = gen6_ring_sync;
Oscar Mateod1533372014-05-09 13:44:59 +01002276 ring->semaphore.signal = gen6_signal;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002277 /*
2278 * The current semaphore is only applied on the pre-gen8. And there
2279 * is no bsd2 ring on the pre-gen8. So now the semaphore_register
2280 * between VCS2 and other ring is initialized as invalid.
2281 * Gen8 will initialize the sema between VCS2 and other ring later.
2282 */
Ben Widawskyebc348b2014-04-29 14:52:28 -07002283 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2284 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2285 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2286 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2287 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2288 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2289 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2290 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2291 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2292 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
Zhao Yakui845f74a2014-04-17 10:37:37 +08002293
2294 ring->init = init_ring_common;
2295
2296 return intel_init_ring_buffer(dev, ring);
2297}
2298
Chris Wilson549f7362010-10-19 11:19:32 +01002299int intel_init_blt_ring_buffer(struct drm_device *dev)
2300{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002301 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002302 struct intel_engine_cs *ring = &dev_priv->ring[BCS];
Chris Wilson549f7362010-10-19 11:19:32 +01002303
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002304 ring->name = "blitter ring";
2305 ring->id = BCS;
2306
2307 ring->mmio_base = BLT_RING_BASE;
2308 ring->write_tail = ring_write_tail;
Ben Widawskyea251322013-05-28 19:22:21 -07002309 ring->flush = gen6_ring_flush;
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002310 ring->add_request = gen6_add_request;
2311 ring->get_seqno = gen6_ring_get_seqno;
Mika Kuoppalab70ec5b2012-12-19 11:13:05 +02002312 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002313 if (INTEL_INFO(dev)->gen >= 8) {
2314 ring->irq_enable_mask =
2315 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
2316 ring->irq_get = gen8_ring_get_irq;
2317 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002318 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002319 if (i915_semaphore_is_enabled(dev)) {
2320 ring->semaphore.sync_to = gen6_ring_sync;
2321 ring->semaphore.signal = gen6_signal;
2322 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2323 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2324 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2325 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2326 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2327 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2328 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2329 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2330 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2331 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2332 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002333 } else {
2334 ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
2335 ring->irq_get = gen6_ring_get_irq;
2336 ring->irq_put = gen6_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002337 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002338 if (i915_semaphore_is_enabled(dev)) {
2339 ring->semaphore.signal = gen6_signal;
2340 ring->semaphore.sync_to = gen6_ring_sync;
2341 /*
2342 * The current semaphore is only applied on pre-gen8
2343 * platform. And there is no VCS2 ring on the pre-gen8
2344 * platform. So the semaphore between BCS and VCS2 is
2345 * initialized as INVALID. Gen8 will initialize the
2346 * sema between BCS and VCS2 later.
2347 */
2348 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
2349 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
2350 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2351 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
2352 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2353 ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
2354 ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
2355 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2356 ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
2357 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2358 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002359 }
Daniel Vetter3535d9d2012-04-11 22:12:50 +02002360 ring->init = init_ring_common;
Chris Wilson549f7362010-10-19 11:19:32 +01002361
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002362 return intel_init_ring_buffer(dev, ring);
Chris Wilson549f7362010-10-19 11:19:32 +01002363}
Chris Wilsona7b97612012-07-20 12:41:08 +01002364
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002365int intel_init_vebox_ring_buffer(struct drm_device *dev)
2366{
Jani Nikula4640c4f2014-03-31 14:27:19 +03002367 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002368 struct intel_engine_cs *ring = &dev_priv->ring[VECS];
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002369
2370 ring->name = "video enhancement ring";
2371 ring->id = VECS;
2372
2373 ring->mmio_base = VEBOX_RING_BASE;
2374 ring->write_tail = ring_write_tail;
2375 ring->flush = gen6_ring_flush;
2376 ring->add_request = gen6_add_request;
2377 ring->get_seqno = gen6_ring_get_seqno;
2378 ring->set_seqno = ring_set_seqno;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002379
2380 if (INTEL_INFO(dev)->gen >= 8) {
2381 ring->irq_enable_mask =
Daniel Vetter40c499f2013-11-07 21:40:39 -08002382 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002383 ring->irq_get = gen8_ring_get_irq;
2384 ring->irq_put = gen8_ring_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002385 ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002386 if (i915_semaphore_is_enabled(dev)) {
2387 ring->semaphore.sync_to = gen6_ring_sync;
2388 ring->semaphore.signal = gen6_signal;
2389 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
2390 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
2391 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
2392 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2393 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2394 ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
2395 ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
2396 ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
2397 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2398 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2399 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002400 } else {
2401 ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
2402 ring->irq_get = hsw_vebox_get_irq;
2403 ring->irq_put = hsw_vebox_put_irq;
Ben Widawsky1c7a0622013-11-02 21:07:12 -07002404 ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
Ben Widawsky707d9cf2014-06-30 09:53:36 -07002405 if (i915_semaphore_is_enabled(dev)) {
2406 ring->semaphore.sync_to = gen6_ring_sync;
2407 ring->semaphore.signal = gen6_signal;
2408 ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
2409 ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
2410 ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
2411 ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
2412 ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
2413 ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
2414 ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
2415 ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
2416 ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
2417 ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
2418 }
Ben Widawskyabd58f02013-11-02 21:07:09 -07002419 }
Ben Widawsky9a8a2212013-05-28 19:22:23 -07002420 ring->init = init_ring_common;
2421
2422 return intel_init_ring_buffer(dev, ring);
2423}
2424
Chris Wilsona7b97612012-07-20 12:41:08 +01002425int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002426intel_ring_flush_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002427{
2428 int ret;
2429
2430 if (!ring->gpu_caches_dirty)
2431 return 0;
2432
2433 ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
2434 if (ret)
2435 return ret;
2436
2437 trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
2438
2439 ring->gpu_caches_dirty = false;
2440 return 0;
2441}
2442
2443int
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002444intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
Chris Wilsona7b97612012-07-20 12:41:08 +01002445{
2446 uint32_t flush_domains;
2447 int ret;
2448
2449 flush_domains = 0;
2450 if (ring->gpu_caches_dirty)
2451 flush_domains = I915_GEM_GPU_DOMAINS;
2452
2453 ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2454 if (ret)
2455 return ret;
2456
2457 trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
2458
2459 ring->gpu_caches_dirty = false;
2460 return 0;
2461}
Chris Wilsone3efda42014-04-09 09:19:41 +01002462
2463void
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002464intel_stop_ring_buffer(struct intel_engine_cs *ring)
Chris Wilsone3efda42014-04-09 09:19:41 +01002465{
2466 int ret;
2467
2468 if (!intel_ring_initialized(ring))
2469 return;
2470
2471 ret = intel_ring_idle(ring);
2472 if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
2473 DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
2474 ring->name, ret);
2475
2476 stop_ring(ring);
2477}