blob: 2de9a6e4b5fdebc15018a8528c14b99447331a5a [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Zhenyu Wang32f9d652009-07-24 01:00:32 +080044#define HAS_eDP (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
45
Akshay Joshi0206e352011-08-16 15:34:10 -040046bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020047static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010048static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080049
50typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040051 /* given values */
52 int n;
53 int m1, m2;
54 int p1, p2;
55 /* derived values */
56 int dot;
57 int vco;
58 int m;
59 int p;
Jesse Barnes79e53942008-11-07 14:24:08 -080060} intel_clock_t;
61
62typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040063 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080064} intel_range_t;
65
66typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040067 int dot_limit;
68 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080069} intel_p2_t;
70
71#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080072typedef struct intel_limit intel_limit_t;
73struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040074 intel_range_t dot, vco, n, m, m1, m2, p, p1;
75 intel_p2_t p2;
76 bool (* find_pll)(const intel_limit_t *, struct drm_crtc *,
Sean Paulcec2f352012-01-10 15:09:36 -080077 int, int, intel_clock_t *, intel_clock_t *);
Ma Lingd4906092009-03-18 20:13:27 +080078};
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnes2377b742010-07-07 14:06:43 -070080/* FDI */
81#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
82
Daniel Vetterd2acd212012-10-20 20:57:43 +020083int
84intel_pch_rawclk(struct drm_device *dev)
85{
86 struct drm_i915_private *dev_priv = dev->dev_private;
87
88 WARN_ON(!HAS_PCH_SPLIT(dev));
89
90 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
91}
92
Ma Lingd4906092009-03-18 20:13:27 +080093static bool
94intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080095 int target, int refclk, intel_clock_t *match_clock,
96 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080097static bool
98intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080099 int target, int refclk, intel_clock_t *match_clock,
100 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800101
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700102static bool
103intel_find_pll_g4x_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800104 int target, int refclk, intel_clock_t *match_clock,
105 intel_clock_t *best_clock);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800106static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500107intel_find_pll_ironlake_dp(const intel_limit_t *, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800108 int target, int refclk, intel_clock_t *match_clock,
109 intel_clock_t *best_clock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700111static bool
112intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
113 int target, int refclk, intel_clock_t *match_clock,
114 intel_clock_t *best_clock);
115
Chris Wilson021357a2010-09-07 20:54:59 +0100116static inline u32 /* units of 100MHz */
117intel_fdi_link_freq(struct drm_device *dev)
118{
Chris Wilson8b99e682010-10-13 09:59:17 +0100119 if (IS_GEN5(dev)) {
120 struct drm_i915_private *dev_priv = dev->dev_private;
121 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
122 } else
123 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100124}
125
Keith Packarde4b36692009-06-05 19:22:17 -0700126static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400127 .dot = { .min = 25000, .max = 350000 },
128 .vco = { .min = 930000, .max = 1400000 },
129 .n = { .min = 3, .max = 16 },
130 .m = { .min = 96, .max = 140 },
131 .m1 = { .min = 18, .max = 26 },
132 .m2 = { .min = 6, .max = 16 },
133 .p = { .min = 4, .max = 128 },
134 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700135 .p2 = { .dot_limit = 165000,
136 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800137 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700138};
139
140static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400141 .dot = { .min = 25000, .max = 350000 },
142 .vco = { .min = 930000, .max = 1400000 },
143 .n = { .min = 3, .max = 16 },
144 .m = { .min = 96, .max = 140 },
145 .m1 = { .min = 18, .max = 26 },
146 .m2 = { .min = 6, .max = 16 },
147 .p = { .min = 4, .max = 128 },
148 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700149 .p2 = { .dot_limit = 165000,
150 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800151 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700152};
Eric Anholt273e27c2011-03-30 13:01:10 -0700153
Keith Packarde4b36692009-06-05 19:22:17 -0700154static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400155 .dot = { .min = 20000, .max = 400000 },
156 .vco = { .min = 1400000, .max = 2800000 },
157 .n = { .min = 1, .max = 6 },
158 .m = { .min = 70, .max = 120 },
159 .m1 = { .min = 10, .max = 22 },
160 .m2 = { .min = 5, .max = 9 },
161 .p = { .min = 5, .max = 80 },
162 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700163 .p2 = { .dot_limit = 200000,
164 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800165 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700166};
167
168static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 .dot = { .min = 20000, .max = 400000 },
170 .vco = { .min = 1400000, .max = 2800000 },
171 .n = { .min = 1, .max = 6 },
172 .m = { .min = 70, .max = 120 },
173 .m1 = { .min = 10, .max = 22 },
174 .m2 = { .min = 5, .max = 9 },
175 .p = { .min = 7, .max = 98 },
176 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .p2 = { .dot_limit = 112000,
178 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800179 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700180};
181
Eric Anholt273e27c2011-03-30 13:01:10 -0700182
Keith Packarde4b36692009-06-05 19:22:17 -0700183static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .dot = { .min = 25000, .max = 270000 },
185 .vco = { .min = 1750000, .max = 3500000},
186 .n = { .min = 1, .max = 4 },
187 .m = { .min = 104, .max = 138 },
188 .m1 = { .min = 17, .max = 23 },
189 .m2 = { .min = 5, .max = 11 },
190 .p = { .min = 10, .max = 30 },
191 .p1 = { .min = 1, .max = 3},
192 .p2 = { .dot_limit = 270000,
193 .p2_slow = 10,
194 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800195 },
Ma Lingd4906092009-03-18 20:13:27 +0800196 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700197};
198
199static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700200 .dot = { .min = 22000, .max = 400000 },
201 .vco = { .min = 1750000, .max = 3500000},
202 .n = { .min = 1, .max = 4 },
203 .m = { .min = 104, .max = 138 },
204 .m1 = { .min = 16, .max = 23 },
205 .m2 = { .min = 5, .max = 11 },
206 .p = { .min = 5, .max = 80 },
207 .p1 = { .min = 1, .max = 8},
208 .p2 = { .dot_limit = 165000,
209 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800210 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700211};
212
213static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700214 .dot = { .min = 20000, .max = 115000 },
215 .vco = { .min = 1750000, .max = 3500000 },
216 .n = { .min = 1, .max = 3 },
217 .m = { .min = 104, .max = 138 },
218 .m1 = { .min = 17, .max = 23 },
219 .m2 = { .min = 5, .max = 11 },
220 .p = { .min = 28, .max = 112 },
221 .p1 = { .min = 2, .max = 8 },
222 .p2 = { .dot_limit = 0,
223 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800224 },
Ma Lingd4906092009-03-18 20:13:27 +0800225 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700226};
227
228static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700229 .dot = { .min = 80000, .max = 224000 },
230 .vco = { .min = 1750000, .max = 3500000 },
231 .n = { .min = 1, .max = 3 },
232 .m = { .min = 104, .max = 138 },
233 .m1 = { .min = 17, .max = 23 },
234 .m2 = { .min = 5, .max = 11 },
235 .p = { .min = 14, .max = 42 },
236 .p1 = { .min = 2, .max = 6 },
237 .p2 = { .dot_limit = 0,
238 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800239 },
Ma Lingd4906092009-03-18 20:13:27 +0800240 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400244 .dot = { .min = 161670, .max = 227000 },
245 .vco = { .min = 1750000, .max = 3500000},
246 .n = { .min = 1, .max = 2 },
247 .m = { .min = 97, .max = 108 },
248 .m1 = { .min = 0x10, .max = 0x12 },
249 .m2 = { .min = 0x05, .max = 0x06 },
250 .p = { .min = 10, .max = 20 },
251 .p1 = { .min = 1, .max = 2},
252 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700253 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400254 .find_pll = intel_find_pll_g4x_dp,
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500257static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400258 .dot = { .min = 20000, .max = 400000},
259 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700260 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400261 .n = { .min = 3, .max = 6 },
262 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700263 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400264 .m1 = { .min = 0, .max = 0 },
265 .m2 = { .min = 0, .max = 254 },
266 .p = { .min = 5, .max = 80 },
267 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700268 .p2 = { .dot_limit = 200000,
269 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800270 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700271};
272
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500273static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400274 .dot = { .min = 20000, .max = 400000 },
275 .vco = { .min = 1700000, .max = 3500000 },
276 .n = { .min = 3, .max = 6 },
277 .m = { .min = 2, .max = 256 },
278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 7, .max = 112 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 112000,
283 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800284 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700285};
286
Eric Anholt273e27c2011-03-30 13:01:10 -0700287/* Ironlake / Sandybridge
288 *
289 * We calculate clock using (register_value + 2) for N/M1/M2, so here
290 * the range value for them is (actual_value - 2).
291 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800292static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700293 .dot = { .min = 25000, .max = 350000 },
294 .vco = { .min = 1760000, .max = 3510000 },
295 .n = { .min = 1, .max = 5 },
296 .m = { .min = 79, .max = 127 },
297 .m1 = { .min = 12, .max = 22 },
298 .m2 = { .min = 5, .max = 9 },
299 .p = { .min = 5, .max = 80 },
300 .p1 = { .min = 1, .max = 8 },
301 .p2 = { .dot_limit = 225000,
302 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800303 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700304};
305
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800306static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700307 .dot = { .min = 25000, .max = 350000 },
308 .vco = { .min = 1760000, .max = 3510000 },
309 .n = { .min = 1, .max = 3 },
310 .m = { .min = 79, .max = 118 },
311 .m1 = { .min = 12, .max = 22 },
312 .m2 = { .min = 5, .max = 9 },
313 .p = { .min = 28, .max = 112 },
314 .p1 = { .min = 2, .max = 8 },
315 .p2 = { .dot_limit = 225000,
316 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317 .find_pll = intel_g4x_find_best_PLL,
318};
319
320static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700321 .dot = { .min = 25000, .max = 350000 },
322 .vco = { .min = 1760000, .max = 3510000 },
323 .n = { .min = 1, .max = 3 },
324 .m = { .min = 79, .max = 127 },
325 .m1 = { .min = 12, .max = 22 },
326 .m2 = { .min = 5, .max = 9 },
327 .p = { .min = 14, .max = 56 },
328 .p1 = { .min = 2, .max = 8 },
329 .p2 = { .dot_limit = 225000,
330 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800331 .find_pll = intel_g4x_find_best_PLL,
332};
333
Eric Anholt273e27c2011-03-30 13:01:10 -0700334/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800335static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700336 .dot = { .min = 25000, .max = 350000 },
337 .vco = { .min = 1760000, .max = 3510000 },
338 .n = { .min = 1, .max = 2 },
339 .m = { .min = 79, .max = 126 },
340 .m1 = { .min = 12, .max = 22 },
341 .m2 = { .min = 5, .max = 9 },
342 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700344 .p2 = { .dot_limit = 225000,
345 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800346 .find_pll = intel_g4x_find_best_PLL,
347};
348
349static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700350 .dot = { .min = 25000, .max = 350000 },
351 .vco = { .min = 1760000, .max = 3510000 },
352 .n = { .min = 1, .max = 3 },
353 .m = { .min = 79, .max = 126 },
354 .m1 = { .min = 12, .max = 22 },
355 .m2 = { .min = 5, .max = 9 },
356 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400357 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .p2 = { .dot_limit = 225000,
359 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800360 .find_pll = intel_g4x_find_best_PLL,
361};
362
363static const intel_limit_t intel_limits_ironlake_display_port = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400364 .dot = { .min = 25000, .max = 350000 },
365 .vco = { .min = 1760000, .max = 3510000},
366 .n = { .min = 1, .max = 2 },
367 .m = { .min = 81, .max = 90 },
368 .m1 = { .min = 12, .max = 22 },
369 .m2 = { .min = 5, .max = 9 },
370 .p = { .min = 10, .max = 20 },
371 .p1 = { .min = 1, .max = 2},
372 .p2 = { .dot_limit = 0,
Eric Anholt273e27c2011-03-30 13:01:10 -0700373 .p2_slow = 10, .p2_fast = 10 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400374 .find_pll = intel_find_pll_ironlake_dp,
Jesse Barnes79e53942008-11-07 14:24:08 -0800375};
376
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700377static const intel_limit_t intel_limits_vlv_dac = {
378 .dot = { .min = 25000, .max = 270000 },
379 .vco = { .min = 4000000, .max = 6000000 },
380 .n = { .min = 1, .max = 7 },
381 .m = { .min = 22, .max = 450 }, /* guess */
382 .m1 = { .min = 2, .max = 3 },
383 .m2 = { .min = 11, .max = 156 },
384 .p = { .min = 10, .max = 30 },
385 .p1 = { .min = 2, .max = 3 },
386 .p2 = { .dot_limit = 270000,
387 .p2_slow = 2, .p2_fast = 20 },
388 .find_pll = intel_vlv_find_best_pll,
389};
390
391static const intel_limit_t intel_limits_vlv_hdmi = {
392 .dot = { .min = 20000, .max = 165000 },
Vijay Purushothaman17dc9252012-09-27 19:13:09 +0530393 .vco = { .min = 4000000, .max = 5994000},
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700394 .n = { .min = 1, .max = 7 },
395 .m = { .min = 60, .max = 300 }, /* guess */
396 .m1 = { .min = 2, .max = 3 },
397 .m2 = { .min = 11, .max = 156 },
398 .p = { .min = 10, .max = 30 },
399 .p1 = { .min = 2, .max = 3 },
400 .p2 = { .dot_limit = 270000,
401 .p2_slow = 2, .p2_fast = 20 },
402 .find_pll = intel_vlv_find_best_pll,
403};
404
405static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530406 .dot = { .min = 25000, .max = 270000 },
407 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700408 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530409 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700410 .m1 = { .min = 2, .max = 3 },
411 .m2 = { .min = 11, .max = 156 },
412 .p = { .min = 10, .max = 30 },
413 .p1 = { .min = 2, .max = 3 },
414 .p2 = { .dot_limit = 270000,
415 .p2_slow = 2, .p2_fast = 20 },
416 .find_pll = intel_vlv_find_best_pll,
417};
418
Jesse Barnes57f350b2012-03-28 13:39:25 -0700419u32 intel_dpio_read(struct drm_i915_private *dev_priv, int reg)
420{
421 unsigned long flags;
422 u32 val = 0;
423
424 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
425 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
426 DRM_ERROR("DPIO idle wait timed out\n");
427 goto out_unlock;
428 }
429
430 I915_WRITE(DPIO_REG, reg);
431 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_READ | DPIO_PORTID |
432 DPIO_BYTE);
433 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
434 DRM_ERROR("DPIO read wait timed out\n");
435 goto out_unlock;
436 }
437 val = I915_READ(DPIO_DATA);
438
439out_unlock:
440 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
441 return val;
442}
443
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700444static void intel_dpio_write(struct drm_i915_private *dev_priv, int reg,
445 u32 val)
446{
447 unsigned long flags;
448
449 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
450 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100)) {
451 DRM_ERROR("DPIO idle wait timed out\n");
452 goto out_unlock;
453 }
454
455 I915_WRITE(DPIO_DATA, val);
456 I915_WRITE(DPIO_REG, reg);
457 I915_WRITE(DPIO_PKT, DPIO_RID | DPIO_OP_WRITE | DPIO_PORTID |
458 DPIO_BYTE);
459 if (wait_for_atomic_us((I915_READ(DPIO_PKT) & DPIO_BUSY) == 0, 100))
460 DRM_ERROR("DPIO write wait timed out\n");
461
462out_unlock:
463 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
464}
465
Jesse Barnes57f350b2012-03-28 13:39:25 -0700466static void vlv_init_dpio(struct drm_device *dev)
467{
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
470 /* Reset the DPIO config */
471 I915_WRITE(DPIO_CTL, 0);
472 POSTING_READ(DPIO_CTL);
473 I915_WRITE(DPIO_CTL, 1);
474 POSTING_READ(DPIO_CTL);
475}
476
Daniel Vetter618563e2012-04-01 13:38:50 +0200477static int intel_dual_link_lvds_callback(const struct dmi_system_id *id)
478{
479 DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident);
480 return 1;
481}
482
483static const struct dmi_system_id intel_dual_link_lvds[] = {
484 {
485 .callback = intel_dual_link_lvds_callback,
486 .ident = "Apple MacBook Pro (Core i5/i7 Series)",
487 .matches = {
488 DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."),
489 DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"),
490 },
491 },
492 { } /* terminating entry */
493};
494
Takashi Iwaib0354382012-03-20 13:07:05 +0100495static bool is_dual_link_lvds(struct drm_i915_private *dev_priv,
496 unsigned int reg)
497{
498 unsigned int val;
499
Takashi Iwai121d5272012-03-20 13:07:06 +0100500 /* use the module option value if specified */
501 if (i915_lvds_channel_mode > 0)
502 return i915_lvds_channel_mode == 2;
503
Daniel Vetter618563e2012-04-01 13:38:50 +0200504 if (dmi_check_system(intel_dual_link_lvds))
505 return true;
506
Takashi Iwaib0354382012-03-20 13:07:05 +0100507 if (dev_priv->lvds_val)
508 val = dev_priv->lvds_val;
509 else {
510 /* BIOS should set the proper LVDS register value at boot, but
511 * in reality, it doesn't set the value when the lid is closed;
512 * we need to check "the value to be set" in VBT when LVDS
513 * register is uninitialized.
514 */
515 val = I915_READ(reg);
Seth Forshee14d94a32012-06-13 13:46:58 -0500516 if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED)))
Takashi Iwaib0354382012-03-20 13:07:05 +0100517 val = dev_priv->bios_lvds_val;
518 dev_priv->lvds_val = val;
519 }
520 return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP;
521}
522
Chris Wilson1b894b52010-12-14 20:04:54 +0000523static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
524 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800525{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800526 struct drm_device *dev = crtc->dev;
527 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800528 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800529
530 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100531 if (is_dual_link_lvds(dev_priv, PCH_LVDS)) {
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800532 /* LVDS dual channel */
Chris Wilson1b894b52010-12-14 20:04:54 +0000533 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800534 limit = &intel_limits_ironlake_dual_lvds_100m;
535 else
536 limit = &intel_limits_ironlake_dual_lvds;
537 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000538 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800539 limit = &intel_limits_ironlake_single_lvds_100m;
540 else
541 limit = &intel_limits_ironlake_single_lvds;
542 }
543 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
Zhao Yakui45476682009-12-31 16:06:04 +0800544 HAS_eDP)
545 limit = &intel_limits_ironlake_display_port;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800546 else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800547 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800548
549 return limit;
550}
551
Ma Ling044c7c42009-03-18 20:13:23 +0800552static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
553{
554 struct drm_device *dev = crtc->dev;
555 struct drm_i915_private *dev_priv = dev->dev_private;
556 const intel_limit_t *limit;
557
558 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Takashi Iwaib0354382012-03-20 13:07:05 +0100559 if (is_dual_link_lvds(dev_priv, LVDS))
Ma Ling044c7c42009-03-18 20:13:23 +0800560 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700561 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800562 else
563 /* LVDS with dual channel */
Keith Packarde4b36692009-06-05 19:22:17 -0700564 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800565 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
566 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700567 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800568 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700569 limit = &intel_limits_g4x_sdvo;
Akshay Joshi0206e352011-08-16 15:34:10 -0400570 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700571 limit = &intel_limits_g4x_display_port;
Ma Ling044c7c42009-03-18 20:13:23 +0800572 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700573 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800574
575 return limit;
576}
577
Chris Wilson1b894b52010-12-14 20:04:54 +0000578static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 struct drm_device *dev = crtc->dev;
581 const intel_limit_t *limit;
582
Eric Anholtbad720f2009-10-22 16:11:14 -0700583 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000584 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800585 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800586 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500587 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800588 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500589 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800590 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500591 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700592 } else if (IS_VALLEYVIEW(dev)) {
593 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
594 limit = &intel_limits_vlv_dac;
595 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
596 limit = &intel_limits_vlv_hdmi;
597 else
598 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100599 } else if (!IS_GEN2(dev)) {
600 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
601 limit = &intel_limits_i9xx_lvds;
602 else
603 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800604 } else {
605 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700606 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800607 else
Keith Packarde4b36692009-06-05 19:22:17 -0700608 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 }
610 return limit;
611}
612
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500613/* m1 is reserved as 0 in Pineview, n is a ring counter */
614static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
Shaohua Li21778322009-02-23 15:19:16 +0800616 clock->m = clock->m2 + 2;
617 clock->p = clock->p1 * clock->p2;
618 clock->vco = refclk * clock->m / clock->n;
619 clock->dot = clock->vco / clock->p;
620}
621
622static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
623{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500624 if (IS_PINEVIEW(dev)) {
625 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800626 return;
627 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800628 clock->m = 5 * (clock->m1 + 2) + (clock->m2 + 2);
629 clock->p = clock->p1 * clock->p2;
630 clock->vco = refclk * clock->m / (clock->n + 2);
631 clock->dot = clock->vco / clock->p;
632}
633
Jesse Barnes79e53942008-11-07 14:24:08 -0800634/**
635 * Returns whether any output on the specified pipe is of the specified type
636 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100637bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800638{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100639 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100640 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800641
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200642 for_each_encoder_on_crtc(dev, crtc, encoder)
643 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100644 return true;
645
646 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800647}
648
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800649#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800650/**
651 * Returns whether the given set of divisors are valid for a given refclk with
652 * the given connectors.
653 */
654
Chris Wilson1b894b52010-12-14 20:04:54 +0000655static bool intel_PLL_is_valid(struct drm_device *dev,
656 const intel_limit_t *limit,
657 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800658{
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400660 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800661 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400662 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800663 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400664 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800665 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400666 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500667 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400668 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800669 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400670 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800671 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400672 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800673 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400674 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800675 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
676 * connector, etc., rather than just a single range.
677 */
678 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400679 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800680
681 return true;
682}
683
Ma Lingd4906092009-03-18 20:13:27 +0800684static bool
685intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800686 int target, int refclk, intel_clock_t *match_clock,
687 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800688
Jesse Barnes79e53942008-11-07 14:24:08 -0800689{
690 struct drm_device *dev = crtc->dev;
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800693 int err = target;
694
Bruno Prémontbc5e5712009-08-08 13:01:17 +0200695 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Florian Mickler832cc282009-07-13 18:40:32 +0800696 (I915_READ(LVDS)) != 0) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 /*
698 * For LVDS, if the panel is on, just rely on its current
699 * settings for dual-channel. We haven't figured out how to
700 * reliably set up different single/dual channel state, if we
701 * even can.
702 */
Takashi Iwaib0354382012-03-20 13:07:05 +0100703 if (is_dual_link_lvds(dev_priv, LVDS))
Jesse Barnes79e53942008-11-07 14:24:08 -0800704 clock.p2 = limit->p2.p2_fast;
705 else
706 clock.p2 = limit->p2.p2_slow;
707 } else {
708 if (target < limit->p2.dot_limit)
709 clock.p2 = limit->p2.p2_slow;
710 else
711 clock.p2 = limit->p2.p2_fast;
712 }
713
Akshay Joshi0206e352011-08-16 15:34:10 -0400714 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800715
Zhao Yakui42158662009-11-20 11:24:18 +0800716 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
717 clock.m1++) {
718 for (clock.m2 = limit->m2.min;
719 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500720 /* m1 is always 0 in Pineview */
721 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800722 break;
723 for (clock.n = limit->n.min;
724 clock.n <= limit->n.max; clock.n++) {
725 for (clock.p1 = limit->p1.min;
726 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800727 int this_err;
728
Shaohua Li21778322009-02-23 15:19:16 +0800729 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000730 if (!intel_PLL_is_valid(dev, limit,
731 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800732 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800733 if (match_clock &&
734 clock.p != match_clock->p)
735 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800736
737 this_err = abs(clock.dot - target);
738 if (this_err < err) {
739 *best_clock = clock;
740 err = this_err;
741 }
742 }
743 }
744 }
745 }
746
747 return (err != target);
748}
749
Ma Lingd4906092009-03-18 20:13:27 +0800750static bool
751intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800752 int target, int refclk, intel_clock_t *match_clock,
753 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800754{
755 struct drm_device *dev = crtc->dev;
756 struct drm_i915_private *dev_priv = dev->dev_private;
757 intel_clock_t clock;
758 int max_n;
759 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400760 /* approximately equals target * 0.00585 */
761 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800762 found = false;
763
764 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Zhao Yakui45476682009-12-31 16:06:04 +0800765 int lvds_reg;
766
Eric Anholtc619eed2010-01-28 16:45:52 -0800767 if (HAS_PCH_SPLIT(dev))
Zhao Yakui45476682009-12-31 16:06:04 +0800768 lvds_reg = PCH_LVDS;
769 else
770 lvds_reg = LVDS;
771 if ((I915_READ(lvds_reg) & LVDS_CLKB_POWER_MASK) ==
Ma Lingd4906092009-03-18 20:13:27 +0800772 LVDS_CLKB_POWER_UP)
773 clock.p2 = limit->p2.p2_fast;
774 else
775 clock.p2 = limit->p2.p2_slow;
776 } else {
777 if (target < limit->p2.dot_limit)
778 clock.p2 = limit->p2.p2_slow;
779 else
780 clock.p2 = limit->p2.p2_fast;
781 }
782
783 memset(best_clock, 0, sizeof(*best_clock));
784 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200785 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800786 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200787 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800788 for (clock.m1 = limit->m1.max;
789 clock.m1 >= limit->m1.min; clock.m1--) {
790 for (clock.m2 = limit->m2.max;
791 clock.m2 >= limit->m2.min; clock.m2--) {
792 for (clock.p1 = limit->p1.max;
793 clock.p1 >= limit->p1.min; clock.p1--) {
794 int this_err;
795
Shaohua Li21778322009-02-23 15:19:16 +0800796 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000797 if (!intel_PLL_is_valid(dev, limit,
798 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800799 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800800 if (match_clock &&
801 clock.p != match_clock->p)
802 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000803
804 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800805 if (this_err < err_most) {
806 *best_clock = clock;
807 err_most = this_err;
808 max_n = clock.n;
809 found = true;
810 }
811 }
812 }
813 }
814 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800815 return found;
816}
Ma Lingd4906092009-03-18 20:13:27 +0800817
Zhenyu Wang2c072452009-06-05 15:38:42 +0800818static bool
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500819intel_find_pll_ironlake_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800820 int target, int refclk, intel_clock_t *match_clock,
821 intel_clock_t *best_clock)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800822{
823 struct drm_device *dev = crtc->dev;
824 intel_clock_t clock;
Zhao Yakui45476682009-12-31 16:06:04 +0800825
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800826 if (target < 200000) {
827 clock.n = 1;
828 clock.p1 = 2;
829 clock.p2 = 10;
830 clock.m1 = 12;
831 clock.m2 = 9;
832 } else {
833 clock.n = 2;
834 clock.p1 = 1;
835 clock.p2 = 10;
836 clock.m1 = 14;
837 clock.m2 = 8;
838 }
839 intel_clock(dev, refclk, &clock);
840 memcpy(best_clock, &clock, sizeof(intel_clock_t));
841 return true;
842}
843
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700844/* DisplayPort has only two frequencies, 162MHz and 270MHz */
845static bool
846intel_find_pll_g4x_dp(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800847 int target, int refclk, intel_clock_t *match_clock,
848 intel_clock_t *best_clock)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700849{
Chris Wilson5eddb702010-09-11 13:48:45 +0100850 intel_clock_t clock;
851 if (target < 200000) {
852 clock.p1 = 2;
853 clock.p2 = 10;
854 clock.n = 2;
855 clock.m1 = 23;
856 clock.m2 = 8;
857 } else {
858 clock.p1 = 1;
859 clock.p2 = 10;
860 clock.n = 1;
861 clock.m1 = 14;
862 clock.m2 = 2;
863 }
864 clock.m = 5 * (clock.m1 + 2) + (clock.m2 + 2);
865 clock.p = (clock.p1 * clock.p2);
866 clock.dot = 96000 * clock.m / (clock.n + 2) / clock.p;
867 clock.vco = 0;
868 memcpy(best_clock, &clock, sizeof(intel_clock_t));
869 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870}
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700871static bool
872intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
876 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
877 u32 m, n, fastclk;
878 u32 updrate, minupdate, fracbits, p;
879 unsigned long bestppm, ppm, absppm;
880 int dotclk, flag;
881
Alan Coxaf447bd2012-07-25 13:49:18 +0100882 flag = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -0700883 dotclk = target * 1000;
884 bestppm = 1000000;
885 ppm = absppm = 0;
886 fastclk = dotclk / (2*100);
887 updrate = 0;
888 minupdate = 19200;
889 fracbits = 1;
890 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
891 bestm1 = bestm2 = bestp1 = bestp2 = 0;
892
893 /* based on hardware requirement, prefer smaller n to precision */
894 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
895 updrate = refclk / n;
896 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
897 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
898 if (p2 > 10)
899 p2 = p2 - 1;
900 p = p1 * p2;
901 /* based on hardware requirement, prefer bigger m1,m2 values */
902 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
903 m2 = (((2*(fastclk * p * n / m1 )) +
904 refclk) / (2*refclk));
905 m = m1 * m2;
906 vco = updrate * m;
907 if (vco >= limit->vco.min && vco < limit->vco.max) {
908 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
909 absppm = (ppm > 0) ? ppm : (-ppm);
910 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
911 bestppm = 0;
912 flag = 1;
913 }
914 if (absppm < bestppm - 10) {
915 bestppm = absppm;
916 flag = 1;
917 }
918 if (flag) {
919 bestn = n;
920 bestm1 = m1;
921 bestm2 = m2;
922 bestp1 = p1;
923 bestp2 = p2;
924 flag = 0;
925 }
926 }
927 }
928 }
929 }
930 }
931 best_clock->n = bestn;
932 best_clock->m1 = bestm1;
933 best_clock->m2 = bestm2;
934 best_clock->p1 = bestp1;
935 best_clock->p2 = bestp2;
936
937 return true;
938}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700939
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200940enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
941 enum pipe pipe)
942{
943 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
945
946 return intel_crtc->cpu_transcoder;
947}
948
Paulo Zanonia928d532012-05-04 17:18:15 -0300949static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
950{
951 struct drm_i915_private *dev_priv = dev->dev_private;
952 u32 frame, frame_reg = PIPEFRAME(pipe);
953
954 frame = I915_READ(frame_reg);
955
956 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
957 DRM_DEBUG_KMS("vblank wait timed out\n");
958}
959
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700960/**
961 * intel_wait_for_vblank - wait for vblank on a given pipe
962 * @dev: drm device
963 * @pipe: pipe to wait for
964 *
965 * Wait for vblank to occur on a given pipe. Needed for various bits of
966 * mode setting code.
967 */
968void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800969{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700970 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800971 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700972
Paulo Zanonia928d532012-05-04 17:18:15 -0300973 if (INTEL_INFO(dev)->gen >= 5) {
974 ironlake_wait_for_vblank(dev, pipe);
975 return;
976 }
977
Chris Wilson300387c2010-09-05 20:25:43 +0100978 /* Clear existing vblank status. Note this will clear any other
979 * sticky status fields as well.
980 *
981 * This races with i915_driver_irq_handler() with the result
982 * that either function could miss a vblank event. Here it is not
983 * fatal, as we will either wait upon the next vblank interrupt or
984 * timeout. Generally speaking intel_wait_for_vblank() is only
985 * called during modeset at which time the GPU should be idle and
986 * should *not* be performing page flips and thus not waiting on
987 * vblanks...
988 * Currently, the result of us stealing a vblank from the irq
989 * handler is that a single frame will be skipped during swapbuffers.
990 */
991 I915_WRITE(pipestat_reg,
992 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
993
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700994 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100995 if (wait_for(I915_READ(pipestat_reg) &
996 PIPE_VBLANK_INTERRUPT_STATUS,
997 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998 DRM_DEBUG_KMS("vblank wait timed out\n");
999}
1000
Keith Packardab7ad7f2010-10-03 00:33:06 -07001001/*
1002 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001003 * @dev: drm device
1004 * @pipe: pipe to wait for
1005 *
1006 * After disabling a pipe, we can't wait for vblank in the usual way,
1007 * spinning on the vblank interrupt status bit, since we won't actually
1008 * see an interrupt when the pipe is disabled.
1009 *
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 * On Gen4 and above:
1011 * wait for the pipe register state bit to turn off
1012 *
1013 * Otherwise:
1014 * wait for the display line value to settle (it usually
1015 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +01001016 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001017 */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001018void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001019{
1020 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001021 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1022 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001023
Keith Packardab7ad7f2010-10-03 00:33:06 -07001024 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001025 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001026
Keith Packardab7ad7f2010-10-03 00:33:06 -07001027 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001028 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1029 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001030 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001031 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001032 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +01001033 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -07001034 unsigned long timeout = jiffies + msecs_to_jiffies(100);
1035
Paulo Zanoni837ba002012-05-04 17:18:14 -03001036 if (IS_GEN2(dev))
1037 line_mask = DSL_LINEMASK_GEN2;
1038 else
1039 line_mask = DSL_LINEMASK_GEN3;
1040
Keith Packardab7ad7f2010-10-03 00:33:06 -07001041 /* Wait for the display line to settle */
1042 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -03001043 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -07001044 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -03001045 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -07001046 time_after(timeout, jiffies));
1047 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +02001048 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001049 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001050}
1051
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052static const char *state_string(bool enabled)
1053{
1054 return enabled ? "on" : "off";
1055}
1056
1057/* Only for pre-ILK configs */
1058static void assert_pll(struct drm_i915_private *dev_priv,
1059 enum pipe pipe, bool state)
1060{
1061 int reg;
1062 u32 val;
1063 bool cur_state;
1064
1065 reg = DPLL(pipe);
1066 val = I915_READ(reg);
1067 cur_state = !!(val & DPLL_VCO_ENABLE);
1068 WARN(cur_state != state,
1069 "PLL state assertion failure (expected %s, current %s)\n",
1070 state_string(state), state_string(cur_state));
1071}
1072#define assert_pll_enabled(d, p) assert_pll(d, p, true)
1073#define assert_pll_disabled(d, p) assert_pll(d, p, false)
1074
Jesse Barnes040484a2011-01-03 12:14:26 -08001075/* For ILK+ */
1076static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +01001077 struct intel_pch_pll *pll,
1078 struct intel_crtc *crtc,
1079 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001080{
Jesse Barnes040484a2011-01-03 12:14:26 -08001081 u32 val;
1082 bool cur_state;
1083
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001084 if (HAS_PCH_LPT(dev_priv->dev)) {
1085 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
1086 return;
1087 }
1088
Chris Wilson92b27b02012-05-20 18:10:50 +01001089 if (WARN (!pll,
1090 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001091 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001092
Chris Wilson92b27b02012-05-20 18:10:50 +01001093 val = I915_READ(pll->pll_reg);
1094 cur_state = !!(val & DPLL_VCO_ENABLE);
1095 WARN(cur_state != state,
1096 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
1097 pll->pll_reg, state_string(state), state_string(cur_state), val);
1098
1099 /* Make sure the selected PLL is correctly attached to the transcoder */
1100 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001101 u32 pch_dpll;
1102
1103 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +01001104 cur_state = pll->pll_reg == _PCH_DPLL_B;
1105 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
1106 "PLL[%d] not attached to this transcoder %d: %08x\n",
1107 cur_state, crtc->pipe, pch_dpll)) {
1108 cur_state = !!(val >> (4*crtc->pipe + 3));
1109 WARN(cur_state != state,
1110 "PLL[%d] not %s on this transcoder %d: %08x\n",
1111 pll->pll_reg == _PCH_DPLL_B,
1112 state_string(state),
1113 crtc->pipe,
1114 val);
1115 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -07001116 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001117}
Chris Wilson92b27b02012-05-20 18:10:50 +01001118#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
1119#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
1121static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1122 enum pipe pipe, bool state)
1123{
1124 int reg;
1125 u32 val;
1126 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001127 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1128 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001129
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001130 if (IS_HASWELL(dev_priv->dev)) {
1131 /* On Haswell, DDI is used instead of FDI_TX_CTL */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001133 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001134 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001135 } else {
1136 reg = FDI_TX_CTL(pipe);
1137 val = I915_READ(reg);
1138 cur_state = !!(val & FDI_TX_ENABLE);
1139 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001140 WARN(cur_state != state,
1141 "FDI TX state assertion failure (expected %s, current %s)\n",
1142 state_string(state), state_string(cur_state));
1143}
1144#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1145#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1146
1147static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1148 enum pipe pipe, bool state)
1149{
1150 int reg;
1151 u32 val;
1152 bool cur_state;
1153
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001154 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1155 DRM_ERROR("Attempting to enable FDI_RX on Haswell pipe > 0\n");
1156 return;
1157 } else {
1158 reg = FDI_RX_CTL(pipe);
1159 val = I915_READ(reg);
1160 cur_state = !!(val & FDI_RX_ENABLE);
1161 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001162 WARN(cur_state != state,
1163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
1176 if (dev_priv->info->gen == 5)
1177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
1180 if (IS_HASWELL(dev_priv->dev))
1181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
1185 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1186}
1187
1188static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1189 enum pipe pipe)
1190{
1191 int reg;
1192 u32 val;
1193
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001194 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1195 DRM_ERROR("Attempting to enable FDI on Haswell with pipe > 0\n");
1196 return;
1197 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001198 reg = FDI_RX_CTL(pipe);
1199 val = I915_READ(reg);
1200 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1201}
1202
Jesse Barnesea0760c2011-01-04 15:09:32 -08001203static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
1205{
1206 int pp_reg, lvds_reg;
1207 u32 val;
1208 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001209 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001210
1211 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1212 pp_reg = PCH_PP_CONTROL;
1213 lvds_reg = PCH_LVDS;
1214 } else {
1215 pp_reg = PP_CONTROL;
1216 lvds_reg = LVDS;
1217 }
1218
1219 val = I915_READ(pp_reg);
1220 if (!(val & PANEL_POWER_ON) ||
1221 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1222 locked = false;
1223
1224 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1225 panel_pipe = PIPE_B;
1226
1227 WARN(panel_pipe == pipe && locked,
1228 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001229 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001230}
1231
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001232void assert_pipe(struct drm_i915_private *dev_priv,
1233 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001234{
1235 int reg;
1236 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001237 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001238 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1239 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001240
Daniel Vetter8e636782012-01-22 01:36:48 +01001241 /* if we need the pipe A quirk it must be always on */
1242 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1243 state = true;
1244
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001245 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001246 val = I915_READ(reg);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001247 cur_state = !!(val & PIPECONF_ENABLE);
1248 WARN(cur_state != state,
1249 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001250 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251}
1252
Chris Wilson931872f2012-01-16 23:01:13 +00001253static void assert_plane(struct drm_i915_private *dev_priv,
1254 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001255{
1256 int reg;
1257 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001258 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001259
1260 reg = DSPCNTR(plane);
1261 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001262 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1263 WARN(cur_state != state,
1264 "plane %c assertion failure (expected %s, current %s)\n",
1265 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001266}
1267
Chris Wilson931872f2012-01-16 23:01:13 +00001268#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1269#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1270
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1272 enum pipe pipe)
1273{
1274 int reg, i;
1275 u32 val;
1276 int cur_pipe;
1277
Jesse Barnes19ec1352011-02-02 12:28:02 -08001278 /* Planes are fixed to pipes on ILK+ */
Adam Jackson28c057942011-10-07 14:38:42 -04001279 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1280 reg = DSPCNTR(pipe);
1281 val = I915_READ(reg);
1282 WARN((val & DISPLAY_PLANE_ENABLE),
1283 "plane %c assertion failure, should be disabled but not\n",
1284 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001285 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001286 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001287
Jesse Barnesb24e7172011-01-04 15:09:30 -08001288 /* Need to check both planes against the pipe */
1289 for (i = 0; i < 2; i++) {
1290 reg = DSPCNTR(i);
1291 val = I915_READ(reg);
1292 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1293 DISPPLANE_SEL_PIPE_SHIFT;
1294 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001295 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1296 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297 }
1298}
1299
Jesse Barnes92f25842011-01-04 15:09:34 -08001300static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1301{
1302 u32 val;
1303 bool enabled;
1304
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001305 if (HAS_PCH_LPT(dev_priv->dev)) {
1306 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1307 return;
1308 }
1309
Jesse Barnes92f25842011-01-04 15:09:34 -08001310 val = I915_READ(PCH_DREF_CONTROL);
1311 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1312 DREF_SUPERSPREAD_SOURCE_MASK));
1313 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1314}
1315
1316static void assert_transcoder_disabled(struct drm_i915_private *dev_priv,
1317 enum pipe pipe)
1318{
1319 int reg;
1320 u32 val;
1321 bool enabled;
1322
1323 reg = TRANSCONF(pipe);
1324 val = I915_READ(reg);
1325 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001326 WARN(enabled,
1327 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1328 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001329}
1330
Keith Packard4e634382011-08-06 10:39:45 -07001331static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1332 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001333{
1334 if ((val & DP_PORT_EN) == 0)
1335 return false;
1336
1337 if (HAS_PCH_CPT(dev_priv->dev)) {
1338 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1339 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1340 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1341 return false;
1342 } else {
1343 if ((val & DP_PIPE_MASK) != (pipe << 30))
1344 return false;
1345 }
1346 return true;
1347}
1348
Keith Packard1519b992011-08-06 10:35:34 -07001349static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1350 enum pipe pipe, u32 val)
1351{
1352 if ((val & PORT_ENABLE) == 0)
1353 return false;
1354
1355 if (HAS_PCH_CPT(dev_priv->dev)) {
1356 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1357 return false;
1358 } else {
1359 if ((val & TRANSCODER_MASK) != TRANSCODER(pipe))
1360 return false;
1361 }
1362 return true;
1363}
1364
1365static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1366 enum pipe pipe, u32 val)
1367{
1368 if ((val & LVDS_PORT_EN) == 0)
1369 return false;
1370
1371 if (HAS_PCH_CPT(dev_priv->dev)) {
1372 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1373 return false;
1374 } else {
1375 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1376 return false;
1377 }
1378 return true;
1379}
1380
1381static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe, u32 val)
1383{
1384 if ((val & ADPA_DAC_ENABLE) == 0)
1385 return false;
1386 if (HAS_PCH_CPT(dev_priv->dev)) {
1387 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1388 return false;
1389 } else {
1390 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1391 return false;
1392 }
1393 return true;
1394}
1395
Jesse Barnes291906f2011-02-02 12:28:03 -08001396static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001397 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001398{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001399 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001400 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001401 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001402 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001403
Daniel Vetter75c5da22012-09-10 21:58:29 +02001404 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1405 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001406 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001407}
1408
1409static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1410 enum pipe pipe, int reg)
1411{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001412 u32 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001413 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001414 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001415 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001416
Daniel Vetter75c5da22012-09-10 21:58:29 +02001417 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & PORT_ENABLE) == 0
1418 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001419 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001420}
1421
1422static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1423 enum pipe pipe)
1424{
1425 int reg;
1426 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001427
Keith Packardf0575e92011-07-25 22:12:43 -07001428 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1429 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1430 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001431
1432 reg = PCH_ADPA;
1433 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001434 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001435 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001436 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001437
1438 reg = PCH_LVDS;
1439 val = I915_READ(reg);
Xu, Anhuae9a851e2012-08-13 03:08:33 +00001440 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001441 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001442 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001443
1444 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIB);
1445 assert_pch_hdmi_disabled(dev_priv, pipe, HDMIC);
1446 assert_pch_hdmi_disabled(dev_priv, pipe, HDMID);
1447}
1448
Jesse Barnesb24e7172011-01-04 15:09:30 -08001449/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001450 * intel_enable_pll - enable a PLL
1451 * @dev_priv: i915 private structure
1452 * @pipe: pipe PLL to enable
1453 *
1454 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1455 * make sure the PLL reg is writable first though, since the panel write
1456 * protect mechanism may be enabled.
1457 *
1458 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001459 *
1460 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001461 */
Daniel Vettera37b9b32012-08-12 19:27:09 +02001462static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001463{
1464 int reg;
1465 u32 val;
1466
1467 /* No really, not for ILK+ */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07001468 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001469
1470 /* PLL is protected by panel, make sure we can write it */
1471 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1472 assert_panel_unlocked(dev_priv, pipe);
1473
1474 reg = DPLL(pipe);
1475 val = I915_READ(reg);
1476 val |= DPLL_VCO_ENABLE;
1477
1478 /* We do this three times for luck */
1479 I915_WRITE(reg, val);
1480 POSTING_READ(reg);
1481 udelay(150); /* wait for warmup */
1482 I915_WRITE(reg, val);
1483 POSTING_READ(reg);
1484 udelay(150); /* wait for warmup */
1485 I915_WRITE(reg, val);
1486 POSTING_READ(reg);
1487 udelay(150); /* wait for warmup */
1488}
1489
1490/**
1491 * intel_disable_pll - disable a PLL
1492 * @dev_priv: i915 private structure
1493 * @pipe: pipe PLL to disable
1494 *
1495 * Disable the PLL for @pipe, making sure the pipe is off first.
1496 *
1497 * Note! This is for pre-ILK only.
1498 */
1499static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1500{
1501 int reg;
1502 u32 val;
1503
1504 /* Don't disable pipe A or pipe A PLLs if needed */
1505 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1506 return;
1507
1508 /* Make sure the pipe isn't still relying on us */
1509 assert_pipe_disabled(dev_priv, pipe);
1510
1511 reg = DPLL(pipe);
1512 val = I915_READ(reg);
1513 val &= ~DPLL_VCO_ENABLE;
1514 I915_WRITE(reg, val);
1515 POSTING_READ(reg);
1516}
1517
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001518/* SBI access */
1519static void
1520intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value)
1521{
1522 unsigned long flags;
1523
1524 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001525 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001526 100)) {
1527 DRM_ERROR("timeout waiting for SBI to become ready\n");
1528 goto out_unlock;
1529 }
1530
1531 I915_WRITE(SBI_ADDR,
1532 (reg << 16));
1533 I915_WRITE(SBI_DATA,
1534 value);
1535 I915_WRITE(SBI_CTL_STAT,
1536 SBI_BUSY |
1537 SBI_CTL_OP_CRWR);
1538
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001539 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001540 100)) {
1541 DRM_ERROR("timeout waiting for SBI to complete write transaction\n");
1542 goto out_unlock;
1543 }
1544
1545out_unlock:
1546 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1547}
1548
1549static u32
1550intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg)
1551{
1552 unsigned long flags;
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001553 u32 value = 0;
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001554
1555 spin_lock_irqsave(&dev_priv->dpio_lock, flags);
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001556 if (wait_for((I915_READ(SBI_CTL_STAT) & SBI_BUSY) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001557 100)) {
1558 DRM_ERROR("timeout waiting for SBI to become ready\n");
1559 goto out_unlock;
1560 }
1561
1562 I915_WRITE(SBI_ADDR,
1563 (reg << 16));
1564 I915_WRITE(SBI_CTL_STAT,
1565 SBI_BUSY |
1566 SBI_CTL_OP_CRRD);
1567
Eugeni Dodonov39fb50f2012-06-08 16:43:19 -03001568 if (wait_for((I915_READ(SBI_CTL_STAT) & (SBI_BUSY | SBI_RESPONSE_FAIL)) == 0,
Eugeni Dodonova416ede2012-05-09 15:37:10 -03001569 100)) {
1570 DRM_ERROR("timeout waiting for SBI to complete read transaction\n");
1571 goto out_unlock;
1572 }
1573
1574 value = I915_READ(SBI_DATA);
1575
1576out_unlock:
1577 spin_unlock_irqrestore(&dev_priv->dpio_lock, flags);
1578 return value;
1579}
1580
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001581/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001582 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001583 * @dev_priv: i915 private structure
1584 * @pipe: pipe PLL to enable
1585 *
1586 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1587 * drives the transcoder clock.
1588 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001589static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001590{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001591 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001592 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001593 int reg;
1594 u32 val;
1595
Chris Wilson48da64a2012-05-13 20:16:12 +01001596 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001597 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001598 pll = intel_crtc->pch_pll;
1599 if (pll == NULL)
1600 return;
1601
1602 if (WARN_ON(pll->refcount == 0))
1603 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001604
1605 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1606 pll->pll_reg, pll->active, pll->on,
1607 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608
1609 /* PCH refclock must be enabled first */
1610 assert_pch_refclk_enabled(dev_priv);
1611
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001612 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001613 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001614 return;
1615 }
1616
1617 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1618
1619 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001620 val = I915_READ(reg);
1621 val |= DPLL_VCO_ENABLE;
1622 I915_WRITE(reg, val);
1623 POSTING_READ(reg);
1624 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001625
1626 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001627}
1628
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001629static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001630{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001631 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1632 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001633 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001634 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001635
Jesse Barnes92f25842011-01-04 15:09:34 -08001636 /* PCH only available on ILK+ */
1637 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001638 if (pll == NULL)
1639 return;
1640
Chris Wilson48da64a2012-05-13 20:16:12 +01001641 if (WARN_ON(pll->refcount == 0))
1642 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001643
1644 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1645 pll->pll_reg, pll->active, pll->on,
1646 intel_crtc->base.base.id);
1647
Chris Wilson48da64a2012-05-13 20:16:12 +01001648 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001649 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001650 return;
1651 }
1652
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001653 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001654 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001655 return;
1656 }
1657
1658 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001659
1660 /* Make sure transcoder isn't still depending on us */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001661 assert_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001662
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001663 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001664 val = I915_READ(reg);
1665 val &= ~DPLL_VCO_ENABLE;
1666 I915_WRITE(reg, val);
1667 POSTING_READ(reg);
1668 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001669
1670 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001671}
1672
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001673static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1674 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001675{
1676 int reg;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001677 u32 val, pipeconf_val;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001678 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Jesse Barnes040484a2011-01-03 12:14:26 -08001679
1680 /* PCH only available on ILK+ */
1681 BUG_ON(dev_priv->info->gen < 5);
1682
1683 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001684 assert_pch_pll_enabled(dev_priv,
1685 to_intel_crtc(crtc)->pch_pll,
1686 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001687
1688 /* FDI must be feeding us bits for PCH ports */
1689 assert_fdi_tx_enabled(dev_priv, pipe);
1690 assert_fdi_rx_enabled(dev_priv, pipe);
1691
1692 reg = TRANSCONF(pipe);
1693 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001694 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001695
1696 if (HAS_PCH_IBX(dev_priv->dev)) {
1697 /*
1698 * make the BPC in transcoder be consistent with
1699 * that in pipeconf reg.
1700 */
1701 val &= ~PIPE_BPC_MASK;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001702 val |= pipeconf_val & PIPE_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001703 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001704
1705 val &= ~TRANS_INTERLACE_MASK;
1706 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001707 if (HAS_PCH_IBX(dev_priv->dev) &&
1708 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1709 val |= TRANS_LEGACY_INTERLACED_ILK;
1710 else
1711 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001712 else
1713 val |= TRANS_PROGRESSIVE;
1714
Jesse Barnes040484a2011-01-03 12:14:26 -08001715 I915_WRITE(reg, val | TRANS_ENABLE);
1716 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1717 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1718}
1719
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001720static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1721 enum pipe pipe)
1722{
1723 int reg;
1724 u32 val, pipeconf_val;
1725 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1726
1727 /* PCH only available on ILK+ */
1728 BUG_ON(dev_priv->info->gen < 5);
1729
1730 /* Make sure PCH DPLL is enabled */
1731 assert_pch_pll_enabled(dev_priv,
1732 to_intel_crtc(crtc)->pch_pll,
1733 to_intel_crtc(crtc));
1734
1735 /* FDI must be feeding us bits for PCH ports */
1736 assert_fdi_tx_enabled(dev_priv, pipe);
1737 assert_fdi_rx_enabled(dev_priv, pipe);
1738
1739 if (IS_HASWELL(dev_priv->dev) && pipe > 0) {
1740 DRM_ERROR("Attempting to enable transcoder on Haswell with pipe > 0\n");
1741 return;
1742 }
1743 reg = TRANSCONF(pipe);
1744 val = I915_READ(reg);
1745 pipeconf_val = I915_READ(PIPECONF(pipe));
1746
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001747 val &= ~TRANS_INTERLACE_MASK;
1748 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001749 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001750 else
1751 val |= TRANS_PROGRESSIVE;
1752
1753 I915_WRITE(reg, val | TRANS_ENABLE);
1754 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
1755 DRM_ERROR("failed to enable transcoder %d\n", pipe);
1756}
1757
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001758static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1759 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001760{
1761 int reg;
1762 u32 val;
1763
1764 /* FDI relies on the transcoder */
1765 assert_fdi_tx_disabled(dev_priv, pipe);
1766 assert_fdi_rx_disabled(dev_priv, pipe);
1767
Jesse Barnes291906f2011-02-02 12:28:03 -08001768 /* Ports must be off as well */
1769 assert_pch_ports_disabled(dev_priv, pipe);
1770
Jesse Barnes040484a2011-01-03 12:14:26 -08001771 reg = TRANSCONF(pipe);
1772 val = I915_READ(reg);
1773 val &= ~TRANS_ENABLE;
1774 I915_WRITE(reg, val);
1775 /* wait for PCH transcoder off, transcoder state */
1776 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Jesse Barnes4c9c18c2011-10-13 09:46:32 -07001777 DRM_ERROR("failed to disable transcoder %d\n", pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001778}
1779
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001780static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1781 enum pipe pipe)
1782{
1783 int reg;
1784 u32 val;
1785
1786 /* FDI relies on the transcoder */
1787 assert_fdi_tx_disabled(dev_priv, pipe);
1788 assert_fdi_rx_disabled(dev_priv, pipe);
1789
1790 /* Ports must be off as well */
1791 assert_pch_ports_disabled(dev_priv, pipe);
1792
1793 reg = TRANSCONF(pipe);
1794 val = I915_READ(reg);
1795 val &= ~TRANS_ENABLE;
1796 I915_WRITE(reg, val);
1797 /* wait for PCH transcoder off, transcoder state */
1798 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
1799 DRM_ERROR("failed to disable transcoder %d\n", pipe);
1800}
1801
Jesse Barnes92f25842011-01-04 15:09:34 -08001802/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001803 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001804 * @dev_priv: i915 private structure
1805 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001806 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001807 *
1808 * Enable @pipe, making sure that various hardware specific requirements
1809 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1810 *
1811 * @pipe should be %PIPE_A or %PIPE_B.
1812 *
1813 * Will wait until the pipe is actually running (i.e. first vblank) before
1814 * returning.
1815 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001816static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1817 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001818{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001819 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1820 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001821 int reg;
1822 u32 val;
1823
1824 /*
1825 * A pipe without a PLL won't actually be able to drive bits from
1826 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1827 * need the check.
1828 */
1829 if (!HAS_PCH_SPLIT(dev_priv->dev))
1830 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001831 else {
1832 if (pch_port) {
1833 /* if driving the PCH, we need FDI enabled */
1834 assert_fdi_rx_pll_enabled(dev_priv, pipe);
1835 assert_fdi_tx_pll_enabled(dev_priv, pipe);
1836 }
1837 /* FIXME: assert CPU port conditions for SNB+ */
1838 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001839
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001840 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001841 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001842 if (val & PIPECONF_ENABLE)
1843 return;
1844
1845 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001846 intel_wait_for_vblank(dev_priv->dev, pipe);
1847}
1848
1849/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001850 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001851 * @dev_priv: i915 private structure
1852 * @pipe: pipe to disable
1853 *
1854 * Disable @pipe, making sure that various hardware specific requirements
1855 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1856 *
1857 * @pipe should be %PIPE_A or %PIPE_B.
1858 *
1859 * Will wait until the pipe has shut down before returning.
1860 */
1861static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1862 enum pipe pipe)
1863{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001864 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1865 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001866 int reg;
1867 u32 val;
1868
1869 /*
1870 * Make sure planes won't keep trying to pump pixels to us,
1871 * or we might hang the display.
1872 */
1873 assert_planes_disabled(dev_priv, pipe);
1874
1875 /* Don't disable pipe A or pipe A PLLs if needed */
1876 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1877 return;
1878
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001879 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001880 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001881 if ((val & PIPECONF_ENABLE) == 0)
1882 return;
1883
1884 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001885 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1886}
1887
Keith Packardd74362c2011-07-28 14:47:14 -07001888/*
1889 * Plane regs are double buffered, going from enabled->disabled needs a
1890 * trigger in order to latch. The display address reg provides this.
1891 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001892void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001893 enum plane plane)
1894{
Damien Lespiau14f86142012-10-29 15:24:49 +00001895 if (dev_priv->info->gen >= 4)
1896 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1897 else
1898 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001899}
1900
Jesse Barnesb24e7172011-01-04 15:09:30 -08001901/**
1902 * intel_enable_plane - enable a display plane on a given pipe
1903 * @dev_priv: i915 private structure
1904 * @plane: plane to enable
1905 * @pipe: pipe being fed
1906 *
1907 * Enable @plane on @pipe, making sure that @pipe is running first.
1908 */
1909static void intel_enable_plane(struct drm_i915_private *dev_priv,
1910 enum plane plane, enum pipe pipe)
1911{
1912 int reg;
1913 u32 val;
1914
1915 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1916 assert_pipe_enabled(dev_priv, pipe);
1917
1918 reg = DSPCNTR(plane);
1919 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001920 if (val & DISPLAY_PLANE_ENABLE)
1921 return;
1922
1923 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001924 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001925 intel_wait_for_vblank(dev_priv->dev, pipe);
1926}
1927
Jesse Barnesb24e7172011-01-04 15:09:30 -08001928/**
1929 * intel_disable_plane - disable a display plane
1930 * @dev_priv: i915 private structure
1931 * @plane: plane to disable
1932 * @pipe: pipe consuming the data
1933 *
1934 * Disable @plane; should be an independent operation.
1935 */
1936static void intel_disable_plane(struct drm_i915_private *dev_priv,
1937 enum plane plane, enum pipe pipe)
1938{
1939 int reg;
1940 u32 val;
1941
1942 reg = DSPCNTR(plane);
1943 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001944 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1945 return;
1946
1947 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001948 intel_flush_display_plane(dev_priv, plane);
1949 intel_wait_for_vblank(dev_priv->dev, pipe);
1950}
1951
Chris Wilson127bd2a2010-07-23 23:32:05 +01001952int
Chris Wilson48b956c2010-09-14 12:50:34 +01001953intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001954 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001955 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001956{
Chris Wilsonce453d82011-02-21 14:43:56 +00001957 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001958 u32 alignment;
1959 int ret;
1960
Chris Wilson05394f32010-11-08 19:18:58 +00001961 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001962 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001963 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1964 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001965 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001966 alignment = 4 * 1024;
1967 else
1968 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001969 break;
1970 case I915_TILING_X:
1971 /* pin() will align the object as required by fence */
1972 alignment = 0;
1973 break;
1974 case I915_TILING_Y:
1975 /* FIXME: Is this true? */
1976 DRM_ERROR("Y tiled not allowed for scan out buffers\n");
1977 return -EINVAL;
1978 default:
1979 BUG();
1980 }
1981
Chris Wilsonce453d82011-02-21 14:43:56 +00001982 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001983 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001984 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001985 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001986
1987 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1988 * fence, whereas 965+ only requires a fence if using
1989 * framebuffer compression. For simplicity, we always install
1990 * a fence as the cost is not that onerous.
1991 */
Chris Wilson06d98132012-04-17 15:31:24 +01001992 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001993 if (ret)
1994 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001995
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001996 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001997
Chris Wilsonce453d82011-02-21 14:43:56 +00001998 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001999 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002000
2001err_unpin:
2002 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002003err_interruptible:
2004 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01002005 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002006}
2007
Chris Wilson1690e1e2011-12-14 13:57:08 +01002008void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
2009{
2010 i915_gem_object_unpin_fence(obj);
2011 i915_gem_object_unpin(obj);
2012}
2013
Daniel Vetterc2c75132012-07-05 12:17:30 +02002014/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2015 * is assumed to be a power-of-two. */
Damien Lespiau5a35e992012-10-26 18:20:12 +01002016unsigned long intel_gen4_compute_offset_xtiled(int *x, int *y,
2017 unsigned int bpp,
2018 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002019{
2020 int tile_rows, tiles;
2021
2022 tile_rows = *y / 8;
2023 *y %= 8;
2024 tiles = *x / (512/bpp);
2025 *x %= 512/bpp;
2026
2027 return tile_rows * pitch * 8 + tiles * 4096;
2028}
2029
Jesse Barnes17638cd2011-06-24 12:19:23 -07002030static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2031 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002032{
2033 struct drm_device *dev = crtc->dev;
2034 struct drm_i915_private *dev_priv = dev->dev_private;
2035 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2036 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00002037 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002038 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002039 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002040 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01002041 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07002042
2043 switch (plane) {
2044 case 0:
2045 case 1:
2046 break;
2047 default:
2048 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2049 return -EINVAL;
2050 }
2051
2052 intel_fb = to_intel_framebuffer(fb);
2053 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002054
Chris Wilson5eddb702010-09-11 13:48:45 +01002055 reg = DSPCNTR(plane);
2056 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002057 /* Mask out pixel format bits in case we change it */
2058 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002059 switch (fb->pixel_format) {
2060 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002061 dspcntr |= DISPPLANE_8BPP;
2062 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002063 case DRM_FORMAT_XRGB1555:
2064 case DRM_FORMAT_ARGB1555:
2065 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002066 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002067 case DRM_FORMAT_RGB565:
2068 dspcntr |= DISPPLANE_BGRX565;
2069 break;
2070 case DRM_FORMAT_XRGB8888:
2071 case DRM_FORMAT_ARGB8888:
2072 dspcntr |= DISPPLANE_BGRX888;
2073 break;
2074 case DRM_FORMAT_XBGR8888:
2075 case DRM_FORMAT_ABGR8888:
2076 dspcntr |= DISPPLANE_RGBX888;
2077 break;
2078 case DRM_FORMAT_XRGB2101010:
2079 case DRM_FORMAT_ARGB2101010:
2080 dspcntr |= DISPPLANE_BGRX101010;
2081 break;
2082 case DRM_FORMAT_XBGR2101010:
2083 case DRM_FORMAT_ABGR2101010:
2084 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002085 break;
2086 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002087 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes81255562010-08-02 12:07:50 -07002088 return -EINVAL;
2089 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002090
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002091 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00002092 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07002093 dspcntr |= DISPPLANE_TILED;
2094 else
2095 dspcntr &= ~DISPPLANE_TILED;
2096 }
2097
Chris Wilson5eddb702010-09-11 13:48:45 +01002098 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07002099
Daniel Vettere506a0c2012-07-05 12:17:29 +02002100 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07002101
Daniel Vetterc2c75132012-07-05 12:17:30 +02002102 if (INTEL_INFO(dev)->gen >= 4) {
2103 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002104 intel_gen4_compute_offset_xtiled(&x, &y,
2105 fb->bits_per_pixel / 8,
2106 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002107 linear_offset -= intel_crtc->dspaddr_offset;
2108 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002109 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002110 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002111
2112 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2113 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002114 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002115 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02002116 I915_MODIFY_DISPBASE(DSPSURF(plane),
2117 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002118 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002119 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002120 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02002121 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002122 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07002123
Jesse Barnes17638cd2011-06-24 12:19:23 -07002124 return 0;
2125}
2126
2127static int ironlake_update_plane(struct drm_crtc *crtc,
2128 struct drm_framebuffer *fb, int x, int y)
2129{
2130 struct drm_device *dev = crtc->dev;
2131 struct drm_i915_private *dev_priv = dev->dev_private;
2132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2133 struct intel_framebuffer *intel_fb;
2134 struct drm_i915_gem_object *obj;
2135 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002136 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002137 u32 dspcntr;
2138 u32 reg;
2139
2140 switch (plane) {
2141 case 0:
2142 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07002143 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002144 break;
2145 default:
2146 DRM_ERROR("Can't update plane %d in SAREA\n", plane);
2147 return -EINVAL;
2148 }
2149
2150 intel_fb = to_intel_framebuffer(fb);
2151 obj = intel_fb->obj;
2152
2153 reg = DSPCNTR(plane);
2154 dspcntr = I915_READ(reg);
2155 /* Mask out pixel format bits in case we change it */
2156 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002157 switch (fb->pixel_format) {
2158 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002159 dspcntr |= DISPPLANE_8BPP;
2160 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002161 case DRM_FORMAT_RGB565:
2162 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002163 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002164 case DRM_FORMAT_XRGB8888:
2165 case DRM_FORMAT_ARGB8888:
2166 dspcntr |= DISPPLANE_BGRX888;
2167 break;
2168 case DRM_FORMAT_XBGR8888:
2169 case DRM_FORMAT_ABGR8888:
2170 dspcntr |= DISPPLANE_RGBX888;
2171 break;
2172 case DRM_FORMAT_XRGB2101010:
2173 case DRM_FORMAT_ARGB2101010:
2174 dspcntr |= DISPPLANE_BGRX101010;
2175 break;
2176 case DRM_FORMAT_XBGR2101010:
2177 case DRM_FORMAT_ABGR2101010:
2178 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002179 break;
2180 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02002181 DRM_ERROR("Unknown pixel format 0x%08x\n", fb->pixel_format);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002182 return -EINVAL;
2183 }
2184
2185 if (obj->tiling_mode != I915_TILING_NONE)
2186 dspcntr |= DISPPLANE_TILED;
2187 else
2188 dspcntr &= ~DISPPLANE_TILED;
2189
2190 /* must disable */
2191 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2192
2193 I915_WRITE(reg, dspcntr);
2194
Daniel Vettere506a0c2012-07-05 12:17:29 +02002195 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002196 intel_crtc->dspaddr_offset =
Damien Lespiau5a35e992012-10-26 18:20:12 +01002197 intel_gen4_compute_offset_xtiled(&x, &y,
2198 fb->bits_per_pixel / 8,
2199 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002200 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002201
Daniel Vettere506a0c2012-07-05 12:17:29 +02002202 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2203 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002204 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002205 I915_MODIFY_DISPBASE(DSPSURF(plane),
2206 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002207 if (IS_HASWELL(dev)) {
2208 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2209 } else {
2210 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2211 I915_WRITE(DSPLINOFF(plane), linear_offset);
2212 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002213 POSTING_READ(reg);
2214
2215 return 0;
2216}
2217
2218/* Assume fb object is pinned & idle & fenced and just update base pointers */
2219static int
2220intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2221 int x, int y, enum mode_set_atomic state)
2222{
2223 struct drm_device *dev = crtc->dev;
2224 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002225
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002226 if (dev_priv->display.disable_fbc)
2227 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002228 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002229
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002230 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002231}
2232
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002233static int
Chris Wilson14667a42012-04-03 17:58:35 +01002234intel_finish_fb(struct drm_framebuffer *old_fb)
2235{
2236 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2237 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2238 bool was_interruptible = dev_priv->mm.interruptible;
2239 int ret;
2240
2241 wait_event(dev_priv->pending_flip_queue,
2242 atomic_read(&dev_priv->mm.wedged) ||
2243 atomic_read(&obj->pending_flip) == 0);
2244
2245 /* Big Hammer, we also need to ensure that any pending
2246 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2247 * current scanout is retired before unpinning the old
2248 * framebuffer.
2249 *
2250 * This should only fail upon a hung GPU, in which case we
2251 * can safely continue.
2252 */
2253 dev_priv->mm.interruptible = false;
2254 ret = i915_gem_object_finish_gpu(obj);
2255 dev_priv->mm.interruptible = was_interruptible;
2256
2257 return ret;
2258}
2259
Ville Syrjälä198598d2012-10-31 17:50:24 +02002260static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2261{
2262 struct drm_device *dev = crtc->dev;
2263 struct drm_i915_master_private *master_priv;
2264 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2265
2266 if (!dev->primary->master)
2267 return;
2268
2269 master_priv = dev->primary->master->driver_priv;
2270 if (!master_priv->sarea_priv)
2271 return;
2272
2273 switch (intel_crtc->pipe) {
2274 case 0:
2275 master_priv->sarea_priv->pipeA_x = x;
2276 master_priv->sarea_priv->pipeA_y = y;
2277 break;
2278 case 1:
2279 master_priv->sarea_priv->pipeB_x = x;
2280 master_priv->sarea_priv->pipeB_y = y;
2281 break;
2282 default:
2283 break;
2284 }
2285}
2286
Chris Wilson14667a42012-04-03 17:58:35 +01002287static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002288intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002289 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002290{
2291 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002292 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002293 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002294 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002295 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002296
2297 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002298 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002299 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002300 return 0;
2301 }
2302
Eugeni Dodonov5826eca2012-05-09 15:37:12 -03002303 if(intel_crtc->plane > dev_priv->num_pipe) {
2304 DRM_ERROR("no plane for crtc: plane %d, num_pipes %d\n",
2305 intel_crtc->plane,
2306 dev_priv->num_pipe);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002307 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002308 }
2309
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002310 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002311 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002312 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002313 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002314 if (ret != 0) {
2315 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002316 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002317 return ret;
2318 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002319
Daniel Vetter94352cf2012-07-05 22:51:56 +02002320 if (crtc->fb)
2321 intel_finish_fb(crtc->fb);
Chris Wilson265db952010-09-20 15:41:01 +01002322
Daniel Vetter94352cf2012-07-05 22:51:56 +02002323 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002324 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002325 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002326 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002327 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002328 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002329 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002330
Daniel Vetter94352cf2012-07-05 22:51:56 +02002331 old_fb = crtc->fb;
2332 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002333 crtc->x = x;
2334 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002335
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002336 if (old_fb) {
2337 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002338 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002339 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002340
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002341 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002342 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002343
Ville Syrjälä198598d2012-10-31 17:50:24 +02002344 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002345
2346 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002347}
2348
Chris Wilson5eddb702010-09-11 13:48:45 +01002349static void ironlake_set_pll_edp(struct drm_crtc *crtc, int clock)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002350{
2351 struct drm_device *dev = crtc->dev;
2352 struct drm_i915_private *dev_priv = dev->dev_private;
2353 u32 dpa_ctl;
2354
Zhao Yakui28c97732009-10-09 11:39:41 +08002355 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", clock);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002356 dpa_ctl = I915_READ(DP_A);
2357 dpa_ctl &= ~DP_PLL_FREQ_MASK;
2358
2359 if (clock < 200000) {
2360 u32 temp;
2361 dpa_ctl |= DP_PLL_FREQ_160MHZ;
2362 /* workaround for 160Mhz:
2363 1) program 0x4600c bits 15:0 = 0x8124
2364 2) program 0x46010 bit 0 = 1
2365 3) program 0x46034 bit 24 = 1
2366 4) program 0x64000 bit 14 = 1
2367 */
2368 temp = I915_READ(0x4600c);
2369 temp &= 0xffff0000;
2370 I915_WRITE(0x4600c, temp | 0x8124);
2371
2372 temp = I915_READ(0x46010);
2373 I915_WRITE(0x46010, temp | 1);
2374
2375 temp = I915_READ(0x46034);
2376 I915_WRITE(0x46034, temp | (1 << 24));
2377 } else {
2378 dpa_ctl |= DP_PLL_FREQ_270MHZ;
2379 }
2380 I915_WRITE(DP_A, dpa_ctl);
2381
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 POSTING_READ(DP_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002383 udelay(500);
2384}
2385
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002386static void intel_fdi_normal_train(struct drm_crtc *crtc)
2387{
2388 struct drm_device *dev = crtc->dev;
2389 struct drm_i915_private *dev_priv = dev->dev_private;
2390 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2391 int pipe = intel_crtc->pipe;
2392 u32 reg, temp;
2393
2394 /* enable normal train */
2395 reg = FDI_TX_CTL(pipe);
2396 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002397 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002398 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2399 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002400 } else {
2401 temp &= ~FDI_LINK_TRAIN_NONE;
2402 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002403 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002404 I915_WRITE(reg, temp);
2405
2406 reg = FDI_RX_CTL(pipe);
2407 temp = I915_READ(reg);
2408 if (HAS_PCH_CPT(dev)) {
2409 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2410 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2411 } else {
2412 temp &= ~FDI_LINK_TRAIN_NONE;
2413 temp |= FDI_LINK_TRAIN_NONE;
2414 }
2415 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2416
2417 /* wait one idle pattern time */
2418 POSTING_READ(reg);
2419 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002420
2421 /* IVB wants error correction enabled */
2422 if (IS_IVYBRIDGE(dev))
2423 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2424 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002425}
2426
Jesse Barnes291427f2011-07-29 12:42:37 -07002427static void cpt_phase_pointer_enable(struct drm_device *dev, int pipe)
2428{
2429 struct drm_i915_private *dev_priv = dev->dev_private;
2430 u32 flags = I915_READ(SOUTH_CHICKEN1);
2431
2432 flags |= FDI_PHASE_SYNC_OVR(pipe);
2433 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to unlock... */
2434 flags |= FDI_PHASE_SYNC_EN(pipe);
2435 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to enable */
2436 POSTING_READ(SOUTH_CHICKEN1);
2437}
2438
Daniel Vetter01a415f2012-10-27 15:58:40 +02002439static void ivb_modeset_global_resources(struct drm_device *dev)
2440{
2441 struct drm_i915_private *dev_priv = dev->dev_private;
2442 struct intel_crtc *pipe_B_crtc =
2443 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2444 struct intel_crtc *pipe_C_crtc =
2445 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2446 uint32_t temp;
2447
2448 /* When everything is off disable fdi C so that we could enable fdi B
2449 * with all lanes. XXX: This misses the case where a pipe is not using
2450 * any pch resources and so doesn't need any fdi lanes. */
2451 if (!pipe_B_crtc->base.enabled && !pipe_C_crtc->base.enabled) {
2452 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2453 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2454
2455 temp = I915_READ(SOUTH_CHICKEN1);
2456 temp &= ~FDI_BC_BIFURCATION_SELECT;
2457 DRM_DEBUG_KMS("disabling fdi C rx\n");
2458 I915_WRITE(SOUTH_CHICKEN1, temp);
2459 }
2460}
2461
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002462/* The FDI link training functions for ILK/Ibexpeak. */
2463static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2464{
2465 struct drm_device *dev = crtc->dev;
2466 struct drm_i915_private *dev_priv = dev->dev_private;
2467 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2468 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002469 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002470 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002471
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002472 /* FDI needs bits from pipe & plane first */
2473 assert_pipe_enabled(dev_priv, pipe);
2474 assert_plane_enabled(dev_priv, plane);
2475
Adam Jacksone1a44742010-06-25 15:32:14 -04002476 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2477 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 reg = FDI_RX_IMR(pipe);
2479 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002480 temp &= ~FDI_RX_SYMBOL_LOCK;
2481 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002482 I915_WRITE(reg, temp);
2483 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002484 udelay(150);
2485
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002486 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 reg = FDI_TX_CTL(pipe);
2488 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002489 temp &= ~(7 << 19);
2490 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 temp &= ~FDI_LINK_TRAIN_NONE;
2492 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002493 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002494
Chris Wilson5eddb702010-09-11 13:48:45 +01002495 reg = FDI_RX_CTL(pipe);
2496 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002497 temp &= ~FDI_LINK_TRAIN_NONE;
2498 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002499 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2500
2501 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002502 udelay(150);
2503
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002504 /* Ironlake workaround, enable clock pointer after FDI enable*/
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002505 if (HAS_PCH_IBX(dev)) {
2506 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2507 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2508 FDI_RX_PHASE_SYNC_POINTER_EN);
2509 }
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002510
Chris Wilson5eddb702010-09-11 13:48:45 +01002511 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002512 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002513 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002514 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2515
2516 if ((temp & FDI_RX_BIT_LOCK)) {
2517 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002518 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002519 break;
2520 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002521 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002522 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002523 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002524
2525 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002526 reg = FDI_TX_CTL(pipe);
2527 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002528 temp &= ~FDI_LINK_TRAIN_NONE;
2529 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002530 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002531
Chris Wilson5eddb702010-09-11 13:48:45 +01002532 reg = FDI_RX_CTL(pipe);
2533 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002534 temp &= ~FDI_LINK_TRAIN_NONE;
2535 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002536 I915_WRITE(reg, temp);
2537
2538 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002539 udelay(150);
2540
Chris Wilson5eddb702010-09-11 13:48:45 +01002541 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002542 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002543 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002544 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2545
2546 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002547 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002548 DRM_DEBUG_KMS("FDI train 2 done.\n");
2549 break;
2550 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002551 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002552 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002553 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002554
2555 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002556
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002557}
2558
Akshay Joshi0206e352011-08-16 15:34:10 -04002559static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002560 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2561 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2562 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2563 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2564};
2565
2566/* The FDI link training functions for SNB/Cougarpoint. */
2567static void gen6_fdi_link_train(struct drm_crtc *crtc)
2568{
2569 struct drm_device *dev = crtc->dev;
2570 struct drm_i915_private *dev_priv = dev->dev_private;
2571 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2572 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002573 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002574
Adam Jacksone1a44742010-06-25 15:32:14 -04002575 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2576 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002577 reg = FDI_RX_IMR(pipe);
2578 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002579 temp &= ~FDI_RX_SYMBOL_LOCK;
2580 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002581 I915_WRITE(reg, temp);
2582
2583 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002584 udelay(150);
2585
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002586 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002587 reg = FDI_TX_CTL(pipe);
2588 temp = I915_READ(reg);
Adam Jackson77ffb592010-04-12 11:38:44 -04002589 temp &= ~(7 << 19);
2590 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002591 temp &= ~FDI_LINK_TRAIN_NONE;
2592 temp |= FDI_LINK_TRAIN_PATTERN_1;
2593 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2594 /* SNB-B */
2595 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002596 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002597
Daniel Vetterd74cf322012-10-26 10:58:13 +02002598 I915_WRITE(FDI_RX_MISC(pipe),
2599 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2600
Chris Wilson5eddb702010-09-11 13:48:45 +01002601 reg = FDI_RX_CTL(pipe);
2602 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002603 if (HAS_PCH_CPT(dev)) {
2604 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2605 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2606 } else {
2607 temp &= ~FDI_LINK_TRAIN_NONE;
2608 temp |= FDI_LINK_TRAIN_PATTERN_1;
2609 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002610 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2611
2612 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002613 udelay(150);
2614
Jesse Barnes291427f2011-07-29 12:42:37 -07002615 if (HAS_PCH_CPT(dev))
2616 cpt_phase_pointer_enable(dev, pipe);
2617
Akshay Joshi0206e352011-08-16 15:34:10 -04002618 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002619 reg = FDI_TX_CTL(pipe);
2620 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002621 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2622 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002623 I915_WRITE(reg, temp);
2624
2625 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002626 udelay(500);
2627
Sean Paulfa37d392012-03-02 12:53:39 -05002628 for (retry = 0; retry < 5; retry++) {
2629 reg = FDI_RX_IIR(pipe);
2630 temp = I915_READ(reg);
2631 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2632 if (temp & FDI_RX_BIT_LOCK) {
2633 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2634 DRM_DEBUG_KMS("FDI train 1 done.\n");
2635 break;
2636 }
2637 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002638 }
Sean Paulfa37d392012-03-02 12:53:39 -05002639 if (retry < 5)
2640 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002641 }
2642 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002643 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002644
2645 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002646 reg = FDI_TX_CTL(pipe);
2647 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002648 temp &= ~FDI_LINK_TRAIN_NONE;
2649 temp |= FDI_LINK_TRAIN_PATTERN_2;
2650 if (IS_GEN6(dev)) {
2651 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2652 /* SNB-B */
2653 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2654 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002656
Chris Wilson5eddb702010-09-11 13:48:45 +01002657 reg = FDI_RX_CTL(pipe);
2658 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002659 if (HAS_PCH_CPT(dev)) {
2660 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2661 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2662 } else {
2663 temp &= ~FDI_LINK_TRAIN_NONE;
2664 temp |= FDI_LINK_TRAIN_PATTERN_2;
2665 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002666 I915_WRITE(reg, temp);
2667
2668 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002669 udelay(150);
2670
Akshay Joshi0206e352011-08-16 15:34:10 -04002671 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002672 reg = FDI_TX_CTL(pipe);
2673 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002674 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2675 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002676 I915_WRITE(reg, temp);
2677
2678 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002679 udelay(500);
2680
Sean Paulfa37d392012-03-02 12:53:39 -05002681 for (retry = 0; retry < 5; retry++) {
2682 reg = FDI_RX_IIR(pipe);
2683 temp = I915_READ(reg);
2684 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2685 if (temp & FDI_RX_SYMBOL_LOCK) {
2686 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2687 DRM_DEBUG_KMS("FDI train 2 done.\n");
2688 break;
2689 }
2690 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002691 }
Sean Paulfa37d392012-03-02 12:53:39 -05002692 if (retry < 5)
2693 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002694 }
2695 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002696 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002697
2698 DRM_DEBUG_KMS("FDI train done.\n");
2699}
2700
Jesse Barnes357555c2011-04-28 15:09:55 -07002701/* Manual link training for Ivy Bridge A0 parts */
2702static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2703{
2704 struct drm_device *dev = crtc->dev;
2705 struct drm_i915_private *dev_priv = dev->dev_private;
2706 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2707 int pipe = intel_crtc->pipe;
2708 u32 reg, temp, i;
2709
2710 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2711 for train result */
2712 reg = FDI_RX_IMR(pipe);
2713 temp = I915_READ(reg);
2714 temp &= ~FDI_RX_SYMBOL_LOCK;
2715 temp &= ~FDI_RX_BIT_LOCK;
2716 I915_WRITE(reg, temp);
2717
2718 POSTING_READ(reg);
2719 udelay(150);
2720
Daniel Vetter01a415f2012-10-27 15:58:40 +02002721 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2722 I915_READ(FDI_RX_IIR(pipe)));
2723
Jesse Barnes357555c2011-04-28 15:09:55 -07002724 /* enable CPU FDI TX and PCH FDI RX */
2725 reg = FDI_TX_CTL(pipe);
2726 temp = I915_READ(reg);
2727 temp &= ~(7 << 19);
2728 temp |= (intel_crtc->fdi_lanes - 1) << 19;
2729 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2730 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2731 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2732 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002733 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002734 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2735
Daniel Vetterd74cf322012-10-26 10:58:13 +02002736 I915_WRITE(FDI_RX_MISC(pipe),
2737 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2738
Jesse Barnes357555c2011-04-28 15:09:55 -07002739 reg = FDI_RX_CTL(pipe);
2740 temp = I915_READ(reg);
2741 temp &= ~FDI_LINK_TRAIN_AUTO;
2742 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2743 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002744 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002745 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2746
2747 POSTING_READ(reg);
2748 udelay(150);
2749
Jesse Barnes291427f2011-07-29 12:42:37 -07002750 if (HAS_PCH_CPT(dev))
2751 cpt_phase_pointer_enable(dev, pipe);
2752
Akshay Joshi0206e352011-08-16 15:34:10 -04002753 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002754 reg = FDI_TX_CTL(pipe);
2755 temp = I915_READ(reg);
2756 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2757 temp |= snb_b_fdi_train_param[i];
2758 I915_WRITE(reg, temp);
2759
2760 POSTING_READ(reg);
2761 udelay(500);
2762
2763 reg = FDI_RX_IIR(pipe);
2764 temp = I915_READ(reg);
2765 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2766
2767 if (temp & FDI_RX_BIT_LOCK ||
2768 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2769 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002770 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002771 break;
2772 }
2773 }
2774 if (i == 4)
2775 DRM_ERROR("FDI train 1 fail!\n");
2776
2777 /* Train 2 */
2778 reg = FDI_TX_CTL(pipe);
2779 temp = I915_READ(reg);
2780 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2781 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2782 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2783 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2784 I915_WRITE(reg, temp);
2785
2786 reg = FDI_RX_CTL(pipe);
2787 temp = I915_READ(reg);
2788 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2789 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2790 I915_WRITE(reg, temp);
2791
2792 POSTING_READ(reg);
2793 udelay(150);
2794
Akshay Joshi0206e352011-08-16 15:34:10 -04002795 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002796 reg = FDI_TX_CTL(pipe);
2797 temp = I915_READ(reg);
2798 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2799 temp |= snb_b_fdi_train_param[i];
2800 I915_WRITE(reg, temp);
2801
2802 POSTING_READ(reg);
2803 udelay(500);
2804
2805 reg = FDI_RX_IIR(pipe);
2806 temp = I915_READ(reg);
2807 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2808
2809 if (temp & FDI_RX_SYMBOL_LOCK) {
2810 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002811 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002812 break;
2813 }
2814 }
2815 if (i == 4)
2816 DRM_ERROR("FDI train 2 fail!\n");
2817
2818 DRM_DEBUG_KMS("FDI train done.\n");
2819}
2820
Daniel Vetter88cefb62012-08-12 19:27:14 +02002821static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002822{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002823 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002824 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002825 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002826 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002827
Jesse Barnesc64e3112010-09-10 11:27:03 -07002828
Jesse Barnes0e23b992010-09-10 11:10:00 -07002829 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002830 reg = FDI_RX_CTL(pipe);
2831 temp = I915_READ(reg);
2832 temp &= ~((0x7 << 19) | (0x7 << 16));
Jesse Barnes0e23b992010-09-10 11:10:00 -07002833 temp |= (intel_crtc->fdi_lanes - 1) << 19;
Chris Wilson5eddb702010-09-11 13:48:45 +01002834 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2835 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2836
2837 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002838 udelay(200);
2839
2840 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002841 temp = I915_READ(reg);
2842 I915_WRITE(reg, temp | FDI_PCDCLK);
2843
2844 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002845 udelay(200);
2846
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002847 /* On Haswell, the PLL configuration for ports and pipes is handled
2848 * separately, as part of DDI setup */
2849 if (!IS_HASWELL(dev)) {
2850 /* Enable CPU FDI TX PLL, always on for Ironlake */
2851 reg = FDI_TX_CTL(pipe);
2852 temp = I915_READ(reg);
2853 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2854 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002855
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03002856 POSTING_READ(reg);
2857 udelay(100);
2858 }
Jesse Barnes0e23b992010-09-10 11:10:00 -07002859 }
2860}
2861
Daniel Vetter88cefb62012-08-12 19:27:14 +02002862static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2863{
2864 struct drm_device *dev = intel_crtc->base.dev;
2865 struct drm_i915_private *dev_priv = dev->dev_private;
2866 int pipe = intel_crtc->pipe;
2867 u32 reg, temp;
2868
2869 /* Switch from PCDclk to Rawclk */
2870 reg = FDI_RX_CTL(pipe);
2871 temp = I915_READ(reg);
2872 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2873
2874 /* Disable CPU FDI TX PLL */
2875 reg = FDI_TX_CTL(pipe);
2876 temp = I915_READ(reg);
2877 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2878
2879 POSTING_READ(reg);
2880 udelay(100);
2881
2882 reg = FDI_RX_CTL(pipe);
2883 temp = I915_READ(reg);
2884 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2885
2886 /* Wait for the clocks to turn off. */
2887 POSTING_READ(reg);
2888 udelay(100);
2889}
2890
Jesse Barnes291427f2011-07-29 12:42:37 -07002891static void cpt_phase_pointer_disable(struct drm_device *dev, int pipe)
2892{
2893 struct drm_i915_private *dev_priv = dev->dev_private;
2894 u32 flags = I915_READ(SOUTH_CHICKEN1);
2895
2896 flags &= ~(FDI_PHASE_SYNC_EN(pipe));
2897 I915_WRITE(SOUTH_CHICKEN1, flags); /* once to disable... */
2898 flags &= ~(FDI_PHASE_SYNC_OVR(pipe));
2899 I915_WRITE(SOUTH_CHICKEN1, flags); /* then again to lock */
2900 POSTING_READ(SOUTH_CHICKEN1);
2901}
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002902static void ironlake_fdi_disable(struct drm_crtc *crtc)
2903{
2904 struct drm_device *dev = crtc->dev;
2905 struct drm_i915_private *dev_priv = dev->dev_private;
2906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2907 int pipe = intel_crtc->pipe;
2908 u32 reg, temp;
2909
2910 /* disable CPU FDI tx and PCH FDI rx */
2911 reg = FDI_TX_CTL(pipe);
2912 temp = I915_READ(reg);
2913 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2914 POSTING_READ(reg);
2915
2916 reg = FDI_RX_CTL(pipe);
2917 temp = I915_READ(reg);
2918 temp &= ~(0x7 << 16);
2919 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2920 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2921
2922 POSTING_READ(reg);
2923 udelay(100);
2924
2925 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002926 if (HAS_PCH_IBX(dev)) {
2927 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002928 I915_WRITE(FDI_RX_CHICKEN(pipe),
2929 I915_READ(FDI_RX_CHICKEN(pipe) &
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002930 ~FDI_RX_PHASE_SYNC_POINTER_EN));
Jesse Barnes291427f2011-07-29 12:42:37 -07002931 } else if (HAS_PCH_CPT(dev)) {
2932 cpt_phase_pointer_disable(dev, pipe);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002933 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002934
2935 /* still set train pattern 1 */
2936 reg = FDI_TX_CTL(pipe);
2937 temp = I915_READ(reg);
2938 temp &= ~FDI_LINK_TRAIN_NONE;
2939 temp |= FDI_LINK_TRAIN_PATTERN_1;
2940 I915_WRITE(reg, temp);
2941
2942 reg = FDI_RX_CTL(pipe);
2943 temp = I915_READ(reg);
2944 if (HAS_PCH_CPT(dev)) {
2945 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2946 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2947 } else {
2948 temp &= ~FDI_LINK_TRAIN_NONE;
2949 temp |= FDI_LINK_TRAIN_PATTERN_1;
2950 }
2951 /* BPC in FDI rx is consistent with that in PIPECONF */
2952 temp &= ~(0x07 << 16);
2953 temp |= (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) << 11;
2954 I915_WRITE(reg, temp);
2955
2956 POSTING_READ(reg);
2957 udelay(100);
2958}
2959
Chris Wilson5bb61642012-09-27 21:25:58 +01002960static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2961{
2962 struct drm_device *dev = crtc->dev;
2963 struct drm_i915_private *dev_priv = dev->dev_private;
2964 unsigned long flags;
2965 bool pending;
2966
2967 if (atomic_read(&dev_priv->mm.wedged))
2968 return false;
2969
2970 spin_lock_irqsave(&dev->event_lock, flags);
2971 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2972 spin_unlock_irqrestore(&dev->event_lock, flags);
2973
2974 return pending;
2975}
2976
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002977static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2978{
Chris Wilson0f911282012-04-17 10:05:38 +01002979 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002980 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002981
2982 if (crtc->fb == NULL)
2983 return;
2984
Chris Wilson5bb61642012-09-27 21:25:58 +01002985 wait_event(dev_priv->pending_flip_queue,
2986 !intel_crtc_has_pending_flip(crtc));
2987
Chris Wilson0f911282012-04-17 10:05:38 +01002988 mutex_lock(&dev->struct_mutex);
2989 intel_finish_fb(crtc->fb);
2990 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002991}
2992
Paulo Zanonifc316cb2012-10-25 10:37:43 -02002993static bool ironlake_crtc_driving_pch(struct drm_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08002994{
2995 struct drm_device *dev = crtc->dev;
Paulo Zanoni228d3e32012-08-10 10:05:10 -03002996 struct intel_encoder *intel_encoder;
Jesse Barnes040484a2011-01-03 12:14:26 -08002997
2998 /*
2999 * If there's a non-PCH eDP on this crtc, it must be DP_A, and that
3000 * must be driven by its own crtc; no sharing is possible.
3001 */
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003002 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003003 switch (intel_encoder->type) {
Jesse Barnes040484a2011-01-03 12:14:26 -08003004 case INTEL_OUTPUT_EDP:
Paulo Zanoni228d3e32012-08-10 10:05:10 -03003005 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
Jesse Barnes040484a2011-01-03 12:14:26 -08003006 return false;
3007 continue;
3008 }
3009 }
3010
3011 return true;
3012}
3013
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003014static bool haswell_crtc_driving_pch(struct drm_crtc *crtc)
3015{
3016 return intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG);
3017}
3018
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003019/* Program iCLKIP clock to the desired frequency */
3020static void lpt_program_iclkip(struct drm_crtc *crtc)
3021{
3022 struct drm_device *dev = crtc->dev;
3023 struct drm_i915_private *dev_priv = dev->dev_private;
3024 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3025 u32 temp;
3026
3027 /* It is necessary to ungate the pixclk gate prior to programming
3028 * the divisors, and gate it back when it is done.
3029 */
3030 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3031
3032 /* Disable SSCCTL */
3033 intel_sbi_write(dev_priv, SBI_SSCCTL6,
3034 intel_sbi_read(dev_priv, SBI_SSCCTL6) |
3035 SBI_SSCCTL_DISABLE);
3036
3037 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
3038 if (crtc->mode.clock == 20000) {
3039 auxdiv = 1;
3040 divsel = 0x41;
3041 phaseinc = 0x20;
3042 } else {
3043 /* The iCLK virtual clock root frequency is in MHz,
3044 * but the crtc->mode.clock in in KHz. To get the divisors,
3045 * it is necessary to divide one by another, so we
3046 * convert the virtual clock precision to KHz here for higher
3047 * precision.
3048 */
3049 u32 iclk_virtual_root_freq = 172800 * 1000;
3050 u32 iclk_pi_range = 64;
3051 u32 desired_divisor, msb_divisor_value, pi_value;
3052
3053 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
3054 msb_divisor_value = desired_divisor / iclk_pi_range;
3055 pi_value = desired_divisor % iclk_pi_range;
3056
3057 auxdiv = 0;
3058 divsel = msb_divisor_value - 2;
3059 phaseinc = pi_value;
3060 }
3061
3062 /* This should not happen with any sane values */
3063 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3064 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3065 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3066 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3067
3068 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
3069 crtc->mode.clock,
3070 auxdiv,
3071 divsel,
3072 phasedir,
3073 phaseinc);
3074
3075 /* Program SSCDIVINTPHASE6 */
3076 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6);
3077 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3078 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3079 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3080 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3081 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3082 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
3083
3084 intel_sbi_write(dev_priv,
3085 SBI_SSCDIVINTPHASE6,
3086 temp);
3087
3088 /* Program SSCAUXDIV */
3089 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6);
3090 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3091 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
3092 intel_sbi_write(dev_priv,
3093 SBI_SSCAUXDIV6,
3094 temp);
3095
3096
3097 /* Enable modulator and associated divider */
3098 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6);
3099 temp &= ~SBI_SSCCTL_DISABLE;
3100 intel_sbi_write(dev_priv,
3101 SBI_SSCCTL6,
3102 temp);
3103
3104 /* Wait for initialization time */
3105 udelay(24);
3106
3107 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
3108}
3109
Jesse Barnesf67a5592011-01-05 10:31:48 -08003110/*
3111 * Enable PCH resources required for PCH ports:
3112 * - PCH PLLs
3113 * - FDI training & RX/TX
3114 * - update transcoder timings
3115 * - DP transcoding bits
3116 * - transcoder
3117 */
3118static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003119{
3120 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003121 struct drm_i915_private *dev_priv = dev->dev_private;
3122 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3123 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003124 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003125
Chris Wilsone7e164d2012-05-11 09:21:25 +01003126 assert_transcoder_disabled(dev_priv, pipe);
3127
Daniel Vettercd986ab2012-10-26 10:58:12 +02003128 /* Write the TU size bits before fdi link training, so that error
3129 * detection works. */
3130 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3131 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3132
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003133 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003134 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003135
Daniel Vetter572deb32012-10-27 18:46:14 +02003136 /* XXX: pch pll's can be enabled any time before we enable the PCH
3137 * transcoder, and we actually should do this to not upset any PCH
3138 * transcoder that already use the clock when we share it.
3139 *
3140 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
3141 * unconditionally resets the pll - we need that to have the right LVDS
3142 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02003143 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01003144
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003145 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003146 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003147
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003148 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003149 switch (pipe) {
3150 default:
3151 case 0:
3152 temp |= TRANSA_DPLL_ENABLE;
3153 sel = TRANSA_DPLLB_SEL;
3154 break;
3155 case 1:
3156 temp |= TRANSB_DPLL_ENABLE;
3157 sel = TRANSB_DPLLB_SEL;
3158 break;
3159 case 2:
3160 temp |= TRANSC_DPLL_ENABLE;
3161 sel = TRANSC_DPLLB_SEL;
3162 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07003163 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003164 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
3165 temp |= sel;
3166 else
3167 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003168 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003169 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003170
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003171 /* set transcoder timing, panel must allow it */
3172 assert_panel_unlocked(dev_priv, pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +01003173 I915_WRITE(TRANS_HTOTAL(pipe), I915_READ(HTOTAL(pipe)));
3174 I915_WRITE(TRANS_HBLANK(pipe), I915_READ(HBLANK(pipe)));
3175 I915_WRITE(TRANS_HSYNC(pipe), I915_READ(HSYNC(pipe)));
3176
3177 I915_WRITE(TRANS_VTOTAL(pipe), I915_READ(VTOTAL(pipe)));
3178 I915_WRITE(TRANS_VBLANK(pipe), I915_READ(VBLANK(pipe)));
3179 I915_WRITE(TRANS_VSYNC(pipe), I915_READ(VSYNC(pipe)));
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003180 I915_WRITE(TRANS_VSYNCSHIFT(pipe), I915_READ(VSYNCSHIFT(pipe)));
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003181
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003182 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003183
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003184 /* For PCH DP, enable TRANS_DP_CTL */
3185 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07003186 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
3187 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003188 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPE_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003189 reg = TRANS_DP_CTL(pipe);
3190 temp = I915_READ(reg);
3191 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003192 TRANS_DP_SYNC_MASK |
3193 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003194 temp |= (TRANS_DP_OUTPUT_ENABLE |
3195 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003196 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003197
3198 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003199 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003200 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003201 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003202
3203 switch (intel_trans_dp_port_sel(crtc)) {
3204 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003205 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003206 break;
3207 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003208 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003209 break;
3210 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003211 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003212 break;
3213 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003214 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003215 }
3216
Chris Wilson5eddb702010-09-11 13:48:45 +01003217 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003218 }
3219
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003220 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003221}
3222
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003223static void lpt_pch_enable(struct drm_crtc *crtc)
3224{
3225 struct drm_device *dev = crtc->dev;
3226 struct drm_i915_private *dev_priv = dev->dev_private;
3227 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3228 int pipe = intel_crtc->pipe;
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003229 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003230
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003231 assert_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003232
3233 /* Write the TU size bits before fdi link training, so that error
3234 * detection works. */
3235 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3236 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3237
3238 /* For PCH output, training FDI link */
3239 dev_priv->display.fdi_link_train(crtc);
3240
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003241 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003242
Paulo Zanoni0540e482012-10-31 18:12:40 -02003243 /* Set transcoder timing. */
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003244 I915_WRITE(_TRANS_HTOTAL_A, I915_READ(HTOTAL(cpu_transcoder)));
3245 I915_WRITE(_TRANS_HBLANK_A, I915_READ(HBLANK(cpu_transcoder)));
3246 I915_WRITE(_TRANS_HSYNC_A, I915_READ(HSYNC(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003247
Paulo Zanonidaed2db2012-10-31 18:12:41 -02003248 I915_WRITE(_TRANS_VTOTAL_A, I915_READ(VTOTAL(cpu_transcoder)));
3249 I915_WRITE(_TRANS_VBLANK_A, I915_READ(VBLANK(cpu_transcoder)));
3250 I915_WRITE(_TRANS_VSYNC_A, I915_READ(VSYNC(cpu_transcoder)));
3251 I915_WRITE(_TRANS_VSYNCSHIFT_A, I915_READ(VSYNCSHIFT(cpu_transcoder)));
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003252
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02003253 lpt_enable_pch_transcoder(dev_priv, intel_crtc->pipe);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003254}
3255
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003256static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3257{
3258 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3259
3260 if (pll == NULL)
3261 return;
3262
3263 if (pll->refcount == 0) {
3264 WARN(1, "bad PCH PLL refcount\n");
3265 return;
3266 }
3267
3268 --pll->refcount;
3269 intel_crtc->pch_pll = NULL;
3270}
3271
3272static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3273{
3274 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3275 struct intel_pch_pll *pll;
3276 int i;
3277
3278 pll = intel_crtc->pch_pll;
3279 if (pll) {
3280 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3281 intel_crtc->base.base.id, pll->pll_reg);
3282 goto prepare;
3283 }
3284
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003285 if (HAS_PCH_IBX(dev_priv->dev)) {
3286 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3287 i = intel_crtc->pipe;
3288 pll = &dev_priv->pch_plls[i];
3289
3290 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3291 intel_crtc->base.base.id, pll->pll_reg);
3292
3293 goto found;
3294 }
3295
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003296 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3297 pll = &dev_priv->pch_plls[i];
3298
3299 /* Only want to check enabled timings first */
3300 if (pll->refcount == 0)
3301 continue;
3302
3303 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3304 fp == I915_READ(pll->fp0_reg)) {
3305 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3306 intel_crtc->base.base.id,
3307 pll->pll_reg, pll->refcount, pll->active);
3308
3309 goto found;
3310 }
3311 }
3312
3313 /* Ok no matching timings, maybe there's a free one? */
3314 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3315 pll = &dev_priv->pch_plls[i];
3316 if (pll->refcount == 0) {
3317 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3318 intel_crtc->base.base.id, pll->pll_reg);
3319 goto found;
3320 }
3321 }
3322
3323 return NULL;
3324
3325found:
3326 intel_crtc->pch_pll = pll;
3327 pll->refcount++;
3328 DRM_DEBUG_DRIVER("using pll %d for pipe %d\n", i, intel_crtc->pipe);
3329prepare: /* separate function? */
3330 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003331
Chris Wilsone04c7352012-05-02 20:43:56 +01003332 /* Wait for the clocks to stabilize before rewriting the regs */
3333 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003334 POSTING_READ(pll->pll_reg);
3335 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003336
3337 I915_WRITE(pll->fp0_reg, fp);
3338 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003339 pll->on = false;
3340 return pll;
3341}
3342
Jesse Barnesd4270e52011-10-11 10:43:02 -07003343void intel_cpt_verify_modeset(struct drm_device *dev, int pipe)
3344{
3345 struct drm_i915_private *dev_priv = dev->dev_private;
3346 int dslreg = PIPEDSL(pipe), tc2reg = TRANS_CHICKEN2(pipe);
3347 u32 temp;
3348
3349 temp = I915_READ(dslreg);
3350 udelay(500);
3351 if (wait_for(I915_READ(dslreg) != temp, 5)) {
3352 /* Without this, mode sets may fail silently on FDI */
3353 I915_WRITE(tc2reg, TRANS_AUTOTRAIN_GEN_STALL_DIS);
3354 udelay(250);
3355 I915_WRITE(tc2reg, 0);
3356 if (wait_for(I915_READ(dslreg) != temp, 5))
3357 DRM_ERROR("mode set failed: pipe %d stuck\n", pipe);
3358 }
3359}
3360
Jesse Barnesf67a5592011-01-05 10:31:48 -08003361static void ironlake_crtc_enable(struct drm_crtc *crtc)
3362{
3363 struct drm_device *dev = crtc->dev;
3364 struct drm_i915_private *dev_priv = dev->dev_private;
3365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003366 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003367 int pipe = intel_crtc->pipe;
3368 int plane = intel_crtc->plane;
3369 u32 temp;
3370 bool is_pch_port;
3371
Daniel Vetter08a48462012-07-02 11:43:47 +02003372 WARN_ON(!crtc->enabled);
3373
Jesse Barnesf67a5592011-01-05 10:31:48 -08003374 if (intel_crtc->active)
3375 return;
3376
3377 intel_crtc->active = true;
3378 intel_update_watermarks(dev);
3379
3380 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3381 temp = I915_READ(PCH_LVDS);
3382 if ((temp & LVDS_PORT_EN) == 0)
3383 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3384 }
3385
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003386 is_pch_port = ironlake_crtc_driving_pch(crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003387
Daniel Vetter46b6f812012-09-06 22:08:33 +02003388 if (is_pch_port) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003389 /* Note: FDI PLL enabling _must_ be done before we enable the
3390 * cpu pipes, hence this is separate from all the other fdi/pch
3391 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003392 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003393 } else {
3394 assert_fdi_tx_disabled(dev_priv, pipe);
3395 assert_fdi_rx_disabled(dev_priv, pipe);
3396 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003397
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003398 for_each_encoder_on_crtc(dev, crtc, encoder)
3399 if (encoder->pre_enable)
3400 encoder->pre_enable(encoder);
3401
Jesse Barnesf67a5592011-01-05 10:31:48 -08003402 /* Enable panel fitting for LVDS */
3403 if (dev_priv->pch_pf_size &&
3404 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) || HAS_eDP)) {
3405 /* Force use of hard-coded filter coefficients
3406 * as some pre-programmed values are broken,
3407 * e.g. x201.
3408 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003409 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3410 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3411 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003412 }
3413
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003414 /*
3415 * On ILK+ LUT must be loaded before the pipe is running but with
3416 * clocks enabled
3417 */
3418 intel_crtc_load_lut(crtc);
3419
Jesse Barnesf67a5592011-01-05 10:31:48 -08003420 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3421 intel_enable_plane(dev_priv, plane, pipe);
3422
3423 if (is_pch_port)
3424 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003425
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003426 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003427 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003428 mutex_unlock(&dev->struct_mutex);
3429
Chris Wilson6b383a72010-09-13 13:54:26 +01003430 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003431
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003432 for_each_encoder_on_crtc(dev, crtc, encoder)
3433 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003434
3435 if (HAS_PCH_CPT(dev))
3436 intel_cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003437
3438 /*
3439 * There seems to be a race in PCH platform hw (at least on some
3440 * outputs) where an enabled pipe still completes any pageflip right
3441 * away (as if the pipe is off) instead of waiting for vblank. As soon
3442 * as the first vblank happend, everything works as expected. Hence just
3443 * wait for one vblank before returning to avoid strange things
3444 * happening.
3445 */
3446 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003447}
3448
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003449static void haswell_crtc_enable(struct drm_crtc *crtc)
3450{
3451 struct drm_device *dev = crtc->dev;
3452 struct drm_i915_private *dev_priv = dev->dev_private;
3453 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3454 struct intel_encoder *encoder;
3455 int pipe = intel_crtc->pipe;
3456 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003457 bool is_pch_port;
3458
3459 WARN_ON(!crtc->enabled);
3460
3461 if (intel_crtc->active)
3462 return;
3463
3464 intel_crtc->active = true;
3465 intel_update_watermarks(dev);
3466
Paulo Zanonifc316cb2012-10-25 10:37:43 -02003467 is_pch_port = haswell_crtc_driving_pch(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003468
Paulo Zanoni83616632012-10-23 18:29:54 -02003469 if (is_pch_port)
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003470 ironlake_fdi_pll_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003471
3472 for_each_encoder_on_crtc(dev, crtc, encoder)
3473 if (encoder->pre_enable)
3474 encoder->pre_enable(encoder);
3475
Paulo Zanoni1f544382012-10-24 11:32:00 -02003476 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003477
Paulo Zanoni1f544382012-10-24 11:32:00 -02003478 /* Enable panel fitting for eDP */
3479 if (dev_priv->pch_pf_size && HAS_eDP) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003480 /* Force use of hard-coded filter coefficients
3481 * as some pre-programmed values are broken,
3482 * e.g. x201.
3483 */
3484 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3485 I915_WRITE(PF_WIN_POS(pipe), dev_priv->pch_pf_pos);
3486 I915_WRITE(PF_WIN_SZ(pipe), dev_priv->pch_pf_size);
3487 }
3488
3489 /*
3490 * On ILK+ LUT must be loaded before the pipe is running but with
3491 * clocks enabled
3492 */
3493 intel_crtc_load_lut(crtc);
3494
Paulo Zanoni1f544382012-10-24 11:32:00 -02003495 intel_ddi_set_pipe_settings(crtc);
3496 intel_ddi_enable_pipe_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003497
3498 intel_enable_pipe(dev_priv, pipe, is_pch_port);
3499 intel_enable_plane(dev_priv, plane, pipe);
3500
3501 if (is_pch_port)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003502 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003503
3504 mutex_lock(&dev->struct_mutex);
3505 intel_update_fbc(dev);
3506 mutex_unlock(&dev->struct_mutex);
3507
3508 intel_crtc_update_cursor(crtc, true);
3509
3510 for_each_encoder_on_crtc(dev, crtc, encoder)
3511 encoder->enable(encoder);
3512
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003513 /*
3514 * There seems to be a race in PCH platform hw (at least on some
3515 * outputs) where an enabled pipe still completes any pageflip right
3516 * away (as if the pipe is off) instead of waiting for vblank. As soon
3517 * as the first vblank happend, everything works as expected. Hence just
3518 * wait for one vblank before returning to avoid strange things
3519 * happening.
3520 */
3521 intel_wait_for_vblank(dev, intel_crtc->pipe);
3522}
3523
Jesse Barnes6be4a602010-09-10 10:26:01 -07003524static void ironlake_crtc_disable(struct drm_crtc *crtc)
3525{
3526 struct drm_device *dev = crtc->dev;
3527 struct drm_i915_private *dev_priv = dev->dev_private;
3528 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003529 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003530 int pipe = intel_crtc->pipe;
3531 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003532 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003533
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003534
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003535 if (!intel_crtc->active)
3536 return;
3537
Daniel Vetterea9d7582012-07-10 10:42:52 +02003538 for_each_encoder_on_crtc(dev, crtc, encoder)
3539 encoder->disable(encoder);
3540
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003541 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003542 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003543 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003544
Jesse Barnesb24e7172011-01-04 15:09:30 -08003545 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003546
Chris Wilson973d04f2011-07-08 12:22:37 +01003547 if (dev_priv->cfb_plane == plane)
3548 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003549
Jesse Barnesb24e7172011-01-04 15:09:30 -08003550 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003551
Jesse Barnes6be4a602010-09-10 10:26:01 -07003552 /* Disable PF */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003553 I915_WRITE(PF_CTL(pipe), 0);
3554 I915_WRITE(PF_WIN_SZ(pipe), 0);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003555
Daniel Vetterbf49ec82012-09-06 22:15:40 +02003556 for_each_encoder_on_crtc(dev, crtc, encoder)
3557 if (encoder->post_disable)
3558 encoder->post_disable(encoder);
3559
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003560 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003561
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003562 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003563
Jesse Barnes6be4a602010-09-10 10:26:01 -07003564 if (HAS_PCH_CPT(dev)) {
3565 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 reg = TRANS_DP_CTL(pipe);
3567 temp = I915_READ(reg);
3568 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003569 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003570 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003571
3572 /* disable DPLL_SEL */
3573 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003574 switch (pipe) {
3575 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003576 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003577 break;
3578 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003579 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003580 break;
3581 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003582 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003583 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003584 break;
3585 default:
3586 BUG(); /* wtf */
3587 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003588 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003589 }
3590
3591 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003592 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003593
Daniel Vetter88cefb62012-08-12 19:27:14 +02003594 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003595
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003596 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003597 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003598
3599 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003600 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003601 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003602}
3603
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003604static void haswell_crtc_disable(struct drm_crtc *crtc)
3605{
3606 struct drm_device *dev = crtc->dev;
3607 struct drm_i915_private *dev_priv = dev->dev_private;
3608 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3609 struct intel_encoder *encoder;
3610 int pipe = intel_crtc->pipe;
3611 int plane = intel_crtc->plane;
Paulo Zanoniad80a812012-10-24 16:06:19 -02003612 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoni83616632012-10-23 18:29:54 -02003613 bool is_pch_port;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003614
3615 if (!intel_crtc->active)
3616 return;
3617
Paulo Zanoni83616632012-10-23 18:29:54 -02003618 is_pch_port = haswell_crtc_driving_pch(crtc);
3619
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003620 for_each_encoder_on_crtc(dev, crtc, encoder)
3621 encoder->disable(encoder);
3622
3623 intel_crtc_wait_for_pending_flips(crtc);
3624 drm_vblank_off(dev, pipe);
3625 intel_crtc_update_cursor(crtc, false);
3626
3627 intel_disable_plane(dev_priv, plane, pipe);
3628
3629 if (dev_priv->cfb_plane == plane)
3630 intel_disable_fbc(dev);
3631
3632 intel_disable_pipe(dev_priv, pipe);
3633
Paulo Zanoniad80a812012-10-24 16:06:19 -02003634 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003635
3636 /* Disable PF */
3637 I915_WRITE(PF_CTL(pipe), 0);
3638 I915_WRITE(PF_WIN_SZ(pipe), 0);
3639
Paulo Zanoni1f544382012-10-24 11:32:00 -02003640 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003641
3642 for_each_encoder_on_crtc(dev, crtc, encoder)
3643 if (encoder->post_disable)
3644 encoder->post_disable(encoder);
3645
Paulo Zanoni83616632012-10-23 18:29:54 -02003646 if (is_pch_port) {
3647 ironlake_fdi_disable(crtc);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02003648 lpt_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni83616632012-10-23 18:29:54 -02003649 intel_disable_pch_pll(intel_crtc);
3650 ironlake_fdi_pll_disable(intel_crtc);
3651 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003652
3653 intel_crtc->active = false;
3654 intel_update_watermarks(dev);
3655
3656 mutex_lock(&dev->struct_mutex);
3657 intel_update_fbc(dev);
3658 mutex_unlock(&dev->struct_mutex);
3659}
3660
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003661static void ironlake_crtc_off(struct drm_crtc *crtc)
3662{
3663 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3664 intel_put_pch_pll(intel_crtc);
3665}
3666
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003667static void haswell_crtc_off(struct drm_crtc *crtc)
3668{
Paulo Zanonia5c961d2012-10-24 15:59:34 -02003669 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3670
3671 /* Stop saying we're using TRANSCODER_EDP because some other CRTC might
3672 * start using it. */
3673 intel_crtc->cpu_transcoder = intel_crtc->pipe;
3674
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003675 intel_ddi_put_crtc_pll(crtc);
3676}
3677
Daniel Vetter02e792f2009-09-15 22:57:34 +02003678static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3679{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003680 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003681 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003682 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003683
Chris Wilson23f09ce2010-08-12 13:53:37 +01003684 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003685 dev_priv->mm.interruptible = false;
3686 (void) intel_overlay_switch_off(intel_crtc->overlay);
3687 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003688 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003689 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003690
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003691 /* Let userspace switch the overlay on again. In most cases userspace
3692 * has to recompute where to put it anyway.
3693 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003694}
3695
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003696static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003697{
3698 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003699 struct drm_i915_private *dev_priv = dev->dev_private;
3700 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003701 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003702 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003703 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003704
Daniel Vetter08a48462012-07-02 11:43:47 +02003705 WARN_ON(!crtc->enabled);
3706
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003707 if (intel_crtc->active)
3708 return;
3709
3710 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003711 intel_update_watermarks(dev);
3712
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003713 intel_enable_pll(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08003714 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003715 intel_enable_plane(dev_priv, plane, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003716
3717 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003718 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003719
3720 /* Give the overlay scaler a chance to enable if it's on this pipe */
3721 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003722 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003723
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003724 for_each_encoder_on_crtc(dev, crtc, encoder)
3725 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003726}
3727
3728static void i9xx_crtc_disable(struct drm_crtc *crtc)
3729{
3730 struct drm_device *dev = crtc->dev;
3731 struct drm_i915_private *dev_priv = dev->dev_private;
3732 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003733 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003734 int pipe = intel_crtc->pipe;
3735 int plane = intel_crtc->plane;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003736
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003737
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003738 if (!intel_crtc->active)
3739 return;
3740
Daniel Vetterea9d7582012-07-10 10:42:52 +02003741 for_each_encoder_on_crtc(dev, crtc, encoder)
3742 encoder->disable(encoder);
3743
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003744 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003745 intel_crtc_wait_for_pending_flips(crtc);
3746 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003747 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003748 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003749
Chris Wilson973d04f2011-07-08 12:22:37 +01003750 if (dev_priv->cfb_plane == plane)
3751 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003752
Jesse Barnesb24e7172011-01-04 15:09:30 -08003753 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003754 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003755 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003756
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003757 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003758 intel_update_fbc(dev);
3759 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003760}
3761
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003762static void i9xx_crtc_off(struct drm_crtc *crtc)
3763{
3764}
3765
Daniel Vetter976f8a22012-07-08 22:34:21 +02003766static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3767 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003768{
3769 struct drm_device *dev = crtc->dev;
3770 struct drm_i915_master_private *master_priv;
3771 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3772 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003773
3774 if (!dev->primary->master)
3775 return;
3776
3777 master_priv = dev->primary->master->driver_priv;
3778 if (!master_priv->sarea_priv)
3779 return;
3780
Jesse Barnes79e53942008-11-07 14:24:08 -08003781 switch (pipe) {
3782 case 0:
3783 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3784 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3785 break;
3786 case 1:
3787 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3788 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3789 break;
3790 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003791 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003792 break;
3793 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003794}
3795
Daniel Vetter976f8a22012-07-08 22:34:21 +02003796/**
3797 * Sets the power management mode of the pipe and plane.
3798 */
3799void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003800{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003801 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003802 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003803 struct intel_encoder *intel_encoder;
3804 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003805
Daniel Vetter976f8a22012-07-08 22:34:21 +02003806 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3807 enable |= intel_encoder->connectors_active;
3808
3809 if (enable)
3810 dev_priv->display.crtc_enable(crtc);
3811 else
3812 dev_priv->display.crtc_disable(crtc);
3813
3814 intel_crtc_update_sarea(crtc, enable);
3815}
3816
3817static void intel_crtc_noop(struct drm_crtc *crtc)
3818{
3819}
3820
3821static void intel_crtc_disable(struct drm_crtc *crtc)
3822{
3823 struct drm_device *dev = crtc->dev;
3824 struct drm_connector *connector;
3825 struct drm_i915_private *dev_priv = dev->dev_private;
3826
3827 /* crtc should still be enabled when we disable it. */
3828 WARN_ON(!crtc->enabled);
3829
3830 dev_priv->display.crtc_disable(crtc);
3831 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003832 dev_priv->display.off(crtc);
3833
Chris Wilson931872f2012-01-16 23:01:13 +00003834 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3835 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003836
3837 if (crtc->fb) {
3838 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003839 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003840 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003841 crtc->fb = NULL;
3842 }
3843
3844 /* Update computed state. */
3845 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3846 if (!connector->encoder || !connector->encoder->crtc)
3847 continue;
3848
3849 if (connector->encoder->crtc != crtc)
3850 continue;
3851
3852 connector->dpms = DRM_MODE_DPMS_OFF;
3853 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003854 }
3855}
3856
Daniel Vettera261b242012-07-26 19:21:47 +02003857void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003858{
Daniel Vettera261b242012-07-26 19:21:47 +02003859 struct drm_crtc *crtc;
3860
3861 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3862 if (crtc->enabled)
3863 intel_crtc_disable(crtc);
3864 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003865}
3866
Daniel Vetter1f703852012-07-11 16:51:39 +02003867void intel_encoder_noop(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08003868{
Jesse Barnes79e53942008-11-07 14:24:08 -08003869}
3870
Chris Wilsonea5b2132010-08-04 13:50:23 +01003871void intel_encoder_destroy(struct drm_encoder *encoder)
3872{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003873 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003874
Chris Wilsonea5b2132010-08-04 13:50:23 +01003875 drm_encoder_cleanup(encoder);
3876 kfree(intel_encoder);
3877}
3878
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003879/* Simple dpms helper for encodres with just one connector, no cloning and only
3880 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3881 * state of the entire output pipe. */
3882void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3883{
3884 if (mode == DRM_MODE_DPMS_ON) {
3885 encoder->connectors_active = true;
3886
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003887 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003888 } else {
3889 encoder->connectors_active = false;
3890
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003891 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003892 }
3893}
3894
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003895/* Cross check the actual hw state with our own modeset state tracking (and it's
3896 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003897static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003898{
3899 if (connector->get_hw_state(connector)) {
3900 struct intel_encoder *encoder = connector->encoder;
3901 struct drm_crtc *crtc;
3902 bool encoder_enabled;
3903 enum pipe pipe;
3904
3905 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3906 connector->base.base.id,
3907 drm_get_connector_name(&connector->base));
3908
3909 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3910 "wrong connector dpms state\n");
3911 WARN(connector->base.encoder != &encoder->base,
3912 "active connector not linked to encoder\n");
3913 WARN(!encoder->connectors_active,
3914 "encoder->connectors_active not set\n");
3915
3916 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3917 WARN(!encoder_enabled, "encoder not enabled\n");
3918 if (WARN_ON(!encoder->base.crtc))
3919 return;
3920
3921 crtc = encoder->base.crtc;
3922
3923 WARN(!crtc->enabled, "crtc not enabled\n");
3924 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3925 WARN(pipe != to_intel_crtc(crtc)->pipe,
3926 "encoder active on the wrong pipe\n");
3927 }
3928}
3929
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003930/* Even simpler default implementation, if there's really no special case to
3931 * consider. */
3932void intel_connector_dpms(struct drm_connector *connector, int mode)
3933{
3934 struct intel_encoder *encoder = intel_attached_encoder(connector);
3935
3936 /* All the simple cases only support two dpms states. */
3937 if (mode != DRM_MODE_DPMS_ON)
3938 mode = DRM_MODE_DPMS_OFF;
3939
3940 if (mode == connector->dpms)
3941 return;
3942
3943 connector->dpms = mode;
3944
3945 /* Only need to change hw state when actually enabled */
3946 if (encoder->base.crtc)
3947 intel_encoder_dpms(encoder, mode);
3948 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003949 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003950
Daniel Vetterb9805142012-08-31 17:37:33 +02003951 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003952}
3953
Daniel Vetterf0947c32012-07-02 13:10:34 +02003954/* Simple connector->get_hw_state implementation for encoders that support only
3955 * one connector and no cloning and hence the encoder state determines the state
3956 * of the connector. */
3957bool intel_connector_get_hw_state(struct intel_connector *connector)
3958{
Daniel Vetter24929352012-07-02 20:28:59 +02003959 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003960 struct intel_encoder *encoder = connector->encoder;
3961
3962 return encoder->get_hw_state(encoder, &pipe);
3963}
3964
Jesse Barnes79e53942008-11-07 14:24:08 -08003965static bool intel_crtc_mode_fixup(struct drm_crtc *crtc,
Daniel Vetter35313cd2012-07-20 10:30:45 +02003966 const struct drm_display_mode *mode,
Jesse Barnes79e53942008-11-07 14:24:08 -08003967 struct drm_display_mode *adjusted_mode)
3968{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003969 struct drm_device *dev = crtc->dev;
Chris Wilson89749352010-09-12 18:25:19 +01003970
Eric Anholtbad720f2009-10-22 16:11:14 -07003971 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08003972 /* FDI link clock is fixed at 2.7G */
Jesse Barnes2377b742010-07-07 14:06:43 -07003973 if (mode->clock * 3 > IRONLAKE_FDI_FREQ * 4)
3974 return false;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003975 }
Chris Wilson89749352010-09-12 18:25:19 +01003976
Daniel Vetterf9bef082012-04-15 19:53:19 +02003977 /* All interlaced capable intel hw wants timings in frames. Note though
3978 * that intel_lvds_mode_fixup does some funny tricks with the crtc
3979 * timings, so we need to be careful not to clobber these.*/
3980 if (!(adjusted_mode->private_flags & INTEL_MODE_CRTC_TIMINGS_SET))
3981 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01003982
Chris Wilson44f46b422012-06-21 13:19:59 +03003983 /* WaPruneModeWithIncorrectHsyncOffset: Cantiga+ cannot handle modes
3984 * with a hsync front porch of 0.
3985 */
3986 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
3987 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
3988 return false;
3989
Jesse Barnes79e53942008-11-07 14:24:08 -08003990 return true;
3991}
3992
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07003993static int valleyview_get_display_clock_speed(struct drm_device *dev)
3994{
3995 return 400000; /* FIXME */
3996}
3997
Jesse Barnese70236a2009-09-21 10:42:27 -07003998static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003999{
Jesse Barnese70236a2009-09-21 10:42:27 -07004000 return 400000;
4001}
Jesse Barnes79e53942008-11-07 14:24:08 -08004002
Jesse Barnese70236a2009-09-21 10:42:27 -07004003static int i915_get_display_clock_speed(struct drm_device *dev)
4004{
4005 return 333000;
4006}
Jesse Barnes79e53942008-11-07 14:24:08 -08004007
Jesse Barnese70236a2009-09-21 10:42:27 -07004008static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4009{
4010 return 200000;
4011}
Jesse Barnes79e53942008-11-07 14:24:08 -08004012
Jesse Barnese70236a2009-09-21 10:42:27 -07004013static int i915gm_get_display_clock_speed(struct drm_device *dev)
4014{
4015 u16 gcfgc = 0;
4016
4017 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4018
4019 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004020 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004021 else {
4022 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4023 case GC_DISPLAY_CLOCK_333_MHZ:
4024 return 333000;
4025 default:
4026 case GC_DISPLAY_CLOCK_190_200_MHZ:
4027 return 190000;
4028 }
4029 }
4030}
Jesse Barnes79e53942008-11-07 14:24:08 -08004031
Jesse Barnese70236a2009-09-21 10:42:27 -07004032static int i865_get_display_clock_speed(struct drm_device *dev)
4033{
4034 return 266000;
4035}
4036
4037static int i855_get_display_clock_speed(struct drm_device *dev)
4038{
4039 u16 hpllcc = 0;
4040 /* Assume that the hardware is in the high speed state. This
4041 * should be the default.
4042 */
4043 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4044 case GC_CLOCK_133_200:
4045 case GC_CLOCK_100_200:
4046 return 200000;
4047 case GC_CLOCK_166_250:
4048 return 250000;
4049 case GC_CLOCK_100_133:
4050 return 133000;
4051 }
4052
4053 /* Shouldn't happen */
4054 return 0;
4055}
4056
4057static int i830_get_display_clock_speed(struct drm_device *dev)
4058{
4059 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004060}
4061
Zhenyu Wang2c072452009-06-05 15:38:42 +08004062struct fdi_m_n {
4063 u32 tu;
4064 u32 gmch_m;
4065 u32 gmch_n;
4066 u32 link_m;
4067 u32 link_n;
4068};
4069
4070static void
4071fdi_reduce_ratio(u32 *num, u32 *den)
4072{
4073 while (*num > 0xffffff || *den > 0xffffff) {
4074 *num >>= 1;
4075 *den >>= 1;
4076 }
4077}
4078
Zhenyu Wang2c072452009-06-05 15:38:42 +08004079static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004080ironlake_compute_m_n(int bits_per_pixel, int nlanes, int pixel_clock,
4081 int link_clock, struct fdi_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004082{
Zhenyu Wang2c072452009-06-05 15:38:42 +08004083 m_n->tu = 64; /* default size */
4084
Chris Wilson22ed1112010-12-04 01:01:29 +00004085 /* BUG_ON(pixel_clock > INT_MAX / 36); */
4086 m_n->gmch_m = bits_per_pixel * pixel_clock;
4087 m_n->gmch_n = link_clock * nlanes * 8;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004088 fdi_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
4089
Chris Wilson22ed1112010-12-04 01:01:29 +00004090 m_n->link_m = pixel_clock;
4091 m_n->link_n = link_clock;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004092 fdi_reduce_ratio(&m_n->link_m, &m_n->link_n);
4093}
4094
Chris Wilsona7615032011-01-12 17:04:08 +00004095static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4096{
Keith Packard72bbe582011-09-26 16:09:45 -07004097 if (i915_panel_use_ssc >= 0)
4098 return i915_panel_use_ssc != 0;
4099 return dev_priv->lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004100 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004101}
4102
Jesse Barnes5a354202011-06-24 12:19:22 -07004103/**
4104 * intel_choose_pipe_bpp_dither - figure out what color depth the pipe should send
4105 * @crtc: CRTC structure
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004106 * @mode: requested mode
Jesse Barnes5a354202011-06-24 12:19:22 -07004107 *
4108 * A pipe may be connected to one or more outputs. Based on the depth of the
4109 * attached framebuffer, choose a good color depth to use on the pipe.
4110 *
4111 * If possible, match the pipe depth to the fb depth. In some cases, this
4112 * isn't ideal, because the connected output supports a lesser or restricted
4113 * set of depths. Resolve that here:
4114 * LVDS typically supports only 6bpc, so clamp down in that case
4115 * HDMI supports only 8bpc or 12bpc, so clamp to 8bpc with dither for 10bpc
4116 * Displays may support a restricted set as well, check EDID and clamp as
4117 * appropriate.
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004118 * DP may want to dither down to 6bpc to fit larger modes
Jesse Barnes5a354202011-06-24 12:19:22 -07004119 *
4120 * RETURNS:
4121 * Dithering requirement (i.e. false if display bpc and pipe bpc match,
4122 * true if they don't match).
4123 */
4124static bool intel_choose_pipe_bpp_dither(struct drm_crtc *crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004125 struct drm_framebuffer *fb,
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004126 unsigned int *pipe_bpp,
4127 struct drm_display_mode *mode)
Jesse Barnes5a354202011-06-24 12:19:22 -07004128{
4129 struct drm_device *dev = crtc->dev;
4130 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes5a354202011-06-24 12:19:22 -07004131 struct drm_connector *connector;
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004132 struct intel_encoder *intel_encoder;
Jesse Barnes5a354202011-06-24 12:19:22 -07004133 unsigned int display_bpc = UINT_MAX, bpc;
4134
4135 /* Walk the encoders & connectors on this crtc, get min bpc */
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004136 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004137
4138 if (intel_encoder->type == INTEL_OUTPUT_LVDS) {
4139 unsigned int lvds_bpc;
4140
4141 if ((I915_READ(PCH_LVDS) & LVDS_A3_POWER_MASK) ==
4142 LVDS_A3_POWER_UP)
4143 lvds_bpc = 8;
4144 else
4145 lvds_bpc = 6;
4146
4147 if (lvds_bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004148 DRM_DEBUG_KMS("clamping display bpc (was %d) to LVDS (%d)\n", display_bpc, lvds_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004149 display_bpc = lvds_bpc;
4150 }
4151 continue;
4152 }
4153
Jesse Barnes5a354202011-06-24 12:19:22 -07004154 /* Not one of the known troublemakers, check the EDID */
4155 list_for_each_entry(connector, &dev->mode_config.connector_list,
4156 head) {
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004157 if (connector->encoder != &intel_encoder->base)
Jesse Barnes5a354202011-06-24 12:19:22 -07004158 continue;
4159
Jesse Barnes62ac41a2011-07-28 12:55:14 -07004160 /* Don't use an invalid EDID bpc value */
4161 if (connector->display_info.bpc &&
4162 connector->display_info.bpc < display_bpc) {
Adam Jackson82820492011-10-10 16:33:34 -04004163 DRM_DEBUG_KMS("clamping display bpc (was %d) to EDID reported max of %d\n", display_bpc, connector->display_info.bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004164 display_bpc = connector->display_info.bpc;
4165 }
4166 }
4167
4168 /*
4169 * HDMI is either 12 or 8, so if the display lets 10bpc sneak
4170 * through, clamp it down. (Note: >12bpc will be caught below.)
4171 */
4172 if (intel_encoder->type == INTEL_OUTPUT_HDMI) {
4173 if (display_bpc > 8 && display_bpc < 12) {
Adam Jackson82820492011-10-10 16:33:34 -04004174 DRM_DEBUG_KMS("forcing bpc to 12 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004175 display_bpc = 12;
4176 } else {
Adam Jackson82820492011-10-10 16:33:34 -04004177 DRM_DEBUG_KMS("forcing bpc to 8 for HDMI\n");
Jesse Barnes5a354202011-06-24 12:19:22 -07004178 display_bpc = 8;
4179 }
4180 }
4181 }
4182
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004183 if (mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4184 DRM_DEBUG_KMS("Dithering DP to 6bpc\n");
4185 display_bpc = 6;
4186 }
4187
Jesse Barnes5a354202011-06-24 12:19:22 -07004188 /*
4189 * We could just drive the pipe at the highest bpc all the time and
4190 * enable dithering as needed, but that costs bandwidth. So choose
4191 * the minimum value that expresses the full color range of the fb but
4192 * also stays within the max display bpc discovered above.
4193 */
4194
Daniel Vetter94352cf2012-07-05 22:51:56 +02004195 switch (fb->depth) {
Jesse Barnes5a354202011-06-24 12:19:22 -07004196 case 8:
4197 bpc = 8; /* since we go through a colormap */
4198 break;
4199 case 15:
4200 case 16:
4201 bpc = 6; /* min is 18bpp */
4202 break;
4203 case 24:
Keith Packard578393c2011-09-05 11:53:21 -07004204 bpc = 8;
Jesse Barnes5a354202011-06-24 12:19:22 -07004205 break;
4206 case 30:
Keith Packard578393c2011-09-05 11:53:21 -07004207 bpc = 10;
Jesse Barnes5a354202011-06-24 12:19:22 -07004208 break;
4209 case 48:
Keith Packard578393c2011-09-05 11:53:21 -07004210 bpc = 12;
Jesse Barnes5a354202011-06-24 12:19:22 -07004211 break;
4212 default:
4213 DRM_DEBUG("unsupported depth, assuming 24 bits\n");
4214 bpc = min((unsigned int)8, display_bpc);
4215 break;
4216 }
4217
Keith Packard578393c2011-09-05 11:53:21 -07004218 display_bpc = min(display_bpc, bpc);
4219
Adam Jackson82820492011-10-10 16:33:34 -04004220 DRM_DEBUG_KMS("setting pipe bpc to %d (max display bpc %d)\n",
4221 bpc, display_bpc);
Jesse Barnes5a354202011-06-24 12:19:22 -07004222
Keith Packard578393c2011-09-05 11:53:21 -07004223 *pipe_bpp = display_bpc * 3;
Jesse Barnes5a354202011-06-24 12:19:22 -07004224
4225 return display_bpc != bpc;
4226}
4227
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004228static int vlv_get_refclk(struct drm_crtc *crtc)
4229{
4230 struct drm_device *dev = crtc->dev;
4231 struct drm_i915_private *dev_priv = dev->dev_private;
4232 int refclk = 27000; /* for DP & HDMI */
4233
4234 return 100000; /* only one validated so far */
4235
4236 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4237 refclk = 96000;
4238 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4239 if (intel_panel_use_ssc(dev_priv))
4240 refclk = 100000;
4241 else
4242 refclk = 96000;
4243 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4244 refclk = 100000;
4245 }
4246
4247 return refclk;
4248}
4249
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004250static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4251{
4252 struct drm_device *dev = crtc->dev;
4253 struct drm_i915_private *dev_priv = dev->dev_private;
4254 int refclk;
4255
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004256 if (IS_VALLEYVIEW(dev)) {
4257 refclk = vlv_get_refclk(crtc);
4258 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004259 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
4260 refclk = dev_priv->lvds_ssc_freq * 1000;
4261 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4262 refclk / 1000);
4263 } else if (!IS_GEN2(dev)) {
4264 refclk = 96000;
4265 } else {
4266 refclk = 48000;
4267 }
4268
4269 return refclk;
4270}
4271
4272static void i9xx_adjust_sdvo_tv_clock(struct drm_display_mode *adjusted_mode,
4273 intel_clock_t *clock)
4274{
4275 /* SDVO TV has fixed PLL values depend on its clock range,
4276 this mirrors vbios setting. */
4277 if (adjusted_mode->clock >= 100000
4278 && adjusted_mode->clock < 140500) {
4279 clock->p1 = 2;
4280 clock->p2 = 10;
4281 clock->n = 3;
4282 clock->m1 = 16;
4283 clock->m2 = 8;
4284 } else if (adjusted_mode->clock >= 140500
4285 && adjusted_mode->clock <= 200000) {
4286 clock->p1 = 1;
4287 clock->p2 = 10;
4288 clock->n = 6;
4289 clock->m1 = 12;
4290 clock->m2 = 8;
4291 }
4292}
4293
Jesse Barnesa7516a02011-12-15 12:30:37 -08004294static void i9xx_update_pll_dividers(struct drm_crtc *crtc,
4295 intel_clock_t *clock,
4296 intel_clock_t *reduced_clock)
4297{
4298 struct drm_device *dev = crtc->dev;
4299 struct drm_i915_private *dev_priv = dev->dev_private;
4300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4301 int pipe = intel_crtc->pipe;
4302 u32 fp, fp2 = 0;
4303
4304 if (IS_PINEVIEW(dev)) {
4305 fp = (1 << clock->n) << 16 | clock->m1 << 8 | clock->m2;
4306 if (reduced_clock)
4307 fp2 = (1 << reduced_clock->n) << 16 |
4308 reduced_clock->m1 << 8 | reduced_clock->m2;
4309 } else {
4310 fp = clock->n << 16 | clock->m1 << 8 | clock->m2;
4311 if (reduced_clock)
4312 fp2 = reduced_clock->n << 16 | reduced_clock->m1 << 8 |
4313 reduced_clock->m2;
4314 }
4315
4316 I915_WRITE(FP0(pipe), fp);
4317
4318 intel_crtc->lowfreq_avail = false;
4319 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4320 reduced_clock && i915_powersave) {
4321 I915_WRITE(FP1(pipe), fp2);
4322 intel_crtc->lowfreq_avail = true;
4323 } else {
4324 I915_WRITE(FP1(pipe), fp);
4325 }
4326}
4327
Daniel Vetter93e537a2012-03-28 23:11:26 +02004328static void intel_update_lvds(struct drm_crtc *crtc, intel_clock_t *clock,
4329 struct drm_display_mode *adjusted_mode)
4330{
4331 struct drm_device *dev = crtc->dev;
4332 struct drm_i915_private *dev_priv = dev->dev_private;
4333 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4334 int pipe = intel_crtc->pipe;
Chris Wilson284d5df2012-04-14 17:41:59 +01004335 u32 temp;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004336
4337 temp = I915_READ(LVDS);
4338 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
4339 if (pipe == 1) {
4340 temp |= LVDS_PIPEB_SELECT;
4341 } else {
4342 temp &= ~LVDS_PIPEB_SELECT;
4343 }
4344 /* set the corresponsding LVDS_BORDER bit */
4345 temp |= dev_priv->lvds_border_bits;
4346 /* Set the B0-B3 data pairs corresponding to whether we're going to
4347 * set the DPLLs for dual-channel mode or not.
4348 */
4349 if (clock->p2 == 7)
4350 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
4351 else
4352 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
4353
4354 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
4355 * appropriately here, but we need to look more thoroughly into how
4356 * panels behave in the two modes.
4357 */
4358 /* set the dithering flag on LVDS as needed */
4359 if (INTEL_INFO(dev)->gen >= 4) {
4360 if (dev_priv->lvds_dither)
4361 temp |= LVDS_ENABLE_DITHER;
4362 else
4363 temp &= ~LVDS_ENABLE_DITHER;
4364 }
Chris Wilson284d5df2012-04-14 17:41:59 +01004365 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Daniel Vetter93e537a2012-03-28 23:11:26 +02004366 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004367 temp |= LVDS_HSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004368 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01004369 temp |= LVDS_VSYNC_POLARITY;
Daniel Vetter93e537a2012-03-28 23:11:26 +02004370 I915_WRITE(LVDS, temp);
4371}
4372
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004373static void vlv_update_pll(struct drm_crtc *crtc,
4374 struct drm_display_mode *mode,
4375 struct drm_display_mode *adjusted_mode,
4376 intel_clock_t *clock, intel_clock_t *reduced_clock,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304377 int num_connectors)
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004378{
4379 struct drm_device *dev = crtc->dev;
4380 struct drm_i915_private *dev_priv = dev->dev_private;
4381 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4382 int pipe = intel_crtc->pipe;
4383 u32 dpll, mdiv, pdiv;
4384 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304385 bool is_sdvo;
4386 u32 temp;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004387
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304388 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4389 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4390
4391 dpll = DPLL_VGA_MODE_DIS;
4392 dpll |= DPLL_EXT_BUFFER_ENABLE_VLV;
4393 dpll |= DPLL_REFA_CLK_ENABLE_VLV;
4394 dpll |= DPLL_INTEGRATED_CLOCK_VLV;
4395
4396 I915_WRITE(DPLL(pipe), dpll);
4397 POSTING_READ(DPLL(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004398
4399 bestn = clock->n;
4400 bestm1 = clock->m1;
4401 bestm2 = clock->m2;
4402 bestp1 = clock->p1;
4403 bestp2 = clock->p2;
4404
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304405 /*
4406 * In Valleyview PLL and program lane counter registers are exposed
4407 * through DPIO interface
4408 */
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004409 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4410 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4411 mdiv |= ((bestn << DPIO_N_SHIFT));
4412 mdiv |= (1 << DPIO_POST_DIV_SHIFT);
4413 mdiv |= (1 << DPIO_K_SHIFT);
4414 mdiv |= DPIO_ENABLE_CALIBRATION;
4415 intel_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
4416
4417 intel_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), 0x01000000);
4418
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304419 pdiv = (1 << DPIO_REFSEL_OVERRIDE) | (5 << DPIO_PLL_MODESEL_SHIFT) |
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004420 (3 << DPIO_BIAS_CURRENT_CTL_SHIFT) | (1<<20) |
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304421 (7 << DPIO_PLL_REFCLK_SEL_SHIFT) | (8 << DPIO_DRIVER_CTL_SHIFT) |
4422 (5 << DPIO_CLK_BIAS_CTL_SHIFT);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004423 intel_dpio_write(dev_priv, DPIO_REFSFR(pipe), pdiv);
4424
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304425 intel_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe), 0x005f003b);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004426
4427 dpll |= DPLL_VCO_ENABLE;
4428 I915_WRITE(DPLL(pipe), dpll);
4429 POSTING_READ(DPLL(pipe));
4430 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4431 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4432
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304433 intel_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x620);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004434
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304435 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4436 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4437
4438 I915_WRITE(DPLL(pipe), dpll);
4439
4440 /* Wait for the clocks to stabilize. */
4441 POSTING_READ(DPLL(pipe));
4442 udelay(150);
4443
4444 temp = 0;
4445 if (is_sdvo) {
4446 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004447 if (temp > 1)
4448 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4449 else
4450 temp = 0;
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004451 }
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304452 I915_WRITE(DPLL_MD(pipe), temp);
4453 POSTING_READ(DPLL_MD(pipe));
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004454
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304455 /* Now program lane control registers */
4456 if(intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)
4457 || intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
4458 {
4459 temp = 0x1000C4;
4460 if(pipe == 1)
4461 temp |= (1 << 21);
4462 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL1, temp);
4463 }
4464 if(intel_pipe_has_type(crtc,INTEL_OUTPUT_EDP))
4465 {
4466 temp = 0x1000C4;
4467 if(pipe == 1)
4468 temp |= (1 << 21);
4469 intel_dpio_write(dev_priv, DPIO_DATA_CHANNEL2, temp);
4470 }
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004471}
4472
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004473static void i9xx_update_pll(struct drm_crtc *crtc,
4474 struct drm_display_mode *mode,
4475 struct drm_display_mode *adjusted_mode,
4476 intel_clock_t *clock, intel_clock_t *reduced_clock,
4477 int num_connectors)
4478{
4479 struct drm_device *dev = crtc->dev;
4480 struct drm_i915_private *dev_priv = dev->dev_private;
4481 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4482 int pipe = intel_crtc->pipe;
4483 u32 dpll;
4484 bool is_sdvo;
4485
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304486 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4487
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004488 is_sdvo = intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO) ||
4489 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI);
4490
4491 dpll = DPLL_VGA_MODE_DIS;
4492
4493 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4494 dpll |= DPLLB_MODE_LVDS;
4495 else
4496 dpll |= DPLLB_MODE_DAC_SERIAL;
4497 if (is_sdvo) {
4498 int pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
4499 if (pixel_multiplier > 1) {
4500 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4501 dpll |= (pixel_multiplier - 1) << SDVO_MULTIPLIER_SHIFT_HIRES;
4502 }
4503 dpll |= DPLL_DVO_HIGH_SPEED;
4504 }
4505 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4506 dpll |= DPLL_DVO_HIGH_SPEED;
4507
4508 /* compute bitmask from p1 value */
4509 if (IS_PINEVIEW(dev))
4510 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4511 else {
4512 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4513 if (IS_G4X(dev) && reduced_clock)
4514 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4515 }
4516 switch (clock->p2) {
4517 case 5:
4518 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4519 break;
4520 case 7:
4521 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4522 break;
4523 case 10:
4524 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4525 break;
4526 case 14:
4527 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4528 break;
4529 }
4530 if (INTEL_INFO(dev)->gen >= 4)
4531 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4532
4533 if (is_sdvo && intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4534 dpll |= PLL_REF_INPUT_TVCLKINBC;
4535 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4536 /* XXX: just matching BIOS for now */
4537 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4538 dpll |= 3;
4539 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4540 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4541 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4542 else
4543 dpll |= PLL_REF_INPUT_DREFCLK;
4544
4545 dpll |= DPLL_VCO_ENABLE;
4546 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4547 POSTING_READ(DPLL(pipe));
4548 udelay(150);
4549
4550 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4551 * This is an exception to the general rule that mode_set doesn't turn
4552 * things on.
4553 */
4554 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4555 intel_update_lvds(crtc, clock, adjusted_mode);
4556
4557 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT))
4558 intel_dp_set_m_n(crtc, mode, adjusted_mode);
4559
4560 I915_WRITE(DPLL(pipe), dpll);
4561
4562 /* Wait for the clocks to stabilize. */
4563 POSTING_READ(DPLL(pipe));
4564 udelay(150);
4565
4566 if (INTEL_INFO(dev)->gen >= 4) {
4567 u32 temp = 0;
4568 if (is_sdvo) {
4569 temp = intel_mode_get_pixel_multiplier(adjusted_mode);
4570 if (temp > 1)
4571 temp = (temp - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
4572 else
4573 temp = 0;
4574 }
4575 I915_WRITE(DPLL_MD(pipe), temp);
4576 } else {
4577 /* The pixel multiplier can only be updated once the
4578 * DPLL is enabled and the clocks are stable.
4579 *
4580 * So write it again.
4581 */
4582 I915_WRITE(DPLL(pipe), dpll);
4583 }
4584}
4585
4586static void i8xx_update_pll(struct drm_crtc *crtc,
4587 struct drm_display_mode *adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304588 intel_clock_t *clock, intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004589 int num_connectors)
4590{
4591 struct drm_device *dev = crtc->dev;
4592 struct drm_i915_private *dev_priv = dev->dev_private;
4593 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4594 int pipe = intel_crtc->pipe;
4595 u32 dpll;
4596
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304597 i9xx_update_pll_dividers(crtc, clock, reduced_clock);
4598
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004599 dpll = DPLL_VGA_MODE_DIS;
4600
4601 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4602 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4603 } else {
4604 if (clock->p1 == 2)
4605 dpll |= PLL_P1_DIVIDE_BY_TWO;
4606 else
4607 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4608 if (clock->p2 == 4)
4609 dpll |= PLL_P2_DIVIDE_BY_4;
4610 }
4611
4612 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_TVOUT))
4613 /* XXX: just matching BIOS for now */
4614 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
4615 dpll |= 3;
4616 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
4617 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4618 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4619 else
4620 dpll |= PLL_REF_INPUT_DREFCLK;
4621
4622 dpll |= DPLL_VCO_ENABLE;
4623 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4624 POSTING_READ(DPLL(pipe));
4625 udelay(150);
4626
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004627 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
4628 * This is an exception to the general rule that mode_set doesn't turn
4629 * things on.
4630 */
4631 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
4632 intel_update_lvds(crtc, clock, adjusted_mode);
4633
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004634 I915_WRITE(DPLL(pipe), dpll);
4635
4636 /* Wait for the clocks to stabilize. */
4637 POSTING_READ(DPLL(pipe));
4638 udelay(150);
4639
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004640 /* The pixel multiplier can only be updated once the
4641 * DPLL is enabled and the clocks are stable.
4642 *
4643 * So write it again.
4644 */
4645 I915_WRITE(DPLL(pipe), dpll);
4646}
4647
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004648static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4649 struct drm_display_mode *mode,
4650 struct drm_display_mode *adjusted_mode)
4651{
4652 struct drm_device *dev = intel_crtc->base.dev;
4653 struct drm_i915_private *dev_priv = dev->dev_private;
4654 enum pipe pipe = intel_crtc->pipe;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004655 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004656 uint32_t vsyncshift;
4657
4658 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4659 /* the chip adds 2 halflines automatically */
4660 adjusted_mode->crtc_vtotal -= 1;
4661 adjusted_mode->crtc_vblank_end -= 1;
4662 vsyncshift = adjusted_mode->crtc_hsync_start
4663 - adjusted_mode->crtc_htotal / 2;
4664 } else {
4665 vsyncshift = 0;
4666 }
4667
4668 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004669 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004670
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004671 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004672 (adjusted_mode->crtc_hdisplay - 1) |
4673 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004674 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004675 (adjusted_mode->crtc_hblank_start - 1) |
4676 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004677 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004678 (adjusted_mode->crtc_hsync_start - 1) |
4679 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4680
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004681 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004682 (adjusted_mode->crtc_vdisplay - 1) |
4683 ((adjusted_mode->crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004684 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004685 (adjusted_mode->crtc_vblank_start - 1) |
4686 ((adjusted_mode->crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004687 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004688 (adjusted_mode->crtc_vsync_start - 1) |
4689 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4690
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004691 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4692 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4693 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4694 * bits. */
4695 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4696 (pipe == PIPE_B || pipe == PIPE_C))
4697 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4698
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004699 /* pipesrc controls the size that is scaled from, which should
4700 * always be the user's requested size.
4701 */
4702 I915_WRITE(PIPESRC(pipe),
4703 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4704}
4705
Eric Anholtf564048e2011-03-30 13:01:02 -07004706static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
4707 struct drm_display_mode *mode,
4708 struct drm_display_mode *adjusted_mode,
4709 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004710 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004711{
4712 struct drm_device *dev = crtc->dev;
4713 struct drm_i915_private *dev_priv = dev->dev_private;
4714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4715 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004716 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004717 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004718 intel_clock_t clock, reduced_clock;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004719 u32 dspcntr, pipeconf;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004720 bool ok, has_reduced_clock = false, is_sdvo = false;
4721 bool is_lvds = false, is_tv = false, is_dp = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004722 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004723 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004724 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004725
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02004726 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004727 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004728 case INTEL_OUTPUT_LVDS:
4729 is_lvds = true;
4730 break;
4731 case INTEL_OUTPUT_SDVO:
Eric Anholt7d573822009-01-02 13:33:00 -08004732 case INTEL_OUTPUT_HDMI:
Jesse Barnes79e53942008-11-07 14:24:08 -08004733 is_sdvo = true;
Chris Wilson5eddb702010-09-11 13:48:45 +01004734 if (encoder->needs_tv_clock)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08004735 is_tv = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08004736 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004737 case INTEL_OUTPUT_TVOUT:
4738 is_tv = true;
4739 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004740 case INTEL_OUTPUT_DISPLAYPORT:
4741 is_dp = true;
4742 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004743 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004744
Eric Anholtc751ce42010-03-25 11:48:48 -07004745 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004746 }
4747
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004748 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004749
Ma Lingd4906092009-03-18 20:13:27 +08004750 /*
4751 * Returns a set of divisors for the desired target clock with the given
4752 * refclk, or FALSE. The returned values represent the clock equation:
4753 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4754 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004755 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004756 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4757 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004758 if (!ok) {
4759 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004760 return -EINVAL;
4761 }
4762
4763 /* Ensure that the cursor is valid for the new mode before changing... */
4764 intel_crtc_update_cursor(crtc, true);
4765
4766 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004767 /*
4768 * Ensure we match the reduced clock's P to the target clock.
4769 * If the clocks don't match, we can't switch the display clock
4770 * by using the FP0/FP1. In such case we will disable the LVDS
4771 * downclock feature.
4772 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004773 has_reduced_clock = limit->find_pll(limit, crtc,
4774 dev_priv->lvds_downclock,
4775 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004776 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004777 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004778 }
4779
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004780 if (is_sdvo && is_tv)
4781 i9xx_adjust_sdvo_tv_clock(adjusted_mode, &clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004782
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004783 if (IS_GEN2(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304784 i8xx_update_pll(crtc, adjusted_mode, &clock,
4785 has_reduced_clock ? &reduced_clock : NULL,
4786 num_connectors);
Jesse Barnesa0c4da22012-06-15 11:55:13 -07004787 else if (IS_VALLEYVIEW(dev))
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304788 vlv_update_pll(crtc, mode, adjusted_mode, &clock,
4789 has_reduced_clock ? &reduced_clock : NULL,
4790 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004791 else
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004792 i9xx_update_pll(crtc, mode, adjusted_mode, &clock,
4793 has_reduced_clock ? &reduced_clock : NULL,
4794 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004795
4796 /* setup pipeconf */
4797 pipeconf = I915_READ(PIPECONF(pipe));
4798
4799 /* Set up the display plane register */
4800 dspcntr = DISPPLANE_GAMMA_ENABLE;
4801
Eric Anholt929c77f2011-03-30 13:01:04 -07004802 if (pipe == 0)
4803 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4804 else
4805 dspcntr |= DISPPLANE_SEL_PIPE_B;
Eric Anholtf564048e2011-03-30 13:01:02 -07004806
4807 if (pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4808 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4809 * core speed.
4810 *
4811 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4812 * pipe == 0 check?
4813 */
4814 if (mode->clock >
4815 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4816 pipeconf |= PIPECONF_DOUBLE_WIDE;
4817 else
4818 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4819 }
4820
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004821 /* default to 8bpc */
4822 pipeconf &= ~(PIPECONF_BPP_MASK | PIPECONF_DITHER_EN);
4823 if (is_dp) {
Jani Nikula0c96c652012-09-26 18:43:10 +03004824 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
Adam Jackson3b5c78a2011-12-13 15:41:00 -08004825 pipeconf |= PIPECONF_BPP_6 |
4826 PIPECONF_DITHER_EN |
4827 PIPECONF_DITHER_TYPE_SP;
4828 }
4829 }
4830
Gajanan Bhat19c03922012-09-27 19:13:07 +05304831 if (IS_VALLEYVIEW(dev) && intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4832 if (adjusted_mode->private_flags & INTEL_MODE_DP_FORCE_6BPC) {
4833 pipeconf |= PIPECONF_BPP_6 |
4834 PIPECONF_ENABLE |
4835 I965_PIPECONF_ACTIVE;
4836 }
4837 }
4838
Eric Anholtf564048e2011-03-30 13:01:02 -07004839 DRM_DEBUG_KMS("Mode for pipe %c:\n", pipe == 0 ? 'A' : 'B');
4840 drm_mode_debug_printmodeline(mode);
4841
Jesse Barnesa7516a02011-12-15 12:30:37 -08004842 if (HAS_PIPE_CXSR(dev)) {
4843 if (intel_crtc->lowfreq_avail) {
Eric Anholtf564048e2011-03-30 13:01:02 -07004844 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4845 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004846 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07004847 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4848 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4849 }
4850 }
4851
Keith Packard617cf882012-02-08 13:53:38 -08004852 pipeconf &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetterdbb02572012-01-28 14:49:23 +01004853 if (!IS_GEN2(dev) &&
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004854 adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Eric Anholtf564048e2011-03-30 13:01:02 -07004855 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004856 else
Keith Packard617cf882012-02-08 13:53:38 -08004857 pipeconf |= PIPECONF_PROGRESSIVE;
Daniel Vetter0529a0d2012-01-28 14:49:24 +01004858
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004859 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004860
4861 /* pipesrc and dspsize control the size that is scaled from,
4862 * which should always be the user's requested size.
4863 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004864 I915_WRITE(DSPSIZE(plane),
4865 ((mode->vdisplay - 1) << 16) |
4866 (mode->hdisplay - 1));
4867 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004868
Eric Anholtf564048e2011-03-30 13:01:02 -07004869 I915_WRITE(PIPECONF(pipe), pipeconf);
4870 POSTING_READ(PIPECONF(pipe));
Eric Anholt929c77f2011-03-30 13:01:04 -07004871 intel_enable_pipe(dev_priv, pipe, false);
Eric Anholtf564048e2011-03-30 13:01:02 -07004872
4873 intel_wait_for_vblank(dev, pipe);
4874
Eric Anholtf564048e2011-03-30 13:01:02 -07004875 I915_WRITE(DSPCNTR(plane), dspcntr);
4876 POSTING_READ(DSPCNTR(plane));
4877
Daniel Vetter94352cf2012-07-05 22:51:56 +02004878 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004879
4880 intel_update_watermarks(dev);
4881
Eric Anholtf564048e2011-03-30 13:01:02 -07004882 return ret;
4883}
4884
Keith Packard9fb526d2011-09-26 22:24:57 -07004885/*
4886 * Initialize reference clocks when the driver loads
4887 */
4888void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004889{
4890 struct drm_i915_private *dev_priv = dev->dev_private;
4891 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004892 struct intel_encoder *encoder;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004893 u32 temp;
4894 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004895 bool has_cpu_edp = false;
4896 bool has_pch_edp = false;
4897 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004898 bool has_ck505 = false;
4899 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004900
4901 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004902 list_for_each_entry(encoder, &mode_config->encoder_list,
4903 base.head) {
4904 switch (encoder->type) {
4905 case INTEL_OUTPUT_LVDS:
4906 has_panel = true;
4907 has_lvds = true;
4908 break;
4909 case INTEL_OUTPUT_EDP:
4910 has_panel = true;
4911 if (intel_encoder_is_pch_edp(&encoder->base))
4912 has_pch_edp = true;
4913 else
4914 has_cpu_edp = true;
4915 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004916 }
4917 }
4918
Keith Packard99eb6a02011-09-26 14:29:12 -07004919 if (HAS_PCH_IBX(dev)) {
4920 has_ck505 = dev_priv->display_clock_mode;
4921 can_ssc = has_ck505;
4922 } else {
4923 has_ck505 = false;
4924 can_ssc = true;
4925 }
4926
4927 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_pch_edp %d has_cpu_edp %d has_ck505 %d\n",
4928 has_panel, has_lvds, has_pch_edp, has_cpu_edp,
4929 has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004930
4931 /* Ironlake: try to setup display ref clock before DPLL
4932 * enabling. This is only under driver's control after
4933 * PCH B stepping, previous chipset stepping should be
4934 * ignoring this setting.
4935 */
4936 temp = I915_READ(PCH_DREF_CONTROL);
4937 /* Always enable nonspread source */
4938 temp &= ~DREF_NONSPREAD_SOURCE_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004939
Keith Packard99eb6a02011-09-26 14:29:12 -07004940 if (has_ck505)
4941 temp |= DREF_NONSPREAD_CK505_ENABLE;
4942 else
4943 temp |= DREF_NONSPREAD_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004944
Keith Packard199e5d72011-09-22 12:01:57 -07004945 if (has_panel) {
4946 temp &= ~DREF_SSC_SOURCE_MASK;
4947 temp |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004948
Keith Packard199e5d72011-09-22 12:01:57 -07004949 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07004950 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004951 DRM_DEBUG_KMS("Using SSC on panel\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004952 temp |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02004953 } else
4954 temp &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07004955
4956 /* Get SSC going before enabling the outputs */
4957 I915_WRITE(PCH_DREF_CONTROL, temp);
4958 POSTING_READ(PCH_DREF_CONTROL);
4959 udelay(200);
4960
Jesse Barnes13d83a62011-08-03 12:59:20 -07004961 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4962
4963 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07004964 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07004965 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07004966 DRM_DEBUG_KMS("Using SSC on eDP\n");
Jesse Barnes13d83a62011-08-03 12:59:20 -07004967 temp |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004968 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07004969 else
4970 temp |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07004971 } else
4972 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4973
4974 I915_WRITE(PCH_DREF_CONTROL, temp);
4975 POSTING_READ(PCH_DREF_CONTROL);
4976 udelay(200);
4977 } else {
4978 DRM_DEBUG_KMS("Disabling SSC entirely\n");
4979
4980 temp &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4981
4982 /* Turn off CPU output */
4983 temp |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
4984
4985 I915_WRITE(PCH_DREF_CONTROL, temp);
4986 POSTING_READ(PCH_DREF_CONTROL);
4987 udelay(200);
4988
4989 /* Turn off the SSC source */
4990 temp &= ~DREF_SSC_SOURCE_MASK;
4991 temp |= DREF_SSC_SOURCE_DISABLE;
4992
4993 /* Turn off SSC1 */
4994 temp &= ~ DREF_SSC1_ENABLE;
4995
Jesse Barnes13d83a62011-08-03 12:59:20 -07004996 I915_WRITE(PCH_DREF_CONTROL, temp);
4997 POSTING_READ(PCH_DREF_CONTROL);
4998 udelay(200);
4999 }
5000}
5001
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005002static int ironlake_get_refclk(struct drm_crtc *crtc)
5003{
5004 struct drm_device *dev = crtc->dev;
5005 struct drm_i915_private *dev_priv = dev->dev_private;
5006 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005007 struct intel_encoder *edp_encoder = NULL;
5008 int num_connectors = 0;
5009 bool is_lvds = false;
5010
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005011 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005012 switch (encoder->type) {
5013 case INTEL_OUTPUT_LVDS:
5014 is_lvds = true;
5015 break;
5016 case INTEL_OUTPUT_EDP:
5017 edp_encoder = encoder;
5018 break;
5019 }
5020 num_connectors++;
5021 }
5022
5023 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5024 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
5025 dev_priv->lvds_ssc_freq);
5026 return dev_priv->lvds_ssc_freq * 1000;
5027 }
5028
5029 return 120000;
5030}
5031
Paulo Zanonic8203562012-09-12 10:06:29 -03005032static void ironlake_set_pipeconf(struct drm_crtc *crtc,
5033 struct drm_display_mode *adjusted_mode,
5034 bool dither)
5035{
5036 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5037 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5038 int pipe = intel_crtc->pipe;
5039 uint32_t val;
5040
5041 val = I915_READ(PIPECONF(pipe));
5042
5043 val &= ~PIPE_BPC_MASK;
5044 switch (intel_crtc->bpp) {
5045 case 18:
5046 val |= PIPE_6BPC;
5047 break;
5048 case 24:
5049 val |= PIPE_8BPC;
5050 break;
5051 case 30:
5052 val |= PIPE_10BPC;
5053 break;
5054 case 36:
5055 val |= PIPE_12BPC;
5056 break;
5057 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005058 /* Case prevented by intel_choose_pipe_bpp_dither. */
5059 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005060 }
5061
5062 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5063 if (dither)
5064 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5065
5066 val &= ~PIPECONF_INTERLACE_MASK;
5067 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5068 val |= PIPECONF_INTERLACED_ILK;
5069 else
5070 val |= PIPECONF_PROGRESSIVE;
5071
5072 I915_WRITE(PIPECONF(pipe), val);
5073 POSTING_READ(PIPECONF(pipe));
5074}
5075
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005076static void haswell_set_pipeconf(struct drm_crtc *crtc,
5077 struct drm_display_mode *adjusted_mode,
5078 bool dither)
5079{
5080 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5081 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005082 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005083 uint32_t val;
5084
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005085 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005086
5087 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
5088 if (dither)
5089 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5090
5091 val &= ~PIPECONF_INTERLACE_MASK_HSW;
5092 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
5093 val |= PIPECONF_INTERLACED_ILK;
5094 else
5095 val |= PIPECONF_PROGRESSIVE;
5096
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005097 I915_WRITE(PIPECONF(cpu_transcoder), val);
5098 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005099}
5100
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005101static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5102 struct drm_display_mode *adjusted_mode,
5103 intel_clock_t *clock,
5104 bool *has_reduced_clock,
5105 intel_clock_t *reduced_clock)
5106{
5107 struct drm_device *dev = crtc->dev;
5108 struct drm_i915_private *dev_priv = dev->dev_private;
5109 struct intel_encoder *intel_encoder;
5110 int refclk;
5111 const intel_limit_t *limit;
5112 bool ret, is_sdvo = false, is_tv = false, is_lvds = false;
5113
5114 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5115 switch (intel_encoder->type) {
5116 case INTEL_OUTPUT_LVDS:
5117 is_lvds = true;
5118 break;
5119 case INTEL_OUTPUT_SDVO:
5120 case INTEL_OUTPUT_HDMI:
5121 is_sdvo = true;
5122 if (intel_encoder->needs_tv_clock)
5123 is_tv = true;
5124 break;
5125 case INTEL_OUTPUT_TVOUT:
5126 is_tv = true;
5127 break;
5128 }
5129 }
5130
5131 refclk = ironlake_get_refclk(crtc);
5132
5133 /*
5134 * Returns a set of divisors for the desired target clock with the given
5135 * refclk, or FALSE. The returned values represent the clock equation:
5136 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5137 */
5138 limit = intel_limit(crtc, refclk);
5139 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5140 clock);
5141 if (!ret)
5142 return false;
5143
5144 if (is_lvds && dev_priv->lvds_downclock_avail) {
5145 /*
5146 * Ensure we match the reduced clock's P to the target clock.
5147 * If the clocks don't match, we can't switch the display clock
5148 * by using the FP0/FP1. In such case we will disable the LVDS
5149 * downclock feature.
5150 */
5151 *has_reduced_clock = limit->find_pll(limit, crtc,
5152 dev_priv->lvds_downclock,
5153 refclk,
5154 clock,
5155 reduced_clock);
5156 }
5157
5158 if (is_sdvo && is_tv)
5159 i9xx_adjust_sdvo_tv_clock(adjusted_mode, clock);
5160
5161 return true;
5162}
5163
Daniel Vetter01a415f2012-10-27 15:58:40 +02005164static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5165{
5166 struct drm_i915_private *dev_priv = dev->dev_private;
5167 uint32_t temp;
5168
5169 temp = I915_READ(SOUTH_CHICKEN1);
5170 if (temp & FDI_BC_BIFURCATION_SELECT)
5171 return;
5172
5173 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5174 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5175
5176 temp |= FDI_BC_BIFURCATION_SELECT;
5177 DRM_DEBUG_KMS("enabling fdi C rx\n");
5178 I915_WRITE(SOUTH_CHICKEN1, temp);
5179 POSTING_READ(SOUTH_CHICKEN1);
5180}
5181
5182static bool ironlake_check_fdi_lanes(struct intel_crtc *intel_crtc)
5183{
5184 struct drm_device *dev = intel_crtc->base.dev;
5185 struct drm_i915_private *dev_priv = dev->dev_private;
5186 struct intel_crtc *pipe_B_crtc =
5187 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
5188
5189 DRM_DEBUG_KMS("checking fdi config on pipe %i, lanes %i\n",
5190 intel_crtc->pipe, intel_crtc->fdi_lanes);
5191 if (intel_crtc->fdi_lanes > 4) {
5192 DRM_DEBUG_KMS("invalid fdi lane config on pipe %i: %i lanes\n",
5193 intel_crtc->pipe, intel_crtc->fdi_lanes);
5194 /* Clamp lanes to avoid programming the hw with bogus values. */
5195 intel_crtc->fdi_lanes = 4;
5196
5197 return false;
5198 }
5199
5200 if (dev_priv->num_pipe == 2)
5201 return true;
5202
5203 switch (intel_crtc->pipe) {
5204 case PIPE_A:
5205 return true;
5206 case PIPE_B:
5207 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
5208 intel_crtc->fdi_lanes > 2) {
5209 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5210 intel_crtc->pipe, intel_crtc->fdi_lanes);
5211 /* Clamp lanes to avoid programming the hw with bogus values. */
5212 intel_crtc->fdi_lanes = 2;
5213
5214 return false;
5215 }
5216
5217 if (intel_crtc->fdi_lanes > 2)
5218 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5219 else
5220 cpt_enable_fdi_bc_bifurcation(dev);
5221
5222 return true;
5223 case PIPE_C:
5224 if (!pipe_B_crtc->base.enabled || pipe_B_crtc->fdi_lanes <= 2) {
5225 if (intel_crtc->fdi_lanes > 2) {
5226 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %i: %i lanes\n",
5227 intel_crtc->pipe, intel_crtc->fdi_lanes);
5228 /* Clamp lanes to avoid programming the hw with bogus values. */
5229 intel_crtc->fdi_lanes = 2;
5230
5231 return false;
5232 }
5233 } else {
5234 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5235 return false;
5236 }
5237
5238 cpt_enable_fdi_bc_bifurcation(dev);
5239
5240 return true;
5241 default:
5242 BUG();
5243 }
5244}
5245
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005246static void ironlake_set_m_n(struct drm_crtc *crtc,
5247 struct drm_display_mode *mode,
5248 struct drm_display_mode *adjusted_mode)
5249{
5250 struct drm_device *dev = crtc->dev;
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005253 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005254 struct intel_encoder *intel_encoder, *edp_encoder = NULL;
5255 struct fdi_m_n m_n = {0};
5256 int target_clock, pixel_multiplier, lane, link_bw;
5257 bool is_dp = false, is_cpu_edp = false;
5258
5259 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5260 switch (intel_encoder->type) {
5261 case INTEL_OUTPUT_DISPLAYPORT:
5262 is_dp = true;
5263 break;
5264 case INTEL_OUTPUT_EDP:
5265 is_dp = true;
5266 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5267 is_cpu_edp = true;
5268 edp_encoder = intel_encoder;
5269 break;
5270 }
5271 }
5272
5273 /* FDI link */
5274 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5275 lane = 0;
5276 /* CPU eDP doesn't require FDI link, so just set DP M/N
5277 according to current link config */
5278 if (is_cpu_edp) {
5279 intel_edp_link_config(edp_encoder, &lane, &link_bw);
5280 } else {
5281 /* FDI is a binary signal running at ~2.7GHz, encoding
5282 * each output octet as 10 bits. The actual frequency
5283 * is stored as a divider into a 100MHz clock, and the
5284 * mode pixel clock is stored in units of 1KHz.
5285 * Hence the bw of each lane in terms of the mode signal
5286 * is:
5287 */
5288 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5289 }
5290
5291 /* [e]DP over FDI requires target mode clock instead of link clock. */
5292 if (edp_encoder)
5293 target_clock = intel_edp_target_clock(edp_encoder, mode);
5294 else if (is_dp)
5295 target_clock = mode->clock;
5296 else
5297 target_clock = adjusted_mode->clock;
5298
5299 if (!lane) {
5300 /*
5301 * Account for spread spectrum to avoid
5302 * oversubscribing the link. Max center spread
5303 * is 2.5%; use 5% for safety's sake.
5304 */
5305 u32 bps = target_clock * intel_crtc->bpp * 21 / 20;
5306 lane = bps / (link_bw * 8) + 1;
5307 }
5308
5309 intel_crtc->fdi_lanes = lane;
5310
5311 if (pixel_multiplier > 1)
5312 link_bw *= pixel_multiplier;
5313 ironlake_compute_m_n(intel_crtc->bpp, lane, target_clock, link_bw,
5314 &m_n);
5315
Paulo Zanoniafe2fcf2012-10-23 18:30:01 -02005316 I915_WRITE(PIPE_DATA_M1(cpu_transcoder), TU_SIZE(m_n.tu) | m_n.gmch_m);
5317 I915_WRITE(PIPE_DATA_N1(cpu_transcoder), m_n.gmch_n);
5318 I915_WRITE(PIPE_LINK_M1(cpu_transcoder), m_n.link_m);
5319 I915_WRITE(PIPE_LINK_N1(cpu_transcoder), m_n.link_n);
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005320}
5321
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005322static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
5323 struct drm_display_mode *adjusted_mode,
5324 intel_clock_t *clock, u32 fp)
5325{
5326 struct drm_crtc *crtc = &intel_crtc->base;
5327 struct drm_device *dev = crtc->dev;
5328 struct drm_i915_private *dev_priv = dev->dev_private;
5329 struct intel_encoder *intel_encoder;
5330 uint32_t dpll;
5331 int factor, pixel_multiplier, num_connectors = 0;
5332 bool is_lvds = false, is_sdvo = false, is_tv = false;
5333 bool is_dp = false, is_cpu_edp = false;
5334
5335 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5336 switch (intel_encoder->type) {
5337 case INTEL_OUTPUT_LVDS:
5338 is_lvds = true;
5339 break;
5340 case INTEL_OUTPUT_SDVO:
5341 case INTEL_OUTPUT_HDMI:
5342 is_sdvo = true;
5343 if (intel_encoder->needs_tv_clock)
5344 is_tv = true;
5345 break;
5346 case INTEL_OUTPUT_TVOUT:
5347 is_tv = true;
5348 break;
5349 case INTEL_OUTPUT_DISPLAYPORT:
5350 is_dp = true;
5351 break;
5352 case INTEL_OUTPUT_EDP:
5353 is_dp = true;
5354 if (!intel_encoder_is_pch_edp(&intel_encoder->base))
5355 is_cpu_edp = true;
5356 break;
5357 }
5358
5359 num_connectors++;
5360 }
5361
5362 /* Enable autotuning of the PLL clock (if permissible) */
5363 factor = 21;
5364 if (is_lvds) {
5365 if ((intel_panel_use_ssc(dev_priv) &&
5366 dev_priv->lvds_ssc_freq == 100) ||
5367 (I915_READ(PCH_LVDS) & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP)
5368 factor = 25;
5369 } else if (is_sdvo && is_tv)
5370 factor = 20;
5371
5372 if (clock->m < factor * clock->n)
5373 fp |= FP_CB_TUNE;
5374
5375 dpll = 0;
5376
5377 if (is_lvds)
5378 dpll |= DPLLB_MODE_LVDS;
5379 else
5380 dpll |= DPLLB_MODE_DAC_SERIAL;
5381 if (is_sdvo) {
5382 pixel_multiplier = intel_mode_get_pixel_multiplier(adjusted_mode);
5383 if (pixel_multiplier > 1) {
5384 dpll |= (pixel_multiplier - 1) << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
5385 }
5386 dpll |= DPLL_DVO_HIGH_SPEED;
5387 }
5388 if (is_dp && !is_cpu_edp)
5389 dpll |= DPLL_DVO_HIGH_SPEED;
5390
5391 /* compute bitmask from p1 value */
5392 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
5393 /* also FPA1 */
5394 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
5395
5396 switch (clock->p2) {
5397 case 5:
5398 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5399 break;
5400 case 7:
5401 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5402 break;
5403 case 10:
5404 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5405 break;
5406 case 14:
5407 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5408 break;
5409 }
5410
5411 if (is_sdvo && is_tv)
5412 dpll |= PLL_REF_INPUT_TVCLKINBC;
5413 else if (is_tv)
5414 /* XXX: just matching BIOS for now */
5415 /* dpll |= PLL_REF_INPUT_TVCLKINBC; */
5416 dpll |= 3;
5417 else if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
5418 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
5419 else
5420 dpll |= PLL_REF_INPUT_DREFCLK;
5421
5422 return dpll;
5423}
5424
Eric Anholtf564048e2011-03-30 13:01:02 -07005425static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
5426 struct drm_display_mode *mode,
5427 struct drm_display_mode *adjusted_mode,
5428 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005429 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005430{
5431 struct drm_device *dev = crtc->dev;
5432 struct drm_i915_private *dev_priv = dev->dev_private;
5433 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5434 int pipe = intel_crtc->pipe;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00005435 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005436 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005437 intel_clock_t clock, reduced_clock;
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005438 u32 dpll, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005439 bool ok, has_reduced_clock = false;
5440 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005441 struct intel_encoder *encoder;
Eric Anholtfae14982011-03-30 13:01:09 -07005442 u32 temp;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005443 int ret;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005444 bool dither, fdi_config_ok;
Jesse Barnes79e53942008-11-07 14:24:08 -08005445
Daniel Vetter6c2b7c122012-07-05 09:50:24 +02005446 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnes79e53942008-11-07 14:24:08 -08005447 switch (encoder->type) {
5448 case INTEL_OUTPUT_LVDS:
5449 is_lvds = true;
5450 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005451 case INTEL_OUTPUT_DISPLAYPORT:
5452 is_dp = true;
5453 break;
5454 case INTEL_OUTPUT_EDP:
Jesse Barnese3aef172012-04-10 11:58:03 -07005455 is_dp = true;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005456 if (!intel_encoder_is_pch_edp(&encoder->base))
Jesse Barnese3aef172012-04-10 11:58:03 -07005457 is_cpu_edp = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08005458 break;
5459 }
5460
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005461 num_connectors++;
5462 }
5463
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005464 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5465 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5466
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005467 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5468 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005469 if (!ok) {
5470 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5471 return -EINVAL;
5472 }
5473
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005474 /* Ensure that the cursor is valid for the new mode before changing... */
Chris Wilson6b383a72010-09-13 13:54:26 +01005475 intel_crtc_update_cursor(crtc, true);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01005476
Eric Anholt8febb292011-03-30 13:01:07 -07005477 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005478 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5479 adjusted_mode);
Paulo Zanonic8203562012-09-12 10:06:29 -03005480 if (is_lvds && dev_priv->lvds_dither)
5481 dither = true;
Eric Anholt8febb292011-03-30 13:01:07 -07005482
Eric Anholta07d6782011-03-30 13:01:08 -07005483 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5484 if (has_reduced_clock)
5485 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5486 reduced_clock.m2;
Jesse Barnes79e53942008-11-07 14:24:08 -08005487
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005488 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock, fp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005489
Jesse Barnesf7cb34d2011-10-12 10:49:14 -07005490 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005491 drm_mode_debug_printmodeline(mode);
5492
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005493 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
5494 if (!is_cpu_edp) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005495 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005496
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005497 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5498 if (pll == NULL) {
5499 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5500 pipe);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005501 return -EINVAL;
5502 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005503 } else
5504 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005505
5506 /* The LVDS pin pair needs to be on before the DPLLs are enabled.
5507 * This is an exception to the general rule that mode_set doesn't turn
5508 * things on.
5509 */
5510 if (is_lvds) {
Eric Anholtfae14982011-03-30 13:01:09 -07005511 temp = I915_READ(PCH_LVDS);
Chris Wilson5eddb702010-09-11 13:48:45 +01005512 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
Jesse Barnes7885d202012-01-12 14:51:17 -08005513 if (HAS_PCH_CPT(dev)) {
5514 temp &= ~PORT_TRANS_SEL_MASK;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005515 temp |= PORT_TRANS_SEL_CPT(pipe);
Jesse Barnes7885d202012-01-12 14:51:17 -08005516 } else {
5517 if (pipe == 1)
5518 temp |= LVDS_PIPEB_SELECT;
5519 else
5520 temp &= ~LVDS_PIPEB_SELECT;
5521 }
Jesse Barnes4b645f12011-10-12 09:51:31 -07005522
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08005523 /* set the corresponsding LVDS_BORDER bit */
Chris Wilson5eddb702010-09-11 13:48:45 +01005524 temp |= dev_priv->lvds_border_bits;
Jesse Barnes79e53942008-11-07 14:24:08 -08005525 /* Set the B0-B3 data pairs corresponding to whether we're going to
5526 * set the DPLLs for dual-channel mode or not.
5527 */
5528 if (clock.p2 == 7)
Chris Wilson5eddb702010-09-11 13:48:45 +01005529 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Jesse Barnes79e53942008-11-07 14:24:08 -08005530 else
Chris Wilson5eddb702010-09-11 13:48:45 +01005531 temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP);
Jesse Barnes79e53942008-11-07 14:24:08 -08005532
5533 /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP)
5534 * appropriately here, but we need to look more thoroughly into how
5535 * panels behave in the two modes.
5536 */
Chris Wilson284d5df2012-04-14 17:41:59 +01005537 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
Bryan Freedaa9b5002011-01-12 13:43:19 -08005538 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005539 temp |= LVDS_HSYNC_POLARITY;
Bryan Freedaa9b5002011-01-12 13:43:19 -08005540 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
Chris Wilson284d5df2012-04-14 17:41:59 +01005541 temp |= LVDS_VSYNC_POLARITY;
Eric Anholtfae14982011-03-30 13:01:09 -07005542 I915_WRITE(PCH_LVDS, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -08005543 }
Jesse Barnes434ed092010-09-07 14:48:06 -07005544
Jesse Barnese3aef172012-04-10 11:58:03 -07005545 if (is_dp && !is_cpu_edp) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07005546 intel_dp_set_m_n(crtc, mode, adjusted_mode);
Eric Anholt8febb292011-03-30 13:01:07 -07005547 } else {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005548 /* For non-DP output, clear any trans DP clock recovery setting.*/
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005549 I915_WRITE(TRANSDATA_M1(pipe), 0);
5550 I915_WRITE(TRANSDATA_N1(pipe), 0);
5551 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5552 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005553 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005554
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005555 if (intel_crtc->pch_pll) {
5556 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005557
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005558 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005559 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005560 udelay(150);
5561
Eric Anholt8febb292011-03-30 13:01:07 -07005562 /* The pixel multiplier can only be updated once the
5563 * DPLL is enabled and the clocks are stable.
5564 *
5565 * So write it again.
5566 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005567 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005568 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005569
Chris Wilson5eddb702010-09-11 13:48:45 +01005570 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005571 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005572 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005573 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005574 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005575 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005576 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005577 }
5578 }
5579
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005580 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005581
Daniel Vetter01a415f2012-10-27 15:58:40 +02005582 /* Note, this also computes intel_crtc->fdi_lanes which is used below in
5583 * ironlake_check_fdi_lanes. */
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005584 ironlake_set_m_n(crtc, mode, adjusted_mode);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005585
Daniel Vetter01a415f2012-10-27 15:58:40 +02005586 fdi_config_ok = ironlake_check_fdi_lanes(intel_crtc);
5587
Jesse Barnese3aef172012-04-10 11:58:03 -07005588 if (is_cpu_edp)
Eric Anholt8febb292011-03-30 13:01:07 -07005589 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005590
Paulo Zanonic8203562012-09-12 10:06:29 -03005591 ironlake_set_pipeconf(crtc, adjusted_mode, dither);
Jesse Barnes79e53942008-11-07 14:24:08 -08005592
Jesse Barnes9d0498a2010-08-18 13:20:54 -07005593 intel_wait_for_vblank(dev, pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08005594
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005595 /* Set up the display plane register */
5596 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005597 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005598
Daniel Vetter94352cf2012-07-05 22:51:56 +02005599 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005600
5601 intel_update_watermarks(dev);
5602
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03005603 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5604
Daniel Vetter01a415f2012-10-27 15:58:40 +02005605 return fdi_config_ok ? ret : -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08005606}
5607
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005608static int haswell_crtc_mode_set(struct drm_crtc *crtc,
5609 struct drm_display_mode *mode,
5610 struct drm_display_mode *adjusted_mode,
5611 int x, int y,
5612 struct drm_framebuffer *fb)
5613{
5614 struct drm_device *dev = crtc->dev;
5615 struct drm_i915_private *dev_priv = dev->dev_private;
5616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5617 int pipe = intel_crtc->pipe;
5618 int plane = intel_crtc->plane;
5619 int num_connectors = 0;
5620 intel_clock_t clock, reduced_clock;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005621 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005622 bool ok, has_reduced_clock = false;
5623 bool is_lvds = false, is_dp = false, is_cpu_edp = false;
5624 struct intel_encoder *encoder;
5625 u32 temp;
5626 int ret;
5627 bool dither;
5628
5629 for_each_encoder_on_crtc(dev, crtc, encoder) {
5630 switch (encoder->type) {
5631 case INTEL_OUTPUT_LVDS:
5632 is_lvds = true;
5633 break;
5634 case INTEL_OUTPUT_DISPLAYPORT:
5635 is_dp = true;
5636 break;
5637 case INTEL_OUTPUT_EDP:
5638 is_dp = true;
5639 if (!intel_encoder_is_pch_edp(&encoder->base))
5640 is_cpu_edp = true;
5641 break;
5642 }
5643
5644 num_connectors++;
5645 }
5646
Paulo Zanonia5c961d2012-10-24 15:59:34 -02005647 if (is_cpu_edp)
5648 intel_crtc->cpu_transcoder = TRANSCODER_EDP;
5649 else
5650 intel_crtc->cpu_transcoder = pipe;
5651
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005652 /* We are not sure yet this won't happen. */
5653 WARN(!HAS_PCH_LPT(dev), "Unexpected PCH type %d\n",
5654 INTEL_PCH_TYPE(dev));
5655
5656 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5657 num_connectors, pipe_name(pipe));
5658
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005659 WARN_ON(I915_READ(PIPECONF(intel_crtc->cpu_transcoder)) &
Paulo Zanoni1ce42922012-10-05 12:06:01 -03005660 (PIPECONF_ENABLE | I965_PIPECONF_ACTIVE));
5661
5662 WARN_ON(I915_READ(DSPCNTR(plane)) & DISPLAY_PLANE_ENABLE);
5663
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005664 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5665 return -EINVAL;
5666
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005667 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5668 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5669 &has_reduced_clock,
5670 &reduced_clock);
5671 if (!ok) {
5672 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5673 return -EINVAL;
5674 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005675 }
5676
5677 /* Ensure that the cursor is valid for the new mode before changing... */
5678 intel_crtc_update_cursor(crtc, true);
5679
5680 /* determine panel color depth */
Jani Nikulac8241962012-11-02 10:19:55 +02005681 dither = intel_choose_pipe_bpp_dither(crtc, fb, &intel_crtc->bpp,
5682 adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005683 if (is_lvds && dev_priv->lvds_dither)
5684 dither = true;
5685
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005686 DRM_DEBUG_KMS("Mode for pipe %d:\n", pipe);
5687 drm_mode_debug_printmodeline(mode);
5688
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005689 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5690 fp = clock.n << 16 | clock.m1 << 8 | clock.m2;
5691 if (has_reduced_clock)
5692 fp2 = reduced_clock.n << 16 | reduced_clock.m1 << 8 |
5693 reduced_clock.m2;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005694
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005695 dpll = ironlake_compute_dpll(intel_crtc, adjusted_mode, &clock,
5696 fp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005697
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005698 /* CPU eDP is the only output that doesn't need a PCH PLL of its
5699 * own on pre-Haswell/LPT generation */
5700 if (!is_cpu_edp) {
5701 struct intel_pch_pll *pll;
5702
5703 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5704 if (pll == NULL) {
5705 DRM_DEBUG_DRIVER("failed to find PLL for pipe %d\n",
5706 pipe);
5707 return -EINVAL;
5708 }
5709 } else
5710 intel_put_pch_pll(intel_crtc);
5711
5712 /* The LVDS pin pair needs to be on before the DPLLs are
5713 * enabled. This is an exception to the general rule that
5714 * mode_set doesn't turn things on.
5715 */
5716 if (is_lvds) {
5717 temp = I915_READ(PCH_LVDS);
5718 temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP;
5719 if (HAS_PCH_CPT(dev)) {
5720 temp &= ~PORT_TRANS_SEL_MASK;
5721 temp |= PORT_TRANS_SEL_CPT(pipe);
5722 } else {
5723 if (pipe == 1)
5724 temp |= LVDS_PIPEB_SELECT;
5725 else
5726 temp &= ~LVDS_PIPEB_SELECT;
5727 }
5728
5729 /* set the corresponsding LVDS_BORDER bit */
5730 temp |= dev_priv->lvds_border_bits;
5731 /* Set the B0-B3 data pairs corresponding to whether
5732 * we're going to set the DPLLs for dual-channel mode or
5733 * not.
5734 */
5735 if (clock.p2 == 7)
5736 temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005737 else
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005738 temp &= ~(LVDS_B0B3_POWER_UP |
5739 LVDS_CLKB_POWER_UP);
5740
5741 /* It would be nice to set 24 vs 18-bit mode
5742 * (LVDS_A3_POWER_UP) appropriately here, but we need to
5743 * look more thoroughly into how panels behave in the
5744 * two modes.
5745 */
5746 temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY);
5747 if (adjusted_mode->flags & DRM_MODE_FLAG_NHSYNC)
5748 temp |= LVDS_HSYNC_POLARITY;
5749 if (adjusted_mode->flags & DRM_MODE_FLAG_NVSYNC)
5750 temp |= LVDS_VSYNC_POLARITY;
5751 I915_WRITE(PCH_LVDS, temp);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005752 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005753 }
5754
5755 if (is_dp && !is_cpu_edp) {
5756 intel_dp_set_m_n(crtc, mode, adjusted_mode);
5757 } else {
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005758 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5759 /* For non-DP output, clear any trans DP clock recovery
5760 * setting.*/
5761 I915_WRITE(TRANSDATA_M1(pipe), 0);
5762 I915_WRITE(TRANSDATA_N1(pipe), 0);
5763 I915_WRITE(TRANSDPLINK_M1(pipe), 0);
5764 I915_WRITE(TRANSDPLINK_N1(pipe), 0);
5765 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005766 }
5767
5768 intel_crtc->lowfreq_avail = false;
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005769 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
5770 if (intel_crtc->pch_pll) {
5771 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5772
5773 /* Wait for the clocks to stabilize. */
5774 POSTING_READ(intel_crtc->pch_pll->pll_reg);
5775 udelay(150);
5776
5777 /* The pixel multiplier can only be updated once the
5778 * DPLL is enabled and the clocks are stable.
5779 *
5780 * So write it again.
5781 */
5782 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
5783 }
5784
5785 if (intel_crtc->pch_pll) {
5786 if (is_lvds && has_reduced_clock && i915_powersave) {
5787 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
5788 intel_crtc->lowfreq_avail = true;
5789 } else {
5790 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
5791 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005792 }
5793 }
5794
5795 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5796
Paulo Zanoni1eb8dfe2012-10-18 12:42:10 -03005797 if (!is_dp || is_cpu_edp)
5798 ironlake_set_m_n(crtc, mode, adjusted_mode);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005799
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005800 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5801 if (is_cpu_edp)
5802 ironlake_set_pll_edp(crtc, adjusted_mode->clock);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005803
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005804 haswell_set_pipeconf(crtc, adjusted_mode, dither);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005805
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005806 /* Set up the display plane register */
5807 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
5808 POSTING_READ(DSPCNTR(plane));
5809
5810 ret = intel_pipe_set_base(crtc, x, y, fb);
5811
5812 intel_update_watermarks(dev);
5813
5814 intel_update_linetime_watermarks(dev, pipe, adjusted_mode);
5815
5816 return ret;
5817}
5818
Eric Anholtf564048e2011-03-30 13:01:02 -07005819static int intel_crtc_mode_set(struct drm_crtc *crtc,
5820 struct drm_display_mode *mode,
5821 struct drm_display_mode *adjusted_mode,
5822 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005823 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005824{
5825 struct drm_device *dev = crtc->dev;
5826 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005827 struct drm_encoder_helper_funcs *encoder_funcs;
5828 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005829 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5830 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005831 int ret;
5832
Eric Anholt0b701d22011-03-30 13:01:03 -07005833 drm_vblank_pre_modeset(dev, pipe);
5834
Eric Anholtf564048e2011-03-30 13:01:02 -07005835 ret = dev_priv->display.crtc_mode_set(crtc, mode, adjusted_mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005836 x, y, fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08005837 drm_vblank_post_modeset(dev, pipe);
5838
Daniel Vetter9256aa12012-10-31 19:26:13 +01005839 if (ret != 0)
5840 return ret;
5841
5842 for_each_encoder_on_crtc(dev, crtc, encoder) {
5843 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5844 encoder->base.base.id,
5845 drm_get_encoder_name(&encoder->base),
5846 mode->base.id, mode->name);
5847 encoder_funcs = encoder->base.helper_private;
5848 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5849 }
5850
5851 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005852}
5853
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005854static bool intel_eld_uptodate(struct drm_connector *connector,
5855 int reg_eldv, uint32_t bits_eldv,
5856 int reg_elda, uint32_t bits_elda,
5857 int reg_edid)
5858{
5859 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5860 uint8_t *eld = connector->eld;
5861 uint32_t i;
5862
5863 i = I915_READ(reg_eldv);
5864 i &= bits_eldv;
5865
5866 if (!eld[0])
5867 return !i;
5868
5869 if (!i)
5870 return false;
5871
5872 i = I915_READ(reg_elda);
5873 i &= ~bits_elda;
5874 I915_WRITE(reg_elda, i);
5875
5876 for (i = 0; i < eld[2]; i++)
5877 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
5878 return false;
5879
5880 return true;
5881}
5882
Wu Fengguange0dac652011-09-05 14:25:34 +08005883static void g4x_write_eld(struct drm_connector *connector,
5884 struct drm_crtc *crtc)
5885{
5886 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5887 uint8_t *eld = connector->eld;
5888 uint32_t eldv;
5889 uint32_t len;
5890 uint32_t i;
5891
5892 i = I915_READ(G4X_AUD_VID_DID);
5893
5894 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
5895 eldv = G4X_ELDV_DEVCL_DEVBLC;
5896 else
5897 eldv = G4X_ELDV_DEVCTG;
5898
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005899 if (intel_eld_uptodate(connector,
5900 G4X_AUD_CNTL_ST, eldv,
5901 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
5902 G4X_HDMIW_HDMIEDID))
5903 return;
5904
Wu Fengguange0dac652011-09-05 14:25:34 +08005905 i = I915_READ(G4X_AUD_CNTL_ST);
5906 i &= ~(eldv | G4X_ELD_ADDR);
5907 len = (i >> 9) & 0x1f; /* ELD buffer size */
5908 I915_WRITE(G4X_AUD_CNTL_ST, i);
5909
5910 if (!eld[0])
5911 return;
5912
5913 len = min_t(uint8_t, eld[2], len);
5914 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5915 for (i = 0; i < len; i++)
5916 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
5917
5918 i = I915_READ(G4X_AUD_CNTL_ST);
5919 i |= eldv;
5920 I915_WRITE(G4X_AUD_CNTL_ST, i);
5921}
5922
Wang Xingchao83358c852012-08-16 22:43:37 +08005923static void haswell_write_eld(struct drm_connector *connector,
5924 struct drm_crtc *crtc)
5925{
5926 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5927 uint8_t *eld = connector->eld;
5928 struct drm_device *dev = crtc->dev;
5929 uint32_t eldv;
5930 uint32_t i;
5931 int len;
5932 int pipe = to_intel_crtc(crtc)->pipe;
5933 int tmp;
5934
5935 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
5936 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
5937 int aud_config = HSW_AUD_CFG(pipe);
5938 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
5939
5940
5941 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
5942
5943 /* Audio output enable */
5944 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
5945 tmp = I915_READ(aud_cntrl_st2);
5946 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
5947 I915_WRITE(aud_cntrl_st2, tmp);
5948
5949 /* Wait for 1 vertical blank */
5950 intel_wait_for_vblank(dev, pipe);
5951
5952 /* Set ELD valid state */
5953 tmp = I915_READ(aud_cntrl_st2);
5954 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
5955 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
5956 I915_WRITE(aud_cntrl_st2, tmp);
5957 tmp = I915_READ(aud_cntrl_st2);
5958 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
5959
5960 /* Enable HDMI mode */
5961 tmp = I915_READ(aud_config);
5962 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
5963 /* clear N_programing_enable and N_value_index */
5964 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
5965 I915_WRITE(aud_config, tmp);
5966
5967 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
5968
5969 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
5970
5971 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
5972 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
5973 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
5974 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
5975 } else
5976 I915_WRITE(aud_config, 0);
5977
5978 if (intel_eld_uptodate(connector,
5979 aud_cntrl_st2, eldv,
5980 aud_cntl_st, IBX_ELD_ADDRESS,
5981 hdmiw_hdmiedid))
5982 return;
5983
5984 i = I915_READ(aud_cntrl_st2);
5985 i &= ~eldv;
5986 I915_WRITE(aud_cntrl_st2, i);
5987
5988 if (!eld[0])
5989 return;
5990
5991 i = I915_READ(aud_cntl_st);
5992 i &= ~IBX_ELD_ADDRESS;
5993 I915_WRITE(aud_cntl_st, i);
5994 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
5995 DRM_DEBUG_DRIVER("port num:%d\n", i);
5996
5997 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
5998 DRM_DEBUG_DRIVER("ELD size %d\n", len);
5999 for (i = 0; i < len; i++)
6000 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6001
6002 i = I915_READ(aud_cntrl_st2);
6003 i |= eldv;
6004 I915_WRITE(aud_cntrl_st2, i);
6005
6006}
6007
Wu Fengguange0dac652011-09-05 14:25:34 +08006008static void ironlake_write_eld(struct drm_connector *connector,
6009 struct drm_crtc *crtc)
6010{
6011 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6012 uint8_t *eld = connector->eld;
6013 uint32_t eldv;
6014 uint32_t i;
6015 int len;
6016 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006017 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006018 int aud_cntl_st;
6019 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006020 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006021
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006022 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006023 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6024 aud_config = IBX_AUD_CFG(pipe);
6025 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006026 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006027 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006028 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6029 aud_config = CPT_AUD_CFG(pipe);
6030 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006031 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006032 }
6033
Wang Xingchao9b138a82012-08-09 16:52:18 +08006034 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006035
6036 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006037 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006038 if (!i) {
6039 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6040 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006041 eldv = IBX_ELD_VALIDB;
6042 eldv |= IBX_ELD_VALIDB << 4;
6043 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006044 } else {
6045 DRM_DEBUG_DRIVER("ELD on port %c\n", 'A' + i);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006046 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006047 }
6048
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006049 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6050 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6051 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006052 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6053 } else
6054 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006055
6056 if (intel_eld_uptodate(connector,
6057 aud_cntrl_st2, eldv,
6058 aud_cntl_st, IBX_ELD_ADDRESS,
6059 hdmiw_hdmiedid))
6060 return;
6061
Wu Fengguange0dac652011-09-05 14:25:34 +08006062 i = I915_READ(aud_cntrl_st2);
6063 i &= ~eldv;
6064 I915_WRITE(aud_cntrl_st2, i);
6065
6066 if (!eld[0])
6067 return;
6068
Wu Fengguange0dac652011-09-05 14:25:34 +08006069 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006070 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006071 I915_WRITE(aud_cntl_st, i);
6072
6073 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6074 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6075 for (i = 0; i < len; i++)
6076 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6077
6078 i = I915_READ(aud_cntrl_st2);
6079 i |= eldv;
6080 I915_WRITE(aud_cntrl_st2, i);
6081}
6082
6083void intel_write_eld(struct drm_encoder *encoder,
6084 struct drm_display_mode *mode)
6085{
6086 struct drm_crtc *crtc = encoder->crtc;
6087 struct drm_connector *connector;
6088 struct drm_device *dev = encoder->dev;
6089 struct drm_i915_private *dev_priv = dev->dev_private;
6090
6091 connector = drm_select_eld(encoder, mode);
6092 if (!connector)
6093 return;
6094
6095 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6096 connector->base.id,
6097 drm_get_connector_name(connector),
6098 connector->encoder->base.id,
6099 drm_get_encoder_name(connector->encoder));
6100
6101 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6102
6103 if (dev_priv->display.write_eld)
6104 dev_priv->display.write_eld(connector, crtc);
6105}
6106
Jesse Barnes79e53942008-11-07 14:24:08 -08006107/** Loads the palette/gamma unit for the CRTC with the prepared values */
6108void intel_crtc_load_lut(struct drm_crtc *crtc)
6109{
6110 struct drm_device *dev = crtc->dev;
6111 struct drm_i915_private *dev_priv = dev->dev_private;
6112 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006113 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006114 int i;
6115
6116 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006117 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006118 return;
6119
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006120 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006121 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006122 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006123
Jesse Barnes79e53942008-11-07 14:24:08 -08006124 for (i = 0; i < 256; i++) {
6125 I915_WRITE(palreg + 4 * i,
6126 (intel_crtc->lut_r[i] << 16) |
6127 (intel_crtc->lut_g[i] << 8) |
6128 intel_crtc->lut_b[i]);
6129 }
6130}
6131
Chris Wilson560b85b2010-08-07 11:01:38 +01006132static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6133{
6134 struct drm_device *dev = crtc->dev;
6135 struct drm_i915_private *dev_priv = dev->dev_private;
6136 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6137 bool visible = base != 0;
6138 u32 cntl;
6139
6140 if (intel_crtc->cursor_visible == visible)
6141 return;
6142
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006143 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006144 if (visible) {
6145 /* On these chipsets we can only modify the base whilst
6146 * the cursor is disabled.
6147 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006148 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006149
6150 cntl &= ~(CURSOR_FORMAT_MASK);
6151 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6152 cntl |= CURSOR_ENABLE |
6153 CURSOR_GAMMA_ENABLE |
6154 CURSOR_FORMAT_ARGB;
6155 } else
6156 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006157 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006158
6159 intel_crtc->cursor_visible = visible;
6160}
6161
6162static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6163{
6164 struct drm_device *dev = crtc->dev;
6165 struct drm_i915_private *dev_priv = dev->dev_private;
6166 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6167 int pipe = intel_crtc->pipe;
6168 bool visible = base != 0;
6169
6170 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006171 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006172 if (base) {
6173 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6174 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6175 cntl |= pipe << 28; /* Connect to correct pipe */
6176 } else {
6177 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6178 cntl |= CURSOR_MODE_DISABLE;
6179 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006180 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006181
6182 intel_crtc->cursor_visible = visible;
6183 }
6184 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006185 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006186}
6187
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006188static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6189{
6190 struct drm_device *dev = crtc->dev;
6191 struct drm_i915_private *dev_priv = dev->dev_private;
6192 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6193 int pipe = intel_crtc->pipe;
6194 bool visible = base != 0;
6195
6196 if (intel_crtc->cursor_visible != visible) {
6197 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6198 if (base) {
6199 cntl &= ~CURSOR_MODE;
6200 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6201 } else {
6202 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6203 cntl |= CURSOR_MODE_DISABLE;
6204 }
6205 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6206
6207 intel_crtc->cursor_visible = visible;
6208 }
6209 /* and commit changes on next vblank */
6210 I915_WRITE(CURBASE_IVB(pipe), base);
6211}
6212
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006213/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006214static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6215 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006216{
6217 struct drm_device *dev = crtc->dev;
6218 struct drm_i915_private *dev_priv = dev->dev_private;
6219 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6220 int pipe = intel_crtc->pipe;
6221 int x = intel_crtc->cursor_x;
6222 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006223 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006224 bool visible;
6225
6226 pos = 0;
6227
Chris Wilson6b383a72010-09-13 13:54:26 +01006228 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006229 base = intel_crtc->cursor_addr;
6230 if (x > (int) crtc->fb->width)
6231 base = 0;
6232
6233 if (y > (int) crtc->fb->height)
6234 base = 0;
6235 } else
6236 base = 0;
6237
6238 if (x < 0) {
6239 if (x + intel_crtc->cursor_width < 0)
6240 base = 0;
6241
6242 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6243 x = -x;
6244 }
6245 pos |= x << CURSOR_X_SHIFT;
6246
6247 if (y < 0) {
6248 if (y + intel_crtc->cursor_height < 0)
6249 base = 0;
6250
6251 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6252 y = -y;
6253 }
6254 pos |= y << CURSOR_Y_SHIFT;
6255
6256 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006257 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006258 return;
6259
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006260 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006261 I915_WRITE(CURPOS_IVB(pipe), pos);
6262 ivb_update_cursor(crtc, base);
6263 } else {
6264 I915_WRITE(CURPOS(pipe), pos);
6265 if (IS_845G(dev) || IS_I865G(dev))
6266 i845_update_cursor(crtc, base);
6267 else
6268 i9xx_update_cursor(crtc, base);
6269 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006270}
6271
Jesse Barnes79e53942008-11-07 14:24:08 -08006272static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006273 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006274 uint32_t handle,
6275 uint32_t width, uint32_t height)
6276{
6277 struct drm_device *dev = crtc->dev;
6278 struct drm_i915_private *dev_priv = dev->dev_private;
6279 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006280 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006281 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006282 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006283
Jesse Barnes79e53942008-11-07 14:24:08 -08006284 /* if we want to turn off the cursor ignore width and height */
6285 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006286 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006287 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006288 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006289 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006290 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006291 }
6292
6293 /* Currently we only support 64x64 cursors */
6294 if (width != 64 || height != 64) {
6295 DRM_ERROR("we currently only support 64x64 cursors\n");
6296 return -EINVAL;
6297 }
6298
Chris Wilson05394f32010-11-08 19:18:58 +00006299 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006300 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006301 return -ENOENT;
6302
Chris Wilson05394f32010-11-08 19:18:58 +00006303 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006304 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006305 ret = -ENOMEM;
6306 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006307 }
6308
Dave Airlie71acb5e2008-12-30 20:31:46 +10006309 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006310 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006311 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilsond9e86c02010-11-10 16:40:20 +00006312 if (obj->tiling_mode) {
6313 DRM_ERROR("cursor cannot be tiled\n");
6314 ret = -EINVAL;
6315 goto fail_locked;
6316 }
6317
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006318 ret = i915_gem_object_pin_to_display_plane(obj, 0, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006319 if (ret) {
6320 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006321 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006322 }
6323
Chris Wilsond9e86c02010-11-10 16:40:20 +00006324 ret = i915_gem_object_put_fence(obj);
6325 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006326 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006327 goto fail_unpin;
6328 }
6329
Chris Wilson05394f32010-11-08 19:18:58 +00006330 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006331 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006332 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006333 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006334 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6335 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006336 if (ret) {
6337 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006338 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006339 }
Chris Wilson05394f32010-11-08 19:18:58 +00006340 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006341 }
6342
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006343 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006344 I915_WRITE(CURSIZE, (height << 12) | width);
6345
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006346 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006347 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006348 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006349 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006350 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6351 } else
6352 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006353 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006354 }
Jesse Barnes80824002009-09-10 15:28:06 -07006355
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006356 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006357
6358 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006359 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006360 intel_crtc->cursor_width = width;
6361 intel_crtc->cursor_height = height;
6362
Chris Wilson6b383a72010-09-13 13:54:26 +01006363 intel_crtc_update_cursor(crtc, true);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006364
Jesse Barnes79e53942008-11-07 14:24:08 -08006365 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006366fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006367 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006368fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006369 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006370fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006371 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006372 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006373}
6374
6375static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6376{
Jesse Barnes79e53942008-11-07 14:24:08 -08006377 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006378
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006379 intel_crtc->cursor_x = x;
6380 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006381
Chris Wilson6b383a72010-09-13 13:54:26 +01006382 intel_crtc_update_cursor(crtc, true);
Jesse Barnes79e53942008-11-07 14:24:08 -08006383
6384 return 0;
6385}
6386
6387/** Sets the color ramps on behalf of RandR */
6388void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6389 u16 blue, int regno)
6390{
6391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6392
6393 intel_crtc->lut_r[regno] = red >> 8;
6394 intel_crtc->lut_g[regno] = green >> 8;
6395 intel_crtc->lut_b[regno] = blue >> 8;
6396}
6397
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006398void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6399 u16 *blue, int regno)
6400{
6401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6402
6403 *red = intel_crtc->lut_r[regno] << 8;
6404 *green = intel_crtc->lut_g[regno] << 8;
6405 *blue = intel_crtc->lut_b[regno] << 8;
6406}
6407
Jesse Barnes79e53942008-11-07 14:24:08 -08006408static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006409 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006410{
James Simmons72034252010-08-03 01:33:19 +01006411 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006412 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006413
James Simmons72034252010-08-03 01:33:19 +01006414 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006415 intel_crtc->lut_r[i] = red[i] >> 8;
6416 intel_crtc->lut_g[i] = green[i] >> 8;
6417 intel_crtc->lut_b[i] = blue[i] >> 8;
6418 }
6419
6420 intel_crtc_load_lut(crtc);
6421}
6422
6423/**
6424 * Get a pipe with a simple mode set on it for doing load-based monitor
6425 * detection.
6426 *
6427 * It will be up to the load-detect code to adjust the pipe as appropriate for
Eric Anholtc751ce42010-03-25 11:48:48 -07006428 * its requirements. The pipe will be connected to no other encoders.
Jesse Barnes79e53942008-11-07 14:24:08 -08006429 *
Eric Anholtc751ce42010-03-25 11:48:48 -07006430 * Currently this code will only succeed if there is a pipe with no encoders
Jesse Barnes79e53942008-11-07 14:24:08 -08006431 * configured for it. In the future, it could choose to temporarily disable
6432 * some outputs to free up a pipe for its use.
6433 *
6434 * \return crtc, or NULL if no pipes are available.
6435 */
6436
6437/* VESA 640x480x72Hz mode to set on the pipe */
6438static struct drm_display_mode load_detect_mode = {
6439 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6440 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6441};
6442
Chris Wilsond2dff872011-04-19 08:36:26 +01006443static struct drm_framebuffer *
6444intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006445 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006446 struct drm_i915_gem_object *obj)
6447{
6448 struct intel_framebuffer *intel_fb;
6449 int ret;
6450
6451 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6452 if (!intel_fb) {
6453 drm_gem_object_unreference_unlocked(&obj->base);
6454 return ERR_PTR(-ENOMEM);
6455 }
6456
6457 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6458 if (ret) {
6459 drm_gem_object_unreference_unlocked(&obj->base);
6460 kfree(intel_fb);
6461 return ERR_PTR(ret);
6462 }
6463
6464 return &intel_fb->base;
6465}
6466
6467static u32
6468intel_framebuffer_pitch_for_width(int width, int bpp)
6469{
6470 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6471 return ALIGN(pitch, 64);
6472}
6473
6474static u32
6475intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6476{
6477 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6478 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6479}
6480
6481static struct drm_framebuffer *
6482intel_framebuffer_create_for_mode(struct drm_device *dev,
6483 struct drm_display_mode *mode,
6484 int depth, int bpp)
6485{
6486 struct drm_i915_gem_object *obj;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006487 struct drm_mode_fb_cmd2 mode_cmd;
Chris Wilsond2dff872011-04-19 08:36:26 +01006488
6489 obj = i915_gem_alloc_object(dev,
6490 intel_framebuffer_size_for_mode(mode, bpp));
6491 if (obj == NULL)
6492 return ERR_PTR(-ENOMEM);
6493
6494 mode_cmd.width = mode->hdisplay;
6495 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006496 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6497 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006498 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006499
6500 return intel_framebuffer_create(dev, &mode_cmd, obj);
6501}
6502
6503static struct drm_framebuffer *
6504mode_fits_in_fbdev(struct drm_device *dev,
6505 struct drm_display_mode *mode)
6506{
6507 struct drm_i915_private *dev_priv = dev->dev_private;
6508 struct drm_i915_gem_object *obj;
6509 struct drm_framebuffer *fb;
6510
6511 if (dev_priv->fbdev == NULL)
6512 return NULL;
6513
6514 obj = dev_priv->fbdev->ifb.obj;
6515 if (obj == NULL)
6516 return NULL;
6517
6518 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006519 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6520 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006521 return NULL;
6522
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006523 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006524 return NULL;
6525
6526 return fb;
6527}
6528
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006529bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006530 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006531 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006532{
6533 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006534 struct intel_encoder *intel_encoder =
6535 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006536 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006537 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006538 struct drm_crtc *crtc = NULL;
6539 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006540 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006541 int i = -1;
6542
Chris Wilsond2dff872011-04-19 08:36:26 +01006543 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6544 connector->base.id, drm_get_connector_name(connector),
6545 encoder->base.id, drm_get_encoder_name(encoder));
6546
Jesse Barnes79e53942008-11-07 14:24:08 -08006547 /*
6548 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006549 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006550 * - if the connector already has an assigned crtc, use it (but make
6551 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006552 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006553 * - try to find the first unused crtc that can drive this connector,
6554 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006555 */
6556
6557 /* See if we already have a CRTC for this connector */
6558 if (encoder->crtc) {
6559 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006560
Daniel Vetter24218aa2012-08-12 19:27:11 +02006561 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006562 old->load_detect_temp = false;
6563
6564 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006565 if (connector->dpms != DRM_MODE_DPMS_ON)
6566 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006567
Chris Wilson71731882011-04-19 23:10:58 +01006568 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006569 }
6570
6571 /* Find an unused one (if possible) */
6572 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6573 i++;
6574 if (!(encoder->possible_crtcs & (1 << i)))
6575 continue;
6576 if (!possible_crtc->enabled) {
6577 crtc = possible_crtc;
6578 break;
6579 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006580 }
6581
6582 /*
6583 * If we didn't find an unused CRTC, don't use any.
6584 */
6585 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006586 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6587 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006588 }
6589
Daniel Vetterfc303102012-07-09 10:40:58 +02006590 intel_encoder->new_crtc = to_intel_crtc(crtc);
6591 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006592
6593 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006594 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006595 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006596 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006597
Chris Wilson64927112011-04-20 07:25:26 +01006598 if (!mode)
6599 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006600
Chris Wilsond2dff872011-04-19 08:36:26 +01006601 /* We need a framebuffer large enough to accommodate all accesses
6602 * that the plane may generate whilst we perform load detection.
6603 * We can not rely on the fbcon either being present (we get called
6604 * during its initialisation to detect all boot displays, or it may
6605 * not even exist) or that it is large enough to satisfy the
6606 * requested mode.
6607 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006608 fb = mode_fits_in_fbdev(dev, mode);
6609 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006610 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006611 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6612 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006613 } else
6614 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006615 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006616 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter24218aa2012-08-12 19:27:11 +02006617 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006618 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006619
Daniel Vetter94352cf2012-07-05 22:51:56 +02006620 if (!intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006621 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006622 if (old->release_fb)
6623 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006624 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006625 }
Chris Wilson71731882011-04-19 23:10:58 +01006626
Jesse Barnes79e53942008-11-07 14:24:08 -08006627 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006628 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006629
Chris Wilson71731882011-04-19 23:10:58 +01006630 return true;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006631fail:
6632 connector->encoder = NULL;
6633 encoder->crtc = NULL;
Daniel Vetter24218aa2012-08-12 19:27:11 +02006634 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006635}
6636
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006637void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006638 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006639{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006640 struct intel_encoder *intel_encoder =
6641 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006642 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006643
Chris Wilsond2dff872011-04-19 08:36:26 +01006644 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6645 connector->base.id, drm_get_connector_name(connector),
6646 encoder->base.id, drm_get_encoder_name(encoder));
6647
Chris Wilson8261b192011-04-19 23:18:09 +01006648 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006649 struct drm_crtc *crtc = encoder->crtc;
6650
6651 to_intel_connector(connector)->new_encoder = NULL;
6652 intel_encoder->new_crtc = NULL;
6653 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006654
6655 if (old->release_fb)
6656 old->release_fb->funcs->destroy(old->release_fb);
6657
Chris Wilson0622a532011-04-21 09:32:11 +01006658 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006659 }
6660
Eric Anholtc751ce42010-03-25 11:48:48 -07006661 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006662 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6663 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006664}
6665
6666/* Returns the clock of the currently programmed mode of the given pipe. */
6667static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6668{
6669 struct drm_i915_private *dev_priv = dev->dev_private;
6670 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6671 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006672 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006673 u32 fp;
6674 intel_clock_t clock;
6675
6676 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006677 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006679 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006680
6681 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006682 if (IS_PINEVIEW(dev)) {
6683 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6684 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006685 } else {
6686 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6687 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6688 }
6689
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006690 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006691 if (IS_PINEVIEW(dev))
6692 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6693 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006694 else
6695 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006696 DPLL_FPA01_P1_POST_DIV_SHIFT);
6697
6698 switch (dpll & DPLL_MODE_MASK) {
6699 case DPLLB_MODE_DAC_SERIAL:
6700 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6701 5 : 10;
6702 break;
6703 case DPLLB_MODE_LVDS:
6704 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6705 7 : 14;
6706 break;
6707 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006708 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006709 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6710 return 0;
6711 }
6712
6713 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006714 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 } else {
6716 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6717
6718 if (is_lvds) {
6719 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6720 DPLL_FPA01_P1_POST_DIV_SHIFT);
6721 clock.p2 = 14;
6722
6723 if ((dpll & PLL_REF_INPUT_MASK) ==
6724 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6725 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006726 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006727 } else
Shaohua Li21778322009-02-23 15:19:16 +08006728 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006729 } else {
6730 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6731 clock.p1 = 2;
6732 else {
6733 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6734 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6735 }
6736 if (dpll & PLL_P2_DIVIDE_BY_4)
6737 clock.p2 = 4;
6738 else
6739 clock.p2 = 2;
6740
Shaohua Li21778322009-02-23 15:19:16 +08006741 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006742 }
6743 }
6744
6745 /* XXX: It would be nice to validate the clocks, but we can't reuse
6746 * i830PllIsValid() because it relies on the xf86_config connector
6747 * configuration being accurate, which it isn't necessarily.
6748 */
6749
6750 return clock.dot;
6751}
6752
6753/** Returns the currently programmed mode of the given pipe. */
6754struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6755 struct drm_crtc *crtc)
6756{
Jesse Barnes548f2452011-02-17 10:40:53 -08006757 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006758 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006759 enum transcoder cpu_transcoder = intel_crtc->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006761 int htot = I915_READ(HTOTAL(cpu_transcoder));
6762 int hsync = I915_READ(HSYNC(cpu_transcoder));
6763 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6764 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006765
6766 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6767 if (!mode)
6768 return NULL;
6769
6770 mode->clock = intel_crtc_clock_get(dev, crtc);
6771 mode->hdisplay = (htot & 0xffff) + 1;
6772 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6773 mode->hsync_start = (hsync & 0xffff) + 1;
6774 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6775 mode->vdisplay = (vtot & 0xffff) + 1;
6776 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6777 mode->vsync_start = (vsync & 0xffff) + 1;
6778 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6779
6780 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006781
6782 return mode;
6783}
6784
Daniel Vetter3dec0092010-08-20 21:40:52 +02006785static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006786{
6787 struct drm_device *dev = crtc->dev;
6788 drm_i915_private_t *dev_priv = dev->dev_private;
6789 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6790 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006791 int dpll_reg = DPLL(pipe);
6792 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006793
Eric Anholtbad720f2009-10-22 16:11:14 -07006794 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006795 return;
6796
6797 if (!dev_priv->lvds_downclock_avail)
6798 return;
6799
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006800 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006801 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006802 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006803
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006804 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006805
6806 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6807 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006808 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006809
Jesse Barnes652c3932009-08-17 13:31:43 -07006810 dpll = I915_READ(dpll_reg);
6811 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006812 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006813 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006814}
6815
6816static void intel_decrease_pllclock(struct drm_crtc *crtc)
6817{
6818 struct drm_device *dev = crtc->dev;
6819 drm_i915_private_t *dev_priv = dev->dev_private;
6820 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006821
Eric Anholtbad720f2009-10-22 16:11:14 -07006822 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006823 return;
6824
6825 if (!dev_priv->lvds_downclock_avail)
6826 return;
6827
6828 /*
6829 * Since this is called by a timer, we should never get here in
6830 * the manual case.
6831 */
6832 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006833 int pipe = intel_crtc->pipe;
6834 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006835 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006836
Zhao Yakui44d98a62009-10-09 11:39:40 +08006837 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006838
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006839 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006840
Chris Wilson074b5e12012-05-02 12:07:06 +01006841 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006842 dpll |= DISPLAY_RATE_SELECT_FPA1;
6843 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006844 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006845 dpll = I915_READ(dpll_reg);
6846 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006847 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006848 }
6849
6850}
6851
Chris Wilsonf047e392012-07-21 12:31:41 +01006852void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006853{
Chris Wilsonf047e392012-07-21 12:31:41 +01006854 i915_update_gfx_val(dev->dev_private);
6855}
6856
6857void intel_mark_idle(struct drm_device *dev)
6858{
Chris Wilsonf047e392012-07-21 12:31:41 +01006859}
6860
6861void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
6862{
6863 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07006864 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006865
6866 if (!i915_powersave)
6867 return;
6868
Jesse Barnes652c3932009-08-17 13:31:43 -07006869 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07006870 if (!crtc->fb)
6871 continue;
6872
Chris Wilsonf047e392012-07-21 12:31:41 +01006873 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6874 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006875 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006876}
6877
Chris Wilsonf047e392012-07-21 12:31:41 +01006878void intel_mark_fb_idle(struct drm_i915_gem_object *obj)
Jesse Barnes652c3932009-08-17 13:31:43 -07006879{
Chris Wilsonf047e392012-07-21 12:31:41 +01006880 struct drm_device *dev = obj->base.dev;
6881 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07006882
Chris Wilsonf047e392012-07-21 12:31:41 +01006883 if (!i915_powersave)
Chris Wilsonacb87df2012-05-03 15:47:57 +01006884 return;
6885
Jesse Barnes652c3932009-08-17 13:31:43 -07006886 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6887 if (!crtc->fb)
6888 continue;
6889
Chris Wilsonf047e392012-07-21 12:31:41 +01006890 if (to_intel_framebuffer(crtc->fb)->obj == obj)
6891 intel_decrease_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006892 }
6893}
6894
Jesse Barnes79e53942008-11-07 14:24:08 -08006895static void intel_crtc_destroy(struct drm_crtc *crtc)
6896{
6897 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006898 struct drm_device *dev = crtc->dev;
6899 struct intel_unpin_work *work;
6900 unsigned long flags;
6901
6902 spin_lock_irqsave(&dev->event_lock, flags);
6903 work = intel_crtc->unpin_work;
6904 intel_crtc->unpin_work = NULL;
6905 spin_unlock_irqrestore(&dev->event_lock, flags);
6906
6907 if (work) {
6908 cancel_work_sync(&work->work);
6909 kfree(work);
6910 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006911
6912 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02006913
Jesse Barnes79e53942008-11-07 14:24:08 -08006914 kfree(intel_crtc);
6915}
6916
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006917static void intel_unpin_work_fn(struct work_struct *__work)
6918{
6919 struct intel_unpin_work *work =
6920 container_of(__work, struct intel_unpin_work, work);
6921
6922 mutex_lock(&work->dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01006923 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00006924 drm_gem_object_unreference(&work->pending_flip_obj->base);
6925 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006926
Chris Wilson7782de32011-07-08 12:22:41 +01006927 intel_update_fbc(work->dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006928 mutex_unlock(&work->dev->struct_mutex);
6929 kfree(work);
6930}
6931
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006932static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01006933 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006934{
6935 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006936 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6937 struct intel_unpin_work *work;
Chris Wilson05394f32010-11-08 19:18:58 +00006938 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006939 struct drm_pending_vblank_event *e;
Daniel Vetter95cb1b02012-10-02 20:10:37 +02006940 struct timeval tvbl;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006941 unsigned long flags;
6942
6943 /* Ignore early vblank irqs */
6944 if (intel_crtc == NULL)
6945 return;
6946
6947 spin_lock_irqsave(&dev->event_lock, flags);
6948 work = intel_crtc->unpin_work;
6949 if (work == NULL || !work->pending) {
6950 spin_unlock_irqrestore(&dev->event_lock, flags);
6951 return;
6952 }
6953
6954 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006955
6956 if (work->event) {
6957 e = work->event;
Mario Kleiner49b14a52010-12-09 07:00:07 +01006958 e->event.sequence = drm_vblank_count_and_time(dev, intel_crtc->pipe, &tvbl);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006959
Mario Kleiner49b14a52010-12-09 07:00:07 +01006960 e->event.tv_sec = tvbl.tv_sec;
6961 e->event.tv_usec = tvbl.tv_usec;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006962
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006963 list_add_tail(&e->base.link,
6964 &e->base.file_priv->event_list);
6965 wake_up_interruptible(&e->base.file_priv->event_wait);
6966 }
6967
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01006968 drm_vblank_put(dev, intel_crtc->pipe);
6969
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006970 spin_unlock_irqrestore(&dev->event_lock, flags);
6971
Chris Wilson05394f32010-11-08 19:18:58 +00006972 obj = work->old_fb_obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00006973
Chris Wilsone59f2ba2010-10-07 17:28:15 +01006974 atomic_clear_mask(1 << intel_crtc->plane,
Chris Wilson05394f32010-11-08 19:18:58 +00006975 &obj->pending_flip.counter);
Chris Wilsond9e86c02010-11-10 16:40:20 +00006976
Chris Wilson5bb61642012-09-27 21:25:58 +01006977 wake_up(&dev_priv->pending_flip_queue);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006978 schedule_work(&work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07006979
6980 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006981}
6982
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006983void intel_finish_page_flip(struct drm_device *dev, int pipe)
6984{
6985 drm_i915_private_t *dev_priv = dev->dev_private;
6986 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
6987
Mario Kleiner49b14a52010-12-09 07:00:07 +01006988 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006989}
6990
6991void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
6992{
6993 drm_i915_private_t *dev_priv = dev->dev_private;
6994 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
6995
Mario Kleiner49b14a52010-12-09 07:00:07 +01006996 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07006997}
6998
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05006999void intel_prepare_page_flip(struct drm_device *dev, int plane)
7000{
7001 drm_i915_private_t *dev_priv = dev->dev_private;
7002 struct intel_crtc *intel_crtc =
7003 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7004 unsigned long flags;
7005
7006 spin_lock_irqsave(&dev->event_lock, flags);
Jesse Barnesde3f4402010-01-14 13:18:02 -08007007 if (intel_crtc->unpin_work) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007008 if ((++intel_crtc->unpin_work->pending) > 1)
7009 DRM_ERROR("Prepared flip multiple times\n");
Jesse Barnesde3f4402010-01-14 13:18:02 -08007010 } else {
7011 DRM_DEBUG_DRIVER("preparing flip with no unpin work?\n");
7012 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007013 spin_unlock_irqrestore(&dev->event_lock, flags);
7014}
7015
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007016static int intel_gen2_queue_flip(struct drm_device *dev,
7017 struct drm_crtc *crtc,
7018 struct drm_framebuffer *fb,
7019 struct drm_i915_gem_object *obj)
7020{
7021 struct drm_i915_private *dev_priv = dev->dev_private;
7022 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007023 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007024 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007025 int ret;
7026
Daniel Vetter6d90c952012-04-26 23:28:05 +02007027 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007028 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007029 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007030
Daniel Vetter6d90c952012-04-26 23:28:05 +02007031 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007032 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007033 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007034
7035 /* Can't queue multiple flips, so wait for the previous
7036 * one to finish before executing the next.
7037 */
7038 if (intel_crtc->plane)
7039 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7040 else
7041 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007042 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7043 intel_ring_emit(ring, MI_NOOP);
7044 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7045 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7046 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007047 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007048 intel_ring_emit(ring, 0); /* aux display base address, unused */
7049 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007050 return 0;
7051
7052err_unpin:
7053 intel_unpin_fb_obj(obj);
7054err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007055 return ret;
7056}
7057
7058static int intel_gen3_queue_flip(struct drm_device *dev,
7059 struct drm_crtc *crtc,
7060 struct drm_framebuffer *fb,
7061 struct drm_i915_gem_object *obj)
7062{
7063 struct drm_i915_private *dev_priv = dev->dev_private;
7064 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007065 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007066 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007067 int ret;
7068
Daniel Vetter6d90c952012-04-26 23:28:05 +02007069 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007070 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007071 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007072
Daniel Vetter6d90c952012-04-26 23:28:05 +02007073 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007074 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007075 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007076
7077 if (intel_crtc->plane)
7078 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7079 else
7080 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007081 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7082 intel_ring_emit(ring, MI_NOOP);
7083 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7084 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7085 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007086 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007087 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007088
Daniel Vetter6d90c952012-04-26 23:28:05 +02007089 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007090 return 0;
7091
7092err_unpin:
7093 intel_unpin_fb_obj(obj);
7094err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007095 return ret;
7096}
7097
7098static int intel_gen4_queue_flip(struct drm_device *dev,
7099 struct drm_crtc *crtc,
7100 struct drm_framebuffer *fb,
7101 struct drm_i915_gem_object *obj)
7102{
7103 struct drm_i915_private *dev_priv = dev->dev_private;
7104 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7105 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007106 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007107 int ret;
7108
Daniel Vetter6d90c952012-04-26 23:28:05 +02007109 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007110 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007111 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007112
Daniel Vetter6d90c952012-04-26 23:28:05 +02007113 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007114 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007115 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007116
7117 /* i965+ uses the linear or tiled offsets from the
7118 * Display Registers (which do not change across a page-flip)
7119 * so we need only reprogram the base address.
7120 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007121 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7122 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7123 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007124 intel_ring_emit(ring,
7125 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7126 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007127
7128 /* XXX Enabling the panel-fitter across page-flip is so far
7129 * untested on non-native modes, so ignore it for now.
7130 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7131 */
7132 pf = 0;
7133 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007134 intel_ring_emit(ring, pf | pipesrc);
7135 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007136 return 0;
7137
7138err_unpin:
7139 intel_unpin_fb_obj(obj);
7140err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007141 return ret;
7142}
7143
7144static int intel_gen6_queue_flip(struct drm_device *dev,
7145 struct drm_crtc *crtc,
7146 struct drm_framebuffer *fb,
7147 struct drm_i915_gem_object *obj)
7148{
7149 struct drm_i915_private *dev_priv = dev->dev_private;
7150 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007151 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007152 uint32_t pf, pipesrc;
7153 int ret;
7154
Daniel Vetter6d90c952012-04-26 23:28:05 +02007155 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007156 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007157 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007158
Daniel Vetter6d90c952012-04-26 23:28:05 +02007159 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007160 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007161 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162
Daniel Vetter6d90c952012-04-26 23:28:05 +02007163 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7164 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7165 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007166 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007167
Chris Wilson99d9acd2012-04-17 20:37:00 +01007168 /* Contrary to the suggestions in the documentation,
7169 * "Enable Panel Fitter" does not seem to be required when page
7170 * flipping with a non-native mode, and worse causes a normal
7171 * modeset to fail.
7172 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7173 */
7174 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007175 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007176 intel_ring_emit(ring, pf | pipesrc);
7177 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007178 return 0;
7179
7180err_unpin:
7181 intel_unpin_fb_obj(obj);
7182err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007183 return ret;
7184}
7185
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007186/*
7187 * On gen7 we currently use the blit ring because (in early silicon at least)
7188 * the render ring doesn't give us interrpts for page flip completion, which
7189 * means clients will hang after the first flip is queued. Fortunately the
7190 * blit ring generates interrupts properly, so use it instead.
7191 */
7192static int intel_gen7_queue_flip(struct drm_device *dev,
7193 struct drm_crtc *crtc,
7194 struct drm_framebuffer *fb,
7195 struct drm_i915_gem_object *obj)
7196{
7197 struct drm_i915_private *dev_priv = dev->dev_private;
7198 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7199 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007200 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007201 int ret;
7202
7203 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7204 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007205 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007206
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007207 switch(intel_crtc->plane) {
7208 case PLANE_A:
7209 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7210 break;
7211 case PLANE_B:
7212 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7213 break;
7214 case PLANE_C:
7215 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7216 break;
7217 default:
7218 WARN_ONCE(1, "unknown plane in flip command\n");
7219 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007220 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007221 }
7222
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007223 ret = intel_ring_begin(ring, 4);
7224 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007225 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007226
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007227 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007228 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007229 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007230 intel_ring_emit(ring, (MI_NOOP));
7231 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007232 return 0;
7233
7234err_unpin:
7235 intel_unpin_fb_obj(obj);
7236err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007237 return ret;
7238}
7239
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007240static int intel_default_queue_flip(struct drm_device *dev,
7241 struct drm_crtc *crtc,
7242 struct drm_framebuffer *fb,
7243 struct drm_i915_gem_object *obj)
7244{
7245 return -ENODEV;
7246}
7247
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007248static int intel_crtc_page_flip(struct drm_crtc *crtc,
7249 struct drm_framebuffer *fb,
7250 struct drm_pending_vblank_event *event)
7251{
7252 struct drm_device *dev = crtc->dev;
7253 struct drm_i915_private *dev_priv = dev->dev_private;
7254 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007255 struct drm_i915_gem_object *obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007256 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7257 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007258 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007259 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007260
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007261 /* Can't change pixel format via MI display flips. */
7262 if (fb->pixel_format != crtc->fb->pixel_format)
7263 return -EINVAL;
7264
7265 /*
7266 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7267 * Note that pitch changes could also affect these register.
7268 */
7269 if (INTEL_INFO(dev)->gen > 3 &&
7270 (fb->offsets[0] != crtc->fb->offsets[0] ||
7271 fb->pitches[0] != crtc->fb->pitches[0]))
7272 return -EINVAL;
7273
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007274 work = kzalloc(sizeof *work, GFP_KERNEL);
7275 if (work == NULL)
7276 return -ENOMEM;
7277
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007278 work->event = event;
7279 work->dev = crtc->dev;
7280 intel_fb = to_intel_framebuffer(crtc->fb);
Jesse Barnesb1b87f62010-01-26 14:40:05 -08007281 work->old_fb_obj = intel_fb->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007282 INIT_WORK(&work->work, intel_unpin_work_fn);
7283
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007284 ret = drm_vblank_get(dev, intel_crtc->pipe);
7285 if (ret)
7286 goto free_work;
7287
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007288 /* We borrow the event spin lock for protecting unpin_work */
7289 spin_lock_irqsave(&dev->event_lock, flags);
7290 if (intel_crtc->unpin_work) {
7291 spin_unlock_irqrestore(&dev->event_lock, flags);
7292 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007293 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007294
7295 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007296 return -EBUSY;
7297 }
7298 intel_crtc->unpin_work = work;
7299 spin_unlock_irqrestore(&dev->event_lock, flags);
7300
7301 intel_fb = to_intel_framebuffer(fb);
7302 obj = intel_fb->obj;
7303
Chris Wilson79158102012-05-23 11:13:58 +01007304 ret = i915_mutex_lock_interruptible(dev);
7305 if (ret)
7306 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007307
Jesse Barnes75dfca82010-02-10 15:09:44 -08007308 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007309 drm_gem_object_reference(&work->old_fb_obj->base);
7310 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007311
7312 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007313
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007314 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007315
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007316 work->enable_stall_check = true;
7317
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007318 /* Block clients from rendering to the new back buffer until
7319 * the flip occurs and the object is no longer visible.
7320 */
Chris Wilson05394f32010-11-08 19:18:58 +00007321 atomic_add(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007322
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007323 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7324 if (ret)
7325 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007326
Chris Wilson7782de32011-07-08 12:22:41 +01007327 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007328 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007329 mutex_unlock(&dev->struct_mutex);
7330
Jesse Barnese5510fa2010-07-01 16:48:37 -07007331 trace_i915_flip_request(intel_crtc->plane, obj);
7332
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007333 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007334
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007335cleanup_pending:
7336 atomic_sub(1 << intel_crtc->plane, &work->old_fb_obj->pending_flip);
Chris Wilson05394f32010-11-08 19:18:58 +00007337 drm_gem_object_unreference(&work->old_fb_obj->base);
7338 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007339 mutex_unlock(&dev->struct_mutex);
7340
Chris Wilson79158102012-05-23 11:13:58 +01007341cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007342 spin_lock_irqsave(&dev->event_lock, flags);
7343 intel_crtc->unpin_work = NULL;
7344 spin_unlock_irqrestore(&dev->event_lock, flags);
7345
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007346 drm_vblank_put(dev, intel_crtc->pipe);
7347free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007348 kfree(work);
7349
7350 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007351}
7352
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007353static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007354 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7355 .load_lut = intel_crtc_load_lut,
Daniel Vetter976f8a22012-07-08 22:34:21 +02007356 .disable = intel_crtc_noop,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007357};
7358
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007359bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7360{
7361 struct intel_encoder *other_encoder;
7362 struct drm_crtc *crtc = &encoder->new_crtc->base;
7363
7364 if (WARN_ON(!crtc))
7365 return false;
7366
7367 list_for_each_entry(other_encoder,
7368 &crtc->dev->mode_config.encoder_list,
7369 base.head) {
7370
7371 if (&other_encoder->new_crtc->base != crtc ||
7372 encoder == other_encoder)
7373 continue;
7374 else
7375 return true;
7376 }
7377
7378 return false;
7379}
7380
Daniel Vetter50f56112012-07-02 09:35:43 +02007381static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7382 struct drm_crtc *crtc)
7383{
7384 struct drm_device *dev;
7385 struct drm_crtc *tmp;
7386 int crtc_mask = 1;
7387
7388 WARN(!crtc, "checking null crtc?\n");
7389
7390 dev = crtc->dev;
7391
7392 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7393 if (tmp == crtc)
7394 break;
7395 crtc_mask <<= 1;
7396 }
7397
7398 if (encoder->possible_crtcs & crtc_mask)
7399 return true;
7400 return false;
7401}
7402
Daniel Vetter9a935852012-07-05 22:34:27 +02007403/**
7404 * intel_modeset_update_staged_output_state
7405 *
7406 * Updates the staged output configuration state, e.g. after we've read out the
7407 * current hw state.
7408 */
7409static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7410{
7411 struct intel_encoder *encoder;
7412 struct intel_connector *connector;
7413
7414 list_for_each_entry(connector, &dev->mode_config.connector_list,
7415 base.head) {
7416 connector->new_encoder =
7417 to_intel_encoder(connector->base.encoder);
7418 }
7419
7420 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7421 base.head) {
7422 encoder->new_crtc =
7423 to_intel_crtc(encoder->base.crtc);
7424 }
7425}
7426
7427/**
7428 * intel_modeset_commit_output_state
7429 *
7430 * This function copies the stage display pipe configuration to the real one.
7431 */
7432static void intel_modeset_commit_output_state(struct drm_device *dev)
7433{
7434 struct intel_encoder *encoder;
7435 struct intel_connector *connector;
7436
7437 list_for_each_entry(connector, &dev->mode_config.connector_list,
7438 base.head) {
7439 connector->base.encoder = &connector->new_encoder->base;
7440 }
7441
7442 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7443 base.head) {
7444 encoder->base.crtc = &encoder->new_crtc->base;
7445 }
7446}
7447
Daniel Vetter7758a112012-07-08 19:40:39 +02007448static struct drm_display_mode *
7449intel_modeset_adjusted_mode(struct drm_crtc *crtc,
7450 struct drm_display_mode *mode)
7451{
7452 struct drm_device *dev = crtc->dev;
7453 struct drm_display_mode *adjusted_mode;
7454 struct drm_encoder_helper_funcs *encoder_funcs;
7455 struct intel_encoder *encoder;
7456
7457 adjusted_mode = drm_mode_duplicate(dev, mode);
7458 if (!adjusted_mode)
7459 return ERR_PTR(-ENOMEM);
7460
7461 /* Pass our mode to the connectors and the CRTC to give them a chance to
7462 * adjust it according to limitations or connector properties, and also
7463 * a chance to reject the mode entirely.
7464 */
7465 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7466 base.head) {
7467
7468 if (&encoder->new_crtc->base != crtc)
7469 continue;
7470 encoder_funcs = encoder->base.helper_private;
7471 if (!(encoder_funcs->mode_fixup(&encoder->base, mode,
7472 adjusted_mode))) {
7473 DRM_DEBUG_KMS("Encoder fixup failed\n");
7474 goto fail;
7475 }
7476 }
7477
7478 if (!(intel_crtc_mode_fixup(crtc, mode, adjusted_mode))) {
7479 DRM_DEBUG_KMS("CRTC fixup failed\n");
7480 goto fail;
7481 }
7482 DRM_DEBUG_KMS("[CRTC:%d]\n", crtc->base.id);
7483
7484 return adjusted_mode;
7485fail:
7486 drm_mode_destroy(dev, adjusted_mode);
7487 return ERR_PTR(-EINVAL);
7488}
7489
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007490/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7491 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7492static void
7493intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7494 unsigned *prepare_pipes, unsigned *disable_pipes)
7495{
7496 struct intel_crtc *intel_crtc;
7497 struct drm_device *dev = crtc->dev;
7498 struct intel_encoder *encoder;
7499 struct intel_connector *connector;
7500 struct drm_crtc *tmp_crtc;
7501
7502 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7503
7504 /* Check which crtcs have changed outputs connected to them, these need
7505 * to be part of the prepare_pipes mask. We don't (yet) support global
7506 * modeset across multiple crtcs, so modeset_pipes will only have one
7507 * bit set at most. */
7508 list_for_each_entry(connector, &dev->mode_config.connector_list,
7509 base.head) {
7510 if (connector->base.encoder == &connector->new_encoder->base)
7511 continue;
7512
7513 if (connector->base.encoder) {
7514 tmp_crtc = connector->base.encoder->crtc;
7515
7516 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7517 }
7518
7519 if (connector->new_encoder)
7520 *prepare_pipes |=
7521 1 << connector->new_encoder->new_crtc->pipe;
7522 }
7523
7524 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7525 base.head) {
7526 if (encoder->base.crtc == &encoder->new_crtc->base)
7527 continue;
7528
7529 if (encoder->base.crtc) {
7530 tmp_crtc = encoder->base.crtc;
7531
7532 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7533 }
7534
7535 if (encoder->new_crtc)
7536 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7537 }
7538
7539 /* Check for any pipes that will be fully disabled ... */
7540 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7541 base.head) {
7542 bool used = false;
7543
7544 /* Don't try to disable disabled crtcs. */
7545 if (!intel_crtc->base.enabled)
7546 continue;
7547
7548 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7549 base.head) {
7550 if (encoder->new_crtc == intel_crtc)
7551 used = true;
7552 }
7553
7554 if (!used)
7555 *disable_pipes |= 1 << intel_crtc->pipe;
7556 }
7557
7558
7559 /* set_mode is also used to update properties on life display pipes. */
7560 intel_crtc = to_intel_crtc(crtc);
7561 if (crtc->enabled)
7562 *prepare_pipes |= 1 << intel_crtc->pipe;
7563
7564 /* We only support modeset on one single crtc, hence we need to do that
7565 * only for the passed in crtc iff we change anything else than just
7566 * disable crtcs.
7567 *
7568 * This is actually not true, to be fully compatible with the old crtc
7569 * helper we automatically disable _any_ output (i.e. doesn't need to be
7570 * connected to the crtc we're modesetting on) if it's disconnected.
7571 * Which is a rather nutty api (since changed the output configuration
7572 * without userspace's explicit request can lead to confusion), but
7573 * alas. Hence we currently need to modeset on all pipes we prepare. */
7574 if (*prepare_pipes)
7575 *modeset_pipes = *prepare_pipes;
7576
7577 /* ... and mask these out. */
7578 *modeset_pipes &= ~(*disable_pipes);
7579 *prepare_pipes &= ~(*disable_pipes);
7580}
7581
Daniel Vetterea9d7582012-07-10 10:42:52 +02007582static bool intel_crtc_in_use(struct drm_crtc *crtc)
7583{
7584 struct drm_encoder *encoder;
7585 struct drm_device *dev = crtc->dev;
7586
7587 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7588 if (encoder->crtc == crtc)
7589 return true;
7590
7591 return false;
7592}
7593
7594static void
7595intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7596{
7597 struct intel_encoder *intel_encoder;
7598 struct intel_crtc *intel_crtc;
7599 struct drm_connector *connector;
7600
7601 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7602 base.head) {
7603 if (!intel_encoder->base.crtc)
7604 continue;
7605
7606 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7607
7608 if (prepare_pipes & (1 << intel_crtc->pipe))
7609 intel_encoder->connectors_active = false;
7610 }
7611
7612 intel_modeset_commit_output_state(dev);
7613
7614 /* Update computed state. */
7615 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7616 base.head) {
7617 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7618 }
7619
7620 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7621 if (!connector->encoder || !connector->encoder->crtc)
7622 continue;
7623
7624 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7625
7626 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007627 struct drm_property *dpms_property =
7628 dev->mode_config.dpms_property;
7629
Daniel Vetterea9d7582012-07-10 10:42:52 +02007630 connector->dpms = DRM_MODE_DPMS_ON;
Daniel Vetter68d34722012-09-06 22:08:35 +02007631 drm_connector_property_set_value(connector,
7632 dpms_property,
7633 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007634
7635 intel_encoder = to_intel_encoder(connector->encoder);
7636 intel_encoder->connectors_active = true;
7637 }
7638 }
7639
7640}
7641
Daniel Vetter25c5b262012-07-08 22:08:04 +02007642#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7643 list_for_each_entry((intel_crtc), \
7644 &(dev)->mode_config.crtc_list, \
7645 base.head) \
7646 if (mask & (1 <<(intel_crtc)->pipe)) \
7647
Daniel Vetterb9805142012-08-31 17:37:33 +02007648void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007649intel_modeset_check_state(struct drm_device *dev)
7650{
7651 struct intel_crtc *crtc;
7652 struct intel_encoder *encoder;
7653 struct intel_connector *connector;
7654
7655 list_for_each_entry(connector, &dev->mode_config.connector_list,
7656 base.head) {
7657 /* This also checks the encoder/connector hw state with the
7658 * ->get_hw_state callbacks. */
7659 intel_connector_check_state(connector);
7660
7661 WARN(&connector->new_encoder->base != connector->base.encoder,
7662 "connector's staged encoder doesn't match current encoder\n");
7663 }
7664
7665 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7666 base.head) {
7667 bool enabled = false;
7668 bool active = false;
7669 enum pipe pipe, tracked_pipe;
7670
7671 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
7672 encoder->base.base.id,
7673 drm_get_encoder_name(&encoder->base));
7674
7675 WARN(&encoder->new_crtc->base != encoder->base.crtc,
7676 "encoder's stage crtc doesn't match current crtc\n");
7677 WARN(encoder->connectors_active && !encoder->base.crtc,
7678 "encoder's active_connectors set, but no crtc\n");
7679
7680 list_for_each_entry(connector, &dev->mode_config.connector_list,
7681 base.head) {
7682 if (connector->base.encoder != &encoder->base)
7683 continue;
7684 enabled = true;
7685 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
7686 active = true;
7687 }
7688 WARN(!!encoder->base.crtc != enabled,
7689 "encoder's enabled state mismatch "
7690 "(expected %i, found %i)\n",
7691 !!encoder->base.crtc, enabled);
7692 WARN(active && !encoder->base.crtc,
7693 "active encoder with no crtc\n");
7694
7695 WARN(encoder->connectors_active != active,
7696 "encoder's computed active state doesn't match tracked active state "
7697 "(expected %i, found %i)\n", active, encoder->connectors_active);
7698
7699 active = encoder->get_hw_state(encoder, &pipe);
7700 WARN(active != encoder->connectors_active,
7701 "encoder's hw state doesn't match sw tracking "
7702 "(expected %i, found %i)\n",
7703 encoder->connectors_active, active);
7704
7705 if (!encoder->base.crtc)
7706 continue;
7707
7708 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
7709 WARN(active && pipe != tracked_pipe,
7710 "active encoder's pipe doesn't match"
7711 "(expected %i, found %i)\n",
7712 tracked_pipe, pipe);
7713
7714 }
7715
7716 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
7717 base.head) {
7718 bool enabled = false;
7719 bool active = false;
7720
7721 DRM_DEBUG_KMS("[CRTC:%d]\n",
7722 crtc->base.base.id);
7723
7724 WARN(crtc->active && !crtc->base.enabled,
7725 "active crtc, but not enabled in sw tracking\n");
7726
7727 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7728 base.head) {
7729 if (encoder->base.crtc != &crtc->base)
7730 continue;
7731 enabled = true;
7732 if (encoder->connectors_active)
7733 active = true;
7734 }
7735 WARN(active != crtc->active,
7736 "crtc's computed active state doesn't match tracked active state "
7737 "(expected %i, found %i)\n", active, crtc->active);
7738 WARN(enabled != crtc->base.enabled,
7739 "crtc's computed enabled state doesn't match tracked enabled state "
7740 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
7741
7742 assert_pipe(dev->dev_private, crtc->pipe, crtc->active);
7743 }
7744}
7745
Daniel Vettera6778b32012-07-02 09:56:42 +02007746bool intel_set_mode(struct drm_crtc *crtc,
7747 struct drm_display_mode *mode,
Daniel Vetter94352cf2012-07-05 22:51:56 +02007748 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02007749{
7750 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02007751 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vettera6778b32012-07-02 09:56:42 +02007752 struct drm_display_mode *adjusted_mode, saved_mode, saved_hwmode;
Daniel Vetter25c5b262012-07-08 22:08:04 +02007753 struct intel_crtc *intel_crtc;
7754 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Daniel Vettera6778b32012-07-02 09:56:42 +02007755 bool ret = true;
7756
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007757 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02007758 &prepare_pipes, &disable_pipes);
7759
7760 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7761 modeset_pipes, prepare_pipes, disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007762
Daniel Vetter976f8a22012-07-08 22:34:21 +02007763 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
7764 intel_crtc_disable(&intel_crtc->base);
7765
Daniel Vettera6778b32012-07-02 09:56:42 +02007766 saved_hwmode = crtc->hwmode;
7767 saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007768
Daniel Vetter25c5b262012-07-08 22:08:04 +02007769 /* Hack: Because we don't (yet) support global modeset on multiple
7770 * crtcs, we don't keep track of the new mode for more than one crtc.
7771 * Hence simply check whether any bit is set in modeset_pipes in all the
7772 * pieces of code that are not yet converted to deal with mutliple crtcs
7773 * changing their mode at the same time. */
7774 adjusted_mode = NULL;
7775 if (modeset_pipes) {
7776 adjusted_mode = intel_modeset_adjusted_mode(crtc, mode);
7777 if (IS_ERR(adjusted_mode)) {
7778 return false;
7779 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007780 }
7781
Daniel Vetterea9d7582012-07-10 10:42:52 +02007782 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
7783 if (intel_crtc->base.enabled)
7784 dev_priv->display.crtc_disable(&intel_crtc->base);
7785 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007786
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02007787 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
7788 * to set it here already despite that we pass it down the callchain.
7789 */
7790 if (modeset_pipes)
Daniel Vetter25c5b262012-07-08 22:08:04 +02007791 crtc->mode = *mode;
Daniel Vetter7758a112012-07-08 19:40:39 +02007792
Daniel Vetterea9d7582012-07-10 10:42:52 +02007793 /* Only after disabling all output pipelines that will be changed can we
7794 * update the the output configuration. */
7795 intel_modeset_update_state(dev, prepare_pipes);
7796
Daniel Vetter47fab732012-10-26 10:58:18 +02007797 if (dev_priv->display.modeset_global_resources)
7798 dev_priv->display.modeset_global_resources(dev);
7799
Daniel Vettera6778b32012-07-02 09:56:42 +02007800 /* Set up the DPLL and any encoders state that needs to adjust or depend
7801 * on the DPLL.
7802 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007803 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
7804 ret = !intel_crtc_mode_set(&intel_crtc->base,
7805 mode, adjusted_mode,
7806 x, y, fb);
7807 if (!ret)
7808 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02007809 }
7810
7811 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02007812 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
7813 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02007814
Daniel Vetter25c5b262012-07-08 22:08:04 +02007815 if (modeset_pipes) {
7816 /* Store real post-adjustment hardware mode. */
7817 crtc->hwmode = *adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02007818
Daniel Vetter25c5b262012-07-08 22:08:04 +02007819 /* Calculate and store various constants which
7820 * are later needed by vblank and swap-completion
7821 * timestamping. They are derived from true hwmode.
7822 */
7823 drm_calc_timestamping_constants(crtc);
7824 }
Daniel Vettera6778b32012-07-02 09:56:42 +02007825
7826 /* FIXME: add subpixel order */
7827done:
7828 drm_mode_destroy(dev, adjusted_mode);
Daniel Vetter25c5b262012-07-08 22:08:04 +02007829 if (!ret && crtc->enabled) {
Daniel Vettera6778b32012-07-02 09:56:42 +02007830 crtc->hwmode = saved_hwmode;
7831 crtc->mode = saved_mode;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02007832 } else {
7833 intel_modeset_check_state(dev);
Daniel Vettera6778b32012-07-02 09:56:42 +02007834 }
7835
7836 return ret;
7837}
7838
Daniel Vetter25c5b262012-07-08 22:08:04 +02007839#undef for_each_intel_crtc_masked
7840
Daniel Vetterd9e55602012-07-04 22:16:09 +02007841static void intel_set_config_free(struct intel_set_config *config)
7842{
7843 if (!config)
7844 return;
7845
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007846 kfree(config->save_connector_encoders);
7847 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02007848 kfree(config);
7849}
7850
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007851static int intel_set_config_save_state(struct drm_device *dev,
7852 struct intel_set_config *config)
7853{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007854 struct drm_encoder *encoder;
7855 struct drm_connector *connector;
7856 int count;
7857
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007858 config->save_encoder_crtcs =
7859 kcalloc(dev->mode_config.num_encoder,
7860 sizeof(struct drm_crtc *), GFP_KERNEL);
7861 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007862 return -ENOMEM;
7863
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007864 config->save_connector_encoders =
7865 kcalloc(dev->mode_config.num_connector,
7866 sizeof(struct drm_encoder *), GFP_KERNEL);
7867 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007868 return -ENOMEM;
7869
7870 /* Copy data. Note that driver private data is not affected.
7871 * Should anything bad happen only the expected state is
7872 * restored, not the drivers personal bookkeeping.
7873 */
7874 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007875 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007876 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007877 }
7878
7879 count = 0;
7880 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02007881 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007882 }
7883
7884 return 0;
7885}
7886
7887static void intel_set_config_restore_state(struct drm_device *dev,
7888 struct intel_set_config *config)
7889{
Daniel Vetter9a935852012-07-05 22:34:27 +02007890 struct intel_encoder *encoder;
7891 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007892 int count;
7893
7894 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007895 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
7896 encoder->new_crtc =
7897 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007898 }
7899
7900 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007901 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
7902 connector->new_encoder =
7903 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007904 }
7905}
7906
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007907static void
7908intel_set_config_compute_mode_changes(struct drm_mode_set *set,
7909 struct intel_set_config *config)
7910{
7911
7912 /* We should be able to check here if the fb has the same properties
7913 * and then just flip_or_move it */
7914 if (set->crtc->fb != set->fb) {
7915 /* If we have no fb then treat it as a full mode set */
7916 if (set->crtc->fb == NULL) {
7917 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
7918 config->mode_changed = true;
7919 } else if (set->fb == NULL) {
7920 config->mode_changed = true;
7921 } else if (set->fb->depth != set->crtc->fb->depth) {
7922 config->mode_changed = true;
7923 } else if (set->fb->bits_per_pixel !=
7924 set->crtc->fb->bits_per_pixel) {
7925 config->mode_changed = true;
7926 } else
7927 config->fb_changed = true;
7928 }
7929
Daniel Vetter835c5872012-07-10 18:11:08 +02007930 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007931 config->fb_changed = true;
7932
7933 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
7934 DRM_DEBUG_KMS("modes are different, full mode set\n");
7935 drm_mode_debug_printmodeline(&set->crtc->mode);
7936 drm_mode_debug_printmodeline(set->mode);
7937 config->mode_changed = true;
7938 }
7939}
7940
Daniel Vetter2e431052012-07-04 22:42:15 +02007941static int
Daniel Vetter9a935852012-07-05 22:34:27 +02007942intel_modeset_stage_output_state(struct drm_device *dev,
7943 struct drm_mode_set *set,
7944 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02007945{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02007946 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02007947 struct intel_connector *connector;
7948 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02007949 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02007950
Daniel Vetter9a935852012-07-05 22:34:27 +02007951 /* The upper layers ensure that we either disabl a crtc or have a list
7952 * of connectors. For paranoia, double-check this. */
7953 WARN_ON(!set->fb && (set->num_connectors != 0));
7954 WARN_ON(set->fb && (set->num_connectors == 0));
7955
Daniel Vetter50f56112012-07-02 09:35:43 +02007956 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007957 list_for_each_entry(connector, &dev->mode_config.connector_list,
7958 base.head) {
7959 /* Otherwise traverse passed in connector list and get encoders
7960 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007961 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02007962 if (set->connectors[ro] == &connector->base) {
7963 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02007964 break;
7965 }
7966 }
7967
Daniel Vetter9a935852012-07-05 22:34:27 +02007968 /* If we disable the crtc, disable all its connectors. Also, if
7969 * the connector is on the changing crtc but not on the new
7970 * connector list, disable it. */
7971 if ((!set->fb || ro == set->num_connectors) &&
7972 connector->base.encoder &&
7973 connector->base.encoder->crtc == set->crtc) {
7974 connector->new_encoder = NULL;
7975
7976 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
7977 connector->base.base.id,
7978 drm_get_connector_name(&connector->base));
7979 }
7980
7981
7982 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02007983 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02007984 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02007985 }
Daniel Vetter50f56112012-07-02 09:35:43 +02007986
Daniel Vetter9a935852012-07-05 22:34:27 +02007987 /* Disable all disconnected encoders. */
7988 if (connector->base.status == connector_status_disconnected)
7989 connector->new_encoder = NULL;
7990 }
7991 /* connector->new_encoder is now updated for all connectors. */
7992
7993 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02007994 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02007995 list_for_each_entry(connector, &dev->mode_config.connector_list,
7996 base.head) {
7997 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02007998 continue;
7999
Daniel Vetter9a935852012-07-05 22:34:27 +02008000 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008001
8002 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008003 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008004 new_crtc = set->crtc;
8005 }
8006
8007 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008008 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8009 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008010 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008011 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008012 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8013
8014 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8015 connector->base.base.id,
8016 drm_get_connector_name(&connector->base),
8017 new_crtc->base.id);
8018 }
8019
8020 /* Check for any encoders that needs to be disabled. */
8021 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8022 base.head) {
8023 list_for_each_entry(connector,
8024 &dev->mode_config.connector_list,
8025 base.head) {
8026 if (connector->new_encoder == encoder) {
8027 WARN_ON(!connector->new_encoder->new_crtc);
8028
8029 goto next_encoder;
8030 }
8031 }
8032 encoder->new_crtc = NULL;
8033next_encoder:
8034 /* Only now check for crtc changes so we don't miss encoders
8035 * that will be disabled. */
8036 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008037 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008038 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008039 }
8040 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008041 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008042
Daniel Vetter2e431052012-07-04 22:42:15 +02008043 return 0;
8044}
8045
8046static int intel_crtc_set_config(struct drm_mode_set *set)
8047{
8048 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008049 struct drm_mode_set save_set;
8050 struct intel_set_config *config;
8051 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008052
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008053 BUG_ON(!set);
8054 BUG_ON(!set->crtc);
8055 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008056
8057 if (!set->mode)
8058 set->fb = NULL;
8059
Daniel Vetter431e50f2012-07-10 17:53:42 +02008060 /* The fb helper likes to play gross jokes with ->mode_set_config.
8061 * Unfortunately the crtc helper doesn't do much at all for this case,
8062 * so we have to cope with this madness until the fb helper is fixed up. */
8063 if (set->fb && set->num_connectors == 0)
8064 return 0;
8065
Daniel Vetter2e431052012-07-04 22:42:15 +02008066 if (set->fb) {
8067 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8068 set->crtc->base.id, set->fb->base.id,
8069 (int)set->num_connectors, set->x, set->y);
8070 } else {
8071 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008072 }
8073
8074 dev = set->crtc->dev;
8075
8076 ret = -ENOMEM;
8077 config = kzalloc(sizeof(*config), GFP_KERNEL);
8078 if (!config)
8079 goto out_config;
8080
8081 ret = intel_set_config_save_state(dev, config);
8082 if (ret)
8083 goto out_config;
8084
8085 save_set.crtc = set->crtc;
8086 save_set.mode = &set->crtc->mode;
8087 save_set.x = set->crtc->x;
8088 save_set.y = set->crtc->y;
8089 save_set.fb = set->crtc->fb;
8090
8091 /* Compute whether we need a full modeset, only an fb base update or no
8092 * change at all. In the future we might also check whether only the
8093 * mode changed, e.g. for LVDS where we only change the panel fitter in
8094 * such cases. */
8095 intel_set_config_compute_mode_changes(set, config);
8096
Daniel Vetter9a935852012-07-05 22:34:27 +02008097 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008098 if (ret)
8099 goto fail;
8100
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008101 if (config->mode_changed) {
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008102 if (set->mode) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008103 DRM_DEBUG_KMS("attempting to set mode from"
8104 " userspace\n");
8105 drm_mode_debug_printmodeline(set->mode);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008106 }
8107
8108 if (!intel_set_mode(set->crtc, set->mode,
8109 set->x, set->y, set->fb)) {
8110 DRM_ERROR("failed to set mode on [CRTC:%d]\n",
8111 set->crtc->base.id);
8112 ret = -EINVAL;
8113 goto fail;
8114 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008115 } else if (config->fb_changed) {
Daniel Vetter4f660f42012-07-02 09:47:37 +02008116 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008117 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008118 }
8119
Daniel Vetterd9e55602012-07-04 22:16:09 +02008120 intel_set_config_free(config);
8121
Daniel Vetter50f56112012-07-02 09:35:43 +02008122 return 0;
8123
8124fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008125 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008126
8127 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008128 if (config->mode_changed &&
Daniel Vettera6778b32012-07-02 09:56:42 +02008129 !intel_set_mode(save_set.crtc, save_set.mode,
8130 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008131 DRM_ERROR("failed to restore config after modeset failure\n");
8132
Daniel Vetterd9e55602012-07-04 22:16:09 +02008133out_config:
8134 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008135 return ret;
8136}
8137
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008138static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008139 .cursor_set = intel_crtc_cursor_set,
8140 .cursor_move = intel_crtc_cursor_move,
8141 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008142 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008143 .destroy = intel_crtc_destroy,
8144 .page_flip = intel_crtc_page_flip,
8145};
8146
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008147static void intel_cpu_pll_init(struct drm_device *dev)
8148{
8149 if (IS_HASWELL(dev))
8150 intel_ddi_pll_init(dev);
8151}
8152
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008153static void intel_pch_pll_init(struct drm_device *dev)
8154{
8155 drm_i915_private_t *dev_priv = dev->dev_private;
8156 int i;
8157
8158 if (dev_priv->num_pch_pll == 0) {
8159 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8160 return;
8161 }
8162
8163 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8164 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8165 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8166 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8167 }
8168}
8169
Hannes Ederb358d0a2008-12-18 21:18:47 +01008170static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008171{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008172 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008173 struct intel_crtc *intel_crtc;
8174 int i;
8175
8176 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8177 if (intel_crtc == NULL)
8178 return;
8179
8180 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8181
8182 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008183 for (i = 0; i < 256; i++) {
8184 intel_crtc->lut_r[i] = i;
8185 intel_crtc->lut_g[i] = i;
8186 intel_crtc->lut_b[i] = i;
8187 }
8188
Jesse Barnes80824002009-09-10 15:28:06 -07008189 /* Swap pipes & planes for FBC on pre-965 */
8190 intel_crtc->pipe = pipe;
8191 intel_crtc->plane = pipe;
Paulo Zanonia5c961d2012-10-24 15:59:34 -02008192 intel_crtc->cpu_transcoder = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008193 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008194 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008195 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008196 }
8197
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008198 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8199 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8200 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8201 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8202
Jesse Barnes5a354202011-06-24 12:19:22 -07008203 intel_crtc->bpp = 24; /* default for pre-Ironlake */
Jesse Barnes7e7d76c2010-09-10 10:47:20 -07008204
Jesse Barnes79e53942008-11-07 14:24:08 -08008205 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008206}
8207
Carl Worth08d7b3d2009-04-29 14:43:54 -07008208int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008209 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008210{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008211 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008212 struct drm_mode_object *drmmode_obj;
8213 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008214
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008215 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8216 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008217
Daniel Vetterc05422d2009-08-11 16:05:30 +02008218 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8219 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008220
Daniel Vetterc05422d2009-08-11 16:05:30 +02008221 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008222 DRM_ERROR("no such CRTC id\n");
8223 return -EINVAL;
8224 }
8225
Daniel Vetterc05422d2009-08-11 16:05:30 +02008226 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8227 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008228
Daniel Vetterc05422d2009-08-11 16:05:30 +02008229 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008230}
8231
Daniel Vetter66a92782012-07-12 20:08:18 +02008232static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008233{
Daniel Vetter66a92782012-07-12 20:08:18 +02008234 struct drm_device *dev = encoder->base.dev;
8235 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008236 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008237 int entry = 0;
8238
Daniel Vetter66a92782012-07-12 20:08:18 +02008239 list_for_each_entry(source_encoder,
8240 &dev->mode_config.encoder_list, base.head) {
8241
8242 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008243 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008244
8245 /* Intel hw has only one MUX where enocoders could be cloned. */
8246 if (encoder->cloneable && source_encoder->cloneable)
8247 index_mask |= (1 << entry);
8248
Jesse Barnes79e53942008-11-07 14:24:08 -08008249 entry++;
8250 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008251
Jesse Barnes79e53942008-11-07 14:24:08 -08008252 return index_mask;
8253}
8254
Chris Wilson4d302442010-12-14 19:21:29 +00008255static bool has_edp_a(struct drm_device *dev)
8256{
8257 struct drm_i915_private *dev_priv = dev->dev_private;
8258
8259 if (!IS_MOBILE(dev))
8260 return false;
8261
8262 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8263 return false;
8264
8265 if (IS_GEN5(dev) &&
8266 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8267 return false;
8268
8269 return true;
8270}
8271
Jesse Barnes79e53942008-11-07 14:24:08 -08008272static void intel_setup_outputs(struct drm_device *dev)
8273{
Eric Anholt725e30a2009-01-22 13:01:02 -08008274 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008275 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008276 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008277 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008278
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008279 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008280 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8281 /* disable the panel fitter on everything but LVDS */
8282 I915_WRITE(PFIT_CONTROL, 0);
8283 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008284
Eric Anholtbad720f2009-10-22 16:11:14 -07008285 if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008286 dpd_is_edp = intel_dpd_is_edp(dev);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008287
Chris Wilson4d302442010-12-14 19:21:29 +00008288 if (has_edp_a(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008289 intel_dp_init(dev, DP_A, PORT_A);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08008290
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008291 if (dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008292 intel_dp_init(dev, PCH_DP_D, PORT_D);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008293 }
8294
8295 intel_crt_init(dev);
8296
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008297 if (IS_HASWELL(dev)) {
8298 int found;
8299
8300 /* Haswell uses DDI functions to detect digital outputs */
8301 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8302 /* DDI A only supports eDP */
8303 if (found)
8304 intel_ddi_init(dev, PORT_A);
8305
8306 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8307 * register */
8308 found = I915_READ(SFUSE_STRAP);
8309
8310 if (found & SFUSE_STRAP_DDIB_DETECTED)
8311 intel_ddi_init(dev, PORT_B);
8312 if (found & SFUSE_STRAP_DDIC_DETECTED)
8313 intel_ddi_init(dev, PORT_C);
8314 if (found & SFUSE_STRAP_DDID_DETECTED)
8315 intel_ddi_init(dev, PORT_D);
8316 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008317 int found;
8318
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008319 if (I915_READ(HDMIB) & PORT_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008320 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008321 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008322 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008323 intel_hdmi_init(dev, HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008324 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008325 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008326 }
8327
8328 if (I915_READ(HDMIC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008329 intel_hdmi_init(dev, HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008330
Jesse Barnesb708a1d2012-06-11 14:39:56 -04008331 if (!dpd_is_edp && I915_READ(HDMID) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008332 intel_hdmi_init(dev, HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008333
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008334 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008335 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008336
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008337 if (!dpd_is_edp && (I915_READ(PCH_DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008338 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008339 } else if (IS_VALLEYVIEW(dev)) {
8340 int found;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008341
Gajanan Bhat19c03922012-09-27 19:13:07 +05308342 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
8343 if (I915_READ(DP_C) & DP_DETECTED)
8344 intel_dp_init(dev, DP_C, PORT_C);
8345
Jesse Barnes4a87d652012-06-15 11:55:16 -07008346 if (I915_READ(SDVOB) & PORT_DETECTED) {
8347 /* SDVOB multiplex with HDMIB */
8348 found = intel_sdvo_init(dev, SDVOB, true);
8349 if (!found)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008350 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008351 if (!found && (I915_READ(DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008352 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008353 }
8354
8355 if (I915_READ(SDVOC) & PORT_DETECTED)
Daniel Vetter08d644a2012-07-12 20:19:59 +02008356 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008357
Zhenyu Wang103a1962009-11-27 11:44:36 +08008358 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008359 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008360
Eric Anholt725e30a2009-01-22 13:01:02 -08008361 if (I915_READ(SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008362 DRM_DEBUG_KMS("probing SDVOB\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008363 found = intel_sdvo_init(dev, SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008364 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8365 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008366 intel_hdmi_init(dev, SDVOB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008367 }
Ma Ling27185ae2009-08-24 13:50:23 +08008368
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008369 if (!found && SUPPORTS_INTEGRATED_DP(dev)) {
8370 DRM_DEBUG_KMS("probing DP_B\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008371 intel_dp_init(dev, DP_B, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008372 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008373 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008374
8375 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008376
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008377 if (I915_READ(SDVOB) & SDVO_DETECTED) {
8378 DRM_DEBUG_KMS("probing SDVOC\n");
Daniel Vettereef4eac2012-03-23 23:43:35 +01008379 found = intel_sdvo_init(dev, SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008380 }
Ma Ling27185ae2009-08-24 13:50:23 +08008381
8382 if (!found && (I915_READ(SDVOC) & SDVO_DETECTED)) {
8383
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008384 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8385 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Daniel Vetter08d644a2012-07-12 20:19:59 +02008386 intel_hdmi_init(dev, SDVOC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008387 }
8388 if (SUPPORTS_INTEGRATED_DP(dev)) {
8389 DRM_DEBUG_KMS("probing DP_C\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008390 intel_dp_init(dev, DP_C, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008391 }
Eric Anholt725e30a2009-01-22 13:01:02 -08008392 }
Ma Ling27185ae2009-08-24 13:50:23 +08008393
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008394 if (SUPPORTS_INTEGRATED_DP(dev) &&
8395 (I915_READ(DP_D) & DP_DETECTED)) {
8396 DRM_DEBUG_KMS("probing DP_D\n");
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008397 intel_dp_init(dev, DP_D, PORT_D);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008398 }
Eric Anholtbad720f2009-10-22 16:11:14 -07008399 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008400 intel_dvo_init(dev);
8401
Zhenyu Wang103a1962009-11-27 11:44:36 +08008402 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008403 intel_tv_init(dev);
8404
Chris Wilson4ef69c72010-09-09 15:14:28 +01008405 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8406 encoder->base.possible_crtcs = encoder->crtc_mask;
8407 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008408 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008409 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008410
Paulo Zanoni40579ab2012-07-03 15:57:33 -03008411 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Keith Packard9fb526d2011-09-26 22:24:57 -07008412 ironlake_init_pch_refclk(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008413}
8414
8415static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8416{
8417 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008418
8419 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008420 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008421
8422 kfree(intel_fb);
8423}
8424
8425static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008426 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008427 unsigned int *handle)
8428{
8429 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008430 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008431
Chris Wilson05394f32010-11-08 19:18:58 +00008432 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008433}
8434
8435static const struct drm_framebuffer_funcs intel_fb_funcs = {
8436 .destroy = intel_user_framebuffer_destroy,
8437 .create_handle = intel_user_framebuffer_create_handle,
8438};
8439
Dave Airlie38651672010-03-30 05:34:13 +00008440int intel_framebuffer_init(struct drm_device *dev,
8441 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008442 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008443 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008444{
Jesse Barnes79e53942008-11-07 14:24:08 -08008445 int ret;
8446
Chris Wilson05394f32010-11-08 19:18:58 +00008447 if (obj->tiling_mode == I915_TILING_Y)
Chris Wilson57cd6502010-08-08 12:34:44 +01008448 return -EINVAL;
8449
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008450 if (mode_cmd->pitches[0] & 63)
Chris Wilson57cd6502010-08-08 12:34:44 +01008451 return -EINVAL;
8452
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008453 /* FIXME <= Gen4 stride limits are bit unclear */
8454 if (mode_cmd->pitches[0] > 32768)
8455 return -EINVAL;
8456
8457 if (obj->tiling_mode != I915_TILING_NONE &&
8458 mode_cmd->pitches[0] != obj->stride)
8459 return -EINVAL;
8460
Ville Syrjälä57779d02012-10-31 17:50:14 +02008461 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008462 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008463 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008464 case DRM_FORMAT_RGB565:
8465 case DRM_FORMAT_XRGB8888:
8466 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008467 break;
8468 case DRM_FORMAT_XRGB1555:
8469 case DRM_FORMAT_ARGB1555:
8470 if (INTEL_INFO(dev)->gen > 3)
8471 return -EINVAL;
8472 break;
8473 case DRM_FORMAT_XBGR8888:
8474 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008475 case DRM_FORMAT_XRGB2101010:
8476 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008477 case DRM_FORMAT_XBGR2101010:
8478 case DRM_FORMAT_ABGR2101010:
8479 if (INTEL_INFO(dev)->gen < 4)
8480 return -EINVAL;
Jesse Barnesb5626742011-06-24 12:19:27 -07008481 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008482 case DRM_FORMAT_YUYV:
8483 case DRM_FORMAT_UYVY:
8484 case DRM_FORMAT_YVYU:
8485 case DRM_FORMAT_VYUY:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008486 if (INTEL_INFO(dev)->gen < 6)
8487 return -EINVAL;
Chris Wilson57cd6502010-08-08 12:34:44 +01008488 break;
8489 default:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008490 DRM_DEBUG_KMS("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008491 return -EINVAL;
8492 }
8493
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008494 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8495 if (mode_cmd->offsets[0] != 0)
8496 return -EINVAL;
8497
Jesse Barnes79e53942008-11-07 14:24:08 -08008498 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8499 if (ret) {
8500 DRM_ERROR("framebuffer init failed %d\n", ret);
8501 return ret;
8502 }
8503
8504 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -08008505 intel_fb->obj = obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008506 return 0;
8507}
8508
Jesse Barnes79e53942008-11-07 14:24:08 -08008509static struct drm_framebuffer *
8510intel_user_framebuffer_create(struct drm_device *dev,
8511 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008512 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008513{
Chris Wilson05394f32010-11-08 19:18:58 +00008514 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008515
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008516 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8517 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008518 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008519 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008520
Chris Wilsond2dff872011-04-19 08:36:26 +01008521 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008522}
8523
Jesse Barnes79e53942008-11-07 14:24:08 -08008524static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008525 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008526 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008527};
8528
Jesse Barnese70236a2009-09-21 10:42:27 -07008529/* Set up chip specific display functions */
8530static void intel_init_display(struct drm_device *dev)
8531{
8532 struct drm_i915_private *dev_priv = dev->dev_private;
8533
8534 /* We always want a DPMS function */
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008535 if (IS_HASWELL(dev)) {
8536 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008537 dev_priv->display.crtc_enable = haswell_crtc_enable;
8538 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008539 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008540 dev_priv->display.update_plane = ironlake_update_plane;
8541 } else if (HAS_PCH_SPLIT(dev)) {
Eric Anholtf564048e2011-03-30 13:01:02 -07008542 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008543 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8544 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008545 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008546 dev_priv->display.update_plane = ironlake_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008547 } else {
Eric Anholtf564048e2011-03-30 13:01:02 -07008548 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008549 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8550 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008551 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008552 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008553 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008554
Jesse Barnese70236a2009-09-21 10:42:27 -07008555 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008556 if (IS_VALLEYVIEW(dev))
8557 dev_priv->display.get_display_clock_speed =
8558 valleyview_get_display_clock_speed;
8559 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008560 dev_priv->display.get_display_clock_speed =
8561 i945_get_display_clock_speed;
8562 else if (IS_I915G(dev))
8563 dev_priv->display.get_display_clock_speed =
8564 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008565 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008566 dev_priv->display.get_display_clock_speed =
8567 i9xx_misc_get_display_clock_speed;
8568 else if (IS_I915GM(dev))
8569 dev_priv->display.get_display_clock_speed =
8570 i915gm_get_display_clock_speed;
8571 else if (IS_I865G(dev))
8572 dev_priv->display.get_display_clock_speed =
8573 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008574 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008575 dev_priv->display.get_display_clock_speed =
8576 i855_get_display_clock_speed;
8577 else /* 852, 830 */
8578 dev_priv->display.get_display_clock_speed =
8579 i830_get_display_clock_speed;
8580
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008581 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008582 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008583 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008584 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008585 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008586 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008587 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008588 } else if (IS_IVYBRIDGE(dev)) {
8589 /* FIXME: detect B0+ stepping and use auto training */
8590 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008591 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008592 dev_priv->display.modeset_global_resources =
8593 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008594 } else if (IS_HASWELL(dev)) {
8595 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008596 dev_priv->display.write_eld = haswell_write_eld;
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008597 } else
8598 dev_priv->display.update_wm = NULL;
Jesse Barnes6067aae2011-04-28 15:04:31 -07008599 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008600 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008601 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008602
8603 /* Default just returns -ENODEV to indicate unsupported */
8604 dev_priv->display.queue_flip = intel_default_queue_flip;
8605
8606 switch (INTEL_INFO(dev)->gen) {
8607 case 2:
8608 dev_priv->display.queue_flip = intel_gen2_queue_flip;
8609 break;
8610
8611 case 3:
8612 dev_priv->display.queue_flip = intel_gen3_queue_flip;
8613 break;
8614
8615 case 4:
8616 case 5:
8617 dev_priv->display.queue_flip = intel_gen4_queue_flip;
8618 break;
8619
8620 case 6:
8621 dev_priv->display.queue_flip = intel_gen6_queue_flip;
8622 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07008623 case 7:
8624 dev_priv->display.queue_flip = intel_gen7_queue_flip;
8625 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008626 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008627}
8628
Jesse Barnesb690e962010-07-19 13:53:12 -07008629/*
8630 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
8631 * resume, or other times. This quirk makes sure that's the case for
8632 * affected systems.
8633 */
Akshay Joshi0206e352011-08-16 15:34:10 -04008634static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07008635{
8636 struct drm_i915_private *dev_priv = dev->dev_private;
8637
8638 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008639 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008640}
8641
Keith Packard435793d2011-07-12 14:56:22 -07008642/*
8643 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
8644 */
8645static void quirk_ssc_force_disable(struct drm_device *dev)
8646{
8647 struct drm_i915_private *dev_priv = dev->dev_private;
8648 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008649 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07008650}
8651
Carsten Emde4dca20e2012-03-15 15:56:26 +01008652/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01008653 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
8654 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01008655 */
8656static void quirk_invert_brightness(struct drm_device *dev)
8657{
8658 struct drm_i915_private *dev_priv = dev->dev_private;
8659 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02008660 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07008661}
8662
8663struct intel_quirk {
8664 int device;
8665 int subsystem_vendor;
8666 int subsystem_device;
8667 void (*hook)(struct drm_device *dev);
8668};
8669
Ben Widawskyc43b5632012-04-16 14:07:40 -07008670static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07008671 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04008672 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07008673
Jesse Barnesb690e962010-07-19 13:53:12 -07008674 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
8675 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
8676
Jesse Barnesb690e962010-07-19 13:53:12 -07008677 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
8678 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
8679
Daniel Vetterccd0d362012-10-10 23:13:59 +02008680 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07008681 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02008682 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07008683
8684 /* Lenovo U160 cannot use SSC on LVDS */
8685 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02008686
8687 /* Sony Vaio Y cannot use SSC on LVDS */
8688 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01008689
8690 /* Acer Aspire 5734Z must invert backlight brightness */
8691 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07008692};
8693
8694static void intel_init_quirks(struct drm_device *dev)
8695{
8696 struct pci_dev *d = dev->pdev;
8697 int i;
8698
8699 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
8700 struct intel_quirk *q = &intel_quirks[i];
8701
8702 if (d->device == q->device &&
8703 (d->subsystem_vendor == q->subsystem_vendor ||
8704 q->subsystem_vendor == PCI_ANY_ID) &&
8705 (d->subsystem_device == q->subsystem_device ||
8706 q->subsystem_device == PCI_ANY_ID))
8707 q->hook(dev);
8708 }
8709}
8710
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008711/* Disable the VGA plane that we never use */
8712static void i915_disable_vga(struct drm_device *dev)
8713{
8714 struct drm_i915_private *dev_priv = dev->dev_private;
8715 u8 sr1;
8716 u32 vga_reg;
8717
8718 if (HAS_PCH_SPLIT(dev))
8719 vga_reg = CPU_VGACNTRL;
8720 else
8721 vga_reg = VGACNTRL;
8722
8723 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07008724 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008725 sr1 = inb(VGA_SR_DATA);
8726 outb(sr1 | 1<<5, VGA_SR_DATA);
8727 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
8728 udelay(300);
8729
8730 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
8731 POSTING_READ(vga_reg);
8732}
8733
Daniel Vetterf8175862012-04-10 15:50:11 +02008734void intel_modeset_init_hw(struct drm_device *dev)
8735{
Eugeni Dodonov0232e922012-07-06 15:42:36 -03008736 /* We attempt to init the necessary power wells early in the initialization
8737 * time, so the subsystems that expect power to be enabled can work.
8738 */
8739 intel_init_power_wells(dev);
8740
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03008741 intel_prepare_ddi(dev);
8742
Daniel Vetterf8175862012-04-10 15:50:11 +02008743 intel_init_clock_gating(dev);
8744
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008745 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02008746 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02008747 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02008748}
8749
Jesse Barnes79e53942008-11-07 14:24:08 -08008750void intel_modeset_init(struct drm_device *dev)
8751{
Jesse Barnes652c3932009-08-17 13:31:43 -07008752 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08008753 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08008754
8755 drm_mode_config_init(dev);
8756
8757 dev->mode_config.min_width = 0;
8758 dev->mode_config.min_height = 0;
8759
Dave Airlie019d96c2011-09-29 16:20:42 +01008760 dev->mode_config.preferred_depth = 24;
8761 dev->mode_config.prefer_shadow = 1;
8762
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02008763 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08008764
Jesse Barnesb690e962010-07-19 13:53:12 -07008765 intel_init_quirks(dev);
8766
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03008767 intel_init_pm(dev);
8768
Jesse Barnese70236a2009-09-21 10:42:27 -07008769 intel_init_display(dev);
8770
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008771 if (IS_GEN2(dev)) {
8772 dev->mode_config.max_width = 2048;
8773 dev->mode_config.max_height = 2048;
8774 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07008775 dev->mode_config.max_width = 4096;
8776 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08008777 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01008778 dev->mode_config.max_width = 8192;
8779 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08008780 }
Daniel Vetterdd2757f2012-06-07 15:55:57 +02008781 dev->mode_config.fb_base = dev_priv->mm.gtt_base_addr;
Jesse Barnes79e53942008-11-07 14:24:08 -08008782
Zhao Yakui28c97732009-10-09 11:39:41 +08008783 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Dave Airliea3524f12010-06-06 18:59:41 +10008784 dev_priv->num_pipe, dev_priv->num_pipe > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08008785
Dave Airliea3524f12010-06-06 18:59:41 +10008786 for (i = 0; i < dev_priv->num_pipe; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008787 intel_crtc_init(dev, i);
Jesse Barnes00c2064b2012-01-13 15:48:39 -08008788 ret = intel_plane_init(dev, i);
8789 if (ret)
8790 DRM_DEBUG_KMS("plane %d init failed: %d\n", i, ret);
Jesse Barnes79e53942008-11-07 14:24:08 -08008791 }
8792
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008793 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008794 intel_pch_pll_init(dev);
8795
Jesse Barnes9cce37f2010-08-13 15:11:26 -07008796 /* Just disable it once at startup */
8797 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008798 intel_setup_outputs(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01008799}
8800
Daniel Vetter24929352012-07-02 20:28:59 +02008801static void
8802intel_connector_break_all_links(struct intel_connector *connector)
8803{
8804 connector->base.dpms = DRM_MODE_DPMS_OFF;
8805 connector->base.encoder = NULL;
8806 connector->encoder->connectors_active = false;
8807 connector->encoder->base.crtc = NULL;
8808}
8809
Daniel Vetter7fad7982012-07-04 17:51:47 +02008810static void intel_enable_pipe_a(struct drm_device *dev)
8811{
8812 struct intel_connector *connector;
8813 struct drm_connector *crt = NULL;
8814 struct intel_load_detect_pipe load_detect_temp;
8815
8816 /* We can't just switch on the pipe A, we need to set things up with a
8817 * proper mode and output configuration. As a gross hack, enable pipe A
8818 * by enabling the load detect pipe once. */
8819 list_for_each_entry(connector,
8820 &dev->mode_config.connector_list,
8821 base.head) {
8822 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
8823 crt = &connector->base;
8824 break;
8825 }
8826 }
8827
8828 if (!crt)
8829 return;
8830
8831 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
8832 intel_release_load_detect_pipe(crt, &load_detect_temp);
8833
8834
8835}
8836
Daniel Vetterfa555832012-10-10 23:14:00 +02008837static bool
8838intel_check_plane_mapping(struct intel_crtc *crtc)
8839{
8840 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
8841 u32 reg, val;
8842
8843 if (dev_priv->num_pipe == 1)
8844 return true;
8845
8846 reg = DSPCNTR(!crtc->plane);
8847 val = I915_READ(reg);
8848
8849 if ((val & DISPLAY_PLANE_ENABLE) &&
8850 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
8851 return false;
8852
8853 return true;
8854}
8855
Daniel Vetter24929352012-07-02 20:28:59 +02008856static void intel_sanitize_crtc(struct intel_crtc *crtc)
8857{
8858 struct drm_device *dev = crtc->base.dev;
8859 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02008860 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02008861
Daniel Vetter24929352012-07-02 20:28:59 +02008862 /* Clear any frame start delays used for debugging left by the BIOS */
Paulo Zanoni702e7a52012-10-23 18:29:59 -02008863 reg = PIPECONF(crtc->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02008864 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
8865
8866 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02008867 * disable the crtc (and hence change the state) if it is wrong. Note
8868 * that gen4+ has a fixed plane -> pipe mapping. */
8869 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02008870 struct intel_connector *connector;
8871 bool plane;
8872
Daniel Vetter24929352012-07-02 20:28:59 +02008873 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
8874 crtc->base.base.id);
8875
8876 /* Pipe has the wrong plane attached and the plane is active.
8877 * Temporarily change the plane mapping and disable everything
8878 * ... */
8879 plane = crtc->plane;
8880 crtc->plane = !plane;
8881 dev_priv->display.crtc_disable(&crtc->base);
8882 crtc->plane = plane;
8883
8884 /* ... and break all links. */
8885 list_for_each_entry(connector, &dev->mode_config.connector_list,
8886 base.head) {
8887 if (connector->encoder->base.crtc != &crtc->base)
8888 continue;
8889
8890 intel_connector_break_all_links(connector);
8891 }
8892
8893 WARN_ON(crtc->active);
8894 crtc->base.enabled = false;
8895 }
Daniel Vetter24929352012-07-02 20:28:59 +02008896
Daniel Vetter7fad7982012-07-04 17:51:47 +02008897 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
8898 crtc->pipe == PIPE_A && !crtc->active) {
8899 /* BIOS forgot to enable pipe A, this mostly happens after
8900 * resume. Force-enable the pipe to fix this, the update_dpms
8901 * call below we restore the pipe to the right state, but leave
8902 * the required bits on. */
8903 intel_enable_pipe_a(dev);
8904 }
8905
Daniel Vetter24929352012-07-02 20:28:59 +02008906 /* Adjust the state of the output pipe according to whether we
8907 * have active connectors/encoders. */
8908 intel_crtc_update_dpms(&crtc->base);
8909
8910 if (crtc->active != crtc->base.enabled) {
8911 struct intel_encoder *encoder;
8912
8913 /* This can happen either due to bugs in the get_hw_state
8914 * functions or because the pipe is force-enabled due to the
8915 * pipe A quirk. */
8916 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
8917 crtc->base.base.id,
8918 crtc->base.enabled ? "enabled" : "disabled",
8919 crtc->active ? "enabled" : "disabled");
8920
8921 crtc->base.enabled = crtc->active;
8922
8923 /* Because we only establish the connector -> encoder ->
8924 * crtc links if something is active, this means the
8925 * crtc is now deactivated. Break the links. connector
8926 * -> encoder links are only establish when things are
8927 * actually up, hence no need to break them. */
8928 WARN_ON(crtc->active);
8929
8930 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
8931 WARN_ON(encoder->connectors_active);
8932 encoder->base.crtc = NULL;
8933 }
8934 }
8935}
8936
8937static void intel_sanitize_encoder(struct intel_encoder *encoder)
8938{
8939 struct intel_connector *connector;
8940 struct drm_device *dev = encoder->base.dev;
8941
8942 /* We need to check both for a crtc link (meaning that the
8943 * encoder is active and trying to read from a pipe) and the
8944 * pipe itself being active. */
8945 bool has_active_crtc = encoder->base.crtc &&
8946 to_intel_crtc(encoder->base.crtc)->active;
8947
8948 if (encoder->connectors_active && !has_active_crtc) {
8949 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
8950 encoder->base.base.id,
8951 drm_get_encoder_name(&encoder->base));
8952
8953 /* Connector is active, but has no active pipe. This is
8954 * fallout from our resume register restoring. Disable
8955 * the encoder manually again. */
8956 if (encoder->base.crtc) {
8957 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
8958 encoder->base.base.id,
8959 drm_get_encoder_name(&encoder->base));
8960 encoder->disable(encoder);
8961 }
8962
8963 /* Inconsistent output/port/pipe state happens presumably due to
8964 * a bug in one of the get_hw_state functions. Or someplace else
8965 * in our code, like the register restore mess on resume. Clamp
8966 * things to off as a safer default. */
8967 list_for_each_entry(connector,
8968 &dev->mode_config.connector_list,
8969 base.head) {
8970 if (connector->encoder != encoder)
8971 continue;
8972
8973 intel_connector_break_all_links(connector);
8974 }
8975 }
8976 /* Enabled encoders without active connectors will be fixed in
8977 * the crtc fixup. */
8978}
8979
8980/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
8981 * and i915 state tracking structures. */
8982void intel_modeset_setup_hw_state(struct drm_device *dev)
8983{
8984 struct drm_i915_private *dev_priv = dev->dev_private;
8985 enum pipe pipe;
8986 u32 tmp;
8987 struct intel_crtc *crtc;
8988 struct intel_encoder *encoder;
8989 struct intel_connector *connector;
8990
Paulo Zanonie28d54c2012-10-24 16:09:25 -02008991 if (IS_HASWELL(dev)) {
8992 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8993
8994 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8995 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8996 case TRANS_DDI_EDP_INPUT_A_ON:
8997 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8998 pipe = PIPE_A;
8999 break;
9000 case TRANS_DDI_EDP_INPUT_B_ONOFF:
9001 pipe = PIPE_B;
9002 break;
9003 case TRANS_DDI_EDP_INPUT_C_ONOFF:
9004 pipe = PIPE_C;
9005 break;
9006 }
9007
9008 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9009 crtc->cpu_transcoder = TRANSCODER_EDP;
9010
9011 DRM_DEBUG_KMS("Pipe %c using transcoder EDP\n",
9012 pipe_name(pipe));
9013 }
9014 }
9015
Daniel Vetter24929352012-07-02 20:28:59 +02009016 for_each_pipe(pipe) {
9017 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9018
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009019 tmp = I915_READ(PIPECONF(crtc->cpu_transcoder));
Daniel Vetter24929352012-07-02 20:28:59 +02009020 if (tmp & PIPECONF_ENABLE)
9021 crtc->active = true;
9022 else
9023 crtc->active = false;
9024
9025 crtc->base.enabled = crtc->active;
9026
9027 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9028 crtc->base.base.id,
9029 crtc->active ? "enabled" : "disabled");
9030 }
9031
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009032 if (IS_HASWELL(dev))
9033 intel_ddi_setup_hw_pll_state(dev);
9034
Daniel Vetter24929352012-07-02 20:28:59 +02009035 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9036 base.head) {
9037 pipe = 0;
9038
9039 if (encoder->get_hw_state(encoder, &pipe)) {
9040 encoder->base.crtc =
9041 dev_priv->pipe_to_crtc_mapping[pipe];
9042 } else {
9043 encoder->base.crtc = NULL;
9044 }
9045
9046 encoder->connectors_active = false;
9047 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9048 encoder->base.base.id,
9049 drm_get_encoder_name(&encoder->base),
9050 encoder->base.crtc ? "enabled" : "disabled",
9051 pipe);
9052 }
9053
9054 list_for_each_entry(connector, &dev->mode_config.connector_list,
9055 base.head) {
9056 if (connector->get_hw_state(connector)) {
9057 connector->base.dpms = DRM_MODE_DPMS_ON;
9058 connector->encoder->connectors_active = true;
9059 connector->base.encoder = &connector->encoder->base;
9060 } else {
9061 connector->base.dpms = DRM_MODE_DPMS_OFF;
9062 connector->base.encoder = NULL;
9063 }
9064 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9065 connector->base.base.id,
9066 drm_get_connector_name(&connector->base),
9067 connector->base.encoder ? "enabled" : "disabled");
9068 }
9069
9070 /* HW state is read out, now we need to sanitize this mess. */
9071 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9072 base.head) {
9073 intel_sanitize_encoder(encoder);
9074 }
9075
9076 for_each_pipe(pipe) {
9077 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9078 intel_sanitize_crtc(crtc);
9079 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009080
9081 intel_modeset_update_staged_output_state(dev);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009082
9083 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009084
9085 drm_mode_config_reset(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009086}
9087
Chris Wilson2c7111d2011-03-29 10:40:27 +01009088void intel_modeset_gem_init(struct drm_device *dev)
9089{
Chris Wilson1833b132012-05-09 11:56:28 +01009090 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009091
9092 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009093
9094 intel_modeset_setup_hw_state(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009095}
9096
9097void intel_modeset_cleanup(struct drm_device *dev)
9098{
Jesse Barnes652c3932009-08-17 13:31:43 -07009099 struct drm_i915_private *dev_priv = dev->dev_private;
9100 struct drm_crtc *crtc;
9101 struct intel_crtc *intel_crtc;
9102
Keith Packardf87ea762010-10-03 19:36:26 -07009103 drm_kms_helper_poll_fini(dev);
Jesse Barnes652c3932009-08-17 13:31:43 -07009104 mutex_lock(&dev->struct_mutex);
9105
Jesse Barnes723bfd72010-10-07 16:01:13 -07009106 intel_unregister_dsm_handler();
9107
9108
Jesse Barnes652c3932009-08-17 13:31:43 -07009109 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9110 /* Skip inactive CRTCs */
9111 if (!crtc->fb)
9112 continue;
9113
9114 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009115 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009116 }
9117
Chris Wilson973d04f2011-07-08 12:22:37 +01009118 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009119
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009120 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009121
Daniel Vetter930ebb42012-06-29 23:32:16 +02009122 ironlake_teardown_rc6(dev);
9123
Jesse Barnes57f350b2012-03-28 13:39:25 -07009124 if (IS_VALLEYVIEW(dev))
9125 vlv_init_dpio(dev);
9126
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009127 mutex_unlock(&dev->struct_mutex);
9128
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009129 /* Disable the irq before mode object teardown, for the irq might
9130 * enqueue unpin/hotplug work. */
9131 drm_irq_uninstall(dev);
9132 cancel_work_sync(&dev_priv->hotplug_work);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02009133 cancel_work_sync(&dev_priv->rps.work);
Daniel Vetter6c0d93502010-08-20 18:26:46 +02009134
Chris Wilson1630fe72011-07-08 12:22:42 +01009135 /* flush any delayed tasks or pending work */
9136 flush_scheduled_work();
9137
Jesse Barnes79e53942008-11-07 14:24:08 -08009138 drm_mode_config_cleanup(dev);
9139}
9140
Dave Airlie28d52042009-09-21 14:33:58 +10009141/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009142 * Return which encoder is currently attached for connector.
9143 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009144struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009145{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009146 return &intel_attached_encoder(connector)->base;
9147}
Jesse Barnes79e53942008-11-07 14:24:08 -08009148
Chris Wilsondf0e9242010-09-09 16:20:55 +01009149void intel_connector_attach_encoder(struct intel_connector *connector,
9150 struct intel_encoder *encoder)
9151{
9152 connector->encoder = encoder;
9153 drm_mode_connector_attach_encoder(&connector->base,
9154 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009155}
Dave Airlie28d52042009-09-21 14:33:58 +10009156
9157/*
9158 * set vga decode state - true == enable VGA decode
9159 */
9160int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9161{
9162 struct drm_i915_private *dev_priv = dev->dev_private;
9163 u16 gmch_ctrl;
9164
9165 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9166 if (state)
9167 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9168 else
9169 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9170 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9171 return 0;
9172}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009173
9174#ifdef CONFIG_DEBUG_FS
9175#include <linux/seq_file.h>
9176
9177struct intel_display_error_state {
9178 struct intel_cursor_error_state {
9179 u32 control;
9180 u32 position;
9181 u32 base;
9182 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009183 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009184
9185 struct intel_pipe_error_state {
9186 u32 conf;
9187 u32 source;
9188
9189 u32 htotal;
9190 u32 hblank;
9191 u32 hsync;
9192 u32 vtotal;
9193 u32 vblank;
9194 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009195 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009196
9197 struct intel_plane_error_state {
9198 u32 control;
9199 u32 stride;
9200 u32 size;
9201 u32 pos;
9202 u32 addr;
9203 u32 surface;
9204 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009205 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009206};
9207
9208struct intel_display_error_state *
9209intel_display_capture_error_state(struct drm_device *dev)
9210{
Akshay Joshi0206e352011-08-16 15:34:10 -04009211 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009212 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009213 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009214 int i;
9215
9216 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9217 if (error == NULL)
9218 return NULL;
9219
Damien Lespiau52331302012-08-15 19:23:25 +01009220 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009221 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
9222
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009223 error->cursor[i].control = I915_READ(CURCNTR(i));
9224 error->cursor[i].position = I915_READ(CURPOS(i));
9225 error->cursor[i].base = I915_READ(CURBASE(i));
9226
9227 error->plane[i].control = I915_READ(DSPCNTR(i));
9228 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
9229 error->plane[i].size = I915_READ(DSPSIZE(i));
Akshay Joshi0206e352011-08-16 15:34:10 -04009230 error->plane[i].pos = I915_READ(DSPPOS(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009231 error->plane[i].addr = I915_READ(DSPADDR(i));
9232 if (INTEL_INFO(dev)->gen >= 4) {
9233 error->plane[i].surface = I915_READ(DSPSURF(i));
9234 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9235 }
9236
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009237 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009238 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009239 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9240 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9241 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9242 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9243 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9244 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009245 }
9246
9247 return error;
9248}
9249
9250void
9251intel_display_print_error_state(struct seq_file *m,
9252 struct drm_device *dev,
9253 struct intel_display_error_state *error)
9254{
Damien Lespiau52331302012-08-15 19:23:25 +01009255 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009256 int i;
9257
Damien Lespiau52331302012-08-15 19:23:25 +01009258 seq_printf(m, "Num Pipes: %d\n", dev_priv->num_pipe);
9259 for_each_pipe(i) {
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009260 seq_printf(m, "Pipe [%d]:\n", i);
9261 seq_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9262 seq_printf(m, " SRC: %08x\n", error->pipe[i].source);
9263 seq_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9264 seq_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9265 seq_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9266 seq_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9267 seq_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9268 seq_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
9269
9270 seq_printf(m, "Plane [%d]:\n", i);
9271 seq_printf(m, " CNTR: %08x\n", error->plane[i].control);
9272 seq_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
9273 seq_printf(m, " SIZE: %08x\n", error->plane[i].size);
9274 seq_printf(m, " POS: %08x\n", error->plane[i].pos);
9275 seq_printf(m, " ADDR: %08x\n", error->plane[i].addr);
9276 if (INTEL_INFO(dev)->gen >= 4) {
9277 seq_printf(m, " SURF: %08x\n", error->plane[i].surface);
9278 seq_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
9279 }
9280
9281 seq_printf(m, "Cursor [%d]:\n", i);
9282 seq_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9283 seq_printf(m, " POS: %08x\n", error->cursor[i].position);
9284 seq_printf(m, " BASE: %08x\n", error->cursor[i].base);
9285 }
9286}
9287#endif