blob: a6ccd11574d03a894a6dc5da19cfc05f37176ade [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
Stephen Hemminger555382c2007-08-29 12:58:14 -070034#include <linux/aer.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070035#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030036#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070037#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070043#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080044#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070045
46#include <asm/irq.h>
47
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070048#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
49#define SKY2_VLAN_TAG_USED 1
50#endif
51
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070052#include "sky2.h"
53
54#define DRV_NAME "sky2"
Stephen Hemmingera7b850e2007-10-11 19:48:40 -070055#define DRV_VERSION "1.19"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070056#define PFX DRV_NAME " "
57
58/*
59 * The Yukon II chipset takes 64 bit command blocks (called list elements)
60 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070061 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070062 */
63
Stephen Hemminger14d02632006-09-26 11:57:43 -070064#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070066#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070077#define TX_WATCHDOG (5 * HZ)
78#define NAPI_WEIGHT 64
79#define PHY_RETRIES 1000
80
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070081#define SKY2_EEPROM_MAGIC 0x9955aabb
82
83
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070084#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
85
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070087 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
88 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080089 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070090
Stephen Hemminger793b8832005-09-14 16:06:14 -070091static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070092module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
94
Stephen Hemminger14d02632006-09-26 11:57:43 -070095static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080096module_param(copybreak, int, 0);
97MODULE_PARM_DESC(copybreak, "Receive copy threshold");
98
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080099static int disable_msi = 0;
100module_param(disable_msi, int, 0);
101MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
102
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700103static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
105 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700154 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700155};
156
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100157static void sky2_set_multicast(struct net_device *dev);
158
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800159/* Access to PHY via serial interconnect */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800160static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161{
162 int i;
163
164 gma_write16(hw, port, GM_SMI_DATA, val);
165 gma_write16(hw, port, GM_SMI_CTRL,
166 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
167
168 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800169 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
170 if (ctrl == 0xffff)
171 goto io_error;
172
173 if (!(ctrl & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return 0;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800175
176 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700177 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800178
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800179 dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800180 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800181
182io_error:
183 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
184 return -EIO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700185}
186
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800187static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700188{
189 int i;
190
Stephen Hemminger793b8832005-09-14 16:06:14 -0700191 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700192 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
193
194 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800195 u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
196 if (ctrl == 0xffff)
197 goto io_error;
198
199 if (ctrl & GM_SMI_CT_RD_VAL) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800200 *val = gma_read16(hw, port, GM_SMI_DATA);
201 return 0;
202 }
203
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800204 udelay(10);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700205 }
206
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800207 dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800208 return -ETIMEDOUT;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800209io_error:
210 dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
211 return -EIO;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800212}
213
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800214static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800215{
216 u16 v;
Stephen Hemmingeraf043aa2007-11-05 15:52:10 -0800217 __gm_phy_read(hw, port, reg, &v);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800218 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700219}
220
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800221
222static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800224 /* switch power to VCC (WA for VAUX problem) */
225 sky2_write8(hw, B0_POWER_CTRL,
226 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700227
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800228 /* disable Core Clock Division, */
229 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700230
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800231 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
232 /* enable bits are inverted */
233 sky2_write8(hw, B2_Y2_CLK_GATE,
234 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
235 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
236 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
237 else
238 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700239
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700240 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700241 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700242 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700243
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700244 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700246 pci_read_config_dword(pdev, PCI_DEV_REG4, &reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700247 /* set all bits to 0 except bits 15..12 and 8 */
248 reg &= P_ASPM_CONTROL_MSK;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700249 pci_write_config_dword(pdev, PCI_DEV_REG4, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700250
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700251 pci_read_config_dword(pdev, PCI_DEV_REG5, &reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700252 /* set all bits to 0 except bits 28 & 27 */
253 reg &= P_CTL_TIM_VMAIN_AV_MSK;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700254 pci_write_config_dword(pdev, PCI_DEV_REG5, reg);
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700255
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700256 pci_write_config_dword(pdev, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700257
258 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
259 reg = sky2_read32(hw, B2_GP_IO);
260 reg |= GLB_GPIO_STAT_RACE_DIS;
261 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700262
263 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700264 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800265}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800267static void sky2_power_aux(struct sky2_hw *hw)
268{
269 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
270 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
271 else
272 /* enable bits are inverted */
273 sky2_write8(hw, B2_Y2_CLK_GATE,
274 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
275 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
276 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
277
278 /* switch power to VAUX */
279 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
280 sky2_write8(hw, B0_POWER_CTRL,
281 (PC_VAUX_ENA | PC_VCC_ENA |
282 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700283}
284
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700285static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700286{
287 u16 reg;
288
289 /* disable all GMAC IRQ's */
290 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700292 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
293 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
294 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
295 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
296
297 reg = gma_read16(hw, port, GM_RX_CTRL);
298 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
299 gma_write16(hw, port, GM_RX_CTRL, reg);
300}
301
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700302/* flow control to advertise bits */
303static const u16 copper_fc_adv[] = {
304 [FC_NONE] = 0,
305 [FC_TX] = PHY_M_AN_ASP,
306 [FC_RX] = PHY_M_AN_PC,
307 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
308};
309
310/* flow control to advertise bits when using 1000BaseX */
311static const u16 fiber_fc_adv[] = {
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700312 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700313 [FC_TX] = PHY_M_P_ASYM_MD_X,
314 [FC_RX] = PHY_M_P_SYM_MD_X,
Stephen Hemmingerdf3fe1f2007-10-11 19:48:04 -0700315 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700316};
317
318/* flow control to GMA disable bits */
319static const u16 gm_fc_disable[] = {
320 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
321 [FC_TX] = GM_GPCR_FC_RX_DIS,
322 [FC_RX] = GM_GPCR_FC_TX_DIS,
323 [FC_BOTH] = 0,
324};
325
326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
328{
329 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700330 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700331
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700332 if (sky2->autoneg == AUTONEG_ENABLE &&
333 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700334 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
335
336 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700337 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700338 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
339
Stephen Hemminger53419c62007-05-14 12:38:11 -0700340 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700341 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700342 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700343 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
344 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700345 /* set master & slave downshift counter to 1x */
346 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700347
348 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
349 }
350
351 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700352 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700353 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700354 /* enable automatic crossover */
355 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700356
357 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
358 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
359 u16 spec;
360
361 /* Enable Class A driver for FE+ A0 */
362 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
363 spec |= PHY_M_FESC_SEL_CL_A;
364 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* disable energy detect */
368 ctrl &= ~PHY_M_PC_EN_DET_MSK;
369
370 /* enable automatic crossover */
371 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
372
Stephen Hemminger53419c62007-05-14 12:38:11 -0700373 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800374 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700375 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700376 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 ctrl &= ~PHY_M_PC_DSC_MSK;
378 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
379 }
380 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700381 } else {
382 /* workaround for deviation #4.88 (CRC errors) */
383 /* disable Automatic Crossover */
384
385 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 }
387
388 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
389
390 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700391 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700392 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
393
394 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
395 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
396 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
397 ctrl &= ~PHY_M_MAC_MD_MSK;
398 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
400
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700401 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700402 /* select page 1 to access Fiber registers */
403 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700404
405 /* for SFP-module set SIGDET polarity to low */
406 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
407 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700408 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700409 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700410
411 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700412 }
413
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700414 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700415 ct1000 = 0;
416 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700417 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
419 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 ct1000 |= PHY_M_1000C_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 ct1000 |= PHY_M_1000C_AHD;
425 if (sky2->advertising & ADVERTISED_100baseT_Full)
426 adv |= PHY_M_AN_100_FD;
427 if (sky2->advertising & ADVERTISED_100baseT_Half)
428 adv |= PHY_M_AN_100_HD;
429 if (sky2->advertising & ADVERTISED_10baseT_Full)
430 adv |= PHY_M_AN_10_FD;
431 if (sky2->advertising & ADVERTISED_10baseT_Half)
432 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700433
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700434 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700435 } else { /* special defines for FIBER (88E1040S only) */
436 if (sky2->advertising & ADVERTISED_1000baseT_Full)
437 adv |= PHY_M_AN_1000X_AFD;
438 if (sky2->advertising & ADVERTISED_1000baseT_Half)
439 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700440
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700441 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700442 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700443
444 /* Restart Auto-negotiation */
445 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
446 } else {
447 /* forced speed/duplex settings */
448 ct1000 = PHY_M_1000C_MSE;
449
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450 /* Disable auto update for duplex flow control and speed */
451 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700452
453 switch (sky2->speed) {
454 case SPEED_1000:
455 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700456 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700457 break;
458 case SPEED_100:
459 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700461 break;
462 }
463
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700464 if (sky2->duplex == DUPLEX_FULL) {
465 reg |= GM_GPCR_DUP_FULL;
466 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700467 } else if (sky2->speed < SPEED_1000)
468 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700469
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700470
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700471 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700472
473 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700474 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700475 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
476 else
477 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478 }
479
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700480 gma_write16(hw, port, GM_GP_CTRL, reg);
481
Stephen Hemminger05745c42007-09-19 15:36:45 -0700482 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700483 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
484
485 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
486 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
487
488 /* Setup Phy LED's */
489 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
490 ledover = 0;
491
492 switch (hw->chip_id) {
493 case CHIP_ID_YUKON_FE:
494 /* on 88E3082 these bits are at 11..9 (shifted left) */
495 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
496
497 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
498
499 /* delete ACT LED control bits */
500 ctrl &= ~PHY_M_FELP_LED1_MSK;
501 /* change ACT LED control to blink mode */
502 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
503 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
504 break;
505
Stephen Hemminger05745c42007-09-19 15:36:45 -0700506 case CHIP_ID_YUKON_FE_P:
507 /* Enable Link Partner Next Page */
508 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
509 ctrl |= PHY_M_PC_ENA_LIP_NP;
510
511 /* disable Energy Detect and enable scrambler */
512 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
513 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
514
515 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
516 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
517 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
518 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
519
520 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
521 break;
522
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700523 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700524 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525
526 /* select page 3 to access LED control register */
527 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
528
529 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700530 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
531 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
532 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
533 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
534 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700535
536 /* set Polarity Control register */
537 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700538 (PHY_M_POLC_LS1_P_MIX(4) |
539 PHY_M_POLC_IS0_P_MIX(4) |
540 PHY_M_POLC_LOS_CTRL(2) |
541 PHY_M_POLC_INIT_CTRL(2) |
542 PHY_M_POLC_STA1_CTRL(2) |
543 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700544
545 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700546 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800548
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700549 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800550 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700551 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
552
553 /* select page 3 to access LED control register */
554 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
555
556 /* set LED Function Control register */
557 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
558 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
559 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
560 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
561 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
562
563 /* set Blink Rate in LED Timer Control Register */
564 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
565 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
566 /* restore page register */
567 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
568 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700569
570 default:
571 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
572 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
573 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800574 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 }
576
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700577 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
578 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800579 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700580 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
581
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800582 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700583 gm_phy_write(hw, port, 0x18, 0xaa99);
584 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700585
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800586 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700587 gm_phy_write(hw, port, 0x18, 0xa204);
588 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589
590 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700591 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700592 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
593 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
594 /* apply workaround for integrated resistors calibration */
595 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
596 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger93745492007-02-06 10:45:43 -0800597 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700598 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800599 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
600
601 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
602 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800603 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800604 }
605
606 if (ledover)
607 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
608
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700609 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700610
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700611 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 if (sky2->autoneg == AUTONEG_ENABLE)
613 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
614 else
615 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
616}
617
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700618static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
619{
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700620 struct pci_dev *pdev = hw->pdev;
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700621 u32 reg1;
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700622 static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
623 static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700624
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700625 pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700626 /* Turn on/off phy power saving */
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700627 if (onoff)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700628 reg1 &= ~phy_power[port];
629 else
630 reg1 |= phy_power[port];
631
Stephen Hemmingerff35164e2007-10-11 19:47:44 -0700632 if (onoff && hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
633 reg1 |= coma_mode[port];
634
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700635 pci_write_config_dword(pdev, PCI_DEV_REG1, reg1);
636 pci_read_config_dword(pdev, PCI_DEV_REG1, &reg1);
637
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700638 udelay(100);
639}
640
Stephen Hemminger1b537562005-12-20 15:08:07 -0800641/* Force a renegotiation */
642static void sky2_phy_reinit(struct sky2_port *sky2)
643{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800644 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800645 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800646 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800647}
648
Stephen Hemmingere3173832007-02-06 10:45:39 -0800649/* Put device in state to listen for Wake On Lan */
650static void sky2_wol_init(struct sky2_port *sky2)
651{
652 struct sky2_hw *hw = sky2->hw;
653 unsigned port = sky2->port;
654 enum flow_control save_mode;
655 u16 ctrl;
656 u32 reg1;
657
658 /* Bring hardware out of reset */
659 sky2_write16(hw, B0_CTST, CS_RST_CLR);
660 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
661
662 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
663 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
664
665 /* Force to 10/100
666 * sky2_reset will re-enable on resume
667 */
668 save_mode = sky2->flow_mode;
669 ctrl = sky2->advertising;
670
671 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
672 sky2->flow_mode = FC_NONE;
673 sky2_phy_power(hw, port, 1);
674 sky2_phy_reinit(sky2);
675
676 sky2->flow_mode = save_mode;
677 sky2->advertising = ctrl;
678
679 /* Set GMAC to no flow control and auto update for speed/duplex */
680 gma_write16(hw, port, GM_GP_CTRL,
681 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
682 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
683
684 /* Set WOL address */
685 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
686 sky2->netdev->dev_addr, ETH_ALEN);
687
688 /* Turn on appropriate WOL control bits */
689 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
690 ctrl = 0;
691 if (sky2->wol & WAKE_PHY)
692 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
693 else
694 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
695
696 if (sky2->wol & WAKE_MAGIC)
697 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
698 else
699 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
700
701 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
702 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
703
704 /* Turn on legacy PCI-Express PME mode */
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700705 pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800706 reg1 |= PCI_Y2_PME_LEGACY;
Stephen Hemminger167f53d2007-09-25 19:01:02 -0700707 pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800708
709 /* block receiver */
710 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
711
712}
713
Stephen Hemminger69161612007-06-04 17:23:26 -0700714static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
715{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700716 struct net_device *dev = hw->dev[port];
717
718 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700719 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700720 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700721
Stephen Hemminger05745c42007-09-19 15:36:45 -0700722 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
723 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
724 TX_STFW_ENA | TX_JUMBO_ENA);
725 else {
726 /* set Tx GMAC FIFO Almost Empty Threshold */
727 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
728 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700729
Stephen Hemminger05745c42007-09-19 15:36:45 -0700730 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
731 TX_JUMBO_ENA | TX_STFW_DIS);
732
733 /* Can't do offload because of lack of store/forward */
734 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700735 }
736}
737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700738static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
739{
740 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
741 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100742 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700743 int i;
744 const u8 *addr = hw->dev[port]->dev_addr;
745
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700746 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
747 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700748
749 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
750
Stephen Hemminger793b8832005-09-14 16:06:14 -0700751 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752 /* WA DEV_472 -- looks like crossed wires on port 2 */
753 /* clear GMAC 1 Control reset */
754 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
755 do {
756 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
757 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
758 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
759 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
760 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
761 }
762
Stephen Hemminger793b8832005-09-14 16:06:14 -0700763 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700765 /* Enable Transmit FIFO Underrun */
766 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
767
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800768 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700769 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800770 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700771
772 /* MIB clear */
773 reg = gma_read16(hw, port, GM_PHY_ADDR);
774 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
775
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700776 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
777 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700778 gma_write16(hw, port, GM_PHY_ADDR, reg);
779
780 /* transmit control */
781 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
782
783 /* receive control reg: unicast + multicast + no FCS */
784 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700785 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786
787 /* transmit flow control */
788 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
789
790 /* transmit parameter */
791 gma_write16(hw, port, GM_TX_PARAM,
792 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
793 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
794 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
795 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
796
797 /* serial mode register */
798 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700799 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700801 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700802 reg |= GM_SMOD_JUMBO_ENA;
803
804 gma_write16(hw, port, GM_SERIAL_MODE, reg);
805
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700806 /* virtual address for data */
807 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
808
Stephen Hemminger793b8832005-09-14 16:06:14 -0700809 /* physical address: used for pause frames */
810 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
811
812 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700813 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
814 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
815 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
816
817 /* Configure Rx MAC FIFO */
818 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100819 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700820 if (hw->chip_id == CHIP_ID_YUKON_EX ||
821 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100822 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700823
Al Viro25cccec2007-07-20 16:07:33 +0100824 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700825
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700826 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800827 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700828
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800829 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700830 reg = RX_GMF_FL_THR_DEF + 1;
831 /* Another magic mystery workaround from sk98lin */
832 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
833 hw->chip_rev == CHIP_REV_YU_FE2_A0)
834 reg = 0x178;
835 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700836
837 /* Configure Tx MAC FIFO */
838 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
839 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800840
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700841 /* On chips without ram buffer, pause is controled by MAC level */
842 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800843 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800844 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700845
Stephen Hemminger69161612007-06-04 17:23:26 -0700846 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800847 }
848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849}
850
Stephen Hemminger67712902006-12-04 15:53:45 -0800851/* Assign Ram Buffer allocation to queue */
852static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700853{
Stephen Hemminger67712902006-12-04 15:53:45 -0800854 u32 end;
855
856 /* convert from K bytes to qwords used for hw register */
857 start *= 1024/8;
858 space *= 1024/8;
859 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700860
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700861 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
862 sky2_write32(hw, RB_ADDR(q, RB_START), start);
863 sky2_write32(hw, RB_ADDR(q, RB_END), end);
864 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
865 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
866
867 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800868 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700869
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800870 /* On receive queue's set the thresholds
871 * give receiver priority when > 3/4 full
872 * send pause when down to 2K
873 */
874 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
875 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700876
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800877 tp = space - 2048/8;
878 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
879 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700880 } else {
881 /* Enable store & forward on Tx queue's because
882 * Tx FIFO is only 1K on Yukon
883 */
884 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
885 }
886
887 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700888 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700889}
890
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800892static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700893{
894 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
895 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
896 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800897 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700898}
899
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700900/* Setup prefetch unit registers. This is the interface between
901 * hardware and driver list elements
902 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800903static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700904 u64 addr, u32 last)
905{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700906 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
907 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
908 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
909 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
910 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
911 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700912
913 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914}
915
Stephen Hemminger793b8832005-09-14 16:06:14 -0700916static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
917{
918 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
919
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700920 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700921 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700922 return le;
923}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700924
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700925static void tx_init(struct sky2_port *sky2)
926{
927 struct sky2_tx_le *le;
928
929 sky2->tx_prod = sky2->tx_cons = 0;
930 sky2->tx_tcpsum = 0;
931 sky2->tx_last_mss = 0;
932
933 le = get_tx_le(sky2);
934 le->addr = 0;
935 le->opcode = OP_ADDR64 | HW_OWNER;
936 sky2->tx_addr64 = 0;
937}
938
Stephen Hemminger291ea612006-09-26 11:57:41 -0700939static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
940 struct sky2_tx_le *le)
941{
942 return sky2->tx_ring + (le - sky2->tx_le);
943}
944
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800945/* Update chip's next pointer */
946static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700947{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700948 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800949 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700950 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
951
952 /* Synchronize I/O on since next processor may write to tail */
953 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700954}
955
Stephen Hemminger793b8832005-09-14 16:06:14 -0700956
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700957static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
958{
959 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700960 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700961 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962 return le;
963}
964
Stephen Hemminger14d02632006-09-26 11:57:43 -0700965/* Build description to hardware for one receive segment */
966static void sky2_rx_add(struct sky2_port *sky2, u8 op,
967 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700968{
969 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700970 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971
Stephen Hemminger793b8832005-09-14 16:06:14 -0700972 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700973 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700974 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700975 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700976 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700977 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700978
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700979 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800980 le->addr = cpu_to_le32((u32) map);
981 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700982 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700983}
984
Stephen Hemminger14d02632006-09-26 11:57:43 -0700985/* Build description to hardware for one possibly fragmented skb */
986static void sky2_rx_submit(struct sky2_port *sky2,
987 const struct rx_ring_info *re)
988{
989 int i;
990
991 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
992
993 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
994 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
995}
996
997
998static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
999 unsigned size)
1000{
1001 struct sk_buff *skb = re->skb;
1002 int i;
1003
1004 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
1005 pci_unmap_len_set(re, data_size, size);
1006
1007 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1008 re->frag_addr[i] = pci_map_page(pdev,
1009 skb_shinfo(skb)->frags[i].page,
1010 skb_shinfo(skb)->frags[i].page_offset,
1011 skb_shinfo(skb)->frags[i].size,
1012 PCI_DMA_FROMDEVICE);
1013}
1014
1015static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1016{
1017 struct sk_buff *skb = re->skb;
1018 int i;
1019
1020 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1021 PCI_DMA_FROMDEVICE);
1022
1023 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1024 pci_unmap_page(pdev, re->frag_addr[i],
1025 skb_shinfo(skb)->frags[i].size,
1026 PCI_DMA_FROMDEVICE);
1027}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001028
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029/* Tell chip where to start receive checksum.
1030 * Actually has two checksums, but set both same to avoid possible byte
1031 * order problems.
1032 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001033static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001035 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001037 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1038 le->ctrl = 0;
1039 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001040
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001041 sky2_write32(sky2->hw,
1042 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1043 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001044}
1045
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001046/*
1047 * The RX Stop command will not work for Yukon-2 if the BMU does not
1048 * reach the end of packet and since we can't make sure that we have
1049 * incoming data, we must reset the BMU while it is not doing a DMA
1050 * transfer. Since it is possible that the RX path is still active,
1051 * the RX RAM buffer will be stopped first, so any possible incoming
1052 * data will not trigger a DMA. After the RAM buffer is stopped, the
1053 * BMU is polled until any DMA in progress is ended and only then it
1054 * will be reset.
1055 */
1056static void sky2_rx_stop(struct sky2_port *sky2)
1057{
1058 struct sky2_hw *hw = sky2->hw;
1059 unsigned rxq = rxqaddr[sky2->port];
1060 int i;
1061
1062 /* disable the RAM Buffer receive queue */
1063 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1064
1065 for (i = 0; i < 0xffff; i++)
1066 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1067 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1068 goto stopped;
1069
1070 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1071 sky2->netdev->name);
1072stopped:
1073 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1074
1075 /* reset the Rx prefetch unit */
1076 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001077 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001078}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001079
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001080/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001081static void sky2_rx_clean(struct sky2_port *sky2)
1082{
1083 unsigned i;
1084
1085 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001086 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001087 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001088
1089 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001090 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001091 kfree_skb(re->skb);
1092 re->skb = NULL;
1093 }
1094 }
1095}
1096
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001097/* Basic MII support */
1098static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1099{
1100 struct mii_ioctl_data *data = if_mii(ifr);
1101 struct sky2_port *sky2 = netdev_priv(dev);
1102 struct sky2_hw *hw = sky2->hw;
1103 int err = -EOPNOTSUPP;
1104
1105 if (!netif_running(dev))
1106 return -ENODEV; /* Phy still in reset */
1107
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001108 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001109 case SIOCGMIIPHY:
1110 data->phy_id = PHY_ADDR_MARV;
1111
1112 /* fallthru */
1113 case SIOCGMIIREG: {
1114 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001115
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001116 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001117 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001118 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001119
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001120 data->val_out = val;
1121 break;
1122 }
1123
1124 case SIOCSMIIREG:
1125 if (!capable(CAP_NET_ADMIN))
1126 return -EPERM;
1127
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001128 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001129 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1130 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001131 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001132 break;
1133 }
1134 return err;
1135}
1136
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001137#ifdef SKY2_VLAN_TAG_USED
1138static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1139{
1140 struct sky2_port *sky2 = netdev_priv(dev);
1141 struct sky2_hw *hw = sky2->hw;
1142 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001143
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001144 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001145 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001146
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001147 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001148 if (grp) {
1149 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1150 RX_VLAN_STRIP_ON);
1151 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1152 TX_VLAN_TAG_ON);
1153 } else {
1154 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1155 RX_VLAN_STRIP_OFF);
1156 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1157 TX_VLAN_TAG_OFF);
1158 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001159
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001160 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001161 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001162}
1163#endif
1164
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001165/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001166 * Allocate an skb for receiving. If the MTU is large enough
1167 * make the skb non-linear with a fragment list of pages.
1168 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001169 * It appears the hardware has a bug in the FIFO logic that
1170 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001171 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1172 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001173 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001174static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001175{
1176 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001177 unsigned long p;
1178 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001179
Stephen Hemminger14d02632006-09-26 11:57:43 -07001180 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1181 if (!skb)
1182 goto nomem;
1183
1184 p = (unsigned long) skb->data;
1185 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1186
1187 for (i = 0; i < sky2->rx_nfrags; i++) {
1188 struct page *page = alloc_page(GFP_ATOMIC);
1189
1190 if (!page)
1191 goto free_partial;
1192 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001193 }
1194
1195 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001196free_partial:
1197 kfree_skb(skb);
1198nomem:
1199 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001200}
1201
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001202static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1203{
1204 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1205}
1206
Stephen Hemminger82788c72006-01-17 13:43:10 -08001207/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001208 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001209 * Normal case this ends up creating one list element for skb
1210 * in the receive ring. Worst case if using large MTU and each
1211 * allocation falls on a different 64 bit region, that results
1212 * in 6 list elements per ring entry.
1213 * One element is used for checksum enable/disable, and one
1214 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001215 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001216static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001217{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001218 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001219 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001220 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001221 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001223 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001224 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001225
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001226 /* On PCI express lowering the watermark gives better performance */
1227 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1228 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1229
1230 /* These chips have no ram buffer?
1231 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001232 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001233 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1234 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001235 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001236
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001237 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1238
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001239 if (!(hw->flags & SKY2_HW_NEW_LE))
1240 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001241
Stephen Hemminger14d02632006-09-26 11:57:43 -07001242 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001243 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001244
1245 /* Stopping point for hardware truncation */
1246 thresh = (size - 8) / sizeof(u32);
1247
1248 /* Account for overhead of skb - to avoid order > 0 allocation */
1249 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1250 + sizeof(struct skb_shared_info);
1251
1252 sky2->rx_nfrags = space >> PAGE_SHIFT;
1253 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1254
1255 if (sky2->rx_nfrags != 0) {
1256 /* Compute residue after pages */
1257 space = sky2->rx_nfrags << PAGE_SHIFT;
1258
1259 if (space < size)
1260 size -= space;
1261 else
1262 size = 0;
1263
1264 /* Optimize to handle small packets and headers */
1265 if (size < copybreak)
1266 size = copybreak;
1267 if (size < ETH_HLEN)
1268 size = ETH_HLEN;
1269 }
1270 sky2->rx_data_size = size;
1271
1272 /* Fill Rx ring */
1273 for (i = 0; i < sky2->rx_pending; i++) {
1274 re = sky2->rx_ring + i;
1275
1276 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277 if (!re->skb)
1278 goto nomem;
1279
Stephen Hemminger14d02632006-09-26 11:57:43 -07001280 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1281 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001282 }
1283
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001284 /*
1285 * The receiver hangs if it receives frames larger than the
1286 * packet buffer. As a workaround, truncate oversize frames, but
1287 * the register is limited to 9 bits, so if you do frames > 2052
1288 * you better get the MTU right!
1289 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001290 if (thresh > 0x1ff)
1291 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1292 else {
1293 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1294 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1295 }
1296
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001297 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001298 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001299 return 0;
1300nomem:
1301 sky2_rx_clean(sky2);
1302 return -ENOMEM;
1303}
1304
1305/* Bring up network interface. */
1306static int sky2_up(struct net_device *dev)
1307{
1308 struct sky2_port *sky2 = netdev_priv(dev);
1309 struct sky2_hw *hw = sky2->hw;
1310 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001311 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001312 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001313 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001315 /*
1316 * On dual port PCI-X card, there is an problem where status
1317 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001318 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001319 if (otherdev && netif_running(otherdev) &&
1320 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1321 struct sky2_port *osky2 = netdev_priv(otherdev);
1322 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001323
Stephen Hemminger167f53d2007-09-25 19:01:02 -07001324 pci_read_config_word(hw->pdev, cap + PCI_X_CMD, &cmd);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001325 cmd &= ~PCI_X_CMD_MAX_SPLIT;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07001326 pci_write_config_word(hw->pdev, cap + PCI_X_CMD, cmd);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001327
1328 sky2->rx_csum = 0;
1329 osky2->rx_csum = 0;
1330 }
1331
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001332 if (netif_msg_ifup(sky2))
1333 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1334
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001335 netif_carrier_off(dev);
1336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337 /* must be power of 2 */
1338 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001339 TX_RING_SIZE *
1340 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341 &sky2->tx_le_map);
1342 if (!sky2->tx_le)
1343 goto err_out;
1344
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001345 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001346 GFP_KERNEL);
1347 if (!sky2->tx_ring)
1348 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001349
1350 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001351
1352 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1353 &sky2->rx_le_map);
1354 if (!sky2->rx_le)
1355 goto err_out;
1356 memset(sky2->rx_le, 0, RX_LE_BYTES);
1357
Stephen Hemminger291ea612006-09-26 11:57:41 -07001358 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001359 GFP_KERNEL);
1360 if (!sky2->rx_ring)
1361 goto err_out;
1362
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001363 sky2_phy_power(hw, port, 1);
1364
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365 sky2_mac_init(hw, port);
1366
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001367 /* Register is number of 4K blocks on internal RAM buffer. */
1368 ramsize = sky2_read8(hw, B2_E_0) * 4;
1369 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001370 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001371
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001372 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001373 if (ramsize < 16)
1374 rxspace = ramsize / 2;
1375 else
1376 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001377
Stephen Hemminger67712902006-12-04 15:53:45 -08001378 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1379 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1380
1381 /* Make sure SyncQ is disabled */
1382 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1383 RB_RST_SET);
1384 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001385
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001386 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001387
Stephen Hemminger69161612007-06-04 17:23:26 -07001388 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1389 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1390 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1391
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001392 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001393 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1394 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001395 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001396
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1398 TX_RING_SIZE - 1);
1399
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001400 err = sky2_rx_start(sky2);
Stephen Hemminger6de16232007-10-17 13:26:42 -07001401 if (err)
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001402 goto err_out;
1403
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001404 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001405 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001406 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001407 sky2_write32(hw, B0_IMSK, imask);
1408
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001409 return 0;
1410
1411err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001412 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1414 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001415 sky2->rx_le = NULL;
1416 }
1417 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001418 pci_free_consistent(hw->pdev,
1419 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1420 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001421 sky2->tx_le = NULL;
1422 }
1423 kfree(sky2->tx_ring);
1424 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425
Stephen Hemminger1b537562005-12-20 15:08:07 -08001426 sky2->tx_ring = NULL;
1427 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001428 return err;
1429}
1430
Stephen Hemminger793b8832005-09-14 16:06:14 -07001431/* Modular subtraction in ring */
1432static inline int tx_dist(unsigned tail, unsigned head)
1433{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001434 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001435}
1436
1437/* Number of list elements available for next tx */
1438static inline int tx_avail(const struct sky2_port *sky2)
1439{
1440 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1441}
1442
1443/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001444static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001445{
1446 unsigned count;
1447
1448 count = sizeof(dma_addr_t) / sizeof(u32);
1449 count += skb_shinfo(skb)->nr_frags * count;
1450
Herbert Xu89114af2006-07-08 13:34:32 -07001451 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001452 ++count;
1453
Patrick McHardy84fa7932006-08-29 16:44:56 -07001454 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001455 ++count;
1456
1457 return count;
1458}
1459
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461 * Put one packet in ring for transmit.
1462 * A single packet can generate multiple list elements, and
1463 * the number of ring elements will probably be less than the number
1464 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001465 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001466static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1467{
1468 struct sky2_port *sky2 = netdev_priv(dev);
1469 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001470 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001471 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001472 unsigned i, len;
1473 dma_addr_t mapping;
1474 u32 addr64;
1475 u16 mss;
1476 u8 ctrl;
1477
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001478 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1479 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001480
Stephen Hemminger793b8832005-09-14 16:06:14 -07001481 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1483 dev->name, sky2->tx_prod, skb->len);
1484
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485 len = skb_headlen(skb);
1486 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001487 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001488
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001489 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001490 if (addr64 != sky2->tx_addr64 ||
1491 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001492 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001493 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001494 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001495 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001496 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497
1498 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001499 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001500 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001501
1502 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001503 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504
Stephen Hemminger69161612007-06-04 17:23:26 -07001505 if (mss != sky2->tx_last_mss) {
1506 le = get_tx_le(sky2);
1507 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001508
1509 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001510 le->opcode = OP_MSS | HW_OWNER;
1511 else
1512 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001513 sky2->tx_last_mss = mss;
1514 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001515 }
1516
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001517 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001518#ifdef SKY2_VLAN_TAG_USED
1519 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1520 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1521 if (!le) {
1522 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001523 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001524 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001525 } else
1526 le->opcode |= OP_VLAN;
1527 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1528 ctrl |= INS_VLAN;
1529 }
1530#endif
1531
1532 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001533 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001534 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001535 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001536 ctrl |= CALSUM; /* auto checksum */
1537 else {
1538 const unsigned offset = skb_transport_offset(skb);
1539 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001540
Stephen Hemminger69161612007-06-04 17:23:26 -07001541 tcpsum = offset << 16; /* sum start */
1542 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543
Stephen Hemminger69161612007-06-04 17:23:26 -07001544 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1545 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1546 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547
Stephen Hemminger69161612007-06-04 17:23:26 -07001548 if (tcpsum != sky2->tx_tcpsum) {
1549 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001550
Stephen Hemminger69161612007-06-04 17:23:26 -07001551 le = get_tx_le(sky2);
1552 le->addr = cpu_to_le32(tcpsum);
1553 le->length = 0; /* initial checksum value */
1554 le->ctrl = 1; /* one packet */
1555 le->opcode = OP_TCPLISW | HW_OWNER;
1556 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001557 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558 }
1559
1560 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001561 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001562 le->length = cpu_to_le16(len);
1563 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001564 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565
Stephen Hemminger291ea612006-09-26 11:57:41 -07001566 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001567 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001568 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001569 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001570
1571 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001572 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001573
1574 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1575 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001576 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 if (addr64 != sky2->tx_addr64) {
1578 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001579 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001580 le->ctrl = 0;
1581 le->opcode = OP_ADDR64 | HW_OWNER;
1582 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 }
1584
1585 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001586 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001587 le->length = cpu_to_le16(frag->size);
1588 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001589 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001590
Stephen Hemminger291ea612006-09-26 11:57:41 -07001591 re = tx_le_re(sky2, le);
1592 re->skb = skb;
1593 pci_unmap_addr_set(re, mapaddr, mapping);
1594 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001595 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001596
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001597 le->ctrl |= EOP;
1598
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001599 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1600 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001601
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001602 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001604 dev->trans_start = jiffies;
1605 return NETDEV_TX_OK;
1606}
1607
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001608/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001609 * Free ring elements from starting at tx_cons until "done"
1610 *
1611 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001612 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001613 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001614static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001615{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001616 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001617 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001618 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001620 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001621
Stephen Hemminger291ea612006-09-26 11:57:41 -07001622 for (idx = sky2->tx_cons; idx != done;
1623 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1624 struct sky2_tx_le *le = sky2->tx_le + idx;
1625 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626
Stephen Hemminger291ea612006-09-26 11:57:41 -07001627 switch(le->opcode & ~HW_OWNER) {
1628 case OP_LARGESEND:
1629 case OP_PACKET:
1630 pci_unmap_single(pdev,
1631 pci_unmap_addr(re, mapaddr),
1632 pci_unmap_len(re, maplen),
1633 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001634 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001635 case OP_BUFFER:
1636 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1637 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001638 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001639 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001640 }
1641
Stephen Hemminger291ea612006-09-26 11:57:41 -07001642 if (le->ctrl & EOP) {
1643 if (unlikely(netif_msg_tx_done(sky2)))
1644 printk(KERN_DEBUG "%s: tx done %u\n",
1645 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001646
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07001647 dev->stats.tx_packets++;
1648 dev->stats.tx_bytes += re->skb->len;
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001649
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001650 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001651 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001652 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001653 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001654
Stephen Hemminger291ea612006-09-26 11:57:41 -07001655 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001656 smp_mb();
1657
Stephen Hemminger22e11702006-07-12 15:23:48 -07001658 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001659 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660}
1661
1662/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001663static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001664{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001665 struct sky2_port *sky2 = netdev_priv(dev);
1666
1667 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001668 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001669 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001670}
1671
1672/* Network shutdown */
1673static int sky2_down(struct net_device *dev)
1674{
1675 struct sky2_port *sky2 = netdev_priv(dev);
1676 struct sky2_hw *hw = sky2->hw;
1677 unsigned port = sky2->port;
1678 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001679 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001680
Stephen Hemminger1b537562005-12-20 15:08:07 -08001681 /* Never really got started! */
1682 if (!sky2->tx_le)
1683 return 0;
1684
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001685 if (netif_msg_ifdown(sky2))
1686 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1687
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001688 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001689 netif_stop_queue(dev);
1690
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001691 /* Disable port IRQ */
1692 imask = sky2_read32(hw, B0_IMSK);
1693 imask &= ~portirq_msk[port];
1694 sky2_write32(hw, B0_IMSK, imask);
1695
Stephen Hemminger6de16232007-10-17 13:26:42 -07001696 synchronize_irq(hw->pdev->irq);
1697
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001698 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001699
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001700 /* Stop transmitter */
1701 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1702 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1703
1704 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001705 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001706
1707 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001708 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1710
Stephen Hemminger6de16232007-10-17 13:26:42 -07001711 /* Make sure no packets are pending */
1712 napi_synchronize(&hw->napi);
1713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1715
1716 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001717 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1718 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001719 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1720
1721 /* Disable Force Sync bit and Enable Alloc bit */
1722 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1723 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1724
1725 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1726 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1727 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1728
1729 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001730 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1731 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001732
1733 /* Reset the Tx prefetch units */
1734 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1735 PREF_UNIT_RST_SET);
1736
1737 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1738
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001739 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740
1741 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1742 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1743
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001744 sky2_phy_power(hw, port, 0);
1745
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001746 netif_carrier_off(dev);
1747
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001748 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1750
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001751 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001752 sky2_rx_clean(sky2);
1753
1754 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1755 sky2->rx_le, sky2->rx_le_map);
1756 kfree(sky2->rx_ring);
1757
1758 pci_free_consistent(hw->pdev,
1759 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1760 sky2->tx_le, sky2->tx_le_map);
1761 kfree(sky2->tx_ring);
1762
Stephen Hemminger1b537562005-12-20 15:08:07 -08001763 sky2->tx_le = NULL;
1764 sky2->rx_le = NULL;
1765
1766 sky2->rx_ring = NULL;
1767 sky2->tx_ring = NULL;
1768
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001769 return 0;
1770}
1771
1772static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1773{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001774 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001775 return SPEED_1000;
1776
Stephen Hemminger05745c42007-09-19 15:36:45 -07001777 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1778 if (aux & PHY_M_PS_SPEED_100)
1779 return SPEED_100;
1780 else
1781 return SPEED_10;
1782 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783
1784 switch (aux & PHY_M_PS_SPEED_MSK) {
1785 case PHY_M_PS_SPEED_1000:
1786 return SPEED_1000;
1787 case PHY_M_PS_SPEED_100:
1788 return SPEED_100;
1789 default:
1790 return SPEED_10;
1791 }
1792}
1793
1794static void sky2_link_up(struct sky2_port *sky2)
1795{
1796 struct sky2_hw *hw = sky2->hw;
1797 unsigned port = sky2->port;
1798 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001799 static const char *fc_name[] = {
1800 [FC_NONE] = "none",
1801 [FC_TX] = "tx",
1802 [FC_RX] = "rx",
1803 [FC_BOTH] = "both",
1804 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001805
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001807 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1809 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001810
1811 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1812
1813 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001814
Stephen Hemminger75e80682007-09-19 15:36:46 -07001815 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001817 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001818 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001819 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1820
1821 if (netif_msg_link(sky2))
1822 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001823 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001824 sky2->netdev->name, sky2->speed,
1825 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001826 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001827}
1828
1829static void sky2_link_down(struct sky2_port *sky2)
1830{
1831 struct sky2_hw *hw = sky2->hw;
1832 unsigned port = sky2->port;
1833 u16 reg;
1834
1835 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1836
1837 reg = gma_read16(hw, port, GM_GP_CTRL);
1838 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1839 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001840
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001842
1843 /* Turn on link LED */
1844 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1845
1846 if (netif_msg_link(sky2))
1847 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001848
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001849 sky2_phy_init(hw, port);
1850}
1851
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001852static enum flow_control sky2_flow(int rx, int tx)
1853{
1854 if (rx)
1855 return tx ? FC_BOTH : FC_RX;
1856 else
1857 return tx ? FC_TX : FC_NONE;
1858}
1859
Stephen Hemminger793b8832005-09-14 16:06:14 -07001860static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1861{
1862 struct sky2_hw *hw = sky2->hw;
1863 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001864 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001865
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001866 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001867 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001868 if (lpa & PHY_M_AN_RF) {
1869 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1870 return -1;
1871 }
1872
Stephen Hemminger793b8832005-09-14 16:06:14 -07001873 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1874 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1875 sky2->netdev->name);
1876 return -1;
1877 }
1878
Stephen Hemminger793b8832005-09-14 16:06:14 -07001879 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001880 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001881
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001882 /* Since the pause result bits seem to in different positions on
1883 * different chips. look at registers.
1884 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001885 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001886 /* Shift for bits in fiber PHY */
1887 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1888 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001890 if (advert & ADVERTISE_1000XPAUSE)
1891 advert |= ADVERTISE_PAUSE_CAP;
1892 if (advert & ADVERTISE_1000XPSE_ASYM)
1893 advert |= ADVERTISE_PAUSE_ASYM;
1894 if (lpa & LPA_1000XPAUSE)
1895 lpa |= LPA_PAUSE_CAP;
1896 if (lpa & LPA_1000XPAUSE_ASYM)
1897 lpa |= LPA_PAUSE_ASYM;
1898 }
1899
1900 sky2->flow_status = FC_NONE;
1901 if (advert & ADVERTISE_PAUSE_CAP) {
1902 if (lpa & LPA_PAUSE_CAP)
1903 sky2->flow_status = FC_BOTH;
1904 else if (advert & ADVERTISE_PAUSE_ASYM)
1905 sky2->flow_status = FC_RX;
1906 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1907 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1908 sky2->flow_status = FC_TX;
1909 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001910
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001911 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001912 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001913 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001914
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001915 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001916 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1917 else
1918 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1919
1920 return 0;
1921}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001923/* Interrupt from PHY */
1924static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001926 struct net_device *dev = hw->dev[port];
1927 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928 u16 istatus, phystat;
1929
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001930 if (!netif_running(dev))
1931 return;
1932
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001933 spin_lock(&sky2->phy_lock);
1934 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1935 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937 if (netif_msg_intr(sky2))
1938 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1939 sky2->netdev->name, istatus, phystat);
1940
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001941 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001942 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001943 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001944 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001945 }
1946
Stephen Hemminger793b8832005-09-14 16:06:14 -07001947 if (istatus & PHY_M_IS_LSP_CHANGE)
1948 sky2->speed = sky2_phy_speed(hw, phystat);
1949
1950 if (istatus & PHY_M_IS_DUP_CHANGE)
1951 sky2->duplex =
1952 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1953
1954 if (istatus & PHY_M_IS_LST_CHANGE) {
1955 if (phystat & PHY_M_PS_LINK_UP)
1956 sky2_link_up(sky2);
1957 else
1958 sky2_link_down(sky2);
1959 }
1960out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001961 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001962}
1963
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001964/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001965 * and tx queue is full (stopped).
1966 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001967static void sky2_tx_timeout(struct net_device *dev)
1968{
1969 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001970 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001971
1972 if (netif_msg_timer(sky2))
1973 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1974
Stephen Hemminger8f246642006-03-20 15:48:21 -08001975 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001976 dev->name, sky2->tx_cons, sky2->tx_prod,
1977 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1978 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001979
Stephen Hemminger81906792007-02-15 16:40:33 -08001980 /* can't restart safely under softirq */
1981 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001982}
1983
1984static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1985{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001986 struct sky2_port *sky2 = netdev_priv(dev);
1987 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001988 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001989 int err;
1990 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001991 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992
1993 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1994 return -EINVAL;
1995
Stephen Hemminger05745c42007-09-19 15:36:45 -07001996 if (new_mtu > ETH_DATA_LEN &&
1997 (hw->chip_id == CHIP_ID_YUKON_FE ||
1998 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001999 return -EINVAL;
2000
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002001 if (!netif_running(dev)) {
2002 dev->mtu = new_mtu;
2003 return 0;
2004 }
2005
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002006 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002007 sky2_write32(hw, B0_IMSK, 0);
2008
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002009 dev->trans_start = jiffies; /* prevent tx timeout */
2010 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002011 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002012
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002013 synchronize_irq(hw->pdev->irq);
2014
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002015 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002016 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002017
2018 ctl = gma_read16(hw, port, GM_GP_CTRL);
2019 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002020 sky2_rx_stop(sky2);
2021 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002022
2023 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002024
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002025 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2026 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002027
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002028 if (dev->mtu > ETH_DATA_LEN)
2029 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002030
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002031 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002032
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002033 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002034
2035 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002036 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002037
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002038 napi_enable(&hw->napi);
2039
Stephen Hemminger1b537562005-12-20 15:08:07 -08002040 if (err)
2041 dev_close(dev);
2042 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002043 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002044
Stephen Hemminger1b537562005-12-20 15:08:07 -08002045 netif_wake_queue(dev);
2046 }
2047
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048 return err;
2049}
2050
Stephen Hemminger14d02632006-09-26 11:57:43 -07002051/* For small just reuse existing skb for next receive */
2052static struct sk_buff *receive_copy(struct sky2_port *sky2,
2053 const struct rx_ring_info *re,
2054 unsigned length)
2055{
2056 struct sk_buff *skb;
2057
2058 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2059 if (likely(skb)) {
2060 skb_reserve(skb, 2);
2061 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2062 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002063 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002064 skb->ip_summed = re->skb->ip_summed;
2065 skb->csum = re->skb->csum;
2066 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2067 length, PCI_DMA_FROMDEVICE);
2068 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002069 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002070 }
2071 return skb;
2072}
2073
2074/* Adjust length of skb with fragments to match received data */
2075static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2076 unsigned int length)
2077{
2078 int i, num_frags;
2079 unsigned int size;
2080
2081 /* put header into skb */
2082 size = min(length, hdr_space);
2083 skb->tail += size;
2084 skb->len += size;
2085 length -= size;
2086
2087 num_frags = skb_shinfo(skb)->nr_frags;
2088 for (i = 0; i < num_frags; i++) {
2089 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2090
2091 if (length == 0) {
2092 /* don't need this page */
2093 __free_page(frag->page);
2094 --skb_shinfo(skb)->nr_frags;
2095 } else {
2096 size = min(length, (unsigned) PAGE_SIZE);
2097
2098 frag->size = size;
2099 skb->data_len += size;
2100 skb->truesize += size;
2101 skb->len += size;
2102 length -= size;
2103 }
2104 }
2105}
2106
2107/* Normal packet - take skb from ring element and put in a new one */
2108static struct sk_buff *receive_new(struct sky2_port *sky2,
2109 struct rx_ring_info *re,
2110 unsigned int length)
2111{
2112 struct sk_buff *skb, *nskb;
2113 unsigned hdr_space = sky2->rx_data_size;
2114
Stephen Hemminger14d02632006-09-26 11:57:43 -07002115 /* Don't be tricky about reusing pages (yet) */
2116 nskb = sky2_rx_alloc(sky2);
2117 if (unlikely(!nskb))
2118 return NULL;
2119
2120 skb = re->skb;
2121 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2122
2123 prefetch(skb->data);
2124 re->skb = nskb;
2125 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2126
2127 if (skb_shinfo(skb)->nr_frags)
2128 skb_put_frags(skb, hdr_space, length);
2129 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002130 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002131 return skb;
2132}
2133
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002134/*
2135 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002136 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002137 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002138static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002139 u16 length, u32 status)
2140{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002141 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002142 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002143 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002144 u16 count = (status & GMR_FS_LEN) >> 16;
2145
2146#ifdef SKY2_VLAN_TAG_USED
2147 /* Account for vlan tag */
2148 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2149 count -= VLAN_HLEN;
2150#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002151
2152 if (unlikely(netif_msg_rx_status(sky2)))
2153 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002154 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002155
Stephen Hemminger793b8832005-09-14 16:06:14 -07002156 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002157 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002159 /* This chip has hardware problems that generates bogus status.
2160 * So do only marginal checking and expect higher level protocols
2161 * to handle crap frames.
2162 */
2163 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2164 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2165 length != count)
2166 goto okay;
2167
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002168 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002169 goto error;
2170
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002171 if (!(status & GMR_FS_RX_OK))
2172 goto resubmit;
2173
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002174 /* if length reported by DMA does not match PHY, packet was truncated */
2175 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002176 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002177
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002178okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002179 if (length < copybreak)
2180 skb = receive_copy(sky2, re, length);
2181 else
2182 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002183resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002184 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 return skb;
2187
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002188len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002189 /* Truncation of overlength packets
2190 causes PHY length to not match MAC length */
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002191 ++dev->stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002192 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002193 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2194 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002195 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002196
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002197error:
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002198 ++dev->stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002199 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002200 dev->stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002201 goto resubmit;
2202 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002203
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002204 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002206 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002207
2208 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002209 dev->stats.rx_length_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210 if (status & GMR_FS_FRAGMENT)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002211 dev->stats.rx_frame_errors++;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002212 if (status & GMR_FS_CRC_ERR)
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002213 dev->stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002214
Stephen Hemminger793b8832005-09-14 16:06:14 -07002215 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216}
2217
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002218/* Transmit complete */
2219static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002220{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002221 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002222
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002223 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002224 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002225 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002226 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002227 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228}
2229
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002230/* Process status response ring */
Stephen Hemminger26691832007-10-11 18:31:13 -07002231static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002233 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002234 unsigned rx[2] = { 0, 0 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002235
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002236 rmb();
Stephen Hemminger26691832007-10-11 18:31:13 -07002237 do {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002238 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002239 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002240 unsigned port;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002241 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002242 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002243 u32 status;
2244 u16 length;
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002245 u8 opcode = le->opcode;
2246
2247 if (!(opcode & HW_OWNER))
2248 break;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002249
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002250 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002251
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002252 port = le->css & CSS_LINK_BIT;
Stephen Hemminger69161612007-06-04 17:23:26 -07002253 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002254 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002255 length = le16_to_cpu(le->length);
2256 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002258 le->opcode = 0;
2259 switch (opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002260 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002261 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002262 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002263 if (unlikely(!skb)) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002264 dev->stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002265 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002266 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002267
Stephen Hemminger69161612007-06-04 17:23:26 -07002268 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002269 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002270 if (sky2->rx_csum &&
2271 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2272 (le->css & CSS_TCPUDPCSOK))
2273 skb->ip_summed = CHECKSUM_UNNECESSARY;
2274 else
2275 skb->ip_summed = CHECKSUM_NONE;
2276 }
2277
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002278 skb->protocol = eth_type_trans(skb, dev);
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002279 dev->stats.rx_packets++;
2280 dev->stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002281 dev->last_rx = jiffies;
2282
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002283#ifdef SKY2_VLAN_TAG_USED
2284 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2285 vlan_hwaccel_receive_skb(skb,
2286 sky2->vlgrp,
2287 be16_to_cpu(sky2->rx_tag));
2288 } else
2289#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002290 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002291
Stephen Hemminger22e11702006-07-12 15:23:48 -07002292 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002293 if (++work_done >= to_do)
2294 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002295 break;
2296
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002297#ifdef SKY2_VLAN_TAG_USED
2298 case OP_RXVLAN:
2299 sky2->rx_tag = length;
2300 break;
2301
2302 case OP_RXCHKSVLAN:
2303 sky2->rx_tag = length;
2304 /* fall through */
2305#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002306 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002307 if (!sky2->rx_csum)
2308 break;
2309
Stephen Hemminger05745c42007-09-19 15:36:45 -07002310 /* If this happens then driver assuming wrong format */
2311 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2312 if (net_ratelimit())
2313 printk(KERN_NOTICE "%s: unexpected"
2314 " checksum status\n",
2315 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002316 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002317 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002318
Stephen Hemminger87418302007-03-08 12:42:30 -08002319 /* Both checksum counters are programmed to start at
2320 * the same offset, so unless there is a problem they
2321 * should match. This failure is an early indication that
2322 * hardware receive checksumming won't work.
2323 */
2324 if (likely(status >> 16 == (status & 0xffff))) {
2325 skb = sky2->rx_ring[sky2->rx_next].skb;
2326 skb->ip_summed = CHECKSUM_COMPLETE;
2327 skb->csum = status & 0xffff;
2328 } else {
2329 printk(KERN_NOTICE PFX "%s: hardware receive "
2330 "checksum problem (status = %#x)\n",
2331 dev->name, status);
2332 sky2->rx_csum = 0;
2333 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002334 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002335 BMU_DIS_RX_CHKSUM);
2336 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002337 break;
2338
2339 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002340 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002341 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2342 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002343 if (hw->dev[1])
2344 sky2_tx_done(hw->dev[1],
2345 ((status >> 24) & 0xff)
2346 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347 break;
2348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002349 default:
2350 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002351 printk(KERN_WARNING PFX
Stephen Hemmingerab5adec2007-11-05 15:52:09 -08002352 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002353 }
Stephen Hemminger26691832007-10-11 18:31:13 -07002354 } while (hw->st_idx != idx);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002355
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002356 /* Fully processed status ring so clear irq */
2357 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2358
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002359exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002360 if (rx[0])
2361 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002362
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002363 if (rx[1])
2364 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002365
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002366 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002367}
2368
2369static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2370{
2371 struct net_device *dev = hw->dev[port];
2372
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002373 if (net_ratelimit())
2374 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2375 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376
2377 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002378 if (net_ratelimit())
2379 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2380 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002381 /* Clear IRQ */
2382 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2383 }
2384
2385 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002386 if (net_ratelimit())
2387 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2388 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002389
2390 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2391 }
2392
2393 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002394 if (net_ratelimit())
2395 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002396 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2397 }
2398
2399 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002400 if (net_ratelimit())
2401 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002402 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2403 }
2404
2405 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002406 if (net_ratelimit())
2407 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2408 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2410 }
2411}
2412
2413static void sky2_hw_intr(struct sky2_hw *hw)
2414{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002415 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002416 u32 status = sky2_read32(hw, B0_HWE_ISRC);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002417 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2418
2419 status &= hwmsk;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002420
Stephen Hemminger793b8832005-09-14 16:06:14 -07002421 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002422 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002423
2424 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002425 u16 pci_err;
2426
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002427 pci_read_config_word(pdev, PCI_STATUS, &pci_err);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002428 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002429 dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002430 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002431
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002432 pci_write_config_word(pdev, PCI_STATUS,
2433 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434 }
2435
2436 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002437 /* PCI-Express uncorrectable Error occurred */
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002438 int aer = pci_find_aer_capability(hw->pdev);
Stephen Hemminger555382c2007-08-29 12:58:14 -07002439 u32 err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002440
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002441 if (aer) {
2442 pci_read_config_dword(pdev, aer + PCI_ERR_UNCOR_STATUS,
2443 &err);
2444 pci_cleanup_aer_uncorrect_error_status(pdev);
2445 } else {
2446 /* Either AER not configured, or not working
2447 * because of bad MMCONFIG, so just do recover
2448 * manually.
2449 */
2450 err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
2451 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2452 0xfffffffful);
2453 }
2454
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002455 if (net_ratelimit())
Stephen Hemminger555382c2007-08-29 12:58:14 -07002456 dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002457
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002458 }
2459
2460 if (status & Y2_HWE_L1_MASK)
2461 sky2_hw_error(hw, 0, status);
2462 status >>= 8;
2463 if (status & Y2_HWE_L1_MASK)
2464 sky2_hw_error(hw, 1, status);
2465}
2466
2467static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2468{
2469 struct net_device *dev = hw->dev[port];
2470 struct sky2_port *sky2 = netdev_priv(dev);
2471 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2472
2473 if (netif_msg_intr(sky2))
2474 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2475 dev->name, status);
2476
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002477 if (status & GM_IS_RX_CO_OV)
2478 gma_read16(hw, port, GM_RX_IRQ_SRC);
2479
2480 if (status & GM_IS_TX_CO_OV)
2481 gma_read16(hw, port, GM_TX_IRQ_SRC);
2482
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 if (status & GM_IS_RX_FF_OR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002484 ++dev->stats.rx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002485 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2486 }
2487
2488 if (status & GM_IS_TX_FF_UR) {
Stephen Hemminger7138a0f2007-10-11 19:48:22 -07002489 ++dev->stats.tx_fifo_errors;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002490 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2491 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492}
2493
Stephen Hemminger40b01722007-04-11 14:47:59 -07002494/* This should never happen it is a bug. */
2495static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2496 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002497{
2498 struct net_device *dev = hw->dev[port];
2499 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002500 unsigned idx;
2501 const u64 *le = (q == Q_R1 || q == Q_R2)
2502 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002503
Stephen Hemminger40b01722007-04-11 14:47:59 -07002504 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2505 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2506 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2507 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002508
Stephen Hemminger40b01722007-04-11 14:47:59 -07002509 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002510}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002511
Stephen Hemminger75e80682007-09-19 15:36:46 -07002512static int sky2_rx_hung(struct net_device *dev)
2513{
2514 struct sky2_port *sky2 = netdev_priv(dev);
2515 struct sky2_hw *hw = sky2->hw;
2516 unsigned port = sky2->port;
2517 unsigned rxq = rxqaddr[port];
2518 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2519 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2520 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2521 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2522
2523 /* If idle and MAC or PCI is stuck */
2524 if (sky2->check.last == dev->last_rx &&
2525 ((mac_rp == sky2->check.mac_rp &&
2526 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2527 /* Check if the PCI RX hang */
2528 (fifo_rp == sky2->check.fifo_rp &&
2529 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2530 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2531 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2532 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2533 return 1;
2534 } else {
2535 sky2->check.last = dev->last_rx;
2536 sky2->check.mac_rp = mac_rp;
2537 sky2->check.mac_lev = mac_lev;
2538 sky2->check.fifo_rp = fifo_rp;
2539 sky2->check.fifo_lev = fifo_lev;
2540 return 0;
2541 }
2542}
2543
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002544static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002545{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002546 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002547
Stephen Hemminger75e80682007-09-19 15:36:46 -07002548 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002549 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002550 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002551 } else {
2552 int i, active = 0;
2553
2554 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002555 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002556 if (!netif_running(dev))
2557 continue;
2558 ++active;
2559
2560 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002561 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002562 sky2_rx_hung(dev)) {
2563 pr_info(PFX "%s: receiver hang detected\n",
2564 dev->name);
2565 schedule_work(&hw->restart_work);
2566 return;
2567 }
2568 }
2569
2570 if (active == 0)
2571 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002572 }
2573
Stephen Hemminger75e80682007-09-19 15:36:46 -07002574 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002575}
2576
Stephen Hemminger40b01722007-04-11 14:47:59 -07002577/* Hardware/software error handling */
2578static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002579{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002580 if (net_ratelimit())
2581 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002583 if (status & Y2_IS_HW_ERR)
2584 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002585
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002586 if (status & Y2_IS_IRQ_MAC1)
2587 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002588
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002589 if (status & Y2_IS_IRQ_MAC2)
2590 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002591
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002592 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002593 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002594
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002595 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002596 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002597
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002598 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002599 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002600
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002601 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002602 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2603}
2604
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002605static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002606{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002607 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002608 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
David S. Miller6f535762007-10-11 18:08:29 -07002609 int work_done = 0;
Stephen Hemminger26691832007-10-11 18:31:13 -07002610 u16 idx;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002611
2612 if (unlikely(status & Y2_IS_ERROR))
2613 sky2_err_intr(hw, status);
2614
2615 if (status & Y2_IS_IRQ_PHY1)
2616 sky2_phy_intr(hw, 0);
2617
2618 if (status & Y2_IS_IRQ_PHY2)
2619 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002620
Stephen Hemminger26691832007-10-11 18:31:13 -07002621 while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
2622 work_done += sky2_status_intr(hw, work_limit - work_done, idx);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002623
David S. Miller6f535762007-10-11 18:08:29 -07002624 if (work_done >= work_limit)
Stephen Hemminger26691832007-10-11 18:31:13 -07002625 goto done;
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002626 }
David S. Miller6f535762007-10-11 18:08:29 -07002627
Stephen Hemminger26691832007-10-11 18:31:13 -07002628 /* Bug/Errata workaround?
2629 * Need to kick the TX irq moderation timer.
2630 */
2631 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2632 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2633 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2634 }
2635 napi_complete(napi);
2636 sky2_read32(hw, B0_Y2_SP_LISR);
2637done:
2638
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002639 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002640}
2641
David Howells7d12e782006-10-05 14:55:46 +01002642static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002643{
2644 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002645 u32 status;
2646
2647 /* Reading this mask interrupts as side effect */
2648 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2649 if (status == 0 || status == ~0)
2650 return IRQ_NONE;
2651
2652 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002653
2654 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002655
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002656 return IRQ_HANDLED;
2657}
2658
2659#ifdef CONFIG_NET_POLL_CONTROLLER
2660static void sky2_netpoll(struct net_device *dev)
2661{
2662 struct sky2_port *sky2 = netdev_priv(dev);
2663
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002664 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002665}
2666#endif
2667
2668/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002669static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002670{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002671 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002673 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002674 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002675 return 125;
2676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002677 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002678 return 100;
2679
2680 case CHIP_ID_YUKON_FE_P:
2681 return 50;
2682
2683 case CHIP_ID_YUKON_XL:
2684 return 156;
2685
2686 default:
2687 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688 }
2689}
2690
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2692{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002693 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002694}
2695
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002696static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2697{
2698 return clk / sky2_mhz(hw);
2699}
2700
2701
Stephen Hemmingere3173832007-02-06 10:45:39 -08002702static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002703{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002704 int rc;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002705 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002707 /* Enable all clocks and check for bad PCI access */
2708 rc = pci_write_config_dword(hw->pdev, PCI_DEV_REG3, 0);
2709 if (rc)
2710 return rc;
Stephen Hemminger451af332007-06-04 17:23:24 -07002711
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002712 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002713
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002714 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002715 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2716
2717 switch(hw->chip_id) {
2718 case CHIP_ID_YUKON_XL:
2719 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002720 | SKY2_HW_NEWER_PHY;
2721 if (hw->chip_rev < 3)
2722 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2723
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002724 break;
2725
2726 case CHIP_ID_YUKON_EC_U:
2727 hw->flags = SKY2_HW_GIGABIT
2728 | SKY2_HW_NEWER_PHY
2729 | SKY2_HW_ADV_POWER_CTL;
2730 break;
2731
2732 case CHIP_ID_YUKON_EX:
2733 hw->flags = SKY2_HW_GIGABIT
2734 | SKY2_HW_NEWER_PHY
2735 | SKY2_HW_NEW_LE
2736 | SKY2_HW_ADV_POWER_CTL;
2737
2738 /* New transmit checksum */
2739 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2740 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2741 break;
2742
2743 case CHIP_ID_YUKON_EC:
2744 /* This rev is really old, and requires untested workarounds */
2745 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2746 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2747 return -EOPNOTSUPP;
2748 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002749 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002750 break;
2751
2752 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002753 break;
2754
Stephen Hemminger05745c42007-09-19 15:36:45 -07002755 case CHIP_ID_YUKON_FE_P:
2756 hw->flags = SKY2_HW_NEWER_PHY
2757 | SKY2_HW_NEW_LE
2758 | SKY2_HW_AUTO_TX_SUM
2759 | SKY2_HW_ADV_POWER_CTL;
2760 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002761 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002762 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2763 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002764 return -EOPNOTSUPP;
2765 }
2766
Stephen Hemmingere3173832007-02-06 10:45:39 -08002767 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002768 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2769 hw->flags |= SKY2_HW_FIBRE_PHY;
2770
2771
Stephen Hemmingere3173832007-02-06 10:45:39 -08002772 hw->ports = 1;
2773 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2774 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2775 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2776 ++hw->ports;
2777 }
2778
2779 return 0;
2780}
2781
2782static void sky2_reset(struct sky2_hw *hw)
2783{
Stephen Hemminger555382c2007-08-29 12:58:14 -07002784 struct pci_dev *pdev = hw->pdev;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002785 u16 status;
Stephen Hemminger555382c2007-08-29 12:58:14 -07002786 int i, cap;
2787 u32 hwe_mask = Y2_HWE_ALL_MASK;
Stephen Hemmingere3173832007-02-06 10:45:39 -08002788
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002789 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002790 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2791 status = sky2_read16(hw, HCU_CCSR);
2792 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2793 HCU_CCSR_UC_STATE_MSK);
2794 sky2_write16(hw, HCU_CCSR, status);
2795 } else
2796 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2797 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002798
2799 /* do a SW reset */
2800 sky2_write8(hw, B0_CTST, CS_RST_SET);
2801 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2802
Stephen Hemmingerac93a392007-11-05 15:52:08 -08002803 /* allow writes to PCI config */
2804 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
2805
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002806 /* clear PCI errors, if any */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07002807 pci_read_config_word(pdev, PCI_STATUS, &status);
2808 status |= PCI_STATUS_ERROR_BITS;
2809 pci_write_config_word(pdev, PCI_STATUS, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810
2811 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2812
Stephen Hemminger555382c2007-08-29 12:58:14 -07002813 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
2814 if (cap) {
Stephen Hemmingercf06ffb2007-11-05 15:52:13 -08002815 if (pci_find_aer_capability(pdev)) {
2816 /* Check for advanced error reporting */
2817 pci_cleanup_aer_uncorrect_error_status(pdev);
2818 pci_cleanup_aer_correct_error_status(pdev);
2819 } else {
2820 dev_warn(&pdev->dev,
2821 "PCI Express Advanced Error Reporting"
2822 " not configured or MMCONFIG problem?\n");
2823
2824 sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
2825 0xfffffffful);
2826 }
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002827
Stephen Hemminger555382c2007-08-29 12:58:14 -07002828 /* If error bit is stuck on ignore it */
2829 if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
2830 dev_info(&pdev->dev, "ignoring stuck error report bit\n");
2831
2832 else if (pci_enable_pcie_error_reporting(pdev))
2833 hwe_mask |= Y2_IS_PCI_EXP;
2834 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002836 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002837
2838 for (i = 0; i < hw->ports; i++) {
2839 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2840 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002841
2842 if (hw->chip_id == CHIP_ID_YUKON_EX)
2843 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2844 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2845 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002846 }
2847
Stephen Hemminger793b8832005-09-14 16:06:14 -07002848 /* Clear I2C IRQ noise */
2849 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002850
2851 /* turn off hardware timer (unused) */
2852 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2853 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002854
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002855 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2856
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002857 /* Turn off descriptor polling */
2858 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859
2860 /* Turn off receive timestamp */
2861 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002862 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863
2864 /* enable the Tx Arbiters */
2865 for (i = 0; i < hw->ports; i++)
2866 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2867
2868 /* Initialize ram interface */
2869 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002870 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002871
2872 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2873 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2874 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2875 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2876 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2877 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2878 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2879 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2880 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2881 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2882 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2883 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2884 }
2885
Stephen Hemminger555382c2007-08-29 12:58:14 -07002886 sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002888 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002889 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002890
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002891 memset(hw->st_le, 0, STATUS_LE_BYTES);
2892 hw->st_idx = 0;
2893
2894 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2895 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2896
2897 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002898 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002899
2900 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002901 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002903 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2904 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002906 /* set Status-FIFO ISR watermark */
2907 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2908 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2909 else
2910 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002911
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002912 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002913 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2914 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002915
Stephen Hemminger793b8832005-09-14 16:06:14 -07002916 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002917 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2918
2919 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2920 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2921 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002922}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002923
Stephen Hemminger81906792007-02-15 16:40:33 -08002924static void sky2_restart(struct work_struct *work)
2925{
2926 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2927 struct net_device *dev;
2928 int i, err;
2929
Stephen Hemminger81906792007-02-15 16:40:33 -08002930 rtnl_lock();
2931 sky2_write32(hw, B0_IMSK, 0);
2932 sky2_read32(hw, B0_IMSK);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002933 napi_disable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002934
Stephen Hemminger81906792007-02-15 16:40:33 -08002935 for (i = 0; i < hw->ports; i++) {
2936 dev = hw->dev[i];
2937 if (netif_running(dev))
2938 sky2_down(dev);
2939 }
2940
2941 sky2_reset(hw);
2942 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07002943 napi_enable(&hw->napi);
Stephen Hemminger81906792007-02-15 16:40:33 -08002944
2945 for (i = 0; i < hw->ports; i++) {
2946 dev = hw->dev[i];
2947 if (netif_running(dev)) {
2948 err = sky2_up(dev);
2949 if (err) {
2950 printk(KERN_INFO PFX "%s: could not restart %d\n",
2951 dev->name, err);
2952 dev_close(dev);
2953 }
2954 }
2955 }
2956
Stephen Hemminger81906792007-02-15 16:40:33 -08002957 rtnl_unlock();
2958}
2959
Stephen Hemmingere3173832007-02-06 10:45:39 -08002960static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2961{
2962 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2963}
2964
2965static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2966{
2967 const struct sky2_port *sky2 = netdev_priv(dev);
2968
2969 wol->supported = sky2_wol_supported(sky2->hw);
2970 wol->wolopts = sky2->wol;
2971}
2972
2973static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2974{
2975 struct sky2_port *sky2 = netdev_priv(dev);
2976 struct sky2_hw *hw = sky2->hw;
2977
2978 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2979 return -EOPNOTSUPP;
2980
2981 sky2->wol = wol->wolopts;
2982
Stephen Hemminger05745c42007-09-19 15:36:45 -07002983 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2984 hw->chip_id == CHIP_ID_YUKON_EX ||
2985 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002986 sky2_write32(hw, B0_CTST, sky2->wol
2987 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2988
2989 if (!netif_running(dev))
2990 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002991 return 0;
2992}
2993
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002994static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002995{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002996 if (sky2_is_copper(hw)) {
2997 u32 modes = SUPPORTED_10baseT_Half
2998 | SUPPORTED_10baseT_Full
2999 | SUPPORTED_100baseT_Half
3000 | SUPPORTED_100baseT_Full
3001 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003002
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003003 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003004 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003005 | SUPPORTED_1000baseT_Full;
3006 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003007 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003008 return SUPPORTED_1000baseT_Half
3009 | SUPPORTED_1000baseT_Full
3010 | SUPPORTED_Autoneg
3011 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012}
3013
Stephen Hemminger793b8832005-09-14 16:06:14 -07003014static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003015{
3016 struct sky2_port *sky2 = netdev_priv(dev);
3017 struct sky2_hw *hw = sky2->hw;
3018
3019 ecmd->transceiver = XCVR_INTERNAL;
3020 ecmd->supported = sky2_supported_modes(hw);
3021 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003022 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003023 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003024 ecmd->speed = sky2->speed;
3025 } else {
3026 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003027 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07003028 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003029
3030 ecmd->advertising = sky2->advertising;
3031 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003032 ecmd->duplex = sky2->duplex;
3033 return 0;
3034}
3035
3036static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3037{
3038 struct sky2_port *sky2 = netdev_priv(dev);
3039 const struct sky2_hw *hw = sky2->hw;
3040 u32 supported = sky2_supported_modes(hw);
3041
3042 if (ecmd->autoneg == AUTONEG_ENABLE) {
3043 ecmd->advertising = supported;
3044 sky2->duplex = -1;
3045 sky2->speed = -1;
3046 } else {
3047 u32 setting;
3048
Stephen Hemminger793b8832005-09-14 16:06:14 -07003049 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003050 case SPEED_1000:
3051 if (ecmd->duplex == DUPLEX_FULL)
3052 setting = SUPPORTED_1000baseT_Full;
3053 else if (ecmd->duplex == DUPLEX_HALF)
3054 setting = SUPPORTED_1000baseT_Half;
3055 else
3056 return -EINVAL;
3057 break;
3058 case SPEED_100:
3059 if (ecmd->duplex == DUPLEX_FULL)
3060 setting = SUPPORTED_100baseT_Full;
3061 else if (ecmd->duplex == DUPLEX_HALF)
3062 setting = SUPPORTED_100baseT_Half;
3063 else
3064 return -EINVAL;
3065 break;
3066
3067 case SPEED_10:
3068 if (ecmd->duplex == DUPLEX_FULL)
3069 setting = SUPPORTED_10baseT_Full;
3070 else if (ecmd->duplex == DUPLEX_HALF)
3071 setting = SUPPORTED_10baseT_Half;
3072 else
3073 return -EINVAL;
3074 break;
3075 default:
3076 return -EINVAL;
3077 }
3078
3079 if ((setting & supported) == 0)
3080 return -EINVAL;
3081
3082 sky2->speed = ecmd->speed;
3083 sky2->duplex = ecmd->duplex;
3084 }
3085
3086 sky2->autoneg = ecmd->autoneg;
3087 sky2->advertising = ecmd->advertising;
3088
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003089 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003090 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003091 sky2_set_multicast(dev);
3092 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093
3094 return 0;
3095}
3096
3097static void sky2_get_drvinfo(struct net_device *dev,
3098 struct ethtool_drvinfo *info)
3099{
3100 struct sky2_port *sky2 = netdev_priv(dev);
3101
3102 strcpy(info->driver, DRV_NAME);
3103 strcpy(info->version, DRV_VERSION);
3104 strcpy(info->fw_version, "N/A");
3105 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3106}
3107
3108static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003109 char name[ETH_GSTRING_LEN];
3110 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003111} sky2_stats[] = {
3112 { "tx_bytes", GM_TXO_OK_HI },
3113 { "rx_bytes", GM_RXO_OK_HI },
3114 { "tx_broadcast", GM_TXF_BC_OK },
3115 { "rx_broadcast", GM_RXF_BC_OK },
3116 { "tx_multicast", GM_TXF_MC_OK },
3117 { "rx_multicast", GM_RXF_MC_OK },
3118 { "tx_unicast", GM_TXF_UC_OK },
3119 { "rx_unicast", GM_RXF_UC_OK },
3120 { "tx_mac_pause", GM_TXF_MPAUSE },
3121 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003122 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003123 { "late_collision",GM_TXF_LAT_COL },
3124 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003125 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003127
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003128 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003129 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003130 { "rx_64_byte_packets", GM_RXF_64B },
3131 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3132 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3133 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3134 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3135 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3136 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003137 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003138 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3139 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003140 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003141
3142 { "tx_64_byte_packets", GM_TXF_64B },
3143 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3144 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3145 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3146 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3147 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3148 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3149 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003150};
3151
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003152static u32 sky2_get_rx_csum(struct net_device *dev)
3153{
3154 struct sky2_port *sky2 = netdev_priv(dev);
3155
3156 return sky2->rx_csum;
3157}
3158
3159static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3160{
3161 struct sky2_port *sky2 = netdev_priv(dev);
3162
3163 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003164
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003165 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3166 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3167
3168 return 0;
3169}
3170
3171static u32 sky2_get_msglevel(struct net_device *netdev)
3172{
3173 struct sky2_port *sky2 = netdev_priv(netdev);
3174 return sky2->msg_enable;
3175}
3176
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003177static int sky2_nway_reset(struct net_device *dev)
3178{
3179 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003180
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003181 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003182 return -EINVAL;
3183
Stephen Hemminger1b537562005-12-20 15:08:07 -08003184 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003185 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003186
3187 return 0;
3188}
3189
Stephen Hemminger793b8832005-09-14 16:06:14 -07003190static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003191{
3192 struct sky2_hw *hw = sky2->hw;
3193 unsigned port = sky2->port;
3194 int i;
3195
3196 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003197 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003198 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003199 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003200
Stephen Hemminger793b8832005-09-14 16:06:14 -07003201 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003202 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3203}
3204
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003205static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3206{
3207 struct sky2_port *sky2 = netdev_priv(netdev);
3208 sky2->msg_enable = value;
3209}
3210
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003211static int sky2_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003212{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003213 switch (sset) {
3214 case ETH_SS_STATS:
3215 return ARRAY_SIZE(sky2_stats);
3216 default:
3217 return -EOPNOTSUPP;
3218 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219}
3220
3221static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003222 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223{
3224 struct sky2_port *sky2 = netdev_priv(dev);
3225
Stephen Hemminger793b8832005-09-14 16:06:14 -07003226 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227}
3228
Stephen Hemminger793b8832005-09-14 16:06:14 -07003229static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003230{
3231 int i;
3232
3233 switch (stringset) {
3234 case ETH_SS_STATS:
3235 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3236 memcpy(data + i * ETH_GSTRING_LEN,
3237 sky2_stats[i].name, ETH_GSTRING_LEN);
3238 break;
3239 }
3240}
3241
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003242static int sky2_set_mac_address(struct net_device *dev, void *p)
3243{
3244 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003245 struct sky2_hw *hw = sky2->hw;
3246 unsigned port = sky2->port;
3247 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003248
3249 if (!is_valid_ether_addr(addr->sa_data))
3250 return -EADDRNOTAVAIL;
3251
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003252 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003253 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003254 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003255 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003257
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003258 /* virtual address for data */
3259 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3260
3261 /* physical address: used for pause frames */
3262 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003263
3264 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003265}
3266
Stephen Hemmingera052b522006-10-17 10:24:23 -07003267static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3268{
3269 u32 bit;
3270
3271 bit = ether_crc(ETH_ALEN, addr) & 63;
3272 filter[bit >> 3] |= 1 << (bit & 7);
3273}
3274
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003275static void sky2_set_multicast(struct net_device *dev)
3276{
3277 struct sky2_port *sky2 = netdev_priv(dev);
3278 struct sky2_hw *hw = sky2->hw;
3279 unsigned port = sky2->port;
3280 struct dev_mc_list *list = dev->mc_list;
3281 u16 reg;
3282 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003283 int rx_pause;
3284 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285
Stephen Hemmingera052b522006-10-17 10:24:23 -07003286 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003287 memset(filter, 0, sizeof(filter));
3288
3289 reg = gma_read16(hw, port, GM_RX_CTRL);
3290 reg |= GM_RXCR_UCF_ENA;
3291
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003292 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003293 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003294 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003295 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003296 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297 reg &= ~GM_RXCR_MCF_ENA;
3298 else {
3299 int i;
3300 reg |= GM_RXCR_MCF_ENA;
3301
Stephen Hemmingera052b522006-10-17 10:24:23 -07003302 if (rx_pause)
3303 sky2_add_filter(filter, pause_mc_addr);
3304
3305 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3306 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003307 }
3308
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003309 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003310 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003311 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003312 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003313 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003314 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003315 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003316 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003317
3318 gma_write16(hw, port, GM_RX_CTRL, reg);
3319}
3320
3321/* Can have one global because blinking is controlled by
3322 * ethtool and that is always under RTNL mutex
3323 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003324static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003326 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327
Stephen Hemminger793b8832005-09-14 16:06:14 -07003328 switch (hw->chip_id) {
3329 case CHIP_ID_YUKON_XL:
3330 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3331 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3332 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3333 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3334 PHY_M_LEDC_INIT_CTRL(7) |
3335 PHY_M_LEDC_STA1_CTRL(7) |
3336 PHY_M_LEDC_STA0_CTRL(7))
3337 : 0);
3338
3339 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3340 break;
3341
3342 default:
3343 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003344 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3345 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347}
3348
3349/* blink LED's for finding board */
3350static int sky2_phys_id(struct net_device *dev, u32 data)
3351{
3352 struct sky2_port *sky2 = netdev_priv(dev);
3353 struct sky2_hw *hw = sky2->hw;
3354 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003355 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003356 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003357 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003358 int onoff = 1;
3359
Stephen Hemminger793b8832005-09-14 16:06:14 -07003360 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003361 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3362 else
3363 ms = data * 1000;
3364
3365 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003366 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003367 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3368 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3369 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3370 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3371 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3372 } else {
3373 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3374 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3375 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003376
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003377 interrupted = 0;
3378 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003379 sky2_led(hw, port, onoff);
3380 onoff = !onoff;
3381
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003382 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003383 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003384 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003385
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003386 ms -= 250;
3387 }
3388
3389 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003390 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3391 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3392 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3394 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3395 } else {
3396 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3397 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3398 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003399 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003400
3401 return 0;
3402}
3403
3404static void sky2_get_pauseparam(struct net_device *dev,
3405 struct ethtool_pauseparam *ecmd)
3406{
3407 struct sky2_port *sky2 = netdev_priv(dev);
3408
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003409 switch (sky2->flow_mode) {
3410 case FC_NONE:
3411 ecmd->tx_pause = ecmd->rx_pause = 0;
3412 break;
3413 case FC_TX:
3414 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3415 break;
3416 case FC_RX:
3417 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3418 break;
3419 case FC_BOTH:
3420 ecmd->tx_pause = ecmd->rx_pause = 1;
3421 }
3422
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003423 ecmd->autoneg = sky2->autoneg;
3424}
3425
3426static int sky2_set_pauseparam(struct net_device *dev,
3427 struct ethtool_pauseparam *ecmd)
3428{
3429 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003430
3431 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003432 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003433
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003434 if (netif_running(dev))
3435 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003436
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003437 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003438}
3439
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003440static int sky2_get_coalesce(struct net_device *dev,
3441 struct ethtool_coalesce *ecmd)
3442{
3443 struct sky2_port *sky2 = netdev_priv(dev);
3444 struct sky2_hw *hw = sky2->hw;
3445
3446 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3447 ecmd->tx_coalesce_usecs = 0;
3448 else {
3449 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3450 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3451 }
3452 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3453
3454 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3455 ecmd->rx_coalesce_usecs = 0;
3456 else {
3457 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3458 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3459 }
3460 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3461
3462 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3463 ecmd->rx_coalesce_usecs_irq = 0;
3464 else {
3465 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3466 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3467 }
3468
3469 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3470
3471 return 0;
3472}
3473
3474/* Note: this affect both ports */
3475static int sky2_set_coalesce(struct net_device *dev,
3476 struct ethtool_coalesce *ecmd)
3477{
3478 struct sky2_port *sky2 = netdev_priv(dev);
3479 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003480 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003481
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003482 if (ecmd->tx_coalesce_usecs > tmax ||
3483 ecmd->rx_coalesce_usecs > tmax ||
3484 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003485 return -EINVAL;
3486
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003487 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003488 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003489 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003490 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003491 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003492 return -EINVAL;
3493
3494 if (ecmd->tx_coalesce_usecs == 0)
3495 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3496 else {
3497 sky2_write32(hw, STAT_TX_TIMER_INI,
3498 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3499 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3500 }
3501 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3502
3503 if (ecmd->rx_coalesce_usecs == 0)
3504 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3505 else {
3506 sky2_write32(hw, STAT_LEV_TIMER_INI,
3507 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3508 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3509 }
3510 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3511
3512 if (ecmd->rx_coalesce_usecs_irq == 0)
3513 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3514 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003515 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003516 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3517 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3518 }
3519 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3520 return 0;
3521}
3522
Stephen Hemminger793b8832005-09-14 16:06:14 -07003523static void sky2_get_ringparam(struct net_device *dev,
3524 struct ethtool_ringparam *ering)
3525{
3526 struct sky2_port *sky2 = netdev_priv(dev);
3527
3528 ering->rx_max_pending = RX_MAX_PENDING;
3529 ering->rx_mini_max_pending = 0;
3530 ering->rx_jumbo_max_pending = 0;
3531 ering->tx_max_pending = TX_RING_SIZE - 1;
3532
3533 ering->rx_pending = sky2->rx_pending;
3534 ering->rx_mini_pending = 0;
3535 ering->rx_jumbo_pending = 0;
3536 ering->tx_pending = sky2->tx_pending;
3537}
3538
3539static int sky2_set_ringparam(struct net_device *dev,
3540 struct ethtool_ringparam *ering)
3541{
3542 struct sky2_port *sky2 = netdev_priv(dev);
3543 int err = 0;
3544
3545 if (ering->rx_pending > RX_MAX_PENDING ||
3546 ering->rx_pending < 8 ||
3547 ering->tx_pending < MAX_SKB_TX_LE ||
3548 ering->tx_pending > TX_RING_SIZE - 1)
3549 return -EINVAL;
3550
3551 if (netif_running(dev))
3552 sky2_down(dev);
3553
3554 sky2->rx_pending = ering->rx_pending;
3555 sky2->tx_pending = ering->tx_pending;
3556
Stephen Hemminger1b537562005-12-20 15:08:07 -08003557 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003558 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003559 if (err)
3560 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003561 else
3562 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003563 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003564
3565 return err;
3566}
3567
Stephen Hemminger793b8832005-09-14 16:06:14 -07003568static int sky2_get_regs_len(struct net_device *dev)
3569{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003570 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003571}
3572
3573/*
3574 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003575 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003576 */
3577static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3578 void *p)
3579{
3580 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003581 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003582 unsigned int b;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003583
3584 regs->version = 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003585
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003586 for (b = 0; b < 128; b++) {
3587 /* This complicated switch statement is to make sure and
3588 * only access regions that are unreserved.
3589 * Some blocks are only valid on dual port cards.
3590 * and block 3 has some special diagnostic registers that
3591 * are poison.
3592 */
3593 switch (b) {
3594 case 3:
3595 /* skip diagnostic ram region */
3596 memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
3597 break;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003598
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003599 /* dual port cards only */
3600 case 5: /* Tx Arbiter 2 */
3601 case 9: /* RX2 */
3602 case 14 ... 15: /* TX2 */
3603 case 17: case 19: /* Ram Buffer 2 */
3604 case 22 ... 23: /* Tx Ram Buffer 2 */
3605 case 25: /* Rx MAC Fifo 1 */
3606 case 27: /* Tx MAC Fifo 2 */
3607 case 31: /* GPHY 2 */
3608 case 40 ... 47: /* Pattern Ram 2 */
3609 case 52: case 54: /* TCP Segmentation 2 */
3610 case 112 ... 116: /* GMAC 2 */
3611 if (sky2->hw->ports == 1)
3612 goto reserved;
3613 /* fall through */
3614 case 0: /* Control */
3615 case 2: /* Mac address */
3616 case 4: /* Tx Arbiter 1 */
3617 case 7: /* PCI express reg */
3618 case 8: /* RX1 */
3619 case 12 ... 13: /* TX1 */
3620 case 16: case 18:/* Rx Ram Buffer 1 */
3621 case 20 ... 21: /* Tx Ram Buffer 1 */
3622 case 24: /* Rx MAC Fifo 1 */
3623 case 26: /* Tx MAC Fifo 1 */
3624 case 28 ... 29: /* Descriptor and status unit */
3625 case 30: /* GPHY 1*/
3626 case 32 ... 39: /* Pattern Ram 1 */
3627 case 48: case 50: /* TCP Segmentation 1 */
3628 case 56 ... 60: /* PCI space */
3629 case 80 ... 84: /* GMAC 1 */
3630 memcpy_fromio(p, io, 128);
3631 break;
3632 default:
3633reserved:
3634 memset(p, 0, 128);
3635 }
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003636
Stephen Hemminger295b54c2007-10-11 19:47:22 -07003637 p += 128;
3638 io += 128;
3639 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003640}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003641
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003642/* In order to do Jumbo packets on these chips, need to turn off the
3643 * transmit store/forward. Therefore checksum offload won't work.
3644 */
3645static int no_tx_offload(struct net_device *dev)
3646{
3647 const struct sky2_port *sky2 = netdev_priv(dev);
3648 const struct sky2_hw *hw = sky2->hw;
3649
Stephen Hemminger69161612007-06-04 17:23:26 -07003650 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003651}
3652
3653static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3654{
3655 if (data && no_tx_offload(dev))
3656 return -EINVAL;
3657
3658 return ethtool_op_set_tx_csum(dev, data);
3659}
3660
3661
3662static int sky2_set_tso(struct net_device *dev, u32 data)
3663{
3664 if (data && no_tx_offload(dev))
3665 return -EINVAL;
3666
3667 return ethtool_op_set_tso(dev, data);
3668}
3669
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003670static int sky2_get_eeprom_len(struct net_device *dev)
3671{
3672 struct sky2_port *sky2 = netdev_priv(dev);
3673 u16 reg2;
3674
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003675 pci_read_config_word(sky2->hw->pdev, PCI_DEV_REG2, &reg2);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003676 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3677}
3678
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003679static u32 sky2_vpd_read(struct pci_dev *pdev, int cap, u16 offset)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003680{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003681 u32 val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003682
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003683 pci_write_config_word(pdev, cap + PCI_VPD_ADDR, offset);
3684
3685 do {
3686 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3687 } while (!(offset & PCI_VPD_ADDR_F));
3688
3689 pci_read_config_dword(pdev, cap + PCI_VPD_DATA, &val);
3690 return val;
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003691}
3692
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003693static void sky2_vpd_write(struct pci_dev *pdev, int cap, u16 offset, u32 val)
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003694{
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003695 pci_write_config_word(pdev, cap + PCI_VPD_DATA, val);
3696 pci_write_config_dword(pdev, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003697 do {
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003698 pci_read_config_word(pdev, cap + PCI_VPD_ADDR, &offset);
3699 } while (offset & PCI_VPD_ADDR_F);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003700}
3701
3702static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3703 u8 *data)
3704{
3705 struct sky2_port *sky2 = netdev_priv(dev);
3706 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3707 int length = eeprom->len;
3708 u16 offset = eeprom->offset;
3709
3710 if (!cap)
3711 return -EINVAL;
3712
3713 eeprom->magic = SKY2_EEPROM_MAGIC;
3714
3715 while (length > 0) {
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003716 u32 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003717 int n = min_t(int, length, sizeof(val));
3718
3719 memcpy(data, &val, n);
3720 length -= n;
3721 data += n;
3722 offset += n;
3723 }
3724 return 0;
3725}
3726
3727static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3728 u8 *data)
3729{
3730 struct sky2_port *sky2 = netdev_priv(dev);
3731 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3732 int length = eeprom->len;
3733 u16 offset = eeprom->offset;
3734
3735 if (!cap)
3736 return -EINVAL;
3737
3738 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3739 return -EINVAL;
3740
3741 while (length > 0) {
3742 u32 val;
3743 int n = min_t(int, length, sizeof(val));
3744
3745 if (n < sizeof(val))
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003746 val = sky2_vpd_read(sky2->hw->pdev, cap, offset);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003747 memcpy(&val, data, n);
3748
Stephen Hemminger167f53d2007-09-25 19:01:02 -07003749 sky2_vpd_write(sky2->hw->pdev, cap, offset, val);
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003750
3751 length -= n;
3752 data += n;
3753 offset += n;
3754 }
3755 return 0;
3756}
3757
3758
Jeff Garzik7282d492006-09-13 14:30:00 -04003759static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003760 .get_settings = sky2_get_settings,
3761 .set_settings = sky2_set_settings,
3762 .get_drvinfo = sky2_get_drvinfo,
3763 .get_wol = sky2_get_wol,
3764 .set_wol = sky2_set_wol,
3765 .get_msglevel = sky2_get_msglevel,
3766 .set_msglevel = sky2_set_msglevel,
3767 .nway_reset = sky2_nway_reset,
3768 .get_regs_len = sky2_get_regs_len,
3769 .get_regs = sky2_get_regs,
3770 .get_link = ethtool_op_get_link,
3771 .get_eeprom_len = sky2_get_eeprom_len,
3772 .get_eeprom = sky2_get_eeprom,
3773 .set_eeprom = sky2_set_eeprom,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003774 .set_sg = ethtool_op_set_sg,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003775 .set_tx_csum = sky2_set_tx_csum,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003776 .set_tso = sky2_set_tso,
3777 .get_rx_csum = sky2_get_rx_csum,
3778 .set_rx_csum = sky2_set_rx_csum,
3779 .get_strings = sky2_get_strings,
3780 .get_coalesce = sky2_get_coalesce,
3781 .set_coalesce = sky2_set_coalesce,
3782 .get_ringparam = sky2_get_ringparam,
3783 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003784 .get_pauseparam = sky2_get_pauseparam,
3785 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003786 .phys_id = sky2_phys_id,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07003787 .get_sset_count = sky2_get_sset_count,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003788 .get_ethtool_stats = sky2_get_ethtool_stats,
3789};
3790
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003791#ifdef CONFIG_SKY2_DEBUG
3792
3793static struct dentry *sky2_debug;
3794
3795static int sky2_debug_show(struct seq_file *seq, void *v)
3796{
3797 struct net_device *dev = seq->private;
3798 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003799 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003800 unsigned port = sky2->port;
3801 unsigned idx, last;
3802 int sop;
3803
3804 if (!netif_running(dev))
3805 return -ENETDOWN;
3806
3807 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3808 sky2_read32(hw, B0_ISRC),
3809 sky2_read32(hw, B0_IMSK),
3810 sky2_read32(hw, B0_Y2_SP_ICR));
3811
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003812 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003813 last = sky2_read16(hw, STAT_PUT_IDX);
3814
3815 if (hw->st_idx == last)
3816 seq_puts(seq, "Status ring (empty)\n");
3817 else {
3818 seq_puts(seq, "Status ring\n");
3819 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3820 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3821 const struct sky2_status_le *le = hw->st_le + idx;
3822 seq_printf(seq, "[%d] %#x %d %#x\n",
3823 idx, le->opcode, le->length, le->status);
3824 }
3825 seq_puts(seq, "\n");
3826 }
3827
3828 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3829 sky2->tx_cons, sky2->tx_prod,
3830 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3831 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3832
3833 /* Dump contents of tx ring */
3834 sop = 1;
3835 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3836 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3837 const struct sky2_tx_le *le = sky2->tx_le + idx;
3838 u32 a = le32_to_cpu(le->addr);
3839
3840 if (sop)
3841 seq_printf(seq, "%u:", idx);
3842 sop = 0;
3843
3844 switch(le->opcode & ~HW_OWNER) {
3845 case OP_ADDR64:
3846 seq_printf(seq, " %#x:", a);
3847 break;
3848 case OP_LRGLEN:
3849 seq_printf(seq, " mtu=%d", a);
3850 break;
3851 case OP_VLAN:
3852 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3853 break;
3854 case OP_TCPLISW:
3855 seq_printf(seq, " csum=%#x", a);
3856 break;
3857 case OP_LARGESEND:
3858 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3859 break;
3860 case OP_PACKET:
3861 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3862 break;
3863 case OP_BUFFER:
3864 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3865 break;
3866 default:
3867 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3868 a, le16_to_cpu(le->length));
3869 }
3870
3871 if (le->ctrl & EOP) {
3872 seq_putc(seq, '\n');
3873 sop = 1;
3874 }
3875 }
3876
3877 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3878 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3879 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3880 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3881
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003882 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003883 return 0;
3884}
3885
3886static int sky2_debug_open(struct inode *inode, struct file *file)
3887{
3888 return single_open(file, sky2_debug_show, inode->i_private);
3889}
3890
3891static const struct file_operations sky2_debug_fops = {
3892 .owner = THIS_MODULE,
3893 .open = sky2_debug_open,
3894 .read = seq_read,
3895 .llseek = seq_lseek,
3896 .release = single_release,
3897};
3898
3899/*
3900 * Use network device events to create/remove/rename
3901 * debugfs file entries
3902 */
3903static int sky2_device_event(struct notifier_block *unused,
3904 unsigned long event, void *ptr)
3905{
3906 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003907 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003908
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003909 if (dev->open != sky2_up || !sky2_debug)
3910 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003911
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003912 switch(event) {
3913 case NETDEV_CHANGENAME:
3914 if (sky2->debugfs) {
3915 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3916 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003917 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003918 break;
3919
3920 case NETDEV_GOING_DOWN:
3921 if (sky2->debugfs) {
3922 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3923 dev->name);
3924 debugfs_remove(sky2->debugfs);
3925 sky2->debugfs = NULL;
3926 }
3927 break;
3928
3929 case NETDEV_UP:
3930 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3931 sky2_debug, dev,
3932 &sky2_debug_fops);
3933 if (IS_ERR(sky2->debugfs))
3934 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003935 }
3936
3937 return NOTIFY_DONE;
3938}
3939
3940static struct notifier_block sky2_notifier = {
3941 .notifier_call = sky2_device_event,
3942};
3943
3944
3945static __init void sky2_debug_init(void)
3946{
3947 struct dentry *ent;
3948
3949 ent = debugfs_create_dir("sky2", NULL);
3950 if (!ent || IS_ERR(ent))
3951 return;
3952
3953 sky2_debug = ent;
3954 register_netdevice_notifier(&sky2_notifier);
3955}
3956
3957static __exit void sky2_debug_cleanup(void)
3958{
3959 if (sky2_debug) {
3960 unregister_netdevice_notifier(&sky2_notifier);
3961 debugfs_remove(sky2_debug);
3962 sky2_debug = NULL;
3963 }
3964}
3965
3966#else
3967#define sky2_debug_init()
3968#define sky2_debug_cleanup()
3969#endif
3970
3971
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003972/* Initialize network device */
3973static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003974 unsigned port,
3975 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003976{
3977 struct sky2_port *sky2;
3978 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3979
3980 if (!dev) {
Joe Perches898eb712007-10-18 03:06:30 -07003981 dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003982 return NULL;
3983 }
3984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003985 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003986 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003987 dev->open = sky2_up;
3988 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003989 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003990 dev->hard_start_xmit = sky2_xmit_frame;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003991 dev->set_multicast_list = sky2_set_multicast;
3992 dev->set_mac_address = sky2_set_mac_address;
3993 dev->change_mtu = sky2_change_mtu;
3994 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3995 dev->tx_timeout = sky2_tx_timeout;
3996 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003997#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003998 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003999#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004000
4001 sky2 = netdev_priv(dev);
4002 sky2->netdev = dev;
4003 sky2->hw = hw;
4004 sky2->msg_enable = netif_msg_init(debug, default_msg);
4005
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004006 /* Auto speed and flow control */
4007 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07004008 sky2->flow_mode = FC_BOTH;
4009
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004010 sky2->duplex = -1;
4011 sky2->speed = -1;
4012 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07004013 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004014 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08004015
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08004016 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004017 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08004018 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004019
4020 hw->dev[port] = dev;
4021
4022 sky2->port = port;
4023
Stephen Hemminger4a50a872007-02-06 10:45:41 -08004024 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004025 if (highmem)
4026 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004027
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004028#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07004029 /* The workaround for FE+ status conflicts with VLAN tag detection. */
4030 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
4031 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
4032 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
4033 dev->vlan_rx_register = sky2_vlan_rx_register;
4034 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07004035#endif
4036
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004037 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07004038 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07004039 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004040
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004041 return dev;
4042}
4043
Stephen Hemminger28bd1812006-01-17 13:43:19 -08004044static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004045{
4046 const struct sky2_port *sky2 = netdev_priv(dev);
Joe Perches0795af52007-10-03 17:59:30 -07004047 DECLARE_MAC_BUF(mac);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004048
4049 if (netif_msg_probe(sky2))
Joe Perches0795af52007-10-03 17:59:30 -07004050 printk(KERN_INFO PFX "%s: addr %s\n",
4051 dev->name, print_mac(mac, dev->dev_addr));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004052}
4053
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004054/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01004055static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004056{
4057 struct sky2_hw *hw = dev_id;
4058 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
4059
4060 if (status == 0)
4061 return IRQ_NONE;
4062
4063 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004064 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004065 wake_up(&hw->msi_wait);
4066 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4067 }
4068 sky2_write32(hw, B0_Y2_SP_ICR, 2);
4069
4070 return IRQ_HANDLED;
4071}
4072
4073/* Test interrupt path by forcing a a software IRQ */
4074static int __devinit sky2_test_msi(struct sky2_hw *hw)
4075{
4076 struct pci_dev *pdev = hw->pdev;
4077 int err;
4078
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004079 init_waitqueue_head (&hw->msi_wait);
4080
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004081 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4082
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004083 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004084 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004085 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004086 return err;
4087 }
4088
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004089 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004090 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004091
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004092 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004093
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004094 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004095 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004096 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4097 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004098
4099 err = -EOPNOTSUPP;
4100 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4101 }
4102
4103 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004104 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004105
4106 free_irq(pdev->irq, hw);
4107
4108 return err;
4109}
4110
Stephen Hemmingere3173832007-02-06 10:45:39 -08004111static int __devinit pci_wake_enabled(struct pci_dev *dev)
4112{
4113 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4114 u16 value;
4115
4116 if (!pm)
4117 return 0;
4118 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4119 return 0;
4120 return value & PCI_PM_CTRL_PME_ENABLE;
4121}
4122
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004123static int __devinit sky2_probe(struct pci_dev *pdev,
4124 const struct pci_device_id *ent)
4125{
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004126 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004127 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004128 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004129
Stephen Hemminger793b8832005-09-14 16:06:14 -07004130 err = pci_enable_device(pdev);
4131 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004132 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004133 goto err_out;
4134 }
4135
Stephen Hemminger793b8832005-09-14 16:06:14 -07004136 err = pci_request_regions(pdev, DRV_NAME);
4137 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004138 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004139 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004140 }
4141
4142 pci_set_master(pdev);
4143
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004144 if (sizeof(dma_addr_t) > sizeof(u32) &&
4145 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4146 using_dac = 1;
4147 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4148 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004149 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4150 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004151 goto err_out_free_regions;
4152 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004153 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004154 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4155 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004156 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004157 goto err_out_free_regions;
4158 }
4159 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004160
Stephen Hemmingere3173832007-02-06 10:45:39 -08004161 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4162
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004163 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004164 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004165 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004166 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004167 goto err_out_free_regions;
4168 }
4169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004170 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004171
4172 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4173 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004174 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004175 goto err_out_free_hw;
4176 }
4177
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004178#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004179 /* The sk98lin vendor driver uses hardware byte swapping but
4180 * this driver uses software swapping.
4181 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004182 {
4183 u32 reg;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004184 pci_read_config_dword(pdev,PCI_DEV_REG2, &reg);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004185 reg &= ~PCI_REV_DESC;
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004186 pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004187 }
4188#endif
4189
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004190 /* ring for status responses */
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004191 hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004192 if (!hw->st_le)
4193 goto err_out_iounmap;
4194
Stephen Hemmingere3173832007-02-06 10:45:39 -08004195 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004196 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004197 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004198
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004199 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004200 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4201 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004202 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004203
Stephen Hemmingere3173832007-02-06 10:45:39 -08004204 sky2_reset(hw);
4205
4206 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004207 if (!dev) {
4208 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004209 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004210 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004211
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004212 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4213 err = sky2_test_msi(hw);
4214 if (err == -EOPNOTSUPP)
4215 pci_disable_msi(pdev);
4216 else if (err)
4217 goto err_out_free_netdev;
4218 }
4219
Stephen Hemminger793b8832005-09-14 16:06:14 -07004220 err = register_netdev(dev);
4221 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004222 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004223 goto err_out_free_netdev;
4224 }
4225
Stephen Hemminger6de16232007-10-17 13:26:42 -07004226 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
4227
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004228 err = request_irq(pdev->irq, sky2_intr,
4229 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004230 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004231 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004232 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004233 goto err_out_unregister;
4234 }
4235 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004236 napi_enable(&hw->napi);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004237
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004238 sky2_show_addr(dev);
4239
shemminger@linux-foundation.org7f60c64b2007-01-26 11:38:36 -08004240 if (hw->ports > 1) {
4241 struct net_device *dev1;
4242
Stephen Hemmingere3173832007-02-06 10:45:39 -08004243 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004244 if (!dev1)
4245 dev_warn(&pdev->dev, "allocation for second device failed\n");
4246 else if ((err = register_netdev(dev1))) {
4247 dev_warn(&pdev->dev,
4248 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004249 hw->dev[1] = NULL;
4250 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004251 } else
4252 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004253 }
4254
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004255 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004256 INIT_WORK(&hw->restart_work, sky2_restart);
4257
Stephen Hemminger793b8832005-09-14 16:06:14 -07004258 pci_set_drvdata(pdev, hw);
4259
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004260 return 0;
4261
Stephen Hemminger793b8832005-09-14 16:06:14 -07004262err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004263 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004264 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004265 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004266err_out_free_netdev:
4267 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004268err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004269 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004270 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004271err_out_iounmap:
4272 iounmap(hw->regs);
4273err_out_free_hw:
4274 kfree(hw);
4275err_out_free_regions:
4276 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004277err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004278 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004279err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004280 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004281 return err;
4282}
4283
4284static void __devexit sky2_remove(struct pci_dev *pdev)
4285{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004286 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004287 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004288
Stephen Hemminger793b8832005-09-14 16:06:14 -07004289 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004290 return;
4291
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004292 del_timer_sync(&hw->watchdog_timer);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004293 cancel_work_sync(&hw->restart_work);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004294
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004295 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004296 unregister_netdev(hw->dev[i]);
Stephen Hemminger81906792007-02-15 16:40:33 -08004297
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004298 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004299
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004300 sky2_power_aux(hw);
4301
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004302 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004303 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004304 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004305
4306 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004307 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004308 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004309 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004310 pci_release_regions(pdev);
4311 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004312
Stephen Hemmingerb877fe22007-10-22 13:39:09 -07004313 for (i = hw->ports-1; i >= 0; --i)
Stephen Hemminger6de16232007-10-17 13:26:42 -07004314 free_netdev(hw->dev[i]);
4315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004316 iounmap(hw->regs);
4317 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004318
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004319 pci_set_drvdata(pdev, NULL);
4320}
4321
4322#ifdef CONFIG_PM
4323static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4324{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004325 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004326 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004327
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004328 if (!hw)
4329 return 0;
4330
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004331 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004332 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004333 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004334
Stephen Hemmingere3173832007-02-06 10:45:39 -08004335 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004336 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004337
4338 if (sky2->wol)
4339 sky2_wol_init(sky2);
4340
4341 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004342 }
4343
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004344 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004345 napi_disable(&hw->napi);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004346 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004347
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004348 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004349 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004350 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4351
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004352 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004353}
4354
4355static int sky2_resume(struct pci_dev *pdev)
4356{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004357 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004358 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004359
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004360 if (!hw)
4361 return 0;
4362
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004363 err = pci_set_power_state(pdev, PCI_D0);
4364 if (err)
4365 goto out;
4366
4367 err = pci_restore_state(pdev);
4368 if (err)
4369 goto out;
4370
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004371 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004372
4373 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004374 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4375 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4376 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger167f53d2007-09-25 19:01:02 -07004377 pci_write_config_dword(pdev, PCI_DEV_REG3, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004378
Stephen Hemmingere3173832007-02-06 10:45:39 -08004379 sky2_reset(hw);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004380 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger6de16232007-10-17 13:26:42 -07004381 napi_enable(&hw->napi);
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004382
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004383 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004384 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004385 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004386 err = sky2_up(dev);
4387 if (err) {
4388 printk(KERN_ERR PFX "%s: could not up: %d\n",
4389 dev->name, err);
4390 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004391 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004392 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004393
4394 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004395 }
4396 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004397
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004398 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004399out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004400 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004401 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004402 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004403}
4404#endif
4405
Stephen Hemmingere3173832007-02-06 10:45:39 -08004406static void sky2_shutdown(struct pci_dev *pdev)
4407{
4408 struct sky2_hw *hw = pci_get_drvdata(pdev);
4409 int i, wol = 0;
4410
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004411 if (!hw)
4412 return;
4413
Stephen Hemminger5c0d6b32007-10-14 13:25:22 -07004414 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004415
4416 for (i = 0; i < hw->ports; i++) {
4417 struct net_device *dev = hw->dev[i];
4418 struct sky2_port *sky2 = netdev_priv(dev);
4419
4420 if (sky2->wol) {
4421 wol = 1;
4422 sky2_wol_init(sky2);
4423 }
4424 }
4425
4426 if (wol)
4427 sky2_power_aux(hw);
4428
4429 pci_enable_wake(pdev, PCI_D3hot, wol);
4430 pci_enable_wake(pdev, PCI_D3cold, wol);
4431
4432 pci_disable_device(pdev);
4433 pci_set_power_state(pdev, PCI_D3hot);
4434
4435}
4436
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004437static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004438 .name = DRV_NAME,
4439 .id_table = sky2_id_table,
4440 .probe = sky2_probe,
4441 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004442#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004443 .suspend = sky2_suspend,
4444 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004445#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004446 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004447};
4448
4449static int __init sky2_init_module(void)
4450{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004451 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004452 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004453}
4454
4455static void __exit sky2_cleanup_module(void)
4456{
4457 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004458 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004459}
4460
4461module_init(sky2_init_module);
4462module_exit(sky2_cleanup_module);
4463
4464MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe6342007-01-23 11:38:57 -08004465MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004466MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004467MODULE_VERSION(DRV_VERSION);