blob: 0e3c6acde955d47e95576261acee362d36f12e8e [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Hugh Dickins5949eac2011-06-27 16:18:18 -070034#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070036#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070038
Chris Wilson88241782011-01-07 17:09:48 +000039static __must_check int i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +000040static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
41static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000042static __must_check int i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj,
43 bool write);
44static __must_check int i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
45 uint64_t offset,
46 uint64_t size);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj);
Chris Wilson88241782011-01-07 17:09:48 +000048static __must_check int i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
49 unsigned alignment,
50 bool map_and_fenceable);
Chris Wilsond9e86c02010-11-10 16:40:20 +000051static void i915_gem_clear_fence_reg(struct drm_device *dev,
52 struct drm_i915_fence_reg *reg);
Chris Wilson05394f32010-11-08 19:18:58 +000053static int i915_gem_phys_pwrite(struct drm_device *dev,
54 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +100055 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +000056 struct drm_file *file);
57static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070058
Chris Wilson17250b72010-10-28 12:51:39 +010059static int i915_gem_inactive_shrink(struct shrinker *shrinker,
Ying Han1495f232011-05-24 17:12:27 -070060 struct shrink_control *sc);
Daniel Vetter8c599672011-12-14 13:57:31 +010061static void i915_gem_object_truncate(struct drm_i915_gem_object *obj);
Chris Wilson31169712009-09-14 16:50:28 +010062
Chris Wilson73aa8082010-09-30 11:46:12 +010063/* some bookkeeping */
64static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
65 size_t size)
66{
67 dev_priv->mm.object_count++;
68 dev_priv->mm.object_memory += size;
69}
70
71static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
72 size_t size)
73{
74 dev_priv->mm.object_count--;
75 dev_priv->mm.object_memory -= size;
76}
77
Chris Wilson21dd3732011-01-26 15:55:56 +000078static int
79i915_gem_wait_for_error(struct drm_device *dev)
Chris Wilson30dbf0c2010-09-25 10:19:17 +010080{
81 struct drm_i915_private *dev_priv = dev->dev_private;
82 struct completion *x = &dev_priv->error_completion;
83 unsigned long flags;
84 int ret;
85
86 if (!atomic_read(&dev_priv->mm.wedged))
87 return 0;
88
89 ret = wait_for_completion_interruptible(x);
90 if (ret)
91 return ret;
92
Chris Wilson21dd3732011-01-26 15:55:56 +000093 if (atomic_read(&dev_priv->mm.wedged)) {
94 /* GPU is hung, bump the completion count to account for
95 * the token we just consumed so that we never hit zero and
96 * end up waiting upon a subsequent completion event that
97 * will never happen.
98 */
99 spin_lock_irqsave(&x->wait.lock, flags);
100 x->done++;
101 spin_unlock_irqrestore(&x->wait.lock, flags);
102 }
103 return 0;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104}
105
Chris Wilson54cf91d2010-11-25 18:00:26 +0000106int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100107{
Chris Wilson76c1dec2010-09-25 11:22:51 +0100108 int ret;
109
Chris Wilson21dd3732011-01-26 15:55:56 +0000110 ret = i915_gem_wait_for_error(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100111 if (ret)
112 return ret;
113
114 ret = mutex_lock_interruptible(&dev->struct_mutex);
115 if (ret)
116 return ret;
117
Chris Wilson23bc5982010-09-29 16:10:57 +0100118 WARN_ON(i915_verify_lists(dev));
Chris Wilson76c1dec2010-09-25 11:22:51 +0100119 return 0;
120}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100121
Chris Wilson7d1c4802010-08-07 21:45:03 +0100122static inline bool
Chris Wilson05394f32010-11-08 19:18:58 +0000123i915_gem_object_is_inactive(struct drm_i915_gem_object *obj)
Chris Wilson7d1c4802010-08-07 21:45:03 +0100124{
Chris Wilson05394f32010-11-08 19:18:58 +0000125 return obj->gtt_space && !obj->active && obj->pin_count == 0;
Chris Wilson7d1c4802010-08-07 21:45:03 +0100126}
127
Chris Wilson20217462010-11-23 15:26:33 +0000128void i915_gem_do_init(struct drm_device *dev,
129 unsigned long start,
130 unsigned long mappable_end,
131 unsigned long end)
Jesse Barnes79e53942008-11-07 14:24:08 -0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
134
Chris Wilsonbee4a182011-01-21 10:54:32 +0000135 drm_mm_init(&dev_priv->mm.gtt_space, start, end - start);
Jesse Barnes79e53942008-11-07 14:24:08 -0800136
Chris Wilsonbee4a182011-01-21 10:54:32 +0000137 dev_priv->mm.gtt_start = start;
138 dev_priv->mm.gtt_mappable_end = mappable_end;
139 dev_priv->mm.gtt_end = end;
Chris Wilson73aa8082010-09-30 11:46:12 +0100140 dev_priv->mm.gtt_total = end - start;
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200141 dev_priv->mm.mappable_gtt_total = min(end, mappable_end) - start;
Chris Wilsonbee4a182011-01-21 10:54:32 +0000142
143 /* Take over this portion of the GTT */
144 intel_gtt_clear_range(start / PAGE_SIZE, (end-start) / PAGE_SIZE);
Jesse Barnes79e53942008-11-07 14:24:08 -0800145}
Keith Packard6dbe2772008-10-14 21:41:13 -0700146
Eric Anholt673a3942008-07-30 12:06:12 -0700147int
148i915_gem_init_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000149 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700150{
Eric Anholt673a3942008-07-30 12:06:12 -0700151 struct drm_i915_gem_init *args = data;
Chris Wilson20217462010-11-23 15:26:33 +0000152
153 if (args->gtt_start >= args->gtt_end ||
154 (args->gtt_end | args->gtt_start) & (PAGE_SIZE - 1))
155 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700156
157 mutex_lock(&dev->struct_mutex);
Chris Wilson20217462010-11-23 15:26:33 +0000158 i915_gem_do_init(dev, args->gtt_start, args->gtt_end, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -0700159 mutex_unlock(&dev->struct_mutex);
160
Chris Wilson20217462010-11-23 15:26:33 +0000161 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700162}
163
Eric Anholt5a125c32008-10-22 21:40:13 -0700164int
165i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000166 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700167{
Chris Wilson73aa8082010-09-30 11:46:12 +0100168 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt5a125c32008-10-22 21:40:13 -0700169 struct drm_i915_gem_get_aperture *args = data;
Chris Wilson6299f992010-11-24 12:23:44 +0000170 struct drm_i915_gem_object *obj;
171 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700172
173 if (!(dev->driver->driver_features & DRIVER_GEM))
174 return -ENODEV;
175
Chris Wilson6299f992010-11-24 12:23:44 +0000176 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100177 mutex_lock(&dev->struct_mutex);
Chris Wilson6299f992010-11-24 12:23:44 +0000178 list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
179 pinned += obj->gtt_space->size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100180 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700181
Chris Wilson6299f992010-11-24 12:23:44 +0000182 args->aper_size = dev_priv->mm.gtt_total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400183 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000184
Eric Anholt5a125c32008-10-22 21:40:13 -0700185 return 0;
186}
187
Dave Airlieff72145b2011-02-07 12:16:14 +1000188static int
189i915_gem_create(struct drm_file *file,
190 struct drm_device *dev,
191 uint64_t size,
192 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700193{
Chris Wilson05394f32010-11-08 19:18:58 +0000194 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300195 int ret;
196 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700197
Dave Airlieff72145b2011-02-07 12:16:14 +1000198 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200199 if (size == 0)
200 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700201
202 /* Allocate the new object */
Dave Airlieff72145b2011-02-07 12:16:14 +1000203 obj = i915_gem_alloc_object(dev, size);
Eric Anholt673a3942008-07-30 12:06:12 -0700204 if (obj == NULL)
205 return -ENOMEM;
206
Chris Wilson05394f32010-11-08 19:18:58 +0000207 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson1dfd9752010-09-06 14:44:14 +0100208 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +0000209 drm_gem_object_release(&obj->base);
210 i915_gem_info_remove_obj(dev->dev_private, obj->base.size);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100211 kfree(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700212 return ret;
Chris Wilson1dfd9752010-09-06 14:44:14 +0100213 }
214
Chris Wilson202f2fe2010-10-14 13:20:40 +0100215 /* drop reference from allocate - handle holds it now */
Chris Wilson05394f32010-11-08 19:18:58 +0000216 drm_gem_object_unreference(&obj->base);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100217 trace_i915_gem_object_create(obj);
218
Dave Airlieff72145b2011-02-07 12:16:14 +1000219 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700220 return 0;
221}
222
Dave Airlieff72145b2011-02-07 12:16:14 +1000223int
224i915_gem_dumb_create(struct drm_file *file,
225 struct drm_device *dev,
226 struct drm_mode_create_dumb *args)
227{
228 /* have to work out size/pitch and return them */
Chris Wilsoned0291f2011-03-19 08:21:45 +0000229 args->pitch = ALIGN(args->width * ((args->bpp + 7) / 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000230 args->size = args->pitch * args->height;
231 return i915_gem_create(file, dev,
232 args->size, &args->handle);
233}
234
235int i915_gem_dumb_destroy(struct drm_file *file,
236 struct drm_device *dev,
237 uint32_t handle)
238{
239 return drm_gem_handle_delete(file, handle);
240}
241
242/**
243 * Creates a new mm object and returns a handle to it.
244 */
245int
246i915_gem_create_ioctl(struct drm_device *dev, void *data,
247 struct drm_file *file)
248{
249 struct drm_i915_gem_create *args = data;
250 return i915_gem_create(file, dev,
251 args->size, &args->handle);
252}
253
Chris Wilson05394f32010-11-08 19:18:58 +0000254static int i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Eric Anholt280b7132009-03-12 16:56:27 -0700255{
Chris Wilson05394f32010-11-08 19:18:58 +0000256 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt280b7132009-03-12 16:56:27 -0700257
258 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson05394f32010-11-08 19:18:58 +0000259 obj->tiling_mode != I915_TILING_NONE;
Eric Anholt280b7132009-03-12 16:56:27 -0700260}
261
Eric Anholt673a3942008-07-30 12:06:12 -0700262/**
Eric Anholteb014592009-03-10 11:44:52 -0700263 * This is the fast shmem pread path, which attempts to copy_from_user directly
264 * from the backing pages of the object to the user's address space. On a
265 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
266 */
267static int
Chris Wilson05394f32010-11-08 19:18:58 +0000268i915_gem_shmem_pread_fast(struct drm_device *dev,
269 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700270 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000271 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700272{
Chris Wilson05394f32010-11-08 19:18:58 +0000273 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholteb014592009-03-10 11:44:52 -0700274 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100275 loff_t offset;
Eric Anholteb014592009-03-10 11:44:52 -0700276 char __user *user_data;
277 int page_offset, page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700278
279 user_data = (char __user *) (uintptr_t) args->data_ptr;
280 remain = args->size;
281
Eric Anholteb014592009-03-10 11:44:52 -0700282 offset = args->offset;
283
284 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100285 struct page *page;
286 char *vaddr;
287 int ret;
288
Eric Anholteb014592009-03-10 11:44:52 -0700289 /* Operation in this page
290 *
Eric Anholteb014592009-03-10 11:44:52 -0700291 * page_offset = offset within page
292 * page_length = bytes to copy for this page
293 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100294 page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700295 page_length = remain;
296 if ((page_offset + remain) > PAGE_SIZE)
297 page_length = PAGE_SIZE - page_offset;
298
Hugh Dickins5949eac2011-06-27 16:18:18 -0700299 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100300 if (IS_ERR(page))
301 return PTR_ERR(page);
302
303 vaddr = kmap_atomic(page);
304 ret = __copy_to_user_inatomic(user_data,
305 vaddr + page_offset,
306 page_length);
307 kunmap_atomic(vaddr);
308
309 mark_page_accessed(page);
310 page_cache_release(page);
311 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100312 return -EFAULT;
Eric Anholteb014592009-03-10 11:44:52 -0700313
314 remain -= page_length;
315 user_data += page_length;
316 offset += page_length;
317 }
318
Chris Wilson4f27b752010-10-14 15:26:45 +0100319 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700320}
321
Daniel Vetter8c599672011-12-14 13:57:31 +0100322static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100323__copy_to_user_swizzled(char __user *cpu_vaddr,
324 const char *gpu_vaddr, int gpu_offset,
325 int length)
326{
327 int ret, cpu_offset = 0;
328
329 while (length > 0) {
330 int cacheline_end = ALIGN(gpu_offset + 1, 64);
331 int this_length = min(cacheline_end - gpu_offset, length);
332 int swizzled_gpu_offset = gpu_offset ^ 64;
333
334 ret = __copy_to_user(cpu_vaddr + cpu_offset,
335 gpu_vaddr + swizzled_gpu_offset,
336 this_length);
337 if (ret)
338 return ret + length;
339
340 cpu_offset += this_length;
341 gpu_offset += this_length;
342 length -= this_length;
343 }
344
345 return 0;
346}
347
348static inline int
Daniel Vetter8c599672011-12-14 13:57:31 +0100349__copy_from_user_swizzled(char __user *gpu_vaddr, int gpu_offset,
350 const char *cpu_vaddr,
351 int length)
352{
353 int ret, cpu_offset = 0;
354
355 while (length > 0) {
356 int cacheline_end = ALIGN(gpu_offset + 1, 64);
357 int this_length = min(cacheline_end - gpu_offset, length);
358 int swizzled_gpu_offset = gpu_offset ^ 64;
359
360 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
361 cpu_vaddr + cpu_offset,
362 this_length);
363 if (ret)
364 return ret + length;
365
366 cpu_offset += this_length;
367 gpu_offset += this_length;
368 length -= this_length;
369 }
370
371 return 0;
372}
373
Eric Anholteb014592009-03-10 11:44:52 -0700374/**
375 * This is the fallback shmem pread path, which allocates temporary storage
376 * in kernel space to copy_to_user into outside of the struct_mutex, so we
377 * can copy out of the object's backing pages while holding the struct mutex
378 * and not take page faults.
379 */
380static int
Chris Wilson05394f32010-11-08 19:18:58 +0000381i915_gem_shmem_pread_slow(struct drm_device *dev,
382 struct drm_i915_gem_object *obj,
Eric Anholteb014592009-03-10 11:44:52 -0700383 struct drm_i915_gem_pread *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000384 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700385{
Chris Wilson05394f32010-11-08 19:18:58 +0000386 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Daniel Vetter8461d222011-12-14 13:57:32 +0100387 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700388 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100389 loff_t offset;
390 int shmem_page_offset, page_length, ret;
391 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700392
Daniel Vetter8461d222011-12-14 13:57:32 +0100393 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholteb014592009-03-10 11:44:52 -0700394 remain = args->size;
395
Daniel Vetter8461d222011-12-14 13:57:32 +0100396 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700397
Eric Anholteb014592009-03-10 11:44:52 -0700398 offset = args->offset;
399
Daniel Vetter8461d222011-12-14 13:57:32 +0100400 mutex_unlock(&dev->struct_mutex);
401
Eric Anholteb014592009-03-10 11:44:52 -0700402 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100403 struct page *page;
Daniel Vetter8461d222011-12-14 13:57:32 +0100404 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100405
Eric Anholteb014592009-03-10 11:44:52 -0700406 /* Operation in this page
407 *
Eric Anholteb014592009-03-10 11:44:52 -0700408 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700409 * page_length = bytes to copy for this page
410 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100411 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700412 page_length = remain;
413 if ((shmem_page_offset + page_length) > PAGE_SIZE)
414 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700415
Hugh Dickins5949eac2011-06-27 16:18:18 -0700416 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Jesper Juhlb65552f2011-06-12 20:53:44 +0000417 if (IS_ERR(page)) {
418 ret = PTR_ERR(page);
419 goto out;
420 }
Chris Wilsone5281cc2010-10-28 13:45:36 +0100421
Daniel Vetter8461d222011-12-14 13:57:32 +0100422 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
423 (page_to_phys(page) & (1 << 17)) != 0;
424
425 vaddr = kmap(page);
426 if (page_do_bit17_swizzling)
427 ret = __copy_to_user_swizzled(user_data,
428 vaddr, shmem_page_offset,
429 page_length);
430 else
431 ret = __copy_to_user(user_data,
432 vaddr + shmem_page_offset,
433 page_length);
434 kunmap(page);
Eric Anholteb014592009-03-10 11:44:52 -0700435
Chris Wilsone5281cc2010-10-28 13:45:36 +0100436 mark_page_accessed(page);
437 page_cache_release(page);
438
Daniel Vetter8461d222011-12-14 13:57:32 +0100439 if (ret) {
440 ret = -EFAULT;
441 goto out;
442 }
443
Eric Anholteb014592009-03-10 11:44:52 -0700444 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +0100445 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -0700446 offset += page_length;
447 }
448
Chris Wilson4f27b752010-10-14 15:26:45 +0100449out:
Daniel Vetter8461d222011-12-14 13:57:32 +0100450 mutex_lock(&dev->struct_mutex);
451 /* Fixup: Kill any reinstated backing storage pages */
452 if (obj->madv == __I915_MADV_PURGED)
453 i915_gem_object_truncate(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700454
455 return ret;
456}
457
Eric Anholt673a3942008-07-30 12:06:12 -0700458/**
459 * Reads data from the object referenced by handle.
460 *
461 * On error, the contents of *data are undefined.
462 */
463int
464i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000465 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700466{
467 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000468 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +0100469 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700470
Chris Wilson51311d02010-11-17 09:10:42 +0000471 if (args->size == 0)
472 return 0;
473
474 if (!access_ok(VERIFY_WRITE,
475 (char __user *)(uintptr_t)args->data_ptr,
476 args->size))
477 return -EFAULT;
478
479 ret = fault_in_pages_writeable((char __user *)(uintptr_t)args->data_ptr,
480 args->size);
481 if (ret)
482 return -EFAULT;
483
Chris Wilson4f27b752010-10-14 15:26:45 +0100484 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100485 if (ret)
Chris Wilson4f27b752010-10-14 15:26:45 +0100486 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700487
Chris Wilson05394f32010-11-08 19:18:58 +0000488 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000489 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100490 ret = -ENOENT;
491 goto unlock;
Chris Wilson4f27b752010-10-14 15:26:45 +0100492 }
Eric Anholt673a3942008-07-30 12:06:12 -0700493
Chris Wilson7dcd2492010-09-26 20:21:44 +0100494 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +0000495 if (args->offset > obj->base.size ||
496 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100497 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100498 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100499 }
500
Chris Wilsondb53a302011-02-03 11:57:46 +0000501 trace_i915_gem_object_pread(obj, args->offset, args->size);
502
Chris Wilson4f27b752010-10-14 15:26:45 +0100503 ret = i915_gem_object_set_cpu_read_domain_range(obj,
504 args->offset,
505 args->size);
506 if (ret)
Chris Wilsone5281cc2010-10-28 13:45:36 +0100507 goto out;
Chris Wilson4f27b752010-10-14 15:26:45 +0100508
509 ret = -EFAULT;
510 if (!i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson05394f32010-11-08 19:18:58 +0000511 ret = i915_gem_shmem_pread_fast(dev, obj, args, file);
Chris Wilson4f27b752010-10-14 15:26:45 +0100512 if (ret == -EFAULT)
Chris Wilson05394f32010-11-08 19:18:58 +0000513 ret = i915_gem_shmem_pread_slow(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -0700514
Chris Wilson35b62a82010-09-26 20:23:38 +0100515out:
Chris Wilson05394f32010-11-08 19:18:58 +0000516 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100517unlock:
Chris Wilson4f27b752010-10-14 15:26:45 +0100518 mutex_unlock(&dev->struct_mutex);
Eric Anholteb014592009-03-10 11:44:52 -0700519 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700520}
521
Keith Packard0839ccb2008-10-30 19:38:48 -0700522/* This is the fast write path which cannot handle
523 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700524 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700525
Keith Packard0839ccb2008-10-30 19:38:48 -0700526static inline int
527fast_user_write(struct io_mapping *mapping,
528 loff_t page_base, int page_offset,
529 char __user *user_data,
530 int length)
531{
532 char *vaddr_atomic;
533 unsigned long unwritten;
534
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700535 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Keith Packard0839ccb2008-10-30 19:38:48 -0700536 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
537 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -0700538 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100539 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -0700540}
541
542/* Here's the write path which can sleep for
543 * page faults
544 */
545
Chris Wilsonab34c222010-05-27 14:15:35 +0100546static inline void
Eric Anholt3de09aa2009-03-09 09:42:23 -0700547slow_kernel_write(struct io_mapping *mapping,
548 loff_t gtt_base, int gtt_offset,
549 struct page *user_page, int user_offset,
550 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700551{
Chris Wilsonab34c222010-05-27 14:15:35 +0100552 char __iomem *dst_vaddr;
553 char *src_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700554
Chris Wilsonab34c222010-05-27 14:15:35 +0100555 dst_vaddr = io_mapping_map_wc(mapping, gtt_base);
556 src_vaddr = kmap(user_page);
557
558 memcpy_toio(dst_vaddr + gtt_offset,
559 src_vaddr + user_offset,
560 length);
561
562 kunmap(user_page);
563 io_mapping_unmap(dst_vaddr);
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700564}
565
Eric Anholt3de09aa2009-03-09 09:42:23 -0700566/**
567 * This is the fast pwrite path, where we copy the data directly from the
568 * user into the GTT, uncached.
569 */
Eric Anholt673a3942008-07-30 12:06:12 -0700570static int
Chris Wilson05394f32010-11-08 19:18:58 +0000571i915_gem_gtt_pwrite_fast(struct drm_device *dev,
572 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700573 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000574 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700575{
Keith Packard0839ccb2008-10-30 19:38:48 -0700576 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700577 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700578 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700579 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700580 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700581
582 user_data = (char __user *) (uintptr_t) args->data_ptr;
583 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700584
Chris Wilson05394f32010-11-08 19:18:58 +0000585 offset = obj->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700586
587 while (remain > 0) {
588 /* Operation in this page
589 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700590 * page_base = page offset within aperture
591 * page_offset = offset within page
592 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700593 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100594 page_base = offset & PAGE_MASK;
595 page_offset = offset_in_page(offset);
Keith Packard0839ccb2008-10-30 19:38:48 -0700596 page_length = remain;
597 if ((page_offset + remain) > PAGE_SIZE)
598 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700599
Keith Packard0839ccb2008-10-30 19:38:48 -0700600 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700601 * source page isn't available. Return the error and we'll
602 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700603 */
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100604 if (fast_user_write(dev_priv->mm.gtt_mapping, page_base,
605 page_offset, user_data, page_length))
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100606 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700607
Keith Packard0839ccb2008-10-30 19:38:48 -0700608 remain -= page_length;
609 user_data += page_length;
610 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700611 }
Eric Anholt673a3942008-07-30 12:06:12 -0700612
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100613 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -0700614}
615
Eric Anholt3de09aa2009-03-09 09:42:23 -0700616/**
617 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
618 * the memory and maps it using kmap_atomic for copying.
619 *
620 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
621 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
622 */
Eric Anholt3043c602008-10-02 12:24:47 -0700623static int
Chris Wilson05394f32010-11-08 19:18:58 +0000624i915_gem_gtt_pwrite_slow(struct drm_device *dev,
625 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -0700626 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000627 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700628{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700629 drm_i915_private_t *dev_priv = dev->dev_private;
630 ssize_t remain;
631 loff_t gtt_page_base, offset;
632 loff_t first_data_page, last_data_page, num_pages;
633 loff_t pinned_pages, i;
634 struct page **user_pages;
635 struct mm_struct *mm = current->mm;
636 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700637 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700638 uint64_t data_ptr = args->data_ptr;
639
640 remain = args->size;
641
642 /* Pin the user pages containing the data. We can't fault while
643 * holding the struct mutex, and all of the pwrite implementations
644 * want to hold it while dereferencing the user data.
645 */
646 first_data_page = data_ptr / PAGE_SIZE;
647 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
648 num_pages = last_data_page - first_data_page + 1;
649
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100650 user_pages = drm_malloc_ab(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700651 if (user_pages == NULL)
652 return -ENOMEM;
653
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100654 mutex_unlock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700655 down_read(&mm->mmap_sem);
656 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
657 num_pages, 0, 0, user_pages, NULL);
658 up_read(&mm->mmap_sem);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100659 mutex_lock(&dev->struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700660 if (pinned_pages < num_pages) {
661 ret = -EFAULT;
662 goto out_unpin_pages;
663 }
664
Chris Wilsond9e86c02010-11-10 16:40:20 +0000665 ret = i915_gem_object_set_to_gtt_domain(obj, true);
666 if (ret)
667 goto out_unpin_pages;
668
669 ret = i915_gem_object_put_fence(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700670 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100671 goto out_unpin_pages;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700672
Chris Wilson05394f32010-11-08 19:18:58 +0000673 offset = obj->gtt_offset + args->offset;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700674
675 while (remain > 0) {
676 /* Operation in this page
677 *
678 * gtt_page_base = page offset within aperture
679 * gtt_page_offset = offset within page in aperture
680 * data_page_index = page number in get_user_pages return
681 * data_page_offset = offset with data_page_index page.
682 * page_length = bytes to copy for this page
683 */
684 gtt_page_base = offset & PAGE_MASK;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100685 gtt_page_offset = offset_in_page(offset);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700686 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100687 data_page_offset = offset_in_page(data_ptr);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700688
689 page_length = remain;
690 if ((gtt_page_offset + page_length) > PAGE_SIZE)
691 page_length = PAGE_SIZE - gtt_page_offset;
692 if ((data_page_offset + page_length) > PAGE_SIZE)
693 page_length = PAGE_SIZE - data_page_offset;
694
Chris Wilsonab34c222010-05-27 14:15:35 +0100695 slow_kernel_write(dev_priv->mm.gtt_mapping,
696 gtt_page_base, gtt_page_offset,
697 user_pages[data_page_index],
698 data_page_offset,
699 page_length);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700700
701 remain -= page_length;
702 offset += page_length;
703 data_ptr += page_length;
704 }
705
Eric Anholt3de09aa2009-03-09 09:42:23 -0700706out_unpin_pages:
707 for (i = 0; i < pinned_pages; i++)
708 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700709 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700710
711 return ret;
712}
713
Eric Anholt40123c12009-03-09 13:42:30 -0700714/**
715 * This is the fast shmem pwrite path, which attempts to directly
716 * copy_from_user into the kmapped pages backing the object.
717 */
Eric Anholt673a3942008-07-30 12:06:12 -0700718static int
Chris Wilson05394f32010-11-08 19:18:58 +0000719i915_gem_shmem_pwrite_fast(struct drm_device *dev,
720 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700721 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000722 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700723{
Chris Wilson05394f32010-11-08 19:18:58 +0000724 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700725 ssize_t remain;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100726 loff_t offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700727 char __user *user_data;
728 int page_offset, page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700729
730 user_data = (char __user *) (uintptr_t) args->data_ptr;
731 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700732
Eric Anholt673a3942008-07-30 12:06:12 -0700733 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000734 obj->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700735
Eric Anholt40123c12009-03-09 13:42:30 -0700736 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100737 struct page *page;
738 char *vaddr;
739 int ret;
740
Eric Anholt40123c12009-03-09 13:42:30 -0700741 /* Operation in this page
742 *
Eric Anholt40123c12009-03-09 13:42:30 -0700743 * page_offset = offset within page
744 * page_length = bytes to copy for this page
745 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100746 page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700747 page_length = remain;
748 if ((page_offset + remain) > PAGE_SIZE)
749 page_length = PAGE_SIZE - page_offset;
750
Hugh Dickins5949eac2011-06-27 16:18:18 -0700751 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100752 if (IS_ERR(page))
753 return PTR_ERR(page);
754
Daniel Vetter130c2562011-09-17 20:55:46 +0200755 vaddr = kmap_atomic(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100756 ret = __copy_from_user_inatomic(vaddr + page_offset,
757 user_data,
758 page_length);
Daniel Vetter130c2562011-09-17 20:55:46 +0200759 kunmap_atomic(vaddr);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100760
761 set_page_dirty(page);
762 mark_page_accessed(page);
763 page_cache_release(page);
764
765 /* If we get a fault while copying data, then (presumably) our
766 * source page isn't available. Return the error and we'll
767 * retry in the slow path.
768 */
769 if (ret)
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100770 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700771
772 remain -= page_length;
773 user_data += page_length;
774 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700775 }
776
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100777 return 0;
Eric Anholt40123c12009-03-09 13:42:30 -0700778}
779
780/**
781 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
782 * the memory and maps it using kmap_atomic for copying.
783 *
784 * This avoids taking mmap_sem for faulting on the user's address while the
785 * struct_mutex is held.
786 */
787static int
Chris Wilson05394f32010-11-08 19:18:58 +0000788i915_gem_shmem_pwrite_slow(struct drm_device *dev,
789 struct drm_i915_gem_object *obj,
Eric Anholt40123c12009-03-09 13:42:30 -0700790 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +0000791 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -0700792{
Chris Wilson05394f32010-11-08 19:18:58 +0000793 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Eric Anholt40123c12009-03-09 13:42:30 -0700794 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +0100795 loff_t offset;
796 char __user *user_data;
797 int shmem_page_offset, page_length, ret;
798 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700799
Daniel Vetter8c599672011-12-14 13:57:31 +0100800 user_data = (char __user *) (uintptr_t) args->data_ptr;
Eric Anholt40123c12009-03-09 13:42:30 -0700801 remain = args->size;
802
Daniel Vetter8c599672011-12-14 13:57:31 +0100803 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700804
Eric Anholt40123c12009-03-09 13:42:30 -0700805 offset = args->offset;
Chris Wilson05394f32010-11-08 19:18:58 +0000806 obj->dirty = 1;
Eric Anholt40123c12009-03-09 13:42:30 -0700807
Daniel Vetter8c599672011-12-14 13:57:31 +0100808 mutex_unlock(&dev->struct_mutex);
809
Eric Anholt40123c12009-03-09 13:42:30 -0700810 while (remain > 0) {
Chris Wilsone5281cc2010-10-28 13:45:36 +0100811 struct page *page;
Daniel Vetter8c599672011-12-14 13:57:31 +0100812 char *vaddr;
Chris Wilsone5281cc2010-10-28 13:45:36 +0100813
Eric Anholt40123c12009-03-09 13:42:30 -0700814 /* Operation in this page
815 *
Eric Anholt40123c12009-03-09 13:42:30 -0700816 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -0700817 * page_length = bytes to copy for this page
818 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100819 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -0700820
821 page_length = remain;
822 if ((shmem_page_offset + page_length) > PAGE_SIZE)
823 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700824
Hugh Dickins5949eac2011-06-27 16:18:18 -0700825 page = shmem_read_mapping_page(mapping, offset >> PAGE_SHIFT);
Chris Wilsone5281cc2010-10-28 13:45:36 +0100826 if (IS_ERR(page)) {
827 ret = PTR_ERR(page);
828 goto out;
829 }
830
Daniel Vetter8c599672011-12-14 13:57:31 +0100831 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
832 (page_to_phys(page) & (1 << 17)) != 0;
833
834 vaddr = kmap(page);
835 if (page_do_bit17_swizzling)
836 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
837 user_data,
838 page_length);
839 else
840 ret = __copy_from_user(vaddr + shmem_page_offset,
841 user_data,
842 page_length);
843 kunmap(page);
Eric Anholt40123c12009-03-09 13:42:30 -0700844
Chris Wilsone5281cc2010-10-28 13:45:36 +0100845 set_page_dirty(page);
846 mark_page_accessed(page);
847 page_cache_release(page);
848
Daniel Vetter8c599672011-12-14 13:57:31 +0100849 if (ret) {
850 ret = -EFAULT;
851 goto out;
852 }
853
Eric Anholt40123c12009-03-09 13:42:30 -0700854 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +0100855 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -0700856 offset += page_length;
857 }
858
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100859out:
Daniel Vetter8c599672011-12-14 13:57:31 +0100860 mutex_lock(&dev->struct_mutex);
861 /* Fixup: Kill any reinstated backing storage pages */
862 if (obj->madv == __I915_MADV_PURGED)
863 i915_gem_object_truncate(obj);
864 /* and flush dirty cachelines in case the object isn't in the cpu write
865 * domain anymore. */
866 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
867 i915_gem_clflush_object(obj);
868 intel_gtt_chipset_flush();
869 }
Eric Anholt40123c12009-03-09 13:42:30 -0700870
871 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700872}
873
874/**
875 * Writes data to the object referenced by handle.
876 *
877 * On error, the contents of the buffer that were to be modified are undefined.
878 */
879int
880i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100881 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700882{
883 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000884 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +0000885 int ret;
886
887 if (args->size == 0)
888 return 0;
889
890 if (!access_ok(VERIFY_READ,
891 (char __user *)(uintptr_t)args->data_ptr,
892 args->size))
893 return -EFAULT;
894
895 ret = fault_in_pages_readable((char __user *)(uintptr_t)args->data_ptr,
896 args->size);
897 if (ret)
898 return -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -0700899
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100900 ret = i915_mutex_lock_interruptible(dev);
901 if (ret)
902 return ret;
903
Chris Wilson05394f32010-11-08 19:18:58 +0000904 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +0000905 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100906 ret = -ENOENT;
907 goto unlock;
908 }
Eric Anholt673a3942008-07-30 12:06:12 -0700909
Chris Wilson7dcd2492010-09-26 20:21:44 +0100910 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +0000911 if (args->offset > obj->base.size ||
912 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +0100913 ret = -EINVAL;
Chris Wilson35b62a82010-09-26 20:23:38 +0100914 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +0100915 }
916
Chris Wilsondb53a302011-02-03 11:57:46 +0000917 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
918
Eric Anholt673a3942008-07-30 12:06:12 -0700919 /* We can only do the GTT pwrite on untiled buffers, as otherwise
920 * it would end up going through the fenced access, and we'll get
921 * different detiling behavior between reading and writing.
922 * pread/pwrite currently are reading and writing from the CPU
923 * perspective, requiring manual detiling by the client.
924 */
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100925 if (obj->phys_obj) {
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100926 ret = i915_gem_phys_pwrite(dev, obj, args, file);
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100927 goto out;
928 }
929
930 if (obj->gtt_space &&
931 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Daniel Vetter75e9e912010-11-04 17:11:09 +0100932 ret = i915_gem_object_pin(obj, 0, true);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100933 if (ret)
934 goto out;
935
Chris Wilsond9e86c02010-11-10 16:40:20 +0000936 ret = i915_gem_object_set_to_gtt_domain(obj, true);
937 if (ret)
938 goto out_unpin;
939
940 ret = i915_gem_object_put_fence(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100941 if (ret)
942 goto out_unpin;
943
944 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file);
945 if (ret == -EFAULT)
946 ret = i915_gem_gtt_pwrite_slow(dev, obj, args, file);
947
948out_unpin:
949 i915_gem_object_unpin(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100950
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100951 if (ret != -EFAULT)
952 goto out;
953 /* Fall through to the shmfs paths because the gtt paths might
954 * fail with non-page-backed user pointers (e.g. gtt mappings
955 * when moving data between textures). */
Eric Anholt40123c12009-03-09 13:42:30 -0700956 }
Eric Anholt673a3942008-07-30 12:06:12 -0700957
Daniel Vetter5c0480f2011-12-14 13:57:30 +0100958 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
959 if (ret)
960 goto out;
961
962 ret = -EFAULT;
963 if (!i915_gem_object_needs_bit17_swizzle(obj))
964 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file);
965 if (ret == -EFAULT)
966 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file);
967
Chris Wilson35b62a82010-09-26 20:23:38 +0100968out:
Chris Wilson05394f32010-11-08 19:18:58 +0000969 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +0100970unlock:
Chris Wilsonfbd5a262010-10-14 15:03:58 +0100971 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -0700972 return ret;
973}
974
975/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800976 * Called when user space prepares to use an object with the CPU, either
977 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -0700978 */
979int
980i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000981 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -0700982{
983 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +0000984 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800985 uint32_t read_domains = args->read_domains;
986 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -0700987 int ret;
988
989 if (!(dev->driver->driver_features & DRIVER_GEM))
990 return -ENODEV;
991
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800992 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +0100993 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800994 return -EINVAL;
995
Chris Wilson21d509e2009-06-06 09:46:02 +0100996 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800997 return -EINVAL;
998
999 /* Having something in the write domain implies it's in the read
1000 * domain, and only that read domain. Enforce that in the request.
1001 */
1002 if (write_domain != 0 && read_domains != write_domain)
1003 return -EINVAL;
1004
Chris Wilson76c1dec2010-09-25 11:22:51 +01001005 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001006 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001007 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001008
Chris Wilson05394f32010-11-08 19:18:58 +00001009 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001010 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001011 ret = -ENOENT;
1012 goto unlock;
Chris Wilson76c1dec2010-09-25 11:22:51 +01001013 }
Jesse Barnes652c3932009-08-17 13:31:43 -07001014
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001015 if (read_domains & I915_GEM_DOMAIN_GTT) {
1016 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001017
1018 /* Silently promote "you're not bound, there was nothing to do"
1019 * to success, since the client was just asking us to
1020 * make sure everything was done.
1021 */
1022 if (ret == -EINVAL)
1023 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001024 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001025 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001026 }
1027
Chris Wilson05394f32010-11-08 19:18:58 +00001028 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001029unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001030 mutex_unlock(&dev->struct_mutex);
1031 return ret;
1032}
1033
1034/**
1035 * Called when user space has done writes to this buffer
1036 */
1037int
1038i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001039 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001040{
1041 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001042 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001043 int ret = 0;
1044
1045 if (!(dev->driver->driver_features & DRIVER_GEM))
1046 return -ENODEV;
1047
Chris Wilson76c1dec2010-09-25 11:22:51 +01001048 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001049 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001050 return ret;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001051
Chris Wilson05394f32010-11-08 19:18:58 +00001052 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001053 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001054 ret = -ENOENT;
1055 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07001056 }
1057
Eric Anholt673a3942008-07-30 12:06:12 -07001058 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilson05394f32010-11-08 19:18:58 +00001059 if (obj->pin_count)
Eric Anholte47c68e2008-11-14 13:35:19 -08001060 i915_gem_object_flush_cpu_write_domain(obj);
1061
Chris Wilson05394f32010-11-08 19:18:58 +00001062 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001063unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07001064 mutex_unlock(&dev->struct_mutex);
1065 return ret;
1066}
1067
1068/**
1069 * Maps the contents of an object, returning the address it is mapped
1070 * into.
1071 *
1072 * While the mapping holds a reference on the contents of the object, it doesn't
1073 * imply a ref on the object itself.
1074 */
1075int
1076i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001077 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001078{
1079 struct drm_i915_gem_mmap *args = data;
1080 struct drm_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001081 unsigned long addr;
1082
1083 if (!(dev->driver->driver_features & DRIVER_GEM))
1084 return -ENODEV;
1085
Chris Wilson05394f32010-11-08 19:18:58 +00001086 obj = drm_gem_object_lookup(dev, file, args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07001087 if (obj == NULL)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001088 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001089
Eric Anholt673a3942008-07-30 12:06:12 -07001090 down_write(&current->mm->mmap_sem);
1091 addr = do_mmap(obj->filp, 0, args->size,
1092 PROT_READ | PROT_WRITE, MAP_SHARED,
1093 args->offset);
1094 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001095 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001096 if (IS_ERR((void *)addr))
1097 return addr;
1098
1099 args->addr_ptr = (uint64_t) addr;
1100
1101 return 0;
1102}
1103
Jesse Barnesde151cf2008-11-12 10:03:55 -08001104/**
1105 * i915_gem_fault - fault a page into the GTT
1106 * vma: VMA in question
1107 * vmf: fault info
1108 *
1109 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1110 * from userspace. The fault handler takes care of binding the object to
1111 * the GTT (if needed), allocating and programming a fence register (again,
1112 * only if needed based on whether the old reg is still valid or the object
1113 * is tiled) and inserting a new PTE into the faulting process.
1114 *
1115 * Note that the faulting process may involve evicting existing objects
1116 * from the GTT and/or fence registers to make room. So performance may
1117 * suffer if the GTT working set is large or there are few fence registers
1118 * left.
1119 */
1120int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1121{
Chris Wilson05394f32010-11-08 19:18:58 +00001122 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
1123 struct drm_device *dev = obj->base.dev;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001124 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001125 pgoff_t page_offset;
1126 unsigned long pfn;
1127 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001128 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001129
1130 /* We don't use vmf->pgoff since that has the fake offset */
1131 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1132 PAGE_SHIFT;
1133
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001134 ret = i915_mutex_lock_interruptible(dev);
1135 if (ret)
1136 goto out;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001137
Chris Wilsondb53a302011-02-03 11:57:46 +00001138 trace_i915_gem_object_fault(obj, page_offset, true, write);
1139
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001140 /* Now bind it into the GTT if needed */
Chris Wilson919926a2010-11-12 13:42:53 +00001141 if (!obj->map_and_fenceable) {
1142 ret = i915_gem_object_unbind(obj);
1143 if (ret)
1144 goto unlock;
Chris Wilsona00b10c2010-09-24 21:15:47 +01001145 }
Chris Wilson05394f32010-11-08 19:18:58 +00001146 if (!obj->gtt_space) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01001147 ret = i915_gem_object_bind_to_gtt(obj, 0, true);
Chris Wilsonc7150892009-09-23 00:43:56 +01001148 if (ret)
1149 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001150
Eric Anholte92d03b2011-06-14 16:43:09 -07001151 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1152 if (ret)
1153 goto unlock;
1154 }
Chris Wilson4a684a42010-10-28 14:44:08 +01001155
Chris Wilsond9e86c02010-11-10 16:40:20 +00001156 if (obj->tiling_mode == I915_TILING_NONE)
1157 ret = i915_gem_object_put_fence(obj);
1158 else
Chris Wilsonce453d82011-02-21 14:43:56 +00001159 ret = i915_gem_object_get_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00001160 if (ret)
1161 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001162
Chris Wilson05394f32010-11-08 19:18:58 +00001163 if (i915_gem_object_is_inactive(obj))
1164 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilson7d1c4802010-08-07 21:45:03 +01001165
Chris Wilson6299f992010-11-24 12:23:44 +00001166 obj->fault_mappable = true;
1167
Chris Wilson05394f32010-11-08 19:18:58 +00001168 pfn = ((dev->agp->base + obj->gtt_offset) >> PAGE_SHIFT) +
Jesse Barnesde151cf2008-11-12 10:03:55 -08001169 page_offset;
1170
1171 /* Finally, remap it using the new GTT offset */
1172 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001173unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001174 mutex_unlock(&dev->struct_mutex);
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001175out:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001176 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001177 case -EIO:
Chris Wilson045e7692010-11-07 09:18:22 +00001178 case -EAGAIN:
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001179 /* Give the error handler a chance to run and move the
1180 * objects off the GPU active list. Next time we service the
1181 * fault, we should be able to transition the page into the
1182 * GTT without touching the GPU (and so avoid further
1183 * EIO/EGAIN). If the GPU is wedged, then there is no issue
1184 * with coherency, just lost writes.
1185 */
Chris Wilson045e7692010-11-07 09:18:22 +00001186 set_need_resched();
Chris Wilsonc7150892009-09-23 00:43:56 +01001187 case 0:
1188 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001189 case -EINTR:
Chris Wilsonc7150892009-09-23 00:43:56 +01001190 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001191 case -ENOMEM:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001193 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001194 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001195 }
1196}
1197
1198/**
Chris Wilson901782b2009-07-10 08:18:50 +01001199 * i915_gem_release_mmap - remove physical page mappings
1200 * @obj: obj in question
1201 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001202 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001203 * relinquish ownership of the pages back to the system.
1204 *
1205 * It is vital that we remove the page mapping if we have mapped a tiled
1206 * object through the GTT and then lose the fence register due to
1207 * resource pressure. Similarly if the object has been moved out of the
1208 * aperture, than pages mapped into userspace must be revoked. Removing the
1209 * mapping will then trigger a page fault on the next user access, allowing
1210 * fixup by i915_gem_fault().
1211 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001212void
Chris Wilson05394f32010-11-08 19:18:58 +00001213i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001214{
Chris Wilson6299f992010-11-24 12:23:44 +00001215 if (!obj->fault_mappable)
1216 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001217
Chris Wilsonf6e47882011-03-20 21:09:12 +00001218 if (obj->base.dev->dev_mapping)
1219 unmap_mapping_range(obj->base.dev->dev_mapping,
1220 (loff_t)obj->base.map_list.hash.key<<PAGE_SHIFT,
1221 obj->base.size, 1);
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001222
Chris Wilson6299f992010-11-24 12:23:44 +00001223 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001224}
1225
Chris Wilson92b88ae2010-11-09 11:47:32 +00001226static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001227i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001228{
Chris Wilsone28f8712011-07-18 13:11:49 -07001229 uint32_t gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001230
1231 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001232 tiling_mode == I915_TILING_NONE)
1233 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001234
1235 /* Previous chips need a power-of-two fence region when tiling */
1236 if (INTEL_INFO(dev)->gen == 3)
Chris Wilsone28f8712011-07-18 13:11:49 -07001237 gtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001238 else
Chris Wilsone28f8712011-07-18 13:11:49 -07001239 gtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001240
Chris Wilsone28f8712011-07-18 13:11:49 -07001241 while (gtt_size < size)
1242 gtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001243
Chris Wilsone28f8712011-07-18 13:11:49 -07001244 return gtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001245}
1246
Jesse Barnesde151cf2008-11-12 10:03:55 -08001247/**
1248 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1249 * @obj: object to check
1250 *
1251 * Return the required GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001252 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001253 */
1254static uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001255i915_gem_get_gtt_alignment(struct drm_device *dev,
1256 uint32_t size,
1257 int tiling_mode)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001258{
Jesse Barnesde151cf2008-11-12 10:03:55 -08001259 /*
1260 * Minimum alignment is 4k (GTT page size), but might be greater
1261 * if a fence register is needed for the object.
1262 */
Chris Wilsona00b10c2010-09-24 21:15:47 +01001263 if (INTEL_INFO(dev)->gen >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001264 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001265 return 4096;
1266
1267 /*
1268 * Previous chips need to be aligned to the size of the smallest
1269 * fence register that can contain the object.
1270 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001271 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01001272}
1273
Daniel Vetter5e783302010-11-14 22:32:36 +01001274/**
1275 * i915_gem_get_unfenced_gtt_alignment - return required GTT alignment for an
1276 * unfenced object
Chris Wilsone28f8712011-07-18 13:11:49 -07001277 * @dev: the device
1278 * @size: size of the object
1279 * @tiling_mode: tiling mode of the object
Daniel Vetter5e783302010-11-14 22:32:36 +01001280 *
1281 * Return the required GTT alignment for an object, only taking into account
1282 * unfenced tiled surface requirements.
1283 */
Chris Wilson467cffb2011-03-07 10:42:03 +00001284uint32_t
Chris Wilsone28f8712011-07-18 13:11:49 -07001285i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1286 uint32_t size,
1287 int tiling_mode)
Daniel Vetter5e783302010-11-14 22:32:36 +01001288{
Daniel Vetter5e783302010-11-14 22:32:36 +01001289 /*
1290 * Minimum alignment is 4k (GTT page size) for sane hw.
1291 */
1292 if (INTEL_INFO(dev)->gen >= 4 || IS_G33(dev) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001293 tiling_mode == I915_TILING_NONE)
Daniel Vetter5e783302010-11-14 22:32:36 +01001294 return 4096;
1295
Chris Wilsone28f8712011-07-18 13:11:49 -07001296 /* Previous hardware however needs to be aligned to a power-of-two
1297 * tile height. The simplest method for determining this is to reuse
1298 * the power-of-tile object size.
Daniel Vetter5e783302010-11-14 22:32:36 +01001299 */
Chris Wilsone28f8712011-07-18 13:11:49 -07001300 return i915_gem_get_gtt_size(dev, size, tiling_mode);
Daniel Vetter5e783302010-11-14 22:32:36 +01001301}
1302
Jesse Barnesde151cf2008-11-12 10:03:55 -08001303int
Dave Airlieff72145b2011-02-07 12:16:14 +10001304i915_gem_mmap_gtt(struct drm_file *file,
1305 struct drm_device *dev,
1306 uint32_t handle,
1307 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001308{
Chris Wilsonda761a62010-10-27 17:37:08 +01001309 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001310 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001311 int ret;
1312
1313 if (!(dev->driver->driver_features & DRIVER_GEM))
1314 return -ENODEV;
1315
Chris Wilson76c1dec2010-09-25 11:22:51 +01001316 ret = i915_mutex_lock_interruptible(dev);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001317 if (ret)
Chris Wilson76c1dec2010-09-25 11:22:51 +01001318 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001319
Dave Airlieff72145b2011-02-07 12:16:14 +10001320 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00001321 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001322 ret = -ENOENT;
1323 goto unlock;
1324 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001325
Chris Wilson05394f32010-11-08 19:18:58 +00001326 if (obj->base.size > dev_priv->mm.gtt_mappable_end) {
Chris Wilsonda761a62010-10-27 17:37:08 +01001327 ret = -E2BIG;
Eric Anholtff56b0b2011-10-31 23:16:21 -07001328 goto out;
Chris Wilsonda761a62010-10-27 17:37:08 +01001329 }
1330
Chris Wilson05394f32010-11-08 19:18:58 +00001331 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonab182822009-09-22 18:46:17 +01001332 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001333 ret = -EINVAL;
1334 goto out;
Chris Wilsonab182822009-09-22 18:46:17 +01001335 }
1336
Chris Wilson05394f32010-11-08 19:18:58 +00001337 if (!obj->base.map_list.map) {
Rob Clarkb464e9a2011-08-10 08:09:08 -05001338 ret = drm_gem_create_mmap_offset(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001339 if (ret)
1340 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001341 }
1342
Dave Airlieff72145b2011-02-07 12:16:14 +10001343 *offset = (u64)obj->base.map_list.hash.key << PAGE_SHIFT;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001344
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001345out:
Chris Wilson05394f32010-11-08 19:18:58 +00001346 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001347unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001348 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001349 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001350}
1351
Dave Airlieff72145b2011-02-07 12:16:14 +10001352/**
1353 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1354 * @dev: DRM device
1355 * @data: GTT mapping ioctl data
1356 * @file: GEM object info
1357 *
1358 * Simply returns the fake offset to userspace so it can mmap it.
1359 * The mmap call will end up in drm_gem_mmap(), which will set things
1360 * up so we can get faults in the handler above.
1361 *
1362 * The fault handler will take care of binding the object into the GTT
1363 * (since it may have been evicted to make room for something), allocating
1364 * a fence register, and mapping the appropriate aperture address into
1365 * userspace.
1366 */
1367int
1368i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1369 struct drm_file *file)
1370{
1371 struct drm_i915_gem_mmap_gtt *args = data;
1372
1373 if (!(dev->driver->driver_features & DRIVER_GEM))
1374 return -ENODEV;
1375
1376 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
1377}
1378
1379
Chris Wilsone5281cc2010-10-28 13:45:36 +01001380static int
Chris Wilson05394f32010-11-08 19:18:58 +00001381i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001382 gfp_t gfpmask)
1383{
Chris Wilsone5281cc2010-10-28 13:45:36 +01001384 int page_count, i;
1385 struct address_space *mapping;
1386 struct inode *inode;
1387 struct page *page;
1388
1389 /* Get the list of pages out of our struct file. They'll be pinned
1390 * at this point until we release them.
1391 */
Chris Wilson05394f32010-11-08 19:18:58 +00001392 page_count = obj->base.size / PAGE_SIZE;
1393 BUG_ON(obj->pages != NULL);
1394 obj->pages = drm_malloc_ab(page_count, sizeof(struct page *));
1395 if (obj->pages == NULL)
Chris Wilsone5281cc2010-10-28 13:45:36 +01001396 return -ENOMEM;
1397
Chris Wilson05394f32010-11-08 19:18:58 +00001398 inode = obj->base.filp->f_path.dentry->d_inode;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001399 mapping = inode->i_mapping;
Hugh Dickins5949eac2011-06-27 16:18:18 -07001400 gfpmask |= mapping_gfp_mask(mapping);
1401
Chris Wilsone5281cc2010-10-28 13:45:36 +01001402 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07001403 page = shmem_read_mapping_page_gfp(mapping, i, gfpmask);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001404 if (IS_ERR(page))
1405 goto err_pages;
1406
Chris Wilson05394f32010-11-08 19:18:58 +00001407 obj->pages[i] = page;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001408 }
1409
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001410 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilsone5281cc2010-10-28 13:45:36 +01001411 i915_gem_object_do_bit_17_swizzle(obj);
1412
1413 return 0;
1414
1415err_pages:
1416 while (i--)
Chris Wilson05394f32010-11-08 19:18:58 +00001417 page_cache_release(obj->pages[i]);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001418
Chris Wilson05394f32010-11-08 19:18:58 +00001419 drm_free_large(obj->pages);
1420 obj->pages = NULL;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001421 return PTR_ERR(page);
1422}
1423
Chris Wilson5cdf5882010-09-27 15:51:07 +01001424static void
Chris Wilson05394f32010-11-08 19:18:58 +00001425i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001426{
Chris Wilson05394f32010-11-08 19:18:58 +00001427 int page_count = obj->base.size / PAGE_SIZE;
Eric Anholt673a3942008-07-30 12:06:12 -07001428 int i;
1429
Chris Wilson05394f32010-11-08 19:18:58 +00001430 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001431
Daniel Vetter6dacfd22011-09-12 21:30:02 +02001432 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07001433 i915_gem_object_save_bit_17_swizzle(obj);
1434
Chris Wilson05394f32010-11-08 19:18:58 +00001435 if (obj->madv == I915_MADV_DONTNEED)
1436 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001437
1438 for (i = 0; i < page_count; i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00001439 if (obj->dirty)
1440 set_page_dirty(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001441
Chris Wilson05394f32010-11-08 19:18:58 +00001442 if (obj->madv == I915_MADV_WILLNEED)
1443 mark_page_accessed(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001444
Chris Wilson05394f32010-11-08 19:18:58 +00001445 page_cache_release(obj->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001446 }
Chris Wilson05394f32010-11-08 19:18:58 +00001447 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001448
Chris Wilson05394f32010-11-08 19:18:58 +00001449 drm_free_large(obj->pages);
1450 obj->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001451}
1452
Chris Wilson54cf91d2010-11-25 18:00:26 +00001453void
Chris Wilson05394f32010-11-08 19:18:58 +00001454i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001455 struct intel_ring_buffer *ring,
1456 u32 seqno)
Eric Anholt673a3942008-07-30 12:06:12 -07001457{
Chris Wilson05394f32010-11-08 19:18:58 +00001458 struct drm_device *dev = obj->base.dev;
Chris Wilson69dc4982010-10-19 10:36:51 +01001459 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter617dbe22010-02-11 22:16:02 +01001460
Zou Nan hai852835f2010-05-21 09:08:56 +08001461 BUG_ON(ring == NULL);
Chris Wilson05394f32010-11-08 19:18:58 +00001462 obj->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001463
1464 /* Add a reference if we're newly entering the active list. */
Chris Wilson05394f32010-11-08 19:18:58 +00001465 if (!obj->active) {
1466 drm_gem_object_reference(&obj->base);
1467 obj->active = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07001468 }
Daniel Vettere35a41d2010-02-11 22:13:59 +01001469
Eric Anholt673a3942008-07-30 12:06:12 -07001470 /* Move from whatever list we were on to the tail of execution. */
Chris Wilson05394f32010-11-08 19:18:58 +00001471 list_move_tail(&obj->mm_list, &dev_priv->mm.active_list);
1472 list_move_tail(&obj->ring_list, &ring->active_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001473
Chris Wilson05394f32010-11-08 19:18:58 +00001474 obj->last_rendering_seqno = seqno;
Chris Wilson7dd49062012-03-21 10:48:18 +00001475
Chris Wilsoncaea7472010-11-12 13:53:37 +00001476 if (obj->fenced_gpu_access) {
Chris Wilsoncaea7472010-11-12 13:53:37 +00001477 obj->last_fenced_seqno = seqno;
1478 obj->last_fenced_ring = ring;
1479
Chris Wilson7dd49062012-03-21 10:48:18 +00001480 /* Bump MRU to take account of the delayed flush */
1481 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1482 struct drm_i915_fence_reg *reg;
1483
1484 reg = &dev_priv->fence_regs[obj->fence_reg];
1485 list_move_tail(&reg->lru_list,
1486 &dev_priv->mm.fence_list);
1487 }
Chris Wilsoncaea7472010-11-12 13:53:37 +00001488 }
1489}
1490
1491static void
1492i915_gem_object_move_off_active(struct drm_i915_gem_object *obj)
1493{
1494 list_del_init(&obj->ring_list);
1495 obj->last_rendering_seqno = 0;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001496 obj->last_fenced_seqno = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001497}
1498
Eric Anholtce44b0e2008-11-06 16:00:31 -08001499static void
Chris Wilson05394f32010-11-08 19:18:58 +00001500i915_gem_object_move_to_flushing(struct drm_i915_gem_object *obj)
Eric Anholtce44b0e2008-11-06 16:00:31 -08001501{
Chris Wilson05394f32010-11-08 19:18:58 +00001502 struct drm_device *dev = obj->base.dev;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001503 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtce44b0e2008-11-06 16:00:31 -08001504
Chris Wilson05394f32010-11-08 19:18:58 +00001505 BUG_ON(!obj->active);
1506 list_move_tail(&obj->mm_list, &dev_priv->mm.flushing_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00001507
1508 i915_gem_object_move_off_active(obj);
1509}
1510
1511static void
1512i915_gem_object_move_to_inactive(struct drm_i915_gem_object *obj)
1513{
1514 struct drm_device *dev = obj->base.dev;
1515 struct drm_i915_private *dev_priv = dev->dev_private;
1516
1517 if (obj->pin_count != 0)
1518 list_move_tail(&obj->mm_list, &dev_priv->mm.pinned_list);
1519 else
1520 list_move_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
1521
1522 BUG_ON(!list_empty(&obj->gpu_write_list));
1523 BUG_ON(!obj->active);
1524 obj->ring = NULL;
Daniel Vetter15a13bb2012-04-12 01:27:57 +02001525 obj->last_fenced_ring = NULL;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001526
1527 i915_gem_object_move_off_active(obj);
1528 obj->fenced_gpu_access = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001529
1530 obj->active = 0;
Chris Wilson87ca9c82010-12-02 09:42:56 +00001531 obj->pending_gpu_write = false;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001532 drm_gem_object_unreference(&obj->base);
1533
1534 WARN_ON(i915_verify_lists(dev));
Eric Anholtce44b0e2008-11-06 16:00:31 -08001535}
Eric Anholt673a3942008-07-30 12:06:12 -07001536
Chris Wilson963b4832009-09-20 23:03:54 +01001537/* Immediately discard the backing storage */
1538static void
Chris Wilson05394f32010-11-08 19:18:58 +00001539i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001540{
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001541 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001542
Chris Wilsonae9fed62010-08-07 11:01:30 +01001543 /* Our goal here is to return as much of the memory as
1544 * is possible back to the system as we are called from OOM.
1545 * To do this we must instruct the shmfs to drop all of its
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001546 * backing pages, *now*.
Chris Wilsonae9fed62010-08-07 11:01:30 +01001547 */
Chris Wilson05394f32010-11-08 19:18:58 +00001548 inode = obj->base.filp->f_path.dentry->d_inode;
Hugh Dickinse2377fe2011-06-27 16:18:19 -07001549 shmem_truncate_range(inode, 0, (loff_t)-1);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001550
Chris Wilson05394f32010-11-08 19:18:58 +00001551 obj->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001552}
1553
1554static inline int
Chris Wilson05394f32010-11-08 19:18:58 +00001555i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj)
Chris Wilson963b4832009-09-20 23:03:54 +01001556{
Chris Wilson05394f32010-11-08 19:18:58 +00001557 return obj->madv == I915_MADV_DONTNEED;
Chris Wilson963b4832009-09-20 23:03:54 +01001558}
1559
Eric Anholt673a3942008-07-30 12:06:12 -07001560static void
Chris Wilsondb53a302011-02-03 11:57:46 +00001561i915_gem_process_flushing_list(struct intel_ring_buffer *ring,
1562 uint32_t flush_domains)
Daniel Vetter63560392010-02-19 11:51:59 +01001563{
Chris Wilson05394f32010-11-08 19:18:58 +00001564 struct drm_i915_gem_object *obj, *next;
Daniel Vetter63560392010-02-19 11:51:59 +01001565
Chris Wilson05394f32010-11-08 19:18:58 +00001566 list_for_each_entry_safe(obj, next,
Chris Wilson64193402010-10-24 12:38:05 +01001567 &ring->gpu_write_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001568 gpu_write_list) {
Chris Wilson05394f32010-11-08 19:18:58 +00001569 if (obj->base.write_domain & flush_domains) {
1570 uint32_t old_write_domain = obj->base.write_domain;
Daniel Vetter63560392010-02-19 11:51:59 +01001571
Chris Wilson05394f32010-11-08 19:18:58 +00001572 obj->base.write_domain = 0;
1573 list_del_init(&obj->gpu_write_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001574 i915_gem_object_move_to_active(obj, ring,
Chris Wilsondb53a302011-02-03 11:57:46 +00001575 i915_gem_next_request_seqno(ring));
Daniel Vetter63560392010-02-19 11:51:59 +01001576
Daniel Vetter63560392010-02-19 11:51:59 +01001577 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00001578 obj->base.read_domains,
Daniel Vetter63560392010-02-19 11:51:59 +01001579 old_write_domain);
1580 }
1581 }
1582}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001583
Daniel Vetter53d227f2012-01-25 16:32:49 +01001584static u32
1585i915_gem_get_seqno(struct drm_device *dev)
1586{
1587 drm_i915_private_t *dev_priv = dev->dev_private;
1588 u32 seqno = dev_priv->next_seqno;
1589
1590 /* reserve 0 for non-seqno */
1591 if (++dev_priv->next_seqno == 0)
1592 dev_priv->next_seqno = 1;
1593
1594 return seqno;
1595}
1596
1597u32
1598i915_gem_next_request_seqno(struct intel_ring_buffer *ring)
1599{
1600 if (ring->outstanding_lazy_request == 0)
1601 ring->outstanding_lazy_request = i915_gem_get_seqno(ring->dev);
1602
1603 return ring->outstanding_lazy_request;
1604}
1605
Chris Wilson3cce4692010-10-27 16:11:02 +01001606int
Chris Wilsondb53a302011-02-03 11:57:46 +00001607i915_add_request(struct intel_ring_buffer *ring,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001608 struct drm_file *file,
Chris Wilsondb53a302011-02-03 11:57:46 +00001609 struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001610{
Chris Wilsondb53a302011-02-03 11:57:46 +00001611 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001612 uint32_t seqno;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001613 u32 request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001614 int was_empty;
Chris Wilson3cce4692010-10-27 16:11:02 +01001615 int ret;
1616
1617 BUG_ON(request == NULL);
Daniel Vetter53d227f2012-01-25 16:32:49 +01001618 seqno = i915_gem_next_request_seqno(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001619
Chris Wilsona71d8d92012-02-15 11:25:36 +00001620 /* Record the position of the start of the request so that
1621 * should we detect the updated seqno part-way through the
1622 * GPU processing the request, we never over-estimate the
1623 * position of the head.
1624 */
1625 request_ring_position = intel_ring_get_tail(ring);
1626
Chris Wilson3cce4692010-10-27 16:11:02 +01001627 ret = ring->add_request(ring, &seqno);
1628 if (ret)
1629 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Chris Wilsondb53a302011-02-03 11:57:46 +00001631 trace_i915_gem_request_add(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001632
1633 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001634 request->ring = ring;
Chris Wilsona71d8d92012-02-15 11:25:36 +00001635 request->tail = request_ring_position;
Eric Anholt673a3942008-07-30 12:06:12 -07001636 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001637 was_empty = list_empty(&ring->request_list);
1638 list_add_tail(&request->list, &ring->request_list);
1639
Chris Wilsondb53a302011-02-03 11:57:46 +00001640 if (file) {
1641 struct drm_i915_file_private *file_priv = file->driver_priv;
1642
Chris Wilson1c255952010-09-26 11:03:27 +01001643 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001644 request->file_priv = file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00001645 list_add_tail(&request->client_list,
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001646 &file_priv->mm.request_list);
Chris Wilson1c255952010-09-26 11:03:27 +01001647 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00001648 }
Eric Anholt673a3942008-07-30 12:06:12 -07001649
Daniel Vetter5391d0c2012-01-25 14:03:57 +01001650 ring->outstanding_lazy_request = 0;
Chris Wilsondb53a302011-02-03 11:57:46 +00001651
Ben Gamarif65d9422009-09-14 17:48:44 -04001652 if (!dev_priv->mm.suspended) {
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001653 if (i915_enable_hangcheck) {
1654 mod_timer(&dev_priv->hangcheck_timer,
1655 jiffies +
1656 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
1657 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001658 if (was_empty)
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001659 queue_delayed_work(dev_priv->wq,
1660 &dev_priv->mm.retire_work, HZ);
Ben Gamarif65d9422009-09-14 17:48:44 -04001661 }
Chris Wilson3cce4692010-10-27 16:11:02 +01001662 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001663}
1664
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001665static inline void
1666i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
Eric Anholt673a3942008-07-30 12:06:12 -07001667{
Chris Wilson1c255952010-09-26 11:03:27 +01001668 struct drm_i915_file_private *file_priv = request->file_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07001669
Chris Wilson1c255952010-09-26 11:03:27 +01001670 if (!file_priv)
1671 return;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001672
Chris Wilson1c255952010-09-26 11:03:27 +01001673 spin_lock(&file_priv->mm.lock);
Herton Ronaldo Krzesinski09bfa512011-03-17 13:45:12 +00001674 if (request->file_priv) {
1675 list_del(&request->client_list);
1676 request->file_priv = NULL;
1677 }
Chris Wilson1c255952010-09-26 11:03:27 +01001678 spin_unlock(&file_priv->mm.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001679}
1680
Chris Wilsondfaae392010-09-22 10:31:52 +01001681static void i915_gem_reset_ring_lists(struct drm_i915_private *dev_priv,
1682 struct intel_ring_buffer *ring)
Chris Wilson9375e442010-09-19 12:21:28 +01001683{
Chris Wilsondfaae392010-09-22 10:31:52 +01001684 while (!list_empty(&ring->request_list)) {
1685 struct drm_i915_gem_request *request;
Chris Wilson9375e442010-09-19 12:21:28 +01001686
Chris Wilsondfaae392010-09-22 10:31:52 +01001687 request = list_first_entry(&ring->request_list,
1688 struct drm_i915_gem_request,
1689 list);
1690
1691 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001692 i915_gem_request_remove_from_client(request);
Chris Wilsondfaae392010-09-22 10:31:52 +01001693 kfree(request);
1694 }
1695
1696 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001697 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001698
Chris Wilson05394f32010-11-08 19:18:58 +00001699 obj = list_first_entry(&ring->active_list,
1700 struct drm_i915_gem_object,
1701 ring_list);
Eric Anholt673a3942008-07-30 12:06:12 -07001702
Chris Wilson05394f32010-11-08 19:18:58 +00001703 obj->base.write_domain = 0;
1704 list_del_init(&obj->gpu_write_list);
1705 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001706 }
Eric Anholt673a3942008-07-30 12:06:12 -07001707}
1708
Chris Wilson312817a2010-11-22 11:50:11 +00001709static void i915_gem_reset_fences(struct drm_device *dev)
1710{
1711 struct drm_i915_private *dev_priv = dev->dev_private;
1712 int i;
1713
Daniel Vetter4b9de732011-10-09 21:52:02 +02001714 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson312817a2010-11-22 11:50:11 +00001715 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
Chris Wilson7d2cb392010-11-27 17:38:29 +00001716 struct drm_i915_gem_object *obj = reg->obj;
1717
1718 if (!obj)
1719 continue;
1720
1721 if (obj->tiling_mode)
1722 i915_gem_release_mmap(obj);
1723
Chris Wilsond9e86c02010-11-10 16:40:20 +00001724 reg->obj->fence_reg = I915_FENCE_REG_NONE;
1725 reg->obj->fenced_gpu_access = false;
1726 reg->obj->last_fenced_seqno = 0;
1727 reg->obj->last_fenced_ring = NULL;
1728 i915_gem_clear_fence_reg(dev, reg);
Chris Wilson312817a2010-11-22 11:50:11 +00001729 }
1730}
1731
Chris Wilson069efc12010-09-30 16:53:18 +01001732void i915_gem_reset(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07001733{
Chris Wilsondfaae392010-09-22 10:31:52 +01001734 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001735 struct drm_i915_gem_object *obj;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001736 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001737
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001738 for (i = 0; i < I915_NUM_RINGS; i++)
1739 i915_gem_reset_ring_lists(dev_priv, &dev_priv->ring[i]);
Chris Wilsondfaae392010-09-22 10:31:52 +01001740
1741 /* Remove anything from the flushing lists. The GPU cache is likely
1742 * to be lost on reset along with the data, so simply move the
1743 * lost bo to the inactive list.
1744 */
1745 while (!list_empty(&dev_priv->mm.flushing_list)) {
Akshay Joshi0206e352011-08-16 15:34:10 -04001746 obj = list_first_entry(&dev_priv->mm.flushing_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001747 struct drm_i915_gem_object,
1748 mm_list);
Chris Wilson9375e442010-09-19 12:21:28 +01001749
Chris Wilson05394f32010-11-08 19:18:58 +00001750 obj->base.write_domain = 0;
1751 list_del_init(&obj->gpu_write_list);
1752 i915_gem_object_move_to_inactive(obj);
Chris Wilson9375e442010-09-19 12:21:28 +01001753 }
Chris Wilson9375e442010-09-19 12:21:28 +01001754
Chris Wilsondfaae392010-09-22 10:31:52 +01001755 /* Move everything out of the GPU domains to ensure we do any
1756 * necessary invalidation upon reuse.
1757 */
Chris Wilson05394f32010-11-08 19:18:58 +00001758 list_for_each_entry(obj,
Chris Wilson77f01232010-09-19 12:31:36 +01001759 &dev_priv->mm.inactive_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001760 mm_list)
Chris Wilson77f01232010-09-19 12:31:36 +01001761 {
Chris Wilson05394f32010-11-08 19:18:58 +00001762 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilson77f01232010-09-19 12:31:36 +01001763 }
Chris Wilson069efc12010-09-30 16:53:18 +01001764
1765 /* The fence registers are invalidated so clear them out */
Chris Wilson312817a2010-11-22 11:50:11 +00001766 i915_gem_reset_fences(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001767}
1768
1769/**
1770 * This function clears the request list as sequence numbers are passed.
1771 */
Chris Wilsona71d8d92012-02-15 11:25:36 +00001772void
Chris Wilsondb53a302011-02-03 11:57:46 +00001773i915_gem_retire_requests_ring(struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001774{
Eric Anholt673a3942008-07-30 12:06:12 -07001775 uint32_t seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001776 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001777
Chris Wilsondb53a302011-02-03 11:57:46 +00001778 if (list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001779 return;
1780
Chris Wilsondb53a302011-02-03 11:57:46 +00001781 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001782
Chris Wilson78501ea2010-10-27 12:18:21 +01001783 seqno = ring->get_seqno(ring);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001784
Chris Wilson076e2c02011-01-21 10:07:18 +00001785 for (i = 0; i < ARRAY_SIZE(ring->sync_seqno); i++)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001786 if (seqno >= ring->sync_seqno[i])
1787 ring->sync_seqno[i] = 0;
1788
Zou Nan hai852835f2010-05-21 09:08:56 +08001789 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001790 struct drm_i915_gem_request *request;
Eric Anholt673a3942008-07-30 12:06:12 -07001791
Zou Nan hai852835f2010-05-21 09:08:56 +08001792 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001793 struct drm_i915_gem_request,
1794 list);
Eric Anholt673a3942008-07-30 12:06:12 -07001795
Chris Wilsondfaae392010-09-22 10:31:52 +01001796 if (!i915_seqno_passed(seqno, request->seqno))
Eric Anholt673a3942008-07-30 12:06:12 -07001797 break;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001798
Chris Wilsondb53a302011-02-03 11:57:46 +00001799 trace_i915_gem_request_retire(ring, request->seqno);
Chris Wilsona71d8d92012-02-15 11:25:36 +00001800 /* We know the GPU must have read the request to have
1801 * sent us the seqno + interrupt, so use the position
1802 * of tail of the request to update the last known position
1803 * of the GPU head.
1804 */
1805 ring->last_retired_head = request->tail;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001806
1807 list_del(&request->list);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001808 i915_gem_request_remove_from_client(request);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001809 kfree(request);
1810 }
1811
1812 /* Move any buffers on the active list that are no longer referenced
1813 * by the ringbuffer to the flushing/inactive lists as appropriate.
1814 */
1815 while (!list_empty(&ring->active_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001816 struct drm_i915_gem_object *obj;
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001817
Akshay Joshi0206e352011-08-16 15:34:10 -04001818 obj = list_first_entry(&ring->active_list,
Chris Wilson05394f32010-11-08 19:18:58 +00001819 struct drm_i915_gem_object,
1820 ring_list);
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001821
Chris Wilson05394f32010-11-08 19:18:58 +00001822 if (!i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001823 break;
1824
Chris Wilson05394f32010-11-08 19:18:58 +00001825 if (obj->base.write_domain != 0)
Chris Wilsonb84d5f02010-09-18 01:38:04 +01001826 i915_gem_object_move_to_flushing(obj);
1827 else
1828 i915_gem_object_move_to_inactive(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001829 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001830
Chris Wilsondb53a302011-02-03 11:57:46 +00001831 if (unlikely(ring->trace_irq_seqno &&
1832 i915_seqno_passed(seqno, ring->trace_irq_seqno))) {
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001833 ring->irq_put(ring);
Chris Wilsondb53a302011-02-03 11:57:46 +00001834 ring->trace_irq_seqno = 0;
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001835 }
Chris Wilson23bc5982010-09-29 16:10:57 +01001836
Chris Wilsondb53a302011-02-03 11:57:46 +00001837 WARN_ON(i915_verify_lists(ring->dev));
Eric Anholt673a3942008-07-30 12:06:12 -07001838}
1839
1840void
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001841i915_gem_retire_requests(struct drm_device *dev)
1842{
1843 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001844 int i;
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001845
Chris Wilsonbe726152010-07-23 23:18:50 +01001846 if (!list_empty(&dev_priv->mm.deferred_free_list)) {
Chris Wilson05394f32010-11-08 19:18:58 +00001847 struct drm_i915_gem_object *obj, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01001848
1849 /* We must be careful that during unbind() we do not
1850 * accidentally infinitely recurse into retire requests.
1851 * Currently:
1852 * retire -> free -> unbind -> wait -> retire_ring
1853 */
Chris Wilson05394f32010-11-08 19:18:58 +00001854 list_for_each_entry_safe(obj, next,
Chris Wilsonbe726152010-07-23 23:18:50 +01001855 &dev_priv->mm.deferred_free_list,
Chris Wilson69dc4982010-10-19 10:36:51 +01001856 mm_list)
Chris Wilson05394f32010-11-08 19:18:58 +00001857 i915_gem_free_object_tail(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01001858 }
1859
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001860 for (i = 0; i < I915_NUM_RINGS; i++)
Chris Wilsondb53a302011-02-03 11:57:46 +00001861 i915_gem_retire_requests_ring(&dev_priv->ring[i]);
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001862}
1863
Daniel Vetter75ef9da2010-08-21 00:25:16 +02001864static void
Eric Anholt673a3942008-07-30 12:06:12 -07001865i915_gem_retire_work_handler(struct work_struct *work)
1866{
1867 drm_i915_private_t *dev_priv;
1868 struct drm_device *dev;
Chris Wilson0a587052011-01-09 21:05:44 +00001869 bool idle;
1870 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07001871
1872 dev_priv = container_of(work, drm_i915_private_t,
1873 mm.retire_work.work);
1874 dev = dev_priv->dev;
1875
Chris Wilson891b48c2010-09-29 12:26:37 +01001876 /* Come back later if the device is busy... */
1877 if (!mutex_trylock(&dev->struct_mutex)) {
1878 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1879 return;
1880 }
1881
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001882 i915_gem_retire_requests(dev);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001883
Chris Wilson0a587052011-01-09 21:05:44 +00001884 /* Send a periodic flush down the ring so we don't hold onto GEM
1885 * objects indefinitely.
1886 */
1887 idle = true;
1888 for (i = 0; i < I915_NUM_RINGS; i++) {
1889 struct intel_ring_buffer *ring = &dev_priv->ring[i];
1890
1891 if (!list_empty(&ring->gpu_write_list)) {
1892 struct drm_i915_gem_request *request;
1893 int ret;
1894
Chris Wilsondb53a302011-02-03 11:57:46 +00001895 ret = i915_gem_flush_ring(ring,
1896 0, I915_GEM_GPU_DOMAINS);
Chris Wilson0a587052011-01-09 21:05:44 +00001897 request = kzalloc(sizeof(*request), GFP_KERNEL);
1898 if (ret || request == NULL ||
Chris Wilsondb53a302011-02-03 11:57:46 +00001899 i915_add_request(ring, NULL, request))
Chris Wilson0a587052011-01-09 21:05:44 +00001900 kfree(request);
1901 }
1902
1903 idle &= list_empty(&ring->request_list);
1904 }
1905
1906 if (!dev_priv->mm.suspended && !idle)
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001907 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Chris Wilson0a587052011-01-09 21:05:44 +00001908
Eric Anholt673a3942008-07-30 12:06:12 -07001909 mutex_unlock(&dev->struct_mutex);
1910}
1911
Chris Wilsondb53a302011-02-03 11:57:46 +00001912/**
1913 * Waits for a sequence number to be signaled, and cleans up the
1914 * request and object lists appropriately for that event.
1915 */
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001916int
Chris Wilsondb53a302011-02-03 11:57:46 +00001917i915_wait_request(struct intel_ring_buffer *ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001918 uint32_t seqno,
1919 bool do_retire)
Eric Anholt673a3942008-07-30 12:06:12 -07001920{
Chris Wilsondb53a302011-02-03 11:57:46 +00001921 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001922 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001923 int ret = 0;
1924
1925 BUG_ON(seqno == 0);
1926
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001927 if (atomic_read(&dev_priv->mm.wedged)) {
1928 struct completion *x = &dev_priv->error_completion;
1929 bool recovery_complete;
1930 unsigned long flags;
1931
1932 /* Give the error handler a chance to run. */
1933 spin_lock_irqsave(&x->wait.lock, flags);
1934 recovery_complete = x->done > 0;
1935 spin_unlock_irqrestore(&x->wait.lock, flags);
1936
1937 return recovery_complete ? -EIO : -EAGAIN;
1938 }
Ben Gamariffed1d02009-09-14 17:48:41 -04001939
Chris Wilson5d97eb62010-11-10 20:40:02 +00001940 if (seqno == ring->outstanding_lazy_request) {
Chris Wilson3cce4692010-10-27 16:11:02 +01001941 struct drm_i915_gem_request *request;
1942
1943 request = kzalloc(sizeof(*request), GFP_KERNEL);
1944 if (request == NULL)
Daniel Vettere35a41d2010-02-11 22:13:59 +01001945 return -ENOMEM;
Chris Wilson3cce4692010-10-27 16:11:02 +01001946
Chris Wilsondb53a302011-02-03 11:57:46 +00001947 ret = i915_add_request(ring, NULL, request);
Chris Wilson3cce4692010-10-27 16:11:02 +01001948 if (ret) {
1949 kfree(request);
1950 return ret;
1951 }
1952
1953 seqno = request->seqno;
Daniel Vettere35a41d2010-02-11 22:13:59 +01001954 }
1955
Chris Wilson78501ea2010-10-27 12:18:21 +01001956 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00001957 if (HAS_PCH_SPLIT(ring->dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001958 ier = I915_READ(DEIER) | I915_READ(GTIER);
1959 else
1960 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001961 if (!ier) {
1962 DRM_ERROR("something (likely vbetool) disabled "
1963 "interrupts, re-enabling\n");
Chris Wilsonf01c22f2011-06-28 11:48:51 +01001964 ring->dev->driver->irq_preinstall(ring->dev);
1965 ring->dev->driver->irq_postinstall(ring->dev);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001966 }
1967
Chris Wilsondb53a302011-02-03 11:57:46 +00001968 trace_i915_gem_request_wait_begin(ring, seqno);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001969
Chris Wilsonb2223492010-10-27 15:27:33 +01001970 ring->waiting_seqno = seqno;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001971 if (ring->irq_get(ring)) {
Chris Wilsonce453d82011-02-21 14:43:56 +00001972 if (dev_priv->mm.interruptible)
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001973 ret = wait_event_interruptible(ring->irq_queue,
1974 i915_seqno_passed(ring->get_seqno(ring), seqno)
1975 || atomic_read(&dev_priv->mm.wedged));
1976 else
1977 wait_event(ring->irq_queue,
1978 i915_seqno_passed(ring->get_seqno(ring), seqno)
1979 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001980
Chris Wilsonb13c2b92010-12-13 16:54:50 +00001981 ring->irq_put(ring);
Eric Anholte959b5d2011-12-22 14:55:01 -08001982 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
1983 seqno) ||
1984 atomic_read(&dev_priv->mm.wedged), 3000))
Chris Wilsonb5ba1772010-12-14 12:17:15 +00001985 ret = -EBUSY;
Chris Wilsonb2223492010-10-27 15:27:33 +01001986 ring->waiting_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001987
Chris Wilsondb53a302011-02-03 11:57:46 +00001988 trace_i915_gem_request_wait_end(ring, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001989 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001990 if (atomic_read(&dev_priv->mm.wedged))
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001991 ret = -EAGAIN;
Eric Anholt673a3942008-07-30 12:06:12 -07001992
Eric Anholt673a3942008-07-30 12:06:12 -07001993 /* Directly dispatch request retiring. While we have the work queue
1994 * to handle this, the waiter on a request often wants an associated
1995 * buffer to have made it to the inactive list, and we would need
1996 * a separate wait queue to handle that.
1997 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08001998 if (ret == 0 && do_retire)
Chris Wilsondb53a302011-02-03 11:57:46 +00001999 i915_gem_retire_requests_ring(ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002000
2001 return ret;
2002}
2003
Daniel Vetter48764bf2009-09-15 22:57:32 +02002004/**
Eric Anholt673a3942008-07-30 12:06:12 -07002005 * Ensures that all rendering to the object has completed and the object is
2006 * safe to unbind from the GTT or access from the CPU.
2007 */
Chris Wilson54cf91d2010-11-25 18:00:26 +00002008int
Chris Wilsonce453d82011-02-21 14:43:56 +00002009i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002010{
Eric Anholt673a3942008-07-30 12:06:12 -07002011 int ret;
2012
Eric Anholte47c68e2008-11-14 13:35:19 -08002013 /* This function only exists to support waiting for existing rendering,
2014 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07002015 */
Chris Wilson05394f32010-11-08 19:18:58 +00002016 BUG_ON((obj->base.write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002017
2018 /* If there is rendering queued on the buffer being evicted, wait for
2019 * it.
2020 */
Chris Wilson05394f32010-11-08 19:18:58 +00002021 if (obj->active) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002022 ret = i915_wait_request(obj->ring, obj->last_rendering_seqno,
2023 true);
Chris Wilson2cf34d72010-09-14 13:03:28 +01002024 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002025 return ret;
2026 }
2027
2028 return 0;
2029}
2030
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002031static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
2032{
2033 u32 old_write_domain, old_read_domains;
2034
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002035 /* Act a barrier for all accesses through the GTT */
2036 mb();
2037
2038 /* Force a pagefault for domain tracking on next user access */
2039 i915_gem_release_mmap(obj);
2040
Keith Packardb97c3d92011-06-24 21:02:59 -07002041 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
2042 return;
2043
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002044 old_read_domains = obj->base.read_domains;
2045 old_write_domain = obj->base.write_domain;
2046
2047 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
2048 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
2049
2050 trace_i915_gem_object_change_domain(obj,
2051 old_read_domains,
2052 old_write_domain);
2053}
2054
Eric Anholt673a3942008-07-30 12:06:12 -07002055/**
2056 * Unbinds an object from the GTT aperture.
2057 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08002058int
Chris Wilson05394f32010-11-08 19:18:58 +00002059i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002060{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002061 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002062 int ret = 0;
2063
Chris Wilson05394f32010-11-08 19:18:58 +00002064 if (obj->gtt_space == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002065 return 0;
2066
Chris Wilson05394f32010-11-08 19:18:58 +00002067 if (obj->pin_count != 0) {
Eric Anholt673a3942008-07-30 12:06:12 -07002068 DRM_ERROR("Attempting to unbind pinned buffer\n");
2069 return -EINVAL;
2070 }
2071
Chris Wilsona8198ee2011-04-13 22:04:09 +01002072 ret = i915_gem_object_finish_gpu(obj);
Chris Wilson8dc17752010-07-23 23:18:51 +01002073 if (ret == -ERESTARTSYS)
Eric Anholt673a3942008-07-30 12:06:12 -07002074 return ret;
Chris Wilson8dc17752010-07-23 23:18:51 +01002075 /* Continue on if we fail due to EIO, the GPU is hung so we
2076 * should be safe and we need to cleanup or else we might
2077 * cause memory corruption through use-after-free.
2078 */
Chris Wilsona8198ee2011-04-13 22:04:09 +01002079
Chris Wilsonb5ffc9b2011-04-13 22:06:03 +01002080 i915_gem_object_finish_gtt(obj);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002081
2082 /* Move the object to the CPU domain to ensure that
2083 * any possible CPU writes while it's not in the GTT
2084 * are flushed when we go to remap it.
2085 */
2086 if (ret == 0)
2087 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
2088 if (ret == -ERESTARTSYS)
2089 return ret;
Chris Wilson812ed4922010-09-30 15:08:57 +01002090 if (ret) {
Chris Wilsona8198ee2011-04-13 22:04:09 +01002091 /* In the event of a disaster, abandon all caches and
2092 * hope for the best.
2093 */
Chris Wilson812ed4922010-09-30 15:08:57 +01002094 i915_gem_clflush_object(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002095 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Chris Wilson812ed4922010-09-30 15:08:57 +01002096 }
Eric Anholt673a3942008-07-30 12:06:12 -07002097
Daniel Vetter96b47b62009-12-15 17:50:00 +01002098 /* release the fence reg _after_ flushing */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002099 ret = i915_gem_object_put_fence(obj);
2100 if (ret == -ERESTARTSYS)
2101 return ret;
Daniel Vetter96b47b62009-12-15 17:50:00 +01002102
Chris Wilsondb53a302011-02-03 11:57:46 +00002103 trace_i915_gem_object_unbind(obj);
2104
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002105 i915_gem_gtt_unbind_object(obj);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002106 if (obj->has_aliasing_ppgtt_mapping) {
2107 i915_ppgtt_unbind_object(dev_priv->mm.aliasing_ppgtt, obj);
2108 obj->has_aliasing_ppgtt_mapping = 0;
2109 }
2110
Chris Wilsone5281cc2010-10-28 13:45:36 +01002111 i915_gem_object_put_pages_gtt(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002112
Chris Wilson6299f992010-11-24 12:23:44 +00002113 list_del_init(&obj->gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002114 list_del_init(&obj->mm_list);
Daniel Vetter75e9e912010-11-04 17:11:09 +01002115 /* Avoid an unnecessary call to unbind on rebind. */
Chris Wilson05394f32010-11-08 19:18:58 +00002116 obj->map_and_fenceable = true;
Eric Anholt673a3942008-07-30 12:06:12 -07002117
Chris Wilson05394f32010-11-08 19:18:58 +00002118 drm_mm_put_block(obj->gtt_space);
2119 obj->gtt_space = NULL;
2120 obj->gtt_offset = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002121
Chris Wilson05394f32010-11-08 19:18:58 +00002122 if (i915_gem_object_is_purgeable(obj))
Chris Wilson963b4832009-09-20 23:03:54 +01002123 i915_gem_object_truncate(obj);
2124
Chris Wilson8dc17752010-07-23 23:18:51 +01002125 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002126}
2127
Chris Wilson88241782011-01-07 17:09:48 +00002128int
Chris Wilsondb53a302011-02-03 11:57:46 +00002129i915_gem_flush_ring(struct intel_ring_buffer *ring,
Chris Wilson54cf91d2010-11-25 18:00:26 +00002130 uint32_t invalidate_domains,
2131 uint32_t flush_domains)
2132{
Chris Wilson88241782011-01-07 17:09:48 +00002133 int ret;
2134
Chris Wilson36d527d2011-03-19 22:26:49 +00002135 if (((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) == 0)
2136 return 0;
2137
Chris Wilsondb53a302011-02-03 11:57:46 +00002138 trace_i915_gem_ring_flush(ring, invalidate_domains, flush_domains);
2139
Chris Wilson88241782011-01-07 17:09:48 +00002140 ret = ring->flush(ring, invalidate_domains, flush_domains);
2141 if (ret)
2142 return ret;
2143
Chris Wilson36d527d2011-03-19 22:26:49 +00002144 if (flush_domains & I915_GEM_GPU_DOMAINS)
2145 i915_gem_process_flushing_list(ring, flush_domains);
2146
Chris Wilson88241782011-01-07 17:09:48 +00002147 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002148}
2149
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002150static int i915_ring_idle(struct intel_ring_buffer *ring, bool do_retire)
Chris Wilsona56ba562010-09-28 10:07:56 +01002151{
Chris Wilson88241782011-01-07 17:09:48 +00002152 int ret;
2153
Chris Wilson395b70b2010-10-28 21:28:46 +01002154 if (list_empty(&ring->gpu_write_list) && list_empty(&ring->active_list))
Chris Wilson64193402010-10-24 12:38:05 +01002155 return 0;
2156
Chris Wilson88241782011-01-07 17:09:48 +00002157 if (!list_empty(&ring->gpu_write_list)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002158 ret = i915_gem_flush_ring(ring,
Chris Wilson0ac74c62010-12-06 14:36:02 +00002159 I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Chris Wilson88241782011-01-07 17:09:48 +00002160 if (ret)
2161 return ret;
2162 }
2163
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002164 return i915_wait_request(ring, i915_gem_next_request_seqno(ring),
2165 do_retire);
Chris Wilsona56ba562010-09-28 10:07:56 +01002166}
2167
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002168int i915_gpu_idle(struct drm_device *dev, bool do_retire)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002169{
2170 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002171 int ret, i;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002172
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002173 /* Flush everything onto the inactive list. */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002174 for (i = 0; i < I915_NUM_RINGS; i++) {
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002175 ret = i915_ring_idle(&dev_priv->ring[i], do_retire);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002176 if (ret)
2177 return ret;
2178 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002179
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002180 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002181}
2182
Daniel Vetterc6642782010-11-12 13:46:18 +00002183static int sandybridge_write_fence_reg(struct drm_i915_gem_object *obj,
2184 struct intel_ring_buffer *pipelined)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002185{
Chris Wilson05394f32010-11-08 19:18:58 +00002186 struct drm_device *dev = obj->base.dev;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002187 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002188 u32 size = obj->gtt_space->size;
2189 int regnum = obj->fence_reg;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002190 uint64_t val;
2191
Chris Wilson05394f32010-11-08 19:18:58 +00002192 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Daniel Vetterc6642782010-11-12 13:46:18 +00002193 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002194 val |= obj->gtt_offset & 0xfffff000;
2195 val |= (uint64_t)((obj->stride / 128) - 1) <<
Eric Anholt4e901fd2009-10-26 16:44:17 -07002196 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2197
Chris Wilson05394f32010-11-08 19:18:58 +00002198 if (obj->tiling_mode == I915_TILING_Y)
Eric Anholt4e901fd2009-10-26 16:44:17 -07002199 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2200 val |= I965_FENCE_REG_VALID;
2201
Daniel Vetterc6642782010-11-12 13:46:18 +00002202 if (pipelined) {
2203 int ret = intel_ring_begin(pipelined, 6);
2204 if (ret)
2205 return ret;
2206
2207 intel_ring_emit(pipelined, MI_NOOP);
2208 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2209 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8);
2210 intel_ring_emit(pipelined, (u32)val);
2211 intel_ring_emit(pipelined, FENCE_REG_SANDYBRIDGE_0 + regnum*8 + 4);
2212 intel_ring_emit(pipelined, (u32)(val >> 32));
2213 intel_ring_advance(pipelined);
2214 } else
2215 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + regnum * 8, val);
2216
2217 return 0;
Eric Anholt4e901fd2009-10-26 16:44:17 -07002218}
2219
Daniel Vetterc6642782010-11-12 13:46:18 +00002220static int i965_write_fence_reg(struct drm_i915_gem_object *obj,
2221 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002222{
Chris Wilson05394f32010-11-08 19:18:58 +00002223 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002224 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002225 u32 size = obj->gtt_space->size;
2226 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002227 uint64_t val;
2228
Chris Wilson05394f32010-11-08 19:18:58 +00002229 val = (uint64_t)((obj->gtt_offset + size - 4096) &
Jesse Barnesde151cf2008-11-12 10:03:55 -08002230 0xfffff000) << 32;
Chris Wilson05394f32010-11-08 19:18:58 +00002231 val |= obj->gtt_offset & 0xfffff000;
2232 val |= ((obj->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2233 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002234 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2235 val |= I965_FENCE_REG_VALID;
2236
Daniel Vetterc6642782010-11-12 13:46:18 +00002237 if (pipelined) {
2238 int ret = intel_ring_begin(pipelined, 6);
2239 if (ret)
2240 return ret;
2241
2242 intel_ring_emit(pipelined, MI_NOOP);
2243 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(2));
2244 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8);
2245 intel_ring_emit(pipelined, (u32)val);
2246 intel_ring_emit(pipelined, FENCE_REG_965_0 + regnum*8 + 4);
2247 intel_ring_emit(pipelined, (u32)(val >> 32));
2248 intel_ring_advance(pipelined);
2249 } else
2250 I915_WRITE64(FENCE_REG_965_0 + regnum * 8, val);
2251
2252 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002253}
2254
Daniel Vetterc6642782010-11-12 13:46:18 +00002255static int i915_write_fence_reg(struct drm_i915_gem_object *obj,
2256 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002257{
Chris Wilson05394f32010-11-08 19:18:58 +00002258 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002259 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002260 u32 size = obj->gtt_space->size;
Daniel Vetterc6642782010-11-12 13:46:18 +00002261 u32 fence_reg, val, pitch_val;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002262 int tile_width;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002263
Daniel Vetterc6642782010-11-12 13:46:18 +00002264 if (WARN((obj->gtt_offset & ~I915_FENCE_START_MASK) ||
2265 (size & -size) != size ||
2266 (obj->gtt_offset & (size - 1)),
2267 "object 0x%08x [fenceable? %d] not 1M or pot-size (0x%08x) aligned\n",
2268 obj->gtt_offset, obj->map_and_fenceable, size))
2269 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002270
Daniel Vetterc6642782010-11-12 13:46:18 +00002271 if (obj->tiling_mode == I915_TILING_Y && HAS_128_BYTE_Y_TILING(dev))
Jesse Barnes0f973f22009-01-26 17:10:45 -08002272 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002273 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002274 tile_width = 512;
2275
2276 /* Note: pitch better be a power of two tile widths */
Chris Wilson05394f32010-11-08 19:18:58 +00002277 pitch_val = obj->stride / tile_width;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002278 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002279
Chris Wilson05394f32010-11-08 19:18:58 +00002280 val = obj->gtt_offset;
2281 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002282 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002283 val |= I915_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002284 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2285 val |= I830_FENCE_REG_VALID;
2286
Chris Wilson05394f32010-11-08 19:18:58 +00002287 fence_reg = obj->fence_reg;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002288 if (fence_reg < 8)
2289 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002290 else
Chris Wilsona00b10c2010-09-24 21:15:47 +01002291 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Daniel Vetterc6642782010-11-12 13:46:18 +00002292
2293 if (pipelined) {
2294 int ret = intel_ring_begin(pipelined, 4);
2295 if (ret)
2296 return ret;
2297
2298 intel_ring_emit(pipelined, MI_NOOP);
2299 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2300 intel_ring_emit(pipelined, fence_reg);
2301 intel_ring_emit(pipelined, val);
2302 intel_ring_advance(pipelined);
2303 } else
2304 I915_WRITE(fence_reg, val);
2305
2306 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002307}
2308
Daniel Vetterc6642782010-11-12 13:46:18 +00002309static int i830_write_fence_reg(struct drm_i915_gem_object *obj,
2310 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002311{
Chris Wilson05394f32010-11-08 19:18:58 +00002312 struct drm_device *dev = obj->base.dev;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002313 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00002314 u32 size = obj->gtt_space->size;
2315 int regnum = obj->fence_reg;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002316 uint32_t val;
2317 uint32_t pitch_val;
2318
Daniel Vetterc6642782010-11-12 13:46:18 +00002319 if (WARN((obj->gtt_offset & ~I830_FENCE_START_MASK) ||
2320 (size & -size) != size ||
2321 (obj->gtt_offset & (size - 1)),
2322 "object 0x%08x not 512K or pot-size 0x%08x aligned\n",
2323 obj->gtt_offset, size))
2324 return -EINVAL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002325
Chris Wilson05394f32010-11-08 19:18:58 +00002326 pitch_val = obj->stride / 128;
Eric Anholte76a16d2009-05-26 17:44:56 -07002327 pitch_val = ffs(pitch_val) - 1;
Eric Anholte76a16d2009-05-26 17:44:56 -07002328
Chris Wilson05394f32010-11-08 19:18:58 +00002329 val = obj->gtt_offset;
2330 if (obj->tiling_mode == I915_TILING_Y)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002331 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetterc6642782010-11-12 13:46:18 +00002332 val |= I830_FENCE_SIZE_BITS(size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002333 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2334 val |= I830_FENCE_REG_VALID;
2335
Daniel Vetterc6642782010-11-12 13:46:18 +00002336 if (pipelined) {
2337 int ret = intel_ring_begin(pipelined, 4);
2338 if (ret)
2339 return ret;
2340
2341 intel_ring_emit(pipelined, MI_NOOP);
2342 intel_ring_emit(pipelined, MI_LOAD_REGISTER_IMM(1));
2343 intel_ring_emit(pipelined, FENCE_REG_830_0 + regnum*4);
2344 intel_ring_emit(pipelined, val);
2345 intel_ring_advance(pipelined);
2346 } else
2347 I915_WRITE(FENCE_REG_830_0 + regnum * 4, val);
2348
2349 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002350}
2351
Chris Wilsond9e86c02010-11-10 16:40:20 +00002352static bool ring_passed_seqno(struct intel_ring_buffer *ring, u32 seqno)
2353{
2354 return i915_seqno_passed(ring->get_seqno(ring), seqno);
2355}
2356
2357static int
2358i915_gem_object_flush_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002359 struct intel_ring_buffer *pipelined)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002360{
2361 int ret;
2362
2363 if (obj->fenced_gpu_access) {
Chris Wilson88241782011-01-07 17:09:48 +00002364 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002365 ret = i915_gem_flush_ring(obj->last_fenced_ring,
Chris Wilson88241782011-01-07 17:09:48 +00002366 0, obj->base.write_domain);
2367 if (ret)
2368 return ret;
2369 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002370
2371 obj->fenced_gpu_access = false;
2372 }
2373
2374 if (obj->last_fenced_seqno && pipelined != obj->last_fenced_ring) {
2375 if (!ring_passed_seqno(obj->last_fenced_ring,
2376 obj->last_fenced_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002377 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002378 obj->last_fenced_seqno,
2379 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002380 if (ret)
2381 return ret;
2382 }
2383
2384 obj->last_fenced_seqno = 0;
2385 obj->last_fenced_ring = NULL;
2386 }
2387
Chris Wilson63256ec2011-01-04 18:42:07 +00002388 /* Ensure that all CPU reads are completed before installing a fence
2389 * and all writes before removing the fence.
2390 */
2391 if (obj->base.read_domains & I915_GEM_DOMAIN_GTT)
2392 mb();
2393
Chris Wilsond9e86c02010-11-10 16:40:20 +00002394 return 0;
2395}
2396
2397int
2398i915_gem_object_put_fence(struct drm_i915_gem_object *obj)
2399{
2400 int ret;
2401
2402 if (obj->tiling_mode)
2403 i915_gem_release_mmap(obj);
2404
Chris Wilsonce453d82011-02-21 14:43:56 +00002405 ret = i915_gem_object_flush_fence(obj, NULL);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002406 if (ret)
2407 return ret;
2408
2409 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2410 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002411
2412 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002413 i915_gem_clear_fence_reg(obj->base.dev,
2414 &dev_priv->fence_regs[obj->fence_reg]);
2415
2416 obj->fence_reg = I915_FENCE_REG_NONE;
2417 }
2418
2419 return 0;
2420}
2421
2422static struct drm_i915_fence_reg *
2423i915_find_fence_reg(struct drm_device *dev,
2424 struct intel_ring_buffer *pipelined)
Daniel Vetterae3db242010-02-19 11:51:58 +01002425{
Daniel Vetterae3db242010-02-19 11:51:58 +01002426 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002427 struct drm_i915_fence_reg *reg, *first, *avail;
2428 int i;
Daniel Vetterae3db242010-02-19 11:51:58 +01002429
2430 /* First try to find a free reg */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002431 avail = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002432 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2433 reg = &dev_priv->fence_regs[i];
2434 if (!reg->obj)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002435 return reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002436
Chris Wilson1690e1e2011-12-14 13:57:08 +01002437 if (!reg->pin_count)
Chris Wilsond9e86c02010-11-10 16:40:20 +00002438 avail = reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002439 }
2440
Chris Wilsond9e86c02010-11-10 16:40:20 +00002441 if (avail == NULL)
2442 return NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002443
2444 /* None available, try to steal one or wait for a user to finish */
Chris Wilsond9e86c02010-11-10 16:40:20 +00002445 avail = first = NULL;
2446 list_for_each_entry(reg, &dev_priv->mm.fence_list, lru_list) {
Chris Wilson1690e1e2011-12-14 13:57:08 +01002447 if (reg->pin_count)
Daniel Vetterae3db242010-02-19 11:51:58 +01002448 continue;
2449
Chris Wilsond9e86c02010-11-10 16:40:20 +00002450 if (first == NULL)
2451 first = reg;
2452
2453 if (!pipelined ||
2454 !reg->obj->last_fenced_ring ||
2455 reg->obj->last_fenced_ring == pipelined) {
2456 avail = reg;
2457 break;
2458 }
Daniel Vetterae3db242010-02-19 11:51:58 +01002459 }
2460
Chris Wilsond9e86c02010-11-10 16:40:20 +00002461 if (avail == NULL)
2462 avail = first;
Daniel Vetterae3db242010-02-19 11:51:58 +01002463
Chris Wilsona00b10c2010-09-24 21:15:47 +01002464 return avail;
Daniel Vetterae3db242010-02-19 11:51:58 +01002465}
2466
Jesse Barnesde151cf2008-11-12 10:03:55 -08002467/**
Chris Wilsond9e86c02010-11-10 16:40:20 +00002468 * i915_gem_object_get_fence - set up a fence reg for an object
Jesse Barnesde151cf2008-11-12 10:03:55 -08002469 * @obj: object to map through a fence reg
Chris Wilsond9e86c02010-11-10 16:40:20 +00002470 * @pipelined: ring on which to queue the change, or NULL for CPU access
2471 * @interruptible: must we wait uninterruptibly for the register to retire?
Jesse Barnesde151cf2008-11-12 10:03:55 -08002472 *
2473 * When mapping objects through the GTT, userspace wants to be able to write
2474 * to them without having to worry about swizzling if the object is tiled.
2475 *
2476 * This function walks the fence regs looking for a free one for @obj,
2477 * stealing one if it can't find any.
2478 *
2479 * It then sets up the reg based on the object's properties: address, pitch
2480 * and tiling format.
2481 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002482int
Chris Wilsond9e86c02010-11-10 16:40:20 +00002483i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
Chris Wilsonce453d82011-02-21 14:43:56 +00002484 struct intel_ring_buffer *pipelined)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002485{
Chris Wilson05394f32010-11-08 19:18:58 +00002486 struct drm_device *dev = obj->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002487 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002488 struct drm_i915_fence_reg *reg;
Daniel Vetterae3db242010-02-19 11:51:58 +01002489 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002490
Chris Wilson6bda10d2010-12-05 21:04:18 +00002491 /* XXX disable pipelining. There are bugs. Shocking. */
2492 pipelined = NULL;
2493
Chris Wilsond9e86c02010-11-10 16:40:20 +00002494 /* Just update our place in the LRU if our fence is getting reused. */
Chris Wilson05394f32010-11-08 19:18:58 +00002495 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2496 reg = &dev_priv->fence_regs[obj->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002497 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002498
Chris Wilson29c5a582011-03-17 15:23:22 +00002499 if (obj->tiling_changed) {
2500 ret = i915_gem_object_flush_fence(obj, pipelined);
2501 if (ret)
2502 return ret;
2503
2504 if (!obj->fenced_gpu_access && !obj->last_fenced_seqno)
2505 pipelined = NULL;
2506
2507 if (pipelined) {
2508 reg->setup_seqno =
2509 i915_gem_next_request_seqno(pipelined);
2510 obj->last_fenced_seqno = reg->setup_seqno;
2511 obj->last_fenced_ring = pipelined;
2512 }
2513
2514 goto update;
2515 }
Chris Wilsond9e86c02010-11-10 16:40:20 +00002516
2517 if (!pipelined) {
2518 if (reg->setup_seqno) {
2519 if (!ring_passed_seqno(obj->last_fenced_ring,
2520 reg->setup_seqno)) {
Chris Wilsondb53a302011-02-03 11:57:46 +00002521 ret = i915_wait_request(obj->last_fenced_ring,
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08002522 reg->setup_seqno,
2523 true);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002524 if (ret)
2525 return ret;
2526 }
2527
2528 reg->setup_seqno = 0;
2529 }
2530 } else if (obj->last_fenced_ring &&
2531 obj->last_fenced_ring != pipelined) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002532 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002533 if (ret)
2534 return ret;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002535 }
2536
Eric Anholta09ba7f2009-08-29 12:49:51 -07002537 return 0;
2538 }
2539
Chris Wilsond9e86c02010-11-10 16:40:20 +00002540 reg = i915_find_fence_reg(dev, pipelined);
2541 if (reg == NULL)
Daniel Vetter39965b32011-12-14 13:57:09 +01002542 return -EDEADLK;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002543
Chris Wilsonce453d82011-02-21 14:43:56 +00002544 ret = i915_gem_object_flush_fence(obj, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002545 if (ret)
Daniel Vetterae3db242010-02-19 11:51:58 +01002546 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002547
Chris Wilsond9e86c02010-11-10 16:40:20 +00002548 if (reg->obj) {
2549 struct drm_i915_gem_object *old = reg->obj;
2550
2551 drm_gem_object_reference(&old->base);
2552
2553 if (old->tiling_mode)
2554 i915_gem_release_mmap(old);
2555
Chris Wilsonce453d82011-02-21 14:43:56 +00002556 ret = i915_gem_object_flush_fence(old, pipelined);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002557 if (ret) {
2558 drm_gem_object_unreference(&old->base);
2559 return ret;
2560 }
2561
2562 if (old->last_fenced_seqno == 0 && obj->last_fenced_seqno == 0)
2563 pipelined = NULL;
2564
2565 old->fence_reg = I915_FENCE_REG_NONE;
2566 old->last_fenced_ring = pipelined;
2567 old->last_fenced_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002568 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002569
2570 drm_gem_object_unreference(&old->base);
2571 } else if (obj->last_fenced_seqno == 0)
2572 pipelined = NULL;
Eric Anholta09ba7f2009-08-29 12:49:51 -07002573
Jesse Barnesde151cf2008-11-12 10:03:55 -08002574 reg->obj = obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002575 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
2576 obj->fence_reg = reg - dev_priv->fence_regs;
2577 obj->last_fenced_ring = pipelined;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002578
Chris Wilsond9e86c02010-11-10 16:40:20 +00002579 reg->setup_seqno =
Chris Wilsondb53a302011-02-03 11:57:46 +00002580 pipelined ? i915_gem_next_request_seqno(pipelined) : 0;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002581 obj->last_fenced_seqno = reg->setup_seqno;
2582
2583update:
2584 obj->tiling_changed = false;
Chris Wilsone259bef2010-09-17 00:32:02 +01002585 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002586 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002587 case 6:
Daniel Vetterc6642782010-11-12 13:46:18 +00002588 ret = sandybridge_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002589 break;
2590 case 5:
2591 case 4:
Daniel Vetterc6642782010-11-12 13:46:18 +00002592 ret = i965_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002593 break;
2594 case 3:
Daniel Vetterc6642782010-11-12 13:46:18 +00002595 ret = i915_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002596 break;
2597 case 2:
Daniel Vetterc6642782010-11-12 13:46:18 +00002598 ret = i830_write_fence_reg(obj, pipelined);
Chris Wilsone259bef2010-09-17 00:32:02 +01002599 break;
2600 }
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002601
Daniel Vetterc6642782010-11-12 13:46:18 +00002602 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002603}
2604
2605/**
2606 * i915_gem_clear_fence_reg - clear out fence register info
2607 * @obj: object to clear
2608 *
2609 * Zeroes out the fence register itself and clears out the associated
Chris Wilson05394f32010-11-08 19:18:58 +00002610 * data structures in dev_priv and obj.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002611 */
2612static void
Chris Wilsond9e86c02010-11-10 16:40:20 +00002613i915_gem_clear_fence_reg(struct drm_device *dev,
2614 struct drm_i915_fence_reg *reg)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615{
Jesse Barnes79e53942008-11-07 14:24:08 -08002616 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsond9e86c02010-11-10 16:40:20 +00002617 uint32_t fence_reg = reg - dev_priv->fence_regs;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002618
Chris Wilsone259bef2010-09-17 00:32:02 +01002619 switch (INTEL_INFO(dev)->gen) {
Eric Anholt25aebfc32011-05-06 13:55:53 -07002620 case 7:
Chris Wilsone259bef2010-09-17 00:32:02 +01002621 case 6:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002622 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002623 break;
2624 case 5:
2625 case 4:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002626 I915_WRITE64(FENCE_REG_965_0 + fence_reg*8, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002627 break;
2628 case 3:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002629 if (fence_reg >= 8)
2630 fence_reg = FENCE_REG_945_8 + (fence_reg - 8) * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002631 else
Chris Wilsone259bef2010-09-17 00:32:02 +01002632 case 2:
Chris Wilsond9e86c02010-11-10 16:40:20 +00002633 fence_reg = FENCE_REG_830_0 + fence_reg * 4;
Eric Anholtdc529a42009-03-10 22:34:49 -07002634
2635 I915_WRITE(fence_reg, 0);
Chris Wilsone259bef2010-09-17 00:32:02 +01002636 break;
Eric Anholtdc529a42009-03-10 22:34:49 -07002637 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002638
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002639 list_del_init(&reg->lru_list);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002640 reg->obj = NULL;
2641 reg->setup_seqno = 0;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002642 reg->pin_count = 0;
Chris Wilson52dc7d32009-06-06 09:46:01 +01002643}
2644
2645/**
Eric Anholt673a3942008-07-30 12:06:12 -07002646 * Finds free space in the GTT aperture and binds the object there.
2647 */
2648static int
Chris Wilson05394f32010-11-08 19:18:58 +00002649i915_gem_object_bind_to_gtt(struct drm_i915_gem_object *obj,
Daniel Vetter920afa72010-09-16 17:54:23 +02002650 unsigned alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01002651 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07002652{
Chris Wilson05394f32010-11-08 19:18:58 +00002653 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07002654 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07002655 struct drm_mm_node *free_space;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002656 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Daniel Vetter5e783302010-11-14 22:32:36 +01002657 u32 size, fence_size, fence_alignment, unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002658 bool mappable, fenceable;
Chris Wilson07f73f62009-09-14 16:50:30 +01002659 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002660
Chris Wilson05394f32010-11-08 19:18:58 +00002661 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002662 DRM_ERROR("Attempting to bind a purgeable object\n");
2663 return -EINVAL;
2664 }
2665
Chris Wilsone28f8712011-07-18 13:11:49 -07002666 fence_size = i915_gem_get_gtt_size(dev,
2667 obj->base.size,
2668 obj->tiling_mode);
2669 fence_alignment = i915_gem_get_gtt_alignment(dev,
2670 obj->base.size,
2671 obj->tiling_mode);
2672 unfenced_alignment =
2673 i915_gem_get_unfenced_gtt_alignment(dev,
2674 obj->base.size,
2675 obj->tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002676
Eric Anholt673a3942008-07-30 12:06:12 -07002677 if (alignment == 0)
Daniel Vetter5e783302010-11-14 22:32:36 +01002678 alignment = map_and_fenceable ? fence_alignment :
2679 unfenced_alignment;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002680 if (map_and_fenceable && alignment & (fence_alignment - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002681 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2682 return -EINVAL;
2683 }
2684
Chris Wilson05394f32010-11-08 19:18:58 +00002685 size = map_and_fenceable ? fence_size : obj->base.size;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002686
Chris Wilson654fc602010-05-27 13:18:21 +01002687 /* If the object is bigger than the entire aperture, reject it early
2688 * before evicting everything in a vain attempt to find space.
2689 */
Chris Wilson05394f32010-11-08 19:18:58 +00002690 if (obj->base.size >
Daniel Vetter75e9e912010-11-04 17:11:09 +01002691 (map_and_fenceable ? dev_priv->mm.gtt_mappable_end : dev_priv->mm.gtt_total)) {
Chris Wilson654fc602010-05-27 13:18:21 +01002692 DRM_ERROR("Attempting to bind an object larger than the aperture\n");
2693 return -E2BIG;
2694 }
2695
Eric Anholt673a3942008-07-30 12:06:12 -07002696 search_free:
Daniel Vetter75e9e912010-11-04 17:11:09 +01002697 if (map_and_fenceable)
Daniel Vetter920afa72010-09-16 17:54:23 +02002698 free_space =
2699 drm_mm_search_free_in_range(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002700 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002701 dev_priv->mm.gtt_mappable_end,
2702 0);
2703 else
2704 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002705 size, alignment, 0);
Daniel Vetter920afa72010-09-16 17:54:23 +02002706
2707 if (free_space != NULL) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01002708 if (map_and_fenceable)
Chris Wilson05394f32010-11-08 19:18:58 +00002709 obj->gtt_space =
Daniel Vetter920afa72010-09-16 17:54:23 +02002710 drm_mm_get_block_range_generic(free_space,
Chris Wilsona00b10c2010-09-24 21:15:47 +01002711 size, alignment, 0,
Daniel Vetter920afa72010-09-16 17:54:23 +02002712 dev_priv->mm.gtt_mappable_end,
2713 0);
2714 else
Chris Wilson05394f32010-11-08 19:18:58 +00002715 obj->gtt_space =
Chris Wilsona00b10c2010-09-24 21:15:47 +01002716 drm_mm_get_block(free_space, size, alignment);
Daniel Vetter920afa72010-09-16 17:54:23 +02002717 }
Chris Wilson05394f32010-11-08 19:18:58 +00002718 if (obj->gtt_space == NULL) {
Eric Anholt673a3942008-07-30 12:06:12 -07002719 /* If the gtt is empty and we're still having trouble
2720 * fitting our object in, we're out of memory.
2721 */
Daniel Vetter75e9e912010-11-04 17:11:09 +01002722 ret = i915_gem_evict_something(dev, size, alignment,
2723 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01002724 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002725 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002726
Eric Anholt673a3942008-07-30 12:06:12 -07002727 goto search_free;
2728 }
2729
Chris Wilsone5281cc2010-10-28 13:45:36 +01002730 ret = i915_gem_object_get_pages_gtt(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002731 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00002732 drm_mm_put_block(obj->gtt_space);
2733 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002734
2735 if (ret == -ENOMEM) {
Chris Wilson809b6332011-01-10 17:33:15 +00002736 /* first try to reclaim some memory by clearing the GTT */
2737 ret = i915_gem_evict_everything(dev, false);
Chris Wilson07f73f62009-09-14 16:50:30 +01002738 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002739 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002740 if (gfpmask) {
2741 gfpmask = 0;
2742 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002743 }
2744
Chris Wilson809b6332011-01-10 17:33:15 +00002745 return -ENOMEM;
Chris Wilson07f73f62009-09-14 16:50:30 +01002746 }
2747
2748 goto search_free;
2749 }
2750
Eric Anholt673a3942008-07-30 12:06:12 -07002751 return ret;
2752 }
2753
Daniel Vetter7c2e6fd2010-11-06 10:10:47 +01002754 ret = i915_gem_gtt_bind_object(obj);
2755 if (ret) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01002756 i915_gem_object_put_pages_gtt(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002757 drm_mm_put_block(obj->gtt_space);
2758 obj->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002759
Chris Wilson809b6332011-01-10 17:33:15 +00002760 if (i915_gem_evict_everything(dev, false))
Chris Wilson07f73f62009-09-14 16:50:30 +01002761 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002762
2763 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002764 }
Eric Anholt673a3942008-07-30 12:06:12 -07002765
Chris Wilson6299f992010-11-24 12:23:44 +00002766 list_add_tail(&obj->gtt_list, &dev_priv->mm.gtt_list);
Chris Wilson05394f32010-11-08 19:18:58 +00002767 list_add_tail(&obj->mm_list, &dev_priv->mm.inactive_list);
Chris Wilsonbf1a1092010-08-07 11:01:20 +01002768
Eric Anholt673a3942008-07-30 12:06:12 -07002769 /* Assert that the object is not currently in any GPU domain. As it
2770 * wasn't in the GTT, there shouldn't be any way it could have been in
2771 * a GPU cache
2772 */
Chris Wilson05394f32010-11-08 19:18:58 +00002773 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2774 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002775
Chris Wilson6299f992010-11-24 12:23:44 +00002776 obj->gtt_offset = obj->gtt_space->start;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002777
Daniel Vetter75e9e912010-11-04 17:11:09 +01002778 fenceable =
Chris Wilson05394f32010-11-08 19:18:58 +00002779 obj->gtt_space->size == fence_size &&
Akshay Joshi0206e352011-08-16 15:34:10 -04002780 (obj->gtt_space->start & (fence_alignment - 1)) == 0;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002781
Daniel Vetter75e9e912010-11-04 17:11:09 +01002782 mappable =
Chris Wilson05394f32010-11-08 19:18:58 +00002783 obj->gtt_offset + obj->base.size <= dev_priv->mm.gtt_mappable_end;
Chris Wilsona00b10c2010-09-24 21:15:47 +01002784
Chris Wilson05394f32010-11-08 19:18:58 +00002785 obj->map_and_fenceable = mappable && fenceable;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002786
Chris Wilsondb53a302011-02-03 11:57:46 +00002787 trace_i915_gem_object_bind(obj, map_and_fenceable);
Eric Anholt673a3942008-07-30 12:06:12 -07002788 return 0;
2789}
2790
2791void
Chris Wilson05394f32010-11-08 19:18:58 +00002792i915_gem_clflush_object(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002793{
Eric Anholt673a3942008-07-30 12:06:12 -07002794 /* If we don't have a page list set up, then we're not pinned
2795 * to GPU, and we can ignore the cache flush because it'll happen
2796 * again at bind time.
2797 */
Chris Wilson05394f32010-11-08 19:18:58 +00002798 if (obj->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002799 return;
2800
Chris Wilson9c23f7f2011-03-29 16:59:52 -07002801 /* If the GPU is snooping the contents of the CPU cache,
2802 * we do not need to manually clear the CPU cache lines. However,
2803 * the caches are only snooped when the render cache is
2804 * flushed/invalidated. As we always have to emit invalidations
2805 * and flushes when moving into and out of the RENDER domain, correct
2806 * snooping behaviour occurs naturally as the result of our domain
2807 * tracking.
2808 */
2809 if (obj->cache_level != I915_CACHE_NONE)
2810 return;
2811
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002812 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002813
Chris Wilson05394f32010-11-08 19:18:58 +00002814 drm_clflush_pages(obj->pages, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002815}
2816
Eric Anholte47c68e2008-11-14 13:35:19 -08002817/** Flushes any GPU write domain for the object if it's dirty. */
Chris Wilson88241782011-01-07 17:09:48 +00002818static int
Chris Wilson3619df02010-11-28 15:37:17 +00002819i915_gem_object_flush_gpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002820{
Chris Wilson05394f32010-11-08 19:18:58 +00002821 if ((obj->base.write_domain & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson88241782011-01-07 17:09:48 +00002822 return 0;
Eric Anholte47c68e2008-11-14 13:35:19 -08002823
2824 /* Queue the GPU write cache flushing we need. */
Chris Wilsondb53a302011-02-03 11:57:46 +00002825 return i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002826}
2827
2828/** Flushes the GTT write domain for the object if it's dirty. */
2829static void
Chris Wilson05394f32010-11-08 19:18:58 +00002830i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002831{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002832 uint32_t old_write_domain;
2833
Chris Wilson05394f32010-11-08 19:18:58 +00002834 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08002835 return;
2836
Chris Wilson63256ec2011-01-04 18:42:07 +00002837 /* No actual flushing is required for the GTT write domain. Writes
Eric Anholte47c68e2008-11-14 13:35:19 -08002838 * to it immediately go to main memory as far as we know, so there's
2839 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00002840 *
2841 * However, we do have to enforce the order so that all writes through
2842 * the GTT land before any writes to the device, such as updates to
2843 * the GATT itself.
Eric Anholte47c68e2008-11-14 13:35:19 -08002844 */
Chris Wilson63256ec2011-01-04 18:42:07 +00002845 wmb();
2846
Chris Wilson05394f32010-11-08 19:18:58 +00002847 old_write_domain = obj->base.write_domain;
2848 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002849
2850 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002851 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002852 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002853}
2854
2855/** Flushes the CPU write domain for the object if it's dirty. */
2856static void
Chris Wilson05394f32010-11-08 19:18:58 +00002857i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08002858{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002859 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002860
Chris Wilson05394f32010-11-08 19:18:58 +00002861 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08002862 return;
2863
2864 i915_gem_clflush_object(obj);
Daniel Vetter40ce6572010-11-05 18:12:18 +01002865 intel_gtt_chipset_flush();
Chris Wilson05394f32010-11-08 19:18:58 +00002866 old_write_domain = obj->base.write_domain;
2867 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002868
2869 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00002870 obj->base.read_domains,
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002871 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002872}
2873
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002874/**
2875 * Moves a single object to the GTT read, and possibly write domain.
2876 *
2877 * This function returns when the move is complete, including waiting on
2878 * flushes to occur.
2879 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002880int
Chris Wilson20217462010-11-23 15:26:33 +00002881i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002882{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002883 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002884 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002885
Eric Anholt02354392008-11-26 13:58:13 -08002886 /* Not valid to be called on unbound objects. */
Chris Wilson05394f32010-11-08 19:18:58 +00002887 if (obj->gtt_space == NULL)
Eric Anholt02354392008-11-26 13:58:13 -08002888 return -EINVAL;
2889
Chris Wilson8d7e3de2011-02-07 15:23:02 +00002890 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
2891 return 0;
2892
Chris Wilson88241782011-01-07 17:09:48 +00002893 ret = i915_gem_object_flush_gpu_write_domain(obj);
2894 if (ret)
2895 return ret;
2896
Chris Wilson87ca9c82010-12-02 09:42:56 +00002897 if (obj->pending_gpu_write || write) {
Chris Wilsonce453d82011-02-21 14:43:56 +00002898 ret = i915_gem_object_wait_rendering(obj);
Chris Wilson87ca9c82010-12-02 09:42:56 +00002899 if (ret)
2900 return ret;
2901 }
Chris Wilson2dafb1e2010-06-07 14:03:05 +01002902
Chris Wilson72133422010-09-13 23:56:38 +01002903 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002904
Chris Wilson05394f32010-11-08 19:18:58 +00002905 old_write_domain = obj->base.write_domain;
2906 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002907
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002908 /* It should now be out of any other write domains, and we can update
2909 * the domain values for our changes.
2910 */
Chris Wilson05394f32010-11-08 19:18:58 +00002911 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2912 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002913 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00002914 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
2915 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
2916 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08002917 }
2918
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002919 trace_i915_gem_object_change_domain(obj,
2920 old_read_domains,
2921 old_write_domain);
2922
Eric Anholte47c68e2008-11-14 13:35:19 -08002923 return 0;
2924}
2925
Chris Wilsone4ffd172011-04-04 09:44:39 +01002926int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2927 enum i915_cache_level cache_level)
2928{
Daniel Vetter7bddb012012-02-09 17:15:47 +01002929 struct drm_device *dev = obj->base.dev;
2930 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsone4ffd172011-04-04 09:44:39 +01002931 int ret;
2932
2933 if (obj->cache_level == cache_level)
2934 return 0;
2935
2936 if (obj->pin_count) {
2937 DRM_DEBUG("can not change the cache level of pinned objects\n");
2938 return -EBUSY;
2939 }
2940
2941 if (obj->gtt_space) {
2942 ret = i915_gem_object_finish_gpu(obj);
2943 if (ret)
2944 return ret;
2945
2946 i915_gem_object_finish_gtt(obj);
2947
2948 /* Before SandyBridge, you could not use tiling or fence
2949 * registers with snooped memory, so relinquish any fences
2950 * currently pointing to our region in the aperture.
2951 */
2952 if (INTEL_INFO(obj->base.dev)->gen < 6) {
2953 ret = i915_gem_object_put_fence(obj);
2954 if (ret)
2955 return ret;
2956 }
2957
2958 i915_gem_gtt_rebind_object(obj, cache_level);
Daniel Vetter7bddb012012-02-09 17:15:47 +01002959 if (obj->has_aliasing_ppgtt_mapping)
2960 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
2961 obj, cache_level);
Chris Wilsone4ffd172011-04-04 09:44:39 +01002962 }
2963
2964 if (cache_level == I915_CACHE_NONE) {
2965 u32 old_read_domains, old_write_domain;
2966
2967 /* If we're coming from LLC cached, then we haven't
2968 * actually been tracking whether the data is in the
2969 * CPU cache or not, since we only allow one bit set
2970 * in obj->write_domain and have been skipping the clflushes.
2971 * Just set it to the CPU cache for now.
2972 */
2973 WARN_ON(obj->base.write_domain & ~I915_GEM_DOMAIN_CPU);
2974 WARN_ON(obj->base.read_domains & ~I915_GEM_DOMAIN_CPU);
2975
2976 old_read_domains = obj->base.read_domains;
2977 old_write_domain = obj->base.write_domain;
2978
2979 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
2980 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2981
2982 trace_i915_gem_object_change_domain(obj,
2983 old_read_domains,
2984 old_write_domain);
2985 }
2986
2987 obj->cache_level = cache_level;
2988 return 0;
2989}
2990
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002991/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002992 * Prepare buffer for display plane (scanout, cursors, etc).
2993 * Can be called from an uninterruptible phase (modesetting) and allows
2994 * any flushes to be pipelined (for pageflips).
2995 *
2996 * For the display plane, we want to be in the GTT but out of any write
2997 * domains. So in many ways this looks like set_to_gtt_domain() apart from the
2998 * ability to pipeline the waits, pinning and any additional subtleties
2999 * that may differentiate the display plane from ordinary buffers.
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003000 */
3001int
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003002i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3003 u32 alignment,
Chris Wilson919926a2010-11-12 13:42:53 +00003004 struct intel_ring_buffer *pipelined)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003005{
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003006 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003007 int ret;
3008
Chris Wilson88241782011-01-07 17:09:48 +00003009 ret = i915_gem_object_flush_gpu_write_domain(obj);
3010 if (ret)
3011 return ret;
3012
Chris Wilson0be73282010-12-06 14:36:27 +00003013 if (pipelined != obj->ring) {
Chris Wilsonce453d82011-02-21 14:43:56 +00003014 ret = i915_gem_object_wait_rendering(obj);
Keith Packardf0b69ef2011-07-19 16:21:40 -07003015 if (ret == -ERESTARTSYS)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003016 return ret;
3017 }
3018
Eric Anholta7ef0642011-03-29 16:59:54 -07003019 /* The display engine is not coherent with the LLC cache on gen6. As
3020 * a result, we make sure that the pinning that is about to occur is
3021 * done with uncached PTEs. This is lowest common denominator for all
3022 * chipsets.
3023 *
3024 * However for gen6+, we could do better by using the GFDT bit instead
3025 * of uncaching, which would allow us to flush all the LLC-cached data
3026 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3027 */
3028 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_NONE);
3029 if (ret)
3030 return ret;
3031
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003032 /* As the user may map the buffer once pinned in the display plane
3033 * (e.g. libkms for the bootup splash), we have to ensure that we
3034 * always use map_and_fenceable for all scanout buffers.
3035 */
3036 ret = i915_gem_object_pin(obj, alignment, true);
3037 if (ret)
3038 return ret;
3039
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003040 i915_gem_object_flush_cpu_write_domain(obj);
3041
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003042 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003043 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003044
3045 /* It should now be out of any other write domains, and we can update
3046 * the domain values for our changes.
3047 */
3048 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003049 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003050
3051 trace_i915_gem_object_change_domain(obj,
3052 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003053 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003054
3055 return 0;
3056}
3057
Chris Wilson85345512010-11-13 09:49:11 +00003058int
Chris Wilsona8198ee2011-04-13 22:04:09 +01003059i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj)
Chris Wilson85345512010-11-13 09:49:11 +00003060{
Chris Wilson88241782011-01-07 17:09:48 +00003061 int ret;
3062
Chris Wilsona8198ee2011-04-13 22:04:09 +01003063 if ((obj->base.read_domains & I915_GEM_GPU_DOMAINS) == 0)
Chris Wilson85345512010-11-13 09:49:11 +00003064 return 0;
3065
Chris Wilson88241782011-01-07 17:09:48 +00003066 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003067 ret = i915_gem_flush_ring(obj->ring, 0, obj->base.write_domain);
Chris Wilson88241782011-01-07 17:09:48 +00003068 if (ret)
3069 return ret;
3070 }
Chris Wilson85345512010-11-13 09:49:11 +00003071
Chris Wilsonc501ae72011-12-14 13:57:23 +01003072 ret = i915_gem_object_wait_rendering(obj);
3073 if (ret)
3074 return ret;
3075
Chris Wilsona8198ee2011-04-13 22:04:09 +01003076 /* Ensure that we invalidate the GPU's caches and TLBs. */
3077 obj->base.read_domains &= ~I915_GEM_GPU_DOMAINS;
Chris Wilsonc501ae72011-12-14 13:57:23 +01003078 return 0;
Chris Wilson85345512010-11-13 09:49:11 +00003079}
3080
Eric Anholte47c68e2008-11-14 13:35:19 -08003081/**
3082 * Moves a single object to the CPU read, and possibly write domain.
3083 *
3084 * This function returns when the move is complete, including waiting on
3085 * flushes to occur.
3086 */
3087static int
Chris Wilson919926a2010-11-12 13:42:53 +00003088i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003089{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003090 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003091 int ret;
3092
Chris Wilson8d7e3de2011-02-07 15:23:02 +00003093 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3094 return 0;
3095
Chris Wilson88241782011-01-07 17:09:48 +00003096 ret = i915_gem_object_flush_gpu_write_domain(obj);
3097 if (ret)
3098 return ret;
3099
Chris Wilsonce453d82011-02-21 14:43:56 +00003100 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003101 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003102 return ret;
3103
3104 i915_gem_object_flush_gtt_write_domain(obj);
3105
3106 /* If we have a partially-valid cache of the object in the CPU,
3107 * finish invalidating it and free the per-page flags.
3108 */
3109 i915_gem_object_set_to_full_cpu_read_domain(obj);
3110
Chris Wilson05394f32010-11-08 19:18:58 +00003111 old_write_domain = obj->base.write_domain;
3112 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003113
Eric Anholte47c68e2008-11-14 13:35:19 -08003114 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003115 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003116 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003117
Chris Wilson05394f32010-11-08 19:18:58 +00003118 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003119 }
3120
3121 /* It should now be out of any other write domains, and we can update
3122 * the domain values for our changes.
3123 */
Chris Wilson05394f32010-11-08 19:18:58 +00003124 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003125
3126 /* If we're writing through the CPU, then the GPU read domains will
3127 * need to be invalidated at next use.
3128 */
3129 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003130 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3131 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003132 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003133
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003134 trace_i915_gem_object_change_domain(obj,
3135 old_read_domains,
3136 old_write_domain);
3137
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003138 return 0;
3139}
3140
Eric Anholt673a3942008-07-30 12:06:12 -07003141/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003142 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003143 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003144 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3145 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3146 */
3147static void
Chris Wilson05394f32010-11-08 19:18:58 +00003148i915_gem_object_set_to_full_cpu_read_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003149{
Chris Wilson05394f32010-11-08 19:18:58 +00003150 if (!obj->page_cpu_valid)
Eric Anholte47c68e2008-11-14 13:35:19 -08003151 return;
3152
3153 /* If we're partially in the CPU read domain, finish moving it in.
3154 */
Chris Wilson05394f32010-11-08 19:18:58 +00003155 if (obj->base.read_domains & I915_GEM_DOMAIN_CPU) {
Eric Anholte47c68e2008-11-14 13:35:19 -08003156 int i;
3157
Chris Wilson05394f32010-11-08 19:18:58 +00003158 for (i = 0; i <= (obj->base.size - 1) / PAGE_SIZE; i++) {
3159 if (obj->page_cpu_valid[i])
Eric Anholte47c68e2008-11-14 13:35:19 -08003160 continue;
Chris Wilson05394f32010-11-08 19:18:58 +00003161 drm_clflush_pages(obj->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003162 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003163 }
3164
3165 /* Free the page_cpu_valid mappings which are now stale, whether
3166 * or not we've got I915_GEM_DOMAIN_CPU.
3167 */
Chris Wilson05394f32010-11-08 19:18:58 +00003168 kfree(obj->page_cpu_valid);
3169 obj->page_cpu_valid = NULL;
Eric Anholte47c68e2008-11-14 13:35:19 -08003170}
3171
3172/**
3173 * Set the CPU read domain on a range of the object.
3174 *
3175 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3176 * not entirely valid. The page_cpu_valid member of the object flags which
3177 * pages have been flushed, and will be respected by
3178 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3179 * of the whole object.
3180 *
3181 * This function returns when the move is complete, including waiting on
3182 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003183 */
3184static int
Chris Wilson05394f32010-11-08 19:18:58 +00003185i915_gem_object_set_cpu_read_domain_range(struct drm_i915_gem_object *obj,
Eric Anholte47c68e2008-11-14 13:35:19 -08003186 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003187{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003188 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003189 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003190
Chris Wilson05394f32010-11-08 19:18:58 +00003191 if (offset == 0 && size == obj->base.size)
Eric Anholte47c68e2008-11-14 13:35:19 -08003192 return i915_gem_object_set_to_cpu_domain(obj, 0);
3193
Chris Wilson88241782011-01-07 17:09:48 +00003194 ret = i915_gem_object_flush_gpu_write_domain(obj);
3195 if (ret)
3196 return ret;
3197
Chris Wilsonce453d82011-02-21 14:43:56 +00003198 ret = i915_gem_object_wait_rendering(obj);
Daniel Vetterde18a292010-11-27 22:30:41 +01003199 if (ret)
Eric Anholte47c68e2008-11-14 13:35:19 -08003200 return ret;
Daniel Vetterde18a292010-11-27 22:30:41 +01003201
Eric Anholte47c68e2008-11-14 13:35:19 -08003202 i915_gem_object_flush_gtt_write_domain(obj);
3203
3204 /* If we're already fully in the CPU read domain, we're done. */
Chris Wilson05394f32010-11-08 19:18:58 +00003205 if (obj->page_cpu_valid == NULL &&
3206 (obj->base.read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003207 return 0;
3208
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3210 * newly adding I915_GEM_DOMAIN_CPU
3211 */
Chris Wilson05394f32010-11-08 19:18:58 +00003212 if (obj->page_cpu_valid == NULL) {
3213 obj->page_cpu_valid = kzalloc(obj->base.size / PAGE_SIZE,
3214 GFP_KERNEL);
3215 if (obj->page_cpu_valid == NULL)
Eric Anholte47c68e2008-11-14 13:35:19 -08003216 return -ENOMEM;
Chris Wilson05394f32010-11-08 19:18:58 +00003217 } else if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
3218 memset(obj->page_cpu_valid, 0, obj->base.size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003219
3220 /* Flush the cache on any pages that are still invalid from the CPU's
3221 * perspective.
3222 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003223 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3224 i++) {
Chris Wilson05394f32010-11-08 19:18:58 +00003225 if (obj->page_cpu_valid[i])
Eric Anholt673a3942008-07-30 12:06:12 -07003226 continue;
3227
Chris Wilson05394f32010-11-08 19:18:58 +00003228 drm_clflush_pages(obj->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003229
Chris Wilson05394f32010-11-08 19:18:58 +00003230 obj->page_cpu_valid[i] = 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003231 }
3232
Eric Anholte47c68e2008-11-14 13:35:19 -08003233 /* It should now be out of any other write domains, and we can update
3234 * the domain values for our changes.
3235 */
Chris Wilson05394f32010-11-08 19:18:58 +00003236 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003237
Chris Wilson05394f32010-11-08 19:18:58 +00003238 old_read_domains = obj->base.read_domains;
3239 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003240
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003241 trace_i915_gem_object_change_domain(obj,
3242 old_read_domains,
Chris Wilson05394f32010-11-08 19:18:58 +00003243 obj->base.write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003244
Eric Anholt673a3942008-07-30 12:06:12 -07003245 return 0;
3246}
3247
Eric Anholt673a3942008-07-30 12:06:12 -07003248/* Throttle our rendering by waiting until the ring has completed our requests
3249 * emitted over 20 msec ago.
3250 *
Eric Anholtb9624422009-06-03 07:27:35 +00003251 * Note that if we were to use the current jiffies each time around the loop,
3252 * we wouldn't escape the function with any frames outstanding if the time to
3253 * render a frame was over 20ms.
3254 *
Eric Anholt673a3942008-07-30 12:06:12 -07003255 * This should get us reasonable parallelism between CPU and GPU but also
3256 * relatively low latency when blocking on a particular request to finish.
3257 */
3258static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003259i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003260{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003261 struct drm_i915_private *dev_priv = dev->dev_private;
3262 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00003263 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003264 struct drm_i915_gem_request *request;
3265 struct intel_ring_buffer *ring = NULL;
3266 u32 seqno = 0;
3267 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003268
Chris Wilsone110e8d2011-01-26 15:39:14 +00003269 if (atomic_read(&dev_priv->mm.wedged))
3270 return -EIO;
3271
Chris Wilson1c255952010-09-26 11:03:27 +01003272 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003273 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003274 if (time_after_eq(request->emitted_jiffies, recent_enough))
3275 break;
3276
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003277 ring = request->ring;
3278 seqno = request->seqno;
Eric Anholtb9624422009-06-03 07:27:35 +00003279 }
Chris Wilson1c255952010-09-26 11:03:27 +01003280 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003281
3282 if (seqno == 0)
3283 return 0;
3284
3285 ret = 0;
Chris Wilson78501ea2010-10-27 12:18:21 +01003286 if (!i915_seqno_passed(ring->get_seqno(ring), seqno)) {
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003287 /* And wait for the seqno passing without holding any locks and
3288 * causing extra latency for others. This is safe as the irq
3289 * generation is designed to be run atomically and so is
3290 * lockless.
3291 */
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003292 if (ring->irq_get(ring)) {
3293 ret = wait_event_interruptible(ring->irq_queue,
3294 i915_seqno_passed(ring->get_seqno(ring), seqno)
3295 || atomic_read(&dev_priv->mm.wedged));
3296 ring->irq_put(ring);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003297
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003298 if (ret == 0 && atomic_read(&dev_priv->mm.wedged))
3299 ret = -EIO;
Eric Anholte959b5d2011-12-22 14:55:01 -08003300 } else if (wait_for_atomic(i915_seqno_passed(ring->get_seqno(ring),
3301 seqno) ||
Eric Anholt7ea29b12011-12-22 14:54:59 -08003302 atomic_read(&dev_priv->mm.wedged), 3000)) {
3303 ret = -EBUSY;
Chris Wilsonb13c2b92010-12-13 16:54:50 +00003304 }
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003305 }
3306
3307 if (ret == 0)
3308 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, 0);
Eric Anholtb9624422009-06-03 07:27:35 +00003309
Eric Anholt673a3942008-07-30 12:06:12 -07003310 return ret;
3311}
3312
Eric Anholt673a3942008-07-30 12:06:12 -07003313int
Chris Wilson05394f32010-11-08 19:18:58 +00003314i915_gem_object_pin(struct drm_i915_gem_object *obj,
3315 uint32_t alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003316 bool map_and_fenceable)
Eric Anholt673a3942008-07-30 12:06:12 -07003317{
Chris Wilson05394f32010-11-08 19:18:58 +00003318 struct drm_device *dev = obj->base.dev;
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003319 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003320 int ret;
3321
Chris Wilson05394f32010-11-08 19:18:58 +00003322 BUG_ON(obj->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
Chris Wilson23bc5982010-09-29 16:10:57 +01003323 WARN_ON(i915_verify_lists(dev));
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003324
Chris Wilson05394f32010-11-08 19:18:58 +00003325 if (obj->gtt_space != NULL) {
3326 if ((alignment && obj->gtt_offset & (alignment - 1)) ||
3327 (map_and_fenceable && !obj->map_and_fenceable)) {
3328 WARN(obj->pin_count,
Chris Wilsonae7d49d2010-08-04 12:37:41 +01003329 "bo is already pinned with incorrect alignment:"
Daniel Vetter75e9e912010-11-04 17:11:09 +01003330 " offset=%x, req.alignment=%x, req.map_and_fenceable=%d,"
3331 " obj->map_and_fenceable=%d\n",
Chris Wilson05394f32010-11-08 19:18:58 +00003332 obj->gtt_offset, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003333 map_and_fenceable,
Chris Wilson05394f32010-11-08 19:18:58 +00003334 obj->map_and_fenceable);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003335 ret = i915_gem_object_unbind(obj);
3336 if (ret)
3337 return ret;
3338 }
3339 }
3340
Chris Wilson05394f32010-11-08 19:18:58 +00003341 if (obj->gtt_space == NULL) {
Chris Wilsona00b10c2010-09-24 21:15:47 +01003342 ret = i915_gem_object_bind_to_gtt(obj, alignment,
Daniel Vetter75e9e912010-11-04 17:11:09 +01003343 map_and_fenceable);
Chris Wilson97311292009-09-21 00:22:34 +01003344 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07003345 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00003346 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05003347
Chris Wilson05394f32010-11-08 19:18:58 +00003348 if (obj->pin_count++ == 0) {
Chris Wilson05394f32010-11-08 19:18:58 +00003349 if (!obj->active)
3350 list_move_tail(&obj->mm_list,
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003351 &dev_priv->mm.pinned_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003352 }
Chris Wilson6299f992010-11-24 12:23:44 +00003353 obj->pin_mappable |= map_and_fenceable;
Eric Anholt673a3942008-07-30 12:06:12 -07003354
Chris Wilson23bc5982010-09-29 16:10:57 +01003355 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003356 return 0;
3357}
3358
3359void
Chris Wilson05394f32010-11-08 19:18:58 +00003360i915_gem_object_unpin(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003361{
Chris Wilson05394f32010-11-08 19:18:58 +00003362 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003363 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003364
Chris Wilson23bc5982010-09-29 16:10:57 +01003365 WARN_ON(i915_verify_lists(dev));
Chris Wilson05394f32010-11-08 19:18:58 +00003366 BUG_ON(obj->pin_count == 0);
3367 BUG_ON(obj->gtt_space == NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07003368
Chris Wilson05394f32010-11-08 19:18:58 +00003369 if (--obj->pin_count == 0) {
3370 if (!obj->active)
3371 list_move_tail(&obj->mm_list,
Eric Anholt673a3942008-07-30 12:06:12 -07003372 &dev_priv->mm.inactive_list);
Chris Wilson6299f992010-11-24 12:23:44 +00003373 obj->pin_mappable = false;
Eric Anholt673a3942008-07-30 12:06:12 -07003374 }
Chris Wilson23bc5982010-09-29 16:10:57 +01003375 WARN_ON(i915_verify_lists(dev));
Eric Anholt673a3942008-07-30 12:06:12 -07003376}
3377
3378int
3379i915_gem_pin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003380 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003381{
3382 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003383 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07003384 int ret;
3385
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003386 ret = i915_mutex_lock_interruptible(dev);
3387 if (ret)
3388 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003389
Chris Wilson05394f32010-11-08 19:18:58 +00003390 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003391 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003392 ret = -ENOENT;
3393 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003394 }
Eric Anholt673a3942008-07-30 12:06:12 -07003395
Chris Wilson05394f32010-11-08 19:18:58 +00003396 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003397 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003398 ret = -EINVAL;
3399 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003400 }
3401
Chris Wilson05394f32010-11-08 19:18:58 +00003402 if (obj->pin_filp != NULL && obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003403 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
3404 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003405 ret = -EINVAL;
3406 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003407 }
3408
Chris Wilson05394f32010-11-08 19:18:58 +00003409 obj->user_pin_count++;
3410 obj->pin_filp = file;
3411 if (obj->user_pin_count == 1) {
Daniel Vetter75e9e912010-11-04 17:11:09 +01003412 ret = i915_gem_object_pin(obj, args->alignment, true);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003413 if (ret)
3414 goto out;
Eric Anholt673a3942008-07-30 12:06:12 -07003415 }
3416
3417 /* XXX - flush the CPU caches for pinned objects
3418 * as the X server doesn't manage domains yet
3419 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003420 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003421 args->offset = obj->gtt_offset;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003422out:
Chris Wilson05394f32010-11-08 19:18:58 +00003423 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003424unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003425 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003426 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003427}
3428
3429int
3430i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003431 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003432{
3433 struct drm_i915_gem_pin *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003434 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003435 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003436
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003437 ret = i915_mutex_lock_interruptible(dev);
3438 if (ret)
3439 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003440
Chris Wilson05394f32010-11-08 19:18:58 +00003441 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003442 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003443 ret = -ENOENT;
3444 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003445 }
Chris Wilson76c1dec2010-09-25 11:22:51 +01003446
Chris Wilson05394f32010-11-08 19:18:58 +00003447 if (obj->pin_filp != file) {
Jesse Barnes79e53942008-11-07 14:24:08 -08003448 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
3449 args->handle);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003450 ret = -EINVAL;
3451 goto out;
Jesse Barnes79e53942008-11-07 14:24:08 -08003452 }
Chris Wilson05394f32010-11-08 19:18:58 +00003453 obj->user_pin_count--;
3454 if (obj->user_pin_count == 0) {
3455 obj->pin_filp = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08003456 i915_gem_object_unpin(obj);
3457 }
Eric Anholt673a3942008-07-30 12:06:12 -07003458
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003459out:
Chris Wilson05394f32010-11-08 19:18:58 +00003460 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003461unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003462 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003463 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003464}
3465
3466int
3467i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003468 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003469{
3470 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003471 struct drm_i915_gem_object *obj;
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003472 int ret;
3473
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003474 ret = i915_mutex_lock_interruptible(dev);
3475 if (ret)
3476 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003477
Chris Wilson05394f32010-11-08 19:18:58 +00003478 obj = to_intel_bo(drm_gem_object_lookup(dev, file, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003479 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003480 ret = -ENOENT;
3481 goto unlock;
Eric Anholt673a3942008-07-30 12:06:12 -07003482 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003483
Chris Wilson0be555b2010-08-04 15:36:30 +01003484 /* Count all active objects as busy, even if they are currently not used
3485 * by the gpu. Users of this interface expect objects to eventually
3486 * become non-busy without any further actions, therefore emit any
3487 * necessary flushes here.
Eric Anholtc4de0a52008-12-14 19:05:04 -08003488 */
Chris Wilson05394f32010-11-08 19:18:58 +00003489 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003490 if (args->busy) {
3491 /* Unconditionally flush objects, even when the gpu still uses this
3492 * object. Userspace calling this function indicates that it wants to
3493 * use this buffer rather sooner than later, so issuing the required
3494 * flush earlier is beneficial.
3495 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003496 if (obj->base.write_domain & I915_GEM_GPU_DOMAINS) {
Chris Wilsondb53a302011-02-03 11:57:46 +00003497 ret = i915_gem_flush_ring(obj->ring,
Chris Wilson88241782011-01-07 17:09:48 +00003498 0, obj->base.write_domain);
Chris Wilson1a1c6972010-12-07 23:00:20 +00003499 } else if (obj->ring->outstanding_lazy_request ==
3500 obj->last_rendering_seqno) {
3501 struct drm_i915_gem_request *request;
3502
Chris Wilson7a194872010-12-07 10:38:40 +00003503 /* This ring is not being cleared by active usage,
3504 * so emit a request to do so.
3505 */
Chris Wilson1a1c6972010-12-07 23:00:20 +00003506 request = kzalloc(sizeof(*request), GFP_KERNEL);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003507 if (request) {
Akshay Joshi0206e352011-08-16 15:34:10 -04003508 ret = i915_add_request(obj->ring, NULL, request);
Rakib Mullick457eafc2011-11-16 00:49:28 +06003509 if (ret)
3510 kfree(request);
3511 } else
Chris Wilson7a194872010-12-07 10:38:40 +00003512 ret = -ENOMEM;
3513 }
Chris Wilson0be555b2010-08-04 15:36:30 +01003514
3515 /* Update the active list for the hardware's current position.
3516 * Otherwise this only updates on a delayed timer or when irqs
3517 * are actually unmasked, and our working set ends up being
3518 * larger than required.
3519 */
Chris Wilsondb53a302011-02-03 11:57:46 +00003520 i915_gem_retire_requests_ring(obj->ring);
Chris Wilson0be555b2010-08-04 15:36:30 +01003521
Chris Wilson05394f32010-11-08 19:18:58 +00003522 args->busy = obj->active;
Chris Wilson0be555b2010-08-04 15:36:30 +01003523 }
Eric Anholt673a3942008-07-30 12:06:12 -07003524
Chris Wilson05394f32010-11-08 19:18:58 +00003525 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003526unlock:
Eric Anholt673a3942008-07-30 12:06:12 -07003527 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003528 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003529}
3530
3531int
3532i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3533 struct drm_file *file_priv)
3534{
Akshay Joshi0206e352011-08-16 15:34:10 -04003535 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003536}
3537
Chris Wilson3ef94da2009-09-14 16:50:29 +01003538int
3539i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3540 struct drm_file *file_priv)
3541{
3542 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003543 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01003544 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003545
3546 switch (args->madv) {
3547 case I915_MADV_DONTNEED:
3548 case I915_MADV_WILLNEED:
3549 break;
3550 default:
3551 return -EINVAL;
3552 }
3553
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003554 ret = i915_mutex_lock_interruptible(dev);
3555 if (ret)
3556 return ret;
3557
Chris Wilson05394f32010-11-08 19:18:58 +00003558 obj = to_intel_bo(drm_gem_object_lookup(dev, file_priv, args->handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00003559 if (&obj->base == NULL) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003560 ret = -ENOENT;
3561 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003562 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01003563
Chris Wilson05394f32010-11-08 19:18:58 +00003564 if (obj->pin_count) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003565 ret = -EINVAL;
3566 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003567 }
3568
Chris Wilson05394f32010-11-08 19:18:58 +00003569 if (obj->madv != __I915_MADV_PURGED)
3570 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003571
Chris Wilson2d7ef392009-09-20 23:13:10 +01003572 /* if the object is no longer bound, discard its backing storage */
Chris Wilson05394f32010-11-08 19:18:58 +00003573 if (i915_gem_object_is_purgeable(obj) &&
3574 obj->gtt_space == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003575 i915_gem_object_truncate(obj);
3576
Chris Wilson05394f32010-11-08 19:18:58 +00003577 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003578
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003579out:
Chris Wilson05394f32010-11-08 19:18:58 +00003580 drm_gem_object_unreference(&obj->base);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003581unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01003582 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01003583 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003584}
3585
Chris Wilson05394f32010-11-08 19:18:58 +00003586struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
3587 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003588{
Chris Wilson73aa8082010-09-30 11:46:12 +01003589 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc397b902010-04-09 19:05:07 +00003590 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003591 struct address_space *mapping;
Daniel Vetterc397b902010-04-09 19:05:07 +00003592
3593 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
3594 if (obj == NULL)
3595 return NULL;
3596
3597 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
3598 kfree(obj);
3599 return NULL;
3600 }
3601
Hugh Dickins5949eac2011-06-27 16:18:18 -07003602 mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
3603 mapping_set_gfp_mask(mapping, GFP_HIGHUSER | __GFP_RECLAIMABLE);
3604
Chris Wilson73aa8082010-09-30 11:46:12 +01003605 i915_gem_info_add_obj(dev_priv, size);
3606
Daniel Vetterc397b902010-04-09 19:05:07 +00003607 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
3608 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3609
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02003610 if (HAS_LLC(dev)) {
3611 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07003612 * cache) for about a 10% performance improvement
3613 * compared to uncached. Graphics requests other than
3614 * display scanout are coherent with the CPU in
3615 * accessing this cache. This means in this mode we
3616 * don't need to clflush on the CPU side, and on the
3617 * GPU side we only need to flush internal caches to
3618 * get data visible to the CPU.
3619 *
3620 * However, we maintain the display planes as UC, and so
3621 * need to rebind when first used as such.
3622 */
3623 obj->cache_level = I915_CACHE_LLC;
3624 } else
3625 obj->cache_level = I915_CACHE_NONE;
3626
Daniel Vetter62b8b212010-04-09 19:05:08 +00003627 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00003628 obj->fence_reg = I915_FENCE_REG_NONE;
Chris Wilson69dc4982010-10-19 10:36:51 +01003629 INIT_LIST_HEAD(&obj->mm_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003630 INIT_LIST_HEAD(&obj->gtt_list);
Chris Wilson69dc4982010-10-19 10:36:51 +01003631 INIT_LIST_HEAD(&obj->ring_list);
Chris Wilson432e58e2010-11-25 19:32:06 +00003632 INIT_LIST_HEAD(&obj->exec_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003633 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00003634 obj->madv = I915_MADV_WILLNEED;
Daniel Vetter75e9e912010-11-04 17:11:09 +01003635 /* Avoid an unnecessary call to unbind on the first bind. */
3636 obj->map_and_fenceable = true;
Daniel Vetterc397b902010-04-09 19:05:07 +00003637
Chris Wilson05394f32010-11-08 19:18:58 +00003638 return obj;
Daniel Vetterac52bc52010-04-09 19:05:06 +00003639}
3640
Eric Anholt673a3942008-07-30 12:06:12 -07003641int i915_gem_init_object(struct drm_gem_object *obj)
3642{
Daniel Vetterc397b902010-04-09 19:05:07 +00003643 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08003644
Eric Anholt673a3942008-07-30 12:06:12 -07003645 return 0;
3646}
3647
Chris Wilson05394f32010-11-08 19:18:58 +00003648static void i915_gem_free_object_tail(struct drm_i915_gem_object *obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01003649{
Chris Wilson05394f32010-11-08 19:18:58 +00003650 struct drm_device *dev = obj->base.dev;
Chris Wilsonbe726152010-07-23 23:18:50 +01003651 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonbe726152010-07-23 23:18:50 +01003652 int ret;
3653
3654 ret = i915_gem_object_unbind(obj);
3655 if (ret == -ERESTARTSYS) {
Chris Wilson05394f32010-11-08 19:18:58 +00003656 list_move(&obj->mm_list,
Chris Wilsonbe726152010-07-23 23:18:50 +01003657 &dev_priv->mm.deferred_free_list);
3658 return;
3659 }
3660
Chris Wilson26e12f892011-03-20 11:20:19 +00003661 trace_i915_gem_object_destroy(obj);
3662
Chris Wilson05394f32010-11-08 19:18:58 +00003663 if (obj->base.map_list.map)
Rob Clarkb464e9a2011-08-10 08:09:08 -05003664 drm_gem_free_mmap_offset(&obj->base);
Chris Wilsonbe726152010-07-23 23:18:50 +01003665
Chris Wilson05394f32010-11-08 19:18:58 +00003666 drm_gem_object_release(&obj->base);
3667 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01003668
Chris Wilson05394f32010-11-08 19:18:58 +00003669 kfree(obj->page_cpu_valid);
3670 kfree(obj->bit_17);
3671 kfree(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01003672}
3673
Chris Wilson05394f32010-11-08 19:18:58 +00003674void i915_gem_free_object(struct drm_gem_object *gem_obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003675{
Chris Wilson05394f32010-11-08 19:18:58 +00003676 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
3677 struct drm_device *dev = obj->base.dev;
Eric Anholt673a3942008-07-30 12:06:12 -07003678
Chris Wilson05394f32010-11-08 19:18:58 +00003679 while (obj->pin_count > 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003680 i915_gem_object_unpin(obj);
3681
Chris Wilson05394f32010-11-08 19:18:58 +00003682 if (obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10003683 i915_gem_detach_phys_object(dev, obj);
3684
Chris Wilsonbe726152010-07-23 23:18:50 +01003685 i915_gem_free_object_tail(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003686}
3687
Jesse Barnes5669fca2009-02-17 15:13:31 -08003688int
Eric Anholt673a3942008-07-30 12:06:12 -07003689i915_gem_idle(struct drm_device *dev)
3690{
3691 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00003692 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003693
Keith Packard6dbe2772008-10-14 21:41:13 -07003694 mutex_lock(&dev->struct_mutex);
3695
Chris Wilson87acb0a2010-10-19 10:13:00 +01003696 if (dev_priv->mm.suspended) {
Keith Packard6dbe2772008-10-14 21:41:13 -07003697 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003698 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07003699 }
Eric Anholt673a3942008-07-30 12:06:12 -07003700
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08003701 ret = i915_gpu_idle(dev, true);
Keith Packard6dbe2772008-10-14 21:41:13 -07003702 if (ret) {
3703 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07003704 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07003705 }
Eric Anholt673a3942008-07-30 12:06:12 -07003706
Chris Wilson29105cc2010-01-07 10:39:13 +00003707 /* Under UMS, be paranoid and evict. */
3708 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
Chris Wilson5eac3ab2010-10-31 08:49:47 +00003709 ret = i915_gem_evict_inactive(dev, false);
Chris Wilson29105cc2010-01-07 10:39:13 +00003710 if (ret) {
3711 mutex_unlock(&dev->struct_mutex);
3712 return ret;
3713 }
3714 }
3715
Chris Wilson312817a2010-11-22 11:50:11 +00003716 i915_gem_reset_fences(dev);
3717
Chris Wilson29105cc2010-01-07 10:39:13 +00003718 /* Hack! Don't let anybody do execbuf while we don't control the chip.
3719 * We need to replace this with a semaphore, or something.
3720 * And not confound mm.suspended!
3721 */
3722 dev_priv->mm.suspended = 1;
Daniel Vetterbc0c7f12010-08-20 18:18:48 +02003723 del_timer_sync(&dev_priv->hangcheck_timer);
Chris Wilson29105cc2010-01-07 10:39:13 +00003724
3725 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07003726 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00003727
Keith Packard6dbe2772008-10-14 21:41:13 -07003728 mutex_unlock(&dev->struct_mutex);
3729
Chris Wilson29105cc2010-01-07 10:39:13 +00003730 /* Cancel the retire work handler, which should be idle now. */
3731 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
3732
Eric Anholt673a3942008-07-30 12:06:12 -07003733 return 0;
3734}
3735
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003736void i915_gem_init_swizzling(struct drm_device *dev)
3737{
3738 drm_i915_private_t *dev_priv = dev->dev_private;
3739
Daniel Vetter11782b02012-01-31 16:47:55 +01003740 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003741 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
3742 return;
3743
3744 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
3745 DISP_TILE_SURFACE_SWIZZLING);
3746
Daniel Vetter11782b02012-01-31 16:47:55 +01003747 if (IS_GEN5(dev))
3748 return;
3749
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003750 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
3751 if (IS_GEN6(dev))
3752 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_SNB));
3753 else
3754 I915_WRITE(ARB_MODE, ARB_MODE_ENABLE(ARB_MODE_SWIZZLE_IVB));
3755}
Daniel Vettere21af882012-02-09 20:53:27 +01003756
3757void i915_gem_init_ppgtt(struct drm_device *dev)
3758{
3759 drm_i915_private_t *dev_priv = dev->dev_private;
3760 uint32_t pd_offset;
3761 struct intel_ring_buffer *ring;
Daniel Vetter55a254a2012-03-22 00:14:43 +01003762 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
3763 uint32_t __iomem *pd_addr;
3764 uint32_t pd_entry;
Daniel Vettere21af882012-02-09 20:53:27 +01003765 int i;
3766
3767 if (!dev_priv->mm.aliasing_ppgtt)
3768 return;
3769
Daniel Vetter55a254a2012-03-22 00:14:43 +01003770
3771 pd_addr = dev_priv->mm.gtt->gtt + ppgtt->pd_offset/sizeof(uint32_t);
3772 for (i = 0; i < ppgtt->num_pd_entries; i++) {
3773 dma_addr_t pt_addr;
3774
3775 if (dev_priv->mm.gtt->needs_dmar)
3776 pt_addr = ppgtt->pt_dma_addr[i];
3777 else
3778 pt_addr = page_to_phys(ppgtt->pt_pages[i]);
3779
3780 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
3781 pd_entry |= GEN6_PDE_VALID;
3782
3783 writel(pd_entry, pd_addr + i);
3784 }
3785 readl(pd_addr);
3786
3787 pd_offset = ppgtt->pd_offset;
Daniel Vettere21af882012-02-09 20:53:27 +01003788 pd_offset /= 64; /* in cachelines, */
3789 pd_offset <<= 16;
3790
3791 if (INTEL_INFO(dev)->gen == 6) {
3792 uint32_t ecochk = I915_READ(GAM_ECOCHK);
3793 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
3794 ECOCHK_PPGTT_CACHE64B);
3795 I915_WRITE(GFX_MODE, GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3796 } else if (INTEL_INFO(dev)->gen >= 7) {
3797 I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
3798 /* GFX_MODE is per-ring on gen7+ */
3799 }
3800
3801 for (i = 0; i < I915_NUM_RINGS; i++) {
3802 ring = &dev_priv->ring[i];
3803
3804 if (INTEL_INFO(dev)->gen >= 7)
3805 I915_WRITE(RING_MODE_GEN7(ring),
3806 GFX_MODE_ENABLE(GFX_PPGTT_ENABLE));
3807
3808 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
3809 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
3810 }
3811}
3812
Eric Anholt673a3942008-07-30 12:06:12 -07003813int
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003814i915_gem_init_hw(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003815{
3816 drm_i915_private_t *dev_priv = dev->dev_private;
3817 int ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003818
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003819 i915_gem_init_swizzling(dev);
3820
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003821 ret = intel_init_render_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003822 if (ret)
Chris Wilsonb6913e42010-11-12 10:46:37 +00003823 return ret;
Chris Wilson68f95ba2010-05-27 13:18:22 +01003824
3825 if (HAS_BSD(dev)) {
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08003826 ret = intel_init_bsd_ring_buffer(dev);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003827 if (ret)
3828 goto cleanup_render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003829 }
Chris Wilson68f95ba2010-05-27 13:18:22 +01003830
Chris Wilson549f7362010-10-19 11:19:32 +01003831 if (HAS_BLT(dev)) {
3832 ret = intel_init_blt_ring_buffer(dev);
3833 if (ret)
3834 goto cleanup_bsd_ring;
3835 }
3836
Chris Wilson6f392d5482010-08-07 11:01:22 +01003837 dev_priv->next_seqno = 1;
3838
Daniel Vettere21af882012-02-09 20:53:27 +01003839 i915_gem_init_ppgtt(dev);
3840
Chris Wilson68f95ba2010-05-27 13:18:22 +01003841 return 0;
3842
Chris Wilson549f7362010-10-19 11:19:32 +01003843cleanup_bsd_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003844 intel_cleanup_ring_buffer(&dev_priv->ring[VCS]);
Chris Wilson68f95ba2010-05-27 13:18:22 +01003845cleanup_render_ring:
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003846 intel_cleanup_ring_buffer(&dev_priv->ring[RCS]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003847 return ret;
3848}
3849
3850void
3851i915_gem_cleanup_ringbuffer(struct drm_device *dev)
3852{
3853 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003854 int i;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003856 for (i = 0; i < I915_NUM_RINGS; i++)
3857 intel_cleanup_ring_buffer(&dev_priv->ring[i]);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08003858}
3859
3860int
Eric Anholt673a3942008-07-30 12:06:12 -07003861i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
3862 struct drm_file *file_priv)
3863{
3864 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003865 int ret, i;
Eric Anholt673a3942008-07-30 12:06:12 -07003866
Jesse Barnes79e53942008-11-07 14:24:08 -08003867 if (drm_core_check_feature(dev, DRIVER_MODESET))
3868 return 0;
3869
Ben Gamariba1234d2009-09-14 17:48:47 -04003870 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003871 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04003872 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003873 }
3874
Eric Anholt673a3942008-07-30 12:06:12 -07003875 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003876 dev_priv->mm.suspended = 0;
3877
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003878 ret = i915_gem_init_hw(dev);
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003879 if (ret != 0) {
3880 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003881 return ret;
Wu Fengguangd816f6a2009-04-18 10:43:32 +08003882 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08003883
Chris Wilson69dc4982010-10-19 10:36:51 +01003884 BUG_ON(!list_empty(&dev_priv->mm.active_list));
Eric Anholt673a3942008-07-30 12:06:12 -07003885 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
3886 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003887 for (i = 0; i < I915_NUM_RINGS; i++) {
3888 BUG_ON(!list_empty(&dev_priv->ring[i].active_list));
3889 BUG_ON(!list_empty(&dev_priv->ring[i].request_list));
3890 }
Eric Anholt673a3942008-07-30 12:06:12 -07003891 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003892
Chris Wilson5f353082010-06-07 14:03:03 +01003893 ret = drm_irq_install(dev);
3894 if (ret)
3895 goto cleanup_ringbuffer;
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003896
Eric Anholt673a3942008-07-30 12:06:12 -07003897 return 0;
Chris Wilson5f353082010-06-07 14:03:03 +01003898
3899cleanup_ringbuffer:
3900 mutex_lock(&dev->struct_mutex);
3901 i915_gem_cleanup_ringbuffer(dev);
3902 dev_priv->mm.suspended = 1;
3903 mutex_unlock(&dev->struct_mutex);
3904
3905 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003906}
3907
3908int
3909i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
3910 struct drm_file *file_priv)
3911{
Jesse Barnes79e53942008-11-07 14:24:08 -08003912 if (drm_core_check_feature(dev, DRIVER_MODESET))
3913 return 0;
3914
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04003915 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07003916 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003917}
3918
3919void
3920i915_gem_lastclose(struct drm_device *dev)
3921{
3922 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003923
Eric Anholte806b492009-01-22 09:56:58 -08003924 if (drm_core_check_feature(dev, DRIVER_MODESET))
3925 return;
3926
Keith Packard6dbe2772008-10-14 21:41:13 -07003927 ret = i915_gem_idle(dev);
3928 if (ret)
3929 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07003930}
3931
Chris Wilson64193402010-10-24 12:38:05 +01003932static void
3933init_ring_lists(struct intel_ring_buffer *ring)
3934{
3935 INIT_LIST_HEAD(&ring->active_list);
3936 INIT_LIST_HEAD(&ring->request_list);
3937 INIT_LIST_HEAD(&ring->gpu_write_list);
3938}
3939
Eric Anholt673a3942008-07-30 12:06:12 -07003940void
3941i915_gem_load(struct drm_device *dev)
3942{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003943 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07003944 drm_i915_private_t *dev_priv = dev->dev_private;
3945
Chris Wilson69dc4982010-10-19 10:36:51 +01003946 INIT_LIST_HEAD(&dev_priv->mm.active_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003947 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
3948 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Chris Wilsonf13d3f72010-09-20 17:36:15 +01003949 INIT_LIST_HEAD(&dev_priv->mm.pinned_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07003950 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilsonbe726152010-07-23 23:18:50 +01003951 INIT_LIST_HEAD(&dev_priv->mm.deferred_free_list);
Daniel Vetter93a37f22010-11-05 20:24:53 +01003952 INIT_LIST_HEAD(&dev_priv->mm.gtt_list);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003953 for (i = 0; i < I915_NUM_RINGS; i++)
3954 init_ring_lists(&dev_priv->ring[i]);
Daniel Vetter4b9de732011-10-09 21:52:02 +02003955 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
Daniel Vetter007cc8a2010-04-28 11:02:31 +02003956 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07003957 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
3958 i915_gem_retire_work_handler);
Chris Wilson30dbf0c2010-09-25 10:19:17 +01003959 init_completion(&dev_priv->error_completion);
Chris Wilson31169712009-09-14 16:50:28 +01003960
Dave Airlie94400122010-07-20 13:15:31 +10003961 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
3962 if (IS_GEN3(dev)) {
3963 u32 tmp = I915_READ(MI_ARB_STATE);
3964 if (!(tmp & MI_ARB_C3_LP_WRITE_ENABLE)) {
3965 /* arb state is a masked write, so set bit + bit in mask */
3966 tmp = MI_ARB_C3_LP_WRITE_ENABLE | (MI_ARB_C3_LP_WRITE_ENABLE << MI_ARB_MASK_SHIFT);
3967 I915_WRITE(MI_ARB_STATE, tmp);
3968 }
3969 }
3970
Chris Wilson72bfa192010-12-19 11:42:05 +00003971 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
3972
Jesse Barnesde151cf2008-11-12 10:03:55 -08003973 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08003974 if (!drm_core_check_feature(dev, DRIVER_MODESET))
3975 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08003976
Chris Wilsona6c45cf2010-09-17 00:32:17 +01003977 if (INTEL_INFO(dev)->gen >= 4 || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08003978 dev_priv->num_fence_regs = 16;
3979 else
3980 dev_priv->num_fence_regs = 8;
3981
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003982 /* Initialize fence registers to zero */
Eric Anholt10ed13e2011-05-06 13:53:49 -07003983 for (i = 0; i < dev_priv->num_fence_regs; i++) {
3984 i915_gem_clear_fence_reg(dev, &dev_priv->fence_regs[i]);
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02003985 }
Eric Anholt10ed13e2011-05-06 13:53:49 -07003986
Eric Anholt673a3942008-07-30 12:06:12 -07003987 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003988 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01003989
Chris Wilsonce453d82011-02-21 14:43:56 +00003990 dev_priv->mm.interruptible = true;
3991
Chris Wilson17250b72010-10-28 12:51:39 +01003992 dev_priv->mm.inactive_shrinker.shrink = i915_gem_inactive_shrink;
3993 dev_priv->mm.inactive_shrinker.seeks = DEFAULT_SEEKS;
3994 register_shrinker(&dev_priv->mm.inactive_shrinker);
Eric Anholt673a3942008-07-30 12:06:12 -07003995}
Dave Airlie71acb5e2008-12-30 20:31:46 +10003996
3997/*
3998 * Create a physically contiguous memory object for this object
3999 * e.g. for cursor + overlay regs
4000 */
Chris Wilson995b6762010-08-20 13:23:26 +01004001static int i915_gem_init_phys_object(struct drm_device *dev,
4002 int id, int size, int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004003{
4004 drm_i915_private_t *dev_priv = dev->dev_private;
4005 struct drm_i915_gem_phys_object *phys_obj;
4006 int ret;
4007
4008 if (dev_priv->mm.phys_objs[id - 1] || !size)
4009 return 0;
4010
Eric Anholt9a298b22009-03-24 12:23:04 -07004011 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004012 if (!phys_obj)
4013 return -ENOMEM;
4014
4015 phys_obj->id = id;
4016
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004017 phys_obj->handle = drm_pci_alloc(dev, size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004018 if (!phys_obj->handle) {
4019 ret = -ENOMEM;
4020 goto kfree_obj;
4021 }
4022#ifdef CONFIG_X86
4023 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4024#endif
4025
4026 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4027
4028 return 0;
4029kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004030 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004031 return ret;
4032}
4033
Chris Wilson995b6762010-08-20 13:23:26 +01004034static void i915_gem_free_phys_object(struct drm_device *dev, int id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004035{
4036 drm_i915_private_t *dev_priv = dev->dev_private;
4037 struct drm_i915_gem_phys_object *phys_obj;
4038
4039 if (!dev_priv->mm.phys_objs[id - 1])
4040 return;
4041
4042 phys_obj = dev_priv->mm.phys_objs[id - 1];
4043 if (phys_obj->cur_obj) {
4044 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4045 }
4046
4047#ifdef CONFIG_X86
4048 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4049#endif
4050 drm_pci_free(dev, phys_obj->handle);
4051 kfree(phys_obj);
4052 dev_priv->mm.phys_objs[id - 1] = NULL;
4053}
4054
4055void i915_gem_free_all_phys_object(struct drm_device *dev)
4056{
4057 int i;
4058
Dave Airlie260883c2009-01-22 17:58:49 +10004059 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004060 i915_gem_free_phys_object(dev, i);
4061}
4062
4063void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004064 struct drm_i915_gem_object *obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004065{
Chris Wilson05394f32010-11-08 19:18:58 +00004066 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Chris Wilsone5281cc2010-10-28 13:45:36 +01004067 char *vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004068 int i;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004069 int page_count;
4070
Chris Wilson05394f32010-11-08 19:18:58 +00004071 if (!obj->phys_obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004072 return;
Chris Wilson05394f32010-11-08 19:18:58 +00004073 vaddr = obj->phys_obj->handle->vaddr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004074
Chris Wilson05394f32010-11-08 19:18:58 +00004075 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004076 for (i = 0; i < page_count; i++) {
Hugh Dickins5949eac2011-06-27 16:18:18 -07004077 struct page *page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004078 if (!IS_ERR(page)) {
4079 char *dst = kmap_atomic(page);
4080 memcpy(dst, vaddr + i*PAGE_SIZE, PAGE_SIZE);
4081 kunmap_atomic(dst);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004082
Chris Wilsone5281cc2010-10-28 13:45:36 +01004083 drm_clflush_pages(&page, 1);
4084
4085 set_page_dirty(page);
4086 mark_page_accessed(page);
4087 page_cache_release(page);
4088 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004089 }
Daniel Vetter40ce6572010-11-05 18:12:18 +01004090 intel_gtt_chipset_flush();
Chris Wilsond78b47b2009-06-17 21:52:49 +01004091
Chris Wilson05394f32010-11-08 19:18:58 +00004092 obj->phys_obj->cur_obj = NULL;
4093 obj->phys_obj = NULL;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004094}
4095
4096int
4097i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004098 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01004099 int id,
4100 int align)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004101{
Chris Wilson05394f32010-11-08 19:18:58 +00004102 struct address_space *mapping = obj->base.filp->f_path.dentry->d_inode->i_mapping;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004103 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004104 int ret = 0;
4105 int page_count;
4106 int i;
4107
4108 if (id > I915_MAX_PHYS_OBJECT)
4109 return -EINVAL;
4110
Chris Wilson05394f32010-11-08 19:18:58 +00004111 if (obj->phys_obj) {
4112 if (obj->phys_obj->id == id)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004113 return 0;
4114 i915_gem_detach_phys_object(dev, obj);
4115 }
4116
Dave Airlie71acb5e2008-12-30 20:31:46 +10004117 /* create a new object */
4118 if (!dev_priv->mm.phys_objs[id - 1]) {
4119 ret = i915_gem_init_phys_object(dev, id,
Chris Wilson05394f32010-11-08 19:18:58 +00004120 obj->base.size, align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004121 if (ret) {
Chris Wilson05394f32010-11-08 19:18:58 +00004122 DRM_ERROR("failed to init phys object %d size: %zu\n",
4123 id, obj->base.size);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004124 return ret;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004125 }
4126 }
4127
4128 /* bind to the object */
Chris Wilson05394f32010-11-08 19:18:58 +00004129 obj->phys_obj = dev_priv->mm.phys_objs[id - 1];
4130 obj->phys_obj->cur_obj = obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004131
Chris Wilson05394f32010-11-08 19:18:58 +00004132 page_count = obj->base.size / PAGE_SIZE;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004133
4134 for (i = 0; i < page_count; i++) {
Chris Wilsone5281cc2010-10-28 13:45:36 +01004135 struct page *page;
4136 char *dst, *src;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004137
Hugh Dickins5949eac2011-06-27 16:18:18 -07004138 page = shmem_read_mapping_page(mapping, i);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004139 if (IS_ERR(page))
4140 return PTR_ERR(page);
4141
Chris Wilsonff75b9b2010-10-30 22:52:31 +01004142 src = kmap_atomic(page);
Chris Wilson05394f32010-11-08 19:18:58 +00004143 dst = obj->phys_obj->handle->vaddr + (i * PAGE_SIZE);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004144 memcpy(dst, src, PAGE_SIZE);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07004145 kunmap_atomic(src);
Chris Wilsone5281cc2010-10-28 13:45:36 +01004146
4147 mark_page_accessed(page);
4148 page_cache_release(page);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004149 }
4150
4151 return 0;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004152}
4153
4154static int
Chris Wilson05394f32010-11-08 19:18:58 +00004155i915_gem_phys_pwrite(struct drm_device *dev,
4156 struct drm_i915_gem_object *obj,
Dave Airlie71acb5e2008-12-30 20:31:46 +10004157 struct drm_i915_gem_pwrite *args,
4158 struct drm_file *file_priv)
4159{
Chris Wilson05394f32010-11-08 19:18:58 +00004160 void *vaddr = obj->phys_obj->handle->vaddr + args->offset;
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004161 char __user *user_data = (char __user *) (uintptr_t) args->data_ptr;
Dave Airlie71acb5e2008-12-30 20:31:46 +10004162
Chris Wilsonb47b30c2010-11-08 01:12:29 +00004163 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
4164 unsigned long unwritten;
4165
4166 /* The physical object once assigned is fixed for the lifetime
4167 * of the obj, so we can safely drop the lock and continue
4168 * to access vaddr.
4169 */
4170 mutex_unlock(&dev->struct_mutex);
4171 unwritten = copy_from_user(vaddr, user_data, args->size);
4172 mutex_lock(&dev->struct_mutex);
4173 if (unwritten)
4174 return -EFAULT;
4175 }
Dave Airlie71acb5e2008-12-30 20:31:46 +10004176
Daniel Vetter40ce6572010-11-05 18:12:18 +01004177 intel_gtt_chipset_flush();
Dave Airlie71acb5e2008-12-30 20:31:46 +10004178 return 0;
4179}
Eric Anholtb9624422009-06-03 07:27:35 +00004180
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004181void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004182{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004183 struct drm_i915_file_private *file_priv = file->driver_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00004184
4185 /* Clean up our request list when the client is going away, so that
4186 * later retire_requests won't dereference our soon-to-be-gone
4187 * file_priv.
4188 */
Chris Wilson1c255952010-09-26 11:03:27 +01004189 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004190 while (!list_empty(&file_priv->mm.request_list)) {
4191 struct drm_i915_gem_request *request;
4192
4193 request = list_first_entry(&file_priv->mm.request_list,
4194 struct drm_i915_gem_request,
4195 client_list);
4196 list_del(&request->client_list);
4197 request->file_priv = NULL;
4198 }
Chris Wilson1c255952010-09-26 11:03:27 +01004199 spin_unlock(&file_priv->mm.lock);
Eric Anholtb9624422009-06-03 07:27:35 +00004200}
Chris Wilson31169712009-09-14 16:50:28 +01004201
Chris Wilson31169712009-09-14 16:50:28 +01004202static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004203i915_gpu_is_active(struct drm_device *dev)
4204{
4205 drm_i915_private_t *dev_priv = dev->dev_private;
4206 int lists_empty;
4207
Chris Wilson1637ef42010-04-20 17:10:35 +01004208 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Chris Wilson17250b72010-10-28 12:51:39 +01004209 list_empty(&dev_priv->mm.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004210
4211 return !lists_empty;
4212}
4213
4214static int
Ying Han1495f232011-05-24 17:12:27 -07004215i915_gem_inactive_shrink(struct shrinker *shrinker, struct shrink_control *sc)
Chris Wilson31169712009-09-14 16:50:28 +01004216{
Chris Wilson17250b72010-10-28 12:51:39 +01004217 struct drm_i915_private *dev_priv =
4218 container_of(shrinker,
4219 struct drm_i915_private,
4220 mm.inactive_shrinker);
4221 struct drm_device *dev = dev_priv->dev;
4222 struct drm_i915_gem_object *obj, *next;
Ying Han1495f232011-05-24 17:12:27 -07004223 int nr_to_scan = sc->nr_to_scan;
Chris Wilson17250b72010-10-28 12:51:39 +01004224 int cnt;
4225
4226 if (!mutex_trylock(&dev->struct_mutex))
Chris Wilsonbbe2e112010-10-28 22:35:07 +01004227 return 0;
Chris Wilson31169712009-09-14 16:50:28 +01004228
4229 /* "fast-path" to count number of available objects */
4230 if (nr_to_scan == 0) {
Chris Wilson17250b72010-10-28 12:51:39 +01004231 cnt = 0;
4232 list_for_each_entry(obj,
4233 &dev_priv->mm.inactive_list,
4234 mm_list)
4235 cnt++;
4236 mutex_unlock(&dev->struct_mutex);
4237 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004238 }
4239
Chris Wilson1637ef42010-04-20 17:10:35 +01004240rescan:
Chris Wilson31169712009-09-14 16:50:28 +01004241 /* first scan for clean buffers */
Chris Wilson17250b72010-10-28 12:51:39 +01004242 i915_gem_retire_requests(dev);
Chris Wilson31169712009-09-14 16:50:28 +01004243
Chris Wilson17250b72010-10-28 12:51:39 +01004244 list_for_each_entry_safe(obj, next,
4245 &dev_priv->mm.inactive_list,
4246 mm_list) {
4247 if (i915_gem_object_is_purgeable(obj)) {
Chris Wilson20217462010-11-23 15:26:33 +00004248 if (i915_gem_object_unbind(obj) == 0 &&
4249 --nr_to_scan == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004250 break;
Chris Wilson31169712009-09-14 16:50:28 +01004251 }
Chris Wilson31169712009-09-14 16:50:28 +01004252 }
4253
4254 /* second pass, evict/count anything still on the inactive list */
Chris Wilson17250b72010-10-28 12:51:39 +01004255 cnt = 0;
4256 list_for_each_entry_safe(obj, next,
4257 &dev_priv->mm.inactive_list,
4258 mm_list) {
Chris Wilson20217462010-11-23 15:26:33 +00004259 if (nr_to_scan &&
4260 i915_gem_object_unbind(obj) == 0)
Chris Wilson17250b72010-10-28 12:51:39 +01004261 nr_to_scan--;
Chris Wilson20217462010-11-23 15:26:33 +00004262 else
Chris Wilson17250b72010-10-28 12:51:39 +01004263 cnt++;
Chris Wilson31169712009-09-14 16:50:28 +01004264 }
4265
Chris Wilson17250b72010-10-28 12:51:39 +01004266 if (nr_to_scan && i915_gpu_is_active(dev)) {
Chris Wilson1637ef42010-04-20 17:10:35 +01004267 /*
4268 * We are desperate for pages, so as a last resort, wait
4269 * for the GPU to finish and discard whatever we can.
4270 * This has a dramatic impact to reduce the number of
4271 * OOM-killer events whilst running the GPU aggressively.
4272 */
Ben Widawskyb93f9cf2012-01-25 15:39:34 -08004273 if (i915_gpu_idle(dev, true) == 0)
Chris Wilson1637ef42010-04-20 17:10:35 +01004274 goto rescan;
4275 }
Chris Wilson17250b72010-10-28 12:51:39 +01004276 mutex_unlock(&dev->struct_mutex);
4277 return cnt / 100 * sysctl_vfs_cache_pressure;
Chris Wilson31169712009-09-14 16:50:28 +01004278}