blob: c5266355973b7b8bd74733078cc20cf96e75d902 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include "drmP.h"
34#include "drm.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Zhenyu Wang036a4a72009-06-08 14:40:19 +080040/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010041static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050042ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080043{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000044 if ((dev_priv->irq_mask & mask) != 0) {
45 dev_priv->irq_mask &= ~mask;
46 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000047 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080048 }
49}
50
51static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050052ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080053{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000054 if ((dev_priv->irq_mask & mask) != mask) {
55 dev_priv->irq_mask |= mask;
56 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000057 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080058 }
59}
60
Keith Packard7c463582008-11-04 02:03:27 -080061void
62i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
63{
64 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080065 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080066
67 dev_priv->pipestat[pipe] |= mask;
68 /* Enable the interrupt, clear any pending status */
69 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000070 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080071 }
72}
73
74void
75i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
76{
77 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080078 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080079
80 dev_priv->pipestat[pipe] &= ~mask;
81 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000082 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080083 }
84}
85
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100086/**
Zhao Yakui01c66882009-10-28 05:10:00 +000087 * intel_enable_asle - enable ASLE interrupt for OpRegion
88 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000089void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000090{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000091 drm_i915_private_t *dev_priv = dev->dev_private;
92 unsigned long irqflags;
93
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070094 /* FIXME: opregion/asle for VLV */
95 if (IS_VALLEYVIEW(dev))
96 return;
97
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000099
Eric Anholtc619eed2010-01-28 16:45:52 -0800100 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500101 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800102 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000103 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700104 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100105 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800106 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700107 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800108 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000109
110 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000111}
112
113/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700114 * i915_pipe_enabled - check if a pipe is enabled
115 * @dev: DRM device
116 * @pipe: pipe to check
117 *
118 * Reading certain registers when the pipe is disabled can hang the chip.
119 * Use this routine to make sure the PLL is running and the pipe is active
120 * before reading such registers if unsure.
121 */
122static int
123i915_pipe_enabled(struct drm_device *dev, int pipe)
124{
125 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson5eddb702010-09-11 13:48:45 +0100126 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700127}
128
Keith Packard42f52ef2008-10-18 19:39:29 -0700129/* Called from drm generic code, passed a 'crtc', which
130 * we use as a pipe index
131 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700132static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700133{
134 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
135 unsigned long high_frame;
136 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100137 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700138
139 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800140 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800141 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700142 return 0;
143 }
144
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800145 high_frame = PIPEFRAME(pipe);
146 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100147
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100154 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
155 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
156 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700157 } while (high1 != high2);
158
Chris Wilson5eddb702010-09-11 13:48:45 +0100159 high1 >>= PIPE_FRAME_HIGH_SHIFT;
160 low >>= PIPE_FRAME_LOW_SHIFT;
161 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700162}
163
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700164static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800165{
166 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800167 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800168
169 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800170 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800171 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800172 return 0;
173 }
174
175 return I915_READ(reg);
176}
177
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700178static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100179 int *vpos, int *hpos)
180{
181 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
182 u32 vbl = 0, position = 0;
183 int vbl_start, vbl_end, htotal, vtotal;
184 bool in_vbl = true;
185 int ret = 0;
186
187 if (!i915_pipe_enabled(dev, pipe)) {
188 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800189 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190 return 0;
191 }
192
193 /* Get vtotal. */
194 vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
195
196 if (INTEL_INFO(dev)->gen >= 4) {
197 /* No obvious pixelcount register. Only query vertical
198 * scanout position from Display scan line register.
199 */
200 position = I915_READ(PIPEDSL(pipe));
201
202 /* Decode into vertical scanout position. Don't have
203 * horizontal scanout position.
204 */
205 *vpos = position & 0x1fff;
206 *hpos = 0;
207 } else {
208 /* Have access to pixelcount since start of frame.
209 * We can split this into vertical and horizontal
210 * scanout position.
211 */
212 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
213
214 htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
215 *vpos = position / htotal;
216 *hpos = position - (*vpos * htotal);
217 }
218
219 /* Query vblank area. */
220 vbl = I915_READ(VBLANK(pipe));
221
222 /* Test position against vblank region. */
223 vbl_start = vbl & 0x1fff;
224 vbl_end = (vbl >> 16) & 0x1fff;
225
226 if ((*vpos < vbl_start) || (*vpos > vbl_end))
227 in_vbl = false;
228
229 /* Inside "upper part" of vblank area? Apply corrective offset: */
230 if (in_vbl && (*vpos >= vbl_start))
231 *vpos = *vpos - vtotal;
232
233 /* Readouts valid? */
234 if (vbl > 0)
235 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
236
237 /* In vblank? */
238 if (in_vbl)
239 ret |= DRM_SCANOUTPOS_INVBL;
240
241 return ret;
242}
243
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700244static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100245 int *max_error,
246 struct timeval *vblank_time,
247 unsigned flags)
248{
Chris Wilson4041b852011-01-22 10:07:56 +0000249 struct drm_i915_private *dev_priv = dev->dev_private;
250 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100251
Chris Wilson4041b852011-01-22 10:07:56 +0000252 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
253 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100254 return -EINVAL;
255 }
256
257 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000258 crtc = intel_get_crtc_for_pipe(dev, pipe);
259 if (crtc == NULL) {
260 DRM_ERROR("Invalid crtc %d\n", pipe);
261 return -EINVAL;
262 }
263
264 if (!crtc->enabled) {
265 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
266 return -EBUSY;
267 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100268
269 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000270 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
271 vblank_time, flags,
272 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100273}
274
Jesse Barnes5ca58282009-03-31 14:11:15 -0700275/*
276 * Handle hotplug events outside the interrupt handler proper.
277 */
278static void i915_hotplug_work_func(struct work_struct *work)
279{
280 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
281 hotplug_work);
282 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700283 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100284 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700285
Keith Packarda65e34c2011-07-25 10:04:56 -0700286 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800287 DRM_DEBUG_KMS("running encoder hotplug functions\n");
288
Chris Wilson4ef69c72010-09-09 15:14:28 +0100289 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
290 if (encoder->hot_plug)
291 encoder->hot_plug(encoder);
292
Keith Packard40ee3382011-07-28 15:31:19 -0700293 mutex_unlock(&mode_config->mutex);
294
Jesse Barnes5ca58282009-03-31 14:11:15 -0700295 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000296 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700297}
298
Jesse Barnesf97108d2010-01-29 11:27:07 -0800299static void i915_handle_rps_change(struct drm_device *dev)
300{
301 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000302 u32 busy_up, busy_down, max_avg, min_avg;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800303 u8 new_delay = dev_priv->cur_delay;
304
Jesse Barnes7648fa92010-05-20 14:28:11 -0700305 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000306 busy_up = I915_READ(RCPREVBSYTUPAVG);
307 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800308 max_avg = I915_READ(RCBMAXAVG);
309 min_avg = I915_READ(RCBMINAVG);
310
311 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000312 if (busy_up > max_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800313 if (dev_priv->cur_delay != dev_priv->max_delay)
314 new_delay = dev_priv->cur_delay - 1;
315 if (new_delay < dev_priv->max_delay)
316 new_delay = dev_priv->max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000317 } else if (busy_down < min_avg) {
Jesse Barnesf97108d2010-01-29 11:27:07 -0800318 if (dev_priv->cur_delay != dev_priv->min_delay)
319 new_delay = dev_priv->cur_delay + 1;
320 if (new_delay > dev_priv->min_delay)
321 new_delay = dev_priv->min_delay;
322 }
323
Jesse Barnes7648fa92010-05-20 14:28:11 -0700324 if (ironlake_set_drps(dev, new_delay))
325 dev_priv->cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800326
327 return;
328}
329
Chris Wilson549f7362010-10-19 11:19:32 +0100330static void notify_ring(struct drm_device *dev,
331 struct intel_ring_buffer *ring)
332{
333 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000334
Chris Wilson475553d2011-01-20 09:52:56 +0000335 if (ring->obj == NULL)
336 return;
337
Chris Wilson6d171cb2012-04-28 09:00:03 +0100338 trace_i915_gem_request_complete(ring, ring->get_seqno(ring));
Chris Wilson9862e602011-01-04 22:22:17 +0000339
Chris Wilson549f7362010-10-19 11:19:32 +0100340 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700341 if (i915_enable_hangcheck) {
342 dev_priv->hangcheck_count = 0;
343 mod_timer(&dev_priv->hangcheck_timer,
344 jiffies +
345 msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
346 }
Chris Wilson549f7362010-10-19 11:19:32 +0100347}
348
Ben Widawsky4912d042011-04-25 11:25:20 -0700349static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800350{
Ben Widawsky4912d042011-04-25 11:25:20 -0700351 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
352 rps_work);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800353 u8 new_delay = dev_priv->cur_delay;
Ben Widawsky4912d042011-04-25 11:25:20 -0700354 u32 pm_iir, pm_imr;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800355
Ben Widawsky4912d042011-04-25 11:25:20 -0700356 spin_lock_irq(&dev_priv->rps_lock);
357 pm_iir = dev_priv->pm_iir;
358 dev_priv->pm_iir = 0;
359 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200360 I915_WRITE(GEN6_PMIMR, 0);
Ben Widawsky4912d042011-04-25 11:25:20 -0700361 spin_unlock_irq(&dev_priv->rps_lock);
362
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800363 if (!pm_iir)
364 return;
365
Ben Widawsky4912d042011-04-25 11:25:20 -0700366 mutex_lock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800367 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
368 if (dev_priv->cur_delay != dev_priv->max_delay)
369 new_delay = dev_priv->cur_delay + 1;
370 if (new_delay > dev_priv->max_delay)
371 new_delay = dev_priv->max_delay;
372 } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
Ben Widawsky4912d042011-04-25 11:25:20 -0700373 gen6_gt_force_wake_get(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800374 if (dev_priv->cur_delay != dev_priv->min_delay)
375 new_delay = dev_priv->cur_delay - 1;
376 if (new_delay < dev_priv->min_delay) {
377 new_delay = dev_priv->min_delay;
378 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
379 I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
380 ((new_delay << 16) & 0x3f0000));
381 } else {
382 /* Make sure we continue to get down interrupts
383 * until we hit the minimum frequency */
384 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
385 I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
386 }
Ben Widawsky4912d042011-04-25 11:25:20 -0700387 gen6_gt_force_wake_put(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800388 }
389
Ben Widawsky4912d042011-04-25 11:25:20 -0700390 gen6_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800391 dev_priv->cur_delay = new_delay;
392
Ben Widawsky4912d042011-04-25 11:25:20 -0700393 /*
394 * rps_lock not held here because clearing is non-destructive. There is
395 * an *extremely* unlikely race with gen6_rps_enable() that is prevented
396 * by holding struct_mutex for the duration of the write.
397 */
Ben Widawsky4912d042011-04-25 11:25:20 -0700398 mutex_unlock(&dev_priv->dev->struct_mutex);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800399}
400
Ben Widawskye3689192012-05-25 16:56:22 -0700401
402/**
403 * ivybridge_parity_work - Workqueue called when a parity error interrupt
404 * occurred.
405 * @work: workqueue struct
406 *
407 * Doesn't actually do anything except notify userspace. As a consequence of
408 * this event, userspace should try to remap the bad rows since statistically
409 * it is likely the same row is more likely to go bad again.
410 */
411static void ivybridge_parity_work(struct work_struct *work)
412{
413 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
414 parity_error_work);
415 u32 error_status, row, bank, subbank;
416 char *parity_event[5];
417 uint32_t misccpctl;
418 unsigned long flags;
419
420 /* We must turn off DOP level clock gating to access the L3 registers.
421 * In order to prevent a get/put style interface, acquire struct mutex
422 * any time we access those registers.
423 */
424 mutex_lock(&dev_priv->dev->struct_mutex);
425
426 misccpctl = I915_READ(GEN7_MISCCPCTL);
427 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
428 POSTING_READ(GEN7_MISCCPCTL);
429
430 error_status = I915_READ(GEN7_L3CDERRST1);
431 row = GEN7_PARITY_ERROR_ROW(error_status);
432 bank = GEN7_PARITY_ERROR_BANK(error_status);
433 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
434
435 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
436 GEN7_L3CDERRST1_ENABLE);
437 POSTING_READ(GEN7_L3CDERRST1);
438
439 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
440
441 spin_lock_irqsave(&dev_priv->irq_lock, flags);
442 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
443 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
444 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
445
446 mutex_unlock(&dev_priv->dev->struct_mutex);
447
448 parity_event[0] = "L3_PARITY_ERROR=1";
449 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
450 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
451 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
452 parity_event[4] = NULL;
453
454 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
455 KOBJ_CHANGE, parity_event);
456
457 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
458 row, bank, subbank);
459
460 kfree(parity_event[3]);
461 kfree(parity_event[2]);
462 kfree(parity_event[1]);
463}
464
465void ivybridge_handle_parity_error(struct drm_device *dev)
466{
467 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
468 unsigned long flags;
469
470 if (!IS_IVYBRIDGE(dev))
471 return;
472
473 spin_lock_irqsave(&dev_priv->irq_lock, flags);
474 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
475 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
476 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
477
478 queue_work(dev_priv->wq, &dev_priv->parity_error_work);
479}
480
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200481static void snb_gt_irq_handler(struct drm_device *dev,
482 struct drm_i915_private *dev_priv,
483 u32 gt_iir)
484{
485
486 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
487 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
488 notify_ring(dev, &dev_priv->ring[RCS]);
489 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
490 notify_ring(dev, &dev_priv->ring[VCS]);
491 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
492 notify_ring(dev, &dev_priv->ring[BCS]);
493
494 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
495 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
496 GT_RENDER_CS_ERROR_INTERRUPT)) {
497 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
498 i915_handle_error(dev, false);
499 }
Ben Widawskye3689192012-05-25 16:56:22 -0700500
501 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
502 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200503}
504
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100505static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
506 u32 pm_iir)
507{
508 unsigned long flags;
509
510 /*
511 * IIR bits should never already be set because IMR should
512 * prevent an interrupt from being shown in IIR. The warning
513 * displays a case where we've unsafely cleared
514 * dev_priv->pm_iir. Although missing an interrupt of the same
515 * type is not a problem, it displays a problem in the logic.
516 *
517 * The mask bit in IMR is cleared by rps_work.
518 */
519
520 spin_lock_irqsave(&dev_priv->rps_lock, flags);
521 WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
522 dev_priv->pm_iir |= pm_iir;
523 I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
524 POSTING_READ(GEN6_PMIMR);
525 spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
526
527 queue_work(dev_priv->wq, &dev_priv->rps_work);
528}
529
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700530static irqreturn_t valleyview_irq_handler(DRM_IRQ_ARGS)
531{
532 struct drm_device *dev = (struct drm_device *) arg;
533 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
534 u32 iir, gt_iir, pm_iir;
535 irqreturn_t ret = IRQ_NONE;
536 unsigned long irqflags;
537 int pipe;
538 u32 pipe_stats[I915_MAX_PIPES];
539 u32 vblank_status;
540 int vblank = 0;
541 bool blc_event;
542
543 atomic_inc(&dev_priv->irq_received);
544
545 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS |
546 PIPE_VBLANK_INTERRUPT_STATUS;
547
548 while (true) {
549 iir = I915_READ(VLV_IIR);
550 gt_iir = I915_READ(GTIIR);
551 pm_iir = I915_READ(GEN6_PMIIR);
552
553 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
554 goto out;
555
556 ret = IRQ_HANDLED;
557
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200558 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700559
560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
561 for_each_pipe(pipe) {
562 int reg = PIPESTAT(pipe);
563 pipe_stats[pipe] = I915_READ(reg);
564
565 /*
566 * Clear the PIPE*STAT regs before the IIR
567 */
568 if (pipe_stats[pipe] & 0x8000ffff) {
569 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
570 DRM_DEBUG_DRIVER("pipe %c underrun\n",
571 pipe_name(pipe));
572 I915_WRITE(reg, pipe_stats[pipe]);
573 }
574 }
575 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
576
577 /* Consume port. Then clear IIR or we'll miss events */
578 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
579 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
580
581 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
582 hotplug_status);
583 if (hotplug_status & dev_priv->hotplug_supported_mask)
584 queue_work(dev_priv->wq,
585 &dev_priv->hotplug_work);
586
587 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
588 I915_READ(PORT_HOTPLUG_STAT);
589 }
590
591
592 if (iir & I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT) {
593 drm_handle_vblank(dev, 0);
594 vblank++;
Chris Wilsone0f608d2012-04-24 22:59:43 +0100595 intel_finish_page_flip(dev, 0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700596 }
597
598 if (iir & I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT) {
599 drm_handle_vblank(dev, 1);
600 vblank++;
Chris Wilsone0f608d2012-04-24 22:59:43 +0100601 intel_finish_page_flip(dev, 0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700602 }
603
604 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
605 blc_event = true;
606
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100607 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
608 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700609
610 I915_WRITE(GTIIR, gt_iir);
611 I915_WRITE(GEN6_PMIIR, pm_iir);
612 I915_WRITE(VLV_IIR, iir);
613 }
614
615out:
616 return ret;
617}
618
Chris Wilson9adab8b2012-05-09 21:45:43 +0100619static void pch_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800620{
621 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800622 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800623
Jesse Barnes776ad802011-01-04 15:09:39 -0800624 if (pch_iir & SDE_AUDIO_POWER_MASK)
625 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
626 (pch_iir & SDE_AUDIO_POWER_MASK) >>
627 SDE_AUDIO_POWER_SHIFT);
628
629 if (pch_iir & SDE_GMBUS)
630 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
631
632 if (pch_iir & SDE_AUDIO_HDCP_MASK)
633 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
634
635 if (pch_iir & SDE_AUDIO_TRANS_MASK)
636 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
637
638 if (pch_iir & SDE_POISON)
639 DRM_ERROR("PCH poison interrupt\n");
640
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800641 if (pch_iir & SDE_FDI_MASK)
642 for_each_pipe(pipe)
643 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
644 pipe_name(pipe),
645 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800646
647 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
648 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
649
650 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
651 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
652
653 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
654 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
655 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
656 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
657}
658
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700659static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700660{
661 struct drm_device *dev = (struct drm_device *) arg;
662 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100663 u32 de_iir, gt_iir, de_ier, pm_iir;
664 irqreturn_t ret = IRQ_NONE;
665 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700666
667 atomic_inc(&dev_priv->irq_received);
668
669 /* disable master interrupt before clearing iir */
670 de_ier = I915_READ(DEIER);
671 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100672
673 gt_iir = I915_READ(GTIIR);
674 if (gt_iir) {
675 snb_gt_irq_handler(dev, dev_priv, gt_iir);
676 I915_WRITE(GTIIR, gt_iir);
677 ret = IRQ_HANDLED;
678 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700679
680 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100681 if (de_iir) {
682 if (de_iir & DE_GSE_IVB)
683 intel_opregion_gse_intr(dev);
684
685 for (i = 0; i < 3; i++) {
686 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
687 intel_prepare_page_flip(dev, i);
688 intel_finish_page_flip_plane(dev, i);
689 }
690 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
691 drm_handle_vblank(dev, i);
692 }
693
694 /* check event from PCH */
695 if (de_iir & DE_PCH_EVENT_IVB) {
696 u32 pch_iir = I915_READ(SDEIIR);
697
698 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
699 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
700 pch_irq_handler(dev, pch_iir);
701
702 /* clear PCH hotplug event before clear CPU irq */
703 I915_WRITE(SDEIIR, pch_iir);
704 }
705
706 I915_WRITE(DEIIR, de_iir);
707 ret = IRQ_HANDLED;
708 }
709
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700710 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100711 if (pm_iir) {
712 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
713 gen6_queue_rps_work(dev_priv, pm_iir);
714 I915_WRITE(GEN6_PMIIR, pm_iir);
715 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700716 }
717
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700718 I915_WRITE(DEIER, de_ier);
719 POSTING_READ(DEIER);
720
721 return ret;
722}
723
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200724static void ilk_gt_irq_handler(struct drm_device *dev,
725 struct drm_i915_private *dev_priv,
726 u32 gt_iir)
727{
728 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
729 notify_ring(dev, &dev_priv->ring[RCS]);
730 if (gt_iir & GT_BSD_USER_INTERRUPT)
731 notify_ring(dev, &dev_priv->ring[VCS]);
732}
733
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700734static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800735{
Jesse Barnes46979952011-04-07 13:53:55 -0700736 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800737 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
738 int ret = IRQ_NONE;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800739 u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100740 u32 hotplug_mask;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100741
Jesse Barnes46979952011-04-07 13:53:55 -0700742 atomic_inc(&dev_priv->irq_received);
743
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000744 /* disable master interrupt before clearing iir */
745 de_ier = I915_READ(DEIER);
746 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000747 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000748
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800749 de_iir = I915_READ(DEIIR);
750 gt_iir = I915_READ(GTIIR);
Zhenyu Wangc6501562009-11-03 18:57:21 +0000751 pch_iir = I915_READ(SDEIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800752 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800753
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800754 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
755 (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800756 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800757
Yuanhan Liu2d7b8362010-10-08 10:21:06 +0100758 if (HAS_PCH_CPT(dev))
759 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
760 else
761 hotplug_mask = SDE_HOTPLUG_MASK;
762
Zou Nan haic7c85102010-01-15 10:29:06 +0800763 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800764
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200765 if (IS_GEN5(dev))
766 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
767 else
768 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800769
770 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100771 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800772
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800773 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800774 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100775 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800776 }
777
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800778 if (de_iir & DE_PLANEB_FLIP_DONE) {
779 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100780 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800781 }
Li Pengc062df62010-01-23 00:12:58 +0800782
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800783 if (de_iir & DE_PIPEA_VBLANK)
784 drm_handle_vblank(dev, 0);
785
786 if (de_iir & DE_PIPEB_VBLANK)
787 drm_handle_vblank(dev, 1);
788
Zou Nan haic7c85102010-01-15 10:29:06 +0800789 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800790 if (de_iir & DE_PCH_EVENT) {
791 if (pch_iir & hotplug_mask)
792 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Chris Wilson9adab8b2012-05-09 21:45:43 +0100793 pch_irq_handler(dev, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800794 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800795
Jesse Barnesf97108d2010-01-29 11:27:07 -0800796 if (de_iir & DE_PCU_EVENT) {
Jesse Barnes7648fa92010-05-20 14:28:11 -0700797 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
Jesse Barnesf97108d2010-01-29 11:27:07 -0800798 i915_handle_rps_change(dev);
799 }
800
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100801 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
802 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800803
Zou Nan haic7c85102010-01-15 10:29:06 +0800804 /* should clear PCH hotplug event before clear CPU irq */
805 I915_WRITE(SDEIIR, pch_iir);
806 I915_WRITE(GTIIR, gt_iir);
807 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700808 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800809
810done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000811 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000812 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000813
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800814 return ret;
815}
816
Jesse Barnes8a905232009-07-11 16:48:03 -0400817/**
818 * i915_error_work_func - do process context error handling work
819 * @work: work struct
820 *
821 * Fire an error uevent so userspace can see that a hang or error
822 * was detected.
823 */
824static void i915_error_work_func(struct work_struct *work)
825{
826 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
827 error_work);
828 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400829 char *error_event[] = { "ERROR=1", NULL };
830 char *reset_event[] = { "RESET=1", NULL };
831 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400832
Ben Gamarif316a422009-09-14 17:48:46 -0400833 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400834
Ben Gamariba1234d2009-09-14 17:48:47 -0400835 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100836 DRM_DEBUG_DRIVER("resetting chip\n");
837 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200838 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100839 atomic_set(&dev_priv->mm.wedged, 0);
840 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400841 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100842 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400843 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400844}
845
Chris Wilson3bd3c932010-08-19 08:19:30 +0100846#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000847static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000848i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000849 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000850{
851 struct drm_i915_error_object *dst;
Chris Wilson9df30792010-02-18 10:24:56 +0000852 int page, page_count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100853 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000854
Chris Wilson05394f32010-11-08 19:18:58 +0000855 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000856 return NULL;
857
Chris Wilson05394f32010-11-08 19:18:58 +0000858 page_count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000859
Akshay Joshi0206e352011-08-16 15:34:10 -0400860 dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000861 if (dst == NULL)
862 return NULL;
863
Chris Wilson05394f32010-11-08 19:18:58 +0000864 reloc_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000865 for (page = 0; page < page_count; page++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700866 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100867 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700868
Chris Wilsone56660d2010-08-07 11:01:26 +0100869 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000870 if (d == NULL)
871 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100872
Andrew Morton788885a2010-05-11 14:07:05 -0700873 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100874 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
875 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100876 void __iomem *s;
877
878 /* Simply ignore tiling or any overlapping fence.
879 * It's part of the error state, and this hopefully
880 * captures what the GPU read.
881 */
882
883 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
884 reloc_offset);
885 memcpy_fromio(d, s, PAGE_SIZE);
886 io_mapping_unmap_atomic(s);
887 } else {
888 void *s;
889
890 drm_clflush_pages(&src->pages[page], 1);
891
892 s = kmap_atomic(src->pages[page]);
893 memcpy(d, s, PAGE_SIZE);
894 kunmap_atomic(s);
895
896 drm_clflush_pages(&src->pages[page], 1);
897 }
Andrew Morton788885a2010-05-11 14:07:05 -0700898 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100899
Chris Wilson9df30792010-02-18 10:24:56 +0000900 dst->pages[page] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100901
902 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000903 }
904 dst->page_count = page_count;
Chris Wilson05394f32010-11-08 19:18:58 +0000905 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000906
907 return dst;
908
909unwind:
910 while (page--)
911 kfree(dst->pages[page]);
912 kfree(dst);
913 return NULL;
914}
915
916static void
917i915_error_object_free(struct drm_i915_error_object *obj)
918{
919 int page;
920
921 if (obj == NULL)
922 return;
923
924 for (page = 0; page < obj->page_count; page++)
925 kfree(obj->pages[page]);
926
927 kfree(obj);
928}
929
Daniel Vetter742cbee2012-04-27 15:17:39 +0200930void
931i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000932{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200933 struct drm_i915_error_state *error = container_of(error_ref,
934 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000935 int i;
936
Chris Wilson52d39a22012-02-15 11:25:37 +0000937 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
938 i915_error_object_free(error->ring[i].batchbuffer);
939 i915_error_object_free(error->ring[i].ringbuffer);
940 kfree(error->ring[i].requests);
941 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000942
Chris Wilson9df30792010-02-18 10:24:56 +0000943 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100944 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000945 kfree(error);
946}
Chris Wilson1b502472012-04-24 15:47:30 +0100947static void capture_bo(struct drm_i915_error_buffer *err,
948 struct drm_i915_gem_object *obj)
949{
950 err->size = obj->base.size;
951 err->name = obj->base.name;
952 err->seqno = obj->last_rendering_seqno;
953 err->gtt_offset = obj->gtt_offset;
954 err->read_domains = obj->base.read_domains;
955 err->write_domain = obj->base.write_domain;
956 err->fence_reg = obj->fence_reg;
957 err->pinned = 0;
958 if (obj->pin_count > 0)
959 err->pinned = 1;
960 if (obj->user_pin_count > 0)
961 err->pinned = -1;
962 err->tiling = obj->tiling_mode;
963 err->dirty = obj->dirty;
964 err->purgeable = obj->madv != I915_MADV_WILLNEED;
965 err->ring = obj->ring ? obj->ring->id : -1;
966 err->cache_level = obj->cache_level;
967}
Chris Wilson9df30792010-02-18 10:24:56 +0000968
Chris Wilson1b502472012-04-24 15:47:30 +0100969static u32 capture_active_bo(struct drm_i915_error_buffer *err,
970 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000971{
972 struct drm_i915_gem_object *obj;
973 int i = 0;
974
975 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +0100976 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000977 if (++i == count)
978 break;
Chris Wilson1b502472012-04-24 15:47:30 +0100979 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000980
Chris Wilson1b502472012-04-24 15:47:30 +0100981 return i;
982}
983
984static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
985 int count, struct list_head *head)
986{
987 struct drm_i915_gem_object *obj;
988 int i = 0;
989
990 list_for_each_entry(obj, head, gtt_list) {
991 if (obj->pin_count == 0)
992 continue;
993
994 capture_bo(err++, obj);
995 if (++i == count)
996 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000997 }
998
999 return i;
1000}
1001
Chris Wilson748ebc62010-10-24 10:28:47 +01001002static void i915_gem_record_fences(struct drm_device *dev,
1003 struct drm_i915_error_state *error)
1004{
1005 struct drm_i915_private *dev_priv = dev->dev_private;
1006 int i;
1007
1008 /* Fences */
1009 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001010 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001011 case 6:
1012 for (i = 0; i < 16; i++)
1013 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1014 break;
1015 case 5:
1016 case 4:
1017 for (i = 0; i < 16; i++)
1018 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1019 break;
1020 case 3:
1021 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1022 for (i = 0; i < 8; i++)
1023 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1024 case 2:
1025 for (i = 0; i < 8; i++)
1026 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1027 break;
1028
1029 }
1030}
1031
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001032static struct drm_i915_error_object *
1033i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1034 struct intel_ring_buffer *ring)
1035{
1036 struct drm_i915_gem_object *obj;
1037 u32 seqno;
1038
1039 if (!ring->get_seqno)
1040 return NULL;
1041
1042 seqno = ring->get_seqno(ring);
1043 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1044 if (obj->ring != ring)
1045 continue;
1046
Chris Wilsonc37d9a52011-01-12 20:33:01 +00001047 if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001048 continue;
1049
1050 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1051 continue;
1052
1053 /* We need to copy these to an anonymous buffer as the simplest
1054 * method to avoid being overwritten by userspace.
1055 */
1056 return i915_error_object_create(dev_priv, obj);
1057 }
1058
1059 return NULL;
1060}
1061
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001062static void i915_record_ring_state(struct drm_device *dev,
1063 struct drm_i915_error_state *error,
1064 struct intel_ring_buffer *ring)
1065{
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067
Daniel Vetter33f3f512011-12-14 13:57:39 +01001068 if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter33f3f512011-12-14 13:57:39 +01001069 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001070 error->semaphore_mboxes[ring->id][0]
1071 = I915_READ(RING_SYNC_0(ring->mmio_base));
1072 error->semaphore_mboxes[ring->id][1]
1073 = I915_READ(RING_SYNC_1(ring->mmio_base));
Daniel Vetter33f3f512011-12-14 13:57:39 +01001074 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001075
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001076 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001077 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001078 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1079 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1080 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001081 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001082 if (ring->id == RCS) {
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001083 error->instdone1 = I915_READ(INSTDONE1);
1084 error->bbaddr = I915_READ64(BB_ADDR);
1085 }
1086 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001087 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001088 error->ipeir[ring->id] = I915_READ(IPEIR);
1089 error->ipehr[ring->id] = I915_READ(IPEHR);
1090 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001091 }
1092
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001093 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001094 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001095 error->seqno[ring->id] = ring->get_seqno(ring);
1096 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001097 error->head[ring->id] = I915_READ_HEAD(ring);
1098 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001099
1100 error->cpu_ring_head[ring->id] = ring->head;
1101 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001102}
1103
Chris Wilson52d39a22012-02-15 11:25:37 +00001104static void i915_gem_record_rings(struct drm_device *dev,
1105 struct drm_i915_error_state *error)
1106{
1107 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001108 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001109 struct drm_i915_gem_request *request;
1110 int i, count;
1111
Chris Wilsonb4519512012-05-11 14:29:30 +01001112 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001113 i915_record_ring_state(dev, error, ring);
1114
1115 error->ring[i].batchbuffer =
1116 i915_error_first_batchbuffer(dev_priv, ring);
1117
1118 error->ring[i].ringbuffer =
1119 i915_error_object_create(dev_priv, ring->obj);
1120
1121 count = 0;
1122 list_for_each_entry(request, &ring->request_list, list)
1123 count++;
1124
1125 error->ring[i].num_requests = count;
1126 error->ring[i].requests =
1127 kmalloc(count*sizeof(struct drm_i915_error_request),
1128 GFP_ATOMIC);
1129 if (error->ring[i].requests == NULL) {
1130 error->ring[i].num_requests = 0;
1131 continue;
1132 }
1133
1134 count = 0;
1135 list_for_each_entry(request, &ring->request_list, list) {
1136 struct drm_i915_error_request *erq;
1137
1138 erq = &error->ring[i].requests[count++];
1139 erq->seqno = request->seqno;
1140 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001141 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001142 }
1143 }
1144}
1145
Jesse Barnes8a905232009-07-11 16:48:03 -04001146/**
1147 * i915_capture_error_state - capture an error record for later analysis
1148 * @dev: drm device
1149 *
1150 * Should be called when an error is detected (either a hang or an error
1151 * interrupt) to capture error state from the time of the error. Fills
1152 * out a structure which becomes available in debugfs for user level tools
1153 * to pick up.
1154 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001155static void i915_capture_error_state(struct drm_device *dev)
1156{
1157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001158 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001159 struct drm_i915_error_state *error;
1160 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001161 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001162
1163 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001164 error = dev_priv->first_error;
1165 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1166 if (error)
1167 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001168
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001169 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001170 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001171 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001172 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1173 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001174 }
1175
Chris Wilsonb6f78332011-02-01 14:15:55 +00001176 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1177 dev->primary->index);
Chris Wilson2fa772f2010-10-01 13:23:27 +01001178
Daniel Vetter742cbee2012-04-27 15:17:39 +02001179 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001180 error->eir = I915_READ(EIR);
1181 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskybe998e22012-04-26 16:03:00 -07001182
1183 if (HAS_PCH_SPLIT(dev))
1184 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1185 else if (IS_VALLEYVIEW(dev))
1186 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1187 else if (IS_GEN2(dev))
1188 error->ier = I915_READ16(IER);
1189 else
1190 error->ier = I915_READ(IER);
1191
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001192 for_each_pipe(pipe)
1193 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001194
Daniel Vetter33f3f512011-12-14 13:57:39 +01001195 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001196 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001197 error->done_reg = I915_READ(DONE_REG);
1198 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001199
Chris Wilson748ebc62010-10-24 10:28:47 +01001200 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001201 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001202
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001203 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001204 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001205 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001206
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001207 i = 0;
1208 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1209 i++;
1210 error->active_bo_count = i;
Chris Wilson1b502472012-04-24 15:47:30 +01001211 list_for_each_entry(obj, &dev_priv->mm.gtt_list, gtt_list)
1212 if (obj->pin_count)
1213 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001214 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001215
Chris Wilson8e934db2011-01-24 12:34:00 +00001216 error->active_bo = NULL;
1217 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001218 if (i) {
1219 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001220 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001221 if (error->active_bo)
1222 error->pinned_bo =
1223 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001224 }
1225
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001226 if (error->active_bo)
1227 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001228 capture_active_bo(error->active_bo,
1229 error->active_bo_count,
1230 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001231
1232 if (error->pinned_bo)
1233 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001234 capture_pinned_bo(error->pinned_bo,
1235 error->pinned_bo_count,
1236 &dev_priv->mm.gtt_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001237
Jesse Barnes8a905232009-07-11 16:48:03 -04001238 do_gettimeofday(&error->time);
1239
Chris Wilson6ef3d422010-08-04 20:26:07 +01001240 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001241 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001242
Chris Wilson9df30792010-02-18 10:24:56 +00001243 spin_lock_irqsave(&dev_priv->error_lock, flags);
1244 if (dev_priv->first_error == NULL) {
1245 dev_priv->first_error = error;
1246 error = NULL;
1247 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001248 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001249
1250 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001251 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001252}
1253
1254void i915_destroy_error_state(struct drm_device *dev)
1255{
1256 struct drm_i915_private *dev_priv = dev->dev_private;
1257 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001258 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001259
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001260 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001261 error = dev_priv->first_error;
1262 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001263 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001264
1265 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001266 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001267}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001268#else
1269#define i915_capture_error_state(x)
1270#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001271
Chris Wilson35aed2e2010-05-27 13:18:12 +01001272static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001273{
1274 struct drm_i915_private *dev_priv = dev->dev_private;
1275 u32 eir = I915_READ(EIR);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001276 int pipe;
Jesse Barnes8a905232009-07-11 16:48:03 -04001277
Chris Wilson35aed2e2010-05-27 13:18:12 +01001278 if (!eir)
1279 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001280
Joe Perchesa70491c2012-03-18 13:00:11 -07001281 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001282
1283 if (IS_G4X(dev)) {
1284 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1285 u32 ipeir = I915_READ(IPEIR_I965);
1286
Joe Perchesa70491c2012-03-18 13:00:11 -07001287 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1288 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1289 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001290 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001291 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1292 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1293 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001294 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001295 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001296 }
1297 if (eir & GM45_ERROR_PAGE_TABLE) {
1298 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001299 pr_err("page table error\n");
1300 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001301 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001302 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001303 }
1304 }
1305
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001306 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001307 if (eir & I915_ERROR_PAGE_TABLE) {
1308 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001309 pr_err("page table error\n");
1310 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001311 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001312 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001313 }
1314 }
1315
1316 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001317 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001318 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001319 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001320 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001321 /* pipestat has already been acked */
1322 }
1323 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001324 pr_err("instruction error\n");
1325 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001326 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001327 u32 ipeir = I915_READ(IPEIR);
1328
Joe Perchesa70491c2012-03-18 13:00:11 -07001329 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1330 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
1331 pr_err(" INSTDONE: 0x%08x\n", I915_READ(INSTDONE));
1332 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001333 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001334 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001335 } else {
1336 u32 ipeir = I915_READ(IPEIR_I965);
1337
Joe Perchesa70491c2012-03-18 13:00:11 -07001338 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1339 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
1340 pr_err(" INSTDONE: 0x%08x\n",
Jesse Barnes8a905232009-07-11 16:48:03 -04001341 I915_READ(INSTDONE_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001342 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
1343 pr_err(" INSTDONE1: 0x%08x\n", I915_READ(INSTDONE1));
1344 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001345 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001346 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001347 }
1348 }
1349
1350 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001351 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001352 eir = I915_READ(EIR);
1353 if (eir) {
1354 /*
1355 * some errors might have become stuck,
1356 * mask them.
1357 */
1358 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1359 I915_WRITE(EMR, I915_READ(EMR) | eir);
1360 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1361 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001362}
1363
1364/**
1365 * i915_handle_error - handle an error interrupt
1366 * @dev: drm device
1367 *
1368 * Do some basic checking of regsiter state at error interrupt time and
1369 * dump it to the syslog. Also call i915_capture_error_state() to make
1370 * sure we get a record and make it available in debugfs. Fire a uevent
1371 * so userspace knows something bad happened (should trigger collection
1372 * of a ring dump etc.).
1373 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001374void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001375{
1376 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001377 struct intel_ring_buffer *ring;
1378 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001379
1380 i915_capture_error_state(dev);
1381 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001382
Ben Gamariba1234d2009-09-14 17:48:47 -04001383 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001384 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001385 atomic_set(&dev_priv->mm.wedged, 1);
1386
Ben Gamari11ed50e2009-09-14 17:48:45 -04001387 /*
1388 * Wakeup waiting processes so they don't hang
1389 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001390 for_each_ring(ring, dev_priv, i)
1391 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001392 }
1393
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001394 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001395}
1396
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001397static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1398{
1399 drm_i915_private_t *dev_priv = dev->dev_private;
1400 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1401 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001402 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001403 struct intel_unpin_work *work;
1404 unsigned long flags;
1405 bool stall_detected;
1406
1407 /* Ignore early vblank irqs */
1408 if (intel_crtc == NULL)
1409 return;
1410
1411 spin_lock_irqsave(&dev->event_lock, flags);
1412 work = intel_crtc->unpin_work;
1413
1414 if (work == NULL || work->pending || !work->enable_stall_check) {
1415 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1416 spin_unlock_irqrestore(&dev->event_lock, flags);
1417 return;
1418 }
1419
1420 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001421 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001422 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001423 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001424 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1425 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001426 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001427 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001428 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001429 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001430 crtc->x * crtc->fb->bits_per_pixel/8);
1431 }
1432
1433 spin_unlock_irqrestore(&dev->event_lock, flags);
1434
1435 if (stall_detected) {
1436 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1437 intel_prepare_page_flip(dev, intel_crtc->plane);
1438 }
1439}
1440
Keith Packard42f52ef2008-10-18 19:39:29 -07001441/* Called from drm generic code, passed 'crtc' which
1442 * we use as a pipe index
1443 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001444static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001445{
1446 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001447 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001448
Chris Wilson5eddb702010-09-11 13:48:45 +01001449 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001450 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001451
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001452 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001453 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001454 i915_enable_pipestat(dev_priv, pipe,
1455 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001456 else
Keith Packard7c463582008-11-04 02:03:27 -08001457 i915_enable_pipestat(dev_priv, pipe,
1458 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001459
1460 /* maintain vblank delivery even in deep C-states */
1461 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001462 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001463 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001464
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001465 return 0;
1466}
1467
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001468static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001469{
1470 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1471 unsigned long irqflags;
1472
1473 if (!i915_pipe_enabled(dev, pipe))
1474 return -EINVAL;
1475
1476 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1477 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001478 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001479 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1480
1481 return 0;
1482}
1483
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001484static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001485{
1486 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1487 unsigned long irqflags;
1488
1489 if (!i915_pipe_enabled(dev, pipe))
1490 return -EINVAL;
1491
1492 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001493 ironlake_enable_display_irq(dev_priv,
1494 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001495 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1496
1497 return 0;
1498}
1499
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001500static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1501{
1502 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1503 unsigned long irqflags;
1504 u32 dpfl, imr;
1505
1506 if (!i915_pipe_enabled(dev, pipe))
1507 return -EINVAL;
1508
1509 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1510 dpfl = I915_READ(VLV_DPFLIPSTAT);
1511 imr = I915_READ(VLV_IMR);
1512 if (pipe == 0) {
1513 dpfl |= PIPEA_VBLANK_INT_EN;
1514 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1515 } else {
1516 dpfl |= PIPEA_VBLANK_INT_EN;
1517 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1518 }
1519 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1520 I915_WRITE(VLV_IMR, imr);
1521 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1522
1523 return 0;
1524}
1525
Keith Packard42f52ef2008-10-18 19:39:29 -07001526/* Called from drm generic code, passed 'crtc' which
1527 * we use as a pipe index
1528 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001529static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001530{
1531 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001532 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001533
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001534 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001535 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001536 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001537
Jesse Barnesf796cf82011-04-07 13:58:17 -07001538 i915_disable_pipestat(dev_priv, pipe,
1539 PIPE_VBLANK_INTERRUPT_ENABLE |
1540 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1541 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1542}
1543
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001544static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001545{
1546 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1547 unsigned long irqflags;
1548
1549 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1550 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001551 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001552 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001553}
1554
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001555static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001556{
1557 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1558 unsigned long irqflags;
1559
1560 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001561 ironlake_disable_display_irq(dev_priv,
1562 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001563 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1564}
1565
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001566static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1567{
1568 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1569 unsigned long irqflags;
1570 u32 dpfl, imr;
1571
1572 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1573 dpfl = I915_READ(VLV_DPFLIPSTAT);
1574 imr = I915_READ(VLV_IMR);
1575 if (pipe == 0) {
1576 dpfl &= ~PIPEA_VBLANK_INT_EN;
1577 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
1578 } else {
1579 dpfl &= ~PIPEB_VBLANK_INT_EN;
1580 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1581 }
1582 I915_WRITE(VLV_IMR, imr);
1583 I915_WRITE(VLV_DPFLIPSTAT, dpfl);
1584 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1585}
1586
Chris Wilson893eead2010-10-27 14:44:35 +01001587static u32
1588ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001589{
Chris Wilson893eead2010-10-27 14:44:35 +01001590 return list_entry(ring->request_list.prev,
1591 struct drm_i915_gem_request, list)->seqno;
1592}
1593
1594static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1595{
1596 if (list_empty(&ring->request_list) ||
1597 i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
1598 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001599 if (waitqueue_active(&ring->irq_queue)) {
1600 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1601 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001602 wake_up_all(&ring->irq_queue);
1603 *err = true;
1604 }
1605 return true;
1606 }
1607 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001608}
1609
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001610static bool kick_ring(struct intel_ring_buffer *ring)
1611{
1612 struct drm_device *dev = ring->dev;
1613 struct drm_i915_private *dev_priv = dev->dev_private;
1614 u32 tmp = I915_READ_CTL(ring);
1615 if (tmp & RING_WAIT) {
1616 DRM_ERROR("Kicking stuck wait on %s\n",
1617 ring->name);
1618 I915_WRITE_CTL(ring, tmp);
1619 return true;
1620 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001621 return false;
1622}
1623
Chris Wilsond1e61e72012-04-10 17:00:41 +01001624static bool i915_hangcheck_hung(struct drm_device *dev)
1625{
1626 drm_i915_private_t *dev_priv = dev->dev_private;
1627
1628 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001629 bool hung = true;
1630
Chris Wilsond1e61e72012-04-10 17:00:41 +01001631 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1632 i915_handle_error(dev, true);
1633
1634 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001635 struct intel_ring_buffer *ring;
1636 int i;
1637
Chris Wilsond1e61e72012-04-10 17:00:41 +01001638 /* Is the chip hanging on a WAIT_FOR_EVENT?
1639 * If so we can simply poke the RB_WAIT bit
1640 * and break the hang. This should work on
1641 * all but the second generation chipsets.
1642 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001643 for_each_ring(ring, dev_priv, i)
1644 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001645 }
1646
Chris Wilsonb4519512012-05-11 14:29:30 +01001647 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001648 }
1649
1650 return false;
1651}
1652
Ben Gamarif65d9422009-09-14 17:48:44 -04001653/**
1654 * This is called when the chip hasn't reported back with completed
1655 * batchbuffers in a long time. The first time this is called we simply record
1656 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1657 * again, we assume the chip is wedged and try to fix it.
1658 */
1659void i915_hangcheck_elapsed(unsigned long data)
1660{
1661 struct drm_device *dev = (struct drm_device *)data;
1662 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001663 uint32_t acthd[I915_NUM_RINGS], instdone, instdone1;
1664 struct intel_ring_buffer *ring;
1665 bool err = false, idle;
1666 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001667
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001668 if (!i915_enable_hangcheck)
1669 return;
1670
Chris Wilsonb4519512012-05-11 14:29:30 +01001671 memset(acthd, 0, sizeof(acthd));
1672 idle = true;
1673 for_each_ring(ring, dev_priv, i) {
1674 idle &= i915_hangcheck_ring_idle(ring, &err);
1675 acthd[i] = intel_ring_get_active_head(ring);
1676 }
1677
Chris Wilson893eead2010-10-27 14:44:35 +01001678 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001679 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001680 if (err) {
1681 if (i915_hangcheck_hung(dev))
1682 return;
1683
Chris Wilson893eead2010-10-27 14:44:35 +01001684 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001685 }
1686
1687 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001688 return;
1689 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001690
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001691 if (INTEL_INFO(dev)->gen < 4) {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001692 instdone = I915_READ(INSTDONE);
1693 instdone1 = 0;
1694 } else {
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001695 instdone = I915_READ(INSTDONE_I965);
1696 instdone1 = I915_READ(INSTDONE1);
1697 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001698
Chris Wilsonb4519512012-05-11 14:29:30 +01001699 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001700 dev_priv->last_instdone == instdone &&
1701 dev_priv->last_instdone1 == instdone1) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001702 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001703 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001704 } else {
1705 dev_priv->hangcheck_count = 0;
1706
Chris Wilsonb4519512012-05-11 14:29:30 +01001707 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001708 dev_priv->last_instdone = instdone;
1709 dev_priv->last_instdone1 = instdone1;
1710 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001711
Chris Wilson893eead2010-10-27 14:44:35 +01001712repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001713 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001714 mod_timer(&dev_priv->hangcheck_timer,
1715 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
Ben Gamarif65d9422009-09-14 17:48:44 -04001716}
1717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718/* drm_dma.h hooks
1719*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001720static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001721{
1722 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1723
Jesse Barnes46979952011-04-07 13:53:55 -07001724 atomic_set(&dev_priv->irq_received, 0);
1725
Jesse Barnes46979952011-04-07 13:53:55 -07001726
Ben Widawskye3689192012-05-25 16:56:22 -07001727 if (IS_IVYBRIDGE(dev))
1728 INIT_WORK(&dev_priv->parity_error_work, ivybridge_parity_work);
1729
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001730 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001731
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001732 /* XXX hotplug from PCH */
1733
1734 I915_WRITE(DEIMR, 0xffffffff);
1735 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001736 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001737
1738 /* and GT */
1739 I915_WRITE(GTIMR, 0xffffffff);
1740 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001741 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001742
1743 /* south display irq */
1744 I915_WRITE(SDEIMR, 0xffffffff);
1745 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001746 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001747}
1748
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001749static void valleyview_irq_preinstall(struct drm_device *dev)
1750{
1751 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1752 int pipe;
1753
1754 atomic_set(&dev_priv->irq_received, 0);
1755
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001756 /* VLV magic */
1757 I915_WRITE(VLV_IMR, 0);
1758 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1759 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1760 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1761
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001762 /* and GT */
1763 I915_WRITE(GTIIR, I915_READ(GTIIR));
1764 I915_WRITE(GTIIR, I915_READ(GTIIR));
1765 I915_WRITE(GTIMR, 0xffffffff);
1766 I915_WRITE(GTIER, 0x0);
1767 POSTING_READ(GTIER);
1768
1769 I915_WRITE(DPINVGTT, 0xff);
1770
1771 I915_WRITE(PORT_HOTPLUG_EN, 0);
1772 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1773 for_each_pipe(pipe)
1774 I915_WRITE(PIPESTAT(pipe), 0xffff);
1775 I915_WRITE(VLV_IIR, 0xffffffff);
1776 I915_WRITE(VLV_IMR, 0xffffffff);
1777 I915_WRITE(VLV_IER, 0x0);
1778 POSTING_READ(VLV_IER);
1779}
1780
Keith Packard7fe0b972011-09-19 13:31:02 -07001781/*
1782 * Enable digital hotplug on the PCH, and configure the DP short pulse
1783 * duration to 2ms (which is the minimum in the Display Port spec)
1784 *
1785 * This register is the same on all known PCH chips.
1786 */
1787
1788static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1789{
1790 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1791 u32 hotplug;
1792
1793 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1794 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1795 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1796 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1797 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1798 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1799}
1800
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001801static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001802{
1803 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1804 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001805 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1806 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001807 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001808 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001809
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001810 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001811
1812 /* should always can generate irq */
1813 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001814 I915_WRITE(DEIMR, dev_priv->irq_mask);
1815 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001816 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001817
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001818 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001819
1820 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001821 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001822
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001823 if (IS_GEN6(dev))
1824 render_irqs =
1825 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001826 GEN6_BSD_USER_INTERRUPT |
1827 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001828 else
1829 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001830 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001831 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001832 GT_BSD_USER_INTERRUPT;
1833 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001834 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001835
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001836 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001837 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1838 SDE_PORTB_HOTPLUG_CPT |
1839 SDE_PORTC_HOTPLUG_CPT |
1840 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001841 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001842 hotplug_mask = (SDE_CRT_HOTPLUG |
1843 SDE_PORTB_HOTPLUG |
1844 SDE_PORTC_HOTPLUG |
1845 SDE_PORTD_HOTPLUG |
1846 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001847 }
1848
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001849 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001850
1851 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001852 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1853 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001854 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001855
Keith Packard7fe0b972011-09-19 13:31:02 -07001856 ironlake_enable_pch_hotplug(dev);
1857
Jesse Barnesf97108d2010-01-29 11:27:07 -08001858 if (IS_IRONLAKE_M(dev)) {
1859 /* Clear & enable PCU event interrupts */
1860 I915_WRITE(DEIIR, DE_PCU_EVENT);
1861 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1862 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1863 }
1864
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001865 return 0;
1866}
1867
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001868static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001869{
1870 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1871 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001872 u32 display_mask =
1873 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1874 DE_PLANEC_FLIP_DONE_IVB |
1875 DE_PLANEB_FLIP_DONE_IVB |
1876 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001877 u32 render_irqs;
1878 u32 hotplug_mask;
1879
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001880 dev_priv->irq_mask = ~display_mask;
1881
1882 /* should always can generate irq */
1883 I915_WRITE(DEIIR, I915_READ(DEIIR));
1884 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001885 I915_WRITE(DEIER,
1886 display_mask |
1887 DE_PIPEC_VBLANK_IVB |
1888 DE_PIPEB_VBLANK_IVB |
1889 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001890 POSTING_READ(DEIER);
1891
1892 dev_priv->gt_irq_mask = ~0;
1893
1894 I915_WRITE(GTIIR, I915_READ(GTIIR));
1895 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1896
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001897 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
1898 GEN6_BLITTER_USER_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001899 I915_WRITE(GTIER, render_irqs);
1900 POSTING_READ(GTIER);
1901
1902 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1903 SDE_PORTB_HOTPLUG_CPT |
1904 SDE_PORTC_HOTPLUG_CPT |
1905 SDE_PORTD_HOTPLUG_CPT);
1906 dev_priv->pch_irq_mask = ~hotplug_mask;
1907
1908 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1909 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1910 I915_WRITE(SDEIER, hotplug_mask);
1911 POSTING_READ(SDEIER);
1912
Keith Packard7fe0b972011-09-19 13:31:02 -07001913 ironlake_enable_pch_hotplug(dev);
1914
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001915 return 0;
1916}
1917
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001918static int valleyview_irq_postinstall(struct drm_device *dev)
1919{
1920 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1921 u32 render_irqs;
1922 u32 enable_mask;
1923 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1924 u16 msid;
1925
1926 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
1927 enable_mask |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1928 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1929
1930 dev_priv->irq_mask = ~enable_mask;
1931
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001932 dev_priv->pipestat[0] = 0;
1933 dev_priv->pipestat[1] = 0;
1934
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001935 /* Hack for broken MSIs on VLV */
1936 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1937 pci_read_config_word(dev->pdev, 0x98, &msid);
1938 msid &= 0xff; /* mask out delivery bits */
1939 msid |= (1<<14);
1940 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1941
1942 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1943 I915_WRITE(VLV_IER, enable_mask);
1944 I915_WRITE(VLV_IIR, 0xffffffff);
1945 I915_WRITE(PIPESTAT(0), 0xffff);
1946 I915_WRITE(PIPESTAT(1), 0xffff);
1947 POSTING_READ(VLV_IER);
1948
1949 I915_WRITE(VLV_IIR, 0xffffffff);
1950 I915_WRITE(VLV_IIR, 0xffffffff);
1951
1952 render_irqs = GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT |
1953 GT_GEN6_BLT_CS_ERROR_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001954 GT_GEN6_BLT_USER_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001955 GT_GEN6_BSD_USER_INTERRUPT |
1956 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
1957 GT_GEN7_L3_PARITY_ERROR_INTERRUPT |
1958 GT_PIPE_NOTIFY |
1959 GT_RENDER_CS_ERROR_INTERRUPT |
1960 GT_SYNC_STATUS |
1961 GT_USER_INTERRUPT;
1962
1963 dev_priv->gt_irq_mask = ~render_irqs;
1964
1965 I915_WRITE(GTIIR, I915_READ(GTIIR));
1966 I915_WRITE(GTIIR, I915_READ(GTIIR));
1967 I915_WRITE(GTIMR, 0);
1968 I915_WRITE(GTIER, render_irqs);
1969 POSTING_READ(GTIER);
1970
1971 /* ack & enable invalid PTE error interrupts */
1972#if 0 /* FIXME: add support to irq handler for checking these bits */
1973 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
1974 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
1975#endif
1976
1977 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1978#if 0 /* FIXME: check register definitions; some have moved */
1979 /* Note HDMI and DP share bits */
1980 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1981 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1982 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1983 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1984 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1985 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1986 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1987 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1988 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1989 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1990 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1991 hotplug_en |= CRT_HOTPLUG_INT_EN;
1992 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1993 }
1994#endif
1995
1996 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1997
1998 return 0;
1999}
2000
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002001static void valleyview_irq_uninstall(struct drm_device *dev)
2002{
2003 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2004 int pipe;
2005
2006 if (!dev_priv)
2007 return;
2008
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002009 for_each_pipe(pipe)
2010 I915_WRITE(PIPESTAT(pipe), 0xffff);
2011
2012 I915_WRITE(HWSTAM, 0xffffffff);
2013 I915_WRITE(PORT_HOTPLUG_EN, 0);
2014 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2015 for_each_pipe(pipe)
2016 I915_WRITE(PIPESTAT(pipe), 0xffff);
2017 I915_WRITE(VLV_IIR, 0xffffffff);
2018 I915_WRITE(VLV_IMR, 0xffffffff);
2019 I915_WRITE(VLV_IER, 0x0);
2020 POSTING_READ(VLV_IER);
2021}
2022
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002023static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002024{
2025 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002026
2027 if (!dev_priv)
2028 return;
2029
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002030 I915_WRITE(HWSTAM, 0xffffffff);
2031
2032 I915_WRITE(DEIMR, 0xffffffff);
2033 I915_WRITE(DEIER, 0x0);
2034 I915_WRITE(DEIIR, I915_READ(DEIIR));
2035
2036 I915_WRITE(GTIMR, 0xffffffff);
2037 I915_WRITE(GTIER, 0x0);
2038 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002039
2040 I915_WRITE(SDEIMR, 0xffffffff);
2041 I915_WRITE(SDEIER, 0x0);
2042 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002043}
2044
Chris Wilsonc2798b12012-04-22 21:13:57 +01002045static void i8xx_irq_preinstall(struct drm_device * dev)
2046{
2047 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2048 int pipe;
2049
2050 atomic_set(&dev_priv->irq_received, 0);
2051
2052 for_each_pipe(pipe)
2053 I915_WRITE(PIPESTAT(pipe), 0);
2054 I915_WRITE16(IMR, 0xffff);
2055 I915_WRITE16(IER, 0x0);
2056 POSTING_READ16(IER);
2057}
2058
2059static int i8xx_irq_postinstall(struct drm_device *dev)
2060{
2061 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2062
Chris Wilsonc2798b12012-04-22 21:13:57 +01002063 dev_priv->pipestat[0] = 0;
2064 dev_priv->pipestat[1] = 0;
2065
2066 I915_WRITE16(EMR,
2067 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2068
2069 /* Unmask the interrupts that we always want on. */
2070 dev_priv->irq_mask =
2071 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2072 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2073 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2074 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2075 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2076 I915_WRITE16(IMR, dev_priv->irq_mask);
2077
2078 I915_WRITE16(IER,
2079 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2080 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2081 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2082 I915_USER_INTERRUPT);
2083 POSTING_READ16(IER);
2084
2085 return 0;
2086}
2087
2088static irqreturn_t i8xx_irq_handler(DRM_IRQ_ARGS)
2089{
2090 struct drm_device *dev = (struct drm_device *) arg;
2091 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002092 u16 iir, new_iir;
2093 u32 pipe_stats[2];
2094 unsigned long irqflags;
2095 int irq_received;
2096 int pipe;
2097 u16 flip_mask =
2098 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2099 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2100
2101 atomic_inc(&dev_priv->irq_received);
2102
2103 iir = I915_READ16(IIR);
2104 if (iir == 0)
2105 return IRQ_NONE;
2106
2107 while (iir & ~flip_mask) {
2108 /* Can't rely on pipestat interrupt bit in iir as it might
2109 * have been cleared after the pipestat interrupt was received.
2110 * It doesn't set the bit in iir again, but it still produces
2111 * interrupts (for non-MSI).
2112 */
2113 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2114 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2115 i915_handle_error(dev, false);
2116
2117 for_each_pipe(pipe) {
2118 int reg = PIPESTAT(pipe);
2119 pipe_stats[pipe] = I915_READ(reg);
2120
2121 /*
2122 * Clear the PIPE*STAT regs before the IIR
2123 */
2124 if (pipe_stats[pipe] & 0x8000ffff) {
2125 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2126 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2127 pipe_name(pipe));
2128 I915_WRITE(reg, pipe_stats[pipe]);
2129 irq_received = 1;
2130 }
2131 }
2132 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2133
2134 I915_WRITE16(IIR, iir & ~flip_mask);
2135 new_iir = I915_READ16(IIR); /* Flush posted writes */
2136
Daniel Vetterd05c6172012-04-26 23:28:09 +02002137 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002138
2139 if (iir & I915_USER_INTERRUPT)
2140 notify_ring(dev, &dev_priv->ring[RCS]);
2141
2142 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2143 drm_handle_vblank(dev, 0)) {
2144 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2145 intel_prepare_page_flip(dev, 0);
2146 intel_finish_page_flip(dev, 0);
2147 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2148 }
2149 }
2150
2151 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2152 drm_handle_vblank(dev, 1)) {
2153 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2154 intel_prepare_page_flip(dev, 1);
2155 intel_finish_page_flip(dev, 1);
2156 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2157 }
2158 }
2159
2160 iir = new_iir;
2161 }
2162
2163 return IRQ_HANDLED;
2164}
2165
2166static void i8xx_irq_uninstall(struct drm_device * dev)
2167{
2168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2169 int pipe;
2170
Chris Wilsonc2798b12012-04-22 21:13:57 +01002171 for_each_pipe(pipe) {
2172 /* Clear enable bits; then clear status bits */
2173 I915_WRITE(PIPESTAT(pipe), 0);
2174 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2175 }
2176 I915_WRITE16(IMR, 0xffff);
2177 I915_WRITE16(IER, 0x0);
2178 I915_WRITE16(IIR, I915_READ16(IIR));
2179}
2180
Chris Wilsona266c7d2012-04-24 22:59:44 +01002181static void i915_irq_preinstall(struct drm_device * dev)
2182{
2183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2184 int pipe;
2185
2186 atomic_set(&dev_priv->irq_received, 0);
2187
2188 if (I915_HAS_HOTPLUG(dev)) {
2189 I915_WRITE(PORT_HOTPLUG_EN, 0);
2190 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2191 }
2192
Chris Wilson00d98eb2012-04-24 22:59:48 +01002193 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002194 for_each_pipe(pipe)
2195 I915_WRITE(PIPESTAT(pipe), 0);
2196 I915_WRITE(IMR, 0xffffffff);
2197 I915_WRITE(IER, 0x0);
2198 POSTING_READ(IER);
2199}
2200
2201static int i915_irq_postinstall(struct drm_device *dev)
2202{
2203 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002204 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002205
Chris Wilsona266c7d2012-04-24 22:59:44 +01002206 dev_priv->pipestat[0] = 0;
2207 dev_priv->pipestat[1] = 0;
2208
Chris Wilson38bde182012-04-24 22:59:50 +01002209 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2210
2211 /* Unmask the interrupts that we always want on. */
2212 dev_priv->irq_mask =
2213 ~(I915_ASLE_INTERRUPT |
2214 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2215 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2216 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2217 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2218 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2219
2220 enable_mask =
2221 I915_ASLE_INTERRUPT |
2222 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2223 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2224 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2225 I915_USER_INTERRUPT;
2226
Chris Wilsona266c7d2012-04-24 22:59:44 +01002227 if (I915_HAS_HOTPLUG(dev)) {
2228 /* Enable in IER... */
2229 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2230 /* and unmask in IMR */
2231 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2232 }
2233
Chris Wilsona266c7d2012-04-24 22:59:44 +01002234 I915_WRITE(IMR, dev_priv->irq_mask);
2235 I915_WRITE(IER, enable_mask);
2236 POSTING_READ(IER);
2237
2238 if (I915_HAS_HOTPLUG(dev)) {
2239 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2240
Chris Wilsona266c7d2012-04-24 22:59:44 +01002241 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2242 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2243 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2244 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2245 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2246 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002247 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002248 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002249 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002250 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2251 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2252 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002253 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2254 }
2255
2256 /* Ignore TV since it's buggy */
2257
2258 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2259 }
2260
2261 intel_opregion_enable_asle(dev);
2262
2263 return 0;
2264}
2265
2266static irqreturn_t i915_irq_handler(DRM_IRQ_ARGS)
2267{
2268 struct drm_device *dev = (struct drm_device *) arg;
2269 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002270 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002271 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002272 u32 flip_mask =
2273 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2274 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2275 u32 flip[2] = {
2276 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2277 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2278 };
2279 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002280
2281 atomic_inc(&dev_priv->irq_received);
2282
2283 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002284 do {
2285 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002286 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002287
2288 /* Can't rely on pipestat interrupt bit in iir as it might
2289 * have been cleared after the pipestat interrupt was received.
2290 * It doesn't set the bit in iir again, but it still produces
2291 * interrupts (for non-MSI).
2292 */
2293 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2294 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2295 i915_handle_error(dev, false);
2296
2297 for_each_pipe(pipe) {
2298 int reg = PIPESTAT(pipe);
2299 pipe_stats[pipe] = I915_READ(reg);
2300
Chris Wilson38bde182012-04-24 22:59:50 +01002301 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002302 if (pipe_stats[pipe] & 0x8000ffff) {
2303 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2304 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2305 pipe_name(pipe));
2306 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002307 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002308 }
2309 }
2310 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2311
2312 if (!irq_received)
2313 break;
2314
Chris Wilsona266c7d2012-04-24 22:59:44 +01002315 /* Consume port. Then clear IIR or we'll miss events */
2316 if ((I915_HAS_HOTPLUG(dev)) &&
2317 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2318 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2319
2320 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2321 hotplug_status);
2322 if (hotplug_status & dev_priv->hotplug_supported_mask)
2323 queue_work(dev_priv->wq,
2324 &dev_priv->hotplug_work);
2325
2326 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002327 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002328 }
2329
Chris Wilson38bde182012-04-24 22:59:50 +01002330 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002331 new_iir = I915_READ(IIR); /* Flush posted writes */
2332
Chris Wilsona266c7d2012-04-24 22:59:44 +01002333 if (iir & I915_USER_INTERRUPT)
2334 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002335
Chris Wilsona266c7d2012-04-24 22:59:44 +01002336 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002337 int plane = pipe;
2338 if (IS_MOBILE(dev))
2339 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002340 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002341 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002342 if (iir & flip[plane]) {
2343 intel_prepare_page_flip(dev, plane);
2344 intel_finish_page_flip(dev, pipe);
2345 flip_mask &= ~flip[plane];
2346 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002347 }
2348
2349 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2350 blc_event = true;
2351 }
2352
Chris Wilsona266c7d2012-04-24 22:59:44 +01002353 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2354 intel_opregion_asle_intr(dev);
2355
2356 /* With MSI, interrupts are only generated when iir
2357 * transitions from zero to nonzero. If another bit got
2358 * set while we were handling the existing iir bits, then
2359 * we would never get another interrupt.
2360 *
2361 * This is fine on non-MSI as well, as if we hit this path
2362 * we avoid exiting the interrupt handler only to generate
2363 * another one.
2364 *
2365 * Note that for MSI this could cause a stray interrupt report
2366 * if an interrupt landed in the time between writing IIR and
2367 * the posting read. This should be rare enough to never
2368 * trigger the 99% of 100,000 interrupts test for disabling
2369 * stray interrupts.
2370 */
Chris Wilson38bde182012-04-24 22:59:50 +01002371 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002372 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002373 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002374
Daniel Vetterd05c6172012-04-26 23:28:09 +02002375 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002376
Chris Wilsona266c7d2012-04-24 22:59:44 +01002377 return ret;
2378}
2379
2380static void i915_irq_uninstall(struct drm_device * dev)
2381{
2382 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2383 int pipe;
2384
Chris Wilsona266c7d2012-04-24 22:59:44 +01002385 if (I915_HAS_HOTPLUG(dev)) {
2386 I915_WRITE(PORT_HOTPLUG_EN, 0);
2387 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2388 }
2389
Chris Wilson00d98eb2012-04-24 22:59:48 +01002390 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002391 for_each_pipe(pipe) {
2392 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002393 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002394 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2395 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002396 I915_WRITE(IMR, 0xffffffff);
2397 I915_WRITE(IER, 0x0);
2398
Chris Wilsona266c7d2012-04-24 22:59:44 +01002399 I915_WRITE(IIR, I915_READ(IIR));
2400}
2401
2402static void i965_irq_preinstall(struct drm_device * dev)
2403{
2404 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2405 int pipe;
2406
2407 atomic_set(&dev_priv->irq_received, 0);
2408
Chris Wilsonadca4732012-05-11 18:01:31 +01002409 I915_WRITE(PORT_HOTPLUG_EN, 0);
2410 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411
2412 I915_WRITE(HWSTAM, 0xeffe);
2413 for_each_pipe(pipe)
2414 I915_WRITE(PIPESTAT(pipe), 0);
2415 I915_WRITE(IMR, 0xffffffff);
2416 I915_WRITE(IER, 0x0);
2417 POSTING_READ(IER);
2418}
2419
2420static int i965_irq_postinstall(struct drm_device *dev)
2421{
2422 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002423 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002424 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002425 u32 error_mask;
2426
Chris Wilsona266c7d2012-04-24 22:59:44 +01002427 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002428 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002429 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002430 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2431 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2432 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2433 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2434 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2435
2436 enable_mask = ~dev_priv->irq_mask;
2437 enable_mask |= I915_USER_INTERRUPT;
2438
2439 if (IS_G4X(dev))
2440 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002441
2442 dev_priv->pipestat[0] = 0;
2443 dev_priv->pipestat[1] = 0;
2444
Chris Wilsona266c7d2012-04-24 22:59:44 +01002445 /*
2446 * Enable some error detection, note the instruction error mask
2447 * bit is reserved, so we leave it masked.
2448 */
2449 if (IS_G4X(dev)) {
2450 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2451 GM45_ERROR_MEM_PRIV |
2452 GM45_ERROR_CP_PRIV |
2453 I915_ERROR_MEMORY_REFRESH);
2454 } else {
2455 error_mask = ~(I915_ERROR_PAGE_TABLE |
2456 I915_ERROR_MEMORY_REFRESH);
2457 }
2458 I915_WRITE(EMR, error_mask);
2459
2460 I915_WRITE(IMR, dev_priv->irq_mask);
2461 I915_WRITE(IER, enable_mask);
2462 POSTING_READ(IER);
2463
Chris Wilsonadca4732012-05-11 18:01:31 +01002464 /* Note HDMI and DP share hotplug bits */
2465 hotplug_en = 0;
2466 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2467 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2468 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2469 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2470 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2471 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002472 if (IS_G4X(dev)) {
2473 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2474 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2475 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2476 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2477 } else {
2478 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2479 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2480 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2481 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2482 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002483 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2484 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002485
Chris Wilsonadca4732012-05-11 18:01:31 +01002486 /* Programming the CRT detection parameters tends
2487 to generate a spurious hotplug event about three
2488 seconds later. So just do it once.
2489 */
2490 if (IS_G4X(dev))
2491 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2492 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002493 }
2494
Chris Wilsonadca4732012-05-11 18:01:31 +01002495 /* Ignore TV since it's buggy */
2496
2497 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2498
Chris Wilsona266c7d2012-04-24 22:59:44 +01002499 intel_opregion_enable_asle(dev);
2500
2501 return 0;
2502}
2503
2504static irqreturn_t i965_irq_handler(DRM_IRQ_ARGS)
2505{
2506 struct drm_device *dev = (struct drm_device *) arg;
2507 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002508 u32 iir, new_iir;
2509 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002510 unsigned long irqflags;
2511 int irq_received;
2512 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002513
2514 atomic_inc(&dev_priv->irq_received);
2515
2516 iir = I915_READ(IIR);
2517
Chris Wilsona266c7d2012-04-24 22:59:44 +01002518 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002519 bool blc_event = false;
2520
Chris Wilsona266c7d2012-04-24 22:59:44 +01002521 irq_received = iir != 0;
2522
2523 /* Can't rely on pipestat interrupt bit in iir as it might
2524 * have been cleared after the pipestat interrupt was received.
2525 * It doesn't set the bit in iir again, but it still produces
2526 * interrupts (for non-MSI).
2527 */
2528 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2529 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2530 i915_handle_error(dev, false);
2531
2532 for_each_pipe(pipe) {
2533 int reg = PIPESTAT(pipe);
2534 pipe_stats[pipe] = I915_READ(reg);
2535
2536 /*
2537 * Clear the PIPE*STAT regs before the IIR
2538 */
2539 if (pipe_stats[pipe] & 0x8000ffff) {
2540 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2541 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2542 pipe_name(pipe));
2543 I915_WRITE(reg, pipe_stats[pipe]);
2544 irq_received = 1;
2545 }
2546 }
2547 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2548
2549 if (!irq_received)
2550 break;
2551
2552 ret = IRQ_HANDLED;
2553
2554 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002555 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002556 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2557
2558 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2559 hotplug_status);
2560 if (hotplug_status & dev_priv->hotplug_supported_mask)
2561 queue_work(dev_priv->wq,
2562 &dev_priv->hotplug_work);
2563
2564 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2565 I915_READ(PORT_HOTPLUG_STAT);
2566 }
2567
2568 I915_WRITE(IIR, iir);
2569 new_iir = I915_READ(IIR); /* Flush posted writes */
2570
Chris Wilsona266c7d2012-04-24 22:59:44 +01002571 if (iir & I915_USER_INTERRUPT)
2572 notify_ring(dev, &dev_priv->ring[RCS]);
2573 if (iir & I915_BSD_USER_INTERRUPT)
2574 notify_ring(dev, &dev_priv->ring[VCS]);
2575
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002576 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002577 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002578
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002579 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002580 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002581
2582 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002583 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002584 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002585 i915_pageflip_stall_check(dev, pipe);
2586 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002587 }
2588
2589 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2590 blc_event = true;
2591 }
2592
2593
2594 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2595 intel_opregion_asle_intr(dev);
2596
2597 /* With MSI, interrupts are only generated when iir
2598 * transitions from zero to nonzero. If another bit got
2599 * set while we were handling the existing iir bits, then
2600 * we would never get another interrupt.
2601 *
2602 * This is fine on non-MSI as well, as if we hit this path
2603 * we avoid exiting the interrupt handler only to generate
2604 * another one.
2605 *
2606 * Note that for MSI this could cause a stray interrupt report
2607 * if an interrupt landed in the time between writing IIR and
2608 * the posting read. This should be rare enough to never
2609 * trigger the 99% of 100,000 interrupts test for disabling
2610 * stray interrupts.
2611 */
2612 iir = new_iir;
2613 }
2614
Daniel Vetterd05c6172012-04-26 23:28:09 +02002615 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002616
Chris Wilsona266c7d2012-04-24 22:59:44 +01002617 return ret;
2618}
2619
2620static void i965_irq_uninstall(struct drm_device * dev)
2621{
2622 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2623 int pipe;
2624
2625 if (!dev_priv)
2626 return;
2627
Chris Wilsonadca4732012-05-11 18:01:31 +01002628 I915_WRITE(PORT_HOTPLUG_EN, 0);
2629 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002630
2631 I915_WRITE(HWSTAM, 0xffffffff);
2632 for_each_pipe(pipe)
2633 I915_WRITE(PIPESTAT(pipe), 0);
2634 I915_WRITE(IMR, 0xffffffff);
2635 I915_WRITE(IER, 0x0);
2636
2637 for_each_pipe(pipe)
2638 I915_WRITE(PIPESTAT(pipe),
2639 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2640 I915_WRITE(IIR, I915_READ(IIR));
2641}
2642
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002643void intel_irq_init(struct drm_device *dev)
2644{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002645 struct drm_i915_private *dev_priv = dev->dev_private;
2646
2647 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2648 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
2649 INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
2650
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002651 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2652 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002653 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002654 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2655 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2656 }
2657
Keith Packardc3613de2011-08-12 17:05:54 -07002658 if (drm_core_check_feature(dev, DRIVER_MODESET))
2659 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2660 else
2661 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002662 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2663
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002664 if (IS_VALLEYVIEW(dev)) {
2665 dev->driver->irq_handler = valleyview_irq_handler;
2666 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2667 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2668 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2669 dev->driver->enable_vblank = valleyview_enable_vblank;
2670 dev->driver->disable_vblank = valleyview_disable_vblank;
2671 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002672 /* Share pre & uninstall handlers with ILK/SNB */
2673 dev->driver->irq_handler = ivybridge_irq_handler;
2674 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2675 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2676 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2677 dev->driver->enable_vblank = ivybridge_enable_vblank;
2678 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002679 } else if (IS_HASWELL(dev)) {
2680 /* Share interrupts handling with IVB */
2681 dev->driver->irq_handler = ivybridge_irq_handler;
2682 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2683 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2684 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2685 dev->driver->enable_vblank = ivybridge_enable_vblank;
2686 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002687 } else if (HAS_PCH_SPLIT(dev)) {
2688 dev->driver->irq_handler = ironlake_irq_handler;
2689 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2690 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2691 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2692 dev->driver->enable_vblank = ironlake_enable_vblank;
2693 dev->driver->disable_vblank = ironlake_disable_vblank;
2694 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002695 if (INTEL_INFO(dev)->gen == 2) {
2696 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2697 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2698 dev->driver->irq_handler = i8xx_irq_handler;
2699 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002700 } else if (INTEL_INFO(dev)->gen == 3) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002701 /* IIR "flip pending" means done if this bit is set */
2702 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
2703
Chris Wilsona266c7d2012-04-24 22:59:44 +01002704 dev->driver->irq_preinstall = i915_irq_preinstall;
2705 dev->driver->irq_postinstall = i915_irq_postinstall;
2706 dev->driver->irq_uninstall = i915_irq_uninstall;
2707 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002708 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002709 dev->driver->irq_preinstall = i965_irq_preinstall;
2710 dev->driver->irq_postinstall = i965_irq_postinstall;
2711 dev->driver->irq_uninstall = i965_irq_uninstall;
2712 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002713 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002714 dev->driver->enable_vblank = i915_enable_vblank;
2715 dev->driver->disable_vblank = i915_disable_vblank;
2716 }
2717}