blob: b0aa6a4784c481a311bfab64fc00fd8a5fe13461 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100105
Dave Airlie0e32b392014-05-02 14:02:48 +1000106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116} intel_range_t;
117
118typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 int dot_limit;
120 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121} intel_p2_t;
122
Ma Lingd4906092009-03-18 20:13:27 +0800123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Daniel Vetterd2acd212012-10-20 20:57:43 +0200129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
Chris Wilson021357a2010-09-07 20:54:59 +0100139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
Chris Wilson8b99e682010-10-13 09:59:17 +0100142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100147}
148
Daniel Vetter5d536e22013-07-06 12:52:06 +0200149static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200151 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200152 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200164 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200165 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
Keith Packarde4b36692009-06-05 19:22:17 -0700175static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200177 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200178 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
Eric Anholt273e27c2011-03-30 13:01:10 -0700187
Keith Packarde4b36692009-06-05 19:22:17 -0700188static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Eric Anholt273e27c2011-03-30 13:01:10 -0700214
Keith Packarde4b36692009-06-05 19:22:17 -0700215static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800227 },
Keith Packarde4b36692009-06-05 19:22:17 -0700228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800254 },
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800268 },
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500286static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700297};
298
Eric Anholt273e27c2011-03-30 13:01:10 -0700299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800368};
369
Ville Syrjälädc730512013-09-24 21:26:30 +0300370static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300382 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700384};
385
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200394 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300410}
411
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
Damien Lespiau40935612014-10-29 11:16:59 +0000415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300417 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300418 struct intel_encoder *encoder;
419
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000446 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300448 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100452 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000453 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000458 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200463 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800464 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800465
466 return limit;
467}
468
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800470{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300471 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800472 const intel_limit_t *limit;
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100475 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800477 else
Keith Packarde4b36692009-06-05 19:22:17 -0700478 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800486
487 return limit;
488}
489
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800491{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 const intel_limit_t *limit;
494
Eric Anholtbad720f2009-10-22 16:11:14 -0700495 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800497 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800498 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800502 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700506 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300507 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200518 else
519 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 }
521 return limit;
522}
523
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800526{
Shaohua Li21778322009-02-23 15:19:16 +0800527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800533}
534
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800541{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200542 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800548}
549
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
Chris Wilson1b894b52010-12-14 20:04:54 +0000567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400592 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
599 return true;
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300607 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int err = target;
610
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200642 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ma Lingd4906092009-03-18 20:13:27 +0800663static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300668 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 intel_clock_t clock;
670 int err = target;
671
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 /*
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
677 */
678 if (intel_is_dual_link_lvds(dev))
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
689 memset(best_clock, 0, sizeof(*best_clock));
690
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
701 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
704 continue;
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
Ma Lingd4906092009-03-18 20:13:27 +0800722static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800726{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300727 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800728 intel_clock_t clock;
729 int max_n;
730 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800733 found = false;
734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100736 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200760 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
Imre Deak24be4e42015-03-17 11:40:04 +0200789 if (WARN_ON_ONCE(!target_freq))
790 return false;
791
Imre Deakd5dd62b2015-03-17 11:40:03 +0200792 *error_ppm = div_u64(1000000ULL *
793 abs(target_freq - calculated_clock->dot),
794 target_freq);
795 /*
796 * Prefer a better P value over a better (smaller) error if the error
797 * is small. Ensure this preference for future configurations too by
798 * setting the error to 0.
799 */
800 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
801 *error_ppm = 0;
802
803 return true;
804 }
805
806 return *error_ppm + 10 < best_error_ppm;
807}
808
Zhenyu Wang2c072452009-06-05 15:38:42 +0800809static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300810vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200811 int target, int refclk, intel_clock_t *match_clock,
812 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700813{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300814 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300815 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300816 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300817 /* min update 19.2 MHz */
818 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300819 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700820
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300821 target *= 5; /* fast clock */
822
823 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700824
825 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300826 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300827 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300828 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300829 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300830 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700831 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300832 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200833 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300834
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300835 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
836 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300837
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300838 vlv_clock(refclk, &clock);
839
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300840 if (!intel_PLL_is_valid(dev, limit,
841 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300842 continue;
843
Imre Deakd5dd62b2015-03-17 11:40:03 +0200844 if (!vlv_PLL_is_optimal(dev, target,
845 &clock,
846 best_clock,
847 bestppm, &ppm))
848 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300849
Imre Deakd5dd62b2015-03-17 11:40:03 +0200850 *best_clock = clock;
851 bestppm = ppm;
852 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700853 }
854 }
855 }
856 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700857
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300858 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700859}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700860
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300861static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300862chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300863 int target, int refclk, intel_clock_t *match_clock,
864 intel_clock_t *best_clock)
865{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300866 struct drm_device *dev = crtc->base.dev;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300867 intel_clock_t clock;
868 uint64_t m2;
869 int found = false;
870
871 memset(best_clock, 0, sizeof(*best_clock));
872
873 /*
874 * Based on hardware doc, the n always set to 1, and m1 always
875 * set to 2. If requires to support 200Mhz refclk, we need to
876 * revisit this because n may not 1 anymore.
877 */
878 clock.n = 1, clock.m1 = 2;
879 target *= 5; /* fast clock */
880
881 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
882 for (clock.p2 = limit->p2.p2_fast;
883 clock.p2 >= limit->p2.p2_slow;
884 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
885
886 clock.p = clock.p1 * clock.p2;
887
888 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
889 clock.n) << 22, refclk * clock.m1);
890
891 if (m2 > INT_MAX/clock.m1)
892 continue;
893
894 clock.m2 = m2;
895
896 chv_clock(refclk, &clock);
897
898 if (!intel_PLL_is_valid(dev, limit, &clock))
899 continue;
900
901 /* based on hardware requirement, prefer bigger p
902 */
903 if (clock.p > best_clock->p) {
904 *best_clock = clock;
905 found = true;
906 }
907 }
908 }
909
910 return found;
911}
912
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300913bool intel_crtc_active(struct drm_crtc *crtc)
914{
915 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
916
917 /* Be paranoid as we can arrive here with only partial
918 * state retrieved from the hardware during setup.
919 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100920 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300921 * as Haswell has gained clock readout/fastboot support.
922 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000923 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300924 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700925 *
926 * FIXME: The intel_crtc->active here should be switched to
927 * crtc->state->active once we have proper CRTC states wired up
928 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300929 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700930 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200931 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300932}
933
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200934enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
935 enum pipe pipe)
936{
937 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
938 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
939
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200940 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200941}
942
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300943static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
944{
945 struct drm_i915_private *dev_priv = dev->dev_private;
946 u32 reg = PIPEDSL(pipe);
947 u32 line1, line2;
948 u32 line_mask;
949
950 if (IS_GEN2(dev))
951 line_mask = DSL_LINEMASK_GEN2;
952 else
953 line_mask = DSL_LINEMASK_GEN3;
954
955 line1 = I915_READ(reg) & line_mask;
956 mdelay(5);
957 line2 = I915_READ(reg) & line_mask;
958
959 return line1 == line2;
960}
961
Keith Packardab7ad7f2010-10-03 00:33:06 -0700962/*
963 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300964 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700965 *
966 * After disabling a pipe, we can't wait for vblank in the usual way,
967 * spinning on the vblank interrupt status bit, since we won't actually
968 * see an interrupt when the pipe is disabled.
969 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700970 * On Gen4 and above:
971 * wait for the pipe register state bit to turn off
972 *
973 * Otherwise:
974 * wait for the display line value to settle (it usually
975 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100976 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700977 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300978static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300980 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700981 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200982 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300983 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700984
Keith Packardab7ad7f2010-10-03 00:33:06 -0700985 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200986 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700987
Keith Packardab7ad7f2010-10-03 00:33:06 -0700988 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100989 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
990 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200991 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700992 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -0700993 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300994 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200995 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700996 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800997}
998
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000999/*
1000 * ibx_digital_port_connected - is the specified port connected?
1001 * @dev_priv: i915 private structure
1002 * @port: the port to test
1003 *
1004 * Returns true if @port is connected, false otherwise.
1005 */
1006bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1007 struct intel_digital_port *port)
1008{
1009 u32 bit;
1010
Damien Lespiauc36346e2012-12-13 16:09:03 +00001011 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001012 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001013 case PORT_B:
1014 bit = SDE_PORTB_HOTPLUG;
1015 break;
1016 case PORT_C:
1017 bit = SDE_PORTC_HOTPLUG;
1018 break;
1019 case PORT_D:
1020 bit = SDE_PORTD_HOTPLUG;
1021 break;
1022 default:
1023 return true;
1024 }
1025 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001026 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001027 case PORT_B:
1028 bit = SDE_PORTB_HOTPLUG_CPT;
1029 break;
1030 case PORT_C:
1031 bit = SDE_PORTC_HOTPLUG_CPT;
1032 break;
1033 case PORT_D:
1034 bit = SDE_PORTD_HOTPLUG_CPT;
1035 break;
1036 default:
1037 return true;
1038 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001039 }
1040
1041 return I915_READ(SDEISR) & bit;
1042}
1043
Jesse Barnesb24e7172011-01-04 15:09:30 -08001044static const char *state_string(bool enabled)
1045{
1046 return enabled ? "on" : "off";
1047}
1048
1049/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001050void assert_pll(struct drm_i915_private *dev_priv,
1051 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001052{
1053 int reg;
1054 u32 val;
1055 bool cur_state;
1056
1057 reg = DPLL(pipe);
1058 val = I915_READ(reg);
1059 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001060 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001061 "PLL state assertion failure (expected %s, current %s)\n",
1062 state_string(state), state_string(cur_state));
1063}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001064
Jani Nikula23538ef2013-08-27 15:12:22 +03001065/* XXX: the dsi pll is shared between MIPI DSI ports */
1066static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1067{
1068 u32 val;
1069 bool cur_state;
1070
1071 mutex_lock(&dev_priv->dpio_lock);
1072 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1073 mutex_unlock(&dev_priv->dpio_lock);
1074
1075 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001076 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001077 "DSI PLL state assertion failure (expected %s, current %s)\n",
1078 state_string(state), state_string(cur_state));
1079}
1080#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1081#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1082
Daniel Vetter55607e82013-06-16 21:42:39 +02001083struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001084intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001085{
Daniel Vettere2b78262013-06-07 23:10:03 +02001086 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1087
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001088 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001089 return NULL;
1090
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001091 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001092}
1093
Jesse Barnesb24e7172011-01-04 15:09:30 -08001094/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001095void assert_shared_dpll(struct drm_i915_private *dev_priv,
1096 struct intel_shared_dpll *pll,
1097 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001098{
Jesse Barnes040484a2011-01-03 12:14:26 -08001099 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001100 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001101
Chris Wilson92b27b02012-05-20 18:10:50 +01001102 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001103 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001104 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001105
Daniel Vetter53589012013-06-05 13:34:16 +02001106 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001107 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001108 "%s assertion failure (expected %s, current %s)\n",
1109 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001110}
Jesse Barnes040484a2011-01-03 12:14:26 -08001111
1112static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1113 enum pipe pipe, bool state)
1114{
1115 int reg;
1116 u32 val;
1117 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001118 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1119 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001120
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001121 if (HAS_DDI(dev_priv->dev)) {
1122 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001123 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001124 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001125 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001126 } else {
1127 reg = FDI_TX_CTL(pipe);
1128 val = I915_READ(reg);
1129 cur_state = !!(val & FDI_TX_ENABLE);
1130 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001131 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001132 "FDI TX state assertion failure (expected %s, current %s)\n",
1133 state_string(state), state_string(cur_state));
1134}
1135#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1136#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1137
1138static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1139 enum pipe pipe, bool state)
1140{
1141 int reg;
1142 u32 val;
1143 bool cur_state;
1144
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001145 reg = FDI_RX_CTL(pipe);
1146 val = I915_READ(reg);
1147 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001148 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001149 "FDI RX state assertion failure (expected %s, current %s)\n",
1150 state_string(state), state_string(cur_state));
1151}
1152#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1153#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1154
1155static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1156 enum pipe pipe)
1157{
1158 int reg;
1159 u32 val;
1160
1161 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001162 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 return;
1164
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001165 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001166 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001167 return;
1168
Jesse Barnes040484a2011-01-03 12:14:26 -08001169 reg = FDI_TX_CTL(pipe);
1170 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001171 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001172}
1173
Daniel Vetter55607e82013-06-16 21:42:39 +02001174void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1175 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001176{
1177 int reg;
1178 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001179 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001180
1181 reg = FDI_RX_CTL(pipe);
1182 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001183 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001184 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001185 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1186 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001187}
1188
Daniel Vetterb680c372014-09-19 18:27:27 +02001189void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1190 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001191{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001192 struct drm_device *dev = dev_priv->dev;
1193 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001194 u32 val;
1195 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001196 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001197
Jani Nikulabedd4db2014-08-22 15:04:13 +03001198 if (WARN_ON(HAS_DDI(dev)))
1199 return;
1200
1201 if (HAS_PCH_SPLIT(dev)) {
1202 u32 port_sel;
1203
Jesse Barnesea0760c2011-01-04 15:09:32 -08001204 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001205 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1206
1207 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1208 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1209 panel_pipe = PIPE_B;
1210 /* XXX: else fix for eDP */
1211 } else if (IS_VALLEYVIEW(dev)) {
1212 /* presumably write lock depends on pipe, not port select */
1213 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1214 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001215 } else {
1216 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001217 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1218 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001219 }
1220
1221 val = I915_READ(pp_reg);
1222 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001223 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001224 locked = false;
1225
Rob Clarke2c719b2014-12-15 13:56:32 -05001226 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001227 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001228 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229}
1230
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001231static void assert_cursor(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, bool state)
1233{
1234 struct drm_device *dev = dev_priv->dev;
1235 bool cur_state;
1236
Paulo Zanonid9d82082014-02-27 16:30:56 -03001237 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001238 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001239 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001240 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001241
Rob Clarke2c719b2014-12-15 13:56:32 -05001242 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001243 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1244 pipe_name(pipe), state_string(state), state_string(cur_state));
1245}
1246#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1247#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1248
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001249void assert_pipe(struct drm_i915_private *dev_priv,
1250 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001251{
1252 int reg;
1253 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001254 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001255 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1256 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001257
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001258 /* if we need the pipe quirk it must be always on */
1259 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1260 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001261 state = true;
1262
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001263 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001264 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001265 cur_state = false;
1266 } else {
1267 reg = PIPECONF(cpu_transcoder);
1268 val = I915_READ(reg);
1269 cur_state = !!(val & PIPECONF_ENABLE);
1270 }
1271
Rob Clarke2c719b2014-12-15 13:56:32 -05001272 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001273 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001274 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001275}
1276
Chris Wilson931872f2012-01-16 23:01:13 +00001277static void assert_plane(struct drm_i915_private *dev_priv,
1278 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001279{
1280 int reg;
1281 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001282 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001283
1284 reg = DSPCNTR(plane);
1285 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001286 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001287 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001288 "plane %c assertion failure (expected %s, current %s)\n",
1289 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001290}
1291
Chris Wilson931872f2012-01-16 23:01:13 +00001292#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1293#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1294
Jesse Barnesb24e7172011-01-04 15:09:30 -08001295static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1296 enum pipe pipe)
1297{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001298 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299 int reg, i;
1300 u32 val;
1301 int cur_pipe;
1302
Ville Syrjälä653e1022013-06-04 13:49:05 +03001303 /* Primary planes are fixed to pipes on gen4+ */
1304 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001305 reg = DSPCNTR(pipe);
1306 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001307 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001308 "plane %c assertion failure, should be disabled but not\n",
1309 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001310 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001311 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001312
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001314 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001315 reg = DSPCNTR(i);
1316 val = I915_READ(reg);
1317 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1318 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001319 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001320 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1321 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001322 }
1323}
1324
Jesse Barnes19332d72013-03-28 09:55:38 -07001325static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1326 enum pipe pipe)
1327{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001328 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001329 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001330 u32 val;
1331
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001332 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001333 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001334 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001335 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001336 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1337 sprite, pipe_name(pipe));
1338 }
1339 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001340 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001341 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001342 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001343 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001344 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001345 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001346 }
1347 } else if (INTEL_INFO(dev)->gen >= 7) {
1348 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001349 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001350 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001351 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001352 plane_name(pipe), pipe_name(pipe));
1353 } else if (INTEL_INFO(dev)->gen >= 5) {
1354 reg = DVSCNTR(pipe);
1355 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001356 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001357 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1358 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001359 }
1360}
1361
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001362static void assert_vblank_disabled(struct drm_crtc *crtc)
1363{
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001365 drm_crtc_vblank_put(crtc);
1366}
1367
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001368static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001369{
1370 u32 val;
1371 bool enabled;
1372
Rob Clarke2c719b2014-12-15 13:56:32 -05001373 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001374
Jesse Barnes92f25842011-01-04 15:09:34 -08001375 val = I915_READ(PCH_DREF_CONTROL);
1376 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1377 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001378 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001379}
1380
Daniel Vetterab9412b2013-05-03 11:49:46 +02001381static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1382 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001383{
1384 int reg;
1385 u32 val;
1386 bool enabled;
1387
Daniel Vetterab9412b2013-05-03 11:49:46 +02001388 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 val = I915_READ(reg);
1390 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001391 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001392 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1393 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001394}
1395
Keith Packard4e634382011-08-06 10:39:45 -07001396static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1397 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001398{
1399 if ((val & DP_PORT_EN) == 0)
1400 return false;
1401
1402 if (HAS_PCH_CPT(dev_priv->dev)) {
1403 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1404 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1405 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1406 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001407 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1408 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1409 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001410 } else {
1411 if ((val & DP_PIPE_MASK) != (pipe << 30))
1412 return false;
1413 }
1414 return true;
1415}
1416
Keith Packard1519b992011-08-06 10:35:34 -07001417static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1418 enum pipe pipe, u32 val)
1419{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001420 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001421 return false;
1422
1423 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001424 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001425 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001426 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1427 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1428 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001429 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001430 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001431 return false;
1432 }
1433 return true;
1434}
1435
1436static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1437 enum pipe pipe, u32 val)
1438{
1439 if ((val & LVDS_PORT_EN) == 0)
1440 return false;
1441
1442 if (HAS_PCH_CPT(dev_priv->dev)) {
1443 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1444 return false;
1445 } else {
1446 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1447 return false;
1448 }
1449 return true;
1450}
1451
1452static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1453 enum pipe pipe, u32 val)
1454{
1455 if ((val & ADPA_DAC_ENABLE) == 0)
1456 return false;
1457 if (HAS_PCH_CPT(dev_priv->dev)) {
1458 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1459 return false;
1460 } else {
1461 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1462 return false;
1463 }
1464 return true;
1465}
1466
Jesse Barnes291906f2011-02-02 12:28:03 -08001467static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001468 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001469{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001470 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001471 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001472 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001473 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001474
Rob Clarke2c719b2014-12-15 13:56:32 -05001475 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001476 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001477 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001478}
1479
1480static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1481 enum pipe pipe, int reg)
1482{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001483 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001484 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001485 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001486 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001487
Rob Clarke2c719b2014-12-15 13:56:32 -05001488 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001489 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001490 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001491}
1492
1493static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1494 enum pipe pipe)
1495{
1496 int reg;
1497 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001498
Keith Packardf0575e92011-07-25 22:12:43 -07001499 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1500 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1501 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001502
1503 reg = PCH_ADPA;
1504 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001505 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001506 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001507 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001508
1509 reg = PCH_LVDS;
1510 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001511 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001512 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001513 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001514
Paulo Zanonie2debe92013-02-18 19:00:27 -03001515 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1516 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1517 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001518}
1519
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001520static void intel_init_dpio(struct drm_device *dev)
1521{
1522 struct drm_i915_private *dev_priv = dev->dev_private;
1523
1524 if (!IS_VALLEYVIEW(dev))
1525 return;
1526
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001527 /*
1528 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1529 * CHV x1 PHY (DP/HDMI D)
1530 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1531 */
1532 if (IS_CHERRYVIEW(dev)) {
1533 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1534 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1535 } else {
1536 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1537 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001538}
1539
Ville Syrjäläd288f652014-10-28 13:20:22 +02001540static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001541 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001542{
Daniel Vetter426115c2013-07-11 22:13:42 +02001543 struct drm_device *dev = crtc->base.dev;
1544 struct drm_i915_private *dev_priv = dev->dev_private;
1545 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001546 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001547
Daniel Vetter426115c2013-07-11 22:13:42 +02001548 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001549
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001550 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001551 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1552
1553 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001554 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001555 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001556
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 I915_WRITE(reg, dpll);
1558 POSTING_READ(reg);
1559 udelay(150);
1560
1561 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1562 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1563
Ville Syrjäläd288f652014-10-28 13:20:22 +02001564 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001565 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001566
1567 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001568 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001569 POSTING_READ(reg);
1570 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001572 POSTING_READ(reg);
1573 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001574 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001575 POSTING_READ(reg);
1576 udelay(150); /* wait for warmup */
1577}
1578
Ville Syrjäläd288f652014-10-28 13:20:22 +02001579static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001580 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001581{
1582 struct drm_device *dev = crtc->base.dev;
1583 struct drm_i915_private *dev_priv = dev->dev_private;
1584 int pipe = crtc->pipe;
1585 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001586 u32 tmp;
1587
1588 assert_pipe_disabled(dev_priv, crtc->pipe);
1589
1590 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1591
1592 mutex_lock(&dev_priv->dpio_lock);
1593
1594 /* Enable back the 10bit clock to display controller */
1595 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1596 tmp |= DPIO_DCLKP_EN;
1597 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1598
1599 /*
1600 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1601 */
1602 udelay(1);
1603
1604 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001605 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001606
1607 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001608 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001609 DRM_ERROR("PLL %d failed to lock\n", pipe);
1610
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001611 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001612 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001613 POSTING_READ(DPLL_MD(pipe));
1614
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001615 mutex_unlock(&dev_priv->dpio_lock);
1616}
1617
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001618static int intel_num_dvo_pipes(struct drm_device *dev)
1619{
1620 struct intel_crtc *crtc;
1621 int count = 0;
1622
1623 for_each_intel_crtc(dev, crtc)
1624 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001625 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001626
1627 return count;
1628}
1629
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001630static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001631{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001632 struct drm_device *dev = crtc->base.dev;
1633 struct drm_i915_private *dev_priv = dev->dev_private;
1634 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001635 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001636
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001637 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001638
1639 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001640 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001641
1642 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001643 if (IS_MOBILE(dev) && !IS_I830(dev))
1644 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001645
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001646 /* Enable DVO 2x clock on both PLLs if necessary */
1647 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1648 /*
1649 * It appears to be important that we don't enable this
1650 * for the current pipe before otherwise configuring the
1651 * PLL. No idea how this should be handled if multiple
1652 * DVO outputs are enabled simultaneosly.
1653 */
1654 dpll |= DPLL_DVO_2X_MODE;
1655 I915_WRITE(DPLL(!crtc->pipe),
1656 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1657 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001658
1659 /* Wait for the clocks to stabilize. */
1660 POSTING_READ(reg);
1661 udelay(150);
1662
1663 if (INTEL_INFO(dev)->gen >= 4) {
1664 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001665 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001666 } else {
1667 /* The pixel multiplier can only be updated once the
1668 * DPLL is enabled and the clocks are stable.
1669 *
1670 * So write it again.
1671 */
1672 I915_WRITE(reg, dpll);
1673 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001674
1675 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001676 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001677 POSTING_READ(reg);
1678 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001679 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001680 POSTING_READ(reg);
1681 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001682 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001683 POSTING_READ(reg);
1684 udelay(150); /* wait for warmup */
1685}
1686
1687/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001688 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001689 * @dev_priv: i915 private structure
1690 * @pipe: pipe PLL to disable
1691 *
1692 * Disable the PLL for @pipe, making sure the pipe is off first.
1693 *
1694 * Note! This is for pre-ILK only.
1695 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001696static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001698 struct drm_device *dev = crtc->base.dev;
1699 struct drm_i915_private *dev_priv = dev->dev_private;
1700 enum pipe pipe = crtc->pipe;
1701
1702 /* Disable DVO 2x clock on both PLLs if necessary */
1703 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001704 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001705 intel_num_dvo_pipes(dev) == 1) {
1706 I915_WRITE(DPLL(PIPE_B),
1707 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1708 I915_WRITE(DPLL(PIPE_A),
1709 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1710 }
1711
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001712 /* Don't disable pipe or pipe PLLs if needed */
1713 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1714 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001715 return;
1716
1717 /* Make sure the pipe isn't still relying on us */
1718 assert_pipe_disabled(dev_priv, pipe);
1719
Daniel Vetter50b44a42013-06-05 13:34:33 +02001720 I915_WRITE(DPLL(pipe), 0);
1721 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001722}
1723
Jesse Barnesf6071162013-10-01 10:41:38 -07001724static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1725{
1726 u32 val = 0;
1727
1728 /* Make sure the pipe isn't still relying on us */
1729 assert_pipe_disabled(dev_priv, pipe);
1730
Imre Deake5cbfbf2014-01-09 17:08:16 +02001731 /*
1732 * Leave integrated clock source and reference clock enabled for pipe B.
1733 * The latter is needed for VGA hotplug / manual detection.
1734 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001735 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001736 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001737 I915_WRITE(DPLL(pipe), val);
1738 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001739
1740}
1741
1742static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1743{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001744 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001745 u32 val;
1746
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001747 /* Make sure the pipe isn't still relying on us */
1748 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001749
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001750 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001751 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001752 if (pipe != PIPE_A)
1753 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1754 I915_WRITE(DPLL(pipe), val);
1755 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001756
1757 mutex_lock(&dev_priv->dpio_lock);
1758
1759 /* Disable 10bit clock to display controller */
1760 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1761 val &= ~DPIO_DCLKP_EN;
1762 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1763
Ville Syrjälä61407f62014-05-27 16:32:55 +03001764 /* disable left/right clock distribution */
1765 if (pipe != PIPE_B) {
1766 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1767 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1768 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1769 } else {
1770 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1771 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1772 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1773 }
1774
Ville Syrjäläd7520482014-04-09 13:28:59 +03001775 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001776}
1777
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001778void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1779 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001780{
1781 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001782 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001783
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001784 switch (dport->port) {
1785 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001786 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001787 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001788 break;
1789 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001790 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001791 dpll_reg = DPLL(0);
1792 break;
1793 case PORT_D:
1794 port_mask = DPLL_PORTD_READY_MASK;
1795 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001796 break;
1797 default:
1798 BUG();
1799 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001802 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001803 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804}
1805
Daniel Vetterb14b1052014-04-24 23:55:13 +02001806static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1807{
1808 struct drm_device *dev = crtc->base.dev;
1809 struct drm_i915_private *dev_priv = dev->dev_private;
1810 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1811
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001812 if (WARN_ON(pll == NULL))
1813 return;
1814
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001815 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001816 if (pll->active == 0) {
1817 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1818 WARN_ON(pll->on);
1819 assert_shared_dpll_disabled(dev_priv, pll);
1820
1821 pll->mode_set(dev_priv, pll);
1822 }
1823}
1824
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001825/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001826 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001827 * @dev_priv: i915 private structure
1828 * @pipe: pipe PLL to enable
1829 *
1830 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1831 * drives the transcoder clock.
1832 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001833static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001834{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001835 struct drm_device *dev = crtc->base.dev;
1836 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001837 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001838
Daniel Vetter87a875b2013-06-05 13:34:19 +02001839 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001840 return;
1841
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001842 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001843 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001844
Damien Lespiau74dd6922014-07-29 18:06:17 +01001845 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001846 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001847 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001848
Daniel Vettercdbd2312013-06-05 13:34:03 +02001849 if (pll->active++) {
1850 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001851 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001852 return;
1853 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001854 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001855
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001856 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1857
Daniel Vetter46edb022013-06-05 13:34:12 +02001858 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001859 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001860 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001861}
1862
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001863static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001864{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001865 struct drm_device *dev = crtc->base.dev;
1866 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001867 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001868
Jesse Barnes92f25842011-01-04 15:09:34 -08001869 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001870 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001871 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001872 return;
1873
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001874 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001875 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001876
Daniel Vetter46edb022013-06-05 13:34:12 +02001877 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1878 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001879 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001880
Chris Wilson48da64a2012-05-13 20:16:12 +01001881 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001882 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001883 return;
1884 }
1885
Daniel Vettere9d69442013-06-05 13:34:15 +02001886 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001887 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001888 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001889 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001892 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001893 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001894
1895 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001896}
1897
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001898static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1899 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001900{
Daniel Vetter23670b322012-11-01 09:15:30 +01001901 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001902 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001903 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001904 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001905
1906 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001907 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001908
1909 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001910 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001911 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001912
1913 /* FDI must be feeding us bits for PCH ports */
1914 assert_fdi_tx_enabled(dev_priv, pipe);
1915 assert_fdi_rx_enabled(dev_priv, pipe);
1916
Daniel Vetter23670b322012-11-01 09:15:30 +01001917 if (HAS_PCH_CPT(dev)) {
1918 /* Workaround: Set the timing override bit before enabling the
1919 * pch transcoder. */
1920 reg = TRANS_CHICKEN2(pipe);
1921 val = I915_READ(reg);
1922 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1923 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001924 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001925
Daniel Vetterab9412b2013-05-03 11:49:46 +02001926 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001927 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001928 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001929
1930 if (HAS_PCH_IBX(dev_priv->dev)) {
1931 /*
1932 * make the BPC in transcoder be consistent with
1933 * that in pipeconf reg.
1934 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001935 val &= ~PIPECONF_BPC_MASK;
1936 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001937 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001938
1939 val &= ~TRANS_INTERLACE_MASK;
1940 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001941 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001942 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001943 val |= TRANS_LEGACY_INTERLACED_ILK;
1944 else
1945 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001946 else
1947 val |= TRANS_PROGRESSIVE;
1948
Jesse Barnes040484a2011-01-03 12:14:26 -08001949 I915_WRITE(reg, val | TRANS_ENABLE);
1950 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001951 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001952}
1953
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001954static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001955 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001956{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001957 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001958
1959 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001960 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001961
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001962 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001963 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001964 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001965
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001966 /* Workaround: set timing override bit. */
1967 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001968 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001969 I915_WRITE(_TRANSA_CHICKEN2, val);
1970
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001971 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001972 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001973
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001974 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1975 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001976 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001977 else
1978 val |= TRANS_PROGRESSIVE;
1979
Daniel Vetterab9412b2013-05-03 11:49:46 +02001980 I915_WRITE(LPT_TRANSCONF, val);
1981 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001982 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001983}
1984
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001985static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1986 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001987{
Daniel Vetter23670b322012-11-01 09:15:30 +01001988 struct drm_device *dev = dev_priv->dev;
1989 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001990
1991 /* FDI relies on the transcoder */
1992 assert_fdi_tx_disabled(dev_priv, pipe);
1993 assert_fdi_rx_disabled(dev_priv, pipe);
1994
Jesse Barnes291906f2011-02-02 12:28:03 -08001995 /* Ports must be off as well */
1996 assert_pch_ports_disabled(dev_priv, pipe);
1997
Daniel Vetterab9412b2013-05-03 11:49:46 +02001998 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001999 val = I915_READ(reg);
2000 val &= ~TRANS_ENABLE;
2001 I915_WRITE(reg, val);
2002 /* wait for PCH transcoder off, transcoder state */
2003 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002004 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002005
2006 if (!HAS_PCH_IBX(dev)) {
2007 /* Workaround: Clear the timing override chicken bit again. */
2008 reg = TRANS_CHICKEN2(pipe);
2009 val = I915_READ(reg);
2010 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2011 I915_WRITE(reg, val);
2012 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002013}
2014
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002015static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002016{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002017 u32 val;
2018
Daniel Vetterab9412b2013-05-03 11:49:46 +02002019 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002020 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002021 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002022 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002023 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002024 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002025
2026 /* Workaround: clear timing override bit. */
2027 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002028 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002029 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002030}
2031
2032/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002033 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002034 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002035 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002036 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002037 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002038 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002039static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002040{
Paulo Zanoni03722642014-01-17 13:51:09 -02002041 struct drm_device *dev = crtc->base.dev;
2042 struct drm_i915_private *dev_priv = dev->dev_private;
2043 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002044 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2045 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002046 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002047 int reg;
2048 u32 val;
2049
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002050 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002051 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002052 assert_sprites_disabled(dev_priv, pipe);
2053
Paulo Zanoni681e5812012-12-06 11:12:38 -02002054 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002055 pch_transcoder = TRANSCODER_A;
2056 else
2057 pch_transcoder = pipe;
2058
Jesse Barnesb24e7172011-01-04 15:09:30 -08002059 /*
2060 * A pipe without a PLL won't actually be able to drive bits from
2061 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2062 * need the check.
2063 */
2064 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002065 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002066 assert_dsi_pll_enabled(dev_priv);
2067 else
2068 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002069 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002070 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002071 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002072 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002073 assert_fdi_tx_pll_enabled(dev_priv,
2074 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002075 }
2076 /* FIXME: assert CPU port conditions for SNB+ */
2077 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002078
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002079 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002080 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002081 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002082 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2083 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002084 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002085 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002086
2087 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002088 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002089}
2090
2091/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002092 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002093 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002095 * Disable the pipe of @crtc, making sure that various hardware
2096 * specific requirements are met, if applicable, e.g. plane
2097 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002098 *
2099 * Will wait until the pipe has shut down before returning.
2100 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002101static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002102{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002103 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002104 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002105 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002106 int reg;
2107 u32 val;
2108
2109 /*
2110 * Make sure planes won't keep trying to pump pixels to us,
2111 * or we might hang the display.
2112 */
2113 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002114 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002115 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002117 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002118 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002119 if ((val & PIPECONF_ENABLE) == 0)
2120 return;
2121
Ville Syrjälä67adc642014-08-15 01:21:57 +03002122 /*
2123 * Double wide has implications for planes
2124 * so best keep it disabled when not needed.
2125 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002126 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002127 val &= ~PIPECONF_DOUBLE_WIDE;
2128
2129 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002130 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2131 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002132 val &= ~PIPECONF_ENABLE;
2133
2134 I915_WRITE(reg, val);
2135 if ((val & PIPECONF_ENABLE) == 0)
2136 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002137}
2138
Keith Packardd74362c2011-07-28 14:47:14 -07002139/*
2140 * Plane regs are double buffered, going from enabled->disabled needs a
2141 * trigger in order to latch. The display address reg provides this.
2142 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002143void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2144 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002145{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002146 struct drm_device *dev = dev_priv->dev;
2147 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002148
2149 I915_WRITE(reg, I915_READ(reg));
2150 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002151}
2152
Jesse Barnesb24e7172011-01-04 15:09:30 -08002153/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002154 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002155 * @plane: plane to be enabled
2156 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002157 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002158 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002159 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002160static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2161 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002162{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002163 struct drm_device *dev = plane->dev;
2164 struct drm_i915_private *dev_priv = dev->dev_private;
2165 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002166
2167 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002168 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002169
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002170 if (intel_crtc->primary_enabled)
2171 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002172
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002173 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002174
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002175 dev_priv->display.update_primary_plane(crtc, plane->fb,
2176 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002177
2178 /*
2179 * BDW signals flip done immediately if the plane
2180 * is disabled, even if the plane enable is already
2181 * armed to occur at the next vblank :(
2182 */
2183 if (IS_BROADWELL(dev))
2184 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002185}
2186
Jesse Barnesb24e7172011-01-04 15:09:30 -08002187/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002188 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002189 * @plane: plane to be disabled
2190 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002191 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002192 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002193 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002194static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2195 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002196{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002197 struct drm_device *dev = plane->dev;
2198 struct drm_i915_private *dev_priv = dev->dev_private;
2199 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2200
Matt Roper32b7eee2014-12-24 07:59:06 -08002201 if (WARN_ON(!intel_crtc->active))
2202 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002203
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002204 if (!intel_crtc->primary_enabled)
2205 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002206
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002207 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002208
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002209 dev_priv->display.update_primary_plane(crtc, plane->fb,
2210 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002211}
2212
Chris Wilson693db182013-03-05 14:52:39 +00002213static bool need_vtd_wa(struct drm_device *dev)
2214{
2215#ifdef CONFIG_INTEL_IOMMU
2216 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2217 return true;
2218#endif
2219 return false;
2220}
2221
Damien Lespiauec2c9812015-01-20 12:51:45 +00002222int
Daniel Vetter091df6c2015-02-10 17:16:10 +00002223intel_fb_align_height(struct drm_device *dev, int height,
2224 uint32_t pixel_format,
2225 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002226{
2227 int tile_height;
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002228 uint32_t bits_per_pixel;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002229
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002230 switch (fb_format_modifier) {
2231 case DRM_FORMAT_MOD_NONE:
2232 tile_height = 1;
2233 break;
2234 case I915_FORMAT_MOD_X_TILED:
2235 tile_height = IS_GEN2(dev) ? 16 : 8;
2236 break;
2237 case I915_FORMAT_MOD_Y_TILED:
2238 tile_height = 32;
2239 break;
2240 case I915_FORMAT_MOD_Yf_TILED:
2241 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2242 switch (bits_per_pixel) {
2243 default:
2244 case 8:
2245 tile_height = 64;
2246 break;
2247 case 16:
2248 case 32:
2249 tile_height = 32;
2250 break;
2251 case 64:
2252 tile_height = 16;
2253 break;
2254 case 128:
2255 WARN_ONCE(1,
2256 "128-bit pixels are not supported for display!");
2257 tile_height = 16;
2258 break;
2259 }
2260 break;
2261 default:
2262 MISSING_CASE(fb_format_modifier);
2263 tile_height = 1;
2264 break;
2265 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002266
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002267 return ALIGN(height, tile_height);
2268}
2269
Chris Wilson127bd2a2010-07-23 23:32:05 +01002270int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002271intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2272 struct drm_framebuffer *fb,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002273 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002274{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002275 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002276 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002277 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002278 u32 alignment;
2279 int ret;
2280
Matt Roperebcdd392014-07-09 16:22:11 -07002281 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2282
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002283 switch (fb->modifier[0]) {
2284 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002285 if (INTEL_INFO(dev)->gen >= 9)
2286 alignment = 256 * 1024;
2287 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002288 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002289 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002290 alignment = 4 * 1024;
2291 else
2292 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002293 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002294 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002295 if (INTEL_INFO(dev)->gen >= 9)
2296 alignment = 256 * 1024;
2297 else {
2298 /* pin() will align the object as required by fence */
2299 alignment = 0;
2300 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002301 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002302 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002303 case I915_FORMAT_MOD_Yf_TILED:
2304 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2305 "Y tiling bo slipped through, driver bug!\n"))
2306 return -EINVAL;
2307 alignment = 1 * 1024 * 1024;
2308 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002309 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002310 MISSING_CASE(fb->modifier[0]);
2311 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002312 }
2313
Chris Wilson693db182013-03-05 14:52:39 +00002314 /* Note that the w/a also requires 64 PTE of padding following the
2315 * bo. We currently fill all unused PTE with the shadow page and so
2316 * we should always have valid PTE following the scanout preventing
2317 * the VT-d warning.
2318 */
2319 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2320 alignment = 256 * 1024;
2321
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002322 /*
2323 * Global gtt pte registers are special registers which actually forward
2324 * writes to a chunk of system memory. Which means that there is no risk
2325 * that the register values disappear as soon as we call
2326 * intel_runtime_pm_put(), so it is correct to wrap only the
2327 * pin/unpin/fence and not more.
2328 */
2329 intel_runtime_pm_get(dev_priv);
2330
Chris Wilsonce453d82011-02-21 14:43:56 +00002331 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002332 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01002333 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002334 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002335
2336 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2337 * fence, whereas 965+ only requires a fence if using
2338 * framebuffer compression. For simplicity, we always install
2339 * a fence as the cost is not that onerous.
2340 */
Chris Wilson06d98132012-04-17 15:31:24 +01002341 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002342 if (ret)
2343 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002344
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002345 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002346
Chris Wilsonce453d82011-02-21 14:43:56 +00002347 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002348 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002349 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002350
2351err_unpin:
Chris Wilsoncc98b412013-08-09 12:25:09 +01002352 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00002353err_interruptible:
2354 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002355 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002356 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002357}
2358
Damien Lespiauf63bdb52015-02-10 19:32:24 +00002359static void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002360{
Matt Roperebcdd392014-07-09 16:22:11 -07002361 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2362
Chris Wilson1690e1e2011-12-14 13:57:08 +01002363 i915_gem_object_unpin_fence(obj);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002364 i915_gem_object_unpin_from_display_plane(obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002365}
2366
Daniel Vetterc2c75132012-07-05 12:17:30 +02002367/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2368 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002369unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2370 unsigned int tiling_mode,
2371 unsigned int cpp,
2372 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002373{
Chris Wilsonbc752862013-02-21 20:04:31 +00002374 if (tiling_mode != I915_TILING_NONE) {
2375 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002376
Chris Wilsonbc752862013-02-21 20:04:31 +00002377 tile_rows = *y / 8;
2378 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002379
Chris Wilsonbc752862013-02-21 20:04:31 +00002380 tiles = *x / (512/cpp);
2381 *x %= 512/cpp;
2382
2383 return tile_rows * pitch * 8 + tiles * 4096;
2384 } else {
2385 unsigned int offset;
2386
2387 offset = *y * pitch + *x * cpp;
2388 *y = 0;
2389 *x = (offset & 4095) / cpp;
2390 return offset & -4096;
2391 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002392}
2393
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002394static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002395{
2396 switch (format) {
2397 case DISPPLANE_8BPP:
2398 return DRM_FORMAT_C8;
2399 case DISPPLANE_BGRX555:
2400 return DRM_FORMAT_XRGB1555;
2401 case DISPPLANE_BGRX565:
2402 return DRM_FORMAT_RGB565;
2403 default:
2404 case DISPPLANE_BGRX888:
2405 return DRM_FORMAT_XRGB8888;
2406 case DISPPLANE_RGBX888:
2407 return DRM_FORMAT_XBGR8888;
2408 case DISPPLANE_BGRX101010:
2409 return DRM_FORMAT_XRGB2101010;
2410 case DISPPLANE_RGBX101010:
2411 return DRM_FORMAT_XBGR2101010;
2412 }
2413}
2414
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002415static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2416{
2417 switch (format) {
2418 case PLANE_CTL_FORMAT_RGB_565:
2419 return DRM_FORMAT_RGB565;
2420 default:
2421 case PLANE_CTL_FORMAT_XRGB_8888:
2422 if (rgb_order) {
2423 if (alpha)
2424 return DRM_FORMAT_ABGR8888;
2425 else
2426 return DRM_FORMAT_XBGR8888;
2427 } else {
2428 if (alpha)
2429 return DRM_FORMAT_ARGB8888;
2430 else
2431 return DRM_FORMAT_XRGB8888;
2432 }
2433 case PLANE_CTL_FORMAT_XRGB_2101010:
2434 if (rgb_order)
2435 return DRM_FORMAT_XBGR2101010;
2436 else
2437 return DRM_FORMAT_XRGB2101010;
2438 }
2439}
2440
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002441static bool
2442intel_alloc_plane_obj(struct intel_crtc *crtc,
2443 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002444{
2445 struct drm_device *dev = crtc->base.dev;
2446 struct drm_i915_gem_object *obj = NULL;
2447 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002448 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002449 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2450 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2451 PAGE_SIZE);
2452
2453 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002454
Chris Wilsonff2652e2014-03-10 08:07:02 +00002455 if (plane_config->size == 0)
2456 return false;
2457
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002458 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2459 base_aligned,
2460 base_aligned,
2461 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002462 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002463 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002464
Damien Lespiau49af4492015-01-20 12:51:44 +00002465 obj->tiling_mode = plane_config->tiling;
2466 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002467 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002468
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002469 mode_cmd.pixel_format = fb->pixel_format;
2470 mode_cmd.width = fb->width;
2471 mode_cmd.height = fb->height;
2472 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002473 mode_cmd.modifier[0] = fb->modifier[0];
2474 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002475
2476 mutex_lock(&dev->struct_mutex);
2477
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002478 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002479 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002480 DRM_DEBUG_KMS("intel fb init failed\n");
2481 goto out_unref_obj;
2482 }
2483
Daniel Vettera071fa02014-06-18 23:28:09 +02002484 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002485 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002486
2487 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2488 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002489
2490out_unref_obj:
2491 drm_gem_object_unreference(&obj->base);
2492 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002493 return false;
2494}
2495
Matt Roperafd65eb2015-02-03 13:10:04 -08002496/* Update plane->state->fb to match plane->fb after driver-internal updates */
2497static void
2498update_state_fb(struct drm_plane *plane)
2499{
2500 if (plane->fb == plane->state->fb)
2501 return;
2502
2503 if (plane->state->fb)
2504 drm_framebuffer_unreference(plane->state->fb);
2505 plane->state->fb = plane->fb;
2506 if (plane->state->fb)
2507 drm_framebuffer_reference(plane->state->fb);
2508}
2509
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002510static void
2511intel_find_plane_obj(struct intel_crtc *intel_crtc,
2512 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002513{
2514 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002515 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002516 struct drm_crtc *c;
2517 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002518 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519
Damien Lespiau2d140302015-02-05 17:22:18 +00002520 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002521 return;
2522
Damien Lespiauf55548b2015-02-05 18:30:20 +00002523 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002524 struct drm_plane *primary = intel_crtc->base.primary;
2525
2526 primary->fb = &plane_config->fb->base;
2527 primary->state->crtc = &intel_crtc->base;
2528 update_state_fb(primary);
2529
Jesse Barnes484b41d2014-03-07 08:57:55 -08002530 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002531 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002532
Damien Lespiau2d140302015-02-05 17:22:18 +00002533 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002534
2535 /*
2536 * Failed to alloc the obj, check to see if we should share
2537 * an fb with another CRTC instead
2538 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002539 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002540 i = to_intel_crtc(c);
2541
2542 if (c == &intel_crtc->base)
2543 continue;
2544
Matt Roper2ff8fde2014-07-08 07:50:07 -07002545 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002546 continue;
2547
Matt Roper2ff8fde2014-07-08 07:50:07 -07002548 obj = intel_fb_obj(c->primary->fb);
2549 if (obj == NULL)
2550 continue;
2551
2552 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002553 struct drm_plane *primary = intel_crtc->base.primary;
2554
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002555 if (obj->tiling_mode != I915_TILING_NONE)
2556 dev_priv->preserve_bios_swizzle = true;
2557
Dave Airlie66e514c2014-04-03 07:51:54 +10002558 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002559 primary->fb = c->primary->fb;
2560 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002561 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002562 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002563 break;
2564 }
2565 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002566}
2567
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002568static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2569 struct drm_framebuffer *fb,
2570 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002571{
2572 struct drm_device *dev = crtc->dev;
2573 struct drm_i915_private *dev_priv = dev->dev_private;
2574 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002575 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002576 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002577 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002578 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002579 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302580 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002581
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002582 if (!intel_crtc->primary_enabled) {
2583 I915_WRITE(reg, 0);
2584 if (INTEL_INFO(dev)->gen >= 4)
2585 I915_WRITE(DSPSURF(plane), 0);
2586 else
2587 I915_WRITE(DSPADDR(plane), 0);
2588 POSTING_READ(reg);
2589 return;
2590 }
2591
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002592 obj = intel_fb_obj(fb);
2593 if (WARN_ON(obj == NULL))
2594 return;
2595
2596 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2597
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002598 dspcntr = DISPPLANE_GAMMA_ENABLE;
2599
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002600 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002601
2602 if (INTEL_INFO(dev)->gen < 4) {
2603 if (intel_crtc->pipe == PIPE_B)
2604 dspcntr |= DISPPLANE_SEL_PIPE_B;
2605
2606 /* pipesrc and dspsize control the size that is scaled from,
2607 * which should always be the user's requested size.
2608 */
2609 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002610 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2611 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002612 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002613 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2614 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002615 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2616 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002617 I915_WRITE(PRIMPOS(plane), 0);
2618 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002619 }
2620
Ville Syrjälä57779d02012-10-31 17:50:14 +02002621 switch (fb->pixel_format) {
2622 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002623 dspcntr |= DISPPLANE_8BPP;
2624 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002625 case DRM_FORMAT_XRGB1555:
2626 case DRM_FORMAT_ARGB1555:
2627 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002628 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002629 case DRM_FORMAT_RGB565:
2630 dspcntr |= DISPPLANE_BGRX565;
2631 break;
2632 case DRM_FORMAT_XRGB8888:
2633 case DRM_FORMAT_ARGB8888:
2634 dspcntr |= DISPPLANE_BGRX888;
2635 break;
2636 case DRM_FORMAT_XBGR8888:
2637 case DRM_FORMAT_ABGR8888:
2638 dspcntr |= DISPPLANE_RGBX888;
2639 break;
2640 case DRM_FORMAT_XRGB2101010:
2641 case DRM_FORMAT_ARGB2101010:
2642 dspcntr |= DISPPLANE_BGRX101010;
2643 break;
2644 case DRM_FORMAT_XBGR2101010:
2645 case DRM_FORMAT_ABGR2101010:
2646 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002647 break;
2648 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002649 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002650 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002651
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002652 if (INTEL_INFO(dev)->gen >= 4 &&
2653 obj->tiling_mode != I915_TILING_NONE)
2654 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002655
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002656 if (IS_G4X(dev))
2657 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2658
Ville Syrjäläb98971272014-08-27 16:51:22 +03002659 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002660
Daniel Vetterc2c75132012-07-05 12:17:30 +02002661 if (INTEL_INFO(dev)->gen >= 4) {
2662 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002663 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002664 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002665 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002666 linear_offset -= intel_crtc->dspaddr_offset;
2667 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002668 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002669 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002670
Matt Roper8e7d6882015-01-21 16:35:41 -08002671 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302672 dspcntr |= DISPPLANE_ROTATE_180;
2673
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002674 x += (intel_crtc->config->pipe_src_w - 1);
2675 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302676
2677 /* Finding the last pixel of the last line of the display
2678 data and adding to linear_offset*/
2679 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002680 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2681 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302682 }
2683
2684 I915_WRITE(reg, dspcntr);
2685
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002686 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002687 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002688 I915_WRITE(DSPSURF(plane),
2689 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002690 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002691 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002692 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002693 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002694 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002695}
2696
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002697static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2698 struct drm_framebuffer *fb,
2699 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002700{
2701 struct drm_device *dev = crtc->dev;
2702 struct drm_i915_private *dev_priv = dev->dev_private;
2703 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002704 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002705 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002706 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002707 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002708 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302709 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002710
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002711 if (!intel_crtc->primary_enabled) {
2712 I915_WRITE(reg, 0);
2713 I915_WRITE(DSPSURF(plane), 0);
2714 POSTING_READ(reg);
2715 return;
2716 }
2717
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002718 obj = intel_fb_obj(fb);
2719 if (WARN_ON(obj == NULL))
2720 return;
2721
2722 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2723
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002724 dspcntr = DISPPLANE_GAMMA_ENABLE;
2725
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002726 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002727
2728 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2729 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2730
Ville Syrjälä57779d02012-10-31 17:50:14 +02002731 switch (fb->pixel_format) {
2732 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002733 dspcntr |= DISPPLANE_8BPP;
2734 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002735 case DRM_FORMAT_RGB565:
2736 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002737 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002738 case DRM_FORMAT_XRGB8888:
2739 case DRM_FORMAT_ARGB8888:
2740 dspcntr |= DISPPLANE_BGRX888;
2741 break;
2742 case DRM_FORMAT_XBGR8888:
2743 case DRM_FORMAT_ABGR8888:
2744 dspcntr |= DISPPLANE_RGBX888;
2745 break;
2746 case DRM_FORMAT_XRGB2101010:
2747 case DRM_FORMAT_ARGB2101010:
2748 dspcntr |= DISPPLANE_BGRX101010;
2749 break;
2750 case DRM_FORMAT_XBGR2101010:
2751 case DRM_FORMAT_ABGR2101010:
2752 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002753 break;
2754 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002755 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002756 }
2757
2758 if (obj->tiling_mode != I915_TILING_NONE)
2759 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002760
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002761 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002762 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002763
Ville Syrjäläb98971272014-08-27 16:51:22 +03002764 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002765 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002766 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002767 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002768 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002769 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002770 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302771 dspcntr |= DISPPLANE_ROTATE_180;
2772
2773 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002774 x += (intel_crtc->config->pipe_src_w - 1);
2775 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302776
2777 /* Finding the last pixel of the last line of the display
2778 data and adding to linear_offset*/
2779 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002780 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2781 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302782 }
2783 }
2784
2785 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002786
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002787 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002788 I915_WRITE(DSPSURF(plane),
2789 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002790 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002791 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2792 } else {
2793 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2794 I915_WRITE(DSPLINOFF(plane), linear_offset);
2795 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002796 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002797}
2798
Damien Lespiaub3218032015-02-27 11:15:18 +00002799u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2800 uint32_t pixel_format)
2801{
2802 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2803
2804 /*
2805 * The stride is either expressed as a multiple of 64 bytes
2806 * chunks for linear buffers or in number of tiles for tiled
2807 * buffers.
2808 */
2809 switch (fb_modifier) {
2810 case DRM_FORMAT_MOD_NONE:
2811 return 64;
2812 case I915_FORMAT_MOD_X_TILED:
2813 if (INTEL_INFO(dev)->gen == 2)
2814 return 128;
2815 return 512;
2816 case I915_FORMAT_MOD_Y_TILED:
2817 /* No need to check for old gens and Y tiling since this is
2818 * about the display engine and those will be blocked before
2819 * we get here.
2820 */
2821 return 128;
2822 case I915_FORMAT_MOD_Yf_TILED:
2823 if (bits_per_pixel == 8)
2824 return 64;
2825 else
2826 return 128;
2827 default:
2828 MISSING_CASE(fb_modifier);
2829 return 64;
2830 }
2831}
2832
Damien Lespiau70d21f02013-07-03 21:06:04 +01002833static void skylake_update_primary_plane(struct drm_crtc *crtc,
2834 struct drm_framebuffer *fb,
2835 int x, int y)
2836{
2837 struct drm_device *dev = crtc->dev;
2838 struct drm_i915_private *dev_priv = dev->dev_private;
2839 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002840 struct drm_i915_gem_object *obj;
2841 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002842 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002843
2844 if (!intel_crtc->primary_enabled) {
2845 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2846 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2847 POSTING_READ(PLANE_CTL(pipe, 0));
2848 return;
2849 }
2850
2851 plane_ctl = PLANE_CTL_ENABLE |
2852 PLANE_CTL_PIPE_GAMMA_ENABLE |
2853 PLANE_CTL_PIPE_CSC_ENABLE;
2854
2855 switch (fb->pixel_format) {
2856 case DRM_FORMAT_RGB565:
2857 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2858 break;
2859 case DRM_FORMAT_XRGB8888:
2860 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2861 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002862 case DRM_FORMAT_ARGB8888:
2863 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2864 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2865 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002866 case DRM_FORMAT_XBGR8888:
2867 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2868 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2869 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002870 case DRM_FORMAT_ABGR8888:
2871 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2872 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2873 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2874 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002875 case DRM_FORMAT_XRGB2101010:
2876 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2877 break;
2878 case DRM_FORMAT_XBGR2101010:
2879 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2880 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2881 break;
2882 default:
2883 BUG();
2884 }
2885
Daniel Vetter30af77c2015-02-10 17:16:11 +00002886 switch (fb->modifier[0]) {
2887 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002888 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002889 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002890 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002891 break;
2892 case I915_FORMAT_MOD_Y_TILED:
2893 plane_ctl |= PLANE_CTL_TILED_Y;
2894 break;
2895 case I915_FORMAT_MOD_Yf_TILED:
2896 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002897 break;
2898 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002899 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002900 }
2901
2902 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002903 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002904 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002905
Damien Lespiaub3218032015-02-27 11:15:18 +00002906 obj = intel_fb_obj(fb);
2907 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2908 fb->pixel_format);
2909
Damien Lespiau70d21f02013-07-03 21:06:04 +01002910 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2911
Damien Lespiau70d21f02013-07-03 21:06:04 +01002912 I915_WRITE(PLANE_POS(pipe, 0), 0);
2913 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2914 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002915 (intel_crtc->config->pipe_src_h - 1) << 16 |
2916 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002917 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002918 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2919
2920 POSTING_READ(PLANE_SURF(pipe, 0));
2921}
2922
Jesse Barnes17638cd2011-06-24 12:19:23 -07002923/* Assume fb object is pinned & idle & fenced and just update base pointers */
2924static int
2925intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2926 int x, int y, enum mode_set_atomic state)
2927{
2928 struct drm_device *dev = crtc->dev;
2929 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002930
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002931 if (dev_priv->display.disable_fbc)
2932 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002933
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002934 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2935
2936 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002937}
2938
Ville Syrjälä75147472014-11-24 18:28:11 +02002939static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002940{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002941 struct drm_crtc *crtc;
2942
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002943 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002944 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2945 enum plane plane = intel_crtc->plane;
2946
2947 intel_prepare_page_flip(dev, plane);
2948 intel_finish_page_flip_plane(dev, plane);
2949 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002950}
2951
2952static void intel_update_primary_planes(struct drm_device *dev)
2953{
2954 struct drm_i915_private *dev_priv = dev->dev_private;
2955 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002956
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002957 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002958 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2959
Rob Clark51fd3712013-11-19 12:10:12 -05002960 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002961 /*
2962 * FIXME: Once we have proper support for primary planes (and
2963 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002964 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002965 */
Matt Roperf4510a22014-04-01 15:22:40 -07002966 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002967 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002968 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002969 crtc->x,
2970 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002971 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002972 }
2973}
2974
Ville Syrjälä75147472014-11-24 18:28:11 +02002975void intel_prepare_reset(struct drm_device *dev)
2976{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002977 struct drm_i915_private *dev_priv = to_i915(dev);
2978 struct intel_crtc *crtc;
2979
Ville Syrjälä75147472014-11-24 18:28:11 +02002980 /* no reset support for gen2 */
2981 if (IS_GEN2(dev))
2982 return;
2983
2984 /* reset doesn't touch the display */
2985 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
2986 return;
2987
2988 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02002989
2990 /*
2991 * Disabling the crtcs gracefully seems nicer. Also the
2992 * g33 docs say we should at least disable all the planes.
2993 */
2994 for_each_intel_crtc(dev, crtc) {
2995 if (crtc->active)
2996 dev_priv->display.crtc_disable(&crtc->base);
2997 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002998}
2999
3000void intel_finish_reset(struct drm_device *dev)
3001{
3002 struct drm_i915_private *dev_priv = to_i915(dev);
3003
3004 /*
3005 * Flips in the rings will be nuked by the reset,
3006 * so complete all pending flips so that user space
3007 * will get its events and not get stuck.
3008 */
3009 intel_complete_page_flips(dev);
3010
3011 /* no reset support for gen2 */
3012 if (IS_GEN2(dev))
3013 return;
3014
3015 /* reset doesn't touch the display */
3016 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3017 /*
3018 * Flips in the rings have been nuked by the reset,
3019 * so update the base address of all primary
3020 * planes to the the last fb to make sure we're
3021 * showing the correct fb after a reset.
3022 */
3023 intel_update_primary_planes(dev);
3024 return;
3025 }
3026
3027 /*
3028 * The display has been reset as well,
3029 * so need a full re-initialization.
3030 */
3031 intel_runtime_pm_disable_interrupts(dev_priv);
3032 intel_runtime_pm_enable_interrupts(dev_priv);
3033
3034 intel_modeset_init_hw(dev);
3035
3036 spin_lock_irq(&dev_priv->irq_lock);
3037 if (dev_priv->display.hpd_irq_setup)
3038 dev_priv->display.hpd_irq_setup(dev);
3039 spin_unlock_irq(&dev_priv->irq_lock);
3040
3041 intel_modeset_setup_hw_state(dev, true);
3042
3043 intel_hpd_init(dev_priv);
3044
3045 drm_modeset_unlock_all(dev);
3046}
3047
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003048static int
Chris Wilson14667a42012-04-03 17:58:35 +01003049intel_finish_fb(struct drm_framebuffer *old_fb)
3050{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003051 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003052 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3053 bool was_interruptible = dev_priv->mm.interruptible;
3054 int ret;
3055
Chris Wilson14667a42012-04-03 17:58:35 +01003056 /* Big Hammer, we also need to ensure that any pending
3057 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3058 * current scanout is retired before unpinning the old
3059 * framebuffer.
3060 *
3061 * This should only fail upon a hung GPU, in which case we
3062 * can safely continue.
3063 */
3064 dev_priv->mm.interruptible = false;
3065 ret = i915_gem_object_finish_gpu(obj);
3066 dev_priv->mm.interruptible = was_interruptible;
3067
3068 return ret;
3069}
3070
Chris Wilson7d5e3792014-03-04 13:15:08 +00003071static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3072{
3073 struct drm_device *dev = crtc->dev;
3074 struct drm_i915_private *dev_priv = dev->dev_private;
3075 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003076 bool pending;
3077
3078 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3079 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3080 return false;
3081
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003082 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003083 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003084 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003085
3086 return pending;
3087}
3088
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003089static void intel_update_pipe_size(struct intel_crtc *crtc)
3090{
3091 struct drm_device *dev = crtc->base.dev;
3092 struct drm_i915_private *dev_priv = dev->dev_private;
3093 const struct drm_display_mode *adjusted_mode;
3094
3095 if (!i915.fastboot)
3096 return;
3097
3098 /*
3099 * Update pipe size and adjust fitter if needed: the reason for this is
3100 * that in compute_mode_changes we check the native mode (not the pfit
3101 * mode) to see if we can flip rather than do a full mode set. In the
3102 * fastboot case, we'll flip, but if we don't update the pipesrc and
3103 * pfit state, we'll end up with a big fb scanned out into the wrong
3104 * sized surface.
3105 *
3106 * To fix this properly, we need to hoist the checks up into
3107 * compute_mode_changes (or above), check the actual pfit state and
3108 * whether the platform allows pfit disable with pipe active, and only
3109 * then update the pipesrc and pfit state, even on the flip path.
3110 */
3111
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003112 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003113
3114 I915_WRITE(PIPESRC(crtc->pipe),
3115 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3116 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003117 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003118 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3119 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003120 I915_WRITE(PF_CTL(crtc->pipe), 0);
3121 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3122 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3123 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003124 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3125 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003126}
3127
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003128static void intel_fdi_normal_train(struct drm_crtc *crtc)
3129{
3130 struct drm_device *dev = crtc->dev;
3131 struct drm_i915_private *dev_priv = dev->dev_private;
3132 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3133 int pipe = intel_crtc->pipe;
3134 u32 reg, temp;
3135
3136 /* enable normal train */
3137 reg = FDI_TX_CTL(pipe);
3138 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003139 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003140 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3141 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003142 } else {
3143 temp &= ~FDI_LINK_TRAIN_NONE;
3144 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003145 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003146 I915_WRITE(reg, temp);
3147
3148 reg = FDI_RX_CTL(pipe);
3149 temp = I915_READ(reg);
3150 if (HAS_PCH_CPT(dev)) {
3151 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3152 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3153 } else {
3154 temp &= ~FDI_LINK_TRAIN_NONE;
3155 temp |= FDI_LINK_TRAIN_NONE;
3156 }
3157 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3158
3159 /* wait one idle pattern time */
3160 POSTING_READ(reg);
3161 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003162
3163 /* IVB wants error correction enabled */
3164 if (IS_IVYBRIDGE(dev))
3165 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3166 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003167}
3168
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003169/* The FDI link training functions for ILK/Ibexpeak. */
3170static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3171{
3172 struct drm_device *dev = crtc->dev;
3173 struct drm_i915_private *dev_priv = dev->dev_private;
3174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3175 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003176 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003177
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003178 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003179 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003180
Adam Jacksone1a44742010-06-25 15:32:14 -04003181 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3182 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003183 reg = FDI_RX_IMR(pipe);
3184 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003185 temp &= ~FDI_RX_SYMBOL_LOCK;
3186 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003187 I915_WRITE(reg, temp);
3188 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003189 udelay(150);
3190
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003191 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003192 reg = FDI_TX_CTL(pipe);
3193 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003194 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003195 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003196 temp &= ~FDI_LINK_TRAIN_NONE;
3197 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003198 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003199
Chris Wilson5eddb702010-09-11 13:48:45 +01003200 reg = FDI_RX_CTL(pipe);
3201 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003202 temp &= ~FDI_LINK_TRAIN_NONE;
3203 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003204 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3205
3206 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003207 udelay(150);
3208
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003209 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003210 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3211 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3212 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003213
Chris Wilson5eddb702010-09-11 13:48:45 +01003214 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003215 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003216 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003217 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3218
3219 if ((temp & FDI_RX_BIT_LOCK)) {
3220 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003221 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222 break;
3223 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003224 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003225 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003226 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003227
3228 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003229 reg = FDI_TX_CTL(pipe);
3230 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003231 temp &= ~FDI_LINK_TRAIN_NONE;
3232 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003233 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003234
Chris Wilson5eddb702010-09-11 13:48:45 +01003235 reg = FDI_RX_CTL(pipe);
3236 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003237 temp &= ~FDI_LINK_TRAIN_NONE;
3238 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003239 I915_WRITE(reg, temp);
3240
3241 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003242 udelay(150);
3243
Chris Wilson5eddb702010-09-11 13:48:45 +01003244 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003245 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003246 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003247 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3248
3249 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003250 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003251 DRM_DEBUG_KMS("FDI train 2 done.\n");
3252 break;
3253 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003254 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003255 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003256 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257
3258 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003259
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260}
3261
Akshay Joshi0206e352011-08-16 15:34:10 -04003262static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003263 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3264 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3265 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3266 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3267};
3268
3269/* The FDI link training functions for SNB/Cougarpoint. */
3270static void gen6_fdi_link_train(struct drm_crtc *crtc)
3271{
3272 struct drm_device *dev = crtc->dev;
3273 struct drm_i915_private *dev_priv = dev->dev_private;
3274 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3275 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003276 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003277
Adam Jacksone1a44742010-06-25 15:32:14 -04003278 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3279 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003280 reg = FDI_RX_IMR(pipe);
3281 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003282 temp &= ~FDI_RX_SYMBOL_LOCK;
3283 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003284 I915_WRITE(reg, temp);
3285
3286 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003287 udelay(150);
3288
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003289 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003290 reg = FDI_TX_CTL(pipe);
3291 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003292 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003293 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003294 temp &= ~FDI_LINK_TRAIN_NONE;
3295 temp |= FDI_LINK_TRAIN_PATTERN_1;
3296 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3297 /* SNB-B */
3298 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003299 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003300
Daniel Vetterd74cf322012-10-26 10:58:13 +02003301 I915_WRITE(FDI_RX_MISC(pipe),
3302 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3303
Chris Wilson5eddb702010-09-11 13:48:45 +01003304 reg = FDI_RX_CTL(pipe);
3305 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003306 if (HAS_PCH_CPT(dev)) {
3307 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3308 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3309 } else {
3310 temp &= ~FDI_LINK_TRAIN_NONE;
3311 temp |= FDI_LINK_TRAIN_PATTERN_1;
3312 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003313 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3314
3315 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003316 udelay(150);
3317
Akshay Joshi0206e352011-08-16 15:34:10 -04003318 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003319 reg = FDI_TX_CTL(pipe);
3320 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003321 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3322 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003323 I915_WRITE(reg, temp);
3324
3325 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003326 udelay(500);
3327
Sean Paulfa37d392012-03-02 12:53:39 -05003328 for (retry = 0; retry < 5; retry++) {
3329 reg = FDI_RX_IIR(pipe);
3330 temp = I915_READ(reg);
3331 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3332 if (temp & FDI_RX_BIT_LOCK) {
3333 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3334 DRM_DEBUG_KMS("FDI train 1 done.\n");
3335 break;
3336 }
3337 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003338 }
Sean Paulfa37d392012-03-02 12:53:39 -05003339 if (retry < 5)
3340 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003341 }
3342 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003343 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003344
3345 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003346 reg = FDI_TX_CTL(pipe);
3347 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003348 temp &= ~FDI_LINK_TRAIN_NONE;
3349 temp |= FDI_LINK_TRAIN_PATTERN_2;
3350 if (IS_GEN6(dev)) {
3351 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3352 /* SNB-B */
3353 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3354 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003355 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003356
Chris Wilson5eddb702010-09-11 13:48:45 +01003357 reg = FDI_RX_CTL(pipe);
3358 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003359 if (HAS_PCH_CPT(dev)) {
3360 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3361 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3362 } else {
3363 temp &= ~FDI_LINK_TRAIN_NONE;
3364 temp |= FDI_LINK_TRAIN_PATTERN_2;
3365 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003366 I915_WRITE(reg, temp);
3367
3368 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003369 udelay(150);
3370
Akshay Joshi0206e352011-08-16 15:34:10 -04003371 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 reg = FDI_TX_CTL(pipe);
3373 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003374 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3375 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003376 I915_WRITE(reg, temp);
3377
3378 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003379 udelay(500);
3380
Sean Paulfa37d392012-03-02 12:53:39 -05003381 for (retry = 0; retry < 5; retry++) {
3382 reg = FDI_RX_IIR(pipe);
3383 temp = I915_READ(reg);
3384 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3385 if (temp & FDI_RX_SYMBOL_LOCK) {
3386 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3387 DRM_DEBUG_KMS("FDI train 2 done.\n");
3388 break;
3389 }
3390 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003391 }
Sean Paulfa37d392012-03-02 12:53:39 -05003392 if (retry < 5)
3393 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003394 }
3395 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003396 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003397
3398 DRM_DEBUG_KMS("FDI train done.\n");
3399}
3400
Jesse Barnes357555c2011-04-28 15:09:55 -07003401/* Manual link training for Ivy Bridge A0 parts */
3402static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3403{
3404 struct drm_device *dev = crtc->dev;
3405 struct drm_i915_private *dev_priv = dev->dev_private;
3406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3407 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003408 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003409
3410 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3411 for train result */
3412 reg = FDI_RX_IMR(pipe);
3413 temp = I915_READ(reg);
3414 temp &= ~FDI_RX_SYMBOL_LOCK;
3415 temp &= ~FDI_RX_BIT_LOCK;
3416 I915_WRITE(reg, temp);
3417
3418 POSTING_READ(reg);
3419 udelay(150);
3420
Daniel Vetter01a415f2012-10-27 15:58:40 +02003421 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3422 I915_READ(FDI_RX_IIR(pipe)));
3423
Jesse Barnes139ccd32013-08-19 11:04:55 -07003424 /* Try each vswing and preemphasis setting twice before moving on */
3425 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3426 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003427 reg = FDI_TX_CTL(pipe);
3428 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003429 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3430 temp &= ~FDI_TX_ENABLE;
3431 I915_WRITE(reg, temp);
3432
3433 reg = FDI_RX_CTL(pipe);
3434 temp = I915_READ(reg);
3435 temp &= ~FDI_LINK_TRAIN_AUTO;
3436 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3437 temp &= ~FDI_RX_ENABLE;
3438 I915_WRITE(reg, temp);
3439
3440 /* enable CPU FDI TX and PCH FDI RX */
3441 reg = FDI_TX_CTL(pipe);
3442 temp = I915_READ(reg);
3443 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003444 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003445 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003446 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003447 temp |= snb_b_fdi_train_param[j/2];
3448 temp |= FDI_COMPOSITE_SYNC;
3449 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3450
3451 I915_WRITE(FDI_RX_MISC(pipe),
3452 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3453
3454 reg = FDI_RX_CTL(pipe);
3455 temp = I915_READ(reg);
3456 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3457 temp |= FDI_COMPOSITE_SYNC;
3458 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3459
3460 POSTING_READ(reg);
3461 udelay(1); /* should be 0.5us */
3462
3463 for (i = 0; i < 4; i++) {
3464 reg = FDI_RX_IIR(pipe);
3465 temp = I915_READ(reg);
3466 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3467
3468 if (temp & FDI_RX_BIT_LOCK ||
3469 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3470 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3471 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3472 i);
3473 break;
3474 }
3475 udelay(1); /* should be 0.5us */
3476 }
3477 if (i == 4) {
3478 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3479 continue;
3480 }
3481
3482 /* Train 2 */
3483 reg = FDI_TX_CTL(pipe);
3484 temp = I915_READ(reg);
3485 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3486 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3487 I915_WRITE(reg, temp);
3488
3489 reg = FDI_RX_CTL(pipe);
3490 temp = I915_READ(reg);
3491 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3492 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003493 I915_WRITE(reg, temp);
3494
3495 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003496 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003497
Jesse Barnes139ccd32013-08-19 11:04:55 -07003498 for (i = 0; i < 4; i++) {
3499 reg = FDI_RX_IIR(pipe);
3500 temp = I915_READ(reg);
3501 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003502
Jesse Barnes139ccd32013-08-19 11:04:55 -07003503 if (temp & FDI_RX_SYMBOL_LOCK ||
3504 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3505 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3506 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3507 i);
3508 goto train_done;
3509 }
3510 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003511 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003512 if (i == 4)
3513 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003514 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003515
Jesse Barnes139ccd32013-08-19 11:04:55 -07003516train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003517 DRM_DEBUG_KMS("FDI train done.\n");
3518}
3519
Daniel Vetter88cefb62012-08-12 19:27:14 +02003520static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003521{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003522 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003523 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003524 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003525 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003526
Jesse Barnesc64e3112010-09-10 11:27:03 -07003527
Jesse Barnes0e23b992010-09-10 11:10:00 -07003528 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003529 reg = FDI_RX_CTL(pipe);
3530 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003531 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003532 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003533 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003534 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3535
3536 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003537 udelay(200);
3538
3539 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003540 temp = I915_READ(reg);
3541 I915_WRITE(reg, temp | FDI_PCDCLK);
3542
3543 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003544 udelay(200);
3545
Paulo Zanoni20749732012-11-23 15:30:38 -02003546 /* Enable CPU FDI TX PLL, always on for Ironlake */
3547 reg = FDI_TX_CTL(pipe);
3548 temp = I915_READ(reg);
3549 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3550 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003551
Paulo Zanoni20749732012-11-23 15:30:38 -02003552 POSTING_READ(reg);
3553 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003554 }
3555}
3556
Daniel Vetter88cefb62012-08-12 19:27:14 +02003557static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3558{
3559 struct drm_device *dev = intel_crtc->base.dev;
3560 struct drm_i915_private *dev_priv = dev->dev_private;
3561 int pipe = intel_crtc->pipe;
3562 u32 reg, temp;
3563
3564 /* Switch from PCDclk to Rawclk */
3565 reg = FDI_RX_CTL(pipe);
3566 temp = I915_READ(reg);
3567 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3568
3569 /* Disable CPU FDI TX PLL */
3570 reg = FDI_TX_CTL(pipe);
3571 temp = I915_READ(reg);
3572 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3573
3574 POSTING_READ(reg);
3575 udelay(100);
3576
3577 reg = FDI_RX_CTL(pipe);
3578 temp = I915_READ(reg);
3579 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3580
3581 /* Wait for the clocks to turn off. */
3582 POSTING_READ(reg);
3583 udelay(100);
3584}
3585
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003586static void ironlake_fdi_disable(struct drm_crtc *crtc)
3587{
3588 struct drm_device *dev = crtc->dev;
3589 struct drm_i915_private *dev_priv = dev->dev_private;
3590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3591 int pipe = intel_crtc->pipe;
3592 u32 reg, temp;
3593
3594 /* disable CPU FDI tx and PCH FDI rx */
3595 reg = FDI_TX_CTL(pipe);
3596 temp = I915_READ(reg);
3597 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3598 POSTING_READ(reg);
3599
3600 reg = FDI_RX_CTL(pipe);
3601 temp = I915_READ(reg);
3602 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003603 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003604 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3605
3606 POSTING_READ(reg);
3607 udelay(100);
3608
3609 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003610 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003611 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003612
3613 /* still set train pattern 1 */
3614 reg = FDI_TX_CTL(pipe);
3615 temp = I915_READ(reg);
3616 temp &= ~FDI_LINK_TRAIN_NONE;
3617 temp |= FDI_LINK_TRAIN_PATTERN_1;
3618 I915_WRITE(reg, temp);
3619
3620 reg = FDI_RX_CTL(pipe);
3621 temp = I915_READ(reg);
3622 if (HAS_PCH_CPT(dev)) {
3623 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3624 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3625 } else {
3626 temp &= ~FDI_LINK_TRAIN_NONE;
3627 temp |= FDI_LINK_TRAIN_PATTERN_1;
3628 }
3629 /* BPC in FDI rx is consistent with that in PIPECONF */
3630 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003631 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003632 I915_WRITE(reg, temp);
3633
3634 POSTING_READ(reg);
3635 udelay(100);
3636}
3637
Chris Wilson5dce5b932014-01-20 10:17:36 +00003638bool intel_has_pending_fb_unpin(struct drm_device *dev)
3639{
3640 struct intel_crtc *crtc;
3641
3642 /* Note that we don't need to be called with mode_config.lock here
3643 * as our list of CRTC objects is static for the lifetime of the
3644 * device and so cannot disappear as we iterate. Similarly, we can
3645 * happily treat the predicates as racy, atomic checks as userspace
3646 * cannot claim and pin a new fb without at least acquring the
3647 * struct_mutex and so serialising with us.
3648 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003649 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003650 if (atomic_read(&crtc->unpin_work_count) == 0)
3651 continue;
3652
3653 if (crtc->unpin_work)
3654 intel_wait_for_vblank(dev, crtc->pipe);
3655
3656 return true;
3657 }
3658
3659 return false;
3660}
3661
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003662static void page_flip_completed(struct intel_crtc *intel_crtc)
3663{
3664 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3665 struct intel_unpin_work *work = intel_crtc->unpin_work;
3666
3667 /* ensure that the unpin work is consistent wrt ->pending. */
3668 smp_rmb();
3669 intel_crtc->unpin_work = NULL;
3670
3671 if (work->event)
3672 drm_send_vblank_event(intel_crtc->base.dev,
3673 intel_crtc->pipe,
3674 work->event);
3675
3676 drm_crtc_vblank_put(&intel_crtc->base);
3677
3678 wake_up_all(&dev_priv->pending_flip_queue);
3679 queue_work(dev_priv->wq, &work->work);
3680
3681 trace_i915_flip_complete(intel_crtc->plane,
3682 work->pending_flip_obj);
3683}
3684
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003685void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003686{
Chris Wilson0f911282012-04-17 10:05:38 +01003687 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003688 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003689
Daniel Vetter2c10d572012-12-20 21:24:07 +01003690 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003691 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3692 !intel_crtc_has_pending_flip(crtc),
3693 60*HZ) == 0)) {
3694 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003695
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003696 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003697 if (intel_crtc->unpin_work) {
3698 WARN_ONCE(1, "Removing stuck page flip\n");
3699 page_flip_completed(intel_crtc);
3700 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003701 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003702 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003703
Chris Wilson975d5682014-08-20 13:13:34 +01003704 if (crtc->primary->fb) {
3705 mutex_lock(&dev->struct_mutex);
3706 intel_finish_fb(crtc->primary->fb);
3707 mutex_unlock(&dev->struct_mutex);
3708 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003709}
3710
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003711/* Program iCLKIP clock to the desired frequency */
3712static void lpt_program_iclkip(struct drm_crtc *crtc)
3713{
3714 struct drm_device *dev = crtc->dev;
3715 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003716 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003717 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3718 u32 temp;
3719
Daniel Vetter09153002012-12-12 14:06:44 +01003720 mutex_lock(&dev_priv->dpio_lock);
3721
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003722 /* It is necessary to ungate the pixclk gate prior to programming
3723 * the divisors, and gate it back when it is done.
3724 */
3725 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3726
3727 /* Disable SSCCTL */
3728 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003729 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3730 SBI_SSCCTL_DISABLE,
3731 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003732
3733 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003734 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003735 auxdiv = 1;
3736 divsel = 0x41;
3737 phaseinc = 0x20;
3738 } else {
3739 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003740 * but the adjusted_mode->crtc_clock in in KHz. To get the
3741 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003742 * convert the virtual clock precision to KHz here for higher
3743 * precision.
3744 */
3745 u32 iclk_virtual_root_freq = 172800 * 1000;
3746 u32 iclk_pi_range = 64;
3747 u32 desired_divisor, msb_divisor_value, pi_value;
3748
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003749 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003750 msb_divisor_value = desired_divisor / iclk_pi_range;
3751 pi_value = desired_divisor % iclk_pi_range;
3752
3753 auxdiv = 0;
3754 divsel = msb_divisor_value - 2;
3755 phaseinc = pi_value;
3756 }
3757
3758 /* This should not happen with any sane values */
3759 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3760 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3761 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3762 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3763
3764 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003765 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003766 auxdiv,
3767 divsel,
3768 phasedir,
3769 phaseinc);
3770
3771 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003772 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003773 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3774 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3775 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3776 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3777 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3778 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003779 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003780
3781 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003782 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003783 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3784 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003785 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003786
3787 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003788 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003789 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003790 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003791
3792 /* Wait for initialization time */
3793 udelay(24);
3794
3795 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003796
3797 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003798}
3799
Daniel Vetter275f01b22013-05-03 11:49:47 +02003800static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3801 enum pipe pch_transcoder)
3802{
3803 struct drm_device *dev = crtc->base.dev;
3804 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003805 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003806
3807 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3808 I915_READ(HTOTAL(cpu_transcoder)));
3809 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3810 I915_READ(HBLANK(cpu_transcoder)));
3811 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3812 I915_READ(HSYNC(cpu_transcoder)));
3813
3814 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3815 I915_READ(VTOTAL(cpu_transcoder)));
3816 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3817 I915_READ(VBLANK(cpu_transcoder)));
3818 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3819 I915_READ(VSYNC(cpu_transcoder)));
3820 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3821 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3822}
3823
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003824static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003825{
3826 struct drm_i915_private *dev_priv = dev->dev_private;
3827 uint32_t temp;
3828
3829 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003830 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003831 return;
3832
3833 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3834 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3835
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003836 temp &= ~FDI_BC_BIFURCATION_SELECT;
3837 if (enable)
3838 temp |= FDI_BC_BIFURCATION_SELECT;
3839
3840 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003841 I915_WRITE(SOUTH_CHICKEN1, temp);
3842 POSTING_READ(SOUTH_CHICKEN1);
3843}
3844
3845static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3846{
3847 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003848
3849 switch (intel_crtc->pipe) {
3850 case PIPE_A:
3851 break;
3852 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003853 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003854 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003855 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003856 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003857
3858 break;
3859 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003860 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003861
3862 break;
3863 default:
3864 BUG();
3865 }
3866}
3867
Jesse Barnesf67a5592011-01-05 10:31:48 -08003868/*
3869 * Enable PCH resources required for PCH ports:
3870 * - PCH PLLs
3871 * - FDI training & RX/TX
3872 * - update transcoder timings
3873 * - DP transcoding bits
3874 * - transcoder
3875 */
3876static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003877{
3878 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003879 struct drm_i915_private *dev_priv = dev->dev_private;
3880 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3881 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003882 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003883
Daniel Vetterab9412b2013-05-03 11:49:46 +02003884 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003885
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003886 if (IS_IVYBRIDGE(dev))
3887 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3888
Daniel Vettercd986ab2012-10-26 10:58:12 +02003889 /* Write the TU size bits before fdi link training, so that error
3890 * detection works. */
3891 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3892 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3893
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003894 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003895 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003896
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003897 /* We need to program the right clock selection before writing the pixel
3898 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003899 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003900 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003901
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003902 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003903 temp |= TRANS_DPLL_ENABLE(pipe);
3904 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003905 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003906 temp |= sel;
3907 else
3908 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003909 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003910 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003911
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003912 /* XXX: pch pll's can be enabled any time before we enable the PCH
3913 * transcoder, and we actually should do this to not upset any PCH
3914 * transcoder that already use the clock when we share it.
3915 *
3916 * Note that enable_shared_dpll tries to do the right thing, but
3917 * get_shared_dpll unconditionally resets the pll - we need that to have
3918 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003919 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003920
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003921 /* set transcoder timing, panel must allow it */
3922 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003923 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003924
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003925 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003926
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003927 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003928 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003929 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003930 reg = TRANS_DP_CTL(pipe);
3931 temp = I915_READ(reg);
3932 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003933 TRANS_DP_SYNC_MASK |
3934 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003935 temp |= (TRANS_DP_OUTPUT_ENABLE |
3936 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003937 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003938
3939 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003940 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003941 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003942 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003943
3944 switch (intel_trans_dp_port_sel(crtc)) {
3945 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003946 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003947 break;
3948 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003949 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003950 break;
3951 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003952 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003953 break;
3954 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003955 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003956 }
3957
Chris Wilson5eddb702010-09-11 13:48:45 +01003958 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003959 }
3960
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003961 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003962}
3963
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003964static void lpt_pch_enable(struct drm_crtc *crtc)
3965{
3966 struct drm_device *dev = crtc->dev;
3967 struct drm_i915_private *dev_priv = dev->dev_private;
3968 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003969 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003970
Daniel Vetterab9412b2013-05-03 11:49:46 +02003971 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003972
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003973 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003974
Paulo Zanoni0540e482012-10-31 18:12:40 -02003975 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003976 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003977
Paulo Zanoni937bb612012-10-31 18:12:47 -02003978 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003979}
3980
Daniel Vetter716c2e52014-06-25 22:02:02 +03003981void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003982{
Daniel Vettere2b78262013-06-07 23:10:03 +02003983 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003984
3985 if (pll == NULL)
3986 return;
3987
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003988 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02003989 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003990 return;
3991 }
3992
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003993 pll->config.crtc_mask &= ~(1 << crtc->pipe);
3994 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02003995 WARN_ON(pll->on);
3996 WARN_ON(pll->active);
3997 }
3998
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003999 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004000}
4001
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004002struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4003 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004004{
Daniel Vettere2b78262013-06-07 23:10:03 +02004005 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004006 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004007 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004008
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004009 if (HAS_PCH_IBX(dev_priv->dev)) {
4010 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004011 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004012 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004013
Daniel Vetter46edb022013-06-05 13:34:12 +02004014 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4015 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004016
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004017 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004018
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004019 goto found;
4020 }
4021
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004022 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4023 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004024
4025 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004026 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004027 continue;
4028
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004029 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004030 &pll->new_config->hw_state,
4031 sizeof(pll->new_config->hw_state)) == 0) {
4032 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004033 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004034 pll->new_config->crtc_mask,
4035 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004036 goto found;
4037 }
4038 }
4039
4040 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004041 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4042 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004043 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004044 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4045 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004046 goto found;
4047 }
4048 }
4049
4050 return NULL;
4051
4052found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004053 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004054 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004055
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004056 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004057 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4058 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004059
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004060 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004061
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004062 return pll;
4063}
4064
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004065/**
4066 * intel_shared_dpll_start_config - start a new PLL staged config
4067 * @dev_priv: DRM device
4068 * @clear_pipes: mask of pipes that will have their PLLs freed
4069 *
4070 * Starts a new PLL staged config, copying the current config but
4071 * releasing the references of pipes specified in clear_pipes.
4072 */
4073static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4074 unsigned clear_pipes)
4075{
4076 struct intel_shared_dpll *pll;
4077 enum intel_dpll_id i;
4078
4079 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4080 pll = &dev_priv->shared_dplls[i];
4081
4082 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4083 GFP_KERNEL);
4084 if (!pll->new_config)
4085 goto cleanup;
4086
4087 pll->new_config->crtc_mask &= ~clear_pipes;
4088 }
4089
4090 return 0;
4091
4092cleanup:
4093 while (--i >= 0) {
4094 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004095 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004096 pll->new_config = NULL;
4097 }
4098
4099 return -ENOMEM;
4100}
4101
4102static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4103{
4104 struct intel_shared_dpll *pll;
4105 enum intel_dpll_id i;
4106
4107 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4108 pll = &dev_priv->shared_dplls[i];
4109
4110 WARN_ON(pll->new_config == &pll->config);
4111
4112 pll->config = *pll->new_config;
4113 kfree(pll->new_config);
4114 pll->new_config = NULL;
4115 }
4116}
4117
4118static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4119{
4120 struct intel_shared_dpll *pll;
4121 enum intel_dpll_id i;
4122
4123 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4124 pll = &dev_priv->shared_dplls[i];
4125
4126 WARN_ON(pll->new_config == &pll->config);
4127
4128 kfree(pll->new_config);
4129 pll->new_config = NULL;
4130 }
4131}
4132
Daniel Vettera1520312013-05-03 11:49:50 +02004133static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004134{
4135 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004136 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004137 u32 temp;
4138
4139 temp = I915_READ(dslreg);
4140 udelay(500);
4141 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004142 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004143 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004144 }
4145}
4146
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004147static void skylake_pfit_enable(struct intel_crtc *crtc)
4148{
4149 struct drm_device *dev = crtc->base.dev;
4150 struct drm_i915_private *dev_priv = dev->dev_private;
4151 int pipe = crtc->pipe;
4152
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004153 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004154 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004155 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4156 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004157 }
4158}
4159
Jesse Barnesb074cec2013-04-25 12:55:02 -07004160static void ironlake_pfit_enable(struct intel_crtc *crtc)
4161{
4162 struct drm_device *dev = crtc->base.dev;
4163 struct drm_i915_private *dev_priv = dev->dev_private;
4164 int pipe = crtc->pipe;
4165
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004166 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004167 /* Force use of hard-coded filter coefficients
4168 * as some pre-programmed values are broken,
4169 * e.g. x201.
4170 */
4171 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4172 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4173 PF_PIPE_SEL_IVB(pipe));
4174 else
4175 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004176 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4177 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004178 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004179}
4180
Matt Roper4a3b8762014-12-23 10:41:51 -08004181static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004182{
4183 struct drm_device *dev = crtc->dev;
4184 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004185 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004186 struct intel_plane *intel_plane;
4187
Matt Roperaf2b6532014-04-01 15:22:32 -07004188 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4189 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004190 if (intel_plane->pipe == pipe)
4191 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004192 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004193}
4194
Matt Roper0d703d42015-03-04 10:49:04 -08004195/*
4196 * Disable a plane internally without actually modifying the plane's state.
4197 * This will allow us to easily restore the plane later by just reprogramming
4198 * its state.
4199 */
4200static void disable_plane_internal(struct drm_plane *plane)
4201{
4202 struct intel_plane *intel_plane = to_intel_plane(plane);
4203 struct drm_plane_state *state =
4204 plane->funcs->atomic_duplicate_state(plane);
4205 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4206
4207 intel_state->visible = false;
4208 intel_plane->commit_plane(plane, intel_state);
4209
4210 intel_plane_destroy_state(plane, state);
4211}
4212
Matt Roper4a3b8762014-12-23 10:41:51 -08004213static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004214{
4215 struct drm_device *dev = crtc->dev;
4216 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004217 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004218 struct intel_plane *intel_plane;
4219
Matt Roperaf2b6532014-04-01 15:22:32 -07004220 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4221 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004222 if (plane->fb && intel_plane->pipe == pipe)
4223 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004224 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004225}
4226
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004227void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004228{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004229 struct drm_device *dev = crtc->base.dev;
4230 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004231
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004232 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004233 return;
4234
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004235 /* We can only enable IPS after we enable a plane and wait for a vblank */
4236 intel_wait_for_vblank(dev, crtc->pipe);
4237
Paulo Zanonid77e4532013-09-24 13:52:55 -03004238 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004239 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004240 mutex_lock(&dev_priv->rps.hw_lock);
4241 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4242 mutex_unlock(&dev_priv->rps.hw_lock);
4243 /* Quoting Art Runyan: "its not safe to expect any particular
4244 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004245 * mailbox." Moreover, the mailbox may return a bogus state,
4246 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004247 */
4248 } else {
4249 I915_WRITE(IPS_CTL, IPS_ENABLE);
4250 /* The bit only becomes 1 in the next vblank, so this wait here
4251 * is essentially intel_wait_for_vblank. If we don't have this
4252 * and don't wait for vblanks until the end of crtc_enable, then
4253 * the HW state readout code will complain that the expected
4254 * IPS_CTL value is not the one we read. */
4255 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4256 DRM_ERROR("Timed out waiting for IPS enable\n");
4257 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004258}
4259
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004260void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004261{
4262 struct drm_device *dev = crtc->base.dev;
4263 struct drm_i915_private *dev_priv = dev->dev_private;
4264
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004265 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004266 return;
4267
4268 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004269 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004270 mutex_lock(&dev_priv->rps.hw_lock);
4271 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4272 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004273 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4274 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4275 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004276 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004277 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004278 POSTING_READ(IPS_CTL);
4279 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004280
4281 /* We need to wait for a vblank before we can disable the plane. */
4282 intel_wait_for_vblank(dev, crtc->pipe);
4283}
4284
4285/** Loads the palette/gamma unit for the CRTC with the prepared values */
4286static void intel_crtc_load_lut(struct drm_crtc *crtc)
4287{
4288 struct drm_device *dev = crtc->dev;
4289 struct drm_i915_private *dev_priv = dev->dev_private;
4290 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4291 enum pipe pipe = intel_crtc->pipe;
4292 int palreg = PALETTE(pipe);
4293 int i;
4294 bool reenable_ips = false;
4295
4296 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004297 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004298 return;
4299
4300 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004301 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004302 assert_dsi_pll_enabled(dev_priv);
4303 else
4304 assert_pll_enabled(dev_priv, pipe);
4305 }
4306
4307 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304308 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004309 palreg = LGC_PALETTE(pipe);
4310
4311 /* Workaround : Do not read or write the pipe palette/gamma data while
4312 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4313 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004314 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004315 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4316 GAMMA_MODE_MODE_SPLIT)) {
4317 hsw_disable_ips(intel_crtc);
4318 reenable_ips = true;
4319 }
4320
4321 for (i = 0; i < 256; i++) {
4322 I915_WRITE(palreg + 4 * i,
4323 (intel_crtc->lut_r[i] << 16) |
4324 (intel_crtc->lut_g[i] << 8) |
4325 intel_crtc->lut_b[i]);
4326 }
4327
4328 if (reenable_ips)
4329 hsw_enable_ips(intel_crtc);
4330}
4331
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004332static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4333{
4334 if (!enable && intel_crtc->overlay) {
4335 struct drm_device *dev = intel_crtc->base.dev;
4336 struct drm_i915_private *dev_priv = dev->dev_private;
4337
4338 mutex_lock(&dev->struct_mutex);
4339 dev_priv->mm.interruptible = false;
4340 (void) intel_overlay_switch_off(intel_crtc->overlay);
4341 dev_priv->mm.interruptible = true;
4342 mutex_unlock(&dev->struct_mutex);
4343 }
4344
4345 /* Let userspace switch the overlay on again. In most cases userspace
4346 * has to recompute where to put it anyway.
4347 */
4348}
4349
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004350static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004351{
4352 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004353 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4354 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004355
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004356 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004357 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004358 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004359 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004360
4361 hsw_enable_ips(intel_crtc);
4362
4363 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004364 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004365 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004366
4367 /*
4368 * FIXME: Once we grow proper nuclear flip support out of this we need
4369 * to compute the mask of flip planes precisely. For the time being
4370 * consider this a flip from a NULL plane.
4371 */
4372 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004373}
4374
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004375static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004376{
4377 struct drm_device *dev = crtc->dev;
4378 struct drm_i915_private *dev_priv = dev->dev_private;
4379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4380 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004381
4382 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004383
Paulo Zanonie35fef22015-02-09 14:46:29 -02004384 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004385 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004386
4387 hsw_disable_ips(intel_crtc);
4388
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004389 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004390 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004391 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004392 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004393
Daniel Vetterf99d7062014-06-19 16:01:59 +02004394 /*
4395 * FIXME: Once we grow proper nuclear flip support out of this we need
4396 * to compute the mask of flip planes precisely. For the time being
4397 * consider this a flip to a NULL plane.
4398 */
4399 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004400}
4401
Jesse Barnesf67a5592011-01-05 10:31:48 -08004402static void ironlake_crtc_enable(struct drm_crtc *crtc)
4403{
4404 struct drm_device *dev = crtc->dev;
4405 struct drm_i915_private *dev_priv = dev->dev_private;
4406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004407 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004408 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004409
Matt Roper83d65732015-02-25 13:12:16 -08004410 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004411
Jesse Barnesf67a5592011-01-05 10:31:48 -08004412 if (intel_crtc->active)
4413 return;
4414
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004415 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004416 intel_prepare_shared_dpll(intel_crtc);
4417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004418 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304419 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004420
4421 intel_set_pipe_timings(intel_crtc);
4422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004423 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004424 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004425 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004426 }
4427
4428 ironlake_set_pipeconf(crtc);
4429
Jesse Barnesf67a5592011-01-05 10:31:48 -08004430 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004431
Daniel Vettera72e4c92014-09-30 10:56:47 +02004432 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4433 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004434
Daniel Vetterf6736a12013-06-05 13:34:30 +02004435 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004436 if (encoder->pre_enable)
4437 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004438
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004439 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004440 /* Note: FDI PLL enabling _must_ be done before we enable the
4441 * cpu pipes, hence this is separate from all the other fdi/pch
4442 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004443 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004444 } else {
4445 assert_fdi_tx_disabled(dev_priv, pipe);
4446 assert_fdi_rx_disabled(dev_priv, pipe);
4447 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004448
Jesse Barnesb074cec2013-04-25 12:55:02 -07004449 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004450
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004451 /*
4452 * On ILK+ LUT must be loaded before the pipe is running but with
4453 * clocks enabled
4454 */
4455 intel_crtc_load_lut(crtc);
4456
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004457 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004458 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004459
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004460 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004461 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004462
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004463 assert_vblank_disabled(crtc);
4464 drm_crtc_vblank_on(crtc);
4465
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004466 for_each_encoder_on_crtc(dev, crtc, encoder)
4467 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004468
4469 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004470 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004471
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004472 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004473}
4474
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004475/* IPS only exists on ULT machines and is tied to pipe A. */
4476static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4477{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004478 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004479}
4480
Paulo Zanonie4916942013-09-20 16:21:19 -03004481/*
4482 * This implements the workaround described in the "notes" section of the mode
4483 * set sequence documentation. When going from no pipes or single pipe to
4484 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4485 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4486 */
4487static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4488{
4489 struct drm_device *dev = crtc->base.dev;
4490 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4491
4492 /* We want to get the other_active_crtc only if there's only 1 other
4493 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004494 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004495 if (!crtc_it->active || crtc_it == crtc)
4496 continue;
4497
4498 if (other_active_crtc)
4499 return;
4500
4501 other_active_crtc = crtc_it;
4502 }
4503 if (!other_active_crtc)
4504 return;
4505
4506 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4507 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4508}
4509
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004510static void haswell_crtc_enable(struct drm_crtc *crtc)
4511{
4512 struct drm_device *dev = crtc->dev;
4513 struct drm_i915_private *dev_priv = dev->dev_private;
4514 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4515 struct intel_encoder *encoder;
4516 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004517
Matt Roper83d65732015-02-25 13:12:16 -08004518 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004519
4520 if (intel_crtc->active)
4521 return;
4522
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004523 if (intel_crtc_to_shared_dpll(intel_crtc))
4524 intel_enable_shared_dpll(intel_crtc);
4525
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004526 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304527 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004528
4529 intel_set_pipe_timings(intel_crtc);
4530
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004531 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4532 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4533 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004534 }
4535
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004536 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004537 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004538 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004539 }
4540
4541 haswell_set_pipeconf(crtc);
4542
4543 intel_set_pipe_csc(crtc);
4544
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004545 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004546
Daniel Vettera72e4c92014-09-30 10:56:47 +02004547 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004548 for_each_encoder_on_crtc(dev, crtc, encoder)
4549 if (encoder->pre_enable)
4550 encoder->pre_enable(encoder);
4551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004553 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4554 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004555 dev_priv->display.fdi_link_train(crtc);
4556 }
4557
Paulo Zanoni1f544382012-10-24 11:32:00 -02004558 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004559
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004560 if (IS_SKYLAKE(dev))
4561 skylake_pfit_enable(intel_crtc);
4562 else
4563 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004564
4565 /*
4566 * On ILK+ LUT must be loaded before the pipe is running but with
4567 * clocks enabled
4568 */
4569 intel_crtc_load_lut(crtc);
4570
Paulo Zanoni1f544382012-10-24 11:32:00 -02004571 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004572 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004573
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004574 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004575 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004576
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004577 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004578 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004579
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004580 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004581 intel_ddi_set_vc_payload_alloc(crtc, true);
4582
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004583 assert_vblank_disabled(crtc);
4584 drm_crtc_vblank_on(crtc);
4585
Jani Nikula8807e552013-08-30 19:40:32 +03004586 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004587 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004588 intel_opregion_notify_encoder(encoder, true);
4589 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004590
Paulo Zanonie4916942013-09-20 16:21:19 -03004591 /* If we change the relative order between pipe/planes enabling, we need
4592 * to change the workaround. */
4593 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004594 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004595}
4596
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004597static void skylake_pfit_disable(struct intel_crtc *crtc)
4598{
4599 struct drm_device *dev = crtc->base.dev;
4600 struct drm_i915_private *dev_priv = dev->dev_private;
4601 int pipe = crtc->pipe;
4602
4603 /* To avoid upsetting the power well on haswell only disable the pfit if
4604 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004605 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004606 I915_WRITE(PS_CTL(pipe), 0);
4607 I915_WRITE(PS_WIN_POS(pipe), 0);
4608 I915_WRITE(PS_WIN_SZ(pipe), 0);
4609 }
4610}
4611
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004612static void ironlake_pfit_disable(struct intel_crtc *crtc)
4613{
4614 struct drm_device *dev = crtc->base.dev;
4615 struct drm_i915_private *dev_priv = dev->dev_private;
4616 int pipe = crtc->pipe;
4617
4618 /* To avoid upsetting the power well on haswell only disable the pfit if
4619 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004620 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004621 I915_WRITE(PF_CTL(pipe), 0);
4622 I915_WRITE(PF_WIN_POS(pipe), 0);
4623 I915_WRITE(PF_WIN_SZ(pipe), 0);
4624 }
4625}
4626
Jesse Barnes6be4a602010-09-10 10:26:01 -07004627static void ironlake_crtc_disable(struct drm_crtc *crtc)
4628{
4629 struct drm_device *dev = crtc->dev;
4630 struct drm_i915_private *dev_priv = dev->dev_private;
4631 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004632 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004633 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004634 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004635
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004636 if (!intel_crtc->active)
4637 return;
4638
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004639 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004640
Daniel Vetterea9d7582012-07-10 10:42:52 +02004641 for_each_encoder_on_crtc(dev, crtc, encoder)
4642 encoder->disable(encoder);
4643
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004644 drm_crtc_vblank_off(crtc);
4645 assert_vblank_disabled(crtc);
4646
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004647 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004648 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004649
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004650 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004651
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004652 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004653
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004654 for_each_encoder_on_crtc(dev, crtc, encoder)
4655 if (encoder->post_disable)
4656 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004657
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004658 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004659 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004660
Daniel Vetterd925c592013-06-05 13:34:04 +02004661 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004662
Daniel Vetterd925c592013-06-05 13:34:04 +02004663 if (HAS_PCH_CPT(dev)) {
4664 /* disable TRANS_DP_CTL */
4665 reg = TRANS_DP_CTL(pipe);
4666 temp = I915_READ(reg);
4667 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4668 TRANS_DP_PORT_SEL_MASK);
4669 temp |= TRANS_DP_PORT_SEL_NONE;
4670 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004671
Daniel Vetterd925c592013-06-05 13:34:04 +02004672 /* disable DPLL_SEL */
4673 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004674 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004675 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004676 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004677
4678 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004679 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004680
4681 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004682 }
4683
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004684 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004685 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004686
4687 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004688 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004689 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004690}
4691
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004692static void haswell_crtc_disable(struct drm_crtc *crtc)
4693{
4694 struct drm_device *dev = crtc->dev;
4695 struct drm_i915_private *dev_priv = dev->dev_private;
4696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4697 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004698 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004699
4700 if (!intel_crtc->active)
4701 return;
4702
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004703 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004704
Jani Nikula8807e552013-08-30 19:40:32 +03004705 for_each_encoder_on_crtc(dev, crtc, encoder) {
4706 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004707 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004708 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004709
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004710 drm_crtc_vblank_off(crtc);
4711 assert_vblank_disabled(crtc);
4712
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004713 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004714 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4715 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004716 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004717
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004718 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004719 intel_ddi_set_vc_payload_alloc(crtc, false);
4720
Paulo Zanoniad80a812012-10-24 16:06:19 -02004721 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004722
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004723 if (IS_SKYLAKE(dev))
4724 skylake_pfit_disable(intel_crtc);
4725 else
4726 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004727
Paulo Zanoni1f544382012-10-24 11:32:00 -02004728 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004729
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004730 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004731 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004732 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004733 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004734
Imre Deak97b040a2014-06-25 22:01:50 +03004735 for_each_encoder_on_crtc(dev, crtc, encoder)
4736 if (encoder->post_disable)
4737 encoder->post_disable(encoder);
4738
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004739 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004740 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004741
4742 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004743 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004744 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004745
4746 if (intel_crtc_to_shared_dpll(intel_crtc))
4747 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004748}
4749
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004750static void ironlake_crtc_off(struct drm_crtc *crtc)
4751{
4752 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004753 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004754}
4755
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004756
Jesse Barnes2dd24552013-04-25 12:55:01 -07004757static void i9xx_pfit_enable(struct intel_crtc *crtc)
4758{
4759 struct drm_device *dev = crtc->base.dev;
4760 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004761 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004762
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004763 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004764 return;
4765
Daniel Vetterc0b03412013-05-28 12:05:54 +02004766 /*
4767 * The panel fitter should only be adjusted whilst the pipe is disabled,
4768 * according to register description and PRM.
4769 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004770 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4771 assert_pipe_disabled(dev_priv, crtc->pipe);
4772
Jesse Barnesb074cec2013-04-25 12:55:02 -07004773 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4774 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004775
4776 /* Border color in case we don't scale up to the full screen. Black by
4777 * default, change to something else for debugging. */
4778 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004779}
4780
Dave Airlied05410f2014-06-05 13:22:59 +10004781static enum intel_display_power_domain port_to_power_domain(enum port port)
4782{
4783 switch (port) {
4784 case PORT_A:
4785 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4786 case PORT_B:
4787 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4788 case PORT_C:
4789 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4790 case PORT_D:
4791 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4792 default:
4793 WARN_ON_ONCE(1);
4794 return POWER_DOMAIN_PORT_OTHER;
4795 }
4796}
4797
Imre Deak77d22dc2014-03-05 16:20:52 +02004798#define for_each_power_domain(domain, mask) \
4799 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4800 if ((1 << (domain)) & (mask))
4801
Imre Deak319be8a2014-03-04 19:22:57 +02004802enum intel_display_power_domain
4803intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004804{
Imre Deak319be8a2014-03-04 19:22:57 +02004805 struct drm_device *dev = intel_encoder->base.dev;
4806 struct intel_digital_port *intel_dig_port;
4807
4808 switch (intel_encoder->type) {
4809 case INTEL_OUTPUT_UNKNOWN:
4810 /* Only DDI platforms should ever use this output type */
4811 WARN_ON_ONCE(!HAS_DDI(dev));
4812 case INTEL_OUTPUT_DISPLAYPORT:
4813 case INTEL_OUTPUT_HDMI:
4814 case INTEL_OUTPUT_EDP:
4815 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004816 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004817 case INTEL_OUTPUT_DP_MST:
4818 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4819 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004820 case INTEL_OUTPUT_ANALOG:
4821 return POWER_DOMAIN_PORT_CRT;
4822 case INTEL_OUTPUT_DSI:
4823 return POWER_DOMAIN_PORT_DSI;
4824 default:
4825 return POWER_DOMAIN_PORT_OTHER;
4826 }
4827}
4828
4829static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4830{
4831 struct drm_device *dev = crtc->dev;
4832 struct intel_encoder *intel_encoder;
4833 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4834 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004835 unsigned long mask;
4836 enum transcoder transcoder;
4837
4838 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4839
4840 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4841 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004842 if (intel_crtc->config->pch_pfit.enabled ||
4843 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004844 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4845
Imre Deak319be8a2014-03-04 19:22:57 +02004846 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4847 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4848
Imre Deak77d22dc2014-03-05 16:20:52 +02004849 return mask;
4850}
4851
Imre Deak77d22dc2014-03-05 16:20:52 +02004852static void modeset_update_crtc_power_domains(struct drm_device *dev)
4853{
4854 struct drm_i915_private *dev_priv = dev->dev_private;
4855 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4856 struct intel_crtc *crtc;
4857
4858 /*
4859 * First get all needed power domains, then put all unneeded, to avoid
4860 * any unnecessary toggling of the power wells.
4861 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004862 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004863 enum intel_display_power_domain domain;
4864
Matt Roper83d65732015-02-25 13:12:16 -08004865 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004866 continue;
4867
Imre Deak319be8a2014-03-04 19:22:57 +02004868 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004869
4870 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4871 intel_display_power_get(dev_priv, domain);
4872 }
4873
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004874 if (dev_priv->display.modeset_global_resources)
4875 dev_priv->display.modeset_global_resources(dev);
4876
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004877 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004878 enum intel_display_power_domain domain;
4879
4880 for_each_power_domain(domain, crtc->enabled_power_domains)
4881 intel_display_power_put(dev_priv, domain);
4882
4883 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4884 }
4885
4886 intel_display_set_init_power(dev_priv, false);
4887}
4888
Ville Syrjälädfcab172014-06-13 13:37:47 +03004889/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004890static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004891{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004892 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004893
Jesse Barnes586f49d2013-11-04 16:06:59 -08004894 /* Obtain SKU information */
4895 mutex_lock(&dev_priv->dpio_lock);
4896 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4897 CCK_FUSE_HPLL_FREQ_MASK;
4898 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004899
Ville Syrjälädfcab172014-06-13 13:37:47 +03004900 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004901}
4902
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004903static void vlv_update_cdclk(struct drm_device *dev)
4904{
4905 struct drm_i915_private *dev_priv = dev->dev_private;
4906
4907 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004908 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004909 dev_priv->vlv_cdclk_freq);
4910
4911 /*
4912 * Program the gmbus_freq based on the cdclk frequency.
4913 * BSpec erroneously claims we should aim for 4MHz, but
4914 * in fact 1MHz is the correct frequency.
4915 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004916 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004917}
4918
Jesse Barnes30a970c2013-11-04 13:48:12 -08004919/* Adjust CDclk dividers to allow high res or save power if possible */
4920static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4921{
4922 struct drm_i915_private *dev_priv = dev->dev_private;
4923 u32 val, cmd;
4924
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004925 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004926
Ville Syrjälädfcab172014-06-13 13:37:47 +03004927 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004928 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004929 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004930 cmd = 1;
4931 else
4932 cmd = 0;
4933
4934 mutex_lock(&dev_priv->rps.hw_lock);
4935 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4936 val &= ~DSPFREQGUAR_MASK;
4937 val |= (cmd << DSPFREQGUAR_SHIFT);
4938 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4939 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4940 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4941 50)) {
4942 DRM_ERROR("timed out waiting for CDclk change\n");
4943 }
4944 mutex_unlock(&dev_priv->rps.hw_lock);
4945
Ville Syrjälädfcab172014-06-13 13:37:47 +03004946 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004947 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004948
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004949 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004950
4951 mutex_lock(&dev_priv->dpio_lock);
4952 /* adjust cdclk divider */
4953 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004954 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004955 val |= divider;
4956 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004957
4958 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4959 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4960 50))
4961 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004962 mutex_unlock(&dev_priv->dpio_lock);
4963 }
4964
4965 mutex_lock(&dev_priv->dpio_lock);
4966 /* adjust self-refresh exit latency value */
4967 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4968 val &= ~0x7f;
4969
4970 /*
4971 * For high bandwidth configs, we set a higher latency in the bunit
4972 * so that the core display fetch happens in time to avoid underruns.
4973 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03004974 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004975 val |= 4500 / 250; /* 4.5 usec */
4976 else
4977 val |= 3000 / 250; /* 3.0 usec */
4978 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
4979 mutex_unlock(&dev_priv->dpio_lock);
4980
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004981 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004982}
4983
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004984static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
4985{
4986 struct drm_i915_private *dev_priv = dev->dev_private;
4987 u32 val, cmd;
4988
4989 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
4990
4991 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004992 case 333333:
4993 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004994 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004995 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004996 break;
4997 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01004998 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03004999 return;
5000 }
5001
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005002 /*
5003 * Specs are full of misinformation, but testing on actual
5004 * hardware has shown that we just need to write the desired
5005 * CCK divider into the Punit register.
5006 */
5007 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5008
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005009 mutex_lock(&dev_priv->rps.hw_lock);
5010 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5011 val &= ~DSPFREQGUAR_MASK_CHV;
5012 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5013 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5014 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5015 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5016 50)) {
5017 DRM_ERROR("timed out waiting for CDclk change\n");
5018 }
5019 mutex_unlock(&dev_priv->rps.hw_lock);
5020
5021 vlv_update_cdclk(dev);
5022}
5023
Jesse Barnes30a970c2013-11-04 13:48:12 -08005024static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5025 int max_pixclk)
5026{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005027 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005028 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005029
Jesse Barnes30a970c2013-11-04 13:48:12 -08005030 /*
5031 * Really only a few cases to deal with, as only 4 CDclks are supported:
5032 * 200MHz
5033 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005034 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005035 * 400MHz (VLV only)
5036 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5037 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005038 *
5039 * We seem to get an unstable or solid color picture at 200MHz.
5040 * Not sure what's wrong. For now use 200MHz only when all pipes
5041 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005042 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005043 if (!IS_CHERRYVIEW(dev_priv) &&
5044 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005045 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005046 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005047 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005048 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005049 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005050 else
5051 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005052}
5053
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005054/* compute the max pixel clock for new configuration */
5055static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005056{
5057 struct drm_device *dev = dev_priv->dev;
5058 struct intel_crtc *intel_crtc;
5059 int max_pixclk = 0;
5060
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005061 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005062 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005063 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005064 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005065 }
5066
5067 return max_pixclk;
5068}
5069
5070static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005071 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005072{
5073 struct drm_i915_private *dev_priv = dev->dev_private;
5074 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005075 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005076
Imre Deakd60c4472014-03-27 17:45:10 +02005077 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5078 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005079 return;
5080
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005081 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005082 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005083 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005084 *prepare_pipes |= (1 << intel_crtc->pipe);
5085}
5086
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005087static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5088{
5089 unsigned int credits, default_credits;
5090
5091 if (IS_CHERRYVIEW(dev_priv))
5092 default_credits = PFI_CREDIT(12);
5093 else
5094 default_credits = PFI_CREDIT(8);
5095
5096 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5097 /* CHV suggested value is 31 or 63 */
5098 if (IS_CHERRYVIEW(dev_priv))
5099 credits = PFI_CREDIT_31;
5100 else
5101 credits = PFI_CREDIT(15);
5102 } else {
5103 credits = default_credits;
5104 }
5105
5106 /*
5107 * WA - write default credits before re-programming
5108 * FIXME: should we also set the resend bit here?
5109 */
5110 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5111 default_credits);
5112
5113 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5114 credits | PFI_CREDIT_RESEND);
5115
5116 /*
5117 * FIXME is this guaranteed to clear
5118 * immediately or should we poll for it?
5119 */
5120 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5121}
5122
Jesse Barnes30a970c2013-11-04 13:48:12 -08005123static void valleyview_modeset_global_resources(struct drm_device *dev)
5124{
5125 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005126 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005127 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5128
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005129 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005130 /*
5131 * FIXME: We can end up here with all power domains off, yet
5132 * with a CDCLK frequency other than the minimum. To account
5133 * for this take the PIPE-A power domain, which covers the HW
5134 * blocks needed for the following programming. This can be
5135 * removed once it's guaranteed that we get here either with
5136 * the minimum CDCLK set, or the required power domains
5137 * enabled.
5138 */
5139 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5140
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005141 if (IS_CHERRYVIEW(dev))
5142 cherryview_set_cdclk(dev, req_cdclk);
5143 else
5144 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005145
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005146 vlv_program_pfi_credits(dev_priv);
5147
Imre Deak738c05c2014-11-19 16:25:37 +02005148 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005149 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005150}
5151
Jesse Barnes89b667f2013-04-18 14:51:36 -07005152static void valleyview_crtc_enable(struct drm_crtc *crtc)
5153{
5154 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005155 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005156 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5157 struct intel_encoder *encoder;
5158 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005159 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005160
Matt Roper83d65732015-02-25 13:12:16 -08005161 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005162
5163 if (intel_crtc->active)
5164 return;
5165
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005166 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305167
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005168 if (!is_dsi) {
5169 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005170 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005171 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005172 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005173 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005174
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005175 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305176 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005177
5178 intel_set_pipe_timings(intel_crtc);
5179
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005180 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5181 struct drm_i915_private *dev_priv = dev->dev_private;
5182
5183 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5184 I915_WRITE(CHV_CANVAS(pipe), 0);
5185 }
5186
Daniel Vetter5b18e572014-04-24 23:55:06 +02005187 i9xx_set_pipeconf(intel_crtc);
5188
Jesse Barnes89b667f2013-04-18 14:51:36 -07005189 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005190
Daniel Vettera72e4c92014-09-30 10:56:47 +02005191 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005192
Jesse Barnes89b667f2013-04-18 14:51:36 -07005193 for_each_encoder_on_crtc(dev, crtc, encoder)
5194 if (encoder->pre_pll_enable)
5195 encoder->pre_pll_enable(encoder);
5196
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005197 if (!is_dsi) {
5198 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005199 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005200 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005201 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005202 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005203
5204 for_each_encoder_on_crtc(dev, crtc, encoder)
5205 if (encoder->pre_enable)
5206 encoder->pre_enable(encoder);
5207
Jesse Barnes2dd24552013-04-25 12:55:01 -07005208 i9xx_pfit_enable(intel_crtc);
5209
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005210 intel_crtc_load_lut(crtc);
5211
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005212 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005213 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005214
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005215 assert_vblank_disabled(crtc);
5216 drm_crtc_vblank_on(crtc);
5217
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005218 for_each_encoder_on_crtc(dev, crtc, encoder)
5219 encoder->enable(encoder);
5220
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005221 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005222
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005223 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005224 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005225}
5226
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005227static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5228{
5229 struct drm_device *dev = crtc->base.dev;
5230 struct drm_i915_private *dev_priv = dev->dev_private;
5231
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005232 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5233 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005234}
5235
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005236static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005237{
5238 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005239 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005240 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005241 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005242 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005243
Matt Roper83d65732015-02-25 13:12:16 -08005244 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005245
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005246 if (intel_crtc->active)
5247 return;
5248
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005249 i9xx_set_pll_dividers(intel_crtc);
5250
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005251 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305252 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005253
5254 intel_set_pipe_timings(intel_crtc);
5255
Daniel Vetter5b18e572014-04-24 23:55:06 +02005256 i9xx_set_pipeconf(intel_crtc);
5257
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005258 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005259
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005260 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005261 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005262
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005263 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005264 if (encoder->pre_enable)
5265 encoder->pre_enable(encoder);
5266
Daniel Vetterf6736a12013-06-05 13:34:30 +02005267 i9xx_enable_pll(intel_crtc);
5268
Jesse Barnes2dd24552013-04-25 12:55:01 -07005269 i9xx_pfit_enable(intel_crtc);
5270
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005271 intel_crtc_load_lut(crtc);
5272
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005273 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005274 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005275
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005276 assert_vblank_disabled(crtc);
5277 drm_crtc_vblank_on(crtc);
5278
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005279 for_each_encoder_on_crtc(dev, crtc, encoder)
5280 encoder->enable(encoder);
5281
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005282 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005283
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005284 /*
5285 * Gen2 reports pipe underruns whenever all planes are disabled.
5286 * So don't enable underrun reporting before at least some planes
5287 * are enabled.
5288 * FIXME: Need to fix the logic to work when we turn off all planes
5289 * but leave the pipe running.
5290 */
5291 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005292 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005293
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005294 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005295 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005296}
5297
Daniel Vetter87476d62013-04-11 16:29:06 +02005298static void i9xx_pfit_disable(struct intel_crtc *crtc)
5299{
5300 struct drm_device *dev = crtc->base.dev;
5301 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005302
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005303 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005304 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005305
5306 assert_pipe_disabled(dev_priv, crtc->pipe);
5307
Daniel Vetter328d8e82013-05-08 10:36:31 +02005308 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5309 I915_READ(PFIT_CONTROL));
5310 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005311}
5312
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005313static void i9xx_crtc_disable(struct drm_crtc *crtc)
5314{
5315 struct drm_device *dev = crtc->dev;
5316 struct drm_i915_private *dev_priv = dev->dev_private;
5317 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005318 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005319 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005320
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005321 if (!intel_crtc->active)
5322 return;
5323
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005324 /*
5325 * Gen2 reports pipe underruns whenever all planes are disabled.
5326 * So diasble underrun reporting before all the planes get disabled.
5327 * FIXME: Need to fix the logic to work when we turn off all planes
5328 * but leave the pipe running.
5329 */
5330 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005331 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005332
Imre Deak564ed192014-06-13 14:54:21 +03005333 /*
5334 * Vblank time updates from the shadow to live plane control register
5335 * are blocked if the memory self-refresh mode is active at that
5336 * moment. So to make sure the plane gets truly disabled, disable
5337 * first the self-refresh mode. The self-refresh enable bit in turn
5338 * will be checked/applied by the HW only at the next frame start
5339 * event which is after the vblank start event, so we need to have a
5340 * wait-for-vblank between disabling the plane and the pipe.
5341 */
5342 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005343 intel_crtc_disable_planes(crtc);
5344
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005345 /*
5346 * On gen2 planes are double buffered but the pipe isn't, so we must
5347 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005348 * We also need to wait on all gmch platforms because of the
5349 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005350 */
Imre Deak564ed192014-06-13 14:54:21 +03005351 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005352
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005353 for_each_encoder_on_crtc(dev, crtc, encoder)
5354 encoder->disable(encoder);
5355
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005356 drm_crtc_vblank_off(crtc);
5357 assert_vblank_disabled(crtc);
5358
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005359 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005360
Daniel Vetter87476d62013-04-11 16:29:06 +02005361 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005362
Jesse Barnes89b667f2013-04-18 14:51:36 -07005363 for_each_encoder_on_crtc(dev, crtc, encoder)
5364 if (encoder->post_disable)
5365 encoder->post_disable(encoder);
5366
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005367 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005368 if (IS_CHERRYVIEW(dev))
5369 chv_disable_pll(dev_priv, pipe);
5370 else if (IS_VALLEYVIEW(dev))
5371 vlv_disable_pll(dev_priv, pipe);
5372 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005373 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005374 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005375
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005376 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005377 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005378
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005379 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005380 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005381
Daniel Vetterefa96242014-04-24 23:55:02 +02005382 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005383 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005384 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005385}
5386
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005387static void i9xx_crtc_off(struct drm_crtc *crtc)
5388{
5389}
5390
Borun Fub04c5bd2014-07-12 10:02:27 +05305391/* Master function to enable/disable CRTC and corresponding power wells */
5392void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005393{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005394 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005395 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005396 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005397 enum intel_display_power_domain domain;
5398 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005399
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005400 if (enable) {
5401 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005402 domains = get_crtc_power_domains(crtc);
5403 for_each_power_domain(domain, domains)
5404 intel_display_power_get(dev_priv, domain);
5405 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005406
5407 dev_priv->display.crtc_enable(crtc);
5408 }
5409 } else {
5410 if (intel_crtc->active) {
5411 dev_priv->display.crtc_disable(crtc);
5412
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005413 domains = intel_crtc->enabled_power_domains;
5414 for_each_power_domain(domain, domains)
5415 intel_display_power_put(dev_priv, domain);
5416 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005417 }
5418 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305419}
5420
5421/**
5422 * Sets the power management mode of the pipe and plane.
5423 */
5424void intel_crtc_update_dpms(struct drm_crtc *crtc)
5425{
5426 struct drm_device *dev = crtc->dev;
5427 struct intel_encoder *intel_encoder;
5428 bool enable = false;
5429
5430 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5431 enable |= intel_encoder->connectors_active;
5432
5433 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005434}
5435
Daniel Vetter976f8a22012-07-08 22:34:21 +02005436static void intel_crtc_disable(struct drm_crtc *crtc)
5437{
5438 struct drm_device *dev = crtc->dev;
5439 struct drm_connector *connector;
5440 struct drm_i915_private *dev_priv = dev->dev_private;
5441
5442 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005443 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005444
5445 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005446 dev_priv->display.off(crtc);
5447
Gustavo Padovan455a6802014-12-01 15:40:11 -08005448 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005449
5450 /* Update computed state. */
5451 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5452 if (!connector->encoder || !connector->encoder->crtc)
5453 continue;
5454
5455 if (connector->encoder->crtc != crtc)
5456 continue;
5457
5458 connector->dpms = DRM_MODE_DPMS_OFF;
5459 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005460 }
5461}
5462
Chris Wilsonea5b2132010-08-04 13:50:23 +01005463void intel_encoder_destroy(struct drm_encoder *encoder)
5464{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005465 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005466
Chris Wilsonea5b2132010-08-04 13:50:23 +01005467 drm_encoder_cleanup(encoder);
5468 kfree(intel_encoder);
5469}
5470
Damien Lespiau92373292013-08-08 22:28:57 +01005471/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005472 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5473 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005474static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005475{
5476 if (mode == DRM_MODE_DPMS_ON) {
5477 encoder->connectors_active = true;
5478
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005479 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005480 } else {
5481 encoder->connectors_active = false;
5482
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005483 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005484 }
5485}
5486
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005487/* Cross check the actual hw state with our own modeset state tracking (and it's
5488 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005489static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005490{
5491 if (connector->get_hw_state(connector)) {
5492 struct intel_encoder *encoder = connector->encoder;
5493 struct drm_crtc *crtc;
5494 bool encoder_enabled;
5495 enum pipe pipe;
5496
5497 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5498 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005499 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005500
Dave Airlie0e32b392014-05-02 14:02:48 +10005501 /* there is no real hw state for MST connectors */
5502 if (connector->mst_port)
5503 return;
5504
Rob Clarke2c719b2014-12-15 13:56:32 -05005505 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005506 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005507 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005508 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005509
Dave Airlie36cd7442014-05-02 13:44:18 +10005510 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005511 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005512 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005513
Dave Airlie36cd7442014-05-02 13:44:18 +10005514 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005515 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5516 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005517 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005518
Dave Airlie36cd7442014-05-02 13:44:18 +10005519 crtc = encoder->base.crtc;
5520
Matt Roper83d65732015-02-25 13:12:16 -08005521 I915_STATE_WARN(!crtc->state->enable,
5522 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005523 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5524 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005525 "encoder active on the wrong pipe\n");
5526 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005527 }
5528}
5529
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005530/* Even simpler default implementation, if there's really no special case to
5531 * consider. */
5532void intel_connector_dpms(struct drm_connector *connector, int mode)
5533{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005534 /* All the simple cases only support two dpms states. */
5535 if (mode != DRM_MODE_DPMS_ON)
5536 mode = DRM_MODE_DPMS_OFF;
5537
5538 if (mode == connector->dpms)
5539 return;
5540
5541 connector->dpms = mode;
5542
5543 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005544 if (connector->encoder)
5545 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005546
Daniel Vetterb9805142012-08-31 17:37:33 +02005547 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005548}
5549
Daniel Vetterf0947c32012-07-02 13:10:34 +02005550/* Simple connector->get_hw_state implementation for encoders that support only
5551 * one connector and no cloning and hence the encoder state determines the state
5552 * of the connector. */
5553bool intel_connector_get_hw_state(struct intel_connector *connector)
5554{
Daniel Vetter24929352012-07-02 20:28:59 +02005555 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005556 struct intel_encoder *encoder = connector->encoder;
5557
5558 return encoder->get_hw_state(encoder, &pipe);
5559}
5560
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005561static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5562{
5563 struct intel_crtc *crtc =
5564 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5565
5566 if (crtc->base.state->enable &&
5567 crtc->config->has_pch_encoder)
5568 return crtc->config->fdi_lanes;
5569
5570 return 0;
5571}
5572
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005573static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005574 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005575{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005576 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5577 pipe_name(pipe), pipe_config->fdi_lanes);
5578 if (pipe_config->fdi_lanes > 4) {
5579 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5580 pipe_name(pipe), pipe_config->fdi_lanes);
5581 return false;
5582 }
5583
Paulo Zanonibafb6552013-11-02 21:07:44 -07005584 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005585 if (pipe_config->fdi_lanes > 2) {
5586 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5587 pipe_config->fdi_lanes);
5588 return false;
5589 } else {
5590 return true;
5591 }
5592 }
5593
5594 if (INTEL_INFO(dev)->num_pipes == 2)
5595 return true;
5596
5597 /* Ivybridge 3 pipe is really complicated */
5598 switch (pipe) {
5599 case PIPE_A:
5600 return true;
5601 case PIPE_B:
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005602 if (pipe_config->fdi_lanes > 2 &&
5603 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005604 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5605 pipe_name(pipe), pipe_config->fdi_lanes);
5606 return false;
5607 }
5608 return true;
5609 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005610 if (pipe_config->fdi_lanes > 2) {
5611 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5612 pipe_name(pipe), pipe_config->fdi_lanes);
5613 return false;
5614 }
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005615 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005616 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5617 return false;
5618 }
5619 return true;
5620 default:
5621 BUG();
5622 }
5623}
5624
Daniel Vettere29c22c2013-02-21 00:00:16 +01005625#define RETRY 1
5626static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005627 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005628{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005629 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005630 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005631 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005632 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005633
Daniel Vettere29c22c2013-02-21 00:00:16 +01005634retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005635 /* FDI is a binary signal running at ~2.7GHz, encoding
5636 * each output octet as 10 bits. The actual frequency
5637 * is stored as a divider into a 100MHz clock, and the
5638 * mode pixel clock is stored in units of 1KHz.
5639 * Hence the bw of each lane in terms of the mode signal
5640 * is:
5641 */
5642 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5643
Damien Lespiau241bfc32013-09-25 16:45:37 +01005644 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005645
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005646 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005647 pipe_config->pipe_bpp);
5648
5649 pipe_config->fdi_lanes = lane;
5650
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005651 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005652 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005653
Daniel Vettere29c22c2013-02-21 00:00:16 +01005654 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5655 intel_crtc->pipe, pipe_config);
5656 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5657 pipe_config->pipe_bpp -= 2*3;
5658 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5659 pipe_config->pipe_bpp);
5660 needs_recompute = true;
5661 pipe_config->bw_constrained = true;
5662
5663 goto retry;
5664 }
5665
5666 if (needs_recompute)
5667 return RETRY;
5668
5669 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005670}
5671
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005672static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005673 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005674{
Jani Nikulad330a952014-01-21 11:24:25 +02005675 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005676 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005677 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005678}
5679
Daniel Vettera43f6e02013-06-07 23:10:32 +02005680static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005681 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005682{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005683 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005684 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005685 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005686
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005687 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005688 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005689 int clock_limit =
5690 dev_priv->display.get_display_clock_speed(dev);
5691
5692 /*
5693 * Enable pixel doubling when the dot clock
5694 * is > 90% of the (display) core speed.
5695 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005696 * GDG double wide on either pipe,
5697 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005698 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005699 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005700 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005701 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005702 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005703 }
5704
Damien Lespiau241bfc32013-09-25 16:45:37 +01005705 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005706 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005707 }
Chris Wilson89749352010-09-12 18:25:19 +01005708
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005709 /*
5710 * Pipe horizontal size must be even in:
5711 * - DVO ganged mode
5712 * - LVDS dual channel mode
5713 * - Double wide pipe
5714 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005715 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005716 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5717 pipe_config->pipe_src_w &= ~1;
5718
Damien Lespiau8693a822013-05-03 18:48:11 +01005719 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5720 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005721 */
5722 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5723 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005724 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005725
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005726 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005727 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005728 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005729 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5730 * for lvds. */
5731 pipe_config->pipe_bpp = 8*3;
5732 }
5733
Damien Lespiauf5adf942013-06-24 18:29:34 +01005734 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005735 hsw_compute_ips_config(crtc, pipe_config);
5736
Daniel Vetter877d48d2013-04-19 11:24:43 +02005737 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005738 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005739
Daniel Vettere29c22c2013-02-21 00:00:16 +01005740 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005741}
5742
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005743static int valleyview_get_display_clock_speed(struct drm_device *dev)
5744{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005745 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005746 u32 val;
5747 int divider;
5748
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005749 if (dev_priv->hpll_freq == 0)
5750 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5751
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005752 mutex_lock(&dev_priv->dpio_lock);
5753 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5754 mutex_unlock(&dev_priv->dpio_lock);
5755
5756 divider = val & DISPLAY_FREQUENCY_VALUES;
5757
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005758 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5759 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5760 "cdclk change in progress\n");
5761
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005762 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005763}
5764
Jesse Barnese70236a2009-09-21 10:42:27 -07005765static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005766{
Jesse Barnese70236a2009-09-21 10:42:27 -07005767 return 400000;
5768}
Jesse Barnes79e53942008-11-07 14:24:08 -08005769
Jesse Barnese70236a2009-09-21 10:42:27 -07005770static int i915_get_display_clock_speed(struct drm_device *dev)
5771{
5772 return 333000;
5773}
Jesse Barnes79e53942008-11-07 14:24:08 -08005774
Jesse Barnese70236a2009-09-21 10:42:27 -07005775static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5776{
5777 return 200000;
5778}
Jesse Barnes79e53942008-11-07 14:24:08 -08005779
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005780static int pnv_get_display_clock_speed(struct drm_device *dev)
5781{
5782 u16 gcfgc = 0;
5783
5784 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5785
5786 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5787 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5788 return 267000;
5789 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5790 return 333000;
5791 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5792 return 444000;
5793 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5794 return 200000;
5795 default:
5796 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5797 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5798 return 133000;
5799 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5800 return 167000;
5801 }
5802}
5803
Jesse Barnese70236a2009-09-21 10:42:27 -07005804static int i915gm_get_display_clock_speed(struct drm_device *dev)
5805{
5806 u16 gcfgc = 0;
5807
5808 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5809
5810 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005811 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005812 else {
5813 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5814 case GC_DISPLAY_CLOCK_333_MHZ:
5815 return 333000;
5816 default:
5817 case GC_DISPLAY_CLOCK_190_200_MHZ:
5818 return 190000;
5819 }
5820 }
5821}
Jesse Barnes79e53942008-11-07 14:24:08 -08005822
Jesse Barnese70236a2009-09-21 10:42:27 -07005823static int i865_get_display_clock_speed(struct drm_device *dev)
5824{
5825 return 266000;
5826}
5827
5828static int i855_get_display_clock_speed(struct drm_device *dev)
5829{
5830 u16 hpllcc = 0;
5831 /* Assume that the hardware is in the high speed state. This
5832 * should be the default.
5833 */
5834 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5835 case GC_CLOCK_133_200:
5836 case GC_CLOCK_100_200:
5837 return 200000;
5838 case GC_CLOCK_166_250:
5839 return 250000;
5840 case GC_CLOCK_100_133:
5841 return 133000;
5842 }
5843
5844 /* Shouldn't happen */
5845 return 0;
5846}
5847
5848static int i830_get_display_clock_speed(struct drm_device *dev)
5849{
5850 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005851}
5852
Zhenyu Wang2c072452009-06-05 15:38:42 +08005853static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005854intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005855{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005856 while (*num > DATA_LINK_M_N_MASK ||
5857 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005858 *num >>= 1;
5859 *den >>= 1;
5860 }
5861}
5862
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005863static void compute_m_n(unsigned int m, unsigned int n,
5864 uint32_t *ret_m, uint32_t *ret_n)
5865{
5866 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5867 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5868 intel_reduce_m_n_ratio(ret_m, ret_n);
5869}
5870
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005871void
5872intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5873 int pixel_clock, int link_clock,
5874 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005875{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005876 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005877
5878 compute_m_n(bits_per_pixel * pixel_clock,
5879 link_clock * nlanes * 8,
5880 &m_n->gmch_m, &m_n->gmch_n);
5881
5882 compute_m_n(pixel_clock, link_clock,
5883 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005884}
5885
Chris Wilsona7615032011-01-12 17:04:08 +00005886static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5887{
Jani Nikulad330a952014-01-21 11:24:25 +02005888 if (i915.panel_use_ssc >= 0)
5889 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005890 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005891 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005892}
5893
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005894static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005895{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005896 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005897 struct drm_i915_private *dev_priv = dev->dev_private;
5898 int refclk;
5899
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005900 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005901 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005902 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005903 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005904 refclk = dev_priv->vbt.lvds_ssc_freq;
5905 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005906 } else if (!IS_GEN2(dev)) {
5907 refclk = 96000;
5908 } else {
5909 refclk = 48000;
5910 }
5911
5912 return refclk;
5913}
5914
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005915static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005916{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005917 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005918}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005919
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005920static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5921{
5922 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005923}
5924
Daniel Vetterf47709a2013-03-28 10:42:02 +01005925static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005926 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005927 intel_clock_t *reduced_clock)
5928{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005929 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005930 u32 fp, fp2 = 0;
5931
5932 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005933 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005934 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005935 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005936 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005937 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005938 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005939 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005940 }
5941
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005942 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005943
Daniel Vetterf47709a2013-03-28 10:42:02 +01005944 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005945 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005946 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005947 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005948 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005949 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005950 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005951 }
5952}
5953
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005954static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5955 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005956{
5957 u32 reg_val;
5958
5959 /*
5960 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5961 * and set it to a reasonable value instead.
5962 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005963 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005964 reg_val &= 0xffffff00;
5965 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005966 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005967
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005968 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005969 reg_val &= 0x8cffffff;
5970 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005971 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005972
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005973 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005974 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005975 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005976
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005977 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005978 reg_val &= 0x00ffffff;
5979 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005980 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005981}
5982
Daniel Vetterb5518422013-05-03 11:49:48 +02005983static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
5984 struct intel_link_m_n *m_n)
5985{
5986 struct drm_device *dev = crtc->base.dev;
5987 struct drm_i915_private *dev_priv = dev->dev_private;
5988 int pipe = crtc->pipe;
5989
Daniel Vettere3b95f12013-05-03 11:49:49 +02005990 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
5991 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
5992 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
5993 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02005994}
5995
5996static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07005997 struct intel_link_m_n *m_n,
5998 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02005999{
6000 struct drm_device *dev = crtc->base.dev;
6001 struct drm_i915_private *dev_priv = dev->dev_private;
6002 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006003 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006004
6005 if (INTEL_INFO(dev)->gen >= 5) {
6006 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6007 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6008 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6009 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006010 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6011 * for gen < 8) and if DRRS is supported (to make sure the
6012 * registers are not unnecessarily accessed).
6013 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306014 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006015 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006016 I915_WRITE(PIPE_DATA_M2(transcoder),
6017 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6018 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6019 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6020 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6021 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006022 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006023 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6024 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6025 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6026 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006027 }
6028}
6029
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306030void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006031{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306032 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6033
6034 if (m_n == M1_N1) {
6035 dp_m_n = &crtc->config->dp_m_n;
6036 dp_m2_n2 = &crtc->config->dp_m2_n2;
6037 } else if (m_n == M2_N2) {
6038
6039 /*
6040 * M2_N2 registers are not supported. Hence m2_n2 divider value
6041 * needs to be programmed into M1_N1.
6042 */
6043 dp_m_n = &crtc->config->dp_m2_n2;
6044 } else {
6045 DRM_ERROR("Unsupported divider value\n");
6046 return;
6047 }
6048
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006049 if (crtc->config->has_pch_encoder)
6050 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006051 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306052 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006053}
6054
Ville Syrjäläd288f652014-10-28 13:20:22 +02006055static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006056 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006057{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006058 u32 dpll, dpll_md;
6059
6060 /*
6061 * Enable DPIO clock input. We should never disable the reference
6062 * clock for pipe B, since VGA hotplug / manual detection depends
6063 * on it.
6064 */
6065 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6066 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6067 /* We should never disable this, set it here for state tracking */
6068 if (crtc->pipe == PIPE_B)
6069 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6070 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006071 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006072
Ville Syrjäläd288f652014-10-28 13:20:22 +02006073 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006074 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006075 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006076}
6077
Ville Syrjäläd288f652014-10-28 13:20:22 +02006078static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006079 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006080{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006081 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006082 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006083 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006084 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006085 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006086 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006087
Daniel Vetter09153002012-12-12 14:06:44 +01006088 mutex_lock(&dev_priv->dpio_lock);
6089
Ville Syrjäläd288f652014-10-28 13:20:22 +02006090 bestn = pipe_config->dpll.n;
6091 bestm1 = pipe_config->dpll.m1;
6092 bestm2 = pipe_config->dpll.m2;
6093 bestp1 = pipe_config->dpll.p1;
6094 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006095
Jesse Barnes89b667f2013-04-18 14:51:36 -07006096 /* See eDP HDMI DPIO driver vbios notes doc */
6097
6098 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006099 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006100 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006101
6102 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006103 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006104
6105 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006106 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006107 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006108 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006109
6110 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006111 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006112
6113 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006114 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6115 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6116 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006117 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006118
6119 /*
6120 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6121 * but we don't support that).
6122 * Note: don't use the DAC post divider as it seems unstable.
6123 */
6124 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006125 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006126
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006127 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006128 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006129
Jesse Barnes89b667f2013-04-18 14:51:36 -07006130 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006131 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006132 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6133 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006134 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006135 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006136 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006137 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006138 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006139
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006140 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006141 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006142 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006143 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006144 0x0df40000);
6145 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006146 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006147 0x0df70000);
6148 } else { /* HDMI or VGA */
6149 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006150 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006151 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152 0x0df70000);
6153 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006154 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006155 0x0df40000);
6156 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006157
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006158 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006159 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006160 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6161 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006165 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006166 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006167}
6168
Ville Syrjäläd288f652014-10-28 13:20:22 +02006169static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006170 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006171{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006172 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006173 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6174 DPLL_VCO_ENABLE;
6175 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006176 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006177
Ville Syrjäläd288f652014-10-28 13:20:22 +02006178 pipe_config->dpll_hw_state.dpll_md =
6179 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006180}
6181
Ville Syrjäläd288f652014-10-28 13:20:22 +02006182static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006183 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006184{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006185 struct drm_device *dev = crtc->base.dev;
6186 struct drm_i915_private *dev_priv = dev->dev_private;
6187 int pipe = crtc->pipe;
6188 int dpll_reg = DPLL(crtc->pipe);
6189 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306190 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006191 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306192 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306193 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006194
Ville Syrjäläd288f652014-10-28 13:20:22 +02006195 bestn = pipe_config->dpll.n;
6196 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6197 bestm1 = pipe_config->dpll.m1;
6198 bestm2 = pipe_config->dpll.m2 >> 22;
6199 bestp1 = pipe_config->dpll.p1;
6200 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306201 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306202 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306203 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006204
6205 /*
6206 * Enable Refclk and SSC
6207 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006208 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006209 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006210
6211 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006212
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006213 /* p1 and p2 divider */
6214 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6215 5 << DPIO_CHV_S1_DIV_SHIFT |
6216 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6217 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6218 1 << DPIO_CHV_K_DIV_SHIFT);
6219
6220 /* Feedback post-divider - m2 */
6221 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6222
6223 /* Feedback refclk divider - n and m1 */
6224 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6225 DPIO_CHV_M1_DIV_BY_2 |
6226 1 << DPIO_CHV_N_DIV_SHIFT);
6227
6228 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306229 if (bestm2_frac)
6230 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006231
6232 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306233 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6234 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6235 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6236 if (bestm2_frac)
6237 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6238 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006239
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306240 /* Program digital lock detect threshold */
6241 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6242 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6243 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6244 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6245 if (!bestm2_frac)
6246 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6247 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6248
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006249 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306250 if (vco == 5400000) {
6251 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6252 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6253 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6254 tribuf_calcntr = 0x9;
6255 } else if (vco <= 6200000) {
6256 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6257 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6258 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6259 tribuf_calcntr = 0x9;
6260 } else if (vco <= 6480000) {
6261 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6262 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6263 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6264 tribuf_calcntr = 0x8;
6265 } else {
6266 /* Not supported. Apply the same limits as in the max case */
6267 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6268 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6269 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6270 tribuf_calcntr = 0;
6271 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006272 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6273
Ville Syrjälä968040b2015-03-11 22:52:08 +02006274 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306275 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6276 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6277 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6278
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006279 /* AFC Recal */
6280 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6281 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6282 DPIO_AFC_RECAL);
6283
6284 mutex_unlock(&dev_priv->dpio_lock);
6285}
6286
Ville Syrjäläd288f652014-10-28 13:20:22 +02006287/**
6288 * vlv_force_pll_on - forcibly enable just the PLL
6289 * @dev_priv: i915 private structure
6290 * @pipe: pipe PLL to enable
6291 * @dpll: PLL configuration
6292 *
6293 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6294 * in cases where we need the PLL enabled even when @pipe is not going to
6295 * be enabled.
6296 */
6297void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6298 const struct dpll *dpll)
6299{
6300 struct intel_crtc *crtc =
6301 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006302 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006303 .pixel_multiplier = 1,
6304 .dpll = *dpll,
6305 };
6306
6307 if (IS_CHERRYVIEW(dev)) {
6308 chv_update_pll(crtc, &pipe_config);
6309 chv_prepare_pll(crtc, &pipe_config);
6310 chv_enable_pll(crtc, &pipe_config);
6311 } else {
6312 vlv_update_pll(crtc, &pipe_config);
6313 vlv_prepare_pll(crtc, &pipe_config);
6314 vlv_enable_pll(crtc, &pipe_config);
6315 }
6316}
6317
6318/**
6319 * vlv_force_pll_off - forcibly disable just the PLL
6320 * @dev_priv: i915 private structure
6321 * @pipe: pipe PLL to disable
6322 *
6323 * Disable the PLL for @pipe. To be used in cases where we need
6324 * the PLL enabled even when @pipe is not going to be enabled.
6325 */
6326void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6327{
6328 if (IS_CHERRYVIEW(dev))
6329 chv_disable_pll(to_i915(dev), pipe);
6330 else
6331 vlv_disable_pll(to_i915(dev), pipe);
6332}
6333
Daniel Vetterf47709a2013-03-28 10:42:02 +01006334static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006335 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006336 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006337 int num_connectors)
6338{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006339 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006340 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006341 u32 dpll;
6342 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006343 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006344
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006345 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306346
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006347 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6348 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006349
6350 dpll = DPLL_VGA_MODE_DIS;
6351
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006352 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006353 dpll |= DPLLB_MODE_LVDS;
6354 else
6355 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006356
Daniel Vetteref1b4602013-06-01 17:17:04 +02006357 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006358 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006359 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006360 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006361
6362 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006363 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006364
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006365 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006366 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006367
6368 /* compute bitmask from p1 value */
6369 if (IS_PINEVIEW(dev))
6370 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6371 else {
6372 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6373 if (IS_G4X(dev) && reduced_clock)
6374 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6375 }
6376 switch (clock->p2) {
6377 case 5:
6378 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6379 break;
6380 case 7:
6381 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6382 break;
6383 case 10:
6384 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6385 break;
6386 case 14:
6387 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6388 break;
6389 }
6390 if (INTEL_INFO(dev)->gen >= 4)
6391 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6392
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006393 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006394 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006395 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006396 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6397 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6398 else
6399 dpll |= PLL_REF_INPUT_DREFCLK;
6400
6401 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006402 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006403
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006404 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006405 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006406 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006407 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006408 }
6409}
6410
Daniel Vetterf47709a2013-03-28 10:42:02 +01006411static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006412 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006413 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006414 int num_connectors)
6415{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006416 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006417 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006418 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006419 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006420
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006421 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306422
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006423 dpll = DPLL_VGA_MODE_DIS;
6424
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006425 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006426 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6427 } else {
6428 if (clock->p1 == 2)
6429 dpll |= PLL_P1_DIVIDE_BY_TWO;
6430 else
6431 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6432 if (clock->p2 == 4)
6433 dpll |= PLL_P2_DIVIDE_BY_4;
6434 }
6435
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006436 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006437 dpll |= DPLL_DVO_2X_MODE;
6438
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006439 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006440 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6441 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6442 else
6443 dpll |= PLL_REF_INPUT_DREFCLK;
6444
6445 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006446 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006447}
6448
Daniel Vetter8a654f32013-06-01 17:16:22 +02006449static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006450{
6451 struct drm_device *dev = intel_crtc->base.dev;
6452 struct drm_i915_private *dev_priv = dev->dev_private;
6453 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006454 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006455 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006456 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006457 uint32_t crtc_vtotal, crtc_vblank_end;
6458 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006459
6460 /* We need to be careful not to changed the adjusted mode, for otherwise
6461 * the hw state checker will get angry at the mismatch. */
6462 crtc_vtotal = adjusted_mode->crtc_vtotal;
6463 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006464
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006465 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006466 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006467 crtc_vtotal -= 1;
6468 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006469
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006470 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006471 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6472 else
6473 vsyncshift = adjusted_mode->crtc_hsync_start -
6474 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006475 if (vsyncshift < 0)
6476 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006477 }
6478
6479 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006480 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006481
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006482 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006483 (adjusted_mode->crtc_hdisplay - 1) |
6484 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006485 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006486 (adjusted_mode->crtc_hblank_start - 1) |
6487 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006488 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006489 (adjusted_mode->crtc_hsync_start - 1) |
6490 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6491
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006492 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006493 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006494 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006495 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006496 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006497 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006498 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006499 (adjusted_mode->crtc_vsync_start - 1) |
6500 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6501
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006502 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6503 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6504 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6505 * bits. */
6506 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6507 (pipe == PIPE_B || pipe == PIPE_C))
6508 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6509
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006510 /* pipesrc controls the size that is scaled from, which should
6511 * always be the user's requested size.
6512 */
6513 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006514 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6515 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006516}
6517
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006518static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006519 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006520{
6521 struct drm_device *dev = crtc->base.dev;
6522 struct drm_i915_private *dev_priv = dev->dev_private;
6523 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6524 uint32_t tmp;
6525
6526 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006527 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6528 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006529 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006530 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6531 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006532 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006533 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6534 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006535
6536 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006537 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6538 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006539 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006540 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6541 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006542 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006543 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6544 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006545
6546 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006547 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6548 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6549 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006550 }
6551
6552 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006553 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6554 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6555
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006556 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6557 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006558}
6559
Daniel Vetterf6a83282014-02-11 15:28:57 -08006560void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006561 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006562{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006563 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6564 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6565 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6566 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006567
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006568 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6569 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6570 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6571 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006572
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006573 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006574
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006575 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6576 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006577}
6578
Daniel Vetter84b046f2013-02-19 18:48:54 +01006579static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6580{
6581 struct drm_device *dev = intel_crtc->base.dev;
6582 struct drm_i915_private *dev_priv = dev->dev_private;
6583 uint32_t pipeconf;
6584
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006585 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006586
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006587 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6588 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6589 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006590
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006591 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006592 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006593
Daniel Vetterff9ce462013-04-24 14:57:17 +02006594 /* only g4x and later have fancy bpc/dither controls */
6595 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006596 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006597 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006598 pipeconf |= PIPECONF_DITHER_EN |
6599 PIPECONF_DITHER_TYPE_SP;
6600
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006601 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006602 case 18:
6603 pipeconf |= PIPECONF_6BPC;
6604 break;
6605 case 24:
6606 pipeconf |= PIPECONF_8BPC;
6607 break;
6608 case 30:
6609 pipeconf |= PIPECONF_10BPC;
6610 break;
6611 default:
6612 /* Case prevented by intel_choose_pipe_bpp_dither. */
6613 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006614 }
6615 }
6616
6617 if (HAS_PIPE_CXSR(dev)) {
6618 if (intel_crtc->lowfreq_avail) {
6619 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6620 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6621 } else {
6622 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006623 }
6624 }
6625
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006626 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006627 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006628 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006629 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6630 else
6631 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6632 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006633 pipeconf |= PIPECONF_PROGRESSIVE;
6634
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006635 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006636 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006637
Daniel Vetter84b046f2013-02-19 18:48:54 +01006638 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6639 POSTING_READ(PIPECONF(intel_crtc->pipe));
6640}
6641
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006642static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6643 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006644{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006645 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006646 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006647 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006648 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006649 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006650 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006651 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006652 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006653
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006654 for_each_intel_encoder(dev, encoder) {
6655 if (encoder->new_crtc != crtc)
6656 continue;
6657
Chris Wilson5eddb702010-09-11 13:48:45 +01006658 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006659 case INTEL_OUTPUT_LVDS:
6660 is_lvds = true;
6661 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006662 case INTEL_OUTPUT_DSI:
6663 is_dsi = true;
6664 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006665 default:
6666 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006667 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006668
Eric Anholtc751ce42010-03-25 11:48:48 -07006669 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006670 }
6671
Jani Nikulaf2335332013-09-13 11:03:09 +03006672 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006673 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006674
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006675 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006676 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006677
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006678 /*
6679 * Returns a set of divisors for the desired target clock with
6680 * the given refclk, or FALSE. The returned values represent
6681 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6682 * 2) / p1 / p2.
6683 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006684 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006685 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006686 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006687 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006688 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006689 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6690 return -EINVAL;
6691 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006692
Jani Nikulaf2335332013-09-13 11:03:09 +03006693 if (is_lvds && dev_priv->lvds_downclock_avail) {
6694 /*
6695 * Ensure we match the reduced clock's P to the target
6696 * clock. If the clocks don't match, we can't switch
6697 * the display clock by using the FP0/FP1. In such case
6698 * we will disable the LVDS downclock feature.
6699 */
6700 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006701 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006702 dev_priv->lvds_downclock,
6703 refclk, &clock,
6704 &reduced_clock);
6705 }
6706 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006707 crtc_state->dpll.n = clock.n;
6708 crtc_state->dpll.m1 = clock.m1;
6709 crtc_state->dpll.m2 = clock.m2;
6710 crtc_state->dpll.p1 = clock.p1;
6711 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006712 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006713
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006714 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006715 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306716 has_reduced_clock ? &reduced_clock : NULL,
6717 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006718 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006719 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006720 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006721 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006722 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006723 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006724 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006725 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006726 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006727
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006728 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006729}
6730
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006731static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006732 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006733{
6734 struct drm_device *dev = crtc->base.dev;
6735 struct drm_i915_private *dev_priv = dev->dev_private;
6736 uint32_t tmp;
6737
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006738 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6739 return;
6740
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006741 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006742 if (!(tmp & PFIT_ENABLE))
6743 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006744
Daniel Vetter06922822013-07-11 13:35:40 +02006745 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006746 if (INTEL_INFO(dev)->gen < 4) {
6747 if (crtc->pipe != PIPE_B)
6748 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006749 } else {
6750 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6751 return;
6752 }
6753
Daniel Vetter06922822013-07-11 13:35:40 +02006754 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006755 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6756 if (INTEL_INFO(dev)->gen < 5)
6757 pipe_config->gmch_pfit.lvds_border_bits =
6758 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6759}
6760
Jesse Barnesacbec812013-09-20 11:29:32 -07006761static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006762 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006763{
6764 struct drm_device *dev = crtc->base.dev;
6765 struct drm_i915_private *dev_priv = dev->dev_private;
6766 int pipe = pipe_config->cpu_transcoder;
6767 intel_clock_t clock;
6768 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006769 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006770
Shobhit Kumarf573de52014-07-30 20:32:37 +05306771 /* In case of MIPI DPLL will not even be used */
6772 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6773 return;
6774
Jesse Barnesacbec812013-09-20 11:29:32 -07006775 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006776 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006777 mutex_unlock(&dev_priv->dpio_lock);
6778
6779 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6780 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6781 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6782 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6783 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6784
Ville Syrjäläf6466282013-10-14 14:50:31 +03006785 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006786
Ville Syrjäläf6466282013-10-14 14:50:31 +03006787 /* clock.dot is the fast clock */
6788 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006789}
6790
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006791static void
6792i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6793 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006794{
6795 struct drm_device *dev = crtc->base.dev;
6796 struct drm_i915_private *dev_priv = dev->dev_private;
6797 u32 val, base, offset;
6798 int pipe = crtc->pipe, plane = crtc->plane;
6799 int fourcc, pixel_format;
6800 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006801 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006802 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006803
Damien Lespiau42a7b082015-02-05 19:35:13 +00006804 val = I915_READ(DSPCNTR(plane));
6805 if (!(val & DISPLAY_PLANE_ENABLE))
6806 return;
6807
Damien Lespiaud9806c92015-01-21 14:07:19 +00006808 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006809 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006810 DRM_DEBUG_KMS("failed to alloc fb\n");
6811 return;
6812 }
6813
Damien Lespiau1b842c82015-01-21 13:50:54 +00006814 fb = &intel_fb->base;
6815
Daniel Vetter18c52472015-02-10 17:16:09 +00006816 if (INTEL_INFO(dev)->gen >= 4) {
6817 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006818 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006819 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6820 }
6821 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006822
6823 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006824 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006825 fb->pixel_format = fourcc;
6826 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006827
6828 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006829 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006830 offset = I915_READ(DSPTILEOFF(plane));
6831 else
6832 offset = I915_READ(DSPLINOFF(plane));
6833 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6834 } else {
6835 base = I915_READ(DSPADDR(plane));
6836 }
6837 plane_config->base = base;
6838
6839 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006840 fb->width = ((val >> 16) & 0xfff) + 1;
6841 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006842
6843 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006844 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006845
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006846 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006847 fb->pixel_format,
6848 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006849
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006850 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006851
Damien Lespiau2844a922015-01-20 12:51:48 +00006852 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6853 pipe_name(pipe), plane, fb->width, fb->height,
6854 fb->bits_per_pixel, base, fb->pitches[0],
6855 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006856
Damien Lespiau2d140302015-02-05 17:22:18 +00006857 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006858}
6859
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006860static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006861 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006862{
6863 struct drm_device *dev = crtc->base.dev;
6864 struct drm_i915_private *dev_priv = dev->dev_private;
6865 int pipe = pipe_config->cpu_transcoder;
6866 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6867 intel_clock_t clock;
6868 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6869 int refclk = 100000;
6870
6871 mutex_lock(&dev_priv->dpio_lock);
6872 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6873 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6874 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6875 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6876 mutex_unlock(&dev_priv->dpio_lock);
6877
6878 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6879 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6880 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6881 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6882 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6883
6884 chv_clock(refclk, &clock);
6885
6886 /* clock.dot is the fast clock */
6887 pipe_config->port_clock = clock.dot / 5;
6888}
6889
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006890static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006891 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006892{
6893 struct drm_device *dev = crtc->base.dev;
6894 struct drm_i915_private *dev_priv = dev->dev_private;
6895 uint32_t tmp;
6896
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006897 if (!intel_display_power_is_enabled(dev_priv,
6898 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006899 return false;
6900
Daniel Vettere143a212013-07-04 12:01:15 +02006901 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006902 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006903
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006904 tmp = I915_READ(PIPECONF(crtc->pipe));
6905 if (!(tmp & PIPECONF_ENABLE))
6906 return false;
6907
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006908 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6909 switch (tmp & PIPECONF_BPC_MASK) {
6910 case PIPECONF_6BPC:
6911 pipe_config->pipe_bpp = 18;
6912 break;
6913 case PIPECONF_8BPC:
6914 pipe_config->pipe_bpp = 24;
6915 break;
6916 case PIPECONF_10BPC:
6917 pipe_config->pipe_bpp = 30;
6918 break;
6919 default:
6920 break;
6921 }
6922 }
6923
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006924 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6925 pipe_config->limited_color_range = true;
6926
Ville Syrjälä282740f2013-09-04 18:30:03 +03006927 if (INTEL_INFO(dev)->gen < 4)
6928 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6929
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006930 intel_get_pipe_timings(crtc, pipe_config);
6931
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006932 i9xx_get_pfit_config(crtc, pipe_config);
6933
Daniel Vetter6c49f242013-06-06 12:45:25 +02006934 if (INTEL_INFO(dev)->gen >= 4) {
6935 tmp = I915_READ(DPLL_MD(crtc->pipe));
6936 pipe_config->pixel_multiplier =
6937 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6938 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006939 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006940 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6941 tmp = I915_READ(DPLL(crtc->pipe));
6942 pipe_config->pixel_multiplier =
6943 ((tmp & SDVO_MULTIPLIER_MASK)
6944 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6945 } else {
6946 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6947 * port and will be fixed up in the encoder->get_config
6948 * function. */
6949 pipe_config->pixel_multiplier = 1;
6950 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006951 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6952 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006953 /*
6954 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6955 * on 830. Filter it out here so that we don't
6956 * report errors due to that.
6957 */
6958 if (IS_I830(dev))
6959 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6960
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006961 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6962 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006963 } else {
6964 /* Mask out read-only status bits. */
6965 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6966 DPLL_PORTC_READY_MASK |
6967 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006968 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006969
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006970 if (IS_CHERRYVIEW(dev))
6971 chv_crtc_clock_get(crtc, pipe_config);
6972 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006973 vlv_crtc_clock_get(crtc, pipe_config);
6974 else
6975 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03006976
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006977 return true;
6978}
6979
Paulo Zanonidde86e22012-12-01 12:04:25 -02006980static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07006981{
6982 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006983 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07006984 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006985 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006986 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07006987 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07006988 bool has_ck505 = false;
6989 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07006990
6991 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01006992 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07006993 switch (encoder->type) {
6994 case INTEL_OUTPUT_LVDS:
6995 has_panel = true;
6996 has_lvds = true;
6997 break;
6998 case INTEL_OUTPUT_EDP:
6999 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007000 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007001 has_cpu_edp = true;
7002 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007003 default:
7004 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007005 }
7006 }
7007
Keith Packard99eb6a02011-09-26 14:29:12 -07007008 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007009 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007010 can_ssc = has_ck505;
7011 } else {
7012 has_ck505 = false;
7013 can_ssc = true;
7014 }
7015
Imre Deak2de69052013-05-08 13:14:04 +03007016 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7017 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007018
7019 /* Ironlake: try to setup display ref clock before DPLL
7020 * enabling. This is only under driver's control after
7021 * PCH B stepping, previous chipset stepping should be
7022 * ignoring this setting.
7023 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007024 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007025
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007026 /* As we must carefully and slowly disable/enable each source in turn,
7027 * compute the final state we want first and check if we need to
7028 * make any changes at all.
7029 */
7030 final = val;
7031 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007032 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007033 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007034 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007035 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7036
7037 final &= ~DREF_SSC_SOURCE_MASK;
7038 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7039 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007040
Keith Packard199e5d72011-09-22 12:01:57 -07007041 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007042 final |= DREF_SSC_SOURCE_ENABLE;
7043
7044 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7045 final |= DREF_SSC1_ENABLE;
7046
7047 if (has_cpu_edp) {
7048 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7049 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7050 else
7051 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7052 } else
7053 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7054 } else {
7055 final |= DREF_SSC_SOURCE_DISABLE;
7056 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7057 }
7058
7059 if (final == val)
7060 return;
7061
7062 /* Always enable nonspread source */
7063 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7064
7065 if (has_ck505)
7066 val |= DREF_NONSPREAD_CK505_ENABLE;
7067 else
7068 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7069
7070 if (has_panel) {
7071 val &= ~DREF_SSC_SOURCE_MASK;
7072 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007073
Keith Packard199e5d72011-09-22 12:01:57 -07007074 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007075 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007076 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007077 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007078 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007079 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007080
7081 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007082 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007083 POSTING_READ(PCH_DREF_CONTROL);
7084 udelay(200);
7085
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007086 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007087
7088 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007089 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007090 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007091 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007092 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007093 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007094 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007095 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007096 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007097
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007098 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007099 POSTING_READ(PCH_DREF_CONTROL);
7100 udelay(200);
7101 } else {
7102 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7103
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007104 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007105
7106 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007107 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007108
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007109 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007110 POSTING_READ(PCH_DREF_CONTROL);
7111 udelay(200);
7112
7113 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007114 val &= ~DREF_SSC_SOURCE_MASK;
7115 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007116
7117 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007118 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007119
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007120 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007121 POSTING_READ(PCH_DREF_CONTROL);
7122 udelay(200);
7123 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007124
7125 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007126}
7127
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007128static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007129{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007130 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007131
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007132 tmp = I915_READ(SOUTH_CHICKEN2);
7133 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7134 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007135
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007136 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7137 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7138 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007139
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007140 tmp = I915_READ(SOUTH_CHICKEN2);
7141 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7142 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007143
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007144 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7145 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7146 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007147}
7148
7149/* WaMPhyProgramming:hsw */
7150static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7151{
7152 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007153
7154 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7155 tmp &= ~(0xFF << 24);
7156 tmp |= (0x12 << 24);
7157 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7158
Paulo Zanonidde86e22012-12-01 12:04:25 -02007159 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7160 tmp |= (1 << 11);
7161 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7162
7163 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7164 tmp |= (1 << 11);
7165 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7166
Paulo Zanonidde86e22012-12-01 12:04:25 -02007167 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7168 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7169 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7170
7171 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7172 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7173 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7174
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007175 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7176 tmp &= ~(7 << 13);
7177 tmp |= (5 << 13);
7178 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007179
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007180 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7181 tmp &= ~(7 << 13);
7182 tmp |= (5 << 13);
7183 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007184
7185 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7186 tmp &= ~0xFF;
7187 tmp |= 0x1C;
7188 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7189
7190 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7191 tmp &= ~0xFF;
7192 tmp |= 0x1C;
7193 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7194
7195 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7196 tmp &= ~(0xFF << 16);
7197 tmp |= (0x1C << 16);
7198 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7199
7200 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7201 tmp &= ~(0xFF << 16);
7202 tmp |= (0x1C << 16);
7203 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7204
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007205 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7206 tmp |= (1 << 27);
7207 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007208
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007209 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7210 tmp |= (1 << 27);
7211 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007212
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007213 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7214 tmp &= ~(0xF << 28);
7215 tmp |= (4 << 28);
7216 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007217
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007218 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7219 tmp &= ~(0xF << 28);
7220 tmp |= (4 << 28);
7221 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007222}
7223
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007224/* Implements 3 different sequences from BSpec chapter "Display iCLK
7225 * Programming" based on the parameters passed:
7226 * - Sequence to enable CLKOUT_DP
7227 * - Sequence to enable CLKOUT_DP without spread
7228 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7229 */
7230static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7231 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007232{
7233 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007234 uint32_t reg, tmp;
7235
7236 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7237 with_spread = true;
7238 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7239 with_fdi, "LP PCH doesn't have FDI\n"))
7240 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007241
7242 mutex_lock(&dev_priv->dpio_lock);
7243
7244 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7245 tmp &= ~SBI_SSCCTL_DISABLE;
7246 tmp |= SBI_SSCCTL_PATHALT;
7247 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7248
7249 udelay(24);
7250
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007251 if (with_spread) {
7252 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7253 tmp &= ~SBI_SSCCTL_PATHALT;
7254 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007255
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007256 if (with_fdi) {
7257 lpt_reset_fdi_mphy(dev_priv);
7258 lpt_program_fdi_mphy(dev_priv);
7259 }
7260 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007261
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007262 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7263 SBI_GEN0 : SBI_DBUFF0;
7264 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7265 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7266 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007267
7268 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007269}
7270
Paulo Zanoni47701c32013-07-23 11:19:25 -03007271/* Sequence to disable CLKOUT_DP */
7272static void lpt_disable_clkout_dp(struct drm_device *dev)
7273{
7274 struct drm_i915_private *dev_priv = dev->dev_private;
7275 uint32_t reg, tmp;
7276
7277 mutex_lock(&dev_priv->dpio_lock);
7278
7279 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7280 SBI_GEN0 : SBI_DBUFF0;
7281 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7282 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7283 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7284
7285 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7286 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7287 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7288 tmp |= SBI_SSCCTL_PATHALT;
7289 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7290 udelay(32);
7291 }
7292 tmp |= SBI_SSCCTL_DISABLE;
7293 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7294 }
7295
7296 mutex_unlock(&dev_priv->dpio_lock);
7297}
7298
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007299static void lpt_init_pch_refclk(struct drm_device *dev)
7300{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007301 struct intel_encoder *encoder;
7302 bool has_vga = false;
7303
Damien Lespiaub2784e12014-08-05 11:29:37 +01007304 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007305 switch (encoder->type) {
7306 case INTEL_OUTPUT_ANALOG:
7307 has_vga = true;
7308 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007309 default:
7310 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007311 }
7312 }
7313
Paulo Zanoni47701c32013-07-23 11:19:25 -03007314 if (has_vga)
7315 lpt_enable_clkout_dp(dev, true, true);
7316 else
7317 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007318}
7319
Paulo Zanonidde86e22012-12-01 12:04:25 -02007320/*
7321 * Initialize reference clocks when the driver loads
7322 */
7323void intel_init_pch_refclk(struct drm_device *dev)
7324{
7325 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7326 ironlake_init_pch_refclk(dev);
7327 else if (HAS_PCH_LPT(dev))
7328 lpt_init_pch_refclk(dev);
7329}
7330
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007331static int ironlake_get_refclk(struct drm_crtc *crtc)
7332{
7333 struct drm_device *dev = crtc->dev;
7334 struct drm_i915_private *dev_priv = dev->dev_private;
7335 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007336 int num_connectors = 0;
7337 bool is_lvds = false;
7338
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007339 for_each_intel_encoder(dev, encoder) {
7340 if (encoder->new_crtc != to_intel_crtc(crtc))
7341 continue;
7342
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007343 switch (encoder->type) {
7344 case INTEL_OUTPUT_LVDS:
7345 is_lvds = true;
7346 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007347 default:
7348 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007349 }
7350 num_connectors++;
7351 }
7352
7353 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007354 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007355 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007356 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007357 }
7358
7359 return 120000;
7360}
7361
Daniel Vetter6ff93602013-04-19 11:24:36 +02007362static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007363{
7364 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7365 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7366 int pipe = intel_crtc->pipe;
7367 uint32_t val;
7368
Daniel Vetter78114072013-06-13 00:54:57 +02007369 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007370
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007371 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007372 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007373 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007374 break;
7375 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007376 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007377 break;
7378 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007379 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007380 break;
7381 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007382 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007383 break;
7384 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007385 /* Case prevented by intel_choose_pipe_bpp_dither. */
7386 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007387 }
7388
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007389 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007390 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7391
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007392 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007393 val |= PIPECONF_INTERLACED_ILK;
7394 else
7395 val |= PIPECONF_PROGRESSIVE;
7396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007397 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007398 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007399
Paulo Zanonic8203562012-09-12 10:06:29 -03007400 I915_WRITE(PIPECONF(pipe), val);
7401 POSTING_READ(PIPECONF(pipe));
7402}
7403
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007404/*
7405 * Set up the pipe CSC unit.
7406 *
7407 * Currently only full range RGB to limited range RGB conversion
7408 * is supported, but eventually this should handle various
7409 * RGB<->YCbCr scenarios as well.
7410 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007411static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007412{
7413 struct drm_device *dev = crtc->dev;
7414 struct drm_i915_private *dev_priv = dev->dev_private;
7415 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7416 int pipe = intel_crtc->pipe;
7417 uint16_t coeff = 0x7800; /* 1.0 */
7418
7419 /*
7420 * TODO: Check what kind of values actually come out of the pipe
7421 * with these coeff/postoff values and adjust to get the best
7422 * accuracy. Perhaps we even need to take the bpc value into
7423 * consideration.
7424 */
7425
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007426 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007427 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7428
7429 /*
7430 * GY/GU and RY/RU should be the other way around according
7431 * to BSpec, but reality doesn't agree. Just set them up in
7432 * a way that results in the correct picture.
7433 */
7434 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7435 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7436
7437 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7438 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7439
7440 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7441 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7442
7443 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7444 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7445 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7446
7447 if (INTEL_INFO(dev)->gen > 6) {
7448 uint16_t postoff = 0;
7449
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007450 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007451 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007452
7453 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7454 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7455 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7456
7457 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7458 } else {
7459 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7460
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007461 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007462 mode |= CSC_BLACK_SCREEN_OFFSET;
7463
7464 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7465 }
7466}
7467
Daniel Vetter6ff93602013-04-19 11:24:36 +02007468static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007469{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007470 struct drm_device *dev = crtc->dev;
7471 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007472 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007473 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007474 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007475 uint32_t val;
7476
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007477 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007478
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007479 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007480 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7481
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007482 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007483 val |= PIPECONF_INTERLACED_ILK;
7484 else
7485 val |= PIPECONF_PROGRESSIVE;
7486
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007487 I915_WRITE(PIPECONF(cpu_transcoder), val);
7488 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007489
7490 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7491 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007492
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307493 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007494 val = 0;
7495
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007496 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007497 case 18:
7498 val |= PIPEMISC_DITHER_6_BPC;
7499 break;
7500 case 24:
7501 val |= PIPEMISC_DITHER_8_BPC;
7502 break;
7503 case 30:
7504 val |= PIPEMISC_DITHER_10_BPC;
7505 break;
7506 case 36:
7507 val |= PIPEMISC_DITHER_12_BPC;
7508 break;
7509 default:
7510 /* Case prevented by pipe_config_set_bpp. */
7511 BUG();
7512 }
7513
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007514 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007515 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7516
7517 I915_WRITE(PIPEMISC(pipe), val);
7518 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007519}
7520
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007521static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007522 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007523 intel_clock_t *clock,
7524 bool *has_reduced_clock,
7525 intel_clock_t *reduced_clock)
7526{
7527 struct drm_device *dev = crtc->dev;
7528 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007529 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007530 int refclk;
7531 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007532 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007533
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007534 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007535
7536 refclk = ironlake_get_refclk(crtc);
7537
7538 /*
7539 * Returns a set of divisors for the desired target clock with the given
7540 * refclk, or FALSE. The returned values represent the clock equation:
7541 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7542 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007543 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007544 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007545 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007546 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007547 if (!ret)
7548 return false;
7549
7550 if (is_lvds && dev_priv->lvds_downclock_avail) {
7551 /*
7552 * Ensure we match the reduced clock's P to the target clock.
7553 * If the clocks don't match, we can't switch the display clock
7554 * by using the FP0/FP1. In such case we will disable the LVDS
7555 * downclock feature.
7556 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007557 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007558 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007559 dev_priv->lvds_downclock,
7560 refclk, clock,
7561 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007562 }
7563
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007564 return true;
7565}
7566
Paulo Zanonid4b19312012-11-29 11:29:32 -02007567int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7568{
7569 /*
7570 * Account for spread spectrum to avoid
7571 * oversubscribing the link. Max center spread
7572 * is 2.5%; use 5% for safety's sake.
7573 */
7574 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007575 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007576}
7577
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007578static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007579{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007580 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007581}
7582
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007583static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007584 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007585 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007586 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007587{
7588 struct drm_crtc *crtc = &intel_crtc->base;
7589 struct drm_device *dev = crtc->dev;
7590 struct drm_i915_private *dev_priv = dev->dev_private;
7591 struct intel_encoder *intel_encoder;
7592 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007593 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007594 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007595
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007596 for_each_intel_encoder(dev, intel_encoder) {
7597 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7598 continue;
7599
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007600 switch (intel_encoder->type) {
7601 case INTEL_OUTPUT_LVDS:
7602 is_lvds = true;
7603 break;
7604 case INTEL_OUTPUT_SDVO:
7605 case INTEL_OUTPUT_HDMI:
7606 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007607 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007608 default:
7609 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007610 }
7611
7612 num_connectors++;
7613 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007614
Chris Wilsonc1858122010-12-03 21:35:48 +00007615 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007616 factor = 21;
7617 if (is_lvds) {
7618 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007619 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007620 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007621 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007622 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007623 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007624
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007625 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007626 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007627
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007628 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7629 *fp2 |= FP_CB_TUNE;
7630
Chris Wilson5eddb702010-09-11 13:48:45 +01007631 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007632
Eric Anholta07d6782011-03-30 13:01:08 -07007633 if (is_lvds)
7634 dpll |= DPLLB_MODE_LVDS;
7635 else
7636 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007637
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007638 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007639 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007640
7641 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007642 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007643 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007644 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007645
Eric Anholta07d6782011-03-30 13:01:08 -07007646 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007647 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007648 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007649 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007650
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007651 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007652 case 5:
7653 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7654 break;
7655 case 7:
7656 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7657 break;
7658 case 10:
7659 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7660 break;
7661 case 14:
7662 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7663 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007664 }
7665
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007666 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007667 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007668 else
7669 dpll |= PLL_REF_INPUT_DREFCLK;
7670
Daniel Vetter959e16d2013-06-05 13:34:21 +02007671 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007672}
7673
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007674static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7675 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007676{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007677 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007678 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007679 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007680 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007681 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007682 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007683
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007684 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007685
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007686 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7687 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7688
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007689 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007690 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007691 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007692 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7693 return -EINVAL;
7694 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007695 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007696 if (!crtc_state->clock_set) {
7697 crtc_state->dpll.n = clock.n;
7698 crtc_state->dpll.m1 = clock.m1;
7699 crtc_state->dpll.m2 = clock.m2;
7700 crtc_state->dpll.p1 = clock.p1;
7701 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007702 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007703
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007704 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007705 if (crtc_state->has_pch_encoder) {
7706 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007707 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007708 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007709
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007710 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007711 &fp, &reduced_clock,
7712 has_reduced_clock ? &fp2 : NULL);
7713
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007714 crtc_state->dpll_hw_state.dpll = dpll;
7715 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007716 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007717 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007718 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007719 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007720
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007721 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007722 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007723 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007724 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007725 return -EINVAL;
7726 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007727 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007728
Jani Nikulad330a952014-01-21 11:24:25 +02007729 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007730 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007731 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007732 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007733
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007734 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007735}
7736
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007737static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7738 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007739{
7740 struct drm_device *dev = crtc->base.dev;
7741 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007742 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007743
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007744 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7745 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7746 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7747 & ~TU_SIZE_MASK;
7748 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7749 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7750 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7751}
7752
7753static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7754 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007755 struct intel_link_m_n *m_n,
7756 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007757{
7758 struct drm_device *dev = crtc->base.dev;
7759 struct drm_i915_private *dev_priv = dev->dev_private;
7760 enum pipe pipe = crtc->pipe;
7761
7762 if (INTEL_INFO(dev)->gen >= 5) {
7763 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7764 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7765 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7766 & ~TU_SIZE_MASK;
7767 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7768 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7769 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007770 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7771 * gen < 8) and if DRRS is supported (to make sure the
7772 * registers are not unnecessarily read).
7773 */
7774 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007775 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007776 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7777 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7778 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7779 & ~TU_SIZE_MASK;
7780 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7781 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7782 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7783 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007784 } else {
7785 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7786 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7787 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7788 & ~TU_SIZE_MASK;
7789 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7790 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7791 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7792 }
7793}
7794
7795void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007796 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007797{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007798 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007799 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7800 else
7801 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007802 &pipe_config->dp_m_n,
7803 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007804}
7805
Daniel Vetter72419202013-04-04 13:28:53 +02007806static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007807 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007808{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007809 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007810 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007811}
7812
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007813static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007814 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007815{
7816 struct drm_device *dev = crtc->base.dev;
7817 struct drm_i915_private *dev_priv = dev->dev_private;
7818 uint32_t tmp;
7819
7820 tmp = I915_READ(PS_CTL(crtc->pipe));
7821
7822 if (tmp & PS_ENABLE) {
7823 pipe_config->pch_pfit.enabled = true;
7824 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7825 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7826 }
7827}
7828
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007829static void
7830skylake_get_initial_plane_config(struct intel_crtc *crtc,
7831 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007832{
7833 struct drm_device *dev = crtc->base.dev;
7834 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007835 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007836 int pipe = crtc->pipe;
7837 int fourcc, pixel_format;
7838 int aligned_height;
7839 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007840 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007841
Damien Lespiaud9806c92015-01-21 14:07:19 +00007842 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007843 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007844 DRM_DEBUG_KMS("failed to alloc fb\n");
7845 return;
7846 }
7847
Damien Lespiau1b842c82015-01-21 13:50:54 +00007848 fb = &intel_fb->base;
7849
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007850 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007851 if (!(val & PLANE_CTL_ENABLE))
7852 goto error;
7853
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007854 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7855 fourcc = skl_format_to_fourcc(pixel_format,
7856 val & PLANE_CTL_ORDER_RGBX,
7857 val & PLANE_CTL_ALPHA_MASK);
7858 fb->pixel_format = fourcc;
7859 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7860
Damien Lespiau40f46282015-02-27 11:15:21 +00007861 tiling = val & PLANE_CTL_TILED_MASK;
7862 switch (tiling) {
7863 case PLANE_CTL_TILED_LINEAR:
7864 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7865 break;
7866 case PLANE_CTL_TILED_X:
7867 plane_config->tiling = I915_TILING_X;
7868 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7869 break;
7870 case PLANE_CTL_TILED_Y:
7871 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7872 break;
7873 case PLANE_CTL_TILED_YF:
7874 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7875 break;
7876 default:
7877 MISSING_CASE(tiling);
7878 goto error;
7879 }
7880
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007881 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7882 plane_config->base = base;
7883
7884 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7885
7886 val = I915_READ(PLANE_SIZE(pipe, 0));
7887 fb->height = ((val >> 16) & 0xfff) + 1;
7888 fb->width = ((val >> 0) & 0x1fff) + 1;
7889
7890 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007891 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7892 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007893 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7894
7895 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007896 fb->pixel_format,
7897 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007898
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007899 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007900
7901 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7902 pipe_name(pipe), fb->width, fb->height,
7903 fb->bits_per_pixel, base, fb->pitches[0],
7904 plane_config->size);
7905
Damien Lespiau2d140302015-02-05 17:22:18 +00007906 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007907 return;
7908
7909error:
7910 kfree(fb);
7911}
7912
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007913static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007914 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007915{
7916 struct drm_device *dev = crtc->base.dev;
7917 struct drm_i915_private *dev_priv = dev->dev_private;
7918 uint32_t tmp;
7919
7920 tmp = I915_READ(PF_CTL(crtc->pipe));
7921
7922 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007923 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007924 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7925 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007926
7927 /* We currently do not free assignements of panel fitters on
7928 * ivb/hsw (since we don't use the higher upscaling modes which
7929 * differentiates them) so just WARN about this case for now. */
7930 if (IS_GEN7(dev)) {
7931 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7932 PF_PIPE_SEL_IVB(crtc->pipe));
7933 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007934 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007935}
7936
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007937static void
7938ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7939 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007940{
7941 struct drm_device *dev = crtc->base.dev;
7942 struct drm_i915_private *dev_priv = dev->dev_private;
7943 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007944 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007945 int fourcc, pixel_format;
7946 int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007947 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007948 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007949
Damien Lespiau42a7b082015-02-05 19:35:13 +00007950 val = I915_READ(DSPCNTR(pipe));
7951 if (!(val & DISPLAY_PLANE_ENABLE))
7952 return;
7953
Damien Lespiaud9806c92015-01-21 14:07:19 +00007954 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007955 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007956 DRM_DEBUG_KMS("failed to alloc fb\n");
7957 return;
7958 }
7959
Damien Lespiau1b842c82015-01-21 13:50:54 +00007960 fb = &intel_fb->base;
7961
Daniel Vetter18c52472015-02-10 17:16:09 +00007962 if (INTEL_INFO(dev)->gen >= 4) {
7963 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007964 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007965 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7966 }
7967 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007968
7969 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007970 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007971 fb->pixel_format = fourcc;
7972 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007973
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007974 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007975 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007976 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007977 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00007978 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007979 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007980 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007981 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007982 }
7983 plane_config->base = base;
7984
7985 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007986 fb->width = ((val >> 16) & 0xfff) + 1;
7987 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007988
7989 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007990 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007991
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007992 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007993 fb->pixel_format,
7994 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007995
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007996 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007997
Damien Lespiau2844a922015-01-20 12:51:48 +00007998 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7999 pipe_name(pipe), fb->width, fb->height,
8000 fb->bits_per_pixel, base, fb->pitches[0],
8001 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008002
Damien Lespiau2d140302015-02-05 17:22:18 +00008003 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008004}
8005
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008006static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008007 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008008{
8009 struct drm_device *dev = crtc->base.dev;
8010 struct drm_i915_private *dev_priv = dev->dev_private;
8011 uint32_t tmp;
8012
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008013 if (!intel_display_power_is_enabled(dev_priv,
8014 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008015 return false;
8016
Daniel Vettere143a212013-07-04 12:01:15 +02008017 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008018 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008019
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008020 tmp = I915_READ(PIPECONF(crtc->pipe));
8021 if (!(tmp & PIPECONF_ENABLE))
8022 return false;
8023
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008024 switch (tmp & PIPECONF_BPC_MASK) {
8025 case PIPECONF_6BPC:
8026 pipe_config->pipe_bpp = 18;
8027 break;
8028 case PIPECONF_8BPC:
8029 pipe_config->pipe_bpp = 24;
8030 break;
8031 case PIPECONF_10BPC:
8032 pipe_config->pipe_bpp = 30;
8033 break;
8034 case PIPECONF_12BPC:
8035 pipe_config->pipe_bpp = 36;
8036 break;
8037 default:
8038 break;
8039 }
8040
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008041 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8042 pipe_config->limited_color_range = true;
8043
Daniel Vetterab9412b2013-05-03 11:49:46 +02008044 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008045 struct intel_shared_dpll *pll;
8046
Daniel Vetter88adfff2013-03-28 10:42:01 +01008047 pipe_config->has_pch_encoder = true;
8048
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008049 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8050 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8051 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008052
8053 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008054
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008055 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008056 pipe_config->shared_dpll =
8057 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008058 } else {
8059 tmp = I915_READ(PCH_DPLL_SEL);
8060 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8061 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8062 else
8063 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8064 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008065
8066 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8067
8068 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8069 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008070
8071 tmp = pipe_config->dpll_hw_state.dpll;
8072 pipe_config->pixel_multiplier =
8073 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8074 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008075
8076 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008077 } else {
8078 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008079 }
8080
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008081 intel_get_pipe_timings(crtc, pipe_config);
8082
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008083 ironlake_get_pfit_config(crtc, pipe_config);
8084
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008085 return true;
8086}
8087
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008088static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8089{
8090 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008091 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008092
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008093 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008094 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008095 pipe_name(crtc->pipe));
8096
Rob Clarke2c719b2014-12-15 13:56:32 -05008097 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8098 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8099 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8100 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8101 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8102 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008103 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008104 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008105 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008106 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008107 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008108 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008109 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008110 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008111 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008112
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008113 /*
8114 * In theory we can still leave IRQs enabled, as long as only the HPD
8115 * interrupts remain enabled. We used to check for that, but since it's
8116 * gen-specific and since we only disable LCPLL after we fully disable
8117 * the interrupts, the check below should be enough.
8118 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008119 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008120}
8121
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008122static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8123{
8124 struct drm_device *dev = dev_priv->dev;
8125
8126 if (IS_HASWELL(dev))
8127 return I915_READ(D_COMP_HSW);
8128 else
8129 return I915_READ(D_COMP_BDW);
8130}
8131
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008132static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8133{
8134 struct drm_device *dev = dev_priv->dev;
8135
8136 if (IS_HASWELL(dev)) {
8137 mutex_lock(&dev_priv->rps.hw_lock);
8138 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8139 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008140 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008141 mutex_unlock(&dev_priv->rps.hw_lock);
8142 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008143 I915_WRITE(D_COMP_BDW, val);
8144 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008145 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008146}
8147
8148/*
8149 * This function implements pieces of two sequences from BSpec:
8150 * - Sequence for display software to disable LCPLL
8151 * - Sequence for display software to allow package C8+
8152 * The steps implemented here are just the steps that actually touch the LCPLL
8153 * register. Callers should take care of disabling all the display engine
8154 * functions, doing the mode unset, fixing interrupts, etc.
8155 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008156static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8157 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008158{
8159 uint32_t val;
8160
8161 assert_can_disable_lcpll(dev_priv);
8162
8163 val = I915_READ(LCPLL_CTL);
8164
8165 if (switch_to_fclk) {
8166 val |= LCPLL_CD_SOURCE_FCLK;
8167 I915_WRITE(LCPLL_CTL, val);
8168
8169 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8170 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8171 DRM_ERROR("Switching to FCLK failed\n");
8172
8173 val = I915_READ(LCPLL_CTL);
8174 }
8175
8176 val |= LCPLL_PLL_DISABLE;
8177 I915_WRITE(LCPLL_CTL, val);
8178 POSTING_READ(LCPLL_CTL);
8179
8180 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8181 DRM_ERROR("LCPLL still locked\n");
8182
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008183 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008184 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008185 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008186 ndelay(100);
8187
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008188 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8189 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008190 DRM_ERROR("D_COMP RCOMP still in progress\n");
8191
8192 if (allow_power_down) {
8193 val = I915_READ(LCPLL_CTL);
8194 val |= LCPLL_POWER_DOWN_ALLOW;
8195 I915_WRITE(LCPLL_CTL, val);
8196 POSTING_READ(LCPLL_CTL);
8197 }
8198}
8199
8200/*
8201 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8202 * source.
8203 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008204static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008205{
8206 uint32_t val;
8207
8208 val = I915_READ(LCPLL_CTL);
8209
8210 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8211 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8212 return;
8213
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008214 /*
8215 * Make sure we're not on PC8 state before disabling PC8, otherwise
8216 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008217 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008218 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008219
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008220 if (val & LCPLL_POWER_DOWN_ALLOW) {
8221 val &= ~LCPLL_POWER_DOWN_ALLOW;
8222 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008223 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008224 }
8225
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008226 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008227 val |= D_COMP_COMP_FORCE;
8228 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008229 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008230
8231 val = I915_READ(LCPLL_CTL);
8232 val &= ~LCPLL_PLL_DISABLE;
8233 I915_WRITE(LCPLL_CTL, val);
8234
8235 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8236 DRM_ERROR("LCPLL not locked yet\n");
8237
8238 if (val & LCPLL_CD_SOURCE_FCLK) {
8239 val = I915_READ(LCPLL_CTL);
8240 val &= ~LCPLL_CD_SOURCE_FCLK;
8241 I915_WRITE(LCPLL_CTL, val);
8242
8243 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8244 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8245 DRM_ERROR("Switching back to LCPLL failed\n");
8246 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008247
Mika Kuoppala59bad942015-01-16 11:34:40 +02008248 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008249}
8250
Paulo Zanoni765dab672014-03-07 20:08:18 -03008251/*
8252 * Package states C8 and deeper are really deep PC states that can only be
8253 * reached when all the devices on the system allow it, so even if the graphics
8254 * device allows PC8+, it doesn't mean the system will actually get to these
8255 * states. Our driver only allows PC8+ when going into runtime PM.
8256 *
8257 * The requirements for PC8+ are that all the outputs are disabled, the power
8258 * well is disabled and most interrupts are disabled, and these are also
8259 * requirements for runtime PM. When these conditions are met, we manually do
8260 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8261 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8262 * hang the machine.
8263 *
8264 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8265 * the state of some registers, so when we come back from PC8+ we need to
8266 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8267 * need to take care of the registers kept by RC6. Notice that this happens even
8268 * if we don't put the device in PCI D3 state (which is what currently happens
8269 * because of the runtime PM support).
8270 *
8271 * For more, read "Display Sequences for Package C8" on the hardware
8272 * documentation.
8273 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008274void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008275{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008276 struct drm_device *dev = dev_priv->dev;
8277 uint32_t val;
8278
Paulo Zanonic67a4702013-08-19 13:18:09 -03008279 DRM_DEBUG_KMS("Enabling package C8+\n");
8280
Paulo Zanonic67a4702013-08-19 13:18:09 -03008281 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8282 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8283 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8284 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8285 }
8286
8287 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008288 hsw_disable_lcpll(dev_priv, true, true);
8289}
8290
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008291void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008292{
8293 struct drm_device *dev = dev_priv->dev;
8294 uint32_t val;
8295
Paulo Zanonic67a4702013-08-19 13:18:09 -03008296 DRM_DEBUG_KMS("Disabling package C8+\n");
8297
8298 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008299 lpt_init_pch_refclk(dev);
8300
8301 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8302 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8303 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8304 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8305 }
8306
8307 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008308}
8309
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008310static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8311 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008312{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008313 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008314 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008315
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008316 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008317
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008318 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008319}
8320
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008321static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8322 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008323 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008324{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008325 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008326
8327 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8328 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8329
8330 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008331 case SKL_DPLL0:
8332 /*
8333 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8334 * of the shared DPLL framework and thus needs to be read out
8335 * separately
8336 */
8337 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8338 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8339 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008340 case SKL_DPLL1:
8341 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8342 break;
8343 case SKL_DPLL2:
8344 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8345 break;
8346 case SKL_DPLL3:
8347 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8348 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008349 }
8350}
8351
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008352static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8353 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008354 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008355{
8356 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8357
8358 switch (pipe_config->ddi_pll_sel) {
8359 case PORT_CLK_SEL_WRPLL1:
8360 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8361 break;
8362 case PORT_CLK_SEL_WRPLL2:
8363 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8364 break;
8365 }
8366}
8367
Daniel Vetter26804af2014-06-25 22:01:55 +03008368static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008369 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008370{
8371 struct drm_device *dev = crtc->base.dev;
8372 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008373 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008374 enum port port;
8375 uint32_t tmp;
8376
8377 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8378
8379 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8380
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008381 if (IS_SKYLAKE(dev))
8382 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8383 else
8384 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008385
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008386 if (pipe_config->shared_dpll >= 0) {
8387 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8388
8389 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8390 &pipe_config->dpll_hw_state));
8391 }
8392
Daniel Vetter26804af2014-06-25 22:01:55 +03008393 /*
8394 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8395 * DDI E. So just check whether this pipe is wired to DDI E and whether
8396 * the PCH transcoder is on.
8397 */
Damien Lespiauca370452013-12-03 13:56:24 +00008398 if (INTEL_INFO(dev)->gen < 9 &&
8399 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008400 pipe_config->has_pch_encoder = true;
8401
8402 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8403 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8404 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8405
8406 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8407 }
8408}
8409
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008410static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008411 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008412{
8413 struct drm_device *dev = crtc->base.dev;
8414 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008415 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008416 uint32_t tmp;
8417
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008418 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008419 POWER_DOMAIN_PIPE(crtc->pipe)))
8420 return false;
8421
Daniel Vettere143a212013-07-04 12:01:15 +02008422 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008423 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8424
Daniel Vettereccb1402013-05-22 00:50:22 +02008425 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8426 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8427 enum pipe trans_edp_pipe;
8428 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8429 default:
8430 WARN(1, "unknown pipe linked to edp transcoder\n");
8431 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8432 case TRANS_DDI_EDP_INPUT_A_ON:
8433 trans_edp_pipe = PIPE_A;
8434 break;
8435 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8436 trans_edp_pipe = PIPE_B;
8437 break;
8438 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8439 trans_edp_pipe = PIPE_C;
8440 break;
8441 }
8442
8443 if (trans_edp_pipe == crtc->pipe)
8444 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8445 }
8446
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008447 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008448 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008449 return false;
8450
Daniel Vettereccb1402013-05-22 00:50:22 +02008451 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008452 if (!(tmp & PIPECONF_ENABLE))
8453 return false;
8454
Daniel Vetter26804af2014-06-25 22:01:55 +03008455 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008456
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008457 intel_get_pipe_timings(crtc, pipe_config);
8458
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008459 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008460 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8461 if (IS_SKYLAKE(dev))
8462 skylake_get_pfit_config(crtc, pipe_config);
8463 else
8464 ironlake_get_pfit_config(crtc, pipe_config);
8465 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008466
Jesse Barnese59150d2014-01-07 13:30:45 -08008467 if (IS_HASWELL(dev))
8468 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8469 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008470
Clint Taylorebb69c92014-09-30 10:30:22 -07008471 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8472 pipe_config->pixel_multiplier =
8473 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8474 } else {
8475 pipe_config->pixel_multiplier = 1;
8476 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008477
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008478 return true;
8479}
8480
Chris Wilson560b85b2010-08-07 11:01:38 +01008481static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8482{
8483 struct drm_device *dev = crtc->dev;
8484 struct drm_i915_private *dev_priv = dev->dev_private;
8485 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008486 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008487
Ville Syrjälädc41c152014-08-13 11:57:05 +03008488 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008489 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8490 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008491 unsigned int stride = roundup_pow_of_two(width) * 4;
8492
8493 switch (stride) {
8494 default:
8495 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8496 width, stride);
8497 stride = 256;
8498 /* fallthrough */
8499 case 256:
8500 case 512:
8501 case 1024:
8502 case 2048:
8503 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008504 }
8505
Ville Syrjälädc41c152014-08-13 11:57:05 +03008506 cntl |= CURSOR_ENABLE |
8507 CURSOR_GAMMA_ENABLE |
8508 CURSOR_FORMAT_ARGB |
8509 CURSOR_STRIDE(stride);
8510
8511 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008512 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008513
Ville Syrjälädc41c152014-08-13 11:57:05 +03008514 if (intel_crtc->cursor_cntl != 0 &&
8515 (intel_crtc->cursor_base != base ||
8516 intel_crtc->cursor_size != size ||
8517 intel_crtc->cursor_cntl != cntl)) {
8518 /* On these chipsets we can only modify the base/size/stride
8519 * whilst the cursor is disabled.
8520 */
8521 I915_WRITE(_CURACNTR, 0);
8522 POSTING_READ(_CURACNTR);
8523 intel_crtc->cursor_cntl = 0;
8524 }
8525
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008526 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008527 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008528 intel_crtc->cursor_base = base;
8529 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008530
8531 if (intel_crtc->cursor_size != size) {
8532 I915_WRITE(CURSIZE, size);
8533 intel_crtc->cursor_size = size;
8534 }
8535
Chris Wilson4b0e3332014-05-30 16:35:26 +03008536 if (intel_crtc->cursor_cntl != cntl) {
8537 I915_WRITE(_CURACNTR, cntl);
8538 POSTING_READ(_CURACNTR);
8539 intel_crtc->cursor_cntl = cntl;
8540 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008541}
8542
8543static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8544{
8545 struct drm_device *dev = crtc->dev;
8546 struct drm_i915_private *dev_priv = dev->dev_private;
8547 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8548 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008549 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008550
Chris Wilson4b0e3332014-05-30 16:35:26 +03008551 cntl = 0;
8552 if (base) {
8553 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008554 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308555 case 64:
8556 cntl |= CURSOR_MODE_64_ARGB_AX;
8557 break;
8558 case 128:
8559 cntl |= CURSOR_MODE_128_ARGB_AX;
8560 break;
8561 case 256:
8562 cntl |= CURSOR_MODE_256_ARGB_AX;
8563 break;
8564 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008565 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308566 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008567 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008568 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008569
8570 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8571 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008572 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008573
Matt Roper8e7d6882015-01-21 16:35:41 -08008574 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008575 cntl |= CURSOR_ROTATE_180;
8576
Chris Wilson4b0e3332014-05-30 16:35:26 +03008577 if (intel_crtc->cursor_cntl != cntl) {
8578 I915_WRITE(CURCNTR(pipe), cntl);
8579 POSTING_READ(CURCNTR(pipe));
8580 intel_crtc->cursor_cntl = cntl;
8581 }
8582
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008583 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008584 I915_WRITE(CURBASE(pipe), base);
8585 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008586
8587 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008588}
8589
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008590/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008591static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8592 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008593{
8594 struct drm_device *dev = crtc->dev;
8595 struct drm_i915_private *dev_priv = dev->dev_private;
8596 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8597 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008598 int x = crtc->cursor_x;
8599 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008600 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008601
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008602 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008603 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008604
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008605 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008606 base = 0;
8607
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008608 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008609 base = 0;
8610
8611 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008612 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008613 base = 0;
8614
8615 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8616 x = -x;
8617 }
8618 pos |= x << CURSOR_X_SHIFT;
8619
8620 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008621 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008622 base = 0;
8623
8624 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8625 y = -y;
8626 }
8627 pos |= y << CURSOR_Y_SHIFT;
8628
Chris Wilson4b0e3332014-05-30 16:35:26 +03008629 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008630 return;
8631
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008632 I915_WRITE(CURPOS(pipe), pos);
8633
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008634 /* ILK+ do this automagically */
8635 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008636 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008637 base += (intel_crtc->base.cursor->state->crtc_h *
8638 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008639 }
8640
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008641 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008642 i845_update_cursor(crtc, base);
8643 else
8644 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008645}
8646
Ville Syrjälädc41c152014-08-13 11:57:05 +03008647static bool cursor_size_ok(struct drm_device *dev,
8648 uint32_t width, uint32_t height)
8649{
8650 if (width == 0 || height == 0)
8651 return false;
8652
8653 /*
8654 * 845g/865g are special in that they are only limited by
8655 * the width of their cursors, the height is arbitrary up to
8656 * the precision of the register. Everything else requires
8657 * square cursors, limited to a few power-of-two sizes.
8658 */
8659 if (IS_845G(dev) || IS_I865G(dev)) {
8660 if ((width & 63) != 0)
8661 return false;
8662
8663 if (width > (IS_845G(dev) ? 64 : 512))
8664 return false;
8665
8666 if (height > 1023)
8667 return false;
8668 } else {
8669 switch (width | height) {
8670 case 256:
8671 case 128:
8672 if (IS_GEN2(dev))
8673 return false;
8674 case 64:
8675 break;
8676 default:
8677 return false;
8678 }
8679 }
8680
8681 return true;
8682}
8683
Jesse Barnes79e53942008-11-07 14:24:08 -08008684static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008685 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008686{
James Simmons72034252010-08-03 01:33:19 +01008687 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008688 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008689
James Simmons72034252010-08-03 01:33:19 +01008690 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008691 intel_crtc->lut_r[i] = red[i] >> 8;
8692 intel_crtc->lut_g[i] = green[i] >> 8;
8693 intel_crtc->lut_b[i] = blue[i] >> 8;
8694 }
8695
8696 intel_crtc_load_lut(crtc);
8697}
8698
Jesse Barnes79e53942008-11-07 14:24:08 -08008699/* VESA 640x480x72Hz mode to set on the pipe */
8700static struct drm_display_mode load_detect_mode = {
8701 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8702 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8703};
8704
Daniel Vettera8bb6812014-02-10 18:00:39 +01008705struct drm_framebuffer *
8706__intel_framebuffer_create(struct drm_device *dev,
8707 struct drm_mode_fb_cmd2 *mode_cmd,
8708 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008709{
8710 struct intel_framebuffer *intel_fb;
8711 int ret;
8712
8713 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8714 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008715 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008716 return ERR_PTR(-ENOMEM);
8717 }
8718
8719 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008720 if (ret)
8721 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008722
8723 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008724err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008725 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008726 kfree(intel_fb);
8727
8728 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008729}
8730
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008731static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008732intel_framebuffer_create(struct drm_device *dev,
8733 struct drm_mode_fb_cmd2 *mode_cmd,
8734 struct drm_i915_gem_object *obj)
8735{
8736 struct drm_framebuffer *fb;
8737 int ret;
8738
8739 ret = i915_mutex_lock_interruptible(dev);
8740 if (ret)
8741 return ERR_PTR(ret);
8742 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8743 mutex_unlock(&dev->struct_mutex);
8744
8745 return fb;
8746}
8747
Chris Wilsond2dff872011-04-19 08:36:26 +01008748static u32
8749intel_framebuffer_pitch_for_width(int width, int bpp)
8750{
8751 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8752 return ALIGN(pitch, 64);
8753}
8754
8755static u32
8756intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8757{
8758 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008759 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008760}
8761
8762static struct drm_framebuffer *
8763intel_framebuffer_create_for_mode(struct drm_device *dev,
8764 struct drm_display_mode *mode,
8765 int depth, int bpp)
8766{
8767 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008768 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008769
8770 obj = i915_gem_alloc_object(dev,
8771 intel_framebuffer_size_for_mode(mode, bpp));
8772 if (obj == NULL)
8773 return ERR_PTR(-ENOMEM);
8774
8775 mode_cmd.width = mode->hdisplay;
8776 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008777 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8778 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008779 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008780
8781 return intel_framebuffer_create(dev, &mode_cmd, obj);
8782}
8783
8784static struct drm_framebuffer *
8785mode_fits_in_fbdev(struct drm_device *dev,
8786 struct drm_display_mode *mode)
8787{
Daniel Vetter4520f532013-10-09 09:18:51 +02008788#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008789 struct drm_i915_private *dev_priv = dev->dev_private;
8790 struct drm_i915_gem_object *obj;
8791 struct drm_framebuffer *fb;
8792
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008793 if (!dev_priv->fbdev)
8794 return NULL;
8795
8796 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008797 return NULL;
8798
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008799 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008800 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008801
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008802 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008803 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8804 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008805 return NULL;
8806
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008807 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008808 return NULL;
8809
8810 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008811#else
8812 return NULL;
8813#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008814}
8815
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008816bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008817 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008818 struct intel_load_detect_pipe *old,
8819 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008820{
8821 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008822 struct intel_encoder *intel_encoder =
8823 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008824 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008825 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008826 struct drm_crtc *crtc = NULL;
8827 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008828 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008829 struct drm_mode_config *config = &dev->mode_config;
8830 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008831
Chris Wilsond2dff872011-04-19 08:36:26 +01008832 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008833 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008834 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008835
Rob Clark51fd3712013-11-19 12:10:12 -05008836retry:
8837 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8838 if (ret)
8839 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008840
Jesse Barnes79e53942008-11-07 14:24:08 -08008841 /*
8842 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008843 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008844 * - if the connector already has an assigned crtc, use it (but make
8845 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008846 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008847 * - try to find the first unused crtc that can drive this connector,
8848 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008849 */
8850
8851 /* See if we already have a CRTC for this connector */
8852 if (encoder->crtc) {
8853 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008854
Rob Clark51fd3712013-11-19 12:10:12 -05008855 ret = drm_modeset_lock(&crtc->mutex, ctx);
8856 if (ret)
8857 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008858 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8859 if (ret)
8860 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008861
Daniel Vetter24218aa2012-08-12 19:27:11 +02008862 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008863 old->load_detect_temp = false;
8864
8865 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008866 if (connector->dpms != DRM_MODE_DPMS_ON)
8867 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008868
Chris Wilson71731882011-04-19 23:10:58 +01008869 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 }
8871
8872 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008873 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008874 i++;
8875 if (!(encoder->possible_crtcs & (1 << i)))
8876 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008877 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008878 continue;
8879 /* This can occur when applying the pipe A quirk on resume. */
8880 if (to_intel_crtc(possible_crtc)->new_enabled)
8881 continue;
8882
8883 crtc = possible_crtc;
8884 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008885 }
8886
8887 /*
8888 * If we didn't find an unused CRTC, don't use any.
8889 */
8890 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008891 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008892 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008893 }
8894
Rob Clark51fd3712013-11-19 12:10:12 -05008895 ret = drm_modeset_lock(&crtc->mutex, ctx);
8896 if (ret)
8897 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008898 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8899 if (ret)
8900 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008901 intel_encoder->new_crtc = to_intel_crtc(crtc);
8902 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008903
8904 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008905 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008906 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008907 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008908 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008909 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008910
Chris Wilson64927112011-04-20 07:25:26 +01008911 if (!mode)
8912 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008913
Chris Wilsond2dff872011-04-19 08:36:26 +01008914 /* We need a framebuffer large enough to accommodate all accesses
8915 * that the plane may generate whilst we perform load detection.
8916 * We can not rely on the fbcon either being present (we get called
8917 * during its initialisation to detect all boot displays, or it may
8918 * not even exist) or that it is large enough to satisfy the
8919 * requested mode.
8920 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008921 fb = mode_fits_in_fbdev(dev, mode);
8922 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008923 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008924 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8925 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008926 } else
8927 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008928 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008929 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008930 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008931 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008932
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008933 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008934 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008935 if (old->release_fb)
8936 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008937 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008938 }
Daniel Vetter9128b042015-03-03 17:31:21 +01008939 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01008940
Jesse Barnes79e53942008-11-07 14:24:08 -08008941 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008942 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008943 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008944
8945 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008946 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008947 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008948 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008949 else
8950 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008951fail_unlock:
8952 if (ret == -EDEADLK) {
8953 drm_modeset_backoff(ctx);
8954 goto retry;
8955 }
8956
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008957 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008958}
8959
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008960void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008961 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008962{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008963 struct intel_encoder *intel_encoder =
8964 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008965 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008966 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008967 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008968
Chris Wilsond2dff872011-04-19 08:36:26 +01008969 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008970 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008971 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008972
Chris Wilson8261b192011-04-19 23:18:09 +01008973 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02008974 to_intel_connector(connector)->new_encoder = NULL;
8975 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008976 intel_crtc->new_enabled = false;
8977 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02008978 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01008979
Daniel Vetter36206362012-12-10 20:42:17 +01008980 if (old->release_fb) {
8981 drm_framebuffer_unregister_private(old->release_fb);
8982 drm_framebuffer_unreference(old->release_fb);
8983 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008984
Chris Wilson0622a532011-04-21 09:32:11 +01008985 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08008986 }
8987
Eric Anholtc751ce42010-03-25 11:48:48 -07008988 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008989 if (old->dpms_mode != DRM_MODE_DPMS_ON)
8990 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08008991}
8992
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008993static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008994 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03008995{
8996 struct drm_i915_private *dev_priv = dev->dev_private;
8997 u32 dpll = pipe_config->dpll_hw_state.dpll;
8998
8999 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009000 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009001 else if (HAS_PCH_SPLIT(dev))
9002 return 120000;
9003 else if (!IS_GEN2(dev))
9004 return 96000;
9005 else
9006 return 48000;
9007}
9008
Jesse Barnes79e53942008-11-07 14:24:08 -08009009/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009010static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009011 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009012{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009013 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009014 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009015 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009016 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009017 u32 fp;
9018 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009019 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009020
9021 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009022 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009023 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009024 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009025
9026 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009027 if (IS_PINEVIEW(dev)) {
9028 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9029 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009030 } else {
9031 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9032 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9033 }
9034
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009035 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009036 if (IS_PINEVIEW(dev))
9037 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9038 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009039 else
9040 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009041 DPLL_FPA01_P1_POST_DIV_SHIFT);
9042
9043 switch (dpll & DPLL_MODE_MASK) {
9044 case DPLLB_MODE_DAC_SERIAL:
9045 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9046 5 : 10;
9047 break;
9048 case DPLLB_MODE_LVDS:
9049 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9050 7 : 14;
9051 break;
9052 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009053 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009054 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009055 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009056 }
9057
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009058 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009059 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009060 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009061 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009062 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009063 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009064 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009065
9066 if (is_lvds) {
9067 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9068 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009069
9070 if (lvds & LVDS_CLKB_POWER_UP)
9071 clock.p2 = 7;
9072 else
9073 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009074 } else {
9075 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9076 clock.p1 = 2;
9077 else {
9078 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9079 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9080 }
9081 if (dpll & PLL_P2_DIVIDE_BY_4)
9082 clock.p2 = 4;
9083 else
9084 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009085 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009086
9087 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009088 }
9089
Ville Syrjälä18442d02013-09-13 16:00:08 +03009090 /*
9091 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009092 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009093 * encoder's get_config() function.
9094 */
9095 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009096}
9097
Ville Syrjälä6878da02013-09-13 15:59:11 +03009098int intel_dotclock_calculate(int link_freq,
9099 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009100{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009101 /*
9102 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009103 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009104 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009105 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009106 *
9107 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009108 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009109 */
9110
Ville Syrjälä6878da02013-09-13 15:59:11 +03009111 if (!m_n->link_n)
9112 return 0;
9113
9114 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9115}
9116
Ville Syrjälä18442d02013-09-13 16:00:08 +03009117static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009118 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009119{
9120 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009121
9122 /* read out port_clock from the DPLL */
9123 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009124
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009125 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009126 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009127 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009128 * agree once we know their relationship in the encoder's
9129 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009130 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009131 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009132 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9133 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009134}
9135
9136/** Returns the currently programmed mode of the given pipe. */
9137struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9138 struct drm_crtc *crtc)
9139{
Jesse Barnes548f2452011-02-17 10:40:53 -08009140 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009141 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009142 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009143 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009144 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009145 int htot = I915_READ(HTOTAL(cpu_transcoder));
9146 int hsync = I915_READ(HSYNC(cpu_transcoder));
9147 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9148 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009149 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009150
9151 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9152 if (!mode)
9153 return NULL;
9154
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009155 /*
9156 * Construct a pipe_config sufficient for getting the clock info
9157 * back out of crtc_clock_get.
9158 *
9159 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9160 * to use a real value here instead.
9161 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009162 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009163 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009164 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9165 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9166 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009167 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9168
Ville Syrjälä773ae032013-09-23 17:48:20 +03009169 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009170 mode->hdisplay = (htot & 0xffff) + 1;
9171 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9172 mode->hsync_start = (hsync & 0xffff) + 1;
9173 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9174 mode->vdisplay = (vtot & 0xffff) + 1;
9175 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9176 mode->vsync_start = (vsync & 0xffff) + 1;
9177 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9178
9179 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009180
9181 return mode;
9182}
9183
Jesse Barnes652c3932009-08-17 13:31:43 -07009184static void intel_decrease_pllclock(struct drm_crtc *crtc)
9185{
9186 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009187 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009188 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009189
Sonika Jindalbaff2962014-07-22 11:16:35 +05309190 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009191 return;
9192
9193 if (!dev_priv->lvds_downclock_avail)
9194 return;
9195
9196 /*
9197 * Since this is called by a timer, we should never get here in
9198 * the manual case.
9199 */
9200 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009201 int pipe = intel_crtc->pipe;
9202 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009203 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009204
Zhao Yakui44d98a62009-10-09 11:39:40 +08009205 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009206
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009207 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009208
Chris Wilson074b5e12012-05-02 12:07:06 +01009209 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009210 dpll |= DISPLAY_RATE_SELECT_FPA1;
9211 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009212 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009213 dpll = I915_READ(dpll_reg);
9214 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009215 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009216 }
9217
9218}
9219
Chris Wilsonf047e392012-07-21 12:31:41 +01009220void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009221{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009222 struct drm_i915_private *dev_priv = dev->dev_private;
9223
Chris Wilsonf62a0072014-02-21 17:55:39 +00009224 if (dev_priv->mm.busy)
9225 return;
9226
Paulo Zanoni43694d62014-03-07 20:08:08 -03009227 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009228 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009229 if (INTEL_INFO(dev)->gen >= 6)
9230 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009231 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009232}
9233
9234void intel_mark_idle(struct drm_device *dev)
9235{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009236 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009237 struct drm_crtc *crtc;
9238
Chris Wilsonf62a0072014-02-21 17:55:39 +00009239 if (!dev_priv->mm.busy)
9240 return;
9241
9242 dev_priv->mm.busy = false;
9243
Jani Nikulad330a952014-01-21 11:24:25 +02009244 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009245 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009246
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009247 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009248 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009249 continue;
9250
9251 intel_decrease_pllclock(crtc);
9252 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009253
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009254 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009255 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009256
9257out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009258 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009259}
9260
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009261static void intel_crtc_set_state(struct intel_crtc *crtc,
9262 struct intel_crtc_state *crtc_state)
9263{
9264 kfree(crtc->config);
9265 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009266 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009267}
9268
Jesse Barnes79e53942008-11-07 14:24:08 -08009269static void intel_crtc_destroy(struct drm_crtc *crtc)
9270{
9271 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009272 struct drm_device *dev = crtc->dev;
9273 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009274
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009275 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009276 work = intel_crtc->unpin_work;
9277 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009278 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009279
9280 if (work) {
9281 cancel_work_sync(&work->work);
9282 kfree(work);
9283 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009284
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009285 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009286 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009287
Jesse Barnes79e53942008-11-07 14:24:08 -08009288 kfree(intel_crtc);
9289}
9290
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009291static void intel_unpin_work_fn(struct work_struct *__work)
9292{
9293 struct intel_unpin_work *work =
9294 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009295 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009296 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009297
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009298 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009299 intel_unpin_fb_obj(intel_fb_obj(work->old_fb));
Chris Wilson05394f32010-11-08 19:18:58 +00009300 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009301
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009302 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009303
9304 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009305 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009306 mutex_unlock(&dev->struct_mutex);
9307
Daniel Vetterf99d7062014-06-19 16:01:59 +02009308 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009309 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009310
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009311 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9312 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9313
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009314 kfree(work);
9315}
9316
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009317static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009318 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009319{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009320 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9321 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009322 unsigned long flags;
9323
9324 /* Ignore early vblank irqs */
9325 if (intel_crtc == NULL)
9326 return;
9327
Daniel Vetterf3260382014-09-15 14:55:23 +02009328 /*
9329 * This is called both by irq handlers and the reset code (to complete
9330 * lost pageflips) so needs the full irqsave spinlocks.
9331 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009332 spin_lock_irqsave(&dev->event_lock, flags);
9333 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009334
9335 /* Ensure we don't miss a work->pending update ... */
9336 smp_rmb();
9337
9338 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009339 spin_unlock_irqrestore(&dev->event_lock, flags);
9340 return;
9341 }
9342
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009343 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009344
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009345 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009346}
9347
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009348void intel_finish_page_flip(struct drm_device *dev, int pipe)
9349{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009350 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009351 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9352
Mario Kleiner49b14a52010-12-09 07:00:07 +01009353 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009354}
9355
9356void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9357{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009358 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009359 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9360
Mario Kleiner49b14a52010-12-09 07:00:07 +01009361 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009362}
9363
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009364/* Is 'a' after or equal to 'b'? */
9365static bool g4x_flip_count_after_eq(u32 a, u32 b)
9366{
9367 return !((a - b) & 0x80000000);
9368}
9369
9370static bool page_flip_finished(struct intel_crtc *crtc)
9371{
9372 struct drm_device *dev = crtc->base.dev;
9373 struct drm_i915_private *dev_priv = dev->dev_private;
9374
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009375 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9376 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9377 return true;
9378
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009379 /*
9380 * The relevant registers doen't exist on pre-ctg.
9381 * As the flip done interrupt doesn't trigger for mmio
9382 * flips on gmch platforms, a flip count check isn't
9383 * really needed there. But since ctg has the registers,
9384 * include it in the check anyway.
9385 */
9386 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9387 return true;
9388
9389 /*
9390 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9391 * used the same base address. In that case the mmio flip might
9392 * have completed, but the CS hasn't even executed the flip yet.
9393 *
9394 * A flip count check isn't enough as the CS might have updated
9395 * the base address just after start of vblank, but before we
9396 * managed to process the interrupt. This means we'd complete the
9397 * CS flip too soon.
9398 *
9399 * Combining both checks should get us a good enough result. It may
9400 * still happen that the CS flip has been executed, but has not
9401 * yet actually completed. But in case the base address is the same
9402 * anyway, we don't really care.
9403 */
9404 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9405 crtc->unpin_work->gtt_offset &&
9406 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9407 crtc->unpin_work->flip_count);
9408}
9409
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009410void intel_prepare_page_flip(struct drm_device *dev, int plane)
9411{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009412 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009413 struct intel_crtc *intel_crtc =
9414 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9415 unsigned long flags;
9416
Daniel Vetterf3260382014-09-15 14:55:23 +02009417
9418 /*
9419 * This is called both by irq handlers and the reset code (to complete
9420 * lost pageflips) so needs the full irqsave spinlocks.
9421 *
9422 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009423 * generate a page-flip completion irq, i.e. every modeset
9424 * is also accompanied by a spurious intel_prepare_page_flip().
9425 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009426 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009427 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009428 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009429 spin_unlock_irqrestore(&dev->event_lock, flags);
9430}
9431
Robin Schroereba905b2014-05-18 02:24:50 +02009432static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009433{
9434 /* Ensure that the work item is consistent when activating it ... */
9435 smp_wmb();
9436 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9437 /* and that it is marked active as soon as the irq could fire. */
9438 smp_wmb();
9439}
9440
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009441static int intel_gen2_queue_flip(struct drm_device *dev,
9442 struct drm_crtc *crtc,
9443 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009444 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009445 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009446 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009447{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009448 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009449 u32 flip_mask;
9450 int ret;
9451
Daniel Vetter6d90c952012-04-26 23:28:05 +02009452 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009453 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009454 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009455
9456 /* Can't queue multiple flips, so wait for the previous
9457 * one to finish before executing the next.
9458 */
9459 if (intel_crtc->plane)
9460 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9461 else
9462 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009463 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9464 intel_ring_emit(ring, MI_NOOP);
9465 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9466 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9467 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009468 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009469 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009470
9471 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009472 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009473 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009474}
9475
9476static int intel_gen3_queue_flip(struct drm_device *dev,
9477 struct drm_crtc *crtc,
9478 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009479 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009480 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009481 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009482{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009483 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009484 u32 flip_mask;
9485 int ret;
9486
Daniel Vetter6d90c952012-04-26 23:28:05 +02009487 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009488 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009489 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009490
9491 if (intel_crtc->plane)
9492 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9493 else
9494 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009495 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9496 intel_ring_emit(ring, MI_NOOP);
9497 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9498 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9499 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009500 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009501 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009502
Chris Wilsone7d841c2012-12-03 11:36:30 +00009503 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009504 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009505 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009506}
9507
9508static int intel_gen4_queue_flip(struct drm_device *dev,
9509 struct drm_crtc *crtc,
9510 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009511 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009512 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009513 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009514{
9515 struct drm_i915_private *dev_priv = dev->dev_private;
9516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9517 uint32_t pf, pipesrc;
9518 int ret;
9519
Daniel Vetter6d90c952012-04-26 23:28:05 +02009520 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009521 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009522 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009523
9524 /* i965+ uses the linear or tiled offsets from the
9525 * Display Registers (which do not change across a page-flip)
9526 * so we need only reprogram the base address.
9527 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009528 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9529 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9530 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009531 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009532 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009533
9534 /* XXX Enabling the panel-fitter across page-flip is so far
9535 * untested on non-native modes, so ignore it for now.
9536 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9537 */
9538 pf = 0;
9539 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009540 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009541
9542 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009543 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009544 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009545}
9546
9547static int intel_gen6_queue_flip(struct drm_device *dev,
9548 struct drm_crtc *crtc,
9549 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009550 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009551 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009552 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009553{
9554 struct drm_i915_private *dev_priv = dev->dev_private;
9555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9556 uint32_t pf, pipesrc;
9557 int ret;
9558
Daniel Vetter6d90c952012-04-26 23:28:05 +02009559 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009560 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009561 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009562
Daniel Vetter6d90c952012-04-26 23:28:05 +02009563 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9564 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9565 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009566 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009567
Chris Wilson99d9acd2012-04-17 20:37:00 +01009568 /* Contrary to the suggestions in the documentation,
9569 * "Enable Panel Fitter" does not seem to be required when page
9570 * flipping with a non-native mode, and worse causes a normal
9571 * modeset to fail.
9572 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9573 */
9574 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009575 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009576 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009577
9578 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009579 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009580 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009581}
9582
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009583static int intel_gen7_queue_flip(struct drm_device *dev,
9584 struct drm_crtc *crtc,
9585 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009586 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009587 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009588 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009589{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009590 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009591 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009592 int len, ret;
9593
Robin Schroereba905b2014-05-18 02:24:50 +02009594 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009595 case PLANE_A:
9596 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9597 break;
9598 case PLANE_B:
9599 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9600 break;
9601 case PLANE_C:
9602 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9603 break;
9604 default:
9605 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009606 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009607 }
9608
Chris Wilsonffe74d72013-08-26 20:58:12 +01009609 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009610 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009611 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009612 /*
9613 * On Gen 8, SRM is now taking an extra dword to accommodate
9614 * 48bits addresses, and we need a NOOP for the batch size to
9615 * stay even.
9616 */
9617 if (IS_GEN8(dev))
9618 len += 2;
9619 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009620
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009621 /*
9622 * BSpec MI_DISPLAY_FLIP for IVB:
9623 * "The full packet must be contained within the same cache line."
9624 *
9625 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9626 * cacheline, if we ever start emitting more commands before
9627 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9628 * then do the cacheline alignment, and finally emit the
9629 * MI_DISPLAY_FLIP.
9630 */
9631 ret = intel_ring_cacheline_align(ring);
9632 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009633 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009634
Chris Wilsonffe74d72013-08-26 20:58:12 +01009635 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009636 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009637 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009638
Chris Wilsonffe74d72013-08-26 20:58:12 +01009639 /* Unmask the flip-done completion message. Note that the bspec says that
9640 * we should do this for both the BCS and RCS, and that we must not unmask
9641 * more than one flip event at any time (or ensure that one flip message
9642 * can be sent by waiting for flip-done prior to queueing new flips).
9643 * Experimentation says that BCS works despite DERRMR masking all
9644 * flip-done completion events and that unmasking all planes at once
9645 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9646 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9647 */
9648 if (ring->id == RCS) {
9649 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9650 intel_ring_emit(ring, DERRMR);
9651 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9652 DERRMR_PIPEB_PRI_FLIP_DONE |
9653 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009654 if (IS_GEN8(dev))
9655 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9656 MI_SRM_LRM_GLOBAL_GTT);
9657 else
9658 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9659 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009660 intel_ring_emit(ring, DERRMR);
9661 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009662 if (IS_GEN8(dev)) {
9663 intel_ring_emit(ring, 0);
9664 intel_ring_emit(ring, MI_NOOP);
9665 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009666 }
9667
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009668 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009669 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009670 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009671 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009672
9673 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009674 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009675 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009676}
9677
Sourab Gupta84c33a62014-06-02 16:47:17 +05309678static bool use_mmio_flip(struct intel_engine_cs *ring,
9679 struct drm_i915_gem_object *obj)
9680{
9681 /*
9682 * This is not being used for older platforms, because
9683 * non-availability of flip done interrupt forces us to use
9684 * CS flips. Older platforms derive flip done using some clever
9685 * tricks involving the flip_pending status bits and vblank irqs.
9686 * So using MMIO flips there would disrupt this mechanism.
9687 */
9688
Chris Wilson8e09bf82014-07-08 10:40:30 +01009689 if (ring == NULL)
9690 return true;
9691
Sourab Gupta84c33a62014-06-02 16:47:17 +05309692 if (INTEL_INFO(ring->dev)->gen < 5)
9693 return false;
9694
9695 if (i915.use_mmio_flip < 0)
9696 return false;
9697 else if (i915.use_mmio_flip > 0)
9698 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009699 else if (i915.enable_execlists)
9700 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309701 else
John Harrison41c52412014-11-24 18:49:43 +00009702 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309703}
9704
Damien Lespiauff944562014-11-20 14:58:16 +00009705static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9706{
9707 struct drm_device *dev = intel_crtc->base.dev;
9708 struct drm_i915_private *dev_priv = dev->dev_private;
9709 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9710 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9711 struct drm_i915_gem_object *obj = intel_fb->obj;
9712 const enum pipe pipe = intel_crtc->pipe;
9713 u32 ctl, stride;
9714
9715 ctl = I915_READ(PLANE_CTL(pipe, 0));
9716 ctl &= ~PLANE_CTL_TILED_MASK;
9717 if (obj->tiling_mode == I915_TILING_X)
9718 ctl |= PLANE_CTL_TILED_X;
9719
9720 /*
9721 * The stride is either expressed as a multiple of 64 bytes chunks for
9722 * linear buffers or in number of tiles for tiled buffers.
9723 */
9724 stride = fb->pitches[0] >> 6;
9725 if (obj->tiling_mode == I915_TILING_X)
9726 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9727
9728 /*
9729 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9730 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9731 */
9732 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9733 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9734
9735 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9736 POSTING_READ(PLANE_SURF(pipe, 0));
9737}
9738
9739static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309740{
9741 struct drm_device *dev = intel_crtc->base.dev;
9742 struct drm_i915_private *dev_priv = dev->dev_private;
9743 struct intel_framebuffer *intel_fb =
9744 to_intel_framebuffer(intel_crtc->base.primary->fb);
9745 struct drm_i915_gem_object *obj = intel_fb->obj;
9746 u32 dspcntr;
9747 u32 reg;
9748
Sourab Gupta84c33a62014-06-02 16:47:17 +05309749 reg = DSPCNTR(intel_crtc->plane);
9750 dspcntr = I915_READ(reg);
9751
Damien Lespiauc5d97472014-10-25 00:11:11 +01009752 if (obj->tiling_mode != I915_TILING_NONE)
9753 dspcntr |= DISPPLANE_TILED;
9754 else
9755 dspcntr &= ~DISPPLANE_TILED;
9756
Sourab Gupta84c33a62014-06-02 16:47:17 +05309757 I915_WRITE(reg, dspcntr);
9758
9759 I915_WRITE(DSPSURF(intel_crtc->plane),
9760 intel_crtc->unpin_work->gtt_offset);
9761 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009762
Damien Lespiauff944562014-11-20 14:58:16 +00009763}
9764
9765/*
9766 * XXX: This is the temporary way to update the plane registers until we get
9767 * around to using the usual plane update functions for MMIO flips
9768 */
9769static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9770{
9771 struct drm_device *dev = intel_crtc->base.dev;
9772 bool atomic_update;
9773 u32 start_vbl_count;
9774
9775 intel_mark_page_flip_active(intel_crtc);
9776
9777 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9778
9779 if (INTEL_INFO(dev)->gen >= 9)
9780 skl_do_mmio_flip(intel_crtc);
9781 else
9782 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9783 ilk_do_mmio_flip(intel_crtc);
9784
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009785 if (atomic_update)
9786 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309787}
9788
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009789static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309790{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009791 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009792 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009793 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309794
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009795 mmio_flip = &crtc->mmio_flip;
9796 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009797 WARN_ON(__i915_wait_request(mmio_flip->req,
9798 crtc->reset_counter,
9799 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309800
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009801 intel_do_mmio_flip(crtc);
9802 if (mmio_flip->req) {
9803 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009804 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009805 mutex_unlock(&crtc->base.dev->struct_mutex);
9806 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309807}
9808
9809static int intel_queue_mmio_flip(struct drm_device *dev,
9810 struct drm_crtc *crtc,
9811 struct drm_framebuffer *fb,
9812 struct drm_i915_gem_object *obj,
9813 struct intel_engine_cs *ring,
9814 uint32_t flags)
9815{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309816 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309817
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009818 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9819 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309820
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009821 schedule_work(&intel_crtc->mmio_flip.work);
9822
Sourab Gupta84c33a62014-06-02 16:47:17 +05309823 return 0;
9824}
9825
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009826static int intel_default_queue_flip(struct drm_device *dev,
9827 struct drm_crtc *crtc,
9828 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009829 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009830 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009831 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009832{
9833 return -ENODEV;
9834}
9835
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009836static bool __intel_pageflip_stall_check(struct drm_device *dev,
9837 struct drm_crtc *crtc)
9838{
9839 struct drm_i915_private *dev_priv = dev->dev_private;
9840 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9841 struct intel_unpin_work *work = intel_crtc->unpin_work;
9842 u32 addr;
9843
9844 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9845 return true;
9846
9847 if (!work->enable_stall_check)
9848 return false;
9849
9850 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009851 if (work->flip_queued_req &&
9852 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009853 return false;
9854
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009855 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009856 }
9857
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009858 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009859 return false;
9860
9861 /* Potential stall - if we see that the flip has happened,
9862 * assume a missed interrupt. */
9863 if (INTEL_INFO(dev)->gen >= 4)
9864 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9865 else
9866 addr = I915_READ(DSPADDR(intel_crtc->plane));
9867
9868 /* There is a potential issue here with a false positive after a flip
9869 * to the same address. We could address this by checking for a
9870 * non-incrementing frame counter.
9871 */
9872 return addr == work->gtt_offset;
9873}
9874
9875void intel_check_page_flip(struct drm_device *dev, int pipe)
9876{
9877 struct drm_i915_private *dev_priv = dev->dev_private;
9878 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9879 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009880
Dave Gordon6c51d462015-03-06 15:34:26 +00009881 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009882
9883 if (crtc == NULL)
9884 return;
9885
Daniel Vetterf3260382014-09-15 14:55:23 +02009886 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009887 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9888 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009889 intel_crtc->unpin_work->flip_queued_vblank,
9890 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009891 page_flip_completed(intel_crtc);
9892 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009893 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009894}
9895
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009896static int intel_crtc_page_flip(struct drm_crtc *crtc,
9897 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009898 struct drm_pending_vblank_event *event,
9899 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009900{
9901 struct drm_device *dev = crtc->dev;
9902 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009903 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009904 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009906 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009907 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009908 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009909 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009910 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009911
Matt Roper2ff8fde2014-07-08 07:50:07 -07009912 /*
9913 * drm_mode_page_flip_ioctl() should already catch this, but double
9914 * check to be safe. In the future we may enable pageflipping from
9915 * a disabled primary plane.
9916 */
9917 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9918 return -EBUSY;
9919
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009920 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009921 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009922 return -EINVAL;
9923
9924 /*
9925 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9926 * Note that pitch changes could also affect these register.
9927 */
9928 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009929 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9930 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009931 return -EINVAL;
9932
Chris Wilsonf900db42014-02-20 09:26:13 +00009933 if (i915_terminally_wedged(&dev_priv->gpu_error))
9934 goto out_hang;
9935
Daniel Vetterb14c5672013-09-19 12:18:32 +02009936 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009937 if (work == NULL)
9938 return -ENOMEM;
9939
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009940 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009941 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009942 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009943 INIT_WORK(&work->work, intel_unpin_work_fn);
9944
Daniel Vetter87b6b102014-05-15 15:33:46 +02009945 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009946 if (ret)
9947 goto free_work;
9948
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009949 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009950 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009951 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009952 /* Before declaring the flip queue wedged, check if
9953 * the hardware completed the operation behind our backs.
9954 */
9955 if (__intel_pageflip_stall_check(dev, crtc)) {
9956 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9957 page_flip_completed(intel_crtc);
9958 } else {
9959 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009960 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009961
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009962 drm_crtc_vblank_put(crtc);
9963 kfree(work);
9964 return -EBUSY;
9965 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009966 }
9967 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009968 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009969
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009970 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9971 flush_workqueue(dev_priv->wq);
9972
Jesse Barnes75dfca82010-02-10 15:09:44 -08009973 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009974 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +00009975 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009976
Matt Roperf4510a22014-04-01 15:22:40 -07009977 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -08009978 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -08009979
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009980 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009981
Chris Wilson89ed88b2015-02-16 14:31:49 +00009982 ret = i915_mutex_lock_interruptible(dev);
9983 if (ret)
9984 goto cleanup;
9985
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009986 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02009987 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01009988
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009989 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +02009990 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009991
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009992 if (IS_VALLEYVIEW(dev)) {
9993 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009994 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +01009995 /* vlv: DISPLAY_FLIP fails to change tiling */
9996 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +00009997 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +01009998 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009999 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010000 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010001 if (ring == NULL || ring->id != RCS)
10002 ring = &dev_priv->ring[BCS];
10003 } else {
10004 ring = &dev_priv->ring[RCS];
10005 }
10006
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000010007 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010008 if (ret)
10009 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010010
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010011 work->gtt_offset =
10012 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10013
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010014 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010015 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10016 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010017 if (ret)
10018 goto cleanup_unpin;
10019
John Harrisonf06cc1b2014-11-24 18:49:37 +000010020 i915_gem_request_assign(&work->flip_queued_req,
10021 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010022 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010023 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010024 page_flip_flags);
10025 if (ret)
10026 goto cleanup_unpin;
10027
John Harrisonf06cc1b2014-11-24 18:49:37 +000010028 i915_gem_request_assign(&work->flip_queued_req,
10029 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010030 }
10031
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010032 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010033 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010034
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010035 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010036 INTEL_FRONTBUFFER_PRIMARY(pipe));
10037
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010038 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010039 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010040 mutex_unlock(&dev->struct_mutex);
10041
Jesse Barnese5510fa2010-07-01 16:48:37 -070010042 trace_i915_flip_request(intel_crtc->plane, obj);
10043
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010044 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010045
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010046cleanup_unpin:
10047 intel_unpin_fb_obj(obj);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010048cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010049 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010050 mutex_unlock(&dev->struct_mutex);
10051cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010052 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010053 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010054
Chris Wilson89ed88b2015-02-16 14:31:49 +000010055 drm_gem_object_unreference_unlocked(&obj->base);
10056 drm_framebuffer_unreference(work->old_fb);
10057
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010058 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010059 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010060 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010061
Daniel Vetter87b6b102014-05-15 15:33:46 +020010062 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010063free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010064 kfree(work);
10065
Chris Wilsonf900db42014-02-20 09:26:13 +000010066 if (ret == -EIO) {
10067out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010068 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010069 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010070 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010071 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010072 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010073 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010074 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010075 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010076}
10077
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010078static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010079 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10080 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010081 .atomic_begin = intel_begin_crtc_commit,
10082 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010083};
10084
Daniel Vetter9a935852012-07-05 22:34:27 +020010085/**
10086 * intel_modeset_update_staged_output_state
10087 *
10088 * Updates the staged output configuration state, e.g. after we've read out the
10089 * current hw state.
10090 */
10091static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10092{
Ville Syrjälä76688512014-01-10 11:28:06 +020010093 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010094 struct intel_encoder *encoder;
10095 struct intel_connector *connector;
10096
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010097 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010098 connector->new_encoder =
10099 to_intel_encoder(connector->base.encoder);
10100 }
10101
Damien Lespiaub2784e12014-08-05 11:29:37 +010010102 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010103 encoder->new_crtc =
10104 to_intel_crtc(encoder->base.crtc);
10105 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010106
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010107 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010108 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010109
10110 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010111 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010112 else
10113 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010114 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010115}
10116
10117/**
10118 * intel_modeset_commit_output_state
10119 *
10120 * This function copies the stage display pipe configuration to the real one.
10121 */
10122static void intel_modeset_commit_output_state(struct drm_device *dev)
10123{
Ville Syrjälä76688512014-01-10 11:28:06 +020010124 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010125 struct intel_encoder *encoder;
10126 struct intel_connector *connector;
10127
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010128 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010129 connector->base.encoder = &connector->new_encoder->base;
10130 }
10131
Damien Lespiaub2784e12014-08-05 11:29:37 +010010132 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010133 encoder->base.crtc = &encoder->new_crtc->base;
10134 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010135
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010136 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010137 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010138 crtc->base.enabled = crtc->new_enabled;
10139 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010140}
10141
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010142static void
Robin Schroereba905b2014-05-18 02:24:50 +020010143connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010144 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010145{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010146 int bpp = pipe_config->pipe_bpp;
10147
10148 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10149 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010150 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010151
10152 /* Don't use an invalid EDID bpc value */
10153 if (connector->base.display_info.bpc &&
10154 connector->base.display_info.bpc * 3 < bpp) {
10155 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10156 bpp, connector->base.display_info.bpc*3);
10157 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10158 }
10159
10160 /* Clamp bpp to 8 on screens without EDID 1.4 */
10161 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10162 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10163 bpp);
10164 pipe_config->pipe_bpp = 24;
10165 }
10166}
10167
10168static int
10169compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10170 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010171 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010172{
10173 struct drm_device *dev = crtc->base.dev;
10174 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010175 int bpp;
10176
Daniel Vetterd42264b2013-03-28 16:38:08 +010010177 switch (fb->pixel_format) {
10178 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010179 bpp = 8*3; /* since we go through a colormap */
10180 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010181 case DRM_FORMAT_XRGB1555:
10182 case DRM_FORMAT_ARGB1555:
10183 /* checked in intel_framebuffer_init already */
10184 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10185 return -EINVAL;
10186 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010187 bpp = 6*3; /* min is 18bpp */
10188 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010189 case DRM_FORMAT_XBGR8888:
10190 case DRM_FORMAT_ABGR8888:
10191 /* checked in intel_framebuffer_init already */
10192 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10193 return -EINVAL;
10194 case DRM_FORMAT_XRGB8888:
10195 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010196 bpp = 8*3;
10197 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010198 case DRM_FORMAT_XRGB2101010:
10199 case DRM_FORMAT_ARGB2101010:
10200 case DRM_FORMAT_XBGR2101010:
10201 case DRM_FORMAT_ABGR2101010:
10202 /* checked in intel_framebuffer_init already */
10203 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010204 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010205 bpp = 10*3;
10206 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010207 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010208 default:
10209 DRM_DEBUG_KMS("unsupported depth\n");
10210 return -EINVAL;
10211 }
10212
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010213 pipe_config->pipe_bpp = bpp;
10214
10215 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010216 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010217 if (!connector->new_encoder ||
10218 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010219 continue;
10220
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010221 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010222 }
10223
10224 return bpp;
10225}
10226
Daniel Vetter644db712013-09-19 14:53:58 +020010227static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10228{
10229 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10230 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010231 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010232 mode->crtc_hdisplay, mode->crtc_hsync_start,
10233 mode->crtc_hsync_end, mode->crtc_htotal,
10234 mode->crtc_vdisplay, mode->crtc_vsync_start,
10235 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10236}
10237
Daniel Vetterc0b03412013-05-28 12:05:54 +020010238static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010239 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010240 const char *context)
10241{
10242 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10243 context, pipe_name(crtc->pipe));
10244
10245 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10246 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10247 pipe_config->pipe_bpp, pipe_config->dither);
10248 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10249 pipe_config->has_pch_encoder,
10250 pipe_config->fdi_lanes,
10251 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10252 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10253 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010254 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10255 pipe_config->has_dp_encoder,
10256 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10257 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10258 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010259
10260 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10261 pipe_config->has_dp_encoder,
10262 pipe_config->dp_m2_n2.gmch_m,
10263 pipe_config->dp_m2_n2.gmch_n,
10264 pipe_config->dp_m2_n2.link_m,
10265 pipe_config->dp_m2_n2.link_n,
10266 pipe_config->dp_m2_n2.tu);
10267
Daniel Vetter55072d12014-11-20 16:10:28 +010010268 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10269 pipe_config->has_audio,
10270 pipe_config->has_infoframe);
10271
Daniel Vetterc0b03412013-05-28 12:05:54 +020010272 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010273 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010274 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010275 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10276 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010277 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010278 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10279 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010280 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10281 pipe_config->gmch_pfit.control,
10282 pipe_config->gmch_pfit.pgm_ratios,
10283 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010284 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010285 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010286 pipe_config->pch_pfit.size,
10287 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010288 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010289 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010290}
10291
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010292static bool encoders_cloneable(const struct intel_encoder *a,
10293 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010294{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010295 /* masks could be asymmetric, so check both ways */
10296 return a == b || (a->cloneable & (1 << b->type) &&
10297 b->cloneable & (1 << a->type));
10298}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010299
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010300static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10301 struct intel_encoder *encoder)
10302{
10303 struct drm_device *dev = crtc->base.dev;
10304 struct intel_encoder *source_encoder;
10305
Damien Lespiaub2784e12014-08-05 11:29:37 +010010306 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010307 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010308 continue;
10309
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010310 if (!encoders_cloneable(encoder, source_encoder))
10311 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010312 }
10313
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010314 return true;
10315}
10316
10317static bool check_encoder_cloning(struct intel_crtc *crtc)
10318{
10319 struct drm_device *dev = crtc->base.dev;
10320 struct intel_encoder *encoder;
10321
Damien Lespiaub2784e12014-08-05 11:29:37 +010010322 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010323 if (encoder->new_crtc != crtc)
10324 continue;
10325
10326 if (!check_single_encoder_cloning(crtc, encoder))
10327 return false;
10328 }
10329
10330 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010331}
10332
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010333static bool check_digital_port_conflicts(struct drm_device *dev)
10334{
10335 struct intel_connector *connector;
10336 unsigned int used_ports = 0;
10337
10338 /*
10339 * Walk the connector list instead of the encoder
10340 * list to detect the problem on ddi platforms
10341 * where there's just one encoder per digital port.
10342 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010343 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010344 struct intel_encoder *encoder = connector->new_encoder;
10345
10346 if (!encoder)
10347 continue;
10348
10349 WARN_ON(!encoder->new_crtc);
10350
10351 switch (encoder->type) {
10352 unsigned int port_mask;
10353 case INTEL_OUTPUT_UNKNOWN:
10354 if (WARN_ON(!HAS_DDI(dev)))
10355 break;
10356 case INTEL_OUTPUT_DISPLAYPORT:
10357 case INTEL_OUTPUT_HDMI:
10358 case INTEL_OUTPUT_EDP:
10359 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10360
10361 /* the same port mustn't appear more than once */
10362 if (used_ports & port_mask)
10363 return false;
10364
10365 used_ports |= port_mask;
10366 default:
10367 break;
10368 }
10369 }
10370
10371 return true;
10372}
10373
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010374static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010375intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010376 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010377 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010378{
10379 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010380 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010381 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010382 int plane_bpp, ret = -EINVAL;
10383 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010384
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010385 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010386 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10387 return ERR_PTR(-EINVAL);
10388 }
10389
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010390 if (!check_digital_port_conflicts(dev)) {
10391 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10392 return ERR_PTR(-EINVAL);
10393 }
10394
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010395 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10396 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010397 return ERR_PTR(-ENOMEM);
10398
Matt Roper07878242015-02-25 11:43:26 -080010399 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010400 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10401 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010402
Daniel Vettere143a212013-07-04 12:01:15 +020010403 pipe_config->cpu_transcoder =
10404 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010405 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010406
Imre Deak2960bc92013-07-30 13:36:32 +030010407 /*
10408 * Sanitize sync polarity flags based on requested ones. If neither
10409 * positive or negative polarity is requested, treat this as meaning
10410 * negative polarity.
10411 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010412 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010413 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010414 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010415
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010416 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010417 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010418 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010419
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010420 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10421 * plane pixel format and any sink constraints into account. Returns the
10422 * source plane bpp so that dithering can be selected on mismatches
10423 * after encoders and crtc also have had their say. */
10424 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10425 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010426 if (plane_bpp < 0)
10427 goto fail;
10428
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010429 /*
10430 * Determine the real pipe dimensions. Note that stereo modes can
10431 * increase the actual pipe size due to the frame doubling and
10432 * insertion of additional space for blanks between the frame. This
10433 * is stored in the crtc timings. We use the requested mode to do this
10434 * computation to clearly distinguish it from the adjusted mode, which
10435 * can be changed by the connectors in the below retry loop.
10436 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010437 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010438 &pipe_config->pipe_src_w,
10439 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010440
Daniel Vettere29c22c2013-02-21 00:00:16 +010010441encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010442 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010443 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010444 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010445
Daniel Vetter135c81b2013-07-21 21:37:09 +020010446 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010447 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10448 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010449
Daniel Vetter7758a112012-07-08 19:40:39 +020010450 /* Pass our mode to the connectors and the CRTC to give them a chance to
10451 * adjust it according to limitations or connector properties, and also
10452 * a chance to reject the mode entirely.
10453 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010454 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010455
10456 if (&encoder->new_crtc->base != crtc)
10457 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010458
Daniel Vetterefea6e82013-07-21 21:36:59 +020010459 if (!(encoder->compute_config(encoder, pipe_config))) {
10460 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010461 goto fail;
10462 }
10463 }
10464
Daniel Vetterff9a6752013-06-01 17:16:21 +020010465 /* Set default port clock if not overwritten by the encoder. Needs to be
10466 * done afterwards in case the encoder adjusts the mode. */
10467 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010468 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010469 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010470
Daniel Vettera43f6e02013-06-07 23:10:32 +020010471 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010472 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010473 DRM_DEBUG_KMS("CRTC fixup failed\n");
10474 goto fail;
10475 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010476
10477 if (ret == RETRY) {
10478 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10479 ret = -EINVAL;
10480 goto fail;
10481 }
10482
10483 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10484 retry = false;
10485 goto encoder_retry;
10486 }
10487
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010488 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10489 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10490 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10491
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010492 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010493fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010494 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010495 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010496}
10497
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010498/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10499 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10500static void
10501intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10502 unsigned *prepare_pipes, unsigned *disable_pipes)
10503{
10504 struct intel_crtc *intel_crtc;
10505 struct drm_device *dev = crtc->dev;
10506 struct intel_encoder *encoder;
10507 struct intel_connector *connector;
10508 struct drm_crtc *tmp_crtc;
10509
10510 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10511
10512 /* Check which crtcs have changed outputs connected to them, these need
10513 * to be part of the prepare_pipes mask. We don't (yet) support global
10514 * modeset across multiple crtcs, so modeset_pipes will only have one
10515 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010516 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010517 if (connector->base.encoder == &connector->new_encoder->base)
10518 continue;
10519
10520 if (connector->base.encoder) {
10521 tmp_crtc = connector->base.encoder->crtc;
10522
10523 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10524 }
10525
10526 if (connector->new_encoder)
10527 *prepare_pipes |=
10528 1 << connector->new_encoder->new_crtc->pipe;
10529 }
10530
Damien Lespiaub2784e12014-08-05 11:29:37 +010010531 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010532 if (encoder->base.crtc == &encoder->new_crtc->base)
10533 continue;
10534
10535 if (encoder->base.crtc) {
10536 tmp_crtc = encoder->base.crtc;
10537
10538 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10539 }
10540
10541 if (encoder->new_crtc)
10542 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10543 }
10544
Ville Syrjälä76688512014-01-10 11:28:06 +020010545 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010546 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010547 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010548 continue;
10549
Ville Syrjälä76688512014-01-10 11:28:06 +020010550 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010551 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010552 else
10553 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010554 }
10555
10556
10557 /* set_mode is also used to update properties on life display pipes. */
10558 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010559 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010560 *prepare_pipes |= 1 << intel_crtc->pipe;
10561
Daniel Vetterb6c51642013-04-12 18:48:43 +020010562 /*
10563 * For simplicity do a full modeset on any pipe where the output routing
10564 * changed. We could be more clever, but that would require us to be
10565 * more careful with calling the relevant encoder->mode_set functions.
10566 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010567 if (*prepare_pipes)
10568 *modeset_pipes = *prepare_pipes;
10569
10570 /* ... and mask these out. */
10571 *modeset_pipes &= ~(*disable_pipes);
10572 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010573
10574 /*
10575 * HACK: We don't (yet) fully support global modesets. intel_set_config
10576 * obies this rule, but the modeset restore mode of
10577 * intel_modeset_setup_hw_state does not.
10578 */
10579 *modeset_pipes &= 1 << intel_crtc->pipe;
10580 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010581
10582 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10583 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010584}
10585
Daniel Vetterea9d7582012-07-10 10:42:52 +020010586static bool intel_crtc_in_use(struct drm_crtc *crtc)
10587{
10588 struct drm_encoder *encoder;
10589 struct drm_device *dev = crtc->dev;
10590
10591 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10592 if (encoder->crtc == crtc)
10593 return true;
10594
10595 return false;
10596}
10597
10598static void
10599intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10600{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010601 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010602 struct intel_encoder *intel_encoder;
10603 struct intel_crtc *intel_crtc;
10604 struct drm_connector *connector;
10605
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010606 intel_shared_dpll_commit(dev_priv);
10607
Damien Lespiaub2784e12014-08-05 11:29:37 +010010608 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010609 if (!intel_encoder->base.crtc)
10610 continue;
10611
10612 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10613
10614 if (prepare_pipes & (1 << intel_crtc->pipe))
10615 intel_encoder->connectors_active = false;
10616 }
10617
10618 intel_modeset_commit_output_state(dev);
10619
Ville Syrjälä76688512014-01-10 11:28:06 +020010620 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010621 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010622 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010623 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010624 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010625 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010626 }
10627
10628 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10629 if (!connector->encoder || !connector->encoder->crtc)
10630 continue;
10631
10632 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10633
10634 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010635 struct drm_property *dpms_property =
10636 dev->mode_config.dpms_property;
10637
Daniel Vetterea9d7582012-07-10 10:42:52 +020010638 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010639 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010640 dpms_property,
10641 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010642
10643 intel_encoder = to_intel_encoder(connector->encoder);
10644 intel_encoder->connectors_active = true;
10645 }
10646 }
10647
10648}
10649
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010650static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010651{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010652 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010653
10654 if (clock1 == clock2)
10655 return true;
10656
10657 if (!clock1 || !clock2)
10658 return false;
10659
10660 diff = abs(clock1 - clock2);
10661
10662 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10663 return true;
10664
10665 return false;
10666}
10667
Daniel Vetter25c5b262012-07-08 22:08:04 +020010668#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10669 list_for_each_entry((intel_crtc), \
10670 &(dev)->mode_config.crtc_list, \
10671 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010672 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010673
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010674static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010675intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010676 struct intel_crtc_state *current_config,
10677 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010678{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010679#define PIPE_CONF_CHECK_X(name) \
10680 if (current_config->name != pipe_config->name) { \
10681 DRM_ERROR("mismatch in " #name " " \
10682 "(expected 0x%08x, found 0x%08x)\n", \
10683 current_config->name, \
10684 pipe_config->name); \
10685 return false; \
10686 }
10687
Daniel Vetter08a24032013-04-19 11:25:34 +020010688#define PIPE_CONF_CHECK_I(name) \
10689 if (current_config->name != pipe_config->name) { \
10690 DRM_ERROR("mismatch in " #name " " \
10691 "(expected %i, found %i)\n", \
10692 current_config->name, \
10693 pipe_config->name); \
10694 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010695 }
10696
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010697/* This is required for BDW+ where there is only one set of registers for
10698 * switching between high and low RR.
10699 * This macro can be used whenever a comparison has to be made between one
10700 * hw state and multiple sw state variables.
10701 */
10702#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10703 if ((current_config->name != pipe_config->name) && \
10704 (current_config->alt_name != pipe_config->name)) { \
10705 DRM_ERROR("mismatch in " #name " " \
10706 "(expected %i or %i, found %i)\n", \
10707 current_config->name, \
10708 current_config->alt_name, \
10709 pipe_config->name); \
10710 return false; \
10711 }
10712
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010713#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10714 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010715 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010716 "(expected %i, found %i)\n", \
10717 current_config->name & (mask), \
10718 pipe_config->name & (mask)); \
10719 return false; \
10720 }
10721
Ville Syrjälä5e550652013-09-06 23:29:07 +030010722#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10723 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10724 DRM_ERROR("mismatch in " #name " " \
10725 "(expected %i, found %i)\n", \
10726 current_config->name, \
10727 pipe_config->name); \
10728 return false; \
10729 }
10730
Daniel Vetterbb760062013-06-06 14:55:52 +020010731#define PIPE_CONF_QUIRK(quirk) \
10732 ((current_config->quirks | pipe_config->quirks) & (quirk))
10733
Daniel Vettereccb1402013-05-22 00:50:22 +020010734 PIPE_CONF_CHECK_I(cpu_transcoder);
10735
Daniel Vetter08a24032013-04-19 11:25:34 +020010736 PIPE_CONF_CHECK_I(has_pch_encoder);
10737 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010738 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10739 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10740 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10741 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10742 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010743
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010744 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010745
10746 if (INTEL_INFO(dev)->gen < 8) {
10747 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10748 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10749 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10750 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10751 PIPE_CONF_CHECK_I(dp_m_n.tu);
10752
10753 if (current_config->has_drrs) {
10754 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10755 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10756 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10757 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10758 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10759 }
10760 } else {
10761 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10762 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10763 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10764 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10765 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10766 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010767
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010768 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10769 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10770 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10771 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10772 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10773 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010774
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010775 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10776 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10777 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10778 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10779 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10780 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010781
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010782 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010783 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010784 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10785 IS_VALLEYVIEW(dev))
10786 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010787 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010788
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010789 PIPE_CONF_CHECK_I(has_audio);
10790
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010791 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010792 DRM_MODE_FLAG_INTERLACE);
10793
Daniel Vetterbb760062013-06-06 14:55:52 +020010794 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010795 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010796 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010797 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010798 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010799 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010800 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010801 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010802 DRM_MODE_FLAG_NVSYNC);
10803 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010804
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010805 PIPE_CONF_CHECK_I(pipe_src_w);
10806 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010807
Daniel Vetter99535992014-04-13 12:00:33 +020010808 /*
10809 * FIXME: BIOS likes to set up a cloned config with lvds+external
10810 * screen. Since we don't yet re-compute the pipe config when moving
10811 * just the lvds port away to another pipe the sw tracking won't match.
10812 *
10813 * Proper atomic modesets with recomputed global state will fix this.
10814 * Until then just don't check gmch state for inherited modes.
10815 */
10816 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10817 PIPE_CONF_CHECK_I(gmch_pfit.control);
10818 /* pfit ratios are autocomputed by the hw on gen4+ */
10819 if (INTEL_INFO(dev)->gen < 4)
10820 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10821 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10822 }
10823
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010824 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10825 if (current_config->pch_pfit.enabled) {
10826 PIPE_CONF_CHECK_I(pch_pfit.pos);
10827 PIPE_CONF_CHECK_I(pch_pfit.size);
10828 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010829
Jesse Barnese59150d2014-01-07 13:30:45 -080010830 /* BDW+ don't expose a synchronous way to read the state */
10831 if (IS_HASWELL(dev))
10832 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010833
Ville Syrjälä282740f2013-09-04 18:30:03 +030010834 PIPE_CONF_CHECK_I(double_wide);
10835
Daniel Vetter26804af2014-06-25 22:01:55 +030010836 PIPE_CONF_CHECK_X(ddi_pll_sel);
10837
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010838 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010839 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010840 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010841 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10842 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010843 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010844 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10845 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10846 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010847
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010848 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10849 PIPE_CONF_CHECK_I(pipe_bpp);
10850
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010851 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010852 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010853
Daniel Vetter66e985c2013-06-05 13:34:20 +020010854#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010855#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010856#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010857#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010858#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010859#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010860
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010861 return true;
10862}
10863
Damien Lespiau08db6652014-11-04 17:06:52 +000010864static void check_wm_state(struct drm_device *dev)
10865{
10866 struct drm_i915_private *dev_priv = dev->dev_private;
10867 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10868 struct intel_crtc *intel_crtc;
10869 int plane;
10870
10871 if (INTEL_INFO(dev)->gen < 9)
10872 return;
10873
10874 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10875 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10876
10877 for_each_intel_crtc(dev, intel_crtc) {
10878 struct skl_ddb_entry *hw_entry, *sw_entry;
10879 const enum pipe pipe = intel_crtc->pipe;
10880
10881 if (!intel_crtc->active)
10882 continue;
10883
10884 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010885 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010886 hw_entry = &hw_ddb.plane[pipe][plane];
10887 sw_entry = &sw_ddb->plane[pipe][plane];
10888
10889 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10890 continue;
10891
10892 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10893 "(expected (%u,%u), found (%u,%u))\n",
10894 pipe_name(pipe), plane + 1,
10895 sw_entry->start, sw_entry->end,
10896 hw_entry->start, hw_entry->end);
10897 }
10898
10899 /* cursor */
10900 hw_entry = &hw_ddb.cursor[pipe];
10901 sw_entry = &sw_ddb->cursor[pipe];
10902
10903 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10904 continue;
10905
10906 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10907 "(expected (%u,%u), found (%u,%u))\n",
10908 pipe_name(pipe),
10909 sw_entry->start, sw_entry->end,
10910 hw_entry->start, hw_entry->end);
10911 }
10912}
10913
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010914static void
10915check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010916{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010917 struct intel_connector *connector;
10918
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010919 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010920 /* This also checks the encoder/connector hw state with the
10921 * ->get_hw_state callbacks. */
10922 intel_connector_check_state(connector);
10923
Rob Clarke2c719b2014-12-15 13:56:32 -050010924 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010925 "connector's staged encoder doesn't match current encoder\n");
10926 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010927}
10928
10929static void
10930check_encoder_state(struct drm_device *dev)
10931{
10932 struct intel_encoder *encoder;
10933 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010934
Damien Lespiaub2784e12014-08-05 11:29:37 +010010935 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010936 bool enabled = false;
10937 bool active = false;
10938 enum pipe pipe, tracked_pipe;
10939
10940 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10941 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010942 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010943
Rob Clarke2c719b2014-12-15 13:56:32 -050010944 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010945 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010946 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010947 "encoder's active_connectors set, but no crtc\n");
10948
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010949 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010950 if (connector->base.encoder != &encoder->base)
10951 continue;
10952 enabled = true;
10953 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10954 active = true;
10955 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010956 /*
10957 * for MST connectors if we unplug the connector is gone
10958 * away but the encoder is still connected to a crtc
10959 * until a modeset happens in response to the hotplug.
10960 */
10961 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10962 continue;
10963
Rob Clarke2c719b2014-12-15 13:56:32 -050010964 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010965 "encoder's enabled state mismatch "
10966 "(expected %i, found %i)\n",
10967 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010968 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010969 "active encoder with no crtc\n");
10970
Rob Clarke2c719b2014-12-15 13:56:32 -050010971 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010972 "encoder's computed active state doesn't match tracked active state "
10973 "(expected %i, found %i)\n", active, encoder->connectors_active);
10974
10975 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050010976 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010977 "encoder's hw state doesn't match sw tracking "
10978 "(expected %i, found %i)\n",
10979 encoder->connectors_active, active);
10980
10981 if (!encoder->base.crtc)
10982 continue;
10983
10984 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050010985 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010986 "active encoder's pipe doesn't match"
10987 "(expected %i, found %i)\n",
10988 tracked_pipe, pipe);
10989
10990 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010991}
10992
10993static void
10994check_crtc_state(struct drm_device *dev)
10995{
Jani Nikulafbee40d2014-03-31 14:27:18 +030010996 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010997 struct intel_crtc *crtc;
10998 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010999 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011000
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011001 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011002 bool enabled = false;
11003 bool active = false;
11004
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011005 memset(&pipe_config, 0, sizeof(pipe_config));
11006
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011007 DRM_DEBUG_KMS("[CRTC:%d]\n",
11008 crtc->base.base.id);
11009
Matt Roper83d65732015-02-25 13:12:16 -080011010 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011011 "active crtc, but not enabled in sw tracking\n");
11012
Damien Lespiaub2784e12014-08-05 11:29:37 +010011013 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011014 if (encoder->base.crtc != &crtc->base)
11015 continue;
11016 enabled = true;
11017 if (encoder->connectors_active)
11018 active = true;
11019 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011020
Rob Clarke2c719b2014-12-15 13:56:32 -050011021 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011022 "crtc's computed active state doesn't match tracked active state "
11023 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011024 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011025 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011026 "(expected %i, found %i)\n", enabled,
11027 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011028
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011029 active = dev_priv->display.get_pipe_config(crtc,
11030 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011031
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011032 /* hw state is inconsistent with the pipe quirk */
11033 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11034 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011035 active = crtc->active;
11036
Damien Lespiaub2784e12014-08-05 11:29:37 +010011037 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011038 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011039 if (encoder->base.crtc != &crtc->base)
11040 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011041 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011042 encoder->get_config(encoder, &pipe_config);
11043 }
11044
Rob Clarke2c719b2014-12-15 13:56:32 -050011045 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011046 "crtc active state doesn't match with hw state "
11047 "(expected %i, found %i)\n", crtc->active, active);
11048
Daniel Vetterc0b03412013-05-28 12:05:54 +020011049 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011050 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011051 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011052 intel_dump_pipe_config(crtc, &pipe_config,
11053 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011054 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011055 "[sw state]");
11056 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011057 }
11058}
11059
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011060static void
11061check_shared_dpll_state(struct drm_device *dev)
11062{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011063 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011064 struct intel_crtc *crtc;
11065 struct intel_dpll_hw_state dpll_hw_state;
11066 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011067
11068 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11069 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11070 int enabled_crtcs = 0, active_crtcs = 0;
11071 bool active;
11072
11073 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11074
11075 DRM_DEBUG_KMS("%s\n", pll->name);
11076
11077 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11078
Rob Clarke2c719b2014-12-15 13:56:32 -050011079 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011080 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011081 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011082 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011083 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011084 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011085 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011086 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011087 "pll on state mismatch (expected %i, found %i)\n",
11088 pll->on, active);
11089
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011090 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011091 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011092 enabled_crtcs++;
11093 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11094 active_crtcs++;
11095 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011096 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011097 "pll active crtcs mismatch (expected %i, found %i)\n",
11098 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011099 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011100 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011101 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011102
Rob Clarke2c719b2014-12-15 13:56:32 -050011103 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011104 sizeof(dpll_hw_state)),
11105 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011106 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011107}
11108
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011109void
11110intel_modeset_check_state(struct drm_device *dev)
11111{
Damien Lespiau08db6652014-11-04 17:06:52 +000011112 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011113 check_connector_state(dev);
11114 check_encoder_state(dev);
11115 check_crtc_state(dev);
11116 check_shared_dpll_state(dev);
11117}
11118
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011119void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011120 int dotclock)
11121{
11122 /*
11123 * FDI already provided one idea for the dotclock.
11124 * Yell if the encoder disagrees.
11125 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011126 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011127 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011128 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011129}
11130
Ville Syrjälä80715b22014-05-15 20:23:23 +030011131static void update_scanline_offset(struct intel_crtc *crtc)
11132{
11133 struct drm_device *dev = crtc->base.dev;
11134
11135 /*
11136 * The scanline counter increments at the leading edge of hsync.
11137 *
11138 * On most platforms it starts counting from vtotal-1 on the
11139 * first active line. That means the scanline counter value is
11140 * always one less than what we would expect. Ie. just after
11141 * start of vblank, which also occurs at start of hsync (on the
11142 * last active line), the scanline counter will read vblank_start-1.
11143 *
11144 * On gen2 the scanline counter starts counting from 1 instead
11145 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11146 * to keep the value positive), instead of adding one.
11147 *
11148 * On HSW+ the behaviour of the scanline counter depends on the output
11149 * type. For DP ports it behaves like most other platforms, but on HDMI
11150 * there's an extra 1 line difference. So we need to add two instead of
11151 * one to the value.
11152 */
11153 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011154 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011155 int vtotal;
11156
11157 vtotal = mode->crtc_vtotal;
11158 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11159 vtotal /= 2;
11160
11161 crtc->scanline_offset = vtotal - 1;
11162 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011163 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011164 crtc->scanline_offset = 2;
11165 } else
11166 crtc->scanline_offset = 1;
11167}
11168
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011169static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011170intel_modeset_compute_config(struct drm_crtc *crtc,
11171 struct drm_display_mode *mode,
11172 struct drm_framebuffer *fb,
11173 unsigned *modeset_pipes,
11174 unsigned *prepare_pipes,
11175 unsigned *disable_pipes)
11176{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011177 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011178
11179 intel_modeset_affected_pipes(crtc, modeset_pipes,
11180 prepare_pipes, disable_pipes);
11181
11182 if ((*modeset_pipes) == 0)
11183 goto out;
11184
11185 /*
11186 * Note this needs changes when we start tracking multiple modes
11187 * and crtcs. At that point we'll need to compute the whole config
11188 * (i.e. one pipe_config for each crtc) rather than just the one
11189 * for this crtc.
11190 */
11191 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11192 if (IS_ERR(pipe_config)) {
11193 goto out;
11194 }
11195 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11196 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011197
11198out:
11199 return pipe_config;
11200}
11201
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011202static int __intel_set_mode_setup_plls(struct drm_device *dev,
11203 unsigned modeset_pipes,
11204 unsigned disable_pipes)
11205{
11206 struct drm_i915_private *dev_priv = to_i915(dev);
11207 unsigned clear_pipes = modeset_pipes | disable_pipes;
11208 struct intel_crtc *intel_crtc;
11209 int ret = 0;
11210
11211 if (!dev_priv->display.crtc_compute_clock)
11212 return 0;
11213
11214 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11215 if (ret)
11216 goto done;
11217
11218 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11219 struct intel_crtc_state *state = intel_crtc->new_config;
11220 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11221 state);
11222 if (ret) {
11223 intel_shared_dpll_abort_config(dev_priv);
11224 goto done;
11225 }
11226 }
11227
11228done:
11229 return ret;
11230}
11231
Daniel Vetterf30da182013-04-11 20:22:50 +020011232static int __intel_set_mode(struct drm_crtc *crtc,
11233 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011234 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011235 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011236 unsigned modeset_pipes,
11237 unsigned prepare_pipes,
11238 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011239{
11240 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011241 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011242 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011243 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011244 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011245
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011246 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011247 if (!saved_mode)
11248 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011249
Tim Gardner3ac18232012-12-07 07:54:26 -070011250 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011251
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011252 if (modeset_pipes)
11253 to_intel_crtc(crtc)->new_config = pipe_config;
11254
Jesse Barnes30a970c2013-11-04 13:48:12 -080011255 /*
11256 * See if the config requires any additional preparation, e.g.
11257 * to adjust global state with pipes off. We need to do this
11258 * here so we can get the modeset_pipe updated config for the new
11259 * mode set on this crtc. For other crtcs we need to use the
11260 * adjusted_mode bits in the crtc directly.
11261 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011262 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011263 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011264
Ville Syrjäläc164f832013-11-05 22:34:12 +020011265 /* may have added more to prepare_pipes than we should */
11266 prepare_pipes &= ~disable_pipes;
11267 }
11268
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011269 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11270 if (ret)
11271 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011272
Daniel Vetter460da9162013-03-27 00:44:51 +010011273 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11274 intel_crtc_disable(&intel_crtc->base);
11275
Daniel Vetterea9d7582012-07-10 10:42:52 +020011276 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011277 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011278 dev_priv->display.crtc_disable(&intel_crtc->base);
11279 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011280
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011281 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11282 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011283 *
11284 * Note we'll need to fix this up when we start tracking multiple
11285 * pipes; here we assume a single modeset_pipe and only track the
11286 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011287 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011288 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011289 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011290 /* mode_set/enable/disable functions rely on a correct pipe
11291 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011292 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011293
11294 /*
11295 * Calculate and store various constants which
11296 * are later needed by vblank and swap-completion
11297 * timestamping. They are derived from true hwmode.
11298 */
11299 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011300 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011301 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011302
Daniel Vetterea9d7582012-07-10 10:42:52 +020011303 /* Only after disabling all output pipelines that will be changed can we
11304 * update the the output configuration. */
11305 intel_modeset_update_state(dev, prepare_pipes);
11306
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011307 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011308
Daniel Vettera6778b32012-07-02 09:56:42 +020011309 /* Set up the DPLL and any encoders state that needs to adjust or depend
11310 * on the DPLL.
11311 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011312 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011313 struct drm_plane *primary = intel_crtc->base.primary;
11314 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011315
Gustavo Padovan455a6802014-12-01 15:40:11 -080011316 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11317 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11318 fb, 0, 0,
11319 hdisplay, vdisplay,
11320 x << 16, y << 16,
11321 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011322 }
11323
11324 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011325 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11326 update_scanline_offset(intel_crtc);
11327
Daniel Vetter25c5b262012-07-08 22:08:04 +020011328 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011329 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011330
Daniel Vettera6778b32012-07-02 09:56:42 +020011331 /* FIXME: add subpixel order */
11332done:
Matt Roper83d65732015-02-25 13:12:16 -080011333 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011334 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011335
Tim Gardner3ac18232012-12-07 07:54:26 -070011336 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011337 return ret;
11338}
11339
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011340static int intel_set_mode_pipes(struct drm_crtc *crtc,
11341 struct drm_display_mode *mode,
11342 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011343 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011344 unsigned modeset_pipes,
11345 unsigned prepare_pipes,
11346 unsigned disable_pipes)
11347{
11348 int ret;
11349
11350 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11351 prepare_pipes, disable_pipes);
11352
11353 if (ret == 0)
11354 intel_modeset_check_state(crtc->dev);
11355
11356 return ret;
11357}
11358
Damien Lespiaue7457a92013-08-08 22:28:59 +010011359static int intel_set_mode(struct drm_crtc *crtc,
11360 struct drm_display_mode *mode,
11361 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011362{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011363 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011364 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011365
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011366 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11367 &modeset_pipes,
11368 &prepare_pipes,
11369 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011370
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011371 if (IS_ERR(pipe_config))
11372 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011373
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011374 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11375 modeset_pipes, prepare_pipes,
11376 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011377}
11378
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011379void intel_crtc_restore_mode(struct drm_crtc *crtc)
11380{
Matt Roperf4510a22014-04-01 15:22:40 -070011381 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011382}
11383
Daniel Vetter25c5b262012-07-08 22:08:04 +020011384#undef for_each_intel_crtc_masked
11385
Daniel Vetterd9e55602012-07-04 22:16:09 +020011386static void intel_set_config_free(struct intel_set_config *config)
11387{
11388 if (!config)
11389 return;
11390
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011391 kfree(config->save_connector_encoders);
11392 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011393 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011394 kfree(config);
11395}
11396
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011397static int intel_set_config_save_state(struct drm_device *dev,
11398 struct intel_set_config *config)
11399{
Ville Syrjälä76688512014-01-10 11:28:06 +020011400 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011401 struct drm_encoder *encoder;
11402 struct drm_connector *connector;
11403 int count;
11404
Ville Syrjälä76688512014-01-10 11:28:06 +020011405 config->save_crtc_enabled =
11406 kcalloc(dev->mode_config.num_crtc,
11407 sizeof(bool), GFP_KERNEL);
11408 if (!config->save_crtc_enabled)
11409 return -ENOMEM;
11410
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011411 config->save_encoder_crtcs =
11412 kcalloc(dev->mode_config.num_encoder,
11413 sizeof(struct drm_crtc *), GFP_KERNEL);
11414 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011415 return -ENOMEM;
11416
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011417 config->save_connector_encoders =
11418 kcalloc(dev->mode_config.num_connector,
11419 sizeof(struct drm_encoder *), GFP_KERNEL);
11420 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011421 return -ENOMEM;
11422
11423 /* Copy data. Note that driver private data is not affected.
11424 * Should anything bad happen only the expected state is
11425 * restored, not the drivers personal bookkeeping.
11426 */
11427 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011428 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011429 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011430 }
11431
11432 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011433 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011434 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011435 }
11436
11437 count = 0;
11438 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011439 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011440 }
11441
11442 return 0;
11443}
11444
11445static void intel_set_config_restore_state(struct drm_device *dev,
11446 struct intel_set_config *config)
11447{
Ville Syrjälä76688512014-01-10 11:28:06 +020011448 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011449 struct intel_encoder *encoder;
11450 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011451 int count;
11452
11453 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011454 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011455 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011456
11457 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011458 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011459 else
11460 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011461 }
11462
11463 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011464 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011465 encoder->new_crtc =
11466 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011467 }
11468
11469 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011470 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011471 connector->new_encoder =
11472 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011473 }
11474}
11475
Imre Deake3de42b2013-05-03 19:44:07 +020011476static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011477is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011478{
11479 int i;
11480
Chris Wilson2e57f472013-07-17 12:14:40 +010011481 if (set->num_connectors == 0)
11482 return false;
11483
11484 if (WARN_ON(set->connectors == NULL))
11485 return false;
11486
11487 for (i = 0; i < set->num_connectors; i++)
11488 if (set->connectors[i]->encoder &&
11489 set->connectors[i]->encoder->crtc == set->crtc &&
11490 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011491 return true;
11492
11493 return false;
11494}
11495
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011496static void
11497intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11498 struct intel_set_config *config)
11499{
11500
11501 /* We should be able to check here if the fb has the same properties
11502 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011503 if (is_crtc_connector_off(set)) {
11504 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011505 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011506 /*
11507 * If we have no fb, we can only flip as long as the crtc is
11508 * active, otherwise we need a full mode set. The crtc may
11509 * be active if we've only disabled the primary plane, or
11510 * in fastboot situations.
11511 */
Matt Roperf4510a22014-04-01 15:22:40 -070011512 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011513 struct intel_crtc *intel_crtc =
11514 to_intel_crtc(set->crtc);
11515
Matt Roper3b150f02014-05-29 08:06:53 -070011516 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011517 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11518 config->fb_changed = true;
11519 } else {
11520 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11521 config->mode_changed = true;
11522 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011523 } else if (set->fb == NULL) {
11524 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011525 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011526 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011527 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011528 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011529 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011530 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011531 }
11532
Daniel Vetter835c5872012-07-10 18:11:08 +020011533 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011534 config->fb_changed = true;
11535
11536 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11537 DRM_DEBUG_KMS("modes are different, full mode set\n");
11538 drm_mode_debug_printmodeline(&set->crtc->mode);
11539 drm_mode_debug_printmodeline(set->mode);
11540 config->mode_changed = true;
11541 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011542
11543 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11544 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011545}
11546
Daniel Vetter2e431052012-07-04 22:42:15 +020011547static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011548intel_modeset_stage_output_state(struct drm_device *dev,
11549 struct drm_mode_set *set,
11550 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011551{
Daniel Vetter9a935852012-07-05 22:34:27 +020011552 struct intel_connector *connector;
11553 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011554 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011555 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011556
Damien Lespiau9abdda72013-02-13 13:29:23 +000011557 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011558 * of connectors. For paranoia, double-check this. */
11559 WARN_ON(!set->fb && (set->num_connectors != 0));
11560 WARN_ON(set->fb && (set->num_connectors == 0));
11561
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011562 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011563 /* Otherwise traverse passed in connector list and get encoders
11564 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011565 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011566 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011567 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011568 break;
11569 }
11570 }
11571
Daniel Vetter9a935852012-07-05 22:34:27 +020011572 /* If we disable the crtc, disable all its connectors. Also, if
11573 * the connector is on the changing crtc but not on the new
11574 * connector list, disable it. */
11575 if ((!set->fb || ro == set->num_connectors) &&
11576 connector->base.encoder &&
11577 connector->base.encoder->crtc == set->crtc) {
11578 connector->new_encoder = NULL;
11579
11580 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11581 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011582 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011583 }
11584
11585
11586 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011587 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11588 connector->base.base.id,
11589 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011590 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011591 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011592 }
11593 /* connector->new_encoder is now updated for all connectors. */
11594
11595 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011596 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011597 struct drm_crtc *new_crtc;
11598
Daniel Vetter9a935852012-07-05 22:34:27 +020011599 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011600 continue;
11601
Daniel Vetter9a935852012-07-05 22:34:27 +020011602 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011603
11604 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011605 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011606 new_crtc = set->crtc;
11607 }
11608
11609 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011610 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11611 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011612 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011613 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011614 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011615
11616 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11617 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011618 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011619 new_crtc->base.id);
11620 }
11621
11622 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011623 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011624 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011625 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011626 if (connector->new_encoder == encoder) {
11627 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011628 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011629 }
11630 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011631
11632 if (num_connectors == 0)
11633 encoder->new_crtc = NULL;
11634 else if (num_connectors > 1)
11635 return -EINVAL;
11636
Daniel Vetter9a935852012-07-05 22:34:27 +020011637 /* Only now check for crtc changes so we don't miss encoders
11638 * that will be disabled. */
11639 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011640 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11641 encoder->base.base.id,
11642 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011643 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011644 }
11645 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011646 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011647 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011648 if (connector->new_encoder)
11649 if (connector->new_encoder != connector->encoder)
11650 connector->encoder = connector->new_encoder;
11651 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011652 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011653 crtc->new_enabled = false;
11654
Damien Lespiaub2784e12014-08-05 11:29:37 +010011655 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011656 if (encoder->new_crtc == crtc) {
11657 crtc->new_enabled = true;
11658 break;
11659 }
11660 }
11661
Matt Roper83d65732015-02-25 13:12:16 -080011662 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011663 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11664 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011665 crtc->new_enabled ? "en" : "dis");
11666 config->mode_changed = true;
11667 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011668
11669 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011670 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011671 else
11672 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011673 }
11674
Daniel Vetter2e431052012-07-04 22:42:15 +020011675 return 0;
11676}
11677
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011678static void disable_crtc_nofb(struct intel_crtc *crtc)
11679{
11680 struct drm_device *dev = crtc->base.dev;
11681 struct intel_encoder *encoder;
11682 struct intel_connector *connector;
11683
11684 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11685 pipe_name(crtc->pipe));
11686
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011687 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011688 if (connector->new_encoder &&
11689 connector->new_encoder->new_crtc == crtc)
11690 connector->new_encoder = NULL;
11691 }
11692
Damien Lespiaub2784e12014-08-05 11:29:37 +010011693 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011694 if (encoder->new_crtc == crtc)
11695 encoder->new_crtc = NULL;
11696 }
11697
11698 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011699 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011700}
11701
Daniel Vetter2e431052012-07-04 22:42:15 +020011702static int intel_crtc_set_config(struct drm_mode_set *set)
11703{
11704 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011705 struct drm_mode_set save_set;
11706 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011707 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011708 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011709 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011710
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011711 BUG_ON(!set);
11712 BUG_ON(!set->crtc);
11713 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011714
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011715 /* Enforce sane interface api - has been abused by the fb helper. */
11716 BUG_ON(!set->mode && set->fb);
11717 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011718
Daniel Vetter2e431052012-07-04 22:42:15 +020011719 if (set->fb) {
11720 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11721 set->crtc->base.id, set->fb->base.id,
11722 (int)set->num_connectors, set->x, set->y);
11723 } else {
11724 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011725 }
11726
11727 dev = set->crtc->dev;
11728
11729 ret = -ENOMEM;
11730 config = kzalloc(sizeof(*config), GFP_KERNEL);
11731 if (!config)
11732 goto out_config;
11733
11734 ret = intel_set_config_save_state(dev, config);
11735 if (ret)
11736 goto out_config;
11737
11738 save_set.crtc = set->crtc;
11739 save_set.mode = &set->crtc->mode;
11740 save_set.x = set->crtc->x;
11741 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011742 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011743
11744 /* Compute whether we need a full modeset, only an fb base update or no
11745 * change at all. In the future we might also check whether only the
11746 * mode changed, e.g. for LVDS where we only change the panel fitter in
11747 * such cases. */
11748 intel_set_config_compute_mode_changes(set, config);
11749
Daniel Vetter9a935852012-07-05 22:34:27 +020011750 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011751 if (ret)
11752 goto fail;
11753
Jesse Barnes50f52752014-11-07 13:11:00 -080011754 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11755 set->fb,
11756 &modeset_pipes,
11757 &prepare_pipes,
11758 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011759 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011760 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011761 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011762 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011763 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011764 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011765 config->mode_changed = true;
11766
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011767 /*
11768 * Note we have an issue here with infoframes: current code
11769 * only updates them on the full mode set path per hw
11770 * requirements. So here we should be checking for any
11771 * required changes and forcing a mode set.
11772 */
Jesse Barnes20664592014-11-05 14:26:09 -080011773 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011774
11775 /* set_mode will free it in the mode_changed case */
11776 if (!config->mode_changed)
11777 kfree(pipe_config);
11778
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011779 intel_update_pipe_size(to_intel_crtc(set->crtc));
11780
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011781 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011782 ret = intel_set_mode_pipes(set->crtc, set->mode,
11783 set->x, set->y, set->fb, pipe_config,
11784 modeset_pipes, prepare_pipes,
11785 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011786 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011787 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011788 struct drm_plane *primary = set->crtc->primary;
11789 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011790
Gustavo Padovan455a6802014-12-01 15:40:11 -080011791 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11792 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11793 0, 0, hdisplay, vdisplay,
11794 set->x << 16, set->y << 16,
11795 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011796
11797 /*
11798 * We need to make sure the primary plane is re-enabled if it
11799 * has previously been turned off.
11800 */
11801 if (!intel_crtc->primary_enabled && ret == 0) {
11802 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011803 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011804 }
11805
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011806 /*
11807 * In the fastboot case this may be our only check of the
11808 * state after boot. It would be better to only do it on
11809 * the first update, but we don't have a nice way of doing that
11810 * (and really, set_config isn't used much for high freq page
11811 * flipping, so increasing its cost here shouldn't be a big
11812 * deal).
11813 */
Jani Nikulad330a952014-01-21 11:24:25 +020011814 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011815 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011816 }
11817
Chris Wilson2d05eae2013-05-03 17:36:25 +010011818 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011819 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11820 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011821fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011822 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011823
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011824 /*
11825 * HACK: if the pipe was on, but we didn't have a framebuffer,
11826 * force the pipe off to avoid oopsing in the modeset code
11827 * due to fb==NULL. This should only happen during boot since
11828 * we don't yet reconstruct the FB from the hardware state.
11829 */
11830 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11831 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11832
Chris Wilson2d05eae2013-05-03 17:36:25 +010011833 /* Try to restore the config */
11834 if (config->mode_changed &&
11835 intel_set_mode(save_set.crtc, save_set.mode,
11836 save_set.x, save_set.y, save_set.fb))
11837 DRM_ERROR("failed to restore config after modeset failure\n");
11838 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011839
Daniel Vetterd9e55602012-07-04 22:16:09 +020011840out_config:
11841 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011842 return ret;
11843}
11844
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011845static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011846 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011847 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011848 .destroy = intel_crtc_destroy,
11849 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011850 .atomic_duplicate_state = intel_crtc_duplicate_state,
11851 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011852};
11853
Daniel Vetter53589012013-06-05 13:34:16 +020011854static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11855 struct intel_shared_dpll *pll,
11856 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011857{
Daniel Vetter53589012013-06-05 13:34:16 +020011858 uint32_t val;
11859
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011860 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011861 return false;
11862
Daniel Vetter53589012013-06-05 13:34:16 +020011863 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011864 hw_state->dpll = val;
11865 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11866 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011867
11868 return val & DPLL_VCO_ENABLE;
11869}
11870
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011871static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11872 struct intel_shared_dpll *pll)
11873{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011874 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11875 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011876}
11877
Daniel Vettere7b903d2013-06-05 13:34:14 +020011878static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11879 struct intel_shared_dpll *pll)
11880{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011881 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011882 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011883
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011884 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011885
11886 /* Wait for the clocks to stabilize. */
11887 POSTING_READ(PCH_DPLL(pll->id));
11888 udelay(150);
11889
11890 /* The pixel multiplier can only be updated once the
11891 * DPLL is enabled and the clocks are stable.
11892 *
11893 * So write it again.
11894 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011895 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011896 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011897 udelay(200);
11898}
11899
11900static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11901 struct intel_shared_dpll *pll)
11902{
11903 struct drm_device *dev = dev_priv->dev;
11904 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011905
11906 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011907 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011908 if (intel_crtc_to_shared_dpll(crtc) == pll)
11909 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11910 }
11911
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011912 I915_WRITE(PCH_DPLL(pll->id), 0);
11913 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011914 udelay(200);
11915}
11916
Daniel Vetter46edb022013-06-05 13:34:12 +020011917static char *ibx_pch_dpll_names[] = {
11918 "PCH DPLL A",
11919 "PCH DPLL B",
11920};
11921
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011922static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011923{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011924 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011925 int i;
11926
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011927 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011928
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011929 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011930 dev_priv->shared_dplls[i].id = i;
11931 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011932 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011933 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11934 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011935 dev_priv->shared_dplls[i].get_hw_state =
11936 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011937 }
11938}
11939
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011940static void intel_shared_dpll_init(struct drm_device *dev)
11941{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011942 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011943
Daniel Vetter9cd86932014-06-25 22:01:57 +030011944 if (HAS_DDI(dev))
11945 intel_ddi_pll_init(dev);
11946 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011947 ibx_pch_dpll_init(dev);
11948 else
11949 dev_priv->num_shared_dpll = 0;
11950
11951 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011952}
11953
Matt Roper6beb8c232014-12-01 15:40:14 -080011954/**
11955 * intel_prepare_plane_fb - Prepare fb for usage on plane
11956 * @plane: drm plane to prepare for
11957 * @fb: framebuffer to prepare for presentation
11958 *
11959 * Prepares a framebuffer for usage on a display plane. Generally this
11960 * involves pinning the underlying object and updating the frontbuffer tracking
11961 * bits. Some older platforms need special physical address handling for
11962 * cursor planes.
11963 *
11964 * Returns 0 on success, negative error code on failure.
11965 */
11966int
11967intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011968 struct drm_framebuffer *fb,
11969 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070011970{
11971 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011972 struct intel_plane *intel_plane = to_intel_plane(plane);
11973 enum pipe pipe = intel_plane->pipe;
11974 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
11975 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
11976 unsigned frontbuffer_bits = 0;
11977 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070011978
Matt Roperea2c67b2014-12-23 10:41:52 -080011979 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070011980 return 0;
11981
Matt Roper6beb8c232014-12-01 15:40:14 -080011982 switch (plane->type) {
11983 case DRM_PLANE_TYPE_PRIMARY:
11984 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
11985 break;
11986 case DRM_PLANE_TYPE_CURSOR:
11987 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
11988 break;
11989 case DRM_PLANE_TYPE_OVERLAY:
11990 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
11991 break;
11992 }
Matt Roper465c1202014-05-29 08:06:54 -070011993
Matt Roper4c345742014-07-09 16:22:10 -070011994 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070011995
Matt Roper6beb8c232014-12-01 15:40:14 -080011996 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
11997 INTEL_INFO(dev)->cursor_needs_physical) {
11998 int align = IS_I830(dev) ? 16 * 1024 : 256;
11999 ret = i915_gem_object_attach_phys(obj, align);
12000 if (ret)
12001 DRM_DEBUG_KMS("failed to attach phys object\n");
12002 } else {
12003 ret = intel_pin_and_fence_fb_obj(plane, fb, NULL);
12004 }
12005
12006 if (ret == 0)
12007 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12008
12009 mutex_unlock(&dev->struct_mutex);
12010
12011 return ret;
12012}
12013
Matt Roper38f3ce32014-12-02 07:45:25 -080012014/**
12015 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12016 * @plane: drm plane to clean up for
12017 * @fb: old framebuffer that was on plane
12018 *
12019 * Cleans up a framebuffer that has just been removed from a plane.
12020 */
12021void
12022intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012023 struct drm_framebuffer *fb,
12024 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012025{
12026 struct drm_device *dev = plane->dev;
12027 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12028
12029 if (WARN_ON(!obj))
12030 return;
12031
12032 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12033 !INTEL_INFO(dev)->cursor_needs_physical) {
12034 mutex_lock(&dev->struct_mutex);
12035 intel_unpin_fb_obj(obj);
12036 mutex_unlock(&dev->struct_mutex);
12037 }
Matt Roper465c1202014-05-29 08:06:54 -070012038}
12039
12040static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012041intel_check_primary_plane(struct drm_plane *plane,
12042 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012043{
Matt Roper32b7eee2014-12-24 07:59:06 -080012044 struct drm_device *dev = plane->dev;
12045 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012046 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012047 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012048 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012049 struct drm_rect *dest = &state->dst;
12050 struct drm_rect *src = &state->src;
12051 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012052 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012053
Matt Roperea2c67b2014-12-23 10:41:52 -080012054 crtc = crtc ? crtc : plane->crtc;
12055 intel_crtc = to_intel_crtc(crtc);
12056
Matt Roperc59cb172014-12-01 15:40:16 -080012057 ret = drm_plane_helper_check_update(plane, crtc, fb,
12058 src, dest, clip,
12059 DRM_PLANE_HELPER_NO_SCALING,
12060 DRM_PLANE_HELPER_NO_SCALING,
12061 false, true, &state->visible);
12062 if (ret)
12063 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012064
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012065 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012066 intel_crtc->atomic.wait_for_flips = true;
12067
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012068 /*
12069 * FBC does not work on some platforms for rotated
12070 * planes, so disable it when rotation is not 0 and
12071 * update it when rotation is set back to 0.
12072 *
12073 * FIXME: This is redundant with the fbc update done in
12074 * the primary plane enable function except that that
12075 * one is done too late. We eventually need to unify
12076 * this.
12077 */
12078 if (intel_crtc->primary_enabled &&
12079 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012080 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012081 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012082 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012083 }
12084
12085 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012086 /*
12087 * BDW signals flip done immediately if the plane
12088 * is disabled, even if the plane enable is already
12089 * armed to occur at the next vblank :(
12090 */
12091 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12092 intel_crtc->atomic.wait_vblank = true;
12093 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012094
Matt Roper32b7eee2014-12-24 07:59:06 -080012095 intel_crtc->atomic.fb_bits |=
12096 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12097
12098 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012099
12100 /* Update watermarks on tiling changes. */
12101 if (!plane->state->fb || !state->base.fb ||
12102 plane->state->fb->modifier[0] !=
12103 state->base.fb->modifier[0])
12104 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012105 }
12106
12107 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012108}
12109
Sonika Jindal48404c12014-08-22 14:06:04 +053012110static void
12111intel_commit_primary_plane(struct drm_plane *plane,
12112 struct intel_plane_state *state)
12113{
Matt Roper2b875c22014-12-01 15:40:13 -080012114 struct drm_crtc *crtc = state->base.crtc;
12115 struct drm_framebuffer *fb = state->base.fb;
12116 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012117 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012118 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012119 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012120
Matt Roperea2c67b2014-12-23 10:41:52 -080012121 crtc = crtc ? crtc : plane->crtc;
12122 intel_crtc = to_intel_crtc(crtc);
12123
Matt Ropercf4c7c12014-12-04 10:27:42 -080012124 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012125 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012126 crtc->y = src->y1 >> 16;
12127
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012128 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012129 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012130 /* FIXME: kill this fastboot hack */
12131 intel_update_pipe_size(intel_crtc);
12132
12133 intel_crtc->primary_enabled = true;
12134
12135 dev_priv->display.update_primary_plane(crtc, plane->fb,
12136 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012137 } else {
12138 /*
12139 * If clipping results in a non-visible primary plane,
12140 * we'll disable the primary plane. Note that this is
12141 * a bit different than what happens if userspace
12142 * explicitly disables the plane by passing fb=0
12143 * because plane->fb still gets set and pinned.
12144 */
12145 intel_disable_primary_hw_plane(plane, crtc);
12146 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012147 }
12148}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012149
Matt Roper32b7eee2014-12-24 07:59:06 -080012150static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12151{
12152 struct drm_device *dev = crtc->dev;
12153 struct drm_i915_private *dev_priv = dev->dev_private;
12154 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012155 struct intel_plane *intel_plane;
12156 struct drm_plane *p;
12157 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012158
Matt Roperea2c67b2014-12-23 10:41:52 -080012159 /* Track fb's for any planes being disabled */
12160 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12161 intel_plane = to_intel_plane(p);
12162
12163 if (intel_crtc->atomic.disabled_planes &
12164 (1 << drm_plane_index(p))) {
12165 switch (p->type) {
12166 case DRM_PLANE_TYPE_PRIMARY:
12167 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12168 break;
12169 case DRM_PLANE_TYPE_CURSOR:
12170 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12171 break;
12172 case DRM_PLANE_TYPE_OVERLAY:
12173 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12174 break;
12175 }
12176
12177 mutex_lock(&dev->struct_mutex);
12178 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12179 mutex_unlock(&dev->struct_mutex);
12180 }
12181 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012182
Matt Roper32b7eee2014-12-24 07:59:06 -080012183 if (intel_crtc->atomic.wait_for_flips)
12184 intel_crtc_wait_for_pending_flips(crtc);
12185
12186 if (intel_crtc->atomic.disable_fbc)
12187 intel_fbc_disable(dev);
12188
12189 if (intel_crtc->atomic.pre_disable_primary)
12190 intel_pre_disable_primary(crtc);
12191
12192 if (intel_crtc->atomic.update_wm)
12193 intel_update_watermarks(crtc);
12194
12195 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012196
12197 /* Perform vblank evasion around commit operation */
12198 if (intel_crtc->active)
12199 intel_crtc->atomic.evade =
12200 intel_pipe_update_start(intel_crtc,
12201 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012202}
12203
12204static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12205{
12206 struct drm_device *dev = crtc->dev;
12207 struct drm_i915_private *dev_priv = dev->dev_private;
12208 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12209 struct drm_plane *p;
12210
Matt Roperc34c9ee2014-12-23 10:41:50 -080012211 if (intel_crtc->atomic.evade)
12212 intel_pipe_update_end(intel_crtc,
12213 intel_crtc->atomic.start_vbl_count);
12214
Matt Roper32b7eee2014-12-24 07:59:06 -080012215 intel_runtime_pm_put(dev_priv);
12216
12217 if (intel_crtc->atomic.wait_vblank)
12218 intel_wait_for_vblank(dev, intel_crtc->pipe);
12219
12220 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12221
12222 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012223 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012224 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012225 mutex_unlock(&dev->struct_mutex);
12226 }
Matt Roper465c1202014-05-29 08:06:54 -070012227
Matt Roper32b7eee2014-12-24 07:59:06 -080012228 if (intel_crtc->atomic.post_enable_primary)
12229 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012230
Matt Roper32b7eee2014-12-24 07:59:06 -080012231 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12232 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12233 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12234 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012235
Matt Roper32b7eee2014-12-24 07:59:06 -080012236 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012237}
12238
Matt Ropercf4c7c12014-12-04 10:27:42 -080012239/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012240 * intel_plane_destroy - destroy a plane
12241 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012242 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012243 * Common destruction function for all types of planes (primary, cursor,
12244 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012245 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012246void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012247{
12248 struct intel_plane *intel_plane = to_intel_plane(plane);
12249 drm_plane_cleanup(plane);
12250 kfree(intel_plane);
12251}
12252
Matt Roper65a3fea2015-01-21 16:35:42 -080012253const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012254 .update_plane = drm_plane_helper_update,
12255 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012256 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012257 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012258 .atomic_get_property = intel_plane_atomic_get_property,
12259 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012260 .atomic_duplicate_state = intel_plane_duplicate_state,
12261 .atomic_destroy_state = intel_plane_destroy_state,
12262
Matt Roper465c1202014-05-29 08:06:54 -070012263};
12264
12265static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12266 int pipe)
12267{
12268 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012269 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012270 const uint32_t *intel_primary_formats;
12271 int num_formats;
12272
12273 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12274 if (primary == NULL)
12275 return NULL;
12276
Matt Roper8e7d6882015-01-21 16:35:41 -080012277 state = intel_create_plane_state(&primary->base);
12278 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012279 kfree(primary);
12280 return NULL;
12281 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012282 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012283
Matt Roper465c1202014-05-29 08:06:54 -070012284 primary->can_scale = false;
12285 primary->max_downscale = 1;
12286 primary->pipe = pipe;
12287 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012288 primary->check_plane = intel_check_primary_plane;
12289 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012290 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12291 primary->plane = !pipe;
12292
12293 if (INTEL_INFO(dev)->gen <= 3) {
12294 intel_primary_formats = intel_primary_formats_gen2;
12295 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12296 } else {
12297 intel_primary_formats = intel_primary_formats_gen4;
12298 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12299 }
12300
12301 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012302 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012303 intel_primary_formats, num_formats,
12304 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012305
12306 if (INTEL_INFO(dev)->gen >= 4) {
12307 if (!dev->mode_config.rotation_property)
12308 dev->mode_config.rotation_property =
12309 drm_mode_create_rotation_property(dev,
12310 BIT(DRM_ROTATE_0) |
12311 BIT(DRM_ROTATE_180));
12312 if (dev->mode_config.rotation_property)
12313 drm_object_attach_property(&primary->base.base,
12314 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012315 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012316 }
12317
Matt Roperea2c67b2014-12-23 10:41:52 -080012318 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12319
Matt Roper465c1202014-05-29 08:06:54 -070012320 return &primary->base;
12321}
12322
Matt Roper3d7d6512014-06-10 08:28:13 -070012323static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012324intel_check_cursor_plane(struct drm_plane *plane,
12325 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012326{
Matt Roper2b875c22014-12-01 15:40:13 -080012327 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012328 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012329 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012330 struct drm_rect *dest = &state->dst;
12331 struct drm_rect *src = &state->src;
12332 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012333 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012334 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012335 unsigned stride;
12336 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012337
Matt Roperea2c67b2014-12-23 10:41:52 -080012338 crtc = crtc ? crtc : plane->crtc;
12339 intel_crtc = to_intel_crtc(crtc);
12340
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012341 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012342 src, dest, clip,
12343 DRM_PLANE_HELPER_NO_SCALING,
12344 DRM_PLANE_HELPER_NO_SCALING,
12345 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012346 if (ret)
12347 return ret;
12348
12349
12350 /* if we want to turn off the cursor ignore width and height */
12351 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012352 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012353
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012354 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012355 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12356 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12357 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012358 return -EINVAL;
12359 }
12360
Matt Roperea2c67b2014-12-23 10:41:52 -080012361 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12362 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012363 DRM_DEBUG_KMS("buffer is too small\n");
12364 return -ENOMEM;
12365 }
12366
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012367 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012368 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12369 ret = -EINVAL;
12370 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012371
Matt Roper32b7eee2014-12-24 07:59:06 -080012372finish:
12373 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012374 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012375 intel_crtc->atomic.update_wm = true;
12376
12377 intel_crtc->atomic.fb_bits |=
12378 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12379 }
12380
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012381 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012382}
12383
Matt Roperf4a2cf22014-12-01 15:40:12 -080012384static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012385intel_commit_cursor_plane(struct drm_plane *plane,
12386 struct intel_plane_state *state)
12387{
Matt Roper2b875c22014-12-01 15:40:13 -080012388 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012389 struct drm_device *dev = plane->dev;
12390 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012391 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012392 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012393
Matt Roperea2c67b2014-12-23 10:41:52 -080012394 crtc = crtc ? crtc : plane->crtc;
12395 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012396
Matt Roperea2c67b2014-12-23 10:41:52 -080012397 plane->fb = state->base.fb;
12398 crtc->cursor_x = state->base.crtc_x;
12399 crtc->cursor_y = state->base.crtc_y;
12400
Gustavo Padovana912f122014-12-01 15:40:10 -080012401 if (intel_crtc->cursor_bo == obj)
12402 goto update;
12403
Matt Roperf4a2cf22014-12-01 15:40:12 -080012404 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012405 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012406 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012407 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012408 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012409 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012410
Gustavo Padovana912f122014-12-01 15:40:10 -080012411 intel_crtc->cursor_addr = addr;
12412 intel_crtc->cursor_bo = obj;
12413update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012414
Matt Roper32b7eee2014-12-24 07:59:06 -080012415 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012416 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012417}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012418
Matt Roper3d7d6512014-06-10 08:28:13 -070012419static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12420 int pipe)
12421{
12422 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012423 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012424
12425 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12426 if (cursor == NULL)
12427 return NULL;
12428
Matt Roper8e7d6882015-01-21 16:35:41 -080012429 state = intel_create_plane_state(&cursor->base);
12430 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012431 kfree(cursor);
12432 return NULL;
12433 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012434 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012435
Matt Roper3d7d6512014-06-10 08:28:13 -070012436 cursor->can_scale = false;
12437 cursor->max_downscale = 1;
12438 cursor->pipe = pipe;
12439 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012440 cursor->check_plane = intel_check_cursor_plane;
12441 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012442
12443 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012444 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012445 intel_cursor_formats,
12446 ARRAY_SIZE(intel_cursor_formats),
12447 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012448
12449 if (INTEL_INFO(dev)->gen >= 4) {
12450 if (!dev->mode_config.rotation_property)
12451 dev->mode_config.rotation_property =
12452 drm_mode_create_rotation_property(dev,
12453 BIT(DRM_ROTATE_0) |
12454 BIT(DRM_ROTATE_180));
12455 if (dev->mode_config.rotation_property)
12456 drm_object_attach_property(&cursor->base.base,
12457 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012458 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012459 }
12460
Matt Roperea2c67b2014-12-23 10:41:52 -080012461 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12462
Matt Roper3d7d6512014-06-10 08:28:13 -070012463 return &cursor->base;
12464}
12465
Hannes Ederb358d0a2008-12-18 21:18:47 +010012466static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012467{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012468 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012469 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012470 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012471 struct drm_plane *primary = NULL;
12472 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012473 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012474
Daniel Vetter955382f2013-09-19 14:05:45 +020012475 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012476 if (intel_crtc == NULL)
12477 return;
12478
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012479 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12480 if (!crtc_state)
12481 goto fail;
12482 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012483 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012484
Matt Roper465c1202014-05-29 08:06:54 -070012485 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012486 if (!primary)
12487 goto fail;
12488
12489 cursor = intel_cursor_plane_create(dev, pipe);
12490 if (!cursor)
12491 goto fail;
12492
Matt Roper465c1202014-05-29 08:06:54 -070012493 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012494 cursor, &intel_crtc_funcs);
12495 if (ret)
12496 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012497
12498 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012499 for (i = 0; i < 256; i++) {
12500 intel_crtc->lut_r[i] = i;
12501 intel_crtc->lut_g[i] = i;
12502 intel_crtc->lut_b[i] = i;
12503 }
12504
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012505 /*
12506 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012507 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012508 */
Jesse Barnes80824002009-09-10 15:28:06 -070012509 intel_crtc->pipe = pipe;
12510 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012511 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012512 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012513 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012514 }
12515
Chris Wilson4b0e3332014-05-30 16:35:26 +030012516 intel_crtc->cursor_base = ~0;
12517 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012518 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012519
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012520 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12521 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12522 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12523 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12524
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012525 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12526
Jesse Barnes79e53942008-11-07 14:24:08 -080012527 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012528
12529 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012530 return;
12531
12532fail:
12533 if (primary)
12534 drm_plane_cleanup(primary);
12535 if (cursor)
12536 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012537 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012538 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012539}
12540
Jesse Barnes752aa882013-10-31 18:55:49 +020012541enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12542{
12543 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012544 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012545
Rob Clark51fd3712013-11-19 12:10:12 -050012546 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012547
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012548 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012549 return INVALID_PIPE;
12550
12551 return to_intel_crtc(encoder->crtc)->pipe;
12552}
12553
Carl Worth08d7b3d2009-04-29 14:43:54 -070012554int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012555 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012556{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012557 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012558 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012559 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012560
Rob Clark7707e652014-07-17 23:30:04 -040012561 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012562
Rob Clark7707e652014-07-17 23:30:04 -040012563 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012564 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012565 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012566 }
12567
Rob Clark7707e652014-07-17 23:30:04 -040012568 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012569 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012570
Daniel Vetterc05422d2009-08-11 16:05:30 +020012571 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012572}
12573
Daniel Vetter66a92782012-07-12 20:08:18 +020012574static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012575{
Daniel Vetter66a92782012-07-12 20:08:18 +020012576 struct drm_device *dev = encoder->base.dev;
12577 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012578 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012579 int entry = 0;
12580
Damien Lespiaub2784e12014-08-05 11:29:37 +010012581 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012582 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012583 index_mask |= (1 << entry);
12584
Jesse Barnes79e53942008-11-07 14:24:08 -080012585 entry++;
12586 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012587
Jesse Barnes79e53942008-11-07 14:24:08 -080012588 return index_mask;
12589}
12590
Chris Wilson4d302442010-12-14 19:21:29 +000012591static bool has_edp_a(struct drm_device *dev)
12592{
12593 struct drm_i915_private *dev_priv = dev->dev_private;
12594
12595 if (!IS_MOBILE(dev))
12596 return false;
12597
12598 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12599 return false;
12600
Damien Lespiaue3589902014-02-07 19:12:50 +000012601 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012602 return false;
12603
12604 return true;
12605}
12606
Jesse Barnes84b4e042014-06-25 08:24:29 -070012607static bool intel_crt_present(struct drm_device *dev)
12608{
12609 struct drm_i915_private *dev_priv = dev->dev_private;
12610
Damien Lespiau884497e2013-12-03 13:56:23 +000012611 if (INTEL_INFO(dev)->gen >= 9)
12612 return false;
12613
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012614 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012615 return false;
12616
12617 if (IS_CHERRYVIEW(dev))
12618 return false;
12619
12620 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12621 return false;
12622
12623 return true;
12624}
12625
Jesse Barnes79e53942008-11-07 14:24:08 -080012626static void intel_setup_outputs(struct drm_device *dev)
12627{
Eric Anholt725e30a2009-01-22 13:01:02 -080012628 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012629 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012630 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012631 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012632
Daniel Vetterc9093352013-06-06 22:22:47 +020012633 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012634
Jesse Barnes84b4e042014-06-25 08:24:29 -070012635 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012636 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012637
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012638 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012639 int found;
12640
Jesse Barnesde31fac2015-03-06 15:53:32 -080012641 /*
12642 * Haswell uses DDI functions to detect digital outputs.
12643 * On SKL pre-D0 the strap isn't connected, so we assume
12644 * it's there.
12645 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012646 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012647 /* WaIgnoreDDIAStrap: skl */
12648 if (found ||
12649 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012650 intel_ddi_init(dev, PORT_A);
12651
12652 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12653 * register */
12654 found = I915_READ(SFUSE_STRAP);
12655
12656 if (found & SFUSE_STRAP_DDIB_DETECTED)
12657 intel_ddi_init(dev, PORT_B);
12658 if (found & SFUSE_STRAP_DDIC_DETECTED)
12659 intel_ddi_init(dev, PORT_C);
12660 if (found & SFUSE_STRAP_DDID_DETECTED)
12661 intel_ddi_init(dev, PORT_D);
12662 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012663 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012664 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012665
12666 if (has_edp_a(dev))
12667 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012668
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012669 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012670 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012671 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012672 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012673 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012674 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012675 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012676 }
12677
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012678 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012679 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012680
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012681 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012682 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012683
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012684 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012685 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012686
Daniel Vetter270b3042012-10-27 15:52:05 +020012687 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012688 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012689 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012690 /*
12691 * The DP_DETECTED bit is the latched state of the DDC
12692 * SDA pin at boot. However since eDP doesn't require DDC
12693 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12694 * eDP ports may have been muxed to an alternate function.
12695 * Thus we can't rely on the DP_DETECTED bit alone to detect
12696 * eDP ports. Consult the VBT as well as DP_DETECTED to
12697 * detect eDP ports.
12698 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012699 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12700 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012701 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12702 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012703 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12704 intel_dp_is_edp(dev, PORT_B))
12705 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012706
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012707 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12708 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012709 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12710 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012711 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12712 intel_dp_is_edp(dev, PORT_C))
12713 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012714
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012715 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012716 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012717 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12718 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012719 /* eDP not supported on port D, so don't check VBT */
12720 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12721 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012722 }
12723
Jani Nikula3cfca972013-08-27 15:12:26 +030012724 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012725 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012726 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012727
Paulo Zanonie2debe92013-02-18 19:00:27 -030012728 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012729 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012730 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012731 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12732 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012733 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012734 }
Ma Ling27185ae2009-08-24 13:50:23 +080012735
Imre Deake7281ea2013-05-08 13:14:08 +030012736 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012737 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012738 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012739
12740 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012741
Paulo Zanonie2debe92013-02-18 19:00:27 -030012742 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012743 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012744 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012745 }
Ma Ling27185ae2009-08-24 13:50:23 +080012746
Paulo Zanonie2debe92013-02-18 19:00:27 -030012747 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012748
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012749 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12750 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012751 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012752 }
Imre Deake7281ea2013-05-08 13:14:08 +030012753 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012754 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012755 }
Ma Ling27185ae2009-08-24 13:50:23 +080012756
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012757 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012758 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012759 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012760 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012761 intel_dvo_init(dev);
12762
Zhenyu Wang103a1962009-11-27 11:44:36 +080012763 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012764 intel_tv_init(dev);
12765
Matt Roperc6f95f22015-01-22 16:50:32 -080012766 /*
12767 * FIXME: We don't have full atomic support yet, but we want to be
12768 * able to enable/test plane updates via the atomic interface in the
12769 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12770 * will take some atomic codepaths to lookup properties during
12771 * drmModeGetConnector() that unconditionally dereference
12772 * connector->state.
12773 *
12774 * We create a dummy connector state here for each connector to ensure
12775 * the DRM core doesn't try to dereference a NULL connector->state.
12776 * The actual connector properties will never be updated or contain
12777 * useful information, but since we're doing this specifically for
12778 * testing/debug of the plane operations (and only when a specific
12779 * kernel module option is given), that shouldn't really matter.
12780 *
12781 * Once atomic support for crtc's + connectors lands, this loop should
12782 * be removed since we'll be setting up real connector state, which
12783 * will contain Intel-specific properties.
12784 */
12785 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12786 list_for_each_entry(connector,
12787 &dev->mode_config.connector_list,
12788 head) {
12789 if (!WARN_ON(connector->state)) {
12790 connector->state =
12791 kzalloc(sizeof(*connector->state),
12792 GFP_KERNEL);
12793 }
12794 }
12795 }
12796
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012797 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012798
Damien Lespiaub2784e12014-08-05 11:29:37 +010012799 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012800 encoder->base.possible_crtcs = encoder->crtc_mask;
12801 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012802 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012803 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012804
Paulo Zanonidde86e22012-12-01 12:04:25 -020012805 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012806
12807 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012808}
12809
12810static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12811{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012812 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012813 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012814
Daniel Vetteref2d6332014-02-10 18:00:38 +010012815 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012816 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012817 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012818 drm_gem_object_unreference(&intel_fb->obj->base);
12819 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012820 kfree(intel_fb);
12821}
12822
12823static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012824 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012825 unsigned int *handle)
12826{
12827 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012828 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012829
Chris Wilson05394f32010-11-08 19:18:58 +000012830 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012831}
12832
12833static const struct drm_framebuffer_funcs intel_fb_funcs = {
12834 .destroy = intel_user_framebuffer_destroy,
12835 .create_handle = intel_user_framebuffer_create_handle,
12836};
12837
Damien Lespiaub3218032015-02-27 11:15:18 +000012838static
12839u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12840 uint32_t pixel_format)
12841{
12842 u32 gen = INTEL_INFO(dev)->gen;
12843
12844 if (gen >= 9) {
12845 /* "The stride in bytes must not exceed the of the size of 8K
12846 * pixels and 32K bytes."
12847 */
12848 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12849 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12850 return 32*1024;
12851 } else if (gen >= 4) {
12852 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12853 return 16*1024;
12854 else
12855 return 32*1024;
12856 } else if (gen >= 3) {
12857 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12858 return 8*1024;
12859 else
12860 return 16*1024;
12861 } else {
12862 /* XXX DSPC is limited to 4k tiled */
12863 return 8*1024;
12864 }
12865}
12866
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012867static int intel_framebuffer_init(struct drm_device *dev,
12868 struct intel_framebuffer *intel_fb,
12869 struct drm_mode_fb_cmd2 *mode_cmd,
12870 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012871{
Jesse Barnesa57ce0b2014-02-07 12:10:35 -080012872 int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012873 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012874 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012875
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012876 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12877
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012878 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12879 /* Enforce that fb modifier and tiling mode match, but only for
12880 * X-tiled. This is needed for FBC. */
12881 if (!!(obj->tiling_mode == I915_TILING_X) !=
12882 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12883 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12884 return -EINVAL;
12885 }
12886 } else {
12887 if (obj->tiling_mode == I915_TILING_X)
12888 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12889 else if (obj->tiling_mode == I915_TILING_Y) {
12890 DRM_DEBUG("No Y tiling for legacy addfb\n");
12891 return -EINVAL;
12892 }
12893 }
12894
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012895 /* Passed in modifier sanity checking. */
12896 switch (mode_cmd->modifier[0]) {
12897 case I915_FORMAT_MOD_Y_TILED:
12898 case I915_FORMAT_MOD_Yf_TILED:
12899 if (INTEL_INFO(dev)->gen < 9) {
12900 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12901 mode_cmd->modifier[0]);
12902 return -EINVAL;
12903 }
12904 case DRM_FORMAT_MOD_NONE:
12905 case I915_FORMAT_MOD_X_TILED:
12906 break;
12907 default:
12908 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12909 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012910 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012911 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012912
Damien Lespiaub3218032015-02-27 11:15:18 +000012913 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12914 mode_cmd->pixel_format);
12915 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12916 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12917 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012918 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012919 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012920
Damien Lespiaub3218032015-02-27 11:15:18 +000012921 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12922 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012923 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012924 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12925 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012926 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012927 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012928 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012929 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012930
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012931 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012932 mode_cmd->pitches[0] != obj->stride) {
12933 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12934 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012935 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012936 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012937
Ville Syrjälä57779d02012-10-31 17:50:14 +020012938 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012939 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012940 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012941 case DRM_FORMAT_RGB565:
12942 case DRM_FORMAT_XRGB8888:
12943 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012944 break;
12945 case DRM_FORMAT_XRGB1555:
12946 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012947 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012948 DRM_DEBUG("unsupported pixel format: %s\n",
12949 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012950 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012951 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012952 break;
12953 case DRM_FORMAT_XBGR8888:
12954 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012955 case DRM_FORMAT_XRGB2101010:
12956 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012957 case DRM_FORMAT_XBGR2101010:
12958 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012959 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012960 DRM_DEBUG("unsupported pixel format: %s\n",
12961 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012962 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012963 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012964 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012965 case DRM_FORMAT_YUYV:
12966 case DRM_FORMAT_UYVY:
12967 case DRM_FORMAT_YVYU:
12968 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012969 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012970 DRM_DEBUG("unsupported pixel format: %s\n",
12971 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012972 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012973 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012974 break;
12975 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012976 DRM_DEBUG("unsupported pixel format: %s\n",
12977 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010012978 return -EINVAL;
12979 }
12980
Ville Syrjälä90f9a332012-10-31 17:50:19 +020012981 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
12982 if (mode_cmd->offsets[0] != 0)
12983 return -EINVAL;
12984
Damien Lespiauec2c9812015-01-20 12:51:45 +000012985 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000012986 mode_cmd->pixel_format,
12987 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020012988 /* FIXME drm helper for size checks (especially planar formats)? */
12989 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
12990 return -EINVAL;
12991
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012992 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
12993 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020012994 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010012995
Jesse Barnes79e53942008-11-07 14:24:08 -080012996 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
12997 if (ret) {
12998 DRM_ERROR("framebuffer init failed %d\n", ret);
12999 return ret;
13000 }
13001
Jesse Barnes79e53942008-11-07 14:24:08 -080013002 return 0;
13003}
13004
Jesse Barnes79e53942008-11-07 14:24:08 -080013005static struct drm_framebuffer *
13006intel_user_framebuffer_create(struct drm_device *dev,
13007 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013008 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013009{
Chris Wilson05394f32010-11-08 19:18:58 +000013010 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013011
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013012 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13013 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013014 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013015 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013016
Chris Wilsond2dff872011-04-19 08:36:26 +010013017 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013018}
13019
Daniel Vetter4520f532013-10-09 09:18:51 +020013020#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013021static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013022{
13023}
13024#endif
13025
Jesse Barnes79e53942008-11-07 14:24:08 -080013026static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013027 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013028 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013029 .atomic_check = intel_atomic_check,
13030 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013031};
13032
Jesse Barnese70236a2009-09-21 10:42:27 -070013033/* Set up chip specific display functions */
13034static void intel_init_display(struct drm_device *dev)
13035{
13036 struct drm_i915_private *dev_priv = dev->dev_private;
13037
Daniel Vetteree9300b2013-06-03 22:40:22 +020013038 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13039 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013040 else if (IS_CHERRYVIEW(dev))
13041 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013042 else if (IS_VALLEYVIEW(dev))
13043 dev_priv->display.find_dpll = vlv_find_best_dpll;
13044 else if (IS_PINEVIEW(dev))
13045 dev_priv->display.find_dpll = pnv_find_best_dpll;
13046 else
13047 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13048
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013049 if (INTEL_INFO(dev)->gen >= 9) {
13050 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013051 dev_priv->display.get_initial_plane_config =
13052 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013053 dev_priv->display.crtc_compute_clock =
13054 haswell_crtc_compute_clock;
13055 dev_priv->display.crtc_enable = haswell_crtc_enable;
13056 dev_priv->display.crtc_disable = haswell_crtc_disable;
13057 dev_priv->display.off = ironlake_crtc_off;
13058 dev_priv->display.update_primary_plane =
13059 skylake_update_primary_plane;
13060 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013061 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013062 dev_priv->display.get_initial_plane_config =
13063 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013064 dev_priv->display.crtc_compute_clock =
13065 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013066 dev_priv->display.crtc_enable = haswell_crtc_enable;
13067 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013068 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013069 dev_priv->display.update_primary_plane =
13070 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013071 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013072 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013073 dev_priv->display.get_initial_plane_config =
13074 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013075 dev_priv->display.crtc_compute_clock =
13076 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013077 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13078 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013079 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013080 dev_priv->display.update_primary_plane =
13081 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013082 } else if (IS_VALLEYVIEW(dev)) {
13083 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013084 dev_priv->display.get_initial_plane_config =
13085 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013086 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013087 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13088 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13089 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013090 dev_priv->display.update_primary_plane =
13091 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013092 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013093 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013094 dev_priv->display.get_initial_plane_config =
13095 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013096 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013097 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13098 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013099 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013100 dev_priv->display.update_primary_plane =
13101 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013102 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013103
Jesse Barnese70236a2009-09-21 10:42:27 -070013104 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013105 if (IS_VALLEYVIEW(dev))
13106 dev_priv->display.get_display_clock_speed =
13107 valleyview_get_display_clock_speed;
13108 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013109 dev_priv->display.get_display_clock_speed =
13110 i945_get_display_clock_speed;
13111 else if (IS_I915G(dev))
13112 dev_priv->display.get_display_clock_speed =
13113 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013114 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013115 dev_priv->display.get_display_clock_speed =
13116 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013117 else if (IS_PINEVIEW(dev))
13118 dev_priv->display.get_display_clock_speed =
13119 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013120 else if (IS_I915GM(dev))
13121 dev_priv->display.get_display_clock_speed =
13122 i915gm_get_display_clock_speed;
13123 else if (IS_I865G(dev))
13124 dev_priv->display.get_display_clock_speed =
13125 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013126 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013127 dev_priv->display.get_display_clock_speed =
13128 i855_get_display_clock_speed;
13129 else /* 852, 830 */
13130 dev_priv->display.get_display_clock_speed =
13131 i830_get_display_clock_speed;
13132
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013133 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013134 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013135 } else if (IS_GEN6(dev)) {
13136 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013137 } else if (IS_IVYBRIDGE(dev)) {
13138 /* FIXME: detect B0+ stepping and use auto training */
13139 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013140 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013141 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013142 } else if (IS_VALLEYVIEW(dev)) {
13143 dev_priv->display.modeset_global_resources =
13144 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013145 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013146
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013147 switch (INTEL_INFO(dev)->gen) {
13148 case 2:
13149 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13150 break;
13151
13152 case 3:
13153 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13154 break;
13155
13156 case 4:
13157 case 5:
13158 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13159 break;
13160
13161 case 6:
13162 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13163 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013164 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013165 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013166 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13167 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013168 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013169 /* Drop through - unsupported since execlist only. */
13170 default:
13171 /* Default just returns -ENODEV to indicate unsupported */
13172 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013173 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013174
13175 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013176
13177 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013178}
13179
Jesse Barnesb690e962010-07-19 13:53:12 -070013180/*
13181 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13182 * resume, or other times. This quirk makes sure that's the case for
13183 * affected systems.
13184 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013185static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013186{
13187 struct drm_i915_private *dev_priv = dev->dev_private;
13188
13189 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013190 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013191}
13192
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013193static void quirk_pipeb_force(struct drm_device *dev)
13194{
13195 struct drm_i915_private *dev_priv = dev->dev_private;
13196
13197 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13198 DRM_INFO("applying pipe b force quirk\n");
13199}
13200
Keith Packard435793d2011-07-12 14:56:22 -070013201/*
13202 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13203 */
13204static void quirk_ssc_force_disable(struct drm_device *dev)
13205{
13206 struct drm_i915_private *dev_priv = dev->dev_private;
13207 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013208 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013209}
13210
Carsten Emde4dca20e2012-03-15 15:56:26 +010013211/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013212 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13213 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013214 */
13215static void quirk_invert_brightness(struct drm_device *dev)
13216{
13217 struct drm_i915_private *dev_priv = dev->dev_private;
13218 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013219 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013220}
13221
Scot Doyle9c72cc62014-07-03 23:27:50 +000013222/* Some VBT's incorrectly indicate no backlight is present */
13223static void quirk_backlight_present(struct drm_device *dev)
13224{
13225 struct drm_i915_private *dev_priv = dev->dev_private;
13226 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13227 DRM_INFO("applying backlight present quirk\n");
13228}
13229
Jesse Barnesb690e962010-07-19 13:53:12 -070013230struct intel_quirk {
13231 int device;
13232 int subsystem_vendor;
13233 int subsystem_device;
13234 void (*hook)(struct drm_device *dev);
13235};
13236
Egbert Eich5f85f172012-10-14 15:46:38 +020013237/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13238struct intel_dmi_quirk {
13239 void (*hook)(struct drm_device *dev);
13240 const struct dmi_system_id (*dmi_id_list)[];
13241};
13242
13243static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13244{
13245 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13246 return 1;
13247}
13248
13249static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13250 {
13251 .dmi_id_list = &(const struct dmi_system_id[]) {
13252 {
13253 .callback = intel_dmi_reverse_brightness,
13254 .ident = "NCR Corporation",
13255 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13256 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13257 },
13258 },
13259 { } /* terminating entry */
13260 },
13261 .hook = quirk_invert_brightness,
13262 },
13263};
13264
Ben Widawskyc43b5632012-04-16 14:07:40 -070013265static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013266 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013267 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013268
Jesse Barnesb690e962010-07-19 13:53:12 -070013269 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13270 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13271
Jesse Barnesb690e962010-07-19 13:53:12 -070013272 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13273 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13274
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013275 /* 830 needs to leave pipe A & dpll A up */
13276 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13277
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013278 /* 830 needs to leave pipe B & dpll B up */
13279 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13280
Keith Packard435793d2011-07-12 14:56:22 -070013281 /* Lenovo U160 cannot use SSC on LVDS */
13282 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013283
13284 /* Sony Vaio Y cannot use SSC on LVDS */
13285 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013286
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013287 /* Acer Aspire 5734Z must invert backlight brightness */
13288 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13289
13290 /* Acer/eMachines G725 */
13291 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13292
13293 /* Acer/eMachines e725 */
13294 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13295
13296 /* Acer/Packard Bell NCL20 */
13297 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13298
13299 /* Acer Aspire 4736Z */
13300 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013301
13302 /* Acer Aspire 5336 */
13303 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013304
13305 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13306 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013307
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013308 /* Acer C720 Chromebook (Core i3 4005U) */
13309 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13310
jens steinb2a96012014-10-28 20:25:53 +010013311 /* Apple Macbook 2,1 (Core 2 T7400) */
13312 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13313
Scot Doyled4967d82014-07-03 23:27:52 +000013314 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13315 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013316
13317 /* HP Chromebook 14 (Celeron 2955U) */
13318 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013319
13320 /* Dell Chromebook 11 */
13321 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013322};
13323
13324static void intel_init_quirks(struct drm_device *dev)
13325{
13326 struct pci_dev *d = dev->pdev;
13327 int i;
13328
13329 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13330 struct intel_quirk *q = &intel_quirks[i];
13331
13332 if (d->device == q->device &&
13333 (d->subsystem_vendor == q->subsystem_vendor ||
13334 q->subsystem_vendor == PCI_ANY_ID) &&
13335 (d->subsystem_device == q->subsystem_device ||
13336 q->subsystem_device == PCI_ANY_ID))
13337 q->hook(dev);
13338 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013339 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13340 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13341 intel_dmi_quirks[i].hook(dev);
13342 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013343}
13344
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013345/* Disable the VGA plane that we never use */
13346static void i915_disable_vga(struct drm_device *dev)
13347{
13348 struct drm_i915_private *dev_priv = dev->dev_private;
13349 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013350 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013351
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013352 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013353 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013354 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013355 sr1 = inb(VGA_SR_DATA);
13356 outb(sr1 | 1<<5, VGA_SR_DATA);
13357 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13358 udelay(300);
13359
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013360 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013361 POSTING_READ(vga_reg);
13362}
13363
Daniel Vetterf8175862012-04-10 15:50:11 +020013364void intel_modeset_init_hw(struct drm_device *dev)
13365{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013366 intel_prepare_ddi(dev);
13367
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013368 if (IS_VALLEYVIEW(dev))
13369 vlv_update_cdclk(dev);
13370
Daniel Vetterf8175862012-04-10 15:50:11 +020013371 intel_init_clock_gating(dev);
13372
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013373 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013374}
13375
Jesse Barnes79e53942008-11-07 14:24:08 -080013376void intel_modeset_init(struct drm_device *dev)
13377{
Jesse Barnes652c3932009-08-17 13:31:43 -070013378 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013379 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013380 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013381 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013382
13383 drm_mode_config_init(dev);
13384
13385 dev->mode_config.min_width = 0;
13386 dev->mode_config.min_height = 0;
13387
Dave Airlie019d96c2011-09-29 16:20:42 +010013388 dev->mode_config.preferred_depth = 24;
13389 dev->mode_config.prefer_shadow = 1;
13390
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013391 dev->mode_config.allow_fb_modifiers = true;
13392
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013393 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013394
Jesse Barnesb690e962010-07-19 13:53:12 -070013395 intel_init_quirks(dev);
13396
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013397 intel_init_pm(dev);
13398
Ben Widawskye3c74752013-04-05 13:12:39 -070013399 if (INTEL_INFO(dev)->num_pipes == 0)
13400 return;
13401
Jesse Barnese70236a2009-09-21 10:42:27 -070013402 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013403 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013404
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013405 if (IS_GEN2(dev)) {
13406 dev->mode_config.max_width = 2048;
13407 dev->mode_config.max_height = 2048;
13408 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013409 dev->mode_config.max_width = 4096;
13410 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013411 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013412 dev->mode_config.max_width = 8192;
13413 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013414 }
Damien Lespiau068be562014-03-28 14:17:49 +000013415
Ville Syrjälädc41c152014-08-13 11:57:05 +030013416 if (IS_845G(dev) || IS_I865G(dev)) {
13417 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13418 dev->mode_config.cursor_height = 1023;
13419 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013420 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13421 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13422 } else {
13423 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13424 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13425 }
13426
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013427 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013428
Zhao Yakui28c97732009-10-09 11:39:41 +080013429 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013430 INTEL_INFO(dev)->num_pipes,
13431 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013432
Damien Lespiau055e3932014-08-18 13:49:10 +010013433 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013434 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013435 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013436 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013437 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013438 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013439 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013440 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013441 }
13442
Jesse Barnesf42bb702013-12-16 16:34:23 -080013443 intel_init_dpio(dev);
13444
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013445 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013446
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013447 /* Just disable it once at startup */
13448 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013449 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013450
13451 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013452 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013453
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013454 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013455 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013456 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013457
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013458 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013459 if (!crtc->active)
13460 continue;
13461
Jesse Barnes46f297f2014-03-07 08:57:48 -080013462 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013463 * Note that reserving the BIOS fb up front prevents us
13464 * from stuffing other stolen allocations like the ring
13465 * on top. This prevents some ugliness at boot time, and
13466 * can even allow for smooth boot transitions if the BIOS
13467 * fb is large enough for the active pipe configuration.
13468 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013469 if (dev_priv->display.get_initial_plane_config) {
13470 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013471 &crtc->plane_config);
13472 /*
13473 * If the fb is shared between multiple heads, we'll
13474 * just get the first one.
13475 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013476 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013477 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013478 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013479}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013480
Daniel Vetter7fad7982012-07-04 17:51:47 +020013481static void intel_enable_pipe_a(struct drm_device *dev)
13482{
13483 struct intel_connector *connector;
13484 struct drm_connector *crt = NULL;
13485 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013486 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013487
13488 /* We can't just switch on the pipe A, we need to set things up with a
13489 * proper mode and output configuration. As a gross hack, enable pipe A
13490 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013491 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013492 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13493 crt = &connector->base;
13494 break;
13495 }
13496 }
13497
13498 if (!crt)
13499 return;
13500
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013501 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13502 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013503}
13504
Daniel Vetterfa555832012-10-10 23:14:00 +020013505static bool
13506intel_check_plane_mapping(struct intel_crtc *crtc)
13507{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013508 struct drm_device *dev = crtc->base.dev;
13509 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013510 u32 reg, val;
13511
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013512 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013513 return true;
13514
13515 reg = DSPCNTR(!crtc->plane);
13516 val = I915_READ(reg);
13517
13518 if ((val & DISPLAY_PLANE_ENABLE) &&
13519 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13520 return false;
13521
13522 return true;
13523}
13524
Daniel Vetter24929352012-07-02 20:28:59 +020013525static void intel_sanitize_crtc(struct intel_crtc *crtc)
13526{
13527 struct drm_device *dev = crtc->base.dev;
13528 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013529 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013530
Daniel Vetter24929352012-07-02 20:28:59 +020013531 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013532 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013533 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13534
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013535 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013536 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013537 if (crtc->active) {
13538 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013539 drm_crtc_vblank_on(&crtc->base);
13540 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013541
Daniel Vetter24929352012-07-02 20:28:59 +020013542 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013543 * disable the crtc (and hence change the state) if it is wrong. Note
13544 * that gen4+ has a fixed plane -> pipe mapping. */
13545 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013546 struct intel_connector *connector;
13547 bool plane;
13548
Daniel Vetter24929352012-07-02 20:28:59 +020013549 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13550 crtc->base.base.id);
13551
13552 /* Pipe has the wrong plane attached and the plane is active.
13553 * Temporarily change the plane mapping and disable everything
13554 * ... */
13555 plane = crtc->plane;
13556 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013557 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013558 dev_priv->display.crtc_disable(&crtc->base);
13559 crtc->plane = plane;
13560
13561 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013562 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013563 if (connector->encoder->base.crtc != &crtc->base)
13564 continue;
13565
Egbert Eich7f1950f2014-04-25 10:56:22 +020013566 connector->base.dpms = DRM_MODE_DPMS_OFF;
13567 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013568 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013569 /* multiple connectors may have the same encoder:
13570 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013571 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013572 if (connector->encoder->base.crtc == &crtc->base) {
13573 connector->encoder->base.crtc = NULL;
13574 connector->encoder->connectors_active = false;
13575 }
Daniel Vetter24929352012-07-02 20:28:59 +020013576
13577 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013578 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013579 crtc->base.enabled = false;
13580 }
Daniel Vetter24929352012-07-02 20:28:59 +020013581
Daniel Vetter7fad7982012-07-04 17:51:47 +020013582 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13583 crtc->pipe == PIPE_A && !crtc->active) {
13584 /* BIOS forgot to enable pipe A, this mostly happens after
13585 * resume. Force-enable the pipe to fix this, the update_dpms
13586 * call below we restore the pipe to the right state, but leave
13587 * the required bits on. */
13588 intel_enable_pipe_a(dev);
13589 }
13590
Daniel Vetter24929352012-07-02 20:28:59 +020013591 /* Adjust the state of the output pipe according to whether we
13592 * have active connectors/encoders. */
13593 intel_crtc_update_dpms(&crtc->base);
13594
Matt Roper83d65732015-02-25 13:12:16 -080013595 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013596 struct intel_encoder *encoder;
13597
13598 /* This can happen either due to bugs in the get_hw_state
13599 * functions or because the pipe is force-enabled due to the
13600 * pipe A quirk. */
13601 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13602 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013603 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013604 crtc->active ? "enabled" : "disabled");
13605
Matt Roper83d65732015-02-25 13:12:16 -080013606 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013607 crtc->base.enabled = crtc->active;
13608
13609 /* Because we only establish the connector -> encoder ->
13610 * crtc links if something is active, this means the
13611 * crtc is now deactivated. Break the links. connector
13612 * -> encoder links are only establish when things are
13613 * actually up, hence no need to break them. */
13614 WARN_ON(crtc->active);
13615
13616 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13617 WARN_ON(encoder->connectors_active);
13618 encoder->base.crtc = NULL;
13619 }
13620 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013621
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013622 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013623 /*
13624 * We start out with underrun reporting disabled to avoid races.
13625 * For correct bookkeeping mark this on active crtcs.
13626 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013627 * Also on gmch platforms we dont have any hardware bits to
13628 * disable the underrun reporting. Which means we need to start
13629 * out with underrun reporting disabled also on inactive pipes,
13630 * since otherwise we'll complain about the garbage we read when
13631 * e.g. coming up after runtime pm.
13632 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013633 * No protection against concurrent access is required - at
13634 * worst a fifo underrun happens which also sets this to false.
13635 */
13636 crtc->cpu_fifo_underrun_disabled = true;
13637 crtc->pch_fifo_underrun_disabled = true;
13638 }
Daniel Vetter24929352012-07-02 20:28:59 +020013639}
13640
13641static void intel_sanitize_encoder(struct intel_encoder *encoder)
13642{
13643 struct intel_connector *connector;
13644 struct drm_device *dev = encoder->base.dev;
13645
13646 /* We need to check both for a crtc link (meaning that the
13647 * encoder is active and trying to read from a pipe) and the
13648 * pipe itself being active. */
13649 bool has_active_crtc = encoder->base.crtc &&
13650 to_intel_crtc(encoder->base.crtc)->active;
13651
13652 if (encoder->connectors_active && !has_active_crtc) {
13653 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13654 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013655 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013656
13657 /* Connector is active, but has no active pipe. This is
13658 * fallout from our resume register restoring. Disable
13659 * the encoder manually again. */
13660 if (encoder->base.crtc) {
13661 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13662 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013663 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013664 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013665 if (encoder->post_disable)
13666 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013667 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013668 encoder->base.crtc = NULL;
13669 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013670
13671 /* Inconsistent output/port/pipe state happens presumably due to
13672 * a bug in one of the get_hw_state functions. Or someplace else
13673 * in our code, like the register restore mess on resume. Clamp
13674 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013675 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013676 if (connector->encoder != encoder)
13677 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013678 connector->base.dpms = DRM_MODE_DPMS_OFF;
13679 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013680 }
13681 }
13682 /* Enabled encoders without active connectors will be fixed in
13683 * the crtc fixup. */
13684}
13685
Imre Deak04098752014-02-18 00:02:16 +020013686void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013687{
13688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013689 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013690
Imre Deak04098752014-02-18 00:02:16 +020013691 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13692 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13693 i915_disable_vga(dev);
13694 }
13695}
13696
13697void i915_redisable_vga(struct drm_device *dev)
13698{
13699 struct drm_i915_private *dev_priv = dev->dev_private;
13700
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013701 /* This function can be called both from intel_modeset_setup_hw_state or
13702 * at a very early point in our resume sequence, where the power well
13703 * structures are not yet restored. Since this function is at a very
13704 * paranoid "someone might have enabled VGA while we were not looking"
13705 * level, just check if the power well is enabled instead of trying to
13706 * follow the "don't touch the power well if we don't need it" policy
13707 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013708 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013709 return;
13710
Imre Deak04098752014-02-18 00:02:16 +020013711 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013712}
13713
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013714static bool primary_get_hw_state(struct intel_crtc *crtc)
13715{
13716 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13717
13718 if (!crtc->active)
13719 return false;
13720
13721 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13722}
13723
Daniel Vetter30e984d2013-06-05 13:34:17 +020013724static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013725{
13726 struct drm_i915_private *dev_priv = dev->dev_private;
13727 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013728 struct intel_crtc *crtc;
13729 struct intel_encoder *encoder;
13730 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013731 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013732
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013733 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013734 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013735
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013736 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013737
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013738 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013739 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013740
Matt Roper83d65732015-02-25 13:12:16 -080013741 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013742 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013743 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013744
13745 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13746 crtc->base.base.id,
13747 crtc->active ? "enabled" : "disabled");
13748 }
13749
Daniel Vetter53589012013-06-05 13:34:16 +020013750 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13751 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13752
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013753 pll->on = pll->get_hw_state(dev_priv, pll,
13754 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013755 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013756 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013757 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013758 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013759 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013760 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013761 }
Daniel Vetter53589012013-06-05 13:34:16 +020013762 }
Daniel Vetter53589012013-06-05 13:34:16 +020013763
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013764 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013765 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013766
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013767 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013768 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013769 }
13770
Damien Lespiaub2784e12014-08-05 11:29:37 +010013771 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013772 pipe = 0;
13773
13774 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013775 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13776 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013777 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013778 } else {
13779 encoder->base.crtc = NULL;
13780 }
13781
13782 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013783 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013784 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013785 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013786 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013787 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013788 }
13789
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013790 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013791 if (connector->get_hw_state(connector)) {
13792 connector->base.dpms = DRM_MODE_DPMS_ON;
13793 connector->encoder->connectors_active = true;
13794 connector->base.encoder = &connector->encoder->base;
13795 } else {
13796 connector->base.dpms = DRM_MODE_DPMS_OFF;
13797 connector->base.encoder = NULL;
13798 }
13799 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13800 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013801 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013802 connector->base.encoder ? "enabled" : "disabled");
13803 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013804}
13805
13806/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13807 * and i915 state tracking structures. */
13808void intel_modeset_setup_hw_state(struct drm_device *dev,
13809 bool force_restore)
13810{
13811 struct drm_i915_private *dev_priv = dev->dev_private;
13812 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013813 struct intel_crtc *crtc;
13814 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013815 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013816
13817 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013818
Jesse Barnesbabea612013-06-26 18:57:38 +030013819 /*
13820 * Now that we have the config, copy it to each CRTC struct
13821 * Note that this could go away if we move to using crtc_config
13822 * checking everywhere.
13823 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013824 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013825 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013826 intel_mode_from_pipe_config(&crtc->base.mode,
13827 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013828 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13829 crtc->base.base.id);
13830 drm_mode_debug_printmodeline(&crtc->base.mode);
13831 }
13832 }
13833
Daniel Vetter24929352012-07-02 20:28:59 +020013834 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013835 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013836 intel_sanitize_encoder(encoder);
13837 }
13838
Damien Lespiau055e3932014-08-18 13:49:10 +010013839 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013840 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13841 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013842 intel_dump_pipe_config(crtc, crtc->config,
13843 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013844 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013845
Daniel Vetter35c95372013-07-17 06:55:04 +020013846 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13847 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13848
13849 if (!pll->on || pll->active)
13850 continue;
13851
13852 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13853
13854 pll->disable(dev_priv, pll);
13855 pll->on = false;
13856 }
13857
Pradeep Bhat30789992014-11-04 17:06:45 +000013858 if (IS_GEN9(dev))
13859 skl_wm_get_hw_state(dev);
13860 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013861 ilk_wm_get_hw_state(dev);
13862
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013863 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013864 i915_redisable_vga(dev);
13865
Daniel Vetterf30da182013-04-11 20:22:50 +020013866 /*
13867 * We need to use raw interfaces for restoring state to avoid
13868 * checking (bogus) intermediate states.
13869 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013870 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013871 struct drm_crtc *crtc =
13872 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013873
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013874 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13875 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013876 }
13877 } else {
13878 intel_modeset_update_staged_output_state(dev);
13879 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013880
13881 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013882}
13883
13884void intel_modeset_gem_init(struct drm_device *dev)
13885{
Jesse Barnes92122782014-10-09 12:57:42 -070013886 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013887 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013888 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013889
Imre Deakae484342014-03-31 15:10:44 +030013890 mutex_lock(&dev->struct_mutex);
13891 intel_init_gt_powersave(dev);
13892 mutex_unlock(&dev->struct_mutex);
13893
Jesse Barnes92122782014-10-09 12:57:42 -070013894 /*
13895 * There may be no VBT; and if the BIOS enabled SSC we can
13896 * just keep using it to avoid unnecessary flicker. Whereas if the
13897 * BIOS isn't using it, don't assume it will work even if the VBT
13898 * indicates as much.
13899 */
13900 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13901 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13902 DREF_SSC1_ENABLE);
13903
Chris Wilson1833b132012-05-09 11:56:28 +010013904 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013905
13906 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013907
13908 /*
13909 * Make sure any fbs we allocated at startup are properly
13910 * pinned & fenced. When we do the allocation it's too early
13911 * for this.
13912 */
13913 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013914 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013915 obj = intel_fb_obj(c->primary->fb);
13916 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013917 continue;
13918
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013919 if (intel_pin_and_fence_fb_obj(c->primary,
13920 c->primary->fb,
13921 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013922 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13923 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013924 drm_framebuffer_unreference(c->primary->fb);
13925 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013926 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013927 }
13928 }
13929 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013930
13931 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013932}
13933
Imre Deak4932e2c2014-02-11 17:12:48 +020013934void intel_connector_unregister(struct intel_connector *intel_connector)
13935{
13936 struct drm_connector *connector = &intel_connector->base;
13937
13938 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013939 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013940}
13941
Jesse Barnes79e53942008-11-07 14:24:08 -080013942void intel_modeset_cleanup(struct drm_device *dev)
13943{
Jesse Barnes652c3932009-08-17 13:31:43 -070013944 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013945 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013946
Imre Deak2eb52522014-11-19 15:30:05 +020013947 intel_disable_gt_powersave(dev);
13948
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013949 intel_backlight_unregister(dev);
13950
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013951 /*
13952 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013953 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013954 * experience fancy races otherwise.
13955 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013956 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013957
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013958 /*
13959 * Due to the hpd irq storm handling the hotplug work can re-arm the
13960 * poll handlers. Hence disable polling after hpd handling is shut down.
13961 */
Keith Packardf87ea762010-10-03 19:36:26 -070013962 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013963
Jesse Barnes652c3932009-08-17 13:31:43 -070013964 mutex_lock(&dev->struct_mutex);
13965
Jesse Barnes723bfd72010-10-07 16:01:13 -070013966 intel_unregister_dsm_handler();
13967
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013968 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013969
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013970 mutex_unlock(&dev->struct_mutex);
13971
Chris Wilson1630fe72011-07-08 12:22:42 +010013972 /* flush any delayed tasks or pending work */
13973 flush_scheduled_work();
13974
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013975 /* destroy the backlight and sysfs files before encoders/connectors */
13976 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020013977 struct intel_connector *intel_connector;
13978
13979 intel_connector = to_intel_connector(connector);
13980 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020013981 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030013982
Jesse Barnes79e53942008-11-07 14:24:08 -080013983 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010013984
13985 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030013986
13987 mutex_lock(&dev->struct_mutex);
13988 intel_cleanup_gt_powersave(dev);
13989 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080013990}
13991
Dave Airlie28d52042009-09-21 14:33:58 +100013992/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080013993 * Return which encoder is currently attached for connector.
13994 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010013995struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080013996{
Chris Wilsondf0e9242010-09-09 16:20:55 +010013997 return &intel_attached_encoder(connector)->base;
13998}
Jesse Barnes79e53942008-11-07 14:24:08 -080013999
Chris Wilsondf0e9242010-09-09 16:20:55 +010014000void intel_connector_attach_encoder(struct intel_connector *connector,
14001 struct intel_encoder *encoder)
14002{
14003 connector->encoder = encoder;
14004 drm_mode_connector_attach_encoder(&connector->base,
14005 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014006}
Dave Airlie28d52042009-09-21 14:33:58 +100014007
14008/*
14009 * set vga decode state - true == enable VGA decode
14010 */
14011int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14012{
14013 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014014 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014015 u16 gmch_ctrl;
14016
Chris Wilson75fa0412014-02-07 18:37:02 -020014017 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14018 DRM_ERROR("failed to read control word\n");
14019 return -EIO;
14020 }
14021
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014022 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14023 return 0;
14024
Dave Airlie28d52042009-09-21 14:33:58 +100014025 if (state)
14026 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14027 else
14028 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014029
14030 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14031 DRM_ERROR("failed to write control word\n");
14032 return -EIO;
14033 }
14034
Dave Airlie28d52042009-09-21 14:33:58 +100014035 return 0;
14036}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014037
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014038struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014039
14040 u32 power_well_driver;
14041
Chris Wilson63b66e52013-08-08 15:12:06 +020014042 int num_transcoders;
14043
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014044 struct intel_cursor_error_state {
14045 u32 control;
14046 u32 position;
14047 u32 base;
14048 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014049 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014050
14051 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014052 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014053 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014054 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014055 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014056
14057 struct intel_plane_error_state {
14058 u32 control;
14059 u32 stride;
14060 u32 size;
14061 u32 pos;
14062 u32 addr;
14063 u32 surface;
14064 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014065 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014066
14067 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014068 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014069 enum transcoder cpu_transcoder;
14070
14071 u32 conf;
14072
14073 u32 htotal;
14074 u32 hblank;
14075 u32 hsync;
14076 u32 vtotal;
14077 u32 vblank;
14078 u32 vsync;
14079 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014080};
14081
14082struct intel_display_error_state *
14083intel_display_capture_error_state(struct drm_device *dev)
14084{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014085 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014086 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014087 int transcoders[] = {
14088 TRANSCODER_A,
14089 TRANSCODER_B,
14090 TRANSCODER_C,
14091 TRANSCODER_EDP,
14092 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014093 int i;
14094
Chris Wilson63b66e52013-08-08 15:12:06 +020014095 if (INTEL_INFO(dev)->num_pipes == 0)
14096 return NULL;
14097
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014098 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014099 if (error == NULL)
14100 return NULL;
14101
Imre Deak190be112013-11-25 17:15:31 +020014102 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014103 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14104
Damien Lespiau055e3932014-08-18 13:49:10 +010014105 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014106 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014107 __intel_display_power_is_enabled(dev_priv,
14108 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014109 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014110 continue;
14111
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014112 error->cursor[i].control = I915_READ(CURCNTR(i));
14113 error->cursor[i].position = I915_READ(CURPOS(i));
14114 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014115
14116 error->plane[i].control = I915_READ(DSPCNTR(i));
14117 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014118 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014119 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014120 error->plane[i].pos = I915_READ(DSPPOS(i));
14121 }
Paulo Zanonica291362013-03-06 20:03:14 -030014122 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14123 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014124 if (INTEL_INFO(dev)->gen >= 4) {
14125 error->plane[i].surface = I915_READ(DSPSURF(i));
14126 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14127 }
14128
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014129 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014130
Sonika Jindal3abfce72014-07-21 15:23:43 +053014131 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014132 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014133 }
14134
14135 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14136 if (HAS_DDI(dev_priv->dev))
14137 error->num_transcoders++; /* Account for eDP. */
14138
14139 for (i = 0; i < error->num_transcoders; i++) {
14140 enum transcoder cpu_transcoder = transcoders[i];
14141
Imre Deakddf9c532013-11-27 22:02:02 +020014142 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014143 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014144 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014145 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014146 continue;
14147
Chris Wilson63b66e52013-08-08 15:12:06 +020014148 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14149
14150 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14151 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14152 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14153 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14154 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14155 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14156 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014157 }
14158
14159 return error;
14160}
14161
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014162#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14163
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014164void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014165intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014166 struct drm_device *dev,
14167 struct intel_display_error_state *error)
14168{
Damien Lespiau055e3932014-08-18 13:49:10 +010014169 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014170 int i;
14171
Chris Wilson63b66e52013-08-08 15:12:06 +020014172 if (!error)
14173 return;
14174
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014175 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014176 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014177 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014178 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014179 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014180 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014181 err_printf(m, " Power: %s\n",
14182 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014183 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014184 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014185
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014186 err_printf(m, "Plane [%d]:\n", i);
14187 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14188 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014189 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014190 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14191 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014192 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014193 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014194 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014195 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014196 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14197 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014198 }
14199
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014200 err_printf(m, "Cursor [%d]:\n", i);
14201 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14202 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14203 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014204 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014205
14206 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014207 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014208 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014209 err_printf(m, " Power: %s\n",
14210 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014211 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14212 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14213 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14214 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14215 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14216 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14217 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14218 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014219}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014220
14221void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14222{
14223 struct intel_crtc *crtc;
14224
14225 for_each_intel_crtc(dev, crtc) {
14226 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014227
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014228 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014229
14230 work = crtc->unpin_work;
14231
14232 if (work && work->event &&
14233 work->event->base.file_priv == file) {
14234 kfree(work->event);
14235 work->event = NULL;
14236 }
14237
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014238 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014239 }
14240}