blob: 4d8a397893d1f867f743340f273c2e9f82059659 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
Xi Ruoyao319c1d42015-03-12 20:16:32 +080040#include <drm/drm_atomic.h>
Matt Roperc196e1d2015-01-21 16:35:48 -080041#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010042#include <drm/drm_dp_helper.h>
43#include <drm/drm_crtc_helper.h>
Matt Roper465c1202014-05-29 08:06:54 -070044#include <drm/drm_plane_helper.h>
45#include <drm/drm_rect.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080046#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080047
Matt Roper465c1202014-05-29 08:06:54 -070048/* Primary plane formats supported by all gen */
49#define COMMON_PRIMARY_FORMATS \
50 DRM_FORMAT_C8, \
51 DRM_FORMAT_RGB565, \
52 DRM_FORMAT_XRGB8888, \
53 DRM_FORMAT_ARGB8888
54
55/* Primary plane formats for gen <= 3 */
56static const uint32_t intel_primary_formats_gen2[] = {
57 COMMON_PRIMARY_FORMATS,
58 DRM_FORMAT_XRGB1555,
59 DRM_FORMAT_ARGB1555,
60};
61
62/* Primary plane formats for gen >= 4 */
63static const uint32_t intel_primary_formats_gen4[] = {
64 COMMON_PRIMARY_FORMATS, \
65 DRM_FORMAT_XBGR8888,
66 DRM_FORMAT_ABGR8888,
67 DRM_FORMAT_XRGB2101010,
68 DRM_FORMAT_ARGB2101010,
69 DRM_FORMAT_XBGR2101010,
70 DRM_FORMAT_ABGR2101010,
71};
72
Matt Roper3d7d6512014-06-10 08:28:13 -070073/* Cursor formats */
74static const uint32_t intel_cursor_formats[] = {
75 DRM_FORMAT_ARGB8888,
76};
77
Chris Wilson6b383a72010-09-13 13:54:26 +010078static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080079
Jesse Barnesf1f644d2013-06-27 00:39:25 +030080static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020081 struct intel_crtc_state *pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +030082static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020083 struct intel_crtc_state *pipe_config);
Jesse Barnesf1f644d2013-06-27 00:39:25 +030084
Damien Lespiaue7457a92013-08-08 22:28:59 +010085static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
86 int x, int y, struct drm_framebuffer *old_fb);
Jesse Barneseb1bfe82014-02-12 12:26:25 -080087static int intel_framebuffer_init(struct drm_device *dev,
88 struct intel_framebuffer *ifb,
89 struct drm_mode_fb_cmd2 *mode_cmd,
90 struct drm_i915_gem_object *obj);
Daniel Vetter5b18e572014-04-24 23:55:06 +020091static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc);
92static void intel_set_pipe_timings(struct intel_crtc *intel_crtc);
Daniel Vetter29407aa2014-04-24 23:55:08 +020093static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -070094 struct intel_link_m_n *m_n,
95 struct intel_link_m_n *m2_n2);
Daniel Vetter29407aa2014-04-24 23:55:08 +020096static void ironlake_set_pipeconf(struct drm_crtc *crtc);
Daniel Vetter229fca92014-04-24 23:55:09 +020097static void haswell_set_pipeconf(struct drm_crtc *crtc);
98static void intel_set_pipe_csc(struct drm_crtc *crtc);
Ville Syrjäläd288f652014-10-28 13:20:22 +020099static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200100 const struct intel_crtc_state *pipe_config);
Ville Syrjäläd288f652014-10-28 13:20:22 +0200101static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200102 const struct intel_crtc_state *pipe_config);
Matt Roperea2c67b2014-12-23 10:41:52 -0800103static void intel_begin_crtc_commit(struct drm_crtc *crtc);
104static void intel_finish_crtc_commit(struct drm_crtc *crtc);
Damien Lespiaue7457a92013-08-08 22:28:59 +0100105
Dave Airlie0e32b392014-05-02 14:02:48 +1000106static struct intel_encoder *intel_find_encoder(struct intel_connector *connector, int pipe)
107{
108 if (!connector->mst_port)
109 return connector->encoder;
110 else
111 return &connector->mst_port->mst_encoders[pipe]->base;
112}
113
Jesse Barnes79e53942008-11-07 14:24:08 -0800114typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400115 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -0800116} intel_range_t;
117
118typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -0400119 int dot_limit;
120 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -0800121} intel_p2_t;
122
Ma Lingd4906092009-03-18 20:13:27 +0800123typedef struct intel_limit intel_limit_t;
124struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -0400125 intel_range_t dot, vco, n, m, m1, m2, p, p1;
126 intel_p2_t p2;
Ma Lingd4906092009-03-18 20:13:27 +0800127};
Jesse Barnes79e53942008-11-07 14:24:08 -0800128
Daniel Vetterd2acd212012-10-20 20:57:43 +0200129int
130intel_pch_rawclk(struct drm_device *dev)
131{
132 struct drm_i915_private *dev_priv = dev->dev_private;
133
134 WARN_ON(!HAS_PCH_SPLIT(dev));
135
136 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
137}
138
Chris Wilson021357a2010-09-07 20:54:59 +0100139static inline u32 /* units of 100MHz */
140intel_fdi_link_freq(struct drm_device *dev)
141{
Chris Wilson8b99e682010-10-13 09:59:17 +0100142 if (IS_GEN5(dev)) {
143 struct drm_i915_private *dev_priv = dev->dev_private;
144 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
145 } else
146 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100147}
148
Daniel Vetter5d536e22013-07-06 12:52:06 +0200149static const intel_limit_t intel_limits_i8xx_dac = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400150 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200151 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200152 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400153 .m = { .min = 96, .max = 140 },
154 .m1 = { .min = 18, .max = 26 },
155 .m2 = { .min = 6, .max = 16 },
156 .p = { .min = 4, .max = 128 },
157 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700158 .p2 = { .dot_limit = 165000,
159 .p2_slow = 4, .p2_fast = 2 },
Keith Packarde4b36692009-06-05 19:22:17 -0700160};
161
Daniel Vetter5d536e22013-07-06 12:52:06 +0200162static const intel_limit_t intel_limits_i8xx_dvo = {
163 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200164 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200165 .n = { .min = 2, .max = 16 },
Daniel Vetter5d536e22013-07-06 12:52:06 +0200166 .m = { .min = 96, .max = 140 },
167 .m1 = { .min = 18, .max = 26 },
168 .m2 = { .min = 6, .max = 16 },
169 .p = { .min = 4, .max = 128 },
170 .p1 = { .min = 2, .max = 33 },
171 .p2 = { .dot_limit = 165000,
172 .p2_slow = 4, .p2_fast = 4 },
173};
174
Keith Packarde4b36692009-06-05 19:22:17 -0700175static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400176 .dot = { .min = 25000, .max = 350000 },
Ville Syrjälä9c333712013-12-09 18:54:17 +0200177 .vco = { .min = 908000, .max = 1512000 },
Ville Syrjälä91dbe5f2013-12-09 18:54:14 +0200178 .n = { .min = 2, .max = 16 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400179 .m = { .min = 96, .max = 140 },
180 .m1 = { .min = 18, .max = 26 },
181 .m2 = { .min = 6, .max = 16 },
182 .p = { .min = 4, .max = 128 },
183 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700184 .p2 = { .dot_limit = 165000,
185 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700186};
Eric Anholt273e27c2011-03-30 13:01:10 -0700187
Keith Packarde4b36692009-06-05 19:22:17 -0700188static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400189 .dot = { .min = 20000, .max = 400000 },
190 .vco = { .min = 1400000, .max = 2800000 },
191 .n = { .min = 1, .max = 6 },
192 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100193 .m1 = { .min = 8, .max = 18 },
194 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400195 .p = { .min = 5, .max = 80 },
196 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700197 .p2 = { .dot_limit = 200000,
198 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700199};
200
201static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400202 .dot = { .min = 20000, .max = 400000 },
203 .vco = { .min = 1400000, .max = 2800000 },
204 .n = { .min = 1, .max = 6 },
205 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100206 .m1 = { .min = 8, .max = 18 },
207 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400208 .p = { .min = 7, .max = 98 },
209 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700210 .p2 = { .dot_limit = 112000,
211 .p2_slow = 14, .p2_fast = 7 },
Keith Packarde4b36692009-06-05 19:22:17 -0700212};
213
Eric Anholt273e27c2011-03-30 13:01:10 -0700214
Keith Packarde4b36692009-06-05 19:22:17 -0700215static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700216 .dot = { .min = 25000, .max = 270000 },
217 .vco = { .min = 1750000, .max = 3500000},
218 .n = { .min = 1, .max = 4 },
219 .m = { .min = 104, .max = 138 },
220 .m1 = { .min = 17, .max = 23 },
221 .m2 = { .min = 5, .max = 11 },
222 .p = { .min = 10, .max = 30 },
223 .p1 = { .min = 1, .max = 3},
224 .p2 = { .dot_limit = 270000,
225 .p2_slow = 10,
226 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800227 },
Keith Packarde4b36692009-06-05 19:22:17 -0700228};
229
230static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700231 .dot = { .min = 22000, .max = 400000 },
232 .vco = { .min = 1750000, .max = 3500000},
233 .n = { .min = 1, .max = 4 },
234 .m = { .min = 104, .max = 138 },
235 .m1 = { .min = 16, .max = 23 },
236 .m2 = { .min = 5, .max = 11 },
237 .p = { .min = 5, .max = 80 },
238 .p1 = { .min = 1, .max = 8},
239 .p2 = { .dot_limit = 165000,
240 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700241};
242
243static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700244 .dot = { .min = 20000, .max = 115000 },
245 .vco = { .min = 1750000, .max = 3500000 },
246 .n = { .min = 1, .max = 3 },
247 .m = { .min = 104, .max = 138 },
248 .m1 = { .min = 17, .max = 23 },
249 .m2 = { .min = 5, .max = 11 },
250 .p = { .min = 28, .max = 112 },
251 .p1 = { .min = 2, .max = 8 },
252 .p2 = { .dot_limit = 0,
253 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800254 },
Keith Packarde4b36692009-06-05 19:22:17 -0700255};
256
257static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700258 .dot = { .min = 80000, .max = 224000 },
259 .vco = { .min = 1750000, .max = 3500000 },
260 .n = { .min = 1, .max = 3 },
261 .m = { .min = 104, .max = 138 },
262 .m1 = { .min = 17, .max = 23 },
263 .m2 = { .min = 5, .max = 11 },
264 .p = { .min = 14, .max = 42 },
265 .p1 = { .min = 2, .max = 6 },
266 .p2 = { .dot_limit = 0,
267 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800268 },
Keith Packarde4b36692009-06-05 19:22:17 -0700269};
270
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500271static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400272 .dot = { .min = 20000, .max = 400000},
273 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700274 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400275 .n = { .min = 3, .max = 6 },
276 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700277 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400278 .m1 = { .min = 0, .max = 0 },
279 .m2 = { .min = 0, .max = 254 },
280 .p = { .min = 5, .max = 80 },
281 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700282 .p2 = { .dot_limit = 200000,
283 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700284};
285
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500286static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400287 .dot = { .min = 20000, .max = 400000 },
288 .vco = { .min = 1700000, .max = 3500000 },
289 .n = { .min = 3, .max = 6 },
290 .m = { .min = 2, .max = 256 },
291 .m1 = { .min = 0, .max = 0 },
292 .m2 = { .min = 0, .max = 254 },
293 .p = { .min = 7, .max = 112 },
294 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700295 .p2 = { .dot_limit = 112000,
296 .p2_slow = 14, .p2_fast = 14 },
Keith Packarde4b36692009-06-05 19:22:17 -0700297};
298
Eric Anholt273e27c2011-03-30 13:01:10 -0700299/* Ironlake / Sandybridge
300 *
301 * We calculate clock using (register_value + 2) for N/M1/M2, so here
302 * the range value for them is (actual_value - 2).
303 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800304static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700305 .dot = { .min = 25000, .max = 350000 },
306 .vco = { .min = 1760000, .max = 3510000 },
307 .n = { .min = 1, .max = 5 },
308 .m = { .min = 79, .max = 127 },
309 .m1 = { .min = 12, .max = 22 },
310 .m2 = { .min = 5, .max = 9 },
311 .p = { .min = 5, .max = 80 },
312 .p1 = { .min = 1, .max = 8 },
313 .p2 = { .dot_limit = 225000,
314 .p2_slow = 10, .p2_fast = 5 },
Keith Packarde4b36692009-06-05 19:22:17 -0700315};
316
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800317static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700318 .dot = { .min = 25000, .max = 350000 },
319 .vco = { .min = 1760000, .max = 3510000 },
320 .n = { .min = 1, .max = 3 },
321 .m = { .min = 79, .max = 118 },
322 .m1 = { .min = 12, .max = 22 },
323 .m2 = { .min = 5, .max = 9 },
324 .p = { .min = 28, .max = 112 },
325 .p1 = { .min = 2, .max = 8 },
326 .p2 = { .dot_limit = 225000,
327 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800328};
329
330static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700331 .dot = { .min = 25000, .max = 350000 },
332 .vco = { .min = 1760000, .max = 3510000 },
333 .n = { .min = 1, .max = 3 },
334 .m = { .min = 79, .max = 127 },
335 .m1 = { .min = 12, .max = 22 },
336 .m2 = { .min = 5, .max = 9 },
337 .p = { .min = 14, .max = 56 },
338 .p1 = { .min = 2, .max = 8 },
339 .p2 = { .dot_limit = 225000,
340 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800341};
342
Eric Anholt273e27c2011-03-30 13:01:10 -0700343/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800344static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700345 .dot = { .min = 25000, .max = 350000 },
346 .vco = { .min = 1760000, .max = 3510000 },
347 .n = { .min = 1, .max = 2 },
348 .m = { .min = 79, .max = 126 },
349 .m1 = { .min = 12, .max = 22 },
350 .m2 = { .min = 5, .max = 9 },
351 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400352 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700353 .p2 = { .dot_limit = 225000,
354 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800355};
356
357static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700358 .dot = { .min = 25000, .max = 350000 },
359 .vco = { .min = 1760000, .max = 3510000 },
360 .n = { .min = 1, .max = 3 },
361 .m = { .min = 79, .max = 126 },
362 .m1 = { .min = 12, .max = 22 },
363 .m2 = { .min = 5, .max = 9 },
364 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400365 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700366 .p2 = { .dot_limit = 225000,
367 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800368};
369
Ville Syrjälädc730512013-09-24 21:26:30 +0300370static const intel_limit_t intel_limits_vlv = {
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300371 /*
372 * These are the data rate limits (measured in fast clocks)
373 * since those are the strictest limits we have. The fast
374 * clock and actual rate limits are more relaxed, so checking
375 * them would make no difference.
376 */
377 .dot = { .min = 25000 * 5, .max = 270000 * 5 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .n = { .min = 1, .max = 7 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700380 .m1 = { .min = 2, .max = 3 },
381 .m2 = { .min = 11, .max = 156 },
Ville Syrjäläb99ab662013-09-24 21:26:26 +0300382 .p1 = { .min = 2, .max = 3 },
Ville Syrjälä5fdc9c492013-09-24 21:26:29 +0300383 .p2 = { .p2_slow = 2, .p2_fast = 20 }, /* slow=min, fast=max */
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700384};
385
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300386static const intel_limit_t intel_limits_chv = {
387 /*
388 * These are the data rate limits (measured in fast clocks)
389 * since those are the strictest limits we have. The fast
390 * clock and actual rate limits are more relaxed, so checking
391 * them would make no difference.
392 */
393 .dot = { .min = 25000 * 5, .max = 540000 * 5},
Ville Syrjälä17fe1022015-02-26 21:01:52 +0200394 .vco = { .min = 4800000, .max = 6480000 },
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300395 .n = { .min = 1, .max = 1 },
396 .m1 = { .min = 2, .max = 2 },
397 .m2 = { .min = 24 << 22, .max = 175 << 22 },
398 .p1 = { .min = 2, .max = 4 },
399 .p2 = { .p2_slow = 1, .p2_fast = 14 },
400};
401
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300402static void vlv_clock(int refclk, intel_clock_t *clock)
403{
404 clock->m = clock->m1 * clock->m2;
405 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200406 if (WARN_ON(clock->n == 0 || clock->p == 0))
407 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300408 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
409 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300410}
411
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300412/**
413 * Returns whether any output on the specified pipe is of the specified type
414 */
Damien Lespiau40935612014-10-29 11:16:59 +0000415bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300416{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300417 struct drm_device *dev = crtc->base.dev;
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300418 struct intel_encoder *encoder;
419
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300420 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Paulo Zanonie0638cd2013-09-24 13:52:54 -0300421 if (encoder->type == type)
422 return true;
423
424 return false;
425}
426
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200427/**
428 * Returns whether any output on the specified pipe will have the specified
429 * type after a staged modeset is complete, i.e., the same as
430 * intel_pipe_has_type() but looking at encoder->new_crtc instead of
431 * encoder->crtc.
432 */
433static bool intel_pipe_will_have_type(struct intel_crtc *crtc, int type)
434{
435 struct drm_device *dev = crtc->base.dev;
436 struct intel_encoder *encoder;
437
438 for_each_intel_encoder(dev, encoder)
439 if (encoder->new_crtc == crtc && encoder->type == type)
440 return true;
441
442 return false;
443}
444
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300445static const intel_limit_t *intel_ironlake_limit(struct intel_crtc *crtc,
Chris Wilson1b894b52010-12-14 20:04:54 +0000446 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800447{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300448 struct drm_device *dev = crtc->base.dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800449 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100452 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000453 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800454 limit = &intel_limits_ironlake_dual_lvds_100m;
455 else
456 limit = &intel_limits_ironlake_dual_lvds;
457 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000458 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800459 limit = &intel_limits_ironlake_single_lvds_100m;
460 else
461 limit = &intel_limits_ironlake_single_lvds;
462 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200463 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800464 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800465
466 return limit;
467}
468
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300469static const intel_limit_t *intel_g4x_limit(struct intel_crtc *crtc)
Ma Ling044c7c42009-03-18 20:13:23 +0800470{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300471 struct drm_device *dev = crtc->base.dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800472 const intel_limit_t *limit;
473
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200474 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100475 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700476 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800477 else
Keith Packarde4b36692009-06-05 19:22:17 -0700478 limit = &intel_limits_g4x_single_channel_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200479 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI) ||
480 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700481 limit = &intel_limits_g4x_hdmi;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200482 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700483 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800484 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700485 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800486
487 return limit;
488}
489
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300490static const intel_limit_t *intel_limit(struct intel_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800491{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +0300492 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800493 const intel_limit_t *limit;
494
Eric Anholtbad720f2009-10-22 16:11:14 -0700495 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000496 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800497 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800498 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500499 } else if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200500 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500501 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800502 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500503 limit = &intel_limits_pineview_sdvo;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300504 } else if (IS_CHERRYVIEW(dev)) {
505 limit = &intel_limits_chv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700506 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjälädc730512013-09-24 21:26:30 +0300507 limit = &intel_limits_vlv;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100508 } else if (!IS_GEN2(dev)) {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200509 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100510 limit = &intel_limits_i9xx_lvds;
511 else
512 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800513 } else {
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200514 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700515 limit = &intel_limits_i8xx_lvds;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200516 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Keith Packarde4b36692009-06-05 19:22:17 -0700517 limit = &intel_limits_i8xx_dvo;
Daniel Vetter5d536e22013-07-06 12:52:06 +0200518 else
519 limit = &intel_limits_i8xx_dac;
Jesse Barnes79e53942008-11-07 14:24:08 -0800520 }
521 return limit;
522}
523
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500524/* m1 is reserved as 0 in Pineview, n is a ring counter */
525static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800526{
Shaohua Li21778322009-02-23 15:19:16 +0800527 clock->m = clock->m2 + 2;
528 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200529 if (WARN_ON(clock->n == 0 || clock->p == 0))
530 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300531 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n);
532 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Shaohua Li21778322009-02-23 15:19:16 +0800533}
534
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200535static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
536{
537 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
538}
539
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200540static void i9xx_clock(int refclk, intel_clock_t *clock)
Shaohua Li21778322009-02-23 15:19:16 +0800541{
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200542 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800543 clock->p = clock->p1 * clock->p2;
Ville Syrjäläed5ca772013-12-02 19:00:45 +0200544 if (WARN_ON(clock->n + 2 == 0 || clock->p == 0))
545 return;
Ville Syrjäläfb03ac02013-10-14 14:50:30 +0300546 clock->vco = DIV_ROUND_CLOSEST(refclk * clock->m, clock->n + 2);
547 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
Jesse Barnes79e53942008-11-07 14:24:08 -0800548}
549
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300550static void chv_clock(int refclk, intel_clock_t *clock)
551{
552 clock->m = clock->m1 * clock->m2;
553 clock->p = clock->p1 * clock->p2;
554 if (WARN_ON(clock->n == 0 || clock->p == 0))
555 return;
556 clock->vco = DIV_ROUND_CLOSEST_ULL((uint64_t)refclk * clock->m,
557 clock->n << 22);
558 clock->dot = DIV_ROUND_CLOSEST(clock->vco, clock->p);
559}
560
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800561#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800562/**
563 * Returns whether the given set of divisors are valid for a given refclk with
564 * the given connectors.
565 */
566
Chris Wilson1b894b52010-12-14 20:04:54 +0000567static bool intel_PLL_is_valid(struct drm_device *dev,
568 const intel_limit_t *limit,
569 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800570{
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300571 if (clock->n < limit->n.min || limit->n.max < clock->n)
572 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800573 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400574 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400576 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800577 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400578 INTELPllInvalid("m1 out of range\n");
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300579
580 if (!IS_PINEVIEW(dev) && !IS_VALLEYVIEW(dev))
581 if (clock->m1 <= clock->m2)
582 INTELPllInvalid("m1 <= m2\n");
583
584 if (!IS_VALLEYVIEW(dev)) {
585 if (clock->p < limit->p.min || limit->p.max < clock->p)
586 INTELPllInvalid("p out of range\n");
587 if (clock->m < limit->m.min || limit->m.max < clock->m)
588 INTELPllInvalid("m out of range\n");
589 }
590
Jesse Barnes79e53942008-11-07 14:24:08 -0800591 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400592 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800593 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
594 * connector, etc., rather than just a single range.
595 */
596 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400597 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800598
599 return true;
600}
601
Ma Lingd4906092009-03-18 20:13:27 +0800602static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300603i9xx_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800604 int target, int refclk, intel_clock_t *match_clock,
605 intel_clock_t *best_clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800606{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300607 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800608 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800609 int err = target;
610
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200611 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800612 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100613 * For LVDS just rely on its current settings for dual-channel.
614 * We haven't figured out how to reliably set up different
615 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800616 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
Akshay Joshi0206e352011-08-16 15:34:10 -0400628 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800629
Zhao Yakui42158662009-11-20 11:24:18 +0800630 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
631 clock.m1++) {
632 for (clock.m2 = limit->m2.min;
633 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterc0efc382013-06-03 20:56:24 +0200634 if (clock.m2 >= clock.m1)
Zhao Yakui42158662009-11-20 11:24:18 +0800635 break;
636 for (clock.n = limit->n.min;
637 clock.n <= limit->n.max; clock.n++) {
638 for (clock.p1 = limit->p1.min;
639 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800640 int this_err;
641
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200642 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000643 if (!intel_PLL_is_valid(dev, limit,
644 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800645 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800646 if (match_clock &&
647 clock.p != match_clock->p)
648 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800649
650 this_err = abs(clock.dot - target);
651 if (this_err < err) {
652 *best_clock = clock;
653 err = this_err;
654 }
655 }
656 }
657 }
658 }
659
660 return (err != target);
661}
662
Ma Lingd4906092009-03-18 20:13:27 +0800663static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300664pnv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200665 int target, int refclk, intel_clock_t *match_clock,
666 intel_clock_t *best_clock)
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200667{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300668 struct drm_device *dev = crtc->base.dev;
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200669 intel_clock_t clock;
670 int err = target;
671
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200672 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200673 /*
674 * For LVDS just rely on its current settings for dual-channel.
675 * We haven't figured out how to reliably set up different
676 * single/dual channel state, if we even can.
677 */
678 if (intel_is_dual_link_lvds(dev))
679 clock.p2 = limit->p2.p2_fast;
680 else
681 clock.p2 = limit->p2.p2_slow;
682 } else {
683 if (target < limit->p2.dot_limit)
684 clock.p2 = limit->p2.p2_slow;
685 else
686 clock.p2 = limit->p2.p2_fast;
687 }
688
689 memset(best_clock, 0, sizeof(*best_clock));
690
691 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
692 clock.m1++) {
693 for (clock.m2 = limit->m2.min;
694 clock.m2 <= limit->m2.max; clock.m2++) {
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200695 for (clock.n = limit->n.min;
696 clock.n <= limit->n.max; clock.n++) {
697 for (clock.p1 = limit->p1.min;
698 clock.p1 <= limit->p1.max; clock.p1++) {
699 int this_err;
700
701 pineview_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800702 if (!intel_PLL_is_valid(dev, limit,
703 &clock))
704 continue;
705 if (match_clock &&
706 clock.p != match_clock->p)
707 continue;
708
709 this_err = abs(clock.dot - target);
710 if (this_err < err) {
711 *best_clock = clock;
712 err = this_err;
713 }
714 }
715 }
716 }
717 }
718
719 return (err != target);
720}
721
Ma Lingd4906092009-03-18 20:13:27 +0800722static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300723g4x_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200724 int target, int refclk, intel_clock_t *match_clock,
725 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800726{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300727 struct drm_device *dev = crtc->base.dev;
Ma Lingd4906092009-03-18 20:13:27 +0800728 intel_clock_t clock;
729 int max_n;
730 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400731 /* approximately equals target * 0.00585 */
732 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800733 found = false;
734
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +0200735 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100736 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800737 clock.p2 = limit->p2.p2_fast;
738 else
739 clock.p2 = limit->p2.p2_slow;
740 } else {
741 if (target < limit->p2.dot_limit)
742 clock.p2 = limit->p2.p2_slow;
743 else
744 clock.p2 = limit->p2.p2_fast;
745 }
746
747 memset(best_clock, 0, sizeof(*best_clock));
748 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200749 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800750 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200751 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800752 for (clock.m1 = limit->m1.max;
753 clock.m1 >= limit->m1.min; clock.m1--) {
754 for (clock.m2 = limit->m2.max;
755 clock.m2 >= limit->m2.min; clock.m2--) {
756 for (clock.p1 = limit->p1.max;
757 clock.p1 >= limit->p1.min; clock.p1--) {
758 int this_err;
759
Daniel Vetterac58c3f2013-06-01 17:16:17 +0200760 i9xx_clock(refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000761 if (!intel_PLL_is_valid(dev, limit,
762 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800763 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000764
765 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800766 if (this_err < err_most) {
767 *best_clock = clock;
768 err_most = this_err;
769 max_n = clock.n;
770 found = true;
771 }
772 }
773 }
774 }
775 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800776 return found;
777}
Ma Lingd4906092009-03-18 20:13:27 +0800778
Imre Deakd5dd62b2015-03-17 11:40:03 +0200779/*
780 * Check if the calculated PLL configuration is more optimal compared to the
781 * best configuration and error found so far. Return the calculated error.
782 */
783static bool vlv_PLL_is_optimal(struct drm_device *dev, int target_freq,
784 const intel_clock_t *calculated_clock,
785 const intel_clock_t *best_clock,
786 unsigned int best_error_ppm,
787 unsigned int *error_ppm)
788{
Imre Deak9ca3ba02015-03-17 11:40:05 +0200789 /*
790 * For CHV ignore the error and consider only the P value.
791 * Prefer a bigger P value based on HW requirements.
792 */
793 if (IS_CHERRYVIEW(dev)) {
794 *error_ppm = 0;
795
796 return calculated_clock->p > best_clock->p;
797 }
798
Imre Deak24be4e42015-03-17 11:40:04 +0200799 if (WARN_ON_ONCE(!target_freq))
800 return false;
801
Imre Deakd5dd62b2015-03-17 11:40:03 +0200802 *error_ppm = div_u64(1000000ULL *
803 abs(target_freq - calculated_clock->dot),
804 target_freq);
805 /*
806 * Prefer a better P value over a better (smaller) error if the error
807 * is small. Ensure this preference for future configurations too by
808 * setting the error to 0.
809 */
810 if (*error_ppm < 100 && calculated_clock->p > best_clock->p) {
811 *error_ppm = 0;
812
813 return true;
814 }
815
816 return *error_ppm + 10 < best_error_ppm;
817}
818
Zhenyu Wang2c072452009-06-05 15:38:42 +0800819static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300820vlv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200821 int target, int refclk, intel_clock_t *match_clock,
822 intel_clock_t *best_clock)
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700823{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300824 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300825 intel_clock_t clock;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300826 unsigned int bestppm = 1000000;
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300827 /* min update 19.2 MHz */
828 int max_n = min(limit->n.max, refclk / 19200);
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300829 bool found = false;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700830
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300831 target *= 5; /* fast clock */
832
833 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700834
835 /* based on hardware requirement, prefer smaller n to precision */
Ville Syrjälä27e639b2013-09-24 21:26:24 +0300836 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Ville Syrjälä811bbf02013-09-24 21:26:25 +0300837 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
Ville Syrjälä889059d2013-09-24 21:26:27 +0300838 for (clock.p2 = limit->p2.p2_fast; clock.p2 >= limit->p2.p2_slow;
Ville Syrjäläc1a9ae42013-09-24 21:26:23 +0300839 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300840 clock.p = clock.p1 * clock.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700841 /* based on hardware requirement, prefer bigger m1,m2 values */
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300842 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max; clock.m1++) {
Imre Deakd5dd62b2015-03-17 11:40:03 +0200843 unsigned int ppm;
Ville Syrjälä69e4f9002013-09-24 21:26:20 +0300844
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300845 clock.m2 = DIV_ROUND_CLOSEST(target * clock.p * clock.n,
846 refclk * clock.m1);
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300847
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300848 vlv_clock(refclk, &clock);
849
Ville Syrjäläf01b7962013-09-27 16:55:49 +0300850 if (!intel_PLL_is_valid(dev, limit,
851 &clock))
Ville Syrjälä43b0ac52013-09-24 21:26:18 +0300852 continue;
853
Imre Deakd5dd62b2015-03-17 11:40:03 +0200854 if (!vlv_PLL_is_optimal(dev, target,
855 &clock,
856 best_clock,
857 bestppm, &ppm))
858 continue;
Ville Syrjälä6b4bf1c2013-09-27 16:54:19 +0300859
Imre Deakd5dd62b2015-03-17 11:40:03 +0200860 *best_clock = clock;
861 bestppm = ppm;
862 found = true;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700863 }
864 }
865 }
866 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700867
Ville Syrjälä49e497e2013-09-24 21:26:31 +0300868 return found;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700869}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700870
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300871static bool
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300872chv_find_best_dpll(const intel_limit_t *limit, struct intel_crtc *crtc,
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300873 int target, int refclk, intel_clock_t *match_clock,
874 intel_clock_t *best_clock)
875{
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300876 struct drm_device *dev = crtc->base.dev;
Imre Deak9ca3ba02015-03-17 11:40:05 +0200877 unsigned int best_error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300878 intel_clock_t clock;
879 uint64_t m2;
880 int found = false;
881
882 memset(best_clock, 0, sizeof(*best_clock));
Imre Deak9ca3ba02015-03-17 11:40:05 +0200883 best_error_ppm = 1000000;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300884
885 /*
886 * Based on hardware doc, the n always set to 1, and m1 always
887 * set to 2. If requires to support 200Mhz refclk, we need to
888 * revisit this because n may not 1 anymore.
889 */
890 clock.n = 1, clock.m1 = 2;
891 target *= 5; /* fast clock */
892
893 for (clock.p1 = limit->p1.max; clock.p1 >= limit->p1.min; clock.p1--) {
894 for (clock.p2 = limit->p2.p2_fast;
895 clock.p2 >= limit->p2.p2_slow;
896 clock.p2 -= clock.p2 > 10 ? 2 : 1) {
Imre Deak9ca3ba02015-03-17 11:40:05 +0200897 unsigned int error_ppm;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300898
899 clock.p = clock.p1 * clock.p2;
900
901 m2 = DIV_ROUND_CLOSEST_ULL(((uint64_t)target * clock.p *
902 clock.n) << 22, refclk * clock.m1);
903
904 if (m2 > INT_MAX/clock.m1)
905 continue;
906
907 clock.m2 = m2;
908
909 chv_clock(refclk, &clock);
910
911 if (!intel_PLL_is_valid(dev, limit, &clock))
912 continue;
913
Imre Deak9ca3ba02015-03-17 11:40:05 +0200914 if (!vlv_PLL_is_optimal(dev, target, &clock, best_clock,
915 best_error_ppm, &error_ppm))
916 continue;
917
918 *best_clock = clock;
919 best_error_ppm = error_ppm;
920 found = true;
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300921 }
922 }
923
924 return found;
925}
926
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300927bool intel_crtc_active(struct drm_crtc *crtc)
928{
929 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
930
931 /* Be paranoid as we can arrive here with only partial
932 * state retrieved from the hardware during setup.
933 *
Damien Lespiau241bfc32013-09-25 16:45:37 +0100934 * We can ditch the adjusted_mode.crtc_clock check as soon
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300935 * as Haswell has gained clock readout/fastboot support.
936 *
Dave Airlie66e514c2014-04-03 07:51:54 +1000937 * We can ditch the crtc->primary->fb check as soon as we can
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300938 * properly reconstruct framebuffers.
Matt Roperc3d1f432015-03-09 10:19:23 -0700939 *
940 * FIXME: The intel_crtc->active here should be switched to
941 * crtc->state->active once we have proper CRTC states wired up
942 * for atomic.
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300943 */
Matt Roperc3d1f432015-03-09 10:19:23 -0700944 return intel_crtc->active && crtc->primary->state->fb &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200945 intel_crtc->config->base.adjusted_mode.crtc_clock;
Ville Syrjälä20ddf662013-09-04 18:25:25 +0300946}
947
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200948enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
949 enum pipe pipe)
950{
951 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
952 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
953
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200954 return intel_crtc->config->cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200955}
956
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +0300957static bool pipe_dsl_stopped(struct drm_device *dev, enum pipe pipe)
958{
959 struct drm_i915_private *dev_priv = dev->dev_private;
960 u32 reg = PIPEDSL(pipe);
961 u32 line1, line2;
962 u32 line_mask;
963
964 if (IS_GEN2(dev))
965 line_mask = DSL_LINEMASK_GEN2;
966 else
967 line_mask = DSL_LINEMASK_GEN3;
968
969 line1 = I915_READ(reg) & line_mask;
970 mdelay(5);
971 line2 = I915_READ(reg) & line_mask;
972
973 return line1 == line2;
974}
975
Keith Packardab7ad7f2010-10-03 00:33:06 -0700976/*
977 * intel_wait_for_pipe_off - wait for pipe to turn off
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300978 * @crtc: crtc whose pipe to wait for
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700979 *
980 * After disabling a pipe, we can't wait for vblank in the usual way,
981 * spinning on the vblank interrupt status bit, since we won't actually
982 * see an interrupt when the pipe is disabled.
983 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700984 * On Gen4 and above:
985 * wait for the pipe register state bit to turn off
986 *
987 * Otherwise:
988 * wait for the display line value to settle (it usually
989 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100990 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700991 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300992static void intel_wait_for_pipe_off(struct intel_crtc *crtc)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700993{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300994 struct drm_device *dev = crtc->base.dev;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700995 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +0200996 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +0300997 enum pipe pipe = crtc->pipe;
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700998
Keith Packardab7ad7f2010-10-03 00:33:06 -0700999 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001000 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07001001
Keith Packardab7ad7f2010-10-03 00:33:06 -07001002 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +01001003 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
1004 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001005 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001006 } else {
Keith Packardab7ad7f2010-10-03 00:33:06 -07001007 /* Wait for the display line to settle */
Ville Syrjäläfbf49ea2013-10-11 14:21:31 +03001008 if (wait_for(pipe_dsl_stopped(dev, pipe), 100))
Daniel Vetter284637d2012-07-09 09:51:57 +02001009 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -07001010 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001011}
1012
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001013/*
1014 * ibx_digital_port_connected - is the specified port connected?
1015 * @dev_priv: i915 private structure
1016 * @port: the port to test
1017 *
1018 * Returns true if @port is connected, false otherwise.
1019 */
1020bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
1021 struct intel_digital_port *port)
1022{
1023 u32 bit;
1024
Damien Lespiauc36346e2012-12-13 16:09:03 +00001025 if (HAS_PCH_IBX(dev_priv->dev)) {
Robin Schroereba905b2014-05-18 02:24:50 +02001026 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001027 case PORT_B:
1028 bit = SDE_PORTB_HOTPLUG;
1029 break;
1030 case PORT_C:
1031 bit = SDE_PORTC_HOTPLUG;
1032 break;
1033 case PORT_D:
1034 bit = SDE_PORTD_HOTPLUG;
1035 break;
1036 default:
1037 return true;
1038 }
1039 } else {
Robin Schroereba905b2014-05-18 02:24:50 +02001040 switch (port->port) {
Damien Lespiauc36346e2012-12-13 16:09:03 +00001041 case PORT_B:
1042 bit = SDE_PORTB_HOTPLUG_CPT;
1043 break;
1044 case PORT_C:
1045 bit = SDE_PORTC_HOTPLUG_CPT;
1046 break;
1047 case PORT_D:
1048 bit = SDE_PORTD_HOTPLUG_CPT;
1049 break;
1050 default:
1051 return true;
1052 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +00001053 }
1054
1055 return I915_READ(SDEISR) & bit;
1056}
1057
Jesse Barnesb24e7172011-01-04 15:09:30 -08001058static const char *state_string(bool enabled)
1059{
1060 return enabled ? "on" : "off";
1061}
1062
1063/* Only for pre-ILK configs */
Daniel Vetter55607e82013-06-16 21:42:39 +02001064void assert_pll(struct drm_i915_private *dev_priv,
1065 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001066{
1067 int reg;
1068 u32 val;
1069 bool cur_state;
1070
1071 reg = DPLL(pipe);
1072 val = I915_READ(reg);
1073 cur_state = !!(val & DPLL_VCO_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001074 I915_STATE_WARN(cur_state != state,
Jesse Barnesb24e7172011-01-04 15:09:30 -08001075 "PLL state assertion failure (expected %s, current %s)\n",
1076 state_string(state), state_string(cur_state));
1077}
Jesse Barnesb24e7172011-01-04 15:09:30 -08001078
Jani Nikula23538ef2013-08-27 15:12:22 +03001079/* XXX: the dsi pll is shared between MIPI DSI ports */
1080static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
1081{
1082 u32 val;
1083 bool cur_state;
1084
1085 mutex_lock(&dev_priv->dpio_lock);
1086 val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
1087 mutex_unlock(&dev_priv->dpio_lock);
1088
1089 cur_state = val & DSI_PLL_VCO_EN;
Rob Clarke2c719b2014-12-15 13:56:32 -05001090 I915_STATE_WARN(cur_state != state,
Jani Nikula23538ef2013-08-27 15:12:22 +03001091 "DSI PLL state assertion failure (expected %s, current %s)\n",
1092 state_string(state), state_string(cur_state));
1093}
1094#define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
1095#define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
1096
Daniel Vetter55607e82013-06-16 21:42:39 +02001097struct intel_shared_dpll *
Daniel Vettere2b78262013-06-07 23:10:03 +02001098intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes040484a2011-01-03 12:14:26 -08001099{
Daniel Vettere2b78262013-06-07 23:10:03 +02001100 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
1101
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001102 if (crtc->config->shared_dpll < 0)
Daniel Vettere2b78262013-06-07 23:10:03 +02001103 return NULL;
1104
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001105 return &dev_priv->shared_dplls[crtc->config->shared_dpll];
Daniel Vettere2b78262013-06-07 23:10:03 +02001106}
1107
Jesse Barnesb24e7172011-01-04 15:09:30 -08001108/* For ILK+ */
Daniel Vetter55607e82013-06-16 21:42:39 +02001109void assert_shared_dpll(struct drm_i915_private *dev_priv,
1110 struct intel_shared_dpll *pll,
1111 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001112{
Jesse Barnes040484a2011-01-03 12:14:26 -08001113 bool cur_state;
Daniel Vetter53589012013-06-05 13:34:16 +02001114 struct intel_dpll_hw_state hw_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001115
Chris Wilson92b27b02012-05-20 18:10:50 +01001116 if (WARN (!pll,
Daniel Vetter46edb022013-06-05 13:34:12 +02001117 "asserting DPLL %s with no DPLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001118 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001119
Daniel Vetter53589012013-06-05 13:34:16 +02001120 cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
Rob Clarke2c719b2014-12-15 13:56:32 -05001121 I915_STATE_WARN(cur_state != state,
Daniel Vetter53589012013-06-05 13:34:16 +02001122 "%s assertion failure (expected %s, current %s)\n",
1123 pll->name, state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001124}
Jesse Barnes040484a2011-01-03 12:14:26 -08001125
1126static void assert_fdi_tx(struct drm_i915_private *dev_priv,
1127 enum pipe pipe, bool state)
1128{
1129 int reg;
1130 u32 val;
1131 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -02001132 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1133 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001134
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001135 if (HAS_DDI(dev_priv->dev)) {
1136 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -02001137 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001138 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -02001139 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001140 } else {
1141 reg = FDI_TX_CTL(pipe);
1142 val = I915_READ(reg);
1143 cur_state = !!(val & FDI_TX_ENABLE);
1144 }
Rob Clarke2c719b2014-12-15 13:56:32 -05001145 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001146 "FDI TX state assertion failure (expected %s, current %s)\n",
1147 state_string(state), state_string(cur_state));
1148}
1149#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
1150#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
1151
1152static void assert_fdi_rx(struct drm_i915_private *dev_priv,
1153 enum pipe pipe, bool state)
1154{
1155 int reg;
1156 u32 val;
1157 bool cur_state;
1158
Paulo Zanonid63fa0d2012-11-20 13:27:35 -02001159 reg = FDI_RX_CTL(pipe);
1160 val = I915_READ(reg);
1161 cur_state = !!(val & FDI_RX_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001162 I915_STATE_WARN(cur_state != state,
Jesse Barnes040484a2011-01-03 12:14:26 -08001163 "FDI RX state assertion failure (expected %s, current %s)\n",
1164 state_string(state), state_string(cur_state));
1165}
1166#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
1167#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
1168
1169static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
1170 enum pipe pipe)
1171{
1172 int reg;
1173 u32 val;
1174
1175 /* ILK FDI PLL is always enabled */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001176 if (INTEL_INFO(dev_priv->dev)->gen == 5)
Jesse Barnes040484a2011-01-03 12:14:26 -08001177 return;
1178
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001179 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001180 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001181 return;
1182
Jesse Barnes040484a2011-01-03 12:14:26 -08001183 reg = FDI_TX_CTL(pipe);
1184 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001185 I915_STATE_WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
Jesse Barnes040484a2011-01-03 12:14:26 -08001186}
1187
Daniel Vetter55607e82013-06-16 21:42:39 +02001188void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1189 enum pipe pipe, bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -08001190{
1191 int reg;
1192 u32 val;
Daniel Vetter55607e82013-06-16 21:42:39 +02001193 bool cur_state;
Jesse Barnes040484a2011-01-03 12:14:26 -08001194
1195 reg = FDI_RX_CTL(pipe);
1196 val = I915_READ(reg);
Daniel Vetter55607e82013-06-16 21:42:39 +02001197 cur_state = !!(val & FDI_RX_PLL_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001198 I915_STATE_WARN(cur_state != state,
Daniel Vetter55607e82013-06-16 21:42:39 +02001199 "FDI RX PLL assertion failure (expected %s, current %s)\n",
1200 state_string(state), state_string(cur_state));
Jesse Barnes040484a2011-01-03 12:14:26 -08001201}
1202
Daniel Vetterb680c372014-09-19 18:27:27 +02001203void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1204 enum pipe pipe)
Jesse Barnesea0760c2011-01-04 15:09:32 -08001205{
Jani Nikulabedd4db2014-08-22 15:04:13 +03001206 struct drm_device *dev = dev_priv->dev;
1207 int pp_reg;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001208 u32 val;
1209 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001210 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001211
Jani Nikulabedd4db2014-08-22 15:04:13 +03001212 if (WARN_ON(HAS_DDI(dev)))
1213 return;
1214
1215 if (HAS_PCH_SPLIT(dev)) {
1216 u32 port_sel;
1217
Jesse Barnesea0760c2011-01-04 15:09:32 -08001218 pp_reg = PCH_PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001219 port_sel = I915_READ(PCH_PP_ON_DELAYS) & PANEL_PORT_SELECT_MASK;
1220
1221 if (port_sel == PANEL_PORT_SELECT_LVDS &&
1222 I915_READ(PCH_LVDS) & LVDS_PIPEB_SELECT)
1223 panel_pipe = PIPE_B;
1224 /* XXX: else fix for eDP */
1225 } else if (IS_VALLEYVIEW(dev)) {
1226 /* presumably write lock depends on pipe, not port select */
1227 pp_reg = VLV_PIPE_PP_CONTROL(pipe);
1228 panel_pipe = pipe;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001229 } else {
1230 pp_reg = PP_CONTROL;
Jani Nikulabedd4db2014-08-22 15:04:13 +03001231 if (I915_READ(LVDS) & LVDS_PIPEB_SELECT)
1232 panel_pipe = PIPE_B;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001233 }
1234
1235 val = I915_READ(pp_reg);
1236 if (!(val & PANEL_POWER_ON) ||
Jani Nikulaec49ba22014-08-21 15:06:25 +03001237 ((val & PANEL_UNLOCK_MASK) == PANEL_UNLOCK_REGS))
Jesse Barnesea0760c2011-01-04 15:09:32 -08001238 locked = false;
1239
Rob Clarke2c719b2014-12-15 13:56:32 -05001240 I915_STATE_WARN(panel_pipe == pipe && locked,
Jesse Barnesea0760c2011-01-04 15:09:32 -08001241 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001242 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001243}
1244
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001245static void assert_cursor(struct drm_i915_private *dev_priv,
1246 enum pipe pipe, bool state)
1247{
1248 struct drm_device *dev = dev_priv->dev;
1249 bool cur_state;
1250
Paulo Zanonid9d82082014-02-27 16:30:56 -03001251 if (IS_845G(dev) || IS_I865G(dev))
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001252 cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
Paulo Zanonid9d82082014-02-27 16:30:56 -03001253 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03001254 cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001255
Rob Clarke2c719b2014-12-15 13:56:32 -05001256 I915_STATE_WARN(cur_state != state,
Jani Nikula93ce0ba2013-09-13 11:03:08 +03001257 "cursor on pipe %c assertion failure (expected %s, current %s)\n",
1258 pipe_name(pipe), state_string(state), state_string(cur_state));
1259}
1260#define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
1261#define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
1262
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001263void assert_pipe(struct drm_i915_private *dev_priv,
1264 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001265{
1266 int reg;
1267 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001268 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001269 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1270 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001271
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001272 /* if we need the pipe quirk it must be always on */
1273 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1274 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetter8e636782012-01-22 01:36:48 +01001275 state = true;
1276
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001277 if (!intel_display_power_is_enabled(dev_priv,
Paulo Zanonib97186f2013-05-03 12:15:36 -03001278 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001279 cur_state = false;
1280 } else {
1281 reg = PIPECONF(cpu_transcoder);
1282 val = I915_READ(reg);
1283 cur_state = !!(val & PIPECONF_ENABLE);
1284 }
1285
Rob Clarke2c719b2014-12-15 13:56:32 -05001286 I915_STATE_WARN(cur_state != state,
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001287 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001288 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001289}
1290
Chris Wilson931872f2012-01-16 23:01:13 +00001291static void assert_plane(struct drm_i915_private *dev_priv,
1292 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001293{
1294 int reg;
1295 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001296 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001297
1298 reg = DSPCNTR(plane);
1299 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001300 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001301 I915_STATE_WARN(cur_state != state,
Chris Wilson931872f2012-01-16 23:01:13 +00001302 "plane %c assertion failure (expected %s, current %s)\n",
1303 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001304}
1305
Chris Wilson931872f2012-01-16 23:01:13 +00001306#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1307#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1308
Jesse Barnesb24e7172011-01-04 15:09:30 -08001309static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1310 enum pipe pipe)
1311{
Ville Syrjälä653e1022013-06-04 13:49:05 +03001312 struct drm_device *dev = dev_priv->dev;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001313 int reg, i;
1314 u32 val;
1315 int cur_pipe;
1316
Ville Syrjälä653e1022013-06-04 13:49:05 +03001317 /* Primary planes are fixed to pipes on gen4+ */
1318 if (INTEL_INFO(dev)->gen >= 4) {
Adam Jackson28c057942011-10-07 14:38:42 -04001319 reg = DSPCNTR(pipe);
1320 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001321 I915_STATE_WARN(val & DISPLAY_PLANE_ENABLE,
Adam Jackson28c057942011-10-07 14:38:42 -04001322 "plane %c assertion failure, should be disabled but not\n",
1323 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001324 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001325 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001326
Jesse Barnesb24e7172011-01-04 15:09:30 -08001327 /* Need to check both planes against the pipe */
Damien Lespiau055e3932014-08-18 13:49:10 +01001328 for_each_pipe(dev_priv, i) {
Jesse Barnesb24e7172011-01-04 15:09:30 -08001329 reg = DSPCNTR(i);
1330 val = I915_READ(reg);
1331 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1332 DISPPLANE_SEL_PIPE_SHIFT;
Rob Clarke2c719b2014-12-15 13:56:32 -05001333 I915_STATE_WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001334 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1335 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001336 }
1337}
1338
Jesse Barnes19332d72013-03-28 09:55:38 -07001339static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1340 enum pipe pipe)
1341{
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001342 struct drm_device *dev = dev_priv->dev;
Damien Lespiau1fe47782014-03-03 17:31:47 +00001343 int reg, sprite;
Jesse Barnes19332d72013-03-28 09:55:38 -07001344 u32 val;
1345
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001346 if (INTEL_INFO(dev)->gen >= 9) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001347 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001348 val = I915_READ(PLANE_CTL(pipe, sprite));
Rob Clarke2c719b2014-12-15 13:56:32 -05001349 I915_STATE_WARN(val & PLANE_CTL_ENABLE,
Damien Lespiau7feb8b82014-03-12 21:05:38 +00001350 "plane %d assertion failure, should be off on pipe %c but is still active\n",
1351 sprite, pipe_name(pipe));
1352 }
1353 } else if (IS_VALLEYVIEW(dev)) {
Damien Lespiau3bdcfc02015-02-28 14:54:09 +00001354 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +00001355 reg = SPCNTR(pipe, sprite);
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001356 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001357 I915_STATE_WARN(val & SP_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001358 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +00001359 sprite_name(pipe, sprite), pipe_name(pipe));
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001360 }
1361 } else if (INTEL_INFO(dev)->gen >= 7) {
1362 reg = SPRCTL(pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001363 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001364 I915_STATE_WARN(val & SPRITE_ENABLE,
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001365 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001366 plane_name(pipe), pipe_name(pipe));
1367 } else if (INTEL_INFO(dev)->gen >= 5) {
1368 reg = DVSCNTR(pipe);
1369 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001370 I915_STATE_WARN(val & DVS_ENABLE,
Ville Syrjälä20674ee2013-06-04 13:49:06 +03001371 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1372 plane_name(pipe), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001373 }
1374}
1375
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001376static void assert_vblank_disabled(struct drm_crtc *crtc)
1377{
Rob Clarke2c719b2014-12-15 13:56:32 -05001378 if (I915_STATE_WARN_ON(drm_crtc_vblank_get(crtc) == 0))
Ville Syrjälä08c71e52014-08-06 14:49:45 +03001379 drm_crtc_vblank_put(crtc);
1380}
1381
Paulo Zanoni89eff4b2014-01-08 11:12:28 -02001382static void ibx_assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
Jesse Barnes92f25842011-01-04 15:09:34 -08001383{
1384 u32 val;
1385 bool enabled;
1386
Rob Clarke2c719b2014-12-15 13:56:32 -05001387 I915_STATE_WARN_ON(!(HAS_PCH_IBX(dev_priv->dev) || HAS_PCH_CPT(dev_priv->dev)));
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001388
Jesse Barnes92f25842011-01-04 15:09:34 -08001389 val = I915_READ(PCH_DREF_CONTROL);
1390 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1391 DREF_SUPERSPREAD_SOURCE_MASK));
Rob Clarke2c719b2014-12-15 13:56:32 -05001392 I915_STATE_WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
Jesse Barnes92f25842011-01-04 15:09:34 -08001393}
1394
Daniel Vetterab9412b2013-05-03 11:49:46 +02001395static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1396 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001397{
1398 int reg;
1399 u32 val;
1400 bool enabled;
1401
Daniel Vetterab9412b2013-05-03 11:49:46 +02001402 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001403 val = I915_READ(reg);
1404 enabled = !!(val & TRANS_ENABLE);
Rob Clarke2c719b2014-12-15 13:56:32 -05001405 I915_STATE_WARN(enabled,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001406 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1407 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001408}
1409
Keith Packard4e634382011-08-06 10:39:45 -07001410static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1411 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001412{
1413 if ((val & DP_PORT_EN) == 0)
1414 return false;
1415
1416 if (HAS_PCH_CPT(dev_priv->dev)) {
1417 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1418 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1419 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1420 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001421 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1422 if ((val & DP_PIPE_MASK_CHV) != DP_PIPE_SELECT_CHV(pipe))
1423 return false;
Keith Packardf0575e92011-07-25 22:12:43 -07001424 } else {
1425 if ((val & DP_PIPE_MASK) != (pipe << 30))
1426 return false;
1427 }
1428 return true;
1429}
1430
Keith Packard1519b992011-08-06 10:35:34 -07001431static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1432 enum pipe pipe, u32 val)
1433{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001434 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001435 return false;
1436
1437 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001438 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001439 return false;
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001440 } else if (IS_CHERRYVIEW(dev_priv->dev)) {
1441 if ((val & SDVO_PIPE_SEL_MASK_CHV) != SDVO_PIPE_SEL_CHV(pipe))
1442 return false;
Keith Packard1519b992011-08-06 10:35:34 -07001443 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001444 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001445 return false;
1446 }
1447 return true;
1448}
1449
1450static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1451 enum pipe pipe, u32 val)
1452{
1453 if ((val & LVDS_PORT_EN) == 0)
1454 return false;
1455
1456 if (HAS_PCH_CPT(dev_priv->dev)) {
1457 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1458 return false;
1459 } else {
1460 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1461 return false;
1462 }
1463 return true;
1464}
1465
1466static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1467 enum pipe pipe, u32 val)
1468{
1469 if ((val & ADPA_DAC_ENABLE) == 0)
1470 return false;
1471 if (HAS_PCH_CPT(dev_priv->dev)) {
1472 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1473 return false;
1474 } else {
1475 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1476 return false;
1477 }
1478 return true;
1479}
1480
Jesse Barnes291906f2011-02-02 12:28:03 -08001481static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001482 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001483{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001484 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001485 I915_STATE_WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001486 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001487 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001488
Rob Clarke2c719b2014-12-15 13:56:32 -05001489 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001490 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001491 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001492}
1493
1494static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1495 enum pipe pipe, int reg)
1496{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001497 u32 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001498 I915_STATE_WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001499 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001500 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001501
Rob Clarke2c719b2014-12-15 13:56:32 -05001502 I915_STATE_WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001503 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001504 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001505}
1506
1507static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1508 enum pipe pipe)
1509{
1510 int reg;
1511 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001512
Keith Packardf0575e92011-07-25 22:12:43 -07001513 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1514 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1515 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001516
1517 reg = PCH_ADPA;
1518 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001519 I915_STATE_WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001520 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001521 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001522
1523 reg = PCH_LVDS;
1524 val = I915_READ(reg);
Rob Clarke2c719b2014-12-15 13:56:32 -05001525 I915_STATE_WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001526 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001527 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001528
Paulo Zanonie2debe92013-02-18 19:00:27 -03001529 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1530 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1531 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001532}
1533
Jesse Barnes40e9cf62013-10-03 11:35:46 -07001534static void intel_init_dpio(struct drm_device *dev)
1535{
1536 struct drm_i915_private *dev_priv = dev->dev_private;
1537
1538 if (!IS_VALLEYVIEW(dev))
1539 return;
1540
Chon Ming Leea09cadd2014-04-09 13:28:14 +03001541 /*
1542 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
1543 * CHV x1 PHY (DP/HDMI D)
1544 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
1545 */
1546 if (IS_CHERRYVIEW(dev)) {
1547 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
1548 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
1549 } else {
1550 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
1551 }
Jesse Barnes5382f5f352013-12-16 16:34:24 -08001552}
1553
Ville Syrjäläd288f652014-10-28 13:20:22 +02001554static void vlv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001555 const struct intel_crtc_state *pipe_config)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001556{
Daniel Vetter426115c2013-07-11 22:13:42 +02001557 struct drm_device *dev = crtc->base.dev;
1558 struct drm_i915_private *dev_priv = dev->dev_private;
1559 int reg = DPLL(crtc->pipe);
Ville Syrjäläd288f652014-10-28 13:20:22 +02001560 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001561
Daniel Vetter426115c2013-07-11 22:13:42 +02001562 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001563
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001564 /* No really, not for ILK+ */
Daniel Vetter87442f72013-06-06 00:52:17 +02001565 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
1566
1567 /* PLL is protected by panel, make sure we can write it */
Jani Nikula6a9e7362014-08-22 15:06:35 +03001568 if (IS_MOBILE(dev_priv->dev))
Daniel Vetter426115c2013-07-11 22:13:42 +02001569 assert_panel_unlocked(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001570
Daniel Vetter426115c2013-07-11 22:13:42 +02001571 I915_WRITE(reg, dpll);
1572 POSTING_READ(reg);
1573 udelay(150);
1574
1575 if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
1576 DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
1577
Ville Syrjäläd288f652014-10-28 13:20:22 +02001578 I915_WRITE(DPLL_MD(crtc->pipe), pipe_config->dpll_hw_state.dpll_md);
Daniel Vetter426115c2013-07-11 22:13:42 +02001579 POSTING_READ(DPLL_MD(crtc->pipe));
Daniel Vetter87442f72013-06-06 00:52:17 +02001580
1581 /* We do this three times for luck */
Daniel Vetter426115c2013-07-11 22:13:42 +02001582 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001583 POSTING_READ(reg);
1584 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001585 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001586 POSTING_READ(reg);
1587 udelay(150); /* wait for warmup */
Daniel Vetter426115c2013-07-11 22:13:42 +02001588 I915_WRITE(reg, dpll);
Daniel Vetter87442f72013-06-06 00:52:17 +02001589 POSTING_READ(reg);
1590 udelay(150); /* wait for warmup */
1591}
1592
Ville Syrjäläd288f652014-10-28 13:20:22 +02001593static void chv_enable_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02001594 const struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001595{
1596 struct drm_device *dev = crtc->base.dev;
1597 struct drm_i915_private *dev_priv = dev->dev_private;
1598 int pipe = crtc->pipe;
1599 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001600 u32 tmp;
1601
1602 assert_pipe_disabled(dev_priv, crtc->pipe);
1603
1604 BUG_ON(!IS_CHERRYVIEW(dev_priv->dev));
1605
1606 mutex_lock(&dev_priv->dpio_lock);
1607
1608 /* Enable back the 10bit clock to display controller */
1609 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1610 tmp |= DPIO_DCLKP_EN;
1611 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), tmp);
1612
1613 /*
1614 * Need to wait > 100ns between dclkp clock enable bit and PLL enable.
1615 */
1616 udelay(1);
1617
1618 /* Enable PLL */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001619 I915_WRITE(DPLL(pipe), pipe_config->dpll_hw_state.dpll);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001620
1621 /* Check PLL is locked */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001622 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001623 DRM_ERROR("PLL %d failed to lock\n", pipe);
1624
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001625 /* not sure when this should be written */
Ville Syrjäläd288f652014-10-28 13:20:22 +02001626 I915_WRITE(DPLL_MD(pipe), pipe_config->dpll_hw_state.dpll_md);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001627 POSTING_READ(DPLL_MD(pipe));
1628
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001629 mutex_unlock(&dev_priv->dpio_lock);
1630}
1631
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001632static int intel_num_dvo_pipes(struct drm_device *dev)
1633{
1634 struct intel_crtc *crtc;
1635 int count = 0;
1636
1637 for_each_intel_crtc(dev, crtc)
1638 count += crtc->active &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001639 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO);
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001640
1641 return count;
1642}
1643
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001644static void i9xx_enable_pll(struct intel_crtc *crtc)
Daniel Vetter87442f72013-06-06 00:52:17 +02001645{
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001646 struct drm_device *dev = crtc->base.dev;
1647 struct drm_i915_private *dev_priv = dev->dev_private;
1648 int reg = DPLL(crtc->pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001649 u32 dpll = crtc->config->dpll_hw_state.dpll;
Daniel Vetter87442f72013-06-06 00:52:17 +02001650
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001651 assert_pipe_disabled(dev_priv, crtc->pipe);
Daniel Vetter87442f72013-06-06 00:52:17 +02001652
1653 /* No really, not for ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001654 BUG_ON(INTEL_INFO(dev)->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001655
1656 /* PLL is protected by panel, make sure we can write it */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001657 if (IS_MOBILE(dev) && !IS_I830(dev))
1658 assert_panel_unlocked(dev_priv, crtc->pipe);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001659
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001660 /* Enable DVO 2x clock on both PLLs if necessary */
1661 if (IS_I830(dev) && intel_num_dvo_pipes(dev) > 0) {
1662 /*
1663 * It appears to be important that we don't enable this
1664 * for the current pipe before otherwise configuring the
1665 * PLL. No idea how this should be handled if multiple
1666 * DVO outputs are enabled simultaneosly.
1667 */
1668 dpll |= DPLL_DVO_2X_MODE;
1669 I915_WRITE(DPLL(!crtc->pipe),
1670 I915_READ(DPLL(!crtc->pipe)) | DPLL_DVO_2X_MODE);
1671 }
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001672
1673 /* Wait for the clocks to stabilize. */
1674 POSTING_READ(reg);
1675 udelay(150);
1676
1677 if (INTEL_INFO(dev)->gen >= 4) {
1678 I915_WRITE(DPLL_MD(crtc->pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02001679 crtc->config->dpll_hw_state.dpll_md);
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001680 } else {
1681 /* The pixel multiplier can only be updated once the
1682 * DPLL is enabled and the clocks are stable.
1683 *
1684 * So write it again.
1685 */
1686 I915_WRITE(reg, dpll);
1687 }
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001688
1689 /* We do this three times for luck */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001690 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001691 POSTING_READ(reg);
1692 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001693 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001694 POSTING_READ(reg);
1695 udelay(150); /* wait for warmup */
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02001696 I915_WRITE(reg, dpll);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001697 POSTING_READ(reg);
1698 udelay(150); /* wait for warmup */
1699}
1700
1701/**
Daniel Vetter50b44a42013-06-05 13:34:33 +02001702 * i9xx_disable_pll - disable a PLL
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001703 * @dev_priv: i915 private structure
1704 * @pipe: pipe PLL to disable
1705 *
1706 * Disable the PLL for @pipe, making sure the pipe is off first.
1707 *
1708 * Note! This is for pre-ILK only.
1709 */
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001710static void i9xx_disable_pll(struct intel_crtc *crtc)
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001711{
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001712 struct drm_device *dev = crtc->base.dev;
1713 struct drm_i915_private *dev_priv = dev->dev_private;
1714 enum pipe pipe = crtc->pipe;
1715
1716 /* Disable DVO 2x clock on both PLLs if necessary */
1717 if (IS_I830(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001718 intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO) &&
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03001719 intel_num_dvo_pipes(dev) == 1) {
1720 I915_WRITE(DPLL(PIPE_B),
1721 I915_READ(DPLL(PIPE_B)) & ~DPLL_DVO_2X_MODE);
1722 I915_WRITE(DPLL(PIPE_A),
1723 I915_READ(DPLL(PIPE_A)) & ~DPLL_DVO_2X_MODE);
1724 }
1725
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001726 /* Don't disable pipe or pipe PLLs if needed */
1727 if ((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
1728 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001729 return;
1730
1731 /* Make sure the pipe isn't still relying on us */
1732 assert_pipe_disabled(dev_priv, pipe);
1733
Daniel Vetter50b44a42013-06-05 13:34:33 +02001734 I915_WRITE(DPLL(pipe), 0);
1735 POSTING_READ(DPLL(pipe));
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001736}
1737
Jesse Barnesf6071162013-10-01 10:41:38 -07001738static void vlv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1739{
1740 u32 val = 0;
1741
1742 /* Make sure the pipe isn't still relying on us */
1743 assert_pipe_disabled(dev_priv, pipe);
1744
Imre Deake5cbfbf2014-01-09 17:08:16 +02001745 /*
1746 * Leave integrated clock source and reference clock enabled for pipe B.
1747 * The latter is needed for VGA hotplug / manual detection.
1748 */
Jesse Barnesf6071162013-10-01 10:41:38 -07001749 if (pipe == PIPE_B)
Imre Deake5cbfbf2014-01-09 17:08:16 +02001750 val = DPLL_INTEGRATED_CRI_CLK_VLV | DPLL_REFA_CLK_ENABLE_VLV;
Jesse Barnesf6071162013-10-01 10:41:38 -07001751 I915_WRITE(DPLL(pipe), val);
1752 POSTING_READ(DPLL(pipe));
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001753
1754}
1755
1756static void chv_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1757{
Ville Syrjäläd7520482014-04-09 13:28:59 +03001758 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001759 u32 val;
1760
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001761 /* Make sure the pipe isn't still relying on us */
1762 assert_pipe_disabled(dev_priv, pipe);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001763
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001764 /* Set PLL en = 0 */
Ville Syrjäläd17ec4c2014-06-28 02:03:59 +03001765 val = DPLL_SSC_REF_CLOCK_CHV | DPLL_REFA_CLK_ENABLE_VLV;
Ville Syrjäläa11b0702014-04-09 13:28:57 +03001766 if (pipe != PIPE_A)
1767 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1768 I915_WRITE(DPLL(pipe), val);
1769 POSTING_READ(DPLL(pipe));
Ville Syrjäläd7520482014-04-09 13:28:59 +03001770
1771 mutex_lock(&dev_priv->dpio_lock);
1772
1773 /* Disable 10bit clock to display controller */
1774 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port));
1775 val &= ~DPIO_DCLKP_EN;
1776 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port), val);
1777
Ville Syrjälä61407f62014-05-27 16:32:55 +03001778 /* disable left/right clock distribution */
1779 if (pipe != PIPE_B) {
1780 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
1781 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
1782 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
1783 } else {
1784 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
1785 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
1786 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
1787 }
1788
Ville Syrjäläd7520482014-04-09 13:28:59 +03001789 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesf6071162013-10-01 10:41:38 -07001790}
1791
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001792void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1793 struct intel_digital_port *dport)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001794{
1795 u32 port_mask;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001796 int dpll_reg;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001797
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001798 switch (dport->port) {
1799 case PORT_B:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001800 port_mask = DPLL_PORTB_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001801 dpll_reg = DPLL(0);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001802 break;
1803 case PORT_C:
Jesse Barnes89b667f2013-04-18 14:51:36 -07001804 port_mask = DPLL_PORTC_READY_MASK;
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001805 dpll_reg = DPLL(0);
1806 break;
1807 case PORT_D:
1808 port_mask = DPLL_PORTD_READY_MASK;
1809 dpll_reg = DPIO_PHY_STATUS;
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001810 break;
1811 default:
1812 BUG();
1813 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07001814
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001815 if (wait_for((I915_READ(dpll_reg) & port_mask) == 0, 1000))
Jesse Barnes89b667f2013-04-18 14:51:36 -07001816 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001817 port_name(dport->port), I915_READ(dpll_reg));
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818}
1819
Daniel Vetterb14b1052014-04-24 23:55:13 +02001820static void intel_prepare_shared_dpll(struct intel_crtc *crtc)
1821{
1822 struct drm_device *dev = crtc->base.dev;
1823 struct drm_i915_private *dev_priv = dev->dev_private;
1824 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
1825
Chris Wilsonbe19f0f2014-05-28 16:16:42 +01001826 if (WARN_ON(pll == NULL))
1827 return;
1828
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001829 WARN_ON(!pll->config.crtc_mask);
Daniel Vetterb14b1052014-04-24 23:55:13 +02001830 if (pll->active == 0) {
1831 DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
1832 WARN_ON(pll->on);
1833 assert_shared_dpll_disabled(dev_priv, pll);
1834
1835 pll->mode_set(dev_priv, pll);
1836 }
1837}
1838
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001839/**
Daniel Vetter85b38942014-04-24 23:55:14 +02001840 * intel_enable_shared_dpll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001841 * @dev_priv: i915 private structure
1842 * @pipe: pipe PLL to enable
1843 *
1844 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1845 * drives the transcoder clock.
1846 */
Daniel Vetter85b38942014-04-24 23:55:14 +02001847static void intel_enable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001848{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001849 struct drm_device *dev = crtc->base.dev;
1850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001851 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes92f25842011-01-04 15:09:34 -08001852
Daniel Vetter87a875b2013-06-05 13:34:19 +02001853 if (WARN_ON(pll == NULL))
Chris Wilson48da64a2012-05-13 20:16:12 +01001854 return;
1855
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001856 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001857 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001858
Damien Lespiau74dd6922014-07-29 18:06:17 +01001859 DRM_DEBUG_KMS("enable %s (active %d, on? %d) for crtc %d\n",
Daniel Vetter46edb022013-06-05 13:34:12 +02001860 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001861 crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001862
Daniel Vettercdbd2312013-06-05 13:34:03 +02001863 if (pll->active++) {
1864 WARN_ON(!pll->on);
Daniel Vettere9d69442013-06-05 13:34:15 +02001865 assert_shared_dpll_enabled(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001866 return;
1867 }
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001868 WARN_ON(pll->on);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001869
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001870 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
1871
Daniel Vetter46edb022013-06-05 13:34:12 +02001872 DRM_DEBUG_KMS("enabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001873 pll->enable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001874 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001875}
1876
Damien Lespiauf6daaec2014-08-09 23:00:56 +01001877static void intel_disable_shared_dpll(struct intel_crtc *crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001878{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001879 struct drm_device *dev = crtc->base.dev;
1880 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettere2b78262013-06-07 23:10:03 +02001881 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001882
Jesse Barnes92f25842011-01-04 15:09:34 -08001883 /* PCH only available on ILK+ */
Damien Lespiau3d13ef22014-02-07 19:12:47 +00001884 BUG_ON(INTEL_INFO(dev)->gen < 5);
Daniel Vetter87a875b2013-06-05 13:34:19 +02001885 if (WARN_ON(pll == NULL))
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001886 return;
1887
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02001888 if (WARN_ON(pll->config.crtc_mask == 0))
Chris Wilson48da64a2012-05-13 20:16:12 +01001889 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001890
Daniel Vetter46edb022013-06-05 13:34:12 +02001891 DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
1892 pll->name, pll->active, pll->on,
Daniel Vettere2b78262013-06-07 23:10:03 +02001893 crtc->base.base.id);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001894
Chris Wilson48da64a2012-05-13 20:16:12 +01001895 if (WARN_ON(pll->active == 0)) {
Daniel Vettere9d69442013-06-05 13:34:15 +02001896 assert_shared_dpll_disabled(dev_priv, pll);
Chris Wilson48da64a2012-05-13 20:16:12 +01001897 return;
1898 }
1899
Daniel Vettere9d69442013-06-05 13:34:15 +02001900 assert_shared_dpll_enabled(dev_priv, pll);
Daniel Vetterf4a091c2013-06-10 17:28:22 +02001901 WARN_ON(!pll->on);
Daniel Vettercdbd2312013-06-05 13:34:03 +02001902 if (--pll->active)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001903 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001904
Daniel Vetter46edb022013-06-05 13:34:12 +02001905 DRM_DEBUG_KMS("disabling %s\n", pll->name);
Daniel Vettere7b903d2013-06-05 13:34:14 +02001906 pll->disable(dev_priv, pll);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001907 pll->on = false;
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -03001908
1909 intel_display_power_put(dev_priv, POWER_DOMAIN_PLLS);
Jesse Barnes92f25842011-01-04 15:09:34 -08001910}
1911
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001912static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1913 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001914{
Daniel Vetter23670b322012-11-01 09:15:30 +01001915 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001916 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vettere2b78262013-06-07 23:10:03 +02001917 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter23670b322012-11-01 09:15:30 +01001918 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001919
1920 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001921 BUG_ON(!HAS_PCH_SPLIT(dev));
Jesse Barnes040484a2011-01-03 12:14:26 -08001922
1923 /* Make sure PCH DPLL is enabled */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001924 assert_shared_dpll_enabled(dev_priv,
Daniel Vettere9d69442013-06-05 13:34:15 +02001925 intel_crtc_to_shared_dpll(intel_crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001926
1927 /* FDI must be feeding us bits for PCH ports */
1928 assert_fdi_tx_enabled(dev_priv, pipe);
1929 assert_fdi_rx_enabled(dev_priv, pipe);
1930
Daniel Vetter23670b322012-11-01 09:15:30 +01001931 if (HAS_PCH_CPT(dev)) {
1932 /* Workaround: Set the timing override bit before enabling the
1933 * pch transcoder. */
1934 reg = TRANS_CHICKEN2(pipe);
1935 val = I915_READ(reg);
1936 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1937 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001938 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001939
Daniel Vetterab9412b2013-05-03 11:49:46 +02001940 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001941 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001942 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001943
1944 if (HAS_PCH_IBX(dev_priv->dev)) {
1945 /*
1946 * make the BPC in transcoder be consistent with
1947 * that in pipeconf reg.
1948 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001949 val &= ~PIPECONF_BPC_MASK;
1950 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001951 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001952
1953 val &= ~TRANS_INTERLACE_MASK;
1954 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001955 if (HAS_PCH_IBX(dev_priv->dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03001956 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001957 val |= TRANS_LEGACY_INTERLACED_ILK;
1958 else
1959 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001960 else
1961 val |= TRANS_PROGRESSIVE;
1962
Jesse Barnes040484a2011-01-03 12:14:26 -08001963 I915_WRITE(reg, val | TRANS_ENABLE);
1964 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001965 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001966}
1967
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001968static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001969 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001970{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001971 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001972
1973 /* PCH only available on ILK+ */
Ville Syrjälä55522f32014-09-03 14:09:53 +03001974 BUG_ON(!HAS_PCH_SPLIT(dev_priv->dev));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001975
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001976 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001977 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001978 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001979
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001980 /* Workaround: set timing override bit. */
1981 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001982 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001983 I915_WRITE(_TRANSA_CHICKEN2, val);
1984
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001985 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001986 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001987
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001988 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1989 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001990 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001991 else
1992 val |= TRANS_PROGRESSIVE;
1993
Daniel Vetterab9412b2013-05-03 11:49:46 +02001994 I915_WRITE(LPT_TRANSCONF, val);
1995 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001996 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001997}
1998
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001999static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
2000 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08002001{
Daniel Vetter23670b322012-11-01 09:15:30 +01002002 struct drm_device *dev = dev_priv->dev;
2003 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08002004
2005 /* FDI relies on the transcoder */
2006 assert_fdi_tx_disabled(dev_priv, pipe);
2007 assert_fdi_rx_disabled(dev_priv, pipe);
2008
Jesse Barnes291906f2011-02-02 12:28:03 -08002009 /* Ports must be off as well */
2010 assert_pch_ports_disabled(dev_priv, pipe);
2011
Daniel Vetterab9412b2013-05-03 11:49:46 +02002012 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002013 val = I915_READ(reg);
2014 val &= ~TRANS_ENABLE;
2015 I915_WRITE(reg, val);
2016 /* wait for PCH transcoder off, transcoder state */
2017 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03002018 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01002019
2020 if (!HAS_PCH_IBX(dev)) {
2021 /* Workaround: Clear the timing override chicken bit again. */
2022 reg = TRANS_CHICKEN2(pipe);
2023 val = I915_READ(reg);
2024 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
2025 I915_WRITE(reg, val);
2026 }
Jesse Barnes040484a2011-01-03 12:14:26 -08002027}
2028
Paulo Zanoniab4d9662012-10-31 18:12:55 -02002029static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002030{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002031 u32 val;
2032
Daniel Vetterab9412b2013-05-03 11:49:46 +02002033 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002034 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02002035 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02002036 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02002037 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02002038 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002039
2040 /* Workaround: clear timing override bit. */
2041 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01002042 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02002043 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08002044}
2045
2046/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002047 * intel_enable_pipe - enable a pipe, asserting requirements
Paulo Zanoni03722642014-01-17 13:51:09 -02002048 * @crtc: crtc responsible for the pipe
Jesse Barnesb24e7172011-01-04 15:09:30 -08002049 *
Paulo Zanoni03722642014-01-17 13:51:09 -02002050 * Enable @crtc's pipe, making sure that various hardware specific requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08002051 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002052 */
Paulo Zanonie1fdc472014-01-17 13:51:12 -02002053static void intel_enable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002054{
Paulo Zanoni03722642014-01-17 13:51:09 -02002055 struct drm_device *dev = crtc->base.dev;
2056 struct drm_i915_private *dev_priv = dev->dev_private;
2057 enum pipe pipe = crtc->pipe;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002058 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
2059 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002060 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002061 int reg;
2062 u32 val;
2063
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002064 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002065 assert_cursor_disabled(dev_priv, pipe);
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02002066 assert_sprites_disabled(dev_priv, pipe);
2067
Paulo Zanoni681e5812012-12-06 11:12:38 -02002068 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002069 pch_transcoder = TRANSCODER_A;
2070 else
2071 pch_transcoder = pipe;
2072
Jesse Barnesb24e7172011-01-04 15:09:30 -08002073 /*
2074 * A pipe without a PLL won't actually be able to drive bits from
2075 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
2076 * need the check.
2077 */
2078 if (!HAS_PCH_SPLIT(dev_priv->dev))
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03002079 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
Jani Nikula23538ef2013-08-27 15:12:22 +03002080 assert_dsi_pll_enabled(dev_priv);
2081 else
2082 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08002083 else {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002084 if (crtc->config->has_pch_encoder) {
Jesse Barnes040484a2011-01-03 12:14:26 -08002085 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02002086 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01002087 assert_fdi_tx_pll_enabled(dev_priv,
2088 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08002089 }
2090 /* FIXME: assert CPU port conditions for SNB+ */
2091 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08002092
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002093 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002094 val = I915_READ(reg);
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002095 if (val & PIPECONF_ENABLE) {
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002096 WARN_ON(!((pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
2097 (pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE)));
Chris Wilson00d70b12011-03-17 07:18:29 +00002098 return;
Paulo Zanoni7ad25d42014-01-17 13:51:13 -02002099 }
Chris Wilson00d70b12011-03-17 07:18:29 +00002100
2101 I915_WRITE(reg, val | PIPECONF_ENABLE);
Paulo Zanoni851855d2013-12-19 19:12:29 -02002102 POSTING_READ(reg);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002103}
2104
2105/**
Chris Wilson309cfea2011-01-28 13:54:53 +00002106 * intel_disable_pipe - disable a pipe, asserting requirements
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002107 * @crtc: crtc whose pipes is to be disabled
Jesse Barnesb24e7172011-01-04 15:09:30 -08002108 *
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002109 * Disable the pipe of @crtc, making sure that various hardware
2110 * specific requirements are met, if applicable, e.g. plane
2111 * disabled, panel fitter off, etc.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002112 *
2113 * Will wait until the pipe has shut down before returning.
2114 */
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002115static void intel_disable_pipe(struct intel_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002116{
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002117 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002118 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03002119 enum pipe pipe = crtc->pipe;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002120 int reg;
2121 u32 val;
2122
2123 /*
2124 * Make sure planes won't keep trying to pump pixels to us,
2125 * or we might hang the display.
2126 */
2127 assert_planes_disabled(dev_priv, pipe);
Jani Nikula93ce0ba2013-09-13 11:03:08 +03002128 assert_cursor_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07002129 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002130
Paulo Zanoni702e7a52012-10-23 18:29:59 -02002131 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002132 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00002133 if ((val & PIPECONF_ENABLE) == 0)
2134 return;
2135
Ville Syrjälä67adc642014-08-15 01:21:57 +03002136 /*
2137 * Double wide has implications for planes
2138 * so best keep it disabled when not needed.
2139 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002140 if (crtc->config->double_wide)
Ville Syrjälä67adc642014-08-15 01:21:57 +03002141 val &= ~PIPECONF_DOUBLE_WIDE;
2142
2143 /* Don't disable pipe or pipe PLLs if needed */
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03002144 if (!(pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) &&
2145 !(pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Ville Syrjälä67adc642014-08-15 01:21:57 +03002146 val &= ~PIPECONF_ENABLE;
2147
2148 I915_WRITE(reg, val);
2149 if ((val & PIPECONF_ENABLE) == 0)
2150 intel_wait_for_pipe_off(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002151}
2152
Keith Packardd74362c2011-07-28 14:47:14 -07002153/*
2154 * Plane regs are double buffered, going from enabled->disabled needs a
2155 * trigger in order to latch. The display address reg provides this.
2156 */
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002157void intel_flush_primary_plane(struct drm_i915_private *dev_priv,
2158 enum plane plane)
Keith Packardd74362c2011-07-28 14:47:14 -07002159{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00002160 struct drm_device *dev = dev_priv->dev;
2161 u32 reg = INTEL_INFO(dev)->gen >= 4 ? DSPSURF(plane) : DSPADDR(plane);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03002162
2163 I915_WRITE(reg, I915_READ(reg));
2164 POSTING_READ(reg);
Keith Packardd74362c2011-07-28 14:47:14 -07002165}
2166
Jesse Barnesb24e7172011-01-04 15:09:30 -08002167/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002168 * intel_enable_primary_hw_plane - enable the primary plane on a given pipe
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002169 * @plane: plane to be enabled
2170 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002171 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002172 * Enable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002173 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002174static void intel_enable_primary_hw_plane(struct drm_plane *plane,
2175 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002176{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002177 struct drm_device *dev = plane->dev;
2178 struct drm_i915_private *dev_priv = dev->dev_private;
2179 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002180
2181 /* If the pipe isn't enabled, we can't pump pixels and may hang */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002182 assert_pipe_enabled(dev_priv, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002183
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002184 if (intel_crtc->primary_enabled)
2185 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002186
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002187 intel_crtc->primary_enabled = true;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002188
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002189 dev_priv->display.update_primary_plane(crtc, plane->fb,
2190 crtc->x, crtc->y);
Ville Syrjälä33c3b0d2014-06-24 13:59:28 +03002191
2192 /*
2193 * BDW signals flip done immediately if the plane
2194 * is disabled, even if the plane enable is already
2195 * armed to occur at the next vblank :(
2196 */
2197 if (IS_BROADWELL(dev))
2198 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002199}
2200
Jesse Barnesb24e7172011-01-04 15:09:30 -08002201/**
Matt Roper262ca2b2014-03-18 17:22:55 -07002202 * intel_disable_primary_hw_plane - disable the primary hardware plane
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002203 * @plane: plane to be disabled
2204 * @crtc: crtc for the plane
Jesse Barnesb24e7172011-01-04 15:09:30 -08002205 *
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002206 * Disable @plane on @crtc, making sure that the pipe is running first.
Jesse Barnesb24e7172011-01-04 15:09:30 -08002207 */
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002208static void intel_disable_primary_hw_plane(struct drm_plane *plane,
2209 struct drm_crtc *crtc)
Jesse Barnesb24e7172011-01-04 15:09:30 -08002210{
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002211 struct drm_device *dev = plane->dev;
2212 struct drm_i915_private *dev_priv = dev->dev_private;
2213 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2214
Matt Roper32b7eee2014-12-24 07:59:06 -08002215 if (WARN_ON(!intel_crtc->active))
2216 return;
Jesse Barnesb24e7172011-01-04 15:09:30 -08002217
Ville Syrjälä98ec7732014-04-30 17:43:01 +03002218 if (!intel_crtc->primary_enabled)
2219 return;
Ville Syrjälä0037f712013-10-01 18:02:20 +03002220
Ville Syrjälä4c445e02013-10-09 17:24:58 +03002221 intel_crtc->primary_enabled = false;
Ville Syrjälä939c2fe2013-10-01 18:02:10 +03002222
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002223 dev_priv->display.update_primary_plane(crtc, plane->fb,
2224 crtc->x, crtc->y);
Jesse Barnesb24e7172011-01-04 15:09:30 -08002225}
2226
Chris Wilson693db182013-03-05 14:52:39 +00002227static bool need_vtd_wa(struct drm_device *dev)
2228{
2229#ifdef CONFIG_INTEL_IOMMU
2230 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
2231 return true;
2232#endif
2233 return false;
2234}
2235
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002236static unsigned int
2237intel_tile_height(struct drm_device *dev, uint32_t pixel_format,
2238 uint64_t fb_format_modifier)
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002239{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002240 unsigned int tile_height;
2241 uint32_t pixel_bytes;
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002242
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002243 switch (fb_format_modifier) {
2244 case DRM_FORMAT_MOD_NONE:
2245 tile_height = 1;
2246 break;
2247 case I915_FORMAT_MOD_X_TILED:
2248 tile_height = IS_GEN2(dev) ? 16 : 8;
2249 break;
2250 case I915_FORMAT_MOD_Y_TILED:
2251 tile_height = 32;
2252 break;
2253 case I915_FORMAT_MOD_Yf_TILED:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002254 pixel_bytes = drm_format_plane_cpp(pixel_format, 0);
2255 switch (pixel_bytes) {
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002256 default:
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002257 case 1:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002258 tile_height = 64;
2259 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002260 case 2:
2261 case 4:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002262 tile_height = 32;
2263 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002264 case 8:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002265 tile_height = 16;
2266 break;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002267 case 16:
Damien Lespiaub5d0e9b2015-02-27 11:15:19 +00002268 WARN_ONCE(1,
2269 "128-bit pixels are not supported for display!");
2270 tile_height = 16;
2271 break;
2272 }
2273 break;
2274 default:
2275 MISSING_CASE(fb_format_modifier);
2276 tile_height = 1;
2277 break;
2278 }
Daniel Vetter091df6c2015-02-10 17:16:10 +00002279
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00002280 return tile_height;
2281}
2282
2283unsigned int
2284intel_fb_align_height(struct drm_device *dev, unsigned int height,
2285 uint32_t pixel_format, uint64_t fb_format_modifier)
2286{
2287 return ALIGN(height, intel_tile_height(dev, pixel_format,
2288 fb_format_modifier));
Jesse Barnesa57ce0b2014-02-07 12:10:35 -08002289}
2290
Chris Wilson127bd2a2010-07-23 23:32:05 +01002291int
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002292intel_pin_and_fence_fb_obj(struct drm_plane *plane,
2293 struct drm_framebuffer *fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002294 const struct drm_plane_state *plane_state,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002295 struct intel_engine_cs *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002296{
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002297 struct drm_device *dev = fb->dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00002298 struct drm_i915_private *dev_priv = dev->dev_private;
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +00002299 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002300 u32 alignment;
2301 int ret;
2302
Matt Roperebcdd392014-07-09 16:22:11 -07002303 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
2304
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002305 switch (fb->modifier[0]) {
2306 case DRM_FORMAT_MOD_NONE:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002307 if (INTEL_INFO(dev)->gen >= 9)
2308 alignment = 256 * 1024;
2309 else if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
Chris Wilson534843d2010-07-05 18:01:46 +01002310 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002311 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01002312 alignment = 4 * 1024;
2313 else
2314 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002315 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002316 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau1fada4c2013-07-03 21:06:02 +01002317 if (INTEL_INFO(dev)->gen >= 9)
2318 alignment = 256 * 1024;
2319 else {
2320 /* pin() will align the object as required by fence */
2321 alignment = 0;
2322 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002323 break;
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002324 case I915_FORMAT_MOD_Y_TILED:
Damien Lespiau1327b9a2015-02-27 11:15:20 +00002325 case I915_FORMAT_MOD_Yf_TILED:
2326 if (WARN_ONCE(INTEL_INFO(dev)->gen < 9,
2327 "Y tiling bo slipped through, driver bug!\n"))
2328 return -EINVAL;
2329 alignment = 1 * 1024 * 1024;
2330 break;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002331 default:
Tvrtko Ursulin7b911ad2015-02-10 17:16:15 +00002332 MISSING_CASE(fb->modifier[0]);
2333 return -EINVAL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002334 }
2335
Chris Wilson693db182013-03-05 14:52:39 +00002336 /* Note that the w/a also requires 64 PTE of padding following the
2337 * bo. We currently fill all unused PTE with the shadow page and so
2338 * we should always have valid PTE following the scanout preventing
2339 * the VT-d warning.
2340 */
2341 if (need_vtd_wa(dev) && alignment < 256 * 1024)
2342 alignment = 256 * 1024;
2343
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002344 /*
2345 * Global gtt pte registers are special registers which actually forward
2346 * writes to a chunk of system memory. Which means that there is no risk
2347 * that the register values disappear as soon as we call
2348 * intel_runtime_pm_put(), so it is correct to wrap only the
2349 * pin/unpin/fence and not more.
2350 */
2351 intel_runtime_pm_get(dev_priv);
2352
Chris Wilsonce453d82011-02-21 14:43:56 +00002353 dev_priv->mm.interruptible = false;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002354 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined,
2355 &i915_ggtt_view_normal);
Chris Wilson48b956c2010-09-14 12:50:34 +01002356 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00002357 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002358
2359 /* Install a fence for tiled scan-out. Pre-i965 always needs a
2360 * fence, whereas 965+ only requires a fence if using
2361 * framebuffer compression. For simplicity, we always install
2362 * a fence as the cost is not that onerous.
2363 */
Chris Wilson06d98132012-04-17 15:31:24 +01002364 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002365 if (ret)
2366 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01002367
Chris Wilson9a5a53b2012-03-22 15:10:00 +00002368 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002369
Chris Wilsonce453d82011-02-21 14:43:56 +00002370 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002371 intel_runtime_pm_put(dev_priv);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002372 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01002373
2374err_unpin:
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002375 i915_gem_object_unpin_from_display_plane(obj, &i915_ggtt_view_normal);
Chris Wilsonce453d82011-02-21 14:43:56 +00002376err_interruptible:
2377 dev_priv->mm.interruptible = true;
Paulo Zanonid6dd6842014-08-15 15:59:32 -03002378 intel_runtime_pm_put(dev_priv);
Chris Wilson48b956c2010-09-14 12:50:34 +01002379 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002380}
2381
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002382static void intel_unpin_fb_obj(struct drm_framebuffer *fb,
2383 const struct drm_plane_state *plane_state)
Chris Wilson1690e1e2011-12-14 13:57:08 +01002384{
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00002385 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
2386
Matt Roperebcdd392014-07-09 16:22:11 -07002387 WARN_ON(!mutex_is_locked(&obj->base.dev->struct_mutex));
2388
Chris Wilson1690e1e2011-12-14 13:57:08 +01002389 i915_gem_object_unpin_fence(obj);
Tvrtko Ursuline6617332015-03-23 11:10:33 +00002390 i915_gem_object_unpin_from_display_plane(obj, &i915_ggtt_view_normal);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002391}
2392
Daniel Vetterc2c75132012-07-05 12:17:30 +02002393/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
2394 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00002395unsigned long intel_gen4_compute_page_offset(int *x, int *y,
2396 unsigned int tiling_mode,
2397 unsigned int cpp,
2398 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02002399{
Chris Wilsonbc752862013-02-21 20:04:31 +00002400 if (tiling_mode != I915_TILING_NONE) {
2401 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002402
Chris Wilsonbc752862013-02-21 20:04:31 +00002403 tile_rows = *y / 8;
2404 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002405
Chris Wilsonbc752862013-02-21 20:04:31 +00002406 tiles = *x / (512/cpp);
2407 *x %= 512/cpp;
2408
2409 return tile_rows * pitch * 8 + tiles * 4096;
2410 } else {
2411 unsigned int offset;
2412
2413 offset = *y * pitch + *x * cpp;
2414 *y = 0;
2415 *x = (offset & 4095) / cpp;
2416 return offset & -4096;
2417 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02002418}
2419
Damien Lespiaub35d63f2015-01-20 12:51:50 +00002420static int i9xx_format_to_fourcc(int format)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002421{
2422 switch (format) {
2423 case DISPPLANE_8BPP:
2424 return DRM_FORMAT_C8;
2425 case DISPPLANE_BGRX555:
2426 return DRM_FORMAT_XRGB1555;
2427 case DISPPLANE_BGRX565:
2428 return DRM_FORMAT_RGB565;
2429 default:
2430 case DISPPLANE_BGRX888:
2431 return DRM_FORMAT_XRGB8888;
2432 case DISPPLANE_RGBX888:
2433 return DRM_FORMAT_XBGR8888;
2434 case DISPPLANE_BGRX101010:
2435 return DRM_FORMAT_XRGB2101010;
2436 case DISPPLANE_RGBX101010:
2437 return DRM_FORMAT_XBGR2101010;
2438 }
2439}
2440
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00002441static int skl_format_to_fourcc(int format, bool rgb_order, bool alpha)
2442{
2443 switch (format) {
2444 case PLANE_CTL_FORMAT_RGB_565:
2445 return DRM_FORMAT_RGB565;
2446 default:
2447 case PLANE_CTL_FORMAT_XRGB_8888:
2448 if (rgb_order) {
2449 if (alpha)
2450 return DRM_FORMAT_ABGR8888;
2451 else
2452 return DRM_FORMAT_XBGR8888;
2453 } else {
2454 if (alpha)
2455 return DRM_FORMAT_ARGB8888;
2456 else
2457 return DRM_FORMAT_XRGB8888;
2458 }
2459 case PLANE_CTL_FORMAT_XRGB_2101010:
2460 if (rgb_order)
2461 return DRM_FORMAT_XBGR2101010;
2462 else
2463 return DRM_FORMAT_XRGB2101010;
2464 }
2465}
2466
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002467static bool
2468intel_alloc_plane_obj(struct intel_crtc *crtc,
2469 struct intel_initial_plane_config *plane_config)
Jesse Barnes46f297f2014-03-07 08:57:48 -08002470{
2471 struct drm_device *dev = crtc->base.dev;
2472 struct drm_i915_gem_object *obj = NULL;
2473 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Damien Lespiau2d140302015-02-05 17:22:18 +00002474 struct drm_framebuffer *fb = &plane_config->fb->base;
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002475 u32 base_aligned = round_down(plane_config->base, PAGE_SIZE);
2476 u32 size_aligned = round_up(plane_config->base + plane_config->size,
2477 PAGE_SIZE);
2478
2479 size_aligned -= base_aligned;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002480
Chris Wilsonff2652e2014-03-10 08:07:02 +00002481 if (plane_config->size == 0)
2482 return false;
2483
Daniel Vetterf37b5c22015-02-10 23:12:27 +01002484 obj = i915_gem_object_create_stolen_for_preallocated(dev,
2485 base_aligned,
2486 base_aligned,
2487 size_aligned);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002488 if (!obj)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002489 return false;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002490
Damien Lespiau49af4492015-01-20 12:51:44 +00002491 obj->tiling_mode = plane_config->tiling;
2492 if (obj->tiling_mode == I915_TILING_X)
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002493 obj->stride = fb->pitches[0];
Jesse Barnes46f297f2014-03-07 08:57:48 -08002494
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002495 mode_cmd.pixel_format = fb->pixel_format;
2496 mode_cmd.width = fb->width;
2497 mode_cmd.height = fb->height;
2498 mode_cmd.pitches[0] = fb->pitches[0];
Daniel Vetter18c52472015-02-10 17:16:09 +00002499 mode_cmd.modifier[0] = fb->modifier[0];
2500 mode_cmd.flags = DRM_MODE_FB_MODIFIERS;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002501
2502 mutex_lock(&dev->struct_mutex);
2503
Damien Lespiau6bf129d2015-02-05 17:22:16 +00002504 if (intel_framebuffer_init(dev, to_intel_framebuffer(fb),
Jesse Barnes484b41d2014-03-07 08:57:55 -08002505 &mode_cmd, obj)) {
Jesse Barnes46f297f2014-03-07 08:57:48 -08002506 DRM_DEBUG_KMS("intel fb init failed\n");
2507 goto out_unref_obj;
2508 }
2509
Daniel Vettera071fa02014-06-18 23:28:09 +02002510 obj->frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(crtc->pipe);
Jesse Barnes46f297f2014-03-07 08:57:48 -08002511 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002512
2513 DRM_DEBUG_KMS("plane fb obj %p\n", obj);
2514 return true;
Jesse Barnes46f297f2014-03-07 08:57:48 -08002515
2516out_unref_obj:
2517 drm_gem_object_unreference(&obj->base);
2518 mutex_unlock(&dev->struct_mutex);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002519 return false;
2520}
2521
Matt Roperafd65eb2015-02-03 13:10:04 -08002522/* Update plane->state->fb to match plane->fb after driver-internal updates */
2523static void
2524update_state_fb(struct drm_plane *plane)
2525{
2526 if (plane->fb == plane->state->fb)
2527 return;
2528
2529 if (plane->state->fb)
2530 drm_framebuffer_unreference(plane->state->fb);
2531 plane->state->fb = plane->fb;
2532 if (plane->state->fb)
2533 drm_framebuffer_reference(plane->state->fb);
2534}
2535
Damien Lespiau5724dbd2015-01-20 12:51:52 +00002536static void
2537intel_find_plane_obj(struct intel_crtc *intel_crtc,
2538 struct intel_initial_plane_config *plane_config)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002539{
2540 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002541 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002542 struct drm_crtc *c;
2543 struct intel_crtc *i;
Matt Roper2ff8fde2014-07-08 07:50:07 -07002544 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -08002545
Damien Lespiau2d140302015-02-05 17:22:18 +00002546 if (!plane_config->fb)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002547 return;
2548
Damien Lespiauf55548b2015-02-05 18:30:20 +00002549 if (intel_alloc_plane_obj(intel_crtc, plane_config)) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002550 struct drm_plane *primary = intel_crtc->base.primary;
2551
2552 primary->fb = &plane_config->fb->base;
2553 primary->state->crtc = &intel_crtc->base;
2554 update_state_fb(primary);
2555
Jesse Barnes484b41d2014-03-07 08:57:55 -08002556 return;
Damien Lespiauf55548b2015-02-05 18:30:20 +00002557 }
Jesse Barnes484b41d2014-03-07 08:57:55 -08002558
Damien Lespiau2d140302015-02-05 17:22:18 +00002559 kfree(plane_config->fb);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002560
2561 /*
2562 * Failed to alloc the obj, check to see if we should share
2563 * an fb with another CRTC instead
2564 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002565 for_each_crtc(dev, c) {
Jesse Barnes484b41d2014-03-07 08:57:55 -08002566 i = to_intel_crtc(c);
2567
2568 if (c == &intel_crtc->base)
2569 continue;
2570
Matt Roper2ff8fde2014-07-08 07:50:07 -07002571 if (!i->active)
Jesse Barnes484b41d2014-03-07 08:57:55 -08002572 continue;
2573
Matt Roper2ff8fde2014-07-08 07:50:07 -07002574 obj = intel_fb_obj(c->primary->fb);
2575 if (obj == NULL)
2576 continue;
2577
2578 if (i915_gem_obj_ggtt_offset(obj) == plane_config->base) {
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002579 struct drm_plane *primary = intel_crtc->base.primary;
2580
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002581 if (obj->tiling_mode != I915_TILING_NONE)
2582 dev_priv->preserve_bios_swizzle = true;
2583
Dave Airlie66e514c2014-04-03 07:51:54 +10002584 drm_framebuffer_reference(c->primary->fb);
Damien Lespiaufb9981a2015-02-05 19:24:25 +00002585 primary->fb = c->primary->fb;
2586 primary->state->crtc = &intel_crtc->base;
Damien Lespiau5ba76c42015-02-05 17:22:15 +00002587 update_state_fb(intel_crtc->base.primary);
Matt Roper2ff8fde2014-07-08 07:50:07 -07002588 obj->frontbuffer_bits |= INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
Jesse Barnes484b41d2014-03-07 08:57:55 -08002589 break;
2590 }
2591 }
Jesse Barnes46f297f2014-03-07 08:57:48 -08002592}
2593
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002594static void i9xx_update_primary_plane(struct drm_crtc *crtc,
2595 struct drm_framebuffer *fb,
2596 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07002597{
2598 struct drm_device *dev = crtc->dev;
2599 struct drm_i915_private *dev_priv = dev->dev_private;
2600 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002601 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07002602 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002603 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07002604 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002605 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302606 int pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002607
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002608 if (!intel_crtc->primary_enabled) {
2609 I915_WRITE(reg, 0);
2610 if (INTEL_INFO(dev)->gen >= 4)
2611 I915_WRITE(DSPSURF(plane), 0);
2612 else
2613 I915_WRITE(DSPADDR(plane), 0);
2614 POSTING_READ(reg);
2615 return;
2616 }
2617
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002618 obj = intel_fb_obj(fb);
2619 if (WARN_ON(obj == NULL))
2620 return;
2621
2622 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2623
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002624 dspcntr = DISPPLANE_GAMMA_ENABLE;
2625
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002626 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002627
2628 if (INTEL_INFO(dev)->gen < 4) {
2629 if (intel_crtc->pipe == PIPE_B)
2630 dspcntr |= DISPPLANE_SEL_PIPE_B;
2631
2632 /* pipesrc and dspsize control the size that is scaled from,
2633 * which should always be the user's requested size.
2634 */
2635 I915_WRITE(DSPSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002636 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2637 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002638 I915_WRITE(DSPPOS(plane), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002639 } else if (IS_CHERRYVIEW(dev) && plane == PLANE_B) {
2640 I915_WRITE(PRIMSIZE(plane),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002641 ((intel_crtc->config->pipe_src_h - 1) << 16) |
2642 (intel_crtc->config->pipe_src_w - 1));
Ville Syrjäläc14b0482014-10-16 20:52:34 +03002643 I915_WRITE(PRIMPOS(plane), 0);
2644 I915_WRITE(PRIMCNSTALPHA(plane), 0);
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002645 }
2646
Ville Syrjälä57779d02012-10-31 17:50:14 +02002647 switch (fb->pixel_format) {
2648 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07002649 dspcntr |= DISPPLANE_8BPP;
2650 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002651 case DRM_FORMAT_XRGB1555:
2652 case DRM_FORMAT_ARGB1555:
2653 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07002654 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002655 case DRM_FORMAT_RGB565:
2656 dspcntr |= DISPPLANE_BGRX565;
2657 break;
2658 case DRM_FORMAT_XRGB8888:
2659 case DRM_FORMAT_ARGB8888:
2660 dspcntr |= DISPPLANE_BGRX888;
2661 break;
2662 case DRM_FORMAT_XBGR8888:
2663 case DRM_FORMAT_ABGR8888:
2664 dspcntr |= DISPPLANE_RGBX888;
2665 break;
2666 case DRM_FORMAT_XRGB2101010:
2667 case DRM_FORMAT_ARGB2101010:
2668 dspcntr |= DISPPLANE_BGRX101010;
2669 break;
2670 case DRM_FORMAT_XBGR2101010:
2671 case DRM_FORMAT_ABGR2101010:
2672 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07002673 break;
2674 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002675 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07002676 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02002677
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002678 if (INTEL_INFO(dev)->gen >= 4 &&
2679 obj->tiling_mode != I915_TILING_NONE)
2680 dspcntr |= DISPPLANE_TILED;
Jesse Barnes81255562010-08-02 12:07:50 -07002681
Ville Syrjäläde1aa622013-06-07 10:47:01 +03002682 if (IS_G4X(dev))
2683 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2684
Ville Syrjäläb98971272014-08-27 16:51:22 +03002685 linear_offset = y * fb->pitches[0] + x * pixel_size;
Jesse Barnes81255562010-08-02 12:07:50 -07002686
Daniel Vetterc2c75132012-07-05 12:17:30 +02002687 if (INTEL_INFO(dev)->gen >= 4) {
2688 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002689 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002690 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002691 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002692 linear_offset -= intel_crtc->dspaddr_offset;
2693 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02002694 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002695 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02002696
Matt Roper8e7d6882015-01-21 16:35:41 -08002697 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302698 dspcntr |= DISPPLANE_ROTATE_180;
2699
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002700 x += (intel_crtc->config->pipe_src_w - 1);
2701 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302702
2703 /* Finding the last pixel of the last line of the display
2704 data and adding to linear_offset*/
2705 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002706 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2707 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302708 }
2709
2710 I915_WRITE(reg, dspcntr);
2711
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002712 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002713 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002714 I915_WRITE(DSPSURF(plane),
2715 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002716 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02002717 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002718 } else
Ben Widawskyf343c5f2013-07-05 14:41:04 -07002719 I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01002720 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002721}
2722
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002723static void ironlake_update_primary_plane(struct drm_crtc *crtc,
2724 struct drm_framebuffer *fb,
2725 int x, int y)
Jesse Barnes17638cd2011-06-24 12:19:23 -07002726{
2727 struct drm_device *dev = crtc->dev;
2728 struct drm_i915_private *dev_priv = dev->dev_private;
2729 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002730 struct drm_i915_gem_object *obj;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002731 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02002732 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002733 u32 dspcntr;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002734 u32 reg = DSPCNTR(plane);
Sonika Jindal48404c12014-08-22 14:06:04 +05302735 int pixel_size;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002736
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002737 if (!intel_crtc->primary_enabled) {
2738 I915_WRITE(reg, 0);
2739 I915_WRITE(DSPSURF(plane), 0);
2740 POSTING_READ(reg);
2741 return;
2742 }
2743
Ville Syrjäläc9ba6fa2014-08-27 17:48:41 +03002744 obj = intel_fb_obj(fb);
2745 if (WARN_ON(obj == NULL))
2746 return;
2747
2748 pixel_size = drm_format_plane_cpp(fb->pixel_format, 0);
2749
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002750 dspcntr = DISPPLANE_GAMMA_ENABLE;
2751
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03002752 dspcntr |= DISPLAY_PLANE_ENABLE;
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002753
2754 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
2755 dspcntr |= DISPPLANE_PIPE_CSC_ENABLE;
2756
Ville Syrjälä57779d02012-10-31 17:50:14 +02002757 switch (fb->pixel_format) {
2758 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002759 dspcntr |= DISPPLANE_8BPP;
2760 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002761 case DRM_FORMAT_RGB565:
2762 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002763 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002764 case DRM_FORMAT_XRGB8888:
2765 case DRM_FORMAT_ARGB8888:
2766 dspcntr |= DISPPLANE_BGRX888;
2767 break;
2768 case DRM_FORMAT_XBGR8888:
2769 case DRM_FORMAT_ABGR8888:
2770 dspcntr |= DISPPLANE_RGBX888;
2771 break;
2772 case DRM_FORMAT_XRGB2101010:
2773 case DRM_FORMAT_ARGB2101010:
2774 dspcntr |= DISPPLANE_BGRX101010;
2775 break;
2776 case DRM_FORMAT_XBGR2101010:
2777 case DRM_FORMAT_ABGR2101010:
2778 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002779 break;
2780 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002781 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002782 }
2783
2784 if (obj->tiling_mode != I915_TILING_NONE)
2785 dspcntr |= DISPPLANE_TILED;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002786
Ville Syrjäläf45651b2014-08-08 21:51:10 +03002787 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev))
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03002788 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002789
Ville Syrjäläb98971272014-08-27 16:51:22 +03002790 linear_offset = y * fb->pitches[0] + x * pixel_size;
Daniel Vetterc2c75132012-07-05 12:17:30 +02002791 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002792 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
Ville Syrjäläb98971272014-08-27 16:51:22 +03002793 pixel_size,
Chris Wilsonbc752862013-02-21 20:04:31 +00002794 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002795 linear_offset -= intel_crtc->dspaddr_offset;
Matt Roper8e7d6882015-01-21 16:35:41 -08002796 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180)) {
Sonika Jindal48404c12014-08-22 14:06:04 +05302797 dspcntr |= DISPPLANE_ROTATE_180;
2798
2799 if (!IS_HASWELL(dev) && !IS_BROADWELL(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002800 x += (intel_crtc->config->pipe_src_w - 1);
2801 y += (intel_crtc->config->pipe_src_h - 1);
Sonika Jindal48404c12014-08-22 14:06:04 +05302802
2803 /* Finding the last pixel of the last line of the display
2804 data and adding to linear_offset*/
2805 linear_offset +=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002806 (intel_crtc->config->pipe_src_h - 1) * fb->pitches[0] +
2807 (intel_crtc->config->pipe_src_w - 1) * pixel_size;
Sonika Jindal48404c12014-08-22 14:06:04 +05302808 }
2809 }
2810
2811 I915_WRITE(reg, dspcntr);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002812
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002813 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetter85ba7b72014-01-24 10:31:44 +01002814 I915_WRITE(DSPSURF(plane),
2815 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
Paulo Zanonib3dc6852013-11-02 21:07:33 -07002816 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002817 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2818 } else {
2819 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2820 I915_WRITE(DSPLINOFF(plane), linear_offset);
2821 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002822 POSTING_READ(reg);
Jesse Barnes17638cd2011-06-24 12:19:23 -07002823}
2824
Damien Lespiaub3218032015-02-27 11:15:18 +00002825u32 intel_fb_stride_alignment(struct drm_device *dev, uint64_t fb_modifier,
2826 uint32_t pixel_format)
2827{
2828 u32 bits_per_pixel = drm_format_plane_cpp(pixel_format, 0) * 8;
2829
2830 /*
2831 * The stride is either expressed as a multiple of 64 bytes
2832 * chunks for linear buffers or in number of tiles for tiled
2833 * buffers.
2834 */
2835 switch (fb_modifier) {
2836 case DRM_FORMAT_MOD_NONE:
2837 return 64;
2838 case I915_FORMAT_MOD_X_TILED:
2839 if (INTEL_INFO(dev)->gen == 2)
2840 return 128;
2841 return 512;
2842 case I915_FORMAT_MOD_Y_TILED:
2843 /* No need to check for old gens and Y tiling since this is
2844 * about the display engine and those will be blocked before
2845 * we get here.
2846 */
2847 return 128;
2848 case I915_FORMAT_MOD_Yf_TILED:
2849 if (bits_per_pixel == 8)
2850 return 64;
2851 else
2852 return 128;
2853 default:
2854 MISSING_CASE(fb_modifier);
2855 return 64;
2856 }
2857}
2858
Damien Lespiau70d21f02013-07-03 21:06:04 +01002859static void skylake_update_primary_plane(struct drm_crtc *crtc,
2860 struct drm_framebuffer *fb,
2861 int x, int y)
2862{
2863 struct drm_device *dev = crtc->dev;
2864 struct drm_i915_private *dev_priv = dev->dev_private;
2865 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002866 struct drm_i915_gem_object *obj;
2867 int pipe = intel_crtc->pipe;
Damien Lespiaub3218032015-02-27 11:15:18 +00002868 u32 plane_ctl, stride_div;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002869
2870 if (!intel_crtc->primary_enabled) {
2871 I915_WRITE(PLANE_CTL(pipe, 0), 0);
2872 I915_WRITE(PLANE_SURF(pipe, 0), 0);
2873 POSTING_READ(PLANE_CTL(pipe, 0));
2874 return;
2875 }
2876
2877 plane_ctl = PLANE_CTL_ENABLE |
2878 PLANE_CTL_PIPE_GAMMA_ENABLE |
2879 PLANE_CTL_PIPE_CSC_ENABLE;
2880
2881 switch (fb->pixel_format) {
2882 case DRM_FORMAT_RGB565:
2883 plane_ctl |= PLANE_CTL_FORMAT_RGB_565;
2884 break;
2885 case DRM_FORMAT_XRGB8888:
2886 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2887 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002888 case DRM_FORMAT_ARGB8888:
2889 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2890 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2891 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002892 case DRM_FORMAT_XBGR8888:
2893 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2894 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2895 break;
Jani Nikulaf75fb422015-02-10 13:15:49 +02002896 case DRM_FORMAT_ABGR8888:
2897 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2898 plane_ctl |= PLANE_CTL_FORMAT_XRGB_8888;
2899 plane_ctl |= PLANE_CTL_ALPHA_SW_PREMULTIPLY;
2900 break;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002901 case DRM_FORMAT_XRGB2101010:
2902 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2903 break;
2904 case DRM_FORMAT_XBGR2101010:
2905 plane_ctl |= PLANE_CTL_ORDER_RGBX;
2906 plane_ctl |= PLANE_CTL_FORMAT_XRGB_2101010;
2907 break;
2908 default:
2909 BUG();
2910 }
2911
Daniel Vetter30af77c2015-02-10 17:16:11 +00002912 switch (fb->modifier[0]) {
2913 case DRM_FORMAT_MOD_NONE:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002914 break;
Daniel Vetter30af77c2015-02-10 17:16:11 +00002915 case I915_FORMAT_MOD_X_TILED:
Damien Lespiau70d21f02013-07-03 21:06:04 +01002916 plane_ctl |= PLANE_CTL_TILED_X;
Damien Lespiaub3218032015-02-27 11:15:18 +00002917 break;
2918 case I915_FORMAT_MOD_Y_TILED:
2919 plane_ctl |= PLANE_CTL_TILED_Y;
2920 break;
2921 case I915_FORMAT_MOD_Yf_TILED:
2922 plane_ctl |= PLANE_CTL_TILED_YF;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002923 break;
2924 default:
Damien Lespiaub3218032015-02-27 11:15:18 +00002925 MISSING_CASE(fb->modifier[0]);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002926 }
2927
2928 plane_ctl |= PLANE_CTL_PLANE_GAMMA_DISABLE;
Matt Roper8e7d6882015-01-21 16:35:41 -08002929 if (crtc->primary->state->rotation == BIT(DRM_ROTATE_180))
Sonika Jindal1447dde2014-10-04 10:53:31 +01002930 plane_ctl |= PLANE_CTL_ROTATE_180;
Damien Lespiau70d21f02013-07-03 21:06:04 +01002931
Damien Lespiaub3218032015-02-27 11:15:18 +00002932 obj = intel_fb_obj(fb);
2933 stride_div = intel_fb_stride_alignment(dev, fb->modifier[0],
2934 fb->pixel_format);
2935
Damien Lespiau70d21f02013-07-03 21:06:04 +01002936 I915_WRITE(PLANE_CTL(pipe, 0), plane_ctl);
2937
Damien Lespiau70d21f02013-07-03 21:06:04 +01002938 I915_WRITE(PLANE_POS(pipe, 0), 0);
2939 I915_WRITE(PLANE_OFFSET(pipe, 0), (y << 16) | x);
2940 I915_WRITE(PLANE_SIZE(pipe, 0),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02002941 (intel_crtc->config->pipe_src_h - 1) << 16 |
2942 (intel_crtc->config->pipe_src_w - 1));
Damien Lespiaub3218032015-02-27 11:15:18 +00002943 I915_WRITE(PLANE_STRIDE(pipe, 0), fb->pitches[0] / stride_div);
Damien Lespiau70d21f02013-07-03 21:06:04 +01002944 I915_WRITE(PLANE_SURF(pipe, 0), i915_gem_obj_ggtt_offset(obj));
2945
2946 POSTING_READ(PLANE_SURF(pipe, 0));
2947}
2948
Jesse Barnes17638cd2011-06-24 12:19:23 -07002949/* Assume fb object is pinned & idle & fenced and just update base pointers */
2950static int
2951intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2952 int x, int y, enum mode_set_atomic state)
2953{
2954 struct drm_device *dev = crtc->dev;
2955 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002956
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002957 if (dev_priv->display.disable_fbc)
2958 dev_priv->display.disable_fbc(dev);
Jesse Barnes81255562010-08-02 12:07:50 -07002959
Daniel Vetter29b9bde2014-04-24 23:55:01 +02002960 dev_priv->display.update_primary_plane(crtc, fb, x, y);
2961
2962 return 0;
Jesse Barnes81255562010-08-02 12:07:50 -07002963}
2964
Ville Syrjälä75147472014-11-24 18:28:11 +02002965static void intel_complete_page_flips(struct drm_device *dev)
Ville Syrjälä96a02912013-02-18 19:08:49 +02002966{
Ville Syrjälä96a02912013-02-18 19:08:49 +02002967 struct drm_crtc *crtc;
2968
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002969 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002970 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2971 enum plane plane = intel_crtc->plane;
2972
2973 intel_prepare_page_flip(dev, plane);
2974 intel_finish_page_flip_plane(dev, plane);
2975 }
Ville Syrjälä75147472014-11-24 18:28:11 +02002976}
2977
2978static void intel_update_primary_planes(struct drm_device *dev)
2979{
2980 struct drm_i915_private *dev_priv = dev->dev_private;
2981 struct drm_crtc *crtc;
Ville Syrjälä96a02912013-02-18 19:08:49 +02002982
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01002983 for_each_crtc(dev, crtc) {
Ville Syrjälä96a02912013-02-18 19:08:49 +02002984 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2985
Rob Clark51fd3712013-11-19 12:10:12 -05002986 drm_modeset_lock(&crtc->mutex, NULL);
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002987 /*
2988 * FIXME: Once we have proper support for primary planes (and
2989 * disabling them without disabling the entire crtc) allow again
Dave Airlie66e514c2014-04-03 07:51:54 +10002990 * a NULL crtc->primary->fb.
Chris Wilson947fdaadf2013-11-27 12:01:32 +00002991 */
Matt Roperf4510a22014-04-01 15:22:40 -07002992 if (intel_crtc->active && crtc->primary->fb)
Matt Roper262ca2b2014-03-18 17:22:55 -07002993 dev_priv->display.update_primary_plane(crtc,
Dave Airlie66e514c2014-04-03 07:51:54 +10002994 crtc->primary->fb,
Matt Roper262ca2b2014-03-18 17:22:55 -07002995 crtc->x,
2996 crtc->y);
Rob Clark51fd3712013-11-19 12:10:12 -05002997 drm_modeset_unlock(&crtc->mutex);
Ville Syrjälä96a02912013-02-18 19:08:49 +02002998 }
2999}
3000
Ville Syrjälä75147472014-11-24 18:28:11 +02003001void intel_prepare_reset(struct drm_device *dev)
3002{
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003003 struct drm_i915_private *dev_priv = to_i915(dev);
3004 struct intel_crtc *crtc;
3005
Ville Syrjälä75147472014-11-24 18:28:11 +02003006 /* no reset support for gen2 */
3007 if (IS_GEN2(dev))
3008 return;
3009
3010 /* reset doesn't touch the display */
3011 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
3012 return;
3013
3014 drm_modeset_lock_all(dev);
Ville Syrjäläf98ce922014-11-21 21:54:30 +02003015
3016 /*
3017 * Disabling the crtcs gracefully seems nicer. Also the
3018 * g33 docs say we should at least disable all the planes.
3019 */
3020 for_each_intel_crtc(dev, crtc) {
3021 if (crtc->active)
3022 dev_priv->display.crtc_disable(&crtc->base);
3023 }
Ville Syrjälä75147472014-11-24 18:28:11 +02003024}
3025
3026void intel_finish_reset(struct drm_device *dev)
3027{
3028 struct drm_i915_private *dev_priv = to_i915(dev);
3029
3030 /*
3031 * Flips in the rings will be nuked by the reset,
3032 * so complete all pending flips so that user space
3033 * will get its events and not get stuck.
3034 */
3035 intel_complete_page_flips(dev);
3036
3037 /* no reset support for gen2 */
3038 if (IS_GEN2(dev))
3039 return;
3040
3041 /* reset doesn't touch the display */
3042 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev)) {
3043 /*
3044 * Flips in the rings have been nuked by the reset,
3045 * so update the base address of all primary
3046 * planes to the the last fb to make sure we're
3047 * showing the correct fb after a reset.
3048 */
3049 intel_update_primary_planes(dev);
3050 return;
3051 }
3052
3053 /*
3054 * The display has been reset as well,
3055 * so need a full re-initialization.
3056 */
3057 intel_runtime_pm_disable_interrupts(dev_priv);
3058 intel_runtime_pm_enable_interrupts(dev_priv);
3059
3060 intel_modeset_init_hw(dev);
3061
3062 spin_lock_irq(&dev_priv->irq_lock);
3063 if (dev_priv->display.hpd_irq_setup)
3064 dev_priv->display.hpd_irq_setup(dev);
3065 spin_unlock_irq(&dev_priv->irq_lock);
3066
3067 intel_modeset_setup_hw_state(dev, true);
3068
3069 intel_hpd_init(dev_priv);
3070
3071 drm_modeset_unlock_all(dev);
3072}
3073
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003074static int
Chris Wilson14667a42012-04-03 17:58:35 +01003075intel_finish_fb(struct drm_framebuffer *old_fb)
3076{
Matt Roper2ff8fde2014-07-08 07:50:07 -07003077 struct drm_i915_gem_object *obj = intel_fb_obj(old_fb);
Chris Wilson14667a42012-04-03 17:58:35 +01003078 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
3079 bool was_interruptible = dev_priv->mm.interruptible;
3080 int ret;
3081
Chris Wilson14667a42012-04-03 17:58:35 +01003082 /* Big Hammer, we also need to ensure that any pending
3083 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
3084 * current scanout is retired before unpinning the old
3085 * framebuffer.
3086 *
3087 * This should only fail upon a hung GPU, in which case we
3088 * can safely continue.
3089 */
3090 dev_priv->mm.interruptible = false;
3091 ret = i915_gem_object_finish_gpu(obj);
3092 dev_priv->mm.interruptible = was_interruptible;
3093
3094 return ret;
3095}
3096
Chris Wilson7d5e3792014-03-04 13:15:08 +00003097static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
3098{
3099 struct drm_device *dev = crtc->dev;
3100 struct drm_i915_private *dev_priv = dev->dev_private;
3101 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003102 bool pending;
3103
3104 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
3105 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
3106 return false;
3107
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003108 spin_lock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003109 pending = to_intel_crtc(crtc)->unpin_work != NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003110 spin_unlock_irq(&dev->event_lock);
Chris Wilson7d5e3792014-03-04 13:15:08 +00003111
3112 return pending;
3113}
3114
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003115static void intel_update_pipe_size(struct intel_crtc *crtc)
3116{
3117 struct drm_device *dev = crtc->base.dev;
3118 struct drm_i915_private *dev_priv = dev->dev_private;
3119 const struct drm_display_mode *adjusted_mode;
3120
3121 if (!i915.fastboot)
3122 return;
3123
3124 /*
3125 * Update pipe size and adjust fitter if needed: the reason for this is
3126 * that in compute_mode_changes we check the native mode (not the pfit
3127 * mode) to see if we can flip rather than do a full mode set. In the
3128 * fastboot case, we'll flip, but if we don't update the pipesrc and
3129 * pfit state, we'll end up with a big fb scanned out into the wrong
3130 * sized surface.
3131 *
3132 * To fix this properly, we need to hoist the checks up into
3133 * compute_mode_changes (or above), check the actual pfit state and
3134 * whether the platform allows pfit disable with pipe active, and only
3135 * then update the pipesrc and pfit state, even on the flip path.
3136 */
3137
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003138 adjusted_mode = &crtc->config->base.adjusted_mode;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003139
3140 I915_WRITE(PIPESRC(crtc->pipe),
3141 ((adjusted_mode->crtc_hdisplay - 1) << 16) |
3142 (adjusted_mode->crtc_vdisplay - 1));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003143 if (!crtc->config->pch_pfit.enabled &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03003144 (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
3145 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003146 I915_WRITE(PF_CTL(crtc->pipe), 0);
3147 I915_WRITE(PF_WIN_POS(crtc->pipe), 0);
3148 I915_WRITE(PF_WIN_SZ(crtc->pipe), 0);
3149 }
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003150 crtc->config->pipe_src_w = adjusted_mode->crtc_hdisplay;
3151 crtc->config->pipe_src_h = adjusted_mode->crtc_vdisplay;
Gustavo Padovane30e8f72014-09-10 12:04:17 -03003152}
3153
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003154static void intel_fdi_normal_train(struct drm_crtc *crtc)
3155{
3156 struct drm_device *dev = crtc->dev;
3157 struct drm_i915_private *dev_priv = dev->dev_private;
3158 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3159 int pipe = intel_crtc->pipe;
3160 u32 reg, temp;
3161
3162 /* enable normal train */
3163 reg = FDI_TX_CTL(pipe);
3164 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07003165 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07003166 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3167 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07003168 } else {
3169 temp &= ~FDI_LINK_TRAIN_NONE;
3170 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07003171 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003172 I915_WRITE(reg, temp);
3173
3174 reg = FDI_RX_CTL(pipe);
3175 temp = I915_READ(reg);
3176 if (HAS_PCH_CPT(dev)) {
3177 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3178 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
3179 } else {
3180 temp &= ~FDI_LINK_TRAIN_NONE;
3181 temp |= FDI_LINK_TRAIN_NONE;
3182 }
3183 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
3184
3185 /* wait one idle pattern time */
3186 POSTING_READ(reg);
3187 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07003188
3189 /* IVB wants error correction enabled */
3190 if (IS_IVYBRIDGE(dev))
3191 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
3192 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003193}
3194
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003195/* The FDI link training functions for ILK/Ibexpeak. */
3196static void ironlake_fdi_link_train(struct drm_crtc *crtc)
3197{
3198 struct drm_device *dev = crtc->dev;
3199 struct drm_i915_private *dev_priv = dev->dev_private;
3200 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3201 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003202 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003203
Ville Syrjälä1c8562f2014-04-25 22:12:07 +03003204 /* FDI needs bits from pipe first */
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003205 assert_pipe_enabled(dev_priv, pipe);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003206
Adam Jacksone1a44742010-06-25 15:32:14 -04003207 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3208 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003209 reg = FDI_RX_IMR(pipe);
3210 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003211 temp &= ~FDI_RX_SYMBOL_LOCK;
3212 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003213 I915_WRITE(reg, temp);
3214 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003215 udelay(150);
3216
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003217 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003218 reg = FDI_TX_CTL(pipe);
3219 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003220 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003221 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003222 temp &= ~FDI_LINK_TRAIN_NONE;
3223 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003224 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003225
Chris Wilson5eddb702010-09-11 13:48:45 +01003226 reg = FDI_RX_CTL(pipe);
3227 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003228 temp &= ~FDI_LINK_TRAIN_NONE;
3229 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01003230 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3231
3232 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003233 udelay(150);
3234
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003235 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01003236 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
3237 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
3238 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07003239
Chris Wilson5eddb702010-09-11 13:48:45 +01003240 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003241 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003242 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003243 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3244
3245 if ((temp & FDI_RX_BIT_LOCK)) {
3246 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01003247 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003248 break;
3249 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003250 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003251 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003252 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003253
3254 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003255 reg = FDI_TX_CTL(pipe);
3256 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003257 temp &= ~FDI_LINK_TRAIN_NONE;
3258 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003259 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003260
Chris Wilson5eddb702010-09-11 13:48:45 +01003261 reg = FDI_RX_CTL(pipe);
3262 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003263 temp &= ~FDI_LINK_TRAIN_NONE;
3264 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01003265 I915_WRITE(reg, temp);
3266
3267 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003268 udelay(150);
3269
Chris Wilson5eddb702010-09-11 13:48:45 +01003270 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04003271 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003272 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003273 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3274
3275 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003276 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003277 DRM_DEBUG_KMS("FDI train 2 done.\n");
3278 break;
3279 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003280 }
Adam Jacksone1a44742010-06-25 15:32:14 -04003281 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01003282 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003283
3284 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07003285
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003286}
3287
Akshay Joshi0206e352011-08-16 15:34:10 -04003288static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003289 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
3290 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
3291 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
3292 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
3293};
3294
3295/* The FDI link training functions for SNB/Cougarpoint. */
3296static void gen6_fdi_link_train(struct drm_crtc *crtc)
3297{
3298 struct drm_device *dev = crtc->dev;
3299 struct drm_i915_private *dev_priv = dev->dev_private;
3300 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3301 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05003302 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003303
Adam Jacksone1a44742010-06-25 15:32:14 -04003304 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3305 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01003306 reg = FDI_RX_IMR(pipe);
3307 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003308 temp &= ~FDI_RX_SYMBOL_LOCK;
3309 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01003310 I915_WRITE(reg, temp);
3311
3312 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04003313 udelay(150);
3314
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003315 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01003316 reg = FDI_TX_CTL(pipe);
3317 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003318 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003319 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003320 temp &= ~FDI_LINK_TRAIN_NONE;
3321 temp |= FDI_LINK_TRAIN_PATTERN_1;
3322 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3323 /* SNB-B */
3324 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01003325 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003326
Daniel Vetterd74cf322012-10-26 10:58:13 +02003327 I915_WRITE(FDI_RX_MISC(pipe),
3328 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3329
Chris Wilson5eddb702010-09-11 13:48:45 +01003330 reg = FDI_RX_CTL(pipe);
3331 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003332 if (HAS_PCH_CPT(dev)) {
3333 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3334 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3335 } else {
3336 temp &= ~FDI_LINK_TRAIN_NONE;
3337 temp |= FDI_LINK_TRAIN_PATTERN_1;
3338 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003339 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3340
3341 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003342 udelay(150);
3343
Akshay Joshi0206e352011-08-16 15:34:10 -04003344 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003345 reg = FDI_TX_CTL(pipe);
3346 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003347 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3348 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003349 I915_WRITE(reg, temp);
3350
3351 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003352 udelay(500);
3353
Sean Paulfa37d392012-03-02 12:53:39 -05003354 for (retry = 0; retry < 5; retry++) {
3355 reg = FDI_RX_IIR(pipe);
3356 temp = I915_READ(reg);
3357 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3358 if (temp & FDI_RX_BIT_LOCK) {
3359 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3360 DRM_DEBUG_KMS("FDI train 1 done.\n");
3361 break;
3362 }
3363 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003364 }
Sean Paulfa37d392012-03-02 12:53:39 -05003365 if (retry < 5)
3366 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003367 }
3368 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003369 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003370
3371 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 reg = FDI_TX_CTL(pipe);
3373 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003374 temp &= ~FDI_LINK_TRAIN_NONE;
3375 temp |= FDI_LINK_TRAIN_PATTERN_2;
3376 if (IS_GEN6(dev)) {
3377 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3378 /* SNB-B */
3379 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
3380 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003381 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003382
Chris Wilson5eddb702010-09-11 13:48:45 +01003383 reg = FDI_RX_CTL(pipe);
3384 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003385 if (HAS_PCH_CPT(dev)) {
3386 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3387 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
3388 } else {
3389 temp &= ~FDI_LINK_TRAIN_NONE;
3390 temp |= FDI_LINK_TRAIN_PATTERN_2;
3391 }
Chris Wilson5eddb702010-09-11 13:48:45 +01003392 I915_WRITE(reg, temp);
3393
3394 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003395 udelay(150);
3396
Akshay Joshi0206e352011-08-16 15:34:10 -04003397 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01003398 reg = FDI_TX_CTL(pipe);
3399 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003400 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
3401 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01003402 I915_WRITE(reg, temp);
3403
3404 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003405 udelay(500);
3406
Sean Paulfa37d392012-03-02 12:53:39 -05003407 for (retry = 0; retry < 5; retry++) {
3408 reg = FDI_RX_IIR(pipe);
3409 temp = I915_READ(reg);
3410 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3411 if (temp & FDI_RX_SYMBOL_LOCK) {
3412 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3413 DRM_DEBUG_KMS("FDI train 2 done.\n");
3414 break;
3415 }
3416 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003417 }
Sean Paulfa37d392012-03-02 12:53:39 -05003418 if (retry < 5)
3419 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003420 }
3421 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01003422 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003423
3424 DRM_DEBUG_KMS("FDI train done.\n");
3425}
3426
Jesse Barnes357555c2011-04-28 15:09:55 -07003427/* Manual link training for Ivy Bridge A0 parts */
3428static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
3429{
3430 struct drm_device *dev = crtc->dev;
3431 struct drm_i915_private *dev_priv = dev->dev_private;
3432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3433 int pipe = intel_crtc->pipe;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003434 u32 reg, temp, i, j;
Jesse Barnes357555c2011-04-28 15:09:55 -07003435
3436 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
3437 for train result */
3438 reg = FDI_RX_IMR(pipe);
3439 temp = I915_READ(reg);
3440 temp &= ~FDI_RX_SYMBOL_LOCK;
3441 temp &= ~FDI_RX_BIT_LOCK;
3442 I915_WRITE(reg, temp);
3443
3444 POSTING_READ(reg);
3445 udelay(150);
3446
Daniel Vetter01a415f2012-10-27 15:58:40 +02003447 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
3448 I915_READ(FDI_RX_IIR(pipe)));
3449
Jesse Barnes139ccd32013-08-19 11:04:55 -07003450 /* Try each vswing and preemphasis setting twice before moving on */
3451 for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
3452 /* disable first in case we need to retry */
Jesse Barnes357555c2011-04-28 15:09:55 -07003453 reg = FDI_TX_CTL(pipe);
3454 temp = I915_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003455 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
3456 temp &= ~FDI_TX_ENABLE;
3457 I915_WRITE(reg, temp);
3458
3459 reg = FDI_RX_CTL(pipe);
3460 temp = I915_READ(reg);
3461 temp &= ~FDI_LINK_TRAIN_AUTO;
3462 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3463 temp &= ~FDI_RX_ENABLE;
3464 I915_WRITE(reg, temp);
3465
3466 /* enable CPU FDI TX and PCH FDI RX */
3467 reg = FDI_TX_CTL(pipe);
3468 temp = I915_READ(reg);
3469 temp &= ~FDI_DP_PORT_WIDTH_MASK;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003470 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003471 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
Jesse Barnes357555c2011-04-28 15:09:55 -07003472 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
Jesse Barnes139ccd32013-08-19 11:04:55 -07003473 temp |= snb_b_fdi_train_param[j/2];
3474 temp |= FDI_COMPOSITE_SYNC;
3475 I915_WRITE(reg, temp | FDI_TX_ENABLE);
3476
3477 I915_WRITE(FDI_RX_MISC(pipe),
3478 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
3479
3480 reg = FDI_RX_CTL(pipe);
3481 temp = I915_READ(reg);
3482 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3483 temp |= FDI_COMPOSITE_SYNC;
3484 I915_WRITE(reg, temp | FDI_RX_ENABLE);
3485
3486 POSTING_READ(reg);
3487 udelay(1); /* should be 0.5us */
3488
3489 for (i = 0; i < 4; i++) {
3490 reg = FDI_RX_IIR(pipe);
3491 temp = I915_READ(reg);
3492 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
3493
3494 if (temp & FDI_RX_BIT_LOCK ||
3495 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
3496 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
3497 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
3498 i);
3499 break;
3500 }
3501 udelay(1); /* should be 0.5us */
3502 }
3503 if (i == 4) {
3504 DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
3505 continue;
3506 }
3507
3508 /* Train 2 */
3509 reg = FDI_TX_CTL(pipe);
3510 temp = I915_READ(reg);
3511 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
3512 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
3513 I915_WRITE(reg, temp);
3514
3515 reg = FDI_RX_CTL(pipe);
3516 temp = I915_READ(reg);
3517 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3518 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
Jesse Barnes357555c2011-04-28 15:09:55 -07003519 I915_WRITE(reg, temp);
3520
3521 POSTING_READ(reg);
Jesse Barnes139ccd32013-08-19 11:04:55 -07003522 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003523
Jesse Barnes139ccd32013-08-19 11:04:55 -07003524 for (i = 0; i < 4; i++) {
3525 reg = FDI_RX_IIR(pipe);
3526 temp = I915_READ(reg);
3527 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
Jesse Barnes357555c2011-04-28 15:09:55 -07003528
Jesse Barnes139ccd32013-08-19 11:04:55 -07003529 if (temp & FDI_RX_SYMBOL_LOCK ||
3530 (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
3531 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
3532 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
3533 i);
3534 goto train_done;
3535 }
3536 udelay(2); /* should be 1.5us */
Jesse Barnes357555c2011-04-28 15:09:55 -07003537 }
Jesse Barnes139ccd32013-08-19 11:04:55 -07003538 if (i == 4)
3539 DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
Jesse Barnes357555c2011-04-28 15:09:55 -07003540 }
Jesse Barnes357555c2011-04-28 15:09:55 -07003541
Jesse Barnes139ccd32013-08-19 11:04:55 -07003542train_done:
Jesse Barnes357555c2011-04-28 15:09:55 -07003543 DRM_DEBUG_KMS("FDI train done.\n");
3544}
3545
Daniel Vetter88cefb62012-08-12 19:27:14 +02003546static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07003547{
Daniel Vetter88cefb62012-08-12 19:27:14 +02003548 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003549 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003550 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01003551 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07003552
Jesse Barnesc64e3112010-09-10 11:27:03 -07003553
Jesse Barnes0e23b992010-09-10 11:10:00 -07003554 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01003555 reg = FDI_RX_CTL(pipe);
3556 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02003557 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003558 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config->fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003559 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01003560 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
3561
3562 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003563 udelay(200);
3564
3565 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01003566 temp = I915_READ(reg);
3567 I915_WRITE(reg, temp | FDI_PCDCLK);
3568
3569 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003570 udelay(200);
3571
Paulo Zanoni20749732012-11-23 15:30:38 -02003572 /* Enable CPU FDI TX PLL, always on for Ironlake */
3573 reg = FDI_TX_CTL(pipe);
3574 temp = I915_READ(reg);
3575 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
3576 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01003577
Paulo Zanoni20749732012-11-23 15:30:38 -02003578 POSTING_READ(reg);
3579 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07003580 }
3581}
3582
Daniel Vetter88cefb62012-08-12 19:27:14 +02003583static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
3584{
3585 struct drm_device *dev = intel_crtc->base.dev;
3586 struct drm_i915_private *dev_priv = dev->dev_private;
3587 int pipe = intel_crtc->pipe;
3588 u32 reg, temp;
3589
3590 /* Switch from PCDclk to Rawclk */
3591 reg = FDI_RX_CTL(pipe);
3592 temp = I915_READ(reg);
3593 I915_WRITE(reg, temp & ~FDI_PCDCLK);
3594
3595 /* Disable CPU FDI TX PLL */
3596 reg = FDI_TX_CTL(pipe);
3597 temp = I915_READ(reg);
3598 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
3599
3600 POSTING_READ(reg);
3601 udelay(100);
3602
3603 reg = FDI_RX_CTL(pipe);
3604 temp = I915_READ(reg);
3605 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
3606
3607 /* Wait for the clocks to turn off. */
3608 POSTING_READ(reg);
3609 udelay(100);
3610}
3611
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003612static void ironlake_fdi_disable(struct drm_crtc *crtc)
3613{
3614 struct drm_device *dev = crtc->dev;
3615 struct drm_i915_private *dev_priv = dev->dev_private;
3616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3617 int pipe = intel_crtc->pipe;
3618 u32 reg, temp;
3619
3620 /* disable CPU FDI tx and PCH FDI rx */
3621 reg = FDI_TX_CTL(pipe);
3622 temp = I915_READ(reg);
3623 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
3624 POSTING_READ(reg);
3625
3626 reg = FDI_RX_CTL(pipe);
3627 temp = I915_READ(reg);
3628 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003629 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003630 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
3631
3632 POSTING_READ(reg);
3633 udelay(100);
3634
3635 /* Ironlake workaround, disable clock pointer after downing FDI */
Robin Schroereba905b2014-05-18 02:24:50 +02003636 if (HAS_PCH_IBX(dev))
Jesse Barnes6f06ce12011-01-04 15:09:38 -08003637 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003638
3639 /* still set train pattern 1 */
3640 reg = FDI_TX_CTL(pipe);
3641 temp = I915_READ(reg);
3642 temp &= ~FDI_LINK_TRAIN_NONE;
3643 temp |= FDI_LINK_TRAIN_PATTERN_1;
3644 I915_WRITE(reg, temp);
3645
3646 reg = FDI_RX_CTL(pipe);
3647 temp = I915_READ(reg);
3648 if (HAS_PCH_CPT(dev)) {
3649 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
3650 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
3651 } else {
3652 temp &= ~FDI_LINK_TRAIN_NONE;
3653 temp |= FDI_LINK_TRAIN_PATTERN_1;
3654 }
3655 /* BPC in FDI rx is consistent with that in PIPECONF */
3656 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003657 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08003658 I915_WRITE(reg, temp);
3659
3660 POSTING_READ(reg);
3661 udelay(100);
3662}
3663
Chris Wilson5dce5b932014-01-20 10:17:36 +00003664bool intel_has_pending_fb_unpin(struct drm_device *dev)
3665{
3666 struct intel_crtc *crtc;
3667
3668 /* Note that we don't need to be called with mode_config.lock here
3669 * as our list of CRTC objects is static for the lifetime of the
3670 * device and so cannot disappear as we iterate. Similarly, we can
3671 * happily treat the predicates as racy, atomic checks as userspace
3672 * cannot claim and pin a new fb without at least acquring the
3673 * struct_mutex and so serialising with us.
3674 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003675 for_each_intel_crtc(dev, crtc) {
Chris Wilson5dce5b932014-01-20 10:17:36 +00003676 if (atomic_read(&crtc->unpin_work_count) == 0)
3677 continue;
3678
3679 if (crtc->unpin_work)
3680 intel_wait_for_vblank(dev, crtc->pipe);
3681
3682 return true;
3683 }
3684
3685 return false;
3686}
3687
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003688static void page_flip_completed(struct intel_crtc *intel_crtc)
3689{
3690 struct drm_i915_private *dev_priv = to_i915(intel_crtc->base.dev);
3691 struct intel_unpin_work *work = intel_crtc->unpin_work;
3692
3693 /* ensure that the unpin work is consistent wrt ->pending. */
3694 smp_rmb();
3695 intel_crtc->unpin_work = NULL;
3696
3697 if (work->event)
3698 drm_send_vblank_event(intel_crtc->base.dev,
3699 intel_crtc->pipe,
3700 work->event);
3701
3702 drm_crtc_vblank_put(&intel_crtc->base);
3703
3704 wake_up_all(&dev_priv->pending_flip_queue);
3705 queue_work(dev_priv->wq, &work->work);
3706
3707 trace_i915_flip_complete(intel_crtc->plane,
3708 work->pending_flip_obj);
3709}
3710
Ville Syrjälä46a55d32014-05-21 14:04:46 +03003711void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003712{
Chris Wilson0f911282012-04-17 10:05:38 +01003713 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01003714 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003715
Daniel Vetter2c10d572012-12-20 21:24:07 +01003716 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
Chris Wilson9c787942014-09-05 07:13:25 +01003717 if (WARN_ON(wait_event_timeout(dev_priv->pending_flip_queue,
3718 !intel_crtc_has_pending_flip(crtc),
3719 60*HZ) == 0)) {
3720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter2c10d572012-12-20 21:24:07 +01003721
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003722 spin_lock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003723 if (intel_crtc->unpin_work) {
3724 WARN_ONCE(1, "Removing stuck page flip\n");
3725 page_flip_completed(intel_crtc);
3726 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02003727 spin_unlock_irq(&dev->event_lock);
Chris Wilson9c787942014-09-05 07:13:25 +01003728 }
Chris Wilson5bb61642012-09-27 21:25:58 +01003729
Chris Wilson975d5682014-08-20 13:13:34 +01003730 if (crtc->primary->fb) {
3731 mutex_lock(&dev->struct_mutex);
3732 intel_finish_fb(crtc->primary->fb);
3733 mutex_unlock(&dev->struct_mutex);
3734 }
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003735}
3736
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003737/* Program iCLKIP clock to the desired frequency */
3738static void lpt_program_iclkip(struct drm_crtc *crtc)
3739{
3740 struct drm_device *dev = crtc->dev;
3741 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003742 int clock = to_intel_crtc(crtc)->config->base.adjusted_mode.crtc_clock;
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003743 u32 divsel, phaseinc, auxdiv, phasedir = 0;
3744 u32 temp;
3745
Daniel Vetter09153002012-12-12 14:06:44 +01003746 mutex_lock(&dev_priv->dpio_lock);
3747
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003748 /* It is necessary to ungate the pixclk gate prior to programming
3749 * the divisors, and gate it back when it is done.
3750 */
3751 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
3752
3753 /* Disable SSCCTL */
3754 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003755 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
3756 SBI_SSCCTL_DISABLE,
3757 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003758
3759 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003760 if (clock == 20000) {
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003761 auxdiv = 1;
3762 divsel = 0x41;
3763 phaseinc = 0x20;
3764 } else {
3765 /* The iCLK virtual clock root frequency is in MHz,
Damien Lespiau241bfc32013-09-25 16:45:37 +01003766 * but the adjusted_mode->crtc_clock in in KHz. To get the
3767 * divisors, it is necessary to divide one by another, so we
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003768 * convert the virtual clock precision to KHz here for higher
3769 * precision.
3770 */
3771 u32 iclk_virtual_root_freq = 172800 * 1000;
3772 u32 iclk_pi_range = 64;
3773 u32 desired_divisor, msb_divisor_value, pi_value;
3774
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003775 desired_divisor = (iclk_virtual_root_freq / clock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003776 msb_divisor_value = desired_divisor / iclk_pi_range;
3777 pi_value = desired_divisor % iclk_pi_range;
3778
3779 auxdiv = 0;
3780 divsel = msb_divisor_value - 2;
3781 phaseinc = pi_value;
3782 }
3783
3784 /* This should not happen with any sane values */
3785 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
3786 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
3787 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
3788 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
3789
3790 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
Ville Syrjälä12d7cee2013-09-04 18:25:19 +03003791 clock,
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003792 auxdiv,
3793 divsel,
3794 phasedir,
3795 phaseinc);
3796
3797 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003798 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003799 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
3800 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
3801 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
3802 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
3803 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
3804 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003805 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003806
3807 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003808 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003809 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
3810 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003811 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003812
3813 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003814 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003815 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02003816 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003817
3818 /* Wait for initialization time */
3819 udelay(24);
3820
3821 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01003822
3823 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03003824}
3825
Daniel Vetter275f01b22013-05-03 11:49:47 +02003826static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
3827 enum pipe pch_transcoder)
3828{
3829 struct drm_device *dev = crtc->base.dev;
3830 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003831 enum transcoder cpu_transcoder = crtc->config->cpu_transcoder;
Daniel Vetter275f01b22013-05-03 11:49:47 +02003832
3833 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
3834 I915_READ(HTOTAL(cpu_transcoder)));
3835 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
3836 I915_READ(HBLANK(cpu_transcoder)));
3837 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
3838 I915_READ(HSYNC(cpu_transcoder)));
3839
3840 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
3841 I915_READ(VTOTAL(cpu_transcoder)));
3842 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
3843 I915_READ(VBLANK(cpu_transcoder)));
3844 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
3845 I915_READ(VSYNC(cpu_transcoder)));
3846 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
3847 I915_READ(VSYNCSHIFT(cpu_transcoder)));
3848}
3849
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003850static void cpt_set_fdi_bc_bifurcation(struct drm_device *dev, bool enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003851{
3852 struct drm_i915_private *dev_priv = dev->dev_private;
3853 uint32_t temp;
3854
3855 temp = I915_READ(SOUTH_CHICKEN1);
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003856 if (!!(temp & FDI_BC_BIFURCATION_SELECT) == enable)
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003857 return;
3858
3859 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
3860 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
3861
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003862 temp &= ~FDI_BC_BIFURCATION_SELECT;
3863 if (enable)
3864 temp |= FDI_BC_BIFURCATION_SELECT;
3865
3866 DRM_DEBUG_KMS("%sabling fdi C rx\n", enable ? "en" : "dis");
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003867 I915_WRITE(SOUTH_CHICKEN1, temp);
3868 POSTING_READ(SOUTH_CHICKEN1);
3869}
3870
3871static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
3872{
3873 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003874
3875 switch (intel_crtc->pipe) {
3876 case PIPE_A:
3877 break;
3878 case PIPE_B:
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003879 if (intel_crtc->config->fdi_lanes > 2)
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003880 cpt_set_fdi_bc_bifurcation(dev, false);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003881 else
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003882 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003883
3884 break;
3885 case PIPE_C:
Ander Conselvan de Oliveira003632d2015-03-11 13:35:43 +02003886 cpt_set_fdi_bc_bifurcation(dev, true);
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003887
3888 break;
3889 default:
3890 BUG();
3891 }
3892}
3893
Jesse Barnesf67a5592011-01-05 10:31:48 -08003894/*
3895 * Enable PCH resources required for PCH ports:
3896 * - PCH PLLs
3897 * - FDI training & RX/TX
3898 * - update transcoder timings
3899 * - DP transcoding bits
3900 * - transcoder
3901 */
3902static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08003903{
3904 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08003905 struct drm_i915_private *dev_priv = dev->dev_private;
3906 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3907 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003908 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003909
Daniel Vetterab9412b2013-05-03 11:49:46 +02003910 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01003911
Daniel Vetter1fbc0d72013-10-29 12:04:08 +01003912 if (IS_IVYBRIDGE(dev))
3913 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
3914
Daniel Vettercd986ab2012-10-26 10:58:12 +02003915 /* Write the TU size bits before fdi link training, so that error
3916 * detection works. */
3917 I915_WRITE(FDI_RX_TUSIZE1(pipe),
3918 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
3919
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003920 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07003921 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003922
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003923 /* We need to program the right clock selection before writing the pixel
3924 * mutliplier into the DPLL. */
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003925 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003926 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07003927
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003928 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02003929 temp |= TRANS_DPLL_ENABLE(pipe);
3930 sel = TRANS_DPLLB_SEL(pipe);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003931 if (intel_crtc->config->shared_dpll == DPLL_ID_PCH_PLL_B)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003932 temp |= sel;
3933 else
3934 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003935 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003936 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003937
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003938 /* XXX: pch pll's can be enabled any time before we enable the PCH
3939 * transcoder, and we actually should do this to not upset any PCH
3940 * transcoder that already use the clock when we share it.
3941 *
3942 * Note that enable_shared_dpll tries to do the right thing, but
3943 * get_shared_dpll unconditionally resets the pll - we need that to have
3944 * the right LVDS enable sequence. */
Daniel Vetter85b38942014-04-24 23:55:14 +02003945 intel_enable_shared_dpll(intel_crtc);
Daniel Vetter3ad8a202013-06-05 13:34:32 +02003946
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08003947 /* set transcoder timing, panel must allow it */
3948 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02003949 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003950
Paulo Zanoni303b81e2012-10-31 18:12:23 -02003951 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08003952
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003953 /* For PCH DP, enable TRANS_DP_CTL */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003954 if (HAS_PCH_CPT(dev) && intel_crtc->config->has_dp_encoder) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003955 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01003956 reg = TRANS_DP_CTL(pipe);
3957 temp = I915_READ(reg);
3958 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08003959 TRANS_DP_SYNC_MASK |
3960 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01003961 temp |= (TRANS_DP_OUTPUT_ENABLE |
3962 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07003963 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003964
3965 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003966 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003967 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003968 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003969
3970 switch (intel_trans_dp_port_sel(crtc)) {
3971 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003972 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003973 break;
3974 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003975 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003976 break;
3977 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003978 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003979 break;
3980 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003981 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003982 }
3983
Chris Wilson5eddb702010-09-11 13:48:45 +01003984 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003985 }
3986
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003987 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003988}
3989
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003990static void lpt_pch_enable(struct drm_crtc *crtc)
3991{
3992 struct drm_device *dev = crtc->dev;
3993 struct drm_i915_private *dev_priv = dev->dev_private;
3994 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02003995 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003996
Daniel Vetterab9412b2013-05-03 11:49:46 +02003997 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003998
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003999 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004000
Paulo Zanoni0540e482012-10-31 18:12:40 -02004001 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02004002 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004003
Paulo Zanoni937bb612012-10-31 18:12:47 -02004004 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004005}
4006
Daniel Vetter716c2e52014-06-25 22:02:02 +03004007void intel_put_shared_dpll(struct intel_crtc *crtc)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004008{
Daniel Vettere2b78262013-06-07 23:10:03 +02004009 struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004010
4011 if (pll == NULL)
4012 return;
4013
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004014 if (!(pll->config.crtc_mask & (1 << crtc->pipe))) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004015 WARN(1, "bad %s crtc mask\n", pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004016 return;
4017 }
4018
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02004019 pll->config.crtc_mask &= ~(1 << crtc->pipe);
4020 if (pll->config.crtc_mask == 0) {
Daniel Vetterf4a091c2013-06-10 17:28:22 +02004021 WARN_ON(pll->on);
4022 WARN_ON(pll->active);
4023 }
4024
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004025 crtc->config->shared_dpll = DPLL_ID_PRIVATE;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004026}
4027
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004028struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc,
4029 struct intel_crtc_state *crtc_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004030{
Daniel Vettere2b78262013-06-07 23:10:03 +02004031 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004032 struct intel_shared_dpll *pll;
Daniel Vettere2b78262013-06-07 23:10:03 +02004033 enum intel_dpll_id i;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004034
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004035 if (HAS_PCH_IBX(dev_priv->dev)) {
4036 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
Daniel Vetterd94ab062013-07-04 12:01:16 +02004037 i = (enum intel_dpll_id) crtc->pipe;
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004038 pll = &dev_priv->shared_dplls[i];
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004039
Daniel Vetter46edb022013-06-05 13:34:12 +02004040 DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
4041 crtc->base.base.id, pll->name);
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004042
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004043 WARN_ON(pll->new_config->crtc_mask);
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004044
Daniel Vetter98b6bd92012-05-20 20:00:25 +02004045 goto found;
4046 }
4047
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004048 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4049 pll = &dev_priv->shared_dplls[i];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004050
4051 /* Only want to check enabled timings first */
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004052 if (pll->new_config->crtc_mask == 0)
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004053 continue;
4054
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004055 if (memcmp(&crtc_state->dpll_hw_state,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004056 &pll->new_config->hw_state,
4057 sizeof(pll->new_config->hw_state)) == 0) {
4058 DRM_DEBUG_KMS("CRTC:%d sharing existing %s (crtc mask 0x%08x, ative %d)\n",
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +02004059 crtc->base.base.id, pll->name,
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004060 pll->new_config->crtc_mask,
4061 pll->active);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004062 goto found;
4063 }
4064 }
4065
4066 /* Ok no matching timings, maybe there's a free one? */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004067 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4068 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004069 if (pll->new_config->crtc_mask == 0) {
Daniel Vetter46edb022013-06-05 13:34:12 +02004070 DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
4071 crtc->base.base.id, pll->name);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004072 goto found;
4073 }
4074 }
4075
4076 return NULL;
4077
4078found:
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004079 if (pll->new_config->crtc_mask == 0)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004080 pll->new_config->hw_state = crtc_state->dpll_hw_state;
Daniel Vetterf2a69f42014-05-20 15:19:19 +02004081
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02004082 crtc_state->shared_dpll = i;
Daniel Vetter46edb022013-06-05 13:34:12 +02004083 DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
4084 pipe_name(crtc->pipe));
Daniel Vetter66e985c2013-06-05 13:34:20 +02004085
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004086 pll->new_config->crtc_mask |= 1 << crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004087
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004088 return pll;
4089}
4090
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004091/**
4092 * intel_shared_dpll_start_config - start a new PLL staged config
4093 * @dev_priv: DRM device
4094 * @clear_pipes: mask of pipes that will have their PLLs freed
4095 *
4096 * Starts a new PLL staged config, copying the current config but
4097 * releasing the references of pipes specified in clear_pipes.
4098 */
4099static int intel_shared_dpll_start_config(struct drm_i915_private *dev_priv,
4100 unsigned clear_pipes)
4101{
4102 struct intel_shared_dpll *pll;
4103 enum intel_dpll_id i;
4104
4105 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4106 pll = &dev_priv->shared_dplls[i];
4107
4108 pll->new_config = kmemdup(&pll->config, sizeof pll->config,
4109 GFP_KERNEL);
4110 if (!pll->new_config)
4111 goto cleanup;
4112
4113 pll->new_config->crtc_mask &= ~clear_pipes;
4114 }
4115
4116 return 0;
4117
4118cleanup:
4119 while (--i >= 0) {
4120 pll = &dev_priv->shared_dplls[i];
Ander Conselvan de Oliveiraf354d732014-11-07 14:07:41 +02004121 kfree(pll->new_config);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02004122 pll->new_config = NULL;
4123 }
4124
4125 return -ENOMEM;
4126}
4127
4128static void intel_shared_dpll_commit(struct drm_i915_private *dev_priv)
4129{
4130 struct intel_shared_dpll *pll;
4131 enum intel_dpll_id i;
4132
4133 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4134 pll = &dev_priv->shared_dplls[i];
4135
4136 WARN_ON(pll->new_config == &pll->config);
4137
4138 pll->config = *pll->new_config;
4139 kfree(pll->new_config);
4140 pll->new_config = NULL;
4141 }
4142}
4143
4144static void intel_shared_dpll_abort_config(struct drm_i915_private *dev_priv)
4145{
4146 struct intel_shared_dpll *pll;
4147 enum intel_dpll_id i;
4148
4149 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
4150 pll = &dev_priv->shared_dplls[i];
4151
4152 WARN_ON(pll->new_config == &pll->config);
4153
4154 kfree(pll->new_config);
4155 pll->new_config = NULL;
4156 }
4157}
4158
Daniel Vettera1520312013-05-03 11:49:50 +02004159static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07004160{
4161 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01004162 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07004163 u32 temp;
4164
4165 temp = I915_READ(dslreg);
4166 udelay(500);
4167 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07004168 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03004169 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07004170 }
4171}
4172
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004173static void skylake_pfit_enable(struct intel_crtc *crtc)
4174{
4175 struct drm_device *dev = crtc->base.dev;
4176 struct drm_i915_private *dev_priv = dev->dev_private;
4177 int pipe = crtc->pipe;
4178
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004179 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004180 I915_WRITE(PS_CTL(pipe), PS_ENABLE);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004181 I915_WRITE(PS_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4182 I915_WRITE(PS_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004183 }
4184}
4185
Jesse Barnesb074cec2013-04-25 12:55:02 -07004186static void ironlake_pfit_enable(struct intel_crtc *crtc)
4187{
4188 struct drm_device *dev = crtc->base.dev;
4189 struct drm_i915_private *dev_priv = dev->dev_private;
4190 int pipe = crtc->pipe;
4191
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004192 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07004193 /* Force use of hard-coded filter coefficients
4194 * as some pre-programmed values are broken,
4195 * e.g. x201.
4196 */
4197 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
4198 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
4199 PF_PIPE_SEL_IVB(pipe));
4200 else
4201 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004202 I915_WRITE(PF_WIN_POS(pipe), crtc->config->pch_pfit.pos);
4203 I915_WRITE(PF_WIN_SZ(pipe), crtc->config->pch_pfit.size);
Jesse Barnes040484a2011-01-03 12:14:26 -08004204 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004205}
4206
Matt Roper4a3b8762014-12-23 10:41:51 -08004207static void intel_enable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004208{
4209 struct drm_device *dev = crtc->dev;
4210 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004211 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004212 struct intel_plane *intel_plane;
4213
Matt Roperaf2b6532014-04-01 15:22:32 -07004214 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4215 intel_plane = to_intel_plane(plane);
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004216 if (intel_plane->pipe == pipe)
4217 intel_plane_restore(&intel_plane->base);
Matt Roperaf2b6532014-04-01 15:22:32 -07004218 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004219}
4220
Matt Roper0d703d42015-03-04 10:49:04 -08004221/*
4222 * Disable a plane internally without actually modifying the plane's state.
4223 * This will allow us to easily restore the plane later by just reprogramming
4224 * its state.
4225 */
4226static void disable_plane_internal(struct drm_plane *plane)
4227{
4228 struct intel_plane *intel_plane = to_intel_plane(plane);
4229 struct drm_plane_state *state =
4230 plane->funcs->atomic_duplicate_state(plane);
4231 struct intel_plane_state *intel_state = to_intel_plane_state(state);
4232
4233 intel_state->visible = false;
4234 intel_plane->commit_plane(plane, intel_state);
4235
4236 intel_plane_destroy_state(plane, state);
4237}
4238
Matt Roper4a3b8762014-12-23 10:41:51 -08004239static void intel_disable_sprite_planes(struct drm_crtc *crtc)
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004240{
4241 struct drm_device *dev = crtc->dev;
4242 enum pipe pipe = to_intel_crtc(crtc)->pipe;
Matt Roperaf2b6532014-04-01 15:22:32 -07004243 struct drm_plane *plane;
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004244 struct intel_plane *intel_plane;
4245
Matt Roperaf2b6532014-04-01 15:22:32 -07004246 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
4247 intel_plane = to_intel_plane(plane);
Matt Roper0d703d42015-03-04 10:49:04 -08004248 if (plane->fb && intel_plane->pipe == pipe)
4249 disable_plane_internal(plane);
Matt Roperaf2b6532014-04-01 15:22:32 -07004250 }
Ville Syrjäläbb53d4a2013-06-04 13:49:04 +03004251}
4252
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004253void hsw_enable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004254{
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004255 struct drm_device *dev = crtc->base.dev;
4256 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid77e4532013-09-24 13:52:55 -03004257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004258 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004259 return;
4260
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004261 /* We can only enable IPS after we enable a plane and wait for a vblank */
4262 intel_wait_for_vblank(dev, crtc->pipe);
4263
Paulo Zanonid77e4532013-09-24 13:52:55 -03004264 assert_plane_enabled(dev_priv, crtc->plane);
Ville Syrjäläcea165c2014-04-15 21:41:35 +03004265 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004266 mutex_lock(&dev_priv->rps.hw_lock);
4267 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0xc0000000));
4268 mutex_unlock(&dev_priv->rps.hw_lock);
4269 /* Quoting Art Runyan: "its not safe to expect any particular
4270 * value in IPS_CTL bit 31 after enabling IPS through the
Jesse Barnese59150d2014-01-07 13:30:45 -08004271 * mailbox." Moreover, the mailbox may return a bogus state,
4272 * so we need to just enable it and continue on.
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004273 */
4274 } else {
4275 I915_WRITE(IPS_CTL, IPS_ENABLE);
4276 /* The bit only becomes 1 in the next vblank, so this wait here
4277 * is essentially intel_wait_for_vblank. If we don't have this
4278 * and don't wait for vblanks until the end of crtc_enable, then
4279 * the HW state readout code will complain that the expected
4280 * IPS_CTL value is not the one we read. */
4281 if (wait_for(I915_READ_NOTRACE(IPS_CTL) & IPS_ENABLE, 50))
4282 DRM_ERROR("Timed out waiting for IPS enable\n");
4283 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004284}
4285
Ville Syrjälä20bc86732013-10-01 18:02:17 +03004286void hsw_disable_ips(struct intel_crtc *crtc)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004287{
4288 struct drm_device *dev = crtc->base.dev;
4289 struct drm_i915_private *dev_priv = dev->dev_private;
4290
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004291 if (!crtc->config->ips_enabled)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004292 return;
4293
4294 assert_plane_enabled(dev_priv, crtc->plane);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004295 if (IS_BROADWELL(dev)) {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004296 mutex_lock(&dev_priv->rps.hw_lock);
4297 WARN_ON(sandybridge_pcode_write(dev_priv, DISPLAY_IPS_CONTROL, 0));
4298 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky23d0b132014-04-10 14:32:41 -07004299 /* wait for pcode to finish disabling IPS, which may take up to 42ms */
4300 if (wait_for((I915_READ(IPS_CTL) & IPS_ENABLE) == 0, 42))
4301 DRM_ERROR("Timed out waiting for IPS disable\n");
Jesse Barnese59150d2014-01-07 13:30:45 -08004302 } else {
Ben Widawsky2a114cc2013-11-02 21:07:47 -07004303 I915_WRITE(IPS_CTL, 0);
Jesse Barnese59150d2014-01-07 13:30:45 -08004304 POSTING_READ(IPS_CTL);
4305 }
Paulo Zanonid77e4532013-09-24 13:52:55 -03004306
4307 /* We need to wait for a vblank before we can disable the plane. */
4308 intel_wait_for_vblank(dev, crtc->pipe);
4309}
4310
4311/** Loads the palette/gamma unit for the CRTC with the prepared values */
4312static void intel_crtc_load_lut(struct drm_crtc *crtc)
4313{
4314 struct drm_device *dev = crtc->dev;
4315 struct drm_i915_private *dev_priv = dev->dev_private;
4316 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4317 enum pipe pipe = intel_crtc->pipe;
4318 int palreg = PALETTE(pipe);
4319 int i;
4320 bool reenable_ips = false;
4321
4322 /* The clocks have to be on to load the palette. */
Matt Roper83d65732015-02-25 13:12:16 -08004323 if (!crtc->state->enable || !intel_crtc->active)
Paulo Zanonid77e4532013-09-24 13:52:55 -03004324 return;
4325
4326 if (!HAS_PCH_SPLIT(dev_priv->dev)) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03004327 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004328 assert_dsi_pll_enabled(dev_priv);
4329 else
4330 assert_pll_enabled(dev_priv, pipe);
4331 }
4332
4333 /* use legacy palette for Ironlake */
Sonika Jindal7a1db492014-07-22 11:18:27 +05304334 if (!HAS_GMCH_DISPLAY(dev))
Paulo Zanonid77e4532013-09-24 13:52:55 -03004335 palreg = LGC_PALETTE(pipe);
4336
4337 /* Workaround : Do not read or write the pipe palette/gamma data while
4338 * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
4339 */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004340 if (IS_HASWELL(dev) && intel_crtc->config->ips_enabled &&
Paulo Zanonid77e4532013-09-24 13:52:55 -03004341 ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
4342 GAMMA_MODE_MODE_SPLIT)) {
4343 hsw_disable_ips(intel_crtc);
4344 reenable_ips = true;
4345 }
4346
4347 for (i = 0; i < 256; i++) {
4348 I915_WRITE(palreg + 4 * i,
4349 (intel_crtc->lut_r[i] << 16) |
4350 (intel_crtc->lut_g[i] << 8) |
4351 intel_crtc->lut_b[i]);
4352 }
4353
4354 if (reenable_ips)
4355 hsw_enable_ips(intel_crtc);
4356}
4357
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004358static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
4359{
4360 if (!enable && intel_crtc->overlay) {
4361 struct drm_device *dev = intel_crtc->base.dev;
4362 struct drm_i915_private *dev_priv = dev->dev_private;
4363
4364 mutex_lock(&dev->struct_mutex);
4365 dev_priv->mm.interruptible = false;
4366 (void) intel_overlay_switch_off(intel_crtc->overlay);
4367 dev_priv->mm.interruptible = true;
4368 mutex_unlock(&dev->struct_mutex);
4369 }
4370
4371 /* Let userspace switch the overlay on again. In most cases userspace
4372 * has to recompute where to put it anyway.
4373 */
4374}
4375
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004376static void intel_crtc_enable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004377{
4378 struct drm_device *dev = crtc->dev;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004379 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4380 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004381
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004382 intel_enable_primary_hw_plane(crtc->primary, crtc);
Matt Roper4a3b8762014-12-23 10:41:51 -08004383 intel_enable_sprite_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004384 intel_crtc_update_cursor(crtc, true);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004385 intel_crtc_dpms_overlay(intel_crtc, true);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004386
4387 hsw_enable_ips(intel_crtc);
4388
4389 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004390 intel_fbc_update(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004391 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf99d7062014-06-19 16:01:59 +02004392
4393 /*
4394 * FIXME: Once we grow proper nuclear flip support out of this we need
4395 * to compute the mask of flip planes precisely. For the time being
4396 * consider this a flip from a NULL plane.
4397 */
4398 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004399}
4400
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004401static void intel_crtc_disable_planes(struct drm_crtc *crtc)
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004402{
4403 struct drm_device *dev = crtc->dev;
4404 struct drm_i915_private *dev_priv = dev->dev_private;
4405 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4406 int pipe = intel_crtc->pipe;
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004407
4408 intel_crtc_wait_for_pending_flips(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004409
Paulo Zanonie35fef22015-02-09 14:46:29 -02004410 if (dev_priv->fbc.crtc == intel_crtc)
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004411 intel_fbc_disable(dev);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004412
4413 hsw_disable_ips(intel_crtc);
4414
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004415 intel_crtc_dpms_overlay(intel_crtc, false);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004416 intel_crtc_update_cursor(crtc, false);
Matt Roper4a3b8762014-12-23 10:41:51 -08004417 intel_disable_sprite_planes(crtc);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +03004418 intel_disable_primary_hw_plane(crtc->primary, crtc);
Ville Syrjäläf98551a2014-05-22 17:48:06 +03004419
Daniel Vetterf99d7062014-06-19 16:01:59 +02004420 /*
4421 * FIXME: Once we grow proper nuclear flip support out of this we need
4422 * to compute the mask of flip planes precisely. For the time being
4423 * consider this a flip to a NULL plane.
4424 */
4425 intel_frontbuffer_flip(dev, INTEL_FRONTBUFFER_ALL_MASK(pipe));
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004426}
4427
Jesse Barnesf67a5592011-01-05 10:31:48 -08004428static void ironlake_crtc_enable(struct drm_crtc *crtc)
4429{
4430 struct drm_device *dev = crtc->dev;
4431 struct drm_i915_private *dev_priv = dev->dev_private;
4432 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004433 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004434 int pipe = intel_crtc->pipe;
Jesse Barnesf67a5592011-01-05 10:31:48 -08004435
Matt Roper83d65732015-02-25 13:12:16 -08004436 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02004437
Jesse Barnesf67a5592011-01-05 10:31:48 -08004438 if (intel_crtc->active)
4439 return;
4440
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004441 if (intel_crtc->config->has_pch_encoder)
Daniel Vetterb14b1052014-04-24 23:55:13 +02004442 intel_prepare_shared_dpll(intel_crtc);
4443
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004444 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304445 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004446
4447 intel_set_pipe_timings(intel_crtc);
4448
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004449 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter29407aa2014-04-24 23:55:08 +02004450 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004451 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter29407aa2014-04-24 23:55:08 +02004452 }
4453
4454 ironlake_set_pipeconf(crtc);
4455
Jesse Barnesf67a5592011-01-05 10:31:48 -08004456 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004457
Daniel Vettera72e4c92014-09-30 10:56:47 +02004458 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
4459 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni86642812013-04-12 17:57:57 -03004460
Daniel Vetterf6736a12013-06-05 13:34:30 +02004461 for_each_encoder_on_crtc(dev, crtc, encoder)
Daniel Vetter952735e2013-06-05 13:34:27 +02004462 if (encoder->pre_enable)
4463 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004464
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004465 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02004466 /* Note: FDI PLL enabling _must_ be done before we enable the
4467 * cpu pipes, hence this is separate from all the other fdi/pch
4468 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02004469 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02004470 } else {
4471 assert_fdi_tx_disabled(dev_priv, pipe);
4472 assert_fdi_rx_disabled(dev_priv, pipe);
4473 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08004474
Jesse Barnesb074cec2013-04-25 12:55:02 -07004475 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004476
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02004477 /*
4478 * On ILK+ LUT must be loaded before the pipe is running but with
4479 * clocks enabled
4480 */
4481 intel_crtc_load_lut(crtc);
4482
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004483 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004484 intel_enable_pipe(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08004485
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004486 if (intel_crtc->config->has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08004487 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004488
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004489 assert_vblank_disabled(crtc);
4490 drm_crtc_vblank_on(crtc);
4491
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02004492 for_each_encoder_on_crtc(dev, crtc, encoder)
4493 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02004494
4495 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02004496 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02004497
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004498 intel_crtc_enable_planes(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004499}
4500
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004501/* IPS only exists on ULT machines and is tied to pipe A. */
4502static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
4503{
Damien Lespiauf5adf942013-06-24 18:29:34 +01004504 return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004505}
4506
Paulo Zanonie4916942013-09-20 16:21:19 -03004507/*
4508 * This implements the workaround described in the "notes" section of the mode
4509 * set sequence documentation. When going from no pipes or single pipe to
4510 * multiple pipes, and planes are enabled after the pipe, we need to wait at
4511 * least 2 vblanks on the first pipe before enabling planes on the second pipe.
4512 */
4513static void haswell_mode_set_planes_workaround(struct intel_crtc *crtc)
4514{
4515 struct drm_device *dev = crtc->base.dev;
4516 struct intel_crtc *crtc_it, *other_active_crtc = NULL;
4517
4518 /* We want to get the other_active_crtc only if there's only 1 other
4519 * active crtc. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004520 for_each_intel_crtc(dev, crtc_it) {
Paulo Zanonie4916942013-09-20 16:21:19 -03004521 if (!crtc_it->active || crtc_it == crtc)
4522 continue;
4523
4524 if (other_active_crtc)
4525 return;
4526
4527 other_active_crtc = crtc_it;
4528 }
4529 if (!other_active_crtc)
4530 return;
4531
4532 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4533 intel_wait_for_vblank(dev, other_active_crtc->pipe);
4534}
4535
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004536static void haswell_crtc_enable(struct drm_crtc *crtc)
4537{
4538 struct drm_device *dev = crtc->dev;
4539 struct drm_i915_private *dev_priv = dev->dev_private;
4540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4541 struct intel_encoder *encoder;
4542 int pipe = intel_crtc->pipe;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004543
Matt Roper83d65732015-02-25 13:12:16 -08004544 WARN_ON(!crtc->state->enable);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004545
4546 if (intel_crtc->active)
4547 return;
4548
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004549 if (intel_crtc_to_shared_dpll(intel_crtc))
4550 intel_enable_shared_dpll(intel_crtc);
4551
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004552 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05304553 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter229fca92014-04-24 23:55:09 +02004554
4555 intel_set_pipe_timings(intel_crtc);
4556
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004557 if (intel_crtc->config->cpu_transcoder != TRANSCODER_EDP) {
4558 I915_WRITE(PIPE_MULT(intel_crtc->config->cpu_transcoder),
4559 intel_crtc->config->pixel_multiplier - 1);
Clint Taylorebb69c92014-09-30 10:30:22 -07004560 }
4561
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004562 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetter229fca92014-04-24 23:55:09 +02004563 intel_cpu_transcoder_set_m_n(intel_crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004564 &intel_crtc->config->fdi_m_n, NULL);
Daniel Vetter229fca92014-04-24 23:55:09 +02004565 }
4566
4567 haswell_set_pipeconf(crtc);
4568
4569 intel_set_pipe_csc(crtc);
4570
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004571 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03004572
Daniel Vettera72e4c92014-09-30 10:56:47 +02004573 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004574 for_each_encoder_on_crtc(dev, crtc, encoder)
4575 if (encoder->pre_enable)
4576 encoder->pre_enable(encoder);
4577
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004578 if (intel_crtc->config->has_pch_encoder) {
Daniel Vettera72e4c92014-09-30 10:56:47 +02004579 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4580 true);
Imre Deak4fe94672014-06-25 22:01:49 +03004581 dev_priv->display.fdi_link_train(crtc);
4582 }
4583
Paulo Zanoni1f544382012-10-24 11:32:00 -02004584 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004585
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004586 if (IS_SKYLAKE(dev))
4587 skylake_pfit_enable(intel_crtc);
4588 else
4589 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004590
4591 /*
4592 * On ILK+ LUT must be loaded before the pipe is running but with
4593 * clocks enabled
4594 */
4595 intel_crtc_load_lut(crtc);
4596
Paulo Zanoni1f544382012-10-24 11:32:00 -02004597 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00004598 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004599
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03004600 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02004601 intel_enable_pipe(intel_crtc);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004602
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004603 if (intel_crtc->config->has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02004604 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004605
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004606 if (intel_crtc->config->dp_encoder_is_mst)
Dave Airlie0e32b392014-05-02 14:02:48 +10004607 intel_ddi_set_vc_payload_alloc(crtc, true);
4608
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004609 assert_vblank_disabled(crtc);
4610 drm_crtc_vblank_on(crtc);
4611
Jani Nikula8807e552013-08-30 19:40:32 +03004612 for_each_encoder_on_crtc(dev, crtc, encoder) {
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004613 encoder->enable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004614 intel_opregion_notify_encoder(encoder, true);
4615 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004616
Paulo Zanonie4916942013-09-20 16:21:19 -03004617 /* If we change the relative order between pipe/planes enabling, we need
4618 * to change the workaround. */
4619 haswell_mode_set_planes_workaround(intel_crtc);
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004620 intel_crtc_enable_planes(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004621}
4622
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004623static void skylake_pfit_disable(struct intel_crtc *crtc)
4624{
4625 struct drm_device *dev = crtc->base.dev;
4626 struct drm_i915_private *dev_priv = dev->dev_private;
4627 int pipe = crtc->pipe;
4628
4629 /* To avoid upsetting the power well on haswell only disable the pfit if
4630 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004631 if (crtc->config->pch_pfit.enabled) {
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004632 I915_WRITE(PS_CTL(pipe), 0);
4633 I915_WRITE(PS_WIN_POS(pipe), 0);
4634 I915_WRITE(PS_WIN_SZ(pipe), 0);
4635 }
4636}
4637
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004638static void ironlake_pfit_disable(struct intel_crtc *crtc)
4639{
4640 struct drm_device *dev = crtc->base.dev;
4641 struct drm_i915_private *dev_priv = dev->dev_private;
4642 int pipe = crtc->pipe;
4643
4644 /* To avoid upsetting the power well on haswell only disable the pfit if
4645 * it's in use. The hw state code will make sure we get this right. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004646 if (crtc->config->pch_pfit.enabled) {
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004647 I915_WRITE(PF_CTL(pipe), 0);
4648 I915_WRITE(PF_WIN_POS(pipe), 0);
4649 I915_WRITE(PF_WIN_SZ(pipe), 0);
4650 }
4651}
4652
Jesse Barnes6be4a602010-09-10 10:26:01 -07004653static void ironlake_crtc_disable(struct drm_crtc *crtc)
4654{
4655 struct drm_device *dev = crtc->dev;
4656 struct drm_i915_private *dev_priv = dev->dev_private;
4657 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02004658 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004659 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01004660 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07004661
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004662 if (!intel_crtc->active)
4663 return;
4664
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004665 intel_crtc_disable_planes(crtc);
Ville Syrjäläa5c4d7b2014-03-07 18:32:13 +02004666
Daniel Vetterea9d7582012-07-10 10:42:52 +02004667 for_each_encoder_on_crtc(dev, crtc, encoder)
4668 encoder->disable(encoder);
4669
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004670 drm_crtc_vblank_off(crtc);
4671 assert_vblank_disabled(crtc);
4672
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004673 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004674 intel_set_pch_fifo_underrun_reporting(dev_priv, pipe, false);
Daniel Vetterd925c592013-06-05 13:34:04 +02004675
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004676 intel_disable_pipe(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004677
Daniel Vetter3f8dce32013-05-08 10:36:30 +02004678 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004679
Daniel Vetterbf49ec82012-09-06 22:15:40 +02004680 for_each_encoder_on_crtc(dev, crtc, encoder)
4681 if (encoder->post_disable)
4682 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004683
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004684 if (intel_crtc->config->has_pch_encoder) {
Daniel Vetterd925c592013-06-05 13:34:04 +02004685 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004686
Daniel Vetterd925c592013-06-05 13:34:04 +02004687 ironlake_disable_pch_transcoder(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004688
Daniel Vetterd925c592013-06-05 13:34:04 +02004689 if (HAS_PCH_CPT(dev)) {
4690 /* disable TRANS_DP_CTL */
4691 reg = TRANS_DP_CTL(pipe);
4692 temp = I915_READ(reg);
4693 temp &= ~(TRANS_DP_OUTPUT_ENABLE |
4694 TRANS_DP_PORT_SEL_MASK);
4695 temp |= TRANS_DP_PORT_SEL_NONE;
4696 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004697
Daniel Vetterd925c592013-06-05 13:34:04 +02004698 /* disable DPLL_SEL */
4699 temp = I915_READ(PCH_DPLL_SEL);
Daniel Vetter11887392013-06-05 13:34:09 +02004700 temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
Daniel Vetterd925c592013-06-05 13:34:04 +02004701 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004702 }
Daniel Vetterd925c592013-06-05 13:34:04 +02004703
4704 /* disable PCH DPLL */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004705 intel_disable_shared_dpll(intel_crtc);
Daniel Vetterd925c592013-06-05 13:34:04 +02004706
4707 ironlake_fdi_pll_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004708 }
4709
Chris Wilsonf7abfe82010-09-13 14:19:16 +01004710 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004711 intel_update_watermarks(crtc);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004712
4713 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004714 intel_fbc_update(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01004715 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07004716}
4717
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004718static void haswell_crtc_disable(struct drm_crtc *crtc)
4719{
4720 struct drm_device *dev = crtc->dev;
4721 struct drm_i915_private *dev_priv = dev->dev_private;
4722 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4723 struct intel_encoder *encoder;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004724 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004725
4726 if (!intel_crtc->active)
4727 return;
4728
Ville Syrjäläd3eedb12014-05-08 19:23:13 +03004729 intel_crtc_disable_planes(crtc);
Ville Syrjälädda9a662013-09-19 17:00:37 -03004730
Jani Nikula8807e552013-08-30 19:40:32 +03004731 for_each_encoder_on_crtc(dev, crtc, encoder) {
4732 intel_opregion_notify_encoder(encoder, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004733 encoder->disable(encoder);
Jani Nikula8807e552013-08-30 19:40:32 +03004734 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004735
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01004736 drm_crtc_vblank_off(crtc);
4737 assert_vblank_disabled(crtc);
4738
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004739 if (intel_crtc->config->has_pch_encoder)
Daniel Vettera72e4c92014-09-30 10:56:47 +02004740 intel_set_pch_fifo_underrun_reporting(dev_priv, TRANSCODER_A,
4741 false);
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03004742 intel_disable_pipe(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004743
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004744 if (intel_crtc->config->dp_encoder_is_mst)
Ville Syrjäläa4bf2142014-08-18 21:27:34 +03004745 intel_ddi_set_vc_payload_alloc(crtc, false);
4746
Paulo Zanoniad80a812012-10-24 16:06:19 -02004747 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004748
Jesse Barnesbd2e2442014-11-13 17:51:47 +00004749 if (IS_SKYLAKE(dev))
4750 skylake_pfit_disable(intel_crtc);
4751 else
4752 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004753
Paulo Zanoni1f544382012-10-24 11:32:00 -02004754 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004755
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004756 if (intel_crtc->config->has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02004757 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02004758 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02004759 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004760
Imre Deak97b040a2014-06-25 22:01:50 +03004761 for_each_encoder_on_crtc(dev, crtc, encoder)
4762 if (encoder->post_disable)
4763 encoder->post_disable(encoder);
4764
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004765 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03004766 intel_update_watermarks(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004767
4768 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02004769 intel_fbc_update(dev);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004770 mutex_unlock(&dev->struct_mutex);
Daniel Vetterdf8ad702014-06-25 22:02:03 +03004771
4772 if (intel_crtc_to_shared_dpll(intel_crtc))
4773 intel_disable_shared_dpll(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02004774}
4775
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004776static void ironlake_crtc_off(struct drm_crtc *crtc)
4777{
4778 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettere72f9fb2013-06-05 13:34:06 +02004779 intel_put_shared_dpll(intel_crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01004780}
4781
Paulo Zanoni6441ab52012-10-05 12:05:58 -03004782
Jesse Barnes2dd24552013-04-25 12:55:01 -07004783static void i9xx_pfit_enable(struct intel_crtc *crtc)
4784{
4785 struct drm_device *dev = crtc->base.dev;
4786 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004787 struct intel_crtc_state *pipe_config = crtc->config;
Jesse Barnes2dd24552013-04-25 12:55:01 -07004788
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02004789 if (!pipe_config->gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07004790 return;
4791
Daniel Vetterc0b03412013-05-28 12:05:54 +02004792 /*
4793 * The panel fitter should only be adjusted whilst the pipe is disabled,
4794 * according to register description and PRM.
4795 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07004796 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
4797 assert_pipe_disabled(dev_priv, crtc->pipe);
4798
Jesse Barnesb074cec2013-04-25 12:55:02 -07004799 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
4800 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02004801
4802 /* Border color in case we don't scale up to the full screen. Black by
4803 * default, change to something else for debugging. */
4804 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07004805}
4806
Dave Airlied05410f2014-06-05 13:22:59 +10004807static enum intel_display_power_domain port_to_power_domain(enum port port)
4808{
4809 switch (port) {
4810 case PORT_A:
4811 return POWER_DOMAIN_PORT_DDI_A_4_LANES;
4812 case PORT_B:
4813 return POWER_DOMAIN_PORT_DDI_B_4_LANES;
4814 case PORT_C:
4815 return POWER_DOMAIN_PORT_DDI_C_4_LANES;
4816 case PORT_D:
4817 return POWER_DOMAIN_PORT_DDI_D_4_LANES;
4818 default:
4819 WARN_ON_ONCE(1);
4820 return POWER_DOMAIN_PORT_OTHER;
4821 }
4822}
4823
Imre Deak77d22dc2014-03-05 16:20:52 +02004824#define for_each_power_domain(domain, mask) \
4825 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
4826 if ((1 << (domain)) & (mask))
4827
Imre Deak319be8a2014-03-04 19:22:57 +02004828enum intel_display_power_domain
4829intel_display_port_power_domain(struct intel_encoder *intel_encoder)
Imre Deak77d22dc2014-03-05 16:20:52 +02004830{
Imre Deak319be8a2014-03-04 19:22:57 +02004831 struct drm_device *dev = intel_encoder->base.dev;
4832 struct intel_digital_port *intel_dig_port;
4833
4834 switch (intel_encoder->type) {
4835 case INTEL_OUTPUT_UNKNOWN:
4836 /* Only DDI platforms should ever use this output type */
4837 WARN_ON_ONCE(!HAS_DDI(dev));
4838 case INTEL_OUTPUT_DISPLAYPORT:
4839 case INTEL_OUTPUT_HDMI:
4840 case INTEL_OUTPUT_EDP:
4841 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlied05410f2014-06-05 13:22:59 +10004842 return port_to_power_domain(intel_dig_port->port);
Dave Airlie0e32b392014-05-02 14:02:48 +10004843 case INTEL_OUTPUT_DP_MST:
4844 intel_dig_port = enc_to_mst(&intel_encoder->base)->primary;
4845 return port_to_power_domain(intel_dig_port->port);
Imre Deak319be8a2014-03-04 19:22:57 +02004846 case INTEL_OUTPUT_ANALOG:
4847 return POWER_DOMAIN_PORT_CRT;
4848 case INTEL_OUTPUT_DSI:
4849 return POWER_DOMAIN_PORT_DSI;
4850 default:
4851 return POWER_DOMAIN_PORT_OTHER;
4852 }
4853}
4854
4855static unsigned long get_crtc_power_domains(struct drm_crtc *crtc)
4856{
4857 struct drm_device *dev = crtc->dev;
4858 struct intel_encoder *intel_encoder;
4859 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
4860 enum pipe pipe = intel_crtc->pipe;
Imre Deak77d22dc2014-03-05 16:20:52 +02004861 unsigned long mask;
4862 enum transcoder transcoder;
4863
4864 transcoder = intel_pipe_to_cpu_transcoder(dev->dev_private, pipe);
4865
4866 mask = BIT(POWER_DOMAIN_PIPE(pipe));
4867 mask |= BIT(POWER_DOMAIN_TRANSCODER(transcoder));
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02004868 if (intel_crtc->config->pch_pfit.enabled ||
4869 intel_crtc->config->pch_pfit.force_thru)
Imre Deak77d22dc2014-03-05 16:20:52 +02004870 mask |= BIT(POWER_DOMAIN_PIPE_PANEL_FITTER(pipe));
4871
Imre Deak319be8a2014-03-04 19:22:57 +02004872 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
4873 mask |= BIT(intel_display_port_power_domain(intel_encoder));
4874
Imre Deak77d22dc2014-03-05 16:20:52 +02004875 return mask;
4876}
4877
Imre Deak77d22dc2014-03-05 16:20:52 +02004878static void modeset_update_crtc_power_domains(struct drm_device *dev)
4879{
4880 struct drm_i915_private *dev_priv = dev->dev_private;
4881 unsigned long pipe_domains[I915_MAX_PIPES] = { 0, };
4882 struct intel_crtc *crtc;
4883
4884 /*
4885 * First get all needed power domains, then put all unneeded, to avoid
4886 * any unnecessary toggling of the power wells.
4887 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004888 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004889 enum intel_display_power_domain domain;
4890
Matt Roper83d65732015-02-25 13:12:16 -08004891 if (!crtc->base.state->enable)
Imre Deak77d22dc2014-03-05 16:20:52 +02004892 continue;
4893
Imre Deak319be8a2014-03-04 19:22:57 +02004894 pipe_domains[crtc->pipe] = get_crtc_power_domains(&crtc->base);
Imre Deak77d22dc2014-03-05 16:20:52 +02004895
4896 for_each_power_domain(domain, pipe_domains[crtc->pipe])
4897 intel_display_power_get(dev_priv, domain);
4898 }
4899
Ville Syrjälä50f6e502014-11-06 14:49:12 +02004900 if (dev_priv->display.modeset_global_resources)
4901 dev_priv->display.modeset_global_resources(dev);
4902
Damien Lespiaud3fcc802014-05-13 23:32:22 +01004903 for_each_intel_crtc(dev, crtc) {
Imre Deak77d22dc2014-03-05 16:20:52 +02004904 enum intel_display_power_domain domain;
4905
4906 for_each_power_domain(domain, crtc->enabled_power_domains)
4907 intel_display_power_put(dev_priv, domain);
4908
4909 crtc->enabled_power_domains = pipe_domains[crtc->pipe];
4910 }
4911
4912 intel_display_set_init_power(dev_priv, false);
4913}
4914
Ville Syrjälädfcab172014-06-13 13:37:47 +03004915/* returns HPLL frequency in kHz */
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004916static int valleyview_get_vco(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004917{
Jesse Barnes586f49d2013-11-04 16:06:59 -08004918 int hpll_freq, vco_freq[] = { 800, 1600, 2000, 2400 };
Jesse Barnes30a970c2013-11-04 13:48:12 -08004919
Jesse Barnes586f49d2013-11-04 16:06:59 -08004920 /* Obtain SKU information */
4921 mutex_lock(&dev_priv->dpio_lock);
4922 hpll_freq = vlv_cck_read(dev_priv, CCK_FUSE_REG) &
4923 CCK_FUSE_HPLL_FREQ_MASK;
4924 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08004925
Ville Syrjälädfcab172014-06-13 13:37:47 +03004926 return vco_freq[hpll_freq] * 1000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004927}
4928
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004929static void vlv_update_cdclk(struct drm_device *dev)
4930{
4931 struct drm_i915_private *dev_priv = dev->dev_private;
4932
4933 dev_priv->vlv_cdclk_freq = dev_priv->display.get_display_clock_speed(dev);
Ville Syrjälä43dc52c2014-10-07 17:41:20 +03004934 DRM_DEBUG_DRIVER("Current CD clock rate: %d kHz\n",
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004935 dev_priv->vlv_cdclk_freq);
4936
4937 /*
4938 * Program the gmbus_freq based on the cdclk frequency.
4939 * BSpec erroneously claims we should aim for 4MHz, but
4940 * in fact 1MHz is the correct frequency.
4941 */
Ville Syrjälä6be1e3d2014-10-16 20:52:31 +03004942 I915_WRITE(GMBUSFREQ_VLV, DIV_ROUND_UP(dev_priv->vlv_cdclk_freq, 1000));
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03004943}
4944
Jesse Barnes30a970c2013-11-04 13:48:12 -08004945/* Adjust CDclk dividers to allow high res or save power if possible */
4946static void valleyview_set_cdclk(struct drm_device *dev, int cdclk)
4947{
4948 struct drm_i915_private *dev_priv = dev->dev_private;
4949 u32 val, cmd;
4950
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03004951 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
Imre Deakd60c4472014-03-27 17:45:10 +02004952
Ville Syrjälädfcab172014-06-13 13:37:47 +03004953 if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
Jesse Barnes30a970c2013-11-04 13:48:12 -08004954 cmd = 2;
Ville Syrjälädfcab172014-06-13 13:37:47 +03004955 else if (cdclk == 266667)
Jesse Barnes30a970c2013-11-04 13:48:12 -08004956 cmd = 1;
4957 else
4958 cmd = 0;
4959
4960 mutex_lock(&dev_priv->rps.hw_lock);
4961 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
4962 val &= ~DSPFREQGUAR_MASK;
4963 val |= (cmd << DSPFREQGUAR_SHIFT);
4964 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
4965 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
4966 DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
4967 50)) {
4968 DRM_ERROR("timed out waiting for CDclk change\n");
4969 }
4970 mutex_unlock(&dev_priv->rps.hw_lock);
4971
Ville Syrjälädfcab172014-06-13 13:37:47 +03004972 if (cdclk == 400000) {
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004973 u32 divider;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004974
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03004975 divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004976
4977 mutex_lock(&dev_priv->dpio_lock);
4978 /* adjust cdclk divider */
4979 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
Ville Syrjälä9cf33db2014-06-13 13:37:48 +03004980 val &= ~DISPLAY_FREQUENCY_VALUES;
Jesse Barnes30a970c2013-11-04 13:48:12 -08004981 val |= divider;
4982 vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
Ville Syrjäläa877e802014-06-13 13:37:52 +03004983
4984 if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
4985 DISPLAY_FREQUENCY_STATUS) == (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
4986 50))
4987 DRM_ERROR("timed out waiting for CDclk change\n");
Jesse Barnes30a970c2013-11-04 13:48:12 -08004988 mutex_unlock(&dev_priv->dpio_lock);
4989 }
4990
4991 mutex_lock(&dev_priv->dpio_lock);
4992 /* adjust self-refresh exit latency value */
4993 val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
4994 val &= ~0x7f;
4995
4996 /*
4997 * For high bandwidth configs, we set a higher latency in the bunit
4998 * so that the core display fetch happens in time to avoid underruns.
4999 */
Ville Syrjälädfcab172014-06-13 13:37:47 +03005000 if (cdclk == 400000)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005001 val |= 4500 / 250; /* 4.5 usec */
5002 else
5003 val |= 3000 / 250; /* 3.0 usec */
5004 vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
5005 mutex_unlock(&dev_priv->dpio_lock);
5006
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +03005007 vlv_update_cdclk(dev);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005008}
5009
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005010static void cherryview_set_cdclk(struct drm_device *dev, int cdclk)
5011{
5012 struct drm_i915_private *dev_priv = dev->dev_private;
5013 u32 val, cmd;
5014
5015 WARN_ON(dev_priv->display.get_display_clock_speed(dev) != dev_priv->vlv_cdclk_freq);
5016
5017 switch (cdclk) {
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005018 case 333333:
5019 case 320000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005020 case 266667:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005021 case 200000:
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005022 break;
5023 default:
Daniel Vetter5f77eeb2014-12-08 16:40:10 +01005024 MISSING_CASE(cdclk);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005025 return;
5026 }
5027
Ville Syrjälä9d0d3fd2015-03-02 20:07:17 +02005028 /*
5029 * Specs are full of misinformation, but testing on actual
5030 * hardware has shown that we just need to write the desired
5031 * CCK divider into the Punit register.
5032 */
5033 cmd = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
5034
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005035 mutex_lock(&dev_priv->rps.hw_lock);
5036 val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
5037 val &= ~DSPFREQGUAR_MASK_CHV;
5038 val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
5039 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
5040 if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
5041 DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
5042 50)) {
5043 DRM_ERROR("timed out waiting for CDclk change\n");
5044 }
5045 mutex_unlock(&dev_priv->rps.hw_lock);
5046
5047 vlv_update_cdclk(dev);
5048}
5049
Jesse Barnes30a970c2013-11-04 13:48:12 -08005050static int valleyview_calc_cdclk(struct drm_i915_private *dev_priv,
5051 int max_pixclk)
5052{
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005053 int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ? 333333 : 320000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005054 int limit = IS_CHERRYVIEW(dev_priv) ? 95 : 90;
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005055
Jesse Barnes30a970c2013-11-04 13:48:12 -08005056 /*
5057 * Really only a few cases to deal with, as only 4 CDclks are supported:
5058 * 200MHz
5059 * 267MHz
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005060 * 320/333MHz (depends on HPLL freq)
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005061 * 400MHz (VLV only)
5062 * So we check to see whether we're above 90% (VLV) or 95% (CHV)
5063 * of the lower bin and adjust if needed.
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005064 *
5065 * We seem to get an unstable or solid color picture at 200MHz.
5066 * Not sure what's wrong. For now use 200MHz only when all pipes
5067 * are off.
Jesse Barnes30a970c2013-11-04 13:48:12 -08005068 */
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005069 if (!IS_CHERRYVIEW(dev_priv) &&
5070 max_pixclk > freq_320*limit/100)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005071 return 400000;
Ville Syrjälä6cca3192015-03-02 20:07:16 +02005072 else if (max_pixclk > 266667*limit/100)
Ville Syrjälä29dc7ef2014-06-13 13:37:50 +03005073 return freq_320;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005074 else if (max_pixclk > 0)
Ville Syrjälädfcab172014-06-13 13:37:47 +03005075 return 266667;
Ville Syrjäläe37c67a2014-06-13 13:37:51 +03005076 else
5077 return 200000;
Jesse Barnes30a970c2013-11-04 13:48:12 -08005078}
5079
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005080/* compute the max pixel clock for new configuration */
5081static int intel_mode_max_pixclk(struct drm_i915_private *dev_priv)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005082{
5083 struct drm_device *dev = dev_priv->dev;
5084 struct intel_crtc *intel_crtc;
5085 int max_pixclk = 0;
5086
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005087 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005088 if (intel_crtc->new_enabled)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005089 max_pixclk = max(max_pixclk,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005090 intel_crtc->new_config->base.adjusted_mode.crtc_clock);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005091 }
5092
5093 return max_pixclk;
5094}
5095
5096static void valleyview_modeset_global_pipes(struct drm_device *dev,
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005097 unsigned *prepare_pipes)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005098{
5099 struct drm_i915_private *dev_priv = dev->dev_private;
5100 struct intel_crtc *intel_crtc;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005101 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005102
Imre Deakd60c4472014-03-27 17:45:10 +02005103 if (valleyview_calc_cdclk(dev_priv, max_pixclk) ==
5104 dev_priv->vlv_cdclk_freq)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005105 return;
5106
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005107 /* disable/enable all currently active pipes while we change cdclk */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01005108 for_each_intel_crtc(dev, intel_crtc)
Matt Roper83d65732015-02-25 13:12:16 -08005109 if (intel_crtc->base.state->enable)
Jesse Barnes30a970c2013-11-04 13:48:12 -08005110 *prepare_pipes |= (1 << intel_crtc->pipe);
5111}
5112
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005113static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
5114{
5115 unsigned int credits, default_credits;
5116
5117 if (IS_CHERRYVIEW(dev_priv))
5118 default_credits = PFI_CREDIT(12);
5119 else
5120 default_credits = PFI_CREDIT(8);
5121
5122 if (DIV_ROUND_CLOSEST(dev_priv->vlv_cdclk_freq, 1000) >= dev_priv->rps.cz_freq) {
5123 /* CHV suggested value is 31 or 63 */
5124 if (IS_CHERRYVIEW(dev_priv))
5125 credits = PFI_CREDIT_31;
5126 else
5127 credits = PFI_CREDIT(15);
5128 } else {
5129 credits = default_credits;
5130 }
5131
5132 /*
5133 * WA - write default credits before re-programming
5134 * FIXME: should we also set the resend bit here?
5135 */
5136 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5137 default_credits);
5138
5139 I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
5140 credits | PFI_CREDIT_RESEND);
5141
5142 /*
5143 * FIXME is this guaranteed to clear
5144 * immediately or should we poll for it?
5145 */
5146 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
5147}
5148
Jesse Barnes30a970c2013-11-04 13:48:12 -08005149static void valleyview_modeset_global_resources(struct drm_device *dev)
5150{
5151 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +02005152 int max_pixclk = intel_mode_max_pixclk(dev_priv);
Jesse Barnes30a970c2013-11-04 13:48:12 -08005153 int req_cdclk = valleyview_calc_cdclk(dev_priv, max_pixclk);
5154
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005155 if (req_cdclk != dev_priv->vlv_cdclk_freq) {
Imre Deak738c05c2014-11-19 16:25:37 +02005156 /*
5157 * FIXME: We can end up here with all power domains off, yet
5158 * with a CDCLK frequency other than the minimum. To account
5159 * for this take the PIPE-A power domain, which covers the HW
5160 * blocks needed for the following programming. This can be
5161 * removed once it's guaranteed that we get here either with
5162 * the minimum CDCLK set, or the required power domains
5163 * enabled.
5164 */
5165 intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
5166
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005167 if (IS_CHERRYVIEW(dev))
5168 cherryview_set_cdclk(dev, req_cdclk);
5169 else
5170 valleyview_set_cdclk(dev, req_cdclk);
Imre Deak738c05c2014-11-19 16:25:37 +02005171
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02005172 vlv_program_pfi_credits(dev_priv);
5173
Imre Deak738c05c2014-11-19 16:25:37 +02005174 intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
Ville Syrjälä383c5a62014-06-28 02:03:57 +03005175 }
Jesse Barnes30a970c2013-11-04 13:48:12 -08005176}
5177
Jesse Barnes89b667f2013-04-18 14:51:36 -07005178static void valleyview_crtc_enable(struct drm_crtc *crtc)
5179{
5180 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005181 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005182 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5183 struct intel_encoder *encoder;
5184 int pipe = intel_crtc->pipe;
Jani Nikula23538ef2013-08-27 15:12:22 +03005185 bool is_dsi;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005186
Matt Roper83d65732015-02-25 13:12:16 -08005187 WARN_ON(!crtc->state->enable);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005188
5189 if (intel_crtc->active)
5190 return;
5191
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005192 is_dsi = intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI);
Shobhit Kumar8525a232014-06-25 12:20:39 +05305193
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005194 if (!is_dsi) {
5195 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005196 chv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005197 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005198 vlv_prepare_pll(intel_crtc, intel_crtc->config);
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03005199 }
Daniel Vetter5b18e572014-04-24 23:55:06 +02005200
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005201 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305202 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005203
5204 intel_set_pipe_timings(intel_crtc);
5205
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005206 if (IS_CHERRYVIEW(dev) && pipe == PIPE_B) {
5207 struct drm_i915_private *dev_priv = dev->dev_private;
5208
5209 I915_WRITE(CHV_BLEND(pipe), CHV_BLEND_LEGACY);
5210 I915_WRITE(CHV_CANVAS(pipe), 0);
5211 }
5212
Daniel Vetter5b18e572014-04-24 23:55:06 +02005213 i9xx_set_pipeconf(intel_crtc);
5214
Jesse Barnes89b667f2013-04-18 14:51:36 -07005215 intel_crtc->active = true;
Jesse Barnes89b667f2013-04-18 14:51:36 -07005216
Daniel Vettera72e4c92014-09-30 10:56:47 +02005217 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005218
Jesse Barnes89b667f2013-04-18 14:51:36 -07005219 for_each_encoder_on_crtc(dev, crtc, encoder)
5220 if (encoder->pre_pll_enable)
5221 encoder->pre_pll_enable(encoder);
5222
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005223 if (!is_dsi) {
5224 if (IS_CHERRYVIEW(dev))
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005225 chv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005226 else
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005227 vlv_enable_pll(intel_crtc, intel_crtc->config);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03005228 }
Jesse Barnes89b667f2013-04-18 14:51:36 -07005229
5230 for_each_encoder_on_crtc(dev, crtc, encoder)
5231 if (encoder->pre_enable)
5232 encoder->pre_enable(encoder);
5233
Jesse Barnes2dd24552013-04-25 12:55:01 -07005234 i9xx_pfit_enable(intel_crtc);
5235
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005236 intel_crtc_load_lut(crtc);
5237
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005238 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005239 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005240
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005241 assert_vblank_disabled(crtc);
5242 drm_crtc_vblank_on(crtc);
5243
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005244 for_each_encoder_on_crtc(dev, crtc, encoder)
5245 encoder->enable(encoder);
5246
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005247 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005248
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005249 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005250 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005251}
5252
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005253static void i9xx_set_pll_dividers(struct intel_crtc *crtc)
5254{
5255 struct drm_device *dev = crtc->base.dev;
5256 struct drm_i915_private *dev_priv = dev->dev_private;
5257
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005258 I915_WRITE(FP0(crtc->pipe), crtc->config->dpll_hw_state.fp0);
5259 I915_WRITE(FP1(crtc->pipe), crtc->config->dpll_hw_state.fp1);
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005260}
5261
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005262static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005263{
5264 struct drm_device *dev = crtc->dev;
Daniel Vettera72e4c92014-09-30 10:56:47 +02005265 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08005266 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005267 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08005268 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08005269
Matt Roper83d65732015-02-25 13:12:16 -08005270 WARN_ON(!crtc->state->enable);
Daniel Vetter08a48462012-07-02 11:43:47 +02005271
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005272 if (intel_crtc->active)
5273 return;
5274
Daniel Vetterf13c2ef2014-04-24 23:55:10 +02005275 i9xx_set_pll_dividers(intel_crtc);
5276
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005277 if (intel_crtc->config->has_dp_encoder)
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05305278 intel_dp_set_m_n(intel_crtc, M1_N1);
Daniel Vetter5b18e572014-04-24 23:55:06 +02005279
5280 intel_set_pipe_timings(intel_crtc);
5281
Daniel Vetter5b18e572014-04-24 23:55:06 +02005282 i9xx_set_pipeconf(intel_crtc);
5283
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005284 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01005285
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005286 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005287 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005288
Daniel Vetter66e3d5c2013-06-16 21:24:16 +02005289 for_each_encoder_on_crtc(dev, crtc, encoder)
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02005290 if (encoder->pre_enable)
5291 encoder->pre_enable(encoder);
5292
Daniel Vetterf6736a12013-06-05 13:34:30 +02005293 i9xx_enable_pll(intel_crtc);
5294
Jesse Barnes2dd24552013-04-25 12:55:01 -07005295 i9xx_pfit_enable(intel_crtc);
5296
Ville Syrjälä63cbb072013-06-04 13:48:59 +03005297 intel_crtc_load_lut(crtc);
5298
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005299 intel_update_watermarks(crtc);
Paulo Zanonie1fdc472014-01-17 13:51:12 -02005300 intel_enable_pipe(intel_crtc);
Daniel Vetterbe6a6f82014-04-15 18:41:22 +02005301
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005302 assert_vblank_disabled(crtc);
5303 drm_crtc_vblank_on(crtc);
5304
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005305 for_each_encoder_on_crtc(dev, crtc, encoder)
5306 encoder->enable(encoder);
5307
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005308 intel_crtc_enable_planes(crtc);
Daniel Vetterd40d9182014-05-21 11:45:40 +02005309
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005310 /*
5311 * Gen2 reports pipe underruns whenever all planes are disabled.
5312 * So don't enable underrun reporting before at least some planes
5313 * are enabled.
5314 * FIXME: Need to fix the logic to work when we turn off all planes
5315 * but leave the pipe running.
5316 */
5317 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005318 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, true);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005319
Ville Syrjälä56b80e12014-05-16 19:40:22 +03005320 /* Underruns don't raise interrupts, so check manually. */
Daniel Vettera72e4c92014-09-30 10:56:47 +02005321 i9xx_check_fifo_underruns(dev_priv);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005322}
5323
Daniel Vetter87476d62013-04-11 16:29:06 +02005324static void i9xx_pfit_disable(struct intel_crtc *crtc)
5325{
5326 struct drm_device *dev = crtc->base.dev;
5327 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02005328
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02005329 if (!crtc->config->gmch_pfit.control)
Daniel Vetter328d8e82013-05-08 10:36:31 +02005330 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02005331
5332 assert_pipe_disabled(dev_priv, crtc->pipe);
5333
Daniel Vetter328d8e82013-05-08 10:36:31 +02005334 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
5335 I915_READ(PFIT_CONTROL));
5336 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02005337}
5338
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005339static void i9xx_crtc_disable(struct drm_crtc *crtc)
5340{
5341 struct drm_device *dev = crtc->dev;
5342 struct drm_i915_private *dev_priv = dev->dev_private;
5343 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005344 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005345 int pipe = intel_crtc->pipe;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02005346
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005347 if (!intel_crtc->active)
5348 return;
5349
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005350 /*
5351 * Gen2 reports pipe underruns whenever all planes are disabled.
5352 * So diasble underrun reporting before all the planes get disabled.
5353 * FIXME: Need to fix the logic to work when we turn off all planes
5354 * but leave the pipe running.
5355 */
5356 if (IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005357 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005358
Imre Deak564ed192014-06-13 14:54:21 +03005359 /*
5360 * Vblank time updates from the shadow to live plane control register
5361 * are blocked if the memory self-refresh mode is active at that
5362 * moment. So to make sure the plane gets truly disabled, disable
5363 * first the self-refresh mode. The self-refresh enable bit in turn
5364 * will be checked/applied by the HW only at the next frame start
5365 * event which is after the vblank start event, so we need to have a
5366 * wait-for-vblank between disabling the plane and the pipe.
5367 */
5368 intel_set_memory_cxsr(dev_priv, false);
Ville Syrjälä9ab04602014-05-08 19:23:14 +03005369 intel_crtc_disable_planes(crtc);
5370
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005371 /*
5372 * On gen2 planes are double buffered but the pipe isn't, so we must
5373 * wait for planes to fully turn off before disabling the pipe.
Imre Deak564ed192014-06-13 14:54:21 +03005374 * We also need to wait on all gmch platforms because of the
5375 * self-refresh mode constraint explained above.
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005376 */
Imre Deak564ed192014-06-13 14:54:21 +03005377 intel_wait_for_vblank(dev, pipe);
Ville Syrjälä6304cd92014-04-25 13:30:12 +03005378
Ville Syrjälä4b3a9522014-08-14 22:04:37 +03005379 for_each_encoder_on_crtc(dev, crtc, encoder)
5380 encoder->disable(encoder);
5381
Daniel Vetterf9b61ff2015-01-07 13:54:39 +01005382 drm_crtc_vblank_off(crtc);
5383 assert_vblank_disabled(crtc);
5384
Ville Syrjälä575f7ab2014-08-15 01:21:56 +03005385 intel_disable_pipe(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005386
Daniel Vetter87476d62013-04-11 16:29:06 +02005387 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02005388
Jesse Barnes89b667f2013-04-18 14:51:36 -07005389 for_each_encoder_on_crtc(dev, crtc, encoder)
5390 if (encoder->post_disable)
5391 encoder->post_disable(encoder);
5392
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005393 if (!intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_DSI)) {
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005394 if (IS_CHERRYVIEW(dev))
5395 chv_disable_pll(dev_priv, pipe);
5396 else if (IS_VALLEYVIEW(dev))
5397 vlv_disable_pll(dev_priv, pipe);
5398 else
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03005399 i9xx_disable_pll(intel_crtc);
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03005400 }
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005401
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005402 if (!IS_GEN2(dev))
Daniel Vettera72e4c92014-09-30 10:56:47 +02005403 intel_set_cpu_fifo_underrun_reporting(dev_priv, pipe, false);
Ville Syrjälä4a3436e2014-05-16 19:40:25 +03005404
Chris Wilsonf7abfe82010-09-13 14:19:16 +01005405 intel_crtc->active = false;
Ville Syrjälä46ba6142013-09-10 11:40:40 +03005406 intel_update_watermarks(crtc);
Ville Syrjäläf37fcc22013-09-10 11:39:55 +03005407
Daniel Vetterefa96242014-04-24 23:55:02 +02005408 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02005409 intel_fbc_update(dev);
Daniel Vetterefa96242014-04-24 23:55:02 +02005410 mutex_unlock(&dev->struct_mutex);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07005411}
5412
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005413static void i9xx_crtc_off(struct drm_crtc *crtc)
5414{
5415}
5416
Borun Fub04c5bd2014-07-12 10:02:27 +05305417/* Master function to enable/disable CRTC and corresponding power wells */
5418void intel_crtc_control(struct drm_crtc *crtc, bool enable)
Chris Wilsoncdd59982010-09-08 16:30:16 +01005419{
Chris Wilsoncdd59982010-09-08 16:30:16 +01005420 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005421 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005422 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005423 enum intel_display_power_domain domain;
5424 unsigned long domains;
Daniel Vetter976f8a22012-07-08 22:34:21 +02005425
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005426 if (enable) {
5427 if (!intel_crtc->active) {
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005428 domains = get_crtc_power_domains(crtc);
5429 for_each_power_domain(domain, domains)
5430 intel_display_power_get(dev_priv, domain);
5431 intel_crtc->enabled_power_domains = domains;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005432
5433 dev_priv->display.crtc_enable(crtc);
5434 }
5435 } else {
5436 if (intel_crtc->active) {
5437 dev_priv->display.crtc_disable(crtc);
5438
Daniel Vettere1e9fb82014-06-25 22:02:04 +03005439 domains = intel_crtc->enabled_power_domains;
5440 for_each_power_domain(domain, domains)
5441 intel_display_power_put(dev_priv, domain);
5442 intel_crtc->enabled_power_domains = 0;
Daniel Vetter0e572fe2014-04-24 23:55:42 +02005443 }
5444 }
Borun Fub04c5bd2014-07-12 10:02:27 +05305445}
5446
5447/**
5448 * Sets the power management mode of the pipe and plane.
5449 */
5450void intel_crtc_update_dpms(struct drm_crtc *crtc)
5451{
5452 struct drm_device *dev = crtc->dev;
5453 struct intel_encoder *intel_encoder;
5454 bool enable = false;
5455
5456 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
5457 enable |= intel_encoder->connectors_active;
5458
5459 intel_crtc_control(crtc, enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005460}
5461
Daniel Vetter976f8a22012-07-08 22:34:21 +02005462static void intel_crtc_disable(struct drm_crtc *crtc)
5463{
5464 struct drm_device *dev = crtc->dev;
5465 struct drm_connector *connector;
5466 struct drm_i915_private *dev_priv = dev->dev_private;
5467
5468 /* crtc should still be enabled when we disable it. */
Matt Roper83d65732015-02-25 13:12:16 -08005469 WARN_ON(!crtc->state->enable);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005470
5471 dev_priv->display.crtc_disable(crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005472 dev_priv->display.off(crtc);
5473
Gustavo Padovan455a6802014-12-01 15:40:11 -08005474 crtc->primary->funcs->disable_plane(crtc->primary);
Daniel Vetter976f8a22012-07-08 22:34:21 +02005475
5476 /* Update computed state. */
5477 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
5478 if (!connector->encoder || !connector->encoder->crtc)
5479 continue;
5480
5481 if (connector->encoder->crtc != crtc)
5482 continue;
5483
5484 connector->dpms = DRM_MODE_DPMS_OFF;
5485 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01005486 }
5487}
5488
Chris Wilsonea5b2132010-08-04 13:50:23 +01005489void intel_encoder_destroy(struct drm_encoder *encoder)
5490{
Chris Wilson4ef69c72010-09-09 15:14:28 +01005491 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01005492
Chris Wilsonea5b2132010-08-04 13:50:23 +01005493 drm_encoder_cleanup(encoder);
5494 kfree(intel_encoder);
5495}
5496
Damien Lespiau92373292013-08-08 22:28:57 +01005497/* Simple dpms helper for encoders with just one connector, no cloning and only
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005498 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
5499 * state of the entire output pipe. */
Damien Lespiau92373292013-08-08 22:28:57 +01005500static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005501{
5502 if (mode == DRM_MODE_DPMS_ON) {
5503 encoder->connectors_active = true;
5504
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005505 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005506 } else {
5507 encoder->connectors_active = false;
5508
Daniel Vetterb2cabb02012-07-01 22:42:24 +02005509 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005510 }
5511}
5512
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005513/* Cross check the actual hw state with our own modeset state tracking (and it's
5514 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02005515static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005516{
5517 if (connector->get_hw_state(connector)) {
5518 struct intel_encoder *encoder = connector->encoder;
5519 struct drm_crtc *crtc;
5520 bool encoder_enabled;
5521 enum pipe pipe;
5522
5523 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
5524 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03005525 connector->base.name);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005526
Dave Airlie0e32b392014-05-02 14:02:48 +10005527 /* there is no real hw state for MST connectors */
5528 if (connector->mst_port)
5529 return;
5530
Rob Clarke2c719b2014-12-15 13:56:32 -05005531 I915_STATE_WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005532 "wrong connector dpms state\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005533 I915_STATE_WARN(connector->base.encoder != &encoder->base,
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005534 "active connector not linked to encoder\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005535
Dave Airlie36cd7442014-05-02 13:44:18 +10005536 if (encoder) {
Rob Clarke2c719b2014-12-15 13:56:32 -05005537 I915_STATE_WARN(!encoder->connectors_active,
Dave Airlie36cd7442014-05-02 13:44:18 +10005538 "encoder->connectors_active not set\n");
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005539
Dave Airlie36cd7442014-05-02 13:44:18 +10005540 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -05005541 I915_STATE_WARN(!encoder_enabled, "encoder not enabled\n");
5542 if (I915_STATE_WARN_ON(!encoder->base.crtc))
Dave Airlie36cd7442014-05-02 13:44:18 +10005543 return;
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005544
Dave Airlie36cd7442014-05-02 13:44:18 +10005545 crtc = encoder->base.crtc;
5546
Matt Roper83d65732015-02-25 13:12:16 -08005547 I915_STATE_WARN(!crtc->state->enable,
5548 "crtc not enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05005549 I915_STATE_WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
5550 I915_STATE_WARN(pipe != to_intel_crtc(crtc)->pipe,
Dave Airlie36cd7442014-05-02 13:44:18 +10005551 "encoder active on the wrong pipe\n");
5552 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005553 }
5554}
5555
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005556/* Even simpler default implementation, if there's really no special case to
5557 * consider. */
5558void intel_connector_dpms(struct drm_connector *connector, int mode)
5559{
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005560 /* All the simple cases only support two dpms states. */
5561 if (mode != DRM_MODE_DPMS_ON)
5562 mode = DRM_MODE_DPMS_OFF;
5563
5564 if (mode == connector->dpms)
5565 return;
5566
5567 connector->dpms = mode;
5568
5569 /* Only need to change hw state when actually enabled */
Chris Wilsonc9976dcf2013-09-29 19:15:07 +01005570 if (connector->encoder)
5571 intel_encoder_dpms(to_intel_encoder(connector->encoder), mode);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02005572
Daniel Vetterb9805142012-08-31 17:37:33 +02005573 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02005574}
5575
Daniel Vetterf0947c32012-07-02 13:10:34 +02005576/* Simple connector->get_hw_state implementation for encoders that support only
5577 * one connector and no cloning and hence the encoder state determines the state
5578 * of the connector. */
5579bool intel_connector_get_hw_state(struct intel_connector *connector)
5580{
Daniel Vetter24929352012-07-02 20:28:59 +02005581 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02005582 struct intel_encoder *encoder = connector->encoder;
5583
5584 return encoder->get_hw_state(encoder, &pipe);
5585}
5586
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005587static int pipe_required_fdi_lanes(struct drm_device *dev, enum pipe pipe)
5588{
5589 struct intel_crtc *crtc =
5590 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
5591
5592 if (crtc->base.state->enable &&
5593 crtc->config->has_pch_encoder)
5594 return crtc->config->fdi_lanes;
5595
5596 return 0;
5597}
5598
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005599static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005600 struct intel_crtc_state *pipe_config)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005601{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005602 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
5603 pipe_name(pipe), pipe_config->fdi_lanes);
5604 if (pipe_config->fdi_lanes > 4) {
5605 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
5606 pipe_name(pipe), pipe_config->fdi_lanes);
5607 return false;
5608 }
5609
Paulo Zanonibafb6552013-11-02 21:07:44 -07005610 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005611 if (pipe_config->fdi_lanes > 2) {
5612 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
5613 pipe_config->fdi_lanes);
5614 return false;
5615 } else {
5616 return true;
5617 }
5618 }
5619
5620 if (INTEL_INFO(dev)->num_pipes == 2)
5621 return true;
5622
5623 /* Ivybridge 3 pipe is really complicated */
5624 switch (pipe) {
5625 case PIPE_A:
5626 return true;
5627 case PIPE_B:
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005628 if (pipe_config->fdi_lanes > 2 &&
5629 pipe_required_fdi_lanes(dev, PIPE_C) > 0) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005630 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
5631 pipe_name(pipe), pipe_config->fdi_lanes);
5632 return false;
5633 }
5634 return true;
5635 case PIPE_C:
Ville Syrjälä251cc672015-03-11 18:52:30 +02005636 if (pipe_config->fdi_lanes > 2) {
5637 DRM_DEBUG_KMS("only 2 lanes on pipe %c: required %i lanes\n",
5638 pipe_name(pipe), pipe_config->fdi_lanes);
5639 return false;
5640 }
Ville Syrjäläd272ddf2015-03-11 18:52:31 +02005641 if (pipe_required_fdi_lanes(dev, PIPE_B) > 2) {
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005642 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
5643 return false;
5644 }
5645 return true;
5646 default:
5647 BUG();
5648 }
5649}
5650
Daniel Vettere29c22c2013-02-21 00:00:16 +01005651#define RETRY 1
5652static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005653 struct intel_crtc_state *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02005654{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005655 struct drm_device *dev = intel_crtc->base.dev;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005656 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Daniel Vetterff9a6752013-06-01 17:16:21 +02005657 int lane, link_bw, fdi_dotclock;
Daniel Vettere29c22c2013-02-21 00:00:16 +01005658 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005659
Daniel Vettere29c22c2013-02-21 00:00:16 +01005660retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02005661 /* FDI is a binary signal running at ~2.7GHz, encoding
5662 * each output octet as 10 bits. The actual frequency
5663 * is stored as a divider into a 100MHz clock, and the
5664 * mode pixel clock is stored in units of 1KHz.
5665 * Hence the bw of each lane in terms of the mode signal
5666 * is:
5667 */
5668 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
5669
Damien Lespiau241bfc32013-09-25 16:45:37 +01005670 fdi_dotclock = adjusted_mode->crtc_clock;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005671
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005672 lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005673 pipe_config->pipe_bpp);
5674
5675 pipe_config->fdi_lanes = lane;
5676
Daniel Vetter2bd89a02013-06-01 17:16:19 +02005677 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
Daniel Vetter877d48d2013-04-19 11:24:43 +02005678 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005679
Daniel Vettere29c22c2013-02-21 00:00:16 +01005680 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
5681 intel_crtc->pipe, pipe_config);
5682 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
5683 pipe_config->pipe_bpp -= 2*3;
5684 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
5685 pipe_config->pipe_bpp);
5686 needs_recompute = true;
5687 pipe_config->bw_constrained = true;
5688
5689 goto retry;
5690 }
5691
5692 if (needs_recompute)
5693 return RETRY;
5694
5695 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02005696}
5697
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005698static void hsw_compute_ips_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005699 struct intel_crtc_state *pipe_config)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005700{
Jani Nikulad330a952014-01-21 11:24:25 +02005701 pipe_config->ips_enabled = i915.enable_ips &&
Paulo Zanoni3c4ca582013-05-31 16:33:23 -03005702 hsw_crtc_supports_ips(crtc) &&
Jesse Barnesb6dfdc92013-07-25 10:06:50 -07005703 pipe_config->pipe_bpp <= 24;
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005704}
5705
Daniel Vettera43f6e02013-06-07 23:10:32 +02005706static int intel_crtc_compute_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02005707 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08005708{
Daniel Vettera43f6e02013-06-07 23:10:32 +02005709 struct drm_device *dev = crtc->base.dev;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +02005710 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02005711 struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01005712
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005713 /* FIXME should check pixel clock limits on all platforms */
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005714 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005715 int clock_limit =
5716 dev_priv->display.get_display_clock_speed(dev);
5717
5718 /*
5719 * Enable pixel doubling when the dot clock
5720 * is > 90% of the (display) core speed.
5721 *
Ville Syrjäläb397c962013-09-04 18:30:06 +03005722 * GDG double wide on either pipe,
5723 * otherwise pipe A only.
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005724 */
Ville Syrjäläb397c962013-09-04 18:30:06 +03005725 if ((crtc->pipe == PIPE_A || IS_I915G(dev)) &&
Damien Lespiau241bfc32013-09-25 16:45:37 +01005726 adjusted_mode->crtc_clock > clock_limit * 9 / 10) {
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005727 clock_limit *= 2;
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03005728 pipe_config->double_wide = true;
Ville Syrjäläad3a4472013-09-04 18:30:04 +03005729 }
5730
Damien Lespiau241bfc32013-09-25 16:45:37 +01005731 if (adjusted_mode->crtc_clock > clock_limit * 9 / 10)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005732 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005733 }
Chris Wilson89749352010-09-12 18:25:19 +01005734
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005735 /*
5736 * Pipe horizontal size must be even in:
5737 * - DVO ganged mode
5738 * - LVDS dual channel mode
5739 * - Double wide pipe
5740 */
Ander Conselvan de Oliveirab4f2bf42015-02-26 09:44:45 +02005741 if ((intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Ville Syrjälä1d1d0e22013-09-04 18:30:05 +03005742 intel_is_dual_link_lvds(dev)) || pipe_config->double_wide)
5743 pipe_config->pipe_src_w &= ~1;
5744
Damien Lespiau8693a822013-05-03 18:48:11 +01005745 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
5746 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03005747 */
5748 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
5749 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01005750 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03005751
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005752 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005753 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02005754 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01005755 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
5756 * for lvds. */
5757 pipe_config->pipe_bpp = 8*3;
5758 }
5759
Damien Lespiauf5adf942013-06-24 18:29:34 +01005760 if (HAS_IPS(dev))
Daniel Vettera43f6e02013-06-07 23:10:32 +02005761 hsw_compute_ips_config(crtc, pipe_config);
5762
Daniel Vetter877d48d2013-04-19 11:24:43 +02005763 if (pipe_config->has_pch_encoder)
Daniel Vettera43f6e02013-06-07 23:10:32 +02005764 return ironlake_fdi_compute_config(crtc, pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02005765
Daniel Vettere29c22c2013-02-21 00:00:16 +01005766 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005767}
5768
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005769static int valleyview_get_display_clock_speed(struct drm_device *dev)
5770{
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005771 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005772 u32 val;
5773 int divider;
5774
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005775 if (dev_priv->hpll_freq == 0)
5776 dev_priv->hpll_freq = valleyview_get_vco(dev_priv);
5777
Ville Syrjäläd197b7d2014-06-13 13:37:49 +03005778 mutex_lock(&dev_priv->dpio_lock);
5779 val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
5780 mutex_unlock(&dev_priv->dpio_lock);
5781
5782 divider = val & DISPLAY_FREQUENCY_VALUES;
5783
Ville Syrjälä7d007f42014-06-13 13:37:53 +03005784 WARN((val & DISPLAY_FREQUENCY_STATUS) !=
5785 (divider << DISPLAY_FREQUENCY_STATUS_SHIFT),
5786 "cdclk change in progress\n");
5787
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03005788 return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, divider + 1);
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07005789}
5790
Jesse Barnese70236a2009-09-21 10:42:27 -07005791static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08005792{
Jesse Barnese70236a2009-09-21 10:42:27 -07005793 return 400000;
5794}
Jesse Barnes79e53942008-11-07 14:24:08 -08005795
Jesse Barnese70236a2009-09-21 10:42:27 -07005796static int i915_get_display_clock_speed(struct drm_device *dev)
5797{
5798 return 333000;
5799}
Jesse Barnes79e53942008-11-07 14:24:08 -08005800
Jesse Barnese70236a2009-09-21 10:42:27 -07005801static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
5802{
5803 return 200000;
5804}
Jesse Barnes79e53942008-11-07 14:24:08 -08005805
Daniel Vetter257a7ff2013-07-26 08:35:42 +02005806static int pnv_get_display_clock_speed(struct drm_device *dev)
5807{
5808 u16 gcfgc = 0;
5809
5810 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5811
5812 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5813 case GC_DISPLAY_CLOCK_267_MHZ_PNV:
5814 return 267000;
5815 case GC_DISPLAY_CLOCK_333_MHZ_PNV:
5816 return 333000;
5817 case GC_DISPLAY_CLOCK_444_MHZ_PNV:
5818 return 444000;
5819 case GC_DISPLAY_CLOCK_200_MHZ_PNV:
5820 return 200000;
5821 default:
5822 DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
5823 case GC_DISPLAY_CLOCK_133_MHZ_PNV:
5824 return 133000;
5825 case GC_DISPLAY_CLOCK_167_MHZ_PNV:
5826 return 167000;
5827 }
5828}
5829
Jesse Barnese70236a2009-09-21 10:42:27 -07005830static int i915gm_get_display_clock_speed(struct drm_device *dev)
5831{
5832 u16 gcfgc = 0;
5833
5834 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
5835
5836 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08005837 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07005838 else {
5839 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
5840 case GC_DISPLAY_CLOCK_333_MHZ:
5841 return 333000;
5842 default:
5843 case GC_DISPLAY_CLOCK_190_200_MHZ:
5844 return 190000;
5845 }
5846 }
5847}
Jesse Barnes79e53942008-11-07 14:24:08 -08005848
Jesse Barnese70236a2009-09-21 10:42:27 -07005849static int i865_get_display_clock_speed(struct drm_device *dev)
5850{
5851 return 266000;
5852}
5853
5854static int i855_get_display_clock_speed(struct drm_device *dev)
5855{
5856 u16 hpllcc = 0;
5857 /* Assume that the hardware is in the high speed state. This
5858 * should be the default.
5859 */
5860 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
5861 case GC_CLOCK_133_200:
5862 case GC_CLOCK_100_200:
5863 return 200000;
5864 case GC_CLOCK_166_250:
5865 return 250000;
5866 case GC_CLOCK_100_133:
5867 return 133000;
5868 }
5869
5870 /* Shouldn't happen */
5871 return 0;
5872}
5873
5874static int i830_get_display_clock_speed(struct drm_device *dev)
5875{
5876 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08005877}
5878
Zhenyu Wang2c072452009-06-05 15:38:42 +08005879static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005880intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005881{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005882 while (*num > DATA_LINK_M_N_MASK ||
5883 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08005884 *num >>= 1;
5885 *den >>= 1;
5886 }
5887}
5888
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005889static void compute_m_n(unsigned int m, unsigned int n,
5890 uint32_t *ret_m, uint32_t *ret_n)
5891{
5892 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
5893 *ret_m = div_u64((uint64_t) m * *ret_n, n);
5894 intel_reduce_m_n_ratio(ret_m, ret_n);
5895}
5896
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005897void
5898intel_link_compute_m_n(int bits_per_pixel, int nlanes,
5899 int pixel_clock, int link_clock,
5900 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08005901{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01005902 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03005903
5904 compute_m_n(bits_per_pixel * pixel_clock,
5905 link_clock * nlanes * 8,
5906 &m_n->gmch_m, &m_n->gmch_n);
5907
5908 compute_m_n(pixel_clock, link_clock,
5909 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005910}
5911
Chris Wilsona7615032011-01-12 17:04:08 +00005912static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
5913{
Jani Nikulad330a952014-01-21 11:24:25 +02005914 if (i915.panel_use_ssc >= 0)
5915 return i915.panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005916 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07005917 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00005918}
5919
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005920static int i9xx_get_refclk(struct intel_crtc *crtc, int num_connectors)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005921{
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03005922 struct drm_device *dev = crtc->base.dev;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005923 struct drm_i915_private *dev_priv = dev->dev_private;
5924 int refclk;
5925
Jesse Barnesa0c4da242012-06-15 11:55:13 -07005926 if (IS_VALLEYVIEW(dev)) {
Daniel Vetter9a0ea492013-09-16 11:29:34 +02005927 refclk = 100000;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02005928 } else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005929 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02005930 refclk = dev_priv->vbt.lvds_ssc_freq;
5931 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n", refclk);
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005932 } else if (!IS_GEN2(dev)) {
5933 refclk = 96000;
5934 } else {
5935 refclk = 48000;
5936 }
5937
5938 return refclk;
5939}
5940
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005941static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005942{
Daniel Vetter7df00d72013-05-21 21:54:55 +02005943 return (1 << dpll->n) << 16 | dpll->m2;
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005944}
Daniel Vetterf47709a2013-03-28 10:42:02 +01005945
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005946static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
5947{
5948 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08005949}
5950
Daniel Vetterf47709a2013-03-28 10:42:02 +01005951static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005952 struct intel_crtc_state *crtc_state,
Jesse Barnesa7516a02011-12-15 12:30:37 -08005953 intel_clock_t *reduced_clock)
5954{
Daniel Vetterf47709a2013-03-28 10:42:02 +01005955 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005956 u32 fp, fp2 = 0;
5957
5958 if (IS_PINEVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005959 fp = pnv_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005960 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005961 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005962 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005963 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005964 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005965 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08005966 }
5967
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005968 crtc_state->dpll_hw_state.fp0 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005969
Daniel Vetterf47709a2013-03-28 10:42:02 +01005970 crtc->lowfreq_avail = false;
Bob Paauwee1f234b2014-11-11 09:29:18 -08005971 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Jani Nikulad330a952014-01-21 11:24:25 +02005972 reduced_clock && i915.powersave) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005973 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01005974 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005975 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02005976 crtc_state->dpll_hw_state.fp1 = fp;
Jesse Barnesa7516a02011-12-15 12:30:37 -08005977 }
5978}
5979
Chon Ming Lee5e69f972013-09-05 20:41:49 +08005980static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
5981 pipe)
Jesse Barnes89b667f2013-04-18 14:51:36 -07005982{
5983 u32 reg_val;
5984
5985 /*
5986 * PLLB opamp always calibrates to max value of 0x3f, force enable it
5987 * and set it to a reasonable value instead.
5988 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005989 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07005990 reg_val &= 0xffffff00;
5991 reg_val |= 0x00000030;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005992 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005993
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005994 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005995 reg_val &= 0x8cffffff;
5996 reg_val = 0x8c000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005997 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07005998
Chon Ming Leeab3c7592013-11-07 10:43:30 +08005999 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW9(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006000 reg_val &= 0xffffff00;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006001 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006002
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006003 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_REF_DW13);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006004 reg_val &= 0x00ffffff;
6005 reg_val |= 0xb0000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006006 vlv_dpio_write(dev_priv, pipe, VLV_REF_DW13, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006007}
6008
Daniel Vetterb5518422013-05-03 11:49:48 +02006009static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
6010 struct intel_link_m_n *m_n)
6011{
6012 struct drm_device *dev = crtc->base.dev;
6013 struct drm_i915_private *dev_priv = dev->dev_private;
6014 int pipe = crtc->pipe;
6015
Daniel Vettere3b95f12013-05-03 11:49:49 +02006016 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6017 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
6018 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
6019 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006020}
6021
6022static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
Vandana Kannanf769cd22014-08-05 07:51:22 -07006023 struct intel_link_m_n *m_n,
6024 struct intel_link_m_n *m2_n2)
Daniel Vetterb5518422013-05-03 11:49:48 +02006025{
6026 struct drm_device *dev = crtc->base.dev;
6027 struct drm_i915_private *dev_priv = dev->dev_private;
6028 int pipe = crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006029 enum transcoder transcoder = crtc->config->cpu_transcoder;
Daniel Vetterb5518422013-05-03 11:49:48 +02006030
6031 if (INTEL_INFO(dev)->gen >= 5) {
6032 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
6033 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
6034 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
6035 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
Vandana Kannanf769cd22014-08-05 07:51:22 -07006036 /* M2_N2 registers to be set only for gen < 8 (M2_N2 available
6037 * for gen < 8) and if DRRS is supported (to make sure the
6038 * registers are not unnecessarily accessed).
6039 */
Durgadoss R44395bf2015-02-13 15:33:02 +05306040 if (m2_n2 && (IS_CHERRYVIEW(dev) || INTEL_INFO(dev)->gen < 8) &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006041 crtc->config->has_drrs) {
Vandana Kannanf769cd22014-08-05 07:51:22 -07006042 I915_WRITE(PIPE_DATA_M2(transcoder),
6043 TU_SIZE(m2_n2->tu) | m2_n2->gmch_m);
6044 I915_WRITE(PIPE_DATA_N2(transcoder), m2_n2->gmch_n);
6045 I915_WRITE(PIPE_LINK_M2(transcoder), m2_n2->link_m);
6046 I915_WRITE(PIPE_LINK_N2(transcoder), m2_n2->link_n);
6047 }
Daniel Vetterb5518422013-05-03 11:49:48 +02006048 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02006049 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
6050 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
6051 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
6052 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02006053 }
6054}
6055
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306056void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n)
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006057{
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306058 struct intel_link_m_n *dp_m_n, *dp_m2_n2 = NULL;
6059
6060 if (m_n == M1_N1) {
6061 dp_m_n = &crtc->config->dp_m_n;
6062 dp_m2_n2 = &crtc->config->dp_m2_n2;
6063 } else if (m_n == M2_N2) {
6064
6065 /*
6066 * M2_N2 registers are not supported. Hence m2_n2 divider value
6067 * needs to be programmed into M1_N1.
6068 */
6069 dp_m_n = &crtc->config->dp_m2_n2;
6070 } else {
6071 DRM_ERROR("Unsupported divider value\n");
6072 return;
6073 }
6074
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006075 if (crtc->config->has_pch_encoder)
6076 intel_pch_transcoder_set_m_n(crtc, &crtc->config->dp_m_n);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006077 else
Ramalingam Cfe3cd48d2015-02-13 15:32:59 +05306078 intel_cpu_transcoder_set_m_n(crtc, dp_m_n, dp_m2_n2);
Daniel Vetter03afc4a2013-04-02 23:42:31 +02006079}
6080
Ville Syrjäläd288f652014-10-28 13:20:22 +02006081static void vlv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006082 struct intel_crtc_state *pipe_config)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006083{
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006084 u32 dpll, dpll_md;
6085
6086 /*
6087 * Enable DPIO clock input. We should never disable the reference
6088 * clock for pipe B, since VGA hotplug / manual detection depends
6089 * on it.
6090 */
6091 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
6092 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
6093 /* We should never disable this, set it here for state tracking */
6094 if (crtc->pipe == PIPE_B)
6095 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
6096 dpll |= DPLL_VCO_ENABLE;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006097 pipe_config->dpll_hw_state.dpll = dpll;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006098
Ville Syrjäläd288f652014-10-28 13:20:22 +02006099 dpll_md = (pipe_config->pixel_multiplier - 1)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006100 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjäläd288f652014-10-28 13:20:22 +02006101 pipe_config->dpll_hw_state.dpll_md = dpll_md;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006102}
6103
Ville Syrjäläd288f652014-10-28 13:20:22 +02006104static void vlv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006105 const struct intel_crtc_state *pipe_config)
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006106{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006107 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006108 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006109 int pipe = crtc->pipe;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006110 u32 mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006111 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006112 u32 coreclk, reg_val;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006113
Daniel Vetter09153002012-12-12 14:06:44 +01006114 mutex_lock(&dev_priv->dpio_lock);
6115
Ville Syrjäläd288f652014-10-28 13:20:22 +02006116 bestn = pipe_config->dpll.n;
6117 bestm1 = pipe_config->dpll.m1;
6118 bestm2 = pipe_config->dpll.m2;
6119 bestp1 = pipe_config->dpll.p1;
6120 bestp2 = pipe_config->dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006121
Jesse Barnes89b667f2013-04-18 14:51:36 -07006122 /* See eDP HDMI DPIO driver vbios notes doc */
6123
6124 /* PLL B needs special handling */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006125 if (pipe == PIPE_B)
Chon Ming Lee5e69f972013-09-05 20:41:49 +08006126 vlv_pllb_recal_opamp(dev_priv, pipe);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006127
6128 /* Set up Tx target for periodic Rcomp update */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006129 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW9_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006130
6131 /* Disable target IRef on PLL */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006132 reg_val = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW8(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006133 reg_val &= 0x00ffffff;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006134 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW8(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006135
6136 /* Disable fast lock */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006137 vlv_dpio_write(dev_priv, pipe, VLV_CMN_DW0, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006138
6139 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006140 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
6141 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
6142 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006143 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07006144
6145 /*
6146 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
6147 * but we don't support that).
6148 * Note: don't use the DAC post divider as it seems unstable.
6149 */
6150 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006151 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006152
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006153 mdiv |= DPIO_ENABLE_CALIBRATION;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006154 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW3(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006155
Jesse Barnes89b667f2013-04-18 14:51:36 -07006156 /* Set HBR and RBR LPF coefficients */
Ville Syrjäläd288f652014-10-28 13:20:22 +02006157 if (pipe_config->port_clock == 162000 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006158 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG) ||
6159 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006160 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Ville Syrjälä885b0122013-07-05 19:21:38 +03006161 0x009f0003);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006162 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006163 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW10(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006164 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006165
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02006166 if (pipe_config->has_dp_encoder) {
Jesse Barnes89b667f2013-04-18 14:51:36 -07006167 /* Use SSC source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006168 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006169 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006170 0x0df40000);
6171 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006172 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006173 0x0df70000);
6174 } else { /* HDMI or VGA */
6175 /* Use bend source */
Daniel Vetterbdd4b6a2014-04-24 23:55:11 +02006176 if (pipe == PIPE_A)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006177 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006178 0x0df70000);
6179 else
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006180 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW5(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07006181 0x0df40000);
6182 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006183
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006184 coreclk = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW7(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07006185 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006186 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
6187 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))
Jesse Barnes89b667f2013-04-18 14:51:36 -07006188 coreclk |= 0x01000000;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006189 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW7(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07006190
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006191 vlv_dpio_write(dev_priv, pipe, VLV_PLL_DW11(pipe), 0x87871000);
Daniel Vetter09153002012-12-12 14:06:44 +01006192 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07006193}
6194
Ville Syrjäläd288f652014-10-28 13:20:22 +02006195static void chv_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006196 struct intel_crtc_state *pipe_config)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006197{
Ville Syrjäläd288f652014-10-28 13:20:22 +02006198 pipe_config->dpll_hw_state.dpll = DPLL_SSC_REF_CLOCK_CHV |
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006199 DPLL_REFA_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS |
6200 DPLL_VCO_ENABLE;
6201 if (crtc->pipe != PIPE_A)
Ville Syrjäläd288f652014-10-28 13:20:22 +02006202 pipe_config->dpll_hw_state.dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006203
Ville Syrjäläd288f652014-10-28 13:20:22 +02006204 pipe_config->dpll_hw_state.dpll_md =
6205 (pipe_config->pixel_multiplier - 1) << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006206}
6207
Ville Syrjäläd288f652014-10-28 13:20:22 +02006208static void chv_prepare_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006209 const struct intel_crtc_state *pipe_config)
Ville Syrjälä1ae0d132014-06-28 02:04:00 +03006210{
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006211 struct drm_device *dev = crtc->base.dev;
6212 struct drm_i915_private *dev_priv = dev->dev_private;
6213 int pipe = crtc->pipe;
6214 int dpll_reg = DPLL(crtc->pipe);
6215 enum dpio_channel port = vlv_pipe_to_channel(pipe);
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306216 u32 loopfilter, tribuf_calcntr;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006217 u32 bestn, bestm1, bestm2, bestp1, bestp2, bestm2_frac;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306218 u32 dpio_val;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306219 int vco;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006220
Ville Syrjäläd288f652014-10-28 13:20:22 +02006221 bestn = pipe_config->dpll.n;
6222 bestm2_frac = pipe_config->dpll.m2 & 0x3fffff;
6223 bestm1 = pipe_config->dpll.m1;
6224 bestm2 = pipe_config->dpll.m2 >> 22;
6225 bestp1 = pipe_config->dpll.p1;
6226 bestp2 = pipe_config->dpll.p2;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306227 vco = pipe_config->dpll.vco;
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306228 dpio_val = 0;
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306229 loopfilter = 0;
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006230
6231 /*
6232 * Enable Refclk and SSC
6233 */
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006234 I915_WRITE(dpll_reg,
Ville Syrjäläd288f652014-10-28 13:20:22 +02006235 pipe_config->dpll_hw_state.dpll & ~DPLL_VCO_ENABLE);
Ville Syrjäläa11b0702014-04-09 13:28:57 +03006236
6237 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006238
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006239 /* p1 and p2 divider */
6240 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW13(port),
6241 5 << DPIO_CHV_S1_DIV_SHIFT |
6242 bestp1 << DPIO_CHV_P1_DIV_SHIFT |
6243 bestp2 << DPIO_CHV_P2_DIV_SHIFT |
6244 1 << DPIO_CHV_K_DIV_SHIFT);
6245
6246 /* Feedback post-divider - m2 */
6247 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW0(port), bestm2);
6248
6249 /* Feedback refclk divider - n and m1 */
6250 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW1(port),
6251 DPIO_CHV_M1_DIV_BY_2 |
6252 1 << DPIO_CHV_N_DIV_SHIFT);
6253
6254 /* M2 fraction division */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306255 if (bestm2_frac)
6256 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW2(port), bestm2_frac);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006257
6258 /* M2 fraction division enable */
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05306259 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW3(port));
6260 dpio_val &= ~(DPIO_CHV_FEEDFWD_GAIN_MASK | DPIO_CHV_FRAC_DIV_EN);
6261 dpio_val |= (2 << DPIO_CHV_FEEDFWD_GAIN_SHIFT);
6262 if (bestm2_frac)
6263 dpio_val |= DPIO_CHV_FRAC_DIV_EN;
6264 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW3(port), dpio_val);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006265
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05306266 /* Program digital lock detect threshold */
6267 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW9(port));
6268 dpio_val &= ~(DPIO_CHV_INT_LOCK_THRESHOLD_MASK |
6269 DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE);
6270 dpio_val |= (0x5 << DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT);
6271 if (!bestm2_frac)
6272 dpio_val |= DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE;
6273 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW9(port), dpio_val);
6274
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006275 /* Loop filter */
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306276 if (vco == 5400000) {
6277 loopfilter |= (0x3 << DPIO_CHV_PROP_COEFF_SHIFT);
6278 loopfilter |= (0x8 << DPIO_CHV_INT_COEFF_SHIFT);
6279 loopfilter |= (0x1 << DPIO_CHV_GAIN_CTRL_SHIFT);
6280 tribuf_calcntr = 0x9;
6281 } else if (vco <= 6200000) {
6282 loopfilter |= (0x5 << DPIO_CHV_PROP_COEFF_SHIFT);
6283 loopfilter |= (0xB << DPIO_CHV_INT_COEFF_SHIFT);
6284 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6285 tribuf_calcntr = 0x9;
6286 } else if (vco <= 6480000) {
6287 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6288 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6289 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6290 tribuf_calcntr = 0x8;
6291 } else {
6292 /* Not supported. Apply the same limits as in the max case */
6293 loopfilter |= (0x4 << DPIO_CHV_PROP_COEFF_SHIFT);
6294 loopfilter |= (0x9 << DPIO_CHV_INT_COEFF_SHIFT);
6295 loopfilter |= (0x3 << DPIO_CHV_GAIN_CTRL_SHIFT);
6296 tribuf_calcntr = 0;
6297 }
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006298 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW6(port), loopfilter);
6299
Ville Syrjälä968040b2015-03-11 22:52:08 +02006300 dpio_val = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW8(port));
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05306301 dpio_val &= ~DPIO_CHV_TDC_TARGET_CNT_MASK;
6302 dpio_val |= (tribuf_calcntr << DPIO_CHV_TDC_TARGET_CNT_SHIFT);
6303 vlv_dpio_write(dev_priv, pipe, CHV_PLL_DW8(port), dpio_val);
6304
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006305 /* AFC Recal */
6306 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW14(port),
6307 vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW14(port)) |
6308 DPIO_AFC_RECAL);
6309
6310 mutex_unlock(&dev_priv->dpio_lock);
6311}
6312
Ville Syrjäläd288f652014-10-28 13:20:22 +02006313/**
6314 * vlv_force_pll_on - forcibly enable just the PLL
6315 * @dev_priv: i915 private structure
6316 * @pipe: pipe PLL to enable
6317 * @dpll: PLL configuration
6318 *
6319 * Enable the PLL for @pipe using the supplied @dpll config. To be used
6320 * in cases where we need the PLL enabled even when @pipe is not going to
6321 * be enabled.
6322 */
6323void vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
6324 const struct dpll *dpll)
6325{
6326 struct intel_crtc *crtc =
6327 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006328 struct intel_crtc_state pipe_config = {
Ville Syrjäläd288f652014-10-28 13:20:22 +02006329 .pixel_multiplier = 1,
6330 .dpll = *dpll,
6331 };
6332
6333 if (IS_CHERRYVIEW(dev)) {
6334 chv_update_pll(crtc, &pipe_config);
6335 chv_prepare_pll(crtc, &pipe_config);
6336 chv_enable_pll(crtc, &pipe_config);
6337 } else {
6338 vlv_update_pll(crtc, &pipe_config);
6339 vlv_prepare_pll(crtc, &pipe_config);
6340 vlv_enable_pll(crtc, &pipe_config);
6341 }
6342}
6343
6344/**
6345 * vlv_force_pll_off - forcibly disable just the PLL
6346 * @dev_priv: i915 private structure
6347 * @pipe: pipe PLL to disable
6348 *
6349 * Disable the PLL for @pipe. To be used in cases where we need
6350 * the PLL enabled even when @pipe is not going to be enabled.
6351 */
6352void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe)
6353{
6354 if (IS_CHERRYVIEW(dev))
6355 chv_disable_pll(to_i915(dev), pipe);
6356 else
6357 vlv_disable_pll(to_i915(dev), pipe);
6358}
6359
Daniel Vetterf47709a2013-03-28 10:42:02 +01006360static void i9xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006361 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006362 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006363 int num_connectors)
6364{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006365 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006366 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006367 u32 dpll;
6368 bool is_sdvo;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006369 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006370
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006371 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306372
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006373 is_sdvo = intel_pipe_will_have_type(crtc, INTEL_OUTPUT_SDVO) ||
6374 intel_pipe_will_have_type(crtc, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006375
6376 dpll = DPLL_VGA_MODE_DIS;
6377
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006378 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006379 dpll |= DPLLB_MODE_LVDS;
6380 else
6381 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01006382
Daniel Vetteref1b4602013-06-01 17:17:04 +02006383 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006384 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetter198a037f2013-04-19 11:14:37 +02006385 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006386 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02006387
6388 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006389 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vetter198a037f2013-04-19 11:14:37 +02006390
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006391 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02006392 dpll |= DPLL_SDVO_HIGH_SPEED;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006393
6394 /* compute bitmask from p1 value */
6395 if (IS_PINEVIEW(dev))
6396 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
6397 else {
6398 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6399 if (IS_G4X(dev) && reduced_clock)
6400 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
6401 }
6402 switch (clock->p2) {
6403 case 5:
6404 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
6405 break;
6406 case 7:
6407 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
6408 break;
6409 case 10:
6410 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
6411 break;
6412 case 14:
6413 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
6414 break;
6415 }
6416 if (INTEL_INFO(dev)->gen >= 4)
6417 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
6418
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006419 if (crtc_state->sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006420 dpll |= PLL_REF_INPUT_TVCLKINBC;
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006421 else if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006422 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6423 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6424 else
6425 dpll |= PLL_REF_INPUT_DREFCLK;
6426
6427 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006428 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006429
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006430 if (INTEL_INFO(dev)->gen >= 4) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006431 u32 dpll_md = (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02006432 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006433 crtc_state->dpll_hw_state.dpll_md = dpll_md;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006434 }
6435}
6436
Daniel Vetterf47709a2013-03-28 10:42:02 +01006437static void i8xx_update_pll(struct intel_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006438 struct intel_crtc_state *crtc_state,
Daniel Vetterf47709a2013-03-28 10:42:02 +01006439 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006440 int num_connectors)
6441{
Daniel Vetterf47709a2013-03-28 10:42:02 +01006442 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006443 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006444 u32 dpll;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006445 struct dpll *clock = &crtc_state->dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006446
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006447 i9xx_update_pll_dividers(crtc, crtc_state, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306448
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006449 dpll = DPLL_VGA_MODE_DIS;
6450
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006451 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006452 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6453 } else {
6454 if (clock->p1 == 2)
6455 dpll |= PLL_P1_DIVIDE_BY_TWO;
6456 else
6457 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
6458 if (clock->p2 == 4)
6459 dpll |= PLL_P2_DIVIDE_BY_4;
6460 }
6461
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006462 if (!IS_I830(dev) && intel_pipe_will_have_type(crtc, INTEL_OUTPUT_DVO))
Daniel Vetter4a33e482013-07-06 12:52:05 +02006463 dpll |= DPLL_DVO_2X_MODE;
6464
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006465 if (intel_pipe_will_have_type(crtc, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006466 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
6467 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
6468 else
6469 dpll |= PLL_REF_INPUT_DREFCLK;
6470
6471 dpll |= DPLL_VCO_ENABLE;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006472 crtc_state->dpll_hw_state.dpll = dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006473}
6474
Daniel Vetter8a654f32013-06-01 17:16:22 +02006475static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006476{
6477 struct drm_device *dev = intel_crtc->base.dev;
6478 struct drm_i915_private *dev_priv = dev->dev_private;
6479 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006480 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Daniel Vetter8a654f32013-06-01 17:16:22 +02006481 struct drm_display_mode *adjusted_mode =
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006482 &intel_crtc->config->base.adjusted_mode;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006483 uint32_t crtc_vtotal, crtc_vblank_end;
6484 int vsyncshift = 0;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006485
6486 /* We need to be careful not to changed the adjusted mode, for otherwise
6487 * the hw state checker will get angry at the mismatch. */
6488 crtc_vtotal = adjusted_mode->crtc_vtotal;
6489 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006490
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006491 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006492 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006493 crtc_vtotal -= 1;
6494 crtc_vblank_end -= 1;
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006495
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006496 if (intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjälä609aeac2014-03-28 23:29:30 +02006497 vsyncshift = (adjusted_mode->crtc_htotal - 1) / 2;
6498 else
6499 vsyncshift = adjusted_mode->crtc_hsync_start -
6500 adjusted_mode->crtc_htotal / 2;
Ville Syrjälä1caea6e2014-03-28 23:29:32 +02006501 if (vsyncshift < 0)
6502 vsyncshift += adjusted_mode->crtc_htotal;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006503 }
6504
6505 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006506 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006507
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006508 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006509 (adjusted_mode->crtc_hdisplay - 1) |
6510 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006511 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006512 (adjusted_mode->crtc_hblank_start - 1) |
6513 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006514 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006515 (adjusted_mode->crtc_hsync_start - 1) |
6516 ((adjusted_mode->crtc_hsync_end - 1) << 16));
6517
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006518 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006519 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006520 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006521 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006522 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02006523 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006524 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006525 (adjusted_mode->crtc_vsync_start - 1) |
6526 ((adjusted_mode->crtc_vsync_end - 1) << 16));
6527
Paulo Zanonib5e508d2012-10-24 11:34:43 -02006528 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
6529 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
6530 * documented on the DDI_FUNC_CTL register description, EDP Input Select
6531 * bits. */
6532 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
6533 (pipe == PIPE_B || pipe == PIPE_C))
6534 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
6535
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006536 /* pipesrc controls the size that is scaled from, which should
6537 * always be the user's requested size.
6538 */
6539 I915_WRITE(PIPESRC(pipe),
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006540 ((intel_crtc->config->pipe_src_w - 1) << 16) |
6541 (intel_crtc->config->pipe_src_h - 1));
Paulo Zanonib0e77b92012-10-01 18:10:53 -03006542}
6543
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006544static void intel_get_pipe_timings(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006545 struct intel_crtc_state *pipe_config)
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006546{
6547 struct drm_device *dev = crtc->base.dev;
6548 struct drm_i915_private *dev_priv = dev->dev_private;
6549 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
6550 uint32_t tmp;
6551
6552 tmp = I915_READ(HTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006553 pipe_config->base.adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
6554 pipe_config->base.adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006555 tmp = I915_READ(HBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006556 pipe_config->base.adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
6557 pipe_config->base.adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006558 tmp = I915_READ(HSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006559 pipe_config->base.adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
6560 pipe_config->base.adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006561
6562 tmp = I915_READ(VTOTAL(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006563 pipe_config->base.adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
6564 pipe_config->base.adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006565 tmp = I915_READ(VBLANK(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006566 pipe_config->base.adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
6567 pipe_config->base.adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006568 tmp = I915_READ(VSYNC(cpu_transcoder));
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006569 pipe_config->base.adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
6570 pipe_config->base.adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006571
6572 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006573 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
6574 pipe_config->base.adjusted_mode.crtc_vtotal += 1;
6575 pipe_config->base.adjusted_mode.crtc_vblank_end += 1;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006576 }
6577
6578 tmp = I915_READ(PIPESRC(crtc->pipe));
Ville Syrjälä37327ab2013-09-04 18:25:28 +03006579 pipe_config->pipe_src_h = (tmp & 0xffff) + 1;
6580 pipe_config->pipe_src_w = ((tmp >> 16) & 0xffff) + 1;
6581
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006582 pipe_config->base.mode.vdisplay = pipe_config->pipe_src_h;
6583 pipe_config->base.mode.hdisplay = pipe_config->pipe_src_w;
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006584}
6585
Daniel Vetterf6a83282014-02-11 15:28:57 -08006586void intel_mode_from_pipe_config(struct drm_display_mode *mode,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006587 struct intel_crtc_state *pipe_config)
Jesse Barnesbabea612013-06-26 18:57:38 +03006588{
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006589 mode->hdisplay = pipe_config->base.adjusted_mode.crtc_hdisplay;
6590 mode->htotal = pipe_config->base.adjusted_mode.crtc_htotal;
6591 mode->hsync_start = pipe_config->base.adjusted_mode.crtc_hsync_start;
6592 mode->hsync_end = pipe_config->base.adjusted_mode.crtc_hsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006593
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006594 mode->vdisplay = pipe_config->base.adjusted_mode.crtc_vdisplay;
6595 mode->vtotal = pipe_config->base.adjusted_mode.crtc_vtotal;
6596 mode->vsync_start = pipe_config->base.adjusted_mode.crtc_vsync_start;
6597 mode->vsync_end = pipe_config->base.adjusted_mode.crtc_vsync_end;
Jesse Barnesbabea612013-06-26 18:57:38 +03006598
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006599 mode->flags = pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006600
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02006601 mode->clock = pipe_config->base.adjusted_mode.crtc_clock;
6602 mode->flags |= pipe_config->base.adjusted_mode.flags;
Jesse Barnesbabea612013-06-26 18:57:38 +03006603}
6604
Daniel Vetter84b046f2013-02-19 18:48:54 +01006605static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
6606{
6607 struct drm_device *dev = intel_crtc->base.dev;
6608 struct drm_i915_private *dev_priv = dev->dev_private;
6609 uint32_t pipeconf;
6610
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006611 pipeconf = 0;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006612
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03006613 if ((intel_crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
6614 (intel_crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
6615 pipeconf |= I915_READ(PIPECONF(intel_crtc->pipe)) & PIPECONF_ENABLE;
Daniel Vetter67c72a12013-09-24 11:46:14 +02006616
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006617 if (intel_crtc->config->double_wide)
Ville Syrjäläcf532bb2013-09-04 18:30:02 +03006618 pipeconf |= PIPECONF_DOUBLE_WIDE;
Daniel Vetter84b046f2013-02-19 18:48:54 +01006619
Daniel Vetterff9ce462013-04-24 14:57:17 +02006620 /* only g4x and later have fancy bpc/dither controls */
6621 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006622 /* Bspec claims that we can't use dithering for 30bpp pipes. */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006623 if (intel_crtc->config->dither && intel_crtc->config->pipe_bpp != 30)
Daniel Vetterff9ce462013-04-24 14:57:17 +02006624 pipeconf |= PIPECONF_DITHER_EN |
6625 PIPECONF_DITHER_TYPE_SP;
6626
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006627 switch (intel_crtc->config->pipe_bpp) {
Daniel Vetterff9ce462013-04-24 14:57:17 +02006628 case 18:
6629 pipeconf |= PIPECONF_6BPC;
6630 break;
6631 case 24:
6632 pipeconf |= PIPECONF_8BPC;
6633 break;
6634 case 30:
6635 pipeconf |= PIPECONF_10BPC;
6636 break;
6637 default:
6638 /* Case prevented by intel_choose_pipe_bpp_dither. */
6639 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01006640 }
6641 }
6642
6643 if (HAS_PIPE_CXSR(dev)) {
6644 if (intel_crtc->lowfreq_avail) {
6645 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
6646 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
6647 } else {
6648 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
Daniel Vetter84b046f2013-02-19 18:48:54 +01006649 }
6650 }
6651
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006652 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006653 if (INTEL_INFO(dev)->gen < 4 ||
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006654 intel_pipe_has_type(intel_crtc, INTEL_OUTPUT_SDVO))
Ville Syrjäläefc2cff2014-03-28 23:29:31 +02006655 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
6656 else
6657 pipeconf |= PIPECONF_INTERLACE_W_SYNC_SHIFT;
6658 } else
Daniel Vetter84b046f2013-02-19 18:48:54 +01006659 pipeconf |= PIPECONF_PROGRESSIVE;
6660
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02006661 if (IS_VALLEYVIEW(dev) && intel_crtc->config->limited_color_range)
Daniel Vetter9f11a9e2013-06-13 00:54:58 +02006662 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03006663
Daniel Vetter84b046f2013-02-19 18:48:54 +01006664 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
6665 POSTING_READ(PIPECONF(intel_crtc->pipe));
6666}
6667
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006668static int i9xx_crtc_compute_clock(struct intel_crtc *crtc,
6669 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08006670{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006671 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08006672 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholtc751ce42010-03-25 11:48:48 -07006673 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07006674 intel_clock_t clock, reduced_clock;
Daniel Vettera16af722013-04-30 14:01:44 +02006675 bool ok, has_reduced_clock = false;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006676 bool is_lvds = false, is_dsi = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01006677 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08006678 const intel_limit_t *limit;
Jesse Barnes79e53942008-11-07 14:24:08 -08006679
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02006680 for_each_intel_encoder(dev, encoder) {
6681 if (encoder->new_crtc != crtc)
6682 continue;
6683
Chris Wilson5eddb702010-09-11 13:48:45 +01006684 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006685 case INTEL_OUTPUT_LVDS:
6686 is_lvds = true;
6687 break;
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006688 case INTEL_OUTPUT_DSI:
6689 is_dsi = true;
6690 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02006691 default:
6692 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08006693 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05006694
Eric Anholtc751ce42010-03-25 11:48:48 -07006695 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08006696 }
6697
Jani Nikulaf2335332013-09-13 11:03:09 +03006698 if (is_dsi)
Daniel Vetter5b18e572014-04-24 23:55:06 +02006699 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08006700
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006701 if (!crtc_state->clock_set) {
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006702 refclk = i9xx_get_refclk(crtc, num_connectors);
Jani Nikulaf2335332013-09-13 11:03:09 +03006703
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006704 /*
6705 * Returns a set of divisors for the desired target clock with
6706 * the given refclk, or FALSE. The returned values represent
6707 * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
6708 * 2) / p1 / p2.
6709 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03006710 limit = intel_limit(crtc, refclk);
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006711 ok = dev_priv->display.find_dpll(limit, crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006712 crtc_state->port_clock,
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006713 refclk, NULL, &clock);
Jani Nikulaf2335332013-09-13 11:03:09 +03006714 if (!ok) {
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006715 DRM_ERROR("Couldn't find PLL settings for mode!\n");
6716 return -EINVAL;
6717 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006718
Jani Nikulaf2335332013-09-13 11:03:09 +03006719 if (is_lvds && dev_priv->lvds_downclock_avail) {
6720 /*
6721 * Ensure we match the reduced clock's P to the target
6722 * clock. If the clocks don't match, we can't switch
6723 * the display clock by using the FP0/FP1. In such case
6724 * we will disable the LVDS downclock feature.
6725 */
6726 has_reduced_clock =
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03006727 dev_priv->display.find_dpll(limit, crtc,
Jani Nikulaf2335332013-09-13 11:03:09 +03006728 dev_priv->lvds_downclock,
6729 refclk, &clock,
6730 &reduced_clock);
6731 }
6732 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006733 crtc_state->dpll.n = clock.n;
6734 crtc_state->dpll.m1 = clock.m1;
6735 crtc_state->dpll.m2 = clock.m2;
6736 crtc_state->dpll.p1 = clock.p1;
6737 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01006738 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006739
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006740 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006741 i8xx_update_pll(crtc, crtc_state,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05306742 has_reduced_clock ? &reduced_clock : NULL,
6743 num_connectors);
Chon Ming Lee9d556c92014-05-02 14:27:47 +03006744 } else if (IS_CHERRYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006745 chv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006746 } else if (IS_VALLEYVIEW(dev)) {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006747 vlv_update_pll(crtc, crtc_state);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006748 } else {
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02006749 i9xx_update_pll(crtc, crtc_state,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02006750 has_reduced_clock ? &reduced_clock : NULL,
Robin Schroereba905b2014-05-18 02:24:50 +02006751 num_connectors);
Jani Nikulae9fd1c02013-08-27 15:12:23 +03006752 }
Eric Anholtf564048e2011-03-30 13:01:02 -07006753
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02006754 return 0;
Eric Anholtf564048e2011-03-30 13:01:02 -07006755}
6756
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006757static void i9xx_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006758 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006759{
6760 struct drm_device *dev = crtc->base.dev;
6761 struct drm_i915_private *dev_priv = dev->dev_private;
6762 uint32_t tmp;
6763
Ville Syrjälädc9e7dec2014-01-10 14:06:45 +02006764 if (INTEL_INFO(dev)->gen <= 3 && (IS_I830(dev) || !IS_MOBILE(dev)))
6765 return;
6766
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006767 tmp = I915_READ(PFIT_CONTROL);
Daniel Vetter06922822013-07-11 13:35:40 +02006768 if (!(tmp & PFIT_ENABLE))
6769 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006770
Daniel Vetter06922822013-07-11 13:35:40 +02006771 /* Check whether the pfit is attached to our pipe. */
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006772 if (INTEL_INFO(dev)->gen < 4) {
6773 if (crtc->pipe != PIPE_B)
6774 return;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006775 } else {
6776 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
6777 return;
6778 }
6779
Daniel Vetter06922822013-07-11 13:35:40 +02006780 pipe_config->gmch_pfit.control = tmp;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006781 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
6782 if (INTEL_INFO(dev)->gen < 5)
6783 pipe_config->gmch_pfit.lvds_border_bits =
6784 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
6785}
6786
Jesse Barnesacbec812013-09-20 11:29:32 -07006787static void vlv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006788 struct intel_crtc_state *pipe_config)
Jesse Barnesacbec812013-09-20 11:29:32 -07006789{
6790 struct drm_device *dev = crtc->base.dev;
6791 struct drm_i915_private *dev_priv = dev->dev_private;
6792 int pipe = pipe_config->cpu_transcoder;
6793 intel_clock_t clock;
6794 u32 mdiv;
Chris Wilson662c6ec2013-09-25 14:24:01 -07006795 int refclk = 100000;
Jesse Barnesacbec812013-09-20 11:29:32 -07006796
Shobhit Kumarf573de52014-07-30 20:32:37 +05306797 /* In case of MIPI DPLL will not even be used */
6798 if (!(pipe_config->dpll_hw_state.dpll & DPLL_VCO_ENABLE))
6799 return;
6800
Jesse Barnesacbec812013-09-20 11:29:32 -07006801 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08006802 mdiv = vlv_dpio_read(dev_priv, pipe, VLV_PLL_DW3(pipe));
Jesse Barnesacbec812013-09-20 11:29:32 -07006803 mutex_unlock(&dev_priv->dpio_lock);
6804
6805 clock.m1 = (mdiv >> DPIO_M1DIV_SHIFT) & 7;
6806 clock.m2 = mdiv & DPIO_M2DIV_MASK;
6807 clock.n = (mdiv >> DPIO_N_SHIFT) & 0xf;
6808 clock.p1 = (mdiv >> DPIO_P1_SHIFT) & 7;
6809 clock.p2 = (mdiv >> DPIO_P2_SHIFT) & 0x1f;
6810
Ville Syrjäläf6466282013-10-14 14:50:31 +03006811 vlv_clock(refclk, &clock);
Jesse Barnesacbec812013-09-20 11:29:32 -07006812
Ville Syrjäläf6466282013-10-14 14:50:31 +03006813 /* clock.dot is the fast clock */
6814 pipe_config->port_clock = clock.dot / 5;
Jesse Barnesacbec812013-09-20 11:29:32 -07006815}
6816
Damien Lespiau5724dbd2015-01-20 12:51:52 +00006817static void
6818i9xx_get_initial_plane_config(struct intel_crtc *crtc,
6819 struct intel_initial_plane_config *plane_config)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006820{
6821 struct drm_device *dev = crtc->base.dev;
6822 struct drm_i915_private *dev_priv = dev->dev_private;
6823 u32 val, base, offset;
6824 int pipe = crtc->pipe, plane = crtc->plane;
6825 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00006826 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006827 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00006828 struct intel_framebuffer *intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006829
Damien Lespiau42a7b082015-02-05 19:35:13 +00006830 val = I915_READ(DSPCNTR(plane));
6831 if (!(val & DISPLAY_PLANE_ENABLE))
6832 return;
6833
Damien Lespiaud9806c92015-01-21 14:07:19 +00006834 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00006835 if (!intel_fb) {
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006836 DRM_DEBUG_KMS("failed to alloc fb\n");
6837 return;
6838 }
6839
Damien Lespiau1b842c82015-01-21 13:50:54 +00006840 fb = &intel_fb->base;
6841
Daniel Vetter18c52472015-02-10 17:16:09 +00006842 if (INTEL_INFO(dev)->gen >= 4) {
6843 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006844 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00006845 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
6846 }
6847 }
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006848
6849 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00006850 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006851 fb->pixel_format = fourcc;
6852 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006853
6854 if (INTEL_INFO(dev)->gen >= 4) {
Damien Lespiau49af4492015-01-20 12:51:44 +00006855 if (plane_config->tiling)
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006856 offset = I915_READ(DSPTILEOFF(plane));
6857 else
6858 offset = I915_READ(DSPLINOFF(plane));
6859 base = I915_READ(DSPSURF(plane)) & 0xfffff000;
6860 } else {
6861 base = I915_READ(DSPADDR(plane));
6862 }
6863 plane_config->base = base;
6864
6865 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006866 fb->width = ((val >> 16) & 0xfff) + 1;
6867 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006868
6869 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006870 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006871
Damien Lespiaub113d5e2015-01-20 12:51:46 +00006872 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00006873 fb->pixel_format,
6874 fb->modifier[0]);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006875
Daniel Vetterf37b5c22015-02-10 23:12:27 +01006876 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006877
Damien Lespiau2844a922015-01-20 12:51:48 +00006878 DRM_DEBUG_KMS("pipe/plane %c/%d with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
6879 pipe_name(pipe), plane, fb->width, fb->height,
6880 fb->bits_per_pixel, base, fb->pitches[0],
6881 plane_config->size);
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006882
Damien Lespiau2d140302015-02-05 17:22:18 +00006883 plane_config->fb = intel_fb;
Jesse Barnes1ad292b2014-03-07 08:57:49 -08006884}
6885
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006886static void chv_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006887 struct intel_crtc_state *pipe_config)
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006888{
6889 struct drm_device *dev = crtc->base.dev;
6890 struct drm_i915_private *dev_priv = dev->dev_private;
6891 int pipe = pipe_config->cpu_transcoder;
6892 enum dpio_channel port = vlv_pipe_to_channel(pipe);
6893 intel_clock_t clock;
6894 u32 cmn_dw13, pll_dw0, pll_dw1, pll_dw2;
6895 int refclk = 100000;
6896
6897 mutex_lock(&dev_priv->dpio_lock);
6898 cmn_dw13 = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW13(port));
6899 pll_dw0 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW0(port));
6900 pll_dw1 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW1(port));
6901 pll_dw2 = vlv_dpio_read(dev_priv, pipe, CHV_PLL_DW2(port));
6902 mutex_unlock(&dev_priv->dpio_lock);
6903
6904 clock.m1 = (pll_dw1 & 0x7) == DPIO_CHV_M1_DIV_BY_2 ? 2 : 0;
6905 clock.m2 = ((pll_dw0 & 0xff) << 22) | (pll_dw2 & 0x3fffff);
6906 clock.n = (pll_dw1 >> DPIO_CHV_N_DIV_SHIFT) & 0xf;
6907 clock.p1 = (cmn_dw13 >> DPIO_CHV_P1_DIV_SHIFT) & 0x7;
6908 clock.p2 = (cmn_dw13 >> DPIO_CHV_P2_DIV_SHIFT) & 0x1f;
6909
6910 chv_clock(refclk, &clock);
6911
6912 /* clock.dot is the fast clock */
6913 pipe_config->port_clock = clock.dot / 5;
6914}
6915
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006916static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02006917 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006918{
6919 struct drm_device *dev = crtc->base.dev;
6920 struct drm_i915_private *dev_priv = dev->dev_private;
6921 uint32_t tmp;
6922
Daniel Vetterf458ebb2014-09-30 10:56:39 +02006923 if (!intel_display_power_is_enabled(dev_priv,
6924 POWER_DOMAIN_PIPE(crtc->pipe)))
Imre Deakb5482bd2014-03-05 16:20:55 +02006925 return false;
6926
Daniel Vettere143a212013-07-04 12:01:15 +02006927 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02006928 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02006929
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01006930 tmp = I915_READ(PIPECONF(crtc->pipe));
6931 if (!(tmp & PIPECONF_ENABLE))
6932 return false;
6933
Ville Syrjälä42571ae2013-09-06 23:29:00 +03006934 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
6935 switch (tmp & PIPECONF_BPC_MASK) {
6936 case PIPECONF_6BPC:
6937 pipe_config->pipe_bpp = 18;
6938 break;
6939 case PIPECONF_8BPC:
6940 pipe_config->pipe_bpp = 24;
6941 break;
6942 case PIPECONF_10BPC:
6943 pipe_config->pipe_bpp = 30;
6944 break;
6945 default:
6946 break;
6947 }
6948 }
6949
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02006950 if (IS_VALLEYVIEW(dev) && (tmp & PIPECONF_COLOR_RANGE_SELECT))
6951 pipe_config->limited_color_range = true;
6952
Ville Syrjälä282740f2013-09-04 18:30:03 +03006953 if (INTEL_INFO(dev)->gen < 4)
6954 pipe_config->double_wide = tmp & PIPECONF_DOUBLE_WIDE;
6955
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02006956 intel_get_pipe_timings(crtc, pipe_config);
6957
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02006958 i9xx_get_pfit_config(crtc, pipe_config);
6959
Daniel Vetter6c49f242013-06-06 12:45:25 +02006960 if (INTEL_INFO(dev)->gen >= 4) {
6961 tmp = I915_READ(DPLL_MD(crtc->pipe));
6962 pipe_config->pixel_multiplier =
6963 ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
6964 >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006965 pipe_config->dpll_hw_state.dpll_md = tmp;
Daniel Vetter6c49f242013-06-06 12:45:25 +02006966 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
6967 tmp = I915_READ(DPLL(crtc->pipe));
6968 pipe_config->pixel_multiplier =
6969 ((tmp & SDVO_MULTIPLIER_MASK)
6970 >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
6971 } else {
6972 /* Note that on i915G/GM the pixel multiplier is in the sdvo
6973 * port and will be fixed up in the encoder->get_config
6974 * function. */
6975 pipe_config->pixel_multiplier = 1;
6976 }
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006977 pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
6978 if (!IS_VALLEYVIEW(dev)) {
Ville Syrjälä1c4e0272014-09-05 21:52:42 +03006979 /*
6980 * DPLL_DVO_2X_MODE must be enabled for both DPLLs
6981 * on 830. Filter it out here so that we don't
6982 * report errors due to that.
6983 */
6984 if (IS_I830(dev))
6985 pipe_config->dpll_hw_state.dpll &= ~DPLL_DVO_2X_MODE;
6986
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006987 pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
6988 pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
Ville Syrjälä165e9012013-06-26 17:44:15 +03006989 } else {
6990 /* Mask out read-only status bits. */
6991 pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
6992 DPLL_PORTC_READY_MASK |
6993 DPLL_PORTB_READY_MASK);
Daniel Vetter8bcc2792013-06-05 13:34:28 +02006994 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02006995
Ville Syrjälä70b23a92014-04-09 13:28:22 +03006996 if (IS_CHERRYVIEW(dev))
6997 chv_crtc_clock_get(crtc, pipe_config);
6998 else if (IS_VALLEYVIEW(dev))
Jesse Barnesacbec812013-09-20 11:29:32 -07006999 vlv_crtc_clock_get(crtc, pipe_config);
7000 else
7001 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä18442d02013-09-13 16:00:08 +03007002
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007003 return true;
7004}
7005
Paulo Zanonidde86e22012-12-01 12:04:25 -02007006static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07007007{
7008 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007009 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007010 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007011 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007012 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07007013 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07007014 bool has_ck505 = false;
7015 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007016
7017 /* We need to take the global config into account */
Damien Lespiaub2784e12014-08-05 11:29:37 +01007018 for_each_intel_encoder(dev, encoder) {
Keith Packard199e5d72011-09-22 12:01:57 -07007019 switch (encoder->type) {
7020 case INTEL_OUTPUT_LVDS:
7021 has_panel = true;
7022 has_lvds = true;
7023 break;
7024 case INTEL_OUTPUT_EDP:
7025 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03007026 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07007027 has_cpu_edp = true;
7028 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007029 default:
7030 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007031 }
7032 }
7033
Keith Packard99eb6a02011-09-26 14:29:12 -07007034 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007035 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07007036 can_ssc = has_ck505;
7037 } else {
7038 has_ck505 = false;
7039 can_ssc = true;
7040 }
7041
Imre Deak2de69052013-05-08 13:14:04 +03007042 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
7043 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007044
7045 /* Ironlake: try to setup display ref clock before DPLL
7046 * enabling. This is only under driver's control after
7047 * PCH B stepping, previous chipset stepping should be
7048 * ignoring this setting.
7049 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007050 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007051
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007052 /* As we must carefully and slowly disable/enable each source in turn,
7053 * compute the final state we want first and check if we need to
7054 * make any changes at all.
7055 */
7056 final = val;
7057 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07007058 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007059 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07007060 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007061 final |= DREF_NONSPREAD_SOURCE_ENABLE;
7062
7063 final &= ~DREF_SSC_SOURCE_MASK;
7064 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
7065 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007066
Keith Packard199e5d72011-09-22 12:01:57 -07007067 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007068 final |= DREF_SSC_SOURCE_ENABLE;
7069
7070 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7071 final |= DREF_SSC1_ENABLE;
7072
7073 if (has_cpu_edp) {
7074 if (intel_panel_use_ssc(dev_priv) && can_ssc)
7075 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
7076 else
7077 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
7078 } else
7079 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7080 } else {
7081 final |= DREF_SSC_SOURCE_DISABLE;
7082 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
7083 }
7084
7085 if (final == val)
7086 return;
7087
7088 /* Always enable nonspread source */
7089 val &= ~DREF_NONSPREAD_SOURCE_MASK;
7090
7091 if (has_ck505)
7092 val |= DREF_NONSPREAD_CK505_ENABLE;
7093 else
7094 val |= DREF_NONSPREAD_SOURCE_ENABLE;
7095
7096 if (has_panel) {
7097 val &= ~DREF_SSC_SOURCE_MASK;
7098 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007099
Keith Packard199e5d72011-09-22 12:01:57 -07007100 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07007101 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007102 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007103 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02007104 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007105 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007106
7107 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007108 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007109 POSTING_READ(PCH_DREF_CONTROL);
7110 udelay(200);
7111
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007112 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07007113
7114 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07007115 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07007116 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07007117 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007118 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Robin Schroereba905b2014-05-18 02:24:50 +02007119 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007120 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07007121 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007122 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007123
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007124 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007125 POSTING_READ(PCH_DREF_CONTROL);
7126 udelay(200);
7127 } else {
7128 DRM_DEBUG_KMS("Disabling SSC entirely\n");
7129
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007130 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07007131
7132 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007133 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007134
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007135 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07007136 POSTING_READ(PCH_DREF_CONTROL);
7137 udelay(200);
7138
7139 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007140 val &= ~DREF_SSC_SOURCE_MASK;
7141 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007142
7143 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007144 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07007145
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007146 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007147 POSTING_READ(PCH_DREF_CONTROL);
7148 udelay(200);
7149 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07007150
7151 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07007152}
7153
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007154static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
Paulo Zanonidde86e22012-12-01 12:04:25 -02007155{
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007156 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007157
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007158 tmp = I915_READ(SOUTH_CHICKEN2);
7159 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
7160 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007161
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007162 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
7163 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
7164 DRM_ERROR("FDI mPHY reset assert timeout\n");
Paulo Zanonidde86e22012-12-01 12:04:25 -02007165
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007166 tmp = I915_READ(SOUTH_CHICKEN2);
7167 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
7168 I915_WRITE(SOUTH_CHICKEN2, tmp);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007169
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007170 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
7171 FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
7172 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007173}
7174
7175/* WaMPhyProgramming:hsw */
7176static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
7177{
7178 uint32_t tmp;
Paulo Zanonidde86e22012-12-01 12:04:25 -02007179
7180 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
7181 tmp &= ~(0xFF << 24);
7182 tmp |= (0x12 << 24);
7183 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
7184
Paulo Zanonidde86e22012-12-01 12:04:25 -02007185 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
7186 tmp |= (1 << 11);
7187 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
7188
7189 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
7190 tmp |= (1 << 11);
7191 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
7192
Paulo Zanonidde86e22012-12-01 12:04:25 -02007193 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
7194 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7195 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
7196
7197 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
7198 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
7199 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
7200
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007201 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
7202 tmp &= ~(7 << 13);
7203 tmp |= (5 << 13);
7204 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007205
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007206 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
7207 tmp &= ~(7 << 13);
7208 tmp |= (5 << 13);
7209 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007210
7211 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
7212 tmp &= ~0xFF;
7213 tmp |= 0x1C;
7214 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
7215
7216 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
7217 tmp &= ~0xFF;
7218 tmp |= 0x1C;
7219 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
7220
7221 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
7222 tmp &= ~(0xFF << 16);
7223 tmp |= (0x1C << 16);
7224 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
7225
7226 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
7227 tmp &= ~(0xFF << 16);
7228 tmp |= (0x1C << 16);
7229 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
7230
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007231 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
7232 tmp |= (1 << 27);
7233 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007234
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007235 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
7236 tmp |= (1 << 27);
7237 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007238
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007239 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
7240 tmp &= ~(0xF << 28);
7241 tmp |= (4 << 28);
7242 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007243
Paulo Zanoni0ff066a2013-07-12 14:19:36 -03007244 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
7245 tmp &= ~(0xF << 28);
7246 tmp |= (4 << 28);
7247 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007248}
7249
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007250/* Implements 3 different sequences from BSpec chapter "Display iCLK
7251 * Programming" based on the parameters passed:
7252 * - Sequence to enable CLKOUT_DP
7253 * - Sequence to enable CLKOUT_DP without spread
7254 * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
7255 */
7256static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
7257 bool with_fdi)
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007258{
7259 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007260 uint32_t reg, tmp;
7261
7262 if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
7263 with_spread = true;
7264 if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
7265 with_fdi, "LP PCH doesn't have FDI\n"))
7266 with_fdi = false;
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007267
7268 mutex_lock(&dev_priv->dpio_lock);
7269
7270 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7271 tmp &= ~SBI_SSCCTL_DISABLE;
7272 tmp |= SBI_SSCCTL_PATHALT;
7273 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7274
7275 udelay(24);
7276
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007277 if (with_spread) {
7278 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7279 tmp &= ~SBI_SSCCTL_PATHALT;
7280 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
Paulo Zanonif31f2d52013-07-18 18:51:11 -03007281
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007282 if (with_fdi) {
7283 lpt_reset_fdi_mphy(dev_priv);
7284 lpt_program_fdi_mphy(dev_priv);
7285 }
7286 }
Paulo Zanonidde86e22012-12-01 12:04:25 -02007287
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007288 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7289 SBI_GEN0 : SBI_DBUFF0;
7290 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7291 tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7292 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01007293
7294 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02007295}
7296
Paulo Zanoni47701c32013-07-23 11:19:25 -03007297/* Sequence to disable CLKOUT_DP */
7298static void lpt_disable_clkout_dp(struct drm_device *dev)
7299{
7300 struct drm_i915_private *dev_priv = dev->dev_private;
7301 uint32_t reg, tmp;
7302
7303 mutex_lock(&dev_priv->dpio_lock);
7304
7305 reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
7306 SBI_GEN0 : SBI_DBUFF0;
7307 tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
7308 tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
7309 intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
7310
7311 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
7312 if (!(tmp & SBI_SSCCTL_DISABLE)) {
7313 if (!(tmp & SBI_SSCCTL_PATHALT)) {
7314 tmp |= SBI_SSCCTL_PATHALT;
7315 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7316 udelay(32);
7317 }
7318 tmp |= SBI_SSCCTL_DISABLE;
7319 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
7320 }
7321
7322 mutex_unlock(&dev_priv->dpio_lock);
7323}
7324
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007325static void lpt_init_pch_refclk(struct drm_device *dev)
7326{
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007327 struct intel_encoder *encoder;
7328 bool has_vga = false;
7329
Damien Lespiaub2784e12014-08-05 11:29:37 +01007330 for_each_intel_encoder(dev, encoder) {
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007331 switch (encoder->type) {
7332 case INTEL_OUTPUT_ANALOG:
7333 has_vga = true;
7334 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007335 default:
7336 break;
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007337 }
7338 }
7339
Paulo Zanoni47701c32013-07-23 11:19:25 -03007340 if (has_vga)
7341 lpt_enable_clkout_dp(dev, true, true);
7342 else
7343 lpt_disable_clkout_dp(dev);
Paulo Zanonibf8fa3d2013-07-12 14:19:38 -03007344}
7345
Paulo Zanonidde86e22012-12-01 12:04:25 -02007346/*
7347 * Initialize reference clocks when the driver loads
7348 */
7349void intel_init_pch_refclk(struct drm_device *dev)
7350{
7351 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
7352 ironlake_init_pch_refclk(dev);
7353 else if (HAS_PCH_LPT(dev))
7354 lpt_init_pch_refclk(dev);
7355}
7356
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007357static int ironlake_get_refclk(struct drm_crtc *crtc)
7358{
7359 struct drm_device *dev = crtc->dev;
7360 struct drm_i915_private *dev_priv = dev->dev_private;
7361 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007362 int num_connectors = 0;
7363 bool is_lvds = false;
7364
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007365 for_each_intel_encoder(dev, encoder) {
7366 if (encoder->new_crtc != to_intel_crtc(crtc))
7367 continue;
7368
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007369 switch (encoder->type) {
7370 case INTEL_OUTPUT_LVDS:
7371 is_lvds = true;
7372 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007373 default:
7374 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007375 }
7376 num_connectors++;
7377 }
7378
7379 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007380 DRM_DEBUG_KMS("using SSC reference clock of %d kHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03007381 dev_priv->vbt.lvds_ssc_freq);
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007382 return dev_priv->vbt.lvds_ssc_freq;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07007383 }
7384
7385 return 120000;
7386}
7387
Daniel Vetter6ff93602013-04-19 11:24:36 +02007388static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03007389{
7390 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
7391 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7392 int pipe = intel_crtc->pipe;
7393 uint32_t val;
7394
Daniel Vetter78114072013-06-13 00:54:57 +02007395 val = 0;
Paulo Zanonic8203562012-09-12 10:06:29 -03007396
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007397 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03007398 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007399 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007400 break;
7401 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007402 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007403 break;
7404 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007405 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007406 break;
7407 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01007408 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03007409 break;
7410 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03007411 /* Case prevented by intel_choose_pipe_bpp_dither. */
7412 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03007413 }
7414
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007415 if (intel_crtc->config->dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03007416 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7417
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007418 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03007419 val |= PIPECONF_INTERLACED_ILK;
7420 else
7421 val |= PIPECONF_PROGRESSIVE;
7422
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007423 if (intel_crtc->config->limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007424 val |= PIPECONF_COLOR_RANGE_SELECT;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02007425
Paulo Zanonic8203562012-09-12 10:06:29 -03007426 I915_WRITE(PIPECONF(pipe), val);
7427 POSTING_READ(PIPECONF(pipe));
7428}
7429
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007430/*
7431 * Set up the pipe CSC unit.
7432 *
7433 * Currently only full range RGB to limited range RGB conversion
7434 * is supported, but eventually this should handle various
7435 * RGB<->YCbCr scenarios as well.
7436 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01007437static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007438{
7439 struct drm_device *dev = crtc->dev;
7440 struct drm_i915_private *dev_priv = dev->dev_private;
7441 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7442 int pipe = intel_crtc->pipe;
7443 uint16_t coeff = 0x7800; /* 1.0 */
7444
7445 /*
7446 * TODO: Check what kind of values actually come out of the pipe
7447 * with these coeff/postoff values and adjust to get the best
7448 * accuracy. Perhaps we even need to take the bpc value into
7449 * consideration.
7450 */
7451
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007452 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007453 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
7454
7455 /*
7456 * GY/GU and RY/RU should be the other way around according
7457 * to BSpec, but reality doesn't agree. Just set them up in
7458 * a way that results in the correct picture.
7459 */
7460 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
7461 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
7462
7463 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
7464 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
7465
7466 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
7467 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
7468
7469 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
7470 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
7471 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
7472
7473 if (INTEL_INFO(dev)->gen > 6) {
7474 uint16_t postoff = 0;
7475
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007476 if (intel_crtc->config->limited_color_range)
Ville Syrjälä32cf0cb2013-11-28 22:10:38 +02007477 postoff = (16 * (1 << 12) / 255) & 0x1fff;
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007478
7479 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
7480 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
7481 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
7482
7483 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
7484 } else {
7485 uint32_t mode = CSC_MODE_YUV_TO_RGB;
7486
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007487 if (intel_crtc->config->limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007488 mode |= CSC_BLACK_SCREEN_OFFSET;
7489
7490 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
7491 }
7492}
7493
Daniel Vetter6ff93602013-04-19 11:24:36 +02007494static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007495{
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007496 struct drm_device *dev = crtc->dev;
7497 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007498 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007499 enum pipe pipe = intel_crtc->pipe;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007500 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007501 uint32_t val;
7502
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007503 val = 0;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007504
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007505 if (IS_HASWELL(dev) && intel_crtc->config->dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007506 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
7507
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007508 if (intel_crtc->config->base.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007509 val |= PIPECONF_INTERLACED_ILK;
7510 else
7511 val |= PIPECONF_PROGRESSIVE;
7512
Paulo Zanoni702e7a52012-10-23 18:29:59 -02007513 I915_WRITE(PIPECONF(cpu_transcoder), val);
7514 POSTING_READ(PIPECONF(cpu_transcoder));
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02007515
7516 I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
7517 POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007518
Satheeshakrishna M3cdf1222014-04-08 15:46:53 +05307519 if (IS_BROADWELL(dev) || INTEL_INFO(dev)->gen >= 9) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007520 val = 0;
7521
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007522 switch (intel_crtc->config->pipe_bpp) {
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007523 case 18:
7524 val |= PIPEMISC_DITHER_6_BPC;
7525 break;
7526 case 24:
7527 val |= PIPEMISC_DITHER_8_BPC;
7528 break;
7529 case 30:
7530 val |= PIPEMISC_DITHER_10_BPC;
7531 break;
7532 case 36:
7533 val |= PIPEMISC_DITHER_12_BPC;
7534 break;
7535 default:
7536 /* Case prevented by pipe_config_set_bpp. */
7537 BUG();
7538 }
7539
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007540 if (intel_crtc->config->dither)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07007541 val |= PIPEMISC_DITHER_ENABLE | PIPEMISC_DITHER_TYPE_SP;
7542
7543 I915_WRITE(PIPEMISC(pipe), val);
7544 }
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03007545}
7546
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007547static bool ironlake_compute_clocks(struct drm_crtc *crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007548 struct intel_crtc_state *crtc_state,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007549 intel_clock_t *clock,
7550 bool *has_reduced_clock,
7551 intel_clock_t *reduced_clock)
7552{
7553 struct drm_device *dev = crtc->dev;
7554 struct drm_i915_private *dev_priv = dev->dev_private;
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007555 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007556 int refclk;
7557 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02007558 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007559
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007560 is_lvds = intel_pipe_will_have_type(intel_crtc, INTEL_OUTPUT_LVDS);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007561
7562 refclk = ironlake_get_refclk(crtc);
7563
7564 /*
7565 * Returns a set of divisors for the desired target clock with the given
7566 * refclk, or FALSE. The returned values represent the clock equation:
7567 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
7568 */
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007569 limit = intel_limit(intel_crtc, refclk);
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007570 ret = dev_priv->display.find_dpll(limit, intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007571 crtc_state->port_clock,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007572 refclk, NULL, clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007573 if (!ret)
7574 return false;
7575
7576 if (is_lvds && dev_priv->lvds_downclock_avail) {
7577 /*
7578 * Ensure we match the reduced clock's P to the target clock.
7579 * If the clocks don't match, we can't switch the display clock
7580 * by using the FP0/FP1. In such case we will disable the LVDS
7581 * downclock feature.
7582 */
Daniel Vetteree9300b2013-06-03 22:40:22 +02007583 *has_reduced_clock =
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +03007584 dev_priv->display.find_dpll(limit, intel_crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +02007585 dev_priv->lvds_downclock,
7586 refclk, clock,
7587 reduced_clock);
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007588 }
7589
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007590 return true;
7591}
7592
Paulo Zanonid4b19312012-11-29 11:29:32 -02007593int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
7594{
7595 /*
7596 * Account for spread spectrum to avoid
7597 * oversubscribing the link. Max center spread
7598 * is 2.5%; use 5% for safety's sake.
7599 */
7600 u32 bps = target_clock * bpp * 21 / 20;
Ville Syrjälä619d4d02014-02-27 14:23:14 +02007601 return DIV_ROUND_UP(bps, link_bw * 8);
Paulo Zanonid4b19312012-11-29 11:29:32 -02007602}
7603
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007604static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
Daniel Vetter6cf86a52013-04-02 23:38:10 +02007605{
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007606 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03007607}
7608
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007609static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007610 struct intel_crtc_state *crtc_state,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007611 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007612 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007613{
7614 struct drm_crtc *crtc = &intel_crtc->base;
7615 struct drm_device *dev = crtc->dev;
7616 struct drm_i915_private *dev_priv = dev->dev_private;
7617 struct intel_encoder *intel_encoder;
7618 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01007619 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02007620 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007621
Ander Conselvan de Oliveirad0737e12014-10-29 11:32:30 +02007622 for_each_intel_encoder(dev, intel_encoder) {
7623 if (intel_encoder->new_crtc != to_intel_crtc(crtc))
7624 continue;
7625
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007626 switch (intel_encoder->type) {
7627 case INTEL_OUTPUT_LVDS:
7628 is_lvds = true;
7629 break;
7630 case INTEL_OUTPUT_SDVO:
7631 case INTEL_OUTPUT_HDMI:
7632 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007633 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02007634 default:
7635 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007636 }
7637
7638 num_connectors++;
7639 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007640
Chris Wilsonc1858122010-12-03 21:35:48 +00007641 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07007642 factor = 21;
7643 if (is_lvds) {
7644 if ((intel_panel_use_ssc(dev_priv) &&
Ville Syrjäläe91e9412013-12-09 18:54:16 +02007645 dev_priv->vbt.lvds_ssc_freq == 100000) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02007646 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07007647 factor = 25;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007648 } else if (crtc_state->sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07007649 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00007650
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007651 if (ironlake_needs_fb_cb_tune(&crtc_state->dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02007652 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00007653
Daniel Vetter9a7c7892013-04-04 22:20:34 +02007654 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
7655 *fp2 |= FP_CB_TUNE;
7656
Chris Wilson5eddb702010-09-11 13:48:45 +01007657 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08007658
Eric Anholta07d6782011-03-30 13:01:08 -07007659 if (is_lvds)
7660 dpll |= DPLLB_MODE_LVDS;
7661 else
7662 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007663
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007664 dpll |= (crtc_state->pixel_multiplier - 1)
Daniel Vetteref1b4602013-06-01 17:17:04 +02007665 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Daniel Vetter198a037f2013-04-19 11:14:37 +02007666
7667 if (is_sdvo)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007668 dpll |= DPLL_SDVO_HIGH_SPEED;
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007669 if (crtc_state->has_dp_encoder)
Daniel Vetter4a33e482013-07-06 12:52:05 +02007670 dpll |= DPLL_SDVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08007671
Eric Anholta07d6782011-03-30 13:01:08 -07007672 /* compute bitmask from p1 value */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007673 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007674 /* also FPA1 */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007675 dpll |= (1 << (crtc_state->dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07007676
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007677 switch (crtc_state->dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07007678 case 5:
7679 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
7680 break;
7681 case 7:
7682 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
7683 break;
7684 case 10:
7685 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
7686 break;
7687 case 14:
7688 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
7689 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08007690 }
7691
Daniel Vetterb4c09f32013-04-30 14:01:42 +02007692 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05007693 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08007694 else
7695 dpll |= PLL_REF_INPUT_DREFCLK;
7696
Daniel Vetter959e16d2013-06-05 13:34:21 +02007697 return dpll | DPLL_VCO_ENABLE;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03007698}
7699
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007700static int ironlake_crtc_compute_clock(struct intel_crtc *crtc,
7701 struct intel_crtc_state *crtc_state)
Jesse Barnes79e53942008-11-07 14:24:08 -08007702{
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007703 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08007704 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007705 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03007706 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01007707 bool is_lvds = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007708 struct intel_shared_dpll *pll;
Jesse Barnes79e53942008-11-07 14:24:08 -08007709
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +03007710 is_lvds = intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS);
Jesse Barnes79e53942008-11-07 14:24:08 -08007711
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007712 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
7713 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
7714
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007715 ok = ironlake_compute_clocks(&crtc->base, crtc_state, &clock,
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03007716 &has_reduced_clock, &reduced_clock);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007717 if (!ok && !crtc_state->clock_set) {
Jesse Barnes79e53942008-11-07 14:24:08 -08007718 DRM_ERROR("Couldn't find PLL settings for mode!\n");
7719 return -EINVAL;
7720 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01007721 /* Compat-code for transition, will disappear. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007722 if (!crtc_state->clock_set) {
7723 crtc_state->dpll.n = clock.n;
7724 crtc_state->dpll.m1 = clock.m1;
7725 crtc_state->dpll.m2 = clock.m2;
7726 crtc_state->dpll.p1 = clock.p1;
7727 crtc_state->dpll.p2 = clock.p2;
Daniel Vetterf47709a2013-03-28 10:42:02 +01007728 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007729
Paulo Zanoni5dc52982012-10-05 12:05:56 -03007730 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007731 if (crtc_state->has_pch_encoder) {
7732 fp = i9xx_dpll_compute_fp(&crtc_state->dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007733 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02007734 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007735
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007736 dpll = ironlake_compute_dpll(crtc, crtc_state,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02007737 &fp, &reduced_clock,
7738 has_reduced_clock ? &fp2 : NULL);
7739
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007740 crtc_state->dpll_hw_state.dpll = dpll;
7741 crtc_state->dpll_hw_state.fp0 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007742 if (has_reduced_clock)
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007743 crtc_state->dpll_hw_state.fp1 = fp2;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007744 else
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007745 crtc_state->dpll_hw_state.fp1 = fp;
Daniel Vetter66e985c2013-06-05 13:34:20 +02007746
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02007747 pll = intel_get_shared_dpll(crtc, crtc_state);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01007748 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03007749 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007750 pipe_name(crtc->pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07007751 return -EINVAL;
7752 }
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +02007753 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007754
Jani Nikulad330a952014-01-21 11:24:25 +02007755 if (is_lvds && has_reduced_clock && i915.powersave)
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007756 crtc->lowfreq_avail = true;
Daniel Vetterbcd644e2013-06-05 13:34:22 +02007757 else
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03007758 crtc->lowfreq_avail = false;
Daniel Vettere2b78262013-06-07 23:10:03 +02007759
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02007760 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08007761}
7762
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007763static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
7764 struct intel_link_m_n *m_n)
Daniel Vetter72419202013-04-04 13:28:53 +02007765{
7766 struct drm_device *dev = crtc->base.dev;
7767 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007768 enum pipe pipe = crtc->pipe;
Daniel Vetter72419202013-04-04 13:28:53 +02007769
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007770 m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
7771 m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
7772 m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
7773 & ~TU_SIZE_MASK;
7774 m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
7775 m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
7776 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7777}
7778
7779static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
7780 enum transcoder transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007781 struct intel_link_m_n *m_n,
7782 struct intel_link_m_n *m2_n2)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007783{
7784 struct drm_device *dev = crtc->base.dev;
7785 struct drm_i915_private *dev_priv = dev->dev_private;
7786 enum pipe pipe = crtc->pipe;
7787
7788 if (INTEL_INFO(dev)->gen >= 5) {
7789 m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
7790 m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
7791 m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
7792 & ~TU_SIZE_MASK;
7793 m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
7794 m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
7795 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007796 /* Read M2_N2 registers only for gen < 8 (M2_N2 available for
7797 * gen < 8) and if DRRS is supported (to make sure the
7798 * registers are not unnecessarily read).
7799 */
7800 if (m2_n2 && INTEL_INFO(dev)->gen < 8 &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02007801 crtc->config->has_drrs) {
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007802 m2_n2->link_m = I915_READ(PIPE_LINK_M2(transcoder));
7803 m2_n2->link_n = I915_READ(PIPE_LINK_N2(transcoder));
7804 m2_n2->gmch_m = I915_READ(PIPE_DATA_M2(transcoder))
7805 & ~TU_SIZE_MASK;
7806 m2_n2->gmch_n = I915_READ(PIPE_DATA_N2(transcoder));
7807 m2_n2->tu = ((I915_READ(PIPE_DATA_M2(transcoder))
7808 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7809 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007810 } else {
7811 m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
7812 m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
7813 m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
7814 & ~TU_SIZE_MASK;
7815 m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
7816 m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
7817 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
7818 }
7819}
7820
7821void intel_dp_get_m_n(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007822 struct intel_crtc_state *pipe_config)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007823{
Ander Conselvan de Oliveira681a8502015-01-15 14:55:24 +02007824 if (pipe_config->has_pch_encoder)
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007825 intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
7826 else
7827 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007828 &pipe_config->dp_m_n,
7829 &pipe_config->dp_m2_n2);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007830}
7831
Daniel Vetter72419202013-04-04 13:28:53 +02007832static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007833 struct intel_crtc_state *pipe_config)
Daniel Vetter72419202013-04-04 13:28:53 +02007834{
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03007835 intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
Vandana Kannanb95af8b2014-08-05 07:51:23 -07007836 &pipe_config->fdi_m_n, NULL);
Daniel Vetter72419202013-04-04 13:28:53 +02007837}
7838
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007839static void skylake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007840 struct intel_crtc_state *pipe_config)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00007841{
7842 struct drm_device *dev = crtc->base.dev;
7843 struct drm_i915_private *dev_priv = dev->dev_private;
7844 uint32_t tmp;
7845
7846 tmp = I915_READ(PS_CTL(crtc->pipe));
7847
7848 if (tmp & PS_ENABLE) {
7849 pipe_config->pch_pfit.enabled = true;
7850 pipe_config->pch_pfit.pos = I915_READ(PS_WIN_POS(crtc->pipe));
7851 pipe_config->pch_pfit.size = I915_READ(PS_WIN_SZ(crtc->pipe));
7852 }
7853}
7854
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007855static void
7856skylake_get_initial_plane_config(struct intel_crtc *crtc,
7857 struct intel_initial_plane_config *plane_config)
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007858{
7859 struct drm_device *dev = crtc->base.dev;
7860 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau40f46282015-02-27 11:15:21 +00007861 u32 val, base, offset, stride_mult, tiling;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007862 int pipe = crtc->pipe;
7863 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007864 unsigned int aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007865 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007866 struct intel_framebuffer *intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007867
Damien Lespiaud9806c92015-01-21 14:07:19 +00007868 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007869 if (!intel_fb) {
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007870 DRM_DEBUG_KMS("failed to alloc fb\n");
7871 return;
7872 }
7873
Damien Lespiau1b842c82015-01-21 13:50:54 +00007874 fb = &intel_fb->base;
7875
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007876 val = I915_READ(PLANE_CTL(pipe, 0));
Damien Lespiau42a7b082015-02-05 19:35:13 +00007877 if (!(val & PLANE_CTL_ENABLE))
7878 goto error;
7879
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007880 pixel_format = val & PLANE_CTL_FORMAT_MASK;
7881 fourcc = skl_format_to_fourcc(pixel_format,
7882 val & PLANE_CTL_ORDER_RGBX,
7883 val & PLANE_CTL_ALPHA_MASK);
7884 fb->pixel_format = fourcc;
7885 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
7886
Damien Lespiau40f46282015-02-27 11:15:21 +00007887 tiling = val & PLANE_CTL_TILED_MASK;
7888 switch (tiling) {
7889 case PLANE_CTL_TILED_LINEAR:
7890 fb->modifier[0] = DRM_FORMAT_MOD_NONE;
7891 break;
7892 case PLANE_CTL_TILED_X:
7893 plane_config->tiling = I915_TILING_X;
7894 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7895 break;
7896 case PLANE_CTL_TILED_Y:
7897 fb->modifier[0] = I915_FORMAT_MOD_Y_TILED;
7898 break;
7899 case PLANE_CTL_TILED_YF:
7900 fb->modifier[0] = I915_FORMAT_MOD_Yf_TILED;
7901 break;
7902 default:
7903 MISSING_CASE(tiling);
7904 goto error;
7905 }
7906
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007907 base = I915_READ(PLANE_SURF(pipe, 0)) & 0xfffff000;
7908 plane_config->base = base;
7909
7910 offset = I915_READ(PLANE_OFFSET(pipe, 0));
7911
7912 val = I915_READ(PLANE_SIZE(pipe, 0));
7913 fb->height = ((val >> 16) & 0xfff) + 1;
7914 fb->width = ((val >> 0) & 0x1fff) + 1;
7915
7916 val = I915_READ(PLANE_STRIDE(pipe, 0));
Damien Lespiau40f46282015-02-27 11:15:21 +00007917 stride_mult = intel_fb_stride_alignment(dev, fb->modifier[0],
7918 fb->pixel_format);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007919 fb->pitches[0] = (val & 0x3ff) * stride_mult;
7920
7921 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00007922 fb->pixel_format,
7923 fb->modifier[0]);
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007924
Daniel Vetterf37b5c22015-02-10 23:12:27 +01007925 plane_config->size = fb->pitches[0] * aligned_height;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007926
7927 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
7928 pipe_name(pipe), fb->width, fb->height,
7929 fb->bits_per_pixel, base, fb->pitches[0],
7930 plane_config->size);
7931
Damien Lespiau2d140302015-02-05 17:22:18 +00007932 plane_config->fb = intel_fb;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +00007933 return;
7934
7935error:
7936 kfree(fb);
7937}
7938
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007939static void ironlake_get_pfit_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02007940 struct intel_crtc_state *pipe_config)
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007941{
7942 struct drm_device *dev = crtc->base.dev;
7943 struct drm_i915_private *dev_priv = dev->dev_private;
7944 uint32_t tmp;
7945
7946 tmp = I915_READ(PF_CTL(crtc->pipe));
7947
7948 if (tmp & PF_ENABLE) {
Chris Wilsonfd4daa92013-08-27 17:04:17 +01007949 pipe_config->pch_pfit.enabled = true;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007950 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
7951 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
Daniel Vettercb8b2a32013-06-01 17:16:23 +02007952
7953 /* We currently do not free assignements of panel fitters on
7954 * ivb/hsw (since we don't use the higher upscaling modes which
7955 * differentiates them) so just WARN about this case for now. */
7956 if (IS_GEN7(dev)) {
7957 WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
7958 PF_PIPE_SEL_IVB(crtc->pipe));
7959 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007960 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007961}
7962
Damien Lespiau5724dbd2015-01-20 12:51:52 +00007963static void
7964ironlake_get_initial_plane_config(struct intel_crtc *crtc,
7965 struct intel_initial_plane_config *plane_config)
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007966{
7967 struct drm_device *dev = crtc->base.dev;
7968 struct drm_i915_private *dev_priv = dev->dev_private;
7969 u32 val, base, offset;
Damien Lespiauaeee5a42015-01-20 12:51:47 +00007970 int pipe = crtc->pipe;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007971 int fourcc, pixel_format;
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +00007972 unsigned int aligned_height;
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007973 struct drm_framebuffer *fb;
Damien Lespiau1b842c82015-01-21 13:50:54 +00007974 struct intel_framebuffer *intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007975
Damien Lespiau42a7b082015-02-05 19:35:13 +00007976 val = I915_READ(DSPCNTR(pipe));
7977 if (!(val & DISPLAY_PLANE_ENABLE))
7978 return;
7979
Damien Lespiaud9806c92015-01-21 14:07:19 +00007980 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
Damien Lespiau1b842c82015-01-21 13:50:54 +00007981 if (!intel_fb) {
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007982 DRM_DEBUG_KMS("failed to alloc fb\n");
7983 return;
7984 }
7985
Damien Lespiau1b842c82015-01-21 13:50:54 +00007986 fb = &intel_fb->base;
7987
Daniel Vetter18c52472015-02-10 17:16:09 +00007988 if (INTEL_INFO(dev)->gen >= 4) {
7989 if (val & DISPPLANE_TILED) {
Damien Lespiau49af4492015-01-20 12:51:44 +00007990 plane_config->tiling = I915_TILING_X;
Daniel Vetter18c52472015-02-10 17:16:09 +00007991 fb->modifier[0] = I915_FORMAT_MOD_X_TILED;
7992 }
7993 }
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007994
7995 pixel_format = val & DISPPLANE_PIXFORMAT_MASK;
Damien Lespiaub35d63f2015-01-20 12:51:50 +00007996 fourcc = i9xx_format_to_fourcc(pixel_format);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00007997 fb->pixel_format = fourcc;
7998 fb->bits_per_pixel = drm_format_plane_cpp(fourcc, 0) * 8;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08007999
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008000 base = I915_READ(DSPSURF(pipe)) & 0xfffff000;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008001 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008002 offset = I915_READ(DSPOFFSET(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008003 } else {
Damien Lespiau49af4492015-01-20 12:51:44 +00008004 if (plane_config->tiling)
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008005 offset = I915_READ(DSPTILEOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008006 else
Damien Lespiauaeee5a42015-01-20 12:51:47 +00008007 offset = I915_READ(DSPLINOFF(pipe));
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008008 }
8009 plane_config->base = base;
8010
8011 val = I915_READ(PIPESRC(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008012 fb->width = ((val >> 16) & 0xfff) + 1;
8013 fb->height = ((val >> 0) & 0xfff) + 1;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008014
8015 val = I915_READ(DSPSTRIDE(pipe));
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008016 fb->pitches[0] = val & 0xffffffc0;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008017
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008018 aligned_height = intel_fb_align_height(dev, fb->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +00008019 fb->pixel_format,
8020 fb->modifier[0]);
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008021
Daniel Vetterf37b5c22015-02-10 23:12:27 +01008022 plane_config->size = fb->pitches[0] * aligned_height;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008023
Damien Lespiau2844a922015-01-20 12:51:48 +00008024 DRM_DEBUG_KMS("pipe %c with fb: size=%dx%d@%d, offset=%x, pitch %d, size 0x%x\n",
8025 pipe_name(pipe), fb->width, fb->height,
8026 fb->bits_per_pixel, base, fb->pitches[0],
8027 plane_config->size);
Damien Lespiaub113d5e2015-01-20 12:51:46 +00008028
Damien Lespiau2d140302015-02-05 17:22:18 +00008029 plane_config->fb = intel_fb;
Jesse Barnes4c6baa52014-03-07 08:57:50 -08008030}
8031
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008032static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008033 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008034{
8035 struct drm_device *dev = crtc->base.dev;
8036 struct drm_i915_private *dev_priv = dev->dev_private;
8037 uint32_t tmp;
8038
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008039 if (!intel_display_power_is_enabled(dev_priv,
8040 POWER_DOMAIN_PIPE(crtc->pipe)))
Paulo Zanoni930e8c92014-07-04 13:38:34 -03008041 return false;
8042
Daniel Vettere143a212013-07-04 12:01:15 +02008043 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008044 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vettereccb1402013-05-22 00:50:22 +02008045
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008046 tmp = I915_READ(PIPECONF(crtc->pipe));
8047 if (!(tmp & PIPECONF_ENABLE))
8048 return false;
8049
Ville Syrjälä42571ae2013-09-06 23:29:00 +03008050 switch (tmp & PIPECONF_BPC_MASK) {
8051 case PIPECONF_6BPC:
8052 pipe_config->pipe_bpp = 18;
8053 break;
8054 case PIPECONF_8BPC:
8055 pipe_config->pipe_bpp = 24;
8056 break;
8057 case PIPECONF_10BPC:
8058 pipe_config->pipe_bpp = 30;
8059 break;
8060 case PIPECONF_12BPC:
8061 pipe_config->pipe_bpp = 36;
8062 break;
8063 default:
8064 break;
8065 }
8066
Daniel Vetterb5a9fa02014-04-24 23:54:49 +02008067 if (tmp & PIPECONF_COLOR_RANGE_SELECT)
8068 pipe_config->limited_color_range = true;
8069
Daniel Vetterab9412b2013-05-03 11:49:46 +02008070 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter66e985c2013-06-05 13:34:20 +02008071 struct intel_shared_dpll *pll;
8072
Daniel Vetter88adfff2013-03-28 10:42:01 +01008073 pipe_config->has_pch_encoder = true;
8074
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008075 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
8076 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8077 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02008078
8079 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008080
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008081 if (HAS_PCH_IBX(dev_priv->dev)) {
Daniel Vetterd94ab062013-07-04 12:01:16 +02008082 pipe_config->shared_dpll =
8083 (enum intel_dpll_id) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008084 } else {
8085 tmp = I915_READ(PCH_DPLL_SEL);
8086 if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
8087 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
8088 else
8089 pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
8090 }
Daniel Vetter66e985c2013-06-05 13:34:20 +02008091
8092 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8093
8094 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8095 &pipe_config->dpll_hw_state));
Daniel Vetterc93f54c2013-06-27 19:47:19 +02008096
8097 tmp = pipe_config->dpll_hw_state.dpll;
8098 pipe_config->pixel_multiplier =
8099 ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
8100 >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
Ville Syrjälä18442d02013-09-13 16:00:08 +03008101
8102 ironlake_pch_clock_get(crtc, pipe_config);
Daniel Vetter6c49f242013-06-06 12:45:25 +02008103 } else {
8104 pipe_config->pixel_multiplier = 1;
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008105 }
8106
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008107 intel_get_pipe_timings(crtc, pipe_config);
8108
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008109 ironlake_get_pfit_config(crtc, pipe_config);
8110
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008111 return true;
8112}
8113
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008114static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
8115{
8116 struct drm_device *dev = dev_priv->dev;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008117 struct intel_crtc *crtc;
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008118
Damien Lespiaud3fcc802014-05-13 23:32:22 +01008119 for_each_intel_crtc(dev, crtc)
Rob Clarke2c719b2014-12-15 13:56:32 -05008120 I915_STATE_WARN(crtc->active, "CRTC for pipe %c enabled\n",
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008121 pipe_name(crtc->pipe));
8122
Rob Clarke2c719b2014-12-15 13:56:32 -05008123 I915_STATE_WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
8124 I915_STATE_WARN(I915_READ(SPLL_CTL) & SPLL_PLL_ENABLE, "SPLL enabled\n");
8125 I915_STATE_WARN(I915_READ(WRPLL_CTL1) & WRPLL_PLL_ENABLE, "WRPLL1 enabled\n");
8126 I915_STATE_WARN(I915_READ(WRPLL_CTL2) & WRPLL_PLL_ENABLE, "WRPLL2 enabled\n");
8127 I915_STATE_WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
8128 I915_STATE_WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008129 "CPU PWM1 enabled\n");
Paulo Zanonic5107b82014-07-04 11:50:30 -03008130 if (IS_HASWELL(dev))
Rob Clarke2c719b2014-12-15 13:56:32 -05008131 I915_STATE_WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
Paulo Zanonic5107b82014-07-04 11:50:30 -03008132 "CPU PWM2 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008133 I915_STATE_WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008134 "PCH PWM1 enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008135 I915_STATE_WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008136 "Utility pin enabled\n");
Rob Clarke2c719b2014-12-15 13:56:32 -05008137 I915_STATE_WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008138
Paulo Zanoni9926ada2014-04-01 19:39:47 -03008139 /*
8140 * In theory we can still leave IRQs enabled, as long as only the HPD
8141 * interrupts remain enabled. We used to check for that, but since it's
8142 * gen-specific and since we only disable LCPLL after we fully disable
8143 * the interrupts, the check below should be enough.
8144 */
Rob Clarke2c719b2014-12-15 13:56:32 -05008145 I915_STATE_WARN(intel_irqs_enabled(dev_priv), "IRQs enabled\n");
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008146}
8147
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008148static uint32_t hsw_read_dcomp(struct drm_i915_private *dev_priv)
8149{
8150 struct drm_device *dev = dev_priv->dev;
8151
8152 if (IS_HASWELL(dev))
8153 return I915_READ(D_COMP_HSW);
8154 else
8155 return I915_READ(D_COMP_BDW);
8156}
8157
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008158static void hsw_write_dcomp(struct drm_i915_private *dev_priv, uint32_t val)
8159{
8160 struct drm_device *dev = dev_priv->dev;
8161
8162 if (IS_HASWELL(dev)) {
8163 mutex_lock(&dev_priv->rps.hw_lock);
8164 if (sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_D_COMP,
8165 val))
Paulo Zanonif475dad2014-07-04 11:59:57 -03008166 DRM_ERROR("Failed to write to D_COMP\n");
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008167 mutex_unlock(&dev_priv->rps.hw_lock);
8168 } else {
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008169 I915_WRITE(D_COMP_BDW, val);
8170 POSTING_READ(D_COMP_BDW);
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008171 }
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008172}
8173
8174/*
8175 * This function implements pieces of two sequences from BSpec:
8176 * - Sequence for display software to disable LCPLL
8177 * - Sequence for display software to allow package C8+
8178 * The steps implemented here are just the steps that actually touch the LCPLL
8179 * register. Callers should take care of disabling all the display engine
8180 * functions, doing the mode unset, fixing interrupts, etc.
8181 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008182static void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
8183 bool switch_to_fclk, bool allow_power_down)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008184{
8185 uint32_t val;
8186
8187 assert_can_disable_lcpll(dev_priv);
8188
8189 val = I915_READ(LCPLL_CTL);
8190
8191 if (switch_to_fclk) {
8192 val |= LCPLL_CD_SOURCE_FCLK;
8193 I915_WRITE(LCPLL_CTL, val);
8194
8195 if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
8196 LCPLL_CD_SOURCE_FCLK_DONE, 1))
8197 DRM_ERROR("Switching to FCLK failed\n");
8198
8199 val = I915_READ(LCPLL_CTL);
8200 }
8201
8202 val |= LCPLL_PLL_DISABLE;
8203 I915_WRITE(LCPLL_CTL, val);
8204 POSTING_READ(LCPLL_CTL);
8205
8206 if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
8207 DRM_ERROR("LCPLL still locked\n");
8208
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008209 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008210 val |= D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008211 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008212 ndelay(100);
8213
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008214 if (wait_for((hsw_read_dcomp(dev_priv) & D_COMP_RCOMP_IN_PROGRESS) == 0,
8215 1))
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008216 DRM_ERROR("D_COMP RCOMP still in progress\n");
8217
8218 if (allow_power_down) {
8219 val = I915_READ(LCPLL_CTL);
8220 val |= LCPLL_POWER_DOWN_ALLOW;
8221 I915_WRITE(LCPLL_CTL, val);
8222 POSTING_READ(LCPLL_CTL);
8223 }
8224}
8225
8226/*
8227 * Fully restores LCPLL, disallowing power down and switching back to LCPLL
8228 * source.
8229 */
Paulo Zanoni6ff58d52013-09-24 13:52:57 -03008230static void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008231{
8232 uint32_t val;
8233
8234 val = I915_READ(LCPLL_CTL);
8235
8236 if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
8237 LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
8238 return;
8239
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008240 /*
8241 * Make sure we're not on PC8 state before disabling PC8, otherwise
8242 * we'll hang the machine. To prevent PC8 state, just enable force_wake.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03008243 */
Mika Kuoppala59bad942015-01-16 11:34:40 +02008244 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Paulo Zanoni215733f2013-08-19 13:18:07 -03008245
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008246 if (val & LCPLL_POWER_DOWN_ALLOW) {
8247 val &= ~LCPLL_POWER_DOWN_ALLOW;
8248 I915_WRITE(LCPLL_CTL, val);
Daniel Vetter35d8f2e2013-08-21 23:38:08 +02008249 POSTING_READ(LCPLL_CTL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008250 }
8251
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03008252 val = hsw_read_dcomp(dev_priv);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008253 val |= D_COMP_COMP_FORCE;
8254 val &= ~D_COMP_COMP_DISABLE;
Paulo Zanoni3c4c9b82014-03-07 20:12:36 -03008255 hsw_write_dcomp(dev_priv, val);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008256
8257 val = I915_READ(LCPLL_CTL);
8258 val &= ~LCPLL_PLL_DISABLE;
8259 I915_WRITE(LCPLL_CTL, val);
8260
8261 if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
8262 DRM_ERROR("LCPLL not locked yet\n");
8263
8264 if (val & LCPLL_CD_SOURCE_FCLK) {
8265 val = I915_READ(LCPLL_CTL);
8266 val &= ~LCPLL_CD_SOURCE_FCLK;
8267 I915_WRITE(LCPLL_CTL, val);
8268
8269 if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
8270 LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
8271 DRM_ERROR("Switching back to LCPLL failed\n");
8272 }
Paulo Zanoni215733f2013-08-19 13:18:07 -03008273
Mika Kuoppala59bad942015-01-16 11:34:40 +02008274 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Paulo Zanonibe256dc2013-07-23 11:19:26 -03008275}
8276
Paulo Zanoni765dab672014-03-07 20:08:18 -03008277/*
8278 * Package states C8 and deeper are really deep PC states that can only be
8279 * reached when all the devices on the system allow it, so even if the graphics
8280 * device allows PC8+, it doesn't mean the system will actually get to these
8281 * states. Our driver only allows PC8+ when going into runtime PM.
8282 *
8283 * The requirements for PC8+ are that all the outputs are disabled, the power
8284 * well is disabled and most interrupts are disabled, and these are also
8285 * requirements for runtime PM. When these conditions are met, we manually do
8286 * the other conditions: disable the interrupts, clocks and switch LCPLL refclk
8287 * to Fclk. If we're in PC8+ and we get an non-hotplug interrupt, we can hard
8288 * hang the machine.
8289 *
8290 * When we really reach PC8 or deeper states (not just when we allow it) we lose
8291 * the state of some registers, so when we come back from PC8+ we need to
8292 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
8293 * need to take care of the registers kept by RC6. Notice that this happens even
8294 * if we don't put the device in PCI D3 state (which is what currently happens
8295 * because of the runtime PM support).
8296 *
8297 * For more, read "Display Sequences for Package C8" on the hardware
8298 * documentation.
8299 */
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008300void hsw_enable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008301{
Paulo Zanonic67a4702013-08-19 13:18:09 -03008302 struct drm_device *dev = dev_priv->dev;
8303 uint32_t val;
8304
Paulo Zanonic67a4702013-08-19 13:18:09 -03008305 DRM_DEBUG_KMS("Enabling package C8+\n");
8306
Paulo Zanonic67a4702013-08-19 13:18:09 -03008307 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8308 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8309 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
8310 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8311 }
8312
8313 lpt_disable_clkout_dp(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008314 hsw_disable_lcpll(dev_priv, true, true);
8315}
8316
Paulo Zanonia14cb6f2014-03-07 20:08:17 -03008317void hsw_disable_pc8(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03008318{
8319 struct drm_device *dev = dev_priv->dev;
8320 uint32_t val;
8321
Paulo Zanonic67a4702013-08-19 13:18:09 -03008322 DRM_DEBUG_KMS("Disabling package C8+\n");
8323
8324 hsw_restore_lcpll(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008325 lpt_init_pch_refclk(dev);
8326
8327 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
8328 val = I915_READ(SOUTH_DSPCLK_GATE_D);
8329 val |= PCH_LP_PARTITION_LEVEL_DISABLE;
8330 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
8331 }
8332
8333 intel_prepare_ddi(dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03008334}
8335
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008336static int haswell_crtc_compute_clock(struct intel_crtc *crtc,
8337 struct intel_crtc_state *crtc_state)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008338{
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +02008339 if (!intel_ddi_pll_select(crtc, crtc_state))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008340 return -EINVAL;
Daniel Vetter716c2e52014-06-25 22:02:02 +03008341
Ander Conselvan de Oliveirac7653192014-10-20 13:46:44 +03008342 crtc->lowfreq_avail = false;
Daniel Vetter644cef32014-04-24 23:55:07 +02008343
Daniel Vetterc8f7a0d2014-04-24 23:55:04 +02008344 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008345}
8346
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008347static void skylake_get_ddi_pll(struct drm_i915_private *dev_priv,
8348 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008349 struct intel_crtc_state *pipe_config)
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008350{
Damien Lespiau3148ade2014-11-21 16:14:56 +00008351 u32 temp, dpll_ctl1;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008352
8353 temp = I915_READ(DPLL_CTRL2) & DPLL_CTRL2_DDI_CLK_SEL_MASK(port);
8354 pipe_config->ddi_pll_sel = temp >> (port * 3 + 1);
8355
8356 switch (pipe_config->ddi_pll_sel) {
Damien Lespiau3148ade2014-11-21 16:14:56 +00008357 case SKL_DPLL0:
8358 /*
8359 * On SKL the eDP DPLL (DPLL0 as we don't use SSC) is not part
8360 * of the shared DPLL framework and thus needs to be read out
8361 * separately
8362 */
8363 dpll_ctl1 = I915_READ(DPLL_CTRL1);
8364 pipe_config->dpll_hw_state.ctrl1 = dpll_ctl1 & 0x3f;
8365 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008366 case SKL_DPLL1:
8367 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL1;
8368 break;
8369 case SKL_DPLL2:
8370 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL2;
8371 break;
8372 case SKL_DPLL3:
8373 pipe_config->shared_dpll = DPLL_ID_SKL_DPLL3;
8374 break;
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008375 }
8376}
8377
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008378static void haswell_get_ddi_pll(struct drm_i915_private *dev_priv,
8379 enum port port,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008380 struct intel_crtc_state *pipe_config)
Damien Lespiau7d2c8172014-07-29 18:06:18 +01008381{
8382 pipe_config->ddi_pll_sel = I915_READ(PORT_CLK_SEL(port));
8383
8384 switch (pipe_config->ddi_pll_sel) {
8385 case PORT_CLK_SEL_WRPLL1:
8386 pipe_config->shared_dpll = DPLL_ID_WRPLL1;
8387 break;
8388 case PORT_CLK_SEL_WRPLL2:
8389 pipe_config->shared_dpll = DPLL_ID_WRPLL2;
8390 break;
8391 }
8392}
8393
Daniel Vetter26804af2014-06-25 22:01:55 +03008394static void haswell_get_ddi_port_state(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008395 struct intel_crtc_state *pipe_config)
Daniel Vetter26804af2014-06-25 22:01:55 +03008396{
8397 struct drm_device *dev = crtc->base.dev;
8398 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008399 struct intel_shared_dpll *pll;
Daniel Vetter26804af2014-06-25 22:01:55 +03008400 enum port port;
8401 uint32_t tmp;
8402
8403 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
8404
8405 port = (tmp & TRANS_DDI_PORT_MASK) >> TRANS_DDI_PORT_SHIFT;
8406
Satheeshakrishna M96b7dfb2014-11-13 14:55:17 +00008407 if (IS_SKYLAKE(dev))
8408 skylake_get_ddi_pll(dev_priv, port, pipe_config);
8409 else
8410 haswell_get_ddi_pll(dev_priv, port, pipe_config);
Daniel Vetter9cd86932014-06-25 22:01:57 +03008411
Daniel Vetterd452c5b2014-07-04 11:27:39 -03008412 if (pipe_config->shared_dpll >= 0) {
8413 pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
8414
8415 WARN_ON(!pll->get_hw_state(dev_priv, pll,
8416 &pipe_config->dpll_hw_state));
8417 }
8418
Daniel Vetter26804af2014-06-25 22:01:55 +03008419 /*
8420 * Haswell has only FDI/PCH transcoder A. It is which is connected to
8421 * DDI E. So just check whether this pipe is wired to DDI E and whether
8422 * the PCH transcoder is on.
8423 */
Damien Lespiauca370452013-12-03 13:56:24 +00008424 if (INTEL_INFO(dev)->gen < 9 &&
8425 (port == PORT_E) && I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter26804af2014-06-25 22:01:55 +03008426 pipe_config->has_pch_encoder = true;
8427
8428 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
8429 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
8430 FDI_DP_PORT_WIDTH_SHIFT) + 1;
8431
8432 ironlake_get_fdi_m_n_config(crtc, pipe_config);
8433 }
8434}
8435
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008436static bool haswell_get_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02008437 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008438{
8439 struct drm_device *dev = crtc->base.dev;
8440 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008441 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008442 uint32_t tmp;
8443
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008444 if (!intel_display_power_is_enabled(dev_priv,
Imre Deakb5482bd2014-03-05 16:20:55 +02008445 POWER_DOMAIN_PIPE(crtc->pipe)))
8446 return false;
8447
Daniel Vettere143a212013-07-04 12:01:15 +02008448 pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +02008449 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
8450
Daniel Vettereccb1402013-05-22 00:50:22 +02008451 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
8452 if (tmp & TRANS_DDI_FUNC_ENABLE) {
8453 enum pipe trans_edp_pipe;
8454 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
8455 default:
8456 WARN(1, "unknown pipe linked to edp transcoder\n");
8457 case TRANS_DDI_EDP_INPUT_A_ONOFF:
8458 case TRANS_DDI_EDP_INPUT_A_ON:
8459 trans_edp_pipe = PIPE_A;
8460 break;
8461 case TRANS_DDI_EDP_INPUT_B_ONOFF:
8462 trans_edp_pipe = PIPE_B;
8463 break;
8464 case TRANS_DDI_EDP_INPUT_C_ONOFF:
8465 trans_edp_pipe = PIPE_C;
8466 break;
8467 }
8468
8469 if (trans_edp_pipe == crtc->pipe)
8470 pipe_config->cpu_transcoder = TRANSCODER_EDP;
8471 }
8472
Daniel Vetterf458ebb2014-09-30 10:56:39 +02008473 if (!intel_display_power_is_enabled(dev_priv,
Daniel Vettereccb1402013-05-22 00:50:22 +02008474 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03008475 return false;
8476
Daniel Vettereccb1402013-05-22 00:50:22 +02008477 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008478 if (!(tmp & PIPECONF_ENABLE))
8479 return false;
8480
Daniel Vetter26804af2014-06-25 22:01:55 +03008481 haswell_get_ddi_port_state(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008482
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008483 intel_get_pipe_timings(crtc, pipe_config);
8484
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02008485 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
Jesse Barnesbd2e2442014-11-13 17:51:47 +00008486 if (intel_display_power_is_enabled(dev_priv, pfit_domain)) {
8487 if (IS_SKYLAKE(dev))
8488 skylake_get_pfit_config(crtc, pipe_config);
8489 else
8490 ironlake_get_pfit_config(crtc, pipe_config);
8491 }
Daniel Vetter88adfff2013-03-28 10:42:01 +01008492
Jesse Barnese59150d2014-01-07 13:30:45 -08008493 if (IS_HASWELL(dev))
8494 pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
8495 (I915_READ(IPS_CTL) & IPS_ENABLE);
Paulo Zanoni42db64e2013-05-31 16:33:22 -03008496
Clint Taylorebb69c92014-09-30 10:30:22 -07008497 if (pipe_config->cpu_transcoder != TRANSCODER_EDP) {
8498 pipe_config->pixel_multiplier =
8499 I915_READ(PIPE_MULT(pipe_config->cpu_transcoder)) + 1;
8500 } else {
8501 pipe_config->pixel_multiplier = 1;
8502 }
Daniel Vetter6c49f242013-06-06 12:45:25 +02008503
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008504 return true;
8505}
8506
Chris Wilson560b85b2010-08-07 11:01:38 +01008507static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
8508{
8509 struct drm_device *dev = crtc->dev;
8510 struct drm_i915_private *dev_priv = dev->dev_private;
8511 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälädc41c152014-08-13 11:57:05 +03008512 uint32_t cntl = 0, size = 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01008513
Ville Syrjälädc41c152014-08-13 11:57:05 +03008514 if (base) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008515 unsigned int width = intel_crtc->base.cursor->state->crtc_w;
8516 unsigned int height = intel_crtc->base.cursor->state->crtc_h;
Ville Syrjälädc41c152014-08-13 11:57:05 +03008517 unsigned int stride = roundup_pow_of_two(width) * 4;
8518
8519 switch (stride) {
8520 default:
8521 WARN_ONCE(1, "Invalid cursor width/stride, width=%u, stride=%u\n",
8522 width, stride);
8523 stride = 256;
8524 /* fallthrough */
8525 case 256:
8526 case 512:
8527 case 1024:
8528 case 2048:
8529 break;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008530 }
8531
Ville Syrjälädc41c152014-08-13 11:57:05 +03008532 cntl |= CURSOR_ENABLE |
8533 CURSOR_GAMMA_ENABLE |
8534 CURSOR_FORMAT_ARGB |
8535 CURSOR_STRIDE(stride);
8536
8537 size = (height << 12) | width;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008538 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008539
Ville Syrjälädc41c152014-08-13 11:57:05 +03008540 if (intel_crtc->cursor_cntl != 0 &&
8541 (intel_crtc->cursor_base != base ||
8542 intel_crtc->cursor_size != size ||
8543 intel_crtc->cursor_cntl != cntl)) {
8544 /* On these chipsets we can only modify the base/size/stride
8545 * whilst the cursor is disabled.
8546 */
8547 I915_WRITE(_CURACNTR, 0);
8548 POSTING_READ(_CURACNTR);
8549 intel_crtc->cursor_cntl = 0;
8550 }
8551
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008552 if (intel_crtc->cursor_base != base) {
Ville Syrjälädc41c152014-08-13 11:57:05 +03008553 I915_WRITE(_CURABASE, base);
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008554 intel_crtc->cursor_base = base;
8555 }
Ville Syrjälädc41c152014-08-13 11:57:05 +03008556
8557 if (intel_crtc->cursor_size != size) {
8558 I915_WRITE(CURSIZE, size);
8559 intel_crtc->cursor_size = size;
8560 }
8561
Chris Wilson4b0e3332014-05-30 16:35:26 +03008562 if (intel_crtc->cursor_cntl != cntl) {
8563 I915_WRITE(_CURACNTR, cntl);
8564 POSTING_READ(_CURACNTR);
8565 intel_crtc->cursor_cntl = cntl;
8566 }
Chris Wilson560b85b2010-08-07 11:01:38 +01008567}
8568
8569static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
8570{
8571 struct drm_device *dev = crtc->dev;
8572 struct drm_i915_private *dev_priv = dev->dev_private;
8573 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8574 int pipe = intel_crtc->pipe;
Chris Wilson4b0e3332014-05-30 16:35:26 +03008575 uint32_t cntl;
Chris Wilson560b85b2010-08-07 11:01:38 +01008576
Chris Wilson4b0e3332014-05-30 16:35:26 +03008577 cntl = 0;
8578 if (base) {
8579 cntl = MCURSOR_GAMMA_ENABLE;
Matt Roper3dd512f2015-02-27 10:12:00 -08008580 switch (intel_crtc->base.cursor->state->crtc_w) {
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308581 case 64:
8582 cntl |= CURSOR_MODE_64_ARGB_AX;
8583 break;
8584 case 128:
8585 cntl |= CURSOR_MODE_128_ARGB_AX;
8586 break;
8587 case 256:
8588 cntl |= CURSOR_MODE_256_ARGB_AX;
8589 break;
8590 default:
Matt Roper3dd512f2015-02-27 10:12:00 -08008591 MISSING_CASE(intel_crtc->base.cursor->state->crtc_w);
Sagar Kamble4726e0b2014-03-10 17:06:23 +05308592 return;
Chris Wilson560b85b2010-08-07 11:01:38 +01008593 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008594 cntl |= pipe << 28; /* Connect to correct pipe */
Ville Syrjälä47bf17a2014-09-12 20:53:33 +03008595
8596 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
8597 cntl |= CURSOR_PIPE_CSC_ENABLE;
Chris Wilson560b85b2010-08-07 11:01:38 +01008598 }
Chris Wilson4b0e3332014-05-30 16:35:26 +03008599
Matt Roper8e7d6882015-01-21 16:35:41 -08008600 if (crtc->cursor->state->rotation == BIT(DRM_ROTATE_180))
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008601 cntl |= CURSOR_ROTATE_180;
8602
Chris Wilson4b0e3332014-05-30 16:35:26 +03008603 if (intel_crtc->cursor_cntl != cntl) {
8604 I915_WRITE(CURCNTR(pipe), cntl);
8605 POSTING_READ(CURCNTR(pipe));
8606 intel_crtc->cursor_cntl = cntl;
8607 }
8608
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008609 /* and commit changes on next vblank */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008610 I915_WRITE(CURBASE(pipe), base);
8611 POSTING_READ(CURBASE(pipe));
Ville Syrjälä99d1f382014-09-12 20:53:32 +03008612
8613 intel_crtc->cursor_base = base;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07008614}
8615
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008616/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01008617static void intel_crtc_update_cursor(struct drm_crtc *crtc,
8618 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008619{
8620 struct drm_device *dev = crtc->dev;
8621 struct drm_i915_private *dev_priv = dev->dev_private;
8622 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8623 int pipe = intel_crtc->pipe;
Matt Roper3d7d6512014-06-10 08:28:13 -07008624 int x = crtc->cursor_x;
8625 int y = crtc->cursor_y;
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008626 u32 base = 0, pos = 0;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008627
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008628 if (on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008629 base = intel_crtc->cursor_addr;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008630
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008631 if (x >= intel_crtc->config->pipe_src_w)
Ville Syrjäläd6e4db12013-09-04 18:25:31 +03008632 base = 0;
8633
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008634 if (y >= intel_crtc->config->pipe_src_h)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008635 base = 0;
8636
8637 if (x < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008638 if (x + intel_crtc->base.cursor->state->crtc_w <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008639 base = 0;
8640
8641 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
8642 x = -x;
8643 }
8644 pos |= x << CURSOR_X_SHIFT;
8645
8646 if (y < 0) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008647 if (y + intel_crtc->base.cursor->state->crtc_h <= 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008648 base = 0;
8649
8650 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
8651 y = -y;
8652 }
8653 pos |= y << CURSOR_Y_SHIFT;
8654
Chris Wilson4b0e3332014-05-30 16:35:26 +03008655 if (base == 0 && intel_crtc->cursor_base == 0)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008656 return;
8657
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008658 I915_WRITE(CURPOS(pipe), pos);
8659
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008660 /* ILK+ do this automagically */
8661 if (HAS_GMCH_DISPLAY(dev) &&
Matt Roper8e7d6882015-01-21 16:35:41 -08008662 crtc->cursor->state->rotation == BIT(DRM_ROTATE_180)) {
Matt Roper3dd512f2015-02-27 10:12:00 -08008663 base += (intel_crtc->base.cursor->state->crtc_h *
8664 intel_crtc->base.cursor->state->crtc_w - 1) * 4;
Ville Syrjälä4398ad42014-10-23 07:41:34 -07008665 }
8666
Ville Syrjälä8ac54662014-08-12 19:39:54 +03008667 if (IS_845G(dev) || IS_I865G(dev))
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03008668 i845_update_cursor(crtc, base);
8669 else
8670 i9xx_update_cursor(crtc, base);
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01008671}
8672
Ville Syrjälädc41c152014-08-13 11:57:05 +03008673static bool cursor_size_ok(struct drm_device *dev,
8674 uint32_t width, uint32_t height)
8675{
8676 if (width == 0 || height == 0)
8677 return false;
8678
8679 /*
8680 * 845g/865g are special in that they are only limited by
8681 * the width of their cursors, the height is arbitrary up to
8682 * the precision of the register. Everything else requires
8683 * square cursors, limited to a few power-of-two sizes.
8684 */
8685 if (IS_845G(dev) || IS_I865G(dev)) {
8686 if ((width & 63) != 0)
8687 return false;
8688
8689 if (width > (IS_845G(dev) ? 64 : 512))
8690 return false;
8691
8692 if (height > 1023)
8693 return false;
8694 } else {
8695 switch (width | height) {
8696 case 256:
8697 case 128:
8698 if (IS_GEN2(dev))
8699 return false;
8700 case 64:
8701 break;
8702 default:
8703 return false;
8704 }
8705 }
8706
8707 return true;
8708}
8709
Jesse Barnes79e53942008-11-07 14:24:08 -08008710static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01008711 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08008712{
James Simmons72034252010-08-03 01:33:19 +01008713 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08008714 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008715
James Simmons72034252010-08-03 01:33:19 +01008716 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008717 intel_crtc->lut_r[i] = red[i] >> 8;
8718 intel_crtc->lut_g[i] = green[i] >> 8;
8719 intel_crtc->lut_b[i] = blue[i] >> 8;
8720 }
8721
8722 intel_crtc_load_lut(crtc);
8723}
8724
Jesse Barnes79e53942008-11-07 14:24:08 -08008725/* VESA 640x480x72Hz mode to set on the pipe */
8726static struct drm_display_mode load_detect_mode = {
8727 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
8728 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
8729};
8730
Daniel Vettera8bb6812014-02-10 18:00:39 +01008731struct drm_framebuffer *
8732__intel_framebuffer_create(struct drm_device *dev,
8733 struct drm_mode_fb_cmd2 *mode_cmd,
8734 struct drm_i915_gem_object *obj)
Chris Wilsond2dff872011-04-19 08:36:26 +01008735{
8736 struct intel_framebuffer *intel_fb;
8737 int ret;
8738
8739 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
8740 if (!intel_fb) {
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008741 drm_gem_object_unreference(&obj->base);
Chris Wilsond2dff872011-04-19 08:36:26 +01008742 return ERR_PTR(-ENOMEM);
8743 }
8744
8745 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008746 if (ret)
8747 goto err;
Chris Wilsond2dff872011-04-19 08:36:26 +01008748
8749 return &intel_fb->base;
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008750err:
Alexey Khoroshilov6ccb81f2014-11-08 01:41:23 +03008751 drm_gem_object_unreference(&obj->base);
Daniel Vetterdd4916c2013-10-09 21:23:51 +02008752 kfree(intel_fb);
8753
8754 return ERR_PTR(ret);
Chris Wilsond2dff872011-04-19 08:36:26 +01008755}
8756
Daniel Vetterb5ea6422014-03-02 21:18:00 +01008757static struct drm_framebuffer *
Daniel Vettera8bb6812014-02-10 18:00:39 +01008758intel_framebuffer_create(struct drm_device *dev,
8759 struct drm_mode_fb_cmd2 *mode_cmd,
8760 struct drm_i915_gem_object *obj)
8761{
8762 struct drm_framebuffer *fb;
8763 int ret;
8764
8765 ret = i915_mutex_lock_interruptible(dev);
8766 if (ret)
8767 return ERR_PTR(ret);
8768 fb = __intel_framebuffer_create(dev, mode_cmd, obj);
8769 mutex_unlock(&dev->struct_mutex);
8770
8771 return fb;
8772}
8773
Chris Wilsond2dff872011-04-19 08:36:26 +01008774static u32
8775intel_framebuffer_pitch_for_width(int width, int bpp)
8776{
8777 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
8778 return ALIGN(pitch, 64);
8779}
8780
8781static u32
8782intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
8783{
8784 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
Fabian Frederick1267a262014-07-01 20:39:41 +02008785 return PAGE_ALIGN(pitch * mode->vdisplay);
Chris Wilsond2dff872011-04-19 08:36:26 +01008786}
8787
8788static struct drm_framebuffer *
8789intel_framebuffer_create_for_mode(struct drm_device *dev,
8790 struct drm_display_mode *mode,
8791 int depth, int bpp)
8792{
8793 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00008794 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01008795
8796 obj = i915_gem_alloc_object(dev,
8797 intel_framebuffer_size_for_mode(mode, bpp));
8798 if (obj == NULL)
8799 return ERR_PTR(-ENOMEM);
8800
8801 mode_cmd.width = mode->hdisplay;
8802 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008803 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
8804 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00008805 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01008806
8807 return intel_framebuffer_create(dev, &mode_cmd, obj);
8808}
8809
8810static struct drm_framebuffer *
8811mode_fits_in_fbdev(struct drm_device *dev,
8812 struct drm_display_mode *mode)
8813{
Daniel Vetter4520f532013-10-09 09:18:51 +02008814#ifdef CONFIG_DRM_I915_FBDEV
Chris Wilsond2dff872011-04-19 08:36:26 +01008815 struct drm_i915_private *dev_priv = dev->dev_private;
8816 struct drm_i915_gem_object *obj;
8817 struct drm_framebuffer *fb;
8818
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008819 if (!dev_priv->fbdev)
8820 return NULL;
8821
8822 if (!dev_priv->fbdev->fb)
Chris Wilsond2dff872011-04-19 08:36:26 +01008823 return NULL;
8824
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008825 obj = dev_priv->fbdev->fb->obj;
Daniel Vetter4c0e5522014-02-14 16:35:54 +01008826 BUG_ON(!obj);
Chris Wilsond2dff872011-04-19 08:36:26 +01008827
Jesse Barnes8bcd4552014-02-07 12:10:38 -08008828 fb = &dev_priv->fbdev->fb->base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008829 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
8830 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01008831 return NULL;
8832
Ville Syrjälä01f2c772011-12-20 00:06:49 +02008833 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01008834 return NULL;
8835
8836 return fb;
Daniel Vetter4520f532013-10-09 09:18:51 +02008837#else
8838 return NULL;
8839#endif
Chris Wilsond2dff872011-04-19 08:36:26 +01008840}
8841
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008842bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01008843 struct drm_display_mode *mode,
Rob Clark51fd3712013-11-19 12:10:12 -05008844 struct intel_load_detect_pipe *old,
8845 struct drm_modeset_acquire_ctx *ctx)
Jesse Barnes79e53942008-11-07 14:24:08 -08008846{
8847 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008848 struct intel_encoder *intel_encoder =
8849 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08008850 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008851 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08008852 struct drm_crtc *crtc = NULL;
8853 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02008854 struct drm_framebuffer *fb;
Rob Clark51fd3712013-11-19 12:10:12 -05008855 struct drm_mode_config *config = &dev->mode_config;
8856 int ret, i = -1;
Jesse Barnes79e53942008-11-07 14:24:08 -08008857
Chris Wilsond2dff872011-04-19 08:36:26 +01008858 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008859 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008860 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008861
Rob Clark51fd3712013-11-19 12:10:12 -05008862retry:
8863 ret = drm_modeset_lock(&config->connection_mutex, ctx);
8864 if (ret)
8865 goto fail_unlock;
Daniel Vetter6e9f7982014-05-29 23:54:47 +02008866
Jesse Barnes79e53942008-11-07 14:24:08 -08008867 /*
8868 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01008869 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008870 * - if the connector already has an assigned crtc, use it (but make
8871 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01008872 *
Jesse Barnes79e53942008-11-07 14:24:08 -08008873 * - try to find the first unused crtc that can drive this connector,
8874 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08008875 */
8876
8877 /* See if we already have a CRTC for this connector */
8878 if (encoder->crtc) {
8879 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01008880
Rob Clark51fd3712013-11-19 12:10:12 -05008881 ret = drm_modeset_lock(&crtc->mutex, ctx);
8882 if (ret)
8883 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008884 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8885 if (ret)
8886 goto fail_unlock;
Daniel Vetter7b240562012-12-12 00:35:33 +01008887
Daniel Vetter24218aa2012-08-12 19:27:11 +02008888 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008889 old->load_detect_temp = false;
8890
8891 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02008892 if (connector->dpms != DRM_MODE_DPMS_ON)
8893 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01008894
Chris Wilson71731882011-04-19 23:10:58 +01008895 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08008896 }
8897
8898 /* Find an unused one (if possible) */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01008899 for_each_crtc(dev, possible_crtc) {
Jesse Barnes79e53942008-11-07 14:24:08 -08008900 i++;
8901 if (!(encoder->possible_crtcs & (1 << i)))
8902 continue;
Matt Roper83d65732015-02-25 13:12:16 -08008903 if (possible_crtc->state->enable)
Ville Syrjäläa4592492014-08-11 13:15:36 +03008904 continue;
8905 /* This can occur when applying the pipe A quirk on resume. */
8906 if (to_intel_crtc(possible_crtc)->new_enabled)
8907 continue;
8908
8909 crtc = possible_crtc;
8910 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08008911 }
8912
8913 /*
8914 * If we didn't find an unused CRTC, don't use any.
8915 */
8916 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01008917 DRM_DEBUG_KMS("no pipe available for load-detect\n");
Rob Clark51fd3712013-11-19 12:10:12 -05008918 goto fail_unlock;
Jesse Barnes79e53942008-11-07 14:24:08 -08008919 }
8920
Rob Clark51fd3712013-11-19 12:10:12 -05008921 ret = drm_modeset_lock(&crtc->mutex, ctx);
8922 if (ret)
8923 goto fail_unlock;
Daniel Vetter4d02e2d2014-11-11 10:12:00 +01008924 ret = drm_modeset_lock(&crtc->primary->mutex, ctx);
8925 if (ret)
8926 goto fail_unlock;
Daniel Vetterfc303102012-07-09 10:40:58 +02008927 intel_encoder->new_crtc = to_intel_crtc(crtc);
8928 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008929
8930 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008931 intel_crtc->new_enabled = true;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008932 intel_crtc->new_config = intel_crtc->config;
Daniel Vetter24218aa2012-08-12 19:27:11 +02008933 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01008934 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01008935 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08008936
Chris Wilson64927112011-04-20 07:25:26 +01008937 if (!mode)
8938 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08008939
Chris Wilsond2dff872011-04-19 08:36:26 +01008940 /* We need a framebuffer large enough to accommodate all accesses
8941 * that the plane may generate whilst we perform load detection.
8942 * We can not rely on the fbcon either being present (we get called
8943 * during its initialisation to detect all boot displays, or it may
8944 * not even exist) or that it is large enough to satisfy the
8945 * requested mode.
8946 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02008947 fb = mode_fits_in_fbdev(dev, mode);
8948 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008949 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008950 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
8951 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01008952 } else
8953 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02008954 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01008955 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008956 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008957 }
Chris Wilsond2dff872011-04-19 08:36:26 +01008958
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008959 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01008960 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01008961 if (old->release_fb)
8962 old->release_fb->funcs->destroy(old->release_fb);
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008963 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08008964 }
Daniel Vetter9128b042015-03-03 17:31:21 +01008965 crtc->primary->crtc = crtc;
Chris Wilson71731882011-04-19 23:10:58 +01008966
Jesse Barnes79e53942008-11-07 14:24:08 -08008967 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07008968 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01008969 return true;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008970
8971 fail:
Matt Roper83d65732015-02-25 13:12:16 -08008972 intel_crtc->new_enabled = crtc->state->enable;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008973 if (intel_crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02008974 intel_crtc->new_config = intel_crtc->config;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008975 else
8976 intel_crtc->new_config = NULL;
Rob Clark51fd3712013-11-19 12:10:12 -05008977fail_unlock:
8978 if (ret == -EDEADLK) {
8979 drm_modeset_backoff(ctx);
8980 goto retry;
8981 }
8982
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008983 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08008984}
8985
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008986void intel_release_load_detect_pipe(struct drm_connector *connector,
Ville Syrjälä208bf9f2014-08-11 13:15:35 +03008987 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08008988{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02008989 struct intel_encoder *intel_encoder =
8990 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01008991 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01008992 struct drm_crtc *crtc = encoder->crtc;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02008993 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08008994
Chris Wilsond2dff872011-04-19 08:36:26 +01008995 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03008996 connector->base.id, connector->name,
Jani Nikula8e329a032014-06-03 14:56:21 +03008997 encoder->base.id, encoder->name);
Chris Wilsond2dff872011-04-19 08:36:26 +01008998
Chris Wilson8261b192011-04-19 23:18:09 +01008999 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02009000 to_intel_connector(connector)->new_encoder = NULL;
9001 intel_encoder->new_crtc = NULL;
Ville Syrjälä412b61d2014-01-17 15:59:39 +02009002 intel_crtc->new_enabled = false;
9003 intel_crtc->new_config = NULL;
Daniel Vetterfc303102012-07-09 10:40:58 +02009004 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01009005
Daniel Vetter36206362012-12-10 20:42:17 +01009006 if (old->release_fb) {
9007 drm_framebuffer_unregister_private(old->release_fb);
9008 drm_framebuffer_unreference(old->release_fb);
9009 }
Chris Wilsond2dff872011-04-19 08:36:26 +01009010
Chris Wilson0622a532011-04-21 09:32:11 +01009011 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009012 }
9013
Eric Anholtc751ce42010-03-25 11:48:48 -07009014 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02009015 if (old->dpms_mode != DRM_MODE_DPMS_ON)
9016 connector->funcs->dpms(connector, old->dpms_mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009017}
9018
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009019static int i9xx_pll_refclk(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009020 const struct intel_crtc_state *pipe_config)
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009021{
9022 struct drm_i915_private *dev_priv = dev->dev_private;
9023 u32 dpll = pipe_config->dpll_hw_state.dpll;
9024
9025 if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
Ville Syrjäläe91e9412013-12-09 18:54:16 +02009026 return dev_priv->vbt.lvds_ssc_freq;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009027 else if (HAS_PCH_SPLIT(dev))
9028 return 120000;
9029 else if (!IS_GEN2(dev))
9030 return 96000;
9031 else
9032 return 48000;
9033}
9034
Jesse Barnes79e53942008-11-07 14:24:08 -08009035/* Returns the clock of the currently programmed mode of the given pipe. */
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009036static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009037 struct intel_crtc_state *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08009038{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009039 struct drm_device *dev = crtc->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08009040 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009041 int pipe = pipe_config->cpu_transcoder;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009042 u32 dpll = pipe_config->dpll_hw_state.dpll;
Jesse Barnes79e53942008-11-07 14:24:08 -08009043 u32 fp;
9044 intel_clock_t clock;
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009045 int refclk = i9xx_pll_refclk(dev, pipe_config);
Jesse Barnes79e53942008-11-07 14:24:08 -08009046
9047 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Ville Syrjälä293623f2013-09-13 16:18:46 +03009048 fp = pipe_config->dpll_hw_state.fp0;
Jesse Barnes79e53942008-11-07 14:24:08 -08009049 else
Ville Syrjälä293623f2013-09-13 16:18:46 +03009050 fp = pipe_config->dpll_hw_state.fp1;
Jesse Barnes79e53942008-11-07 14:24:08 -08009051
9052 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009053 if (IS_PINEVIEW(dev)) {
9054 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
9055 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08009056 } else {
9057 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
9058 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
9059 }
9060
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009061 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05009062 if (IS_PINEVIEW(dev))
9063 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
9064 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08009065 else
9066 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08009067 DPLL_FPA01_P1_POST_DIV_SHIFT);
9068
9069 switch (dpll & DPLL_MODE_MASK) {
9070 case DPLLB_MODE_DAC_SERIAL:
9071 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
9072 5 : 10;
9073 break;
9074 case DPLLB_MODE_LVDS:
9075 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
9076 7 : 14;
9077 break;
9078 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08009079 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08009080 "mode\n", (int)(dpll & DPLL_MODE_MASK));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009081 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08009082 }
9083
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009084 if (IS_PINEVIEW(dev))
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009085 pineview_clock(refclk, &clock);
Daniel Vetterac58c3f2013-06-01 17:16:17 +02009086 else
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009087 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009088 } else {
Ville Syrjälä0fb58222014-01-10 14:06:46 +02009089 u32 lvds = IS_I830(dev) ? 0 : I915_READ(LVDS);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009090 bool is_lvds = (pipe == 1) && (lvds & LVDS_PORT_EN);
Jesse Barnes79e53942008-11-07 14:24:08 -08009091
9092 if (is_lvds) {
9093 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
9094 DPLL_FPA01_P1_POST_DIV_SHIFT);
Ville Syrjäläb1c560d2013-12-09 18:54:13 +02009095
9096 if (lvds & LVDS_CLKB_POWER_UP)
9097 clock.p2 = 7;
9098 else
9099 clock.p2 = 14;
Jesse Barnes79e53942008-11-07 14:24:08 -08009100 } else {
9101 if (dpll & PLL_P1_DIVIDE_BY_TWO)
9102 clock.p1 = 2;
9103 else {
9104 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
9105 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
9106 }
9107 if (dpll & PLL_P2_DIVIDE_BY_4)
9108 clock.p2 = 4;
9109 else
9110 clock.p2 = 2;
Jesse Barnes79e53942008-11-07 14:24:08 -08009111 }
Ville Syrjäläda4a1ef2013-09-09 14:06:37 +03009112
9113 i9xx_clock(refclk, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08009114 }
9115
Ville Syrjälä18442d02013-09-13 16:00:08 +03009116 /*
9117 * This value includes pixel_multiplier. We will use
Damien Lespiau241bfc32013-09-25 16:45:37 +01009118 * port_clock to compute adjusted_mode.crtc_clock in the
Ville Syrjälä18442d02013-09-13 16:00:08 +03009119 * encoder's get_config() function.
9120 */
9121 pipe_config->port_clock = clock.dot;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009122}
9123
Ville Syrjälä6878da02013-09-13 15:59:11 +03009124int intel_dotclock_calculate(int link_freq,
9125 const struct intel_link_m_n *m_n)
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009126{
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009127 /*
9128 * The calculation for the data clock is:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009129 * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009130 * But we want to avoid losing precison if possible, so:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009131 * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009132 *
9133 * and the link clock is simpler:
Ville Syrjälä1041a022013-09-06 23:28:58 +03009134 * link_clock = (m * link_clock) / n
Jesse Barnes79e53942008-11-07 14:24:08 -08009135 */
9136
Ville Syrjälä6878da02013-09-13 15:59:11 +03009137 if (!m_n->link_n)
9138 return 0;
9139
9140 return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
9141}
9142
Ville Syrjälä18442d02013-09-13 16:00:08 +03009143static void ironlake_pch_clock_get(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009144 struct intel_crtc_state *pipe_config)
Ville Syrjälä6878da02013-09-13 15:59:11 +03009145{
9146 struct drm_device *dev = crtc->base.dev;
Ville Syrjälä18442d02013-09-13 16:00:08 +03009147
9148 /* read out port_clock from the DPLL */
9149 i9xx_crtc_clock_get(crtc, pipe_config);
Ville Syrjälä6878da02013-09-13 15:59:11 +03009150
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009151 /*
Ville Syrjälä18442d02013-09-13 16:00:08 +03009152 * This value does not include pixel_multiplier.
Damien Lespiau241bfc32013-09-25 16:45:37 +01009153 * We will check that port_clock and adjusted_mode.crtc_clock
Ville Syrjälä18442d02013-09-13 16:00:08 +03009154 * agree once we know their relationship in the encoder's
9155 * get_config() function.
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009156 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +02009157 pipe_config->base.adjusted_mode.crtc_clock =
Ville Syrjälä18442d02013-09-13 16:00:08 +03009158 intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
9159 &pipe_config->fdi_m_n);
Jesse Barnes79e53942008-11-07 14:24:08 -08009160}
9161
9162/** Returns the currently programmed mode of the given pipe. */
9163struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
9164 struct drm_crtc *crtc)
9165{
Jesse Barnes548f2452011-02-17 10:40:53 -08009166 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08009167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +02009168 enum transcoder cpu_transcoder = intel_crtc->config->cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08009169 struct drm_display_mode *mode;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +02009170 struct intel_crtc_state pipe_config;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009171 int htot = I915_READ(HTOTAL(cpu_transcoder));
9172 int hsync = I915_READ(HSYNC(cpu_transcoder));
9173 int vtot = I915_READ(VTOTAL(cpu_transcoder));
9174 int vsync = I915_READ(VSYNC(cpu_transcoder));
Ville Syrjälä293623f2013-09-13 16:18:46 +03009175 enum pipe pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08009176
9177 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
9178 if (!mode)
9179 return NULL;
9180
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009181 /*
9182 * Construct a pipe_config sufficient for getting the clock info
9183 * back out of crtc_clock_get.
9184 *
9185 * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
9186 * to use a real value here instead.
9187 */
Ville Syrjälä293623f2013-09-13 16:18:46 +03009188 pipe_config.cpu_transcoder = (enum transcoder) pipe;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009189 pipe_config.pixel_multiplier = 1;
Ville Syrjälä293623f2013-09-13 16:18:46 +03009190 pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
9191 pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
9192 pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
Jesse Barnesf1f644d2013-06-27 00:39:25 +03009193 i9xx_crtc_clock_get(intel_crtc, &pipe_config);
9194
Ville Syrjälä773ae032013-09-23 17:48:20 +03009195 mode->clock = pipe_config.port_clock / pipe_config.pixel_multiplier;
Jesse Barnes79e53942008-11-07 14:24:08 -08009196 mode->hdisplay = (htot & 0xffff) + 1;
9197 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
9198 mode->hsync_start = (hsync & 0xffff) + 1;
9199 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
9200 mode->vdisplay = (vtot & 0xffff) + 1;
9201 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
9202 mode->vsync_start = (vsync & 0xffff) + 1;
9203 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
9204
9205 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08009206
9207 return mode;
9208}
9209
Jesse Barnes652c3932009-08-17 13:31:43 -07009210static void intel_decrease_pllclock(struct drm_crtc *crtc)
9211{
9212 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +03009213 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes652c3932009-08-17 13:31:43 -07009214 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009215
Sonika Jindalbaff2962014-07-22 11:16:35 +05309216 if (!HAS_GMCH_DISPLAY(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07009217 return;
9218
9219 if (!dev_priv->lvds_downclock_avail)
9220 return;
9221
9222 /*
9223 * Since this is called by a timer, we should never get here in
9224 * the manual case.
9225 */
9226 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01009227 int pipe = intel_crtc->pipe;
9228 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02009229 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01009230
Zhao Yakui44d98a62009-10-09 11:39:40 +08009231 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009232
Sean Paul8ac5a6d2012-02-13 13:14:51 -05009233 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009234
Chris Wilson074b5e12012-05-02 12:07:06 +01009235 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07009236 dpll |= DISPLAY_RATE_SELECT_FPA1;
9237 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07009238 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07009239 dpll = I915_READ(dpll_reg);
9240 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08009241 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07009242 }
9243
9244}
9245
Chris Wilsonf047e392012-07-21 12:31:41 +01009246void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07009247{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009248 struct drm_i915_private *dev_priv = dev->dev_private;
9249
Chris Wilsonf62a0072014-02-21 17:55:39 +00009250 if (dev_priv->mm.busy)
9251 return;
9252
Paulo Zanoni43694d62014-03-07 20:08:08 -03009253 intel_runtime_pm_get(dev_priv);
Paulo Zanonic67a4702013-08-19 13:18:09 -03009254 i915_update_gfx_val(dev_priv);
Chris Wilson43cf3bf2015-03-18 09:48:22 +00009255 if (INTEL_INFO(dev)->gen >= 6)
9256 gen6_rps_busy(dev_priv);
Chris Wilsonf62a0072014-02-21 17:55:39 +00009257 dev_priv->mm.busy = true;
Chris Wilsonf047e392012-07-21 12:31:41 +01009258}
9259
9260void intel_mark_idle(struct drm_device *dev)
9261{
Paulo Zanonic67a4702013-08-19 13:18:09 -03009262 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson725a5b52013-01-08 11:02:57 +00009263 struct drm_crtc *crtc;
9264
Chris Wilsonf62a0072014-02-21 17:55:39 +00009265 if (!dev_priv->mm.busy)
9266 return;
9267
9268 dev_priv->mm.busy = false;
9269
Jani Nikulad330a952014-01-21 11:24:25 +02009270 if (!i915.powersave)
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009271 goto out;
Chris Wilson725a5b52013-01-08 11:02:57 +00009272
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01009273 for_each_crtc(dev, crtc) {
Matt Roperf4510a22014-04-01 15:22:40 -07009274 if (!crtc->primary->fb)
Chris Wilson725a5b52013-01-08 11:02:57 +00009275 continue;
9276
9277 intel_decrease_pllclock(crtc);
9278 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009279
Damien Lespiau3d13ef22014-02-07 19:12:47 +00009280 if (INTEL_INFO(dev)->gen >= 6)
Chris Wilsonb29c19b2013-09-25 17:34:56 +01009281 gen6_rps_idle(dev->dev_private);
Paulo Zanonibb4cdd52014-02-21 13:52:19 -03009282
9283out:
Paulo Zanoni43694d62014-03-07 20:08:08 -03009284 intel_runtime_pm_put(dev_priv);
Chris Wilsonf047e392012-07-21 12:31:41 +01009285}
9286
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009287static void intel_crtc_set_state(struct intel_crtc *crtc,
9288 struct intel_crtc_state *crtc_state)
9289{
9290 kfree(crtc->config);
9291 crtc->config = crtc_state;
Ander Conselvan de Oliveira16f3f652015-01-15 14:55:27 +02009292 crtc->base.state = &crtc_state->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009293}
9294
Jesse Barnes79e53942008-11-07 14:24:08 -08009295static void intel_crtc_destroy(struct drm_crtc *crtc)
9296{
9297 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009298 struct drm_device *dev = crtc->dev;
9299 struct intel_unpin_work *work;
Daniel Vetter67e77c52010-08-20 22:26:30 +02009300
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009301 spin_lock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009302 work = intel_crtc->unpin_work;
9303 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009304 spin_unlock_irq(&dev->event_lock);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009305
9306 if (work) {
9307 cancel_work_sync(&work->work);
9308 kfree(work);
9309 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009310
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +02009311 intel_crtc_set_state(intel_crtc, NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08009312 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02009313
Jesse Barnes79e53942008-11-07 14:24:08 -08009314 kfree(intel_crtc);
9315}
9316
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009317static void intel_unpin_work_fn(struct work_struct *__work)
9318{
9319 struct intel_unpin_work *work =
9320 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009321 struct drm_device *dev = work->crtc->dev;
Daniel Vetterf99d7062014-06-19 16:01:59 +02009322 enum pipe pipe = to_intel_crtc(work->crtc)->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009323
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009324 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +00009325 intel_unpin_fb_obj(work->old_fb, work->crtc->primary->state);
Chris Wilson05394f32010-11-08 19:18:58 +00009326 drm_gem_object_unreference(&work->pending_flip_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00009327
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -02009328 intel_fbc_update(dev);
John Harrisonf06cc1b2014-11-24 18:49:37 +00009329
9330 if (work->flip_queued_req)
John Harrison146d84f2014-12-05 13:49:33 +00009331 i915_gem_request_assign(&work->flip_queued_req, NULL);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009332 mutex_unlock(&dev->struct_mutex);
9333
Daniel Vetterf99d7062014-06-19 16:01:59 +02009334 intel_frontbuffer_flip_complete(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Chris Wilson89ed88b2015-02-16 14:31:49 +00009335 drm_framebuffer_unreference(work->old_fb);
Daniel Vetterf99d7062014-06-19 16:01:59 +02009336
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009337 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
9338 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
9339
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009340 kfree(work);
9341}
9342
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009343static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01009344 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009345{
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009346 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9347 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009348 unsigned long flags;
9349
9350 /* Ignore early vblank irqs */
9351 if (intel_crtc == NULL)
9352 return;
9353
Daniel Vetterf3260382014-09-15 14:55:23 +02009354 /*
9355 * This is called both by irq handlers and the reset code (to complete
9356 * lost pageflips) so needs the full irqsave spinlocks.
9357 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009358 spin_lock_irqsave(&dev->event_lock, flags);
9359 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00009360
9361 /* Ensure we don't miss a work->pending update ... */
9362 smp_rmb();
9363
9364 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009365 spin_unlock_irqrestore(&dev->event_lock, flags);
9366 return;
9367 }
9368
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009369 page_flip_completed(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01009370
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009371 spin_unlock_irqrestore(&dev->event_lock, flags);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009372}
9373
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009374void intel_finish_page_flip(struct drm_device *dev, int pipe)
9375{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009376 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009377 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9378
Mario Kleiner49b14a52010-12-09 07:00:07 +01009379 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009380}
9381
9382void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
9383{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009384 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009385 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
9386
Mario Kleiner49b14a52010-12-09 07:00:07 +01009387 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07009388}
9389
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009390/* Is 'a' after or equal to 'b'? */
9391static bool g4x_flip_count_after_eq(u32 a, u32 b)
9392{
9393 return !((a - b) & 0x80000000);
9394}
9395
9396static bool page_flip_finished(struct intel_crtc *crtc)
9397{
9398 struct drm_device *dev = crtc->base.dev;
9399 struct drm_i915_private *dev_priv = dev->dev_private;
9400
Ville Syrjäläbdfa7542014-05-27 21:33:09 +03009401 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
9402 crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
9403 return true;
9404
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009405 /*
9406 * The relevant registers doen't exist on pre-ctg.
9407 * As the flip done interrupt doesn't trigger for mmio
9408 * flips on gmch platforms, a flip count check isn't
9409 * really needed there. But since ctg has the registers,
9410 * include it in the check anyway.
9411 */
9412 if (INTEL_INFO(dev)->gen < 5 && !IS_G4X(dev))
9413 return true;
9414
9415 /*
9416 * A DSPSURFLIVE check isn't enough in case the mmio and CS flips
9417 * used the same base address. In that case the mmio flip might
9418 * have completed, but the CS hasn't even executed the flip yet.
9419 *
9420 * A flip count check isn't enough as the CS might have updated
9421 * the base address just after start of vblank, but before we
9422 * managed to process the interrupt. This means we'd complete the
9423 * CS flip too soon.
9424 *
9425 * Combining both checks should get us a good enough result. It may
9426 * still happen that the CS flip has been executed, but has not
9427 * yet actually completed. But in case the base address is the same
9428 * anyway, we don't really care.
9429 */
9430 return (I915_READ(DSPSURFLIVE(crtc->plane)) & ~0xfff) ==
9431 crtc->unpin_work->gtt_offset &&
9432 g4x_flip_count_after_eq(I915_READ(PIPE_FLIPCOUNT_GM45(crtc->pipe)),
9433 crtc->unpin_work->flip_count);
9434}
9435
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009436void intel_prepare_page_flip(struct drm_device *dev, int plane)
9437{
Jani Nikulafbee40d2014-03-31 14:27:18 +03009438 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009439 struct intel_crtc *intel_crtc =
9440 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
9441 unsigned long flags;
9442
Daniel Vetterf3260382014-09-15 14:55:23 +02009443
9444 /*
9445 * This is called both by irq handlers and the reset code (to complete
9446 * lost pageflips) so needs the full irqsave spinlocks.
9447 *
9448 * NB: An MMIO update of the plane base pointer will also
Chris Wilsone7d841c2012-12-03 11:36:30 +00009449 * generate a page-flip completion irq, i.e. every modeset
9450 * is also accompanied by a spurious intel_prepare_page_flip().
9451 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009452 spin_lock_irqsave(&dev->event_lock, flags);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009453 if (intel_crtc->unpin_work && page_flip_finished(intel_crtc))
Chris Wilsone7d841c2012-12-03 11:36:30 +00009454 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009455 spin_unlock_irqrestore(&dev->event_lock, flags);
9456}
9457
Robin Schroereba905b2014-05-18 02:24:50 +02009458static inline void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
Chris Wilsone7d841c2012-12-03 11:36:30 +00009459{
9460 /* Ensure that the work item is consistent when activating it ... */
9461 smp_wmb();
9462 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
9463 /* and that it is marked active as soon as the irq could fire. */
9464 smp_wmb();
9465}
9466
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009467static int intel_gen2_queue_flip(struct drm_device *dev,
9468 struct drm_crtc *crtc,
9469 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009470 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009471 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009472 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009473{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009474 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009475 u32 flip_mask;
9476 int ret;
9477
Daniel Vetter6d90c952012-04-26 23:28:05 +02009478 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009479 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009480 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009481
9482 /* Can't queue multiple flips, so wait for the previous
9483 * one to finish before executing the next.
9484 */
9485 if (intel_crtc->plane)
9486 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9487 else
9488 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009489 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9490 intel_ring_emit(ring, MI_NOOP);
9491 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9492 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9493 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009494 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009495 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00009496
9497 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009498 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009499 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009500}
9501
9502static int intel_gen3_queue_flip(struct drm_device *dev,
9503 struct drm_crtc *crtc,
9504 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009505 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009506 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009507 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009508{
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009509 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009510 u32 flip_mask;
9511 int ret;
9512
Daniel Vetter6d90c952012-04-26 23:28:05 +02009513 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009514 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009515 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009516
9517 if (intel_crtc->plane)
9518 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
9519 else
9520 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009521 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
9522 intel_ring_emit(ring, MI_NOOP);
9523 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
9524 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9525 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009526 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02009527 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009528
Chris Wilsone7d841c2012-12-03 11:36:30 +00009529 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009530 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009531 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009532}
9533
9534static int intel_gen4_queue_flip(struct drm_device *dev,
9535 struct drm_crtc *crtc,
9536 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009537 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009538 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009539 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009540{
9541 struct drm_i915_private *dev_priv = dev->dev_private;
9542 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9543 uint32_t pf, pipesrc;
9544 int ret;
9545
Daniel Vetter6d90c952012-04-26 23:28:05 +02009546 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009547 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009548 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009549
9550 /* i965+ uses the linear or tiled offsets from the
9551 * Display Registers (which do not change across a page-flip)
9552 * so we need only reprogram the base address.
9553 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02009554 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9555 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9556 intel_ring_emit(ring, fb->pitches[0]);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009557 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset |
Daniel Vetterc2c75132012-07-05 12:17:30 +02009558 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009559
9560 /* XXX Enabling the panel-fitter across page-flip is so far
9561 * untested on non-native modes, so ignore it for now.
9562 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
9563 */
9564 pf = 0;
9565 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009566 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009567
9568 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009569 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009570 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009571}
9572
9573static int intel_gen6_queue_flip(struct drm_device *dev,
9574 struct drm_crtc *crtc,
9575 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009576 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009577 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009578 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009579{
9580 struct drm_i915_private *dev_priv = dev->dev_private;
9581 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9582 uint32_t pf, pipesrc;
9583 int ret;
9584
Daniel Vetter6d90c952012-04-26 23:28:05 +02009585 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009586 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009587 return ret;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009588
Daniel Vetter6d90c952012-04-26 23:28:05 +02009589 intel_ring_emit(ring, MI_DISPLAY_FLIP |
9590 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
9591 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009592 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009593
Chris Wilson99d9acd2012-04-17 20:37:00 +01009594 /* Contrary to the suggestions in the documentation,
9595 * "Enable Panel Fitter" does not seem to be required when page
9596 * flipping with a non-native mode, and worse causes a normal
9597 * modeset to fail.
9598 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
9599 */
9600 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009601 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02009602 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00009603
9604 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009605 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009606 return 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009607}
9608
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009609static int intel_gen7_queue_flip(struct drm_device *dev,
9610 struct drm_crtc *crtc,
9611 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009612 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009613 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009614 uint32_t flags)
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009615{
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009616 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009617 uint32_t plane_bit = 0;
Chris Wilsonffe74d72013-08-26 20:58:12 +01009618 int len, ret;
9619
Robin Schroereba905b2014-05-18 02:24:50 +02009620 switch (intel_crtc->plane) {
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009621 case PLANE_A:
9622 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
9623 break;
9624 case PLANE_B:
9625 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
9626 break;
9627 case PLANE_C:
9628 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
9629 break;
9630 default:
9631 WARN_ONCE(1, "unknown plane in flip command\n");
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009632 return -ENODEV;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009633 }
9634
Chris Wilsonffe74d72013-08-26 20:58:12 +01009635 len = 4;
Damien Lespiauf4768282014-04-07 20:24:34 +01009636 if (ring->id == RCS) {
Chris Wilsonffe74d72013-08-26 20:58:12 +01009637 len += 6;
Damien Lespiauf4768282014-04-07 20:24:34 +01009638 /*
9639 * On Gen 8, SRM is now taking an extra dword to accommodate
9640 * 48bits addresses, and we need a NOOP for the batch size to
9641 * stay even.
9642 */
9643 if (IS_GEN8(dev))
9644 len += 2;
9645 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009646
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009647 /*
9648 * BSpec MI_DISPLAY_FLIP for IVB:
9649 * "The full packet must be contained within the same cache line."
9650 *
9651 * Currently the LRI+SRM+MI_DISPLAY_FLIP all fit within the same
9652 * cacheline, if we ever start emitting more commands before
9653 * the MI_DISPLAY_FLIP we may need to first emit everything else,
9654 * then do the cacheline alignment, and finally emit the
9655 * MI_DISPLAY_FLIP.
9656 */
9657 ret = intel_ring_cacheline_align(ring);
9658 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009659 return ret;
Ville Syrjäläf66fab82014-02-11 19:52:06 +02009660
Chris Wilsonffe74d72013-08-26 20:58:12 +01009661 ret = intel_ring_begin(ring, len);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009662 if (ret)
Ville Syrjälä4fa62c82014-04-15 21:41:38 +03009663 return ret;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009664
Chris Wilsonffe74d72013-08-26 20:58:12 +01009665 /* Unmask the flip-done completion message. Note that the bspec says that
9666 * we should do this for both the BCS and RCS, and that we must not unmask
9667 * more than one flip event at any time (or ensure that one flip message
9668 * can be sent by waiting for flip-done prior to queueing new flips).
9669 * Experimentation says that BCS works despite DERRMR masking all
9670 * flip-done completion events and that unmasking all planes at once
9671 * for the RCS also doesn't appear to drop events. Setting the DERRMR
9672 * to zero does lead to lockups within MI_DISPLAY_FLIP.
9673 */
9674 if (ring->id == RCS) {
9675 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
9676 intel_ring_emit(ring, DERRMR);
9677 intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
9678 DERRMR_PIPEB_PRI_FLIP_DONE |
9679 DERRMR_PIPEC_PRI_FLIP_DONE));
Damien Lespiauf4768282014-04-07 20:24:34 +01009680 if (IS_GEN8(dev))
9681 intel_ring_emit(ring, MI_STORE_REGISTER_MEM_GEN8(1) |
9682 MI_SRM_LRM_GLOBAL_GTT);
9683 else
9684 intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) |
9685 MI_SRM_LRM_GLOBAL_GTT);
Chris Wilsonffe74d72013-08-26 20:58:12 +01009686 intel_ring_emit(ring, DERRMR);
9687 intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
Damien Lespiauf4768282014-04-07 20:24:34 +01009688 if (IS_GEN8(dev)) {
9689 intel_ring_emit(ring, 0);
9690 intel_ring_emit(ring, MI_NOOP);
9691 }
Chris Wilsonffe74d72013-08-26 20:58:12 +01009692 }
9693
Daniel Vettercb05d8d2012-05-23 14:02:00 +02009694 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02009695 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03009696 intel_ring_emit(ring, intel_crtc->unpin_work->gtt_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009697 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00009698
9699 intel_mark_page_flip_active(intel_crtc);
Chris Wilson09246732013-08-10 22:16:32 +01009700 __intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01009701 return 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009702}
9703
Sourab Gupta84c33a62014-06-02 16:47:17 +05309704static bool use_mmio_flip(struct intel_engine_cs *ring,
9705 struct drm_i915_gem_object *obj)
9706{
9707 /*
9708 * This is not being used for older platforms, because
9709 * non-availability of flip done interrupt forces us to use
9710 * CS flips. Older platforms derive flip done using some clever
9711 * tricks involving the flip_pending status bits and vblank irqs.
9712 * So using MMIO flips there would disrupt this mechanism.
9713 */
9714
Chris Wilson8e09bf82014-07-08 10:40:30 +01009715 if (ring == NULL)
9716 return true;
9717
Sourab Gupta84c33a62014-06-02 16:47:17 +05309718 if (INTEL_INFO(ring->dev)->gen < 5)
9719 return false;
9720
9721 if (i915.use_mmio_flip < 0)
9722 return false;
9723 else if (i915.use_mmio_flip > 0)
9724 return true;
Oscar Mateo14bf9932014-07-24 17:04:34 +01009725 else if (i915.enable_execlists)
9726 return true;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309727 else
John Harrison41c52412014-11-24 18:49:43 +00009728 return ring != i915_gem_request_get_ring(obj->last_read_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309729}
9730
Damien Lespiauff944562014-11-20 14:58:16 +00009731static void skl_do_mmio_flip(struct intel_crtc *intel_crtc)
9732{
9733 struct drm_device *dev = intel_crtc->base.dev;
9734 struct drm_i915_private *dev_priv = dev->dev_private;
9735 struct drm_framebuffer *fb = intel_crtc->base.primary->fb;
9736 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
9737 struct drm_i915_gem_object *obj = intel_fb->obj;
9738 const enum pipe pipe = intel_crtc->pipe;
9739 u32 ctl, stride;
9740
9741 ctl = I915_READ(PLANE_CTL(pipe, 0));
9742 ctl &= ~PLANE_CTL_TILED_MASK;
9743 if (obj->tiling_mode == I915_TILING_X)
9744 ctl |= PLANE_CTL_TILED_X;
9745
9746 /*
9747 * The stride is either expressed as a multiple of 64 bytes chunks for
9748 * linear buffers or in number of tiles for tiled buffers.
9749 */
9750 stride = fb->pitches[0] >> 6;
9751 if (obj->tiling_mode == I915_TILING_X)
9752 stride = fb->pitches[0] >> 9; /* X tiles are 512 bytes wide */
9753
9754 /*
9755 * Both PLANE_CTL and PLANE_STRIDE are not updated on vblank but on
9756 * PLANE_SURF updates, the update is then guaranteed to be atomic.
9757 */
9758 I915_WRITE(PLANE_CTL(pipe, 0), ctl);
9759 I915_WRITE(PLANE_STRIDE(pipe, 0), stride);
9760
9761 I915_WRITE(PLANE_SURF(pipe, 0), intel_crtc->unpin_work->gtt_offset);
9762 POSTING_READ(PLANE_SURF(pipe, 0));
9763}
9764
9765static void ilk_do_mmio_flip(struct intel_crtc *intel_crtc)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309766{
9767 struct drm_device *dev = intel_crtc->base.dev;
9768 struct drm_i915_private *dev_priv = dev->dev_private;
9769 struct intel_framebuffer *intel_fb =
9770 to_intel_framebuffer(intel_crtc->base.primary->fb);
9771 struct drm_i915_gem_object *obj = intel_fb->obj;
9772 u32 dspcntr;
9773 u32 reg;
9774
Sourab Gupta84c33a62014-06-02 16:47:17 +05309775 reg = DSPCNTR(intel_crtc->plane);
9776 dspcntr = I915_READ(reg);
9777
Damien Lespiauc5d97472014-10-25 00:11:11 +01009778 if (obj->tiling_mode != I915_TILING_NONE)
9779 dspcntr |= DISPPLANE_TILED;
9780 else
9781 dspcntr &= ~DISPPLANE_TILED;
9782
Sourab Gupta84c33a62014-06-02 16:47:17 +05309783 I915_WRITE(reg, dspcntr);
9784
9785 I915_WRITE(DSPSURF(intel_crtc->plane),
9786 intel_crtc->unpin_work->gtt_offset);
9787 POSTING_READ(DSPSURF(intel_crtc->plane));
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009788
Damien Lespiauff944562014-11-20 14:58:16 +00009789}
9790
9791/*
9792 * XXX: This is the temporary way to update the plane registers until we get
9793 * around to using the usual plane update functions for MMIO flips
9794 */
9795static void intel_do_mmio_flip(struct intel_crtc *intel_crtc)
9796{
9797 struct drm_device *dev = intel_crtc->base.dev;
9798 bool atomic_update;
9799 u32 start_vbl_count;
9800
9801 intel_mark_page_flip_active(intel_crtc);
9802
9803 atomic_update = intel_pipe_update_start(intel_crtc, &start_vbl_count);
9804
9805 if (INTEL_INFO(dev)->gen >= 9)
9806 skl_do_mmio_flip(intel_crtc);
9807 else
9808 /* use_mmio_flip() retricts MMIO flips to ilk+ */
9809 ilk_do_mmio_flip(intel_crtc);
9810
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009811 if (atomic_update)
9812 intel_pipe_update_end(intel_crtc, start_vbl_count);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309813}
9814
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009815static void intel_mmio_flip_work_func(struct work_struct *work)
Sourab Gupta84c33a62014-06-02 16:47:17 +05309816{
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009817 struct intel_crtc *crtc =
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +02009818 container_of(work, struct intel_crtc, mmio_flip.work);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009819 struct intel_mmio_flip *mmio_flip;
Sourab Gupta84c33a62014-06-02 16:47:17 +05309820
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009821 mmio_flip = &crtc->mmio_flip;
9822 if (mmio_flip->req)
John Harrison9c654812014-11-24 18:49:35 +00009823 WARN_ON(__i915_wait_request(mmio_flip->req,
9824 crtc->reset_counter,
9825 false, NULL, NULL) != 0);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309826
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009827 intel_do_mmio_flip(crtc);
9828 if (mmio_flip->req) {
9829 mutex_lock(&crtc->base.dev->struct_mutex);
John Harrison146d84f2014-12-05 13:49:33 +00009830 i915_gem_request_assign(&mmio_flip->req, NULL);
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009831 mutex_unlock(&crtc->base.dev->struct_mutex);
9832 }
Sourab Gupta84c33a62014-06-02 16:47:17 +05309833}
9834
9835static int intel_queue_mmio_flip(struct drm_device *dev,
9836 struct drm_crtc *crtc,
9837 struct drm_framebuffer *fb,
9838 struct drm_i915_gem_object *obj,
9839 struct intel_engine_cs *ring,
9840 uint32_t flags)
9841{
Sourab Gupta84c33a62014-06-02 16:47:17 +05309842 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309843
John Harrisoncc8c4cc2014-11-24 18:49:34 +00009844 i915_gem_request_assign(&intel_crtc->mmio_flip.req,
9845 obj->last_write_req);
Sourab Gupta84c33a62014-06-02 16:47:17 +05309846
Ander Conselvan de Oliveira536f5b52014-11-06 11:03:40 +02009847 schedule_work(&intel_crtc->mmio_flip.work);
9848
Sourab Gupta84c33a62014-06-02 16:47:17 +05309849 return 0;
9850}
9851
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009852static int intel_default_queue_flip(struct drm_device *dev,
9853 struct drm_crtc *crtc,
9854 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009855 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009856 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -07009857 uint32_t flags)
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009858{
9859 return -ENODEV;
9860}
9861
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009862static bool __intel_pageflip_stall_check(struct drm_device *dev,
9863 struct drm_crtc *crtc)
9864{
9865 struct drm_i915_private *dev_priv = dev->dev_private;
9866 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
9867 struct intel_unpin_work *work = intel_crtc->unpin_work;
9868 u32 addr;
9869
9870 if (atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE)
9871 return true;
9872
9873 if (!work->enable_stall_check)
9874 return false;
9875
9876 if (work->flip_ready_vblank == 0) {
Daniel Vetter3a8a9462014-11-26 14:39:48 +01009877 if (work->flip_queued_req &&
9878 !i915_gem_request_completed(work->flip_queued_req, true))
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009879 return false;
9880
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009881 work->flip_ready_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009882 }
9883
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009884 if (drm_crtc_vblank_count(crtc) - work->flip_ready_vblank < 3)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009885 return false;
9886
9887 /* Potential stall - if we see that the flip has happened,
9888 * assume a missed interrupt. */
9889 if (INTEL_INFO(dev)->gen >= 4)
9890 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(intel_crtc->plane)));
9891 else
9892 addr = I915_READ(DSPADDR(intel_crtc->plane));
9893
9894 /* There is a potential issue here with a false positive after a flip
9895 * to the same address. We could address this by checking for a
9896 * non-incrementing frame counter.
9897 */
9898 return addr == work->gtt_offset;
9899}
9900
9901void intel_check_page_flip(struct drm_device *dev, int pipe)
9902{
9903 struct drm_i915_private *dev_priv = dev->dev_private;
9904 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
9905 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterf3260382014-09-15 14:55:23 +02009906
Dave Gordon6c51d462015-03-06 15:34:26 +00009907 WARN_ON(!in_interrupt());
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009908
9909 if (crtc == NULL)
9910 return;
9911
Daniel Vetterf3260382014-09-15 14:55:23 +02009912 spin_lock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009913 if (intel_crtc->unpin_work && __intel_pageflip_stall_check(dev, crtc)) {
9914 WARN_ONCE(1, "Kicking stuck page flip: queued at %d, now %d\n",
Daniel Vetter1e3feef2015-02-13 21:03:45 +01009915 intel_crtc->unpin_work->flip_queued_vblank,
9916 drm_vblank_count(dev, pipe));
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009917 page_flip_completed(intel_crtc);
9918 }
Daniel Vetterf3260382014-09-15 14:55:23 +02009919 spin_unlock(&dev->event_lock);
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009920}
9921
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009922static int intel_crtc_page_flip(struct drm_crtc *crtc,
9923 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -07009924 struct drm_pending_vblank_event *event,
9925 uint32_t page_flip_flags)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009926{
9927 struct drm_device *dev = crtc->dev;
9928 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -07009929 struct drm_framebuffer *old_fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -07009930 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009931 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -08009932 struct drm_plane *primary = crtc->primary;
Daniel Vettera071fa02014-06-18 23:28:09 +02009933 enum pipe pipe = intel_crtc->pipe;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009934 struct intel_unpin_work *work;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01009935 struct intel_engine_cs *ring;
Chris Wilson52e68632010-08-08 10:15:59 +01009936 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009937
Matt Roper2ff8fde2014-07-08 07:50:07 -07009938 /*
9939 * drm_mode_page_flip_ioctl() should already catch this, but double
9940 * check to be safe. In the future we may enable pageflipping from
9941 * a disabled primary plane.
9942 */
9943 if (WARN_ON(intel_fb_obj(old_fb) == NULL))
9944 return -EBUSY;
9945
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009946 /* Can't change pixel format via MI display flips. */
Matt Roperf4510a22014-04-01 15:22:40 -07009947 if (fb->pixel_format != crtc->primary->fb->pixel_format)
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009948 return -EINVAL;
9949
9950 /*
9951 * TILEOFF/LINOFF registers can't be changed via MI display flips.
9952 * Note that pitch changes could also affect these register.
9953 */
9954 if (INTEL_INFO(dev)->gen > 3 &&
Matt Roperf4510a22014-04-01 15:22:40 -07009955 (fb->offsets[0] != crtc->primary->fb->offsets[0] ||
9956 fb->pitches[0] != crtc->primary->fb->pitches[0]))
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03009957 return -EINVAL;
9958
Chris Wilsonf900db42014-02-20 09:26:13 +00009959 if (i915_terminally_wedged(&dev_priv->gpu_error))
9960 goto out_hang;
9961
Daniel Vetterb14c5672013-09-19 12:18:32 +02009962 work = kzalloc(sizeof(*work), GFP_KERNEL);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009963 if (work == NULL)
9964 return -ENOMEM;
9965
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009966 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009967 work->crtc = crtc;
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +00009968 work->old_fb = old_fb;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009969 INIT_WORK(&work->work, intel_unpin_work_fn);
9970
Daniel Vetter87b6b102014-05-15 15:33:46 +02009971 ret = drm_crtc_vblank_get(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07009972 if (ret)
9973 goto free_work;
9974
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009975 /* We borrow the event spin lock for protecting unpin_work */
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009976 spin_lock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009977 if (intel_crtc->unpin_work) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009978 /* Before declaring the flip queue wedged, check if
9979 * the hardware completed the operation behind our backs.
9980 */
9981 if (__intel_pageflip_stall_check(dev, crtc)) {
9982 DRM_DEBUG_DRIVER("flip queue: previous flip completed, continuing\n");
9983 page_flip_completed(intel_crtc);
9984 } else {
9985 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009986 spin_unlock_irq(&dev->event_lock);
Chris Wilson468f0b42010-05-27 13:18:13 +01009987
Chris Wilsond6bbafa2014-09-05 07:13:24 +01009988 drm_crtc_vblank_put(crtc);
9989 kfree(work);
9990 return -EBUSY;
9991 }
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009992 }
9993 intel_crtc->unpin_work = work;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +02009994 spin_unlock_irq(&dev->event_lock);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05009995
Chris Wilsonb4a98e52012-11-01 09:26:26 +00009996 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
9997 flush_workqueue(dev_priv->wq);
9998
Jesse Barnes75dfca82010-02-10 15:09:44 -08009999 /* Reference the objects for the scheduled work. */
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010000 drm_framebuffer_reference(work->old_fb);
Chris Wilson05394f32010-11-08 19:18:58 +000010001 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010002
Matt Roperf4510a22014-04-01 15:22:40 -070010003 crtc->primary->fb = fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010004 update_state_fb(crtc->primary);
Matt Roper1ed1f962015-01-30 16:22:36 -080010005
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010006 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010007
Chris Wilson89ed88b2015-02-16 14:31:49 +000010008 ret = i915_mutex_lock_interruptible(dev);
10009 if (ret)
10010 goto cleanup;
10011
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010012 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +020010013 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +010010014
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010015 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
Daniel Vettera071fa02014-06-18 23:28:09 +020010016 work->flip_count = I915_READ(PIPE_FLIPCOUNT_GM45(pipe)) + 1;
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +030010017
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010018 if (IS_VALLEYVIEW(dev)) {
10019 ring = &dev_priv->ring[BCS];
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010020 if (obj->tiling_mode != intel_fb_obj(work->old_fb)->tiling_mode)
Chris Wilson8e09bf82014-07-08 10:40:30 +010010021 /* vlv: DISPLAY_FLIP fails to change tiling */
10022 ring = NULL;
Chris Wilson48bf5b22014-12-27 09:48:28 +000010023 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Chris Wilson2a92d5b2014-07-08 10:40:29 +010010024 ring = &dev_priv->ring[BCS];
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010025 } else if (INTEL_INFO(dev)->gen >= 7) {
John Harrison41c52412014-11-24 18:49:43 +000010026 ring = i915_gem_request_get_ring(obj->last_read_req);
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010027 if (ring == NULL || ring->id != RCS)
10028 ring = &dev_priv->ring[BCS];
10029 } else {
10030 ring = &dev_priv->ring[RCS];
10031 }
10032
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010033 ret = intel_pin_and_fence_fb_obj(crtc->primary, fb,
10034 crtc->primary->state, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010035 if (ret)
10036 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010037
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010038 work->gtt_offset =
10039 i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset;
10040
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010041 if (use_mmio_flip(ring, obj)) {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010042 ret = intel_queue_mmio_flip(dev, crtc, fb, obj, ring,
10043 page_flip_flags);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010044 if (ret)
10045 goto cleanup_unpin;
10046
John Harrisonf06cc1b2014-11-24 18:49:37 +000010047 i915_gem_request_assign(&work->flip_queued_req,
10048 obj->last_write_req);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010049 } else {
Sourab Gupta84c33a62014-06-02 16:47:17 +053010050 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, ring,
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010051 page_flip_flags);
10052 if (ret)
10053 goto cleanup_unpin;
10054
John Harrisonf06cc1b2014-11-24 18:49:37 +000010055 i915_gem_request_assign(&work->flip_queued_req,
10056 intel_ring_get_request(ring));
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010057 }
10058
Daniel Vetter1e3feef2015-02-13 21:03:45 +010010059 work->flip_queued_vblank = drm_crtc_vblank_count(crtc);
Chris Wilsond6bbafa2014-09-05 07:13:24 +010010060 work->enable_stall_check = true;
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010061
Tvrtko Ursulinab8d6672015-02-02 15:44:15 +000010062 i915_gem_track_fb(intel_fb_obj(work->old_fb), obj,
Daniel Vettera071fa02014-06-18 23:28:09 +020010063 INTEL_FRONTBUFFER_PRIMARY(pipe));
10064
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020010065 intel_fbc_disable(dev);
Daniel Vetterf99d7062014-06-19 16:01:59 +020010066 intel_frontbuffer_flip_prepare(dev, INTEL_FRONTBUFFER_PRIMARY(pipe));
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010067 mutex_unlock(&dev->struct_mutex);
10068
Jesse Barnese5510fa2010-07-01 16:48:37 -070010069 trace_i915_flip_request(intel_crtc->plane, obj);
10070
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010071 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +010010072
Ville Syrjälä4fa62c82014-04-15 21:41:38 +030010073cleanup_unpin:
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000010074 intel_unpin_fb_obj(fb, crtc->primary->state);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070010075cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +000010076 atomic_dec(&intel_crtc->unpin_work_count);
Chris Wilson89ed88b2015-02-16 14:31:49 +000010077 mutex_unlock(&dev->struct_mutex);
10078cleanup:
Matt Roperf4510a22014-04-01 15:22:40 -070010079 crtc->primary->fb = old_fb;
Matt Roperafd65eb2015-02-03 13:10:04 -080010080 update_state_fb(crtc->primary);
Chris Wilson96b099f2010-06-07 14:03:04 +010010081
Chris Wilson89ed88b2015-02-16 14:31:49 +000010082 drm_gem_object_unreference_unlocked(&obj->base);
10083 drm_framebuffer_unreference(work->old_fb);
10084
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010085 spin_lock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010086 intel_crtc->unpin_work = NULL;
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010087 spin_unlock_irq(&dev->event_lock);
Chris Wilson96b099f2010-06-07 14:03:04 +010010088
Daniel Vetter87b6b102014-05-15 15:33:46 +020010089 drm_crtc_vblank_put(crtc);
Jesse Barnes7317c75e62011-08-29 09:45:28 -070010090free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +010010091 kfree(work);
10092
Chris Wilsonf900db42014-02-20 09:26:13 +000010093 if (ret == -EIO) {
10094out_hang:
Matt Roper53a366b2014-12-23 10:41:53 -080010095 ret = intel_plane_restore(primary);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010096 if (ret == 0 && event) {
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010097 spin_lock_irq(&dev->event_lock);
Daniel Vettera071fa02014-06-18 23:28:09 +020010098 drm_send_vblank_event(dev, pipe, event);
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020010099 spin_unlock_irq(&dev->event_lock);
Chris Wilsonf0d3dad2014-09-07 16:51:12 +010010100 }
Chris Wilsonf900db42014-02-20 09:26:13 +000010101 }
Chris Wilson96b099f2010-06-07 14:03:04 +010010102 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -050010103}
10104
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010105static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010106 .mode_set_base_atomic = intel_pipe_set_base_atomic,
10107 .load_lut = intel_crtc_load_lut,
Matt Roperea2c67b2014-12-23 10:41:52 -080010108 .atomic_begin = intel_begin_crtc_commit,
10109 .atomic_flush = intel_finish_crtc_commit,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010010110};
10111
Daniel Vetter9a935852012-07-05 22:34:27 +020010112/**
10113 * intel_modeset_update_staged_output_state
10114 *
10115 * Updates the staged output configuration state, e.g. after we've read out the
10116 * current hw state.
10117 */
10118static void intel_modeset_update_staged_output_state(struct drm_device *dev)
10119{
Ville Syrjälä76688512014-01-10 11:28:06 +020010120 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010121 struct intel_encoder *encoder;
10122 struct intel_connector *connector;
10123
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010124 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010125 connector->new_encoder =
10126 to_intel_encoder(connector->base.encoder);
10127 }
10128
Damien Lespiaub2784e12014-08-05 11:29:37 +010010129 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010130 encoder->new_crtc =
10131 to_intel_crtc(encoder->base.crtc);
10132 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010133
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010134 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010135 crtc->new_enabled = crtc->base.state->enable;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010136
10137 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010138 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010139 else
10140 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020010141 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010142}
10143
10144/**
10145 * intel_modeset_commit_output_state
10146 *
10147 * This function copies the stage display pipe configuration to the real one.
10148 */
10149static void intel_modeset_commit_output_state(struct drm_device *dev)
10150{
Ville Syrjälä76688512014-01-10 11:28:06 +020010151 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020010152 struct intel_encoder *encoder;
10153 struct intel_connector *connector;
10154
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010155 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010156 connector->base.encoder = &connector->new_encoder->base;
10157 }
10158
Damien Lespiaub2784e12014-08-05 11:29:37 +010010159 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020010160 encoder->base.crtc = &encoder->new_crtc->base;
10161 }
Ville Syrjälä76688512014-01-10 11:28:06 +020010162
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010163 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010164 crtc->base.state->enable = crtc->new_enabled;
Ville Syrjälä76688512014-01-10 11:28:06 +020010165 crtc->base.enabled = crtc->new_enabled;
10166 }
Daniel Vetter9a935852012-07-05 22:34:27 +020010167}
10168
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010169static void
Robin Schroereba905b2014-05-18 02:24:50 +020010170connected_sink_compute_bpp(struct intel_connector *connector,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010171 struct intel_crtc_state *pipe_config)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010172{
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010173 int bpp = pipe_config->pipe_bpp;
10174
10175 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
10176 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030010177 connector->base.name);
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010178
10179 /* Don't use an invalid EDID bpc value */
10180 if (connector->base.display_info.bpc &&
10181 connector->base.display_info.bpc * 3 < bpp) {
10182 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
10183 bpp, connector->base.display_info.bpc*3);
10184 pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
10185 }
10186
10187 /* Clamp bpp to 8 on screens without EDID 1.4 */
10188 if (connector->base.display_info.bpc == 0 && bpp > 24) {
10189 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
10190 bpp);
10191 pipe_config->pipe_bpp = 24;
10192 }
10193}
10194
10195static int
10196compute_baseline_pipe_bpp(struct intel_crtc *crtc,
10197 struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010198 struct intel_crtc_state *pipe_config)
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010199{
10200 struct drm_device *dev = crtc->base.dev;
10201 struct intel_connector *connector;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010202 int bpp;
10203
Daniel Vetterd42264b2013-03-28 16:38:08 +010010204 switch (fb->pixel_format) {
10205 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010206 bpp = 8*3; /* since we go through a colormap */
10207 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010208 case DRM_FORMAT_XRGB1555:
10209 case DRM_FORMAT_ARGB1555:
10210 /* checked in intel_framebuffer_init already */
10211 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
10212 return -EINVAL;
10213 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010214 bpp = 6*3; /* min is 18bpp */
10215 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010216 case DRM_FORMAT_XBGR8888:
10217 case DRM_FORMAT_ABGR8888:
10218 /* checked in intel_framebuffer_init already */
10219 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
10220 return -EINVAL;
10221 case DRM_FORMAT_XRGB8888:
10222 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010223 bpp = 8*3;
10224 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +010010225 case DRM_FORMAT_XRGB2101010:
10226 case DRM_FORMAT_ARGB2101010:
10227 case DRM_FORMAT_XBGR2101010:
10228 case DRM_FORMAT_ABGR2101010:
10229 /* checked in intel_framebuffer_init already */
10230 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +010010231 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010232 bpp = 10*3;
10233 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +010010234 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010235 default:
10236 DRM_DEBUG_KMS("unsupported depth\n");
10237 return -EINVAL;
10238 }
10239
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010240 pipe_config->pipe_bpp = bpp;
10241
10242 /* Clamp display bpp to EDID value */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010243 for_each_intel_connector(dev, connector) {
Daniel Vetter1b829e02013-06-02 13:26:24 +020010244 if (!connector->new_encoder ||
10245 connector->new_encoder->new_crtc != crtc)
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010246 continue;
10247
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010248 connected_sink_compute_bpp(connector, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010249 }
10250
10251 return bpp;
10252}
10253
Daniel Vetter644db712013-09-19 14:53:58 +020010254static void intel_dump_crtc_timings(const struct drm_display_mode *mode)
10255{
10256 DRM_DEBUG_KMS("crtc timings: %d %d %d %d %d %d %d %d %d, "
10257 "type: 0x%x flags: 0x%x\n",
Damien Lespiau13428302013-09-25 16:45:36 +010010258 mode->crtc_clock,
Daniel Vetter644db712013-09-19 14:53:58 +020010259 mode->crtc_hdisplay, mode->crtc_hsync_start,
10260 mode->crtc_hsync_end, mode->crtc_htotal,
10261 mode->crtc_vdisplay, mode->crtc_vsync_start,
10262 mode->crtc_vsync_end, mode->crtc_vtotal, mode->type, mode->flags);
10263}
10264
Daniel Vetterc0b03412013-05-28 12:05:54 +020010265static void intel_dump_pipe_config(struct intel_crtc *crtc,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010266 struct intel_crtc_state *pipe_config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020010267 const char *context)
10268{
10269 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
10270 context, pipe_name(crtc->pipe));
10271
10272 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
10273 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
10274 pipe_config->pipe_bpp, pipe_config->dither);
10275 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10276 pipe_config->has_pch_encoder,
10277 pipe_config->fdi_lanes,
10278 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
10279 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
10280 pipe_config->fdi_m_n.tu);
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010281 DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
10282 pipe_config->has_dp_encoder,
10283 pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
10284 pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
10285 pipe_config->dp_m_n.tu);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010286
10287 DRM_DEBUG_KMS("dp: %i, gmch_m2: %u, gmch_n2: %u, link_m2: %u, link_n2: %u, tu2: %u\n",
10288 pipe_config->has_dp_encoder,
10289 pipe_config->dp_m2_n2.gmch_m,
10290 pipe_config->dp_m2_n2.gmch_n,
10291 pipe_config->dp_m2_n2.link_m,
10292 pipe_config->dp_m2_n2.link_n,
10293 pipe_config->dp_m2_n2.tu);
10294
Daniel Vetter55072d12014-11-20 16:10:28 +010010295 DRM_DEBUG_KMS("audio: %i, infoframes: %i\n",
10296 pipe_config->has_audio,
10297 pipe_config->has_infoframe);
10298
Daniel Vetterc0b03412013-05-28 12:05:54 +020010299 DRM_DEBUG_KMS("requested mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010300 drm_mode_debug_printmodeline(&pipe_config->base.mode);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010301 DRM_DEBUG_KMS("adjusted mode:\n");
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010302 drm_mode_debug_printmodeline(&pipe_config->base.adjusted_mode);
10303 intel_dump_crtc_timings(&pipe_config->base.adjusted_mode);
Ville Syrjäläd71b8d42013-09-06 23:29:08 +030010304 DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010305 DRM_DEBUG_KMS("pipe src size: %dx%d\n",
10306 pipe_config->pipe_src_w, pipe_config->pipe_src_h);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010307 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
10308 pipe_config->gmch_pfit.control,
10309 pipe_config->gmch_pfit.pgm_ratios,
10310 pipe_config->gmch_pfit.lvds_border_bits);
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010311 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x, %s\n",
Daniel Vetterc0b03412013-05-28 12:05:54 +020010312 pipe_config->pch_pfit.pos,
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010313 pipe_config->pch_pfit.size,
10314 pipe_config->pch_pfit.enabled ? "enabled" : "disabled");
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010315 DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
Ville Syrjäläcf532bb2013-09-04 18:30:02 +030010316 DRM_DEBUG_KMS("double wide: %i\n", pipe_config->double_wide);
Daniel Vetterc0b03412013-05-28 12:05:54 +020010317}
10318
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010319static bool encoders_cloneable(const struct intel_encoder *a,
10320 const struct intel_encoder *b)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010321{
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010322 /* masks could be asymmetric, so check both ways */
10323 return a == b || (a->cloneable & (1 << b->type) &&
10324 b->cloneable & (1 << a->type));
10325}
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010326
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010327static bool check_single_encoder_cloning(struct intel_crtc *crtc,
10328 struct intel_encoder *encoder)
10329{
10330 struct drm_device *dev = crtc->base.dev;
10331 struct intel_encoder *source_encoder;
10332
Damien Lespiaub2784e12014-08-05 11:29:37 +010010333 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010334 if (source_encoder->new_crtc != crtc)
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010335 continue;
10336
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010337 if (!encoders_cloneable(encoder, source_encoder))
10338 return false;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010339 }
10340
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010341 return true;
10342}
10343
10344static bool check_encoder_cloning(struct intel_crtc *crtc)
10345{
10346 struct drm_device *dev = crtc->base.dev;
10347 struct intel_encoder *encoder;
10348
Damien Lespiaub2784e12014-08-05 11:29:37 +010010349 for_each_intel_encoder(dev, encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010350 if (encoder->new_crtc != crtc)
10351 continue;
10352
10353 if (!check_single_encoder_cloning(crtc, encoder))
10354 return false;
10355 }
10356
10357 return true;
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010358}
10359
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010360static bool check_digital_port_conflicts(struct drm_device *dev)
10361{
10362 struct intel_connector *connector;
10363 unsigned int used_ports = 0;
10364
10365 /*
10366 * Walk the connector list instead of the encoder
10367 * list to detect the problem on ddi platforms
10368 * where there's just one encoder per digital port.
10369 */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010370 for_each_intel_connector(dev, connector) {
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010371 struct intel_encoder *encoder = connector->new_encoder;
10372
10373 if (!encoder)
10374 continue;
10375
10376 WARN_ON(!encoder->new_crtc);
10377
10378 switch (encoder->type) {
10379 unsigned int port_mask;
10380 case INTEL_OUTPUT_UNKNOWN:
10381 if (WARN_ON(!HAS_DDI(dev)))
10382 break;
10383 case INTEL_OUTPUT_DISPLAYPORT:
10384 case INTEL_OUTPUT_HDMI:
10385 case INTEL_OUTPUT_EDP:
10386 port_mask = 1 << enc_to_dig_port(&encoder->base)->port;
10387
10388 /* the same port mustn't appear more than once */
10389 if (used_ports & port_mask)
10390 return false;
10391
10392 used_ports |= port_mask;
10393 default:
10394 break;
10395 }
10396 }
10397
10398 return true;
10399}
10400
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010401static struct intel_crtc_state *
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010402intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010403 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010404 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +020010405{
10406 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +020010407 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010408 struct intel_crtc_state *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +010010409 int plane_bpp, ret = -EINVAL;
10410 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +020010411
Ville Syrjäläbc079e82014-03-03 16:15:28 +020010412 if (!check_encoder_cloning(to_intel_crtc(crtc))) {
Daniel Vetteraccfc0c2013-05-30 15:04:25 +020010413 DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
10414 return ERR_PTR(-EINVAL);
10415 }
10416
Ville Syrjälä00f0b372014-12-02 14:10:46 +020010417 if (!check_digital_port_conflicts(dev)) {
10418 DRM_DEBUG_KMS("rejecting conflicting digital port configuration\n");
10419 return ERR_PTR(-EINVAL);
10420 }
10421
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010422 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
10423 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +020010424 return ERR_PTR(-ENOMEM);
10425
Matt Roper07878242015-02-25 11:43:26 -080010426 pipe_config->base.crtc = crtc;
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010427 drm_mode_copy(&pipe_config->base.adjusted_mode, mode);
10428 drm_mode_copy(&pipe_config->base.mode, mode);
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010429
Daniel Vettere143a212013-07-04 12:01:15 +020010430 pipe_config->cpu_transcoder =
10431 (enum transcoder) to_intel_crtc(crtc)->pipe;
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010432 pipe_config->shared_dpll = DPLL_ID_PRIVATE;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010433
Imre Deak2960bc92013-07-30 13:36:32 +030010434 /*
10435 * Sanitize sync polarity flags based on requested ones. If neither
10436 * positive or negative polarity is requested, treat this as meaning
10437 * negative polarity.
10438 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010439 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010440 (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010441 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010442
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010443 if (!(pipe_config->base.adjusted_mode.flags &
Imre Deak2960bc92013-07-30 13:36:32 +030010444 (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010445 pipe_config->base.adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
Imre Deak2960bc92013-07-30 13:36:32 +030010446
Daniel Vetter050f7ae2013-06-02 13:26:23 +020010447 /* Compute a starting value for pipe_config->pipe_bpp taking the source
10448 * plane pixel format and any sink constraints into account. Returns the
10449 * source plane bpp so that dithering can be selected on mismatches
10450 * after encoders and crtc also have had their say. */
10451 plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
10452 fb, pipe_config);
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010453 if (plane_bpp < 0)
10454 goto fail;
10455
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010456 /*
10457 * Determine the real pipe dimensions. Note that stereo modes can
10458 * increase the actual pipe size due to the frame doubling and
10459 * insertion of additional space for blanks between the frame. This
10460 * is stored in the crtc timings. We use the requested mode to do this
10461 * computation to clearly distinguish it from the adjusted mode, which
10462 * can be changed by the connectors in the below retry loop.
10463 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010464 drm_crtc_get_hv_timing(&pipe_config->base.mode,
Gustavo Padovanecb7e162014-12-01 15:40:09 -080010465 &pipe_config->pipe_src_w,
10466 &pipe_config->pipe_src_h);
Ville Syrjäläe41a56b2013-10-01 22:52:14 +030010467
Daniel Vettere29c22c2013-02-21 00:00:16 +010010468encoder_retry:
Daniel Vetteref1b4602013-06-01 17:17:04 +020010469 /* Ensure the port clock defaults are reset when retrying. */
Daniel Vetterff9a6752013-06-01 17:16:21 +020010470 pipe_config->port_clock = 0;
Daniel Vetteref1b4602013-06-01 17:17:04 +020010471 pipe_config->pixel_multiplier = 1;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010472
Daniel Vetter135c81b2013-07-21 21:37:09 +020010473 /* Fill in default crtc timings, allow encoders to overwrite them. */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010474 drm_mode_set_crtcinfo(&pipe_config->base.adjusted_mode,
10475 CRTC_STEREO_DOUBLE);
Daniel Vetter135c81b2013-07-21 21:37:09 +020010476
Daniel Vetter7758a112012-07-08 19:40:39 +020010477 /* Pass our mode to the connectors and the CRTC to give them a chance to
10478 * adjust it according to limitations or connector properties, and also
10479 * a chance to reject the mode entirely.
10480 */
Damien Lespiaub2784e12014-08-05 11:29:37 +010010481 for_each_intel_encoder(dev, encoder) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010482
10483 if (&encoder->new_crtc->base != crtc)
10484 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +010010485
Daniel Vetterefea6e82013-07-21 21:36:59 +020010486 if (!(encoder->compute_config(encoder, pipe_config))) {
10487 DRM_DEBUG_KMS("Encoder config failure\n");
Daniel Vetter7758a112012-07-08 19:40:39 +020010488 goto fail;
10489 }
10490 }
10491
Daniel Vetterff9a6752013-06-01 17:16:21 +020010492 /* Set default port clock if not overwritten by the encoder. Needs to be
10493 * done afterwards in case the encoder adjusts the mode. */
10494 if (!pipe_config->port_clock)
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010495 pipe_config->port_clock = pipe_config->base.adjusted_mode.crtc_clock
Damien Lespiau241bfc32013-09-25 16:45:37 +010010496 * pipe_config->pixel_multiplier;
Daniel Vetterff9a6752013-06-01 17:16:21 +020010497
Daniel Vettera43f6e02013-06-07 23:10:32 +020010498 ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010499 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +020010500 DRM_DEBUG_KMS("CRTC fixup failed\n");
10501 goto fail;
10502 }
Daniel Vettere29c22c2013-02-21 00:00:16 +010010503
10504 if (ret == RETRY) {
10505 if (WARN(!retry, "loop in pipe configuration computation\n")) {
10506 ret = -EINVAL;
10507 goto fail;
10508 }
10509
10510 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
10511 retry = false;
10512 goto encoder_retry;
10513 }
10514
Daniel Vetter4e53c2e2013-03-27 00:44:58 +010010515 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
10516 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
10517 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
10518
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010519 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +020010520fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010010521 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +010010522 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +020010523}
10524
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010525/* Computes which crtcs are affected and sets the relevant bits in the mask. For
10526 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
10527static void
10528intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
10529 unsigned *prepare_pipes, unsigned *disable_pipes)
10530{
10531 struct intel_crtc *intel_crtc;
10532 struct drm_device *dev = crtc->dev;
10533 struct intel_encoder *encoder;
10534 struct intel_connector *connector;
10535 struct drm_crtc *tmp_crtc;
10536
10537 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
10538
10539 /* Check which crtcs have changed outputs connected to them, these need
10540 * to be part of the prepare_pipes mask. We don't (yet) support global
10541 * modeset across multiple crtcs, so modeset_pipes will only have one
10542 * bit set at most. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010543 for_each_intel_connector(dev, connector) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010544 if (connector->base.encoder == &connector->new_encoder->base)
10545 continue;
10546
10547 if (connector->base.encoder) {
10548 tmp_crtc = connector->base.encoder->crtc;
10549
10550 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10551 }
10552
10553 if (connector->new_encoder)
10554 *prepare_pipes |=
10555 1 << connector->new_encoder->new_crtc->pipe;
10556 }
10557
Damien Lespiaub2784e12014-08-05 11:29:37 +010010558 for_each_intel_encoder(dev, encoder) {
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010559 if (encoder->base.crtc == &encoder->new_crtc->base)
10560 continue;
10561
10562 if (encoder->base.crtc) {
10563 tmp_crtc = encoder->base.crtc;
10564
10565 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
10566 }
10567
10568 if (encoder->new_crtc)
10569 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
10570 }
10571
Ville Syrjälä76688512014-01-10 11:28:06 +020010572 /* Check for pipes that will be enabled/disabled ... */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010573 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010574 if (intel_crtc->base.state->enable == intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010575 continue;
10576
Ville Syrjälä76688512014-01-10 11:28:06 +020010577 if (!intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010578 *disable_pipes |= 1 << intel_crtc->pipe;
Ville Syrjälä76688512014-01-10 11:28:06 +020010579 else
10580 *prepare_pipes |= 1 << intel_crtc->pipe;
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010581 }
10582
10583
10584 /* set_mode is also used to update properties on life display pipes. */
10585 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä76688512014-01-10 11:28:06 +020010586 if (intel_crtc->new_enabled)
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010587 *prepare_pipes |= 1 << intel_crtc->pipe;
10588
Daniel Vetterb6c51642013-04-12 18:48:43 +020010589 /*
10590 * For simplicity do a full modeset on any pipe where the output routing
10591 * changed. We could be more clever, but that would require us to be
10592 * more careful with calling the relevant encoder->mode_set functions.
10593 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010594 if (*prepare_pipes)
10595 *modeset_pipes = *prepare_pipes;
10596
10597 /* ... and mask these out. */
10598 *modeset_pipes &= ~(*disable_pipes);
10599 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +020010600
10601 /*
10602 * HACK: We don't (yet) fully support global modesets. intel_set_config
10603 * obies this rule, but the modeset restore mode of
10604 * intel_modeset_setup_hw_state does not.
10605 */
10606 *modeset_pipes &= 1 << intel_crtc->pipe;
10607 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +020010608
10609 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
10610 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +020010611}
10612
Daniel Vetterea9d7582012-07-10 10:42:52 +020010613static bool intel_crtc_in_use(struct drm_crtc *crtc)
10614{
10615 struct drm_encoder *encoder;
10616 struct drm_device *dev = crtc->dev;
10617
10618 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
10619 if (encoder->crtc == crtc)
10620 return true;
10621
10622 return false;
10623}
10624
10625static void
10626intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
10627{
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010628 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterea9d7582012-07-10 10:42:52 +020010629 struct intel_encoder *intel_encoder;
10630 struct intel_crtc *intel_crtc;
10631 struct drm_connector *connector;
10632
Daniel Vetterba41c0de2014-11-03 15:04:55 +010010633 intel_shared_dpll_commit(dev_priv);
10634
Damien Lespiaub2784e12014-08-05 11:29:37 +010010635 for_each_intel_encoder(dev, intel_encoder) {
Daniel Vetterea9d7582012-07-10 10:42:52 +020010636 if (!intel_encoder->base.crtc)
10637 continue;
10638
10639 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
10640
10641 if (prepare_pipes & (1 << intel_crtc->pipe))
10642 intel_encoder->connectors_active = false;
10643 }
10644
10645 intel_modeset_commit_output_state(dev);
10646
Ville Syrjälä76688512014-01-10 11:28:06 +020010647 /* Double check state. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010010648 for_each_intel_crtc(dev, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080010649 WARN_ON(intel_crtc->base.state->enable != intel_crtc_in_use(&intel_crtc->base));
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020010650 WARN_ON(intel_crtc->new_config &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020010651 intel_crtc->new_config != intel_crtc->config);
Matt Roper83d65732015-02-25 13:12:16 -080010652 WARN_ON(intel_crtc->base.state->enable != !!intel_crtc->new_config);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010653 }
10654
10655 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
10656 if (!connector->encoder || !connector->encoder->crtc)
10657 continue;
10658
10659 intel_crtc = to_intel_crtc(connector->encoder->crtc);
10660
10661 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +020010662 struct drm_property *dpms_property =
10663 dev->mode_config.dpms_property;
10664
Daniel Vetterea9d7582012-07-10 10:42:52 +020010665 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -050010666 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +020010667 dpms_property,
10668 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +020010669
10670 intel_encoder = to_intel_encoder(connector->encoder);
10671 intel_encoder->connectors_active = true;
10672 }
10673 }
10674
10675}
10676
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010677static bool intel_fuzzy_clock_check(int clock1, int clock2)
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010678{
Ville Syrjälä3bd26262013-09-06 23:29:02 +030010679 int diff;
Jesse Barnesf1f644d2013-06-27 00:39:25 +030010680
10681 if (clock1 == clock2)
10682 return true;
10683
10684 if (!clock1 || !clock2)
10685 return false;
10686
10687 diff = abs(clock1 - clock2);
10688
10689 if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
10690 return true;
10691
10692 return false;
10693}
10694
Daniel Vetter25c5b262012-07-08 22:08:04 +020010695#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
10696 list_for_each_entry((intel_crtc), \
10697 &(dev)->mode_config.crtc_list, \
10698 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +020010699 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +020010700
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010701static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010702intel_pipe_config_compare(struct drm_device *dev,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020010703 struct intel_crtc_state *current_config,
10704 struct intel_crtc_state *pipe_config)
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010705{
Daniel Vetter66e985c2013-06-05 13:34:20 +020010706#define PIPE_CONF_CHECK_X(name) \
10707 if (current_config->name != pipe_config->name) { \
10708 DRM_ERROR("mismatch in " #name " " \
10709 "(expected 0x%08x, found 0x%08x)\n", \
10710 current_config->name, \
10711 pipe_config->name); \
10712 return false; \
10713 }
10714
Daniel Vetter08a24032013-04-19 11:25:34 +020010715#define PIPE_CONF_CHECK_I(name) \
10716 if (current_config->name != pipe_config->name) { \
10717 DRM_ERROR("mismatch in " #name " " \
10718 "(expected %i, found %i)\n", \
10719 current_config->name, \
10720 pipe_config->name); \
10721 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +010010722 }
10723
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010724/* This is required for BDW+ where there is only one set of registers for
10725 * switching between high and low RR.
10726 * This macro can be used whenever a comparison has to be made between one
10727 * hw state and multiple sw state variables.
10728 */
10729#define PIPE_CONF_CHECK_I_ALT(name, alt_name) \
10730 if ((current_config->name != pipe_config->name) && \
10731 (current_config->alt_name != pipe_config->name)) { \
10732 DRM_ERROR("mismatch in " #name " " \
10733 "(expected %i or %i, found %i)\n", \
10734 current_config->name, \
10735 current_config->alt_name, \
10736 pipe_config->name); \
10737 return false; \
10738 }
10739
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010740#define PIPE_CONF_CHECK_FLAGS(name, mask) \
10741 if ((current_config->name ^ pipe_config->name) & (mask)) { \
Jesse Barnes6f024882013-07-01 10:19:09 -070010742 DRM_ERROR("mismatch in " #name "(" #mask ") " \
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010743 "(expected %i, found %i)\n", \
10744 current_config->name & (mask), \
10745 pipe_config->name & (mask)); \
10746 return false; \
10747 }
10748
Ville Syrjälä5e550652013-09-06 23:29:07 +030010749#define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
10750 if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
10751 DRM_ERROR("mismatch in " #name " " \
10752 "(expected %i, found %i)\n", \
10753 current_config->name, \
10754 pipe_config->name); \
10755 return false; \
10756 }
10757
Daniel Vetterbb760062013-06-06 14:55:52 +020010758#define PIPE_CONF_QUIRK(quirk) \
10759 ((current_config->quirks | pipe_config->quirks) & (quirk))
10760
Daniel Vettereccb1402013-05-22 00:50:22 +020010761 PIPE_CONF_CHECK_I(cpu_transcoder);
10762
Daniel Vetter08a24032013-04-19 11:25:34 +020010763 PIPE_CONF_CHECK_I(has_pch_encoder);
10764 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +020010765 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
10766 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
10767 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
10768 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
10769 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +020010770
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010771 PIPE_CONF_CHECK_I(has_dp_encoder);
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010772
10773 if (INTEL_INFO(dev)->gen < 8) {
10774 PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
10775 PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
10776 PIPE_CONF_CHECK_I(dp_m_n.link_m);
10777 PIPE_CONF_CHECK_I(dp_m_n.link_n);
10778 PIPE_CONF_CHECK_I(dp_m_n.tu);
10779
10780 if (current_config->has_drrs) {
10781 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_m);
10782 PIPE_CONF_CHECK_I(dp_m2_n2.gmch_n);
10783 PIPE_CONF_CHECK_I(dp_m2_n2.link_m);
10784 PIPE_CONF_CHECK_I(dp_m2_n2.link_n);
10785 PIPE_CONF_CHECK_I(dp_m2_n2.tu);
10786 }
10787 } else {
10788 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_m, dp_m2_n2.gmch_m);
10789 PIPE_CONF_CHECK_I_ALT(dp_m_n.gmch_n, dp_m2_n2.gmch_n);
10790 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_m, dp_m2_n2.link_m);
10791 PIPE_CONF_CHECK_I_ALT(dp_m_n.link_n, dp_m2_n2.link_n);
10792 PIPE_CONF_CHECK_I_ALT(dp_m_n.tu, dp_m2_n2.tu);
10793 }
Ville Syrjäläeb14cb72013-09-10 17:02:54 +030010794
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010795 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hdisplay);
10796 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_htotal);
10797 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_start);
10798 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hblank_end);
10799 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_start);
10800 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_hsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010801
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010802 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vdisplay);
10803 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vtotal);
10804 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_start);
10805 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vblank_end);
10806 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_start);
10807 PIPE_CONF_CHECK_I(base.adjusted_mode.crtc_vsync_end);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010808
Daniel Vetterc93f54c2013-06-27 19:47:19 +020010809 PIPE_CONF_CHECK_I(pixel_multiplier);
Daniel Vetter6897b4b2014-04-24 23:54:47 +020010810 PIPE_CONF_CHECK_I(has_hdmi_sink);
Daniel Vetterb5a9fa02014-04-24 23:54:49 +020010811 if ((INTEL_INFO(dev)->gen < 8 && !IS_HASWELL(dev)) ||
10812 IS_VALLEYVIEW(dev))
10813 PIPE_CONF_CHECK_I(limited_color_range);
Jesse Barnese43823e2014-11-05 14:26:08 -080010814 PIPE_CONF_CHECK_I(has_infoframe);
Daniel Vetter6c49f242013-06-06 12:45:25 +020010815
Daniel Vetter9ed109a2014-04-24 23:54:52 +020010816 PIPE_CONF_CHECK_I(has_audio);
10817
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010818 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010819 DRM_MODE_FLAG_INTERLACE);
10820
Daniel Vetterbb760062013-06-06 14:55:52 +020010821 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010822 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010823 DRM_MODE_FLAG_PHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010824 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010825 DRM_MODE_FLAG_NHSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010826 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010827 DRM_MODE_FLAG_PVSYNC);
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010828 PIPE_CONF_CHECK_FLAGS(base.adjusted_mode.flags,
Daniel Vetterbb760062013-06-06 14:55:52 +020010829 DRM_MODE_FLAG_NVSYNC);
10830 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -070010831
Ville Syrjälä37327ab2013-09-04 18:25:28 +030010832 PIPE_CONF_CHECK_I(pipe_src_w);
10833 PIPE_CONF_CHECK_I(pipe_src_h);
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010834
Daniel Vetter99535992014-04-13 12:00:33 +020010835 /*
10836 * FIXME: BIOS likes to set up a cloned config with lvds+external
10837 * screen. Since we don't yet re-compute the pipe config when moving
10838 * just the lvds port away to another pipe the sw tracking won't match.
10839 *
10840 * Proper atomic modesets with recomputed global state will fix this.
10841 * Until then just don't check gmch state for inherited modes.
10842 */
10843 if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_INHERITED_MODE)) {
10844 PIPE_CONF_CHECK_I(gmch_pfit.control);
10845 /* pfit ratios are autocomputed by the hw on gen4+ */
10846 if (INTEL_INFO(dev)->gen < 4)
10847 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
10848 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
10849 }
10850
Chris Wilsonfd4daa92013-08-27 17:04:17 +010010851 PIPE_CONF_CHECK_I(pch_pfit.enabled);
10852 if (current_config->pch_pfit.enabled) {
10853 PIPE_CONF_CHECK_I(pch_pfit.pos);
10854 PIPE_CONF_CHECK_I(pch_pfit.size);
10855 }
Daniel Vetter2fa2fe92013-05-07 23:34:16 +020010856
Jesse Barnese59150d2014-01-07 13:30:45 -080010857 /* BDW+ don't expose a synchronous way to read the state */
10858 if (IS_HASWELL(dev))
10859 PIPE_CONF_CHECK_I(ips_enabled);
Paulo Zanoni42db64e2013-05-31 16:33:22 -030010860
Ville Syrjälä282740f2013-09-04 18:30:03 +030010861 PIPE_CONF_CHECK_I(double_wide);
10862
Daniel Vetter26804af2014-06-25 22:01:55 +030010863 PIPE_CONF_CHECK_X(ddi_pll_sel);
10864
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010865 PIPE_CONF_CHECK_I(shared_dpll);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010866 PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
Daniel Vetter8bcc2792013-06-05 13:34:28 +020010867 PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
Daniel Vetter66e985c2013-06-05 13:34:20 +020010868 PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
10869 PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
Daniel Vetterd452c5b2014-07-04 11:27:39 -030010870 PIPE_CONF_CHECK_X(dpll_hw_state.wrpll);
Damien Lespiau3f4cd192014-11-13 14:55:21 +000010871 PIPE_CONF_CHECK_X(dpll_hw_state.ctrl1);
10872 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr1);
10873 PIPE_CONF_CHECK_X(dpll_hw_state.cfgcr2);
Daniel Vetterc0d43d62013-06-07 23:11:08 +020010874
Ville Syrjälä42571ae2013-09-06 23:29:00 +030010875 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
10876 PIPE_CONF_CHECK_I(pipe_bpp);
10877
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020010878 PIPE_CONF_CHECK_CLOCK_FUZZY(base.adjusted_mode.crtc_clock);
Jesse Barnesa9a7e982014-01-20 14:18:04 -080010879 PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
Ville Syrjälä5e550652013-09-06 23:29:07 +030010880
Daniel Vetter66e985c2013-06-05 13:34:20 +020010881#undef PIPE_CONF_CHECK_X
Daniel Vetter08a24032013-04-19 11:25:34 +020010882#undef PIPE_CONF_CHECK_I
Vandana Kannanb95af8b2014-08-05 07:51:23 -070010883#undef PIPE_CONF_CHECK_I_ALT
Daniel Vetter1bd1bd82013-04-29 21:56:12 +020010884#undef PIPE_CONF_CHECK_FLAGS
Ville Syrjälä5e550652013-09-06 23:29:07 +030010885#undef PIPE_CONF_CHECK_CLOCK_FUZZY
Daniel Vetterbb760062013-06-06 14:55:52 +020010886#undef PIPE_CONF_QUIRK
Daniel Vetter627eb5a2013-04-29 19:33:42 +020010887
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010010888 return true;
10889}
10890
Damien Lespiau08db6652014-11-04 17:06:52 +000010891static void check_wm_state(struct drm_device *dev)
10892{
10893 struct drm_i915_private *dev_priv = dev->dev_private;
10894 struct skl_ddb_allocation hw_ddb, *sw_ddb;
10895 struct intel_crtc *intel_crtc;
10896 int plane;
10897
10898 if (INTEL_INFO(dev)->gen < 9)
10899 return;
10900
10901 skl_ddb_get_hw_state(dev_priv, &hw_ddb);
10902 sw_ddb = &dev_priv->wm.skl_hw.ddb;
10903
10904 for_each_intel_crtc(dev, intel_crtc) {
10905 struct skl_ddb_entry *hw_entry, *sw_entry;
10906 const enum pipe pipe = intel_crtc->pipe;
10907
10908 if (!intel_crtc->active)
10909 continue;
10910
10911 /* planes */
Damien Lespiaudd740782015-02-28 14:54:08 +000010912 for_each_plane(dev_priv, pipe, plane) {
Damien Lespiau08db6652014-11-04 17:06:52 +000010913 hw_entry = &hw_ddb.plane[pipe][plane];
10914 sw_entry = &sw_ddb->plane[pipe][plane];
10915
10916 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10917 continue;
10918
10919 DRM_ERROR("mismatch in DDB state pipe %c plane %d "
10920 "(expected (%u,%u), found (%u,%u))\n",
10921 pipe_name(pipe), plane + 1,
10922 sw_entry->start, sw_entry->end,
10923 hw_entry->start, hw_entry->end);
10924 }
10925
10926 /* cursor */
10927 hw_entry = &hw_ddb.cursor[pipe];
10928 sw_entry = &sw_ddb->cursor[pipe];
10929
10930 if (skl_ddb_entry_equal(hw_entry, sw_entry))
10931 continue;
10932
10933 DRM_ERROR("mismatch in DDB state pipe %c cursor "
10934 "(expected (%u,%u), found (%u,%u))\n",
10935 pipe_name(pipe),
10936 sw_entry->start, sw_entry->end,
10937 hw_entry->start, hw_entry->end);
10938 }
10939}
10940
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010941static void
10942check_connector_state(struct drm_device *dev)
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010943{
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010944 struct intel_connector *connector;
10945
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010946 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010947 /* This also checks the encoder/connector hw state with the
10948 * ->get_hw_state callbacks. */
10949 intel_connector_check_state(connector);
10950
Rob Clarke2c719b2014-12-15 13:56:32 -050010951 I915_STATE_WARN(&connector->new_encoder->base != connector->base.encoder,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010952 "connector's staged encoder doesn't match current encoder\n");
10953 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020010954}
10955
10956static void
10957check_encoder_state(struct drm_device *dev)
10958{
10959 struct intel_encoder *encoder;
10960 struct intel_connector *connector;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010961
Damien Lespiaub2784e12014-08-05 11:29:37 +010010962 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010963 bool enabled = false;
10964 bool active = false;
10965 enum pipe pipe, tracked_pipe;
10966
10967 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
10968 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030010969 encoder->base.name);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010970
Rob Clarke2c719b2014-12-15 13:56:32 -050010971 I915_STATE_WARN(&encoder->new_crtc->base != encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010972 "encoder's stage crtc doesn't match current crtc\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050010973 I915_STATE_WARN(encoder->connectors_active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010974 "encoder's active_connectors set, but no crtc\n");
10975
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020010976 for_each_intel_connector(dev, connector) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010977 if (connector->base.encoder != &encoder->base)
10978 continue;
10979 enabled = true;
10980 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
10981 active = true;
10982 }
Dave Airlie0e32b392014-05-02 14:02:48 +100010983 /*
10984 * for MST connectors if we unplug the connector is gone
10985 * away but the encoder is still connected to a crtc
10986 * until a modeset happens in response to the hotplug.
10987 */
10988 if (!enabled && encoder->base.encoder_type == DRM_MODE_ENCODER_DPMST)
10989 continue;
10990
Rob Clarke2c719b2014-12-15 13:56:32 -050010991 I915_STATE_WARN(!!encoder->base.crtc != enabled,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010992 "encoder's enabled state mismatch "
10993 "(expected %i, found %i)\n",
10994 !!encoder->base.crtc, enabled);
Rob Clarke2c719b2014-12-15 13:56:32 -050010995 I915_STATE_WARN(active && !encoder->base.crtc,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010996 "active encoder with no crtc\n");
10997
Rob Clarke2c719b2014-12-15 13:56:32 -050010998 I915_STATE_WARN(encoder->connectors_active != active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020010999 "encoder's computed active state doesn't match tracked active state "
11000 "(expected %i, found %i)\n", active, encoder->connectors_active);
11001
11002 active = encoder->get_hw_state(encoder, &pipe);
Rob Clarke2c719b2014-12-15 13:56:32 -050011003 I915_STATE_WARN(active != encoder->connectors_active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011004 "encoder's hw state doesn't match sw tracking "
11005 "(expected %i, found %i)\n",
11006 encoder->connectors_active, active);
11007
11008 if (!encoder->base.crtc)
11009 continue;
11010
11011 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
Rob Clarke2c719b2014-12-15 13:56:32 -050011012 I915_STATE_WARN(active && pipe != tracked_pipe,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011013 "active encoder's pipe doesn't match"
11014 "(expected %i, found %i)\n",
11015 tracked_pipe, pipe);
11016
11017 }
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011018}
11019
11020static void
11021check_crtc_state(struct drm_device *dev)
11022{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011023 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011024 struct intel_crtc *crtc;
11025 struct intel_encoder *encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011026 struct intel_crtc_state pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011027
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011028 for_each_intel_crtc(dev, crtc) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011029 bool enabled = false;
11030 bool active = false;
11031
Jesse Barnes045ac3b2013-05-14 17:08:26 -070011032 memset(&pipe_config, 0, sizeof(pipe_config));
11033
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011034 DRM_DEBUG_KMS("[CRTC:%d]\n",
11035 crtc->base.base.id);
11036
Matt Roper83d65732015-02-25 13:12:16 -080011037 I915_STATE_WARN(crtc->active && !crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011038 "active crtc, but not enabled in sw tracking\n");
11039
Damien Lespiaub2784e12014-08-05 11:29:37 +010011040 for_each_intel_encoder(dev, encoder) {
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011041 if (encoder->base.crtc != &crtc->base)
11042 continue;
11043 enabled = true;
11044 if (encoder->connectors_active)
11045 active = true;
11046 }
Daniel Vetter6c49f242013-06-06 12:45:25 +020011047
Rob Clarke2c719b2014-12-15 13:56:32 -050011048 I915_STATE_WARN(active != crtc->active,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011049 "crtc's computed active state doesn't match tracked active state "
11050 "(expected %i, found %i)\n", active, crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080011051 I915_STATE_WARN(enabled != crtc->base.state->enable,
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011052 "crtc's computed enabled state doesn't match tracked enabled state "
Matt Roper83d65732015-02-25 13:12:16 -080011053 "(expected %i, found %i)\n", enabled,
11054 crtc->base.state->enable);
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011055
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011056 active = dev_priv->display.get_pipe_config(crtc,
11057 &pipe_config);
Daniel Vetterd62cf622013-05-29 10:41:29 +020011058
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030011059 /* hw state is inconsistent with the pipe quirk */
11060 if ((crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE) ||
11061 (crtc->pipe == PIPE_B && dev_priv->quirks & QUIRK_PIPEB_FORCE))
Daniel Vetterd62cf622013-05-29 10:41:29 +020011062 active = crtc->active;
11063
Damien Lespiaub2784e12014-08-05 11:29:37 +010011064 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä3eaba512013-08-05 17:57:48 +030011065 enum pipe pipe;
Daniel Vetter6c49f242013-06-06 12:45:25 +020011066 if (encoder->base.crtc != &crtc->base)
11067 continue;
Daniel Vetter1d37b682013-11-18 09:00:59 +010011068 if (encoder->get_hw_state(encoder, &pipe))
Daniel Vetter6c49f242013-06-06 12:45:25 +020011069 encoder->get_config(encoder, &pipe_config);
11070 }
11071
Rob Clarke2c719b2014-12-15 13:56:32 -050011072 I915_STATE_WARN(crtc->active != active,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010011073 "crtc active state doesn't match with hw state "
11074 "(expected %i, found %i)\n", crtc->active, active);
11075
Daniel Vetterc0b03412013-05-28 12:05:54 +020011076 if (active &&
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011077 !intel_pipe_config_compare(dev, crtc->config, &pipe_config)) {
Rob Clarke2c719b2014-12-15 13:56:32 -050011078 I915_STATE_WARN(1, "pipe state doesn't match!\n");
Daniel Vetterc0b03412013-05-28 12:05:54 +020011079 intel_dump_pipe_config(crtc, &pipe_config,
11080 "[hw state]");
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011081 intel_dump_pipe_config(crtc, crtc->config,
Daniel Vetterc0b03412013-05-28 12:05:54 +020011082 "[sw state]");
11083 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020011084 }
11085}
11086
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011087static void
11088check_shared_dpll_state(struct drm_device *dev)
11089{
Jani Nikulafbee40d2014-03-31 14:27:18 +030011090 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011091 struct intel_crtc *crtc;
11092 struct intel_dpll_hw_state dpll_hw_state;
11093 int i;
Daniel Vetter53589012013-06-05 13:34:16 +020011094
11095 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
11096 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
11097 int enabled_crtcs = 0, active_crtcs = 0;
11098 bool active;
11099
11100 memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
11101
11102 DRM_DEBUG_KMS("%s\n", pll->name);
11103
11104 active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
11105
Rob Clarke2c719b2014-12-15 13:56:32 -050011106 I915_STATE_WARN(pll->active > hweight32(pll->config.crtc_mask),
Daniel Vetter53589012013-06-05 13:34:16 +020011107 "more active pll users than references: %i vs %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011108 pll->active, hweight32(pll->config.crtc_mask));
Rob Clarke2c719b2014-12-15 13:56:32 -050011109 I915_STATE_WARN(pll->active && !pll->on,
Daniel Vetter53589012013-06-05 13:34:16 +020011110 "pll in active use but not on in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011111 I915_STATE_WARN(pll->on && !pll->active,
Daniel Vetter35c95372013-07-17 06:55:04 +020011112 "pll in on but not on in use in sw tracking\n");
Rob Clarke2c719b2014-12-15 13:56:32 -050011113 I915_STATE_WARN(pll->on != active,
Daniel Vetter53589012013-06-05 13:34:16 +020011114 "pll on state mismatch (expected %i, found %i)\n",
11115 pll->on, active);
11116
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011117 for_each_intel_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011118 if (crtc->base.state->enable && intel_crtc_to_shared_dpll(crtc) == pll)
Daniel Vetter53589012013-06-05 13:34:16 +020011119 enabled_crtcs++;
11120 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
11121 active_crtcs++;
11122 }
Rob Clarke2c719b2014-12-15 13:56:32 -050011123 I915_STATE_WARN(pll->active != active_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011124 "pll active crtcs mismatch (expected %i, found %i)\n",
11125 pll->active, active_crtcs);
Rob Clarke2c719b2014-12-15 13:56:32 -050011126 I915_STATE_WARN(hweight32(pll->config.crtc_mask) != enabled_crtcs,
Daniel Vetter53589012013-06-05 13:34:16 +020011127 "pll enabled crtcs mismatch (expected %i, found %i)\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011128 hweight32(pll->config.crtc_mask), enabled_crtcs);
Daniel Vetter66e985c2013-06-05 13:34:20 +020011129
Rob Clarke2c719b2014-12-15 13:56:32 -050011130 I915_STATE_WARN(pll->on && memcmp(&pll->config.hw_state, &dpll_hw_state,
Daniel Vetter66e985c2013-06-05 13:34:20 +020011131 sizeof(dpll_hw_state)),
11132 "pll hw state mismatch\n");
Daniel Vetter53589012013-06-05 13:34:16 +020011133 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011134}
11135
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011136void
11137intel_modeset_check_state(struct drm_device *dev)
11138{
Damien Lespiau08db6652014-11-04 17:06:52 +000011139 check_wm_state(dev);
Daniel Vetter91d1b4b2013-06-05 13:34:18 +020011140 check_connector_state(dev);
11141 check_encoder_state(dev);
11142 check_crtc_state(dev);
11143 check_shared_dpll_state(dev);
11144}
11145
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011146void ironlake_check_encoder_dotclock(const struct intel_crtc_state *pipe_config,
Ville Syrjälä18442d02013-09-13 16:00:08 +030011147 int dotclock)
11148{
11149 /*
11150 * FDI already provided one idea for the dotclock.
11151 * Yell if the encoder disagrees.
11152 */
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011153 WARN(!intel_fuzzy_clock_check(pipe_config->base.adjusted_mode.crtc_clock, dotclock),
Ville Syrjälä18442d02013-09-13 16:00:08 +030011154 "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011155 pipe_config->base.adjusted_mode.crtc_clock, dotclock);
Ville Syrjälä18442d02013-09-13 16:00:08 +030011156}
11157
Ville Syrjälä80715b22014-05-15 20:23:23 +030011158static void update_scanline_offset(struct intel_crtc *crtc)
11159{
11160 struct drm_device *dev = crtc->base.dev;
11161
11162 /*
11163 * The scanline counter increments at the leading edge of hsync.
11164 *
11165 * On most platforms it starts counting from vtotal-1 on the
11166 * first active line. That means the scanline counter value is
11167 * always one less than what we would expect. Ie. just after
11168 * start of vblank, which also occurs at start of hsync (on the
11169 * last active line), the scanline counter will read vblank_start-1.
11170 *
11171 * On gen2 the scanline counter starts counting from 1 instead
11172 * of vtotal-1, so we have to subtract one (or rather add vtotal-1
11173 * to keep the value positive), instead of adding one.
11174 *
11175 * On HSW+ the behaviour of the scanline counter depends on the output
11176 * type. For DP ports it behaves like most other platforms, but on HDMI
11177 * there's an extra 1 line difference. So we need to add two instead of
11178 * one to the value.
11179 */
11180 if (IS_GEN2(dev)) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011181 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä80715b22014-05-15 20:23:23 +030011182 int vtotal;
11183
11184 vtotal = mode->crtc_vtotal;
11185 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
11186 vtotal /= 2;
11187
11188 crtc->scanline_offset = vtotal - 1;
11189 } else if (HAS_DDI(dev) &&
Ander Conselvan de Oliveira409ee762014-10-20 13:46:45 +030011190 intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI)) {
Ville Syrjälä80715b22014-05-15 20:23:23 +030011191 crtc->scanline_offset = 2;
11192 } else
11193 crtc->scanline_offset = 1;
11194}
11195
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011196static struct intel_crtc_state *
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011197intel_modeset_compute_config(struct drm_crtc *crtc,
11198 struct drm_display_mode *mode,
11199 struct drm_framebuffer *fb,
11200 unsigned *modeset_pipes,
11201 unsigned *prepare_pipes,
11202 unsigned *disable_pipes)
11203{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011204 struct intel_crtc_state *pipe_config = NULL;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011205
11206 intel_modeset_affected_pipes(crtc, modeset_pipes,
11207 prepare_pipes, disable_pipes);
11208
11209 if ((*modeset_pipes) == 0)
11210 goto out;
11211
11212 /*
11213 * Note this needs changes when we start tracking multiple modes
11214 * and crtcs. At that point we'll need to compute the whole config
11215 * (i.e. one pipe_config for each crtc) rather than just the one
11216 * for this crtc.
11217 */
11218 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
11219 if (IS_ERR(pipe_config)) {
11220 goto out;
11221 }
11222 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
11223 "[modeset]");
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011224
11225out:
11226 return pipe_config;
11227}
11228
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011229static int __intel_set_mode_setup_plls(struct drm_device *dev,
11230 unsigned modeset_pipes,
11231 unsigned disable_pipes)
11232{
11233 struct drm_i915_private *dev_priv = to_i915(dev);
11234 unsigned clear_pipes = modeset_pipes | disable_pipes;
11235 struct intel_crtc *intel_crtc;
11236 int ret = 0;
11237
11238 if (!dev_priv->display.crtc_compute_clock)
11239 return 0;
11240
11241 ret = intel_shared_dpll_start_config(dev_priv, clear_pipes);
11242 if (ret)
11243 goto done;
11244
11245 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
11246 struct intel_crtc_state *state = intel_crtc->new_config;
11247 ret = dev_priv->display.crtc_compute_clock(intel_crtc,
11248 state);
11249 if (ret) {
11250 intel_shared_dpll_abort_config(dev_priv);
11251 goto done;
11252 }
11253 }
11254
11255done:
11256 return ret;
11257}
11258
Daniel Vetterf30da182013-04-11 20:22:50 +020011259static int __intel_set_mode(struct drm_crtc *crtc,
11260 struct drm_display_mode *mode,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011261 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011262 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011263 unsigned modeset_pipes,
11264 unsigned prepare_pipes,
11265 unsigned disable_pipes)
Daniel Vettera6778b32012-07-02 09:56:42 +020011266{
11267 struct drm_device *dev = crtc->dev;
Jani Nikulafbee40d2014-03-31 14:27:18 +030011268 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011269 struct drm_display_mode *saved_mode;
Daniel Vetter25c5b262012-07-08 22:08:04 +020011270 struct intel_crtc *intel_crtc;
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011271 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +020011272
Ville Syrjälä4b4b9232013-10-26 17:59:30 +030011273 saved_mode = kmalloc(sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011274 if (!saved_mode)
11275 return -ENOMEM;
Daniel Vettera6778b32012-07-02 09:56:42 +020011276
Tim Gardner3ac18232012-12-07 07:54:26 -070011277 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011278
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011279 if (modeset_pipes)
11280 to_intel_crtc(crtc)->new_config = pipe_config;
11281
Jesse Barnes30a970c2013-11-04 13:48:12 -080011282 /*
11283 * See if the config requires any additional preparation, e.g.
11284 * to adjust global state with pipes off. We need to do this
11285 * here so we can get the modeset_pipe updated config for the new
11286 * mode set on this crtc. For other crtcs we need to use the
11287 * adjusted_mode bits in the crtc directly.
11288 */
Ville Syrjäläc164f832013-11-05 22:34:12 +020011289 if (IS_VALLEYVIEW(dev)) {
Ville Syrjälä2f2d7aa2014-01-10 11:28:08 +020011290 valleyview_modeset_global_pipes(dev, &prepare_pipes);
Jesse Barnes30a970c2013-11-04 13:48:12 -080011291
Ville Syrjäläc164f832013-11-05 22:34:12 +020011292 /* may have added more to prepare_pipes than we should */
11293 prepare_pipes &= ~disable_pipes;
11294 }
11295
Ander Conselvan de Oliveiraed6739e2015-01-29 16:55:08 +020011296 ret = __intel_set_mode_setup_plls(dev, modeset_pipes, disable_pipes);
11297 if (ret)
11298 goto done;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +020011299
Daniel Vetter460da9162013-03-27 00:44:51 +010011300 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
11301 intel_crtc_disable(&intel_crtc->base);
11302
Daniel Vetterea9d7582012-07-10 10:42:52 +020011303 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011304 if (intel_crtc->base.state->enable)
Daniel Vetterea9d7582012-07-10 10:42:52 +020011305 dev_priv->display.crtc_disable(&intel_crtc->base);
11306 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011307
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011308 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
11309 * to set it here already despite that we pass it down the callchain.
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011310 *
11311 * Note we'll need to fix this up when we start tracking multiple
11312 * pipes; here we assume a single modeset_pipe and only track the
11313 * single crtc and mode.
Daniel Vetter6c4c86f2012-09-10 21:58:30 +020011314 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011315 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +020011316 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011317 /* mode_set/enable/disable functions rely on a correct pipe
11318 * config. */
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020011319 intel_crtc_set_state(to_intel_crtc(crtc), pipe_config);
Ville Syrjäläc326c0a2013-10-28 12:53:41 +020011320
11321 /*
11322 * Calculate and store various constants which
11323 * are later needed by vblank and swap-completion
11324 * timestamping. They are derived from true hwmode.
11325 */
11326 drm_calc_timestamping_constants(crtc,
Ander Conselvan de Oliveira2d112de2015-01-15 14:55:22 +020011327 &pipe_config->base.adjusted_mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +010011328 }
Daniel Vetter7758a112012-07-08 19:40:39 +020011329
Daniel Vetterea9d7582012-07-10 10:42:52 +020011330 /* Only after disabling all output pipelines that will be changed can we
11331 * update the the output configuration. */
11332 intel_modeset_update_state(dev, prepare_pipes);
11333
Ville Syrjälä50f6e502014-11-06 14:49:12 +020011334 modeset_update_crtc_power_domains(dev);
Daniel Vetter47fab732012-10-26 10:58:18 +020011335
Daniel Vettera6778b32012-07-02 09:56:42 +020011336 /* Set up the DPLL and any encoders state that needs to adjust or depend
11337 * on the DPLL.
11338 */
Daniel Vetter25c5b262012-07-08 22:08:04 +020011339 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Gustavo Padovan455a6802014-12-01 15:40:11 -080011340 struct drm_plane *primary = intel_crtc->base.primary;
11341 int vdisplay, hdisplay;
Daniel Vetter4c107942014-04-24 23:55:05 +020011342
Gustavo Padovan455a6802014-12-01 15:40:11 -080011343 drm_crtc_get_hv_timing(mode, &hdisplay, &vdisplay);
11344 ret = primary->funcs->update_plane(primary, &intel_crtc->base,
11345 fb, 0, 0,
11346 hdisplay, vdisplay,
11347 x << 16, y << 16,
11348 hdisplay << 16, vdisplay << 16);
Daniel Vettera6778b32012-07-02 09:56:42 +020011349 }
11350
11351 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Ville Syrjälä80715b22014-05-15 20:23:23 +030011352 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
11353 update_scanline_offset(intel_crtc);
11354
Daniel Vetter25c5b262012-07-08 22:08:04 +020011355 dev_priv->display.crtc_enable(&intel_crtc->base);
Ville Syrjälä80715b22014-05-15 20:23:23 +030011356 }
Daniel Vettera6778b32012-07-02 09:56:42 +020011357
Daniel Vettera6778b32012-07-02 09:56:42 +020011358 /* FIXME: add subpixel order */
11359done:
Matt Roper83d65732015-02-25 13:12:16 -080011360 if (ret && crtc->state->enable)
Tim Gardner3ac18232012-12-07 07:54:26 -070011361 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +020011362
Tim Gardner3ac18232012-12-07 07:54:26 -070011363 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +020011364 return ret;
11365}
11366
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011367static int intel_set_mode_pipes(struct drm_crtc *crtc,
11368 struct drm_display_mode *mode,
11369 int x, int y, struct drm_framebuffer *fb,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011370 struct intel_crtc_state *pipe_config,
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011371 unsigned modeset_pipes,
11372 unsigned prepare_pipes,
11373 unsigned disable_pipes)
11374{
11375 int ret;
11376
11377 ret = __intel_set_mode(crtc, mode, x, y, fb, pipe_config, modeset_pipes,
11378 prepare_pipes, disable_pipes);
11379
11380 if (ret == 0)
11381 intel_modeset_check_state(crtc->dev);
11382
11383 return ret;
11384}
11385
Damien Lespiaue7457a92013-08-08 22:28:59 +010011386static int intel_set_mode(struct drm_crtc *crtc,
11387 struct drm_display_mode *mode,
11388 int x, int y, struct drm_framebuffer *fb)
Daniel Vetterf30da182013-04-11 20:22:50 +020011389{
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011390 struct intel_crtc_state *pipe_config;
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011391 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetterf30da182013-04-11 20:22:50 +020011392
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011393 pipe_config = intel_modeset_compute_config(crtc, mode, fb,
11394 &modeset_pipes,
11395 &prepare_pipes,
11396 &disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011397
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011398 if (IS_ERR(pipe_config))
11399 return PTR_ERR(pipe_config);
Daniel Vetterf30da182013-04-11 20:22:50 +020011400
Jesse Barnes7f27126e2014-11-05 14:26:06 -080011401 return intel_set_mode_pipes(crtc, mode, x, y, fb, pipe_config,
11402 modeset_pipes, prepare_pipes,
11403 disable_pipes);
Daniel Vetterf30da182013-04-11 20:22:50 +020011404}
11405
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011406void intel_crtc_restore_mode(struct drm_crtc *crtc)
11407{
Matt Roperf4510a22014-04-01 15:22:40 -070011408 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->primary->fb);
Chris Wilsonc0c36b942012-12-19 16:08:43 +000011409}
11410
Daniel Vetter25c5b262012-07-08 22:08:04 +020011411#undef for_each_intel_crtc_masked
11412
Daniel Vetterd9e55602012-07-04 22:16:09 +020011413static void intel_set_config_free(struct intel_set_config *config)
11414{
11415 if (!config)
11416 return;
11417
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011418 kfree(config->save_connector_encoders);
11419 kfree(config->save_encoder_crtcs);
Ville Syrjälä76688512014-01-10 11:28:06 +020011420 kfree(config->save_crtc_enabled);
Daniel Vetterd9e55602012-07-04 22:16:09 +020011421 kfree(config);
11422}
11423
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011424static int intel_set_config_save_state(struct drm_device *dev,
11425 struct intel_set_config *config)
11426{
Ville Syrjälä76688512014-01-10 11:28:06 +020011427 struct drm_crtc *crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011428 struct drm_encoder *encoder;
11429 struct drm_connector *connector;
11430 int count;
11431
Ville Syrjälä76688512014-01-10 11:28:06 +020011432 config->save_crtc_enabled =
11433 kcalloc(dev->mode_config.num_crtc,
11434 sizeof(bool), GFP_KERNEL);
11435 if (!config->save_crtc_enabled)
11436 return -ENOMEM;
11437
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011438 config->save_encoder_crtcs =
11439 kcalloc(dev->mode_config.num_encoder,
11440 sizeof(struct drm_crtc *), GFP_KERNEL);
11441 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011442 return -ENOMEM;
11443
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011444 config->save_connector_encoders =
11445 kcalloc(dev->mode_config.num_connector,
11446 sizeof(struct drm_encoder *), GFP_KERNEL);
11447 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011448 return -ENOMEM;
11449
11450 /* Copy data. Note that driver private data is not affected.
11451 * Should anything bad happen only the expected state is
11452 * restored, not the drivers personal bookkeeping.
11453 */
11454 count = 0;
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010011455 for_each_crtc(dev, crtc) {
Matt Roper83d65732015-02-25 13:12:16 -080011456 config->save_crtc_enabled[count++] = crtc->state->enable;
Ville Syrjälä76688512014-01-10 11:28:06 +020011457 }
11458
11459 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011460 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011461 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011462 }
11463
11464 count = 0;
11465 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +020011466 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011467 }
11468
11469 return 0;
11470}
11471
11472static void intel_set_config_restore_state(struct drm_device *dev,
11473 struct intel_set_config *config)
11474{
Ville Syrjälä76688512014-01-10 11:28:06 +020011475 struct intel_crtc *crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +020011476 struct intel_encoder *encoder;
11477 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011478 int count;
11479
11480 count = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011481 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011482 crtc->new_enabled = config->save_crtc_enabled[count++];
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011483
11484 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011485 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011486 else
11487 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011488 }
11489
11490 count = 0;
Damien Lespiaub2784e12014-08-05 11:29:37 +010011491 for_each_intel_encoder(dev, encoder) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011492 encoder->new_crtc =
11493 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011494 }
11495
11496 count = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011497 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011498 connector->new_encoder =
11499 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +020011500 }
11501}
11502
Imre Deake3de42b2013-05-03 19:44:07 +020011503static bool
Chris Wilson2e57f472013-07-17 12:14:40 +010011504is_crtc_connector_off(struct drm_mode_set *set)
Imre Deake3de42b2013-05-03 19:44:07 +020011505{
11506 int i;
11507
Chris Wilson2e57f472013-07-17 12:14:40 +010011508 if (set->num_connectors == 0)
11509 return false;
11510
11511 if (WARN_ON(set->connectors == NULL))
11512 return false;
11513
11514 for (i = 0; i < set->num_connectors; i++)
11515 if (set->connectors[i]->encoder &&
11516 set->connectors[i]->encoder->crtc == set->crtc &&
11517 set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
Imre Deake3de42b2013-05-03 19:44:07 +020011518 return true;
11519
11520 return false;
11521}
11522
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011523static void
11524intel_set_config_compute_mode_changes(struct drm_mode_set *set,
11525 struct intel_set_config *config)
11526{
11527
11528 /* We should be able to check here if the fb has the same properties
11529 * and then just flip_or_move it */
Chris Wilson2e57f472013-07-17 12:14:40 +010011530 if (is_crtc_connector_off(set)) {
11531 config->mode_changed = true;
Matt Roperf4510a22014-04-01 15:22:40 -070011532 } else if (set->crtc->primary->fb != set->fb) {
Matt Roper3b150f02014-05-29 08:06:53 -070011533 /*
11534 * If we have no fb, we can only flip as long as the crtc is
11535 * active, otherwise we need a full mode set. The crtc may
11536 * be active if we've only disabled the primary plane, or
11537 * in fastboot situations.
11538 */
Matt Roperf4510a22014-04-01 15:22:40 -070011539 if (set->crtc->primary->fb == NULL) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011540 struct intel_crtc *intel_crtc =
11541 to_intel_crtc(set->crtc);
11542
Matt Roper3b150f02014-05-29 08:06:53 -070011543 if (intel_crtc->active) {
Jesse Barnes319d9822013-06-26 01:38:19 +030011544 DRM_DEBUG_KMS("crtc has no fb, will flip\n");
11545 config->fb_changed = true;
11546 } else {
11547 DRM_DEBUG_KMS("inactive crtc, full mode set\n");
11548 config->mode_changed = true;
11549 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011550 } else if (set->fb == NULL) {
11551 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +010011552 } else if (set->fb->pixel_format !=
Matt Roperf4510a22014-04-01 15:22:40 -070011553 set->crtc->primary->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011554 config->mode_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011555 } else {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011556 config->fb_changed = true;
Imre Deake3de42b2013-05-03 19:44:07 +020011557 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011558 }
11559
Daniel Vetter835c5872012-07-10 18:11:08 +020011560 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011561 config->fb_changed = true;
11562
11563 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
11564 DRM_DEBUG_KMS("modes are different, full mode set\n");
11565 drm_mode_debug_printmodeline(&set->crtc->mode);
11566 drm_mode_debug_printmodeline(set->mode);
11567 config->mode_changed = true;
11568 }
Chris Wilsona1d95702013-08-13 18:48:47 +010011569
11570 DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
11571 set->crtc->base.id, config->mode_changed, config->fb_changed);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011572}
11573
Daniel Vetter2e431052012-07-04 22:42:15 +020011574static int
Daniel Vetter9a935852012-07-05 22:34:27 +020011575intel_modeset_stage_output_state(struct drm_device *dev,
11576 struct drm_mode_set *set,
11577 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +020011578{
Daniel Vetter9a935852012-07-05 22:34:27 +020011579 struct intel_connector *connector;
11580 struct intel_encoder *encoder;
Ville Syrjälä76688512014-01-10 11:28:06 +020011581 struct intel_crtc *crtc;
Paulo Zanonif3f08572013-08-12 14:56:53 -030011582 int ro;
Daniel Vetter50f56112012-07-02 09:35:43 +020011583
Damien Lespiau9abdda72013-02-13 13:29:23 +000011584 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +020011585 * of connectors. For paranoia, double-check this. */
11586 WARN_ON(!set->fb && (set->num_connectors != 0));
11587 WARN_ON(set->fb && (set->num_connectors == 0));
11588
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011589 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011590 /* Otherwise traverse passed in connector list and get encoders
11591 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +020011592 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011593 if (set->connectors[ro] == &connector->base) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011594 connector->new_encoder = intel_find_encoder(connector, to_intel_crtc(set->crtc)->pipe);
Daniel Vetter50f56112012-07-02 09:35:43 +020011595 break;
11596 }
11597 }
11598
Daniel Vetter9a935852012-07-05 22:34:27 +020011599 /* If we disable the crtc, disable all its connectors. Also, if
11600 * the connector is on the changing crtc but not on the new
11601 * connector list, disable it. */
11602 if ((!set->fb || ro == set->num_connectors) &&
11603 connector->base.encoder &&
11604 connector->base.encoder->crtc == set->crtc) {
11605 connector->new_encoder = NULL;
11606
11607 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
11608 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011609 connector->base.name);
Daniel Vetter9a935852012-07-05 22:34:27 +020011610 }
11611
11612
11613 if (&connector->new_encoder->base != connector->base.encoder) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011614 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] encoder changed, full mode switch\n",
11615 connector->base.base.id,
11616 connector->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011617 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011618 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011619 }
11620 /* connector->new_encoder is now updated for all connectors. */
11621
11622 /* Update crtc of enabled connectors. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011623 for_each_intel_connector(dev, connector) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011624 struct drm_crtc *new_crtc;
11625
Daniel Vetter9a935852012-07-05 22:34:27 +020011626 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +020011627 continue;
11628
Daniel Vetter9a935852012-07-05 22:34:27 +020011629 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +020011630
11631 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011632 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +020011633 new_crtc = set->crtc;
11634 }
11635
11636 /* Make sure the new CRTC will work with the encoder */
Thierry Reding14509912014-01-13 12:00:22 +010011637 if (!drm_encoder_crtc_ok(&connector->new_encoder->base,
11638 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011639 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +020011640 }
Dave Airlie0e32b392014-05-02 14:02:48 +100011641 connector->new_encoder->new_crtc = to_intel_crtc(new_crtc);
Daniel Vetter9a935852012-07-05 22:34:27 +020011642
11643 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
11644 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030011645 connector->base.name,
Daniel Vetter9a935852012-07-05 22:34:27 +020011646 new_crtc->base.id);
11647 }
11648
11649 /* Check for any encoders that needs to be disabled. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010011650 for_each_intel_encoder(dev, encoder) {
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011651 int num_connectors = 0;
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011652 for_each_intel_connector(dev, connector) {
Daniel Vetter9a935852012-07-05 22:34:27 +020011653 if (connector->new_encoder == encoder) {
11654 WARN_ON(!connector->new_encoder->new_crtc);
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011655 num_connectors++;
Daniel Vetter9a935852012-07-05 22:34:27 +020011656 }
11657 }
Paulo Zanoni5a65f352014-01-07 14:55:53 -020011658
11659 if (num_connectors == 0)
11660 encoder->new_crtc = NULL;
11661 else if (num_connectors > 1)
11662 return -EINVAL;
11663
Daniel Vetter9a935852012-07-05 22:34:27 +020011664 /* Only now check for crtc changes so we don't miss encoders
11665 * that will be disabled. */
11666 if (&encoder->new_crtc->base != encoder->base.crtc) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011667 DRM_DEBUG_KMS("[ENCODER:%d:%s] crtc changed, full mode switch\n",
11668 encoder->base.base.id,
11669 encoder->base.name);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011670 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +020011671 }
11672 }
Daniel Vetter9a935852012-07-05 22:34:27 +020011673 /* Now we've also updated encoder->new_crtc for all encoders. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011674 for_each_intel_connector(dev, connector) {
Dave Airlie0e32b392014-05-02 14:02:48 +100011675 if (connector->new_encoder)
11676 if (connector->new_encoder != connector->encoder)
11677 connector->encoder = connector->new_encoder;
11678 }
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011679 for_each_intel_crtc(dev, crtc) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011680 crtc->new_enabled = false;
11681
Damien Lespiaub2784e12014-08-05 11:29:37 +010011682 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä76688512014-01-10 11:28:06 +020011683 if (encoder->new_crtc == crtc) {
11684 crtc->new_enabled = true;
11685 break;
11686 }
11687 }
11688
Matt Roper83d65732015-02-25 13:12:16 -080011689 if (crtc->new_enabled != crtc->base.state->enable) {
Ander Conselvan de Oliveira10634182015-03-03 15:21:57 +020011690 DRM_DEBUG_KMS("[CRTC:%d] %sabled, full mode switch\n",
11691 crtc->base.base.id,
Ville Syrjälä76688512014-01-10 11:28:06 +020011692 crtc->new_enabled ? "en" : "dis");
11693 config->mode_changed = true;
11694 }
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011695
11696 if (crtc->new_enabled)
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011697 crtc->new_config = crtc->config;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011698 else
11699 crtc->new_config = NULL;
Ville Syrjälä76688512014-01-10 11:28:06 +020011700 }
11701
Daniel Vetter2e431052012-07-04 22:42:15 +020011702 return 0;
11703}
11704
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011705static void disable_crtc_nofb(struct intel_crtc *crtc)
11706{
11707 struct drm_device *dev = crtc->base.dev;
11708 struct intel_encoder *encoder;
11709 struct intel_connector *connector;
11710
11711 DRM_DEBUG_KMS("Trying to restore without FB -> disabling pipe %c\n",
11712 pipe_name(crtc->pipe));
11713
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020011714 for_each_intel_connector(dev, connector) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011715 if (connector->new_encoder &&
11716 connector->new_encoder->new_crtc == crtc)
11717 connector->new_encoder = NULL;
11718 }
11719
Damien Lespiaub2784e12014-08-05 11:29:37 +010011720 for_each_intel_encoder(dev, encoder) {
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011721 if (encoder->new_crtc == crtc)
11722 encoder->new_crtc = NULL;
11723 }
11724
11725 crtc->new_enabled = false;
Ville Syrjälä7bd0a8e2014-01-14 14:31:38 +020011726 crtc->new_config = NULL;
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011727}
11728
Daniel Vetter2e431052012-07-04 22:42:15 +020011729static int intel_crtc_set_config(struct drm_mode_set *set)
11730{
11731 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +020011732 struct drm_mode_set save_set;
11733 struct intel_set_config *config;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +020011734 struct intel_crtc_state *pipe_config;
Jesse Barnes50f52752014-11-07 13:11:00 -080011735 unsigned modeset_pipes, prepare_pipes, disable_pipes;
Daniel Vetter2e431052012-07-04 22:42:15 +020011736 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +020011737
Daniel Vetter8d3e3752012-07-05 16:09:09 +020011738 BUG_ON(!set);
11739 BUG_ON(!set->crtc);
11740 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +020011741
Daniel Vetter7e53f3a2013-01-21 10:52:17 +010011742 /* Enforce sane interface api - has been abused by the fb helper. */
11743 BUG_ON(!set->mode && set->fb);
11744 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +020011745
Daniel Vetter2e431052012-07-04 22:42:15 +020011746 if (set->fb) {
11747 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
11748 set->crtc->base.id, set->fb->base.id,
11749 (int)set->num_connectors, set->x, set->y);
11750 } else {
11751 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +020011752 }
11753
11754 dev = set->crtc->dev;
11755
11756 ret = -ENOMEM;
11757 config = kzalloc(sizeof(*config), GFP_KERNEL);
11758 if (!config)
11759 goto out_config;
11760
11761 ret = intel_set_config_save_state(dev, config);
11762 if (ret)
11763 goto out_config;
11764
11765 save_set.crtc = set->crtc;
11766 save_set.mode = &set->crtc->mode;
11767 save_set.x = set->crtc->x;
11768 save_set.y = set->crtc->y;
Matt Roperf4510a22014-04-01 15:22:40 -070011769 save_set.fb = set->crtc->primary->fb;
Daniel Vetter2e431052012-07-04 22:42:15 +020011770
11771 /* Compute whether we need a full modeset, only an fb base update or no
11772 * change at all. In the future we might also check whether only the
11773 * mode changed, e.g. for LVDS where we only change the panel fitter in
11774 * such cases. */
11775 intel_set_config_compute_mode_changes(set, config);
11776
Daniel Vetter9a935852012-07-05 22:34:27 +020011777 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +020011778 if (ret)
11779 goto fail;
11780
Jesse Barnes50f52752014-11-07 13:11:00 -080011781 pipe_config = intel_modeset_compute_config(set->crtc, set->mode,
11782 set->fb,
11783 &modeset_pipes,
11784 &prepare_pipes,
11785 &disable_pipes);
Jesse Barnes20664592014-11-05 14:26:09 -080011786 if (IS_ERR(pipe_config)) {
Matt Roper6ac04832014-11-17 09:59:28 -080011787 ret = PTR_ERR(pipe_config);
Jesse Barnes50f52752014-11-07 13:11:00 -080011788 goto fail;
Jesse Barnes20664592014-11-05 14:26:09 -080011789 } else if (pipe_config) {
Ville Syrjäläb9950a12014-11-21 21:00:36 +020011790 if (pipe_config->has_audio !=
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020011791 to_intel_crtc(set->crtc)->config->has_audio)
Jesse Barnes20664592014-11-05 14:26:09 -080011792 config->mode_changed = true;
11793
Jesse Barnesaf15d2c2014-12-01 09:54:28 -080011794 /*
11795 * Note we have an issue here with infoframes: current code
11796 * only updates them on the full mode set path per hw
11797 * requirements. So here we should be checking for any
11798 * required changes and forcing a mode set.
11799 */
Jesse Barnes20664592014-11-05 14:26:09 -080011800 }
Jesse Barnes50f52752014-11-07 13:11:00 -080011801
11802 /* set_mode will free it in the mode_changed case */
11803 if (!config->mode_changed)
11804 kfree(pipe_config);
11805
Jesse Barnes1f9954d2014-11-05 14:26:10 -080011806 intel_update_pipe_size(to_intel_crtc(set->crtc));
11807
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011808 if (config->mode_changed) {
Jesse Barnes50f52752014-11-07 13:11:00 -080011809 ret = intel_set_mode_pipes(set->crtc, set->mode,
11810 set->x, set->y, set->fb, pipe_config,
11811 modeset_pipes, prepare_pipes,
11812 disable_pipes);
Daniel Vetter5e2b5842012-07-04 22:41:29 +020011813 } else if (config->fb_changed) {
Matt Roper3b150f02014-05-29 08:06:53 -070011814 struct intel_crtc *intel_crtc = to_intel_crtc(set->crtc);
Gustavo Padovan455a6802014-12-01 15:40:11 -080011815 struct drm_plane *primary = set->crtc->primary;
11816 int vdisplay, hdisplay;
Matt Roper3b150f02014-05-29 08:06:53 -070011817
Gustavo Padovan455a6802014-12-01 15:40:11 -080011818 drm_crtc_get_hv_timing(set->mode, &hdisplay, &vdisplay);
11819 ret = primary->funcs->update_plane(primary, set->crtc, set->fb,
11820 0, 0, hdisplay, vdisplay,
11821 set->x << 16, set->y << 16,
11822 hdisplay << 16, vdisplay << 16);
Matt Roper3b150f02014-05-29 08:06:53 -070011823
11824 /*
11825 * We need to make sure the primary plane is re-enabled if it
11826 * has previously been turned off.
11827 */
11828 if (!intel_crtc->primary_enabled && ret == 0) {
11829 WARN_ON(!intel_crtc->active);
Ville Syrjäläfdd508a2014-08-08 21:51:11 +030011830 intel_enable_primary_hw_plane(set->crtc->primary, set->crtc);
Matt Roper3b150f02014-05-29 08:06:53 -070011831 }
11832
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011833 /*
11834 * In the fastboot case this may be our only check of the
11835 * state after boot. It would be better to only do it on
11836 * the first update, but we don't have a nice way of doing that
11837 * (and really, set_config isn't used much for high freq page
11838 * flipping, so increasing its cost here shouldn't be a big
11839 * deal).
11840 */
Jani Nikulad330a952014-01-21 11:24:25 +020011841 if (i915.fastboot && ret == 0)
Jesse Barnes7ca51a32014-01-07 13:50:49 -080011842 intel_modeset_check_state(set->crtc->dev);
Daniel Vetter50f56112012-07-02 09:35:43 +020011843 }
11844
Chris Wilson2d05eae2013-05-03 17:36:25 +010011845 if (ret) {
Daniel Vetterbf67dfe2013-06-25 11:06:52 +020011846 DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
11847 set->crtc->base.id, ret);
Daniel Vetter50f56112012-07-02 09:35:43 +020011848fail:
Chris Wilson2d05eae2013-05-03 17:36:25 +010011849 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011850
Ville Syrjälä7d00a1f2014-01-10 11:28:09 +020011851 /*
11852 * HACK: if the pipe was on, but we didn't have a framebuffer,
11853 * force the pipe off to avoid oopsing in the modeset code
11854 * due to fb==NULL. This should only happen during boot since
11855 * we don't yet reconstruct the FB from the hardware state.
11856 */
11857 if (to_intel_crtc(save_set.crtc)->new_enabled && !save_set.fb)
11858 disable_crtc_nofb(to_intel_crtc(save_set.crtc));
11859
Chris Wilson2d05eae2013-05-03 17:36:25 +010011860 /* Try to restore the config */
11861 if (config->mode_changed &&
11862 intel_set_mode(save_set.crtc, save_set.mode,
11863 save_set.x, save_set.y, save_set.fb))
11864 DRM_ERROR("failed to restore config after modeset failure\n");
11865 }
Daniel Vetter50f56112012-07-02 09:35:43 +020011866
Daniel Vetterd9e55602012-07-04 22:16:09 +020011867out_config:
11868 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +020011869 return ret;
11870}
11871
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011872static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011873 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +020011874 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011875 .destroy = intel_crtc_destroy,
11876 .page_flip = intel_crtc_page_flip,
Matt Roper13568372015-01-21 16:35:47 -080011877 .atomic_duplicate_state = intel_crtc_duplicate_state,
11878 .atomic_destroy_state = intel_crtc_destroy_state,
Chris Wilsonf6e5b162011-04-12 18:06:51 +010011879};
11880
Daniel Vetter53589012013-06-05 13:34:16 +020011881static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
11882 struct intel_shared_dpll *pll,
11883 struct intel_dpll_hw_state *hw_state)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011884{
Daniel Vetter53589012013-06-05 13:34:16 +020011885 uint32_t val;
11886
Daniel Vetterf458ebb2014-09-30 10:56:39 +020011887 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_PLLS))
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030011888 return false;
11889
Daniel Vetter53589012013-06-05 13:34:16 +020011890 val = I915_READ(PCH_DPLL(pll->id));
Daniel Vetter66e985c2013-06-05 13:34:20 +020011891 hw_state->dpll = val;
11892 hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
11893 hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
Daniel Vetter53589012013-06-05 13:34:16 +020011894
11895 return val & DPLL_VCO_ENABLE;
11896}
11897
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011898static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
11899 struct intel_shared_dpll *pll)
11900{
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011901 I915_WRITE(PCH_FP0(pll->id), pll->config.hw_state.fp0);
11902 I915_WRITE(PCH_FP1(pll->id), pll->config.hw_state.fp1);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011903}
11904
Daniel Vettere7b903d2013-06-05 13:34:14 +020011905static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
11906 struct intel_shared_dpll *pll)
11907{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011908 /* PCH refclock must be enabled first */
Paulo Zanoni89eff4b2014-01-08 11:12:28 -020011909 ibx_assert_pch_refclk_enabled(dev_priv);
Daniel Vettere7b903d2013-06-05 13:34:14 +020011910
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011911 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011912
11913 /* Wait for the clocks to stabilize. */
11914 POSTING_READ(PCH_DPLL(pll->id));
11915 udelay(150);
11916
11917 /* The pixel multiplier can only be updated once the
11918 * DPLL is enabled and the clocks are stable.
11919 *
11920 * So write it again.
11921 */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020011922 I915_WRITE(PCH_DPLL(pll->id), pll->config.hw_state.dpll);
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011923 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011924 udelay(200);
11925}
11926
11927static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
11928 struct intel_shared_dpll *pll)
11929{
11930 struct drm_device *dev = dev_priv->dev;
11931 struct intel_crtc *crtc;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011932
11933 /* Make sure no transcoder isn't still depending on us. */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010011934 for_each_intel_crtc(dev, crtc) {
Daniel Vettere7b903d2013-06-05 13:34:14 +020011935 if (intel_crtc_to_shared_dpll(crtc) == pll)
11936 assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
11937 }
11938
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011939 I915_WRITE(PCH_DPLL(pll->id), 0);
11940 POSTING_READ(PCH_DPLL(pll->id));
Daniel Vettere7b903d2013-06-05 13:34:14 +020011941 udelay(200);
11942}
11943
Daniel Vetter46edb022013-06-05 13:34:12 +020011944static char *ibx_pch_dpll_names[] = {
11945 "PCH DPLL A",
11946 "PCH DPLL B",
11947};
11948
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011949static void ibx_pch_dpll_init(struct drm_device *dev)
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011950{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011951 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011952 int i;
11953
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011954 dev_priv->num_shared_dpll = 2;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011955
Daniel Vettere72f9fb2013-06-05 13:34:06 +020011956 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
Daniel Vetter46edb022013-06-05 13:34:12 +020011957 dev_priv->shared_dplls[i].id = i;
11958 dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
Daniel Vetter15bdd4c2013-06-05 13:34:23 +020011959 dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
Daniel Vettere7b903d2013-06-05 13:34:14 +020011960 dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
11961 dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
Daniel Vetter53589012013-06-05 13:34:16 +020011962 dev_priv->shared_dplls[i].get_hw_state =
11963 ibx_pch_dpll_get_hw_state;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010011964 }
11965}
11966
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011967static void intel_shared_dpll_init(struct drm_device *dev)
11968{
Daniel Vettere7b903d2013-06-05 13:34:14 +020011969 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011970
Daniel Vetter9cd86932014-06-25 22:01:57 +030011971 if (HAS_DDI(dev))
11972 intel_ddi_pll_init(dev);
11973 else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011974 ibx_pch_dpll_init(dev);
11975 else
11976 dev_priv->num_shared_dpll = 0;
11977
11978 BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
Daniel Vetter7c74ade2013-06-05 13:34:11 +020011979}
11980
Matt Roper6beb8c232014-12-01 15:40:14 -080011981/**
11982 * intel_prepare_plane_fb - Prepare fb for usage on plane
11983 * @plane: drm plane to prepare for
11984 * @fb: framebuffer to prepare for presentation
11985 *
11986 * Prepares a framebuffer for usage on a display plane. Generally this
11987 * involves pinning the underlying object and updating the frontbuffer tracking
11988 * bits. Some older platforms need special physical address handling for
11989 * cursor planes.
11990 *
11991 * Returns 0 on success, negative error code on failure.
11992 */
11993int
11994intel_prepare_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000011995 struct drm_framebuffer *fb,
11996 const struct drm_plane_state *new_state)
Matt Roper465c1202014-05-29 08:06:54 -070011997{
11998 struct drm_device *dev = plane->dev;
Matt Roper6beb8c232014-12-01 15:40:14 -080011999 struct intel_plane *intel_plane = to_intel_plane(plane);
12000 enum pipe pipe = intel_plane->pipe;
12001 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12002 struct drm_i915_gem_object *old_obj = intel_fb_obj(plane->fb);
12003 unsigned frontbuffer_bits = 0;
12004 int ret = 0;
Matt Roper465c1202014-05-29 08:06:54 -070012005
Matt Roperea2c67b2014-12-23 10:41:52 -080012006 if (!obj)
Matt Roper465c1202014-05-29 08:06:54 -070012007 return 0;
12008
Matt Roper6beb8c232014-12-01 15:40:14 -080012009 switch (plane->type) {
12010 case DRM_PLANE_TYPE_PRIMARY:
12011 frontbuffer_bits = INTEL_FRONTBUFFER_PRIMARY(pipe);
12012 break;
12013 case DRM_PLANE_TYPE_CURSOR:
12014 frontbuffer_bits = INTEL_FRONTBUFFER_CURSOR(pipe);
12015 break;
12016 case DRM_PLANE_TYPE_OVERLAY:
12017 frontbuffer_bits = INTEL_FRONTBUFFER_SPRITE(pipe);
12018 break;
12019 }
Matt Roper465c1202014-05-29 08:06:54 -070012020
Matt Roper4c345742014-07-09 16:22:10 -070012021 mutex_lock(&dev->struct_mutex);
Matt Roper465c1202014-05-29 08:06:54 -070012022
Matt Roper6beb8c232014-12-01 15:40:14 -080012023 if (plane->type == DRM_PLANE_TYPE_CURSOR &&
12024 INTEL_INFO(dev)->cursor_needs_physical) {
12025 int align = IS_I830(dev) ? 16 * 1024 : 256;
12026 ret = i915_gem_object_attach_phys(obj, align);
12027 if (ret)
12028 DRM_DEBUG_KMS("failed to attach phys object\n");
12029 } else {
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012030 ret = intel_pin_and_fence_fb_obj(plane, fb, new_state, NULL);
Matt Roper6beb8c232014-12-01 15:40:14 -080012031 }
12032
12033 if (ret == 0)
12034 i915_gem_track_fb(old_obj, obj, frontbuffer_bits);
12035
12036 mutex_unlock(&dev->struct_mutex);
12037
12038 return ret;
12039}
12040
Matt Roper38f3ce32014-12-02 07:45:25 -080012041/**
12042 * intel_cleanup_plane_fb - Cleans up an fb after plane use
12043 * @plane: drm plane to clean up for
12044 * @fb: old framebuffer that was on plane
12045 *
12046 * Cleans up a framebuffer that has just been removed from a plane.
12047 */
12048void
12049intel_cleanup_plane_fb(struct drm_plane *plane,
Tvrtko Ursulind136dfe2015-03-03 14:22:31 +000012050 struct drm_framebuffer *fb,
12051 const struct drm_plane_state *old_state)
Matt Roper38f3ce32014-12-02 07:45:25 -080012052{
12053 struct drm_device *dev = plane->dev;
12054 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
12055
12056 if (WARN_ON(!obj))
12057 return;
12058
12059 if (plane->type != DRM_PLANE_TYPE_CURSOR ||
12060 !INTEL_INFO(dev)->cursor_needs_physical) {
12061 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000012062 intel_unpin_fb_obj(fb, old_state);
Matt Roper38f3ce32014-12-02 07:45:25 -080012063 mutex_unlock(&dev->struct_mutex);
12064 }
Matt Roper465c1202014-05-29 08:06:54 -070012065}
12066
12067static int
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012068intel_check_primary_plane(struct drm_plane *plane,
12069 struct intel_plane_state *state)
Matt Roper465c1202014-05-29 08:06:54 -070012070{
Matt Roper32b7eee2014-12-24 07:59:06 -080012071 struct drm_device *dev = plane->dev;
12072 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roper2b875c22014-12-01 15:40:13 -080012073 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012074 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012075 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012076 struct drm_rect *dest = &state->dst;
12077 struct drm_rect *src = &state->src;
12078 const struct drm_rect *clip = &state->clip;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012079 int ret;
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012080
Matt Roperea2c67b2014-12-23 10:41:52 -080012081 crtc = crtc ? crtc : plane->crtc;
12082 intel_crtc = to_intel_crtc(crtc);
12083
Matt Roperc59cb172014-12-01 15:40:16 -080012084 ret = drm_plane_helper_check_update(plane, crtc, fb,
12085 src, dest, clip,
12086 DRM_PLANE_HELPER_NO_SCALING,
12087 DRM_PLANE_HELPER_NO_SCALING,
12088 false, true, &state->visible);
12089 if (ret)
12090 return ret;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012091
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012092 if (intel_crtc->active) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012093 intel_crtc->atomic.wait_for_flips = true;
12094
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012095 /*
12096 * FBC does not work on some platforms for rotated
12097 * planes, so disable it when rotation is not 0 and
12098 * update it when rotation is set back to 0.
12099 *
12100 * FIXME: This is redundant with the fbc update done in
12101 * the primary plane enable function except that that
12102 * one is done too late. We eventually need to unify
12103 * this.
12104 */
12105 if (intel_crtc->primary_enabled &&
12106 INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
Paulo Zanonie35fef22015-02-09 14:46:29 -020012107 dev_priv->fbc.crtc == intel_crtc &&
Matt Roper8e7d6882015-01-21 16:35:41 -080012108 state->base.rotation != BIT(DRM_ROTATE_0)) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012109 intel_crtc->atomic.disable_fbc = true;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012110 }
12111
12112 if (state->visible) {
Matt Roper32b7eee2014-12-24 07:59:06 -080012113 /*
12114 * BDW signals flip done immediately if the plane
12115 * is disabled, even if the plane enable is already
12116 * armed to occur at the next vblank :(
12117 */
12118 if (IS_BROADWELL(dev) && !intel_crtc->primary_enabled)
12119 intel_crtc->atomic.wait_vblank = true;
12120 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012121
Matt Roper32b7eee2014-12-24 07:59:06 -080012122 intel_crtc->atomic.fb_bits |=
12123 INTEL_FRONTBUFFER_PRIMARY(intel_crtc->pipe);
12124
12125 intel_crtc->atomic.update_fbc = true;
Tvrtko Ursulin0fda6562015-02-27 15:12:35 +000012126
12127 /* Update watermarks on tiling changes. */
12128 if (!plane->state->fb || !state->base.fb ||
12129 plane->state->fb->modifier[0] !=
12130 state->base.fb->modifier[0])
12131 intel_crtc->atomic.update_wm = true;
Matt Roperc59cb172014-12-01 15:40:16 -080012132 }
12133
12134 return 0;
Matt Roper465c1202014-05-29 08:06:54 -070012135}
12136
Sonika Jindal48404c12014-08-22 14:06:04 +053012137static void
12138intel_commit_primary_plane(struct drm_plane *plane,
12139 struct intel_plane_state *state)
12140{
Matt Roper2b875c22014-12-01 15:40:13 -080012141 struct drm_crtc *crtc = state->base.crtc;
12142 struct drm_framebuffer *fb = state->base.fb;
12143 struct drm_device *dev = plane->dev;
Sonika Jindal48404c12014-08-22 14:06:04 +053012144 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperea2c67b2014-12-23 10:41:52 -080012145 struct intel_crtc *intel_crtc;
Sonika Jindalce54d852014-08-21 11:44:39 +053012146 struct drm_rect *src = &state->src;
Matt Ropercf4c7c12014-12-04 10:27:42 -080012147
Matt Roperea2c67b2014-12-23 10:41:52 -080012148 crtc = crtc ? crtc : plane->crtc;
12149 intel_crtc = to_intel_crtc(crtc);
12150
Matt Ropercf4c7c12014-12-04 10:27:42 -080012151 plane->fb = fb;
Sonika Jindalce54d852014-08-21 11:44:39 +053012152 crtc->x = src->x1 >> 16;
Matt Roper465c1202014-05-29 08:06:54 -070012153 crtc->y = src->y1 >> 16;
12154
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012155 if (intel_crtc->active) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012156 if (state->visible) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012157 /* FIXME: kill this fastboot hack */
12158 intel_update_pipe_size(intel_crtc);
12159
12160 intel_crtc->primary_enabled = true;
12161
12162 dev_priv->display.update_primary_plane(crtc, plane->fb,
12163 crtc->x, crtc->y);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012164 } else {
12165 /*
12166 * If clipping results in a non-visible primary plane,
12167 * we'll disable the primary plane. Note that this is
12168 * a bit different than what happens if userspace
12169 * explicitly disables the plane by passing fb=0
12170 * because plane->fb still gets set and pinned.
12171 */
12172 intel_disable_primary_hw_plane(plane, crtc);
12173 }
Matt Roper32b7eee2014-12-24 07:59:06 -080012174 }
12175}
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012176
Matt Roper32b7eee2014-12-24 07:59:06 -080012177static void intel_begin_crtc_commit(struct drm_crtc *crtc)
12178{
12179 struct drm_device *dev = crtc->dev;
12180 struct drm_i915_private *dev_priv = dev->dev_private;
12181 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roperea2c67b2014-12-23 10:41:52 -080012182 struct intel_plane *intel_plane;
12183 struct drm_plane *p;
12184 unsigned fb_bits = 0;
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012185
Matt Roperea2c67b2014-12-23 10:41:52 -080012186 /* Track fb's for any planes being disabled */
12187 list_for_each_entry(p, &dev->mode_config.plane_list, head) {
12188 intel_plane = to_intel_plane(p);
12189
12190 if (intel_crtc->atomic.disabled_planes &
12191 (1 << drm_plane_index(p))) {
12192 switch (p->type) {
12193 case DRM_PLANE_TYPE_PRIMARY:
12194 fb_bits = INTEL_FRONTBUFFER_PRIMARY(intel_plane->pipe);
12195 break;
12196 case DRM_PLANE_TYPE_CURSOR:
12197 fb_bits = INTEL_FRONTBUFFER_CURSOR(intel_plane->pipe);
12198 break;
12199 case DRM_PLANE_TYPE_OVERLAY:
12200 fb_bits = INTEL_FRONTBUFFER_SPRITE(intel_plane->pipe);
12201 break;
12202 }
12203
12204 mutex_lock(&dev->struct_mutex);
12205 i915_gem_track_fb(intel_fb_obj(p->fb), NULL, fb_bits);
12206 mutex_unlock(&dev->struct_mutex);
12207 }
12208 }
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012209
Matt Roper32b7eee2014-12-24 07:59:06 -080012210 if (intel_crtc->atomic.wait_for_flips)
12211 intel_crtc_wait_for_pending_flips(crtc);
12212
12213 if (intel_crtc->atomic.disable_fbc)
12214 intel_fbc_disable(dev);
12215
12216 if (intel_crtc->atomic.pre_disable_primary)
12217 intel_pre_disable_primary(crtc);
12218
12219 if (intel_crtc->atomic.update_wm)
12220 intel_update_watermarks(crtc);
12221
12222 intel_runtime_pm_get(dev_priv);
Matt Roperc34c9ee2014-12-23 10:41:50 -080012223
12224 /* Perform vblank evasion around commit operation */
12225 if (intel_crtc->active)
12226 intel_crtc->atomic.evade =
12227 intel_pipe_update_start(intel_crtc,
12228 &intel_crtc->atomic.start_vbl_count);
Matt Roper32b7eee2014-12-24 07:59:06 -080012229}
12230
12231static void intel_finish_crtc_commit(struct drm_crtc *crtc)
12232{
12233 struct drm_device *dev = crtc->dev;
12234 struct drm_i915_private *dev_priv = dev->dev_private;
12235 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
12236 struct drm_plane *p;
12237
Matt Roperc34c9ee2014-12-23 10:41:50 -080012238 if (intel_crtc->atomic.evade)
12239 intel_pipe_update_end(intel_crtc,
12240 intel_crtc->atomic.start_vbl_count);
12241
Matt Roper32b7eee2014-12-24 07:59:06 -080012242 intel_runtime_pm_put(dev_priv);
12243
12244 if (intel_crtc->atomic.wait_vblank)
12245 intel_wait_for_vblank(dev, intel_crtc->pipe);
12246
12247 intel_frontbuffer_flip(dev, intel_crtc->atomic.fb_bits);
12248
12249 if (intel_crtc->atomic.update_fbc) {
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012250 mutex_lock(&dev->struct_mutex);
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020012251 intel_fbc_update(dev);
Gustavo Padovanccc759dc2014-09-24 14:20:22 -030012252 mutex_unlock(&dev->struct_mutex);
12253 }
Matt Roper465c1202014-05-29 08:06:54 -070012254
Matt Roper32b7eee2014-12-24 07:59:06 -080012255 if (intel_crtc->atomic.post_enable_primary)
12256 intel_post_enable_primary(crtc);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012257
Matt Roper32b7eee2014-12-24 07:59:06 -080012258 drm_for_each_legacy_plane(p, &dev->mode_config.plane_list)
12259 if (intel_crtc->atomic.update_sprite_watermarks & drm_plane_index(p))
12260 intel_update_sprite_watermarks(p, crtc, 0, 0, 0,
12261 false, false);
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012262
Matt Roper32b7eee2014-12-24 07:59:06 -080012263 memset(&intel_crtc->atomic, 0, sizeof(intel_crtc->atomic));
Gustavo Padovan3c692a42014-09-05 17:04:49 -030012264}
12265
Matt Ropercf4c7c12014-12-04 10:27:42 -080012266/**
Matt Roper4a3b8762014-12-23 10:41:51 -080012267 * intel_plane_destroy - destroy a plane
12268 * @plane: plane to destroy
Matt Ropercf4c7c12014-12-04 10:27:42 -080012269 *
Matt Roper4a3b8762014-12-23 10:41:51 -080012270 * Common destruction function for all types of planes (primary, cursor,
12271 * sprite).
Matt Ropercf4c7c12014-12-04 10:27:42 -080012272 */
Matt Roper4a3b8762014-12-23 10:41:51 -080012273void intel_plane_destroy(struct drm_plane *plane)
Matt Roper465c1202014-05-29 08:06:54 -070012274{
12275 struct intel_plane *intel_plane = to_intel_plane(plane);
12276 drm_plane_cleanup(plane);
12277 kfree(intel_plane);
12278}
12279
Matt Roper65a3fea2015-01-21 16:35:42 -080012280const struct drm_plane_funcs intel_plane_funcs = {
Daniel Vetterff42e092015-03-02 16:35:20 +010012281 .update_plane = drm_plane_helper_update,
12282 .disable_plane = drm_plane_helper_disable,
Matt Roper3d7d6512014-06-10 08:28:13 -070012283 .destroy = intel_plane_destroy,
Matt Roperc196e1d2015-01-21 16:35:48 -080012284 .set_property = drm_atomic_helper_plane_set_property,
Matt Ropera98b3432015-01-21 16:35:43 -080012285 .atomic_get_property = intel_plane_atomic_get_property,
12286 .atomic_set_property = intel_plane_atomic_set_property,
Matt Roperea2c67b2014-12-23 10:41:52 -080012287 .atomic_duplicate_state = intel_plane_duplicate_state,
12288 .atomic_destroy_state = intel_plane_destroy_state,
12289
Matt Roper465c1202014-05-29 08:06:54 -070012290};
12291
12292static struct drm_plane *intel_primary_plane_create(struct drm_device *dev,
12293 int pipe)
12294{
12295 struct intel_plane *primary;
Matt Roper8e7d6882015-01-21 16:35:41 -080012296 struct intel_plane_state *state;
Matt Roper465c1202014-05-29 08:06:54 -070012297 const uint32_t *intel_primary_formats;
12298 int num_formats;
12299
12300 primary = kzalloc(sizeof(*primary), GFP_KERNEL);
12301 if (primary == NULL)
12302 return NULL;
12303
Matt Roper8e7d6882015-01-21 16:35:41 -080012304 state = intel_create_plane_state(&primary->base);
12305 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012306 kfree(primary);
12307 return NULL;
12308 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012309 primary->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012310
Matt Roper465c1202014-05-29 08:06:54 -070012311 primary->can_scale = false;
12312 primary->max_downscale = 1;
12313 primary->pipe = pipe;
12314 primary->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012315 primary->check_plane = intel_check_primary_plane;
12316 primary->commit_plane = intel_commit_primary_plane;
Matt Roper465c1202014-05-29 08:06:54 -070012317 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4)
12318 primary->plane = !pipe;
12319
12320 if (INTEL_INFO(dev)->gen <= 3) {
12321 intel_primary_formats = intel_primary_formats_gen2;
12322 num_formats = ARRAY_SIZE(intel_primary_formats_gen2);
12323 } else {
12324 intel_primary_formats = intel_primary_formats_gen4;
12325 num_formats = ARRAY_SIZE(intel_primary_formats_gen4);
12326 }
12327
12328 drm_universal_plane_init(dev, &primary->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012329 &intel_plane_funcs,
Matt Roper465c1202014-05-29 08:06:54 -070012330 intel_primary_formats, num_formats,
12331 DRM_PLANE_TYPE_PRIMARY);
Sonika Jindal48404c12014-08-22 14:06:04 +053012332
12333 if (INTEL_INFO(dev)->gen >= 4) {
12334 if (!dev->mode_config.rotation_property)
12335 dev->mode_config.rotation_property =
12336 drm_mode_create_rotation_property(dev,
12337 BIT(DRM_ROTATE_0) |
12338 BIT(DRM_ROTATE_180));
12339 if (dev->mode_config.rotation_property)
12340 drm_object_attach_property(&primary->base.base,
12341 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012342 state->base.rotation);
Sonika Jindal48404c12014-08-22 14:06:04 +053012343 }
12344
Matt Roperea2c67b2014-12-23 10:41:52 -080012345 drm_plane_helper_add(&primary->base, &intel_plane_helper_funcs);
12346
Matt Roper465c1202014-05-29 08:06:54 -070012347 return &primary->base;
12348}
12349
Matt Roper3d7d6512014-06-10 08:28:13 -070012350static int
Gustavo Padovan852e7872014-09-05 17:22:31 -030012351intel_check_cursor_plane(struct drm_plane *plane,
12352 struct intel_plane_state *state)
Matt Roper3d7d6512014-06-10 08:28:13 -070012353{
Matt Roper2b875c22014-12-01 15:40:13 -080012354 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012355 struct drm_device *dev = plane->dev;
Matt Roper2b875c22014-12-01 15:40:13 -080012356 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012357 struct drm_rect *dest = &state->dst;
12358 struct drm_rect *src = &state->src;
12359 const struct drm_rect *clip = &state->clip;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012360 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Matt Roperea2c67b2014-12-23 10:41:52 -080012361 struct intel_crtc *intel_crtc;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012362 unsigned stride;
12363 int ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012364
Matt Roperea2c67b2014-12-23 10:41:52 -080012365 crtc = crtc ? crtc : plane->crtc;
12366 intel_crtc = to_intel_crtc(crtc);
12367
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012368 ret = drm_plane_helper_check_update(plane, crtc, fb,
Gustavo Padovan852e7872014-09-05 17:22:31 -030012369 src, dest, clip,
12370 DRM_PLANE_HELPER_NO_SCALING,
12371 DRM_PLANE_HELPER_NO_SCALING,
12372 true, true, &state->visible);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012373 if (ret)
12374 return ret;
12375
12376
12377 /* if we want to turn off the cursor ignore width and height */
12378 if (!obj)
Matt Roper32b7eee2014-12-24 07:59:06 -080012379 goto finish;
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012380
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012381 /* Check for which cursor types we support */
Matt Roperea2c67b2014-12-23 10:41:52 -080012382 if (!cursor_size_ok(dev, state->base.crtc_w, state->base.crtc_h)) {
12383 DRM_DEBUG("Cursor dimension %dx%d not supported\n",
12384 state->base.crtc_w, state->base.crtc_h);
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012385 return -EINVAL;
12386 }
12387
Matt Roperea2c67b2014-12-23 10:41:52 -080012388 stride = roundup_pow_of_two(state->base.crtc_w) * 4;
12389 if (obj->base.size < stride * state->base.crtc_h) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012390 DRM_DEBUG_KMS("buffer is too small\n");
12391 return -ENOMEM;
12392 }
12393
Ville Syrjälä3a656b52015-03-09 21:08:37 +020012394 if (fb->modifier[0] != DRM_FORMAT_MOD_NONE) {
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012395 DRM_DEBUG_KMS("cursor cannot be tiled\n");
12396 ret = -EINVAL;
12397 }
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012398
Matt Roper32b7eee2014-12-24 07:59:06 -080012399finish:
12400 if (intel_crtc->active) {
Ville Syrjälä3749f462015-03-10 13:15:22 +020012401 if (plane->state->crtc_w != state->base.crtc_w)
Matt Roper32b7eee2014-12-24 07:59:06 -080012402 intel_crtc->atomic.update_wm = true;
12403
12404 intel_crtc->atomic.fb_bits |=
12405 INTEL_FRONTBUFFER_CURSOR(intel_crtc->pipe);
12406 }
12407
Gustavo Padovan757f9a32014-09-24 14:20:24 -030012408 return ret;
Gustavo Padovan852e7872014-09-05 17:22:31 -030012409}
12410
Matt Roperf4a2cf22014-12-01 15:40:12 -080012411static void
Gustavo Padovan852e7872014-09-05 17:22:31 -030012412intel_commit_cursor_plane(struct drm_plane *plane,
12413 struct intel_plane_state *state)
12414{
Matt Roper2b875c22014-12-01 15:40:13 -080012415 struct drm_crtc *crtc = state->base.crtc;
Matt Roperea2c67b2014-12-23 10:41:52 -080012416 struct drm_device *dev = plane->dev;
12417 struct intel_crtc *intel_crtc;
Matt Roper2b875c22014-12-01 15:40:13 -080012418 struct drm_i915_gem_object *obj = intel_fb_obj(state->base.fb);
Gustavo Padovana912f122014-12-01 15:40:10 -080012419 uint32_t addr;
Matt Roper3d7d6512014-06-10 08:28:13 -070012420
Matt Roperea2c67b2014-12-23 10:41:52 -080012421 crtc = crtc ? crtc : plane->crtc;
12422 intel_crtc = to_intel_crtc(crtc);
Sonika Jindala919db92014-10-23 07:41:33 -070012423
Matt Roperea2c67b2014-12-23 10:41:52 -080012424 plane->fb = state->base.fb;
12425 crtc->cursor_x = state->base.crtc_x;
12426 crtc->cursor_y = state->base.crtc_y;
12427
Gustavo Padovana912f122014-12-01 15:40:10 -080012428 if (intel_crtc->cursor_bo == obj)
12429 goto update;
12430
Matt Roperf4a2cf22014-12-01 15:40:12 -080012431 if (!obj)
Gustavo Padovana912f122014-12-01 15:40:10 -080012432 addr = 0;
Matt Roperf4a2cf22014-12-01 15:40:12 -080012433 else if (!INTEL_INFO(dev)->cursor_needs_physical)
Gustavo Padovana912f122014-12-01 15:40:10 -080012434 addr = i915_gem_obj_ggtt_offset(obj);
Matt Roperf4a2cf22014-12-01 15:40:12 -080012435 else
Gustavo Padovana912f122014-12-01 15:40:10 -080012436 addr = obj->phys_handle->busaddr;
Gustavo Padovana912f122014-12-01 15:40:10 -080012437
Gustavo Padovana912f122014-12-01 15:40:10 -080012438 intel_crtc->cursor_addr = addr;
12439 intel_crtc->cursor_bo = obj;
12440update:
Gustavo Padovana912f122014-12-01 15:40:10 -080012441
Matt Roper32b7eee2014-12-24 07:59:06 -080012442 if (intel_crtc->active)
Gustavo Padovan852e7872014-09-05 17:22:31 -030012443 intel_crtc_update_cursor(crtc, state->visible);
Matt Roper3d7d6512014-06-10 08:28:13 -070012444}
Gustavo Padovan852e7872014-09-05 17:22:31 -030012445
Matt Roper3d7d6512014-06-10 08:28:13 -070012446static struct drm_plane *intel_cursor_plane_create(struct drm_device *dev,
12447 int pipe)
12448{
12449 struct intel_plane *cursor;
Matt Roper8e7d6882015-01-21 16:35:41 -080012450 struct intel_plane_state *state;
Matt Roper3d7d6512014-06-10 08:28:13 -070012451
12452 cursor = kzalloc(sizeof(*cursor), GFP_KERNEL);
12453 if (cursor == NULL)
12454 return NULL;
12455
Matt Roper8e7d6882015-01-21 16:35:41 -080012456 state = intel_create_plane_state(&cursor->base);
12457 if (!state) {
Matt Roperea2c67b2014-12-23 10:41:52 -080012458 kfree(cursor);
12459 return NULL;
12460 }
Matt Roper8e7d6882015-01-21 16:35:41 -080012461 cursor->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -080012462
Matt Roper3d7d6512014-06-10 08:28:13 -070012463 cursor->can_scale = false;
12464 cursor->max_downscale = 1;
12465 cursor->pipe = pipe;
12466 cursor->plane = pipe;
Matt Roperc59cb172014-12-01 15:40:16 -080012467 cursor->check_plane = intel_check_cursor_plane;
12468 cursor->commit_plane = intel_commit_cursor_plane;
Matt Roper3d7d6512014-06-10 08:28:13 -070012469
12470 drm_universal_plane_init(dev, &cursor->base, 0,
Matt Roper65a3fea2015-01-21 16:35:42 -080012471 &intel_plane_funcs,
Matt Roper3d7d6512014-06-10 08:28:13 -070012472 intel_cursor_formats,
12473 ARRAY_SIZE(intel_cursor_formats),
12474 DRM_PLANE_TYPE_CURSOR);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012475
12476 if (INTEL_INFO(dev)->gen >= 4) {
12477 if (!dev->mode_config.rotation_property)
12478 dev->mode_config.rotation_property =
12479 drm_mode_create_rotation_property(dev,
12480 BIT(DRM_ROTATE_0) |
12481 BIT(DRM_ROTATE_180));
12482 if (dev->mode_config.rotation_property)
12483 drm_object_attach_property(&cursor->base.base,
12484 dev->mode_config.rotation_property,
Matt Roper8e7d6882015-01-21 16:35:41 -080012485 state->base.rotation);
Ville Syrjälä4398ad42014-10-23 07:41:34 -070012486 }
12487
Matt Roperea2c67b2014-12-23 10:41:52 -080012488 drm_plane_helper_add(&cursor->base, &intel_plane_helper_funcs);
12489
Matt Roper3d7d6512014-06-10 08:28:13 -070012490 return &cursor->base;
12491}
12492
Hannes Ederb358d0a2008-12-18 21:18:47 +010012493static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -080012494{
Jani Nikulafbee40d2014-03-31 14:27:18 +030012495 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -080012496 struct intel_crtc *intel_crtc;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012497 struct intel_crtc_state *crtc_state = NULL;
Matt Roper3d7d6512014-06-10 08:28:13 -070012498 struct drm_plane *primary = NULL;
12499 struct drm_plane *cursor = NULL;
Matt Roper465c1202014-05-29 08:06:54 -070012500 int i, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -080012501
Daniel Vetter955382f2013-09-19 14:05:45 +020012502 intel_crtc = kzalloc(sizeof(*intel_crtc), GFP_KERNEL);
Jesse Barnes79e53942008-11-07 14:24:08 -080012503 if (intel_crtc == NULL)
12504 return;
12505
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012506 crtc_state = kzalloc(sizeof(*crtc_state), GFP_KERNEL);
12507 if (!crtc_state)
12508 goto fail;
12509 intel_crtc_set_state(intel_crtc, crtc_state);
Matt Roper07878242015-02-25 11:43:26 -080012510 crtc_state->base.crtc = &intel_crtc->base;
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012511
Matt Roper465c1202014-05-29 08:06:54 -070012512 primary = intel_primary_plane_create(dev, pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012513 if (!primary)
12514 goto fail;
12515
12516 cursor = intel_cursor_plane_create(dev, pipe);
12517 if (!cursor)
12518 goto fail;
12519
Matt Roper465c1202014-05-29 08:06:54 -070012520 ret = drm_crtc_init_with_planes(dev, &intel_crtc->base, primary,
Matt Roper3d7d6512014-06-10 08:28:13 -070012521 cursor, &intel_crtc_funcs);
12522 if (ret)
12523 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -080012524
12525 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -080012526 for (i = 0; i < 256; i++) {
12527 intel_crtc->lut_r[i] = i;
12528 intel_crtc->lut_g[i] = i;
12529 intel_crtc->lut_b[i] = i;
12530 }
12531
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012532 /*
12533 * On gen2/3 only plane A can do fbc, but the panel fitter and lvds port
Daniel Vetter8c0f92e2014-06-16 02:08:26 +020012534 * is hooked to pipe B. Hence we want plane A feeding pipe B.
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +020012535 */
Jesse Barnes80824002009-09-10 15:28:06 -070012536 intel_crtc->pipe = pipe;
12537 intel_crtc->plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +010012538 if (HAS_FBC(dev) && INTEL_INFO(dev)->gen < 4) {
Zhao Yakui28c97732009-10-09 11:39:41 +080012539 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +010012540 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -070012541 }
12542
Chris Wilson4b0e3332014-05-30 16:35:26 +030012543 intel_crtc->cursor_base = ~0;
12544 intel_crtc->cursor_cntl = ~0;
Ville Syrjälädc41c152014-08-13 11:57:05 +030012545 intel_crtc->cursor_size = ~0;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030012546
Jesse Barnes22fd0fa2009-12-02 13:42:53 -080012547 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
12548 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
12549 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
12550 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
12551
Ander Conselvan de Oliveira9362c7c2014-10-28 15:10:14 +020012552 INIT_WORK(&intel_crtc->mmio_flip.work, intel_mmio_flip_work_func);
12553
Jesse Barnes79e53942008-11-07 14:24:08 -080012554 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Daniel Vetter87b6b102014-05-15 15:33:46 +020012555
12556 WARN_ON(drm_crtc_index(&intel_crtc->base) != intel_crtc->pipe);
Matt Roper3d7d6512014-06-10 08:28:13 -070012557 return;
12558
12559fail:
12560 if (primary)
12561 drm_plane_cleanup(primary);
12562 if (cursor)
12563 drm_plane_cleanup(cursor);
Ander Conselvan de Oliveiraf5de6e02015-01-15 14:55:26 +020012564 kfree(crtc_state);
Matt Roper3d7d6512014-06-10 08:28:13 -070012565 kfree(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -080012566}
12567
Jesse Barnes752aa882013-10-31 18:55:49 +020012568enum pipe intel_get_pipe_from_connector(struct intel_connector *connector)
12569{
12570 struct drm_encoder *encoder = connector->base.encoder;
Daniel Vetter6e9f7982014-05-29 23:54:47 +020012571 struct drm_device *dev = connector->base.dev;
Jesse Barnes752aa882013-10-31 18:55:49 +020012572
Rob Clark51fd3712013-11-19 12:10:12 -050012573 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Jesse Barnes752aa882013-10-31 18:55:49 +020012574
Ville Syrjäläd3babd32014-11-07 11:16:01 +020012575 if (!encoder || WARN_ON(!encoder->crtc))
Jesse Barnes752aa882013-10-31 18:55:49 +020012576 return INVALID_PIPE;
12577
12578 return to_intel_crtc(encoder->crtc)->pipe;
12579}
12580
Carl Worth08d7b3d2009-04-29 14:43:54 -070012581int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +000012582 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -070012583{
Carl Worth08d7b3d2009-04-29 14:43:54 -070012584 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Rob Clark7707e652014-07-17 23:30:04 -040012585 struct drm_crtc *drmmode_crtc;
Daniel Vetterc05422d2009-08-11 16:05:30 +020012586 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012587
Rob Clark7707e652014-07-17 23:30:04 -040012588 drmmode_crtc = drm_crtc_find(dev, pipe_from_crtc_id->crtc_id);
Carl Worth08d7b3d2009-04-29 14:43:54 -070012589
Rob Clark7707e652014-07-17 23:30:04 -040012590 if (!drmmode_crtc) {
Carl Worth08d7b3d2009-04-29 14:43:54 -070012591 DRM_ERROR("no such CRTC id\n");
Ville Syrjälä3f2c2052013-10-17 13:35:03 +030012592 return -ENOENT;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012593 }
12594
Rob Clark7707e652014-07-17 23:30:04 -040012595 crtc = to_intel_crtc(drmmode_crtc);
Daniel Vetterc05422d2009-08-11 16:05:30 +020012596 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012597
Daniel Vetterc05422d2009-08-11 16:05:30 +020012598 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -070012599}
12600
Daniel Vetter66a92782012-07-12 20:08:18 +020012601static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -080012602{
Daniel Vetter66a92782012-07-12 20:08:18 +020012603 struct drm_device *dev = encoder->base.dev;
12604 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -080012605 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080012606 int entry = 0;
12607
Damien Lespiaub2784e12014-08-05 11:29:37 +010012608 for_each_intel_encoder(dev, source_encoder) {
Ville Syrjäläbc079e82014-03-03 16:15:28 +020012609 if (encoders_cloneable(encoder, source_encoder))
Daniel Vetter66a92782012-07-12 20:08:18 +020012610 index_mask |= (1 << entry);
12611
Jesse Barnes79e53942008-11-07 14:24:08 -080012612 entry++;
12613 }
Chris Wilson4ef69c72010-09-09 15:14:28 +010012614
Jesse Barnes79e53942008-11-07 14:24:08 -080012615 return index_mask;
12616}
12617
Chris Wilson4d302442010-12-14 19:21:29 +000012618static bool has_edp_a(struct drm_device *dev)
12619{
12620 struct drm_i915_private *dev_priv = dev->dev_private;
12621
12622 if (!IS_MOBILE(dev))
12623 return false;
12624
12625 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
12626 return false;
12627
Damien Lespiaue3589902014-02-07 19:12:50 +000012628 if (IS_GEN5(dev) && (I915_READ(FUSE_STRAP) & ILK_eDP_A_DISABLE))
Chris Wilson4d302442010-12-14 19:21:29 +000012629 return false;
12630
12631 return true;
12632}
12633
Jesse Barnes84b4e042014-06-25 08:24:29 -070012634static bool intel_crt_present(struct drm_device *dev)
12635{
12636 struct drm_i915_private *dev_priv = dev->dev_private;
12637
Damien Lespiau884497e2013-12-03 13:56:23 +000012638 if (INTEL_INFO(dev)->gen >= 9)
12639 return false;
12640
Damien Lespiaucf404ce2014-10-01 20:04:15 +010012641 if (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
Jesse Barnes84b4e042014-06-25 08:24:29 -070012642 return false;
12643
12644 if (IS_CHERRYVIEW(dev))
12645 return false;
12646
12647 if (IS_VALLEYVIEW(dev) && !dev_priv->vbt.int_crt_support)
12648 return false;
12649
12650 return true;
12651}
12652
Jesse Barnes79e53942008-11-07 14:24:08 -080012653static void intel_setup_outputs(struct drm_device *dev)
12654{
Eric Anholt725e30a2009-01-22 13:01:02 -080012655 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +010012656 struct intel_encoder *encoder;
Matt Roperc6f95f22015-01-22 16:50:32 -080012657 struct drm_connector *connector;
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012658 bool dpd_is_edp = false;
Jesse Barnes79e53942008-11-07 14:24:08 -080012659
Daniel Vetterc9093352013-06-06 22:22:47 +020012660 intel_lvds_init(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012661
Jesse Barnes84b4e042014-06-25 08:24:29 -070012662 if (intel_crt_present(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -020012663 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012664
Paulo Zanoniaffa9352012-11-23 15:30:39 -020012665 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012666 int found;
12667
Jesse Barnesde31fac2015-03-06 15:53:32 -080012668 /*
12669 * Haswell uses DDI functions to detect digital outputs.
12670 * On SKL pre-D0 the strap isn't connected, so we assume
12671 * it's there.
12672 */
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012673 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
Jesse Barnesde31fac2015-03-06 15:53:32 -080012674 /* WaIgnoreDDIAStrap: skl */
12675 if (found ||
12676 (IS_SKYLAKE(dev) && INTEL_REVID(dev) < SKL_REVID_D0))
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -030012677 intel_ddi_init(dev, PORT_A);
12678
12679 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
12680 * register */
12681 found = I915_READ(SFUSE_STRAP);
12682
12683 if (found & SFUSE_STRAP_DDIB_DETECTED)
12684 intel_ddi_init(dev, PORT_B);
12685 if (found & SFUSE_STRAP_DDIC_DETECTED)
12686 intel_ddi_init(dev, PORT_C);
12687 if (found & SFUSE_STRAP_DDID_DETECTED)
12688 intel_ddi_init(dev, PORT_D);
12689 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012690 int found;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +020012691 dpd_is_edp = intel_dp_is_edp(dev, PORT_D);
Daniel Vetter270b3042012-10-27 15:52:05 +020012692
12693 if (has_edp_a(dev))
12694 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -040012695
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012696 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +080012697 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +010012698 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012699 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012700 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012701 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012702 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012703 }
12704
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012705 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012706 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012707
Paulo Zanonidc0fa712013-02-19 16:21:46 -030012708 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -030012709 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +080012710
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012711 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012712 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +080012713
Daniel Vetter270b3042012-10-27 15:52:05 +020012714 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012715 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -070012716 } else if (IS_VALLEYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012717 /*
12718 * The DP_DETECTED bit is the latched state of the DDC
12719 * SDA pin at boot. However since eDP doesn't require DDC
12720 * (no way to plug in a DP->HDMI dongle) the DDC pins for
12721 * eDP ports may have been muxed to an alternate function.
12722 * Thus we can't rely on the DP_DETECTED bit alone to detect
12723 * eDP ports. Consult the VBT as well as DP_DETECTED to
12724 * detect eDP ports.
12725 */
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012726 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED &&
12727 !intel_dp_is_edp(dev, PORT_B))
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012728 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
12729 PORT_B);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012730 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED ||
12731 intel_dp_is_edp(dev, PORT_B))
12732 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Artem Bityutskiy585a94b2013-10-16 18:10:41 +030012733
Ville Syrjäläd2182a62015-01-09 14:21:14 +020012734 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED &&
12735 !intel_dp_is_edp(dev, PORT_C))
Jesse Barnes6f6005a2013-08-09 09:34:35 -070012736 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
12737 PORT_C);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012738 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED ||
12739 intel_dp_is_edp(dev, PORT_C))
12740 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +053012741
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012742 if (IS_CHERRYVIEW(dev)) {
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012743 if (I915_READ(VLV_DISPLAY_BASE + CHV_HDMID) & SDVO_DETECTED)
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012744 intel_hdmi_init(dev, VLV_DISPLAY_BASE + CHV_HDMID,
12745 PORT_D);
Ville Syrjäläe17ac6d2014-10-09 19:37:15 +030012746 /* eDP not supported on port D, so don't check VBT */
12747 if (I915_READ(VLV_DISPLAY_BASE + DP_D) & DP_DETECTED)
12748 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_D, PORT_D);
Ville Syrjälä9418c1f2014-04-09 13:28:56 +030012749 }
12750
Jani Nikula3cfca972013-08-27 15:12:26 +030012751 intel_dsi_init(dev);
Zhenyu Wang103a1962009-11-27 11:44:36 +080012752 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012753 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -080012754
Paulo Zanonie2debe92013-02-18 19:00:27 -030012755 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012756 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012757 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012758 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
12759 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012760 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012761 }
Ma Ling27185ae2009-08-24 13:50:23 +080012762
Imre Deake7281ea2013-05-08 13:14:08 +030012763 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012764 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -080012765 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012766
12767 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -040012768
Paulo Zanonie2debe92013-02-18 19:00:27 -030012769 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012770 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012771 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012772 }
Ma Ling27185ae2009-08-24 13:50:23 +080012773
Paulo Zanonie2debe92013-02-18 19:00:27 -030012774 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +080012775
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012776 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
12777 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -030012778 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012779 }
Imre Deake7281ea2013-05-08 13:14:08 +030012780 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012781 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -080012782 }
Ma Ling27185ae2009-08-24 13:50:23 +080012783
Jesse Barnesb01f2c32009-12-11 11:07:17 -080012784 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +030012785 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -030012786 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -070012787 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012788 intel_dvo_init(dev);
12789
Zhenyu Wang103a1962009-11-27 11:44:36 +080012790 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -080012791 intel_tv_init(dev);
12792
Matt Roperc6f95f22015-01-22 16:50:32 -080012793 /*
12794 * FIXME: We don't have full atomic support yet, but we want to be
12795 * able to enable/test plane updates via the atomic interface in the
12796 * meantime. However as soon as we flip DRIVER_ATOMIC on, the DRM core
12797 * will take some atomic codepaths to lookup properties during
12798 * drmModeGetConnector() that unconditionally dereference
12799 * connector->state.
12800 *
12801 * We create a dummy connector state here for each connector to ensure
12802 * the DRM core doesn't try to dereference a NULL connector->state.
12803 * The actual connector properties will never be updated or contain
12804 * useful information, but since we're doing this specifically for
12805 * testing/debug of the plane operations (and only when a specific
12806 * kernel module option is given), that shouldn't really matter.
12807 *
12808 * Once atomic support for crtc's + connectors lands, this loop should
12809 * be removed since we'll be setting up real connector state, which
12810 * will contain Intel-specific properties.
12811 */
12812 if (drm_core_check_feature(dev, DRIVER_ATOMIC)) {
12813 list_for_each_entry(connector,
12814 &dev->mode_config.connector_list,
12815 head) {
12816 if (!WARN_ON(connector->state)) {
12817 connector->state =
12818 kzalloc(sizeof(*connector->state),
12819 GFP_KERNEL);
12820 }
12821 }
12822 }
12823
Rodrigo Vivi0bc12bc2014-11-14 08:52:28 -080012824 intel_psr_init(dev);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -070012825
Damien Lespiaub2784e12014-08-05 11:29:37 +010012826 for_each_intel_encoder(dev, encoder) {
Chris Wilson4ef69c72010-09-09 15:14:28 +010012827 encoder->base.possible_crtcs = encoder->crtc_mask;
12828 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +020012829 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -080012830 }
Chris Wilson47356eb2011-01-11 17:06:04 +000012831
Paulo Zanonidde86e22012-12-01 12:04:25 -020012832 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +020012833
12834 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080012835}
12836
12837static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
12838{
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012839 struct drm_device *dev = fb->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -080012840 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -080012841
Daniel Vetteref2d6332014-02-10 18:00:38 +010012842 drm_framebuffer_cleanup(fb);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012843 mutex_lock(&dev->struct_mutex);
Daniel Vetteref2d6332014-02-10 18:00:38 +010012844 WARN_ON(!intel_fb->obj->framebuffer_references--);
Ville Syrjälä60a5ca02014-06-13 11:10:53 +030012845 drm_gem_object_unreference(&intel_fb->obj->base);
12846 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080012847 kfree(intel_fb);
12848}
12849
12850static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +000012851 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -080012852 unsigned int *handle)
12853{
12854 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +000012855 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080012856
Chris Wilson05394f32010-11-08 19:18:58 +000012857 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -080012858}
12859
12860static const struct drm_framebuffer_funcs intel_fb_funcs = {
12861 .destroy = intel_user_framebuffer_destroy,
12862 .create_handle = intel_user_framebuffer_create_handle,
12863};
12864
Damien Lespiaub3218032015-02-27 11:15:18 +000012865static
12866u32 intel_fb_pitch_limit(struct drm_device *dev, uint64_t fb_modifier,
12867 uint32_t pixel_format)
12868{
12869 u32 gen = INTEL_INFO(dev)->gen;
12870
12871 if (gen >= 9) {
12872 /* "The stride in bytes must not exceed the of the size of 8K
12873 * pixels and 32K bytes."
12874 */
12875 return min(8192*drm_format_plane_cpp(pixel_format, 0), 32768);
12876 } else if (gen >= 5 && !IS_VALLEYVIEW(dev)) {
12877 return 32*1024;
12878 } else if (gen >= 4) {
12879 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12880 return 16*1024;
12881 else
12882 return 32*1024;
12883 } else if (gen >= 3) {
12884 if (fb_modifier == I915_FORMAT_MOD_X_TILED)
12885 return 8*1024;
12886 else
12887 return 16*1024;
12888 } else {
12889 /* XXX DSPC is limited to 4k tiled */
12890 return 8*1024;
12891 }
12892}
12893
Daniel Vetterb5ea6422014-03-02 21:18:00 +010012894static int intel_framebuffer_init(struct drm_device *dev,
12895 struct intel_framebuffer *intel_fb,
12896 struct drm_mode_fb_cmd2 *mode_cmd,
12897 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -080012898{
Tvrtko Ursulin6761dd32015-03-23 11:10:32 +000012899 unsigned int aligned_height;
Jesse Barnes79e53942008-11-07 14:24:08 -080012900 int ret;
Damien Lespiaub3218032015-02-27 11:15:18 +000012901 u32 pitch_limit, stride_alignment;
Jesse Barnes79e53942008-11-07 14:24:08 -080012902
Daniel Vetterdd4916c2013-10-09 21:23:51 +020012903 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
12904
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012905 if (mode_cmd->flags & DRM_MODE_FB_MODIFIERS) {
12906 /* Enforce that fb modifier and tiling mode match, but only for
12907 * X-tiled. This is needed for FBC. */
12908 if (!!(obj->tiling_mode == I915_TILING_X) !=
12909 !!(mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED)) {
12910 DRM_DEBUG("tiling_mode doesn't match fb modifier\n");
12911 return -EINVAL;
12912 }
12913 } else {
12914 if (obj->tiling_mode == I915_TILING_X)
12915 mode_cmd->modifier[0] = I915_FORMAT_MOD_X_TILED;
12916 else if (obj->tiling_mode == I915_TILING_Y) {
12917 DRM_DEBUG("No Y tiling for legacy addfb\n");
12918 return -EINVAL;
12919 }
12920 }
12921
Tvrtko Ursulin9a8f0a12015-02-27 11:15:24 +000012922 /* Passed in modifier sanity checking. */
12923 switch (mode_cmd->modifier[0]) {
12924 case I915_FORMAT_MOD_Y_TILED:
12925 case I915_FORMAT_MOD_Yf_TILED:
12926 if (INTEL_INFO(dev)->gen < 9) {
12927 DRM_DEBUG("Unsupported tiling 0x%llx!\n",
12928 mode_cmd->modifier[0]);
12929 return -EINVAL;
12930 }
12931 case DRM_FORMAT_MOD_NONE:
12932 case I915_FORMAT_MOD_X_TILED:
12933 break;
12934 default:
12935 DRM_ERROR("Unsupported fb modifier 0x%llx!\n",
12936 mode_cmd->modifier[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +010012937 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012938 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012939
Damien Lespiaub3218032015-02-27 11:15:18 +000012940 stride_alignment = intel_fb_stride_alignment(dev, mode_cmd->modifier[0],
12941 mode_cmd->pixel_format);
12942 if (mode_cmd->pitches[0] & (stride_alignment - 1)) {
12943 DRM_DEBUG("pitch (%d) must be at least %u byte aligned\n",
12944 mode_cmd->pitches[0], stride_alignment);
Chris Wilson57cd6502010-08-08 12:34:44 +010012945 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012946 }
Chris Wilson57cd6502010-08-08 12:34:44 +010012947
Damien Lespiaub3218032015-02-27 11:15:18 +000012948 pitch_limit = intel_fb_pitch_limit(dev, mode_cmd->modifier[0],
12949 mode_cmd->pixel_format);
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012950 if (mode_cmd->pitches[0] > pitch_limit) {
Damien Lespiaub3218032015-02-27 11:15:18 +000012951 DRM_DEBUG("%s pitch (%u) must be at less than %d\n",
12952 mode_cmd->modifier[0] != DRM_FORMAT_MOD_NONE ?
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012953 "tiled" : "linear",
Chris Wilsona35cdaa2013-06-25 17:26:45 +010012954 mode_cmd->pitches[0], pitch_limit);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012955 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012956 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012957
Daniel Vetter2a80ead2015-02-10 17:16:06 +000012958 if (mode_cmd->modifier[0] == I915_FORMAT_MOD_X_TILED &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012959 mode_cmd->pitches[0] != obj->stride) {
12960 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
12961 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012962 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012963 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +020012964
Ville Syrjälä57779d02012-10-31 17:50:14 +020012965 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -080012966 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +020012967 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012968 case DRM_FORMAT_RGB565:
12969 case DRM_FORMAT_XRGB8888:
12970 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012971 break;
12972 case DRM_FORMAT_XRGB1555:
12973 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012974 if (INTEL_INFO(dev)->gen > 3) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012975 DRM_DEBUG("unsupported pixel format: %s\n",
12976 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012977 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012978 }
Ville Syrjälä57779d02012-10-31 17:50:14 +020012979 break;
12980 case DRM_FORMAT_XBGR8888:
12981 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +020012982 case DRM_FORMAT_XRGB2101010:
12983 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +020012984 case DRM_FORMAT_XBGR2101010:
12985 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012986 if (INTEL_INFO(dev)->gen < 4) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012987 DRM_DEBUG("unsupported pixel format: %s\n",
12988 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012989 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012990 }
Jesse Barnesb5626742011-06-24 12:19:27 -070012991 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +020012992 case DRM_FORMAT_YUYV:
12993 case DRM_FORMAT_UYVY:
12994 case DRM_FORMAT_YVYU:
12995 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000012996 if (INTEL_INFO(dev)->gen < 5) {
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000012997 DRM_DEBUG("unsupported pixel format: %s\n",
12998 drm_get_format_name(mode_cmd->pixel_format));
Ville Syrjälä57779d02012-10-31 17:50:14 +020012999 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +000013000 }
Chris Wilson57cd6502010-08-08 12:34:44 +010013001 break;
13002 default:
Ville Syrjälä4ee62c72013-06-07 15:43:05 +000013003 DRM_DEBUG("unsupported pixel format: %s\n",
13004 drm_get_format_name(mode_cmd->pixel_format));
Chris Wilson57cd6502010-08-08 12:34:44 +010013005 return -EINVAL;
13006 }
13007
Ville Syrjälä90f9a332012-10-31 17:50:19 +020013008 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
13009 if (mode_cmd->offsets[0] != 0)
13010 return -EINVAL;
13011
Damien Lespiauec2c9812015-01-20 12:51:45 +000013012 aligned_height = intel_fb_align_height(dev, mode_cmd->height,
Daniel Vetter091df6c2015-02-10 17:16:10 +000013013 mode_cmd->pixel_format,
13014 mode_cmd->modifier[0]);
Daniel Vetter53155c02013-10-09 21:55:33 +020013015 /* FIXME drm helper for size checks (especially planar formats)? */
13016 if (obj->base.size < aligned_height * mode_cmd->pitches[0])
13017 return -EINVAL;
13018
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013019 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
13020 intel_fb->obj = obj;
Daniel Vetter80075d42013-10-09 21:23:52 +020013021 intel_fb->obj->framebuffer_references++;
Daniel Vetterc7d73f62012-12-13 23:38:38 +010013022
Jesse Barnes79e53942008-11-07 14:24:08 -080013023 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
13024 if (ret) {
13025 DRM_ERROR("framebuffer init failed %d\n", ret);
13026 return ret;
13027 }
13028
Jesse Barnes79e53942008-11-07 14:24:08 -080013029 return 0;
13030}
13031
Jesse Barnes79e53942008-11-07 14:24:08 -080013032static struct drm_framebuffer *
13033intel_user_framebuffer_create(struct drm_device *dev,
13034 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013035 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -080013036{
Chris Wilson05394f32010-11-08 19:18:58 +000013037 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -080013038
Jesse Barnes308e5bc2011-11-14 14:51:28 -080013039 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
13040 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +000013041 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +010013042 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -080013043
Chris Wilsond2dff872011-04-19 08:36:26 +010013044 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -080013045}
13046
Daniel Vetter4520f532013-10-09 09:18:51 +020013047#ifndef CONFIG_DRM_I915_FBDEV
Daniel Vetter0632fef2013-10-08 17:44:49 +020013048static inline void intel_fbdev_output_poll_changed(struct drm_device *dev)
Daniel Vetter4520f532013-10-09 09:18:51 +020013049{
13050}
13051#endif
13052
Jesse Barnes79e53942008-11-07 14:24:08 -080013053static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -080013054 .fb_create = intel_user_framebuffer_create,
Daniel Vetter0632fef2013-10-08 17:44:49 +020013055 .output_poll_changed = intel_fbdev_output_poll_changed,
Matt Roper5ee67f12015-01-21 16:35:44 -080013056 .atomic_check = intel_atomic_check,
13057 .atomic_commit = intel_atomic_commit,
Jesse Barnes79e53942008-11-07 14:24:08 -080013058};
13059
Jesse Barnese70236a2009-09-21 10:42:27 -070013060/* Set up chip specific display functions */
13061static void intel_init_display(struct drm_device *dev)
13062{
13063 struct drm_i915_private *dev_priv = dev->dev_private;
13064
Daniel Vetteree9300b2013-06-03 22:40:22 +020013065 if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
13066 dev_priv->display.find_dpll = g4x_find_best_dpll;
Chon Ming Leeef9348c2014-04-09 13:28:18 +030013067 else if (IS_CHERRYVIEW(dev))
13068 dev_priv->display.find_dpll = chv_find_best_dpll;
Daniel Vetteree9300b2013-06-03 22:40:22 +020013069 else if (IS_VALLEYVIEW(dev))
13070 dev_priv->display.find_dpll = vlv_find_best_dpll;
13071 else if (IS_PINEVIEW(dev))
13072 dev_priv->display.find_dpll = pnv_find_best_dpll;
13073 else
13074 dev_priv->display.find_dpll = i9xx_find_best_dpll;
13075
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013076 if (INTEL_INFO(dev)->gen >= 9) {
13077 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013078 dev_priv->display.get_initial_plane_config =
13079 skylake_get_initial_plane_config;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013080 dev_priv->display.crtc_compute_clock =
13081 haswell_crtc_compute_clock;
13082 dev_priv->display.crtc_enable = haswell_crtc_enable;
13083 dev_priv->display.crtc_disable = haswell_crtc_disable;
13084 dev_priv->display.off = ironlake_crtc_off;
13085 dev_priv->display.update_primary_plane =
13086 skylake_update_primary_plane;
13087 } else if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013088 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013089 dev_priv->display.get_initial_plane_config =
13090 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira797d0252014-10-29 11:32:34 +020013091 dev_priv->display.crtc_compute_clock =
13092 haswell_crtc_compute_clock;
Paulo Zanoni4f771f12012-10-23 18:29:51 -020013093 dev_priv->display.crtc_enable = haswell_crtc_enable;
13094 dev_priv->display.crtc_disable = haswell_crtc_disable;
Daniel Vetterdf8ad702014-06-25 22:02:03 +030013095 dev_priv->display.off = ironlake_crtc_off;
Damien Lespiaubc8d7df2015-01-20 12:51:51 +000013096 dev_priv->display.update_primary_plane =
13097 ironlake_update_primary_plane;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -030013098 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013099 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013100 dev_priv->display.get_initial_plane_config =
13101 ironlake_get_initial_plane_config;
Ander Conselvan de Oliveira3fb37702014-10-29 11:32:35 +020013102 dev_priv->display.crtc_compute_clock =
13103 ironlake_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013104 dev_priv->display.crtc_enable = ironlake_crtc_enable;
13105 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013106 dev_priv->display.off = ironlake_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013107 dev_priv->display.update_primary_plane =
13108 ironlake_update_primary_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013109 } else if (IS_VALLEYVIEW(dev)) {
13110 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013111 dev_priv->display.get_initial_plane_config =
13112 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013113 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Jesse Barnes89b667f2013-04-18 14:51:36 -070013114 dev_priv->display.crtc_enable = valleyview_crtc_enable;
13115 dev_priv->display.crtc_disable = i9xx_crtc_disable;
13116 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013117 dev_priv->display.update_primary_plane =
13118 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013119 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013120 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013121 dev_priv->display.get_initial_plane_config =
13122 i9xx_get_initial_plane_config;
Ander Conselvan de Oliveirad6dfee72014-10-29 11:32:36 +020013123 dev_priv->display.crtc_compute_clock = i9xx_crtc_compute_clock;
Daniel Vetter76e5a892012-06-29 22:39:33 +020013124 dev_priv->display.crtc_enable = i9xx_crtc_enable;
13125 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013126 dev_priv->display.off = i9xx_crtc_off;
Matt Roper262ca2b2014-03-18 17:22:55 -070013127 dev_priv->display.update_primary_plane =
13128 i9xx_update_primary_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -070013129 }
Jesse Barnese70236a2009-09-21 10:42:27 -070013130
Jesse Barnese70236a2009-09-21 10:42:27 -070013131 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -070013132 if (IS_VALLEYVIEW(dev))
13133 dev_priv->display.get_display_clock_speed =
13134 valleyview_get_display_clock_speed;
13135 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -070013136 dev_priv->display.get_display_clock_speed =
13137 i945_get_display_clock_speed;
13138 else if (IS_I915G(dev))
13139 dev_priv->display.get_display_clock_speed =
13140 i915_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013141 else if (IS_I945GM(dev) || IS_845G(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013142 dev_priv->display.get_display_clock_speed =
13143 i9xx_misc_get_display_clock_speed;
Daniel Vetter257a7ff2013-07-26 08:35:42 +020013144 else if (IS_PINEVIEW(dev))
13145 dev_priv->display.get_display_clock_speed =
13146 pnv_get_display_clock_speed;
Jesse Barnese70236a2009-09-21 10:42:27 -070013147 else if (IS_I915GM(dev))
13148 dev_priv->display.get_display_clock_speed =
13149 i915gm_get_display_clock_speed;
13150 else if (IS_I865G(dev))
13151 dev_priv->display.get_display_clock_speed =
13152 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +020013153 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -070013154 dev_priv->display.get_display_clock_speed =
13155 i855_get_display_clock_speed;
13156 else /* 852, 830 */
13157 dev_priv->display.get_display_clock_speed =
13158 i830_get_display_clock_speed;
13159
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013160 if (IS_GEN5(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013161 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013162 } else if (IS_GEN6(dev)) {
13163 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013164 } else if (IS_IVYBRIDGE(dev)) {
13165 /* FIXME: detect B0+ stepping and use auto training */
13166 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Paulo Zanoni059b2fe2014-09-02 16:53:57 -030013167 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Sonika Jindal3bb11b52014-08-11 09:06:39 +053013168 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Jesse Barnes30a970c2013-11-04 13:48:12 -080013169 } else if (IS_VALLEYVIEW(dev)) {
13170 dev_priv->display.modeset_global_resources =
13171 valleyview_modeset_global_resources;
Jesse Barnese70236a2009-09-21 10:42:27 -070013172 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013173
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013174 switch (INTEL_INFO(dev)->gen) {
13175 case 2:
13176 dev_priv->display.queue_flip = intel_gen2_queue_flip;
13177 break;
13178
13179 case 3:
13180 dev_priv->display.queue_flip = intel_gen3_queue_flip;
13181 break;
13182
13183 case 4:
13184 case 5:
13185 dev_priv->display.queue_flip = intel_gen4_queue_flip;
13186 break;
13187
13188 case 6:
13189 dev_priv->display.queue_flip = intel_gen6_queue_flip;
13190 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013191 case 7:
Ben Widawsky4e0bbc32013-11-02 21:07:07 -070013192 case 8: /* FIXME(BDW): Check that the gen8 RCS flip works. */
Jesse Barnes7c9017e2011-06-16 12:18:54 -070013193 dev_priv->display.queue_flip = intel_gen7_queue_flip;
13194 break;
Damien Lespiau830c81d2014-11-13 17:51:46 +000013195 case 9:
Tvrtko Ursulinba343e02015-02-10 17:16:12 +000013196 /* Drop through - unsupported since execlist only. */
13197 default:
13198 /* Default just returns -ENODEV to indicate unsupported */
13199 dev_priv->display.queue_flip = intel_default_queue_flip;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -070013200 }
Jani Nikula7bd688c2013-11-08 16:48:56 +020013201
13202 intel_panel_init_backlight_funcs(dev);
Ville Syrjäläe39b9992014-09-04 14:53:14 +030013203
13204 mutex_init(&dev_priv->pps_mutex);
Jesse Barnese70236a2009-09-21 10:42:27 -070013205}
13206
Jesse Barnesb690e962010-07-19 13:53:12 -070013207/*
13208 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
13209 * resume, or other times. This quirk makes sure that's the case for
13210 * affected systems.
13211 */
Akshay Joshi0206e352011-08-16 15:34:10 -040013212static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -070013213{
13214 struct drm_i915_private *dev_priv = dev->dev_private;
13215
13216 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013217 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013218}
13219
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013220static void quirk_pipeb_force(struct drm_device *dev)
13221{
13222 struct drm_i915_private *dev_priv = dev->dev_private;
13223
13224 dev_priv->quirks |= QUIRK_PIPEB_FORCE;
13225 DRM_INFO("applying pipe b force quirk\n");
13226}
13227
Keith Packard435793d2011-07-12 14:56:22 -070013228/*
13229 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
13230 */
13231static void quirk_ssc_force_disable(struct drm_device *dev)
13232{
13233 struct drm_i915_private *dev_priv = dev->dev_private;
13234 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013235 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -070013236}
13237
Carsten Emde4dca20e2012-03-15 15:56:26 +010013238/*
Carsten Emde5a15ab52012-03-15 15:56:27 +010013239 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
13240 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +010013241 */
13242static void quirk_invert_brightness(struct drm_device *dev)
13243{
13244 struct drm_i915_private *dev_priv = dev->dev_private;
13245 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +020013246 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -070013247}
13248
Scot Doyle9c72cc62014-07-03 23:27:50 +000013249/* Some VBT's incorrectly indicate no backlight is present */
13250static void quirk_backlight_present(struct drm_device *dev)
13251{
13252 struct drm_i915_private *dev_priv = dev->dev_private;
13253 dev_priv->quirks |= QUIRK_BACKLIGHT_PRESENT;
13254 DRM_INFO("applying backlight present quirk\n");
13255}
13256
Jesse Barnesb690e962010-07-19 13:53:12 -070013257struct intel_quirk {
13258 int device;
13259 int subsystem_vendor;
13260 int subsystem_device;
13261 void (*hook)(struct drm_device *dev);
13262};
13263
Egbert Eich5f85f172012-10-14 15:46:38 +020013264/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
13265struct intel_dmi_quirk {
13266 void (*hook)(struct drm_device *dev);
13267 const struct dmi_system_id (*dmi_id_list)[];
13268};
13269
13270static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
13271{
13272 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
13273 return 1;
13274}
13275
13276static const struct intel_dmi_quirk intel_dmi_quirks[] = {
13277 {
13278 .dmi_id_list = &(const struct dmi_system_id[]) {
13279 {
13280 .callback = intel_dmi_reverse_brightness,
13281 .ident = "NCR Corporation",
13282 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
13283 DMI_MATCH(DMI_PRODUCT_NAME, ""),
13284 },
13285 },
13286 { } /* terminating entry */
13287 },
13288 .hook = quirk_invert_brightness,
13289 },
13290};
13291
Ben Widawskyc43b5632012-04-16 14:07:40 -070013292static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -070013293 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -040013294 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -070013295
Jesse Barnesb690e962010-07-19 13:53:12 -070013296 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
13297 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
13298
Jesse Barnesb690e962010-07-19 13:53:12 -070013299 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
13300 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
13301
Ville Syrjälä5f080c02014-08-15 01:22:06 +030013302 /* 830 needs to leave pipe A & dpll A up */
13303 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
13304
Ville Syrjäläb6b5d042014-08-15 01:22:07 +030013305 /* 830 needs to leave pipe B & dpll B up */
13306 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipeb_force },
13307
Keith Packard435793d2011-07-12 14:56:22 -070013308 /* Lenovo U160 cannot use SSC on LVDS */
13309 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +020013310
13311 /* Sony Vaio Y cannot use SSC on LVDS */
13312 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +010013313
Alexander van Heukelumbe505f62013-12-28 21:00:39 +010013314 /* Acer Aspire 5734Z must invert backlight brightness */
13315 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
13316
13317 /* Acer/eMachines G725 */
13318 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
13319
13320 /* Acer/eMachines e725 */
13321 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
13322
13323 /* Acer/Packard Bell NCL20 */
13324 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
13325
13326 /* Acer Aspire 4736Z */
13327 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jani Nikula0f540c32014-01-13 17:30:34 +020013328
13329 /* Acer Aspire 5336 */
13330 { 0x2a42, 0x1025, 0x048a, quirk_invert_brightness },
Scot Doyle2e93a1a2014-07-03 23:27:51 +000013331
13332 /* Acer C720 and C720P Chromebooks (Celeron 2955U) have backlights */
13333 { 0x0a06, 0x1025, 0x0a11, quirk_backlight_present },
Scot Doyled4967d82014-07-03 23:27:52 +000013334
Scot Doyledfb3d47b2014-08-21 16:08:02 +000013335 /* Acer C720 Chromebook (Core i3 4005U) */
13336 { 0x0a16, 0x1025, 0x0a11, quirk_backlight_present },
13337
jens steinb2a96012014-10-28 20:25:53 +010013338 /* Apple Macbook 2,1 (Core 2 T7400) */
13339 { 0x27a2, 0x8086, 0x7270, quirk_backlight_present },
13340
Scot Doyled4967d82014-07-03 23:27:52 +000013341 /* Toshiba CB35 Chromebook (Celeron 2955U) */
13342 { 0x0a06, 0x1179, 0x0a88, quirk_backlight_present },
Scot Doyle724cb062014-07-11 22:16:30 +000013343
13344 /* HP Chromebook 14 (Celeron 2955U) */
13345 { 0x0a06, 0x103c, 0x21ed, quirk_backlight_present },
Jani Nikulacf6f0af2015-02-19 10:53:39 +020013346
13347 /* Dell Chromebook 11 */
13348 { 0x0a06, 0x1028, 0x0a35, quirk_backlight_present },
Jesse Barnesb690e962010-07-19 13:53:12 -070013349};
13350
13351static void intel_init_quirks(struct drm_device *dev)
13352{
13353 struct pci_dev *d = dev->pdev;
13354 int i;
13355
13356 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
13357 struct intel_quirk *q = &intel_quirks[i];
13358
13359 if (d->device == q->device &&
13360 (d->subsystem_vendor == q->subsystem_vendor ||
13361 q->subsystem_vendor == PCI_ANY_ID) &&
13362 (d->subsystem_device == q->subsystem_device ||
13363 q->subsystem_device == PCI_ANY_ID))
13364 q->hook(dev);
13365 }
Egbert Eich5f85f172012-10-14 15:46:38 +020013366 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
13367 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
13368 intel_dmi_quirks[i].hook(dev);
13369 }
Jesse Barnesb690e962010-07-19 13:53:12 -070013370}
13371
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013372/* Disable the VGA plane that we never use */
13373static void i915_disable_vga(struct drm_device *dev)
13374{
13375 struct drm_i915_private *dev_priv = dev->dev_private;
13376 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013377 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013378
Ville Syrjälä2b37c612014-01-22 21:32:38 +020013379 /* WaEnableVGAAccessThroughIOPort:ctg,elk,ilk,snb,ivb,vlv,hsw */
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013380 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -070013381 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013382 sr1 = inb(VGA_SR_DATA);
13383 outb(sr1 | 1<<5, VGA_SR_DATA);
13384 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
13385 udelay(300);
13386
Ville Syrjälä01f5a622014-12-16 18:38:37 +020013387 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013388 POSTING_READ(vga_reg);
13389}
13390
Daniel Vetterf8175862012-04-10 15:50:11 +020013391void intel_modeset_init_hw(struct drm_device *dev)
13392{
Eugeni Dodonova8f78b52012-06-28 15:55:35 -030013393 intel_prepare_ddi(dev);
13394
Ville Syrjäläf8bf63f2014-06-13 13:37:54 +030013395 if (IS_VALLEYVIEW(dev))
13396 vlv_update_cdclk(dev);
13397
Daniel Vetterf8175862012-04-10 15:50:11 +020013398 intel_init_clock_gating(dev);
13399
Daniel Vetter8090c6b2012-06-24 16:42:32 +020013400 intel_enable_gt_powersave(dev);
Daniel Vetterf8175862012-04-10 15:50:11 +020013401}
13402
Jesse Barnes79e53942008-11-07 14:24:08 -080013403void intel_modeset_init(struct drm_device *dev)
13404{
Jesse Barnes652c3932009-08-17 13:31:43 -070013405 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau1fe47782014-03-03 17:31:47 +000013406 int sprite, ret;
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013407 enum pipe pipe;
Jesse Barnes46f297f2014-03-07 08:57:48 -080013408 struct intel_crtc *crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -080013409
13410 drm_mode_config_init(dev);
13411
13412 dev->mode_config.min_width = 0;
13413 dev->mode_config.min_height = 0;
13414
Dave Airlie019d96c2011-09-29 16:20:42 +010013415 dev->mode_config.preferred_depth = 24;
13416 dev->mode_config.prefer_shadow = 1;
13417
Tvrtko Ursulin25bab382015-02-10 17:16:16 +000013418 dev->mode_config.allow_fb_modifiers = true;
13419
Laurent Pincharte6ecefa2012-05-17 13:27:23 +020013420 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -080013421
Jesse Barnesb690e962010-07-19 13:53:12 -070013422 intel_init_quirks(dev);
13423
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030013424 intel_init_pm(dev);
13425
Ben Widawskye3c74752013-04-05 13:12:39 -070013426 if (INTEL_INFO(dev)->num_pipes == 0)
13427 return;
13428
Jesse Barnese70236a2009-09-21 10:42:27 -070013429 intel_init_display(dev);
Jani Nikula7c10a2b2014-10-27 16:26:43 +020013430 intel_init_audio(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013431
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013432 if (IS_GEN2(dev)) {
13433 dev->mode_config.max_width = 2048;
13434 dev->mode_config.max_height = 2048;
13435 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -070013436 dev->mode_config.max_width = 4096;
13437 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -080013438 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +010013439 dev->mode_config.max_width = 8192;
13440 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -080013441 }
Damien Lespiau068be562014-03-28 14:17:49 +000013442
Ville Syrjälädc41c152014-08-13 11:57:05 +030013443 if (IS_845G(dev) || IS_I865G(dev)) {
13444 dev->mode_config.cursor_width = IS_845G(dev) ? 64 : 512;
13445 dev->mode_config.cursor_height = 1023;
13446 } else if (IS_GEN2(dev)) {
Damien Lespiau068be562014-03-28 14:17:49 +000013447 dev->mode_config.cursor_width = GEN2_CURSOR_WIDTH;
13448 dev->mode_config.cursor_height = GEN2_CURSOR_HEIGHT;
13449 } else {
13450 dev->mode_config.cursor_width = MAX_CURSOR_WIDTH;
13451 dev->mode_config.cursor_height = MAX_CURSOR_HEIGHT;
13452 }
13453
Ben Widawsky5d4545a2013-01-17 12:45:15 -080013454 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -080013455
Zhao Yakui28c97732009-10-09 11:39:41 +080013456 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013457 INTEL_INFO(dev)->num_pipes,
13458 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -080013459
Damien Lespiau055e3932014-08-18 13:49:10 +010013460 for_each_pipe(dev_priv, pipe) {
Damien Lespiau8cc87b72014-03-03 17:31:44 +000013461 intel_crtc_init(dev, pipe);
Damien Lespiau3bdcfc02015-02-28 14:54:09 +000013462 for_each_sprite(dev_priv, pipe, sprite) {
Damien Lespiau1fe47782014-03-03 17:31:47 +000013463 ret = intel_plane_init(dev, pipe, sprite);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013464 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +030013465 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
Damien Lespiau1fe47782014-03-03 17:31:47 +000013466 pipe_name(pipe), sprite_name(pipe, sprite), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -070013467 }
Jesse Barnes79e53942008-11-07 14:24:08 -080013468 }
13469
Jesse Barnesf42bb702013-12-16 16:34:23 -080013470 intel_init_dpio(dev);
13471
Daniel Vettere72f9fb2013-06-05 13:34:06 +020013472 intel_shared_dpll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +010013473
Jesse Barnes9cce37f2010-08-13 15:11:26 -070013474 /* Just disable it once at startup */
13475 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013476 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +000013477
13478 /* Just in case the BIOS is doing something questionable. */
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013479 intel_fbc_disable(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013480
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013481 drm_modeset_lock_all(dev);
Jesse Barnesfa9fa082014-02-11 15:28:56 -080013482 intel_modeset_setup_hw_state(dev, false);
Daniel Vetter6e9f7982014-05-29 23:54:47 +020013483 drm_modeset_unlock_all(dev);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013484
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013485 for_each_intel_crtc(dev, crtc) {
Jesse Barnes46f297f2014-03-07 08:57:48 -080013486 if (!crtc->active)
13487 continue;
13488
Jesse Barnes46f297f2014-03-07 08:57:48 -080013489 /*
Jesse Barnes46f297f2014-03-07 08:57:48 -080013490 * Note that reserving the BIOS fb up front prevents us
13491 * from stuffing other stolen allocations like the ring
13492 * on top. This prevents some ugliness at boot time, and
13493 * can even allow for smooth boot transitions if the BIOS
13494 * fb is large enough for the active pipe configuration.
13495 */
Damien Lespiau5724dbd2015-01-20 12:51:52 +000013496 if (dev_priv->display.get_initial_plane_config) {
13497 dev_priv->display.get_initial_plane_config(crtc,
Jesse Barnes46f297f2014-03-07 08:57:48 -080013498 &crtc->plane_config);
13499 /*
13500 * If the fb is shared between multiple heads, we'll
13501 * just get the first one.
13502 */
Jesse Barnes484b41d2014-03-07 08:57:55 -080013503 intel_find_plane_obj(crtc, &crtc->plane_config);
Jesse Barnes46f297f2014-03-07 08:57:48 -080013504 }
Jesse Barnes46f297f2014-03-07 08:57:48 -080013505 }
Chris Wilson2c7111d2011-03-29 10:40:27 +010013506}
Jesse Barnesd5bb0812011-01-05 12:01:26 -080013507
Daniel Vetter7fad7982012-07-04 17:51:47 +020013508static void intel_enable_pipe_a(struct drm_device *dev)
13509{
13510 struct intel_connector *connector;
13511 struct drm_connector *crt = NULL;
13512 struct intel_load_detect_pipe load_detect_temp;
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013513 struct drm_modeset_acquire_ctx *ctx = dev->mode_config.acquire_ctx;
Daniel Vetter7fad7982012-07-04 17:51:47 +020013514
13515 /* We can't just switch on the pipe A, we need to set things up with a
13516 * proper mode and output configuration. As a gross hack, enable pipe A
13517 * by enabling the load detect pipe once. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013518 for_each_intel_connector(dev, connector) {
Daniel Vetter7fad7982012-07-04 17:51:47 +020013519 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
13520 crt = &connector->base;
13521 break;
13522 }
13523 }
13524
13525 if (!crt)
13526 return;
13527
Ville Syrjälä208bf9f2014-08-11 13:15:35 +030013528 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp, ctx))
13529 intel_release_load_detect_pipe(crt, &load_detect_temp);
Daniel Vetter7fad7982012-07-04 17:51:47 +020013530}
13531
Daniel Vetterfa555832012-10-10 23:14:00 +020013532static bool
13533intel_check_plane_mapping(struct intel_crtc *crtc)
13534{
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013535 struct drm_device *dev = crtc->base.dev;
13536 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013537 u32 reg, val;
13538
Ben Widawsky7eb552a2013-03-13 14:05:41 -070013539 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +020013540 return true;
13541
13542 reg = DSPCNTR(!crtc->plane);
13543 val = I915_READ(reg);
13544
13545 if ((val & DISPLAY_PLANE_ENABLE) &&
13546 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
13547 return false;
13548
13549 return true;
13550}
13551
Daniel Vetter24929352012-07-02 20:28:59 +020013552static void intel_sanitize_crtc(struct intel_crtc *crtc)
13553{
13554 struct drm_device *dev = crtc->base.dev;
13555 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +020013556 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +020013557
Daniel Vetter24929352012-07-02 20:28:59 +020013558 /* Clear any frame start delays used for debugging left by the BIOS */
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013559 reg = PIPECONF(crtc->config->cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013560 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
13561
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013562 /* restore vblank interrupts to correct state */
Daniel Vetter96256042015-02-13 21:03:42 +010013563 drm_crtc_vblank_reset(&crtc->base);
Ville Syrjäläd297e102014-08-06 14:50:01 +030013564 if (crtc->active) {
13565 update_scanline_offset(crtc);
Daniel Vetter96256042015-02-13 21:03:42 +010013566 drm_crtc_vblank_on(&crtc->base);
13567 }
Ville Syrjäläd3eaf882014-05-20 17:20:05 +030013568
Daniel Vetter24929352012-07-02 20:28:59 +020013569 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +020013570 * disable the crtc (and hence change the state) if it is wrong. Note
13571 * that gen4+ has a fixed plane -> pipe mapping. */
13572 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +020013573 struct intel_connector *connector;
13574 bool plane;
13575
Daniel Vetter24929352012-07-02 20:28:59 +020013576 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
13577 crtc->base.base.id);
13578
13579 /* Pipe has the wrong plane attached and the plane is active.
13580 * Temporarily change the plane mapping and disable everything
13581 * ... */
13582 plane = crtc->plane;
13583 crtc->plane = !plane;
Daniel Vetter9c8958b2014-07-14 19:35:31 +020013584 crtc->primary_enabled = true;
Daniel Vetter24929352012-07-02 20:28:59 +020013585 dev_priv->display.crtc_disable(&crtc->base);
13586 crtc->plane = plane;
13587
13588 /* ... and break all links. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013589 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013590 if (connector->encoder->base.crtc != &crtc->base)
13591 continue;
13592
Egbert Eich7f1950f2014-04-25 10:56:22 +020013593 connector->base.dpms = DRM_MODE_DPMS_OFF;
13594 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013595 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013596 /* multiple connectors may have the same encoder:
13597 * handle them and break crtc link separately */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013598 for_each_intel_connector(dev, connector)
Egbert Eich7f1950f2014-04-25 10:56:22 +020013599 if (connector->encoder->base.crtc == &crtc->base) {
13600 connector->encoder->base.crtc = NULL;
13601 connector->encoder->connectors_active = false;
13602 }
Daniel Vetter24929352012-07-02 20:28:59 +020013603
13604 WARN_ON(crtc->active);
Matt Roper83d65732015-02-25 13:12:16 -080013605 crtc->base.state->enable = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013606 crtc->base.enabled = false;
13607 }
Daniel Vetter24929352012-07-02 20:28:59 +020013608
Daniel Vetter7fad7982012-07-04 17:51:47 +020013609 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
13610 crtc->pipe == PIPE_A && !crtc->active) {
13611 /* BIOS forgot to enable pipe A, this mostly happens after
13612 * resume. Force-enable the pipe to fix this, the update_dpms
13613 * call below we restore the pipe to the right state, but leave
13614 * the required bits on. */
13615 intel_enable_pipe_a(dev);
13616 }
13617
Daniel Vetter24929352012-07-02 20:28:59 +020013618 /* Adjust the state of the output pipe according to whether we
13619 * have active connectors/encoders. */
13620 intel_crtc_update_dpms(&crtc->base);
13621
Matt Roper83d65732015-02-25 13:12:16 -080013622 if (crtc->active != crtc->base.state->enable) {
Daniel Vetter24929352012-07-02 20:28:59 +020013623 struct intel_encoder *encoder;
13624
13625 /* This can happen either due to bugs in the get_hw_state
13626 * functions or because the pipe is force-enabled due to the
13627 * pipe A quirk. */
13628 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
13629 crtc->base.base.id,
Matt Roper83d65732015-02-25 13:12:16 -080013630 crtc->base.state->enable ? "enabled" : "disabled",
Daniel Vetter24929352012-07-02 20:28:59 +020013631 crtc->active ? "enabled" : "disabled");
13632
Matt Roper83d65732015-02-25 13:12:16 -080013633 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013634 crtc->base.enabled = crtc->active;
13635
13636 /* Because we only establish the connector -> encoder ->
13637 * crtc links if something is active, this means the
13638 * crtc is now deactivated. Break the links. connector
13639 * -> encoder links are only establish when things are
13640 * actually up, hence no need to break them. */
13641 WARN_ON(crtc->active);
13642
13643 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
13644 WARN_ON(encoder->connectors_active);
13645 encoder->base.crtc = NULL;
13646 }
13647 }
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013648
Ville Syrjäläa3ed6aa2014-09-03 14:09:52 +030013649 if (crtc->active || HAS_GMCH_DISPLAY(dev)) {
Daniel Vetter4cc31482014-03-24 00:01:41 +010013650 /*
13651 * We start out with underrun reporting disabled to avoid races.
13652 * For correct bookkeeping mark this on active crtcs.
13653 *
Daniel Vetterc5ab3bc2014-05-14 15:40:34 +020013654 * Also on gmch platforms we dont have any hardware bits to
13655 * disable the underrun reporting. Which means we need to start
13656 * out with underrun reporting disabled also on inactive pipes,
13657 * since otherwise we'll complain about the garbage we read when
13658 * e.g. coming up after runtime pm.
13659 *
Daniel Vetter4cc31482014-03-24 00:01:41 +010013660 * No protection against concurrent access is required - at
13661 * worst a fifo underrun happens which also sets this to false.
13662 */
13663 crtc->cpu_fifo_underrun_disabled = true;
13664 crtc->pch_fifo_underrun_disabled = true;
13665 }
Daniel Vetter24929352012-07-02 20:28:59 +020013666}
13667
13668static void intel_sanitize_encoder(struct intel_encoder *encoder)
13669{
13670 struct intel_connector *connector;
13671 struct drm_device *dev = encoder->base.dev;
13672
13673 /* We need to check both for a crtc link (meaning that the
13674 * encoder is active and trying to read from a pipe) and the
13675 * pipe itself being active. */
13676 bool has_active_crtc = encoder->base.crtc &&
13677 to_intel_crtc(encoder->base.crtc)->active;
13678
13679 if (encoder->connectors_active && !has_active_crtc) {
13680 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
13681 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013682 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013683
13684 /* Connector is active, but has no active pipe. This is
13685 * fallout from our resume register restoring. Disable
13686 * the encoder manually again. */
13687 if (encoder->base.crtc) {
13688 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
13689 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013690 encoder->base.name);
Daniel Vetter24929352012-07-02 20:28:59 +020013691 encoder->disable(encoder);
Ville Syrjäläa62d1492014-06-28 02:04:01 +030013692 if (encoder->post_disable)
13693 encoder->post_disable(encoder);
Daniel Vetter24929352012-07-02 20:28:59 +020013694 }
Egbert Eich7f1950f2014-04-25 10:56:22 +020013695 encoder->base.crtc = NULL;
13696 encoder->connectors_active = false;
Daniel Vetter24929352012-07-02 20:28:59 +020013697
13698 /* Inconsistent output/port/pipe state happens presumably due to
13699 * a bug in one of the get_hw_state functions. Or someplace else
13700 * in our code, like the register restore mess on resume. Clamp
13701 * things to off as a safer default. */
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013702 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013703 if (connector->encoder != encoder)
13704 continue;
Egbert Eich7f1950f2014-04-25 10:56:22 +020013705 connector->base.dpms = DRM_MODE_DPMS_OFF;
13706 connector->base.encoder = NULL;
Daniel Vetter24929352012-07-02 20:28:59 +020013707 }
13708 }
13709 /* Enabled encoders without active connectors will be fixed in
13710 * the crtc fixup. */
13711}
13712
Imre Deak04098752014-02-18 00:02:16 +020013713void i915_redisable_vga_power_on(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013714{
13715 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +020013716 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013717
Imre Deak04098752014-02-18 00:02:16 +020013718 if (!(I915_READ(vga_reg) & VGA_DISP_DISABLE)) {
13719 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
13720 i915_disable_vga(dev);
13721 }
13722}
13723
13724void i915_redisable_vga(struct drm_device *dev)
13725{
13726 struct drm_i915_private *dev_priv = dev->dev_private;
13727
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013728 /* This function can be called both from intel_modeset_setup_hw_state or
13729 * at a very early point in our resume sequence, where the power well
13730 * structures are not yet restored. Since this function is at a very
13731 * paranoid "someone might have enabled VGA while we were not looking"
13732 * level, just check if the power well is enabled instead of trying to
13733 * follow the "don't touch the power well if we don't need it" policy
13734 * the rest of the driver uses. */
Daniel Vetterf458ebb2014-09-30 10:56:39 +020013735 if (!intel_display_power_is_enabled(dev_priv, POWER_DOMAIN_VGA))
Paulo Zanoni8dc8a272013-08-02 16:22:24 -030013736 return;
13737
Imre Deak04098752014-02-18 00:02:16 +020013738 i915_redisable_vga_power_on(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +010013739}
13740
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013741static bool primary_get_hw_state(struct intel_crtc *crtc)
13742{
13743 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
13744
13745 if (!crtc->active)
13746 return false;
13747
13748 return I915_READ(DSPCNTR(crtc->plane)) & DISPLAY_PLANE_ENABLE;
13749}
13750
Daniel Vetter30e984d2013-06-05 13:34:17 +020013751static void intel_modeset_readout_hw_state(struct drm_device *dev)
Daniel Vetter24929352012-07-02 20:28:59 +020013752{
13753 struct drm_i915_private *dev_priv = dev->dev_private;
13754 enum pipe pipe;
Daniel Vetter24929352012-07-02 20:28:59 +020013755 struct intel_crtc *crtc;
13756 struct intel_encoder *encoder;
13757 struct intel_connector *connector;
Daniel Vetter53589012013-06-05 13:34:16 +020013758 int i;
Daniel Vetter24929352012-07-02 20:28:59 +020013759
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013760 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013761 memset(crtc->config, 0, sizeof(*crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +020013762
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013763 crtc->config->quirks |= PIPE_CONFIG_QUIRK_INHERITED_MODE;
Daniel Vetter99535992014-04-13 12:00:33 +020013764
Daniel Vetter0e8ffe12013-03-28 10:42:00 +010013765 crtc->active = dev_priv->display.get_pipe_config(crtc,
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013766 crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013767
Matt Roper83d65732015-02-25 13:12:16 -080013768 crtc->base.state->enable = crtc->active;
Daniel Vetter24929352012-07-02 20:28:59 +020013769 crtc->base.enabled = crtc->active;
Ville Syrjälä98ec7732014-04-30 17:43:01 +030013770 crtc->primary_enabled = primary_get_hw_state(crtc);
Daniel Vetter24929352012-07-02 20:28:59 +020013771
13772 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
13773 crtc->base.base.id,
13774 crtc->active ? "enabled" : "disabled");
13775 }
13776
Daniel Vetter53589012013-06-05 13:34:16 +020013777 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13778 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13779
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013780 pll->on = pll->get_hw_state(dev_priv, pll,
13781 &pll->config.hw_state);
Daniel Vetter53589012013-06-05 13:34:16 +020013782 pll->active = 0;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013783 pll->config.crtc_mask = 0;
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013784 for_each_intel_crtc(dev, crtc) {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013785 if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll) {
Daniel Vetter53589012013-06-05 13:34:16 +020013786 pll->active++;
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013787 pll->config.crtc_mask |= 1 << crtc->pipe;
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013788 }
Daniel Vetter53589012013-06-05 13:34:16 +020013789 }
Daniel Vetter53589012013-06-05 13:34:16 +020013790
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +020013791 DRM_DEBUG_KMS("%s hw state readout: crtc_mask 0x%08x, on %i\n",
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013792 pll->name, pll->config.crtc_mask, pll->on);
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013793
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +020013794 if (pll->config.crtc_mask)
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -030013795 intel_display_power_get(dev_priv, POWER_DOMAIN_PLLS);
Daniel Vetter53589012013-06-05 13:34:16 +020013796 }
13797
Damien Lespiaub2784e12014-08-05 11:29:37 +010013798 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013799 pipe = 0;
13800
13801 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -070013802 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13803 encoder->base.crtc = &crtc->base;
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013804 encoder->get_config(encoder, crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +020013805 } else {
13806 encoder->base.crtc = NULL;
13807 }
13808
13809 encoder->connectors_active = false;
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013810 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe %c\n",
Daniel Vetter24929352012-07-02 20:28:59 +020013811 encoder->base.base.id,
Jani Nikula8e329a032014-06-03 14:56:21 +030013812 encoder->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013813 encoder->base.crtc ? "enabled" : "disabled",
Damien Lespiau6f2bcce2013-10-16 12:29:54 +010013814 pipe_name(pipe));
Daniel Vetter24929352012-07-02 20:28:59 +020013815 }
13816
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +020013817 for_each_intel_connector(dev, connector) {
Daniel Vetter24929352012-07-02 20:28:59 +020013818 if (connector->get_hw_state(connector)) {
13819 connector->base.dpms = DRM_MODE_DPMS_ON;
13820 connector->encoder->connectors_active = true;
13821 connector->base.encoder = &connector->encoder->base;
13822 } else {
13823 connector->base.dpms = DRM_MODE_DPMS_OFF;
13824 connector->base.encoder = NULL;
13825 }
13826 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
13827 connector->base.base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +030013828 connector->base.name,
Daniel Vetter24929352012-07-02 20:28:59 +020013829 connector->base.encoder ? "enabled" : "disabled");
13830 }
Daniel Vetter30e984d2013-06-05 13:34:17 +020013831}
13832
13833/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
13834 * and i915 state tracking structures. */
13835void intel_modeset_setup_hw_state(struct drm_device *dev,
13836 bool force_restore)
13837{
13838 struct drm_i915_private *dev_priv = dev->dev_private;
13839 enum pipe pipe;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013840 struct intel_crtc *crtc;
13841 struct intel_encoder *encoder;
Daniel Vetter35c95372013-07-17 06:55:04 +020013842 int i;
Daniel Vetter30e984d2013-06-05 13:34:17 +020013843
13844 intel_modeset_readout_hw_state(dev);
Daniel Vetter24929352012-07-02 20:28:59 +020013845
Jesse Barnesbabea612013-06-26 18:57:38 +030013846 /*
13847 * Now that we have the config, copy it to each CRTC struct
13848 * Note that this could go away if we move to using crtc_config
13849 * checking everywhere.
13850 */
Damien Lespiaud3fcc802014-05-13 23:32:22 +010013851 for_each_intel_crtc(dev, crtc) {
Jani Nikulad330a952014-01-21 11:24:25 +020013852 if (crtc->active && i915.fastboot) {
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013853 intel_mode_from_pipe_config(&crtc->base.mode,
13854 crtc->config);
Jesse Barnesbabea612013-06-26 18:57:38 +030013855 DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
13856 crtc->base.base.id);
13857 drm_mode_debug_printmodeline(&crtc->base.mode);
13858 }
13859 }
13860
Daniel Vetter24929352012-07-02 20:28:59 +020013861 /* HW state is read out, now we need to sanitize this mess. */
Damien Lespiaub2784e12014-08-05 11:29:37 +010013862 for_each_intel_encoder(dev, encoder) {
Daniel Vetter24929352012-07-02 20:28:59 +020013863 intel_sanitize_encoder(encoder);
13864 }
13865
Damien Lespiau055e3932014-08-18 13:49:10 +010013866 for_each_pipe(dev_priv, pipe) {
Daniel Vetter24929352012-07-02 20:28:59 +020013867 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
13868 intel_sanitize_crtc(crtc);
Ander Conselvan de Oliveira6e3c9712015-01-15 14:55:25 +020013869 intel_dump_pipe_config(crtc, crtc->config,
13870 "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +020013871 }
Daniel Vetter9a935852012-07-05 22:34:27 +020013872
Daniel Vetter35c95372013-07-17 06:55:04 +020013873 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
13874 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
13875
13876 if (!pll->on || pll->active)
13877 continue;
13878
13879 DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
13880
13881 pll->disable(dev_priv, pll);
13882 pll->on = false;
13883 }
13884
Pradeep Bhat30789992014-11-04 17:06:45 +000013885 if (IS_GEN9(dev))
13886 skl_wm_get_hw_state(dev);
13887 else if (HAS_PCH_SPLIT(dev))
Ville Syrjälä243e6a42013-10-14 14:55:24 +030013888 ilk_wm_get_hw_state(dev);
13889
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013890 if (force_restore) {
Ville Syrjälä7d0bc1e2013-09-16 17:38:33 +030013891 i915_redisable_vga(dev);
13892
Daniel Vetterf30da182013-04-11 20:22:50 +020013893 /*
13894 * We need to use raw interfaces for restoring state to avoid
13895 * checking (bogus) intermediate states.
13896 */
Damien Lespiau055e3932014-08-18 13:49:10 +010013897 for_each_pipe(dev_priv, pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -070013898 struct drm_crtc *crtc =
13899 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +020013900
Jesse Barnes7f27126e2014-11-05 14:26:06 -080013901 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
13902 crtc->primary->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +010013903 }
13904 } else {
13905 intel_modeset_update_staged_output_state(dev);
13906 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +020013907
13908 intel_modeset_check_state(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +010013909}
13910
13911void intel_modeset_gem_init(struct drm_device *dev)
13912{
Jesse Barnes92122782014-10-09 12:57:42 -070013913 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013914 struct drm_crtc *c;
Matt Roper2ff8fde2014-07-08 07:50:07 -070013915 struct drm_i915_gem_object *obj;
Jesse Barnes484b41d2014-03-07 08:57:55 -080013916
Imre Deakae484342014-03-31 15:10:44 +030013917 mutex_lock(&dev->struct_mutex);
13918 intel_init_gt_powersave(dev);
13919 mutex_unlock(&dev->struct_mutex);
13920
Jesse Barnes92122782014-10-09 12:57:42 -070013921 /*
13922 * There may be no VBT; and if the BIOS enabled SSC we can
13923 * just keep using it to avoid unnecessary flicker. Whereas if the
13924 * BIOS isn't using it, don't assume it will work even if the VBT
13925 * indicates as much.
13926 */
13927 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
13928 dev_priv->vbt.lvds_use_ssc = !!(I915_READ(PCH_DREF_CONTROL) &
13929 DREF_SSC1_ENABLE);
13930
Chris Wilson1833b132012-05-09 11:56:28 +010013931 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +020013932
13933 intel_setup_overlay(dev);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013934
13935 /*
13936 * Make sure any fbs we allocated at startup are properly
13937 * pinned & fenced. When we do the allocation it's too early
13938 * for this.
13939 */
13940 mutex_lock(&dev->struct_mutex);
Damien Lespiau70e1e0e2014-05-13 23:32:24 +010013941 for_each_crtc(dev, c) {
Matt Roper2ff8fde2014-07-08 07:50:07 -070013942 obj = intel_fb_obj(c->primary->fb);
13943 if (obj == NULL)
Jesse Barnes484b41d2014-03-07 08:57:55 -080013944 continue;
13945
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013946 if (intel_pin_and_fence_fb_obj(c->primary,
13947 c->primary->fb,
Tvrtko Ursulin82bc3b22015-03-23 11:10:34 +000013948 c->primary->state,
Tvrtko Ursulin850c4cd2014-10-30 16:39:38 +000013949 NULL)) {
Jesse Barnes484b41d2014-03-07 08:57:55 -080013950 DRM_ERROR("failed to pin boot fb on pipe %d\n",
13951 to_intel_crtc(c)->pipe);
Dave Airlie66e514c2014-04-03 07:51:54 +100013952 drm_framebuffer_unreference(c->primary->fb);
13953 c->primary->fb = NULL;
Matt Roperafd65eb2015-02-03 13:10:04 -080013954 update_state_fb(c->primary);
Jesse Barnes484b41d2014-03-07 08:57:55 -080013955 }
13956 }
13957 mutex_unlock(&dev->struct_mutex);
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013958
13959 intel_backlight_register(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -080013960}
13961
Imre Deak4932e2c2014-02-11 17:12:48 +020013962void intel_connector_unregister(struct intel_connector *intel_connector)
13963{
13964 struct drm_connector *connector = &intel_connector->base;
13965
13966 intel_panel_destroy_backlight(connector);
Thomas Wood34ea3d32014-05-29 16:57:41 +010013967 drm_connector_unregister(connector);
Imre Deak4932e2c2014-02-11 17:12:48 +020013968}
13969
Jesse Barnes79e53942008-11-07 14:24:08 -080013970void intel_modeset_cleanup(struct drm_device *dev)
13971{
Jesse Barnes652c3932009-08-17 13:31:43 -070013972 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonid9255d52013-09-26 20:05:59 -030013973 struct drm_connector *connector;
Jesse Barnes652c3932009-08-17 13:31:43 -070013974
Imre Deak2eb52522014-11-19 15:30:05 +020013975 intel_disable_gt_powersave(dev);
13976
Ville Syrjälä0962c3c2014-11-07 15:19:46 +020013977 intel_backlight_unregister(dev);
13978
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013979 /*
13980 * Interrupts and polling as the first thing to avoid creating havoc.
Imre Deak2eb52522014-11-19 15:30:05 +020013981 * Too much stuff here (turning of connectors, ...) would
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013982 * experience fancy races otherwise.
13983 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +020013984 intel_irq_uninstall(dev_priv);
Jesse Barneseb21b922014-06-20 11:57:33 -070013985
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013986 /*
13987 * Due to the hpd irq storm handling the hotplug work can re-arm the
13988 * poll handlers. Hence disable polling after hpd handling is shut down.
13989 */
Keith Packardf87ea762010-10-03 19:36:26 -070013990 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +020013991
Jesse Barnes652c3932009-08-17 13:31:43 -070013992 mutex_lock(&dev->struct_mutex);
13993
Jesse Barnes723bfd72010-10-07 16:01:13 -070013994 intel_unregister_dsm_handler();
13995
Rodrigo Vivi7ff0ebc2014-12-08 14:09:10 -020013996 intel_fbc_disable(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -070013997
Kristian Høgsberg69341a52009-11-11 12:19:17 -050013998 mutex_unlock(&dev->struct_mutex);
13999
Chris Wilson1630fe72011-07-08 12:22:42 +010014000 /* flush any delayed tasks or pending work */
14001 flush_scheduled_work();
14002
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014003 /* destroy the backlight and sysfs files before encoders/connectors */
14004 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Imre Deak4932e2c2014-02-11 17:12:48 +020014005 struct intel_connector *intel_connector;
14006
14007 intel_connector = to_intel_connector(connector);
14008 intel_connector->unregister(intel_connector);
Jani Nikuladb31af1d2013-11-08 16:48:53 +020014009 }
Paulo Zanonid9255d52013-09-26 20:05:59 -030014010
Jesse Barnes79e53942008-11-07 14:24:08 -080014011 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +010014012
14013 intel_cleanup_overlay(dev);
Imre Deakae484342014-03-31 15:10:44 +030014014
14015 mutex_lock(&dev->struct_mutex);
14016 intel_cleanup_gt_powersave(dev);
14017 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080014018}
14019
Dave Airlie28d52042009-09-21 14:33:58 +100014020/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +080014021 * Return which encoder is currently attached for connector.
14022 */
Chris Wilsondf0e9242010-09-09 16:20:55 +010014023struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -080014024{
Chris Wilsondf0e9242010-09-09 16:20:55 +010014025 return &intel_attached_encoder(connector)->base;
14026}
Jesse Barnes79e53942008-11-07 14:24:08 -080014027
Chris Wilsondf0e9242010-09-09 16:20:55 +010014028void intel_connector_attach_encoder(struct intel_connector *connector,
14029 struct intel_encoder *encoder)
14030{
14031 connector->encoder = encoder;
14032 drm_mode_connector_attach_encoder(&connector->base,
14033 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -080014034}
Dave Airlie28d52042009-09-21 14:33:58 +100014035
14036/*
14037 * set vga decode state - true == enable VGA decode
14038 */
14039int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
14040{
14041 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona885b3c2013-12-17 14:34:50 +000014042 unsigned reg = INTEL_INFO(dev)->gen >= 6 ? SNB_GMCH_CTRL : INTEL_GMCH_CTRL;
Dave Airlie28d52042009-09-21 14:33:58 +100014043 u16 gmch_ctrl;
14044
Chris Wilson75fa0412014-02-07 18:37:02 -020014045 if (pci_read_config_word(dev_priv->bridge_dev, reg, &gmch_ctrl)) {
14046 DRM_ERROR("failed to read control word\n");
14047 return -EIO;
14048 }
14049
Chris Wilsonc0cc8a52014-02-07 18:37:03 -020014050 if (!!(gmch_ctrl & INTEL_GMCH_VGA_DISABLE) == !state)
14051 return 0;
14052
Dave Airlie28d52042009-09-21 14:33:58 +100014053 if (state)
14054 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
14055 else
14056 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
Chris Wilson75fa0412014-02-07 18:37:02 -020014057
14058 if (pci_write_config_word(dev_priv->bridge_dev, reg, gmch_ctrl)) {
14059 DRM_ERROR("failed to write control word\n");
14060 return -EIO;
14061 }
14062
Dave Airlie28d52042009-09-21 14:33:58 +100014063 return 0;
14064}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014065
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014066struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014067
14068 u32 power_well_driver;
14069
Chris Wilson63b66e52013-08-08 15:12:06 +020014070 int num_transcoders;
14071
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014072 struct intel_cursor_error_state {
14073 u32 control;
14074 u32 position;
14075 u32 base;
14076 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +010014077 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014078
14079 struct intel_pipe_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014080 bool power_domain_on;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014081 u32 source;
Imre Deakf301b1e2014-04-18 15:55:04 +030014082 u32 stat;
Damien Lespiau52331302012-08-15 19:23:25 +010014083 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014084
14085 struct intel_plane_error_state {
14086 u32 control;
14087 u32 stride;
14088 u32 size;
14089 u32 pos;
14090 u32 addr;
14091 u32 surface;
14092 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +010014093 } plane[I915_MAX_PIPES];
Chris Wilson63b66e52013-08-08 15:12:06 +020014094
14095 struct intel_transcoder_error_state {
Imre Deakddf9c532013-11-27 22:02:02 +020014096 bool power_domain_on;
Chris Wilson63b66e52013-08-08 15:12:06 +020014097 enum transcoder cpu_transcoder;
14098
14099 u32 conf;
14100
14101 u32 htotal;
14102 u32 hblank;
14103 u32 hsync;
14104 u32 vtotal;
14105 u32 vblank;
14106 u32 vsync;
14107 } transcoder[4];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014108};
14109
14110struct intel_display_error_state *
14111intel_display_capture_error_state(struct drm_device *dev)
14112{
Jani Nikulafbee40d2014-03-31 14:27:18 +030014113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014114 struct intel_display_error_state *error;
Chris Wilson63b66e52013-08-08 15:12:06 +020014115 int transcoders[] = {
14116 TRANSCODER_A,
14117 TRANSCODER_B,
14118 TRANSCODER_C,
14119 TRANSCODER_EDP,
14120 };
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014121 int i;
14122
Chris Wilson63b66e52013-08-08 15:12:06 +020014123 if (INTEL_INFO(dev)->num_pipes == 0)
14124 return NULL;
14125
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014126 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014127 if (error == NULL)
14128 return NULL;
14129
Imre Deak190be112013-11-25 17:15:31 +020014130 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014131 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
14132
Damien Lespiau055e3932014-08-18 13:49:10 +010014133 for_each_pipe(dev_priv, i) {
Imre Deakddf9c532013-11-27 22:02:02 +020014134 error->pipe[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014135 __intel_display_power_is_enabled(dev_priv,
14136 POWER_DOMAIN_PIPE(i));
Imre Deakddf9c532013-11-27 22:02:02 +020014137 if (!error->pipe[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014138 continue;
14139
Ville Syrjälä5efb3e22014-04-09 13:28:53 +030014140 error->cursor[i].control = I915_READ(CURCNTR(i));
14141 error->cursor[i].position = I915_READ(CURPOS(i));
14142 error->cursor[i].base = I915_READ(CURBASE(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014143
14144 error->plane[i].control = I915_READ(DSPCNTR(i));
14145 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014146 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -030014147 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014148 error->plane[i].pos = I915_READ(DSPPOS(i));
14149 }
Paulo Zanonica291362013-03-06 20:03:14 -030014150 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
14151 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014152 if (INTEL_INFO(dev)->gen >= 4) {
14153 error->plane[i].surface = I915_READ(DSPSURF(i));
14154 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
14155 }
14156
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014157 error->pipe[i].source = I915_READ(PIPESRC(i));
Imre Deakf301b1e2014-04-18 15:55:04 +030014158
Sonika Jindal3abfce72014-07-21 15:23:43 +053014159 if (HAS_GMCH_DISPLAY(dev))
Imre Deakf301b1e2014-04-18 15:55:04 +030014160 error->pipe[i].stat = I915_READ(PIPESTAT(i));
Chris Wilson63b66e52013-08-08 15:12:06 +020014161 }
14162
14163 error->num_transcoders = INTEL_INFO(dev)->num_pipes;
14164 if (HAS_DDI(dev_priv->dev))
14165 error->num_transcoders++; /* Account for eDP. */
14166
14167 for (i = 0; i < error->num_transcoders; i++) {
14168 enum transcoder cpu_transcoder = transcoders[i];
14169
Imre Deakddf9c532013-11-27 22:02:02 +020014170 error->transcoder[i].power_domain_on =
Daniel Vetterf458ebb2014-09-30 10:56:39 +020014171 __intel_display_power_is_enabled(dev_priv,
Paulo Zanoni38cc1da2013-12-20 15:09:41 -020014172 POWER_DOMAIN_TRANSCODER(cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014173 if (!error->transcoder[i].power_domain_on)
Paulo Zanoni9d1cb912013-11-01 13:32:08 -020014174 continue;
14175
Chris Wilson63b66e52013-08-08 15:12:06 +020014176 error->transcoder[i].cpu_transcoder = cpu_transcoder;
14177
14178 error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
14179 error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
14180 error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
14181 error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
14182 error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
14183 error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
14184 error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014185 }
14186
14187 return error;
14188}
14189
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014190#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
14191
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014192void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014193intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014194 struct drm_device *dev,
14195 struct intel_display_error_state *error)
14196{
Damien Lespiau055e3932014-08-18 13:49:10 +010014197 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014198 int i;
14199
Chris Wilson63b66e52013-08-08 15:12:06 +020014200 if (!error)
14201 return;
14202
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014203 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Imre Deak190be112013-11-25 17:15:31 +020014204 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014205 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -030014206 error->power_well_driver);
Damien Lespiau055e3932014-08-18 13:49:10 +010014207 for_each_pipe(dev_priv, i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014208 err_printf(m, "Pipe [%d]:\n", i);
Imre Deakddf9c532013-11-27 22:02:02 +020014209 err_printf(m, " Power: %s\n",
14210 error->pipe[i].power_domain_on ? "on" : "off");
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014211 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
Imre Deakf301b1e2014-04-18 15:55:04 +030014212 err_printf(m, " STAT: %08x\n", error->pipe[i].stat);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014213
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014214 err_printf(m, "Plane [%d]:\n", i);
14215 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
14216 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014217 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014218 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
14219 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -030014220 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -030014221 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014222 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014223 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014224 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
14225 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014226 }
14227
Mika Kuoppalaedc3d882013-05-23 13:55:35 +030014228 err_printf(m, "Cursor [%d]:\n", i);
14229 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
14230 err_printf(m, " POS: %08x\n", error->cursor[i].position);
14231 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014232 }
Chris Wilson63b66e52013-08-08 15:12:06 +020014233
14234 for (i = 0; i < error->num_transcoders; i++) {
Chris Wilson1cf84bb2013-10-21 09:10:33 +010014235 err_printf(m, "CPU transcoder: %c\n",
Chris Wilson63b66e52013-08-08 15:12:06 +020014236 transcoder_name(error->transcoder[i].cpu_transcoder));
Imre Deakddf9c532013-11-27 22:02:02 +020014237 err_printf(m, " Power: %s\n",
14238 error->transcoder[i].power_domain_on ? "on" : "off");
Chris Wilson63b66e52013-08-08 15:12:06 +020014239 err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
14240 err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
14241 err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
14242 err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
14243 err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
14244 err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
14245 err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
14246 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +000014247}
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014248
14249void intel_modeset_preclose(struct drm_device *dev, struct drm_file *file)
14250{
14251 struct intel_crtc *crtc;
14252
14253 for_each_intel_crtc(dev, crtc) {
14254 struct intel_unpin_work *work;
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014255
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014256 spin_lock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014257
14258 work = crtc->unpin_work;
14259
14260 if (work && work->event &&
14261 work->event->base.file_priv == file) {
14262 kfree(work->event);
14263 work->event = NULL;
14264 }
14265
Daniel Vetter5e2d7af2014-09-15 14:55:22 +020014266 spin_unlock_irq(&dev->event_lock);
Ville Syrjäläe2fcdaa2014-08-06 14:02:51 +030014267 }
14268}