blob: 149c46f28c5c57a8ae4d5168af595454d31928da [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbach7ce05792011-08-03 23:50:40 +000090 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
91 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000092 bool parseDirectiveWord(unsigned Size, SMLoc L);
93 bool parseDirectiveThumb(SMLoc L);
94 bool parseDirectiveThumbFunc(SMLoc L);
95 bool parseDirectiveCode(SMLoc L);
96 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000097
Jim Grosbach1355cf12011-07-26 17:10:22 +000098 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +000099 bool &CarrySetting, unsigned &ProcessorIMod,
100 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000101 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000102 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000103
Evan Chengebdeeab2011-07-08 01:53:10 +0000104 bool isThumb() const {
105 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000106 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000107 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000109 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000110 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000111 bool isThumbTwo() const {
112 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
113 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000114 bool hasV6Ops() const {
115 return STI.getFeatureBits() & ARM::HasV6Ops;
116 }
Evan Cheng32869202011-07-08 22:36:29 +0000117 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000118 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
119 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000120 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000121
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000122 /// @name Auto-generated Match Functions
123 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000124
Chris Lattner0692ee62010-09-06 19:11:01 +0000125#define GET_ASSEMBLER_HEADER
126#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000127
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000128 /// }
129
Jim Grosbach89df9962011-08-26 21:43:41 +0000130 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000131 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000132 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000133 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000134 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000141 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
142 StringRef Op, int Low, int High);
143 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
144 return parsePKHImm(O, "lsl", 0, 31);
145 }
146 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
147 return parsePKHImm(O, "asr", 1, 32);
148 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000149 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000150 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000151 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000152 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000153 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000154 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000155
156 // Asm Match Converter Methods
Jim Grosbacha77295d2011-09-08 22:07:06 +0000157 bool cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
158 const SmallVectorImpl<MCParsedAsmOperand*> &);
159 bool cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
160 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheeec0252011-09-08 00:39:19 +0000161 bool cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000163 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000165 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000167 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000169 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000171 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
172 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000173 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
175 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
177 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
179 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000181 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000183 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000185 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000187 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
188 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000189
190 bool validateInstruction(MCInst &Inst,
191 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000192 void processInstruction(MCInst &Inst,
193 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000194 bool shouldOmitCCOutOperand(StringRef Mnemonic,
195 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000196
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000197public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000198 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000199 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000200 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000201 Match_RequiresV6,
202 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000203 };
204
Evan Chengffc0e732011-07-09 05:47:46 +0000205 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000206 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000207 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000208
Evan Chengebdeeab2011-07-08 01:53:10 +0000209 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000210 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000211
212 // Not in an ITBlock to start with.
213 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000214 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000215
Jim Grosbach1355cf12011-07-26 17:10:22 +0000216 // Implementation of the MCTargetAsmParser interface:
217 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
218 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000219 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000220 bool ParseDirective(AsmToken DirectiveID);
221
Jim Grosbach47a0d522011-08-16 20:45:50 +0000222 unsigned checkTargetMatchPredicate(MCInst &Inst);
223
Jim Grosbach1355cf12011-07-26 17:10:22 +0000224 bool MatchAndEmitInstruction(SMLoc IDLoc,
225 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
226 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000227};
Jim Grosbach16c74252010-10-29 14:46:02 +0000228} // end anonymous namespace
229
Chris Lattner3a697562010-10-28 17:20:03 +0000230namespace {
231
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000232/// ARMOperand - Instances of this class represent a parsed ARM machine
233/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000234class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000235 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000236 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000237 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000238 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000239 CoprocNum,
240 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000241 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000242 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000243 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000244 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000245 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000246 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000247 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000248 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000249 DPRRegisterList,
250 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000251 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000252 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000253 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000254 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000255 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000256 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000257 } Kind;
258
Sean Callanan76264762010-04-02 22:27:05 +0000259 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000260 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000261
262 union {
263 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000264 ARMCC::CondCodes Val;
265 } CC;
266
267 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000268 unsigned Val;
269 } Cop;
270
271 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000272 unsigned Mask:4;
273 } ITMask;
274
275 struct {
276 ARM_MB::MemBOpt Val;
277 } MBOpt;
278
279 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000280 ARM_PROC::IFlags Val;
281 } IFlags;
282
283 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000284 unsigned Val;
285 } MMask;
286
287 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000288 const char *Data;
289 unsigned Length;
290 } Tok;
291
292 struct {
293 unsigned RegNum;
294 } Reg;
295
Bill Wendling8155e5b2010-11-06 22:19:43 +0000296 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000297 const MCExpr *Val;
298 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000299
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000300 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000301 struct {
302 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000303 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
304 // was specified.
305 const MCConstantExpr *OffsetImm; // Offset immediate value
306 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
307 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000308 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000309 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000310 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000311
312 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000313 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000314 bool isAdd;
315 ARM_AM::ShiftOpc ShiftTy;
316 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000317 } PostIdxReg;
318
319 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000320 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000321 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000322 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000323 struct {
324 ARM_AM::ShiftOpc ShiftTy;
325 unsigned SrcReg;
326 unsigned ShiftReg;
327 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000328 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000329 struct {
330 ARM_AM::ShiftOpc ShiftTy;
331 unsigned SrcReg;
332 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000333 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000334 struct {
335 unsigned Imm;
336 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000337 struct {
338 unsigned LSB;
339 unsigned Width;
340 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000341 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000342
Bill Wendling146018f2010-11-06 21:42:12 +0000343 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
344public:
Sean Callanan76264762010-04-02 22:27:05 +0000345 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
346 Kind = o.Kind;
347 StartLoc = o.StartLoc;
348 EndLoc = o.EndLoc;
349 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000350 case CondCode:
351 CC = o.CC;
352 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000353 case ITCondMask:
354 ITMask = o.ITMask;
355 break;
Sean Callanan76264762010-04-02 22:27:05 +0000356 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000357 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000358 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000359 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000360 case Register:
361 Reg = o.Reg;
362 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000363 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000364 case DPRRegisterList:
365 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000366 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000367 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000368 case CoprocNum:
369 case CoprocReg:
370 Cop = o.Cop;
371 break;
Sean Callanan76264762010-04-02 22:27:05 +0000372 case Immediate:
373 Imm = o.Imm;
374 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000375 case MemBarrierOpt:
376 MBOpt = o.MBOpt;
377 break;
Sean Callanan76264762010-04-02 22:27:05 +0000378 case Memory:
379 Mem = o.Mem;
380 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000381 case PostIndexRegister:
382 PostIdxReg = o.PostIdxReg;
383 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000384 case MSRMask:
385 MMask = o.MMask;
386 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000387 case ProcIFlags:
388 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000389 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000390 case ShifterImmediate:
391 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000392 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000393 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000394 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000395 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000396 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000397 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000398 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000399 case RotateImmediate:
400 RotImm = o.RotImm;
401 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000402 case BitfieldDescriptor:
403 Bitfield = o.Bitfield;
404 break;
Sean Callanan76264762010-04-02 22:27:05 +0000405 }
406 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000407
Sean Callanan76264762010-04-02 22:27:05 +0000408 /// getStartLoc - Get the location of the first token of this operand.
409 SMLoc getStartLoc() const { return StartLoc; }
410 /// getEndLoc - Get the location of the last token of this operand.
411 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000412
Daniel Dunbar8462b302010-08-11 06:36:53 +0000413 ARMCC::CondCodes getCondCode() const {
414 assert(Kind == CondCode && "Invalid access!");
415 return CC.Val;
416 }
417
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000418 unsigned getCoproc() const {
419 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
420 return Cop.Val;
421 }
422
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000423 StringRef getToken() const {
424 assert(Kind == Token && "Invalid access!");
425 return StringRef(Tok.Data, Tok.Length);
426 }
427
428 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000429 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000430 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000431 }
432
Bill Wendling5fa22a12010-11-09 23:28:44 +0000433 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000434 assert((Kind == RegisterList || Kind == DPRRegisterList ||
435 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000436 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000437 }
438
Kevin Enderbycfe07242009-10-13 22:19:02 +0000439 const MCExpr *getImm() const {
440 assert(Kind == Immediate && "Invalid access!");
441 return Imm.Val;
442 }
443
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000444 ARM_MB::MemBOpt getMemBarrierOpt() const {
445 assert(Kind == MemBarrierOpt && "Invalid access!");
446 return MBOpt.Val;
447 }
448
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000449 ARM_PROC::IFlags getProcIFlags() const {
450 assert(Kind == ProcIFlags && "Invalid access!");
451 return IFlags.Val;
452 }
453
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000454 unsigned getMSRMask() const {
455 assert(Kind == MSRMask && "Invalid access!");
456 return MMask.Val;
457 }
458
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000459 bool isCoprocNum() const { return Kind == CoprocNum; }
460 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000461 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000462 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000463 bool isITMask() const { return Kind == ITCondMask; }
464 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000465 bool isImm() const { return Kind == Immediate; }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000466 bool isImm8s4() const {
467 if (Kind != Immediate)
468 return false;
469 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
470 if (!CE) return false;
471 int64_t Value = CE->getValue();
472 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
473 }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000474 bool isImm0_1020s4() const {
475 if (Kind != Immediate)
476 return false;
477 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
478 if (!CE) return false;
479 int64_t Value = CE->getValue();
480 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
481 }
482 bool isImm0_508s4() const {
483 if (Kind != Immediate)
484 return false;
485 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
486 if (!CE) return false;
487 int64_t Value = CE->getValue();
488 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
489 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000490 bool isImm0_255() const {
491 if (Kind != Immediate)
492 return false;
493 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
494 if (!CE) return false;
495 int64_t Value = CE->getValue();
496 return Value >= 0 && Value < 256;
497 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000498 bool isImm0_7() const {
499 if (Kind != Immediate)
500 return false;
501 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
502 if (!CE) return false;
503 int64_t Value = CE->getValue();
504 return Value >= 0 && Value < 8;
505 }
506 bool isImm0_15() const {
507 if (Kind != Immediate)
508 return false;
509 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
510 if (!CE) return false;
511 int64_t Value = CE->getValue();
512 return Value >= 0 && Value < 16;
513 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000514 bool isImm0_31() const {
515 if (Kind != Immediate)
516 return false;
517 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
518 if (!CE) return false;
519 int64_t Value = CE->getValue();
520 return Value >= 0 && Value < 32;
521 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000522 bool isImm1_16() const {
523 if (Kind != Immediate)
524 return false;
525 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
526 if (!CE) return false;
527 int64_t Value = CE->getValue();
528 return Value > 0 && Value < 17;
529 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000530 bool isImm1_32() const {
531 if (Kind != Immediate)
532 return false;
533 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
534 if (!CE) return false;
535 int64_t Value = CE->getValue();
536 return Value > 0 && Value < 33;
537 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000538 bool isImm0_65535() const {
539 if (Kind != Immediate)
540 return false;
541 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
542 if (!CE) return false;
543 int64_t Value = CE->getValue();
544 return Value >= 0 && Value < 65536;
545 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000546 bool isImm0_65535Expr() const {
547 if (Kind != Immediate)
548 return false;
549 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
550 // If it's not a constant expression, it'll generate a fixup and be
551 // handled later.
552 if (!CE) return true;
553 int64_t Value = CE->getValue();
554 return Value >= 0 && Value < 65536;
555 }
Jim Grosbached838482011-07-26 16:24:27 +0000556 bool isImm24bit() const {
557 if (Kind != Immediate)
558 return false;
559 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
560 if (!CE) return false;
561 int64_t Value = CE->getValue();
562 return Value >= 0 && Value <= 0xffffff;
563 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000564 bool isImmThumbSR() const {
565 if (Kind != Immediate)
566 return false;
567 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
568 if (!CE) return false;
569 int64_t Value = CE->getValue();
570 return Value > 0 && Value < 33;
571 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000572 bool isPKHLSLImm() const {
573 if (Kind != Immediate)
574 return false;
575 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
576 if (!CE) return false;
577 int64_t Value = CE->getValue();
578 return Value >= 0 && Value < 32;
579 }
580 bool isPKHASRImm() const {
581 if (Kind != Immediate)
582 return false;
583 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
584 if (!CE) return false;
585 int64_t Value = CE->getValue();
586 return Value > 0 && Value <= 32;
587 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000588 bool isARMSOImm() const {
589 if (Kind != Immediate)
590 return false;
591 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
592 if (!CE) return false;
593 int64_t Value = CE->getValue();
594 return ARM_AM::getSOImmVal(Value) != -1;
595 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000596 bool isT2SOImm() const {
597 if (Kind != Immediate)
598 return false;
599 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
600 if (!CE) return false;
601 int64_t Value = CE->getValue();
602 return ARM_AM::getT2SOImmVal(Value) != -1;
603 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000604 bool isSetEndImm() const {
605 if (Kind != Immediate)
606 return false;
607 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
608 if (!CE) return false;
609 int64_t Value = CE->getValue();
610 return Value == 1 || Value == 0;
611 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000612 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000613 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000614 bool isDPRRegList() const { return Kind == DPRRegisterList; }
615 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000616 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000617 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000618 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000619 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000620 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
621 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000622 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000623 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000624 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
625 bool isPostIdxReg() const {
626 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
627 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000628 bool isMemNoOffset() const {
629 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000630 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631 // No offset of any kind.
632 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000633 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000634 bool isAddrMode2() const {
635 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000636 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000637 // Check for register offset.
638 if (Mem.OffsetRegNum) return true;
639 // Immediate offset in range [-4095, 4095].
640 if (!Mem.OffsetImm) return true;
641 int64_t Val = Mem.OffsetImm->getValue();
642 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000643 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000644 bool isAM2OffsetImm() const {
645 if (Kind != Immediate)
646 return false;
647 // Immediate offset in range [-4095, 4095].
648 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
649 if (!CE) return false;
650 int64_t Val = CE->getValue();
651 return Val > -4096 && Val < 4096;
652 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000653 bool isAddrMode3() const {
654 if (Kind != Memory)
655 return false;
656 // No shifts are legal for AM3.
657 if (Mem.ShiftType != ARM_AM::no_shift) return false;
658 // Check for register offset.
659 if (Mem.OffsetRegNum) return true;
660 // Immediate offset in range [-255, 255].
661 if (!Mem.OffsetImm) return true;
662 int64_t Val = Mem.OffsetImm->getValue();
663 return Val > -256 && Val < 256;
664 }
665 bool isAM3Offset() const {
666 if (Kind != Immediate && Kind != PostIndexRegister)
667 return false;
668 if (Kind == PostIndexRegister)
669 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
670 // Immediate offset in range [-255, 255].
671 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
672 if (!CE) return false;
673 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000674 // Special case, #-0 is INT32_MIN.
675 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000676 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000677 bool isAddrMode5() const {
678 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000679 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000680 // Check for register offset.
681 if (Mem.OffsetRegNum) return false;
682 // Immediate offset in range [-1020, 1020] and a multiple of 4.
683 if (!Mem.OffsetImm) return true;
684 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000685 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
686 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000687 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000688 bool isMemRegOffset() const {
689 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000690 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000691 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000692 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000693 bool isT2MemRegOffset() const {
694 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative)
695 return false;
696 // Only lsl #{0, 1, 2, 3} allowed.
697 if (Mem.ShiftType == ARM_AM::no_shift)
698 return true;
699 if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3)
700 return false;
701 return true;
702 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000703 bool isMemThumbRR() const {
704 // Thumb reg+reg addressing is simple. Just two registers, a base and
705 // an offset. No shifts, negations or any other complicating factors.
706 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
707 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000708 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000709 return isARMLowRegister(Mem.BaseRegNum) &&
710 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
711 }
712 bool isMemThumbRIs4() const {
713 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
714 !isARMLowRegister(Mem.BaseRegNum))
715 return false;
716 // Immediate offset, multiple of 4 in range [0, 124].
717 if (!Mem.OffsetImm) return true;
718 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000719 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
720 }
Jim Grosbach38466302011-08-19 18:55:51 +0000721 bool isMemThumbRIs2() const {
722 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
723 !isARMLowRegister(Mem.BaseRegNum))
724 return false;
725 // Immediate offset, multiple of 4 in range [0, 62].
726 if (!Mem.OffsetImm) return true;
727 int64_t Val = Mem.OffsetImm->getValue();
728 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
729 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000730 bool isMemThumbRIs1() const {
731 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
732 !isARMLowRegister(Mem.BaseRegNum))
733 return false;
734 // Immediate offset in range [0, 31].
735 if (!Mem.OffsetImm) return true;
736 int64_t Val = Mem.OffsetImm->getValue();
737 return Val >= 0 && Val <= 31;
738 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000739 bool isMemThumbSPI() const {
740 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
741 return false;
742 // Immediate offset, multiple of 4 in range [0, 1020].
743 if (!Mem.OffsetImm) return true;
744 int64_t Val = Mem.OffsetImm->getValue();
745 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000746 }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000747 bool isMemImm8s4Offset() const {
748 if (Kind != Memory || Mem.OffsetRegNum != 0)
749 return false;
750 // Immediate offset a multiple of 4 in range [-1020, 1020].
751 if (!Mem.OffsetImm) return true;
752 int64_t Val = Mem.OffsetImm->getValue();
753 return Val >= -1020 && Val <= 1020 && (Val & 3) == 0;
754 }
Jim Grosbachb6aed502011-09-09 18:37:27 +0000755 bool isMemImm0_1020s4Offset() const {
756 if (Kind != Memory || Mem.OffsetRegNum != 0)
757 return false;
758 // Immediate offset a multiple of 4 in range [0, 1020].
759 if (!Mem.OffsetImm) return true;
760 int64_t Val = Mem.OffsetImm->getValue();
761 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
762 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000763 bool isMemImm8Offset() const {
764 if (Kind != Memory || Mem.OffsetRegNum != 0)
765 return false;
766 // Immediate offset in range [-255, 255].
767 if (!Mem.OffsetImm) return true;
768 int64_t Val = Mem.OffsetImm->getValue();
769 return Val > -256 && Val < 256;
770 }
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000771 bool isMemPosImm8Offset() const {
772 if (Kind != Memory || Mem.OffsetRegNum != 0)
773 return false;
774 // Immediate offset in range [0, 255].
775 if (!Mem.OffsetImm) return true;
776 int64_t Val = Mem.OffsetImm->getValue();
777 return Val >= 0 && Val < 256;
778 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000779 bool isMemNegImm8Offset() const {
780 if (Kind != Memory || Mem.OffsetRegNum != 0)
781 return false;
782 // Immediate offset in range [-255, -1].
783 if (!Mem.OffsetImm) return true;
784 int64_t Val = Mem.OffsetImm->getValue();
785 return Val > -256 && Val < 0;
786 }
787 bool isMemUImm12Offset() const {
788 // If we have an immediate that's not a constant, treat it as a label
789 // reference needing a fixup. If it is a constant, it's something else
790 // and we reject it.
791 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
792 return true;
793
794 if (Kind != Memory || Mem.OffsetRegNum != 0)
795 return false;
796 // Immediate offset in range [0, 4095].
797 if (!Mem.OffsetImm) return true;
798 int64_t Val = Mem.OffsetImm->getValue();
799 return (Val >= 0 && Val < 4096);
800 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000801 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000802 // If we have an immediate that's not a constant, treat it as a label
803 // reference needing a fixup. If it is a constant, it's something else
804 // and we reject it.
805 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
806 return true;
807
Jim Grosbach7ce05792011-08-03 23:50:40 +0000808 if (Kind != Memory || Mem.OffsetRegNum != 0)
809 return false;
810 // Immediate offset in range [-4095, 4095].
811 if (!Mem.OffsetImm) return true;
812 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000813 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000814 }
815 bool isPostIdxImm8() const {
816 if (Kind != Immediate)
817 return false;
818 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
819 if (!CE) return false;
820 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000821 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000822 }
823
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000824 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000825 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000826
827 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000828 // Add as immediates when possible. Null MCExpr = 0.
829 if (Expr == 0)
830 Inst.addOperand(MCOperand::CreateImm(0));
831 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000832 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
833 else
834 Inst.addOperand(MCOperand::CreateExpr(Expr));
835 }
836
Daniel Dunbar8462b302010-08-11 06:36:53 +0000837 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000838 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000839 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000840 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
841 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000842 }
843
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000844 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
845 assert(N == 1 && "Invalid number of operands!");
846 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
847 }
848
Jim Grosbach89df9962011-08-26 21:43:41 +0000849 void addITMaskOperands(MCInst &Inst, unsigned N) const {
850 assert(N == 1 && "Invalid number of operands!");
851 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
852 }
853
854 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
855 assert(N == 1 && "Invalid number of operands!");
856 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
857 }
858
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000859 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
860 assert(N == 1 && "Invalid number of operands!");
861 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
862 }
863
Jim Grosbachd67641b2010-12-06 18:21:12 +0000864 void addCCOutOperands(MCInst &Inst, unsigned N) const {
865 assert(N == 1 && "Invalid number of operands!");
866 Inst.addOperand(MCOperand::CreateReg(getReg()));
867 }
868
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000869 void addRegOperands(MCInst &Inst, unsigned N) const {
870 assert(N == 1 && "Invalid number of operands!");
871 Inst.addOperand(MCOperand::CreateReg(getReg()));
872 }
873
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000874 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000875 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000876 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
877 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
878 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000879 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000880 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000881 }
882
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000883 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000884 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000885 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
886 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000887 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000888 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000889 }
890
Jim Grosbach580f4a92011-07-25 22:20:28 +0000891 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000892 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000893 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
894 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000895 }
896
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000897 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000898 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000899 const SmallVectorImpl<unsigned> &RegList = getRegList();
900 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000901 I = RegList.begin(), E = RegList.end(); I != E; ++I)
902 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000903 }
904
Bill Wendling0f630752010-11-17 04:32:08 +0000905 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
906 addRegListOperands(Inst, N);
907 }
908
909 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
910 addRegListOperands(Inst, N);
911 }
912
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000913 void addRotImmOperands(MCInst &Inst, unsigned N) const {
914 assert(N == 1 && "Invalid number of operands!");
915 // Encoded as val>>3. The printer handles display as 8, 16, 24.
916 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
917 }
918
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000919 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
920 assert(N == 1 && "Invalid number of operands!");
921 // Munge the lsb/width into a bitfield mask.
922 unsigned lsb = Bitfield.LSB;
923 unsigned width = Bitfield.Width;
924 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
925 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
926 (32 - (lsb + width)));
927 Inst.addOperand(MCOperand::CreateImm(Mask));
928 }
929
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000930 void addImmOperands(MCInst &Inst, unsigned N) const {
931 assert(N == 1 && "Invalid number of operands!");
932 addExpr(Inst, getImm());
933 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000934
Jim Grosbacha77295d2011-09-08 22:07:06 +0000935 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
936 assert(N == 1 && "Invalid number of operands!");
937 // FIXME: We really want to scale the value here, but the LDRD/STRD
938 // instruction don't encode operands that way yet.
939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
940 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
941 }
942
Jim Grosbach72f39f82011-08-24 21:22:15 +0000943 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
944 assert(N == 1 && "Invalid number of operands!");
945 // The immediate is scaled by four in the encoding and is stored
946 // in the MCInst as such. Lop off the low two bits here.
947 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
948 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
949 }
950
951 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
952 assert(N == 1 && "Invalid number of operands!");
953 // The immediate is scaled by four in the encoding and is stored
954 // in the MCInst as such. Lop off the low two bits here.
955 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
956 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
957 }
958
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000959 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
960 assert(N == 1 && "Invalid number of operands!");
961 addExpr(Inst, getImm());
962 }
963
Jim Grosbach83ab0702011-07-13 22:01:08 +0000964 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
965 assert(N == 1 && "Invalid number of operands!");
966 addExpr(Inst, getImm());
967 }
968
969 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
970 assert(N == 1 && "Invalid number of operands!");
971 addExpr(Inst, getImm());
972 }
973
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000974 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
975 assert(N == 1 && "Invalid number of operands!");
976 addExpr(Inst, getImm());
977 }
978
Jim Grosbachf4943352011-07-25 23:09:14 +0000979 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
980 assert(N == 1 && "Invalid number of operands!");
981 // The constant encodes as the immediate-1, and we store in the instruction
982 // the bits as encoded, so subtract off one here.
983 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
984 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
985 }
986
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000987 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
988 assert(N == 1 && "Invalid number of operands!");
989 // The constant encodes as the immediate-1, and we store in the instruction
990 // the bits as encoded, so subtract off one here.
991 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
992 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
993 }
994
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000995 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
996 assert(N == 1 && "Invalid number of operands!");
997 addExpr(Inst, getImm());
998 }
999
Jim Grosbachffa32252011-07-19 19:13:28 +00001000 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
1001 assert(N == 1 && "Invalid number of operands!");
1002 addExpr(Inst, getImm());
1003 }
1004
Jim Grosbached838482011-07-26 16:24:27 +00001005 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
1006 assert(N == 1 && "Invalid number of operands!");
1007 addExpr(Inst, getImm());
1008 }
1009
Jim Grosbach70939ee2011-08-17 21:51:27 +00001010 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1011 assert(N == 1 && "Invalid number of operands!");
1012 // The constant encodes as the immediate, except for 32, which encodes as
1013 // zero.
1014 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1015 unsigned Imm = CE->getValue();
1016 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1017 }
1018
Jim Grosbachf6c05252011-07-21 17:23:04 +00001019 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
1020 assert(N == 1 && "Invalid number of operands!");
1021 addExpr(Inst, getImm());
1022 }
1023
1024 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1025 assert(N == 1 && "Invalid number of operands!");
1026 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1027 // the instruction as well.
1028 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1029 int Val = CE->getValue();
1030 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1031 }
1032
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +00001033 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
1034 assert(N == 1 && "Invalid number of operands!");
1035 addExpr(Inst, getImm());
1036 }
1037
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001038 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
1039 assert(N == 1 && "Invalid number of operands!");
1040 addExpr(Inst, getImm());
1041 }
1042
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001043 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
1044 assert(N == 1 && "Invalid number of operands!");
1045 addExpr(Inst, getImm());
1046 }
1047
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001048 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1049 assert(N == 1 && "Invalid number of operands!");
1050 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1051 }
1052
Jim Grosbach7ce05792011-08-03 23:50:40 +00001053 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1054 assert(N == 1 && "Invalid number of operands!");
1055 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001056 }
1057
Jim Grosbach7ce05792011-08-03 23:50:40 +00001058 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1059 assert(N == 3 && "Invalid number of operands!");
1060 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1061 if (!Mem.OffsetRegNum) {
1062 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1063 // Special case for #-0
1064 if (Val == INT32_MIN) Val = 0;
1065 if (Val < 0) Val = -Val;
1066 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1067 } else {
1068 // For register offset, we encode the shift type and negation flag
1069 // here.
1070 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001071 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001072 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001073 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1074 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1075 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001076 }
1077
Jim Grosbach039c2e12011-08-04 23:01:30 +00001078 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1079 assert(N == 2 && "Invalid number of operands!");
1080 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1081 assert(CE && "non-constant AM2OffsetImm operand!");
1082 int32_t Val = CE->getValue();
1083 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1084 // Special case for #-0
1085 if (Val == INT32_MIN) Val = 0;
1086 if (Val < 0) Val = -Val;
1087 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1088 Inst.addOperand(MCOperand::CreateReg(0));
1089 Inst.addOperand(MCOperand::CreateImm(Val));
1090 }
1091
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001092 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1093 assert(N == 3 && "Invalid number of operands!");
1094 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1095 if (!Mem.OffsetRegNum) {
1096 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1097 // Special case for #-0
1098 if (Val == INT32_MIN) Val = 0;
1099 if (Val < 0) Val = -Val;
1100 Val = ARM_AM::getAM3Opc(AddSub, Val);
1101 } else {
1102 // For register offset, we encode the shift type and negation flag
1103 // here.
1104 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1105 }
1106 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1107 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1108 Inst.addOperand(MCOperand::CreateImm(Val));
1109 }
1110
1111 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1112 assert(N == 2 && "Invalid number of operands!");
1113 if (Kind == PostIndexRegister) {
1114 int32_t Val =
1115 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1116 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1117 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001118 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001119 }
1120
1121 // Constant offset.
1122 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1123 int32_t Val = CE->getValue();
1124 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1125 // Special case for #-0
1126 if (Val == INT32_MIN) Val = 0;
1127 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001128 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001129 Inst.addOperand(MCOperand::CreateReg(0));
1130 Inst.addOperand(MCOperand::CreateImm(Val));
1131 }
1132
Jim Grosbach7ce05792011-08-03 23:50:40 +00001133 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1134 assert(N == 2 && "Invalid number of operands!");
1135 // The lower two bits are always zero and as such are not encoded.
1136 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1137 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1138 // Special case for #-0
1139 if (Val == INT32_MIN) Val = 0;
1140 if (Val < 0) Val = -Val;
1141 Val = ARM_AM::getAM5Opc(AddSub, Val);
1142 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1143 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001144 }
1145
Jim Grosbacha77295d2011-09-08 22:07:06 +00001146 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
1147 assert(N == 2 && "Invalid number of operands!");
1148 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1149 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1150 Inst.addOperand(MCOperand::CreateImm(Val));
1151 }
1152
Jim Grosbachb6aed502011-09-09 18:37:27 +00001153 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
1154 assert(N == 2 && "Invalid number of operands!");
1155 // The lower two bits are always zero and as such are not encoded.
1156 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1157 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1158 Inst.addOperand(MCOperand::CreateImm(Val));
1159 }
1160
Jim Grosbach7ce05792011-08-03 23:50:40 +00001161 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1162 assert(N == 2 && "Invalid number of operands!");
1163 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1164 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1165 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001166 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001167
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001168 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1169 addMemImm8OffsetOperands(Inst, N);
1170 }
1171
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001172 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001173 addMemImm8OffsetOperands(Inst, N);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001174 }
1175
1176 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1177 assert(N == 2 && "Invalid number of operands!");
1178 // If this is an immediate, it's a label reference.
1179 if (Kind == Immediate) {
1180 addExpr(Inst, getImm());
1181 Inst.addOperand(MCOperand::CreateImm(0));
1182 return;
1183 }
1184
1185 // Otherwise, it's a normal memory reg+offset.
1186 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1187 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1188 Inst.addOperand(MCOperand::CreateImm(Val));
1189 }
1190
Jim Grosbach7ce05792011-08-03 23:50:40 +00001191 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1192 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001193 // If this is an immediate, it's a label reference.
1194 if (Kind == Immediate) {
1195 addExpr(Inst, getImm());
1196 Inst.addOperand(MCOperand::CreateImm(0));
1197 return;
1198 }
1199
1200 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001201 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1202 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1203 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001204 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001205
Jim Grosbach7ce05792011-08-03 23:50:40 +00001206 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1207 assert(N == 3 && "Invalid number of operands!");
1208 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001209 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001210 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1211 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1212 Inst.addOperand(MCOperand::CreateImm(Val));
1213 }
1214
Jim Grosbachab899c12011-09-07 23:10:15 +00001215 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1216 assert(N == 3 && "Invalid number of operands!");
1217 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1218 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1219 Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm));
1220 }
1221
Jim Grosbach7ce05792011-08-03 23:50:40 +00001222 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1223 assert(N == 2 && "Invalid number of operands!");
1224 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1225 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1226 }
1227
Jim Grosbach60f91a32011-08-19 17:55:24 +00001228 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1229 assert(N == 2 && "Invalid number of operands!");
1230 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1231 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1232 Inst.addOperand(MCOperand::CreateImm(Val));
1233 }
1234
Jim Grosbach38466302011-08-19 18:55:51 +00001235 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1236 assert(N == 2 && "Invalid number of operands!");
1237 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1238 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1239 Inst.addOperand(MCOperand::CreateImm(Val));
1240 }
1241
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001242 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1243 assert(N == 2 && "Invalid number of operands!");
1244 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1245 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1246 Inst.addOperand(MCOperand::CreateImm(Val));
1247 }
1248
Jim Grosbachecd85892011-08-19 18:13:48 +00001249 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1250 assert(N == 2 && "Invalid number of operands!");
1251 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1252 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1253 Inst.addOperand(MCOperand::CreateImm(Val));
1254 }
1255
Jim Grosbach7ce05792011-08-03 23:50:40 +00001256 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1257 assert(N == 1 && "Invalid number of operands!");
1258 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1259 assert(CE && "non-constant post-idx-imm8 operand!");
1260 int Imm = CE->getValue();
1261 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001262 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001263 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1264 Inst.addOperand(MCOperand::CreateImm(Imm));
1265 }
1266
1267 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1268 assert(N == 2 && "Invalid number of operands!");
1269 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001270 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1271 }
1272
1273 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1274 assert(N == 2 && "Invalid number of operands!");
1275 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1276 // The sign, shift type, and shift amount are encoded in a single operand
1277 // using the AM2 encoding helpers.
1278 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1279 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1280 PostIdxReg.ShiftTy);
1281 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001282 }
1283
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001284 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1285 assert(N == 1 && "Invalid number of operands!");
1286 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1287 }
1288
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001289 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1290 assert(N == 1 && "Invalid number of operands!");
1291 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1292 }
1293
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001294 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001295
Jim Grosbach89df9962011-08-26 21:43:41 +00001296 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1297 ARMOperand *Op = new ARMOperand(ITCondMask);
1298 Op->ITMask.Mask = Mask;
1299 Op->StartLoc = S;
1300 Op->EndLoc = S;
1301 return Op;
1302 }
1303
Chris Lattner3a697562010-10-28 17:20:03 +00001304 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1305 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001306 Op->CC.Val = CC;
1307 Op->StartLoc = S;
1308 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001309 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001310 }
1311
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001312 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1313 ARMOperand *Op = new ARMOperand(CoprocNum);
1314 Op->Cop.Val = CopVal;
1315 Op->StartLoc = S;
1316 Op->EndLoc = S;
1317 return Op;
1318 }
1319
1320 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1321 ARMOperand *Op = new ARMOperand(CoprocReg);
1322 Op->Cop.Val = CopVal;
1323 Op->StartLoc = S;
1324 Op->EndLoc = S;
1325 return Op;
1326 }
1327
Jim Grosbachd67641b2010-12-06 18:21:12 +00001328 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1329 ARMOperand *Op = new ARMOperand(CCOut);
1330 Op->Reg.RegNum = RegNum;
1331 Op->StartLoc = S;
1332 Op->EndLoc = S;
1333 return Op;
1334 }
1335
Chris Lattner3a697562010-10-28 17:20:03 +00001336 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1337 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001338 Op->Tok.Data = Str.data();
1339 Op->Tok.Length = Str.size();
1340 Op->StartLoc = S;
1341 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001342 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001343 }
1344
Bill Wendling50d0f582010-11-18 23:43:05 +00001345 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001346 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001347 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001348 Op->StartLoc = S;
1349 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001350 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001351 }
1352
Jim Grosbache8606dc2011-07-13 17:50:29 +00001353 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1354 unsigned SrcReg,
1355 unsigned ShiftReg,
1356 unsigned ShiftImm,
1357 SMLoc S, SMLoc E) {
1358 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001359 Op->RegShiftedReg.ShiftTy = ShTy;
1360 Op->RegShiftedReg.SrcReg = SrcReg;
1361 Op->RegShiftedReg.ShiftReg = ShiftReg;
1362 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001363 Op->StartLoc = S;
1364 Op->EndLoc = E;
1365 return Op;
1366 }
1367
Owen Anderson92a20222011-07-21 18:54:16 +00001368 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1369 unsigned SrcReg,
1370 unsigned ShiftImm,
1371 SMLoc S, SMLoc E) {
1372 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001373 Op->RegShiftedImm.ShiftTy = ShTy;
1374 Op->RegShiftedImm.SrcReg = SrcReg;
1375 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001376 Op->StartLoc = S;
1377 Op->EndLoc = E;
1378 return Op;
1379 }
1380
Jim Grosbach580f4a92011-07-25 22:20:28 +00001381 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001382 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001383 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1384 Op->ShifterImm.isASR = isASR;
1385 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001386 Op->StartLoc = S;
1387 Op->EndLoc = E;
1388 return Op;
1389 }
1390
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001391 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1392 ARMOperand *Op = new ARMOperand(RotateImmediate);
1393 Op->RotImm.Imm = Imm;
1394 Op->StartLoc = S;
1395 Op->EndLoc = E;
1396 return Op;
1397 }
1398
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001399 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1400 SMLoc S, SMLoc E) {
1401 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1402 Op->Bitfield.LSB = LSB;
1403 Op->Bitfield.Width = Width;
1404 Op->StartLoc = S;
1405 Op->EndLoc = E;
1406 return Op;
1407 }
1408
Bill Wendling7729e062010-11-09 22:44:22 +00001409 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001410 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001411 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001412 KindTy Kind = RegisterList;
1413
Jim Grosbachd300b942011-09-13 22:56:44 +00001414 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001415 Kind = DPRRegisterList;
Jim Grosbachd300b942011-09-13 22:56:44 +00001416 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Evan Cheng275944a2011-07-25 21:32:49 +00001417 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001418 Kind = SPRRegisterList;
1419
1420 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001421 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001422 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001423 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001424 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001425 Op->StartLoc = StartLoc;
1426 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001427 return Op;
1428 }
1429
Chris Lattner3a697562010-10-28 17:20:03 +00001430 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1431 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001432 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001433 Op->StartLoc = S;
1434 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001435 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001436 }
1437
Jim Grosbach7ce05792011-08-03 23:50:40 +00001438 static ARMOperand *CreateMem(unsigned BaseRegNum,
1439 const MCConstantExpr *OffsetImm,
1440 unsigned OffsetRegNum,
1441 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001442 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001443 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001444 SMLoc S, SMLoc E) {
1445 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001446 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001447 Op->Mem.OffsetImm = OffsetImm;
1448 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001449 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001450 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001451 Op->Mem.isNegative = isNegative;
1452 Op->StartLoc = S;
1453 Op->EndLoc = E;
1454 return Op;
1455 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001456
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001457 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1458 ARM_AM::ShiftOpc ShiftTy,
1459 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001460 SMLoc S, SMLoc E) {
1461 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1462 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001463 Op->PostIdxReg.isAdd = isAdd;
1464 Op->PostIdxReg.ShiftTy = ShiftTy;
1465 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001466 Op->StartLoc = S;
1467 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001468 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001469 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001470
1471 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1472 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1473 Op->MBOpt.Val = Opt;
1474 Op->StartLoc = S;
1475 Op->EndLoc = S;
1476 return Op;
1477 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001478
1479 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1480 ARMOperand *Op = new ARMOperand(ProcIFlags);
1481 Op->IFlags.Val = IFlags;
1482 Op->StartLoc = S;
1483 Op->EndLoc = S;
1484 return Op;
1485 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001486
1487 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1488 ARMOperand *Op = new ARMOperand(MSRMask);
1489 Op->MMask.Val = MMask;
1490 Op->StartLoc = S;
1491 Op->EndLoc = S;
1492 return Op;
1493 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001494};
1495
1496} // end anonymous namespace.
1497
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001498void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001499 switch (Kind) {
1500 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001501 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001502 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001503 case CCOut:
1504 OS << "<ccout " << getReg() << ">";
1505 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001506 case ITCondMask: {
1507 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1508 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1509 "(tee)", "(eee)" };
1510 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1511 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1512 break;
1513 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001514 case CoprocNum:
1515 OS << "<coprocessor number: " << getCoproc() << ">";
1516 break;
1517 case CoprocReg:
1518 OS << "<coprocessor register: " << getCoproc() << ">";
1519 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001520 case MSRMask:
1521 OS << "<mask: " << getMSRMask() << ">";
1522 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001523 case Immediate:
1524 getImm()->print(OS);
1525 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001526 case MemBarrierOpt:
1527 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1528 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001529 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001530 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001531 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001532 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001533 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001534 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001535 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1536 << PostIdxReg.RegNum;
1537 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1538 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1539 << PostIdxReg.ShiftImm;
1540 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001541 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001542 case ProcIFlags: {
1543 OS << "<ARM_PROC::";
1544 unsigned IFlags = getProcIFlags();
1545 for (int i=2; i >= 0; --i)
1546 if (IFlags & (1 << i))
1547 OS << ARM_PROC::IFlagsToString(1 << i);
1548 OS << ">";
1549 break;
1550 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001551 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001552 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001553 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001554 case ShifterImmediate:
1555 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1556 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001557 break;
1558 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001559 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001560 << RegShiftedReg.SrcReg
1561 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1562 << ", " << RegShiftedReg.ShiftReg << ", "
1563 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001564 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001565 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001566 case ShiftedImmediate:
1567 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001568 << RegShiftedImm.SrcReg
1569 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1570 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001571 << ">";
1572 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001573 case RotateImmediate:
1574 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1575 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001576 case BitfieldDescriptor:
1577 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1578 << ", width: " << Bitfield.Width << ">";
1579 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001580 case RegisterList:
1581 case DPRRegisterList:
1582 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001583 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001584
Bill Wendling5fa22a12010-11-09 23:28:44 +00001585 const SmallVectorImpl<unsigned> &RegList = getRegList();
1586 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001587 I = RegList.begin(), E = RegList.end(); I != E; ) {
1588 OS << *I;
1589 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001590 }
1591
1592 OS << ">";
1593 break;
1594 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001595 case Token:
1596 OS << "'" << getToken() << "'";
1597 break;
1598 }
1599}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001600
1601/// @name Auto-generated Match Functions
1602/// {
1603
1604static unsigned MatchRegisterName(StringRef Name);
1605
1606/// }
1607
Bob Wilson69df7232011-02-03 21:46:10 +00001608bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1609 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001610 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001611
1612 return (RegNo == (unsigned)-1);
1613}
1614
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001615/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001616/// and if it is a register name the token is eaten and the register number is
1617/// returned. Otherwise return -1.
1618///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001619int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001620 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001621 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001622
Chris Lattnere5658fa2010-10-30 04:09:10 +00001623 // FIXME: Validate register for the current architecture; we have to do
1624 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001625 std::string upperCase = Tok.getString().str();
1626 std::string lowerCase = LowercaseString(upperCase);
1627 unsigned RegNum = MatchRegisterName(lowerCase);
1628 if (!RegNum) {
1629 RegNum = StringSwitch<unsigned>(lowerCase)
1630 .Case("r13", ARM::SP)
1631 .Case("r14", ARM::LR)
1632 .Case("r15", ARM::PC)
1633 .Case("ip", ARM::R12)
1634 .Default(0);
1635 }
1636 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001637
Chris Lattnere5658fa2010-10-30 04:09:10 +00001638 Parser.Lex(); // Eat identifier token.
1639 return RegNum;
1640}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001641
Jim Grosbach19906722011-07-13 18:49:30 +00001642// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1643// If a recoverable error occurs, return 1. If an irrecoverable error
1644// occurs, return -1. An irrecoverable error is one where tokens have been
1645// consumed in the process of trying to parse the shifter (i.e., when it is
1646// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001647int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001648 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1649 SMLoc S = Parser.getTok().getLoc();
1650 const AsmToken &Tok = Parser.getTok();
1651 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1652
1653 std::string upperCase = Tok.getString().str();
1654 std::string lowerCase = LowercaseString(upperCase);
1655 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1656 .Case("lsl", ARM_AM::lsl)
1657 .Case("lsr", ARM_AM::lsr)
1658 .Case("asr", ARM_AM::asr)
1659 .Case("ror", ARM_AM::ror)
1660 .Case("rrx", ARM_AM::rrx)
1661 .Default(ARM_AM::no_shift);
1662
1663 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001664 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001665
Jim Grosbache8606dc2011-07-13 17:50:29 +00001666 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001667
Jim Grosbache8606dc2011-07-13 17:50:29 +00001668 // The source register for the shift has already been added to the
1669 // operand list, so we need to pop it off and combine it into the shifted
1670 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001671 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001672 if (!PrevOp->isReg())
1673 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1674 int SrcReg = PrevOp->getReg();
1675 int64_t Imm = 0;
1676 int ShiftReg = 0;
1677 if (ShiftTy == ARM_AM::rrx) {
1678 // RRX Doesn't have an explicit shift amount. The encoder expects
1679 // the shift register to be the same as the source register. Seems odd,
1680 // but OK.
1681 ShiftReg = SrcReg;
1682 } else {
1683 // Figure out if this is shifted by a constant or a register (for non-RRX).
1684 if (Parser.getTok().is(AsmToken::Hash)) {
1685 Parser.Lex(); // Eat hash.
1686 SMLoc ImmLoc = Parser.getTok().getLoc();
1687 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001688 if (getParser().ParseExpression(ShiftExpr)) {
1689 Error(ImmLoc, "invalid immediate shift value");
1690 return -1;
1691 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001692 // The expression must be evaluatable as an immediate.
1693 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001694 if (!CE) {
1695 Error(ImmLoc, "invalid immediate shift value");
1696 return -1;
1697 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001698 // Range check the immediate.
1699 // lsl, ror: 0 <= imm <= 31
1700 // lsr, asr: 0 <= imm <= 32
1701 Imm = CE->getValue();
1702 if (Imm < 0 ||
1703 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1704 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001705 Error(ImmLoc, "immediate shift value out of range");
1706 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001707 }
1708 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001709 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001710 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001711 if (ShiftReg == -1) {
1712 Error (L, "expected immediate or register in shift operand");
1713 return -1;
1714 }
1715 } else {
1716 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001717 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001718 return -1;
1719 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001720 }
1721
Owen Anderson92a20222011-07-21 18:54:16 +00001722 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1723 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001724 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001725 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001726 else
1727 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1728 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001729
Jim Grosbach19906722011-07-13 18:49:30 +00001730 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001731}
1732
1733
Bill Wendling50d0f582010-11-18 23:43:05 +00001734/// Try to parse a register name. The token must be an Identifier when called.
1735/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1736/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001737///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001738/// TODO this is likely to change to allow different register types and or to
1739/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001740bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001741tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001742 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001743 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001744 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001745 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001746
Bill Wendling50d0f582010-11-18 23:43:05 +00001747 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001748
Chris Lattnere5658fa2010-10-30 04:09:10 +00001749 const AsmToken &ExclaimTok = Parser.getTok();
1750 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001751 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1752 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001753 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001754 }
1755
Bill Wendling50d0f582010-11-18 23:43:05 +00001756 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001757}
1758
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001759/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1760/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1761/// "c5", ...
1762static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001763 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1764 // but efficient.
1765 switch (Name.size()) {
1766 default: break;
1767 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001768 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001769 return -1;
1770 switch (Name[1]) {
1771 default: return -1;
1772 case '0': return 0;
1773 case '1': return 1;
1774 case '2': return 2;
1775 case '3': return 3;
1776 case '4': return 4;
1777 case '5': return 5;
1778 case '6': return 6;
1779 case '7': return 7;
1780 case '8': return 8;
1781 case '9': return 9;
1782 }
1783 break;
1784 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001785 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001786 return -1;
1787 switch (Name[2]) {
1788 default: return -1;
1789 case '0': return 10;
1790 case '1': return 11;
1791 case '2': return 12;
1792 case '3': return 13;
1793 case '4': return 14;
1794 case '5': return 15;
1795 }
1796 break;
1797 }
1798
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001799 return -1;
1800}
1801
Jim Grosbach89df9962011-08-26 21:43:41 +00001802/// parseITCondCode - Try to parse a condition code for an IT instruction.
1803ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1804parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1805 SMLoc S = Parser.getTok().getLoc();
1806 const AsmToken &Tok = Parser.getTok();
1807 if (!Tok.is(AsmToken::Identifier))
1808 return MatchOperand_NoMatch;
1809 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1810 .Case("eq", ARMCC::EQ)
1811 .Case("ne", ARMCC::NE)
1812 .Case("hs", ARMCC::HS)
1813 .Case("cs", ARMCC::HS)
1814 .Case("lo", ARMCC::LO)
1815 .Case("cc", ARMCC::LO)
1816 .Case("mi", ARMCC::MI)
1817 .Case("pl", ARMCC::PL)
1818 .Case("vs", ARMCC::VS)
1819 .Case("vc", ARMCC::VC)
1820 .Case("hi", ARMCC::HI)
1821 .Case("ls", ARMCC::LS)
1822 .Case("ge", ARMCC::GE)
1823 .Case("lt", ARMCC::LT)
1824 .Case("gt", ARMCC::GT)
1825 .Case("le", ARMCC::LE)
1826 .Case("al", ARMCC::AL)
1827 .Default(~0U);
1828 if (CC == ~0U)
1829 return MatchOperand_NoMatch;
1830 Parser.Lex(); // Eat the token.
1831
1832 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1833
1834 return MatchOperand_Success;
1835}
1836
Jim Grosbach43904292011-07-25 20:14:50 +00001837/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001838/// token must be an Identifier when called, and if it is a coprocessor
1839/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001840ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001841parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001842 SMLoc S = Parser.getTok().getLoc();
1843 const AsmToken &Tok = Parser.getTok();
1844 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1845
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001846 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001847 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001848 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001849
1850 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001851 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001852 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001853}
1854
Jim Grosbach43904292011-07-25 20:14:50 +00001855/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001856/// token must be an Identifier when called, and if it is a coprocessor
1857/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001858ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001859parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001860 SMLoc S = Parser.getTok().getLoc();
1861 const AsmToken &Tok = Parser.getTok();
1862 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1863
1864 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1865 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001866 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001867
1868 Parser.Lex(); // Eat identifier token.
1869 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001870 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001871}
1872
Jim Grosbachd0588e22011-09-14 18:08:35 +00001873// For register list parsing, we need to map from raw GPR register numbering
1874// to the enumeration values. The enumeration values aren't sorted by
1875// register number due to our using "sp", "lr" and "pc" as canonical names.
1876static unsigned getNextRegister(unsigned Reg) {
1877 // If this is a GPR, we need to do it manually, otherwise we can rely
1878 // on the sort ordering of the enumeration since the other reg-classes
1879 // are sane.
1880 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
1881 return Reg + 1;
1882 switch(Reg) {
1883 default: assert(0 && "Invalid GPR number!");
1884 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
1885 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
1886 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
1887 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
1888 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
1889 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
1890 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
1891 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
1892 }
1893}
1894
1895/// Parse a register list.
Bill Wendling50d0f582010-11-18 23:43:05 +00001896bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001897parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001898 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001899 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001900 SMLoc S = Parser.getTok().getLoc();
Jim Grosbachd0588e22011-09-14 18:08:35 +00001901 Parser.Lex(); // Eat '{' token.
1902 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001903
Jim Grosbachd0588e22011-09-14 18:08:35 +00001904 // Check the first register in the list to see what register class
1905 // this is a list of.
1906 int Reg = tryParseRegister();
1907 if (Reg == -1)
1908 return Error(RegLoc, "register expected");
1909
1910 MCRegisterClass *RC;
1911 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
1912 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
1913 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
1914 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
1915 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
1916 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
1917 else
1918 return Error(RegLoc, "invalid register in register list");
1919
1920 // The reglist instructions have at most 16 registers, so reserve
1921 // space for that many.
Jim Grosbachd7a2b3b2011-09-13 20:35:57 +00001922 SmallVector<std::pair<unsigned, SMLoc>, 16> Registers;
Jim Grosbachd0588e22011-09-14 18:08:35 +00001923 // Store the first register.
1924 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001925
Jim Grosbachd0588e22011-09-14 18:08:35 +00001926 // This starts immediately after the first register token in the list,
1927 // so we can see either a comma or a minus (range separator) as a legal
1928 // next token.
1929 while (Parser.getTok().is(AsmToken::Comma) ||
1930 Parser.getTok().is(AsmToken::Minus)) {
1931 if (Parser.getTok().is(AsmToken::Minus)) {
1932 Parser.Lex(); // Eat the comma.
1933 SMLoc EndLoc = Parser.getTok().getLoc();
1934 int EndReg = tryParseRegister();
1935 if (EndReg == -1)
1936 return Error(EndLoc, "register expected");
1937 // If the register is the same as the start reg, there's nothing
1938 // more to do.
1939 if (Reg == EndReg)
1940 continue;
1941 // The register must be in the same register class as the first.
1942 if (!RC->contains(EndReg))
1943 return Error(EndLoc, "invalid register in register list");
1944 // Ranges must go from low to high.
1945 if (getARMRegisterNumbering(Reg) > getARMRegisterNumbering(EndReg))
1946 return Error(EndLoc, "bad range in register list");
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001947
Jim Grosbachd0588e22011-09-14 18:08:35 +00001948 // Add all the registers in the range to the register list.
1949 while (Reg != EndReg) {
1950 Reg = getNextRegister(Reg);
1951 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
1952 }
1953 continue;
1954 }
1955 Parser.Lex(); // Eat the comma.
1956 RegLoc = Parser.getTok().getLoc();
1957 int OldReg = Reg;
1958 Reg = tryParseRegister();
1959 if (Reg == -1)
Jim Grosbach2d539692011-09-12 23:36:42 +00001960 return Error(RegLoc, "register expected");
Jim Grosbachd0588e22011-09-14 18:08:35 +00001961 // The register must be in the same register class as the first.
1962 if (!RC->contains(Reg))
1963 return Error(RegLoc, "invalid register in register list");
1964 // List must be monotonically increasing.
1965 if (getARMRegisterNumbering(Reg) <= getARMRegisterNumbering(OldReg))
1966 return Error(RegLoc, "register list not in ascending order");
1967 // VFP register lists must also be contiguous.
1968 // It's OK to use the enumeration values directly here rather, as the
1969 // VFP register classes have the enum sorted properly.
1970 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
1971 Reg != OldReg + 1)
1972 return Error(RegLoc, "non-contiguous register range");
1973 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Bill Wendlinge7176102010-11-06 22:36:58 +00001974 }
1975
Jim Grosbachd0588e22011-09-14 18:08:35 +00001976 SMLoc E = Parser.getTok().getLoc();
1977 if (Parser.getTok().isNot(AsmToken::RCurly))
1978 return Error(E, "'}' expected");
1979 Parser.Lex(); // Eat '}' token.
1980
Bill Wendling50d0f582010-11-18 23:43:05 +00001981 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1982 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001983}
1984
Jim Grosbach43904292011-07-25 20:14:50 +00001985/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001986ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001987parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001988 SMLoc S = Parser.getTok().getLoc();
1989 const AsmToken &Tok = Parser.getTok();
1990 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1991 StringRef OptStr = Tok.getString();
1992
1993 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1994 .Case("sy", ARM_MB::SY)
1995 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001996 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001997 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001998 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001999 .Case("ishst", ARM_MB::ISHST)
2000 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00002001 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002002 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00002003 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002004 .Case("osh", ARM_MB::OSH)
2005 .Case("oshst", ARM_MB::OSHST)
2006 .Default(~0U);
2007
2008 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00002009 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002010
2011 Parser.Lex(); // Eat identifier token.
2012 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00002013 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002014}
2015
Jim Grosbach43904292011-07-25 20:14:50 +00002016/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002017ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002018parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002019 SMLoc S = Parser.getTok().getLoc();
2020 const AsmToken &Tok = Parser.getTok();
2021 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2022 StringRef IFlagsStr = Tok.getString();
2023
2024 unsigned IFlags = 0;
2025 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
2026 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
2027 .Case("a", ARM_PROC::A)
2028 .Case("i", ARM_PROC::I)
2029 .Case("f", ARM_PROC::F)
2030 .Default(~0U);
2031
2032 // If some specific iflag is already set, it means that some letter is
2033 // present more than once, this is not acceptable.
2034 if (Flag == ~0U || (IFlags & Flag))
2035 return MatchOperand_NoMatch;
2036
2037 IFlags |= Flag;
2038 }
2039
2040 Parser.Lex(); // Eat identifier token.
2041 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
2042 return MatchOperand_Success;
2043}
2044
Jim Grosbach43904292011-07-25 20:14:50 +00002045/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002046ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002047parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002048 SMLoc S = Parser.getTok().getLoc();
2049 const AsmToken &Tok = Parser.getTok();
2050 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2051 StringRef Mask = Tok.getString();
2052
2053 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
2054 size_t Start = 0, Next = Mask.find('_');
2055 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002056 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002057 if (Next != StringRef::npos)
2058 Flags = Mask.slice(Next+1, Mask.size());
2059
2060 // FlagsVal contains the complete mask:
2061 // 3-0: Mask
2062 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2063 unsigned FlagsVal = 0;
2064
2065 if (SpecReg == "apsr") {
2066 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002067 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002068 .Case("g", 0x4) // same as CPSR_s
2069 .Case("nzcvqg", 0xc) // same as CPSR_fs
2070 .Default(~0U);
2071
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002072 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002073 if (!Flags.empty())
2074 return MatchOperand_NoMatch;
2075 else
Jim Grosbachbf841cf2011-09-14 20:03:46 +00002076 FlagsVal = 8; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002077 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002078 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00002079 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
2080 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002081 for (int i = 0, e = Flags.size(); i != e; ++i) {
2082 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
2083 .Case("c", 1)
2084 .Case("x", 2)
2085 .Case("s", 4)
2086 .Case("f", 8)
2087 .Default(~0U);
2088
2089 // If some specific flag is already set, it means that some letter is
2090 // present more than once, this is not acceptable.
2091 if (FlagsVal == ~0U || (FlagsVal & Flag))
2092 return MatchOperand_NoMatch;
2093 FlagsVal |= Flag;
2094 }
2095 } else // No match for special register.
2096 return MatchOperand_NoMatch;
2097
2098 // Special register without flags are equivalent to "fc" flags.
2099 if (!FlagsVal)
2100 FlagsVal = 0x9;
2101
2102 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2103 if (SpecReg == "spsr")
2104 FlagsVal |= 16;
2105
2106 Parser.Lex(); // Eat identifier token.
2107 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2108 return MatchOperand_Success;
2109}
2110
Jim Grosbachf6c05252011-07-21 17:23:04 +00002111ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2112parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2113 int Low, int High) {
2114 const AsmToken &Tok = Parser.getTok();
2115 if (Tok.isNot(AsmToken::Identifier)) {
2116 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2117 return MatchOperand_ParseFail;
2118 }
2119 StringRef ShiftName = Tok.getString();
2120 std::string LowerOp = LowercaseString(Op);
2121 std::string UpperOp = UppercaseString(Op);
2122 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2123 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2124 return MatchOperand_ParseFail;
2125 }
2126 Parser.Lex(); // Eat shift type token.
2127
2128 // There must be a '#' and a shift amount.
2129 if (Parser.getTok().isNot(AsmToken::Hash)) {
2130 Error(Parser.getTok().getLoc(), "'#' expected");
2131 return MatchOperand_ParseFail;
2132 }
2133 Parser.Lex(); // Eat hash token.
2134
2135 const MCExpr *ShiftAmount;
2136 SMLoc Loc = Parser.getTok().getLoc();
2137 if (getParser().ParseExpression(ShiftAmount)) {
2138 Error(Loc, "illegal expression");
2139 return MatchOperand_ParseFail;
2140 }
2141 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2142 if (!CE) {
2143 Error(Loc, "constant expression expected");
2144 return MatchOperand_ParseFail;
2145 }
2146 int Val = CE->getValue();
2147 if (Val < Low || Val > High) {
2148 Error(Loc, "immediate value out of range");
2149 return MatchOperand_ParseFail;
2150 }
2151
2152 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2153
2154 return MatchOperand_Success;
2155}
2156
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002157ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2158parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2159 const AsmToken &Tok = Parser.getTok();
2160 SMLoc S = Tok.getLoc();
2161 if (Tok.isNot(AsmToken::Identifier)) {
2162 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2163 return MatchOperand_ParseFail;
2164 }
2165 int Val = StringSwitch<int>(Tok.getString())
2166 .Case("be", 1)
2167 .Case("le", 0)
2168 .Default(-1);
2169 Parser.Lex(); // Eat the token.
2170
2171 if (Val == -1) {
2172 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2173 return MatchOperand_ParseFail;
2174 }
2175 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2176 getContext()),
2177 S, Parser.getTok().getLoc()));
2178 return MatchOperand_Success;
2179}
2180
Jim Grosbach580f4a92011-07-25 22:20:28 +00002181/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2182/// instructions. Legal values are:
2183/// lsl #n 'n' in [0,31]
2184/// asr #n 'n' in [1,32]
2185/// n == 32 encoded as n == 0.
2186ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2187parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2188 const AsmToken &Tok = Parser.getTok();
2189 SMLoc S = Tok.getLoc();
2190 if (Tok.isNot(AsmToken::Identifier)) {
2191 Error(S, "shift operator 'asr' or 'lsl' expected");
2192 return MatchOperand_ParseFail;
2193 }
2194 StringRef ShiftName = Tok.getString();
2195 bool isASR;
2196 if (ShiftName == "lsl" || ShiftName == "LSL")
2197 isASR = false;
2198 else if (ShiftName == "asr" || ShiftName == "ASR")
2199 isASR = true;
2200 else {
2201 Error(S, "shift operator 'asr' or 'lsl' expected");
2202 return MatchOperand_ParseFail;
2203 }
2204 Parser.Lex(); // Eat the operator.
2205
2206 // A '#' and a shift amount.
2207 if (Parser.getTok().isNot(AsmToken::Hash)) {
2208 Error(Parser.getTok().getLoc(), "'#' expected");
2209 return MatchOperand_ParseFail;
2210 }
2211 Parser.Lex(); // Eat hash token.
2212
2213 const MCExpr *ShiftAmount;
2214 SMLoc E = Parser.getTok().getLoc();
2215 if (getParser().ParseExpression(ShiftAmount)) {
2216 Error(E, "malformed shift expression");
2217 return MatchOperand_ParseFail;
2218 }
2219 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2220 if (!CE) {
2221 Error(E, "shift amount must be an immediate");
2222 return MatchOperand_ParseFail;
2223 }
2224
2225 int64_t Val = CE->getValue();
2226 if (isASR) {
2227 // Shift amount must be in [1,32]
2228 if (Val < 1 || Val > 32) {
2229 Error(E, "'asr' shift amount must be in range [1,32]");
2230 return MatchOperand_ParseFail;
2231 }
2232 // asr #32 encoded as asr #0.
2233 if (Val == 32) Val = 0;
2234 } else {
2235 // Shift amount must be in [1,32]
2236 if (Val < 0 || Val > 31) {
2237 Error(E, "'lsr' shift amount must be in range [0,31]");
2238 return MatchOperand_ParseFail;
2239 }
2240 }
2241
2242 E = Parser.getTok().getLoc();
2243 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2244
2245 return MatchOperand_Success;
2246}
2247
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002248/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2249/// of instructions. Legal values are:
2250/// ror #n 'n' in {0, 8, 16, 24}
2251ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2252parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2253 const AsmToken &Tok = Parser.getTok();
2254 SMLoc S = Tok.getLoc();
2255 if (Tok.isNot(AsmToken::Identifier)) {
2256 Error(S, "rotate operator 'ror' expected");
2257 return MatchOperand_ParseFail;
2258 }
2259 StringRef ShiftName = Tok.getString();
2260 if (ShiftName != "ror" && ShiftName != "ROR") {
2261 Error(S, "rotate operator 'ror' expected");
2262 return MatchOperand_ParseFail;
2263 }
2264 Parser.Lex(); // Eat the operator.
2265
2266 // A '#' and a rotate amount.
2267 if (Parser.getTok().isNot(AsmToken::Hash)) {
2268 Error(Parser.getTok().getLoc(), "'#' expected");
2269 return MatchOperand_ParseFail;
2270 }
2271 Parser.Lex(); // Eat hash token.
2272
2273 const MCExpr *ShiftAmount;
2274 SMLoc E = Parser.getTok().getLoc();
2275 if (getParser().ParseExpression(ShiftAmount)) {
2276 Error(E, "malformed rotate expression");
2277 return MatchOperand_ParseFail;
2278 }
2279 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2280 if (!CE) {
2281 Error(E, "rotate amount must be an immediate");
2282 return MatchOperand_ParseFail;
2283 }
2284
2285 int64_t Val = CE->getValue();
2286 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2287 // normally, zero is represented in asm by omitting the rotate operand
2288 // entirely.
2289 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2290 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2291 return MatchOperand_ParseFail;
2292 }
2293
2294 E = Parser.getTok().getLoc();
2295 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2296
2297 return MatchOperand_Success;
2298}
2299
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002300ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2301parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2302 SMLoc S = Parser.getTok().getLoc();
2303 // The bitfield descriptor is really two operands, the LSB and the width.
2304 if (Parser.getTok().isNot(AsmToken::Hash)) {
2305 Error(Parser.getTok().getLoc(), "'#' expected");
2306 return MatchOperand_ParseFail;
2307 }
2308 Parser.Lex(); // Eat hash token.
2309
2310 const MCExpr *LSBExpr;
2311 SMLoc E = Parser.getTok().getLoc();
2312 if (getParser().ParseExpression(LSBExpr)) {
2313 Error(E, "malformed immediate expression");
2314 return MatchOperand_ParseFail;
2315 }
2316 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2317 if (!CE) {
2318 Error(E, "'lsb' operand must be an immediate");
2319 return MatchOperand_ParseFail;
2320 }
2321
2322 int64_t LSB = CE->getValue();
2323 // The LSB must be in the range [0,31]
2324 if (LSB < 0 || LSB > 31) {
2325 Error(E, "'lsb' operand must be in the range [0,31]");
2326 return MatchOperand_ParseFail;
2327 }
2328 E = Parser.getTok().getLoc();
2329
2330 // Expect another immediate operand.
2331 if (Parser.getTok().isNot(AsmToken::Comma)) {
2332 Error(Parser.getTok().getLoc(), "too few operands");
2333 return MatchOperand_ParseFail;
2334 }
2335 Parser.Lex(); // Eat hash token.
2336 if (Parser.getTok().isNot(AsmToken::Hash)) {
2337 Error(Parser.getTok().getLoc(), "'#' expected");
2338 return MatchOperand_ParseFail;
2339 }
2340 Parser.Lex(); // Eat hash token.
2341
2342 const MCExpr *WidthExpr;
2343 if (getParser().ParseExpression(WidthExpr)) {
2344 Error(E, "malformed immediate expression");
2345 return MatchOperand_ParseFail;
2346 }
2347 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2348 if (!CE) {
2349 Error(E, "'width' operand must be an immediate");
2350 return MatchOperand_ParseFail;
2351 }
2352
2353 int64_t Width = CE->getValue();
2354 // The LSB must be in the range [1,32-lsb]
2355 if (Width < 1 || Width > 32 - LSB) {
2356 Error(E, "'width' operand must be in the range [1,32-lsb]");
2357 return MatchOperand_ParseFail;
2358 }
2359 E = Parser.getTok().getLoc();
2360
2361 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2362
2363 return MatchOperand_Success;
2364}
2365
Jim Grosbach7ce05792011-08-03 23:50:40 +00002366ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2367parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2368 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002369 // postidx_reg := '+' register {, shift}
2370 // | '-' register {, shift}
2371 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002372
2373 // This method must return MatchOperand_NoMatch without consuming any tokens
2374 // in the case where there is no match, as other alternatives take other
2375 // parse methods.
2376 AsmToken Tok = Parser.getTok();
2377 SMLoc S = Tok.getLoc();
2378 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002379 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002380 int Reg = -1;
2381 if (Tok.is(AsmToken::Plus)) {
2382 Parser.Lex(); // Eat the '+' token.
2383 haveEaten = true;
2384 } else if (Tok.is(AsmToken::Minus)) {
2385 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002386 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002387 haveEaten = true;
2388 }
2389 if (Parser.getTok().is(AsmToken::Identifier))
2390 Reg = tryParseRegister();
2391 if (Reg == -1) {
2392 if (!haveEaten)
2393 return MatchOperand_NoMatch;
2394 Error(Parser.getTok().getLoc(), "register expected");
2395 return MatchOperand_ParseFail;
2396 }
2397 SMLoc E = Parser.getTok().getLoc();
2398
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002399 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2400 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002401 if (Parser.getTok().is(AsmToken::Comma)) {
2402 Parser.Lex(); // Eat the ','.
2403 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2404 return MatchOperand_ParseFail;
2405 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002406
2407 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2408 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002409
2410 return MatchOperand_Success;
2411}
2412
Jim Grosbach251bf252011-08-10 21:56:18 +00002413ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2414parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2415 // Check for a post-index addressing register operand. Specifically:
2416 // am3offset := '+' register
2417 // | '-' register
2418 // | register
2419 // | # imm
2420 // | # + imm
2421 // | # - imm
2422
2423 // This method must return MatchOperand_NoMatch without consuming any tokens
2424 // in the case where there is no match, as other alternatives take other
2425 // parse methods.
2426 AsmToken Tok = Parser.getTok();
2427 SMLoc S = Tok.getLoc();
2428
2429 // Do immediates first, as we always parse those if we have a '#'.
2430 if (Parser.getTok().is(AsmToken::Hash)) {
2431 Parser.Lex(); // Eat the '#'.
2432 // Explicitly look for a '-', as we need to encode negative zero
2433 // differently.
2434 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2435 const MCExpr *Offset;
2436 if (getParser().ParseExpression(Offset))
2437 return MatchOperand_ParseFail;
2438 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2439 if (!CE) {
2440 Error(S, "constant expression expected");
2441 return MatchOperand_ParseFail;
2442 }
2443 SMLoc E = Tok.getLoc();
2444 // Negative zero is encoded as the flag value INT32_MIN.
2445 int32_t Val = CE->getValue();
2446 if (isNegative && Val == 0)
2447 Val = INT32_MIN;
2448
2449 Operands.push_back(
2450 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2451
2452 return MatchOperand_Success;
2453 }
2454
2455
2456 bool haveEaten = false;
2457 bool isAdd = true;
2458 int Reg = -1;
2459 if (Tok.is(AsmToken::Plus)) {
2460 Parser.Lex(); // Eat the '+' token.
2461 haveEaten = true;
2462 } else if (Tok.is(AsmToken::Minus)) {
2463 Parser.Lex(); // Eat the '-' token.
2464 isAdd = false;
2465 haveEaten = true;
2466 }
2467 if (Parser.getTok().is(AsmToken::Identifier))
2468 Reg = tryParseRegister();
2469 if (Reg == -1) {
2470 if (!haveEaten)
2471 return MatchOperand_NoMatch;
2472 Error(Parser.getTok().getLoc(), "register expected");
2473 return MatchOperand_ParseFail;
2474 }
2475 SMLoc E = Parser.getTok().getLoc();
2476
2477 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2478 0, S, E));
2479
2480 return MatchOperand_Success;
2481}
2482
Jim Grosbacha77295d2011-09-08 22:07:06 +00002483/// cvtT2LdrdPre - Convert parsed operands to MCInst.
2484/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2485/// when they refer multiple MIOperands inside a single one.
2486bool ARMAsmParser::
2487cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
2488 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2489 // Rt, Rt2
2490 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2491 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2492 // Create a writeback register dummy placeholder.
2493 Inst.addOperand(MCOperand::CreateReg(0));
2494 // addr
2495 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2496 // pred
2497 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2498 return true;
2499}
2500
2501/// cvtT2StrdPre - Convert parsed operands to MCInst.
2502/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2503/// when they refer multiple MIOperands inside a single one.
2504bool ARMAsmParser::
2505cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
2506 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2507 // Create a writeback register dummy placeholder.
2508 Inst.addOperand(MCOperand::CreateReg(0));
2509 // Rt, Rt2
2510 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2511 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2512 // addr
2513 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2514 // pred
2515 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2516 return true;
2517}
2518
Jim Grosbacheeec0252011-09-08 00:39:19 +00002519/// cvtLdWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
2520/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2521/// when they refer multiple MIOperands inside a single one.
2522bool ARMAsmParser::
2523cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
2524 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2525 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2526
2527 // Create a writeback register dummy placeholder.
2528 Inst.addOperand(MCOperand::CreateImm(0));
2529
2530 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
2531 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2532 return true;
2533}
2534
Jim Grosbach1355cf12011-07-26 17:10:22 +00002535/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002536/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2537/// when they refer multiple MIOperands inside a single one.
2538bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002539cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002540 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2541 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2542
2543 // Create a writeback register dummy placeholder.
2544 Inst.addOperand(MCOperand::CreateImm(0));
2545
Jim Grosbach7ce05792011-08-03 23:50:40 +00002546 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002547 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2548 return true;
2549}
2550
Owen Anderson9ab0f252011-08-26 20:43:14 +00002551/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2552/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2553/// when they refer multiple MIOperands inside a single one.
2554bool ARMAsmParser::
2555cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2556 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2557 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2558
2559 // Create a writeback register dummy placeholder.
2560 Inst.addOperand(MCOperand::CreateImm(0));
2561
2562 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2563 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2564 return true;
2565}
2566
2567
Jim Grosbach548340c2011-08-11 19:22:40 +00002568/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2569/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2570/// when they refer multiple MIOperands inside a single one.
2571bool ARMAsmParser::
2572cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2573 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2574 // Create a writeback register dummy placeholder.
2575 Inst.addOperand(MCOperand::CreateImm(0));
2576 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2577 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2578 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2579 return true;
2580}
2581
Jim Grosbach1355cf12011-07-26 17:10:22 +00002582/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002583/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2584/// when they refer multiple MIOperands inside a single one.
2585bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002586cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002587 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2588 // Create a writeback register dummy placeholder.
2589 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002590 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2591 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2592 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002593 return true;
2594}
2595
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002596/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2597/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2598/// when they refer multiple MIOperands inside a single one.
2599bool ARMAsmParser::
2600cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2601 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2602 // Create a writeback register dummy placeholder.
2603 Inst.addOperand(MCOperand::CreateImm(0));
2604 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2605 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2606 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2607 return true;
2608}
2609
Jim Grosbach7ce05792011-08-03 23:50:40 +00002610/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2611/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2612/// when they refer multiple MIOperands inside a single one.
2613bool ARMAsmParser::
2614cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2615 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2616 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002617 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002618 // Create a writeback register dummy placeholder.
2619 Inst.addOperand(MCOperand::CreateImm(0));
2620 // addr
2621 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2622 // offset
2623 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2624 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002625 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2626 return true;
2627}
2628
Jim Grosbach7ce05792011-08-03 23:50:40 +00002629/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002630/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2631/// when they refer multiple MIOperands inside a single one.
2632bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002633cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2634 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2635 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002636 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002637 // Create a writeback register dummy placeholder.
2638 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002639 // addr
2640 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2641 // offset
2642 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2643 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002644 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2645 return true;
2646}
2647
Jim Grosbach7ce05792011-08-03 23:50:40 +00002648/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002649/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2650/// when they refer multiple MIOperands inside a single one.
2651bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002652cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2653 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002654 // Create a writeback register dummy placeholder.
2655 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002656 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002657 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002658 // addr
2659 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2660 // offset
2661 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2662 // pred
2663 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2664 return true;
2665}
2666
2667/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2668/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2669/// when they refer multiple MIOperands inside a single one.
2670bool ARMAsmParser::
2671cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2672 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2673 // Create a writeback register dummy placeholder.
2674 Inst.addOperand(MCOperand::CreateImm(0));
2675 // Rt
2676 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2677 // addr
2678 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2679 // offset
2680 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2681 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002682 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2683 return true;
2684}
2685
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002686/// cvtLdrdPre - Convert parsed operands to MCInst.
2687/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2688/// when they refer multiple MIOperands inside a single one.
2689bool ARMAsmParser::
2690cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2691 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2692 // Rt, Rt2
2693 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2694 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2695 // Create a writeback register dummy placeholder.
2696 Inst.addOperand(MCOperand::CreateImm(0));
2697 // addr
2698 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2699 // pred
2700 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2701 return true;
2702}
2703
Jim Grosbach14605d12011-08-11 20:28:23 +00002704/// cvtStrdPre - Convert parsed operands to MCInst.
2705/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2706/// when they refer multiple MIOperands inside a single one.
2707bool ARMAsmParser::
2708cvtStrdPre(MCInst &Inst, unsigned Opcode,
2709 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2710 // Create a writeback register dummy placeholder.
2711 Inst.addOperand(MCOperand::CreateImm(0));
2712 // Rt, Rt2
2713 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2714 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2715 // addr
2716 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2717 // pred
2718 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2719 return true;
2720}
2721
Jim Grosbach623a4542011-08-10 22:42:16 +00002722/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2723/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2724/// when they refer multiple MIOperands inside a single one.
2725bool ARMAsmParser::
2726cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2727 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2728 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2729 // Create a writeback register dummy placeholder.
2730 Inst.addOperand(MCOperand::CreateImm(0));
2731 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2732 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2733 return true;
2734}
2735
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002736/// cvtThumbMultiple- Convert parsed operands to MCInst.
2737/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2738/// when they refer multiple MIOperands inside a single one.
2739bool ARMAsmParser::
2740cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2741 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2742 // The second source operand must be the same register as the destination
2743 // operand.
2744 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002745 (((ARMOperand*)Operands[3])->getReg() !=
2746 ((ARMOperand*)Operands[5])->getReg()) &&
2747 (((ARMOperand*)Operands[3])->getReg() !=
2748 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002749 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002750 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002751 return false;
2752 }
2753 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2754 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2755 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002756 // If we have a three-operand form, use that, else the second source operand
2757 // is just the destination operand again.
2758 if (Operands.size() == 6)
2759 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2760 else
2761 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002762 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2763
2764 return true;
2765}
Jim Grosbach623a4542011-08-10 22:42:16 +00002766
Bill Wendlinge7176102010-11-06 22:36:58 +00002767/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002768/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002769bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002770parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002771 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002772 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002773 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002774 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002775 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002776
Sean Callanan18b83232010-01-19 21:44:56 +00002777 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002778 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002779 if (BaseRegNum == -1)
2780 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002781
Daniel Dunbar05710932011-01-18 05:34:17 +00002782 // The next token must either be a comma or a closing bracket.
2783 const AsmToken &Tok = Parser.getTok();
2784 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002785 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002786
Jim Grosbach7ce05792011-08-03 23:50:40 +00002787 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002788 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002789 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002790
Jim Grosbach7ce05792011-08-03 23:50:40 +00002791 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2792 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002793
Jim Grosbach7ce05792011-08-03 23:50:40 +00002794 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002795 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002796
Jim Grosbach7ce05792011-08-03 23:50:40 +00002797 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2798 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002799
Jim Grosbach7ce05792011-08-03 23:50:40 +00002800 // If we have a '#' it's an immediate offset, else assume it's a register
2801 // offset.
2802 if (Parser.getTok().is(AsmToken::Hash)) {
2803 Parser.Lex(); // Eat the '#'.
2804 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002805
Owen Anderson0da10cf2011-08-29 19:36:44 +00002806 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002807 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002808 if (getParser().ParseExpression(Offset))
2809 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002810
2811 // The expression has to be a constant. Memory references with relocations
2812 // don't come through here, as they use the <label> forms of the relevant
2813 // instructions.
2814 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2815 if (!CE)
2816 return Error (E, "constant expression expected");
2817
Owen Anderson0da10cf2011-08-29 19:36:44 +00002818 // If the constant was #-0, represent it as INT32_MIN.
2819 int32_t Val = CE->getValue();
2820 if (isNegative && Val == 0)
2821 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2822
Jim Grosbach7ce05792011-08-03 23:50:40 +00002823 // Now we should have the closing ']'
2824 E = Parser.getTok().getLoc();
2825 if (Parser.getTok().isNot(AsmToken::RBrac))
2826 return Error(E, "']' expected");
2827 Parser.Lex(); // Eat right bracket token.
2828
2829 // Don't worry about range checking the value here. That's handled by
2830 // the is*() predicates.
2831 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2832 ARM_AM::no_shift, 0, false, S,E));
2833
2834 // If there's a pre-indexing writeback marker, '!', just add it as a token
2835 // operand.
2836 if (Parser.getTok().is(AsmToken::Exclaim)) {
2837 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2838 Parser.Lex(); // Eat the '!'.
2839 }
2840
2841 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002842 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002843
2844 // The register offset is optionally preceded by a '+' or '-'
2845 bool isNegative = false;
2846 if (Parser.getTok().is(AsmToken::Minus)) {
2847 isNegative = true;
2848 Parser.Lex(); // Eat the '-'.
2849 } else if (Parser.getTok().is(AsmToken::Plus)) {
2850 // Nothing to do.
2851 Parser.Lex(); // Eat the '+'.
2852 }
2853
2854 E = Parser.getTok().getLoc();
2855 int OffsetRegNum = tryParseRegister();
2856 if (OffsetRegNum == -1)
2857 return Error(E, "register expected");
2858
2859 // If there's a shift operator, handle it.
2860 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002861 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002862 if (Parser.getTok().is(AsmToken::Comma)) {
2863 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002864 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002865 return true;
2866 }
2867
2868 // Now we should have the closing ']'
2869 E = Parser.getTok().getLoc();
2870 if (Parser.getTok().isNot(AsmToken::RBrac))
2871 return Error(E, "']' expected");
2872 Parser.Lex(); // Eat right bracket token.
2873
2874 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002875 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002876 S, E));
2877
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002878 // If there's a pre-indexing writeback marker, '!', just add it as a token
2879 // operand.
2880 if (Parser.getTok().is(AsmToken::Exclaim)) {
2881 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2882 Parser.Lex(); // Eat the '!'.
2883 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002884
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002885 return false;
2886}
2887
Jim Grosbach7ce05792011-08-03 23:50:40 +00002888/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002889/// ( lsl | lsr | asr | ror ) , # shift_amount
2890/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002891/// return true if it parses a shift otherwise it returns false.
2892bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2893 unsigned &Amount) {
2894 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002895 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002896 if (Tok.isNot(AsmToken::Identifier))
2897 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002898 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002899 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002900 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002901 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002902 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002903 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002904 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002905 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002906 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002907 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002908 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002909 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002910 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002911 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002912
Jim Grosbach7ce05792011-08-03 23:50:40 +00002913 // rrx stands alone.
2914 Amount = 0;
2915 if (St != ARM_AM::rrx) {
2916 Loc = Parser.getTok().getLoc();
2917 // A '#' and a shift amount.
2918 const AsmToken &HashTok = Parser.getTok();
2919 if (HashTok.isNot(AsmToken::Hash))
2920 return Error(HashTok.getLoc(), "'#' expected");
2921 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002922
Jim Grosbach7ce05792011-08-03 23:50:40 +00002923 const MCExpr *Expr;
2924 if (getParser().ParseExpression(Expr))
2925 return true;
2926 // Range check the immediate.
2927 // lsl, ror: 0 <= imm <= 31
2928 // lsr, asr: 0 <= imm <= 32
2929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2930 if (!CE)
2931 return Error(Loc, "shift amount must be an immediate");
2932 int64_t Imm = CE->getValue();
2933 if (Imm < 0 ||
2934 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2935 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2936 return Error(Loc, "immediate shift value out of range");
2937 Amount = Imm;
2938 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002939
2940 return false;
2941}
2942
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002943/// Parse a arm instruction operand. For now this parses the operand regardless
2944/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002945bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002946 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002947 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002948
2949 // Check if the current operand has a custom associated parser, if so, try to
2950 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002951 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2952 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002953 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002954 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2955 // there was a match, but an error occurred, in which case, just return that
2956 // the operand parsing failed.
2957 if (ResTy == MatchOperand_ParseFail)
2958 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002959
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002960 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002961 default:
2962 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002963 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002964 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002965 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002966 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002967 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002968 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002969 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002970 else if (Res == -1) // irrecoverable error
2971 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002972
2973 // Fall though for the Identifier case that is not a register or a
2974 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002975 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002976 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2977 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002978 // This was not a register so parse other operands that start with an
2979 // identifier (like labels) as expressions and create them as immediates.
2980 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002981 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002982 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002983 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002984 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002985 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2986 return false;
2987 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002988 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002989 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002990 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002991 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00002992 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00002993 // #42 -> immediate.
2994 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002995 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002996 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00002997 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00002998 const MCExpr *ImmVal;
2999 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00003000 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00003001 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
3002 if (!CE) {
3003 Error(S, "constant expression expected");
3004 return MatchOperand_ParseFail;
3005 }
3006 int32_t Val = CE->getValue();
3007 if (isNegative && Val == 0)
3008 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00003009 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00003010 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
3011 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00003012 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00003013 case AsmToken::Colon: {
3014 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00003015 // FIXME: Check it's an expression prefix,
3016 // e.g. (FOO - :lower16:BAR) isn't legal.
3017 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003018 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00003019 return true;
3020
Evan Cheng75972122011-01-13 07:58:56 +00003021 const MCExpr *SubExprVal;
3022 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00003023 return true;
3024
Evan Cheng75972122011-01-13 07:58:56 +00003025 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
3026 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00003027 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00003028 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00003029 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003030 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00003031 }
3032}
3033
Jim Grosbach1355cf12011-07-26 17:10:22 +00003034// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00003035// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003036bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00003037 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003038
3039 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00003040 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00003041 Parser.Lex(); // Eat ':'
3042
3043 if (getLexer().isNot(AsmToken::Identifier)) {
3044 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
3045 return true;
3046 }
3047
3048 StringRef IDVal = Parser.getTok().getIdentifier();
3049 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00003050 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003051 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00003052 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003053 } else {
3054 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
3055 return true;
3056 }
3057 Parser.Lex();
3058
3059 if (getLexer().isNot(AsmToken::Colon)) {
3060 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
3061 return true;
3062 }
3063 Parser.Lex(); // Eat the last ':'
3064 return false;
3065}
3066
Daniel Dunbar352e1482011-01-11 15:59:50 +00003067/// \brief Given a mnemonic, split out possible predication code and carry
3068/// setting letters to form a canonical mnemonic and flags.
3069//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003070// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00003071// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003072StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00003073 unsigned &PredicationCode,
3074 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003075 unsigned &ProcessorIMod,
3076 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003077 PredicationCode = ARMCC::AL;
3078 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003079 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003080
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003081 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00003082 //
3083 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00003084 if ((Mnemonic == "movs" && isThumb()) ||
3085 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
3086 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
3087 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
3088 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
3089 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
3090 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
3091 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00003092 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00003093
Jim Grosbach3f00e312011-07-11 17:09:57 +00003094 // First, split out any predication code. Ignore mnemonics we know aren't
3095 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00003096 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00003097 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00003098 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00003099 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00003100 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
3101 .Case("eq", ARMCC::EQ)
3102 .Case("ne", ARMCC::NE)
3103 .Case("hs", ARMCC::HS)
3104 .Case("cs", ARMCC::HS)
3105 .Case("lo", ARMCC::LO)
3106 .Case("cc", ARMCC::LO)
3107 .Case("mi", ARMCC::MI)
3108 .Case("pl", ARMCC::PL)
3109 .Case("vs", ARMCC::VS)
3110 .Case("vc", ARMCC::VC)
3111 .Case("hi", ARMCC::HI)
3112 .Case("ls", ARMCC::LS)
3113 .Case("ge", ARMCC::GE)
3114 .Case("lt", ARMCC::LT)
3115 .Case("gt", ARMCC::GT)
3116 .Case("le", ARMCC::LE)
3117 .Case("al", ARMCC::AL)
3118 .Default(~0U);
3119 if (CC != ~0U) {
3120 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3121 PredicationCode = CC;
3122 }
Bill Wendling52925b62010-10-29 23:50:21 +00003123 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003124
Daniel Dunbar352e1482011-01-11 15:59:50 +00003125 // Next, determine if we have a carry setting bit. We explicitly ignore all
3126 // the instructions we know end in 's'.
3127 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003128 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003129 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3130 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3131 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003132 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3133 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003134 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3135 CarrySetting = true;
3136 }
3137
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003138 // The "cps" instruction can have a interrupt mode operand which is glued into
3139 // the mnemonic. Check if this is the case, split it and parse the imod op
3140 if (Mnemonic.startswith("cps")) {
3141 // Split out any imod code.
3142 unsigned IMod =
3143 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3144 .Case("ie", ARM_PROC::IE)
3145 .Case("id", ARM_PROC::ID)
3146 .Default(~0U);
3147 if (IMod != ~0U) {
3148 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3149 ProcessorIMod = IMod;
3150 }
3151 }
3152
Jim Grosbach89df9962011-08-26 21:43:41 +00003153 // The "it" instruction has the condition mask on the end of the mnemonic.
3154 if (Mnemonic.startswith("it")) {
3155 ITMask = Mnemonic.slice(2, Mnemonic.size());
3156 Mnemonic = Mnemonic.slice(0, 2);
3157 }
3158
Daniel Dunbar352e1482011-01-11 15:59:50 +00003159 return Mnemonic;
3160}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003161
3162/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3163/// inclusion of carry set or predication code operands.
3164//
3165// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003166void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003167getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003168 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003169 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3170 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbach3443ed52011-09-16 18:05:48 +00003171 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003172 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00003173 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003174 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbach837fc5e2011-09-16 16:38:00 +00003175 Mnemonic == "sbc" || Mnemonic == "umull" || Mnemonic == "eor" ||
3176 Mnemonic == "neg" ||
Jim Grosbach3443ed52011-09-16 18:05:48 +00003177 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
3178 Mnemonic == "mla" || Mnemonic == "smlal"))) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003179 CanAcceptCarrySet = true;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003180 } else
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003181 CanAcceptCarrySet = false;
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003182
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003183 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3184 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3185 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3186 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003187 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3188 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003189 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003190 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3191 !isThumb()) ||
3192 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3193 !isThumb()) ||
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003194 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumbOne())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003195 CanAcceptPredicationCode = false;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003196 } else
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003197 CanAcceptPredicationCode = true;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003198
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003199 if (isThumb()) {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003200 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003201 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003202 CanAcceptPredicationCode = false;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003203 }
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003204}
3205
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003206bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3207 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003208 // FIXME: This is all horribly hacky. We really need a better way to deal
3209 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003210
3211 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3212 // another does not. Specifically, the MOVW instruction does not. So we
3213 // special case it here and remove the defaulted (non-setting) cc_out
3214 // operand if that's the instruction we're trying to match.
3215 //
3216 // We do this as post-processing of the explicit operands rather than just
3217 // conditionally adding the cc_out in the first place because we need
3218 // to check the type of the parsed immediate operand.
Owen Anderson8adf6202011-09-14 22:46:14 +00003219 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003220 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3221 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3222 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3223 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003224
3225 // Register-register 'add' for thumb does not have a cc_out operand
3226 // when there are only two register operands.
3227 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3228 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3229 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3230 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3231 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003232 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003233 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3234 // have to check the immediate range here since Thumb2 has a variant
3235 // that can handle a different range and has a cc_out operand.
Jim Grosbach72f39f82011-08-24 21:22:15 +00003236 if (isThumb() && Mnemonic == "add" && Operands.size() == 6 &&
3237 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3238 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3239 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003240 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3241 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3242 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003243 return true;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003244 // For Thumb2, add immediate does not have a cc_out operand for the
3245 // imm0_4096 variant. That's the least-preferred variant when
3246 // selecting via the generic "add" mnemonic, so to know that we
3247 // should remove the cc_out operand, we have to explicitly check that
3248 // it's not one of the other variants. Ugh.
3249 if (isThumbTwo() && Mnemonic == "add" && Operands.size() == 6 &&
3250 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3251 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3252 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3253 // Nest conditions rather than one big 'if' statement for readability.
3254 //
3255 // If either register is a high reg, it's either one of the SP
3256 // variants (handled above) or a 32-bit encoding, so we just
3257 // check against T3.
3258 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3259 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3260 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3261 return false;
3262 // If both registers are low, we're in an IT block, and the immediate is
3263 // in range, we should use encoding T1 instead, which has a cc_out.
3264 if (inITBlock() &&
Jim Grosbach64944f42011-09-14 21:00:40 +00003265 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003266 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3267 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3268 return false;
3269
3270 // Otherwise, we use encoding T4, which does not have a cc_out
3271 // operand.
3272 return true;
3273 }
3274
Jim Grosbach64944f42011-09-14 21:00:40 +00003275 // The thumb2 multiply instruction doesn't have a CCOut register, so
3276 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
3277 // use the 16-bit encoding or not.
3278 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
3279 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3280 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3281 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3282 static_cast<ARMOperand*>(Operands[5])->isReg() &&
3283 // If the registers aren't low regs, the destination reg isn't the
3284 // same as one of the source regs, or the cc_out operand is zero
3285 // outside of an IT block, we have to use the 32-bit encoding, so
3286 // remove the cc_out operand.
3287 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3288 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
3289 !inITBlock() ||
3290 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
3291 static_cast<ARMOperand*>(Operands[5])->getReg() &&
3292 static_cast<ARMOperand*>(Operands[3])->getReg() !=
3293 static_cast<ARMOperand*>(Operands[4])->getReg())))
3294 return true;
3295
3296
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003297
Jim Grosbachf69c8042011-08-24 21:42:27 +00003298 // Register-register 'add/sub' for thumb does not have a cc_out operand
3299 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3300 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3301 // right, this will result in better diagnostics (which operand is off)
3302 // anyway.
3303 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3304 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003305 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3306 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3307 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3308 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003309
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003310 return false;
3311}
3312
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003313/// Parse an arm instruction mnemonic followed by its operands.
3314bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3315 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3316 // Create the leading tokens for the mnemonic, split by '.' characters.
3317 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003318 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003319
Daniel Dunbar352e1482011-01-11 15:59:50 +00003320 // Split out the predication code and carry setting flag from the mnemonic.
3321 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003322 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003323 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003324 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003325 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003326 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003327
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003328 // In Thumb1, only the branch (B) instruction can be predicated.
3329 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3330 Parser.EatToEndOfStatement();
3331 return Error(NameLoc, "conditional execution not supported in Thumb1");
3332 }
3333
Jim Grosbachffa32252011-07-19 19:13:28 +00003334 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3335
Jim Grosbach89df9962011-08-26 21:43:41 +00003336 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3337 // is the mask as it will be for the IT encoding if the conditional
3338 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3339 // where the conditional bit0 is zero, the instruction post-processing
3340 // will adjust the mask accordingly.
3341 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003342 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3343 if (ITMask.size() > 3) {
3344 Parser.EatToEndOfStatement();
3345 return Error(Loc, "too many conditions on IT instruction");
3346 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003347 unsigned Mask = 8;
3348 for (unsigned i = ITMask.size(); i != 0; --i) {
3349 char pos = ITMask[i - 1];
3350 if (pos != 't' && pos != 'e') {
3351 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003352 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003353 }
3354 Mask >>= 1;
3355 if (ITMask[i - 1] == 't')
3356 Mask |= 8;
3357 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003358 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003359 }
3360
Jim Grosbachffa32252011-07-19 19:13:28 +00003361 // FIXME: This is all a pretty gross hack. We should automatically handle
3362 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003363
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003364 // Next, add the CCOut and ConditionCode operands, if needed.
3365 //
3366 // For mnemonics which can ever incorporate a carry setting bit or predication
3367 // code, our matching model involves us always generating CCOut and
3368 // ConditionCode operands to match the mnemonic "as written" and then we let
3369 // the matcher deal with finding the right instruction or generating an
3370 // appropriate error.
3371 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003372 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003373
Jim Grosbach33c16a22011-07-14 22:04:21 +00003374 // If we had a carry-set on an instruction that can't do that, issue an
3375 // error.
3376 if (!CanAcceptCarrySet && CarrySetting) {
3377 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003378 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003379 "' can not set flags, but 's' suffix specified");
3380 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003381 // If we had a predication code on an instruction that can't do that, issue an
3382 // error.
3383 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3384 Parser.EatToEndOfStatement();
3385 return Error(NameLoc, "instruction '" + Mnemonic +
3386 "' is not predicable, but condition code specified");
3387 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003388
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003389 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003390 if (CanAcceptCarrySet) {
3391 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003392 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003393 Loc));
3394 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003395
3396 // Add the predication code operand, if necessary.
3397 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003398 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3399 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003400 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003401 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003402 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003403
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003404 // Add the processor imod operand, if necessary.
3405 if (ProcessorIMod) {
3406 Operands.push_back(ARMOperand::CreateImm(
3407 MCConstantExpr::Create(ProcessorIMod, getContext()),
3408 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003409 }
3410
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003411 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003412 while (Next != StringRef::npos) {
3413 Start = Next;
3414 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003415 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003416
Jim Grosbach4d23e992011-08-24 22:19:48 +00003417 // For now, we're only parsing Thumb1 (for the most part), so
3418 // just ignore ".n" qualifiers. We'll use them to restrict
3419 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003420 if (ExtraToken != ".n") {
3421 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3422 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3423 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003424 }
3425
3426 // Read the remaining operands.
3427 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003428 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003429 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003430 Parser.EatToEndOfStatement();
3431 return true;
3432 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003433
3434 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003435 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003436
3437 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003438 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003439 Parser.EatToEndOfStatement();
3440 return true;
3441 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003442 }
3443 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003444
Chris Lattnercbf8a982010-09-11 16:18:25 +00003445 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3446 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003447 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003448 }
Bill Wendling146018f2010-11-06 21:42:12 +00003449
Chris Lattner34e53142010-09-08 05:10:46 +00003450 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003451
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003452 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3453 // do and don't have a cc_out optional-def operand. With some spot-checks
3454 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003455 // parse and adjust accordingly before actually matching. We shouldn't ever
3456 // try to remove a cc_out operand that was explicitly set on the the
3457 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3458 // table driven matcher doesn't fit well with the ARM instruction set.
3459 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003460 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3461 Operands.erase(Operands.begin() + 1);
3462 delete Op;
3463 }
3464
Jim Grosbachcf121c32011-07-28 21:57:55 +00003465 // ARM mode 'blx' need special handling, as the register operand version
3466 // is predicable, but the label operand version is not. So, we can't rely
3467 // on the Mnemonic based checking to correctly figure out when to put
3468 // a CondCode operand in the list. If we're trying to match the label
3469 // version, remove the CondCode operand here.
3470 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3471 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3472 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3473 Operands.erase(Operands.begin() + 1);
3474 delete Op;
3475 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003476
3477 // The vector-compare-to-zero instructions have a literal token "#0" at
3478 // the end that comes to here as an immediate operand. Convert it to a
3479 // token to play nicely with the matcher.
3480 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3481 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3482 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3483 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3484 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3485 if (CE && CE->getValue() == 0) {
3486 Operands.erase(Operands.begin() + 5);
3487 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3488 delete Op;
3489 }
3490 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003491 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3492 // end. Convert it to a token here.
3493 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3494 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3495 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3496 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3497 if (CE && CE->getValue() == 0) {
3498 Operands.erase(Operands.begin() + 5);
3499 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3500 delete Op;
3501 }
3502 }
3503
Chris Lattner98986712010-01-14 22:21:20 +00003504 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003505}
3506
Jim Grosbach189610f2011-07-26 18:25:39 +00003507// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003508
3509// return 'true' if register list contains non-low GPR registers,
3510// 'false' otherwise. If Reg is in the register list or is HiReg, set
3511// 'containsReg' to true.
3512static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3513 unsigned HiReg, bool &containsReg) {
3514 containsReg = false;
3515 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3516 unsigned OpReg = Inst.getOperand(i).getReg();
3517 if (OpReg == Reg)
3518 containsReg = true;
3519 // Anything other than a low register isn't legal here.
3520 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3521 return true;
3522 }
3523 return false;
3524}
3525
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003526// Check if the specified regisgter is in the register list of the inst,
3527// starting at the indicated operand number.
3528static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3529 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3530 unsigned OpReg = Inst.getOperand(i).getReg();
3531 if (OpReg == Reg)
3532 return true;
3533 }
3534 return false;
3535}
3536
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003537// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3538// the ARMInsts array) instead. Getting that here requires awkward
3539// API changes, though. Better way?
3540namespace llvm {
3541extern MCInstrDesc ARMInsts[];
3542}
3543static MCInstrDesc &getInstDesc(unsigned Opcode) {
3544 return ARMInsts[Opcode];
3545}
3546
Jim Grosbach189610f2011-07-26 18:25:39 +00003547// FIXME: We would really like to be able to tablegen'erate this.
3548bool ARMAsmParser::
3549validateInstruction(MCInst &Inst,
3550 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003551 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3552 SMLoc Loc = Operands[0]->getStartLoc();
3553 // Check the IT block state first.
Owen Andersonb6b7f512011-09-13 17:59:19 +00003554 // NOTE: In Thumb mode, the BKPT instruction has the interesting property of
3555 // being allowed in IT blocks, but not being predicable. It just always
3556 // executes.
3557 if (inITBlock() && Inst.getOpcode() != ARM::tBKPT) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003558 unsigned bit = 1;
3559 if (ITState.FirstCond)
3560 ITState.FirstCond = false;
3561 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003562 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003563 // The instruction must be predicable.
3564 if (!MCID.isPredicable())
3565 return Error(Loc, "instructions in IT block must be predicable");
3566 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3567 unsigned ITCond = bit ? ITState.Cond :
3568 ARMCC::getOppositeCondition(ITState.Cond);
3569 if (Cond != ITCond) {
3570 // Find the condition code Operand to get its SMLoc information.
3571 SMLoc CondLoc;
3572 for (unsigned i = 1; i < Operands.size(); ++i)
3573 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3574 CondLoc = Operands[i]->getStartLoc();
3575 return Error(CondLoc, "incorrect condition in IT block; got '" +
3576 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3577 "', but expected '" +
3578 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3579 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003580 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003581 } else if (isThumbTwo() && MCID.isPredicable() &&
3582 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003583 ARMCC::AL && Inst.getOpcode() != ARM::tB &&
3584 Inst.getOpcode() != ARM::t2B)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003585 return Error(Loc, "predicated instructions must be in IT block");
3586
Jim Grosbach189610f2011-07-26 18:25:39 +00003587 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003588 case ARM::LDRD:
3589 case ARM::LDRD_PRE:
3590 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003591 case ARM::LDREXD: {
3592 // Rt2 must be Rt + 1.
3593 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3594 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3595 if (Rt2 != Rt + 1)
3596 return Error(Operands[3]->getStartLoc(),
3597 "destination operands must be sequential");
3598 return false;
3599 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003600 case ARM::STRD: {
3601 // Rt2 must be Rt + 1.
3602 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3603 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3604 if (Rt2 != Rt + 1)
3605 return Error(Operands[3]->getStartLoc(),
3606 "source operands must be sequential");
3607 return false;
3608 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003609 case ARM::STRD_PRE:
3610 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003611 case ARM::STREXD: {
3612 // Rt2 must be Rt + 1.
3613 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3614 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3615 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003616 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003617 "source operands must be sequential");
3618 return false;
3619 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003620 case ARM::SBFX:
3621 case ARM::UBFX: {
3622 // width must be in range [1, 32-lsb]
3623 unsigned lsb = Inst.getOperand(2).getImm();
3624 unsigned widthm1 = Inst.getOperand(3).getImm();
3625 if (widthm1 >= 32 - lsb)
3626 return Error(Operands[5]->getStartLoc(),
3627 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003628 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003629 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003630 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003631 // If we're parsing Thumb2, the .w variant is available and handles
3632 // most cases that are normally illegal for a Thumb1 LDM
3633 // instruction. We'll make the transformation in processInstruction()
3634 // if necessary.
3635 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003636 // Thumb LDM instructions are writeback iff the base register is not
3637 // in the register list.
3638 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003639 bool hasWritebackToken =
3640 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3641 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003642 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003643 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003644 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3645 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003646 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003647 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003648 return Error(Operands[2]->getStartLoc(),
3649 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003650 // If we should not have writeback, there must not be a '!'. This is
3651 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003652 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003653 return Error(Operands[3]->getStartLoc(),
3654 "writeback operator '!' not allowed when base register "
3655 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003656
3657 break;
3658 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003659 case ARM::t2LDMIA_UPD: {
3660 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3661 return Error(Operands[4]->getStartLoc(),
3662 "writeback operator '!' not allowed when base register "
3663 "in register list");
3664 break;
3665 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003666 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003667 bool listContainsBase;
3668 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3669 return Error(Operands[2]->getStartLoc(),
3670 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003671 break;
3672 }
3673 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003674 bool listContainsBase;
3675 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3676 return Error(Operands[2]->getStartLoc(),
3677 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003678 break;
3679 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003680 case ARM::tSTMIA_UPD: {
3681 bool listContainsBase;
Jim Grosbach8213c962011-09-16 20:50:13 +00003682 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase) && !isThumbTwo())
Jim Grosbach1e84f192011-08-23 18:15:37 +00003683 return Error(Operands[4]->getStartLoc(),
3684 "registers must be in range r0-r7");
3685 break;
3686 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003687 }
3688
3689 return false;
3690}
3691
Jim Grosbachf8fce712011-08-11 17:35:48 +00003692void ARMAsmParser::
3693processInstruction(MCInst &Inst,
3694 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3695 switch (Inst.getOpcode()) {
3696 case ARM::LDMIA_UPD:
3697 // If this is a load of a single register via a 'pop', then we should use
3698 // a post-indexed LDR instruction instead, per the ARM ARM.
3699 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3700 Inst.getNumOperands() == 5) {
3701 MCInst TmpInst;
3702 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3703 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3704 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3705 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3706 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3707 TmpInst.addOperand(MCOperand::CreateImm(4));
3708 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3709 TmpInst.addOperand(Inst.getOperand(3));
3710 Inst = TmpInst;
3711 }
3712 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003713 case ARM::STMDB_UPD:
3714 // If this is a store of a single register via a 'push', then we should use
3715 // a pre-indexed STR instruction instead, per the ARM ARM.
3716 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3717 Inst.getNumOperands() == 5) {
3718 MCInst TmpInst;
3719 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3720 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3721 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3722 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3723 TmpInst.addOperand(MCOperand::CreateImm(-4));
3724 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3725 TmpInst.addOperand(Inst.getOperand(3));
3726 Inst = TmpInst;
3727 }
3728 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003729 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003730 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3731 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3732 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3733 // to encoding T1 if <Rd> is omitted."
3734 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003735 Inst.setOpcode(ARM::tADDi3);
3736 break;
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003737 case ARM::tB:
3738 // A Thumb conditional branch outside of an IT block is a tBcc.
3739 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3740 Inst.setOpcode(ARM::tBcc);
3741 break;
3742 case ARM::t2B:
3743 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
3744 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3745 Inst.setOpcode(ARM::t2Bcc);
3746 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003747 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003748 // If the conditional is AL or we're in an IT block, we really want t2B.
3749 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003750 Inst.setOpcode(ARM::t2B);
3751 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003752 case ARM::tBcc:
3753 // If the conditional is AL, we really want tB.
3754 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3755 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003756 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003757 case ARM::tLDMIA: {
3758 // If the register list contains any high registers, or if the writeback
3759 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3760 // instead if we're in Thumb2. Otherwise, this should have generated
3761 // an error in validateInstruction().
3762 unsigned Rn = Inst.getOperand(0).getReg();
3763 bool hasWritebackToken =
3764 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3765 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3766 bool listContainsBase;
3767 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3768 (!listContainsBase && !hasWritebackToken) ||
3769 (listContainsBase && hasWritebackToken)) {
3770 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3771 assert (isThumbTwo());
3772 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3773 // If we're switching to the updating version, we need to insert
3774 // the writeback tied operand.
3775 if (hasWritebackToken)
3776 Inst.insert(Inst.begin(),
3777 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3778 }
3779 break;
3780 }
Jim Grosbach8213c962011-09-16 20:50:13 +00003781 case ARM::tSTMIA_UPD: {
3782 // If the register list contains any high registers, we need to use
3783 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
3784 // should have generated an error in validateInstruction().
3785 unsigned Rn = Inst.getOperand(0).getReg();
3786 bool listContainsBase;
3787 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
3788 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3789 assert (isThumbTwo());
3790 Inst.setOpcode(ARM::t2STMIA_UPD);
3791 }
3792 break;
3793 }
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003794 case ARM::t2MOVi: {
3795 // If we can use the 16-bit encoding and the user didn't explicitly
3796 // request the 32-bit variant, transform it here.
3797 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3798 Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbachc2d31642011-09-14 19:12:11 +00003799 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
3800 Inst.getOperand(4).getReg() == ARM::CPSR) ||
3801 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003802 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3803 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3804 // The operands aren't in the same order for tMOVi8...
3805 MCInst TmpInst;
3806 TmpInst.setOpcode(ARM::tMOVi8);
3807 TmpInst.addOperand(Inst.getOperand(0));
3808 TmpInst.addOperand(Inst.getOperand(4));
3809 TmpInst.addOperand(Inst.getOperand(1));
3810 TmpInst.addOperand(Inst.getOperand(2));
3811 TmpInst.addOperand(Inst.getOperand(3));
3812 Inst = TmpInst;
3813 }
3814 break;
3815 }
3816 case ARM::t2MOVr: {
3817 // If we can use the 16-bit encoding and the user didn't explicitly
3818 // request the 32-bit variant, transform it here.
3819 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3820 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3821 Inst.getOperand(2).getImm() == ARMCC::AL &&
3822 Inst.getOperand(4).getReg() == ARM::CPSR &&
3823 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3824 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3825 // The operands aren't the same for tMOV[S]r... (no cc_out)
3826 MCInst TmpInst;
3827 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
3828 TmpInst.addOperand(Inst.getOperand(0));
3829 TmpInst.addOperand(Inst.getOperand(1));
3830 TmpInst.addOperand(Inst.getOperand(2));
3831 TmpInst.addOperand(Inst.getOperand(3));
3832 Inst = TmpInst;
3833 }
3834 break;
3835 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003836 case ARM::t2IT: {
3837 // The mask bits for all but the first condition are represented as
3838 // the low bit of the condition code value implies 't'. We currently
3839 // always have 1 implies 't', so XOR toggle the bits if the low bit
3840 // of the condition code is zero. The encoding also expects the low
3841 // bit of the condition to be encoded as bit 4 of the mask operand,
3842 // so mask that in if needed
3843 MCOperand &MO = Inst.getOperand(1);
3844 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003845 unsigned OrigMask = Mask;
3846 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003847 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003848 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3849 for (unsigned i = 3; i != TZ; --i)
3850 Mask ^= 1 << i;
3851 } else
3852 Mask |= 0x10;
3853 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003854
3855 // Set up the IT block state according to the IT instruction we just
3856 // matched.
3857 assert(!inITBlock() && "nested IT blocks?!");
3858 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3859 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3860 ITState.CurPosition = 0;
3861 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003862 break;
3863 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003864 }
3865}
3866
Jim Grosbach47a0d522011-08-16 20:45:50 +00003867unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3868 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3869 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003870 unsigned Opc = Inst.getOpcode();
3871 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003872 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3873 assert(MCID.hasOptionalDef() &&
3874 "optionally flag setting instruction missing optional def operand");
3875 assert(MCID.NumOperands == Inst.getNumOperands() &&
3876 "operand count mismatch!");
3877 // Find the optional-def operand (cc_out).
3878 unsigned OpNo;
3879 for (OpNo = 0;
3880 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3881 ++OpNo)
3882 ;
3883 // If we're parsing Thumb1, reject it completely.
3884 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3885 return Match_MnemonicFail;
3886 // If we're parsing Thumb2, which form is legal depends on whether we're
3887 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003888 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3889 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003890 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003891 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3892 inITBlock())
3893 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003894 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003895 // Some high-register supporting Thumb1 encodings only allow both registers
3896 // to be from r0-r7 when in Thumb2.
3897 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3898 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3899 isARMLowRegister(Inst.getOperand(2).getReg()))
3900 return Match_RequiresThumb2;
3901 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003902 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003903 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3904 isARMLowRegister(Inst.getOperand(1).getReg()))
3905 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003906 return Match_Success;
3907}
3908
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003909bool ARMAsmParser::
3910MatchAndEmitInstruction(SMLoc IDLoc,
3911 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
3912 MCStreamer &Out) {
3913 MCInst Inst;
3914 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003915 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003916 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00003917 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00003918 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003919 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00003920 // Context sensitive operand constraints aren't handled by the matcher,
3921 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00003922 if (validateInstruction(Inst, Operands)) {
3923 // Still progress the IT block, otherwise one wrong condition causes
3924 // nasty cascading errors.
3925 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00003926 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00003927 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003928
Jim Grosbachf8fce712011-08-11 17:35:48 +00003929 // Some instructions need post-processing to, for example, tweak which
3930 // encoding is selected.
3931 processInstruction(Inst, Operands);
3932
Jim Grosbacha1109882011-09-02 23:22:08 +00003933 // Only move forward at the very end so that everything in validate
3934 // and process gets a consistent answer about whether we're in an IT
3935 // block.
3936 forwardITPosition();
3937
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003938 Out.EmitInstruction(Inst);
3939 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00003940 case Match_MissingFeature:
3941 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
3942 return true;
3943 case Match_InvalidOperand: {
3944 SMLoc ErrorLoc = IDLoc;
3945 if (ErrorInfo != ~0U) {
3946 if (ErrorInfo >= Operands.size())
3947 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00003948
Chris Lattnere73d4f82010-10-28 21:41:58 +00003949 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
3950 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
3951 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003952
Chris Lattnere73d4f82010-10-28 21:41:58 +00003953 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003954 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00003955 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00003956 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00003957 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00003958 // The converter function will have already emited a diagnostic.
3959 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003960 case Match_RequiresNotITBlock:
3961 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00003962 case Match_RequiresITBlock:
3963 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00003964 case Match_RequiresV6:
3965 return Error(IDLoc, "instruction variant requires ARMv6 or later");
3966 case Match_RequiresThumb2:
3967 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00003968 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003969
Eric Christopherc223e2b2010-10-29 09:26:59 +00003970 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00003971 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003972}
3973
Jim Grosbach1355cf12011-07-26 17:10:22 +00003974/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003975bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
3976 StringRef IDVal = DirectiveID.getIdentifier();
3977 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003978 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003979 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003980 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003981 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003982 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003983 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003984 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00003985 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00003986 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003987 return true;
3988}
3989
Jim Grosbach1355cf12011-07-26 17:10:22 +00003990/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003991/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00003992bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003993 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3994 for (;;) {
3995 const MCExpr *Value;
3996 if (getParser().ParseExpression(Value))
3997 return true;
3998
Chris Lattneraaec2052010-01-19 19:46:13 +00003999 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004000
4001 if (getLexer().is(AsmToken::EndOfStatement))
4002 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00004003
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004004 // FIXME: Improve diagnostic.
4005 if (getLexer().isNot(AsmToken::Comma))
4006 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004007 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004008 }
4009 }
4010
Sean Callananb9a25b72010-01-19 20:27:46 +00004011 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004012 return false;
4013}
4014
Jim Grosbach1355cf12011-07-26 17:10:22 +00004015/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00004016/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00004017bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00004018 if (getLexer().isNot(AsmToken::EndOfStatement))
4019 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004020 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004021
4022 // TODO: set thumb mode
4023 // TODO: tell the MC streamer the mode
4024 // getParser().getStreamer().Emit???();
4025 return false;
4026}
4027
Jim Grosbach1355cf12011-07-26 17:10:22 +00004028/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00004029/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00004030bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00004031 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
4032 bool isMachO = MAI.hasSubsectionsViaSymbols();
4033 StringRef Name;
4034
4035 // Darwin asm has function name after .thumb_func direction
4036 // ELF doesn't
4037 if (isMachO) {
4038 const AsmToken &Tok = Parser.getTok();
4039 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
4040 return Error(L, "unexpected token in .thumb_func directive");
4041 Name = Tok.getString();
4042 Parser.Lex(); // Consume the identifier token.
4043 }
4044
Kevin Enderby515d5092009-10-15 20:48:48 +00004045 if (getLexer().isNot(AsmToken::EndOfStatement))
4046 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004047 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004048
Rafael Espindola64695402011-05-16 16:17:21 +00004049 // FIXME: assuming function name will be the line following .thumb_func
4050 if (!isMachO) {
4051 Name = Parser.getTok().getString();
4052 }
4053
Jim Grosbach642fc9c2010-11-05 22:33:53 +00004054 // Mark symbol as a thumb symbol.
4055 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
4056 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00004057 return false;
4058}
4059
Jim Grosbach1355cf12011-07-26 17:10:22 +00004060/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00004061/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00004062bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004063 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004064 if (Tok.isNot(AsmToken::Identifier))
4065 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00004066 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00004067 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00004068 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004069 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00004070 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00004071 else
4072 return Error(L, "unrecognized syntax mode in .syntax directive");
4073
4074 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004075 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004076 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004077
4078 // TODO tell the MC streamer the mode
4079 // getParser().getStreamer().Emit???();
4080 return false;
4081}
4082
Jim Grosbach1355cf12011-07-26 17:10:22 +00004083/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00004084/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00004085bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004086 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004087 if (Tok.isNot(AsmToken::Integer))
4088 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00004089 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00004090 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00004091 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004092 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00004093 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004094 else
4095 return Error(L, "invalid operand to .code directive");
4096
4097 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004098 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004099 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004100
Evan Cheng32869202011-07-08 22:36:29 +00004101 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00004102 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004103 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004104 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00004105 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00004106 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004107 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004108 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00004109 }
Jim Grosbach2a301702010-11-05 22:40:53 +00004110
Kevin Enderby515d5092009-10-15 20:48:48 +00004111 return false;
4112}
4113
Sean Callanan90b70972010-04-07 20:29:34 +00004114extern "C" void LLVMInitializeARMAsmLexer();
4115
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004116/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004117extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00004118 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
4119 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00004120 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004121}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004122
Chris Lattner0692ee62010-09-06 19:11:01 +00004123#define GET_REGISTER_MATCHER
4124#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004125#include "ARMGenAsmMatcher.inc"