blob: 543340f8e45516d6b99115e09fba0a40735bcc05 [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng78011362011-08-23 20:15:21 +000021#include "llvm/MC/MCInstrDesc.h"
Evan Cheng94b95502011-07-26 00:24:13 +000022#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000023#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000024#include "llvm/MC/MCTargetAsmParser.h"
Jim Grosbach89df9962011-08-26 21:43:41 +000025#include "llvm/Support/MathExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000026#include "llvm/Support/SourceMgr.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000027#include "llvm/Support/TargetRegistry.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000028#include "llvm/Support/raw_ostream.h"
Jim Grosbach11e03e72011-08-22 18:50:36 +000029#include "llvm/ADT/BitVector.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000030#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000031#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000033#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000034#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000035#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000036
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000037using namespace llvm;
38
Chris Lattner3a697562010-10-28 17:20:03 +000039namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000040
41class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000042
Evan Cheng94b95502011-07-26 00:24:13 +000043class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000044 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmParser &Parser;
46
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000047 struct {
48 ARMCC::CondCodes Cond; // Condition for IT block.
49 unsigned Mask:4; // Condition mask for instructions.
50 // Starting at first 1 (from lsb).
51 // '1' condition as indicated in IT.
52 // '0' inverse of condition (else).
53 // Count of instructions in IT block is
54 // 4 - trailingzeroes(mask)
55
56 bool FirstCond; // Explicit flag for when we're parsing the
57 // First instruction in the IT block. It's
58 // implied in the mask, so needs special
59 // handling.
60
61 unsigned CurPosition; // Current position in parsing of IT
62 // block. In range [0,3]. Initialized
63 // according to count of instructions in block.
64 // ~0U if no active IT block.
65 } ITState;
66 bool inITBlock() { return ITState.CurPosition != ~0U;}
Jim Grosbacha1109882011-09-02 23:22:08 +000067 void forwardITPosition() {
68 if (!inITBlock()) return;
69 // Move to the next instruction in the IT block, if there is one. If not,
70 // mark the block as done.
71 unsigned TZ = CountTrailingZeros_32(ITState.Mask);
72 if (++ITState.CurPosition == 5 - TZ)
73 ITState.CurPosition = ~0U; // Done with the IT block after this.
74 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +000075
76
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000077 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000078 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
79
80 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000081 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
82
Jim Grosbach1355cf12011-07-26 17:10:22 +000083 int tryParseRegister();
84 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000085 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000086 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +000087 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000088 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
89 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbach7ce05792011-08-03 23:50:40 +000090 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
91 unsigned &ShiftAmount);
Jim Grosbach1355cf12011-07-26 17:10:22 +000092 bool parseDirectiveWord(unsigned Size, SMLoc L);
93 bool parseDirectiveThumb(SMLoc L);
94 bool parseDirectiveThumbFunc(SMLoc L);
95 bool parseDirectiveCode(SMLoc L);
96 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000097
Jim Grosbach1355cf12011-07-26 17:10:22 +000098 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach89df9962011-08-26 21:43:41 +000099 bool &CarrySetting, unsigned &ProcessorIMod,
100 StringRef &ITMask);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000101 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +0000102 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +0000103
Evan Chengebdeeab2011-07-08 01:53:10 +0000104 bool isThumb() const {
105 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +0000106 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000107 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000108 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +0000109 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +0000110 }
Jim Grosbach47a0d522011-08-16 20:45:50 +0000111 bool isThumbTwo() const {
112 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2);
113 }
Jim Grosbach194bd892011-08-16 22:20:01 +0000114 bool hasV6Ops() const {
115 return STI.getFeatureBits() & ARM::HasV6Ops;
116 }
Evan Cheng32869202011-07-08 22:36:29 +0000117 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +0000118 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
119 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +0000120 }
Evan Chengebdeeab2011-07-08 01:53:10 +0000121
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000122 /// @name Auto-generated Match Functions
123 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000124
Chris Lattner0692ee62010-09-06 19:11:01 +0000125#define GET_ASSEMBLER_HEADER
126#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000127
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000128 /// }
129
Jim Grosbach89df9962011-08-26 21:43:41 +0000130 OperandMatchResultTy parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000131 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000132 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000133 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000134 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000135 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000136 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000137 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000138 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000139 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000140 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000141 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
142 StringRef Op, int Low, int High);
143 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
144 return parsePKHImm(O, "lsl", 0, 31);
145 }
146 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
147 return parsePKHImm(O, "asr", 1, 32);
148 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000149 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000150 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000151 OperandMatchResultTy parseRotImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000152 OperandMatchResultTy parseBitfield(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000153 OperandMatchResultTy parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach251bf252011-08-10 21:56:18 +0000154 OperandMatchResultTy parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000155
156 // Asm Match Converter Methods
Jim Grosbacha77295d2011-09-08 22:07:06 +0000157 bool cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
158 const SmallVectorImpl<MCParsedAsmOperand*> &);
159 bool cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
160 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbacheeec0252011-09-08 00:39:19 +0000161 bool cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
162 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachee2c2a42011-09-16 21:55:56 +0000163 bool cvtStWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
164 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000165 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000166 const SmallVectorImpl<MCParsedAsmOperand*> &);
Owen Anderson9ab0f252011-08-26 20:43:14 +0000167 bool cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
168 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach548340c2011-08-11 19:22:40 +0000169 bool cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
170 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000171 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000172 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7b8f46c2011-08-11 21:17:22 +0000173 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
174 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000175 bool cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
176 const SmallVectorImpl<MCParsedAsmOperand*> &);
177 bool cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
178 const SmallVectorImpl<MCParsedAsmOperand*> &);
179 bool cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
180 const SmallVectorImpl<MCParsedAsmOperand*> &);
181 bool cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
182 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000183 bool cvtLdrdPre(MCInst &Inst, unsigned Opcode,
184 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach14605d12011-08-11 20:28:23 +0000185 bool cvtStrdPre(MCInst &Inst, unsigned Opcode,
186 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach623a4542011-08-10 22:42:16 +0000187 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
188 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach88ae2bc2011-08-19 22:07:46 +0000189 bool cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
190 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach189610f2011-07-26 18:25:39 +0000191
192 bool validateInstruction(MCInst &Inst,
193 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachf8fce712011-08-11 17:35:48 +0000194 void processInstruction(MCInst &Inst,
195 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
Jim Grosbachd54b4e62011-08-16 21:12:37 +0000196 bool shouldOmitCCOutOperand(StringRef Mnemonic,
197 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach189610f2011-07-26 18:25:39 +0000198
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000199public:
Jim Grosbach47a0d522011-08-16 20:45:50 +0000200 enum ARMMatchResultTy {
Jim Grosbach194bd892011-08-16 22:20:01 +0000201 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000202 Match_RequiresNotITBlock,
Jim Grosbach194bd892011-08-16 22:20:01 +0000203 Match_RequiresV6,
204 Match_RequiresThumb2
Jim Grosbach47a0d522011-08-16 20:45:50 +0000205 };
206
Evan Chengffc0e732011-07-09 05:47:46 +0000207 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000208 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000209 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000210
Evan Chengebdeeab2011-07-08 01:53:10 +0000211 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000212 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +0000213
214 // Not in an ITBlock to start with.
215 ITState.CurPosition = ~0U;
Evan Chengebdeeab2011-07-08 01:53:10 +0000216 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000217
Jim Grosbach1355cf12011-07-26 17:10:22 +0000218 // Implementation of the MCTargetAsmParser interface:
219 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
220 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000221 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000222 bool ParseDirective(AsmToken DirectiveID);
223
Jim Grosbach47a0d522011-08-16 20:45:50 +0000224 unsigned checkTargetMatchPredicate(MCInst &Inst);
225
Jim Grosbach1355cf12011-07-26 17:10:22 +0000226 bool MatchAndEmitInstruction(SMLoc IDLoc,
227 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
228 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000229};
Jim Grosbach16c74252010-10-29 14:46:02 +0000230} // end anonymous namespace
231
Chris Lattner3a697562010-10-28 17:20:03 +0000232namespace {
233
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000234/// ARMOperand - Instances of this class represent a parsed ARM machine
235/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000236class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000237 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000238 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000239 CCOut,
Jim Grosbach89df9962011-08-26 21:43:41 +0000240 ITCondMask,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000241 CoprocNum,
242 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000243 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000244 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000245 Memory,
Jim Grosbach7ce05792011-08-03 23:50:40 +0000246 PostIndexRegister,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000247 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000248 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000249 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000250 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000251 DPRRegisterList,
252 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000253 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000254 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000255 ShifterImmediate,
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000256 RotateImmediate,
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000257 BitfieldDescriptor,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000258 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000259 } Kind;
260
Sean Callanan76264762010-04-02 22:27:05 +0000261 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000262 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000263
264 union {
265 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000266 ARMCC::CondCodes Val;
267 } CC;
268
269 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000270 unsigned Val;
271 } Cop;
272
273 struct {
Jim Grosbach89df9962011-08-26 21:43:41 +0000274 unsigned Mask:4;
275 } ITMask;
276
277 struct {
278 ARM_MB::MemBOpt Val;
279 } MBOpt;
280
281 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000282 ARM_PROC::IFlags Val;
283 } IFlags;
284
285 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000286 unsigned Val;
287 } MMask;
288
289 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000290 const char *Data;
291 unsigned Length;
292 } Tok;
293
294 struct {
295 unsigned RegNum;
296 } Reg;
297
Bill Wendling8155e5b2010-11-06 22:19:43 +0000298 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000299 const MCExpr *Val;
300 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000301
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000302 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000303 struct {
304 unsigned BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000305 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
306 // was specified.
307 const MCConstantExpr *OffsetImm; // Offset immediate value
308 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
309 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
Jim Grosbach0d6fac32011-08-05 22:03:36 +0000310 unsigned ShiftImm; // shift for OffsetReg.
Jim Grosbach7ce05792011-08-03 23:50:40 +0000311 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000312 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000313
314 struct {
Jim Grosbach7ce05792011-08-03 23:50:40 +0000315 unsigned RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000316 bool isAdd;
317 ARM_AM::ShiftOpc ShiftTy;
318 unsigned ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000319 } PostIdxReg;
320
321 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000322 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000323 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000324 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000325 struct {
326 ARM_AM::ShiftOpc ShiftTy;
327 unsigned SrcReg;
328 unsigned ShiftReg;
329 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000330 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000331 struct {
332 ARM_AM::ShiftOpc ShiftTy;
333 unsigned SrcReg;
334 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000335 } RegShiftedImm;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000336 struct {
337 unsigned Imm;
338 } RotImm;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000339 struct {
340 unsigned LSB;
341 unsigned Width;
342 } Bitfield;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000343 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000344
Bill Wendling146018f2010-11-06 21:42:12 +0000345 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
346public:
Sean Callanan76264762010-04-02 22:27:05 +0000347 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
348 Kind = o.Kind;
349 StartLoc = o.StartLoc;
350 EndLoc = o.EndLoc;
351 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000352 case CondCode:
353 CC = o.CC;
354 break;
Jim Grosbach89df9962011-08-26 21:43:41 +0000355 case ITCondMask:
356 ITMask = o.ITMask;
357 break;
Sean Callanan76264762010-04-02 22:27:05 +0000358 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000359 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000360 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000361 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000362 case Register:
363 Reg = o.Reg;
364 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000365 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000366 case DPRRegisterList:
367 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000368 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000369 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000370 case CoprocNum:
371 case CoprocReg:
372 Cop = o.Cop;
373 break;
Sean Callanan76264762010-04-02 22:27:05 +0000374 case Immediate:
375 Imm = o.Imm;
376 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000377 case MemBarrierOpt:
378 MBOpt = o.MBOpt;
379 break;
Sean Callanan76264762010-04-02 22:27:05 +0000380 case Memory:
381 Mem = o.Mem;
382 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000383 case PostIndexRegister:
384 PostIdxReg = o.PostIdxReg;
385 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000386 case MSRMask:
387 MMask = o.MMask;
388 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000389 case ProcIFlags:
390 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000391 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000392 case ShifterImmediate:
393 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000394 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000395 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000396 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000397 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000398 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000399 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000400 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000401 case RotateImmediate:
402 RotImm = o.RotImm;
403 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000404 case BitfieldDescriptor:
405 Bitfield = o.Bitfield;
406 break;
Sean Callanan76264762010-04-02 22:27:05 +0000407 }
408 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000409
Sean Callanan76264762010-04-02 22:27:05 +0000410 /// getStartLoc - Get the location of the first token of this operand.
411 SMLoc getStartLoc() const { return StartLoc; }
412 /// getEndLoc - Get the location of the last token of this operand.
413 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000414
Daniel Dunbar8462b302010-08-11 06:36:53 +0000415 ARMCC::CondCodes getCondCode() const {
416 assert(Kind == CondCode && "Invalid access!");
417 return CC.Val;
418 }
419
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000420 unsigned getCoproc() const {
421 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
422 return Cop.Val;
423 }
424
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000425 StringRef getToken() const {
426 assert(Kind == Token && "Invalid access!");
427 return StringRef(Tok.Data, Tok.Length);
428 }
429
430 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000431 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000432 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000433 }
434
Bill Wendling5fa22a12010-11-09 23:28:44 +0000435 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000436 assert((Kind == RegisterList || Kind == DPRRegisterList ||
437 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000438 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000439 }
440
Kevin Enderbycfe07242009-10-13 22:19:02 +0000441 const MCExpr *getImm() const {
442 assert(Kind == Immediate && "Invalid access!");
443 return Imm.Val;
444 }
445
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000446 ARM_MB::MemBOpt getMemBarrierOpt() const {
447 assert(Kind == MemBarrierOpt && "Invalid access!");
448 return MBOpt.Val;
449 }
450
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000451 ARM_PROC::IFlags getProcIFlags() const {
452 assert(Kind == ProcIFlags && "Invalid access!");
453 return IFlags.Val;
454 }
455
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000456 unsigned getMSRMask() const {
457 assert(Kind == MSRMask && "Invalid access!");
458 return MMask.Val;
459 }
460
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000461 bool isCoprocNum() const { return Kind == CoprocNum; }
462 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000463 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000464 bool isCCOut() const { return Kind == CCOut; }
Jim Grosbach89df9962011-08-26 21:43:41 +0000465 bool isITMask() const { return Kind == ITCondMask; }
466 bool isITCondCode() const { return Kind == CondCode; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000467 bool isImm() const { return Kind == Immediate; }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000468 bool isImm8s4() const {
469 if (Kind != Immediate)
470 return false;
471 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
472 if (!CE) return false;
473 int64_t Value = CE->getValue();
474 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
475 }
Jim Grosbach72f39f82011-08-24 21:22:15 +0000476 bool isImm0_1020s4() const {
477 if (Kind != Immediate)
478 return false;
479 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
480 if (!CE) return false;
481 int64_t Value = CE->getValue();
482 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
483 }
484 bool isImm0_508s4() const {
485 if (Kind != Immediate)
486 return false;
487 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
488 if (!CE) return false;
489 int64_t Value = CE->getValue();
490 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
491 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000492 bool isImm0_255() const {
493 if (Kind != Immediate)
494 return false;
495 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
496 if (!CE) return false;
497 int64_t Value = CE->getValue();
498 return Value >= 0 && Value < 256;
499 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000500 bool isImm0_7() const {
501 if (Kind != Immediate)
502 return false;
503 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
504 if (!CE) return false;
505 int64_t Value = CE->getValue();
506 return Value >= 0 && Value < 8;
507 }
508 bool isImm0_15() const {
509 if (Kind != Immediate)
510 return false;
511 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
512 if (!CE) return false;
513 int64_t Value = CE->getValue();
514 return Value >= 0 && Value < 16;
515 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000516 bool isImm0_31() const {
517 if (Kind != Immediate)
518 return false;
519 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
520 if (!CE) return false;
521 int64_t Value = CE->getValue();
522 return Value >= 0 && Value < 32;
523 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000524 bool isImm1_16() const {
525 if (Kind != Immediate)
526 return false;
527 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
528 if (!CE) return false;
529 int64_t Value = CE->getValue();
530 return Value > 0 && Value < 17;
531 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000532 bool isImm1_32() const {
533 if (Kind != Immediate)
534 return false;
535 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
536 if (!CE) return false;
537 int64_t Value = CE->getValue();
538 return Value > 0 && Value < 33;
539 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000540 bool isImm0_65535() const {
541 if (Kind != Immediate)
542 return false;
543 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
544 if (!CE) return false;
545 int64_t Value = CE->getValue();
546 return Value >= 0 && Value < 65536;
547 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000548 bool isImm0_65535Expr() const {
549 if (Kind != Immediate)
550 return false;
551 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
552 // If it's not a constant expression, it'll generate a fixup and be
553 // handled later.
554 if (!CE) return true;
555 int64_t Value = CE->getValue();
556 return Value >= 0 && Value < 65536;
557 }
Jim Grosbached838482011-07-26 16:24:27 +0000558 bool isImm24bit() const {
559 if (Kind != Immediate)
560 return false;
561 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
562 if (!CE) return false;
563 int64_t Value = CE->getValue();
564 return Value >= 0 && Value <= 0xffffff;
565 }
Jim Grosbach70939ee2011-08-17 21:51:27 +0000566 bool isImmThumbSR() const {
567 if (Kind != Immediate)
568 return false;
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
570 if (!CE) return false;
571 int64_t Value = CE->getValue();
572 return Value > 0 && Value < 33;
573 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000574 bool isPKHLSLImm() const {
575 if (Kind != Immediate)
576 return false;
577 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
578 if (!CE) return false;
579 int64_t Value = CE->getValue();
580 return Value >= 0 && Value < 32;
581 }
582 bool isPKHASRImm() const {
583 if (Kind != Immediate)
584 return false;
585 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
586 if (!CE) return false;
587 int64_t Value = CE->getValue();
588 return Value > 0 && Value <= 32;
589 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000590 bool isARMSOImm() const {
591 if (Kind != Immediate)
592 return false;
593 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
594 if (!CE) return false;
595 int64_t Value = CE->getValue();
596 return ARM_AM::getSOImmVal(Value) != -1;
597 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000598 bool isT2SOImm() const {
599 if (Kind != Immediate)
600 return false;
601 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
602 if (!CE) return false;
603 int64_t Value = CE->getValue();
604 return ARM_AM::getT2SOImmVal(Value) != -1;
605 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000606 bool isSetEndImm() const {
607 if (Kind != Immediate)
608 return false;
609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
610 if (!CE) return false;
611 int64_t Value = CE->getValue();
612 return Value == 1 || Value == 0;
613 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000614 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000615 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000616 bool isDPRRegList() const { return Kind == DPRRegisterList; }
617 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000618 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000619 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000620 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000621 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000622 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
623 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000624 bool isRotImm() const { return Kind == RotateImmediate; }
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000625 bool isBitfield() const { return Kind == BitfieldDescriptor; }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000626 bool isPostIdxRegShifted() const { return Kind == PostIndexRegister; }
627 bool isPostIdxReg() const {
628 return Kind == PostIndexRegister && PostIdxReg.ShiftTy == ARM_AM::no_shift;
629 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000630 bool isMemNoOffset() const {
631 if (Kind != Memory)
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000632 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000633 // No offset of any kind.
634 return Mem.OffsetRegNum == 0 && Mem.OffsetImm == 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000635 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000636 bool isAddrMode2() const {
637 if (Kind != Memory)
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000638 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000639 // Check for register offset.
640 if (Mem.OffsetRegNum) return true;
641 // Immediate offset in range [-4095, 4095].
642 if (!Mem.OffsetImm) return true;
643 int64_t Val = Mem.OffsetImm->getValue();
644 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000645 }
Jim Grosbach039c2e12011-08-04 23:01:30 +0000646 bool isAM2OffsetImm() const {
647 if (Kind != Immediate)
648 return false;
649 // Immediate offset in range [-4095, 4095].
650 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
651 if (!CE) return false;
652 int64_t Val = CE->getValue();
653 return Val > -4096 && Val < 4096;
654 }
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000655 bool isAddrMode3() const {
656 if (Kind != Memory)
657 return false;
658 // No shifts are legal for AM3.
659 if (Mem.ShiftType != ARM_AM::no_shift) return false;
660 // Check for register offset.
661 if (Mem.OffsetRegNum) return true;
662 // Immediate offset in range [-255, 255].
663 if (!Mem.OffsetImm) return true;
664 int64_t Val = Mem.OffsetImm->getValue();
665 return Val > -256 && Val < 256;
666 }
667 bool isAM3Offset() const {
668 if (Kind != Immediate && Kind != PostIndexRegister)
669 return false;
670 if (Kind == PostIndexRegister)
671 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
672 // Immediate offset in range [-255, 255].
673 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
674 if (!CE) return false;
675 int64_t Val = CE->getValue();
Jim Grosbach251bf252011-08-10 21:56:18 +0000676 // Special case, #-0 is INT32_MIN.
677 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000678 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679 bool isAddrMode5() const {
680 if (Kind != Memory)
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000681 return false;
Jim Grosbach7ce05792011-08-03 23:50:40 +0000682 // Check for register offset.
683 if (Mem.OffsetRegNum) return false;
684 // Immediate offset in range [-1020, 1020] and a multiple of 4.
685 if (!Mem.OffsetImm) return true;
686 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000687 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
688 Val == INT32_MIN;
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000689 }
Jim Grosbach7f739be2011-09-19 22:21:13 +0000690 bool isMemTBB() const {
691 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
692 Mem.ShiftType != ARM_AM::no_shift)
693 return false;
694 return true;
695 }
696 bool isMemTBH() const {
697 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
698 Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm != 1)
699 return false;
700 return true;
701 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000702 bool isMemRegOffset() const {
703 if (Kind != Memory || !Mem.OffsetRegNum)
Bill Wendlingf4caf692010-12-14 03:36:38 +0000704 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000705 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000706 }
Jim Grosbachab899c12011-09-07 23:10:15 +0000707 bool isT2MemRegOffset() const {
708 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative)
709 return false;
710 // Only lsl #{0, 1, 2, 3} allowed.
711 if (Mem.ShiftType == ARM_AM::no_shift)
712 return true;
713 if (Mem.ShiftType != ARM_AM::lsl || Mem.ShiftImm > 3)
714 return false;
715 return true;
716 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000717 bool isMemThumbRR() const {
718 // Thumb reg+reg addressing is simple. Just two registers, a base and
719 // an offset. No shifts, negations or any other complicating factors.
720 if (Kind != Memory || !Mem.OffsetRegNum || Mem.isNegative ||
721 Mem.ShiftType != ARM_AM::no_shift)
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000722 return false;
Jim Grosbach60f91a32011-08-19 17:55:24 +0000723 return isARMLowRegister(Mem.BaseRegNum) &&
724 (!Mem.OffsetRegNum || isARMLowRegister(Mem.OffsetRegNum));
725 }
726 bool isMemThumbRIs4() const {
727 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
728 !isARMLowRegister(Mem.BaseRegNum))
729 return false;
730 // Immediate offset, multiple of 4 in range [0, 124].
731 if (!Mem.OffsetImm) return true;
732 int64_t Val = Mem.OffsetImm->getValue();
Jim Grosbachecd85892011-08-19 18:13:48 +0000733 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
734 }
Jim Grosbach38466302011-08-19 18:55:51 +0000735 bool isMemThumbRIs2() const {
736 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
737 !isARMLowRegister(Mem.BaseRegNum))
738 return false;
739 // Immediate offset, multiple of 4 in range [0, 62].
740 if (!Mem.OffsetImm) return true;
741 int64_t Val = Mem.OffsetImm->getValue();
742 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
743 }
Jim Grosbach48ff5ff2011-08-19 18:49:59 +0000744 bool isMemThumbRIs1() const {
745 if (Kind != Memory || Mem.OffsetRegNum != 0 ||
746 !isARMLowRegister(Mem.BaseRegNum))
747 return false;
748 // Immediate offset in range [0, 31].
749 if (!Mem.OffsetImm) return true;
750 int64_t Val = Mem.OffsetImm->getValue();
751 return Val >= 0 && Val <= 31;
752 }
Jim Grosbachecd85892011-08-19 18:13:48 +0000753 bool isMemThumbSPI() const {
754 if (Kind != Memory || Mem.OffsetRegNum != 0 || Mem.BaseRegNum != ARM::SP)
755 return false;
756 // Immediate offset, multiple of 4 in range [0, 1020].
757 if (!Mem.OffsetImm) return true;
758 int64_t Val = Mem.OffsetImm->getValue();
759 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000760 }
Jim Grosbacha77295d2011-09-08 22:07:06 +0000761 bool isMemImm8s4Offset() const {
762 if (Kind != Memory || Mem.OffsetRegNum != 0)
763 return false;
764 // Immediate offset a multiple of 4 in range [-1020, 1020].
765 if (!Mem.OffsetImm) return true;
766 int64_t Val = Mem.OffsetImm->getValue();
767 return Val >= -1020 && Val <= 1020 && (Val & 3) == 0;
768 }
Jim Grosbachb6aed502011-09-09 18:37:27 +0000769 bool isMemImm0_1020s4Offset() const {
770 if (Kind != Memory || Mem.OffsetRegNum != 0)
771 return false;
772 // Immediate offset a multiple of 4 in range [0, 1020].
773 if (!Mem.OffsetImm) return true;
774 int64_t Val = Mem.OffsetImm->getValue();
775 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
776 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000777 bool isMemImm8Offset() const {
778 if (Kind != Memory || Mem.OffsetRegNum != 0)
779 return false;
780 // Immediate offset in range [-255, 255].
781 if (!Mem.OffsetImm) return true;
782 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson4d2a0012011-09-23 22:25:02 +0000783 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000784 }
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000785 bool isMemPosImm8Offset() const {
786 if (Kind != Memory || Mem.OffsetRegNum != 0)
787 return false;
788 // Immediate offset in range [0, 255].
789 if (!Mem.OffsetImm) return true;
790 int64_t Val = Mem.OffsetImm->getValue();
791 return Val >= 0 && Val < 256;
792 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000793 bool isMemNegImm8Offset() const {
794 if (Kind != Memory || Mem.OffsetRegNum != 0)
795 return false;
796 // Immediate offset in range [-255, -1].
797 if (!Mem.OffsetImm) return true;
798 int64_t Val = Mem.OffsetImm->getValue();
799 return Val > -256 && Val < 0;
800 }
801 bool isMemUImm12Offset() const {
802 // If we have an immediate that's not a constant, treat it as a label
803 // reference needing a fixup. If it is a constant, it's something else
804 // and we reject it.
805 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
806 return true;
807
808 if (Kind != Memory || Mem.OffsetRegNum != 0)
809 return false;
810 // Immediate offset in range [0, 4095].
811 if (!Mem.OffsetImm) return true;
812 int64_t Val = Mem.OffsetImm->getValue();
813 return (Val >= 0 && Val < 4096);
814 }
Jim Grosbach7ce05792011-08-03 23:50:40 +0000815 bool isMemImm12Offset() const {
Jim Grosbach09176e12011-08-08 20:59:31 +0000816 // If we have an immediate that's not a constant, treat it as a label
817 // reference needing a fixup. If it is a constant, it's something else
818 // and we reject it.
819 if (Kind == Immediate && !isa<MCConstantExpr>(getImm()))
820 return true;
821
Jim Grosbach7ce05792011-08-03 23:50:40 +0000822 if (Kind != Memory || Mem.OffsetRegNum != 0)
823 return false;
824 // Immediate offset in range [-4095, 4095].
825 if (!Mem.OffsetImm) return true;
826 int64_t Val = Mem.OffsetImm->getValue();
Owen Anderson0da10cf2011-08-29 19:36:44 +0000827 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000828 }
829 bool isPostIdxImm8() const {
830 if (Kind != Immediate)
831 return false;
832 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
833 if (!CE) return false;
834 int64_t Val = CE->getValue();
Owen Anderson63553c72011-08-29 17:17:09 +0000835 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbach7ce05792011-08-03 23:50:40 +0000836 }
837
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000838 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000839 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000840
841 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000842 // Add as immediates when possible. Null MCExpr = 0.
843 if (Expr == 0)
844 Inst.addOperand(MCOperand::CreateImm(0));
845 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000846 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
847 else
848 Inst.addOperand(MCOperand::CreateExpr(Expr));
849 }
850
Daniel Dunbar8462b302010-08-11 06:36:53 +0000851 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000852 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000853 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000854 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
855 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000856 }
857
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000858 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
859 assert(N == 1 && "Invalid number of operands!");
860 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
861 }
862
Jim Grosbach89df9962011-08-26 21:43:41 +0000863 void addITMaskOperands(MCInst &Inst, unsigned N) const {
864 assert(N == 1 && "Invalid number of operands!");
865 Inst.addOperand(MCOperand::CreateImm(ITMask.Mask));
866 }
867
868 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
869 assert(N == 1 && "Invalid number of operands!");
870 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
871 }
872
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000873 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
874 assert(N == 1 && "Invalid number of operands!");
875 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
876 }
877
Jim Grosbachd67641b2010-12-06 18:21:12 +0000878 void addCCOutOperands(MCInst &Inst, unsigned N) const {
879 assert(N == 1 && "Invalid number of operands!");
880 Inst.addOperand(MCOperand::CreateReg(getReg()));
881 }
882
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000883 void addRegOperands(MCInst &Inst, unsigned N) const {
884 assert(N == 1 && "Invalid number of operands!");
885 Inst.addOperand(MCOperand::CreateReg(getReg()));
886 }
887
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000888 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000889 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000890 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
891 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
892 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000893 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000894 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000895 }
896
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000897 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000898 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000899 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
900 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000901 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000902 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000903 }
904
Jim Grosbach580f4a92011-07-25 22:20:28 +0000905 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000906 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000907 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
908 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000909 }
910
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000911 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000912 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000913 const SmallVectorImpl<unsigned> &RegList = getRegList();
914 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000915 I = RegList.begin(), E = RegList.end(); I != E; ++I)
916 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000917 }
918
Bill Wendling0f630752010-11-17 04:32:08 +0000919 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
920 addRegListOperands(Inst, N);
921 }
922
923 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
924 addRegListOperands(Inst, N);
925 }
926
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000927 void addRotImmOperands(MCInst &Inst, unsigned N) const {
928 assert(N == 1 && "Invalid number of operands!");
929 // Encoded as val>>3. The printer handles display as 8, 16, 24.
930 Inst.addOperand(MCOperand::CreateImm(RotImm.Imm >> 3));
931 }
932
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000933 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
934 assert(N == 1 && "Invalid number of operands!");
935 // Munge the lsb/width into a bitfield mask.
936 unsigned lsb = Bitfield.LSB;
937 unsigned width = Bitfield.Width;
938 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
939 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
940 (32 - (lsb + width)));
941 Inst.addOperand(MCOperand::CreateImm(Mask));
942 }
943
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000944 void addImmOperands(MCInst &Inst, unsigned N) const {
945 assert(N == 1 && "Invalid number of operands!");
946 addExpr(Inst, getImm());
947 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000948
Jim Grosbacha77295d2011-09-08 22:07:06 +0000949 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
950 assert(N == 1 && "Invalid number of operands!");
951 // FIXME: We really want to scale the value here, but the LDRD/STRD
952 // instruction don't encode operands that way yet.
953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
954 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
955 }
956
Jim Grosbach72f39f82011-08-24 21:22:15 +0000957 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
958 assert(N == 1 && "Invalid number of operands!");
959 // The immediate is scaled by four in the encoding and is stored
960 // in the MCInst as such. Lop off the low two bits here.
961 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
962 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
963 }
964
965 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
966 assert(N == 1 && "Invalid number of operands!");
967 // The immediate is scaled by four in the encoding and is stored
968 // in the MCInst as such. Lop off the low two bits here.
969 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
970 Inst.addOperand(MCOperand::CreateImm(CE->getValue() / 4));
971 }
972
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000973 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
974 assert(N == 1 && "Invalid number of operands!");
975 addExpr(Inst, getImm());
976 }
977
Jim Grosbach83ab0702011-07-13 22:01:08 +0000978 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
979 assert(N == 1 && "Invalid number of operands!");
980 addExpr(Inst, getImm());
981 }
982
983 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
984 assert(N == 1 && "Invalid number of operands!");
985 addExpr(Inst, getImm());
986 }
987
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000988 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
989 assert(N == 1 && "Invalid number of operands!");
990 addExpr(Inst, getImm());
991 }
992
Jim Grosbachf4943352011-07-25 23:09:14 +0000993 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
994 assert(N == 1 && "Invalid number of operands!");
995 // The constant encodes as the immediate-1, and we store in the instruction
996 // the bits as encoded, so subtract off one here.
997 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
998 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
999 }
1000
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00001001 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1002 assert(N == 1 && "Invalid number of operands!");
1003 // The constant encodes as the immediate-1, and we store in the instruction
1004 // the bits as encoded, so subtract off one here.
1005 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1006 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
1007 }
1008
Jim Grosbachfff76ee2011-07-13 20:10:10 +00001009 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
1010 assert(N == 1 && "Invalid number of operands!");
1011 addExpr(Inst, getImm());
1012 }
1013
Jim Grosbachffa32252011-07-19 19:13:28 +00001014 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
1015 assert(N == 1 && "Invalid number of operands!");
1016 addExpr(Inst, getImm());
1017 }
1018
Jim Grosbached838482011-07-26 16:24:27 +00001019 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
1020 assert(N == 1 && "Invalid number of operands!");
1021 addExpr(Inst, getImm());
1022 }
1023
Jim Grosbach70939ee2011-08-17 21:51:27 +00001024 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1025 assert(N == 1 && "Invalid number of operands!");
1026 // The constant encodes as the immediate, except for 32, which encodes as
1027 // zero.
1028 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1029 unsigned Imm = CE->getValue();
1030 Inst.addOperand(MCOperand::CreateImm((Imm == 32 ? 0 : Imm)));
1031 }
1032
Jim Grosbachf6c05252011-07-21 17:23:04 +00001033 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
1034 assert(N == 1 && "Invalid number of operands!");
1035 addExpr(Inst, getImm());
1036 }
1037
1038 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1039 assert(N == 1 && "Invalid number of operands!");
1040 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1041 // the instruction as well.
1042 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1043 int Val = CE->getValue();
1044 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
1045 }
1046
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +00001047 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
1048 assert(N == 1 && "Invalid number of operands!");
1049 addExpr(Inst, getImm());
1050 }
1051
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001052 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
1053 assert(N == 1 && "Invalid number of operands!");
1054 addExpr(Inst, getImm());
1055 }
1056
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001057 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
1058 assert(N == 1 && "Invalid number of operands!");
1059 addExpr(Inst, getImm());
1060 }
1061
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001062 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1063 assert(N == 1 && "Invalid number of operands!");
1064 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
1065 }
1066
Jim Grosbach7ce05792011-08-03 23:50:40 +00001067 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1068 assert(N == 1 && "Invalid number of operands!");
1069 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00001070 }
1071
Jim Grosbach7ce05792011-08-03 23:50:40 +00001072 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
1073 assert(N == 3 && "Invalid number of operands!");
1074 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1075 if (!Mem.OffsetRegNum) {
1076 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1077 // Special case for #-0
1078 if (Val == INT32_MIN) Val = 0;
1079 if (Val < 0) Val = -Val;
1080 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1081 } else {
1082 // For register offset, we encode the shift type and negation flag
1083 // here.
1084 Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbachdd32ba32011-08-11 22:05:09 +00001085 Mem.ShiftImm, Mem.ShiftType);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001086 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00001087 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1088 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1089 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001090 }
1091
Jim Grosbach039c2e12011-08-04 23:01:30 +00001092 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
1093 assert(N == 2 && "Invalid number of operands!");
1094 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1095 assert(CE && "non-constant AM2OffsetImm operand!");
1096 int32_t Val = CE->getValue();
1097 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1098 // Special case for #-0
1099 if (Val == INT32_MIN) Val = 0;
1100 if (Val < 0) Val = -Val;
1101 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
1102 Inst.addOperand(MCOperand::CreateReg(0));
1103 Inst.addOperand(MCOperand::CreateImm(Val));
1104 }
1105
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001106 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
1107 assert(N == 3 && "Invalid number of operands!");
1108 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1109 if (!Mem.OffsetRegNum) {
1110 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1111 // Special case for #-0
1112 if (Val == INT32_MIN) Val = 0;
1113 if (Val < 0) Val = -Val;
1114 Val = ARM_AM::getAM3Opc(AddSub, Val);
1115 } else {
1116 // For register offset, we encode the shift type and negation flag
1117 // here.
1118 Val = ARM_AM::getAM3Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
1119 }
1120 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1121 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1122 Inst.addOperand(MCOperand::CreateImm(Val));
1123 }
1124
1125 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
1126 assert(N == 2 && "Invalid number of operands!");
1127 if (Kind == PostIndexRegister) {
1128 int32_t Val =
1129 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
1130 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1131 Inst.addOperand(MCOperand::CreateImm(Val));
Jim Grosbach251bf252011-08-10 21:56:18 +00001132 return;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001133 }
1134
1135 // Constant offset.
1136 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
1137 int32_t Val = CE->getValue();
1138 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1139 // Special case for #-0
1140 if (Val == INT32_MIN) Val = 0;
1141 if (Val < 0) Val = -Val;
Jim Grosbach251bf252011-08-10 21:56:18 +00001142 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbach2fd2b872011-08-10 20:29:19 +00001143 Inst.addOperand(MCOperand::CreateReg(0));
1144 Inst.addOperand(MCOperand::CreateImm(Val));
1145 }
1146
Jim Grosbach7ce05792011-08-03 23:50:40 +00001147 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
1148 assert(N == 2 && "Invalid number of operands!");
1149 // The lower two bits are always zero and as such are not encoded.
1150 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1151 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
1152 // Special case for #-0
1153 if (Val == INT32_MIN) Val = 0;
1154 if (Val < 0) Val = -Val;
1155 Val = ARM_AM::getAM5Opc(AddSub, Val);
1156 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1157 Inst.addOperand(MCOperand::CreateImm(Val));
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001158 }
1159
Jim Grosbacha77295d2011-09-08 22:07:06 +00001160 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
1161 assert(N == 2 && "Invalid number of operands!");
1162 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1163 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1164 Inst.addOperand(MCOperand::CreateImm(Val));
1165 }
1166
Jim Grosbachb6aed502011-09-09 18:37:27 +00001167 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
1168 assert(N == 2 && "Invalid number of operands!");
1169 // The lower two bits are always zero and as such are not encoded.
1170 int32_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() / 4 : 0;
1171 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1172 Inst.addOperand(MCOperand::CreateImm(Val));
1173 }
1174
Jim Grosbach7ce05792011-08-03 23:50:40 +00001175 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1176 assert(N == 2 && "Invalid number of operands!");
1177 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1178 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1179 Inst.addOperand(MCOperand::CreateImm(Val));
Chris Lattner14b93852010-10-29 00:27:31 +00001180 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001181
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001182 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
1183 addMemImm8OffsetOperands(Inst, N);
1184 }
1185
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001186 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001187 addMemImm8OffsetOperands(Inst, N);
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001188 }
1189
1190 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1191 assert(N == 2 && "Invalid number of operands!");
1192 // If this is an immediate, it's a label reference.
1193 if (Kind == Immediate) {
1194 addExpr(Inst, getImm());
1195 Inst.addOperand(MCOperand::CreateImm(0));
1196 return;
1197 }
1198
1199 // Otherwise, it's a normal memory reg+offset.
1200 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1201 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1202 Inst.addOperand(MCOperand::CreateImm(Val));
1203 }
1204
Jim Grosbach7ce05792011-08-03 23:50:40 +00001205 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
1206 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach09176e12011-08-08 20:59:31 +00001207 // If this is an immediate, it's a label reference.
1208 if (Kind == Immediate) {
1209 addExpr(Inst, getImm());
1210 Inst.addOperand(MCOperand::CreateImm(0));
1211 return;
1212 }
1213
1214 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach7ce05792011-08-03 23:50:40 +00001215 int64_t Val = Mem.OffsetImm ? Mem.OffsetImm->getValue() : 0;
1216 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1217 Inst.addOperand(MCOperand::CreateImm(Val));
Bill Wendlingf4caf692010-12-14 03:36:38 +00001218 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001219
Jim Grosbach7f739be2011-09-19 22:21:13 +00001220 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
1221 assert(N == 2 && "Invalid number of operands!");
1222 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1223 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1224 }
1225
1226 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
1227 assert(N == 2 && "Invalid number of operands!");
1228 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1229 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1230 }
1231
Jim Grosbach7ce05792011-08-03 23:50:40 +00001232 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1233 assert(N == 3 && "Invalid number of operands!");
1234 unsigned Val = ARM_AM::getAM2Opc(Mem.isNegative ? ARM_AM::sub : ARM_AM::add,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001235 Mem.ShiftImm, Mem.ShiftType);
Jim Grosbach7ce05792011-08-03 23:50:40 +00001236 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1237 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1238 Inst.addOperand(MCOperand::CreateImm(Val));
1239 }
1240
Jim Grosbachab899c12011-09-07 23:10:15 +00001241 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
1242 assert(N == 3 && "Invalid number of operands!");
1243 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1244 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1245 Inst.addOperand(MCOperand::CreateImm(Mem.ShiftImm));
1246 }
1247
Jim Grosbach7ce05792011-08-03 23:50:40 +00001248 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
1249 assert(N == 2 && "Invalid number of operands!");
1250 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1251 Inst.addOperand(MCOperand::CreateReg(Mem.OffsetRegNum));
1252 }
1253
Jim Grosbach60f91a32011-08-19 17:55:24 +00001254 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
1255 assert(N == 2 && "Invalid number of operands!");
1256 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1257 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1258 Inst.addOperand(MCOperand::CreateImm(Val));
1259 }
1260
Jim Grosbach38466302011-08-19 18:55:51 +00001261 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
1262 assert(N == 2 && "Invalid number of operands!");
1263 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 2) : 0;
1264 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1265 Inst.addOperand(MCOperand::CreateImm(Val));
1266 }
1267
Jim Grosbach48ff5ff2011-08-19 18:49:59 +00001268 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
1269 assert(N == 2 && "Invalid number of operands!");
1270 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue()) : 0;
1271 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1272 Inst.addOperand(MCOperand::CreateImm(Val));
1273 }
1274
Jim Grosbachecd85892011-08-19 18:13:48 +00001275 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
1276 assert(N == 2 && "Invalid number of operands!");
1277 int64_t Val = Mem.OffsetImm ? (Mem.OffsetImm->getValue() / 4) : 0;
1278 Inst.addOperand(MCOperand::CreateReg(Mem.BaseRegNum));
1279 Inst.addOperand(MCOperand::CreateImm(Val));
1280 }
1281
Jim Grosbach7ce05792011-08-03 23:50:40 +00001282 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
1283 assert(N == 1 && "Invalid number of operands!");
1284 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1285 assert(CE && "non-constant post-idx-imm8 operand!");
1286 int Imm = CE->getValue();
1287 bool isAdd = Imm >= 0;
Owen Anderson63553c72011-08-29 17:17:09 +00001288 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001289 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
1290 Inst.addOperand(MCOperand::CreateImm(Imm));
1291 }
1292
1293 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
1294 assert(N == 2 && "Invalid number of operands!");
1295 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001296 Inst.addOperand(MCOperand::CreateImm(PostIdxReg.isAdd));
1297 }
1298
1299 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
1300 assert(N == 2 && "Invalid number of operands!");
1301 Inst.addOperand(MCOperand::CreateReg(PostIdxReg.RegNum));
1302 // The sign, shift type, and shift amount are encoded in a single operand
1303 // using the AM2 encoding helpers.
1304 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
1305 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
1306 PostIdxReg.ShiftTy);
1307 Inst.addOperand(MCOperand::CreateImm(Imm));
Bill Wendlingef4a68b2010-11-30 07:44:32 +00001308 }
1309
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001310 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
1311 assert(N == 1 && "Invalid number of operands!");
1312 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
1313 }
1314
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001315 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
1316 assert(N == 1 && "Invalid number of operands!");
1317 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
1318 }
1319
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001320 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +00001321
Jim Grosbach89df9962011-08-26 21:43:41 +00001322 static ARMOperand *CreateITMask(unsigned Mask, SMLoc S) {
1323 ARMOperand *Op = new ARMOperand(ITCondMask);
1324 Op->ITMask.Mask = Mask;
1325 Op->StartLoc = S;
1326 Op->EndLoc = S;
1327 return Op;
1328 }
1329
Chris Lattner3a697562010-10-28 17:20:03 +00001330 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
1331 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001332 Op->CC.Val = CC;
1333 Op->StartLoc = S;
1334 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001335 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +00001336 }
1337
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001338 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
1339 ARMOperand *Op = new ARMOperand(CoprocNum);
1340 Op->Cop.Val = CopVal;
1341 Op->StartLoc = S;
1342 Op->EndLoc = S;
1343 return Op;
1344 }
1345
1346 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
1347 ARMOperand *Op = new ARMOperand(CoprocReg);
1348 Op->Cop.Val = CopVal;
1349 Op->StartLoc = S;
1350 Op->EndLoc = S;
1351 return Op;
1352 }
1353
Jim Grosbachd67641b2010-12-06 18:21:12 +00001354 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
1355 ARMOperand *Op = new ARMOperand(CCOut);
1356 Op->Reg.RegNum = RegNum;
1357 Op->StartLoc = S;
1358 Op->EndLoc = S;
1359 return Op;
1360 }
1361
Chris Lattner3a697562010-10-28 17:20:03 +00001362 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
1363 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +00001364 Op->Tok.Data = Str.data();
1365 Op->Tok.Length = Str.size();
1366 Op->StartLoc = S;
1367 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +00001368 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001369 }
1370
Bill Wendling50d0f582010-11-18 23:43:05 +00001371 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +00001372 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +00001373 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001374 Op->StartLoc = S;
1375 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001376 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001377 }
1378
Jim Grosbache8606dc2011-07-13 17:50:29 +00001379 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
1380 unsigned SrcReg,
1381 unsigned ShiftReg,
1382 unsigned ShiftImm,
1383 SMLoc S, SMLoc E) {
1384 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001385 Op->RegShiftedReg.ShiftTy = ShTy;
1386 Op->RegShiftedReg.SrcReg = SrcReg;
1387 Op->RegShiftedReg.ShiftReg = ShiftReg;
1388 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001389 Op->StartLoc = S;
1390 Op->EndLoc = E;
1391 return Op;
1392 }
1393
Owen Anderson92a20222011-07-21 18:54:16 +00001394 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
1395 unsigned SrcReg,
1396 unsigned ShiftImm,
1397 SMLoc S, SMLoc E) {
1398 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001399 Op->RegShiftedImm.ShiftTy = ShTy;
1400 Op->RegShiftedImm.SrcReg = SrcReg;
1401 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +00001402 Op->StartLoc = S;
1403 Op->EndLoc = E;
1404 return Op;
1405 }
1406
Jim Grosbach580f4a92011-07-25 22:20:28 +00001407 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001408 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001409 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1410 Op->ShifterImm.isASR = isASR;
1411 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001412 Op->StartLoc = S;
1413 Op->EndLoc = E;
1414 return Op;
1415 }
1416
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001417 static ARMOperand *CreateRotImm(unsigned Imm, SMLoc S, SMLoc E) {
1418 ARMOperand *Op = new ARMOperand(RotateImmediate);
1419 Op->RotImm.Imm = Imm;
1420 Op->StartLoc = S;
1421 Op->EndLoc = E;
1422 return Op;
1423 }
1424
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001425 static ARMOperand *CreateBitfield(unsigned LSB, unsigned Width,
1426 SMLoc S, SMLoc E) {
1427 ARMOperand *Op = new ARMOperand(BitfieldDescriptor);
1428 Op->Bitfield.LSB = LSB;
1429 Op->Bitfield.Width = Width;
1430 Op->StartLoc = S;
1431 Op->EndLoc = E;
1432 return Op;
1433 }
1434
Bill Wendling7729e062010-11-09 22:44:22 +00001435 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001436 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001437 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001438 KindTy Kind = RegisterList;
1439
Jim Grosbachd300b942011-09-13 22:56:44 +00001440 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001441 Kind = DPRRegisterList;
Jim Grosbachd300b942011-09-13 22:56:44 +00001442 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Evan Cheng275944a2011-07-25 21:32:49 +00001443 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001444 Kind = SPRRegisterList;
1445
1446 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001447 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001448 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001449 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001450 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001451 Op->StartLoc = StartLoc;
1452 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001453 return Op;
1454 }
1455
Chris Lattner3a697562010-10-28 17:20:03 +00001456 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1457 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001458 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001459 Op->StartLoc = S;
1460 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001461 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001462 }
1463
Jim Grosbach7ce05792011-08-03 23:50:40 +00001464 static ARMOperand *CreateMem(unsigned BaseRegNum,
1465 const MCConstantExpr *OffsetImm,
1466 unsigned OffsetRegNum,
1467 ARM_AM::ShiftOpc ShiftType,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001468 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001469 bool isNegative,
Chris Lattner3a697562010-10-28 17:20:03 +00001470 SMLoc S, SMLoc E) {
1471 ARMOperand *Op = new ARMOperand(Memory);
Sean Callanan76264762010-04-02 22:27:05 +00001472 Op->Mem.BaseRegNum = BaseRegNum;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001473 Op->Mem.OffsetImm = OffsetImm;
1474 Op->Mem.OffsetRegNum = OffsetRegNum;
Sean Callanan76264762010-04-02 22:27:05 +00001475 Op->Mem.ShiftType = ShiftType;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00001476 Op->Mem.ShiftImm = ShiftImm;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001477 Op->Mem.isNegative = isNegative;
1478 Op->StartLoc = S;
1479 Op->EndLoc = E;
1480 return Op;
1481 }
Jim Grosbach16c74252010-10-29 14:46:02 +00001482
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001483 static ARMOperand *CreatePostIdxReg(unsigned RegNum, bool isAdd,
1484 ARM_AM::ShiftOpc ShiftTy,
1485 unsigned ShiftImm,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001486 SMLoc S, SMLoc E) {
1487 ARMOperand *Op = new ARMOperand(PostIndexRegister);
1488 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001489 Op->PostIdxReg.isAdd = isAdd;
1490 Op->PostIdxReg.ShiftTy = ShiftTy;
1491 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan76264762010-04-02 22:27:05 +00001492 Op->StartLoc = S;
1493 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001494 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001495 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001496
1497 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1498 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1499 Op->MBOpt.Val = Opt;
1500 Op->StartLoc = S;
1501 Op->EndLoc = S;
1502 return Op;
1503 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001504
1505 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1506 ARMOperand *Op = new ARMOperand(ProcIFlags);
1507 Op->IFlags.Val = IFlags;
1508 Op->StartLoc = S;
1509 Op->EndLoc = S;
1510 return Op;
1511 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001512
1513 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1514 ARMOperand *Op = new ARMOperand(MSRMask);
1515 Op->MMask.Val = MMask;
1516 Op->StartLoc = S;
1517 Op->EndLoc = S;
1518 return Op;
1519 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001520};
1521
1522} // end anonymous namespace.
1523
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001524void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001525 switch (Kind) {
1526 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001527 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001528 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001529 case CCOut:
1530 OS << "<ccout " << getReg() << ">";
1531 break;
Jim Grosbach89df9962011-08-26 21:43:41 +00001532 case ITCondMask: {
1533 static char MaskStr[][6] = { "()", "(t)", "(e)", "(tt)", "(et)", "(te)",
1534 "(ee)", "(ttt)", "(ett)", "(tet)", "(eet)", "(tte)", "(ete)",
1535 "(tee)", "(eee)" };
1536 assert((ITMask.Mask & 0xf) == ITMask.Mask);
1537 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
1538 break;
1539 }
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001540 case CoprocNum:
1541 OS << "<coprocessor number: " << getCoproc() << ">";
1542 break;
1543 case CoprocReg:
1544 OS << "<coprocessor register: " << getCoproc() << ">";
1545 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001546 case MSRMask:
1547 OS << "<mask: " << getMSRMask() << ">";
1548 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001549 case Immediate:
1550 getImm()->print(OS);
1551 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001552 case MemBarrierOpt:
1553 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1554 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001555 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001556 OS << "<memory "
Jim Grosbach7ce05792011-08-03 23:50:40 +00001557 << " base:" << Mem.BaseRegNum;
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001558 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001559 break;
Jim Grosbach7ce05792011-08-03 23:50:40 +00001560 case PostIndexRegister:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00001561 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
1562 << PostIdxReg.RegNum;
1563 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
1564 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
1565 << PostIdxReg.ShiftImm;
1566 OS << ">";
Jim Grosbach7ce05792011-08-03 23:50:40 +00001567 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001568 case ProcIFlags: {
1569 OS << "<ARM_PROC::";
1570 unsigned IFlags = getProcIFlags();
1571 for (int i=2; i >= 0; --i)
1572 if (IFlags & (1 << i))
1573 OS << ARM_PROC::IFlagsToString(1 << i);
1574 OS << ">";
1575 break;
1576 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001577 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001578 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001579 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001580 case ShifterImmediate:
1581 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1582 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001583 break;
1584 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001585 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001586 << RegShiftedReg.SrcReg
1587 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1588 << ", " << RegShiftedReg.ShiftReg << ", "
1589 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001590 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001591 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001592 case ShiftedImmediate:
1593 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001594 << RegShiftedImm.SrcReg
1595 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1596 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001597 << ">";
1598 break;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00001599 case RotateImmediate:
1600 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
1601 break;
Jim Grosbach293a2ee2011-07-28 21:34:26 +00001602 case BitfieldDescriptor:
1603 OS << "<bitfield " << "lsb: " << Bitfield.LSB
1604 << ", width: " << Bitfield.Width << ">";
1605 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001606 case RegisterList:
1607 case DPRRegisterList:
1608 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001609 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001610
Bill Wendling5fa22a12010-11-09 23:28:44 +00001611 const SmallVectorImpl<unsigned> &RegList = getRegList();
1612 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001613 I = RegList.begin(), E = RegList.end(); I != E; ) {
1614 OS << *I;
1615 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001616 }
1617
1618 OS << ">";
1619 break;
1620 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001621 case Token:
1622 OS << "'" << getToken() << "'";
1623 break;
1624 }
1625}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001626
1627/// @name Auto-generated Match Functions
1628/// {
1629
1630static unsigned MatchRegisterName(StringRef Name);
1631
1632/// }
1633
Bob Wilson69df7232011-02-03 21:46:10 +00001634bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1635 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001636 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001637
1638 return (RegNo == (unsigned)-1);
1639}
1640
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001641/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001642/// and if it is a register name the token is eaten and the register number is
1643/// returned. Otherwise return -1.
1644///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001645int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001646 const AsmToken &Tok = Parser.getTok();
Jim Grosbach7ce05792011-08-03 23:50:40 +00001647 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001648
Chris Lattnere5658fa2010-10-30 04:09:10 +00001649 // FIXME: Validate register for the current architecture; we have to do
1650 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001651 std::string upperCase = Tok.getString().str();
1652 std::string lowerCase = LowercaseString(upperCase);
1653 unsigned RegNum = MatchRegisterName(lowerCase);
1654 if (!RegNum) {
1655 RegNum = StringSwitch<unsigned>(lowerCase)
1656 .Case("r13", ARM::SP)
1657 .Case("r14", ARM::LR)
1658 .Case("r15", ARM::PC)
1659 .Case("ip", ARM::R12)
1660 .Default(0);
1661 }
1662 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001663
Chris Lattnere5658fa2010-10-30 04:09:10 +00001664 Parser.Lex(); // Eat identifier token.
1665 return RegNum;
1666}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001667
Jim Grosbach19906722011-07-13 18:49:30 +00001668// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1669// If a recoverable error occurs, return 1. If an irrecoverable error
1670// occurs, return -1. An irrecoverable error is one where tokens have been
1671// consumed in the process of trying to parse the shifter (i.e., when it is
1672// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001673int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001674 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1675 SMLoc S = Parser.getTok().getLoc();
1676 const AsmToken &Tok = Parser.getTok();
1677 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1678
1679 std::string upperCase = Tok.getString().str();
1680 std::string lowerCase = LowercaseString(upperCase);
1681 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1682 .Case("lsl", ARM_AM::lsl)
1683 .Case("lsr", ARM_AM::lsr)
1684 .Case("asr", ARM_AM::asr)
1685 .Case("ror", ARM_AM::ror)
1686 .Case("rrx", ARM_AM::rrx)
1687 .Default(ARM_AM::no_shift);
1688
1689 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001690 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001691
Jim Grosbache8606dc2011-07-13 17:50:29 +00001692 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001693
Jim Grosbache8606dc2011-07-13 17:50:29 +00001694 // The source register for the shift has already been added to the
1695 // operand list, so we need to pop it off and combine it into the shifted
1696 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001697 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001698 if (!PrevOp->isReg())
1699 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1700 int SrcReg = PrevOp->getReg();
1701 int64_t Imm = 0;
1702 int ShiftReg = 0;
1703 if (ShiftTy == ARM_AM::rrx) {
1704 // RRX Doesn't have an explicit shift amount. The encoder expects
1705 // the shift register to be the same as the source register. Seems odd,
1706 // but OK.
1707 ShiftReg = SrcReg;
1708 } else {
1709 // Figure out if this is shifted by a constant or a register (for non-RRX).
1710 if (Parser.getTok().is(AsmToken::Hash)) {
1711 Parser.Lex(); // Eat hash.
1712 SMLoc ImmLoc = Parser.getTok().getLoc();
1713 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001714 if (getParser().ParseExpression(ShiftExpr)) {
1715 Error(ImmLoc, "invalid immediate shift value");
1716 return -1;
1717 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001718 // The expression must be evaluatable as an immediate.
1719 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001720 if (!CE) {
1721 Error(ImmLoc, "invalid immediate shift value");
1722 return -1;
1723 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001724 // Range check the immediate.
1725 // lsl, ror: 0 <= imm <= 31
1726 // lsr, asr: 0 <= imm <= 32
1727 Imm = CE->getValue();
1728 if (Imm < 0 ||
1729 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1730 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001731 Error(ImmLoc, "immediate shift value out of range");
1732 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001733 }
1734 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001735 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001736 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001737 if (ShiftReg == -1) {
1738 Error (L, "expected immediate or register in shift operand");
1739 return -1;
1740 }
1741 } else {
1742 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001743 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001744 return -1;
1745 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001746 }
1747
Owen Anderson92a20222011-07-21 18:54:16 +00001748 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1749 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001750 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001751 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001752 else
1753 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1754 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001755
Jim Grosbach19906722011-07-13 18:49:30 +00001756 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001757}
1758
1759
Bill Wendling50d0f582010-11-18 23:43:05 +00001760/// Try to parse a register name. The token must be an Identifier when called.
1761/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1762/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001763///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001764/// TODO this is likely to change to allow different register types and or to
1765/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001766bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001767tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001768 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001769 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001770 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001771 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001772
Bill Wendling50d0f582010-11-18 23:43:05 +00001773 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001774
Chris Lattnere5658fa2010-10-30 04:09:10 +00001775 const AsmToken &ExclaimTok = Parser.getTok();
1776 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001777 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1778 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001779 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001780 }
1781
Bill Wendling50d0f582010-11-18 23:43:05 +00001782 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001783}
1784
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001785/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1786/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1787/// "c5", ...
1788static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001789 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1790 // but efficient.
1791 switch (Name.size()) {
1792 default: break;
1793 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001794 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001795 return -1;
1796 switch (Name[1]) {
1797 default: return -1;
1798 case '0': return 0;
1799 case '1': return 1;
1800 case '2': return 2;
1801 case '3': return 3;
1802 case '4': return 4;
1803 case '5': return 5;
1804 case '6': return 6;
1805 case '7': return 7;
1806 case '8': return 8;
1807 case '9': return 9;
1808 }
1809 break;
1810 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001811 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001812 return -1;
1813 switch (Name[2]) {
1814 default: return -1;
1815 case '0': return 10;
1816 case '1': return 11;
1817 case '2': return 12;
1818 case '3': return 13;
1819 case '4': return 14;
1820 case '5': return 15;
1821 }
1822 break;
1823 }
1824
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001825 return -1;
1826}
1827
Jim Grosbach89df9962011-08-26 21:43:41 +00001828/// parseITCondCode - Try to parse a condition code for an IT instruction.
1829ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1830parseITCondCode(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1831 SMLoc S = Parser.getTok().getLoc();
1832 const AsmToken &Tok = Parser.getTok();
1833 if (!Tok.is(AsmToken::Identifier))
1834 return MatchOperand_NoMatch;
1835 unsigned CC = StringSwitch<unsigned>(Tok.getString())
1836 .Case("eq", ARMCC::EQ)
1837 .Case("ne", ARMCC::NE)
1838 .Case("hs", ARMCC::HS)
1839 .Case("cs", ARMCC::HS)
1840 .Case("lo", ARMCC::LO)
1841 .Case("cc", ARMCC::LO)
1842 .Case("mi", ARMCC::MI)
1843 .Case("pl", ARMCC::PL)
1844 .Case("vs", ARMCC::VS)
1845 .Case("vc", ARMCC::VC)
1846 .Case("hi", ARMCC::HI)
1847 .Case("ls", ARMCC::LS)
1848 .Case("ge", ARMCC::GE)
1849 .Case("lt", ARMCC::LT)
1850 .Case("gt", ARMCC::GT)
1851 .Case("le", ARMCC::LE)
1852 .Case("al", ARMCC::AL)
1853 .Default(~0U);
1854 if (CC == ~0U)
1855 return MatchOperand_NoMatch;
1856 Parser.Lex(); // Eat the token.
1857
1858 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
1859
1860 return MatchOperand_Success;
1861}
1862
Jim Grosbach43904292011-07-25 20:14:50 +00001863/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001864/// token must be an Identifier when called, and if it is a coprocessor
1865/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001866ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001867parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001868 SMLoc S = Parser.getTok().getLoc();
1869 const AsmToken &Tok = Parser.getTok();
1870 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1871
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001872 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001873 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001874 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001875
1876 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001877 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001878 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001879}
1880
Jim Grosbach43904292011-07-25 20:14:50 +00001881/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001882/// token must be an Identifier when called, and if it is a coprocessor
1883/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001884ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001885parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001886 SMLoc S = Parser.getTok().getLoc();
1887 const AsmToken &Tok = Parser.getTok();
1888 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1889
1890 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1891 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001892 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001893
1894 Parser.Lex(); // Eat identifier token.
1895 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001896 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001897}
1898
Jim Grosbachd0588e22011-09-14 18:08:35 +00001899// For register list parsing, we need to map from raw GPR register numbering
1900// to the enumeration values. The enumeration values aren't sorted by
1901// register number due to our using "sp", "lr" and "pc" as canonical names.
1902static unsigned getNextRegister(unsigned Reg) {
1903 // If this is a GPR, we need to do it manually, otherwise we can rely
1904 // on the sort ordering of the enumeration since the other reg-classes
1905 // are sane.
1906 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
1907 return Reg + 1;
1908 switch(Reg) {
1909 default: assert(0 && "Invalid GPR number!");
1910 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
1911 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
1912 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
1913 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
1914 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
1915 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
1916 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
1917 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
1918 }
1919}
1920
1921/// Parse a register list.
Bill Wendling50d0f582010-11-18 23:43:05 +00001922bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001923parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001924 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001925 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001926 SMLoc S = Parser.getTok().getLoc();
Jim Grosbachd0588e22011-09-14 18:08:35 +00001927 Parser.Lex(); // Eat '{' token.
1928 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001929
Jim Grosbachd0588e22011-09-14 18:08:35 +00001930 // Check the first register in the list to see what register class
1931 // this is a list of.
1932 int Reg = tryParseRegister();
1933 if (Reg == -1)
1934 return Error(RegLoc, "register expected");
1935
1936 MCRegisterClass *RC;
1937 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
1938 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
1939 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
1940 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
1941 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
1942 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
1943 else
1944 return Error(RegLoc, "invalid register in register list");
1945
1946 // The reglist instructions have at most 16 registers, so reserve
1947 // space for that many.
Jim Grosbachd7a2b3b2011-09-13 20:35:57 +00001948 SmallVector<std::pair<unsigned, SMLoc>, 16> Registers;
Jim Grosbachd0588e22011-09-14 18:08:35 +00001949 // Store the first register.
1950 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001951
Jim Grosbachd0588e22011-09-14 18:08:35 +00001952 // This starts immediately after the first register token in the list,
1953 // so we can see either a comma or a minus (range separator) as a legal
1954 // next token.
1955 while (Parser.getTok().is(AsmToken::Comma) ||
1956 Parser.getTok().is(AsmToken::Minus)) {
1957 if (Parser.getTok().is(AsmToken::Minus)) {
1958 Parser.Lex(); // Eat the comma.
1959 SMLoc EndLoc = Parser.getTok().getLoc();
1960 int EndReg = tryParseRegister();
1961 if (EndReg == -1)
1962 return Error(EndLoc, "register expected");
1963 // If the register is the same as the start reg, there's nothing
1964 // more to do.
1965 if (Reg == EndReg)
1966 continue;
1967 // The register must be in the same register class as the first.
1968 if (!RC->contains(EndReg))
1969 return Error(EndLoc, "invalid register in register list");
1970 // Ranges must go from low to high.
1971 if (getARMRegisterNumbering(Reg) > getARMRegisterNumbering(EndReg))
1972 return Error(EndLoc, "bad range in register list");
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001973
Jim Grosbachd0588e22011-09-14 18:08:35 +00001974 // Add all the registers in the range to the register list.
1975 while (Reg != EndReg) {
1976 Reg = getNextRegister(Reg);
1977 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
1978 }
1979 continue;
1980 }
1981 Parser.Lex(); // Eat the comma.
1982 RegLoc = Parser.getTok().getLoc();
1983 int OldReg = Reg;
1984 Reg = tryParseRegister();
1985 if (Reg == -1)
Jim Grosbach2d539692011-09-12 23:36:42 +00001986 return Error(RegLoc, "register expected");
Jim Grosbachd0588e22011-09-14 18:08:35 +00001987 // The register must be in the same register class as the first.
1988 if (!RC->contains(Reg))
1989 return Error(RegLoc, "invalid register in register list");
1990 // List must be monotonically increasing.
1991 if (getARMRegisterNumbering(Reg) <= getARMRegisterNumbering(OldReg))
1992 return Error(RegLoc, "register list not in ascending order");
1993 // VFP register lists must also be contiguous.
1994 // It's OK to use the enumeration values directly here rather, as the
1995 // VFP register classes have the enum sorted properly.
1996 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
1997 Reg != OldReg + 1)
1998 return Error(RegLoc, "non-contiguous register range");
1999 Registers.push_back(std::pair<unsigned, SMLoc>(Reg, RegLoc));
Bill Wendlinge7176102010-11-06 22:36:58 +00002000 }
2001
Jim Grosbachd0588e22011-09-14 18:08:35 +00002002 SMLoc E = Parser.getTok().getLoc();
2003 if (Parser.getTok().isNot(AsmToken::RCurly))
2004 return Error(E, "'}' expected");
2005 Parser.Lex(); // Eat '}' token.
2006
Bill Wendling50d0f582010-11-18 23:43:05 +00002007 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
2008 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002009}
2010
Jim Grosbach43904292011-07-25 20:14:50 +00002011/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00002012ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002013parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002014 SMLoc S = Parser.getTok().getLoc();
2015 const AsmToken &Tok = Parser.getTok();
2016 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2017 StringRef OptStr = Tok.getString();
2018
2019 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
2020 .Case("sy", ARM_MB::SY)
2021 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00002022 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002023 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00002024 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002025 .Case("ishst", ARM_MB::ISHST)
2026 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00002027 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002028 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00002029 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002030 .Case("osh", ARM_MB::OSH)
2031 .Case("oshst", ARM_MB::OSHST)
2032 .Default(~0U);
2033
2034 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00002035 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002036
2037 Parser.Lex(); // Eat identifier token.
2038 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00002039 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00002040}
2041
Jim Grosbach43904292011-07-25 20:14:50 +00002042/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002043ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002044parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002045 SMLoc S = Parser.getTok().getLoc();
2046 const AsmToken &Tok = Parser.getTok();
2047 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2048 StringRef IFlagsStr = Tok.getString();
2049
2050 unsigned IFlags = 0;
2051 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
2052 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
2053 .Case("a", ARM_PROC::A)
2054 .Case("i", ARM_PROC::I)
2055 .Case("f", ARM_PROC::F)
2056 .Default(~0U);
2057
2058 // If some specific iflag is already set, it means that some letter is
2059 // present more than once, this is not acceptable.
2060 if (Flag == ~0U || (IFlags & Flag))
2061 return MatchOperand_NoMatch;
2062
2063 IFlags |= Flag;
2064 }
2065
2066 Parser.Lex(); // Eat identifier token.
2067 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
2068 return MatchOperand_Success;
2069}
2070
Jim Grosbach43904292011-07-25 20:14:50 +00002071/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002072ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00002073parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002074 SMLoc S = Parser.getTok().getLoc();
2075 const AsmToken &Tok = Parser.getTok();
2076 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
2077 StringRef Mask = Tok.getString();
2078
2079 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
2080 size_t Start = 0, Next = Mask.find('_');
2081 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002082 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002083 if (Next != StringRef::npos)
2084 Flags = Mask.slice(Next+1, Mask.size());
2085
2086 // FlagsVal contains the complete mask:
2087 // 3-0: Mask
2088 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2089 unsigned FlagsVal = 0;
2090
2091 if (SpecReg == "apsr") {
2092 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00002093 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002094 .Case("g", 0x4) // same as CPSR_s
2095 .Case("nzcvqg", 0xc) // same as CPSR_fs
2096 .Default(~0U);
2097
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002098 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002099 if (!Flags.empty())
2100 return MatchOperand_NoMatch;
2101 else
Jim Grosbachbf841cf2011-09-14 20:03:46 +00002102 FlagsVal = 8; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00002103 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002104 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00002105 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
2106 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00002107 for (int i = 0, e = Flags.size(); i != e; ++i) {
2108 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
2109 .Case("c", 1)
2110 .Case("x", 2)
2111 .Case("s", 4)
2112 .Case("f", 8)
2113 .Default(~0U);
2114
2115 // If some specific flag is already set, it means that some letter is
2116 // present more than once, this is not acceptable.
2117 if (FlagsVal == ~0U || (FlagsVal & Flag))
2118 return MatchOperand_NoMatch;
2119 FlagsVal |= Flag;
2120 }
2121 } else // No match for special register.
2122 return MatchOperand_NoMatch;
2123
2124 // Special register without flags are equivalent to "fc" flags.
2125 if (!FlagsVal)
2126 FlagsVal = 0x9;
2127
2128 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
2129 if (SpecReg == "spsr")
2130 FlagsVal |= 16;
2131
2132 Parser.Lex(); // Eat identifier token.
2133 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
2134 return MatchOperand_Success;
2135}
2136
Jim Grosbachf6c05252011-07-21 17:23:04 +00002137ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2138parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
2139 int Low, int High) {
2140 const AsmToken &Tok = Parser.getTok();
2141 if (Tok.isNot(AsmToken::Identifier)) {
2142 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2143 return MatchOperand_ParseFail;
2144 }
2145 StringRef ShiftName = Tok.getString();
2146 std::string LowerOp = LowercaseString(Op);
2147 std::string UpperOp = UppercaseString(Op);
2148 if (ShiftName != LowerOp && ShiftName != UpperOp) {
2149 Error(Parser.getTok().getLoc(), Op + " operand expected.");
2150 return MatchOperand_ParseFail;
2151 }
2152 Parser.Lex(); // Eat shift type token.
2153
2154 // There must be a '#' and a shift amount.
2155 if (Parser.getTok().isNot(AsmToken::Hash)) {
2156 Error(Parser.getTok().getLoc(), "'#' expected");
2157 return MatchOperand_ParseFail;
2158 }
2159 Parser.Lex(); // Eat hash token.
2160
2161 const MCExpr *ShiftAmount;
2162 SMLoc Loc = Parser.getTok().getLoc();
2163 if (getParser().ParseExpression(ShiftAmount)) {
2164 Error(Loc, "illegal expression");
2165 return MatchOperand_ParseFail;
2166 }
2167 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2168 if (!CE) {
2169 Error(Loc, "constant expression expected");
2170 return MatchOperand_ParseFail;
2171 }
2172 int Val = CE->getValue();
2173 if (Val < Low || Val > High) {
2174 Error(Loc, "immediate value out of range");
2175 return MatchOperand_ParseFail;
2176 }
2177
2178 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
2179
2180 return MatchOperand_Success;
2181}
2182
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002183ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2184parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2185 const AsmToken &Tok = Parser.getTok();
2186 SMLoc S = Tok.getLoc();
2187 if (Tok.isNot(AsmToken::Identifier)) {
2188 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2189 return MatchOperand_ParseFail;
2190 }
2191 int Val = StringSwitch<int>(Tok.getString())
2192 .Case("be", 1)
2193 .Case("le", 0)
2194 .Default(-1);
2195 Parser.Lex(); // Eat the token.
2196
2197 if (Val == -1) {
2198 Error(Tok.getLoc(), "'be' or 'le' operand expected");
2199 return MatchOperand_ParseFail;
2200 }
2201 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
2202 getContext()),
2203 S, Parser.getTok().getLoc()));
2204 return MatchOperand_Success;
2205}
2206
Jim Grosbach580f4a92011-07-25 22:20:28 +00002207/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
2208/// instructions. Legal values are:
2209/// lsl #n 'n' in [0,31]
2210/// asr #n 'n' in [1,32]
2211/// n == 32 encoded as n == 0.
2212ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2213parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2214 const AsmToken &Tok = Parser.getTok();
2215 SMLoc S = Tok.getLoc();
2216 if (Tok.isNot(AsmToken::Identifier)) {
2217 Error(S, "shift operator 'asr' or 'lsl' expected");
2218 return MatchOperand_ParseFail;
2219 }
2220 StringRef ShiftName = Tok.getString();
2221 bool isASR;
2222 if (ShiftName == "lsl" || ShiftName == "LSL")
2223 isASR = false;
2224 else if (ShiftName == "asr" || ShiftName == "ASR")
2225 isASR = true;
2226 else {
2227 Error(S, "shift operator 'asr' or 'lsl' expected");
2228 return MatchOperand_ParseFail;
2229 }
2230 Parser.Lex(); // Eat the operator.
2231
2232 // A '#' and a shift amount.
2233 if (Parser.getTok().isNot(AsmToken::Hash)) {
2234 Error(Parser.getTok().getLoc(), "'#' expected");
2235 return MatchOperand_ParseFail;
2236 }
2237 Parser.Lex(); // Eat hash token.
2238
2239 const MCExpr *ShiftAmount;
2240 SMLoc E = Parser.getTok().getLoc();
2241 if (getParser().ParseExpression(ShiftAmount)) {
2242 Error(E, "malformed shift expression");
2243 return MatchOperand_ParseFail;
2244 }
2245 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2246 if (!CE) {
2247 Error(E, "shift amount must be an immediate");
2248 return MatchOperand_ParseFail;
2249 }
2250
2251 int64_t Val = CE->getValue();
2252 if (isASR) {
2253 // Shift amount must be in [1,32]
2254 if (Val < 1 || Val > 32) {
2255 Error(E, "'asr' shift amount must be in range [1,32]");
2256 return MatchOperand_ParseFail;
2257 }
Owen Anderson0afa0092011-09-26 21:06:22 +00002258 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
2259 if (isThumb() && Val == 32) {
2260 Error(E, "'asr #32' shift amount not allowed in Thumb mode");
2261 return MatchOperand_ParseFail;
2262 }
Jim Grosbach580f4a92011-07-25 22:20:28 +00002263 if (Val == 32) Val = 0;
2264 } else {
2265 // Shift amount must be in [1,32]
2266 if (Val < 0 || Val > 31) {
2267 Error(E, "'lsr' shift amount must be in range [0,31]");
2268 return MatchOperand_ParseFail;
2269 }
2270 }
2271
2272 E = Parser.getTok().getLoc();
2273 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
2274
2275 return MatchOperand_Success;
2276}
2277
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002278/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
2279/// of instructions. Legal values are:
2280/// ror #n 'n' in {0, 8, 16, 24}
2281ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2282parseRotImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2283 const AsmToken &Tok = Parser.getTok();
2284 SMLoc S = Tok.getLoc();
Jim Grosbach326efe52011-09-19 20:29:33 +00002285 if (Tok.isNot(AsmToken::Identifier))
2286 return MatchOperand_NoMatch;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002287 StringRef ShiftName = Tok.getString();
Jim Grosbach326efe52011-09-19 20:29:33 +00002288 if (ShiftName != "ror" && ShiftName != "ROR")
2289 return MatchOperand_NoMatch;
Jim Grosbach7e1547e2011-07-27 20:15:40 +00002290 Parser.Lex(); // Eat the operator.
2291
2292 // A '#' and a rotate amount.
2293 if (Parser.getTok().isNot(AsmToken::Hash)) {
2294 Error(Parser.getTok().getLoc(), "'#' expected");
2295 return MatchOperand_ParseFail;
2296 }
2297 Parser.Lex(); // Eat hash token.
2298
2299 const MCExpr *ShiftAmount;
2300 SMLoc E = Parser.getTok().getLoc();
2301 if (getParser().ParseExpression(ShiftAmount)) {
2302 Error(E, "malformed rotate expression");
2303 return MatchOperand_ParseFail;
2304 }
2305 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
2306 if (!CE) {
2307 Error(E, "rotate amount must be an immediate");
2308 return MatchOperand_ParseFail;
2309 }
2310
2311 int64_t Val = CE->getValue();
2312 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
2313 // normally, zero is represented in asm by omitting the rotate operand
2314 // entirely.
2315 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
2316 Error(E, "'ror' rotate amount must be 8, 16, or 24");
2317 return MatchOperand_ParseFail;
2318 }
2319
2320 E = Parser.getTok().getLoc();
2321 Operands.push_back(ARMOperand::CreateRotImm(Val, S, E));
2322
2323 return MatchOperand_Success;
2324}
2325
Jim Grosbach293a2ee2011-07-28 21:34:26 +00002326ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2327parseBitfield(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2328 SMLoc S = Parser.getTok().getLoc();
2329 // The bitfield descriptor is really two operands, the LSB and the width.
2330 if (Parser.getTok().isNot(AsmToken::Hash)) {
2331 Error(Parser.getTok().getLoc(), "'#' expected");
2332 return MatchOperand_ParseFail;
2333 }
2334 Parser.Lex(); // Eat hash token.
2335
2336 const MCExpr *LSBExpr;
2337 SMLoc E = Parser.getTok().getLoc();
2338 if (getParser().ParseExpression(LSBExpr)) {
2339 Error(E, "malformed immediate expression");
2340 return MatchOperand_ParseFail;
2341 }
2342 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
2343 if (!CE) {
2344 Error(E, "'lsb' operand must be an immediate");
2345 return MatchOperand_ParseFail;
2346 }
2347
2348 int64_t LSB = CE->getValue();
2349 // The LSB must be in the range [0,31]
2350 if (LSB < 0 || LSB > 31) {
2351 Error(E, "'lsb' operand must be in the range [0,31]");
2352 return MatchOperand_ParseFail;
2353 }
2354 E = Parser.getTok().getLoc();
2355
2356 // Expect another immediate operand.
2357 if (Parser.getTok().isNot(AsmToken::Comma)) {
2358 Error(Parser.getTok().getLoc(), "too few operands");
2359 return MatchOperand_ParseFail;
2360 }
2361 Parser.Lex(); // Eat hash token.
2362 if (Parser.getTok().isNot(AsmToken::Hash)) {
2363 Error(Parser.getTok().getLoc(), "'#' expected");
2364 return MatchOperand_ParseFail;
2365 }
2366 Parser.Lex(); // Eat hash token.
2367
2368 const MCExpr *WidthExpr;
2369 if (getParser().ParseExpression(WidthExpr)) {
2370 Error(E, "malformed immediate expression");
2371 return MatchOperand_ParseFail;
2372 }
2373 CE = dyn_cast<MCConstantExpr>(WidthExpr);
2374 if (!CE) {
2375 Error(E, "'width' operand must be an immediate");
2376 return MatchOperand_ParseFail;
2377 }
2378
2379 int64_t Width = CE->getValue();
2380 // The LSB must be in the range [1,32-lsb]
2381 if (Width < 1 || Width > 32 - LSB) {
2382 Error(E, "'width' operand must be in the range [1,32-lsb]");
2383 return MatchOperand_ParseFail;
2384 }
2385 E = Parser.getTok().getLoc();
2386
2387 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, E));
2388
2389 return MatchOperand_Success;
2390}
2391
Jim Grosbach7ce05792011-08-03 23:50:40 +00002392ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2393parsePostIdxReg(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2394 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002395 // postidx_reg := '+' register {, shift}
2396 // | '-' register {, shift}
2397 // | register {, shift}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002398
2399 // This method must return MatchOperand_NoMatch without consuming any tokens
2400 // in the case where there is no match, as other alternatives take other
2401 // parse methods.
2402 AsmToken Tok = Parser.getTok();
2403 SMLoc S = Tok.getLoc();
2404 bool haveEaten = false;
Jim Grosbach16578b52011-08-05 16:11:38 +00002405 bool isAdd = true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002406 int Reg = -1;
2407 if (Tok.is(AsmToken::Plus)) {
2408 Parser.Lex(); // Eat the '+' token.
2409 haveEaten = true;
2410 } else if (Tok.is(AsmToken::Minus)) {
2411 Parser.Lex(); // Eat the '-' token.
Jim Grosbach16578b52011-08-05 16:11:38 +00002412 isAdd = false;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002413 haveEaten = true;
2414 }
2415 if (Parser.getTok().is(AsmToken::Identifier))
2416 Reg = tryParseRegister();
2417 if (Reg == -1) {
2418 if (!haveEaten)
2419 return MatchOperand_NoMatch;
2420 Error(Parser.getTok().getLoc(), "register expected");
2421 return MatchOperand_ParseFail;
2422 }
2423 SMLoc E = Parser.getTok().getLoc();
2424
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002425 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
2426 unsigned ShiftImm = 0;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002427 if (Parser.getTok().is(AsmToken::Comma)) {
2428 Parser.Lex(); // Eat the ','.
2429 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
2430 return MatchOperand_ParseFail;
2431 }
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002432
2433 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
2434 ShiftImm, S, E));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002435
2436 return MatchOperand_Success;
2437}
2438
Jim Grosbach251bf252011-08-10 21:56:18 +00002439ARMAsmParser::OperandMatchResultTy ARMAsmParser::
2440parseAM3Offset(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2441 // Check for a post-index addressing register operand. Specifically:
2442 // am3offset := '+' register
2443 // | '-' register
2444 // | register
2445 // | # imm
2446 // | # + imm
2447 // | # - imm
2448
2449 // This method must return MatchOperand_NoMatch without consuming any tokens
2450 // in the case where there is no match, as other alternatives take other
2451 // parse methods.
2452 AsmToken Tok = Parser.getTok();
2453 SMLoc S = Tok.getLoc();
2454
2455 // Do immediates first, as we always parse those if we have a '#'.
2456 if (Parser.getTok().is(AsmToken::Hash)) {
2457 Parser.Lex(); // Eat the '#'.
2458 // Explicitly look for a '-', as we need to encode negative zero
2459 // differently.
2460 bool isNegative = Parser.getTok().is(AsmToken::Minus);
2461 const MCExpr *Offset;
2462 if (getParser().ParseExpression(Offset))
2463 return MatchOperand_ParseFail;
2464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2465 if (!CE) {
2466 Error(S, "constant expression expected");
2467 return MatchOperand_ParseFail;
2468 }
2469 SMLoc E = Tok.getLoc();
2470 // Negative zero is encoded as the flag value INT32_MIN.
2471 int32_t Val = CE->getValue();
2472 if (isNegative && Val == 0)
2473 Val = INT32_MIN;
2474
2475 Operands.push_back(
2476 ARMOperand::CreateImm(MCConstantExpr::Create(Val, getContext()), S, E));
2477
2478 return MatchOperand_Success;
2479 }
2480
2481
2482 bool haveEaten = false;
2483 bool isAdd = true;
2484 int Reg = -1;
2485 if (Tok.is(AsmToken::Plus)) {
2486 Parser.Lex(); // Eat the '+' token.
2487 haveEaten = true;
2488 } else if (Tok.is(AsmToken::Minus)) {
2489 Parser.Lex(); // Eat the '-' token.
2490 isAdd = false;
2491 haveEaten = true;
2492 }
2493 if (Parser.getTok().is(AsmToken::Identifier))
2494 Reg = tryParseRegister();
2495 if (Reg == -1) {
2496 if (!haveEaten)
2497 return MatchOperand_NoMatch;
2498 Error(Parser.getTok().getLoc(), "register expected");
2499 return MatchOperand_ParseFail;
2500 }
2501 SMLoc E = Parser.getTok().getLoc();
2502
2503 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
2504 0, S, E));
2505
2506 return MatchOperand_Success;
2507}
2508
Jim Grosbacha77295d2011-09-08 22:07:06 +00002509/// cvtT2LdrdPre - Convert parsed operands to MCInst.
2510/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2511/// when they refer multiple MIOperands inside a single one.
2512bool ARMAsmParser::
2513cvtT2LdrdPre(MCInst &Inst, unsigned Opcode,
2514 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2515 // Rt, Rt2
2516 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2517 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2518 // Create a writeback register dummy placeholder.
2519 Inst.addOperand(MCOperand::CreateReg(0));
2520 // addr
2521 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2522 // pred
2523 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2524 return true;
2525}
2526
2527/// cvtT2StrdPre - Convert parsed operands to MCInst.
2528/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2529/// when they refer multiple MIOperands inside a single one.
2530bool ARMAsmParser::
2531cvtT2StrdPre(MCInst &Inst, unsigned Opcode,
2532 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2533 // Create a writeback register dummy placeholder.
2534 Inst.addOperand(MCOperand::CreateReg(0));
2535 // Rt, Rt2
2536 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2537 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2538 // addr
2539 ((ARMOperand*)Operands[4])->addMemImm8s4OffsetOperands(Inst, 2);
2540 // pred
2541 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2542 return true;
2543}
2544
Jim Grosbacheeec0252011-09-08 00:39:19 +00002545/// cvtLdWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
2546/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2547/// when they refer multiple MIOperands inside a single one.
2548bool ARMAsmParser::
2549cvtLdWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
2550 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2551 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2552
2553 // Create a writeback register dummy placeholder.
2554 Inst.addOperand(MCOperand::CreateImm(0));
2555
2556 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
2557 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2558 return true;
2559}
2560
Jim Grosbachee2c2a42011-09-16 21:55:56 +00002561/// cvtStWriteBackRegT2AddrModeImm8 - Convert parsed operands to MCInst.
2562/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2563/// when they refer multiple MIOperands inside a single one.
2564bool ARMAsmParser::
2565cvtStWriteBackRegT2AddrModeImm8(MCInst &Inst, unsigned Opcode,
2566 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2567 // Create a writeback register dummy placeholder.
2568 Inst.addOperand(MCOperand::CreateImm(0));
2569 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2570 ((ARMOperand*)Operands[3])->addMemImm8OffsetOperands(Inst, 2);
2571 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2572 return true;
2573}
2574
Jim Grosbach1355cf12011-07-26 17:10:22 +00002575/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002576/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2577/// when they refer multiple MIOperands inside a single one.
2578bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002579cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002580 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2581 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2582
2583 // Create a writeback register dummy placeholder.
2584 Inst.addOperand(MCOperand::CreateImm(0));
2585
Jim Grosbach7ce05792011-08-03 23:50:40 +00002586 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002587 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2588 return true;
2589}
2590
Owen Anderson9ab0f252011-08-26 20:43:14 +00002591/// cvtLdWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2592/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2593/// when they refer multiple MIOperands inside a single one.
2594bool ARMAsmParser::
2595cvtLdWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2596 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2597 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2598
2599 // Create a writeback register dummy placeholder.
2600 Inst.addOperand(MCOperand::CreateImm(0));
2601
2602 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2603 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2604 return true;
2605}
2606
2607
Jim Grosbach548340c2011-08-11 19:22:40 +00002608/// cvtStWriteBackRegAddrModeImm12 - Convert parsed operands to MCInst.
2609/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2610/// when they refer multiple MIOperands inside a single one.
2611bool ARMAsmParser::
2612cvtStWriteBackRegAddrModeImm12(MCInst &Inst, unsigned Opcode,
2613 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2614 // Create a writeback register dummy placeholder.
2615 Inst.addOperand(MCOperand::CreateImm(0));
2616 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2617 ((ARMOperand*)Operands[3])->addMemImm12OffsetOperands(Inst, 2);
2618 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2619 return true;
2620}
2621
Jim Grosbach1355cf12011-07-26 17:10:22 +00002622/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002623/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2624/// when they refer multiple MIOperands inside a single one.
2625bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002626cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002627 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2628 // Create a writeback register dummy placeholder.
2629 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach548340c2011-08-11 19:22:40 +00002630 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2631 ((ARMOperand*)Operands[3])->addAddrMode2Operands(Inst, 3);
2632 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002633 return true;
2634}
2635
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002636/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2637/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2638/// when they refer multiple MIOperands inside a single one.
2639bool ARMAsmParser::
2640cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2641 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2642 // Create a writeback register dummy placeholder.
2643 Inst.addOperand(MCOperand::CreateImm(0));
2644 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2645 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2646 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2647 return true;
2648}
2649
Jim Grosbach7ce05792011-08-03 23:50:40 +00002650/// cvtLdExtTWriteBackImm - Convert parsed operands to MCInst.
2651/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2652/// when they refer multiple MIOperands inside a single one.
2653bool ARMAsmParser::
2654cvtLdExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2655 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2656 // Rt
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002657 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002658 // Create a writeback register dummy placeholder.
2659 Inst.addOperand(MCOperand::CreateImm(0));
2660 // addr
2661 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2662 // offset
2663 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2664 // pred
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002665 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2666 return true;
2667}
2668
Jim Grosbach7ce05792011-08-03 23:50:40 +00002669/// cvtLdExtTWriteBackReg - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002670/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2671/// when they refer multiple MIOperands inside a single one.
2672bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002673cvtLdExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2674 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2675 // Rt
Owen Andersonaa3402e2011-07-28 17:18:57 +00002676 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002677 // Create a writeback register dummy placeholder.
2678 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002679 // addr
2680 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2681 // offset
2682 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2683 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002684 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2685 return true;
2686}
2687
Jim Grosbach7ce05792011-08-03 23:50:40 +00002688/// cvtStExtTWriteBackImm - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002689/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2690/// when they refer multiple MIOperands inside a single one.
2691bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002692cvtStExtTWriteBackImm(MCInst &Inst, unsigned Opcode,
2693 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002694 // Create a writeback register dummy placeholder.
2695 Inst.addOperand(MCOperand::CreateImm(0));
Jim Grosbach7ce05792011-08-03 23:50:40 +00002696 // Rt
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002697 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002698 // addr
2699 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2700 // offset
2701 ((ARMOperand*)Operands[4])->addPostIdxImm8Operands(Inst, 1);
2702 // pred
2703 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2704 return true;
2705}
2706
2707/// cvtStExtTWriteBackReg - Convert parsed operands to MCInst.
2708/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2709/// when they refer multiple MIOperands inside a single one.
2710bool ARMAsmParser::
2711cvtStExtTWriteBackReg(MCInst &Inst, unsigned Opcode,
2712 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2713 // Create a writeback register dummy placeholder.
2714 Inst.addOperand(MCOperand::CreateImm(0));
2715 // Rt
2716 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2717 // addr
2718 ((ARMOperand*)Operands[3])->addMemNoOffsetOperands(Inst, 1);
2719 // offset
2720 ((ARMOperand*)Operands[4])->addPostIdxRegOperands(Inst, 2);
2721 // pred
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002722 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2723 return true;
2724}
2725
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002726/// cvtLdrdPre - Convert parsed operands to MCInst.
2727/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2728/// when they refer multiple MIOperands inside a single one.
2729bool ARMAsmParser::
2730cvtLdrdPre(MCInst &Inst, unsigned Opcode,
2731 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2732 // Rt, Rt2
2733 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2734 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2735 // Create a writeback register dummy placeholder.
2736 Inst.addOperand(MCOperand::CreateImm(0));
2737 // addr
2738 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2739 // pred
2740 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2741 return true;
2742}
2743
Jim Grosbach14605d12011-08-11 20:28:23 +00002744/// cvtStrdPre - Convert parsed operands to MCInst.
2745/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2746/// when they refer multiple MIOperands inside a single one.
2747bool ARMAsmParser::
2748cvtStrdPre(MCInst &Inst, unsigned Opcode,
2749 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2750 // Create a writeback register dummy placeholder.
2751 Inst.addOperand(MCOperand::CreateImm(0));
2752 // Rt, Rt2
2753 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2754 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2755 // addr
2756 ((ARMOperand*)Operands[4])->addAddrMode3Operands(Inst, 3);
2757 // pred
2758 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2759 return true;
2760}
2761
Jim Grosbach623a4542011-08-10 22:42:16 +00002762/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
2763/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2764/// when they refer multiple MIOperands inside a single one.
2765bool ARMAsmParser::
2766cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
2767 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2768 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
2769 // Create a writeback register dummy placeholder.
2770 Inst.addOperand(MCOperand::CreateImm(0));
2771 ((ARMOperand*)Operands[3])->addAddrMode3Operands(Inst, 3);
2772 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
2773 return true;
2774}
2775
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002776/// cvtThumbMultiple- Convert parsed operands to MCInst.
2777/// Needed here because the Asm Gen Matcher can't handle properly tied operands
2778/// when they refer multiple MIOperands inside a single one.
2779bool ARMAsmParser::
2780cvtThumbMultiply(MCInst &Inst, unsigned Opcode,
2781 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2782 // The second source operand must be the same register as the destination
2783 // operand.
2784 if (Operands.size() == 6 &&
Jim Grosbach7a010692011-08-19 22:30:46 +00002785 (((ARMOperand*)Operands[3])->getReg() !=
2786 ((ARMOperand*)Operands[5])->getReg()) &&
2787 (((ARMOperand*)Operands[3])->getReg() !=
2788 ((ARMOperand*)Operands[4])->getReg())) {
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002789 Error(Operands[3]->getStartLoc(),
Jim Grosbach7a010692011-08-19 22:30:46 +00002790 "destination register must match source register");
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002791 return false;
2792 }
2793 ((ARMOperand*)Operands[3])->addRegOperands(Inst, 1);
2794 ((ARMOperand*)Operands[1])->addCCOutOperands(Inst, 1);
2795 ((ARMOperand*)Operands[4])->addRegOperands(Inst, 1);
Jim Grosbach7a010692011-08-19 22:30:46 +00002796 // If we have a three-operand form, use that, else the second source operand
2797 // is just the destination operand again.
2798 if (Operands.size() == 6)
2799 ((ARMOperand*)Operands[5])->addRegOperands(Inst, 1);
2800 else
2801 Inst.addOperand(Inst.getOperand(0));
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00002802 ((ARMOperand*)Operands[2])->addCondCodeOperands(Inst, 2);
2803
2804 return true;
2805}
Jim Grosbach623a4542011-08-10 22:42:16 +00002806
Bill Wendlinge7176102010-11-06 22:36:58 +00002807/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002808/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00002809bool ARMAsmParser::
Jim Grosbach7ce05792011-08-03 23:50:40 +00002810parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan76264762010-04-02 22:27:05 +00002811 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00002812 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00002813 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00002814 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002815 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002816
Sean Callanan18b83232010-01-19 21:44:56 +00002817 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002818 int BaseRegNum = tryParseRegister();
Jim Grosbach7ce05792011-08-03 23:50:40 +00002819 if (BaseRegNum == -1)
2820 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002821
Daniel Dunbar05710932011-01-18 05:34:17 +00002822 // The next token must either be a comma or a closing bracket.
2823 const AsmToken &Tok = Parser.getTok();
2824 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002825 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar05710932011-01-18 05:34:17 +00002826
Jim Grosbach7ce05792011-08-03 23:50:40 +00002827 if (Tok.is(AsmToken::RBrac)) {
Sean Callanan76264762010-04-02 22:27:05 +00002828 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002829 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002830
Jim Grosbach7ce05792011-08-03 23:50:40 +00002831 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, 0, ARM_AM::no_shift,
2832 0, false, S, E));
Jim Grosbach03f44a02010-11-29 23:18:01 +00002833
Jim Grosbachfb12f352011-09-19 18:42:21 +00002834 // If there's a pre-indexing writeback marker, '!', just add it as a token
2835 // operand. It's rather odd, but syntactically valid.
2836 if (Parser.getTok().is(AsmToken::Exclaim)) {
2837 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2838 Parser.Lex(); // Eat the '!'.
2839 }
2840
Jim Grosbach7ce05792011-08-03 23:50:40 +00002841 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002842 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002843
Jim Grosbach7ce05792011-08-03 23:50:40 +00002844 assert(Tok.is(AsmToken::Comma) && "Lost comma in memory operand?!");
2845 Parser.Lex(); // Eat the comma.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002846
Jim Grosbach7ce05792011-08-03 23:50:40 +00002847 // If we have a '#' it's an immediate offset, else assume it's a register
2848 // offset.
2849 if (Parser.getTok().is(AsmToken::Hash)) {
2850 Parser.Lex(); // Eat the '#'.
2851 E = Parser.getTok().getLoc();
Daniel Dunbar05d8b712011-01-18 05:34:24 +00002852
Owen Anderson0da10cf2011-08-29 19:36:44 +00002853 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbach7ce05792011-08-03 23:50:40 +00002854 const MCExpr *Offset;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002855 if (getParser().ParseExpression(Offset))
2856 return true;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002857
2858 // The expression has to be a constant. Memory references with relocations
2859 // don't come through here, as they use the <label> forms of the relevant
2860 // instructions.
2861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
2862 if (!CE)
2863 return Error (E, "constant expression expected");
2864
Owen Anderson0da10cf2011-08-29 19:36:44 +00002865 // If the constant was #-0, represent it as INT32_MIN.
2866 int32_t Val = CE->getValue();
2867 if (isNegative && Val == 0)
2868 CE = MCConstantExpr::Create(INT32_MIN, getContext());
2869
Jim Grosbach7ce05792011-08-03 23:50:40 +00002870 // Now we should have the closing ']'
2871 E = Parser.getTok().getLoc();
2872 if (Parser.getTok().isNot(AsmToken::RBrac))
2873 return Error(E, "']' expected");
2874 Parser.Lex(); // Eat right bracket token.
2875
2876 // Don't worry about range checking the value here. That's handled by
2877 // the is*() predicates.
2878 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
2879 ARM_AM::no_shift, 0, false, S,E));
2880
2881 // If there's a pre-indexing writeback marker, '!', just add it as a token
2882 // operand.
2883 if (Parser.getTok().is(AsmToken::Exclaim)) {
2884 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2885 Parser.Lex(); // Eat the '!'.
2886 }
2887
2888 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002889 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002890
2891 // The register offset is optionally preceded by a '+' or '-'
2892 bool isNegative = false;
2893 if (Parser.getTok().is(AsmToken::Minus)) {
2894 isNegative = true;
2895 Parser.Lex(); // Eat the '-'.
2896 } else if (Parser.getTok().is(AsmToken::Plus)) {
2897 // Nothing to do.
2898 Parser.Lex(); // Eat the '+'.
2899 }
2900
2901 E = Parser.getTok().getLoc();
2902 int OffsetRegNum = tryParseRegister();
2903 if (OffsetRegNum == -1)
2904 return Error(E, "register expected");
2905
2906 // If there's a shift operator, handle it.
2907 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002908 unsigned ShiftImm = 0;
Jim Grosbach7ce05792011-08-03 23:50:40 +00002909 if (Parser.getTok().is(AsmToken::Comma)) {
2910 Parser.Lex(); // Eat the ','.
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002911 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbach7ce05792011-08-03 23:50:40 +00002912 return true;
2913 }
2914
2915 // Now we should have the closing ']'
2916 E = Parser.getTok().getLoc();
2917 if (Parser.getTok().isNot(AsmToken::RBrac))
2918 return Error(E, "']' expected");
2919 Parser.Lex(); // Eat right bracket token.
2920
2921 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, 0, OffsetRegNum,
Jim Grosbach0d6fac32011-08-05 22:03:36 +00002922 ShiftType, ShiftImm, isNegative,
Jim Grosbach7ce05792011-08-03 23:50:40 +00002923 S, E));
2924
Jim Grosbachf4fa3d62011-08-05 21:28:30 +00002925 // If there's a pre-indexing writeback marker, '!', just add it as a token
2926 // operand.
2927 if (Parser.getTok().is(AsmToken::Exclaim)) {
2928 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
2929 Parser.Lex(); // Eat the '!'.
2930 }
Jim Grosbach7ce05792011-08-03 23:50:40 +00002931
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002932 return false;
2933}
2934
Jim Grosbach7ce05792011-08-03 23:50:40 +00002935/// parseMemRegOffsetShift - one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002936/// ( lsl | lsr | asr | ror ) , # shift_amount
2937/// rrx
Jim Grosbach7ce05792011-08-03 23:50:40 +00002938/// return true if it parses a shift otherwise it returns false.
2939bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
2940 unsigned &Amount) {
2941 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan18b83232010-01-19 21:44:56 +00002942 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002943 if (Tok.isNot(AsmToken::Identifier))
2944 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002945 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002946 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002947 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002948 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002949 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002950 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002951 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002952 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002953 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002954 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002955 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002956 else
Jim Grosbach7ce05792011-08-03 23:50:40 +00002957 return Error(Loc, "illegal shift operator");
Sean Callananb9a25b72010-01-19 20:27:46 +00002958 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002959
Jim Grosbach7ce05792011-08-03 23:50:40 +00002960 // rrx stands alone.
2961 Amount = 0;
2962 if (St != ARM_AM::rrx) {
2963 Loc = Parser.getTok().getLoc();
2964 // A '#' and a shift amount.
2965 const AsmToken &HashTok = Parser.getTok();
2966 if (HashTok.isNot(AsmToken::Hash))
2967 return Error(HashTok.getLoc(), "'#' expected");
2968 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002969
Jim Grosbach7ce05792011-08-03 23:50:40 +00002970 const MCExpr *Expr;
2971 if (getParser().ParseExpression(Expr))
2972 return true;
2973 // Range check the immediate.
2974 // lsl, ror: 0 <= imm <= 31
2975 // lsr, asr: 0 <= imm <= 32
2976 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
2977 if (!CE)
2978 return Error(Loc, "shift amount must be an immediate");
2979 int64_t Imm = CE->getValue();
2980 if (Imm < 0 ||
2981 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
2982 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
2983 return Error(Loc, "immediate shift value out of range");
2984 Amount = Imm;
2985 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002986
2987 return false;
2988}
2989
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002990/// Parse a arm instruction operand. For now this parses the operand regardless
2991/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002992bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002993 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002994 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002995
2996 // Check if the current operand has a custom associated parser, if so, try to
2997 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002998 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2999 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00003000 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00003001 // If there wasn't a custom match, try the generic matcher below. Otherwise,
3002 // there was a match, but an error occurred, in which case, just return that
3003 // the operand parsing failed.
3004 if (ResTy == MatchOperand_ParseFail)
3005 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00003006
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003007 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00003008 default:
3009 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00003010 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00003011 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00003012 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00003013 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00003014 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00003015 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00003016 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00003017 else if (Res == -1) // irrecoverable error
3018 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003019
3020 // Fall though for the Identifier case that is not a register or a
3021 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00003022 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00003023 case AsmToken::Integer: // things like 1f and 2b as a branch targets
3024 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00003025 // This was not a register so parse other operands that start with an
3026 // identifier (like labels) as expressions and create them as immediates.
3027 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00003028 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00003029 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00003030 return true;
Sean Callanan76264762010-04-02 22:27:05 +00003031 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00003032 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
3033 return false;
3034 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003035 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00003036 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00003037 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00003038 return parseRegisterList(Operands);
Owen Anderson63553c72011-08-29 17:17:09 +00003039 case AsmToken::Hash: {
Kevin Enderby079469f2009-10-13 23:33:38 +00003040 // #42 -> immediate.
3041 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00003042 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00003043 Parser.Lex();
Owen Anderson63553c72011-08-29 17:17:09 +00003044 bool isNegative = Parser.getTok().is(AsmToken::Minus);
Kevin Enderby515d5092009-10-15 20:48:48 +00003045 const MCExpr *ImmVal;
3046 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00003047 return true;
Owen Anderson63553c72011-08-29 17:17:09 +00003048 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
3049 if (!CE) {
3050 Error(S, "constant expression expected");
3051 return MatchOperand_ParseFail;
3052 }
3053 int32_t Val = CE->getValue();
3054 if (isNegative && Val == 0)
3055 ImmVal = MCConstantExpr::Create(INT32_MIN, getContext());
Sean Callanan76264762010-04-02 22:27:05 +00003056 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00003057 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
3058 return false;
Owen Anderson63553c72011-08-29 17:17:09 +00003059 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00003060 case AsmToken::Colon: {
3061 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00003062 // FIXME: Check it's an expression prefix,
3063 // e.g. (FOO - :lower16:BAR) isn't legal.
3064 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003065 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00003066 return true;
3067
Evan Cheng75972122011-01-13 07:58:56 +00003068 const MCExpr *SubExprVal;
3069 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00003070 return true;
3071
Evan Cheng75972122011-01-13 07:58:56 +00003072 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
3073 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00003074 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00003075 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00003076 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003077 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00003078 }
3079}
3080
Jim Grosbach1355cf12011-07-26 17:10:22 +00003081// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00003082// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003083bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00003084 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003085
3086 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00003087 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00003088 Parser.Lex(); // Eat ':'
3089
3090 if (getLexer().isNot(AsmToken::Identifier)) {
3091 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
3092 return true;
3093 }
3094
3095 StringRef IDVal = Parser.getTok().getIdentifier();
3096 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00003097 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003098 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00003099 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00003100 } else {
3101 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
3102 return true;
3103 }
3104 Parser.Lex();
3105
3106 if (getLexer().isNot(AsmToken::Colon)) {
3107 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
3108 return true;
3109 }
3110 Parser.Lex(); // Eat the last ':'
3111 return false;
3112}
3113
Daniel Dunbar352e1482011-01-11 15:59:50 +00003114/// \brief Given a mnemonic, split out possible predication code and carry
3115/// setting letters to form a canonical mnemonic and flags.
3116//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003117// FIXME: Would be nice to autogen this.
Jim Grosbach89df9962011-08-26 21:43:41 +00003118// FIXME: This is a bit of a maze of special cases.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003119StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00003120 unsigned &PredicationCode,
3121 bool &CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003122 unsigned &ProcessorIMod,
3123 StringRef &ITMask) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003124 PredicationCode = ARMCC::AL;
3125 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003126 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003127
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003128 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00003129 //
3130 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00003131 if ((Mnemonic == "movs" && isThumb()) ||
3132 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
3133 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
3134 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
3135 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
3136 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
3137 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
3138 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00003139 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00003140
Jim Grosbach3f00e312011-07-11 17:09:57 +00003141 // First, split out any predication code. Ignore mnemonics we know aren't
3142 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00003143 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach71725a02011-07-27 21:58:11 +00003144 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach04d55f12011-08-22 23:55:58 +00003145 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbach2f25d9b2011-09-01 18:22:13 +00003146 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00003147 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
3148 .Case("eq", ARMCC::EQ)
3149 .Case("ne", ARMCC::NE)
3150 .Case("hs", ARMCC::HS)
3151 .Case("cs", ARMCC::HS)
3152 .Case("lo", ARMCC::LO)
3153 .Case("cc", ARMCC::LO)
3154 .Case("mi", ARMCC::MI)
3155 .Case("pl", ARMCC::PL)
3156 .Case("vs", ARMCC::VS)
3157 .Case("vc", ARMCC::VC)
3158 .Case("hi", ARMCC::HI)
3159 .Case("ls", ARMCC::LS)
3160 .Case("ge", ARMCC::GE)
3161 .Case("lt", ARMCC::LT)
3162 .Case("gt", ARMCC::GT)
3163 .Case("le", ARMCC::LE)
3164 .Case("al", ARMCC::AL)
3165 .Default(~0U);
3166 if (CC != ~0U) {
3167 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
3168 PredicationCode = CC;
3169 }
Bill Wendling52925b62010-10-29 23:50:21 +00003170 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003171
Daniel Dunbar352e1482011-01-11 15:59:50 +00003172 // Next, determine if we have a carry setting bit. We explicitly ignore all
3173 // the instructions we know end in 's'.
3174 if (Mnemonic.endswith("s") &&
Jim Grosbach00f5d982011-08-17 22:49:09 +00003175 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00003176 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
3177 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
3178 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbache1cf5902011-07-29 20:26:09 +00003179 Mnemonic == "vrsqrts" || Mnemonic == "srs" ||
3180 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00003181 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
3182 CarrySetting = true;
3183 }
3184
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003185 // The "cps" instruction can have a interrupt mode operand which is glued into
3186 // the mnemonic. Check if this is the case, split it and parse the imod op
3187 if (Mnemonic.startswith("cps")) {
3188 // Split out any imod code.
3189 unsigned IMod =
3190 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
3191 .Case("ie", ARM_PROC::IE)
3192 .Case("id", ARM_PROC::ID)
3193 .Default(~0U);
3194 if (IMod != ~0U) {
3195 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
3196 ProcessorIMod = IMod;
3197 }
3198 }
3199
Jim Grosbach89df9962011-08-26 21:43:41 +00003200 // The "it" instruction has the condition mask on the end of the mnemonic.
3201 if (Mnemonic.startswith("it")) {
3202 ITMask = Mnemonic.slice(2, Mnemonic.size());
3203 Mnemonic = Mnemonic.slice(0, 2);
3204 }
3205
Daniel Dunbar352e1482011-01-11 15:59:50 +00003206 return Mnemonic;
3207}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003208
3209/// \brief Given a canonical mnemonic, determine if the instruction ever allows
3210/// inclusion of carry set or predication code operands.
3211//
3212// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003213void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00003214getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00003215 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003216 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
3217 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Jim Grosbach3443ed52011-09-16 18:05:48 +00003218 Mnemonic == "add" || Mnemonic == "adc" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003219 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Jim Grosbachd5d0e812011-09-19 23:31:02 +00003220 Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003221 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
Jim Grosbachd5d0e812011-09-19 23:31:02 +00003222 Mnemonic == "sbc" || Mnemonic == "eor" || Mnemonic == "neg" ||
Jim Grosbach3443ed52011-09-16 18:05:48 +00003223 (!isThumb() && (Mnemonic == "smull" || Mnemonic == "mov" ||
Jim Grosbachd5d0e812011-09-19 23:31:02 +00003224 Mnemonic == "mla" || Mnemonic == "smlal" ||
3225 Mnemonic == "umlal" || Mnemonic == "umull"))) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003226 CanAcceptCarrySet = true;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003227 } else
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003228 CanAcceptCarrySet = false;
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003229
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00003230 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
3231 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
3232 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
3233 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbachad2dad92011-09-06 20:27:04 +00003234 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "setend" ||
3235 (Mnemonic == "clrex" && !isThumb()) ||
Jim Grosbach0780b632011-08-19 23:24:36 +00003236 (Mnemonic == "nop" && isThumbOne()) ||
Jim Grosbach4af54a42011-08-26 22:21:51 +00003237 ((Mnemonic == "pld" || Mnemonic == "pli" || Mnemonic == "pldw") &&
3238 !isThumb()) ||
3239 ((Mnemonic.startswith("rfe") || Mnemonic.startswith("srs")) &&
3240 !isThumb()) ||
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003241 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumbOne())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003242 CanAcceptPredicationCode = false;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003243 } else
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003244 CanAcceptPredicationCode = true;
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003245
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003246 if (isThumb()) {
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003247 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00003248 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00003249 CanAcceptPredicationCode = false;
Jim Grosbachfb9cffe2011-09-16 16:39:25 +00003250 }
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003251}
3252
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003253bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
3254 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003255 // FIXME: This is all horribly hacky. We really need a better way to deal
3256 // with optional operands like this in the matcher table.
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003257
3258 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
3259 // another does not. Specifically, the MOVW instruction does not. So we
3260 // special case it here and remove the defaulted (non-setting) cc_out
3261 // operand if that's the instruction we're trying to match.
3262 //
3263 // We do this as post-processing of the explicit operands rather than just
3264 // conditionally adding the cc_out in the first place because we need
3265 // to check the type of the parsed immediate operand.
Owen Anderson8adf6202011-09-14 22:46:14 +00003266 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003267 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
3268 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
3269 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3270 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003271
3272 // Register-register 'add' for thumb does not have a cc_out operand
3273 // when there are only two register operands.
3274 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
3275 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3276 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3277 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3278 return true;
Jim Grosbach72f39f82011-08-24 21:22:15 +00003279 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003280 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
3281 // have to check the immediate range here since Thumb2 has a variant
3282 // that can handle a different range and has a cc_out operand.
Jim Grosbachf67e8552011-09-16 22:58:42 +00003283 if (((isThumb() && Mnemonic == "add") ||
3284 (isThumbTwo() && Mnemonic == "sub")) &&
3285 Operands.size() == 6 &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003286 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3287 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3288 static_cast<ARMOperand*>(Operands[4])->getReg() == ARM::SP &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003289 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3290 (static_cast<ARMOperand*>(Operands[5])->isReg() ||
3291 static_cast<ARMOperand*>(Operands[5])->isImm0_1020s4()))
Jim Grosbach72f39f82011-08-24 21:22:15 +00003292 return true;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003293 // For Thumb2, add/sub immediate does not have a cc_out operand for the
3294 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003295 // selecting via the generic "add" mnemonic, so to know that we
3296 // should remove the cc_out operand, we have to explicitly check that
3297 // it's not one of the other variants. Ugh.
Jim Grosbachf67e8552011-09-16 22:58:42 +00003298 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
3299 Operands.size() == 6 &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003300 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3301 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3302 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3303 // Nest conditions rather than one big 'if' statement for readability.
3304 //
3305 // If either register is a high reg, it's either one of the SP
3306 // variants (handled above) or a 32-bit encoding, so we just
3307 // check against T3.
3308 if ((!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3309 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg())) &&
3310 static_cast<ARMOperand*>(Operands[5])->isT2SOImm())
3311 return false;
3312 // If both registers are low, we're in an IT block, and the immediate is
3313 // in range, we should use encoding T1 instead, which has a cc_out.
3314 if (inITBlock() &&
Jim Grosbach64944f42011-09-14 21:00:40 +00003315 isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) &&
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003316 isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) &&
3317 static_cast<ARMOperand*>(Operands[5])->isImm0_7())
3318 return false;
3319
3320 // Otherwise, we use encoding T4, which does not have a cc_out
3321 // operand.
3322 return true;
3323 }
3324
Jim Grosbach64944f42011-09-14 21:00:40 +00003325 // The thumb2 multiply instruction doesn't have a CCOut register, so
3326 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
3327 // use the 16-bit encoding or not.
3328 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
3329 static_cast<ARMOperand*>(Operands[1])->getReg() == 0 &&
3330 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3331 static_cast<ARMOperand*>(Operands[4])->isReg() &&
3332 static_cast<ARMOperand*>(Operands[5])->isReg() &&
3333 // If the registers aren't low regs, the destination reg isn't the
3334 // same as one of the source regs, or the cc_out operand is zero
3335 // outside of an IT block, we have to use the 32-bit encoding, so
3336 // remove the cc_out operand.
3337 (!isARMLowRegister(static_cast<ARMOperand*>(Operands[3])->getReg()) ||
3338 !isARMLowRegister(static_cast<ARMOperand*>(Operands[4])->getReg()) ||
3339 !inITBlock() ||
3340 (static_cast<ARMOperand*>(Operands[3])->getReg() !=
3341 static_cast<ARMOperand*>(Operands[5])->getReg() &&
3342 static_cast<ARMOperand*>(Operands[3])->getReg() !=
3343 static_cast<ARMOperand*>(Operands[4])->getReg())))
3344 return true;
3345
3346
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003347
Jim Grosbachf69c8042011-08-24 21:42:27 +00003348 // Register-register 'add/sub' for thumb does not have a cc_out operand
3349 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
3350 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
3351 // right, this will result in better diagnostics (which operand is off)
3352 // anyway.
3353 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
3354 (Operands.size() == 5 || Operands.size() == 6) &&
Jim Grosbach72f39f82011-08-24 21:22:15 +00003355 static_cast<ARMOperand*>(Operands[3])->isReg() &&
3356 static_cast<ARMOperand*>(Operands[3])->getReg() == ARM::SP &&
3357 static_cast<ARMOperand*>(Operands[1])->getReg() == 0)
3358 return true;
Jim Grosbach3912b732011-08-16 21:34:08 +00003359
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003360 return false;
3361}
3362
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003363/// Parse an arm instruction mnemonic followed by its operands.
3364bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
3365 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3366 // Create the leading tokens for the mnemonic, split by '.' characters.
3367 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00003368 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003369
Daniel Dunbar352e1482011-01-11 15:59:50 +00003370 // Split out the predication code and carry setting flag from the mnemonic.
3371 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003372 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00003373 bool CarrySetting;
Jim Grosbach89df9962011-08-26 21:43:41 +00003374 StringRef ITMask;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003375 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach89df9962011-08-26 21:43:41 +00003376 ProcessorIMod, ITMask);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003377
Jim Grosbach0c49ac02011-08-25 17:23:55 +00003378 // In Thumb1, only the branch (B) instruction can be predicated.
3379 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
3380 Parser.EatToEndOfStatement();
3381 return Error(NameLoc, "conditional execution not supported in Thumb1");
3382 }
3383
Jim Grosbachffa32252011-07-19 19:13:28 +00003384 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
3385
Jim Grosbach89df9962011-08-26 21:43:41 +00003386 // Handle the IT instruction ITMask. Convert it to a bitmask. This
3387 // is the mask as it will be for the IT encoding if the conditional
3388 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
3389 // where the conditional bit0 is zero, the instruction post-processing
3390 // will adjust the mask accordingly.
3391 if (Mnemonic == "it") {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003392 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
3393 if (ITMask.size() > 3) {
3394 Parser.EatToEndOfStatement();
3395 return Error(Loc, "too many conditions on IT instruction");
3396 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003397 unsigned Mask = 8;
3398 for (unsigned i = ITMask.size(); i != 0; --i) {
3399 char pos = ITMask[i - 1];
3400 if (pos != 't' && pos != 'e') {
3401 Parser.EatToEndOfStatement();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003402 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach89df9962011-08-26 21:43:41 +00003403 }
3404 Mask >>= 1;
3405 if (ITMask[i - 1] == 't')
3406 Mask |= 8;
3407 }
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003408 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach89df9962011-08-26 21:43:41 +00003409 }
3410
Jim Grosbachffa32252011-07-19 19:13:28 +00003411 // FIXME: This is all a pretty gross hack. We should automatically handle
3412 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00003413
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003414 // Next, add the CCOut and ConditionCode operands, if needed.
3415 //
3416 // For mnemonics which can ever incorporate a carry setting bit or predication
3417 // code, our matching model involves us always generating CCOut and
3418 // ConditionCode operands to match the mnemonic "as written" and then we let
3419 // the matcher deal with finding the right instruction or generating an
3420 // appropriate error.
3421 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00003422 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003423
Jim Grosbach33c16a22011-07-14 22:04:21 +00003424 // If we had a carry-set on an instruction that can't do that, issue an
3425 // error.
3426 if (!CanAcceptCarrySet && CarrySetting) {
3427 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00003428 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00003429 "' can not set flags, but 's' suffix specified");
3430 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00003431 // If we had a predication code on an instruction that can't do that, issue an
3432 // error.
3433 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
3434 Parser.EatToEndOfStatement();
3435 return Error(NameLoc, "instruction '" + Mnemonic +
3436 "' is not predicable, but condition code specified");
3437 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00003438
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003439 // Add the carry setting operand, if necessary.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003440 if (CanAcceptCarrySet) {
3441 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003442 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003443 Loc));
3444 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003445
3446 // Add the predication code operand, if necessary.
3447 if (CanAcceptPredicationCode) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003448 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
3449 CarrySetting);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00003450 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003451 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00003452 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003453
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003454 // Add the processor imod operand, if necessary.
3455 if (ProcessorIMod) {
3456 Operands.push_back(ARMOperand::CreateImm(
3457 MCConstantExpr::Create(ProcessorIMod, getContext()),
3458 NameLoc, NameLoc));
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003459 }
3460
Daniel Dunbar345a9a62010-08-11 06:37:20 +00003461 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00003462 while (Next != StringRef::npos) {
3463 Start = Next;
3464 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003465 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003466
Jim Grosbach4d23e992011-08-24 22:19:48 +00003467 // For now, we're only parsing Thumb1 (for the most part), so
3468 // just ignore ".n" qualifiers. We'll use them to restrict
3469 // matching when we do Thumb2.
Jim Grosbach81d2e392011-09-07 16:06:04 +00003470 if (ExtraToken != ".n") {
3471 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
3472 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
3473 }
Daniel Dunbar5747b132010-08-11 06:37:16 +00003474 }
3475
3476 // Read the remaining operands.
3477 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003478 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003479 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003480 Parser.EatToEndOfStatement();
3481 return true;
3482 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003483
3484 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00003485 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003486
3487 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00003488 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00003489 Parser.EatToEndOfStatement();
3490 return true;
3491 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00003492 }
3493 }
Jim Grosbach16c74252010-10-29 14:46:02 +00003494
Chris Lattnercbf8a982010-09-11 16:18:25 +00003495 if (getLexer().isNot(AsmToken::EndOfStatement)) {
3496 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00003497 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00003498 }
Bill Wendling146018f2010-11-06 21:42:12 +00003499
Chris Lattner34e53142010-09-08 05:10:46 +00003500 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00003501
Jim Grosbachd54b4e62011-08-16 21:12:37 +00003502 // Some instructions, mostly Thumb, have forms for the same mnemonic that
3503 // do and don't have a cc_out optional-def operand. With some spot-checks
3504 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003505 // parse and adjust accordingly before actually matching. We shouldn't ever
3506 // try to remove a cc_out operand that was explicitly set on the the
3507 // mnemonic, of course (CarrySetting == true). Reason number #317 the
3508 // table driven matcher doesn't fit well with the ARM instruction set.
3509 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands)) {
Jim Grosbachffa32252011-07-19 19:13:28 +00003510 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3511 Operands.erase(Operands.begin() + 1);
3512 delete Op;
3513 }
3514
Jim Grosbachcf121c32011-07-28 21:57:55 +00003515 // ARM mode 'blx' need special handling, as the register operand version
3516 // is predicable, but the label operand version is not. So, we can't rely
3517 // on the Mnemonic based checking to correctly figure out when to put
3518 // a CondCode operand in the list. If we're trying to match the label
3519 // version, remove the CondCode operand here.
3520 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
3521 static_cast<ARMOperand*>(Operands[2])->isImm()) {
3522 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
3523 Operands.erase(Operands.begin() + 1);
3524 delete Op;
3525 }
Jim Grosbach857e1a72011-08-11 23:51:13 +00003526
3527 // The vector-compare-to-zero instructions have a literal token "#0" at
3528 // the end that comes to here as an immediate operand. Convert it to a
3529 // token to play nicely with the matcher.
3530 if ((Mnemonic == "vceq" || Mnemonic == "vcge" || Mnemonic == "vcgt" ||
3531 Mnemonic == "vcle" || Mnemonic == "vclt") && Operands.size() == 6 &&
3532 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3533 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3534 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3535 if (CE && CE->getValue() == 0) {
3536 Operands.erase(Operands.begin() + 5);
3537 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3538 delete Op;
3539 }
3540 }
Jim Grosbach934755a2011-08-22 23:47:13 +00003541 // Similarly, the Thumb1 "RSB" instruction has a literal "#0" on the
3542 // end. Convert it to a token here.
3543 if (Mnemonic == "rsb" && isThumb() && Operands.size() == 6 &&
3544 static_cast<ARMOperand*>(Operands[5])->isImm()) {
3545 ARMOperand *Op = static_cast<ARMOperand*>(Operands[5]);
3546 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op->getImm());
3547 if (CE && CE->getValue() == 0) {
3548 Operands.erase(Operands.begin() + 5);
3549 Operands.push_back(ARMOperand::CreateToken("#0", Op->getStartLoc()));
3550 delete Op;
3551 }
3552 }
3553
Chris Lattner98986712010-01-14 22:21:20 +00003554 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00003555}
3556
Jim Grosbach189610f2011-07-26 18:25:39 +00003557// Validate context-sensitive operand constraints.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003558
3559// return 'true' if register list contains non-low GPR registers,
3560// 'false' otherwise. If Reg is in the register list or is HiReg, set
3561// 'containsReg' to true.
3562static bool checkLowRegisterList(MCInst Inst, unsigned OpNo, unsigned Reg,
3563 unsigned HiReg, bool &containsReg) {
3564 containsReg = false;
3565 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3566 unsigned OpReg = Inst.getOperand(i).getReg();
3567 if (OpReg == Reg)
3568 containsReg = true;
3569 // Anything other than a low register isn't legal here.
3570 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
3571 return true;
3572 }
3573 return false;
3574}
3575
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003576// Check if the specified regisgter is in the register list of the inst,
3577// starting at the indicated operand number.
3578static bool listContainsReg(MCInst &Inst, unsigned OpNo, unsigned Reg) {
3579 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
3580 unsigned OpReg = Inst.getOperand(i).getReg();
3581 if (OpReg == Reg)
3582 return true;
3583 }
3584 return false;
3585}
3586
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003587// FIXME: We would really prefer to have MCInstrInfo (the wrapper around
3588// the ARMInsts array) instead. Getting that here requires awkward
3589// API changes, though. Better way?
3590namespace llvm {
3591extern MCInstrDesc ARMInsts[];
3592}
3593static MCInstrDesc &getInstDesc(unsigned Opcode) {
3594 return ARMInsts[Opcode];
3595}
3596
Jim Grosbach189610f2011-07-26 18:25:39 +00003597// FIXME: We would really like to be able to tablegen'erate this.
3598bool ARMAsmParser::
3599validateInstruction(MCInst &Inst,
3600 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003601 MCInstrDesc &MCID = getInstDesc(Inst.getOpcode());
3602 SMLoc Loc = Operands[0]->getStartLoc();
3603 // Check the IT block state first.
Owen Andersonb6b7f512011-09-13 17:59:19 +00003604 // NOTE: In Thumb mode, the BKPT instruction has the interesting property of
3605 // being allowed in IT blocks, but not being predicable. It just always
3606 // executes.
3607 if (inITBlock() && Inst.getOpcode() != ARM::tBKPT) {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003608 unsigned bit = 1;
3609 if (ITState.FirstCond)
3610 ITState.FirstCond = false;
3611 else
Jim Grosbacha1109882011-09-02 23:22:08 +00003612 bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003613 // The instruction must be predicable.
3614 if (!MCID.isPredicable())
3615 return Error(Loc, "instructions in IT block must be predicable");
3616 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
3617 unsigned ITCond = bit ? ITState.Cond :
3618 ARMCC::getOppositeCondition(ITState.Cond);
3619 if (Cond != ITCond) {
3620 // Find the condition code Operand to get its SMLoc information.
3621 SMLoc CondLoc;
3622 for (unsigned i = 1; i < Operands.size(); ++i)
3623 if (static_cast<ARMOperand*>(Operands[i])->isCondCode())
3624 CondLoc = Operands[i]->getStartLoc();
3625 return Error(CondLoc, "incorrect condition in IT block; got '" +
3626 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
3627 "', but expected '" +
3628 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
3629 }
Jim Grosbachc9a9b442011-08-31 18:29:05 +00003630 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003631 } else if (isThumbTwo() && MCID.isPredicable() &&
3632 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003633 ARMCC::AL && Inst.getOpcode() != ARM::tB &&
3634 Inst.getOpcode() != ARM::t2B)
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003635 return Error(Loc, "predicated instructions must be in IT block");
3636
Jim Grosbach189610f2011-07-26 18:25:39 +00003637 switch (Inst.getOpcode()) {
Jim Grosbach2fd2b872011-08-10 20:29:19 +00003638 case ARM::LDRD:
3639 case ARM::LDRD_PRE:
3640 case ARM::LDRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003641 case ARM::LDREXD: {
3642 // Rt2 must be Rt + 1.
3643 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3644 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3645 if (Rt2 != Rt + 1)
3646 return Error(Operands[3]->getStartLoc(),
3647 "destination operands must be sequential");
3648 return false;
3649 }
Jim Grosbach14605d12011-08-11 20:28:23 +00003650 case ARM::STRD: {
3651 // Rt2 must be Rt + 1.
3652 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
3653 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3654 if (Rt2 != Rt + 1)
3655 return Error(Operands[3]->getStartLoc(),
3656 "source operands must be sequential");
3657 return false;
3658 }
Jim Grosbach53642c52011-08-10 20:49:18 +00003659 case ARM::STRD_PRE:
3660 case ARM::STRD_POST:
Jim Grosbach189610f2011-07-26 18:25:39 +00003661 case ARM::STREXD: {
3662 // Rt2 must be Rt + 1.
3663 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
3664 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
3665 if (Rt2 != Rt + 1)
Jim Grosbach14605d12011-08-11 20:28:23 +00003666 return Error(Operands[3]->getStartLoc(),
Jim Grosbach189610f2011-07-26 18:25:39 +00003667 "source operands must be sequential");
3668 return false;
3669 }
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003670 case ARM::SBFX:
3671 case ARM::UBFX: {
3672 // width must be in range [1, 32-lsb]
3673 unsigned lsb = Inst.getOperand(2).getImm();
3674 unsigned widthm1 = Inst.getOperand(3).getImm();
3675 if (widthm1 >= 32 - lsb)
3676 return Error(Operands[5]->getStartLoc(),
3677 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach00c9a512011-08-16 21:42:31 +00003678 return false;
Jim Grosbachfb8989e2011-07-27 21:09:25 +00003679 }
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003680 case ARM::tLDMIA: {
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003681 // If we're parsing Thumb2, the .w variant is available and handles
3682 // most cases that are normally illegal for a Thumb1 LDM
3683 // instruction. We'll make the transformation in processInstruction()
3684 // if necessary.
3685 //
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003686 // Thumb LDM instructions are writeback iff the base register is not
3687 // in the register list.
3688 unsigned Rn = Inst.getOperand(0).getReg();
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003689 bool hasWritebackToken =
3690 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3691 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
Jim Grosbachaa875f82011-08-23 18:13:04 +00003692 bool listContainsBase;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003693 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) && !isThumbTwo())
Jim Grosbachaa875f82011-08-23 18:13:04 +00003694 return Error(Operands[3 + hasWritebackToken]->getStartLoc(),
3695 "registers must be in range r0-r7");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003696 // If we should have writeback, then there should be a '!' token.
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003697 if (!listContainsBase && !hasWritebackToken && !isThumbTwo())
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003698 return Error(Operands[2]->getStartLoc(),
3699 "writeback operator '!' expected");
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003700 // If we should not have writeback, there must not be a '!'. This is
3701 // true even for the 32-bit wide encodings.
Jim Grosbachaa875f82011-08-23 18:13:04 +00003702 if (listContainsBase && hasWritebackToken)
Jim Grosbach7260c6a2011-08-22 23:01:07 +00003703 return Error(Operands[3]->getStartLoc(),
3704 "writeback operator '!' not allowed when base register "
3705 "in register list");
Jim Grosbach93b3eff2011-08-18 21:50:53 +00003706
3707 break;
3708 }
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003709 case ARM::t2LDMIA_UPD: {
3710 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
3711 return Error(Operands[4]->getStartLoc(),
3712 "writeback operator '!' not allowed when base register "
3713 "in register list");
3714 break;
3715 }
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003716 case ARM::tPOP: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003717 bool listContainsBase;
3718 if (checkLowRegisterList(Inst, 3, 0, ARM::PC, listContainsBase))
3719 return Error(Operands[2]->getStartLoc(),
3720 "registers must be in range r0-r7 or pc");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003721 break;
3722 }
3723 case ARM::tPUSH: {
Jim Grosbachaa875f82011-08-23 18:13:04 +00003724 bool listContainsBase;
3725 if (checkLowRegisterList(Inst, 3, 0, ARM::LR, listContainsBase))
3726 return Error(Operands[2]->getStartLoc(),
3727 "registers must be in range r0-r7 or lr");
Jim Grosbach6dcafc02011-08-22 23:17:34 +00003728 break;
3729 }
Jim Grosbach1e84f192011-08-23 18:15:37 +00003730 case ARM::tSTMIA_UPD: {
3731 bool listContainsBase;
Jim Grosbach8213c962011-09-16 20:50:13 +00003732 if (checkLowRegisterList(Inst, 4, 0, 0, listContainsBase) && !isThumbTwo())
Jim Grosbach1e84f192011-08-23 18:15:37 +00003733 return Error(Operands[4]->getStartLoc(),
3734 "registers must be in range r0-r7");
3735 break;
3736 }
Jim Grosbach189610f2011-07-26 18:25:39 +00003737 }
3738
3739 return false;
3740}
3741
Jim Grosbachf8fce712011-08-11 17:35:48 +00003742void ARMAsmParser::
3743processInstruction(MCInst &Inst,
3744 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
3745 switch (Inst.getOpcode()) {
3746 case ARM::LDMIA_UPD:
3747 // If this is a load of a single register via a 'pop', then we should use
3748 // a post-indexed LDR instruction instead, per the ARM ARM.
3749 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "pop" &&
3750 Inst.getNumOperands() == 5) {
3751 MCInst TmpInst;
3752 TmpInst.setOpcode(ARM::LDR_POST_IMM);
3753 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3754 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3755 TmpInst.addOperand(Inst.getOperand(1)); // Rn
3756 TmpInst.addOperand(MCOperand::CreateReg(0)); // am2offset
3757 TmpInst.addOperand(MCOperand::CreateImm(4));
3758 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3759 TmpInst.addOperand(Inst.getOperand(3));
3760 Inst = TmpInst;
3761 }
3762 break;
Jim Grosbachf6713912011-08-11 18:07:11 +00003763 case ARM::STMDB_UPD:
3764 // If this is a store of a single register via a 'push', then we should use
3765 // a pre-indexed STR instruction instead, per the ARM ARM.
3766 if (static_cast<ARMOperand*>(Operands[0])->getToken() == "push" &&
3767 Inst.getNumOperands() == 5) {
3768 MCInst TmpInst;
3769 TmpInst.setOpcode(ARM::STR_PRE_IMM);
3770 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
3771 TmpInst.addOperand(Inst.getOperand(4)); // Rt
3772 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
3773 TmpInst.addOperand(MCOperand::CreateImm(-4));
3774 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
3775 TmpInst.addOperand(Inst.getOperand(3));
3776 Inst = TmpInst;
3777 }
3778 break;
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003779 case ARM::tADDi8:
Jim Grosbach0f3abd82011-08-31 17:07:33 +00003780 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3781 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3782 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3783 // to encoding T1 if <Rd> is omitted."
3784 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
Jim Grosbach89e2aa62011-08-16 23:57:34 +00003785 Inst.setOpcode(ARM::tADDi3);
3786 break;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003787 case ARM::tSUBi8:
3788 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
3789 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
3790 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
3791 // to encoding T1 if <Rd> is omitted."
3792 if (Inst.getOperand(3).getImm() < 8 && Operands.size() == 6)
3793 Inst.setOpcode(ARM::tSUBi3);
3794 break;
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003795 case ARM::tB:
3796 // A Thumb conditional branch outside of an IT block is a tBcc.
3797 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3798 Inst.setOpcode(ARM::tBcc);
3799 break;
3800 case ARM::t2B:
3801 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
3802 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock())
3803 Inst.setOpcode(ARM::t2Bcc);
3804 break;
Jim Grosbachc0755102011-08-31 21:17:31 +00003805 case ARM::t2Bcc:
Jim Grosbacha1109882011-09-02 23:22:08 +00003806 // If the conditional is AL or we're in an IT block, we really want t2B.
3807 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock())
Jim Grosbachc0755102011-08-31 21:17:31 +00003808 Inst.setOpcode(ARM::t2B);
3809 break;
Jim Grosbach395b4532011-08-17 22:57:40 +00003810 case ARM::tBcc:
3811 // If the conditional is AL, we really want tB.
3812 if (Inst.getOperand(1).getImm() == ARMCC::AL)
3813 Inst.setOpcode(ARM::tB);
Jim Grosbach3ce23d32011-08-18 16:08:39 +00003814 break;
Jim Grosbach76ecc3d2011-09-07 18:05:34 +00003815 case ARM::tLDMIA: {
3816 // If the register list contains any high registers, or if the writeback
3817 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
3818 // instead if we're in Thumb2. Otherwise, this should have generated
3819 // an error in validateInstruction().
3820 unsigned Rn = Inst.getOperand(0).getReg();
3821 bool hasWritebackToken =
3822 (static_cast<ARMOperand*>(Operands[3])->isToken() &&
3823 static_cast<ARMOperand*>(Operands[3])->getToken() == "!");
3824 bool listContainsBase;
3825 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
3826 (!listContainsBase && !hasWritebackToken) ||
3827 (listContainsBase && hasWritebackToken)) {
3828 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3829 assert (isThumbTwo());
3830 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
3831 // If we're switching to the updating version, we need to insert
3832 // the writeback tied operand.
3833 if (hasWritebackToken)
3834 Inst.insert(Inst.begin(),
3835 MCOperand::CreateReg(Inst.getOperand(0).getReg()));
3836 }
3837 break;
3838 }
Jim Grosbach8213c962011-09-16 20:50:13 +00003839 case ARM::tSTMIA_UPD: {
3840 // If the register list contains any high registers, we need to use
3841 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
3842 // should have generated an error in validateInstruction().
3843 unsigned Rn = Inst.getOperand(0).getReg();
3844 bool listContainsBase;
3845 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
3846 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
3847 assert (isThumbTwo());
3848 Inst.setOpcode(ARM::t2STMIA_UPD);
3849 }
3850 break;
3851 }
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003852 case ARM::t2MOVi: {
3853 // If we can use the 16-bit encoding and the user didn't explicitly
3854 // request the 32-bit variant, transform it here.
3855 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3856 Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbachc2d31642011-09-14 19:12:11 +00003857 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
3858 Inst.getOperand(4).getReg() == ARM::CPSR) ||
3859 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
Jim Grosbach1ad60c22011-09-10 00:15:36 +00003860 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3861 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3862 // The operands aren't in the same order for tMOVi8...
3863 MCInst TmpInst;
3864 TmpInst.setOpcode(ARM::tMOVi8);
3865 TmpInst.addOperand(Inst.getOperand(0));
3866 TmpInst.addOperand(Inst.getOperand(4));
3867 TmpInst.addOperand(Inst.getOperand(1));
3868 TmpInst.addOperand(Inst.getOperand(2));
3869 TmpInst.addOperand(Inst.getOperand(3));
3870 Inst = TmpInst;
3871 }
3872 break;
3873 }
3874 case ARM::t2MOVr: {
3875 // If we can use the 16-bit encoding and the user didn't explicitly
3876 // request the 32-bit variant, transform it here.
3877 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3878 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3879 Inst.getOperand(2).getImm() == ARMCC::AL &&
3880 Inst.getOperand(4).getReg() == ARM::CPSR &&
3881 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3882 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
3883 // The operands aren't the same for tMOV[S]r... (no cc_out)
3884 MCInst TmpInst;
3885 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
3886 TmpInst.addOperand(Inst.getOperand(0));
3887 TmpInst.addOperand(Inst.getOperand(1));
3888 TmpInst.addOperand(Inst.getOperand(2));
3889 TmpInst.addOperand(Inst.getOperand(3));
3890 Inst = TmpInst;
3891 }
3892 break;
3893 }
Jim Grosbach326efe52011-09-19 20:29:33 +00003894 case ARM::t2SXTH:
Jim Grosbach50f1c372011-09-20 00:46:54 +00003895 case ARM::t2SXTB:
3896 case ARM::t2UXTH:
3897 case ARM::t2UXTB: {
Jim Grosbach326efe52011-09-19 20:29:33 +00003898 // If we can use the 16-bit encoding and the user didn't explicitly
3899 // request the 32-bit variant, transform it here.
3900 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
3901 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3902 Inst.getOperand(2).getImm() == 0 &&
3903 (!static_cast<ARMOperand*>(Operands[2])->isToken() ||
3904 static_cast<ARMOperand*>(Operands[2])->getToken() != ".w")) {
Jim Grosbach50f1c372011-09-20 00:46:54 +00003905 unsigned NewOpc;
3906 switch (Inst.getOpcode()) {
3907 default: llvm_unreachable("Illegal opcode!");
3908 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
3909 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
3910 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
3911 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
3912 }
Jim Grosbach326efe52011-09-19 20:29:33 +00003913 // The operands aren't the same for thumb1 (no rotate operand).
3914 MCInst TmpInst;
3915 TmpInst.setOpcode(NewOpc);
3916 TmpInst.addOperand(Inst.getOperand(0));
3917 TmpInst.addOperand(Inst.getOperand(1));
3918 TmpInst.addOperand(Inst.getOperand(3));
3919 TmpInst.addOperand(Inst.getOperand(4));
3920 Inst = TmpInst;
3921 }
3922 break;
3923 }
Jim Grosbach89df9962011-08-26 21:43:41 +00003924 case ARM::t2IT: {
3925 // The mask bits for all but the first condition are represented as
3926 // the low bit of the condition code value implies 't'. We currently
3927 // always have 1 implies 't', so XOR toggle the bits if the low bit
3928 // of the condition code is zero. The encoding also expects the low
3929 // bit of the condition to be encoded as bit 4 of the mask operand,
3930 // so mask that in if needed
3931 MCOperand &MO = Inst.getOperand(1);
3932 unsigned Mask = MO.getImm();
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003933 unsigned OrigMask = Mask;
3934 unsigned TZ = CountTrailingZeros_32(Mask);
Jim Grosbach89df9962011-08-26 21:43:41 +00003935 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach89df9962011-08-26 21:43:41 +00003936 assert(Mask && TZ <= 3 && "illegal IT mask value!");
3937 for (unsigned i = 3; i != TZ; --i)
3938 Mask ^= 1 << i;
3939 } else
3940 Mask |= 0x10;
3941 MO.setImm(Mask);
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003942
3943 // Set up the IT block state according to the IT instruction we just
3944 // matched.
3945 assert(!inITBlock() && "nested IT blocks?!");
3946 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
3947 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
3948 ITState.CurPosition = 0;
3949 ITState.FirstCond = true;
Jim Grosbach89df9962011-08-26 21:43:41 +00003950 break;
3951 }
Jim Grosbachf8fce712011-08-11 17:35:48 +00003952 }
3953}
3954
Jim Grosbach47a0d522011-08-16 20:45:50 +00003955unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
3956 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
3957 // suffix depending on whether they're in an IT block or not.
Jim Grosbach194bd892011-08-16 22:20:01 +00003958 unsigned Opc = Inst.getOpcode();
3959 MCInstrDesc &MCID = getInstDesc(Opc);
Jim Grosbach47a0d522011-08-16 20:45:50 +00003960 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
3961 assert(MCID.hasOptionalDef() &&
3962 "optionally flag setting instruction missing optional def operand");
3963 assert(MCID.NumOperands == Inst.getNumOperands() &&
3964 "operand count mismatch!");
3965 // Find the optional-def operand (cc_out).
3966 unsigned OpNo;
3967 for (OpNo = 0;
3968 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
3969 ++OpNo)
3970 ;
3971 // If we're parsing Thumb1, reject it completely.
3972 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
3973 return Match_MnemonicFail;
3974 // If we're parsing Thumb2, which form is legal depends on whether we're
3975 // in an IT block.
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003976 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
3977 !inITBlock())
Jim Grosbach47a0d522011-08-16 20:45:50 +00003978 return Match_RequiresITBlock;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00003979 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
3980 inITBlock())
3981 return Match_RequiresNotITBlock;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003982 }
Jim Grosbach194bd892011-08-16 22:20:01 +00003983 // Some high-register supporting Thumb1 encodings only allow both registers
3984 // to be from r0-r7 when in Thumb2.
3985 else if (Opc == ARM::tADDhirr && isThumbOne() &&
3986 isARMLowRegister(Inst.getOperand(1).getReg()) &&
3987 isARMLowRegister(Inst.getOperand(2).getReg()))
3988 return Match_RequiresThumb2;
3989 // Others only require ARMv6 or later.
Jim Grosbach4ec6e882011-08-19 20:46:54 +00003990 else if (Opc == ARM::tMOVr && isThumbOne() && !hasV6Ops() &&
Jim Grosbach194bd892011-08-16 22:20:01 +00003991 isARMLowRegister(Inst.getOperand(0).getReg()) &&
3992 isARMLowRegister(Inst.getOperand(1).getReg()))
3993 return Match_RequiresV6;
Jim Grosbach47a0d522011-08-16 20:45:50 +00003994 return Match_Success;
3995}
3996
Chris Lattnerfa42fad2010-10-28 21:28:01 +00003997bool ARMAsmParser::
3998MatchAndEmitInstruction(SMLoc IDLoc,
3999 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
4000 MCStreamer &Out) {
4001 MCInst Inst;
4002 unsigned ErrorInfo;
Jim Grosbach19cb7f42011-08-15 23:03:29 +00004003 unsigned MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00004004 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00004005 switch (MatchResult) {
Jim Grosbach19cb7f42011-08-15 23:03:29 +00004006 default: break;
Chris Lattnere73d4f82010-10-28 21:41:58 +00004007 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00004008 // Context sensitive operand constraints aren't handled by the matcher,
4009 // so check them here.
Jim Grosbacha1109882011-09-02 23:22:08 +00004010 if (validateInstruction(Inst, Operands)) {
4011 // Still progress the IT block, otherwise one wrong condition causes
4012 // nasty cascading errors.
4013 forwardITPosition();
Jim Grosbach189610f2011-07-26 18:25:39 +00004014 return true;
Jim Grosbacha1109882011-09-02 23:22:08 +00004015 }
Jim Grosbach189610f2011-07-26 18:25:39 +00004016
Jim Grosbachf8fce712011-08-11 17:35:48 +00004017 // Some instructions need post-processing to, for example, tweak which
4018 // encoding is selected.
4019 processInstruction(Inst, Operands);
4020
Jim Grosbacha1109882011-09-02 23:22:08 +00004021 // Only move forward at the very end so that everything in validate
4022 // and process gets a consistent answer about whether we're in an IT
4023 // block.
4024 forwardITPosition();
4025
Chris Lattnerfa42fad2010-10-28 21:28:01 +00004026 Out.EmitInstruction(Inst);
4027 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00004028 case Match_MissingFeature:
4029 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
4030 return true;
4031 case Match_InvalidOperand: {
4032 SMLoc ErrorLoc = IDLoc;
4033 if (ErrorInfo != ~0U) {
4034 if (ErrorInfo >= Operands.size())
4035 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00004036
Chris Lattnere73d4f82010-10-28 21:41:58 +00004037 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
4038 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
4039 }
Jim Grosbach16c74252010-10-29 14:46:02 +00004040
Chris Lattnere73d4f82010-10-28 21:41:58 +00004041 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00004042 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00004043 case Match_MnemonicFail:
Jim Grosbach47a0d522011-08-16 20:45:50 +00004044 return Error(IDLoc, "invalid instruction");
Daniel Dunbarb4129152011-02-04 17:12:23 +00004045 case Match_ConversionFail:
Jim Grosbach88ae2bc2011-08-19 22:07:46 +00004046 // The converter function will have already emited a diagnostic.
4047 return true;
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00004048 case Match_RequiresNotITBlock:
4049 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach47a0d522011-08-16 20:45:50 +00004050 case Match_RequiresITBlock:
4051 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbach194bd892011-08-16 22:20:01 +00004052 case Match_RequiresV6:
4053 return Error(IDLoc, "instruction variant requires ARMv6 or later");
4054 case Match_RequiresThumb2:
4055 return Error(IDLoc, "instruction variant requires Thumb2");
Chris Lattnere73d4f82010-10-28 21:41:58 +00004056 }
Jim Grosbach16c74252010-10-29 14:46:02 +00004057
Eric Christopherc223e2b2010-10-29 09:26:59 +00004058 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00004059 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00004060}
4061
Jim Grosbach1355cf12011-07-26 17:10:22 +00004062/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004063bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
4064 StringRef IDVal = DirectiveID.getIdentifier();
4065 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004066 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004067 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004068 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004069 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004070 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004071 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004072 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00004073 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00004074 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004075 return true;
4076}
4077
Jim Grosbach1355cf12011-07-26 17:10:22 +00004078/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004079/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00004080bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004081 if (getLexer().isNot(AsmToken::EndOfStatement)) {
4082 for (;;) {
4083 const MCExpr *Value;
4084 if (getParser().ParseExpression(Value))
4085 return true;
4086
Chris Lattneraaec2052010-01-19 19:46:13 +00004087 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004088
4089 if (getLexer().is(AsmToken::EndOfStatement))
4090 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00004091
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004092 // FIXME: Improve diagnostic.
4093 if (getLexer().isNot(AsmToken::Comma))
4094 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004095 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004096 }
4097 }
4098
Sean Callananb9a25b72010-01-19 20:27:46 +00004099 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004100 return false;
4101}
4102
Jim Grosbach1355cf12011-07-26 17:10:22 +00004103/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00004104/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00004105bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00004106 if (getLexer().isNot(AsmToken::EndOfStatement))
4107 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004108 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004109
4110 // TODO: set thumb mode
4111 // TODO: tell the MC streamer the mode
4112 // getParser().getStreamer().Emit???();
4113 return false;
4114}
4115
Jim Grosbach1355cf12011-07-26 17:10:22 +00004116/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00004117/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00004118bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00004119 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
4120 bool isMachO = MAI.hasSubsectionsViaSymbols();
4121 StringRef Name;
4122
4123 // Darwin asm has function name after .thumb_func direction
4124 // ELF doesn't
4125 if (isMachO) {
4126 const AsmToken &Tok = Parser.getTok();
4127 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
4128 return Error(L, "unexpected token in .thumb_func directive");
4129 Name = Tok.getString();
4130 Parser.Lex(); // Consume the identifier token.
4131 }
4132
Kevin Enderby515d5092009-10-15 20:48:48 +00004133 if (getLexer().isNot(AsmToken::EndOfStatement))
4134 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004135 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004136
Rafael Espindola64695402011-05-16 16:17:21 +00004137 // FIXME: assuming function name will be the line following .thumb_func
4138 if (!isMachO) {
4139 Name = Parser.getTok().getString();
4140 }
4141
Jim Grosbach642fc9c2010-11-05 22:33:53 +00004142 // Mark symbol as a thumb symbol.
4143 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
4144 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00004145 return false;
4146}
4147
Jim Grosbach1355cf12011-07-26 17:10:22 +00004148/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00004149/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00004150bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004151 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004152 if (Tok.isNot(AsmToken::Identifier))
4153 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00004154 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00004155 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00004156 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004157 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00004158 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00004159 else
4160 return Error(L, "unrecognized syntax mode in .syntax directive");
4161
4162 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004163 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004164 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004165
4166 // TODO tell the MC streamer the mode
4167 // getParser().getStreamer().Emit???();
4168 return false;
4169}
4170
Jim Grosbach1355cf12011-07-26 17:10:22 +00004171/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00004172/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00004173bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00004174 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00004175 if (Tok.isNot(AsmToken::Integer))
4176 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00004177 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00004178 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00004179 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00004180 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00004181 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004182 else
4183 return Error(L, "invalid operand to .code directive");
4184
4185 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00004186 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00004187 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00004188
Evan Cheng32869202011-07-08 22:36:29 +00004189 if (Val == 16) {
Jim Grosbach98447da2011-09-06 18:46:23 +00004190 if (!isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004191 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004192 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng32869202011-07-08 22:36:29 +00004193 } else {
Jim Grosbach98447da2011-09-06 18:46:23 +00004194 if (isThumb())
Evan Chengffc0e732011-07-09 05:47:46 +00004195 SwitchMode();
Jim Grosbach98447da2011-09-06 18:46:23 +00004196 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Chengeb0caa12011-07-08 22:49:55 +00004197 }
Jim Grosbach2a301702010-11-05 22:40:53 +00004198
Kevin Enderby515d5092009-10-15 20:48:48 +00004199 return false;
4200}
4201
Sean Callanan90b70972010-04-07 20:29:34 +00004202extern "C" void LLVMInitializeARMAsmLexer();
4203
Kevin Enderby9c41fa82009-10-30 22:55:57 +00004204/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004205extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00004206 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
4207 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00004208 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00004209}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004210
Chris Lattner0692ee62010-09-06 19:11:01 +00004211#define GET_REGISTER_MATCHER
4212#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00004213#include "ARMGenAsmMatcher.inc"