blob: 872242b6d4760013c65e9b87c8516a65fb4e878c [file] [log] [blame]
Jia Liue1d61962012-02-19 02:03:36 +00001//===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===//
David Greene509be1f2010-02-09 23:52:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
David Greene509be1f2010-02-09 23:52:19 +00008//===----------------------------------------------------------------------===//
9//
10// This file provides pattern fragments useful for SIMD instructions.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000015// MMX specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18// Low word of MMX to GPR.
19def MMX_X86movd2w : SDNode<"X86ISD::MMX_MOVD2W", SDTypeProfile<1, 1,
20 [SDTCisVT<0, i32>, SDTCisVT<1, x86mmx>]>>;
Bruno Cardoso Lopesab9ae872015-02-05 13:23:07 +000021// GPR to low word of MMX.
22def MMX_X86movw2d : SDNode<"X86ISD::MMX_MOVW2D", SDTypeProfile<1, 1,
23 [SDTCisVT<0, x86mmx>, SDTCisVT<1, i32>]>>;
Bruno Cardoso Lopese446aef2015-02-05 13:22:50 +000024
25//===----------------------------------------------------------------------===//
David Greene509be1f2010-02-09 23:52:19 +000026// MMX Pattern Fragments
27//===----------------------------------------------------------------------===//
28
Dale Johannesendd224d22010-09-30 23:57:10 +000029def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>;
Bruno Cardoso Lopes9e1c4c12015-02-23 15:23:14 +000030def load_mvmmx : PatFrag<(ops node:$ptr),
31 (x86mmx (MMX_X86movw2d (load node:$ptr)))>;
Dale Johannesendd224d22010-09-30 23:57:10 +000032def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>;
David Greene03264ef2010-07-12 23:41:28 +000033
34//===----------------------------------------------------------------------===//
35// SSE specific DAG Nodes.
36//===----------------------------------------------------------------------===//
37
Sanjay Patel977530a2016-06-12 15:03:25 +000038def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisFP<0>, SDTCisSameAs<1, 2>,
Craig Topperaefaab62014-01-26 04:59:39 +000039 SDTCisFP<1>, SDTCisVT<3, i8>,
40 SDTCisVec<1>]>;
Asaf Badouh2489f352015-12-02 08:17:51 +000041def SDTX86CmpTestSae : SDTypeProfile<1, 3, [SDTCisVT<0, i32>,
42 SDTCisSameAs<1, 2>, SDTCisInt<3>]>;
David Greene03264ef2010-07-12 23:41:28 +000043
44def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
45def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Nadav Rotem178250a2012-08-19 13:06:16 +000046
47// Commutative and Associative FMIN and FMAX.
48def X86fminc : SDNode<"X86ISD::FMINC", SDTFPBinOp,
49 [SDNPCommutative, SDNPAssociative]>;
50def X86fmaxc : SDNode<"X86ISD::FMAXC", SDTFPBinOp,
51 [SDNPCommutative, SDNPAssociative]>;
52
David Greene03264ef2010-07-12 23:41:28 +000053def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
54 [SDNPCommutative, SDNPAssociative]>;
55def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
56 [SDNPCommutative, SDNPAssociative]>;
57def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
58 [SDNPCommutative, SDNPAssociative]>;
Benjamin Kramer5bc180c2013-08-04 12:05:16 +000059def X86fandn : SDNode<"X86ISD::FANDN", SDTFPBinOp,
60 [SDNPCommutative, SDNPAssociative]>;
David Greene03264ef2010-07-12 23:41:28 +000061def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
62def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Michael Zuckermana63a1292016-05-21 14:44:18 +000063def X86frsqrt14s: SDNode<"X86ISD::FRSQRTS", SDTFPBinOp>;
64def X86frcp14s : SDNode<"X86ISD::FRCPS", SDTFPBinOp>;
Duncan Sands0e4fcb82011-09-22 20:15:48 +000065def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>;
66def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>;
Craig Topperf984efb2011-11-19 09:02:40 +000067def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>;
68def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +000069def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000070def X86comiSae : SDNode<"X86ISD::COMI", SDTX86CmpTestSae>;
David Greene03264ef2010-07-12 23:41:28 +000071def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Asaf Badouh2489f352015-12-02 08:17:51 +000072def X86ucomiSae: SDNode<"X86ISD::UCOMI", SDTX86CmpTestSae>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +000073def X86cmps : SDNode<"X86ISD::FSETCC", SDTX86Cmps>;
Simon Pilgrimcae7b942015-06-16 21:40:28 +000074def X86cvtdq2pd: SDNode<"X86ISD::CVTDQ2PD",
75 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
76 SDTCisVT<1, v4i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +000077def X86cvtudq2pd: SDNode<"X86ISD::CVTUDQ2PD",
78 SDTypeProfile<1, 1, [SDTCisVT<0, v2f64>,
79 SDTCisVT<1, v4i32>]>>;
David Greene03264ef2010-07-12 23:41:28 +000080def X86pshufb : SDNode<"X86ISD::PSHUFB",
Craig Toppera3ac7382015-11-26 07:58:20 +000081 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i8>, SDTCisSameAs<0,1>,
David Greene03264ef2010-07-12 23:41:28 +000082 SDTCisSameAs<0,2>]>>;
Chandler Carruth6ba97302015-05-30 03:20:59 +000083def X86psadbw : SDNode<"X86ISD::PSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000084 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
85 SDTCVecEltisVT<1, i8>,
86 SDTCisSameSizeAs<0,1>,
Cong Houdb6220f2015-11-24 19:51:26 +000087 SDTCisSameAs<1,2>]>>;
Igor Bregerf3ded812015-08-31 13:09:30 +000088def X86dbpsadbw : SDNode<"X86ISD::DBPSADBW",
Craig Topper4c175cd2015-11-26 07:02:21 +000089 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
90 SDTCVecEltisVT<1, i8>,
91 SDTCisSameSizeAs<0,1>,
Igor Bregerf3ded812015-08-31 13:09:30 +000092 SDTCisSameAs<1,2>, SDTCisInt<3>]>>;
Bruno Cardoso Lopes7ba479d2011-07-13 21:36:47 +000093def X86andnp : SDNode<"X86ISD::ANDNP",
Bruno Cardoso Lopes9613b642011-07-13 21:36:51 +000094 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Nate Begeman97b72c92010-12-17 22:55:37 +000095 SDTCisSameAs<0,2>]>>;
Asaf Badouh5a3a0232016-02-01 15:48:21 +000096def X86multishift : SDNode<"X86ISD::MULTISHIFT",
97 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
98 SDTCisSameAs<1,2>]>>;
David Greene03264ef2010-07-12 23:41:28 +000099def X86pextrb : SDNode<"X86ISD::PEXTRB",
Craig Toppera3ac7382015-11-26 07:58:20 +0000100 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v16i8>,
101 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000102def X86pextrw : SDNode<"X86ISD::PEXTRW",
Craig Toppera3ac7382015-11-26 07:58:20 +0000103 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, v8i16>,
104 SDTCisPtrTy<2>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000105def X86pinsrb : SDNode<"X86ISD::PINSRB",
106 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
107 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
108def X86pinsrw : SDNode<"X86ISD::PINSRW",
109 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
110 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000111def X86insertps : SDNode<"X86ISD::INSERTPS",
David Greene03264ef2010-07-12 23:41:28 +0000112 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000113 SDTCisVT<2, v4f32>, SDTCisVT<3, i8>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000114def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
115 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
Elena Demikhovsky8d7e56c2012-04-22 09:39:03 +0000116
David Greene03264ef2010-07-12 23:41:28 +0000117def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
Chris Lattner54e53292010-09-22 00:34:38 +0000118 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
Michael Liao34107b92012-08-14 21:24:47 +0000119
Michael Liao1be96bb2012-10-23 17:34:00 +0000120def X86vzext : SDNode<"X86ISD::VZEXT",
121 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000122 SDTCisInt<0>, SDTCisInt<1>,
123 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000124
125def X86vsext : SDNode<"X86ISD::VSEXT",
126 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topperaefaab62014-01-26 04:59:39 +0000127 SDTCisInt<0>, SDTCisInt<1>,
128 SDTCisOpSmallerThanOp<1, 0>]>>;
Michael Liao1be96bb2012-10-23 17:34:00 +0000129
Igor Breger074a64e2015-07-24 17:24:15 +0000130def SDTVtrunc : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
131 SDTCisInt<0>, SDTCisInt<1>,
132 SDTCisOpSmallerThanOp<0, 1>]>;
133
134def X86vtrunc : SDNode<"X86ISD::VTRUNC", SDTVtrunc>;
135def X86vtruncs : SDNode<"X86ISD::VTRUNCS", SDTVtrunc>;
136def X86vtruncus : SDNode<"X86ISD::VTRUNCUS", SDTVtrunc>;
137
Michael Liao34107b92012-08-14 21:24:47 +0000138def X86vfpext : SDNode<"X86ISD::VFPEXT",
Craig Toppera5d0bf52016-05-09 05:34:14 +0000139 SDTypeProfile<1, 1, [SDTCVecEltisVT<0, f64>,
140 SDTCVecEltisVT<1, f32>,
141 SDTCisSameSizeAs<0, 1>]>>;
Michael Liaoe999b862012-10-10 16:53:28 +0000142def X86vfpround: SDNode<"X86ISD::VFPROUND",
Craig Toppera5d0bf52016-05-09 05:34:14 +0000143 SDTypeProfile<1, 1, [SDTCVecEltisVT<0, f32>,
144 SDTCVecEltisVT<1, f64>,
145 SDTCisSameSizeAs<0, 1>]>>;
Michael Liao34107b92012-08-14 21:24:47 +0000146
Asaf Badouh2744d212015-09-20 14:31:19 +0000147def X86fround: SDNode<"X86ISD::VFPROUND",
Craig Toppera58abd12016-05-09 05:34:12 +0000148 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
149 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000150 SDTCVecEltisVT<2, f64>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000151 SDTCisSameSizeAs<0, 2>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000152def X86froundRnd: SDNode<"X86ISD::VFPROUND",
Craig Toppera58abd12016-05-09 05:34:12 +0000153 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, f32>,
154 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000155 SDTCVecEltisVT<2, f64>,
Craig Toppera58abd12016-05-09 05:34:12 +0000156 SDTCisSameSizeAs<0, 2>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000157 SDTCisVT<3, i32>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000158
159def X86fpext : SDNode<"X86ISD::VFPEXT",
Craig Toppera58abd12016-05-09 05:34:12 +0000160 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f64>,
161 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000162 SDTCVecEltisVT<2, f32>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000163 SDTCisSameSizeAs<0, 2>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000164
165def X86fpextRnd : SDNode<"X86ISD::VFPEXT",
Craig Toppera58abd12016-05-09 05:34:12 +0000166 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, f64>,
167 SDTCisSameAs<0, 1>,
Asaf Badouh2744d212015-09-20 14:31:19 +0000168 SDTCVecEltisVT<2, f32>,
Craig Toppera58abd12016-05-09 05:34:12 +0000169 SDTCisSameSizeAs<0, 2>,
Craig Toppera5d0bf52016-05-09 05:34:14 +0000170 SDTCisVT<3, i32>]>>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000171
Craig Topper09462642012-01-22 19:15:14 +0000172def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>;
173def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>;
Craig Topper0b7ad762012-01-22 23:36:02 +0000174def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>;
Craig Topperbd4884372012-01-22 22:42:16 +0000175def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>;
176def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000177
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000178def X86IntCmpMask : SDTypeProfile<1, 2,
179 [SDTCisVec<0>, SDTCisSameAs<1, 2>, SDTCisInt<1>]>;
180def X86pcmpeqm : SDNode<"X86ISD::PCMPEQM", X86IntCmpMask, [SDNPCommutative]>;
181def X86pcmpgtm : SDNode<"X86ISD::PCMPGTM", X86IntCmpMask>;
182
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000183def X86CmpMaskCC :
Elena Demikhovsky29792e92015-05-07 11:24:42 +0000184 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
185 SDTCisVec<1>, SDTCisSameAs<2, 1>,
186 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>]>;
187def X86CmpMaskCCRound :
188 SDTypeProfile<1, 4, [SDTCisVec<0>,SDTCVecEltisVT<0, i1>,
189 SDTCisVec<1>, SDTCisSameAs<2, 1>,
190 SDTCisSameNumEltsAs<0, 1>, SDTCisVT<3, i8>,
191 SDTCisInt<4>]>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000192def X86CmpMaskCCScalar :
193 SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>]>;
194
Igor Bregerb7e1f9d2015-09-20 15:15:10 +0000195def X86CmpMaskCCScalarRound :
196 SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<1, 2>, SDTCisVT<3, i8>,
197 SDTCisInt<4>]>;
198
199def X86cmpm : SDNode<"X86ISD::CMPM", X86CmpMaskCC>;
200def X86cmpmRnd : SDNode<"X86ISD::CMPM_RND", X86CmpMaskCCRound>;
201def X86cmpmu : SDNode<"X86ISD::CMPMU", X86CmpMaskCC>;
202def X86cmpms : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalar>;
203def X86cmpmsRnd : SDNode<"X86ISD::FSETCC", X86CmpMaskCCScalarRound>;
Elena Demikhovsky60b1f282013-08-13 13:24:07 +0000204
Craig Topper09462642012-01-22 19:15:14 +0000205def X86vshl : SDNode<"X86ISD::VSHL",
206 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
207 SDTCisVec<2>]>>;
208def X86vsrl : SDNode<"X86ISD::VSRL",
209 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
210 SDTCisVec<2>]>>;
211def X86vsra : SDNode<"X86ISD::VSRA",
212 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
213 SDTCisVec<2>]>>;
214
Craig Topper05629d02016-07-24 07:32:45 +0000215def X86vsrav : SDNode<"X86ISD::VSRAV" ,
216 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
217 SDTCisSameAs<0,2>]>>;
Igor Bregere59165c2016-06-20 07:05:43 +0000218
Craig Topper09462642012-01-22 19:15:14 +0000219def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>;
220def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>;
221def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>;
222
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000223def X86vrotli : SDNode<"X86ISD::VROTLI", SDTIntShiftOp>;
Michael Zuckerman298a6802016-01-13 12:39:33 +0000224def X86vrotri : SDNode<"X86ISD::VROTRI", SDTIntShiftOp>;
Michael Zuckerman2ddcbcf2016-01-12 21:19:17 +0000225
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000226def X86vprot : SDNode<"X86ISD::VPROT",
227 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000228 SDTCisSameAs<0,2>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000229def X86vproti : SDNode<"X86ISD::VPROTI",
230 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000231 SDTCisVT<2, i8>]>>;
Simon Pilgrim86c5e852015-10-17 19:04:24 +0000232
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000233def X86vpshl : SDNode<"X86ISD::VPSHL",
234 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000235 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000236def X86vpsha : SDNode<"X86ISD::VPSHA",
237 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000238 SDTCisSameAs<0,2>]>>;
Simon Pilgrim3d11c992015-09-30 08:17:50 +0000239
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000240def X86vpcom : SDNode<"X86ISD::VPCOM",
241 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000242 SDTCisSameAs<0,2>,
243 SDTCisVT<3, i8>]>>;
Simon Pilgrim52d47e52015-10-11 14:15:17 +0000244def X86vpcomu : SDNode<"X86ISD::VPCOMU",
245 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000246 SDTCisSameAs<0,2>,
247 SDTCisVT<3, i8>]>>;
Simon Pilgrime85506b2016-06-03 08:06:03 +0000248def X86vpermil2 : SDNode<"X86ISD::VPERMIL2",
249 SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
250 SDTCisSameAs<0,2>,
251 SDTCisSameSizeAs<0,3>,
252 SDTCisSameNumEltsAs<0, 3>,
253 SDTCisVT<4, i8>]>>;
Simon Pilgrim572ca712016-03-24 11:52:43 +0000254def X86vpperm : SDNode<"X86ISD::VPPERM",
255 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
256 SDTCisSameAs<0,2>]>>;
257
David Greene03264ef2010-07-12 23:41:28 +0000258def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000259 SDTCisVec<1>,
260 SDTCisSameAs<2, 1>]>;
Igor Breger639fde72016-03-03 14:18:38 +0000261
262def SDTX86Testm : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
263 SDTCisSameAs<2, 1>, SDTCVecEltisVT<0, i1>,
264 SDTCisSameNumEltsAs<0, 1>]>;
265
Elena Demikhovsky52266382015-05-04 12:35:55 +0000266def X86addus : SDNode<"X86ISD::ADDUS", SDTIntBinOp>;
Benjamin Kramerb16ccde2012-12-15 16:47:44 +0000267def X86subus : SDNode<"X86ISD::SUBUS", SDTIntBinOp>;
Elena Demikhovsky52266382015-05-04 12:35:55 +0000268def X86adds : SDNode<"X86ISD::ADDS", SDTIntBinOp>;
269def X86subs : SDNode<"X86ISD::SUBS", SDTIntBinOp>;
Asaf Badouhc6f3c822015-07-06 14:03:40 +0000270def X86mulhrs : SDNode<"X86ISD::MULHRS" , SDTIntBinOp>;
Asaf Badouh81f03c32015-06-18 12:30:53 +0000271def X86avg : SDNode<"X86ISD::AVG" , SDTIntBinOp>;
David Greene03264ef2010-07-12 23:41:28 +0000272def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
Bruno Cardoso Lopes91d61df2010-08-10 23:25:42 +0000273def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>;
Elena Demikhovsky40864b62013-08-05 08:52:21 +0000274def X86kortest : SDNode<"X86ISD::KORTEST", SDTX86CmpPTest>;
Igor Breger5ea0a6812015-08-31 13:30:19 +0000275def X86ktest : SDNode<"X86ISD::KTEST", SDTX86CmpPTest>;
Igor Breger639fde72016-03-03 14:18:38 +0000276def X86testm : SDNode<"X86ISD::TESTM", SDTX86Testm, [SDNPCommutative]>;
277def X86testnm : SDNode<"X86ISD::TESTNM", SDTX86Testm, [SDNPCommutative]>;
278
Simon Pilgrimcd0dfc92016-04-03 18:22:03 +0000279def X86movmsk : SDNode<"X86ISD::MOVMSK",
280 SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVec<1>]>>;
281
Craig Topper74ed0872016-05-18 06:55:59 +0000282def X86select : SDNode<"X86ISD::SELECT",
283 SDTypeProfile<1, 3, [SDTCVecEltisVT<1, i1>,
284 SDTCisSameAs<0, 2>,
285 SDTCisSameAs<2, 3>,
286 SDTCisSameNumEltsAs<0, 1>]>>;
287
288def X86selects : SDNode<"X86ISD::SELECT",
289 SDTypeProfile<1, 3, [SDTCisVT<1, i1>,
290 SDTCisSameAs<0, 2>,
291 SDTCisSameAs<2, 3>]>>;
David Greene03264ef2010-07-12 23:41:28 +0000292
Craig Topper1d471e32012-02-05 03:14:49 +0000293def X86pmuludq : SDNode<"X86ISD::PMULUDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000294 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
295 SDTCVecEltisVT<1, i32>,
296 SDTCisSameSizeAs<0,1>,
297 SDTCisSameAs<1,2>]>>;
Benjamin Kramer6d2dff62014-04-26 14:12:19 +0000298def X86pmuldq : SDNode<"X86ISD::PMULDQ",
Craig Toppera3ac7382015-11-26 07:58:20 +0000299 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, i64>,
300 SDTCVecEltisVT<1, i32>,
301 SDTCisSameSizeAs<0,1>,
302 SDTCisSameAs<1,2>]>>;
Craig Topper1d471e32012-02-05 03:14:49 +0000303
Simon Pilgrimd85cae32015-07-06 20:46:41 +0000304def X86extrqi : SDNode<"X86ISD::EXTRQI",
305 SDTypeProfile<1, 3, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
306 SDTCisVT<2, i8>, SDTCisVT<3, i8>]>>;
307def X86insertqi : SDNode<"X86ISD::INSERTQI",
308 SDTypeProfile<1, 4, [SDTCisVT<0, v2i64>, SDTCisSameAs<0,1>,
309 SDTCisSameAs<1,2>, SDTCisVT<3, i8>,
310 SDTCisVT<4, i8>]>>;
311
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000312// Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get
313// translated into one of the target nodes below during lowering.
314// Note: this is a work in progress...
315def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>;
316def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
317 SDTCisSameAs<0,2>]>;
318
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000319def SDTShuff2OpM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000320 SDTCisSameSizeAs<0,2>,
321 SDTCisSameNumEltsAs<0,2>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000322def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000323 SDTCisSameAs<0,1>, SDTCisVT<2, i8>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000324def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000325 SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000326def SDTFPBinOpImmRound: SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000327 SDTCisSameAs<0,2>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Craig Topper7ee092a2016-05-19 02:05:55 +0000328def SDTFPTernaryOpImmRound: SDTypeProfile<1, 5, [SDTCisFP<0>, SDTCisSameAs<0,1>,
329 SDTCisSameAs<0,2>,
330 SDTCisInt<3>,
331 SDTCisSameSizeAs<0, 3>,
332 SDTCisSameNumEltsAs<0, 3>,
333 SDTCisVT<4, i32>,
334 SDTCisVT<5, i32>]>;
Asaf Badouha5b2e5e2015-07-22 12:00:43 +0000335def SDTFPUnaryOpImmRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000336 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000337
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000338def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000339def SDTVBroadcastm : SDTypeProfile<1, 1, [SDTCisVec<0>,
340 SDTCisInt<0>, SDTCisInt<1>]>;
Elena Demikhovsky45c54ad2013-08-07 12:34:55 +0000341
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000342def SDTBlend : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>,
Chandler Carruth373b2b12014-09-06 10:00:01 +0000343 SDTCisSameAs<1,2>, SDTCisVT<3, i8>]>;
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000344
Igor Bregerb4bb1902015-10-15 12:33:24 +0000345def SDTTernlog : SDTypeProfile<1, 4, [SDTCisVec<0>, SDTCisSameAs<0,1>,
346 SDTCisSameAs<0,2>, SDTCisSameAs<0,3>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000347 SDTCisVT<4, i8>]>;
Igor Bregerb4bb1902015-10-15 12:33:24 +0000348
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000349def SDTFPBinOpRound : SDTypeProfile<1, 3, [ // fadd_round, fmul_round, etc.
Craig Topper095fc412016-05-18 06:56:01 +0000350 SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, SDTCisFP<0>, SDTCisVT<3, i32>]>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000351
Asaf Badouh402ebb32015-06-03 13:41:48 +0000352def SDTFPUnaryOpRound : SDTypeProfile<1, 2, [ // fsqrt_round, fgetexp_round, etc.
Craig Topper095fc412016-05-18 06:56:01 +0000353 SDTCisSameAs<0, 1>, SDTCisFP<0>, SDTCisVT<2, i32>]>;
Asaf Badouh402ebb32015-06-03 13:41:48 +0000354
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000355def SDTFma : SDTypeProfile<1, 3, [SDTCisSameAs<0,1>,
356 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>]>;
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000357def SDTFmaRound : SDTypeProfile<1, 4, [SDTCisSameAs<0,1>,
Craig Topper095fc412016-05-18 06:56:01 +0000358 SDTCisSameAs<1,2>, SDTCisSameAs<1,3>,
359 SDTCisVT<4, i32>]>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000360
Craig Topper8fb09f02013-01-28 06:48:25 +0000361def X86PAlignr : SDNode<"X86ISD::PALIGNR", SDTShuff3OpI>;
Adam Nemet2f10cc62014-08-05 17:22:55 +0000362def X86VAlign : SDNode<"X86ISD::VALIGN", SDTShuff3OpI>;
Igor Breger0dcd8bc2015-09-03 09:05:31 +0000363
364def X86Abs : SDNode<"X86ISD::ABS", SDTIntUnaryOp>;
365def X86Conflict : SDNode<"X86ISD::CONFLICT", SDTIntUnaryOp>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000366
367def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>;
368def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>;
369def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>;
370
Elena Demikhovsky9e380862015-06-03 10:56:40 +0000371def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>;
372def X86Shuf128 : SDNode<"X86ISD::SHUF128", SDTShuff3OpI>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000373
374def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>;
375def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>;
376def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>;
377
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000378def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>;
379def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>;
380
381def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000382def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>;
Bruno Cardoso Lopes03e4c352010-08-31 21:15:21 +0000383def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000384
Bruno Cardoso Lopesb3825212010-09-01 05:08:25 +0000385def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>;
386def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000387
Craig Toppera3ac7382015-11-26 07:58:20 +0000388def SDTPack : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
389 SDTCisSameSizeAs<0,1>,
390 SDTCisSameAs<1,2>]>;
Chandler Carruth8366ceb2014-06-20 01:05:28 +0000391def X86Packss : SDNode<"X86ISD::PACKSS", SDTPack>;
392def X86Packus : SDNode<"X86ISD::PACKUS", SDTPack>;
393
Craig Topper8d4ba192011-12-06 08:21:25 +0000394def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>;
395def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>;
Bruno Cardoso Lopes6f3b38a2010-08-20 22:55:05 +0000396
Igor Bregerf7fd5472015-07-21 07:11:28 +0000397def X86vpmaddubsw : SDNode<"X86ISD::VPMADDUBSW" , SDTPack>;
398def X86vpmaddwd : SDNode<"X86ISD::VPMADDWD" , SDTPack>;
399
Chandler Carruth6d5916a2014-09-23 10:08:29 +0000400def X86VPermilpv : SDNode<"X86ISD::VPERMILPV", SDTShuff2OpM>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000401def X86VPermilpi : SDNode<"X86ISD::VPERMILPI", SDTShuff2OpI>;
Craig Topperecae4762015-11-29 22:53:22 +0000402def X86VPermv : SDNode<"X86ISD::VPERMV",
403 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisInt<1>,
404 SDTCisSameNumEltsAs<0,1>,
405 SDTCisSameSizeAs<0,1>,
406 SDTCisSameAs<0,2>]>>;
Chandler Carruthed5dfff2014-09-22 22:29:42 +0000407def X86VPermi : SDNode<"X86ISD::VPERMI", SDTShuff2OpI>;
Craig Topper05858f52015-11-26 20:02:01 +0000408def X86VPermt2 : SDNode<"X86ISD::VPERMV3",
409 SDTypeProfile<1, 3, [SDTCisVec<0>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000410 SDTCisSameAs<0,1>, SDTCisInt<2>,
411 SDTCisVec<2>, SDTCisSameNumEltsAs<0, 2>,
Craig Toppera3ac7382015-11-26 07:58:20 +0000412 SDTCisSameSizeAs<0,2>,
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000413 SDTCisSameAs<0,3>]>, []>;
Elena Demikhovskyf07df9f2015-11-25 08:17:56 +0000414
Craig Topperaad5f112015-11-30 00:13:24 +0000415def X86VPermi2X : SDNode<"X86ISD::VPERMIV3",
416 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisInt<1>,
417 SDTCisVec<1>, SDTCisSameNumEltsAs<0, 1>,
418 SDTCisSameSizeAs<0,1>,
419 SDTCisSameAs<0,2>,
420 SDTCisSameAs<0,3>]>, []>;
421
Igor Bregerb4bb1902015-10-15 12:33:24 +0000422def X86vpternlog : SDNode<"X86ISD::VPTERNLOG", SDTTernlog>;
Bruno Cardoso Lopesb878caa2011-07-21 01:55:47 +0000423
Craig Topper0a672ea2011-11-30 07:47:51 +0000424def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>;
Bruno Cardoso Lopesf15dfe52011-08-12 21:48:26 +0000425
Asaf Badouhd4a0d9a2016-01-19 14:21:39 +0000426def X86VFixupimm : SDNode<"X86ISD::VFIXUPIMM", SDTFPTernaryOpImmRound>;
Craig Topper7ee092a2016-05-19 02:05:55 +0000427def X86VFixupimmScalar : SDNode<"X86ISD::VFIXUPIMMS", SDTFPTernaryOpImmRound>;
Igor Breger1e58e8a2015-09-02 11:18:55 +0000428def X86VRange : SDNode<"X86ISD::VRANGE", SDTFPBinOpImmRound>;
429def X86VReduce : SDNode<"X86ISD::VREDUCE", SDTFPUnaryOpImmRound>;
430def X86VRndScale : SDNode<"X86ISD::VRNDSCALE", SDTFPUnaryOpImmRound>;
431def X86VGetMant : SDNode<"X86ISD::VGETMANT", SDTFPUnaryOpImmRound>;
Craig Topper9d1deb42015-11-26 18:31:19 +0000432def X86Vfpclass : SDNode<"X86ISD::VFPCLASS",
Asaf Badouh572bbce2015-09-20 08:46:07 +0000433 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCVecEltisVT<0, i1>,
Craig Topper00096562015-11-26 19:41:34 +0000434 SDTCisVec<1>, SDTCisFP<1>,
435 SDTCisSameNumEltsAs<0,1>,
436 SDTCisVT<2, i32>]>, []>;
437def X86Vfpclasss : SDNode<"X86ISD::VFPCLASSS",
438 SDTypeProfile<1, 2, [SDTCisVT<0, i1>,
439 SDTCisFP<1>, SDTCisVT<2, i32>]>,[]>;
Elena Demikhovsky42c96d92015-06-01 06:50:49 +0000440
Elena Demikhovskyad9c3962015-05-18 06:42:57 +0000441def X86SubVBroadcast : SDNode<"X86ISD::SUBV_BROADCAST",
442 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
443 SDTCisSubVecOfVec<1, 0>]>, []>;
Igor Bregerfa798a92015-11-02 07:39:36 +0000444
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000445def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>;
Asaf Badouh0d957b82015-11-18 09:42:45 +0000446def X86VBroadcastm : SDNode<"X86ISD::VBROADCASTM", SDTVBroadcastm>;
Elena Demikhovsky89529742013-09-12 08:55:00 +0000447def X86Vinsert : SDNode<"X86ISD::VINSERT", SDTypeProfile<1, 3,
Craig Topper9d1deb42015-11-26 18:31:19 +0000448 [SDTCisSameAs<0, 1>, SDTCisEltOfVec<2, 1>,
449 SDTCisPtrTy<3>]>, []>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +0000450def X86Vextract : SDNode<"X86ISD::VEXTRACT", SDTypeProfile<1, 2,
Craig Topper9d1deb42015-11-26 18:31:19 +0000451 [SDTCisEltOfVec<0, 1>, SDTCisVec<1>,
452 SDTCisPtrTy<2>]>, []>;
Bruno Cardoso Lopesbe5e9872011-08-17 02:29:19 +0000453
Elena Demikhovskycd3c1c42012-12-05 09:24:57 +0000454def X86Blendi : SDNode<"X86ISD::BLENDI", SDTBlend>;
Chandler Carruth204ad4c2014-09-15 20:09:47 +0000455
456def X86Addsub : SDNode<"X86ISD::ADDSUB", SDTFPBinOp>;
457
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000458def X86faddRnd : SDNode<"X86ISD::FADD_RND", SDTFPBinOpRound>;
459def X86fsubRnd : SDNode<"X86ISD::FSUB_RND", SDTFPBinOpRound>;
460def X86fmulRnd : SDNode<"X86ISD::FMUL_RND", SDTFPBinOpRound>;
461def X86fdivRnd : SDNode<"X86ISD::FDIV_RND", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000462def X86fmaxRnd : SDNode<"X86ISD::FMAX_RND", SDTFPBinOpRound>;
463def X86scalef : SDNode<"X86ISD::SCALEF", SDTFPBinOpRound>;
Michael Zuckerman11b55b22016-05-21 11:09:53 +0000464def X86scalefs : SDNode<"X86ISD::SCALEFS", SDTFPBinOpRound>;
Igor Breger4c4cd782015-09-20 09:13:41 +0000465def X86fminRnd : SDNode<"X86ISD::FMIN_RND", SDTFPBinOpRound>;
466def X86fsqrtRnd : SDNode<"X86ISD::FSQRT_RND", SDTFPUnaryOpRound>;
Craig Topper4fcff192016-05-19 02:05:58 +0000467def X86fsqrtRnds : SDNode<"X86ISD::FSQRT_RND", SDTFPBinOpRound>;
Igor Breger8352a0d2015-07-28 06:53:28 +0000468def X86fgetexpRnd : SDNode<"X86ISD::FGETEXP_RND", SDTFPUnaryOpRound>;
Craig Topper4fcff192016-05-19 02:05:58 +0000469def X86fgetexpRnds : SDNode<"X86ISD::FGETEXP_RND", SDTFPBinOpRound>;
Elena Demikhovsky714f23b2015-02-18 07:59:20 +0000470
Elena Demikhovsky3cb3b002012-08-01 12:06:00 +0000471def X86Fmadd : SDNode<"X86ISD::FMADD", SDTFma>;
472def X86Fnmadd : SDNode<"X86ISD::FNMADD", SDTFma>;
473def X86Fmsub : SDNode<"X86ISD::FMSUB", SDTFma>;
474def X86Fnmsub : SDNode<"X86ISD::FNMSUB", SDTFma>;
Craig Toppera999c662012-08-29 07:18:25 +0000475def X86Fmaddsub : SDNode<"X86ISD::FMADDSUB", SDTFma>;
476def X86Fmsubadd : SDNode<"X86ISD::FMSUBADD", SDTFma>;
Nadav Rotem9bc178a2012-04-11 06:40:27 +0000477
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +0000478def X86FmaddRnd : SDNode<"X86ISD::FMADD_RND", SDTFmaRound>;
479def X86FnmaddRnd : SDNode<"X86ISD::FNMADD_RND", SDTFmaRound>;
480def X86FmsubRnd : SDNode<"X86ISD::FMSUB_RND", SDTFmaRound>;
481def X86FnmsubRnd : SDNode<"X86ISD::FNMSUB_RND", SDTFmaRound>;
482def X86FmaddsubRnd : SDNode<"X86ISD::FMADDSUB_RND", SDTFmaRound>;
483def X86FmsubaddRnd : SDNode<"X86ISD::FMSUBADD_RND", SDTFmaRound>;
484
Asaf Badouh655822a2016-01-25 11:14:24 +0000485def x86vpmadd52l : SDNode<"X86ISD::VPMADD52L", SDTFma>;
486def x86vpmadd52h : SDNode<"X86ISD::VPMADD52H", SDTFma>;
487
Craig Topper4fcff192016-05-19 02:05:58 +0000488def X86rsqrt28 : SDNode<"X86ISD::RSQRT28", SDTFPUnaryOpRound>;
489def X86rcp28 : SDNode<"X86ISD::RCP28", SDTFPUnaryOpRound>;
490def X86exp2 : SDNode<"X86ISD::EXP2", SDTFPUnaryOpRound>;
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000491
Craig Topper4fcff192016-05-19 02:05:58 +0000492def X86rsqrt28s : SDNode<"X86ISD::RSQRT28", SDTFPBinOpRound>;
493def X86rcp28s : SDNode<"X86ISD::RCP28", SDTFPBinOpRound>;
494def X86RndScales : SDNode<"X86ISD::VRNDSCALE", SDTFPBinOpImmRound>;
495def X86Reduces : SDNode<"X86ISD::VREDUCE", SDTFPBinOpImmRound>;
496def X86GetMants : SDNode<"X86ISD::VGETMANT", SDTFPBinOpImmRound>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000497
Craig Topperab47fe42012-08-06 06:22:36 +0000498def SDT_PCMPISTRI : SDTypeProfile<2, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
499 SDTCisVT<2, v16i8>, SDTCisVT<3, v16i8>,
500 SDTCisVT<4, i8>]>;
501def SDT_PCMPESTRI : SDTypeProfile<2, 5, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
502 SDTCisVT<2, v16i8>, SDTCisVT<3, i32>,
503 SDTCisVT<4, v16i8>, SDTCisVT<5, i32>,
504 SDTCisVT<6, i8>]>;
505
506def X86pcmpistri : SDNode<"X86ISD::PCMPISTRI", SDT_PCMPISTRI>;
507def X86pcmpestri : SDNode<"X86ISD::PCMPESTRI", SDT_PCMPESTRI>;
508
Elena Demikhovskyba5ab322015-06-22 11:16:30 +0000509def X86compress: SDNode<"X86ISD::COMPRESS", SDTypeProfile<1, 1,
510 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
511def X86expand : SDNode<"X86ISD::EXPAND", SDTypeProfile<1, 1,
512 [SDTCisSameAs<0, 1>, SDTCisVec<1>]>, []>;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +0000513
Igor Bregerabe4a792015-06-14 12:44:55 +0000514def SDTintToFPRound: SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisFP<0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000515 SDTCisSameAs<0,1>, SDTCisInt<2>,
516 SDTCisVT<3, i32>]>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000517
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000518def SDTFloatToInt: SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000519 SDTCisInt<0>, SDTCisFP<1>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000520
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000521def SDTFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000522 SDTCisInt<0>, SDTCisFP<1>,
523 SDTCisVT<2, i32>]>;
Asaf Badouh2744d212015-09-20 14:31:19 +0000524def SDTSFloatToIntRnd: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisFP<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000525 SDTCisVec<1>, SDTCisVT<2, i32>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000526def SDTVintToFPRound: SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
Craig Topper19e04b62016-05-19 06:13:58 +0000527 SDTCisFP<0>, SDTCisInt<1>,
Craig Topper095fc412016-05-18 06:56:01 +0000528 SDTCisVT<2, i32>]>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000529
530// Scalar
531def X86SintToFpRnd : SDNode<"X86ISD::SINT_TO_FP_RND", SDTintToFPRound>;
532def X86UintToFpRnd : SDNode<"X86ISD::UINT_TO_FP_RND", SDTintToFPRound>;
533
Craig Topper19e04b62016-05-19 06:13:58 +0000534def X86cvtts2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTSFloatToIntRnd>;
535def X86cvtts2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTSFloatToIntRnd>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +0000536
Craig Topper19e04b62016-05-19 06:13:58 +0000537def X86cvts2si : SDNode<"X86ISD::SCALAR_FP_TO_SINT_RND", SDTSFloatToIntRnd>;
538def X86cvts2usi : SDNode<"X86ISD::SCALAR_FP_TO_UINT_RND", SDTSFloatToIntRnd>;
Asaf Badouhad5c3fc2016-02-07 14:59:13 +0000539
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000540// Vector with rounding mode
541
542// cvtt fp-to-int staff
Craig Topper19e04b62016-05-19 06:13:58 +0000543def X86VFpToSintRnd : SDNode<"ISD::FP_TO_SINT", SDTFloatToIntRnd>;
544def X86VFpToUintRnd : SDNode<"ISD::FP_TO_UINT", SDTFloatToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000545
546def X86VSintToFpRnd : SDNode<"ISD::SINT_TO_FP", SDTVintToFPRound>;
547def X86VUintToFpRnd : SDNode<"ISD::UINT_TO_FP", SDTVintToFPRound>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000548
549// cvt fp-to-int staff
Craig Topper19e04b62016-05-19 06:13:58 +0000550def X86cvtp2IntRnd : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToIntRnd>;
551def X86cvtp2UIntRnd : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToIntRnd>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000552
553// Vector without rounding mode
Craig Topper19e04b62016-05-19 06:13:58 +0000554def X86cvtp2Int : SDNode<"X86ISD::FP_TO_SINT_RND", SDTFloatToInt>;
555def X86cvtp2UInt : SDNode<"X86ISD::FP_TO_UINT_RND", SDTFloatToInt>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000556
Asaf Badouh7c522452015-10-22 14:01:16 +0000557def X86cvtph2ps : SDNode<"ISD::FP16_TO_FP",
Craig Topper9152f5f2016-05-19 06:13:48 +0000558 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
Asaf Badouh7c522452015-10-22 14:01:16 +0000559 SDTCVecEltisVT<1, i16>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000560 SDTCisVT<2, i32>]> >;
Asaf Badouh7c522452015-10-22 14:01:16 +0000561
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000562def X86cvtps2ph : SDNode<"ISD::FP_TO_FP16",
Craig Topper9152f5f2016-05-19 06:13:48 +0000563 SDTypeProfile<1, 3, [SDTCVecEltisVT<0, i16>,
Asaf Badouhc7cb8802015-10-27 15:37:17 +0000564 SDTCVecEltisVT<1, f32>,
Craig Topper9152f5f2016-05-19 06:13:48 +0000565 SDTCisVT<2, i32>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000566 SDTCisVT<3, i32>]> >;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000567def X86vfpextRnd : SDNode<"X86ISD::VFPEXT",
Craig Topper9152f5f2016-05-19 06:13:48 +0000568 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000569 SDTCVecEltisVT<1, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000570 SDTCisOpSmallerThanOp<1, 0>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000571 SDTCisVT<2, i32>]>>;
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000572def X86vfproundRnd: SDNode<"X86ISD::VFPROUND",
Craig Topper9152f5f2016-05-19 06:13:48 +0000573 SDTypeProfile<1, 2, [SDTCVecEltisVT<0, f32>,
Elena Demikhovsky0f370932015-07-13 13:26:20 +0000574 SDTCVecEltisVT<1, f64>,
Craig Topper9d1deb42015-11-26 18:31:19 +0000575 SDTCisOpSmallerThanOp<0, 1>,
576 SDTCisVT<2, i32>]>>;
Igor Bregerabe4a792015-06-14 12:44:55 +0000577
Igor Breger756c2892015-12-27 13:56:16 +0000578def X86cvt2mask : SDNode<"X86ISD::CVT2MASK", SDTIntTruncOp>;
579
David Greene03264ef2010-07-12 23:41:28 +0000580//===----------------------------------------------------------------------===//
581// SSE Complex Patterns
582//===----------------------------------------------------------------------===//
583
584// These are 'extloads' from a scalar to the low element of a vector, zeroing
585// the top elements. These are used for the SSE 'ss' and 'sd' instruction
586// forms.
Sanjay Patel85030aa2015-10-13 16:23:00 +0000587def sse_load_f32 : ComplexPattern<v4f32, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000588 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
589 SDNPWantRoot]>;
Sanjay Patel85030aa2015-10-13 16:23:00 +0000590def sse_load_f64 : ComplexPattern<v2f64, 5, "selectScalarSSELoad", [],
Chris Lattner0e023ea2010-09-21 20:31:19 +0000591 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand,
592 SDNPWantRoot]>;
David Greene03264ef2010-07-12 23:41:28 +0000593
594def ssmem : Operand<v4f32> {
595 let PrintMethod = "printf32mem";
Ahmed Bougacha63f78b02016-06-02 18:29:15 +0000596 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, SEGMENT_REG);
Craig Topper6269f492013-08-26 00:39:04 +0000597 let ParserMatchClass = X86Mem32AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000598 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000599}
600def sdmem : Operand<v2f64> {
601 let PrintMethod = "printf64mem";
Ahmed Bougacha63f78b02016-06-02 18:29:15 +0000602 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, SEGMENT_REG);
Craig Topper6269f492013-08-26 00:39:04 +0000603 let ParserMatchClass = X86Mem64AsmOperand;
Benjamin Kramer9654eef2011-07-14 21:47:22 +0000604 let OperandType = "OPERAND_MEMORY";
David Greene03264ef2010-07-12 23:41:28 +0000605}
606
607//===----------------------------------------------------------------------===//
608// SSE pattern fragments
609//===----------------------------------------------------------------------===//
610
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000611// 128-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000612// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000613def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
614def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000615def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
616
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000617// 256-bit load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000618// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000619def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>;
620def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000621def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>;
622
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000623// 512-bit load pattern fragments
624def loadv16f32 : PatFrag<(ops node:$ptr), (v16f32 (load node:$ptr))>;
625def loadv8f64 : PatFrag<(ops node:$ptr), (v8f64 (load node:$ptr))>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +0000626def loadv64i8 : PatFrag<(ops node:$ptr), (v64i8 (load node:$ptr))>;
627def loadv32i16 : PatFrag<(ops node:$ptr), (v32i16 (load node:$ptr))>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +0000628def loadv16i32 : PatFrag<(ops node:$ptr), (v16i32 (load node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000629def loadv8i64 : PatFrag<(ops node:$ptr), (v8i64 (load node:$ptr))>;
630
631// 128-/256-/512-bit extload pattern fragments
Michael Liao400f7ef2012-09-10 18:33:51 +0000632def extloadv2f32 : PatFrag<(ops node:$ptr), (v2f64 (extloadvf32 node:$ptr))>;
633def extloadv4f32 : PatFrag<(ops node:$ptr), (v4f64 (extloadvf32 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000634def extloadv8f32 : PatFrag<(ops node:$ptr), (v8f64 (extloadvf32 node:$ptr))>;
Michael Liao400f7ef2012-09-10 18:33:51 +0000635
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000636// These are needed to match a scalar load that is used in a vector-only
637// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
638// The memory operand is required to be a 128-bit load, so it must be converted
639// from a vector to a scalar.
640def loadf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000641 (f32 (extractelt (loadv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000642def loadf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000643 (f64 (extractelt (loadv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000644
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000645// Like 'store', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000646def alignedstore : PatFrag<(ops node:$val, node:$ptr),
647 (store node:$val, node:$ptr), [{
648 return cast<StoreSDNode>(N)->getAlignment() >= 16;
649}]>;
650
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000651// Like 'store', but always requires 256-bit vector alignment.
652def alignedstore256 : PatFrag<(ops node:$val, node:$ptr),
653 (store node:$val, node:$ptr), [{
654 return cast<StoreSDNode>(N)->getAlignment() >= 32;
655}]>;
656
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000657// Like 'store', but always requires 512-bit vector alignment.
658def alignedstore512 : PatFrag<(ops node:$val, node:$ptr),
659 (store node:$val, node:$ptr), [{
660 return cast<StoreSDNode>(N)->getAlignment() >= 64;
661}]>;
662
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000663// Like 'load', but always requires 128-bit vector alignment.
David Greene03264ef2010-07-12 23:41:28 +0000664def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
665 return cast<LoadSDNode>(N)->getAlignment() >= 16;
666}]>;
667
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000668// Like 'load', but always requires 256-bit vector alignment.
669def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
670 return cast<LoadSDNode>(N)->getAlignment() >= 32;
671}]>;
672
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000673// Like 'load', but always requires 512-bit vector alignment.
674def alignedload512 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
675 return cast<LoadSDNode>(N)->getAlignment() >= 64;
676}]>;
677
David Greene03264ef2010-07-12 23:41:28 +0000678def alignedloadfsf32 : PatFrag<(ops node:$ptr),
679 (f32 (alignedload node:$ptr))>;
680def alignedloadfsf64 : PatFrag<(ops node:$ptr),
681 (f64 (alignedload node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000682
683// 128-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000684// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000685def alignedloadv4f32 : PatFrag<(ops node:$ptr),
686 (v4f32 (alignedload node:$ptr))>;
687def alignedloadv2f64 : PatFrag<(ops node:$ptr),
688 (v2f64 (alignedload node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000689def alignedloadv2i64 : PatFrag<(ops node:$ptr),
690 (v2i64 (alignedload node:$ptr))>;
691
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000692// 256-bit aligned load pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000693// NOTE: all 256-bit integer vector loads are promoted to v4i64
David Greene03264ef2010-07-12 23:41:28 +0000694def alignedloadv8f32 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000695 (v8f32 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000696def alignedloadv4f64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000697 (v4f64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000698def alignedloadv4i64 : PatFrag<(ops node:$ptr),
Bruno Cardoso Lopes03d60022011-09-13 19:33:03 +0000699 (v4i64 (alignedload256 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000700
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000701// 512-bit aligned load pattern fragments
702def alignedloadv16f32 : PatFrag<(ops node:$ptr),
703 (v16f32 (alignedload512 node:$ptr))>;
Elena Demikhovsky3ce8dbb2013-08-18 13:08:57 +0000704def alignedloadv16i32 : PatFrag<(ops node:$ptr),
705 (v16i32 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000706def alignedloadv8f64 : PatFrag<(ops node:$ptr),
707 (v8f64 (alignedload512 node:$ptr))>;
Elena Demikhovskycf5b1452013-08-11 07:55:09 +0000708def alignedloadv8i64 : PatFrag<(ops node:$ptr),
709 (v8i64 (alignedload512 node:$ptr))>;
710
David Greene03264ef2010-07-12 23:41:28 +0000711// Like 'load', but uses special alignment checks suitable for use in
712// memory operands in most SSE instructions, which are required to
713// be naturally aligned on some targets but not on others. If the subtarget
714// allows unaligned accesses, match any load, though this may require
715// setting a feature bit in the processor (on startup, for example).
716// Opteron 10h and later implement such a feature.
717def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Sanjay Patelffd039b2015-02-03 17:13:04 +0000718 return Subtarget->hasSSEUnalignedMem()
David Greene03264ef2010-07-12 23:41:28 +0000719 || cast<LoadSDNode>(N)->getAlignment() >= 16;
720}]>;
721
722def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
723def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000724
725// 128-bit memop pattern fragments
Craig Topper0d8e67a2012-01-24 03:03:17 +0000726// NOTE: all 128-bit integer vector loads are promoted to v2i64
David Greene03264ef2010-07-12 23:41:28 +0000727def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
728def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000729def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000730
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000731// These are needed to match a scalar memop that is used in a vector-only
732// math instruction such as the FP logical ops: andps, andnps, orps, xorps.
733// The memory operand is required to be a 128-bit load, so it must be converted
734// from a vector to a scalar.
735def memopfsf32_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000736 (f32 (extractelt (memopv4f32 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000737def memopfsf64_128 : PatFrag<(ops node:$ptr),
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000738 (f64 (extractelt (memopv2f64 node:$ptr), (iPTR 0)))>;
Sanjay Patelb811c1d2015-02-17 20:08:21 +0000739
740
David Greene03264ef2010-07-12 23:41:28 +0000741// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
742// 16-byte boundary.
743// FIXME: 8 byte alignment for mmx reads is not required
744def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
745 return cast<LoadSDNode>(N)->getAlignment() >= 8;
746}]>;
747
Dale Johannesendd224d22010-09-30 23:57:10 +0000748def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>;
David Greene03264ef2010-07-12 23:41:28 +0000749
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000750def mgatherv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
751 (masked_gather node:$src1, node:$src2, node:$src3) , [{
752 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
753 return (Mgt->getIndex().getValueType() == MVT::v4i32 ||
754 Mgt->getBasePtr().getValueType() == MVT::v4i32);
755 return false;
756}]>;
757
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000758def mgatherv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
759 (masked_gather node:$src1, node:$src2, node:$src3) , [{
760 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
761 return (Mgt->getIndex().getValueType() == MVT::v8i32 ||
762 Mgt->getBasePtr().getValueType() == MVT::v8i32);
763 return false;
764}]>;
765
Elena Demikhovsky6a1a3572015-06-28 10:53:29 +0000766def mgatherv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
767 (masked_gather node:$src1, node:$src2, node:$src3) , [{
768 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
769 return (Mgt->getIndex().getValueType() == MVT::v2i64 ||
770 Mgt->getBasePtr().getValueType() == MVT::v2i64);
771 return false;
772}]>;
773def mgatherv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
774 (masked_gather node:$src1, node:$src2, node:$src3) , [{
775 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
776 return (Mgt->getIndex().getValueType() == MVT::v4i64 ||
777 Mgt->getBasePtr().getValueType() == MVT::v4i64);
778 return false;
779}]>;
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000780def mgatherv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
781 (masked_gather node:$src1, node:$src2, node:$src3) , [{
782 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
783 return (Mgt->getIndex().getValueType() == MVT::v8i64 ||
784 Mgt->getBasePtr().getValueType() == MVT::v8i64);
785 return false;
786}]>;
787def mgatherv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
788 (masked_gather node:$src1, node:$src2, node:$src3) , [{
789 if (MaskedGatherSDNode *Mgt = dyn_cast<MaskedGatherSDNode>(N))
790 return (Mgt->getIndex().getValueType() == MVT::v16i32 ||
791 Mgt->getBasePtr().getValueType() == MVT::v16i32);
792 return false;
793}]>;
794
Elena Demikhovsky30bc4ca2015-06-29 12:14:24 +0000795def mscatterv2i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
796 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
797 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
798 return (Sc->getIndex().getValueType() == MVT::v2i64 ||
799 Sc->getBasePtr().getValueType() == MVT::v2i64);
800 return false;
801}]>;
802
803def mscatterv4i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
804 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
805 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
806 return (Sc->getIndex().getValueType() == MVT::v4i32 ||
807 Sc->getBasePtr().getValueType() == MVT::v4i32);
808 return false;
809}]>;
810
811def mscatterv4i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
812 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
813 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
814 return (Sc->getIndex().getValueType() == MVT::v4i64 ||
815 Sc->getBasePtr().getValueType() == MVT::v4i64);
816 return false;
817}]>;
818
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +0000819def mscatterv8i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
820 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
821 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
822 return (Sc->getIndex().getValueType() == MVT::v8i32 ||
823 Sc->getBasePtr().getValueType() == MVT::v8i32);
824 return false;
825}]>;
826
827def mscatterv8i64 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
828 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
829 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
830 return (Sc->getIndex().getValueType() == MVT::v8i64 ||
831 Sc->getBasePtr().getValueType() == MVT::v8i64);
832 return false;
833}]>;
834def mscatterv16i32 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
835 (masked_scatter node:$src1, node:$src2, node:$src3) , [{
836 if (MaskedScatterSDNode *Sc = dyn_cast<MaskedScatterSDNode>(N))
837 return (Sc->getIndex().getValueType() == MVT::v16i32 ||
838 Sc->getBasePtr().getValueType() == MVT::v16i32);
839 return false;
840}]>;
841
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000842// 128-bit bitconvert pattern fragments
David Greene03264ef2010-07-12 23:41:28 +0000843def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
844def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
845def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
846def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
847def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
848def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
849
Bruno Cardoso Lopes160be292010-08-13 20:39:01 +0000850// 256-bit bitconvert pattern fragments
Craig Topper682b8502011-11-02 04:42:13 +0000851def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>;
852def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000853def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>;
Bruno Cardoso Lopes1021b4a2011-07-13 01:15:33 +0000854def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +0000855def bc_v8f32 : PatFrag<(ops node:$in), (v8f32 (bitconvert node:$in))>;
Bruno Cardoso Lopese3acfd42010-07-21 23:53:50 +0000856
Craig Topper8c929622013-08-16 06:07:34 +0000857// 512-bit bitconvert pattern fragments
858def bc_v16i32 : PatFrag<(ops node:$in), (v16i32 (bitconvert node:$in))>;
859def bc_v8i64 : PatFrag<(ops node:$in), (v8i64 (bitconvert node:$in))>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000860def bc_v8f64 : PatFrag<(ops node:$in), (v8f64 (bitconvert node:$in))>;
861def bc_v16f32 : PatFrag<(ops node:$in), (v16f32 (bitconvert node:$in))>;
Craig Topper8c929622013-08-16 06:07:34 +0000862
David Greene03264ef2010-07-12 23:41:28 +0000863def vzmovl_v2i64 : PatFrag<(ops node:$src),
864 (bitconvert (v2i64 (X86vzmovl
865 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
866def vzmovl_v4i32 : PatFrag<(ops node:$src),
867 (bitconvert (v4i32 (X86vzmovl
868 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
869
870def vzload_v2i64 : PatFrag<(ops node:$src),
871 (bitconvert (v2i64 (X86vzload node:$src)))>;
872
873
874def fp32imm0 : PatLeaf<(f32 fpimm), [{
875 return N->isExactlyValue(+0.0);
876}]>;
877
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000878def I8Imm : SDNodeXForm<imm, [{
879 // Transformation function: get the low 8 bits.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000880 return getI8Imm((uint8_t)N->getZExtValue(), SDLoc(N));
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000881}]>;
882
883def FROUND_NO_EXC : ImmLeaf<i32, [{ return Imm == 8; }]>;
Adam Nemet50b83f02014-08-14 17:13:26 +0000884def FROUND_CURRENT : ImmLeaf<i32, [{
885 return Imm == X86::STATIC_ROUNDING::CUR_DIRECTION;
886}]>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000887
David Greene03264ef2010-07-12 23:41:28 +0000888// BYTE_imm - Transform bit immediates into byte immediates.
889def BYTE_imm : SDNodeXForm<imm, [{
890 // Transformation function: imm >> 3
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000891 return getI32Imm(N->getZExtValue() >> 3, SDLoc(N));
David Greene03264ef2010-07-12 23:41:28 +0000892}]>;
893
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000894// EXTRACT_get_vextract128_imm xform function: convert extract_subvector index
895// to VEXTRACTF128/VEXTRACTI128 imm.
896def EXTRACT_get_vextract128_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000897 return getI8Imm(X86::getExtractVEXTRACT128Immediate(N), SDLoc(N));
David Greenec4da1102011-02-03 15:50:00 +0000898}]>;
899
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000900// INSERT_get_vinsert128_imm xform function: convert insert_subvector index to
901// VINSERTF128/VINSERTI128 imm.
902def INSERT_get_vinsert128_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000903 return getI8Imm(X86::getInsertVINSERT128Immediate(N), SDLoc(N));
David Greene653f1ee2011-02-04 16:08:29 +0000904}]>;
905
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000906// EXTRACT_get_vextract256_imm xform function: convert extract_subvector index
907// to VEXTRACTF64x4 imm.
908def EXTRACT_get_vextract256_imm : SDNodeXForm<extract_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000909 return getI8Imm(X86::getExtractVEXTRACT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000910}]>;
911
912// INSERT_get_vinsert256_imm xform function: convert insert_subvector index to
913// VINSERTF64x4 imm.
914def INSERT_get_vinsert256_imm : SDNodeXForm<insert_subvector, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000915 return getI8Imm(X86::getInsertVINSERT256Immediate(N), SDLoc(N));
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000916}]>;
917
918def vextract128_extract : PatFrag<(ops node:$bigvec, node:$index),
David Greenec4da1102011-02-03 15:50:00 +0000919 (extract_subvector node:$bigvec,
920 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000921 return X86::isVEXTRACT128Index(N);
922}], EXTRACT_get_vextract128_imm>;
David Greene653f1ee2011-02-04 16:08:29 +0000923
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000924def vinsert128_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
David Greene653f1ee2011-02-04 16:08:29 +0000925 node:$index),
926 (insert_subvector node:$bigvec, node:$smallvec,
927 node:$index), [{
Elena Demikhovsky67b05fc2013-07-31 11:35:14 +0000928 return X86::isVINSERT128Index(N);
929}], INSERT_get_vinsert128_imm>;
930
931
932def vextract256_extract : PatFrag<(ops node:$bigvec, node:$index),
933 (extract_subvector node:$bigvec,
934 node:$index), [{
935 return X86::isVEXTRACT256Index(N);
936}], EXTRACT_get_vextract256_imm>;
937
938def vinsert256_insert : PatFrag<(ops node:$bigvec, node:$smallvec,
939 node:$index),
940 (insert_subvector node:$bigvec, node:$smallvec,
941 node:$index), [{
942 return X86::isVINSERT256Index(N);
943}], INSERT_get_vinsert256_imm>;
Bruno Cardoso Lopes123dff02011-07-25 23:05:25 +0000944
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000945def masked_load_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
946 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000947 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
948 return Load->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000949 return false;
950}]>;
951
952def masked_load_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
953 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000954 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
955 return Load->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000956 return false;
957}]>;
958
959def masked_load_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
960 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000961 if (auto *Load = dyn_cast<MaskedLoadSDNode>(N))
962 return Load->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000963 return false;
964}]>;
965
966def masked_load_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
967 (masked_load node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000968 return isa<MaskedLoadSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000969}]>;
970
Sanjay Patelc54600d2016-02-01 23:53:35 +0000971// Masked store fragments.
Igor Breger074a64e2015-07-24 17:24:15 +0000972// X86mstore can't be implemented in core DAG files because some targets
Sanjay Patelc54600d2016-02-01 23:53:35 +0000973// do not support vector types (llvm-tblgen will fail).
Igor Breger074a64e2015-07-24 17:24:15 +0000974def X86mstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
975 (masked_store node:$src1, node:$src2, node:$src3), [{
976 return !cast<MaskedStoreSDNode>(N)->isTruncatingStore();
977}]>;
978
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000979def masked_store_aligned128 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000980 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000981 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
982 return Store->getAlignment() >= 16;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000983 return false;
984}]>;
985
986def masked_store_aligned256 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000987 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000988 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
989 return Store->getAlignment() >= 32;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000990 return false;
991}]>;
992
993def masked_store_aligned512 : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +0000994 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000995 if (auto *Store = dyn_cast<MaskedStoreSDNode>(N))
996 return Store->getAlignment() >= 64;
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000997 return false;
998}]>;
999
1000def masked_store_unaligned : PatFrag<(ops node:$src1, node:$src2, node:$src3),
Igor Breger074a64e2015-07-24 17:24:15 +00001001 (X86mstore node:$src1, node:$src2, node:$src3), [{
Benjamin Kramer619c4e52015-04-10 11:24:51 +00001002 return isa<MaskedStoreSDNode>(N);
Elena Demikhovskyd207f172015-03-03 15:03:35 +00001003}]>;
1004
Igor Breger074a64e2015-07-24 17:24:15 +00001005// masked truncstore fragments
1006// X86mtruncstore can't be implemented in core DAG files because some targets
1007// doesn't support vector type ( llvm-tblgen will fail)
1008def X86mtruncstore : PatFrag<(ops node:$src1, node:$src2, node:$src3),
1009 (masked_store node:$src1, node:$src2, node:$src3), [{
1010 return cast<MaskedStoreSDNode>(N)->isTruncatingStore();
1011}]>;
1012def masked_truncstorevi8 :
1013 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1014 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1015 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i8;
1016}]>;
1017def masked_truncstorevi16 :
1018 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1019 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1020 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i16;
1021}]>;
1022def masked_truncstorevi32 :
1023 PatFrag<(ops node:$src1, node:$src2, node:$src3),
1024 (X86mtruncstore node:$src1, node:$src2, node:$src3), [{
1025 return cast<MaskedStoreSDNode>(N)->getMemoryVT().getScalarType() == MVT::i32;
1026}]>;