Eric Christopher | 06b32cd | 2015-02-20 00:36:53 +0000 | [diff] [blame] | 1 | //===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 AVX512 instruction set, defining the |
| 11 | // instructions, and properties of the instructions which are needed for code |
| 12 | // generation, machine code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 16 | // Group template arguments that can be derived from the vector type (EltNum x |
| 17 | // EltVT). These are things like the register class for the writemask, etc. |
| 18 | // The idea is to pass one of these as the template argument rather than the |
| 19 | // individual arguments. |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 20 | // The template is also used for scalar types, in this case numelts is 1. |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 21 | class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc, |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 22 | string suffix = ""> { |
| 23 | RegisterClass RC = rc; |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 24 | ValueType EltVT = eltvt; |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 25 | int NumElts = numelts; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 26 | |
| 27 | // Corresponding mask register class. |
| 28 | RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts); |
| 29 | |
| 30 | // Corresponding write-mask register class. |
| 31 | RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM"); |
| 32 | |
| 33 | // The GPR register class that can hold the write mask. Use GR8 for fewer |
| 34 | // than 8 elements. Use shift-right and equal to work around the lack of |
| 35 | // !lt in tablegen. |
| 36 | RegisterClass MRC = |
| 37 | !cast<RegisterClass>("GR" # |
| 38 | !if (!eq (!srl(NumElts, 3), 0), 8, NumElts)); |
| 39 | |
| 40 | // Suffix used in the instruction mnemonic. |
| 41 | string Suffix = suffix; |
| 42 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 43 | // VTName is a string name for vector VT. For vector types it will be |
| 44 | // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32 |
| 45 | // It is a little bit complex for scalar types, where NumElts = 1. |
| 46 | // In this case we build v4f32 or v2f64 |
| 47 | string VTName = "v" # !if (!eq (NumElts, 1), |
| 48 | !if (!eq (EltVT.Size, 32), 4, |
| 49 | !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 50 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 51 | // The vector VT. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 52 | ValueType VT = !cast<ValueType>(VTName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 53 | |
| 54 | string EltTypeName = !cast<string>(EltVT); |
| 55 | // Size of the element type in bits, e.g. 32 for v16i32. |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 56 | string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName)); |
| 57 | int EltSize = EltVT.Size; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 58 | |
| 59 | // "i" for integer types and "f" for floating-point types |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 60 | string TypeVariantName = !subst(EltSizeName, "", EltTypeName); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 61 | |
| 62 | // Size of RC in bits, e.g. 512 for VR512. |
| 63 | int Size = VT.Size; |
| 64 | |
| 65 | // The corresponding memory operand, e.g. i512mem for VR512. |
| 66 | X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem"); |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 67 | X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem"); |
| 68 | |
| 69 | // Load patterns |
| 70 | // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64 |
| 71 | // due to load promotion during legalization |
| 72 | PatFrag LdFrag = !cast<PatFrag>("load" # |
| 73 | !if (!eq (TypeVariantName, "i"), |
| 74 | !if (!eq (Size, 128), "v2i64", |
| 75 | !if (!eq (Size, 256), "v4i64", |
| 76 | VTName)), VTName)); |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 77 | |
| 78 | PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" # |
| 79 | !if (!eq (TypeVariantName, "i"), |
| 80 | !if (!eq (Size, 128), "v2i64", |
| 81 | !if (!eq (Size, 256), "v4i64", |
| 82 | !if (!eq (Size, 512), |
| 83 | !if (!eq (EltSize, 64), "v8i64", "v16i32"), |
| 84 | VTName))), VTName)); |
| 85 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 86 | PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 87 | |
| 88 | // The corresponding float type, e.g. v16f32 for v16i32 |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 89 | // Note: For EltSize < 32, FloatVT is illegal and TableGen |
| 90 | // fails to compile, so we choose FloatVT = VT |
| 91 | ValueType FloatVT = !cast<ValueType>( |
| 92 | !if (!eq (!srl(EltSize,5),0), |
| 93 | VTName, |
| 94 | !if (!eq(TypeVariantName, "i"), |
| 95 | "v" # NumElts # "f" # EltSize, |
| 96 | VTName))); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 97 | |
| 98 | // The string to specify embedded broadcast in assembly. |
| 99 | string BroadcastStr = "{1to" # NumElts # "}"; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 100 | |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 101 | // 8-bit compressed displacement tuple/subvector format. This is only |
| 102 | // defined for NumElts <= 8. |
| 103 | CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0), |
| 104 | !cast<CD8VForm>("CD8VT" # NumElts), ?); |
| 105 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 106 | SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm, |
| 107 | !if (!eq (Size, 256), sub_ymm, ?)); |
| 108 | |
| 109 | Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle, |
| 110 | !if (!eq (EltTypeName, "f64"), SSEPackedDouble, |
| 111 | SSEPackedInt)); |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 112 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 113 | RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X); |
| 114 | |
Adam Nemet | 0937723 | 2014-10-08 23:25:31 +0000 | [diff] [blame] | 115 | // A vector type of the same width with element type i32. This is used to |
| 116 | // create the canonical constant zero node ImmAllZerosV. |
| 117 | ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32"); |
| 118 | dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV))); |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 119 | |
| 120 | string ZSuffix = !if (!eq (Size, 128), "Z128", |
| 121 | !if (!eq (Size, 256), "Z256", "Z")); |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 122 | } |
| 123 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 124 | def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">; |
| 125 | def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 126 | def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">; |
| 127 | def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">; |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 128 | def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">; |
| 129 | def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">; |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 130 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 131 | // "x" in v32i8x_info means RC = VR256X |
| 132 | def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">; |
| 133 | def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">; |
| 134 | def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">; |
| 135 | def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 136 | def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">; |
| 137 | def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 138 | |
| 139 | def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">; |
| 140 | def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">; |
| 141 | def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">; |
| 142 | def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">; |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 143 | def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">; |
| 144 | def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 145 | |
Elena Demikhovsky | fa4a6c1 | 2014-12-09 07:06:32 +0000 | [diff] [blame] | 146 | // We map scalar types to the smallest (128-bit) vector type |
| 147 | // with the appropriate element type. This allows to use the same masking logic. |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 148 | def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">; |
| 149 | def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">; |
| 150 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 151 | class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256, |
| 152 | X86VectorVTInfo i128> { |
| 153 | X86VectorVTInfo info512 = i512; |
| 154 | X86VectorVTInfo info256 = i256; |
| 155 | X86VectorVTInfo info128 = i128; |
| 156 | } |
| 157 | |
| 158 | def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info, |
| 159 | v16i8x_info>; |
| 160 | def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info, |
| 161 | v8i16x_info>; |
| 162 | def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info, |
| 163 | v4i32x_info>; |
| 164 | def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info, |
| 165 | v2i64x_info>; |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 166 | def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info, |
| 167 | v4f32x_info>; |
| 168 | def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info, |
| 169 | v2f64x_info>; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 170 | |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 171 | // This multiclass generates the masking variants from the non-masking |
| 172 | // variant. It only provides the assembly pieces for the masking variants. |
| 173 | // It assumes custom ISel patterns for masking which can be provided as |
| 174 | // template arguments. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 175 | multiclass AVX512_maskable_custom<bits<8> O, Format F, |
| 176 | dag Outs, |
| 177 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 178 | string OpcodeStr, |
| 179 | string AttSrcAsm, string IntelSrcAsm, |
| 180 | list<dag> Pattern, |
| 181 | list<dag> MaskingPattern, |
| 182 | list<dag> ZeroMaskingPattern, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 183 | string Round = "", |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 184 | string MaskingConstraint = "", |
| 185 | InstrItinClass itin = NoItinerary, |
| 186 | bit IsCommutable = 0> { |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 187 | let isCommutable = IsCommutable in |
| 188 | def NAME: AVX512<O, F, Outs, Ins, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 189 | OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"# |
| 190 | "$dst "#Round#", "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 191 | Pattern, itin>; |
| 192 | |
| 193 | // Prefer over VMOV*rrk Pat<> |
| 194 | let AddedComplexity = 20 in |
| 195 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 196 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"# |
| 197 | "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 198 | MaskingPattern, itin>, |
| 199 | EVEX_K { |
| 200 | // In case of the 3src subclass this is overridden with a let. |
| 201 | string Constraints = MaskingConstraint; |
| 202 | } |
| 203 | let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<> |
| 204 | def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 205 | OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"# |
| 206 | "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}", |
Adam Nemet | 52bb6cf | 2014-10-08 23:25:23 +0000 | [diff] [blame] | 207 | ZeroMaskingPattern, |
| 208 | itin>, |
| 209 | EVEX_KZ; |
| 210 | } |
| 211 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 212 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 213 | // Common base class of AVX512_maskable and AVX512_maskable_3src. |
| 214 | multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _, |
| 215 | dag Outs, |
| 216 | dag Ins, dag MaskingIns, dag ZeroMaskingIns, |
| 217 | string OpcodeStr, |
| 218 | string AttSrcAsm, string IntelSrcAsm, |
| 219 | dag RHS, dag MaskingRHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 220 | SDNode Select = vselect, string Round = "", |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 221 | string MaskingConstraint = "", |
| 222 | InstrItinClass itin = NoItinerary, |
| 223 | bit IsCommutable = 0> : |
| 224 | AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr, |
| 225 | AttSrcAsm, IntelSrcAsm, |
| 226 | [(set _.RC:$dst, RHS)], |
| 227 | [(set _.RC:$dst, MaskingRHS)], |
| 228 | [(set _.RC:$dst, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 229 | (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))], |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 230 | Round, MaskingConstraint, NoItinerary, IsCommutable>; |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 231 | |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 232 | // This multiclass generates the unconditional/non-masking, the masking and |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 233 | // the zero-masking variant of the vector instruction. In the masking case, the |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 234 | // perserved vector elements come from a new dummy input operand tied to $dst. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 235 | multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _, |
| 236 | dag Outs, dag Ins, string OpcodeStr, |
| 237 | string AttSrcAsm, string IntelSrcAsm, |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 238 | dag RHS, string Round = "", |
| 239 | InstrItinClass itin = NoItinerary, |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 240 | bit IsCommutable = 0> : |
| 241 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 242 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 243 | !con((ins _.KRCWM:$mask), Ins), |
| 244 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 245 | (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect, |
| 246 | Round, "$src0 = $dst", itin, IsCommutable>; |
| 247 | |
| 248 | // This multiclass generates the unconditional/non-masking, the masking and |
| 249 | // the zero-masking variant of the scalar instruction. |
| 250 | multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _, |
| 251 | dag Outs, dag Ins, string OpcodeStr, |
| 252 | string AttSrcAsm, string IntelSrcAsm, |
| 253 | dag RHS, string Round = "", |
| 254 | InstrItinClass itin = NoItinerary, |
| 255 | bit IsCommutable = 0> : |
| 256 | AVX512_maskable_common<O, F, _, Outs, Ins, |
| 257 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 258 | !con((ins _.KRCWM:$mask), Ins), |
| 259 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 260 | (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select, |
| 261 | Round, "$src0 = $dst", itin, IsCommutable>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 262 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 263 | // Similar to AVX512_maskable but in this case one of the source operands |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 264 | // ($src1) is already tied to $dst so we just use that for the preserved |
| 265 | // vector elements. NOTE that the NonTiedIns (the ins dag) should exclude |
| 266 | // $src1. |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 267 | multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _, |
| 268 | dag Outs, dag NonTiedIns, string OpcodeStr, |
| 269 | string AttSrcAsm, string IntelSrcAsm, |
| 270 | dag RHS> : |
| 271 | AVX512_maskable_common<O, F, _, Outs, |
| 272 | !con((ins _.RC:$src1), NonTiedIns), |
| 273 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 274 | !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns), |
| 275 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 276 | (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>; |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 277 | |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 278 | |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 279 | multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _, |
| 280 | dag Outs, dag Ins, |
| 281 | string OpcodeStr, |
| 282 | string AttSrcAsm, string IntelSrcAsm, |
| 283 | list<dag> Pattern> : |
| 284 | AVX512_maskable_custom<O, F, Outs, Ins, |
| 285 | !con((ins _.RC:$src0, _.KRCWM:$mask), Ins), |
| 286 | !con((ins _.KRCWM:$mask), Ins), |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 287 | OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "", |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 288 | "$src0 = $dst">; |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 289 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 290 | |
| 291 | // Instruction with mask that puts result in mask register, |
| 292 | // like "compare" and "vptest" |
| 293 | multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F, |
| 294 | dag Outs, |
| 295 | dag Ins, dag MaskingIns, |
| 296 | string OpcodeStr, |
| 297 | string AttSrcAsm, string IntelSrcAsm, |
| 298 | list<dag> Pattern, |
| 299 | list<dag> MaskingPattern, |
| 300 | string Round = "", |
| 301 | InstrItinClass itin = NoItinerary> { |
| 302 | def NAME: AVX512<O, F, Outs, Ins, |
| 303 | OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"# |
| 304 | "$dst "#Round#", "#IntelSrcAsm#"}", |
| 305 | Pattern, itin>; |
| 306 | |
| 307 | def NAME#k: AVX512<O, F, Outs, MaskingIns, |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 308 | OpcodeStr#"\t{"#Round#AttSrcAsm#", $dst {${mask}}|"# |
| 309 | "$dst {${mask}}, "#IntelSrcAsm#Round#"}", |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 310 | MaskingPattern, itin>, EVEX_K; |
| 311 | } |
| 312 | |
| 313 | multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 314 | dag Outs, |
| 315 | dag Ins, dag MaskingIns, |
| 316 | string OpcodeStr, |
| 317 | string AttSrcAsm, string IntelSrcAsm, |
| 318 | dag RHS, dag MaskingRHS, |
| 319 | string Round = "", |
| 320 | InstrItinClass itin = NoItinerary> : |
| 321 | AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr, |
| 322 | AttSrcAsm, IntelSrcAsm, |
| 323 | [(set _.KRC:$dst, RHS)], |
| 324 | [(set _.KRC:$dst, MaskingRHS)], |
| 325 | Round, NoItinerary>; |
| 326 | |
| 327 | multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _, |
| 328 | dag Outs, dag Ins, string OpcodeStr, |
| 329 | string AttSrcAsm, string IntelSrcAsm, |
| 330 | dag RHS, string Round = "", |
| 331 | InstrItinClass itin = NoItinerary> : |
| 332 | AVX512_maskable_common_cmp<O, F, _, Outs, Ins, |
| 333 | !con((ins _.KRCWM:$mask), Ins), |
| 334 | OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS, |
| 335 | (and _.KRCWM:$mask, RHS), |
| 336 | Round, itin>; |
| 337 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 338 | multiclass AVX512_maskable_cmp_alt<bits<8> O, Format F, X86VectorVTInfo _, |
| 339 | dag Outs, dag Ins, string OpcodeStr, |
| 340 | string AttSrcAsm, string IntelSrcAsm> : |
| 341 | AVX512_maskable_custom_cmp<O, F, Outs, |
| 342 | Ins, !con((ins _.KRCWM:$mask),Ins), OpcodeStr, |
| 343 | AttSrcAsm, IntelSrcAsm, |
| 344 | [],[],"", NoItinerary>; |
| 345 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 346 | // Bitcasts between 512-bit vector types. Return the original type since |
| 347 | // no instruction is needed for the conversion |
| 348 | let Predicates = [HasAVX512] in { |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 349 | def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 350 | def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 351 | def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>; |
| 352 | def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>; |
| 353 | def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 354 | def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 355 | def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>; |
| 356 | def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>; |
| 357 | def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 358 | def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 359 | def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 360 | def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>; |
| 361 | def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 362 | def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 363 | def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>; |
| 364 | def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>; |
Elena Demikhovsky | 40a7714 | 2014-08-11 09:59:08 +0000 | [diff] [blame] | 365 | def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 366 | def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>; |
| 367 | def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 368 | def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>; |
Robert Khasanov | bfa0131 | 2014-07-21 14:54:21 +0000 | [diff] [blame] | 369 | def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>; |
| 370 | def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>; |
| 371 | def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>; |
| 372 | def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>; |
| 373 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 374 | def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>; |
| 375 | def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>; |
| 376 | def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>; |
| 377 | def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>; |
| 378 | def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>; |
| 379 | def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 380 | |
| 381 | def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 382 | def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 383 | def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 384 | def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 385 | def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>; |
| 386 | def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 387 | def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 388 | def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 389 | def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 390 | def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>; |
| 391 | def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 392 | def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 393 | def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 394 | def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 395 | def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>; |
| 396 | def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 397 | def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 398 | def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 399 | def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 400 | def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>; |
| 401 | def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 402 | def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 403 | def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 404 | def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 405 | def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>; |
| 406 | def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 407 | def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 408 | def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 409 | def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 410 | def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>; |
| 411 | |
| 412 | // Bitcasts between 256-bit vector types. Return the original type since |
| 413 | // no instruction is needed for the conversion |
| 414 | def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 415 | def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 416 | def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 417 | def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 418 | def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>; |
| 419 | def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 420 | def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 421 | def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 422 | def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 423 | def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>; |
| 424 | def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 425 | def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 426 | def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 427 | def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 428 | def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>; |
| 429 | def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 430 | def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 431 | def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 432 | def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 433 | def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>; |
| 434 | def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 435 | def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 436 | def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 437 | def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 438 | def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>; |
| 439 | def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 440 | def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 441 | def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 442 | def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 443 | def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>; |
| 444 | } |
| 445 | |
| 446 | // |
| 447 | // AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros. |
| 448 | // |
| 449 | |
| 450 | let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1, |
| 451 | isPseudo = 1, Predicates = [HasAVX512] in { |
| 452 | def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "", |
| 453 | [(set VR512:$dst, (v16f32 immAllZerosV))]>; |
| 454 | } |
| 455 | |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 456 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 457 | def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>; |
| 458 | def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>; |
| 459 | def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>; |
Craig Topper | fb1746b | 2014-01-30 06:03:19 +0000 | [diff] [blame] | 460 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 461 | |
| 462 | //===----------------------------------------------------------------------===// |
| 463 | // AVX-512 - VECTOR INSERT |
| 464 | // |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 465 | |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 466 | multiclass vinsert_for_size_no_alt<int Opcode, |
| 467 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 468 | PatFrag vinsert_insert, |
| 469 | SDNodeXForm INSERT_get_vinsert_imm> { |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 470 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
| 471 | def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 472 | (ins VR512:$src1, From.RC:$src2, u8imm:$src3), |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 473 | "vinsert" # From.EltTypeName # "x" # From.NumElts # |
| 474 | "\t{$src3, $src2, $src1, $dst|" |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 475 | "$dst, $src1, $src2, $src3}", |
Adam Nemet | 4dca3ce | 2014-10-02 23:18:30 +0000 | [diff] [blame] | 476 | [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1), |
| 477 | (From.VT From.RC:$src2), |
| 478 | (iPTR imm)))]>, |
| 479 | EVEX_4V, EVEX_V512; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 480 | |
| 481 | let mayLoad = 1 in |
| 482 | def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 483 | (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3), |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 484 | "vinsert" # From.EltTypeName # "x" # From.NumElts # |
| 485 | "\t{$src3, $src2, $src1, $dst|" |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 486 | "$dst, $src1, $src2, $src3}", |
Adam Nemet | 449b3f0 | 2014-10-15 23:42:09 +0000 | [diff] [blame] | 487 | []>, |
| 488 | EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>; |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 489 | } |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 490 | } |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 491 | |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 492 | multiclass vinsert_for_size<int Opcode, |
| 493 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 494 | X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo, |
| 495 | PatFrag vinsert_insert, |
| 496 | SDNodeXForm INSERT_get_vinsert_imm> : |
| 497 | vinsert_for_size_no_alt<Opcode, From, To, |
| 498 | vinsert_insert, INSERT_get_vinsert_imm> { |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 499 | // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 500 | // vinserti32x4. Only add this if 64x2 and friends are not supported |
| 501 | // natively via AVX512DQ. |
| 502 | let Predicates = [NoDQI] in |
| 503 | def : Pat<(vinsert_insert:$ins |
| 504 | (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)), |
| 505 | (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr") |
| 506 | VR512:$src1, From.RC:$src2, |
| 507 | (INSERT_get_vinsert_imm VR512:$ins)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 508 | } |
| 509 | |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 510 | multiclass vinsert_for_type<ValueType EltVT32, int Opcode128, |
| 511 | ValueType EltVT64, int Opcode256> { |
| 512 | defm NAME # "32x4" : vinsert_for_size<Opcode128, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 513 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 514 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 515 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 516 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 517 | vinsert128_insert, |
| 518 | INSERT_get_vinsert128_imm>; |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 519 | let Predicates = [HasDQI] in |
| 520 | defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128, |
| 521 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 522 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 523 | vinsert128_insert, |
| 524 | INSERT_get_vinsert128_imm>, VEX_W; |
Adam Nemet | b1c3ef4 | 2014-10-15 23:42:04 +0000 | [diff] [blame] | 525 | defm NAME # "64x4" : vinsert_for_size<Opcode256, |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 526 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 527 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 528 | X86VectorVTInfo< 8, EltVT32, VR256>, |
| 529 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 530 | vinsert256_insert, |
| 531 | INSERT_get_vinsert256_imm>, VEX_W; |
Adam Nemet | 4285c1f | 2014-10-15 23:42:17 +0000 | [diff] [blame] | 532 | let Predicates = [HasDQI] in |
| 533 | defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256, |
| 534 | X86VectorVTInfo< 8, EltVT32, VR256X>, |
| 535 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 536 | vinsert256_insert, |
| 537 | INSERT_get_vinsert256_imm>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 538 | } |
| 539 | |
Adam Nemet | 4e2ef47 | 2014-10-02 23:18:28 +0000 | [diff] [blame] | 540 | defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>; |
| 541 | defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 542 | |
| 543 | // vinsertps - insert f32 to XMM |
| 544 | def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 545 | (ins VR128X:$src1, VR128X:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 546 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 547 | [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 548 | EVEX_4V; |
| 549 | def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 550 | (ins VR128X:$src1, f32mem:$src2, u8imm:$src3), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 551 | "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}", |
Filipe Cabecinhas | 2035221 | 2014-04-21 20:07:29 +0000 | [diff] [blame] | 552 | [(set VR128X:$dst, (X86insertps VR128X:$src1, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 553 | (v4f32 (scalar_to_vector (loadf32 addr:$src2))), |
| 554 | imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 555 | |
| 556 | //===----------------------------------------------------------------------===// |
| 557 | // AVX-512 VECTOR EXTRACT |
| 558 | //--- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 559 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 560 | multiclass vextract_for_size<int Opcode, |
| 561 | X86VectorVTInfo From, X86VectorVTInfo To, |
| 562 | X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo, |
| 563 | PatFrag vextract_extract, |
| 564 | SDNodeXForm EXTRACT_get_vextract_imm> { |
| 565 | let hasSideEffects = 0, ExeDomain = To.ExeDomain in { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 566 | defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 567 | (ins VR512:$src1, u8imm:$idx), |
Adam Nemet | 2b5cdbb | 2014-10-08 23:25:33 +0000 | [diff] [blame] | 568 | "vextract" # To.EltTypeName # "x4", |
| 569 | "$idx, $src1", "$src1, $idx", |
| 570 | [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1), |
| 571 | (iPTR imm)))]>, |
| 572 | AVX512AIi8Base, EVEX, EVEX_V512; |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 573 | let mayStore = 1 in |
| 574 | def rm : AVX512AIi8<Opcode, MRMDestMem, (outs), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 575 | (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2), |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 576 | "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|" |
| 577 | "$dst, $src1, $src2}", |
| 578 | []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>; |
| 579 | } |
| 580 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 581 | // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for |
| 582 | // vextracti32x4 |
| 583 | def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)), |
| 584 | (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr") |
| 585 | VR512:$src1, |
| 586 | (EXTRACT_get_vextract_imm To.RC:$ext)))>; |
| 587 | |
| 588 | // A 128/256-bit subvector extract from the first 512-bit vector position is |
| 589 | // a subregister copy that needs no instruction. |
| 590 | def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))), |
| 591 | (To.VT |
| 592 | (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>; |
| 593 | |
| 594 | // And for the alternative types. |
| 595 | def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))), |
| 596 | (AltTo.VT |
| 597 | (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>; |
Adam Nemet | 47b2d5f | 2014-10-08 23:25:37 +0000 | [diff] [blame] | 598 | |
| 599 | // Intrinsic call with masking. |
| 600 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
| 601 | "x4_512") |
| 602 | VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask), |
| 603 | (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0, |
| 604 | (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)), |
| 605 | VR512:$src1, imm:$idx)>; |
| 606 | |
| 607 | // Intrinsic call with zero-masking. |
| 608 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
| 609 | "x4_512") |
| 610 | VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask), |
| 611 | (!cast<Instruction>(NAME # To.EltSize # "x4rrkz") |
| 612 | (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)), |
| 613 | VR512:$src1, imm:$idx)>; |
| 614 | |
| 615 | // Intrinsic call without masking. |
| 616 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName # |
| 617 | "x4_512") |
| 618 | VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)), |
| 619 | (!cast<Instruction>(NAME # To.EltSize # "x4rr") |
| 620 | VR512:$src1, imm:$idx)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 621 | } |
| 622 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 623 | multiclass vextract_for_type<ValueType EltVT32, int Opcode32, |
| 624 | ValueType EltVT64, int Opcode64> { |
| 625 | defm NAME # "32x4" : vextract_for_size<Opcode32, |
| 626 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 627 | X86VectorVTInfo< 4, EltVT32, VR128X>, |
| 628 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 629 | X86VectorVTInfo< 2, EltVT64, VR128X>, |
| 630 | vextract128_extract, |
| 631 | EXTRACT_get_vextract128_imm>; |
| 632 | defm NAME # "64x4" : vextract_for_size<Opcode64, |
| 633 | X86VectorVTInfo< 8, EltVT64, VR512>, |
| 634 | X86VectorVTInfo< 4, EltVT64, VR256X>, |
| 635 | X86VectorVTInfo<16, EltVT32, VR512>, |
| 636 | X86VectorVTInfo< 8, EltVT32, VR256>, |
| 637 | vextract256_extract, |
| 638 | EXTRACT_get_vextract256_imm>, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 639 | } |
| 640 | |
Adam Nemet | 55536c6 | 2014-09-25 23:48:45 +0000 | [diff] [blame] | 641 | defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>; |
| 642 | defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 643 | |
| 644 | // A 128-bit subvector insert to the first 512-bit vector position |
| 645 | // is a subregister copy that needs no instruction. |
| 646 | def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)), |
| 647 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), |
| 648 | (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 649 | sub_ymm)>; |
| 650 | def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)), |
| 651 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), |
| 652 | (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 653 | sub_ymm)>; |
| 654 | def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)), |
| 655 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), |
| 656 | (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 657 | sub_ymm)>; |
| 658 | def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)), |
| 659 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), |
| 660 | (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm), |
| 661 | sub_ymm)>; |
| 662 | |
| 663 | def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)), |
| 664 | (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 665 | def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)), |
| 666 | (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 667 | def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)), |
| 668 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 669 | def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)), |
| 670 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>; |
| 671 | |
| 672 | // vextractps - extract 32 bits from XMM |
| 673 | def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 674 | (ins VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 675 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 676 | [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>, |
| 677 | EVEX; |
| 678 | |
| 679 | def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs), |
Craig Topper | fc946a0 | 2015-01-25 02:21:13 +0000 | [diff] [blame] | 680 | (ins f32mem:$dst, VR128X:$src1, u8imm:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 681 | "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 682 | [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2), |
Elena Demikhovsky | 2aafc22 | 2014-02-11 07:25:59 +0000 | [diff] [blame] | 683 | addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 684 | |
| 685 | //===---------------------------------------------------------------------===// |
| 686 | // AVX-512 BROADCAST |
| 687 | //--- |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 688 | multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC, |
| 689 | ValueType svt, X86VectorVTInfo _> { |
| 690 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 691 | (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix), |
| 692 | "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>, |
| 693 | T8PD, EVEX; |
| 694 | |
| 695 | let mayLoad = 1 in { |
| 696 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 697 | (ins _.ScalarMemOp:$src), |
| 698 | "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src", |
| 699 | (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>, |
| 700 | T8PD, EVEX; |
| 701 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 702 | } |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 703 | |
| 704 | multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode, |
| 705 | AVX512VLVectorVTInfo _> { |
| 706 | defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>, |
| 707 | EVEX_V512; |
| 708 | |
| 709 | let Predicates = [HasVLX] in { |
| 710 | defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>, |
| 711 | EVEX_V256; |
| 712 | } |
| 713 | } |
| 714 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 715 | let ExeDomain = SSEPackedSingle in { |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 716 | defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast, |
| 717 | avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>; |
| 718 | let Predicates = [HasVLX] in { |
| 719 | defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X, |
| 720 | v4f32, v4f32x_info>, EVEX_V128, |
| 721 | EVEX_CD8<32, CD8VT1>; |
| 722 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 723 | } |
| 724 | |
| 725 | let ExeDomain = SSEPackedDouble in { |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 726 | defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast, |
| 727 | avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 728 | } |
| 729 | |
Robert Khasanov | 8d9b93e | 2014-12-16 16:12:11 +0000 | [diff] [blame] | 730 | // avx512_broadcast_pat introduces patterns for broadcast with a scalar argument. |
| 731 | // Later, we can canonize broadcast instructions before ISel phase and |
| 732 | // eliminate additional patterns on ISel. |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 733 | // SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar |
| 734 | // representations of source |
| 735 | multiclass avx512_broadcast_pat<string InstName, SDNode OpNode, |
| 736 | X86VectorVTInfo _, RegisterClass SrcRC_v, |
| 737 | RegisterClass SrcRC_s> { |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 738 | def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 739 | (!cast<Instruction>(InstName##"r") |
| 740 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 741 | |
| 742 | let AddedComplexity = 30 in { |
| 743 | def : Pat<(_.VT (vselect _.KRCWM:$mask, |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 744 | (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 745 | (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask, |
| 746 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 747 | |
| 748 | def : Pat<(_.VT(vselect _.KRCWM:$mask, |
Robert Khasanov | 4204c1a | 2014-12-12 14:21:30 +0000 | [diff] [blame] | 749 | (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)), |
Robert Khasanov | 8e8c399 | 2014-12-09 18:45:30 +0000 | [diff] [blame] | 750 | (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask, |
| 751 | (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>; |
| 752 | } |
| 753 | } |
| 754 | |
| 755 | defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info, |
| 756 | VR128X, FR32X>; |
| 757 | defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info, |
| 758 | VR128X, FR64X>; |
| 759 | |
| 760 | let Predicates = [HasVLX] in { |
| 761 | defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast, |
| 762 | v8f32x_info, VR128X, FR32X>; |
| 763 | defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast, |
| 764 | v4f32x_info, VR128X, FR32X>; |
| 765 | defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast, |
| 766 | v4f64x_info, VR128X, FR64X>; |
| 767 | } |
| 768 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 769 | def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 770 | (VBROADCASTSSZm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 771 | def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 772 | (VBROADCASTSDZm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 773 | |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 774 | def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 775 | (VBROADCASTSSZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 776 | def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 777 | (VBROADCASTSDZm addr:$src)>; |
Quentin Colombet | 4bf1c28 | 2013-10-25 17:47:18 +0000 | [diff] [blame] | 778 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 779 | multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _, |
| 780 | RegisterClass SrcRC> { |
| 781 | defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 782 | (ins SrcRC:$src), "vpbroadcast"##_.Suffix, |
| 783 | "$src", "$src", []>, T8PD, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 784 | } |
| 785 | |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 786 | multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _, |
| 787 | RegisterClass SrcRC, Predicate prd> { |
| 788 | let Predicates = [prd] in |
| 789 | defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512; |
| 790 | let Predicates = [prd, HasVLX] in { |
| 791 | defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256; |
| 792 | defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128; |
| 793 | } |
| 794 | } |
| 795 | |
| 796 | defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32, |
| 797 | HasBWI>; |
| 798 | defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32, |
| 799 | HasBWI>; |
| 800 | defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32, |
| 801 | HasAVX512>; |
| 802 | defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64, |
| 803 | HasAVX512>, VEX_W; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 804 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 805 | def : Pat <(v16i32 (X86vzext VK16WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 806 | (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 807 | |
| 808 | def : Pat <(v8i64 (X86vzext VK8WM:$mask)), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 809 | (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 810 | |
| 811 | def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 812 | (VPBROADCASTDrZr GR32:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 813 | def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 814 | (VPBROADCASTQrZr GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 815 | |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 816 | def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 817 | (VPBROADCASTDrZr GR32:$src)>; |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 818 | def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 819 | (VPBROADCASTQrZr GR64:$src)>; |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 820 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 821 | def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src), |
| 822 | (v16i32 immAllZerosV), (i16 GR16:$mask))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 823 | (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 824 | def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src), |
| 825 | (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))), |
Robert Khasanov | cbc5703 | 2014-12-09 16:38:41 +0000 | [diff] [blame] | 826 | (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 827 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 828 | multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 829 | X86MemOperand x86memop, PatFrag ld_frag, |
| 830 | RegisterClass DstRC, ValueType OpVT, ValueType SrcVT, |
| 831 | RegisterClass KRC> { |
| 832 | def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 833 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 834 | [(set DstRC:$dst, |
| 835 | (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX; |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 836 | def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask, |
| 837 | VR128X:$src), |
| 838 | !strconcat(OpcodeStr, |
| 839 | "\t{$src, ${dst} {${mask}} |${dst} {${mask}}, $src}"), |
| 840 | []>, EVEX, EVEX_K; |
| 841 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 842 | VR128X:$src), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 843 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 844 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 845 | []>, EVEX, EVEX_KZ; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 846 | let mayLoad = 1 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 847 | def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 848 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 849 | [(set DstRC:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 850 | (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX; |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 851 | def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask, |
| 852 | x86memop:$src), |
| 853 | !strconcat(OpcodeStr, |
| 854 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}} , $src}"), |
| 855 | []>, EVEX, EVEX_K; |
| 856 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 857 | x86memop:$src), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 858 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 859 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 60eb9db | 2015-05-04 12:40:50 +0000 | [diff] [blame] | 860 | [(set DstRC:$dst, (OpVT (vselect KRC:$mask, |
| 861 | (X86VBroadcast (ld_frag addr:$src)), |
| 862 | (OpVT (bitconvert (v16i32 immAllZerosV))))))]>, EVEX, EVEX_KZ; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 863 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 864 | } |
| 865 | |
| 866 | defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem, |
| 867 | loadi32, VR512, v16i32, v4i32, VK16WM>, |
| 868 | EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 869 | defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem, |
| 870 | loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W, |
| 871 | EVEX_CD8<64, CD8VT1>; |
| 872 | |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 873 | multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr, |
| 874 | X86MemOperand x86memop, PatFrag ld_frag, |
| 875 | RegisterClass KRC> { |
| 876 | let mayLoad = 1 in { |
| 877 | def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 878 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 879 | []>, EVEX; |
| 880 | def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask, |
| 881 | x86memop:$src), |
| 882 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 883 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Adam Nemet | 73f72e1 | 2014-06-27 00:43:38 +0000 | [diff] [blame] | 884 | []>, EVEX, EVEX_KZ; |
| 885 | } |
| 886 | } |
| 887 | |
| 888 | defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4", |
| 889 | i128mem, loadv2i64, VK16WM>, |
| 890 | EVEX_V512, EVEX_CD8<32, CD8VT4>; |
| 891 | defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4", |
| 892 | i256mem, loadv4i64, VK16WM>, VEX_W, |
| 893 | EVEX_V512, EVEX_CD8<64, CD8VT4>; |
| 894 | |
Cameron McInally | 394d557 | 2013-10-31 13:56:31 +0000 | [diff] [blame] | 895 | def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))), |
| 896 | (VPBROADCASTDZrr VR128X:$src)>; |
| 897 | def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))), |
| 898 | (VPBROADCASTQZrr VR128X:$src)>; |
| 899 | |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 900 | def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 901 | (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 902 | def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 903 | (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>; |
Robert Khasanov | dd09a8f | 2014-10-28 12:28:51 +0000 | [diff] [blame] | 904 | |
| 905 | def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))), |
| 906 | (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>; |
| 907 | def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))), |
| 908 | (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>; |
| 909 | |
Quentin Colombet | 8761a8f | 2013-10-25 18:04:12 +0000 | [diff] [blame] | 910 | def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 911 | (VBROADCASTSSZr VR128X:$src)>; |
Quentin Colombet | 8761a8f | 2013-10-25 18:04:12 +0000 | [diff] [blame] | 912 | def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 913 | (VBROADCASTSDZr VR128X:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 914 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 915 | // Provide fallback in case the load node that is used in the patterns above |
| 916 | // is used by additional users, which prevents the pattern selection. |
| 917 | def : Pat<(v16f32 (X86VBroadcast FR32X:$src)), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 918 | (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 919 | def : Pat<(v8f64 (X86VBroadcast FR64X:$src)), |
Robert Khasanov | af318f7 | 2014-10-30 14:21:47 +0000 | [diff] [blame] | 920 | (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 921 | |
| 922 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 923 | //===----------------------------------------------------------------------===// |
| 924 | // AVX-512 BROADCAST MASK TO VECTOR REGISTER |
| 925 | //--- |
| 926 | |
| 927 | multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 928 | RegisterClass KRC> { |
| 929 | let Predicates = [HasCDI] in |
| 930 | def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 931 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 932 | []>, EVEX, EVEX_V512; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 933 | |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 934 | let Predicates = [HasCDI, HasVLX] in { |
| 935 | def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 936 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 937 | []>, EVEX, EVEX_V128; |
| 938 | def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 939 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 940 | []>, EVEX, EVEX_V256; |
| 941 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 942 | } |
| 943 | |
Cameron McInally | c43c8f9 | 2014-06-13 11:40:31 +0000 | [diff] [blame] | 944 | let Predicates = [HasCDI] in { |
Elena Demikhovsky | 4b01b73 | 2014-10-26 09:52:24 +0000 | [diff] [blame] | 945 | defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", |
| 946 | VK16>; |
| 947 | defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", |
| 948 | VK8>, VEX_W; |
Cameron McInally | c43c8f9 | 2014-06-13 11:40:31 +0000 | [diff] [blame] | 949 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 950 | |
| 951 | //===----------------------------------------------------------------------===// |
| 952 | // AVX-512 - VPERM |
| 953 | // |
| 954 | // -- immediate form -- |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 955 | multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 956 | X86VectorVTInfo _> { |
| 957 | let ExeDomain = _.ExeDomain in { |
| 958 | def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 959 | (ins _.RC:$src1, u8imm:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 960 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 961 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 962 | [(set _.RC:$dst, |
| 963 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 964 | EVEX; |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 965 | def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 966 | (ins _.MemOp:$src1, u8imm:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 967 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 968 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 969 | [(set _.RC:$dst, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 970 | (_.VT (OpNode (_.LdFrag addr:$src1), |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 971 | (i8 imm:$src2))))]>, |
| 972 | EVEX, EVEX_CD8<_.EltSize, CD8VF>; |
| 973 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 974 | } |
| 975 | |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 976 | multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _, |
| 977 | X86VectorVTInfo Ctrl> : |
| 978 | avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> { |
| 979 | let ExeDomain = _.ExeDomain in { |
| 980 | def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst), |
| 981 | (ins _.RC:$src1, _.RC:$src2), |
| 982 | !strconcat("vpermil" # _.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 983 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 984 | [(set _.RC:$dst, |
| 985 | (_.VT (X86VPermilpv _.RC:$src1, |
| 986 | (Ctrl.VT Ctrl.RC:$src2))))]>, |
| 987 | EVEX_4V; |
| 988 | def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst), |
| 989 | (ins _.RC:$src1, Ctrl.MemOp:$src2), |
| 990 | !strconcat("vpermil" # _.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 991 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 992 | [(set _.RC:$dst, |
| 993 | (_.VT (X86VPermilpv _.RC:$src1, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 994 | (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>, |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 995 | EVEX_4V; |
| 996 | } |
| 997 | } |
| 998 | |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 999 | defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>, |
| 1000 | EVEX_V512, VEX_W; |
| 1001 | defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>, |
| 1002 | EVEX_V512, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1003 | |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1004 | defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>, |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1005 | EVEX_V512; |
Adam Nemet | cf7a4a2 | 2014-10-27 23:08:40 +0000 | [diff] [blame] | 1006 | defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>, |
Adam Nemet | 8d85b0c | 2014-10-27 23:08:37 +0000 | [diff] [blame] | 1007 | EVEX_V512, VEX_W; |
Adam Nemet | 9aad131 | 2014-10-27 23:08:34 +0000 | [diff] [blame] | 1008 | |
| 1009 | def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))), |
| 1010 | (VPERMILPSZri VR512:$src1, imm:$imm)>; |
| 1011 | def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))), |
| 1012 | (VPERMILPDZri VR512:$src1, imm:$imm)>; |
| 1013 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1014 | // -- VPERM - register form -- |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1015 | multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1016 | PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> { |
| 1017 | |
| 1018 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 1019 | (ins RC:$src1, RC:$src2), |
| 1020 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1021 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1022 | [(set RC:$dst, |
| 1023 | (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V; |
| 1024 | |
| 1025 | def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 1026 | (ins RC:$src1, x86memop:$src2), |
| 1027 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1028 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1029 | [(set RC:$dst, |
| 1030 | (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>, |
| 1031 | EVEX_4V; |
| 1032 | } |
| 1033 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1034 | defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1035 | v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1036 | defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1037 | v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1038 | let ExeDomain = SSEPackedSingle in |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1039 | defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1040 | v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 1041 | let ExeDomain = SSEPackedDouble in |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1042 | defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1043 | v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1044 | |
| 1045 | // -- VPERM2I - 3 source operands form -- |
| 1046 | multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC, |
| 1047 | PatFrag mem_frag, X86MemOperand x86memop, |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1048 | SDNode OpNode, ValueType OpVT, RegisterClass KRC> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1049 | let Constraints = "$src1 = $dst" in { |
| 1050 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 1051 | (ins RC:$src1, RC:$src2, RC:$src3), |
| 1052 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1053 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1054 | [(set RC:$dst, |
Elena Demikhovsky | a5d38a3 | 2014-01-23 14:27:26 +0000 | [diff] [blame] | 1055 | (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1056 | EVEX_4V; |
| 1057 | |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1058 | def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 1059 | (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3), |
| 1060 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1061 | "\t{$src3, $src2, $dst {${mask}}|" |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1062 | "$dst {${mask}}, $src2, $src3}"), |
| 1063 | [(set RC:$dst, (OpVT (vselect KRC:$mask, |
| 1064 | (OpNode RC:$src1, RC:$src2, |
| 1065 | RC:$src3), |
| 1066 | RC:$src1)))]>, |
| 1067 | EVEX_4V, EVEX_K; |
| 1068 | |
| 1069 | let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<> |
| 1070 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 1071 | (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3), |
| 1072 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1073 | "\t{$src3, $src2, $dst {${mask}} {z} |", |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1074 | "$dst {${mask}} {z}, $src2, $src3}"), |
| 1075 | [(set RC:$dst, (OpVT (vselect KRC:$mask, |
| 1076 | (OpNode RC:$src1, RC:$src2, |
| 1077 | RC:$src3), |
| 1078 | (OpVT (bitconvert |
| 1079 | (v16i32 immAllZerosV))))))]>, |
| 1080 | EVEX_4V, EVEX_KZ; |
| 1081 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1082 | def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 1083 | (ins RC:$src1, RC:$src2, x86memop:$src3), |
| 1084 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1085 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1086 | [(set RC:$dst, |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1087 | (OpVT (OpNode RC:$src1, RC:$src2, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1088 | (mem_frag addr:$src3))))]>, EVEX_4V; |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1089 | |
| 1090 | def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 1091 | (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3), |
| 1092 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1093 | "\t{$src3, $src2, $dst {${mask}}|" |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1094 | "$dst {${mask}}, $src2, $src3}"), |
| 1095 | [(set RC:$dst, |
| 1096 | (OpVT (vselect KRC:$mask, |
| 1097 | (OpNode RC:$src1, RC:$src2, |
| 1098 | (mem_frag addr:$src3)), |
| 1099 | RC:$src1)))]>, |
| 1100 | EVEX_4V, EVEX_K; |
| 1101 | |
| 1102 | let AddedComplexity = 10 in // Prefer over the rrkz variant |
| 1103 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 1104 | (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3), |
| 1105 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1106 | "\t{$src3, $src2, $dst {${mask}} {z}|" |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1107 | "$dst {${mask}} {z}, $src2, $src3}"), |
| 1108 | [(set RC:$dst, |
| 1109 | (OpVT (vselect KRC:$mask, |
| 1110 | (OpNode RC:$src1, RC:$src2, |
| 1111 | (mem_frag addr:$src3)), |
| 1112 | (OpVT (bitconvert |
| 1113 | (v16i32 immAllZerosV))))))]>, |
| 1114 | EVEX_4V, EVEX_KZ; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1115 | } |
| 1116 | } |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1117 | defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32, |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1118 | i512mem, X86VPermiv3, v16i32, VK16WM>, |
| 1119 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1120 | defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64, |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1121 | i512mem, X86VPermiv3, v8i64, VK8WM>, |
| 1122 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1123 | defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32, |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1124 | i512mem, X86VPermiv3, v16f32, VK16WM>, |
| 1125 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1126 | defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64, |
Adam Nemet | 2415a49 | 2014-07-02 21:25:54 +0000 | [diff] [blame] | 1127 | i512mem, X86VPermiv3, v8f64, VK8WM>, |
| 1128 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1129 | |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1130 | multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC, |
| 1131 | PatFrag mem_frag, X86MemOperand x86memop, |
Adam Nemet | 11dd5cf | 2014-07-02 21:26:01 +0000 | [diff] [blame] | 1132 | SDNode OpNode, ValueType OpVT, RegisterClass KRC, |
| 1133 | ValueType MaskVT, RegisterClass MRC> : |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1134 | avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode, |
| 1135 | OpVT, KRC> { |
| 1136 | def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512") |
| 1137 | VR512:$idx, VR512:$src1, VR512:$src2, -1)), |
| 1138 | (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>; |
Adam Nemet | 11dd5cf | 2014-07-02 21:26:01 +0000 | [diff] [blame] | 1139 | |
| 1140 | def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512") |
| 1141 | VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)), |
| 1142 | (!cast<Instruction>(NAME#rrk) VR512:$src1, |
| 1143 | (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>; |
Adam Nemet | efe9c98 | 2014-07-02 21:25:58 +0000 | [diff] [blame] | 1144 | } |
| 1145 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1146 | defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem, |
Adam Nemet | 11dd5cf | 2014-07-02 21:26:01 +0000 | [diff] [blame] | 1147 | X86VPermv3, v16i32, VK16WM, v16i1, GR16>, |
| 1148 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1149 | defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem, |
Adam Nemet | 11dd5cf | 2014-07-02 21:26:01 +0000 | [diff] [blame] | 1150 | X86VPermv3, v8i64, VK8WM, v8i1, GR8>, |
| 1151 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1152 | defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem, |
Adam Nemet | 11dd5cf | 2014-07-02 21:26:01 +0000 | [diff] [blame] | 1153 | X86VPermv3, v16f32, VK16WM, v16i1, GR16>, |
| 1154 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 1155 | defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem, |
Adam Nemet | 11dd5cf | 2014-07-02 21:26:01 +0000 | [diff] [blame] | 1156 | X86VPermv3, v8f64, VK8WM, v8i1, GR8>, |
| 1157 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 299cf511 | 2014-04-29 09:09:15 +0000 | [diff] [blame] | 1158 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1159 | //===----------------------------------------------------------------------===// |
| 1160 | // AVX-512 - BLEND using mask |
| 1161 | // |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1162 | multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1163 | let ExeDomain = _.ExeDomain in { |
| 1164 | def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1165 | (ins _.RC:$src1, _.RC:$src2), |
| 1166 | !strconcat(OpcodeStr, |
| 1167 | "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"), |
| 1168 | []>, EVEX_4V; |
| 1169 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1170 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1171 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1172 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1173 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1174 | (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K; |
| 1175 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 1176 | (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1177 | !strconcat(OpcodeStr, |
| 1178 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1179 | []>, EVEX_4V, EVEX_KZ; |
| 1180 | let mayLoad = 1 in { |
| 1181 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1182 | (ins _.RC:$src1, _.MemOp:$src2), |
| 1183 | !strconcat(OpcodeStr, |
| 1184 | "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"), |
| 1185 | []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 1186 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1187 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1188 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1189 | "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"), |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1190 | [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1191 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>, |
| 1192 | EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>; |
| 1193 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1194 | (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1195 | !strconcat(OpcodeStr, |
| 1196 | "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"), |
| 1197 | []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>; |
| 1198 | } |
| 1199 | } |
| 1200 | } |
| 1201 | multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
| 1202 | |
| 1203 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1204 | (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2), |
| 1205 | !strconcat(OpcodeStr, |
| 1206 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1207 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1208 | [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1), |
| 1209 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>, |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1210 | EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1211 | |
| 1212 | def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 1213 | (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1214 | !strconcat(OpcodeStr, |
| 1215 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1216 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
Elena Demikhovsky | 3121449 | 2014-12-23 09:36:28 +0000 | [diff] [blame] | 1217 | []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1218 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1219 | } |
| 1220 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1221 | multiclass blendmask_dq <bits<8> opc, string OpcodeStr, |
| 1222 | AVX512VLVectorVTInfo VTInfo> { |
| 1223 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, |
| 1224 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1225 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1226 | let Predicates = [HasVLX] in { |
| 1227 | defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>, |
| 1228 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1229 | defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>, |
| 1230 | avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1231 | } |
| 1232 | } |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1233 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1234 | multiclass blendmask_bw <bits<8> opc, string OpcodeStr, |
| 1235 | AVX512VLVectorVTInfo VTInfo> { |
| 1236 | let Predicates = [HasBWI] in |
| 1237 | defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1238 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1239 | let Predicates = [HasBWI, HasVLX] in { |
| 1240 | defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256; |
| 1241 | defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128; |
| 1242 | } |
| 1243 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1244 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1245 | |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1246 | defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>; |
| 1247 | defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W; |
| 1248 | defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>; |
| 1249 | defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W; |
| 1250 | defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>; |
| 1251 | defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1252 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 1253 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1254 | let Predicates = [HasAVX512] in { |
| 1255 | def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1), |
| 1256 | (v8f32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1257 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1258 | (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1259 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1260 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1261 | |
| 1262 | def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1), |
| 1263 | (v8i32 VR256X:$src2))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 1264 | (EXTRACT_SUBREG |
Elena Demikhovsky | 949b0d4 | 2014-12-22 13:52:48 +0000 | [diff] [blame] | 1265 | (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1266 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1267 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
| 1268 | } |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1269 | //===----------------------------------------------------------------------===// |
| 1270 | // Compare Instructions |
| 1271 | //===----------------------------------------------------------------------===// |
| 1272 | |
| 1273 | // avx512_cmp_scalar - AVX512 CMPSS and CMPSD |
| 1274 | multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop, |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1275 | SDNode OpNode, ValueType VT, |
| 1276 | PatFrag ld_frag, string Suffix> { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1277 | def rr : AVX512Ii8<0xC2, MRMSrcReg, |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1278 | (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc), |
| 1279 | !strconcat("vcmp${cc}", Suffix, |
| 1280 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1281 | [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))], |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1282 | IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
| 1283 | def rm : AVX512Ii8<0xC2, MRMSrcMem, |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1284 | (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc), |
| 1285 | !strconcat("vcmp${cc}", Suffix, |
| 1286 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1287 | [(set VK1:$dst, (OpNode (VT RC:$src1), |
| 1288 | (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1289 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1290 | def rri_alt : AVX512Ii8<0xC2, MRMSrcReg, |
Craig Topper | f38dea1 | 2015-01-21 06:07:53 +0000 | [diff] [blame] | 1291 | (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc), |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1292 | !strconcat("vcmp", Suffix, |
| 1293 | "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), |
| 1294 | [], IIC_SSE_ALU_F32S_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1295 | let mayLoad = 1 in |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1296 | def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem, |
Craig Topper | f38dea1 | 2015-01-21 06:07:53 +0000 | [diff] [blame] | 1297 | (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc), |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1298 | !strconcat("vcmp", Suffix, |
| 1299 | "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), |
| 1300 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1301 | } |
| 1302 | } |
| 1303 | |
| 1304 | let Predicates = [HasAVX512] in { |
Craig Topper | 1d60952 | 2015-01-25 08:49:19 +0000 | [diff] [blame] | 1305 | defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">, |
| 1306 | XS; |
| 1307 | defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">, |
| 1308 | XD, VEX_W; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1309 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1310 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1311 | multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1312 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1313 | def rr : AVX512BI<opc, MRMSrcReg, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1314 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2), |
| 1315 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1316 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1317 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1318 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1319 | def rm : AVX512BI<opc, MRMSrcMem, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1320 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2), |
| 1321 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
| 1322 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1323 | (_.VT (bitconvert (_.LdFrag addr:$src2)))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1324 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1325 | def rrk : AVX512BI<opc, MRMSrcReg, |
| 1326 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2), |
| 1327 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1328 | "$dst {${mask}}, $src1, $src2}"), |
| 1329 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1330 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))], |
| 1331 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| 1332 | let mayLoad = 1 in |
| 1333 | def rmk : AVX512BI<opc, MRMSrcMem, |
| 1334 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2), |
| 1335 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|", |
| 1336 | "$dst {${mask}}, $src1, $src2}"), |
| 1337 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1338 | (OpNode (_.VT _.RC:$src1), |
| 1339 | (_.VT (bitconvert |
| 1340 | (_.LdFrag addr:$src2))))))], |
| 1341 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1342 | } |
| 1343 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1344 | multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1345 | X86VectorVTInfo _> : |
| 1346 | avx512_icmp_packed<opc, OpcodeStr, OpNode, _> { |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1347 | let mayLoad = 1 in { |
| 1348 | def rmb : AVX512BI<opc, MRMSrcMem, |
| 1349 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2), |
| 1350 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst", |
| 1351 | "|$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1352 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1353 | (X86VBroadcast (_.ScalarLdFrag addr:$src2))))], |
| 1354 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1355 | def rmbk : AVX512BI<opc, MRMSrcMem, |
| 1356 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
| 1357 | _.ScalarMemOp:$src2), |
| 1358 | !strconcat(OpcodeStr, |
| 1359 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1360 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1361 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1362 | (OpNode (_.VT _.RC:$src1), |
| 1363 | (X86VBroadcast |
| 1364 | (_.ScalarLdFrag addr:$src2)))))], |
| 1365 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1366 | } |
| 1367 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1368 | |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1369 | multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 1370 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1371 | let Predicates = [prd] in |
| 1372 | defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1373 | EVEX_V512; |
| 1374 | |
| 1375 | let Predicates = [prd, HasVLX] in { |
| 1376 | defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1377 | EVEX_V256; |
| 1378 | defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1379 | EVEX_V128; |
| 1380 | } |
| 1381 | } |
| 1382 | |
| 1383 | multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr, |
| 1384 | SDNode OpNode, AVX512VLVectorVTInfo VTInfo, |
| 1385 | Predicate prd> { |
| 1386 | let Predicates = [prd] in |
| 1387 | defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>, |
| 1388 | EVEX_V512; |
| 1389 | |
| 1390 | let Predicates = [prd, HasVLX] in { |
| 1391 | defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>, |
| 1392 | EVEX_V256; |
| 1393 | defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>, |
| 1394 | EVEX_V128; |
| 1395 | } |
| 1396 | } |
| 1397 | |
| 1398 | defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm, |
| 1399 | avx512vl_i8_info, HasBWI>, |
| 1400 | EVEX_CD8<8, CD8VF>; |
| 1401 | |
| 1402 | defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm, |
| 1403 | avx512vl_i16_info, HasBWI>, |
| 1404 | EVEX_CD8<16, CD8VF>; |
| 1405 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1406 | defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1407 | avx512vl_i32_info, HasAVX512>, |
| 1408 | EVEX_CD8<32, CD8VF>; |
| 1409 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1410 | defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1411 | avx512vl_i64_info, HasAVX512>, |
| 1412 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 1413 | |
| 1414 | defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm, |
| 1415 | avx512vl_i8_info, HasBWI>, |
| 1416 | EVEX_CD8<8, CD8VF>; |
| 1417 | |
| 1418 | defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm, |
| 1419 | avx512vl_i16_info, HasBWI>, |
| 1420 | EVEX_CD8<16, CD8VF>; |
| 1421 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1422 | defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1423 | avx512vl_i32_info, HasAVX512>, |
| 1424 | EVEX_CD8<32, CD8VF>; |
| 1425 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1426 | defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm, |
Robert Khasanov | 2ea081d | 2014-08-25 14:49:34 +0000 | [diff] [blame] | 1427 | avx512vl_i64_info, HasAVX512>, |
| 1428 | T8PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1429 | |
| 1430 | def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1431 | (COPY_TO_REGCLASS (VPCMPGTDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1432 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1433 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1434 | |
| 1435 | def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1436 | (COPY_TO_REGCLASS (VPCMPEQDZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1437 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1438 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>; |
| 1439 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1440 | multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode, |
| 1441 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1442 | def rri : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1443 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1444 | !strconcat("vpcmp${cc}", Suffix, |
| 1445 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1446 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 1447 | imm:$cc))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1448 | IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1449 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1450 | def rmi : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1451 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1452 | !strconcat("vpcmp${cc}", Suffix, |
| 1453 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1454 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1455 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1456 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1457 | IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
| 1458 | def rrik : AVX512AIi8<opc, MRMSrcReg, |
| 1459 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1460 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1461 | !strconcat("vpcmp${cc}", Suffix, |
| 1462 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1463 | "$dst {${mask}}, $src1, $src2}"), |
| 1464 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1465 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1466 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1467 | IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
| 1468 | let mayLoad = 1 in |
| 1469 | def rmik : AVX512AIi8<opc, MRMSrcMem, |
| 1470 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1471 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1472 | !strconcat("vpcmp${cc}", Suffix, |
| 1473 | "\t{$src2, $src1, $dst {${mask}}|", |
| 1474 | "$dst {${mask}}, $src1, $src2}"), |
| 1475 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1476 | (OpNode (_.VT _.RC:$src1), |
| 1477 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1478 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1479 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
| 1480 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1481 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1482 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1483 | def rri_alt : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1484 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1485 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1486 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1487 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1488 | let mayLoad = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1489 | def rmi_alt : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1490 | (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1491 | !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|", |
| 1492 | "$dst, $src1, $src2, $cc}"), |
Adam Nemet | 1efcb90 | 2014-07-01 18:03:43 +0000 | [diff] [blame] | 1493 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V; |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1494 | def rrik_alt : AVX512AIi8<opc, MRMSrcReg, |
| 1495 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1496 | u8imm:$cc), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1497 | !strconcat("vpcmp", Suffix, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1498 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1499 | "$dst {${mask}}, $src1, $src2, $cc}"), |
| 1500 | [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K; |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1501 | let mayLoad = 1 in |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1502 | def rmik_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1503 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1504 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1505 | !strconcat("vpcmp", Suffix, |
| 1506 | "\t{$cc, $src2, $src1, $dst {${mask}}|", |
| 1507 | "$dst {${mask}}, $src1, $src2, $cc}"), |
Adam Nemet | 16de248 | 2014-07-01 18:03:45 +0000 | [diff] [blame] | 1508 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1509 | } |
| 1510 | } |
| 1511 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1512 | multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode, |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1513 | X86VectorVTInfo _> : |
| 1514 | avx512_icmp_cc<opc, Suffix, OpNode, _> { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1515 | def rmib : AVX512AIi8<opc, MRMSrcMem, |
| 1516 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1517 | AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1518 | !strconcat("vpcmp${cc}", Suffix, |
| 1519 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1520 | "$dst, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1521 | [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), |
| 1522 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1523 | imm:$cc))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1524 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1525 | def rmibk : AVX512AIi8<opc, MRMSrcMem, |
| 1526 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7d3c6d3 | 2015-01-28 10:09:56 +0000 | [diff] [blame] | 1527 | _.ScalarMemOp:$src2, AVX512ICC:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1528 | !strconcat("vpcmp${cc}", Suffix, |
| 1529 | "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1530 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"), |
| 1531 | [(set _.KRC:$dst, (and _.KRCWM:$mask, |
| 1532 | (OpNode (_.VT _.RC:$src1), |
| 1533 | (X86VBroadcast (_.ScalarLdFrag addr:$src2)), |
Craig Topper | 6e3a582 | 2014-12-27 20:08:45 +0000 | [diff] [blame] | 1534 | imm:$cc)))], |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1535 | IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1536 | |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1537 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 9f4d485 | 2015-01-20 12:15:30 +0000 | [diff] [blame] | 1538 | let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in { |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1539 | def rmib_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1540 | (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1541 | u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1542 | !strconcat("vpcmp", Suffix, |
| 1543 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|", |
| 1544 | "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1545 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B; |
| 1546 | def rmibk_alt : AVX512AIi8<opc, MRMSrcMem, |
| 1547 | (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 1548 | _.ScalarMemOp:$src2, u8imm:$cc), |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1549 | !strconcat("vpcmp", Suffix, |
| 1550 | "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|", |
| 1551 | "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"), |
| 1552 | [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B; |
| 1553 | } |
| 1554 | } |
| 1555 | |
| 1556 | multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1557 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1558 | let Predicates = [prd] in |
| 1559 | defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512; |
| 1560 | |
| 1561 | let Predicates = [prd, HasVLX] in { |
| 1562 | defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256; |
| 1563 | defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128; |
| 1564 | } |
| 1565 | } |
| 1566 | |
| 1567 | multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode, |
| 1568 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 1569 | let Predicates = [prd] in |
| 1570 | defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>, |
| 1571 | EVEX_V512; |
| 1572 | |
| 1573 | let Predicates = [prd, HasVLX] in { |
| 1574 | defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>, |
| 1575 | EVEX_V256; |
| 1576 | defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>, |
| 1577 | EVEX_V128; |
| 1578 | } |
| 1579 | } |
| 1580 | |
| 1581 | defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info, |
| 1582 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1583 | defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info, |
| 1584 | HasBWI>, EVEX_CD8<8, CD8VF>; |
| 1585 | |
| 1586 | defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info, |
| 1587 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1588 | defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info, |
| 1589 | HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>; |
| 1590 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1591 | defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1592 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1593 | defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1594 | HasAVX512>, EVEX_CD8<32, CD8VF>; |
| 1595 | |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1596 | defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1597 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | f70f798 | 2014-09-18 14:06:55 +0000 | [diff] [blame] | 1598 | defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info, |
Robert Khasanov | 29e3b96 | 2014-08-27 09:34:37 +0000 | [diff] [blame] | 1599 | HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1600 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 1601 | multiclass avx512_vcmp_common<X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1602 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 1603 | defm rri : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1604 | (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2,AVXCC:$cc), |
| 1605 | "vcmp${cc}"#_.Suffix, |
| 1606 | "$src2, $src1", "$src1, $src2", |
| 1607 | (X86cmpm (_.VT _.RC:$src1), |
| 1608 | (_.VT _.RC:$src2), |
| 1609 | imm:$cc)>; |
| 1610 | |
| 1611 | let mayLoad = 1 in { |
| 1612 | defm rmi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1613 | (outs _.KRC:$dst),(ins _.RC:$src1, _.MemOp:$src2, AVXCC:$cc), |
| 1614 | "vcmp${cc}"#_.Suffix, |
| 1615 | "$src2, $src1", "$src1, $src2", |
| 1616 | (X86cmpm (_.VT _.RC:$src1), |
| 1617 | (_.VT (bitconvert (_.LdFrag addr:$src2))), |
| 1618 | imm:$cc)>; |
| 1619 | |
| 1620 | defm rmbi : AVX512_maskable_cmp<0xC2, MRMSrcMem, _, |
| 1621 | (outs _.KRC:$dst), |
| 1622 | (ins _.RC:$src1, _.ScalarMemOp:$src2, AVXCC:$cc), |
| 1623 | "vcmp${cc}"#_.Suffix, |
| 1624 | "${src2}"##_.BroadcastStr##", $src1", |
| 1625 | "$src1, ${src2}"##_.BroadcastStr, |
| 1626 | (X86cmpm (_.VT _.RC:$src1), |
| 1627 | (_.VT (X86VBroadcast(_.ScalarLdFrag addr:$src2))), |
| 1628 | imm:$cc)>,EVEX_B; |
| 1629 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1630 | // Accept explicit immediate argument form instead of comparison code. |
Craig Topper | 0550ce7 | 2014-01-05 04:55:55 +0000 | [diff] [blame] | 1631 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 1632 | defm rri_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1633 | (outs _.KRC:$dst), |
| 1634 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1635 | "vcmp"#_.Suffix, |
| 1636 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1637 | |
| 1638 | let mayLoad = 1 in { |
| 1639 | defm rmi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1640 | (outs _.KRC:$dst), |
| 1641 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc), |
| 1642 | "vcmp"#_.Suffix, |
| 1643 | "$cc, $src2, $src1", "$src1, $src2, $cc">; |
| 1644 | |
| 1645 | defm rmbi_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcMem, _, |
| 1646 | (outs _.KRC:$dst), |
| 1647 | (ins _.RC:$src1, _.ScalarMemOp:$src2, u8imm:$cc), |
| 1648 | "vcmp"#_.Suffix, |
| 1649 | "$cc, ${src2}"##_.BroadcastStr##", $src1", |
| 1650 | "$src1, ${src2}"##_.BroadcastStr##", $cc">,EVEX_B; |
| 1651 | } |
| 1652 | } |
| 1653 | } |
| 1654 | |
| 1655 | multiclass avx512_vcmp_sae<X86VectorVTInfo _> { |
| 1656 | // comparison code form (VCMP[EQ/LT/LE/...] |
| 1657 | defm rrib : AVX512_maskable_cmp<0xC2, MRMSrcReg, _, |
| 1658 | (outs _.KRC:$dst),(ins _.RC:$src1, _.RC:$src2, AVXCC:$cc), |
| 1659 | "vcmp${cc}"#_.Suffix, |
| 1660 | "{sae}, $src2, $src1", "$src1, $src2,{sae}", |
| 1661 | (X86cmpmRnd (_.VT _.RC:$src1), |
| 1662 | (_.VT _.RC:$src2), |
| 1663 | imm:$cc, |
| 1664 | (i32 FROUND_NO_EXC))>, EVEX_B; |
| 1665 | |
| 1666 | let isAsmParserOnly = 1, hasSideEffects = 0 in { |
| 1667 | defm rrib_alt : AVX512_maskable_cmp_alt<0xC2, MRMSrcReg, _, |
| 1668 | (outs _.KRC:$dst), |
| 1669 | (ins _.RC:$src1, _.RC:$src2, u8imm:$cc), |
| 1670 | "vcmp"#_.Suffix, |
| 1671 | "$cc,{sae}, $src2, $src1", |
| 1672 | "$src1, $src2,{sae}, $cc">, EVEX_B; |
| 1673 | } |
| 1674 | } |
| 1675 | |
| 1676 | multiclass avx512_vcmp<AVX512VLVectorVTInfo _> { |
| 1677 | let Predicates = [HasAVX512] in { |
| 1678 | defm Z : avx512_vcmp_common<_.info512>, |
| 1679 | avx512_vcmp_sae<_.info512>, EVEX_V512; |
| 1680 | |
| 1681 | } |
| 1682 | let Predicates = [HasAVX512,HasVLX] in { |
| 1683 | defm Z128 : avx512_vcmp_common<_.info128>, EVEX_V128; |
| 1684 | defm Z256 : avx512_vcmp_common<_.info256>, EVEX_V256; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1685 | } |
| 1686 | } |
| 1687 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 1688 | defm VCMPPD : avx512_vcmp<avx512vl_f64_info>, |
| 1689 | AVX512PDIi8Base, EVEX_4V, EVEX_CD8<64, CD8VF>, VEX_W; |
| 1690 | defm VCMPPS : avx512_vcmp<avx512vl_f32_info>, |
| 1691 | AVX512PSIi8Base, EVEX_4V, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1692 | |
| 1693 | def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)), |
| 1694 | (COPY_TO_REGCLASS (VCMPPSZrri |
| 1695 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1696 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1697 | imm:$cc), VK8)>; |
| 1698 | def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1699 | (COPY_TO_REGCLASS (VPCMPDZrri |
| 1700 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1701 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1702 | imm:$cc), VK8)>; |
| 1703 | def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)), |
| 1704 | (COPY_TO_REGCLASS (VPCMPUDZrri |
| 1705 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)), |
| 1706 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)), |
| 1707 | imm:$cc), VK8)>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 1708 | |
Elena Demikhovsky | 29792e9 | 2015-05-07 11:24:42 +0000 | [diff] [blame^] | 1709 | //----------------------------------------------------------------- |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1710 | // Mask register copy, including |
| 1711 | // - copy between mask registers |
| 1712 | // - load/store mask registers |
| 1713 | // - copy from GPR to mask register and vice versa |
| 1714 | // |
| 1715 | multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk, |
| 1716 | string OpcodeStr, RegisterClass KRC, |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1717 | ValueType vvt, X86MemOperand x86memop> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 1718 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1719 | def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1720 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1721 | let mayLoad = 1 in |
| 1722 | def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1723 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1724 | [(set KRC:$dst, (vvt (load addr:$src)))]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1725 | let mayStore = 1 in |
| 1726 | def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 1727 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 1728 | [(store KRC:$src, addr:$dst)]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1729 | } |
| 1730 | } |
| 1731 | |
| 1732 | multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk, |
| 1733 | string OpcodeStr, |
| 1734 | RegisterClass KRC, RegisterClass GRC> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 1735 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1736 | def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1737 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1738 | def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1739 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1740 | } |
| 1741 | } |
| 1742 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1743 | let Predicates = [HasDQI] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1744 | defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1745 | avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>, |
| 1746 | VEX, PD; |
| 1747 | |
| 1748 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1749 | defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1750 | avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 1751 | VEX, PS; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1752 | |
| 1753 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1754 | defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>, |
| 1755 | VEX, PD, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1756 | defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>, |
| 1757 | VEX, XD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1758 | } |
| 1759 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1760 | let Predicates = [HasBWI] in { |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1761 | defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>, |
| 1762 | VEX, PS, VEX_W; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1763 | defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>, |
| 1764 | VEX, XD, VEX_W; |
| 1765 | } |
| 1766 | |
| 1767 | // GR from/to mask register |
| 1768 | let Predicates = [HasDQI] in { |
| 1769 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 1770 | (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>; |
| 1771 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 1772 | (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>; |
| 1773 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1774 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1775 | def : Pat<(v16i1 (bitconvert (i16 GR16:$src))), |
| 1776 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>; |
| 1777 | def : Pat<(i16 (bitconvert (v16i1 VK16:$src))), |
| 1778 | (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1779 | } |
| 1780 | let Predicates = [HasBWI] in { |
| 1781 | def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>; |
| 1782 | def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>; |
| 1783 | } |
| 1784 | let Predicates = [HasBWI] in { |
| 1785 | def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>; |
| 1786 | def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>; |
| 1787 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1788 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1789 | // Load/store kreg |
| 1790 | let Predicates = [HasDQI] in { |
| 1791 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 1792 | (KMOVBmk addr:$dst, VK8:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1793 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 1794 | (KMOVBkm addr:$src)>; |
| 1795 | } |
| 1796 | let Predicates = [HasAVX512, NoDQI] in { |
| 1797 | def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst), |
| 1798 | (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>; |
| 1799 | def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))), |
| 1800 | (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1801 | } |
| 1802 | let Predicates = [HasAVX512] in { |
| 1803 | def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1804 | (KMOVWmk addr:$dst, VK16:$src)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1805 | def : Pat<(i1 (load addr:$src)), |
| 1806 | (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1807 | def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))), |
| 1808 | (KMOVWkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1809 | } |
| 1810 | let Predicates = [HasBWI] in { |
| 1811 | def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst), |
| 1812 | (KMOVDmk addr:$dst, VK32:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1813 | def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))), |
| 1814 | (KMOVDkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1815 | } |
| 1816 | let Predicates = [HasBWI] in { |
| 1817 | def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst), |
| 1818 | (KMOVQmk addr:$dst, VK64:$src)>; |
Elena Demikhovsky | ba84672 | 2015-02-17 09:20:12 +0000 | [diff] [blame] | 1819 | def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))), |
| 1820 | (KMOVQkm addr:$src)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1821 | } |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 1822 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1823 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | 34d2d76 | 2014-08-18 11:59:06 +0000 | [diff] [blame] | 1824 | def : Pat<(i1 (trunc (i64 GR64:$src))), |
| 1825 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit), |
| 1826 | (i32 1))), VK1)>; |
| 1827 | |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 1828 | def : Pat<(i1 (trunc (i32 GR32:$src))), |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1829 | (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>; |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 1830 | |
| 1831 | def : Pat<(i1 (trunc (i8 GR8:$src))), |
Elena Demikhovsky | c965701 | 2014-02-20 06:34:39 +0000 | [diff] [blame] | 1832 | (COPY_TO_REGCLASS |
| 1833 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))), |
| 1834 | VK1)>; |
| 1835 | def : Pat<(i1 (trunc (i16 GR16:$src))), |
| 1836 | (COPY_TO_REGCLASS |
| 1837 | (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))), |
| 1838 | VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1839 | |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1840 | def : Pat<(i32 (zext VK1:$src)), |
| 1841 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>; |
Elena Demikhovsky | 64c9548 | 2013-12-24 14:24:07 +0000 | [diff] [blame] | 1842 | def : Pat<(i8 (zext VK1:$src)), |
| 1843 | (EXTRACT_SUBREG |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1844 | (AND32ri (KMOVWrk |
| 1845 | (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 1846 | def : Pat<(i64 (zext VK1:$src)), |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1847 | (AND64ri8 (SUBREG_TO_REG (i64 0), |
| 1848 | (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>; |
Elena Demikhovsky | 750498c | 2014-02-17 07:29:33 +0000 | [diff] [blame] | 1849 | def : Pat<(i16 (zext VK1:$src)), |
| 1850 | (EXTRACT_SUBREG |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 1851 | (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), |
| 1852 | sub_16bit)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 1853 | def : Pat<(v16i1 (scalar_to_vector VK1:$src)), |
| 1854 | (COPY_TO_REGCLASS VK1:$src, VK16)>; |
| 1855 | def : Pat<(v8i1 (scalar_to_vector VK1:$src)), |
| 1856 | (COPY_TO_REGCLASS VK1:$src, VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1857 | } |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1858 | let Predicates = [HasBWI] in { |
| 1859 | def : Pat<(v32i1 (scalar_to_vector VK1:$src)), |
| 1860 | (COPY_TO_REGCLASS VK1:$src, VK32)>; |
| 1861 | def : Pat<(v64i1 (scalar_to_vector VK1:$src)), |
| 1862 | (COPY_TO_REGCLASS VK1:$src, VK64)>; |
| 1863 | } |
| 1864 | |
| 1865 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1866 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 1867 | let Predicates = [HasAVX512] in { |
| 1868 | // GR from/to 8-bit mask without native support |
| 1869 | def : Pat<(v8i1 (bitconvert (i8 GR8:$src))), |
| 1870 | (COPY_TO_REGCLASS |
| 1871 | (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)), |
| 1872 | VK8)>; |
| 1873 | def : Pat<(i8 (bitconvert (v8i1 VK8:$src))), |
| 1874 | (EXTRACT_SUBREG |
| 1875 | (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 1876 | sub_8bit)>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1877 | |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 1878 | def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1879 | (COPY_TO_REGCLASS VK16:$src, VK1)>; |
Elena Demikhovsky | 9f423d6 | 2014-02-10 07:02:39 +0000 | [diff] [blame] | 1880 | def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 1881 | (COPY_TO_REGCLASS VK8:$src, VK1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1882 | } |
| 1883 | let Predicates = [HasBWI] in { |
| 1884 | def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))), |
| 1885 | (COPY_TO_REGCLASS VK32:$src, VK1)>; |
| 1886 | def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))), |
| 1887 | (COPY_TO_REGCLASS VK64:$src, VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1888 | } |
| 1889 | |
| 1890 | // Mask unary operation |
| 1891 | // - KNOT |
| 1892 | multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1893 | RegisterClass KRC, SDPatternOperator OpNode, |
| 1894 | Predicate prd> { |
| 1895 | let Predicates = [prd] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1896 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1897 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1898 | [(set KRC:$dst, (OpNode KRC:$src))]>; |
| 1899 | } |
| 1900 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1901 | multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr, |
| 1902 | SDPatternOperator OpNode> { |
| 1903 | defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
| 1904 | HasDQI>, VEX, PD; |
| 1905 | defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
| 1906 | HasAVX512>, VEX, PS; |
| 1907 | defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
| 1908 | HasBWI>, VEX, PD, VEX_W; |
| 1909 | defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
| 1910 | HasBWI>, VEX, PS, VEX_W; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1911 | } |
| 1912 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1913 | defm KNOT : avx512_mask_unop_all<0x44, "knot", not>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1914 | |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1915 | multiclass avx512_mask_unop_int<string IntName, string InstName> { |
| 1916 | let Predicates = [HasAVX512] in |
| 1917 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 1918 | (i16 GR16:$src)), |
| 1919 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 1920 | (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>; |
| 1921 | } |
| 1922 | defm : avx512_mask_unop_int<"knot", "KNOT">; |
| 1923 | |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1924 | let Predicates = [HasDQI] in |
| 1925 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>; |
| 1926 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1927 | def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1928 | let Predicates = [HasBWI] in |
| 1929 | def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>; |
| 1930 | let Predicates = [HasBWI] in |
| 1931 | def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>; |
| 1932 | |
| 1933 | // KNL does not support KMOVB, 8-bit mask is promoted to 16-bit |
Elena Demikhovsky | d2cb3c8 | 2015-02-12 08:40:34 +0000 | [diff] [blame] | 1934 | let Predicates = [HasAVX512, NoDQI] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1935 | def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), |
| 1936 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1937 | def : Pat<(not VK8:$src), |
| 1938 | (COPY_TO_REGCLASS |
| 1939 | (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>; |
Robert Khasanov | 74acbb7 | 2014-07-23 14:49:42 +0000 | [diff] [blame] | 1940 | } |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1941 | def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)), |
| 1942 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>; |
| 1943 | def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)), |
| 1944 | (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1945 | |
| 1946 | // Mask binary operation |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1947 | // - KAND, KANDN, KOR, KXNOR, KXOR |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1948 | multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr, |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1949 | RegisterClass KRC, SDPatternOperator OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1950 | Predicate prd, bit IsCommutable> { |
| 1951 | let Predicates = [prd], isCommutable = IsCommutable in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1952 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
| 1953 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 1954 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1955 | [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>; |
| 1956 | } |
| 1957 | |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1958 | multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1959 | SDPatternOperator OpNode, bit IsCommutable> { |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1960 | defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1961 | HasDQI, IsCommutable>, VEX_4V, VEX_L, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1962 | defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1963 | HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1964 | defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1965 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD; |
Robert Khasanov | 595683d | 2014-07-28 13:46:45 +0000 | [diff] [blame] | 1966 | defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode, |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1967 | HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1968 | } |
| 1969 | |
| 1970 | def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>; |
| 1971 | def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>; |
| 1972 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1973 | defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>; |
| 1974 | defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>; |
| 1975 | defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>; |
| 1976 | defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>; |
| 1977 | defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>; |
Elena Demikhovsky | b64d7e8 | 2013-12-25 10:06:40 +0000 | [diff] [blame] | 1978 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1979 | multiclass avx512_mask_binop_int<string IntName, string InstName> { |
| 1980 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1981 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w") |
| 1982 | (i16 GR16:$src1), (i16 GR16:$src2)), |
| 1983 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr") |
| 1984 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), |
| 1985 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1986 | } |
| 1987 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1988 | defm : avx512_mask_binop_int<"kand", "KAND">; |
| 1989 | defm : avx512_mask_binop_int<"kandn", "KANDN">; |
| 1990 | defm : avx512_mask_binop_int<"kor", "KOR">; |
| 1991 | defm : avx512_mask_binop_int<"kxnor", "KXNOR">; |
| 1992 | defm : avx512_mask_binop_int<"kxor", "KXOR">; |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 1993 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 1994 | multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> { |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 1995 | // With AVX512F, 8-bit mask is promoted to 16-bit mask, |
| 1996 | // for the DQI set, this type is legal and KxxxB instruction is used |
| 1997 | let Predicates = [NoDQI] in |
| 1998 | def : Pat<(OpNode VK8:$src1, VK8:$src2), |
| 1999 | (COPY_TO_REGCLASS |
| 2000 | (Inst (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2001 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2002 | |
| 2003 | // All types smaller than 8 bits require conversion anyway |
| 2004 | def : Pat<(OpNode VK1:$src1, VK1:$src2), |
| 2005 | (COPY_TO_REGCLASS (Inst |
| 2006 | (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2007 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2008 | def : Pat<(OpNode VK2:$src1, VK2:$src2), |
| 2009 | (COPY_TO_REGCLASS (Inst |
| 2010 | (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2011 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>; |
| 2012 | def : Pat<(OpNode VK4:$src1, VK4:$src2), |
| 2013 | (COPY_TO_REGCLASS (Inst |
| 2014 | (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2015 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2016 | } |
| 2017 | |
| 2018 | defm : avx512_binop_pat<and, KANDWrr>; |
| 2019 | defm : avx512_binop_pat<andn, KANDNWrr>; |
| 2020 | defm : avx512_binop_pat<or, KORWrr>; |
| 2021 | defm : avx512_binop_pat<xnor, KXNORWrr>; |
| 2022 | defm : avx512_binop_pat<xor, KXORWrr>; |
| 2023 | |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2024 | def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)), |
| 2025 | (KXNORWrr VK16:$src1, VK16:$src2)>; |
| 2026 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
| 2027 | (KXNORBrr VK8:$src1, VK8:$src2)>; |
| 2028 | def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)), |
| 2029 | (KXNORDrr VK32:$src1, VK32:$src2)>; |
| 2030 | def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)), |
| 2031 | (KXNORQrr VK64:$src1, VK64:$src2)>; |
| 2032 | |
| 2033 | let Predicates = [NoDQI] in |
| 2034 | def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)), |
| 2035 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16), |
| 2036 | (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>; |
| 2037 | |
| 2038 | def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)), |
| 2039 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16), |
| 2040 | (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>; |
| 2041 | |
| 2042 | def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)), |
| 2043 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16), |
| 2044 | (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>; |
| 2045 | |
| 2046 | def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)), |
| 2047 | (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16), |
| 2048 | (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>; |
| 2049 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2050 | // Mask unpacking |
| 2051 | multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2052 | RegisterClass KRC> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2053 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2054 | def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2055 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2056 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2057 | } |
| 2058 | |
| 2059 | multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> { |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2060 | defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2061 | VEX_4V, VEX_L, PD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2062 | } |
| 2063 | |
| 2064 | defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">; |
Elena Demikhovsky | c5f6726 | 2013-12-17 08:33:15 +0000 | [diff] [blame] | 2065 | def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))), |
| 2066 | (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16), |
| 2067 | (COPY_TO_REGCLASS VK8:$src1, VK16))>; |
| 2068 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2069 | |
| 2070 | multiclass avx512_mask_unpck_int<string IntName, string InstName> { |
| 2071 | let Predicates = [HasAVX512] in |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2072 | def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw") |
| 2073 | (i16 GR16:$src1), (i16 GR16:$src2)), |
| 2074 | (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr") |
| 2075 | (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)), |
| 2076 | (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2077 | } |
Elena Demikhovsky | e382c3f | 2013-12-10 13:53:10 +0000 | [diff] [blame] | 2078 | defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2079 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2080 | // Mask bit testing |
| 2081 | multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2082 | SDNode OpNode> { |
| 2083 | let Predicates = [HasAVX512], Defs = [EFLAGS] in |
| 2084 | def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2085 | !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2086 | [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>; |
| 2087 | } |
| 2088 | |
| 2089 | multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 2090 | defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 2091 | VEX, PS; |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2092 | let Predicates = [HasDQI] in |
| 2093 | defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2094 | VEX, PD; |
| 2095 | let Predicates = [HasBWI] in { |
| 2096 | defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2097 | VEX, PS, VEX_W; |
| 2098 | defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2099 | VEX, PD, VEX_W; |
| 2100 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2101 | } |
| 2102 | |
| 2103 | defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2104 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2105 | // Mask shift |
| 2106 | multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 2107 | SDNode OpNode> { |
| 2108 | let Predicates = [HasAVX512] in |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 2109 | def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2110 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2111 | "\t{$imm, $src, $dst|$dst, $src, $imm}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2112 | [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>; |
| 2113 | } |
| 2114 | |
| 2115 | multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr, |
| 2116 | SDNode OpNode> { |
| 2117 | defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>, |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2118 | VEX, TAPD, VEX_W; |
| 2119 | let Predicates = [HasDQI] in |
| 2120 | defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>, |
| 2121 | VEX, TAPD; |
| 2122 | let Predicates = [HasBWI] in { |
| 2123 | defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>, |
| 2124 | VEX, TAPD, VEX_W; |
| 2125 | let Predicates = [HasDQI] in |
| 2126 | defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>, |
| 2127 | VEX, TAPD; |
| 2128 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2129 | } |
| 2130 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2131 | defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>; |
| 2132 | defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2133 | |
| 2134 | // Mask setting all 0s or 1s |
| 2135 | multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> { |
| 2136 | let Predicates = [HasAVX512] in |
| 2137 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in |
| 2138 | def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "", |
| 2139 | [(set KRC:$dst, (VT Val))]>; |
| 2140 | } |
| 2141 | |
| 2142 | multiclass avx512_mask_setop_w<PatFrag Val> { |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2143 | defm B : avx512_mask_setop<VK8, v8i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2144 | defm W : avx512_mask_setop<VK16, v16i1, Val>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2145 | defm D : avx512_mask_setop<VK32, v32i1, Val>; |
| 2146 | defm Q : avx512_mask_setop<VK64, v64i1, Val>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2147 | } |
| 2148 | |
| 2149 | defm KSET0 : avx512_mask_setop_w<immAllZerosV>; |
| 2150 | defm KSET1 : avx512_mask_setop_w<immAllOnesV>; |
| 2151 | |
| 2152 | // With AVX-512 only, 8-bit mask is promoted to 16-bit mask. |
| 2153 | let Predicates = [HasAVX512] in { |
| 2154 | def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>; |
| 2155 | def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>; |
Elena Demikhovsky | d1084c5 | 2015-04-27 12:57:59 +0000 | [diff] [blame] | 2156 | def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>; |
| 2157 | def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 2158 | def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>; |
| 2159 | def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>; |
| 2160 | def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2161 | } |
| 2162 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))), |
| 2163 | (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>; |
| 2164 | |
| 2165 | def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))), |
| 2166 | (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>; |
| 2167 | |
| 2168 | def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))), |
| 2169 | (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>; |
| 2170 | |
Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2171 | let Predicates = [HasVLX] in { |
| 2172 | def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))), |
| 2173 | (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>; |
| 2174 | def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), |
| 2175 | (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>; |
Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2176 | def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))), |
| 2177 | (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>; |
Robert Khasanov | 5aa4445 | 2014-09-30 11:41:54 +0000 | [diff] [blame] | 2178 | def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), |
| 2179 | (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>; |
| 2180 | def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))), |
| 2181 | (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>; |
| 2182 | } |
| 2183 | |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2184 | def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2185 | (v8i1 (COPY_TO_REGCLASS |
| 2186 | (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2187 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | 9737e38 | 2014-03-02 09:19:44 +0000 | [diff] [blame] | 2188 | |
| 2189 | def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 2190 | (v8i1 (COPY_TO_REGCLASS |
| 2191 | (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), |
| 2192 | (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | de05f10 | 2015-03-05 15:11:35 +0000 | [diff] [blame] | 2193 | |
| 2194 | def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))), |
| 2195 | (v4i1 (COPY_TO_REGCLASS |
| 2196 | (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2197 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
| 2198 | |
| 2199 | def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))), |
| 2200 | (v4i1 (COPY_TO_REGCLASS |
| 2201 | (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16), |
| 2202 | (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>; |
| 2203 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2204 | //===----------------------------------------------------------------------===// |
| 2205 | // AVX-512 - Aligned and unaligned load and store |
| 2206 | // |
| 2207 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2208 | |
| 2209 | multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2210 | PatFrag ld_frag, PatFrag mload, |
| 2211 | bit IsReMaterializable = 1> { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2212 | let hasSideEffects = 0 in { |
| 2213 | def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2214 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [], |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2215 | _.ExeDomain>, EVEX; |
| 2216 | def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2217 | (ins _.KRCWM:$mask, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2218 | !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|", |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2219 | "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>, |
| 2220 | EVEX, EVEX_KZ; |
| 2221 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2222 | let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable, |
| 2223 | SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2224 | def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2225 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2226 | [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))], |
| 2227 | _.ExeDomain>, EVEX; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2228 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2229 | let Constraints = "$src0 = $dst" in { |
| 2230 | def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), |
| 2231 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1), |
| 2232 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2233 | "${dst} {${mask}}, $src1}"), |
| 2234 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2235 | (_.VT _.RC:$src1), |
| 2236 | (_.VT _.RC:$src0))))], _.ExeDomain>, |
| 2237 | EVEX, EVEX_K; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2238 | let mayLoad = 1, SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2239 | def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2240 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2241 | !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|", |
| 2242 | "${dst} {${mask}}, $src1}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2243 | [(set _.RC:$dst, (_.VT |
| 2244 | (vselect _.KRCWM:$mask, |
| 2245 | (_.VT (bitconvert (ld_frag addr:$src1))), |
| 2246 | (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2247 | } |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2248 | let mayLoad = 1, SchedRW = [WriteLoad] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2249 | def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), |
| 2250 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 2251 | OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"# |
| 2252 | "${dst} {${mask}} {z}, $src}", |
| 2253 | [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask, |
| 2254 | (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))], |
| 2255 | _.ExeDomain>, EVEX, EVEX_KZ; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2256 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2257 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)), |
| 2258 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2259 | |
| 2260 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)), |
| 2261 | (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>; |
| 2262 | |
| 2263 | def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))), |
| 2264 | (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0, |
| 2265 | _.KRCWM:$mask, addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2266 | } |
| 2267 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2268 | multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr, |
| 2269 | AVX512VLVectorVTInfo _, |
| 2270 | Predicate prd, |
| 2271 | bit IsReMaterializable = 1> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2272 | let Predicates = [prd] in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2273 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2274 | masked_load_aligned512, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2275 | |
| 2276 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2277 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2278 | masked_load_aligned256, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2279 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2280 | masked_load_aligned128, IsReMaterializable>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2281 | } |
| 2282 | } |
| 2283 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2284 | multiclass avx512_load_vl<bits<8> opc, string OpcodeStr, |
| 2285 | AVX512VLVectorVTInfo _, |
| 2286 | Predicate prd, |
| 2287 | bit IsReMaterializable = 1> { |
| 2288 | let Predicates = [prd] in |
| 2289 | defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2290 | masked_load_unaligned, IsReMaterializable>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2291 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2292 | let Predicates = [prd, HasVLX] in { |
| 2293 | defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2294 | masked_load_unaligned, IsReMaterializable>, EVEX_V256; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2295 | defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2296 | masked_load_unaligned, IsReMaterializable>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2297 | } |
| 2298 | } |
| 2299 | |
| 2300 | multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2301 | PatFrag st_frag, PatFrag mstore> { |
Craig Topper | 9fdd078 | 2015-01-15 09:37:15 +0000 | [diff] [blame] | 2302 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2303 | def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src), |
| 2304 | OpcodeStr # "\t{$src, $dst|$dst, $src}", [], |
| 2305 | _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2306 | let Constraints = "$src1 = $dst" in |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2307 | def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 2308 | (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2), |
| 2309 | OpcodeStr # |
| 2310 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}", |
| 2311 | [], _.ExeDomain>, EVEX, EVEX_K; |
| 2312 | def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), |
| 2313 | (ins _.KRCWM:$mask, _.RC:$src), |
| 2314 | OpcodeStr # |
| 2315 | "\t{$src, ${dst} {${mask}} {z}|" # |
| 2316 | "${dst} {${mask}} {z}, $src}", |
| 2317 | [], _.ExeDomain>, EVEX, EVEX_KZ; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2318 | } |
| 2319 | let mayStore = 1 in { |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2320 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2321 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2322 | [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2323 | def mrk : AVX512PI<opc, MRMDestMem, (outs), |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2324 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 2325 | OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}", |
| 2326 | [], _.ExeDomain>, EVEX, EVEX_K; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2327 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2328 | |
| 2329 | def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)), |
| 2330 | (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr, |
| 2331 | _.KRCWM:$mask, _.RC:$src)>; |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2332 | } |
| 2333 | |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2334 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2335 | multiclass avx512_store_vl< bits<8> opc, string OpcodeStr, |
| 2336 | AVX512VLVectorVTInfo _, Predicate prd> { |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2337 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2338 | defm Z : avx512_store<opc, OpcodeStr, _.info512, store, |
| 2339 | masked_store_unaligned>, EVEX_V512; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2340 | |
| 2341 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2342 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store, |
| 2343 | masked_store_unaligned>, EVEX_V256; |
| 2344 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store, |
| 2345 | masked_store_unaligned>, EVEX_V128; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2346 | } |
| 2347 | } |
| 2348 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2349 | multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr, |
| 2350 | AVX512VLVectorVTInfo _, Predicate prd> { |
| 2351 | let Predicates = [prd] in |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2352 | defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512, |
| 2353 | masked_store_aligned512>, EVEX_V512; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2354 | |
| 2355 | let Predicates = [prd, HasVLX] in { |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2356 | defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256, |
| 2357 | masked_store_aligned256>, EVEX_V256; |
| 2358 | defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore, |
| 2359 | masked_store_aligned128>, EVEX_V128; |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2360 | } |
| 2361 | } |
| 2362 | |
| 2363 | defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info, |
| 2364 | HasAVX512>, |
| 2365 | avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info, |
| 2366 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 2367 | |
| 2368 | defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info, |
| 2369 | HasAVX512>, |
| 2370 | avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info, |
| 2371 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2372 | |
| 2373 | defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>, |
| 2374 | avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2375 | PS, EVEX_CD8<32, CD8VF>; |
| 2376 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2377 | defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>, |
| 2378 | avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>, |
| 2379 | PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2380 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2381 | def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2382 | (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)), |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2383 | (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2384 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2385 | def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr, |
| 2386 | (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)), |
| 2387 | (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2388 | |
Adam Nemet | 3e8b22b | 2015-01-16 18:50:09 +0000 | [diff] [blame] | 2389 | def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr, |
| 2390 | (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)), |
| 2391 | (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
| 2392 | |
| 2393 | def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr, |
| 2394 | (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)), |
| 2395 | (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
| 2396 | |
| 2397 | def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr, |
| 2398 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 2399 | (VMOVAPDZrm addr:$ptr)>; |
| 2400 | |
| 2401 | def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr, |
| 2402 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), |
| 2403 | (VMOVAPSZrm addr:$ptr)>; |
| 2404 | |
Elena Demikhovsky | fd05667 | 2014-03-13 12:05:52 +0000 | [diff] [blame] | 2405 | def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src), |
| 2406 | GR16:$mask), |
| 2407 | (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), |
| 2408 | VR512:$src)>; |
| 2409 | def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src), |
| 2410 | GR8:$mask), |
| 2411 | (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), |
| 2412 | VR512:$src)>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2413 | |
Adam Nemet | 3e8b22b | 2015-01-16 18:50:09 +0000 | [diff] [blame] | 2414 | def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src), |
| 2415 | GR16:$mask), |
| 2416 | (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), |
| 2417 | VR512:$src)>; |
| 2418 | def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src), |
| 2419 | GR8:$mask), |
| 2420 | (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), |
| 2421 | VR512:$src)>; |
| 2422 | |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2423 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2424 | def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)), |
| 2425 | (VMOVUPSZmrk addr:$ptr, |
| 2426 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), |
| 2427 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>; |
| 2428 | |
| 2429 | def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)), |
| 2430 | (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz |
| 2431 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; |
| 2432 | |
Elena Demikhovsky | fb73ca5 | 2014-12-19 23:27:57 +0000 | [diff] [blame] | 2433 | def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))), |
| 2434 | (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk |
| 2435 | (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm), |
| 2436 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2437 | } |
Elena Demikhovsky | fb73ca5 | 2014-12-19 23:27:57 +0000 | [diff] [blame] | 2438 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2439 | defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info, |
| 2440 | HasAVX512>, |
| 2441 | avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info, |
| 2442 | HasAVX512>, PD, EVEX_CD8<32, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2443 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2444 | defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info, |
| 2445 | HasAVX512>, |
| 2446 | avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info, |
| 2447 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2448 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2449 | defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>, |
| 2450 | avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2451 | HasBWI>, XD, EVEX_CD8<8, CD8VF>; |
| 2452 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2453 | defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>, |
| 2454 | avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2455 | HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>; |
| 2456 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2457 | defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>, |
| 2458 | avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2459 | HasAVX512>, XS, EVEX_CD8<32, CD8VF>; |
| 2460 | |
Elena Demikhovsky | 2689d78 | 2015-03-02 12:46:21 +0000 | [diff] [blame] | 2461 | defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>, |
| 2462 | avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2463 | HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 1f3ed41 | 2013-10-22 09:19:28 +0000 | [diff] [blame] | 2464 | |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2465 | def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr, |
| 2466 | (v16i32 immAllZerosV), GR16:$mask)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2467 | (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2468 | |
| 2469 | def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr, |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2470 | (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)), |
| 2471 | (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 2472 | |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2473 | def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2474 | GR16:$mask), |
| 2475 | (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2476 | VR512:$src)>; |
| 2477 | def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2478 | GR8:$mask), |
| 2479 | (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 2480 | VR512:$src)>; |
| 2481 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2482 | let AddedComplexity = 20 in { |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2483 | def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2484 | (bc_v8i64 (v16i32 immAllZerosV)))), |
| 2485 | (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2486 | |
| 2487 | def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2488 | (v8i64 VR512:$src))), |
| 2489 | (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)), |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2490 | VK8), VR512:$src)>; |
| 2491 | |
| 2492 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src), |
| 2493 | (v16i32 immAllZerosV))), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2494 | (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 2495 | |
| 2496 | def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV), |
Robert Khasanov | 7ca7df0 | 2014-08-04 14:35:15 +0000 | [diff] [blame] | 2497 | (v16i32 VR512:$src))), |
| 2498 | (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2499 | } |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2500 | // NoVLX patterns |
| 2501 | let Predicates = [HasAVX512, NoVLX] in { |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2502 | def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)), |
| 2503 | (VMOVDQU32Zmrk addr:$ptr, |
| 2504 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), |
| 2505 | (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>; |
| 2506 | |
| 2507 | def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)), |
| 2508 | (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz |
| 2509 | (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>; |
Elena Demikhovsky | d207f17 | 2015-03-03 15:03:35 +0000 | [diff] [blame] | 2510 | } |
Elena Demikhovsky | f1de34b | 2014-12-04 09:40:44 +0000 | [diff] [blame] | 2511 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2512 | // Move Int Doubleword to Packed Double Int |
| 2513 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2514 | def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2515 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2516 | [(set VR128X:$dst, |
| 2517 | (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>, |
| 2518 | EVEX, VEX_LIG; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2519 | def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2520 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2521 | [(set VR128X:$dst, |
| 2522 | (v4i32 (scalar_to_vector (loadi32 addr:$src))))], |
| 2523 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2524 | def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2525 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2526 | [(set VR128X:$dst, |
| 2527 | (v2i64 (scalar_to_vector GR64:$src)))], |
| 2528 | IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2529 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2530 | def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2531 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2532 | [(set FR64:$dst, (bitconvert GR64:$src))], |
| 2533 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2534 | def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2535 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2536 | [(set GR64:$dst, (bitconvert FR64:$src))], |
| 2537 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2538 | } |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2539 | def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2540 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2541 | [(store (i64 (bitconvert FR64:$src)), addr:$dst)], |
| 2542 | IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>, |
| 2543 | EVEX_CD8<64, CD8VT1>; |
| 2544 | |
| 2545 | // Move Int Doubleword to Single Scalar |
| 2546 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2547 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2548 | def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2549 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2550 | [(set FR32X:$dst, (bitconvert GR32:$src))], |
| 2551 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG; |
| 2552 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2553 | def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2554 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2555 | [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))], |
| 2556 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2557 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2558 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2559 | // Move doubleword from xmm register to r/m32 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2560 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2561 | def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2562 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2563 | [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src), |
| 2564 | (iPTR 0)))], IIC_SSE_MOVD_ToGP>, |
| 2565 | EVEX, VEX_LIG; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2566 | def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2567 | (ins i32mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2568 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2569 | [(store (i32 (vector_extract (v4i32 VR128X:$src), |
| 2570 | (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>, |
| 2571 | EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 2572 | |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2573 | // Move quadword from xmm1 register to r/m64 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2574 | // |
| 2575 | def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2576 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2577 | [(set GR64:$dst, (extractelt (v2i64 VR128X:$src), |
| 2578 | (iPTR 0)))], |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2579 | IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2580 | Requires<[HasAVX512, In64BitMode]>; |
| 2581 | |
Elena Demikhovsky | 85aeffa | 2013-10-03 12:03:26 +0000 | [diff] [blame] | 2582 | def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2583 | (ins i64mem:$dst, VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2584 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2585 | [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)), |
| 2586 | addr:$dst)], IIC_SSE_MOVDQ>, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 2587 | EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2588 | Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>; |
| 2589 | |
| 2590 | // Move Scalar Single to Double Int |
| 2591 | // |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2592 | let isCodeGenOnly = 1 in { |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2593 | def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2594 | (ins FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2595 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2596 | [(set GR32:$dst, (bitconvert FR32X:$src))], |
| 2597 | IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG; |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2598 | def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2599 | (ins i32mem:$dst, FR32X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2600 | "vmovd\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2601 | [(store (i32 (bitconvert FR32X:$src)), addr:$dst)], |
| 2602 | IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 88adf2a | 2013-10-12 05:41:08 +0000 | [diff] [blame] | 2603 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2604 | |
| 2605 | // Move Quadword Int to Packed Quadword Int |
| 2606 | // |
Elena Demikhovsky | 767fc96 | 2014-01-14 15:10:08 +0000 | [diff] [blame] | 2607 | def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2608 | (ins i64mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2609 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2610 | [(set VR128X:$dst, |
| 2611 | (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, |
| 2612 | EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 2613 | |
| 2614 | //===----------------------------------------------------------------------===// |
| 2615 | // AVX-512 MOVSS, MOVSD |
| 2616 | //===----------------------------------------------------------------------===// |
| 2617 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2618 | multiclass avx512_move_scalar <string asm, RegisterClass RC, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2619 | SDNode OpNode, ValueType vt, |
| 2620 | X86MemOperand x86memop, PatFrag mem_pat> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2621 | let hasSideEffects = 0 in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2622 | def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2623 | !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2624 | [(set VR128X:$dst, (vt (OpNode VR128X:$src1, |
| 2625 | (scalar_to_vector RC:$src2))))], |
| 2626 | IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG; |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2627 | let Constraints = "$src1 = $dst" in |
| 2628 | def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst), |
| 2629 | (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3), |
| 2630 | !strconcat(asm, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2631 | "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"), |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2632 | [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2633 | def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2634 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2635 | [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>, |
| 2636 | EVEX, VEX_LIG; |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2637 | let mayStore = 1 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2638 | def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2639 | !strconcat(asm, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2640 | [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>, |
| 2641 | EVEX, VEX_LIG; |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2642 | def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 2643 | !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2644 | [], IIC_SSE_MOV_S_MR>, |
| 2645 | EVEX, VEX_LIG, EVEX_K; |
| 2646 | } // mayStore |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 2647 | } //hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2648 | } |
| 2649 | |
| 2650 | let ExeDomain = SSEPackedSingle in |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2651 | defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2652 | loadf32>, XS, EVEX_CD8<32, CD8VT1>; |
| 2653 | |
| 2654 | let ExeDomain = SSEPackedDouble in |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2655 | defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2656 | loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 2657 | |
Elena Demikhovsky | 47fc44e | 2013-12-16 13:52:35 +0000 | [diff] [blame] | 2658 | def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))), |
| 2659 | (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X), |
| 2660 | VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>; |
| 2661 | |
| 2662 | def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))), |
| 2663 | (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X), |
| 2664 | VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2665 | |
Elena Demikhovsky | ff620ed | 2014-08-27 07:38:43 +0000 | [diff] [blame] | 2666 | def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask), |
| 2667 | (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)), |
| 2668 | (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2669 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2670 | // For the disassembler |
Craig Topper | 3484fc2 | 2014-01-05 04:17:28 +0000 | [diff] [blame] | 2671 | let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2672 | def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst), |
| 2673 | (ins VR128X:$src1, FR32X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2674 | "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2675 | IIC_SSE_MOV_S_RR>, |
| 2676 | XS, EVEX_4V, VEX_LIG; |
| 2677 | def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst), |
| 2678 | (ins VR128X:$src1, FR64X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2679 | "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2680 | IIC_SSE_MOV_S_RR>, |
| 2681 | XD, EVEX_4V, VEX_LIG, VEX_W; |
| 2682 | } |
| 2683 | |
| 2684 | let Predicates = [HasAVX512] in { |
| 2685 | let AddedComplexity = 15 in { |
| 2686 | // Move scalar to XMM zero-extended, zeroing a VR128X then do a |
| 2687 | // MOVS{S,D} to the lower bits. |
| 2688 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))), |
| 2689 | (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>; |
| 2690 | def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))), |
| 2691 | (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2692 | def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))), |
| 2693 | (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>; |
| 2694 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))), |
| 2695 | (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>; |
| 2696 | |
| 2697 | // Move low f32 and clear high bits. |
| 2698 | def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))), |
| 2699 | (SUBREG_TO_REG (i32 0), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2700 | (VMOVSSZrr (v4f32 (V_SET0)), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2701 | (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2702 | def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))), |
| 2703 | (SUBREG_TO_REG (i32 0), |
| 2704 | (VMOVSSZrr (v4i32 (V_SET0)), |
| 2705 | (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2706 | } |
| 2707 | |
| 2708 | let AddedComplexity = 20 in { |
| 2709 | // MOVSSrm zeros the high parts of the register; represent this |
| 2710 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 2711 | def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))), |
| 2712 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2713 | def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))), |
| 2714 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2715 | def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))), |
| 2716 | (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>; |
| 2717 | |
| 2718 | // MOVSDrm zeros the high parts of the register; represent this |
| 2719 | // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0 |
| 2720 | def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))), |
| 2721 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2722 | def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))), |
| 2723 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2724 | def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))), |
| 2725 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2726 | def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))), |
| 2727 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2728 | def : Pat<(v2f64 (X86vzload addr:$src)), |
| 2729 | (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>; |
| 2730 | |
| 2731 | // Represent the same patterns above but in the form they appear for |
| 2732 | // 256-bit types |
| 2733 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 2734 | (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 2735 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2736 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 2737 | (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))), |
| 2738 | (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>; |
| 2739 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 2740 | (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))), |
| 2741 | (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>; |
| 2742 | } |
| 2743 | def : Pat<(v8f32 (X86vzmovl (insert_subvector undef, |
| 2744 | (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))), |
| 2745 | (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)), |
| 2746 | FR32X:$src)), sub_xmm)>; |
| 2747 | def : Pat<(v4f64 (X86vzmovl (insert_subvector undef, |
| 2748 | (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))), |
| 2749 | (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)), |
| 2750 | FR64X:$src)), sub_xmm)>; |
| 2751 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 2752 | (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))), |
Elena Demikhovsky | 34586e7 | 2013-10-02 12:20:42 +0000 | [diff] [blame] | 2753 | (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2754 | |
| 2755 | // Move low f64 and clear high bits. |
| 2756 | def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))), |
| 2757 | (SUBREG_TO_REG (i32 0), |
| 2758 | (VMOVSDZrr (v2f64 (V_SET0)), |
| 2759 | (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2760 | |
| 2761 | def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))), |
| 2762 | (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)), |
| 2763 | (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>; |
| 2764 | |
| 2765 | // Extract and store. |
| 2766 | def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))), |
| 2767 | addr:$dst), |
| 2768 | (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>; |
| 2769 | def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))), |
| 2770 | addr:$dst), |
| 2771 | (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>; |
| 2772 | |
| 2773 | // Shuffle with VMOVSS |
| 2774 | def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 2775 | (VMOVSSZrr (v4i32 VR128X:$src1), |
| 2776 | (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>; |
| 2777 | def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)), |
| 2778 | (VMOVSSZrr (v4f32 VR128X:$src1), |
| 2779 | (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>; |
| 2780 | |
| 2781 | // 256-bit variants |
| 2782 | def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 2783 | (SUBREG_TO_REG (i32 0), |
| 2784 | (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm), |
| 2785 | (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)), |
| 2786 | sub_xmm)>; |
| 2787 | def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)), |
| 2788 | (SUBREG_TO_REG (i32 0), |
| 2789 | (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm), |
| 2790 | (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)), |
| 2791 | sub_xmm)>; |
| 2792 | |
| 2793 | // Shuffle with VMOVSD |
| 2794 | def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2795 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2796 | def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2797 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2798 | def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2799 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2800 | def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)), |
| 2801 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2802 | |
| 2803 | // 256-bit variants |
| 2804 | def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 2805 | (SUBREG_TO_REG (i32 0), |
| 2806 | (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm), |
| 2807 | (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)), |
| 2808 | sub_xmm)>; |
| 2809 | def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)), |
| 2810 | (SUBREG_TO_REG (i32 0), |
| 2811 | (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm), |
| 2812 | (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)), |
| 2813 | sub_xmm)>; |
| 2814 | |
| 2815 | def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 2816 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2817 | def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)), |
| 2818 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2819 | def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 2820 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2821 | def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)), |
| 2822 | (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>; |
| 2823 | } |
| 2824 | |
| 2825 | let AddedComplexity = 15 in |
| 2826 | def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst), |
| 2827 | (ins VR128X:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2828 | "vmovq\t{$src, $dst|$dst, $src}", |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2829 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2830 | (v2i64 VR128X:$src))))], |
| 2831 | IIC_SSE_MOVQ_RR>, EVEX, VEX_W; |
| 2832 | |
| 2833 | let AddedComplexity = 20 in |
| 2834 | def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst), |
| 2835 | (ins i128mem:$src), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 2836 | "vmovq\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2837 | [(set VR128X:$dst, (v2i64 (X86vzmovl |
| 2838 | (loadv2i64 addr:$src))))], |
| 2839 | IIC_SSE_MOVDQ>, EVEX, VEX_W, |
| 2840 | EVEX_CD8<8, CD8VT8>; |
| 2841 | |
| 2842 | let Predicates = [HasAVX512] in { |
| 2843 | // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part. |
| 2844 | let AddedComplexity = 20 in { |
| 2845 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))), |
| 2846 | (VMOVDI2PDIZrm addr:$src)>; |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 2847 | def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))), |
| 2848 | (VMOV64toPQIZrr GR64:$src)>; |
| 2849 | def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))), |
| 2850 | (VMOVDI2PDIZrr GR32:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 2851 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2852 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))), |
| 2853 | (VMOVDI2PDIZrm addr:$src)>; |
| 2854 | def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))), |
| 2855 | (VMOVDI2PDIZrm addr:$src)>; |
| 2856 | def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))), |
| 2857 | (VMOVZPQILo2PQIZrm addr:$src)>; |
| 2858 | def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))), |
| 2859 | (VMOVZPQILo2PQIZrr VR128X:$src)>; |
Cameron McInally | 30bbb21 | 2013-12-05 00:11:25 +0000 | [diff] [blame] | 2860 | def : Pat<(v2i64 (X86vzload addr:$src)), |
| 2861 | (VMOVZPQILo2PQIZrm addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2862 | } |
Elena Demikhovsky | 3b75f5d | 2013-10-01 08:38:02 +0000 | [diff] [blame] | 2863 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2864 | // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext. |
| 2865 | def : Pat<(v8i32 (X86vzmovl (insert_subvector undef, |
| 2866 | (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))), |
| 2867 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>; |
| 2868 | def : Pat<(v4i64 (X86vzmovl (insert_subvector undef, |
| 2869 | (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))), |
| 2870 | (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>; |
| 2871 | } |
| 2872 | |
| 2873 | def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))), |
| 2874 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 2875 | |
| 2876 | def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))), |
| 2877 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 2878 | |
| 2879 | def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))), |
| 2880 | (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>; |
| 2881 | |
| 2882 | def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))), |
| 2883 | (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>; |
| 2884 | |
| 2885 | //===----------------------------------------------------------------------===// |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2886 | // AVX-512 - Non-temporals |
| 2887 | //===----------------------------------------------------------------------===// |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2888 | let SchedRW = [WriteLoad] in { |
| 2889 | def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst), |
| 2890 | (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}", |
| 2891 | [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))], |
| 2892 | SSEPackedInt>, EVEX, T8PD, EVEX_V512, |
| 2893 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2894 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2895 | let Predicates = [HasAVX512, HasVLX] in { |
| 2896 | def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst), |
| 2897 | (ins i256mem:$src), |
| 2898 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], |
| 2899 | SSEPackedInt>, EVEX, T8PD, EVEX_V256, |
| 2900 | EVEX_CD8<64, CD8VF>; |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2901 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2902 | def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst), |
| 2903 | (ins i128mem:$src), |
| 2904 | "vmovntdqa\t{$src, $dst|$dst, $src}", [], |
| 2905 | SSEPackedInt>, EVEX, T8PD, EVEX_V128, |
| 2906 | EVEX_CD8<64, CD8VF>; |
| 2907 | } |
Adam Nemet | efd0785 | 2014-06-18 16:51:10 +0000 | [diff] [blame] | 2908 | } |
| 2909 | |
Robert Khasanov | ed88297 | 2014-08-13 10:46:00 +0000 | [diff] [blame] | 2910 | multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag, |
| 2911 | ValueType OpVT, RegisterClass RC, X86MemOperand memop, |
| 2912 | Domain d, InstrItinClass itin = IIC_SSE_MOVNT> { |
| 2913 | let SchedRW = [WriteStore], mayStore = 1, |
| 2914 | AddedComplexity = 400 in |
| 2915 | def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src), |
| 2916 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 2917 | [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX; |
| 2918 | } |
| 2919 | |
| 2920 | multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag, |
| 2921 | string elty, string elsz, string vsz512, |
| 2922 | string vsz256, string vsz128, Domain d, |
| 2923 | Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> { |
| 2924 | let Predicates = [prd] in |
| 2925 | defm Z : avx512_movnt<opc, OpcodeStr, st_frag, |
| 2926 | !cast<ValueType>("v"##vsz512##elty##elsz), VR512, |
| 2927 | !cast<X86MemOperand>(elty##"512mem"), d, itin>, |
| 2928 | EVEX_V512; |
| 2929 | |
| 2930 | let Predicates = [prd, HasVLX] in { |
| 2931 | defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag, |
| 2932 | !cast<ValueType>("v"##vsz256##elty##elsz), VR256X, |
| 2933 | !cast<X86MemOperand>(elty##"256mem"), d, itin>, |
| 2934 | EVEX_V256; |
| 2935 | |
| 2936 | defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag, |
| 2937 | !cast<ValueType>("v"##vsz128##elty##elsz), VR128X, |
| 2938 | !cast<X86MemOperand>(elty##"128mem"), d, itin>, |
| 2939 | EVEX_V128; |
| 2940 | } |
| 2941 | } |
| 2942 | |
| 2943 | defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore, |
| 2944 | "i", "64", "8", "4", "2", SSEPackedInt, |
| 2945 | HasAVX512>, PD, EVEX_CD8<64, CD8VF>; |
| 2946 | |
| 2947 | defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore, |
| 2948 | "f", "64", "8", "4", "2", SSEPackedDouble, |
| 2949 | HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>; |
| 2950 | |
| 2951 | defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore, |
| 2952 | "f", "32", "16", "8", "4", SSEPackedSingle, |
| 2953 | HasAVX512>, PS, EVEX_CD8<32, CD8VF>; |
| 2954 | |
Adam Nemet | 7f62b23 | 2014-06-10 16:39:53 +0000 | [diff] [blame] | 2955 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2956 | // AVX-512 - Integer arithmetic |
| 2957 | // |
| 2958 | multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2959 | X86VectorVTInfo _, OpndItins itins, |
| 2960 | bit IsCommutable = 0> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 2961 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2962 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 2963 | "$src2, $src1", "$src1, $src2", |
| 2964 | (_.VT (OpNode _.RC:$src1, _.RC:$src2)), |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 2965 | "", itins.rr, IsCommutable>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2966 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 2967 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 2968 | let mayLoad = 1 in |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 2969 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2970 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 2971 | "$src2, $src1", "$src1, $src2", |
| 2972 | (_.VT (OpNode _.RC:$src1, |
| 2973 | (bitconvert (_.LdFrag addr:$src2)))), |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 2974 | "", itins.rm>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2975 | AVX512BIBase, EVEX_4V; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 2976 | } |
| 2977 | |
| 2978 | multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2979 | X86VectorVTInfo _, OpndItins itins, |
| 2980 | bit IsCommutable = 0> : |
| 2981 | avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> { |
| 2982 | let mayLoad = 1 in |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 2983 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2984 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 2985 | "${src2}"##_.BroadcastStr##", $src1", |
| 2986 | "$src1, ${src2}"##_.BroadcastStr, |
| 2987 | (_.VT (OpNode _.RC:$src1, |
| 2988 | (X86VBroadcast |
| 2989 | (_.ScalarLdFrag addr:$src2)))), |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 2990 | "", itins.rm>, |
Robert Khasanov | 4424144 | 2014-10-08 14:37:45 +0000 | [diff] [blame] | 2991 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 2992 | } |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 2993 | |
Robert Khasanov | d5b14f7 | 2014-10-09 08:38:48 +0000 | [diff] [blame] | 2994 | multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 2995 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 2996 | Predicate prd, bit IsCommutable = 0> { |
| 2997 | let Predicates = [prd] in |
| 2998 | defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 2999 | IsCommutable>, EVEX_V512; |
| 3000 | |
| 3001 | let Predicates = [prd, HasVLX] in { |
| 3002 | defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3003 | IsCommutable>, EVEX_V256; |
| 3004 | defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3005 | IsCommutable>, EVEX_V128; |
| 3006 | } |
| 3007 | } |
| 3008 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3009 | multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3010 | AVX512VLVectorVTInfo VTInfo, OpndItins itins, |
| 3011 | Predicate prd, bit IsCommutable = 0> { |
| 3012 | let Predicates = [prd] in |
| 3013 | defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins, |
| 3014 | IsCommutable>, EVEX_V512; |
| 3015 | |
| 3016 | let Predicates = [prd, HasVLX] in { |
| 3017 | defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins, |
| 3018 | IsCommutable>, EVEX_V256; |
| 3019 | defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins, |
| 3020 | IsCommutable>, EVEX_V128; |
| 3021 | } |
| 3022 | } |
| 3023 | |
| 3024 | multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3025 | OpndItins itins, Predicate prd, |
| 3026 | bit IsCommutable = 0> { |
| 3027 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info, |
| 3028 | itins, prd, IsCommutable>, |
| 3029 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 3030 | } |
| 3031 | |
| 3032 | multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3033 | OpndItins itins, Predicate prd, |
| 3034 | bit IsCommutable = 0> { |
| 3035 | defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info, |
| 3036 | itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>; |
| 3037 | } |
| 3038 | |
| 3039 | multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3040 | OpndItins itins, Predicate prd, |
| 3041 | bit IsCommutable = 0> { |
| 3042 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info, |
| 3043 | itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>; |
| 3044 | } |
| 3045 | |
| 3046 | multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3047 | OpndItins itins, Predicate prd, |
| 3048 | bit IsCommutable = 0> { |
| 3049 | defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info, |
| 3050 | itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>; |
| 3051 | } |
| 3052 | |
| 3053 | multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr, |
| 3054 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3055 | bit IsCommutable = 0> { |
| 3056 | defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd, |
| 3057 | IsCommutable>; |
| 3058 | |
| 3059 | defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd, |
| 3060 | IsCommutable>; |
| 3061 | } |
| 3062 | |
| 3063 | multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr, |
| 3064 | SDNode OpNode, OpndItins itins, Predicate prd, |
| 3065 | bit IsCommutable = 0> { |
| 3066 | defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd, |
| 3067 | IsCommutable>; |
| 3068 | |
| 3069 | defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd, |
| 3070 | IsCommutable>; |
| 3071 | } |
| 3072 | |
| 3073 | multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w, |
| 3074 | bits<8> opc_d, bits<8> opc_q, |
| 3075 | string OpcodeStr, SDNode OpNode, |
| 3076 | OpndItins itins, bit IsCommutable = 0> { |
| 3077 | defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode, |
| 3078 | itins, HasAVX512, IsCommutable>, |
| 3079 | avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode, |
| 3080 | itins, HasBWI, IsCommutable>; |
| 3081 | } |
| 3082 | |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3083 | multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins, |
| 3084 | SDNode OpNode,X86VectorVTInfo _Src, |
| 3085 | X86VectorVTInfo _Dst, bit IsCommutable = 0> { |
| 3086 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| 3087 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| 3088 | "$src2, $src1","$src1, $src2", |
| 3089 | (_Dst.VT (OpNode |
| 3090 | (_Src.VT _Src.RC:$src1), |
| 3091 | (_Src.VT _Src.RC:$src2))), |
| 3092 | "",itins.rr, IsCommutable>, |
| 3093 | AVX512BIBase, EVEX_4V; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3094 | let mayLoad = 1 in { |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3095 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3096 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3097 | "$src2, $src1", "$src1, $src2", |
| 3098 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 3099 | (bitconvert (_Src.LdFrag addr:$src2)))), |
| 3100 | "", itins.rm>, |
| 3101 | AVX512BIBase, EVEX_4V; |
| 3102 | |
| 3103 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3104 | (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2), |
| 3105 | OpcodeStr, |
| 3106 | "${src2}"##_Dst.BroadcastStr##", $src1", |
| 3107 | "$src1, ${src2}"##_Dst.BroadcastStr, |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3108 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
Elena Demikhovsky | 1eeece1 | 2015-04-02 10:51:40 +0000 | [diff] [blame] | 3109 | (_Dst.VT (X86VBroadcast |
| 3110 | (_Dst.ScalarLdFrag addr:$src2)))))), |
| 3111 | "", itins.rm>, |
| 3112 | AVX512BIBase, EVEX_4V, EVEX_B; |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 3113 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3114 | } |
| 3115 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3116 | defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add, |
| 3117 | SSE_INTALU_ITINS_P, 1>; |
| 3118 | defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub, |
| 3119 | SSE_INTALU_ITINS_P, 0>; |
Elena Demikhovsky | 5226638 | 2015-05-04 12:35:55 +0000 | [diff] [blame] | 3120 | defm VPADDS : avx512_binop_rm_vl_bw<0xEC, 0xED, "vpadds", X86adds, |
| 3121 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3122 | defm VPSUBS : avx512_binop_rm_vl_bw<0xE8, 0xE9, "vpsubs", X86subs, |
| 3123 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
| 3124 | defm VPADDUS : avx512_binop_rm_vl_bw<0xDC, 0xDD, "vpaddus", X86addus, |
| 3125 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3126 | defm VPSUBUS : avx512_binop_rm_vl_bw<0xD8, 0xD9, "vpsubus", X86subus, |
| 3127 | SSE_INTALU_ITINS_P, HasBWI, 0>; |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3128 | defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul, |
| 3129 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
| 3130 | defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul, |
| 3131 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
Robert Khasanov | 1a77f66 | 2014-10-14 15:13:56 +0000 | [diff] [blame] | 3132 | defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul, |
| 3133 | SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3134 | |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3135 | |
| 3136 | multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins, |
| 3137 | SDNode OpNode, bit IsCommutable = 0> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3138 | |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3139 | defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3140 | v16i32_info, v8i64_info, IsCommutable>, |
| 3141 | EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3142 | let Predicates = [HasVLX] in { |
| 3143 | defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3144 | v8i32x_info, v4i64x_info, IsCommutable>, |
| 3145 | EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3146 | defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode, |
| 3147 | v4i32x_info, v2i64x_info, IsCommutable>, |
| 3148 | EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3149 | } |
| 3150 | } |
| 3151 | |
| 3152 | defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P, |
| 3153 | X86pmuldq, 1>,T8PD; |
| 3154 | defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P, |
| 3155 | X86pmuludq, 1>; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 3156 | |
Elena Demikhovsky | 2557a22 | 2015-05-04 09:14:02 +0000 | [diff] [blame] | 3157 | multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3158 | X86VectorVTInfo _Src, X86VectorVTInfo _Dst> { |
| 3159 | let mayLoad = 1 in { |
| 3160 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3161 | (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2), |
| 3162 | OpcodeStr, |
| 3163 | "${src2}"##_Src.BroadcastStr##", $src1", |
| 3164 | "$src1, ${src2}"##_Src.BroadcastStr, |
| 3165 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert |
| 3166 | (_Src.VT (X86VBroadcast |
| 3167 | (_Src.ScalarLdFrag addr:$src2)))))), |
| 3168 | "">, |
| 3169 | EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>; |
| 3170 | } |
| 3171 | } |
| 3172 | |
| 3173 | multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr, |
| 3174 | SDNode OpNode,X86VectorVTInfo _Src, |
| 3175 | X86VectorVTInfo _Dst> { |
| 3176 | defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst), |
| 3177 | (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr, |
| 3178 | "$src2, $src1","$src1, $src2", |
| 3179 | (_Dst.VT (OpNode |
| 3180 | (_Src.VT _Src.RC:$src1), |
| 3181 | (_Src.VT _Src.RC:$src2))), |
| 3182 | "">, EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V; |
| 3183 | let mayLoad = 1 in { |
| 3184 | defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst), |
| 3185 | (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr, |
| 3186 | "$src2, $src1", "$src1, $src2", |
| 3187 | (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), |
| 3188 | (bitconvert (_Src.LdFrag addr:$src2)))), |
| 3189 | "">, EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>; |
| 3190 | } |
| 3191 | } |
| 3192 | |
| 3193 | multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr, |
| 3194 | SDNode OpNode> { |
| 3195 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info, |
| 3196 | v32i16_info>, |
| 3197 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info, |
| 3198 | v32i16_info>, EVEX_V512; |
| 3199 | let Predicates = [HasVLX] in { |
| 3200 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3201 | v16i16x_info>, |
| 3202 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info, |
| 3203 | v16i16x_info>, EVEX_V256; |
| 3204 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3205 | v8i16x_info>, |
| 3206 | avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info, |
| 3207 | v8i16x_info>, EVEX_V128; |
| 3208 | } |
| 3209 | } |
| 3210 | multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr, |
| 3211 | SDNode OpNode> { |
| 3212 | defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info, |
| 3213 | v64i8_info>, EVEX_V512; |
| 3214 | let Predicates = [HasVLX] in { |
| 3215 | defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info, |
| 3216 | v32i8x_info>, EVEX_V256; |
| 3217 | defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info, |
| 3218 | v16i8x_info>, EVEX_V128; |
| 3219 | } |
| 3220 | } |
| 3221 | let Predicates = [HasBWI] in { |
| 3222 | defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD; |
| 3223 | defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD; |
| 3224 | defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W; |
| 3225 | defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W; |
| 3226 | } |
| 3227 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3228 | defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax, |
| 3229 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| 3230 | defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax, |
| 3231 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3232 | defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax, |
| 3233 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3234 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3235 | defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax, |
| 3236 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3237 | defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax, |
| 3238 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| 3239 | defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax, |
| 3240 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3241 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3242 | defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin, |
| 3243 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| 3244 | defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin, |
| 3245 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3246 | defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin, |
| 3247 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3248 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3249 | defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin, |
| 3250 | SSE_INTALU_ITINS_P, HasBWI, 1>; |
| 3251 | defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin, |
| 3252 | SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD; |
| 3253 | defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin, |
| 3254 | SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD; |
Elena Demikhovsky | 199c823 | 2013-10-27 08:18:37 +0000 | [diff] [blame] | 3255 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 3256 | def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1), |
| 3257 | (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))), |
| 3258 | (VPMAXSDZrr VR512:$src1, VR512:$src2)>; |
| 3259 | def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1), |
| 3260 | (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))), |
| 3261 | (VPMAXUDZrr VR512:$src1, VR512:$src2)>; |
| 3262 | def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1), |
| 3263 | (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))), |
| 3264 | (VPMAXSQZrr VR512:$src1, VR512:$src2)>; |
| 3265 | def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1), |
| 3266 | (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))), |
| 3267 | (VPMAXUQZrr VR512:$src1, VR512:$src2)>; |
| 3268 | def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1), |
| 3269 | (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))), |
| 3270 | (VPMINSDZrr VR512:$src1, VR512:$src2)>; |
| 3271 | def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1), |
| 3272 | (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))), |
| 3273 | (VPMINUDZrr VR512:$src1, VR512:$src2)>; |
| 3274 | def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1), |
| 3275 | (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))), |
| 3276 | (VPMINSQZrr VR512:$src1, VR512:$src2)>; |
| 3277 | def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1), |
| 3278 | (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))), |
| 3279 | (VPMINUQZrr VR512:$src1, VR512:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3280 | //===----------------------------------------------------------------------===// |
| 3281 | // AVX-512 - Unpack Instructions |
| 3282 | //===----------------------------------------------------------------------===// |
| 3283 | |
| 3284 | multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt, |
| 3285 | PatFrag mem_frag, RegisterClass RC, |
| 3286 | X86MemOperand x86memop, string asm, |
| 3287 | Domain d> { |
| 3288 | def rr : AVX512PI<opc, MRMSrcReg, |
| 3289 | (outs RC:$dst), (ins RC:$src1, RC:$src2), |
| 3290 | asm, [(set RC:$dst, |
| 3291 | (vt (OpNode RC:$src1, RC:$src2)))], |
Elena Demikhovsky | b30371c | 2013-10-02 06:39:07 +0000 | [diff] [blame] | 3292 | d>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3293 | def rm : AVX512PI<opc, MRMSrcMem, |
| 3294 | (outs RC:$dst), (ins RC:$src1, x86memop:$src2), |
| 3295 | asm, [(set RC:$dst, |
| 3296 | (vt (OpNode RC:$src1, |
| 3297 | (bitconvert (mem_frag addr:$src2)))))], |
Elena Demikhovsky | b30371c | 2013-10-02 06:39:07 +0000 | [diff] [blame] | 3298 | d>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3299 | } |
| 3300 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3301 | defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3302 | VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 3303 | SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3304 | defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3305 | VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 3306 | SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3307 | defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3308 | VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 3309 | SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3310 | defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3311 | VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 3312 | SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3313 | |
| 3314 | multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3315 | ValueType OpVT, RegisterClass RC, PatFrag memop_frag, |
| 3316 | X86MemOperand x86memop> { |
| 3317 | def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst), |
| 3318 | (ins RC:$src1, RC:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3319 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3320 | [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))], |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3321 | IIC_SSE_UNPCK>, EVEX_4V; |
| 3322 | def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst), |
| 3323 | (ins RC:$src1, x86memop:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3324 | !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3325 | [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), |
| 3326 | (bitconvert (memop_frag addr:$src2)))))], |
| 3327 | IIC_SSE_UNPCK>, EVEX_4V; |
| 3328 | } |
| 3329 | defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3330 | VR512, loadv16i32, i512mem>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3331 | EVEX_CD8<32, CD8VF>; |
| 3332 | defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3333 | VR512, loadv8i64, i512mem>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3334 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 3335 | defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3336 | VR512, loadv16i32, i512mem>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3337 | EVEX_CD8<32, CD8VF>; |
| 3338 | defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3339 | VR512, loadv8i64, i512mem>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3340 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 3341 | //===----------------------------------------------------------------------===// |
| 3342 | // AVX-512 - PSHUFD |
| 3343 | // |
| 3344 | |
| 3345 | multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3346 | SDNode OpNode, PatFrag mem_frag, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3347 | X86MemOperand x86memop, ValueType OpVT> { |
| 3348 | def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3349 | (ins RC:$src1, u8imm:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3350 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3351 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3352 | [(set RC:$dst, |
| 3353 | (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>, |
| 3354 | EVEX; |
| 3355 | def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3356 | (ins x86memop:$src1, u8imm:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3357 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3358 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3359 | [(set RC:$dst, |
| 3360 | (OpVT (OpNode (mem_frag addr:$src1), |
| 3361 | (i8 imm:$src2))))]>, EVEX; |
| 3362 | } |
| 3363 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3364 | defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 3365 | i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3366 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3367 | //===----------------------------------------------------------------------===// |
| 3368 | // AVX-512 Logical Instructions |
| 3369 | //===----------------------------------------------------------------------===// |
| 3370 | |
Robert Khasanov | 545d1b7 | 2014-10-14 14:36:19 +0000 | [diff] [blame] | 3371 | defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and, |
| 3372 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3373 | defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or, |
| 3374 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3375 | defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor, |
| 3376 | SSE_INTALU_ITINS_P, HasAVX512, 1>; |
| 3377 | defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp, |
Elena Demikhovsky | 72e3ccc | 2015-03-29 09:14:29 +0000 | [diff] [blame] | 3378 | SSE_INTALU_ITINS_P, HasAVX512, 0>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3379 | |
| 3380 | //===----------------------------------------------------------------------===// |
| 3381 | // AVX-512 FP arithmetic |
| 3382 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3383 | multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3384 | SDNode OpNode, SDNode VecNode, OpndItins itins, |
| 3385 | bit IsCommutable> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3386 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3387 | defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3388 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3389 | "$src2, $src1", "$src1, $src2", |
| 3390 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 3391 | (i32 FROUND_CURRENT)), |
| 3392 | "", itins.rr, IsCommutable>; |
| 3393 | |
| 3394 | defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3395 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3396 | "$src2, $src1", "$src1, $src2", |
| 3397 | (VecNode (_.VT _.RC:$src1), |
| 3398 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 3399 | (i32 FROUND_CURRENT)), |
| 3400 | "", itins.rm, IsCommutable>; |
| 3401 | let isCodeGenOnly = 1, isCommutable = IsCommutable, |
| 3402 | Predicates = [HasAVX512] in { |
| 3403 | def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst), |
| 3404 | (ins _.FRC:$src1, _.FRC:$src2), |
| 3405 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3406 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))], |
| 3407 | itins.rr>; |
| 3408 | def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst), |
| 3409 | (ins _.FRC:$src1, _.ScalarMemOp:$src2), |
| 3410 | OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
| 3411 | [(set _.FRC:$dst, (OpNode _.FRC:$src1, |
| 3412 | (_.ScalarLdFrag addr:$src2)))], itins.rr>; |
| 3413 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3414 | } |
| 3415 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3416 | multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3417 | SDNode VecNode, OpndItins itins, bit IsCommutable> { |
| 3418 | |
| 3419 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3420 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr, |
| 3421 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3422 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 3423 | (i32 imm:$rc)), "", itins.rr, IsCommutable>, |
| 3424 | EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3425 | } |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3426 | multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 3427 | SDNode VecNode, OpndItins itins, bit IsCommutable> { |
| 3428 | |
| 3429 | defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3430 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3431 | "$src2, $src1", "$src1, $src2", |
| 3432 | (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 3433 | (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3434 | } |
| 3435 | |
Elena Demikhovsky | 02ffd26 | 2015-03-01 07:44:04 +0000 | [diff] [blame] | 3436 | multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3437 | SDNode VecNode, |
| 3438 | SizeItins itins, bit IsCommutable> { |
| 3439 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3440 | itins.s, IsCommutable>, |
| 3441 | avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3442 | itins.s, IsCommutable>, |
| 3443 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3444 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3445 | itins.d, IsCommutable>, |
| 3446 | avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3447 | itins.d, IsCommutable>, |
| 3448 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3449 | } |
| 3450 | |
| 3451 | multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3452 | SDNode VecNode, |
| 3453 | SizeItins itins, bit IsCommutable> { |
| 3454 | defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode, |
| 3455 | itins.s, IsCommutable>, |
| 3456 | avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode, |
| 3457 | itins.s, IsCommutable>, |
| 3458 | XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
| 3459 | defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode, |
| 3460 | itins.d, IsCommutable>, |
| 3461 | avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode, |
| 3462 | itins.d, IsCommutable>, |
| 3463 | XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 3464 | } |
| 3465 | defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>; |
| 3466 | defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>; |
| 3467 | defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>; |
| 3468 | defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>; |
| 3469 | defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>; |
| 3470 | defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>; |
| 3471 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3472 | multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3473 | X86VectorVTInfo _, bit IsCommutable> { |
| 3474 | defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3475 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix, |
| 3476 | "$src2, $src1", "$src1, $src2", |
| 3477 | (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3478 | let mayLoad = 1 in { |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3479 | defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3480 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix, |
| 3481 | "$src2, $src1", "$src1, $src2", |
| 3482 | (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V; |
| 3483 | defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3484 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix, |
| 3485 | "${src2}"##_.BroadcastStr##", $src1", |
| 3486 | "$src1, ${src2}"##_.BroadcastStr, |
| 3487 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3488 | (_.ScalarLdFrag addr:$src2))))>, |
| 3489 | EVEX_4V, EVEX_B; |
| 3490 | }//let mayLoad = 1 |
| 3491 | } |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3492 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3493 | multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd, |
| 3494 | X86VectorVTInfo _, bit IsCommutable> { |
| 3495 | defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3496 | (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix, |
| 3497 | "$rc, $src2, $src1", "$src1, $src2, $rc", |
| 3498 | (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>, |
| 3499 | EVEX_4V, EVEX_B, EVEX_RC; |
| 3500 | } |
| 3501 | |
| 3502 | multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3503 | bit IsCommutable = 0> { |
| 3504 | defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info, |
| 3505 | IsCommutable>, EVEX_V512, PS, |
| 3506 | EVEX_CD8<32, CD8VF>; |
| 3507 | defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info, |
| 3508 | IsCommutable>, EVEX_V512, PD, VEX_W, |
| 3509 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3510 | |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3511 | // Define only if AVX512VL feature is present. |
| 3512 | let Predicates = [HasVLX] in { |
| 3513 | defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info, |
| 3514 | IsCommutable>, EVEX_V128, PS, |
| 3515 | EVEX_CD8<32, CD8VF>; |
| 3516 | defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info, |
| 3517 | IsCommutable>, EVEX_V256, PS, |
| 3518 | EVEX_CD8<32, CD8VF>; |
| 3519 | defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info, |
| 3520 | IsCommutable>, EVEX_V128, PD, VEX_W, |
| 3521 | EVEX_CD8<64, CD8VF>; |
| 3522 | defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info, |
| 3523 | IsCommutable>, EVEX_V256, PD, VEX_W, |
| 3524 | EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | f7c1b16 | 2014-03-06 08:45:30 +0000 | [diff] [blame] | 3525 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3526 | } |
| 3527 | |
Elena Demikhovsky | 714f23b | 2015-02-18 07:59:20 +0000 | [diff] [blame] | 3528 | multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> { |
| 3529 | defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>, |
| 3530 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 3531 | defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>, |
| 3532 | EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>; |
| 3533 | } |
| 3534 | |
| 3535 | defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>, |
| 3536 | avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>; |
| 3537 | defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>, |
| 3538 | avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>; |
| 3539 | defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>, |
| 3540 | avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>; |
| 3541 | defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>, |
| 3542 | avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>; |
Robert Khasanov | 595e598 | 2014-10-29 15:43:02 +0000 | [diff] [blame] | 3543 | defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>; |
| 3544 | defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>; |
Elena Demikhovsky | 50b88dd | 2015-04-21 10:27:40 +0000 | [diff] [blame] | 3545 | let Predicates = [HasDQI] in { |
| 3546 | defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>; |
| 3547 | defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>; |
| 3548 | defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>; |
| 3549 | defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>; |
| 3550 | } |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 3551 | def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1), |
| 3552 | (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)), |
| 3553 | (i16 -1), FROUND_CURRENT)), |
| 3554 | (VMAXPSZrr VR512:$src1, VR512:$src2)>; |
| 3555 | |
| 3556 | def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1), |
| 3557 | (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)), |
| 3558 | (i8 -1), FROUND_CURRENT)), |
| 3559 | (VMAXPDZrr VR512:$src1, VR512:$src2)>; |
| 3560 | |
| 3561 | def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1), |
| 3562 | (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)), |
| 3563 | (i16 -1), FROUND_CURRENT)), |
| 3564 | (VMINPSZrr VR512:$src1, VR512:$src2)>; |
| 3565 | |
| 3566 | def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1), |
| 3567 | (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)), |
| 3568 | (i8 -1), FROUND_CURRENT)), |
| 3569 | (VMINPDZrr VR512:$src1, VR512:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3570 | //===----------------------------------------------------------------------===// |
| 3571 | // AVX-512 VPTESTM instructions |
| 3572 | //===----------------------------------------------------------------------===// |
| 3573 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3574 | multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3575 | X86VectorVTInfo _> { |
| 3576 | defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst), |
| 3577 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3578 | "$src2, $src1", "$src1, $src2", |
| 3579 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>, |
| 3580 | EVEX_4V; |
| 3581 | let mayLoad = 1 in |
| 3582 | defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 3583 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3584 | "$src2, $src1", "$src1, $src2", |
| 3585 | (OpNode (_.VT _.RC:$src1), |
| 3586 | (_.VT (bitconvert (_.LdFrag addr:$src2))))>, |
| 3587 | EVEX_4V, |
| 3588 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3589 | } |
| 3590 | |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3591 | multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3592 | X86VectorVTInfo _> { |
| 3593 | let mayLoad = 1 in |
| 3594 | defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst), |
| 3595 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 3596 | "${src2}"##_.BroadcastStr##", $src1", |
| 3597 | "$src1, ${src2}"##_.BroadcastStr, |
| 3598 | (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast |
| 3599 | (_.ScalarLdFrag addr:$src2))))>, |
| 3600 | EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3601 | } |
Elena Demikhovsky | 431b81e | 2015-04-21 13:13:46 +0000 | [diff] [blame] | 3602 | multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3603 | AVX512VLVectorVTInfo _> { |
| 3604 | let Predicates = [HasAVX512] in |
| 3605 | defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>, |
| 3606 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 3607 | |
| 3608 | let Predicates = [HasAVX512, HasVLX] in { |
| 3609 | defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>, |
| 3610 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 3611 | defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>, |
| 3612 | avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 3613 | } |
| 3614 | } |
| 3615 | |
| 3616 | multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 3617 | defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode, |
| 3618 | avx512vl_i32_info>; |
| 3619 | defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode, |
| 3620 | avx512vl_i64_info>, VEX_W; |
| 3621 | } |
| 3622 | |
| 3623 | multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr, |
| 3624 | SDNode OpNode> { |
| 3625 | let Predicates = [HasBWI] in { |
| 3626 | defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>, |
| 3627 | EVEX_V512, VEX_W; |
| 3628 | defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>, |
| 3629 | EVEX_V512; |
| 3630 | } |
| 3631 | let Predicates = [HasVLX, HasBWI] in { |
| 3632 | |
| 3633 | defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>, |
| 3634 | EVEX_V256, VEX_W; |
| 3635 | defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>, |
| 3636 | EVEX_V128, VEX_W; |
| 3637 | defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>, |
| 3638 | EVEX_V256; |
| 3639 | defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>, |
| 3640 | EVEX_V128; |
| 3641 | } |
| 3642 | } |
| 3643 | |
| 3644 | multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr, |
| 3645 | SDNode OpNode> : |
| 3646 | avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>, |
| 3647 | avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>; |
| 3648 | |
| 3649 | defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD; |
| 3650 | defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 3651 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 3652 | def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1), |
| 3653 | (v16i32 VR512:$src2), (i16 -1))), |
| 3654 | (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>; |
| 3655 | |
| 3656 | def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1), |
| 3657 | (v8i64 VR512:$src2), (i8 -1))), |
Elena Demikhovsky | 3ebfe11 | 2014-02-23 14:28:35 +0000 | [diff] [blame] | 3658 | (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3659 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3660 | //===----------------------------------------------------------------------===// |
| 3661 | // AVX-512 Shift instructions |
| 3662 | //===----------------------------------------------------------------------===// |
| 3663 | multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM, |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3664 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3665 | defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3666 | (ins _.RC:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3667 | "$src2, $src1", "$src1, $src2", |
| 3668 | (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))), |
| 3669 | " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3670 | let mayLoad = 1 in |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3671 | defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 3672 | (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr, |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3673 | "$src2, $src1", "$src1, $src2", |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3674 | (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))), |
| 3675 | (i8 imm:$src2))), |
Cameron McInally | 0440044 | 2014-11-14 15:43:00 +0000 | [diff] [blame] | 3676 | " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3677 | } |
| 3678 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3679 | multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM, |
| 3680 | string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> { |
| 3681 | let mayLoad = 1 in |
| 3682 | defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst), |
| 3683 | (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr, |
| 3684 | "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2", |
| 3685 | (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))), |
| 3686 | " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B; |
| 3687 | } |
| 3688 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3689 | multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3690 | ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> { |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3691 | // src2 is always 128-bit |
| 3692 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3693 | (ins _.RC:$src1, VR128X:$src2), OpcodeStr, |
| 3694 | "$src2, $src1", "$src1, $src2", |
| 3695 | (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))), |
| 3696 | " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V; |
| 3697 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3698 | (ins _.RC:$src1, i128mem:$src2), OpcodeStr, |
| 3699 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3700 | (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))), |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3701 | " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase, |
| 3702 | EVEX_4V; |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3703 | } |
| 3704 | |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3705 | multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3706 | ValueType SrcVT, PatFrag bc_frag, |
| 3707 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 3708 | let Predicates = [prd] in |
| 3709 | defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3710 | VTInfo.info512>, EVEX_V512, |
| 3711 | EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ; |
| 3712 | let Predicates = [prd, HasVLX] in { |
| 3713 | defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3714 | VTInfo.info256>, EVEX_V256, |
| 3715 | EVEX_CD8<VTInfo.info256.EltSize, CD8VH>; |
| 3716 | defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag, |
| 3717 | VTInfo.info128>, EVEX_V128, |
| 3718 | EVEX_CD8<VTInfo.info128.EltSize, CD8VF>; |
| 3719 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3720 | } |
| 3721 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3722 | multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw, |
| 3723 | string OpcodeStr, SDNode OpNode> { |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3724 | defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3725 | avx512vl_i32_info, HasAVX512>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3726 | defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3727 | avx512vl_i64_info, HasAVX512>, VEX_W; |
| 3728 | defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16, |
| 3729 | avx512vl_i16_info, HasBWI>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3730 | } |
| 3731 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3732 | multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM, |
| 3733 | string OpcodeStr, SDNode OpNode, |
| 3734 | AVX512VLVectorVTInfo VTInfo> { |
| 3735 | let Predicates = [HasAVX512] in |
| 3736 | defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3737 | VTInfo.info512>, |
| 3738 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3739 | VTInfo.info512>, EVEX_V512; |
| 3740 | let Predicates = [HasAVX512, HasVLX] in { |
| 3741 | defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3742 | VTInfo.info256>, |
| 3743 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3744 | VTInfo.info256>, EVEX_V256; |
| 3745 | defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3746 | VTInfo.info128>, |
| 3747 | avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode, |
| 3748 | VTInfo.info128>, EVEX_V128; |
| 3749 | } |
| 3750 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3751 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3752 | multiclass avx512_shift_rmi_w<bits<8> opcw, |
| 3753 | Format ImmFormR, Format ImmFormM, |
| 3754 | string OpcodeStr, SDNode OpNode> { |
| 3755 | let Predicates = [HasBWI] in |
| 3756 | defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3757 | v32i16_info>, EVEX_V512; |
| 3758 | let Predicates = [HasVLX, HasBWI] in { |
| 3759 | defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3760 | v16i16x_info>, EVEX_V256; |
| 3761 | defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode, |
| 3762 | v8i16x_info>, EVEX_V128; |
| 3763 | } |
| 3764 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3765 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3766 | multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq, |
| 3767 | Format ImmFormR, Format ImmFormM, |
| 3768 | string OpcodeStr, SDNode OpNode> { |
| 3769 | defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode, |
| 3770 | avx512vl_i32_info>, EVEX_CD8<32, CD8VF>; |
| 3771 | defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode, |
| 3772 | avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W; |
| 3773 | } |
Cameron McInally | 9b7c15a | 2014-11-25 20:41:51 +0000 | [diff] [blame] | 3774 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3775 | defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>, |
| 3776 | avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>; |
| 3777 | |
| 3778 | defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>, |
| 3779 | avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>; |
| 3780 | |
| 3781 | defm VPSRA : avx512_shift_rmi_dq<0x72, 0x73, MRM4r, MRM4m, "vpsra", X86vsrai>, |
| 3782 | avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>; |
| 3783 | |
Elena Demikhovsky | 5d06b4c | 2015-03-12 07:28:41 +0000 | [diff] [blame] | 3784 | defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>; |
| 3785 | defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3786 | |
| 3787 | defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>; |
| 3788 | defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>; |
| 3789 | defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3790 | |
| 3791 | //===-------------------------------------------------------------------===// |
| 3792 | // Variable Bit Shifts |
| 3793 | //===-------------------------------------------------------------------===// |
| 3794 | multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3795 | X86VectorVTInfo _> { |
| 3796 | defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3797 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 3798 | "$src2, $src1", "$src1, $src2", |
| 3799 | (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))), |
| 3800 | " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V; |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3801 | let mayLoad = 1 in |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3802 | defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3803 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 3804 | "$src2, $src1", "$src1, $src2", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3805 | (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))), |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3806 | " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V, |
| 3807 | EVEX_CD8<_.EltSize, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3808 | } |
| 3809 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3810 | multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3811 | X86VectorVTInfo _> { |
| 3812 | let mayLoad = 1 in |
| 3813 | defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3814 | (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr, |
| 3815 | "${src2}"##_.BroadcastStr##", $src1", |
| 3816 | "$src1, ${src2}"##_.BroadcastStr, |
| 3817 | (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 3818 | (_.ScalarLdFrag addr:$src2))))), |
| 3819 | " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B, |
| 3820 | EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>; |
| 3821 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3822 | multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 3823 | AVX512VLVectorVTInfo _> { |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3824 | let Predicates = [HasAVX512] in |
| 3825 | defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>, |
| 3826 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512; |
| 3827 | |
| 3828 | let Predicates = [HasAVX512, HasVLX] in { |
| 3829 | defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>, |
| 3830 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256; |
| 3831 | defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>, |
| 3832 | avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128; |
| 3833 | } |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3834 | } |
| 3835 | |
| 3836 | multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr, |
| 3837 | SDNode OpNode> { |
| 3838 | defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3839 | avx512vl_i32_info>; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3840 | defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode, |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3841 | avx512vl_i64_info>, VEX_W; |
Cameron McInally | 5fb084e | 2014-12-11 17:13:05 +0000 | [diff] [blame] | 3842 | } |
| 3843 | |
Elena Demikhovsky | 0b9dbe3 | 2015-03-11 10:25:42 +0000 | [diff] [blame] | 3844 | multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr, |
| 3845 | SDNode OpNode> { |
| 3846 | let Predicates = [HasBWI] in |
| 3847 | defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>, |
| 3848 | EVEX_V512, VEX_W; |
| 3849 | let Predicates = [HasVLX, HasBWI] in { |
| 3850 | |
| 3851 | defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>, |
| 3852 | EVEX_V256, VEX_W; |
| 3853 | defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>, |
| 3854 | EVEX_V128, VEX_W; |
| 3855 | } |
| 3856 | } |
| 3857 | |
| 3858 | defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>, |
| 3859 | avx512_var_shift_w<0x12, "vpsllvw", shl>; |
| 3860 | defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>, |
| 3861 | avx512_var_shift_w<0x11, "vpsravw", sra>; |
| 3862 | defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>, |
| 3863 | avx512_var_shift_w<0x10, "vpsrlvw", srl>; |
| 3864 | defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>; |
| 3865 | defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3866 | |
| 3867 | //===----------------------------------------------------------------------===// |
| 3868 | // AVX-512 - MOVDDUP |
| 3869 | //===----------------------------------------------------------------------===// |
| 3870 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 3871 | multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3872 | X86MemOperand x86memop, PatFrag memop_frag> { |
| 3873 | def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3874 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3875 | [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX; |
| 3876 | def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3877 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3878 | [(set RC:$dst, |
| 3879 | (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX; |
| 3880 | } |
| 3881 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3882 | defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3883 | VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>; |
| 3884 | def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))), |
| 3885 | (VMOVDDUPZrm addr:$src)>; |
| 3886 | |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3887 | //===---------------------------------------------------------------------===// |
| 3888 | // Replicate Single FP - MOVSHDUP and MOVSLDUP |
| 3889 | //===---------------------------------------------------------------------===// |
| 3890 | multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr, |
| 3891 | ValueType vt, RegisterClass RC, PatFrag mem_frag, |
| 3892 | X86MemOperand x86memop> { |
| 3893 | def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3894 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3895 | [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX; |
| 3896 | let mayLoad = 1 in |
| 3897 | def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 3898 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3899 | [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX; |
| 3900 | } |
| 3901 | |
| 3902 | defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3903 | v16f32, VR512, loadv16f32, f512mem>, EVEX_V512, |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3904 | EVEX_CD8<32, CD8VF>; |
| 3905 | defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup", |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3906 | v16f32, VR512, loadv16f32, f512mem>, EVEX_V512, |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3907 | EVEX_CD8<32, CD8VF>; |
| 3908 | |
| 3909 | def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3910 | def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3911 | (VMOVSHDUPZrm addr:$src)>; |
| 3912 | def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 3913 | def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))), |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 3914 | (VMOVSLDUPZrm addr:$src)>; |
| 3915 | |
| 3916 | //===----------------------------------------------------------------------===// |
| 3917 | // Move Low to High and High to Low packed FP Instructions |
| 3918 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3919 | def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst), |
| 3920 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3921 | "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3922 | [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))], |
| 3923 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 3924 | def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst), |
| 3925 | (ins VR128X:$src1, VR128X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 3926 | "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3927 | [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))], |
| 3928 | IIC_SSE_MOV_LH>, EVEX_4V; |
| 3929 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 3930 | let Predicates = [HasAVX512] in { |
| 3931 | // MOVLHPS patterns |
| 3932 | def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 3933 | (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>; |
| 3934 | def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)), |
| 3935 | (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3936 | |
Craig Topper | dbe8b7d | 2013-09-27 07:20:47 +0000 | [diff] [blame] | 3937 | // MOVHLPS patterns |
| 3938 | def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)), |
| 3939 | (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>; |
| 3940 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3941 | |
| 3942 | //===----------------------------------------------------------------------===// |
| 3943 | // FMA - Fused Multiply Operations |
| 3944 | // |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 3945 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3946 | let Constraints = "$src1 = $dst" in { |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 3947 | // Omitting the parameter OpNode (= null_frag) disables ISel pattern matching. |
| 3948 | multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 3949 | SDPatternOperator OpNode = null_frag> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 3950 | defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 3951 | (ins _.RC:$src2, _.RC:$src3), |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 3952 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 3953 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>, |
Adam Nemet | 2e91ee5 | 2014-08-14 17:13:19 +0000 | [diff] [blame] | 3954 | AVX512FMA3Base; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3955 | |
| 3956 | let mayLoad = 1 in |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 3957 | defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3958 | (ins _.RC:$src2, _.MemOp:$src3), |
| 3959 | OpcodeStr, "$src3, $src2", "$src2, $src3", |
| 3960 | (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>, |
| 3961 | AVX512FMA3Base; |
| 3962 | |
| 3963 | defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 3964 | (ins _.RC:$src2, _.ScalarMemOp:$src3), |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 3965 | OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"), |
| 3966 | !strconcat("$src2, ${src3}", _.BroadcastStr ), |
| 3967 | (OpNode _.RC:$src1, |
| 3968 | _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>, |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 3969 | AVX512FMA3Base, EVEX_B; |
| 3970 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 3971 | } // Constraints = "$src1 = $dst" |
| 3972 | |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 3973 | let Constraints = "$src1 = $dst" in { |
| 3974 | // Omitting the parameter OpNode (= null_frag) disables ISel pattern matching. |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 3975 | multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr, |
| 3976 | X86VectorVTInfo _, |
| 3977 | SDPatternOperator OpNode> { |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 3978 | defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 3979 | (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc), |
| 3980 | OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc", |
| 3981 | (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>, |
| 3982 | AVX512FMA3Base, EVEX_B, EVEX_RC; |
| 3983 | } |
| 3984 | } // Constraints = "$src1 = $dst" |
| 3985 | |
| 3986 | multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr, |
| 3987 | X86VectorVTInfo VTI, SDPatternOperator OpNode> { |
| 3988 | defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix), |
| 3989 | VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>; |
| 3990 | } |
| 3991 | |
Adam Nemet | 832ec5e | 2014-10-24 00:03:00 +0000 | [diff] [blame] | 3992 | multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231, |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 3993 | string OpcodeStr, X86VectorVTInfo VTI, |
| 3994 | SDPatternOperator OpNode> { |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 3995 | defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix), |
| 3996 | VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 3997 | defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix), |
| 3998 | VTI>, EVEX_CD8<VTI.EltSize, CD8VF>; |
Adam Nemet | 26371ce | 2014-10-24 00:02:55 +0000 | [diff] [blame] | 3999 | } |
| 4000 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4001 | multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231, |
| 4002 | string OpcodeStr, |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4003 | SDPatternOperator OpNode, |
| 4004 | SDPatternOperator OpNodeRnd> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4005 | let ExeDomain = SSEPackedSingle in { |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4006 | defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr, |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4007 | v16f32_info, OpNode>, |
| 4008 | avx512_fma3_round_forms<opc213, OpcodeStr, |
| 4009 | v16f32_info, OpNodeRnd>, EVEX_V512; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4010 | defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr, |
| 4011 | v8f32x_info, OpNode>, EVEX_V256; |
| 4012 | defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr, |
| 4013 | v4f32x_info, OpNode>, EVEX_V128; |
| 4014 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4015 | let ExeDomain = SSEPackedDouble in { |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4016 | defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr, |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4017 | v8f64_info, OpNode>, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4018 | avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info, |
| 4019 | OpNodeRnd>, EVEX_V512, VEX_W; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4020 | defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4021 | v4f64x_info, OpNode>, |
| 4022 | EVEX_V256, VEX_W; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4023 | defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4024 | v2f64x_info, OpNode>, |
| 4025 | EVEX_V128, VEX_W; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4026 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4027 | } |
| 4028 | |
Elena Demikhovsky | 7b0dd39 | 2015-01-28 10:21:27 +0000 | [diff] [blame] | 4029 | defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>; |
| 4030 | defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>; |
| 4031 | defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>; |
| 4032 | defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>; |
| 4033 | defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>; |
| 4034 | defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4035 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4036 | let Constraints = "$src1 = $dst" in { |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4037 | multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4038 | X86VectorVTInfo _> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4039 | let mayLoad = 1 in |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4040 | def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst), |
| 4041 | (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4042 | !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"), |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4043 | [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2), |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4044 | _.RC:$src3)))]>; |
| 4045 | def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst), |
| 4046 | (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4047 | !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 4048 | ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"), |
| 4049 | [(set _.RC:$dst, |
| 4050 | (OpNode _.RC:$src1, (_.VT (X86VBroadcast |
| 4051 | (_.ScalarLdFrag addr:$src2))), |
| 4052 | _.RC:$src3))]>, EVEX_B; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4053 | } |
| 4054 | } // Constraints = "$src1 = $dst" |
| 4055 | |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4056 | multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4057 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4058 | let ExeDomain = SSEPackedSingle in { |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4059 | defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4060 | OpNode,v16f32_info>, EVEX_V512, |
| 4061 | EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4062 | defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4063 | OpNode, v8f32x_info>, EVEX_V256, |
| 4064 | EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4065 | defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4066 | OpNode, v4f32x_info>, EVEX_V128, |
| 4067 | EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4068 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4069 | let ExeDomain = SSEPackedDouble in { |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4070 | defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4071 | OpNode, v8f64_info>, EVEX_V512, |
| 4072 | VEX_W, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4073 | defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4074 | OpNode, v4f64x_info>, EVEX_V256, |
| 4075 | VEX_W, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4076 | defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd, |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4077 | OpNode, v2f64x_info>, EVEX_V128, |
| 4078 | VEX_W, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4079 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4080 | } |
| 4081 | |
Elena Demikhovsky | fcea06a | 2014-12-23 10:30:39 +0000 | [diff] [blame] | 4082 | defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>; |
| 4083 | defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>; |
| 4084 | defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>; |
| 4085 | defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>; |
| 4086 | defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>; |
| 4087 | defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>; |
| 4088 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4089 | // Scalar FMA |
| 4090 | let Constraints = "$src1 = $dst" in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4091 | multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode, |
| 4092 | RegisterClass RC, ValueType OpVT, |
| 4093 | X86MemOperand x86memop, Operand memop, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4094 | PatFrag mem_frag> { |
| 4095 | let isCommutable = 1 in |
| 4096 | def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst), |
| 4097 | (ins RC:$src1, RC:$src2, RC:$src3), |
| 4098 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4099 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4100 | [(set RC:$dst, |
| 4101 | (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>; |
| 4102 | let mayLoad = 1 in |
| 4103 | def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst), |
| 4104 | (ins RC:$src1, RC:$src2, f128mem:$src3), |
| 4105 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4106 | "\t{$src3, $src2, $dst|$dst, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4107 | [(set RC:$dst, |
| 4108 | (OpVT (OpNode RC:$src2, RC:$src1, |
| 4109 | (mem_frag addr:$src3))))]>; |
| 4110 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4111 | } // Constraints = "$src1 = $dst" |
| 4112 | |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4113 | defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4114 | f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4115 | defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4116 | f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4117 | defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4118 | f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4119 | defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4120 | f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4121 | defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4122 | f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4123 | defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4124 | f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4125 | defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4126 | f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4127 | defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4128 | f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4129 | |
| 4130 | //===----------------------------------------------------------------------===// |
| 4131 | // AVX-512 Scalar convert from sign integer to float/double |
| 4132 | //===----------------------------------------------------------------------===// |
| 4133 | |
| 4134 | multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 4135 | X86MemOperand x86memop, string asm> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4136 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4137 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4138 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4139 | EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4140 | let mayLoad = 1 in |
| 4141 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), |
| 4142 | (ins DstRC:$src1, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4143 | !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4144 | EVEX_4V; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4145 | } // hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4146 | } |
Elena Demikhovsky | d8fda62 | 2015-03-30 09:29:28 +0000 | [diff] [blame] | 4147 | |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4148 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4149 | defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4150 | XS, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4151 | defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4152 | XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4153 | defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4154 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4155 | defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4156 | XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 4157 | |
| 4158 | def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))), |
| 4159 | (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4160 | def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4161 | (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4162 | def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))), |
| 4163 | (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4164 | def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4165 | (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4166 | |
| 4167 | def : Pat<(f32 (sint_to_fp GR32:$src)), |
| 4168 | (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 4169 | def : Pat<(f32 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4170 | (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4171 | def : Pat<(f64 (sint_to_fp GR32:$src)), |
| 4172 | (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 4173 | def : Pat<(f64 (sint_to_fp GR64:$src)), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4174 | (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
| 4175 | |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4176 | defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4177 | XS, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4178 | defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4179 | XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4180 | defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4181 | XD, VEX_LIG, EVEX_CD8<32, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4182 | defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4183 | XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>; |
| 4184 | |
| 4185 | def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))), |
| 4186 | (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4187 | def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))), |
| 4188 | (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>; |
| 4189 | def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))), |
| 4190 | (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4191 | def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))), |
| 4192 | (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>; |
| 4193 | |
| 4194 | def : Pat<(f32 (uint_to_fp GR32:$src)), |
| 4195 | (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>; |
| 4196 | def : Pat<(f32 (uint_to_fp GR64:$src)), |
| 4197 | (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>; |
| 4198 | def : Pat<(f64 (uint_to_fp GR32:$src)), |
| 4199 | (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>; |
| 4200 | def : Pat<(f64 (uint_to_fp GR64:$src)), |
| 4201 | (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>; |
Andrew Trick | 15a4774 | 2013-10-09 05:11:10 +0000 | [diff] [blame] | 4202 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4203 | |
| 4204 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4205 | // AVX-512 Scalar convert from float/double to integer |
| 4206 | //===----------------------------------------------------------------------===// |
| 4207 | multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 4208 | Intrinsic Int, Operand memop, ComplexPattern mem_cpat, |
| 4209 | string asm> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4210 | let hasSideEffects = 0 in { |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4211 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4212 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4213 | [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG, |
| 4214 | Requires<[HasAVX512]>; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4215 | let mayLoad = 1 in |
| 4216 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4217 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4218 | Requires<[HasAVX512]>; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4219 | } // hasSideEffects = 0 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4220 | } |
| 4221 | let Predicates = [HasAVX512] in { |
| 4222 | // Convert float/double to signed/unsigned int 32/64 |
| 4223 | defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4224 | ssmem, sse_load_f32, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4225 | XS, EVEX_CD8<32, CD8VT1>; |
| 4226 | defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4227 | ssmem, sse_load_f32, "cvtss2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4228 | XS, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 4229 | defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4230 | ssmem, sse_load_f32, "cvtss2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4231 | XS, EVEX_CD8<32, CD8VT1>; |
| 4232 | defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64, |
| 4233 | int_x86_avx512_cvtss2usi64, ssmem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4234 | sse_load_f32, "cvtss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4235 | EVEX_CD8<32, CD8VT1>; |
| 4236 | defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4237 | sdmem, sse_load_f64, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4238 | XD, EVEX_CD8<64, CD8VT1>; |
| 4239 | defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4240 | sdmem, sse_load_f64, "cvtsd2si">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4241 | XD, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4242 | defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4243 | sdmem, sse_load_f64, "cvtsd2usi">, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4244 | XD, EVEX_CD8<64, CD8VT1>; |
| 4245 | defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64, |
| 4246 | int_x86_avx512_cvtsd2usi64, sdmem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4247 | sse_load_f64, "cvtsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4248 | EVEX_CD8<64, CD8VT1>; |
| 4249 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4250 | let isCodeGenOnly = 1 in { |
| 4251 | defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4252 | int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}", |
| 4253 | SSE_CVT_Scalar, 0>, XS, EVEX_4V; |
| 4254 | defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4255 | int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}", |
| 4256 | SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W; |
| 4257 | defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4258 | int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}", |
| 4259 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
| 4260 | defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4261 | int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}", |
| 4262 | SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W; |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4263 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4264 | defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4265 | int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}", |
| 4266 | SSE_CVT_Scalar, 0>, XS, EVEX_4V; |
| 4267 | defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4268 | int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}", |
| 4269 | SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W; |
| 4270 | defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X, |
| 4271 | int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}", |
| 4272 | SSE_CVT_Scalar, 0>, XD, EVEX_4V; |
| 4273 | defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X, |
| 4274 | int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}", |
| 4275 | SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W; |
| 4276 | } // isCodeGenOnly = 1 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4277 | |
| 4278 | // Convert float/double to signed/unsigned int 32/64 with truncation |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4279 | let isCodeGenOnly = 1 in { |
| 4280 | defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si, |
| 4281 | ssmem, sse_load_f32, "cvttss2si">, |
| 4282 | XS, EVEX_CD8<32, CD8VT1>; |
| 4283 | defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64, |
| 4284 | int_x86_sse_cvttss2si64, ssmem, sse_load_f32, |
| 4285 | "cvttss2si">, XS, VEX_W, |
| 4286 | EVEX_CD8<32, CD8VT1>; |
| 4287 | defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si, |
| 4288 | sdmem, sse_load_f64, "cvttsd2si">, XD, |
| 4289 | EVEX_CD8<64, CD8VT1>; |
| 4290 | defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64, |
| 4291 | int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64, |
| 4292 | "cvttsd2si">, XD, VEX_W, |
| 4293 | EVEX_CD8<64, CD8VT1>; |
| 4294 | defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32, |
| 4295 | int_x86_avx512_cvttss2usi, ssmem, sse_load_f32, |
| 4296 | "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>; |
| 4297 | defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64, |
| 4298 | int_x86_avx512_cvttss2usi64, ssmem, |
| 4299 | sse_load_f32, "cvttss2usi">, XS, VEX_W, |
| 4300 | EVEX_CD8<32, CD8VT1>; |
| 4301 | defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32, |
| 4302 | int_x86_avx512_cvttsd2usi, |
| 4303 | sdmem, sse_load_f64, "cvttsd2usi">, XD, |
| 4304 | EVEX_CD8<64, CD8VT1>; |
| 4305 | defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64, |
| 4306 | int_x86_avx512_cvttsd2usi64, sdmem, |
| 4307 | sse_load_f64, "cvttsd2usi">, XD, VEX_W, |
| 4308 | EVEX_CD8<64, CD8VT1>; |
| 4309 | } // isCodeGenOnly = 1 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4310 | |
| 4311 | multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC, |
| 4312 | SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag, |
| 4313 | string asm> { |
| 4314 | def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4315 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4316 | [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX; |
| 4317 | def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4318 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4319 | [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX; |
| 4320 | } |
| 4321 | |
| 4322 | defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4323 | loadf32, "cvttss2si">, XS, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4324 | EVEX_CD8<32, CD8VT1>; |
| 4325 | defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4326 | loadf32, "cvttss2usi">, XS, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4327 | EVEX_CD8<32, CD8VT1>; |
| 4328 | defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4329 | loadf32, "cvttss2si">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4330 | EVEX_CD8<32, CD8VT1>; |
| 4331 | defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4332 | loadf32, "cvttss2usi">, XS, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4333 | EVEX_CD8<32, CD8VT1>; |
| 4334 | defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4335 | loadf64, "cvttsd2si">, XD, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4336 | EVEX_CD8<64, CD8VT1>; |
| 4337 | defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4338 | loadf64, "cvttsd2usi">, XD, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4339 | EVEX_CD8<64, CD8VT1>; |
| 4340 | defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4341 | loadf64, "cvttsd2si">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4342 | EVEX_CD8<64, CD8VT1>; |
| 4343 | defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4344 | loadf64, "cvttsd2usi">, XD, VEX_W, |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4345 | EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4346 | } // HasAVX512 |
Elena Demikhovsky | 2e408ae | 2013-10-06 13:11:09 +0000 | [diff] [blame] | 4347 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4348 | // AVX-512 Convert form float to double and back |
| 4349 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4350 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4351 | def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst), |
| 4352 | (ins FR32X:$src1, FR32X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4353 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4354 | []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>; |
| 4355 | let mayLoad = 1 in |
| 4356 | def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst), |
| 4357 | (ins FR32X:$src1, f32mem:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4358 | "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4359 | []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>, |
| 4360 | EVEX_CD8<32, CD8VT1>; |
| 4361 | |
| 4362 | // Convert scalar double to scalar single |
| 4363 | def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst), |
| 4364 | (ins FR64X:$src1, FR64X:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4365 | "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4366 | []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>; |
| 4367 | let mayLoad = 1 in |
| 4368 | def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst), |
| 4369 | (ins FR64X:$src1, f64mem:$src2), |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4370 | "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4371 | []>, EVEX_4V, VEX_LIG, VEX_W, |
| 4372 | Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>; |
| 4373 | } |
| 4374 | |
| 4375 | def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>, |
| 4376 | Requires<[HasAVX512]>; |
| 4377 | def : Pat<(fextend (loadf32 addr:$src)), |
| 4378 | (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>; |
| 4379 | |
| 4380 | def : Pat<(extloadf32 addr:$src), |
| 4381 | (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, |
| 4382 | Requires<[HasAVX512, OptForSize]>; |
| 4383 | |
| 4384 | def : Pat<(extloadf32 addr:$src), |
| 4385 | (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>, |
| 4386 | Requires<[HasAVX512, OptForSpeed]>; |
| 4387 | |
| 4388 | def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>, |
| 4389 | Requires<[HasAVX512]>; |
| 4390 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4391 | multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC, |
| 4392 | RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4393 | X86MemOperand x86memop, ValueType OpVT, ValueType InVT, |
| 4394 | Domain d> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4395 | let hasSideEffects = 0 in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4396 | def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4397 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4398 | [(set DstRC:$dst, |
| 4399 | (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4400 | def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4401 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4402 | [], d>, EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4403 | let mayLoad = 1 in |
| 4404 | def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4405 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4406 | [(set DstRC:$dst, |
| 4407 | (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4408 | } // hasSideEffects = 0 |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4409 | } |
| 4410 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4411 | multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC, |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4412 | RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag, |
| 4413 | X86MemOperand x86memop, ValueType OpVT, ValueType InVT, |
| 4414 | Domain d> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4415 | let hasSideEffects = 0 in { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4416 | def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4417 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4418 | [(set DstRC:$dst, |
| 4419 | (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX; |
| 4420 | let mayLoad = 1 in |
| 4421 | def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4422 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4423 | [(set DstRC:$dst, |
| 4424 | (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4425 | } // hasSideEffects = 0 |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4426 | } |
| 4427 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4428 | defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4429 | loadv8f64, f512mem, v8f32, v8f64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 4430 | SSEPackedSingle>, EVEX_V512, VEX_W, PD, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4431 | EVEX_CD8<64, CD8VF>; |
| 4432 | |
| 4433 | defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4434 | loadv4f64, f256mem, v8f64, v8f32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4435 | SSEPackedDouble>, EVEX_V512, PS, |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 4436 | EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4437 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 4438 | (VCVTPS2PDZrm addr:$src)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4439 | |
Elena Demikhovsky | 3629b4a | 2014-01-06 08:45:54 +0000 | [diff] [blame] | 4440 | def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src), |
| 4441 | (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))), |
| 4442 | (VCVTPD2PSZrr VR512:$src)>; |
| 4443 | |
| 4444 | def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src), |
| 4445 | (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)), |
| 4446 | (VCVTPD2PSZrrb VR512:$src, imm:$rc)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4447 | |
| 4448 | //===----------------------------------------------------------------------===// |
| 4449 | // AVX-512 Vector convert from sign integer to float/double |
| 4450 | //===----------------------------------------------------------------------===// |
| 4451 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4452 | defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4453 | loadv8i64, i512mem, v16f32, v16i32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4454 | SSEPackedSingle>, EVEX_V512, PS, |
Craig Topper | da7160d | 2014-02-01 08:17:56 +0000 | [diff] [blame] | 4455 | EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4456 | |
| 4457 | defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4458 | loadv4i64, i256mem, v8f64, v8i32, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4459 | SSEPackedDouble>, EVEX_V512, XS, |
| 4460 | EVEX_CD8<32, CD8VH>; |
| 4461 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4462 | defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4463 | loadv16f32, f512mem, v16i32, v16f32, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4464 | SSEPackedSingle>, EVEX_V512, XS, |
| 4465 | EVEX_CD8<32, CD8VF>; |
| 4466 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4467 | defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4468 | loadv8f64, f512mem, v8i32, v8f64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 4469 | SSEPackedDouble>, EVEX_V512, PD, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4470 | EVEX_CD8<64, CD8VF>; |
| 4471 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4472 | defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4473 | loadv16f32, f512mem, v16i32, v16f32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4474 | SSEPackedSingle>, EVEX_V512, PS, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4475 | EVEX_CD8<32, CD8VF>; |
| 4476 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4477 | // cvttps2udq (src, 0, mask-all-ones, sae-current) |
| 4478 | def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src), |
| 4479 | (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)), |
| 4480 | (VCVTTPS2UDQZrr VR512:$src)>; |
| 4481 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4482 | defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4483 | loadv8f64, f512mem, v8i32, v8f64, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4484 | SSEPackedDouble>, EVEX_V512, PS, VEX_W, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4485 | EVEX_CD8<64, CD8VF>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4486 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4487 | // cvttpd2udq (src, 0, mask-all-ones, sae-current) |
| 4488 | def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src), |
| 4489 | (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)), |
| 4490 | (VCVTTPD2UDQZrr VR512:$src)>; |
| 4491 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4492 | defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4493 | loadv4i64, f256mem, v8f64, v8i32, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4494 | SSEPackedDouble>, EVEX_V512, XS, |
| 4495 | EVEX_CD8<32, CD8VH>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4496 | |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4497 | defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4498 | loadv16i32, f512mem, v16f32, v16i32, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4499 | SSEPackedSingle>, EVEX_V512, XD, |
| 4500 | EVEX_CD8<32, CD8VF>; |
| 4501 | |
| 4502 | def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4503 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4504 | (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4505 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 4506 | def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))), |
| 4507 | (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr |
| 4508 | (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
| 4509 | |
| 4510 | def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))), |
| 4511 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 4512 | (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4513 | |
Elena Demikhovsky | 3dcfbdf | 2014-04-08 07:24:02 +0000 | [diff] [blame] | 4514 | def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))), |
| 4515 | (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr |
| 4516 | (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4517 | |
Cameron McInally | f10a7c9 | 2014-06-18 14:04:37 +0000 | [diff] [blame] | 4518 | def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))), |
| 4519 | (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr |
| 4520 | (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>; |
| 4521 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4522 | def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src), |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4523 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4524 | (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>; |
Elena Demikhovsky | 52e4a0e | 2014-01-05 10:46:09 +0000 | [diff] [blame] | 4525 | def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src), |
| 4526 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 4527 | (VCVTDQ2PDZrr VR256X:$src)>; |
| 4528 | def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src), |
| 4529 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)), |
| 4530 | (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>; |
| 4531 | def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src), |
| 4532 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 4533 | (VCVTUDQ2PDZrr VR256X:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4534 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4535 | multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC, |
| 4536 | RegisterClass DstRC, PatFrag mem_frag, |
| 4537 | X86MemOperand x86memop, Domain d> { |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4538 | let hasSideEffects = 0 in { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4539 | def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4540 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4541 | [], d>, EVEX; |
| 4542 | def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4543 | !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4544 | [], d>, EVEX, EVEX_B, EVEX_RC; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4545 | let mayLoad = 1 in |
| 4546 | def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4547 | !strconcat(asm,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4548 | [], d>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4549 | } // hasSideEffects = 0 |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4550 | } |
| 4551 | |
| 4552 | defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4553 | loadv16f32, f512mem, SSEPackedSingle>, PD, |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4554 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 4555 | defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4556 | loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W, |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4557 | EVEX_V512, EVEX_CD8<64, CD8VF>; |
| 4558 | |
| 4559 | def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src), |
| 4560 | (v16i32 immAllZerosV), (i16 -1), imm:$rc)), |
| 4561 | (VCVTPS2DQZrrb VR512:$src, imm:$rc)>; |
| 4562 | |
| 4563 | def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src), |
| 4564 | (v8i32 immAllZerosV), (i8 -1), imm:$rc)), |
| 4565 | (VCVTPD2DQZrrb VR512:$src, imm:$rc)>; |
| 4566 | |
| 4567 | defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4568 | loadv16f32, f512mem, SSEPackedSingle>, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4569 | PS, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4570 | defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 4571 | loadv8f64, f512mem, SSEPackedDouble>, VEX_W, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4572 | PS, EVEX_V512, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 4573 | |
| 4574 | def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src), |
| 4575 | (v16i32 immAllZerosV), (i16 -1), imm:$rc)), |
| 4576 | (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>; |
| 4577 | |
| 4578 | def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src), |
| 4579 | (v8i32 immAllZerosV), (i8 -1), imm:$rc)), |
| 4580 | (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4581 | |
| 4582 | let Predicates = [HasAVX512] in { |
| 4583 | def : Pat<(v8f32 (fround (loadv8f64 addr:$src))), |
| 4584 | (VCVTPD2PSZrm addr:$src)>; |
| 4585 | def : Pat<(v8f64 (extloadv8f32 addr:$src)), |
| 4586 | (VCVTPS2PDZrm addr:$src)>; |
| 4587 | } |
| 4588 | |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4589 | //===----------------------------------------------------------------------===// |
| 4590 | // Half precision conversion instructions |
| 4591 | //===----------------------------------------------------------------------===// |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4592 | multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC, |
| 4593 | X86MemOperand x86memop> { |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4594 | def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src), |
| 4595 | "vcvtph2ps\t{$src, $dst|$dst, $src}", |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4596 | []>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4597 | let hasSideEffects = 0, mayLoad = 1 in |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4598 | def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src), |
| 4599 | "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX; |
| 4600 | } |
| 4601 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4602 | multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC, |
| 4603 | X86MemOperand x86memop> { |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4604 | def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst), |
Craig Topper | 53a8467 | 2015-01-25 02:21:16 +0000 | [diff] [blame] | 4605 | (ins srcRC:$src1, i32u8imm:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4606 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4607 | []>, EVEX; |
Elena Demikhovsky | f404e05 | 2014-01-05 14:21:07 +0000 | [diff] [blame] | 4608 | let hasSideEffects = 0, mayStore = 1 in |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4609 | def mr : AVX512AIi8<0x1D, MRMDestMem, (outs), |
Craig Topper | 53a8467 | 2015-01-25 02:21:16 +0000 | [diff] [blame] | 4610 | (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4611 | "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX; |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4612 | } |
| 4613 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4614 | defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512, |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4615 | EVEX_CD8<32, CD8VH>; |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4616 | defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512, |
Elena Demikhovsky | dd0794e | 2013-10-24 07:16:35 +0000 | [diff] [blame] | 4617 | EVEX_CD8<32, CD8VH>; |
| 4618 | |
Elena Demikhovsky | a30e437 | 2014-02-05 07:05:03 +0000 | [diff] [blame] | 4619 | def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src), |
| 4620 | imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))), |
| 4621 | (VCVTPS2PHZrr VR512:$src, imm:$rc)>; |
| 4622 | |
| 4623 | def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src), |
| 4624 | (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))), |
| 4625 | (VCVTPH2PSZrr VR256X:$src)>; |
| 4626 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4627 | let Defs = [EFLAGS], Predicates = [HasAVX512] in { |
| 4628 | defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4629 | "ucomiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4630 | EVEX_CD8<32, CD8VT1>; |
| 4631 | defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 4632 | "ucomisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4633 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4634 | let Pattern = []<dag> in { |
| 4635 | defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4636 | "comiss">, PS, EVEX, VEX_LIG, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4637 | EVEX_CD8<32, CD8VT1>; |
| 4638 | defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 4639 | "comisd">, PD, EVEX, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4640 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4641 | } |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4642 | let isCodeGenOnly = 1 in { |
| 4643 | defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4644 | load, "ucomiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4645 | EVEX_CD8<32, CD8VT1>; |
| 4646 | defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 4647 | load, "ucomisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4648 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4649 | |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4650 | defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 4651 | load, "comiss">, PS, EVEX, VEX_LIG, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4652 | EVEX_CD8<32, CD8VT1>; |
| 4653 | defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 4654 | load, "comisd">, PD, EVEX, |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4655 | VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4656 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4657 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4658 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4659 | /// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd |
| 4660 | multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC, |
| 4661 | X86MemOperand x86memop> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4662 | let hasSideEffects = 0 in { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4663 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 4664 | (ins RC:$src1, RC:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4665 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4666 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4667 | let mayLoad = 1 in { |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4668 | def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 4669 | (ins RC:$src1, x86memop:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4670 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 4671 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4672 | } |
| 4673 | } |
| 4674 | } |
| 4675 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4676 | defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>, |
| 4677 | EVEX_CD8<32, CD8VT1>; |
| 4678 | defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>, |
| 4679 | VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4680 | defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>, |
| 4681 | EVEX_CD8<32, CD8VT1>; |
| 4682 | defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>, |
| 4683 | VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4684 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4685 | def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1), |
| 4686 | (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))), |
| 4687 | (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X), |
| 4688 | (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4689 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4690 | def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1), |
| 4691 | (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))), |
| 4692 | (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X), |
| 4693 | (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4694 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4695 | def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1), |
| 4696 | (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))), |
| 4697 | (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X), |
| 4698 | (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4699 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4700 | def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1), |
| 4701 | (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))), |
| 4702 | (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X), |
| 4703 | (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4704 | |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4705 | /// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd |
| 4706 | multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode, |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 4707 | X86VectorVTInfo _> { |
| 4708 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4709 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 4710 | (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD; |
| 4711 | let mayLoad = 1 in { |
| 4712 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4713 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 4714 | (OpNode (_.FloatVT |
| 4715 | (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD; |
| 4716 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4717 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 4718 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 4719 | (OpNode (_.FloatVT |
| 4720 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 4721 | EVEX, T8PD, EVEX_B; |
| 4722 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4723 | } |
Robert Khasanov | 3e534c9 | 2014-10-28 16:37:13 +0000 | [diff] [blame] | 4724 | |
| 4725 | multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 4726 | defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>, |
| 4727 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 4728 | defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>, |
| 4729 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4730 | |
| 4731 | // Define only if AVX512VL feature is present. |
| 4732 | let Predicates = [HasVLX] in { |
| 4733 | defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 4734 | OpNode, v4f32x_info>, |
| 4735 | EVEX_V128, EVEX_CD8<32, CD8VF>; |
| 4736 | defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), |
| 4737 | OpNode, v8f32x_info>, |
| 4738 | EVEX_V256, EVEX_CD8<32, CD8VF>; |
| 4739 | defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 4740 | OpNode, v2f64x_info>, |
| 4741 | EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4742 | defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), |
| 4743 | OpNode, v4f64x_info>, |
| 4744 | EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>; |
| 4745 | } |
| 4746 | } |
| 4747 | |
| 4748 | defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>; |
| 4749 | defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>; |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4750 | |
| 4751 | def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src), |
| 4752 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), |
| 4753 | (VRSQRT14PSZr VR512:$src)>; |
| 4754 | def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src), |
| 4755 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 4756 | (VRSQRT14PDZr VR512:$src)>; |
| 4757 | |
| 4758 | def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src), |
| 4759 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))), |
| 4760 | (VRCP14PSZr VR512:$src)>; |
| 4761 | def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src), |
| 4762 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))), |
| 4763 | (VRCP14PDZr VR512:$src)>; |
| 4764 | |
| 4765 | /// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 4766 | multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _, |
| 4767 | SDNode OpNode> { |
| 4768 | |
| 4769 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4770 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4771 | "$src2, $src1", "$src1, $src2", |
| 4772 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 4773 | (i32 FROUND_CURRENT))>; |
| 4774 | |
| 4775 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4776 | (ins _.RC:$src1, _.RC:$src2), OpcodeStr, |
| 4777 | "$src2, $src1", "$src1, $src2", |
| 4778 | (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 4779 | (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B; |
| 4780 | |
| 4781 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4782 | (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr, |
| 4783 | "$src2, $src1", "$src1, $src2", |
| 4784 | (OpNode (_.VT _.RC:$src1), |
| 4785 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 4786 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4787 | } |
| 4788 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 4789 | multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 4790 | defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>, |
| 4791 | EVEX_CD8<32, CD8VT1>; |
| 4792 | defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>, |
| 4793 | EVEX_CD8<64, CD8VT1>, VEX_W; |
| 4794 | } |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4795 | |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 4796 | let hasSideEffects = 0, Predicates = [HasERI] in { |
| 4797 | defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V; |
| 4798 | defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V; |
| 4799 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4800 | /// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 4801 | |
| 4802 | multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 4803 | SDNode OpNode> { |
| 4804 | |
| 4805 | defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4806 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 4807 | (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>; |
| 4808 | |
| 4809 | defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 4810 | (ins _.RC:$src), OpcodeStr, |
| 4811 | "$src", "$src", |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 4812 | (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)), |
| 4813 | "{sae}">, EVEX_B; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 4814 | |
| 4815 | defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4816 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 4817 | (OpNode (_.FloatVT |
Elena Demikhovsky | 905a5a6 | 2014-11-26 10:46:49 +0000 | [diff] [blame] | 4818 | (bitconvert (_.LdFrag addr:$src))), |
| 4819 | (i32 FROUND_CURRENT))>; |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 4820 | |
| 4821 | defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 4822 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 4823 | (OpNode (_.FloatVT |
| 4824 | (X86VBroadcast (_.ScalarLdFrag addr:$src))), |
| 4825 | (i32 FROUND_CURRENT))>, EVEX_B; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4826 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4827 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 4828 | multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> { |
| 4829 | defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>, |
| 4830 | EVEX_CD8<32, CD8VF>; |
| 4831 | defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>, |
| 4832 | VEX_W, EVEX_CD8<32, CD8VF>; |
| 4833 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4834 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 4835 | let Predicates = [HasERI], hasSideEffects = 0 in { |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4836 | |
Elena Demikhovsky | be8808d | 2014-11-12 07:31:03 +0000 | [diff] [blame] | 4837 | defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD; |
| 4838 | defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD; |
| 4839 | defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD; |
| 4840 | } |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4841 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 4842 | multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, |
| 4843 | SDNode OpNode, X86VectorVTInfo _>{ |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 4844 | defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 4845 | (ins _.RC:$src), OpcodeStr, "$src", "$src", |
| 4846 | (_.FloatVT (OpNode _.RC:$src))>, EVEX; |
| 4847 | let mayLoad = 1 in { |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 4848 | defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 4849 | (ins _.MemOp:$src), OpcodeStr, "$src", "$src", |
| 4850 | (OpNode (_.FloatVT |
| 4851 | (bitconvert (_.LdFrag addr:$src))))>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4852 | |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 4853 | defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst), |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 4854 | (ins _.ScalarMemOp:$src), OpcodeStr, |
| 4855 | "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr, |
| 4856 | (OpNode (_.FloatVT |
| 4857 | (X86VBroadcast (_.ScalarLdFrag addr:$src))))>, |
| 4858 | EVEX, EVEX_B; |
| 4859 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4860 | } |
| 4861 | |
| 4862 | multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr, |
| 4863 | Intrinsic F32Int, Intrinsic F64Int, |
| 4864 | OpndItins itins_s, OpndItins itins_d> { |
| 4865 | def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst), |
| 4866 | (ins FR32X:$src1, FR32X:$src2), |
| 4867 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4868 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4869 | [], itins_s.rr>, XS, EVEX_4V; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4870 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4871 | def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst), |
| 4872 | (ins VR128X:$src1, VR128X:$src2), |
| 4873 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4874 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4875 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4876 | (F32Int VR128X:$src1, VR128X:$src2))], |
| 4877 | itins_s.rr>, XS, EVEX_4V; |
| 4878 | let mayLoad = 1 in { |
| 4879 | def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst), |
| 4880 | (ins FR32X:$src1, f32mem:$src2), |
| 4881 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4882 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4883 | [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4884 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4885 | def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst), |
| 4886 | (ins VR128X:$src1, ssmem:$src2), |
| 4887 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4888 | "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4889 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4890 | (F32Int VR128X:$src1, sse_load_f32:$src2))], |
| 4891 | itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
| 4892 | } |
| 4893 | def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst), |
| 4894 | (ins FR64X:$src1, FR64X:$src2), |
| 4895 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4896 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4897 | XD, EVEX_4V, VEX_W; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4898 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4899 | def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst), |
| 4900 | (ins VR128X:$src1, VR128X:$src2), |
| 4901 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4902 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4903 | [(set VR128X:$dst, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4904 | (F64Int VR128X:$src1, VR128X:$src2))], |
| 4905 | itins_s.rr>, XD, EVEX_4V, VEX_W; |
| 4906 | let mayLoad = 1 in { |
| 4907 | def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst), |
| 4908 | (ins FR64X:$src1, f64mem:$src2), |
| 4909 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4910 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4911 | XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>; |
Craig Topper | 9dd48c8 | 2014-01-02 17:28:14 +0000 | [diff] [blame] | 4912 | let isCodeGenOnly = 1 in |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4913 | def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst), |
| 4914 | (ins VR128X:$src1, sdmem:$src2), |
| 4915 | !strconcat(OpcodeStr, |
Elena Demikhovsky | cf08809 | 2013-12-11 14:31:04 +0000 | [diff] [blame] | 4916 | "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4917 | [(set VR128X:$dst, |
| 4918 | (F64Int VR128X:$src1, sse_load_f64:$src2))]>, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4919 | XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 4920 | } |
| 4921 | } |
| 4922 | |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 4923 | multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr, |
| 4924 | SDNode OpNode> { |
| 4925 | defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode, |
| 4926 | v16f32_info>, |
| 4927 | EVEX_V512, PS, EVEX_CD8<32, CD8VF>; |
| 4928 | defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode, |
| 4929 | v8f64_info>, |
| 4930 | EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 4931 | // Define only if AVX512VL feature is present. |
| 4932 | let Predicates = [HasVLX] in { |
| 4933 | defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 4934 | OpNode, v4f32x_info>, |
| 4935 | EVEX_V128, PS, EVEX_CD8<32, CD8VF>; |
| 4936 | defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), |
| 4937 | OpNode, v8f32x_info>, |
| 4938 | EVEX_V256, PS, EVEX_CD8<32, CD8VF>; |
| 4939 | defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 4940 | OpNode, v2f64x_info>, |
| 4941 | EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 4942 | defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), |
| 4943 | OpNode, v4f64x_info>, |
| 4944 | EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>; |
| 4945 | } |
| 4946 | } |
| 4947 | |
| 4948 | defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4949 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4950 | defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt", |
| 4951 | int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd, |
Robert Khasanov | eb12639 | 2014-10-28 18:15:20 +0000 | [diff] [blame] | 4952 | SSE_SQRTSS, SSE_SQRTSD>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4953 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4954 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | f164859 | 2014-07-22 11:07:31 +0000 | [diff] [blame] | 4955 | def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1), |
| 4956 | (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)), |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 4957 | (VSQRTPSZr VR512:$src1)>; |
Elena Demikhovsky | f164859 | 2014-07-22 11:07:31 +0000 | [diff] [blame] | 4958 | def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1), |
| 4959 | (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)), |
Robert Khasanov | 1cf354c | 2014-10-28 18:22:41 +0000 | [diff] [blame] | 4960 | (VSQRTPDZr VR512:$src1)>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 4961 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4962 | def : Pat<(f32 (fsqrt FR32X:$src)), |
| 4963 | (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>; |
| 4964 | def : Pat<(f32 (fsqrt (load addr:$src))), |
| 4965 | (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>, |
| 4966 | Requires<[OptForSize]>; |
| 4967 | def : Pat<(f64 (fsqrt FR64X:$src)), |
| 4968 | (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>; |
| 4969 | def : Pat<(f64 (fsqrt (load addr:$src))), |
| 4970 | (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>, |
| 4971 | Requires<[OptForSize]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4972 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4973 | def : Pat<(f32 (X86frsqrt FR32X:$src)), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4974 | (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4975 | def : Pat<(f32 (X86frsqrt (load addr:$src))), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4976 | (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4977 | Requires<[OptForSize]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 4978 | |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4979 | def : Pat<(f32 (X86frcp FR32X:$src)), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4980 | (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>; |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4981 | def : Pat<(f32 (X86frcp (load addr:$src))), |
Elena Demikhovsky | b19c9dc | 2014-01-13 12:55:03 +0000 | [diff] [blame] | 4982 | (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>, |
Elena Demikhovsky | a3a7140 | 2013-10-09 08:16:14 +0000 | [diff] [blame] | 4983 | Requires<[OptForSize]>; |
| 4984 | |
| 4985 | def : Pat<(int_x86_sse_sqrt_ss VR128X:$src), |
| 4986 | (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)), |
| 4987 | (COPY_TO_REGCLASS VR128X:$src, FR32)), |
| 4988 | VR128X)>; |
| 4989 | def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src), |
| 4990 | (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>; |
| 4991 | |
| 4992 | def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src), |
| 4993 | (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)), |
| 4994 | (COPY_TO_REGCLASS VR128X:$src, FR64)), |
| 4995 | VR128X)>; |
| 4996 | def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src), |
| 4997 | (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>; |
| 4998 | } |
| 4999 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5000 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5001 | multiclass avx512_rndscale<bits<8> opc, string OpcodeStr, |
| 5002 | X86MemOperand x86memop, RegisterClass RC, |
| 5003 | PatFrag mem_frag, Domain d> { |
| 5004 | let ExeDomain = d in { |
| 5005 | // Intrinsic operation, reg. |
| 5006 | // Vector intrinsic operation, reg |
| 5007 | def r : AVX512AIi8<opc, MRMSrcReg, |
Craig Topper | 53a8467 | 2015-01-25 02:21:16 +0000 | [diff] [blame] | 5008 | (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5009 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5010 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5011 | []>, EVEX; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5012 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5013 | // Vector intrinsic operation, mem |
| 5014 | def m : AVX512AIi8<opc, MRMSrcMem, |
Craig Topper | 53a8467 | 2015-01-25 02:21:16 +0000 | [diff] [blame] | 5015 | (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5016 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5017 | "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5018 | []>, EVEX; |
| 5019 | } // ExeDomain |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5020 | } |
| 5021 | |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5022 | defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5023 | loadv16f32, SSEPackedSingle>, EVEX_V512, |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5024 | EVEX_CD8<32, CD8VF>; |
| 5025 | |
| 5026 | def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1), |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 5027 | imm:$src2, (v16f32 VR512:$src1), (i16 -1), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5028 | FROUND_CURRENT)), |
| 5029 | (VRNDSCALEPSZr VR512:$src1, imm:$src2)>; |
| 5030 | |
| 5031 | |
| 5032 | defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5033 | loadv8f64, SSEPackedDouble>, EVEX_V512, |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5034 | VEX_W, EVEX_CD8<64, CD8VF>; |
| 5035 | |
| 5036 | def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1), |
Elena Demikhovsky | e73333a | 2014-05-04 13:35:37 +0000 | [diff] [blame] | 5037 | imm:$src2, (v8f64 VR512:$src1), (i8 -1), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5038 | FROUND_CURRENT)), |
| 5039 | (VRNDSCALEPDZr VR512:$src1, imm:$src2)>; |
| 5040 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5041 | multiclass |
| 5042 | avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> { |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5043 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5044 | let ExeDomain = _.ExeDomain in { |
| 5045 | defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5046 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 5047 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 5048 | (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 5049 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 5050 | |
| 5051 | defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst), |
| 5052 | (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr, |
| 5053 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 5054 | (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2), |
| 5055 | (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B; |
| 5056 | |
| 5057 | let mayLoad = 1 in |
| 5058 | defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst), |
| 5059 | (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr, |
| 5060 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
| 5061 | (_.VT (X86RndScale (_.VT _.RC:$src1), |
| 5062 | (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))), |
| 5063 | (i32 imm:$src3), (i32 FROUND_CURRENT)))>; |
| 5064 | } |
| 5065 | let Predicates = [HasAVX512] in { |
| 5066 | def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS |
| 5067 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5068 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>; |
| 5069 | def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS |
| 5070 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5071 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>; |
| 5072 | def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS |
| 5073 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5074 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>; |
| 5075 | def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS |
| 5076 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5077 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>; |
| 5078 | def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS |
| 5079 | (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)), |
| 5080 | (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>; |
| 5081 | |
| 5082 | def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5083 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5084 | addr:$src, (i32 0x1))), _.FRC)>; |
| 5085 | def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5086 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5087 | addr:$src, (i32 0x2))), _.FRC)>; |
| 5088 | def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5089 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5090 | addr:$src, (i32 0x3))), _.FRC)>; |
| 5091 | def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5092 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5093 | addr:$src, (i32 0x4))), _.FRC)>; |
| 5094 | def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS |
| 5095 | (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)), |
| 5096 | addr:$src, (i32 0xc))), _.FRC)>; |
| 5097 | } |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5098 | } |
| 5099 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5100 | defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>, |
| 5101 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5102 | |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5103 | defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W, |
| 5104 | AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>; |
Eric Christopher | 0d94fa9 | 2015-02-20 00:45:28 +0000 | [diff] [blame] | 5105 | |
| 5106 | let Predicates = [HasAVX512] in { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5107 | def : Pat<(v16f32 (ffloor VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5108 | (VRNDSCALEPSZr VR512:$src, (i32 0x1))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5109 | def : Pat<(v16f32 (fnearbyint VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5110 | (VRNDSCALEPSZr VR512:$src, (i32 0xC))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5111 | def : Pat<(v16f32 (fceil VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5112 | (VRNDSCALEPSZr VR512:$src, (i32 0x2))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5113 | def : Pat<(v16f32 (frint VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5114 | (VRNDSCALEPSZr VR512:$src, (i32 0x4))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5115 | def : Pat<(v16f32 (ftrunc VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5116 | (VRNDSCALEPSZr VR512:$src, (i32 0x3))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5117 | |
| 5118 | def : Pat<(v8f64 (ffloor VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5119 | (VRNDSCALEPDZr VR512:$src, (i32 0x1))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5120 | def : Pat<(v8f64 (fnearbyint VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5121 | (VRNDSCALEPDZr VR512:$src, (i32 0xC))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5122 | def : Pat<(v8f64 (fceil VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5123 | (VRNDSCALEPDZr VR512:$src, (i32 0x2))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5124 | def : Pat<(v8f64 (frint VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5125 | (VRNDSCALEPDZr VR512:$src, (i32 0x4))>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5126 | def : Pat<(v8f64 (ftrunc VR512:$src)), |
Elena Demikhovsky | de3f751 | 2014-01-01 15:12:34 +0000 | [diff] [blame] | 5127 | (VRNDSCALEPDZr VR512:$src, (i32 0x3))>; |
Elena Demikhovsky | 52e81bc | 2015-02-23 15:12:31 +0000 | [diff] [blame] | 5128 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5129 | //------------------------------------------------- |
| 5130 | // Integer truncate and extend operations |
| 5131 | //------------------------------------------------- |
| 5132 | |
| 5133 | multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr, |
| 5134 | RegisterClass dstRC, RegisterClass srcRC, |
| 5135 | RegisterClass KRC, X86MemOperand x86memop> { |
| 5136 | def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst), |
| 5137 | (ins srcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5138 | !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5139 | []>, EVEX; |
| 5140 | |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5141 | def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst), |
| 5142 | (ins KRC:$mask, srcRC:$src), |
| 5143 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5144 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5145 | []>, EVEX, EVEX_K; |
| 5146 | |
| 5147 | def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5148 | (ins KRC:$mask, srcRC:$src), |
| 5149 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5150 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5151 | []>, EVEX, EVEX_KZ; |
| 5152 | |
| 5153 | def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5154 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5155 | []>, EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5156 | |
| 5157 | def mrk : AVX512XS8I<opc, MRMDestMem, (outs), |
| 5158 | (ins x86memop:$dst, KRC:$mask, srcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5159 | !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5160 | []>, EVEX, EVEX_K; |
| 5161 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5162 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5163 | defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5164 | i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>; |
| 5165 | defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM, |
| 5166 | i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>; |
| 5167 | defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM, |
| 5168 | i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>; |
| 5169 | defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM, |
| 5170 | i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>; |
| 5171 | defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM, |
| 5172 | i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>; |
| 5173 | defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM, |
| 5174 | i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>; |
| 5175 | defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM, |
| 5176 | i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5177 | defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM, |
| 5178 | i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5179 | defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM, |
| 5180 | i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>; |
| 5181 | defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM, |
| 5182 | i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>; |
| 5183 | defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM, |
| 5184 | i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>; |
| 5185 | defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM, |
| 5186 | i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>; |
| 5187 | defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM, |
| 5188 | i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>; |
| 5189 | defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM, |
| 5190 | i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>; |
| 5191 | defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM, |
| 5192 | i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>; |
| 5193 | |
| 5194 | def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>; |
| 5195 | def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>; |
| 5196 | def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>; |
| 5197 | def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>; |
| 5198 | def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>; |
| 5199 | |
| 5200 | def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5201 | (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5202 | def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5203 | (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5204 | def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5205 | (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5206 | def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5207 | (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5208 | |
| 5209 | |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5210 | multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC, |
| 5211 | RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode, |
| 5212 | PatFrag mem_frag, X86MemOperand x86memop, |
| 5213 | ValueType OpVT, ValueType InVT> { |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5214 | |
| 5215 | def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), |
| 5216 | (ins SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5217 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5218 | [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5219 | |
| 5220 | def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), |
| 5221 | (ins KRC:$mask, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5222 | !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5223 | []>, EVEX, EVEX_K; |
| 5224 | |
| 5225 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), |
| 5226 | (ins KRC:$mask, SrcRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5227 | !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5228 | []>, EVEX, EVEX_KZ; |
| 5229 | |
| 5230 | let mayLoad = 1 in { |
| 5231 | def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5232 | (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5233 | !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5234 | [(set DstRC:$dst, |
| 5235 | (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>, |
| 5236 | EVEX; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5237 | |
| 5238 | def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), |
| 5239 | (ins KRC:$mask, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5240 | !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5241 | []>, |
| 5242 | EVEX, EVEX_K; |
| 5243 | |
| 5244 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), |
| 5245 | (ins KRC:$mask, x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5246 | !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"), |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5247 | []>, |
| 5248 | EVEX, EVEX_KZ; |
| 5249 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5250 | } |
| 5251 | |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5252 | defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5253 | loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5254 | EVEX_CD8<8, CD8VQ>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5255 | defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5256 | loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5257 | EVEX_CD8<8, CD8VO>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5258 | defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5259 | loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5260 | EVEX_CD8<16, CD8VH>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5261 | defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5262 | loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5263 | EVEX_CD8<16, CD8VQ>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5264 | defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5265 | loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5266 | EVEX_CD8<32, CD8VH>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5267 | |
| 5268 | defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5269 | loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5270 | EVEX_CD8<8, CD8VQ>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5271 | defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5272 | loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5273 | EVEX_CD8<8, CD8VO>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5274 | defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5275 | loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5276 | EVEX_CD8<16, CD8VH>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5277 | defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5278 | loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5279 | EVEX_CD8<16, CD8VQ>; |
Robert Khasanov | 189e7fd | 2014-04-22 11:36:19 +0000 | [diff] [blame] | 5280 | defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5281 | loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512, |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5282 | EVEX_CD8<32, CD8VH>; |
| 5283 | |
| 5284 | //===----------------------------------------------------------------------===// |
| 5285 | // GATHER - SCATTER Operations |
| 5286 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5287 | multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5288 | X86MemOperand memop, PatFrag GatherNode> { |
| 5289 | let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in |
| 5290 | def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb), |
| 5291 | (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5292 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5293 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5294 | [(set _.RC:$dst, _.KRCWM:$mask_wb, |
| 5295 | (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask, |
| 5296 | vectoraddr:$src2))]>, EVEX, EVEX_K, |
| 5297 | EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5298 | } |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5299 | |
| 5300 | let ExeDomain = SSEPackedDouble in { |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5301 | defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem, |
| 5302 | mgatherv8i32>, EVEX_V512, VEX_W; |
| 5303 | defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem, |
| 5304 | mgatherv8i64>, EVEX_V512, VEX_W; |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5305 | } |
| 5306 | |
| 5307 | let ExeDomain = SSEPackedSingle in { |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5308 | defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem, |
| 5309 | mgatherv16i32>, EVEX_V512; |
| 5310 | defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem, |
| 5311 | mgatherv8i64>, EVEX_V512; |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5312 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5313 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5314 | defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem, |
| 5315 | mgatherv8i32>, EVEX_V512, VEX_W; |
| 5316 | defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem, |
| 5317 | mgatherv16i32>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5318 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5319 | defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem, |
| 5320 | mgatherv8i64>, EVEX_V512, VEX_W; |
| 5321 | defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem, |
| 5322 | mgatherv8i64>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5323 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5324 | multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _, |
| 5325 | X86MemOperand memop, PatFrag ScatterNode> { |
| 5326 | |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5327 | let mayStore = 1, Constraints = "$mask = $mask_wb" in |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5328 | |
| 5329 | def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb), |
| 5330 | (ins memop:$dst, _.KRCWM:$mask, _.RC:$src), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5331 | !strconcat(OpcodeStr, |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5332 | "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"), |
| 5333 | [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src), |
| 5334 | _.KRCWM:$mask, vectoraddr:$dst))]>, |
| 5335 | EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5336 | } |
| 5337 | |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5338 | let ExeDomain = SSEPackedDouble in { |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5339 | defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem, |
| 5340 | mscatterv8i32>, EVEX_V512, VEX_W; |
| 5341 | defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem, |
| 5342 | mscatterv8i64>, EVEX_V512, VEX_W; |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5343 | } |
| 5344 | |
| 5345 | let ExeDomain = SSEPackedSingle in { |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5346 | defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem, |
| 5347 | mscatterv16i32>, EVEX_V512; |
| 5348 | defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem, |
| 5349 | mscatterv8i64>, EVEX_V512; |
Cameron McInally | 4532596 | 2014-03-26 13:50:50 +0000 | [diff] [blame] | 5350 | } |
| 5351 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5352 | defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem, |
| 5353 | mscatterv8i32>, EVEX_V512, VEX_W; |
| 5354 | defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem, |
| 5355 | mscatterv16i32>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5356 | |
Elena Demikhovsky | e1eda8a | 2015-04-30 08:38:48 +0000 | [diff] [blame] | 5357 | defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem, |
| 5358 | mscatterv8i64>, EVEX_V512, VEX_W; |
| 5359 | defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem, |
| 5360 | mscatterv8i64>, EVEX_V512; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5361 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 5362 | // prefetch |
| 5363 | multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr, |
| 5364 | RegisterClass KRC, X86MemOperand memop> { |
| 5365 | let Predicates = [HasPFI], hasSideEffects = 1 in |
| 5366 | def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5367 | !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"), |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 5368 | []>, EVEX, EVEX_K; |
| 5369 | } |
| 5370 | |
| 5371 | defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps", |
| 5372 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 5373 | |
| 5374 | defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps", |
| 5375 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 5376 | |
| 5377 | defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd", |
| 5378 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 5379 | |
| 5380 | defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd", |
| 5381 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5382 | |
Elena Demikhovsky | 8e8fde8 | 2014-05-12 07:18:51 +0000 | [diff] [blame] | 5383 | defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps", |
| 5384 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 5385 | |
| 5386 | defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps", |
| 5387 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 5388 | |
| 5389 | defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd", |
| 5390 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 5391 | |
| 5392 | defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd", |
| 5393 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5394 | |
| 5395 | defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps", |
| 5396 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 5397 | |
| 5398 | defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps", |
| 5399 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 5400 | |
| 5401 | defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd", |
| 5402 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 5403 | |
| 5404 | defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd", |
| 5405 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
| 5406 | |
| 5407 | defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps", |
| 5408 | VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>; |
| 5409 | |
| 5410 | defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps", |
| 5411 | VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>; |
| 5412 | |
| 5413 | defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd", |
| 5414 | VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>; |
| 5415 | |
| 5416 | defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd", |
| 5417 | VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5418 | //===----------------------------------------------------------------------===// |
| 5419 | // VSHUFPS - VSHUFPD Operations |
| 5420 | |
| 5421 | multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop, |
| 5422 | ValueType vt, string OpcodeStr, PatFrag mem_frag, |
| 5423 | Domain d> { |
| 5424 | def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5425 | (ins RC:$src1, x86memop:$src2, u8imm:$src3), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5426 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5427 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5428 | [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2), |
| 5429 | (i8 imm:$src3))))], d, IIC_SSE_SHUFP>, |
Elena Demikhovsky | b30371c | 2013-10-02 06:39:07 +0000 | [diff] [blame] | 5430 | EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5431 | def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5432 | (ins RC:$src1, RC:$src2, u8imm:$src3), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5433 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5434 | "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5435 | [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2, |
| 5436 | (i8 imm:$src3))))], d, IIC_SSE_SHUFP>, |
Elena Demikhovsky | b30371c | 2013-10-02 06:39:07 +0000 | [diff] [blame] | 5437 | EVEX_4V, Sched<[WriteShuffle]>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5438 | } |
| 5439 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5440 | defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32, |
Craig Topper | 5ccb617 | 2014-02-18 00:21:49 +0000 | [diff] [blame] | 5441 | SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5442 | defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64, |
Craig Topper | ae11aed | 2014-01-14 07:41:20 +0000 | [diff] [blame] | 5443 | SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5444 | |
Elena Demikhovsky | 462a2d2 | 2013-10-06 06:11:18 +0000 | [diff] [blame] | 5445 | def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))), |
| 5446 | (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>; |
| 5447 | def : Pat<(v16i32 (X86Shufp VR512:$src1, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5448 | (loadv16i32 addr:$src2), (i8 imm:$imm))), |
Elena Demikhovsky | 462a2d2 | 2013-10-06 06:11:18 +0000 | [diff] [blame] | 5449 | (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>; |
| 5450 | |
| 5451 | def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))), |
| 5452 | (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>; |
| 5453 | def : Pat<(v8i64 (X86Shufp VR512:$src1, |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5454 | (loadv8i64 addr:$src2), (i8 imm:$imm))), |
Elena Demikhovsky | 462a2d2 | 2013-10-06 06:11:18 +0000 | [diff] [blame] | 5455 | (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5456 | |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5457 | multiclass avx512_valign<X86VectorVTInfo _> { |
Adam Nemet | 3480142 | 2014-10-08 23:25:39 +0000 | [diff] [blame] | 5458 | defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5459 | (ins _.RC:$src1, _.RC:$src2, u8imm:$src3), |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5460 | "valign"##_.Suffix, |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 5461 | "$src3, $src2, $src1", "$src1, $src2, $src3", |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5462 | (_.VT (X86VAlign _.RC:$src2, _.RC:$src1, |
Adam Nemet | 6bddb8c | 2014-09-29 22:54:41 +0000 | [diff] [blame] | 5463 | (i8 imm:$src3)))>, |
Adam Nemet | 2e2537f | 2014-08-07 17:53:55 +0000 | [diff] [blame] | 5464 | AVX512AIi8Base, EVEX_4V; |
Adam Nemet | fd2161b | 2014-08-05 17:23:04 +0000 | [diff] [blame] | 5465 | |
Adam Nemet | f92139d | 2014-08-05 17:22:50 +0000 | [diff] [blame] | 5466 | // Also match valign of packed floats. |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5467 | def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))), |
| 5468 | (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>; |
Adam Nemet | f92139d | 2014-08-05 17:22:50 +0000 | [diff] [blame] | 5469 | |
Elena Demikhovsky | 0a74b7d | 2013-11-14 11:29:27 +0000 | [diff] [blame] | 5470 | let mayLoad = 1 in |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5471 | def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst), |
Craig Topper | 7ff6ab3 | 2015-01-21 08:43:49 +0000 | [diff] [blame] | 5472 | (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3), |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5473 | !strconcat("valign"##_.Suffix, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5474 | "\t{$src3, $src2, $src1, $dst|" |
Adam Nemet | 1c752d8 | 2014-08-05 17:22:47 +0000 | [diff] [blame] | 5475 | "$dst, $src1, $src2, $src3}"), |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5476 | []>, EVEX_4V; |
| 5477 | } |
Adam Nemet | 5ed17da | 2014-08-21 19:50:07 +0000 | [diff] [blame] | 5478 | defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 5479 | defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5480 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5481 | // Helper fragments to match sext vXi1 to vXiY. |
| 5482 | def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>; |
| 5483 | def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>; |
| 5484 | |
| 5485 | multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT, |
| 5486 | RegisterClass KRC, RegisterClass RC, |
| 5487 | X86MemOperand x86memop, X86MemOperand x86scalar_mop, |
| 5488 | string BrdcstStr> { |
| 5489 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5490 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5491 | []>, EVEX; |
| 5492 | def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5493 | !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5494 | []>, EVEX, EVEX_K; |
| 5495 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src), |
| 5496 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5497 | "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5498 | []>, EVEX, EVEX_KZ; |
| 5499 | let mayLoad = 1 in { |
| 5500 | def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), |
| 5501 | (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5502 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5503 | []>, EVEX; |
| 5504 | def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), |
| 5505 | (ins KRC:$mask, x86memop:$src), |
| 5506 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5507 | "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5508 | []>, EVEX, EVEX_K; |
| 5509 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), |
| 5510 | (ins KRC:$mask, x86memop:$src), |
| 5511 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5512 | "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5513 | []>, EVEX, EVEX_KZ; |
| 5514 | def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), |
| 5515 | (ins x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5516 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5517 | ", $dst|$dst, ${src}", BrdcstStr, "}"), |
| 5518 | []>, EVEX, EVEX_B; |
| 5519 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), |
| 5520 | (ins KRC:$mask, x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5521 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5522 | ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"), |
| 5523 | []>, EVEX, EVEX_B, EVEX_K; |
| 5524 | def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), |
| 5525 | (ins KRC:$mask, x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5526 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5527 | ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}", |
| 5528 | BrdcstStr, "}"), |
| 5529 | []>, EVEX, EVEX_B, EVEX_KZ; |
| 5530 | } |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5531 | } |
| 5532 | |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5533 | defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512, |
| 5534 | i512mem, i32mem, "{1to16}">, EVEX_V512, |
| 5535 | EVEX_CD8<32, CD8VF>; |
| 5536 | defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512, |
| 5537 | i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W, |
| 5538 | EVEX_CD8<64, CD8VF>; |
| 5539 | |
| 5540 | def : Pat<(xor |
| 5541 | (bc_v16i32 (v16i1sextv16i32)), |
| 5542 | (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))), |
| 5543 | (VPABSDZrr VR512:$src)>; |
| 5544 | def : Pat<(xor |
| 5545 | (bc_v8i64 (v8i1sextv8i64)), |
| 5546 | (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))), |
| 5547 | (VPABSQZrr VR512:$src)>; |
Elena Demikhovsky | ac3e8eb | 2013-09-17 07:34:34 +0000 | [diff] [blame] | 5548 | |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 5549 | def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src), |
| 5550 | (v16i32 immAllZerosV), (i16 -1))), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5551 | (VPABSDZrr VR512:$src)>; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 5552 | def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src), |
| 5553 | (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))), |
Elena Demikhovsky | bb2f6b7 | 2014-03-27 09:45:08 +0000 | [diff] [blame] | 5554 | (VPABSQZrr VR512:$src)>; |
Elena Demikhovsky | 172a27c | 2014-01-08 10:54:22 +0000 | [diff] [blame] | 5555 | |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5556 | multiclass avx512_conflict<bits<8> opc, string OpcodeStr, |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5557 | RegisterClass RC, RegisterClass KRC, |
| 5558 | X86MemOperand x86memop, |
| 5559 | X86MemOperand x86scalar_mop, string BrdcstStr> { |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5560 | let hasSideEffects = 0 in { |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5561 | def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 5562 | (ins RC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5563 | !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5564 | []>, EVEX; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5565 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5566 | def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5567 | (ins x86memop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5568 | !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5569 | []>, EVEX; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5570 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5571 | def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5572 | (ins x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5573 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5574 | ", ${dst}|${dst}, ${src}", BrdcstStr, "}"), |
| 5575 | []>, EVEX, EVEX_B; |
| 5576 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 5577 | (ins KRC:$mask, RC:$src), |
| 5578 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5579 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5580 | []>, EVEX, EVEX_KZ; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5581 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5582 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5583 | (ins KRC:$mask, x86memop:$src), |
| 5584 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5585 | "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5586 | []>, EVEX, EVEX_KZ; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5587 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5588 | def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5589 | (ins KRC:$mask, x86scalar_mop:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5590 | !strconcat(OpcodeStr, "\t{${src}", BrdcstStr, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5591 | ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}", |
| 5592 | BrdcstStr, "}"), |
| 5593 | []>, EVEX, EVEX_KZ, EVEX_B; |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5594 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5595 | let Constraints = "$src1 = $dst" in { |
| 5596 | def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), |
| 5597 | (ins RC:$src1, KRC:$mask, RC:$src2), |
| 5598 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5599 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5600 | []>, EVEX, EVEX_K; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5601 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5602 | def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5603 | (ins RC:$src1, KRC:$mask, x86memop:$src2), |
| 5604 | !strconcat(OpcodeStr, |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5605 | "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5606 | []>, EVEX, EVEX_K; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5607 | let mayLoad = 1 in |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5608 | def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), |
| 5609 | (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5610 | !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5611 | ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"), |
| 5612 | []>, EVEX, EVEX_K, EVEX_B; |
Craig Topper | 46469aa | 2015-01-23 06:11:45 +0000 | [diff] [blame] | 5613 | } |
| 5614 | } |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5615 | } |
| 5616 | |
| 5617 | let Predicates = [HasCDI] in { |
| 5618 | defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM, |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5619 | i512mem, i32mem, "{1to16}">, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5620 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 5621 | |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5622 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5623 | defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM, |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5624 | i512mem, i64mem, "{1to8}">, |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5625 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5626 | |
Elena Demikhovsky | dacddb0 | 2013-11-03 13:46:31 +0000 | [diff] [blame] | 5627 | } |
Elena Demikhovsky | 6270b38 | 2013-12-10 11:58:35 +0000 | [diff] [blame] | 5628 | |
| 5629 | def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1, |
| 5630 | GR16:$mask), |
| 5631 | (VPCONFLICTDrrk VR512:$src1, |
| 5632 | (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>; |
| 5633 | |
| 5634 | def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1, |
| 5635 | GR8:$mask), |
| 5636 | (VPCONFLICTQrrk VR512:$src1, |
| 5637 | (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>; |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 5638 | |
Cameron McInally | 5d1b7b9 | 2014-06-11 12:54:45 +0000 | [diff] [blame] | 5639 | let Predicates = [HasCDI] in { |
| 5640 | defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM, |
| 5641 | i512mem, i32mem, "{1to16}">, |
| 5642 | EVEX_V512, EVEX_CD8<32, CD8VF>; |
| 5643 | |
| 5644 | |
| 5645 | defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM, |
| 5646 | i512mem, i64mem, "{1to8}">, |
| 5647 | EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>; |
| 5648 | |
| 5649 | } |
| 5650 | |
| 5651 | def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1, |
| 5652 | GR16:$mask), |
| 5653 | (VPLZCNTDrrk VR512:$src1, |
| 5654 | (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>; |
| 5655 | |
| 5656 | def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1, |
| 5657 | GR8:$mask), |
| 5658 | (VPLZCNTQrrk VR512:$src1, |
| 5659 | (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>; |
| 5660 | |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5661 | def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))), |
Cameron McInally | 0d0489c | 2014-06-16 14:12:28 +0000 | [diff] [blame] | 5662 | (VPLZCNTDrm addr:$src)>; |
| 5663 | def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))), |
| 5664 | (VPLZCNTDrr VR512:$src)>; |
Craig Topper | 820d492 | 2015-02-09 04:04:50 +0000 | [diff] [blame] | 5665 | def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))), |
Cameron McInally | 0d0489c | 2014-06-16 14:12:28 +0000 | [diff] [blame] | 5666 | (VPLZCNTQrm addr:$src)>; |
| 5667 | def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))), |
| 5668 | (VPLZCNTQrr VR512:$src)>; |
| 5669 | |
Elena Demikhovsky | cf0b9ba | 2014-04-09 12:37:50 +0000 | [diff] [blame] | 5670 | def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 5671 | def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>; |
| 5672 | def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>; |
Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 5673 | |
| 5674 | def : Pat<(store VK1:$src, addr:$dst), |
Elena Demikhovsky | 1a603b3 | 2015-01-25 12:47:15 +0000 | [diff] [blame] | 5675 | (MOV8mr addr:$dst, |
| 5676 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), |
| 5677 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; |
| 5678 | |
| 5679 | def : Pat<(store VK8:$src, addr:$dst), |
| 5680 | (MOV8mr addr:$dst, |
| 5681 | (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)), |
| 5682 | sub_8bit))>, Requires<[HasAVX512, NoDQI]>; |
Elena Demikhovsky | acc5c9e | 2014-04-22 14:13:10 +0000 | [diff] [blame] | 5683 | |
| 5684 | def truncstorei1 : PatFrag<(ops node:$val, node:$ptr), |
| 5685 | (truncstore node:$val, node:$ptr), [{ |
| 5686 | return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1; |
| 5687 | }]>; |
| 5688 | |
| 5689 | def : Pat<(truncstorei1 GR8:$src, addr:$dst), |
| 5690 | (MOV8mr addr:$dst, GR8:$src)>; |
| 5691 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 5692 | multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > { |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 5693 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src), |
Craig Topper | edb0911 | 2014-11-25 20:11:23 +0000 | [diff] [blame] | 5694 | !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"), |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 5695 | [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX; |
| 5696 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5697 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 5698 | multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo, |
| 5699 | string OpcodeStr, Predicate prd> { |
| 5700 | let Predicates = [prd] in |
| 5701 | defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 5702 | |
| 5703 | let Predicates = [prd, HasVLX] in { |
| 5704 | defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 5705 | defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 5706 | } |
| 5707 | } |
| 5708 | |
| 5709 | multiclass avx512_convert_mask_to_vector<string OpcodeStr> { |
| 5710 | defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr, |
| 5711 | HasBWI>; |
| 5712 | defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr, |
| 5713 | HasBWI>, VEX_W; |
| 5714 | defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr, |
| 5715 | HasDQI>; |
| 5716 | defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr, |
| 5717 | HasDQI>, VEX_W; |
| 5718 | } |
Michael Liao | 5bf9578 | 2014-12-04 05:20:33 +0000 | [diff] [blame] | 5719 | |
Elena Demikhovsky | 44bf063 | 2014-10-05 14:11:08 +0000 | [diff] [blame] | 5720 | defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">; |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 5721 | |
Elena Demikhovsky | 0e6d6d5 | 2015-04-21 14:38:31 +0000 | [diff] [blame] | 5722 | multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > { |
| 5723 | def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src), |
| 5724 | !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), |
| 5725 | [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX; |
| 5726 | } |
| 5727 | |
| 5728 | multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr, |
| 5729 | AVX512VLVectorVTInfo VTInfo, Predicate prd> { |
| 5730 | let Predicates = [prd] in |
| 5731 | defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>, |
| 5732 | EVEX_V512; |
| 5733 | |
| 5734 | let Predicates = [prd, HasVLX] in { |
| 5735 | defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>, |
| 5736 | EVEX_V256; |
| 5737 | defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>, |
| 5738 | EVEX_V128; |
| 5739 | } |
| 5740 | } |
| 5741 | |
| 5742 | defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m", |
| 5743 | avx512vl_i8_info, HasBWI>; |
| 5744 | defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m", |
| 5745 | avx512vl_i16_info, HasBWI>, VEX_W; |
| 5746 | defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m", |
| 5747 | avx512vl_i32_info, HasDQI>; |
| 5748 | defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m", |
| 5749 | avx512vl_i64_info, HasDQI>, VEX_W; |
| 5750 | |
Elena Demikhovsky | 908dbf4 | 2014-12-11 15:02:24 +0000 | [diff] [blame] | 5751 | //===----------------------------------------------------------------------===// |
| 5752 | // AVX-512 - COMPRESS and EXPAND |
| 5753 | // |
| 5754 | multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 5755 | string OpcodeStr> { |
| 5756 | def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst), |
| 5757 | (ins _.KRCWM:$mask, _.RC:$src), |
| 5758 | OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}", |
| 5759 | [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, |
| 5760 | _.ImmAllZerosV)))]>, EVEX_KZ; |
| 5761 | |
| 5762 | let Constraints = "$src0 = $dst" in |
| 5763 | def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst), |
| 5764 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src), |
| 5765 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
| 5766 | [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, |
| 5767 | _.RC:$src0)))]>, EVEX_K; |
| 5768 | |
| 5769 | let mayStore = 1 in { |
| 5770 | def mrk : AVX5128I<opc, MRMDestMem, (outs), |
| 5771 | (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src), |
| 5772 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
| 5773 | [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)), |
| 5774 | addr:$dst)]>, |
| 5775 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
| 5776 | } |
| 5777 | } |
| 5778 | |
| 5779 | multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr, |
| 5780 | AVX512VLVectorVTInfo VTInfo> { |
| 5781 | defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 5782 | |
| 5783 | let Predicates = [HasVLX] in { |
| 5784 | defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 5785 | defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 5786 | } |
| 5787 | } |
| 5788 | |
| 5789 | defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>, |
| 5790 | EVEX; |
| 5791 | defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>, |
| 5792 | EVEX, VEX_W; |
| 5793 | defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>, |
| 5794 | EVEX; |
| 5795 | defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>, |
| 5796 | EVEX, VEX_W; |
| 5797 | |
Elena Demikhovsky | 72860c3 | 2014-12-15 10:03:52 +0000 | [diff] [blame] | 5798 | // expand |
| 5799 | multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _, |
| 5800 | string OpcodeStr> { |
| 5801 | def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 5802 | (ins _.KRCWM:$mask, _.RC:$src), |
| 5803 | OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}", |
| 5804 | [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src), |
| 5805 | _.ImmAllZerosV)))]>, EVEX_KZ; |
| 5806 | |
| 5807 | let Constraints = "$src0 = $dst" in |
| 5808 | def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst), |
| 5809 | (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src), |
| 5810 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
| 5811 | [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, |
| 5812 | (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K; |
| 5813 | |
| 5814 | let mayLoad = 1, Constraints = "$src0 = $dst" in |
| 5815 | def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 5816 | (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src), |
| 5817 | OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}", |
| 5818 | [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, |
| 5819 | (_.VT (bitconvert |
| 5820 | (_.LdFrag addr:$src))), |
| 5821 | _.RC:$src0)))]>, |
| 5822 | EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>; |
| 5823 | |
| 5824 | let mayLoad = 1 in |
| 5825 | def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst), |
| 5826 | (ins _.KRCWM:$mask, _.MemOp:$src), |
| 5827 | OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}", |
| 5828 | [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, |
| 5829 | (_.VT (bitconvert (_.LdFrag addr:$src))), |
| 5830 | _.ImmAllZerosV)))]>, |
| 5831 | EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>; |
| 5832 | |
| 5833 | } |
| 5834 | |
| 5835 | multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr, |
| 5836 | AVX512VLVectorVTInfo VTInfo> { |
| 5837 | defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512; |
| 5838 | |
| 5839 | let Predicates = [HasVLX] in { |
| 5840 | defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256; |
| 5841 | defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128; |
| 5842 | } |
| 5843 | } |
| 5844 | |
| 5845 | defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>, |
| 5846 | EVEX; |
| 5847 | defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>, |
| 5848 | EVEX, VEX_W; |
| 5849 | defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>, |
| 5850 | EVEX; |
| 5851 | defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>, |
| 5852 | EVEX, VEX_W; |