blob: db15dfaca4fdd5011ba9bd5a9d621d07e8ff6e34 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000183 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000184 string MaskingConstraint = "",
185 InstrItinClass itin = NoItinerary,
186 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187 let isCommutable = IsCommutable in
188 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000189 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
190 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000191 Pattern, itin>;
192
193 // Prefer over VMOV*rrk Pat<>
194 let AddedComplexity = 20 in
195 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
197 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 MaskingPattern, itin>,
199 EVEX_K {
200 // In case of the 3src subclass this is overridden with a let.
201 string Constraints = MaskingConstraint;
202 }
203 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
204 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
206 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 ZeroMaskingPattern,
208 itin>,
209 EVEX_KZ;
210}
211
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000212
Adam Nemet34801422014-10-08 23:25:39 +0000213// Common base class of AVX512_maskable and AVX512_maskable_3src.
214multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
215 dag Outs,
216 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
217 string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
219 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000220 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000221 string MaskingConstraint = "",
222 InstrItinClass itin = NoItinerary,
223 bit IsCommutable = 0> :
224 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
225 AttSrcAsm, IntelSrcAsm,
226 [(set _.RC:$dst, RHS)],
227 [(set _.RC:$dst, MaskingRHS)],
228 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000229 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000230 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000231
Adam Nemet2e91ee52014-08-14 17:13:19 +0000232// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000233// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000234// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000235multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs, dag Ins, string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 dag RHS, string Round = "",
239 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000240 bit IsCommutable = 0> :
241 AVX512_maskable_common<O, F, _, Outs, Ins,
242 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
243 !con((ins _.KRCWM:$mask), Ins),
244 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000245 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
246 Round, "$src0 = $dst", itin, IsCommutable>;
247
248// This multiclass generates the unconditional/non-masking, the masking and
249// the zero-masking variant of the scalar instruction.
250multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
251 dag Outs, dag Ins, string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, string Round = "",
254 InstrItinClass itin = NoItinerary,
255 bit IsCommutable = 0> :
256 AVX512_maskable_common<O, F, _, Outs, Ins,
257 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
258 !con((ins _.KRCWM:$mask), Ins),
259 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
260 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
261 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000262
Adam Nemet34801422014-10-08 23:25:39 +0000263// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000264// ($src1) is already tied to $dst so we just use that for the preserved
265// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
266// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000267multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
268 dag Outs, dag NonTiedIns, string OpcodeStr,
269 string AttSrcAsm, string IntelSrcAsm,
270 dag RHS> :
271 AVX512_maskable_common<O, F, _, Outs,
272 !con((ins _.RC:$src1), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
276 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000277
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000278
Adam Nemet34801422014-10-08 23:25:39 +0000279multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
280 dag Outs, dag Ins,
281 string OpcodeStr,
282 string AttSrcAsm, string IntelSrcAsm,
283 list<dag> Pattern> :
284 AVX512_maskable_custom<O, F, Outs, Ins,
285 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
286 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000287 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000288 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000289
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000290
291// Instruction with mask that puts result in mask register,
292// like "compare" and "vptest"
293multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
294 dag Outs,
295 dag Ins, dag MaskingIns,
296 string OpcodeStr,
297 string AttSrcAsm, string IntelSrcAsm,
298 list<dag> Pattern,
299 list<dag> MaskingPattern,
300 string Round = "",
301 InstrItinClass itin = NoItinerary> {
302 def NAME: AVX512<O, F, Outs, Ins,
303 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
304 "$dst "#Round#", "#IntelSrcAsm#"}",
305 Pattern, itin>;
306
307 def NAME#k: AVX512<O, F, Outs, MaskingIns,
308 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
309 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
310 MaskingPattern, itin>, EVEX_K;
311}
312
313multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
314 dag Outs,
315 dag Ins, dag MaskingIns,
316 string OpcodeStr,
317 string AttSrcAsm, string IntelSrcAsm,
318 dag RHS, dag MaskingRHS,
319 string Round = "",
320 InstrItinClass itin = NoItinerary> :
321 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
322 AttSrcAsm, IntelSrcAsm,
323 [(set _.KRC:$dst, RHS)],
324 [(set _.KRC:$dst, MaskingRHS)],
325 Round, NoItinerary>;
326
327multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
328 dag Outs, dag Ins, string OpcodeStr,
329 string AttSrcAsm, string IntelSrcAsm,
330 dag RHS, string Round = "",
331 InstrItinClass itin = NoItinerary> :
332 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
333 !con((ins _.KRCWM:$mask), Ins),
334 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
335 (and _.KRCWM:$mask, RHS),
336 Round, itin>;
337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000338// Bitcasts between 512-bit vector types. Return the original type since
339// no instruction is needed for the conversion
340let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000341 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000342 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000343 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
344 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
345 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000346 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000347 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
348 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
349 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000350 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000351 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000352 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
353 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000354 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000355 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
356 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000357 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000358 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
359 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000360 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000361 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
362 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
363 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
364 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
365 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
366 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
367 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
368 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
369 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
370 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
371 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000372
373 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
374 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
375 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
376 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
377 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
378 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
379 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
380 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
381 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
382 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
383 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
384 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
385 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
386 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
387 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
388 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
389 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
390 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
391 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
392 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
393 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
394 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
395 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
396 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
397 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
398 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
399 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
400 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
401 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
402 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
403
404// Bitcasts between 256-bit vector types. Return the original type since
405// no instruction is needed for the conversion
406 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
407 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
408 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
409 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
410 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
411 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
412 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
413 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
414 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
415 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
416 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
417 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
418 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
419 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
420 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
421 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
422 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
423 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
424 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
425 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
426 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
427 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
428 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
429 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
430 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
431 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
432 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
433 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
434 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
435 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
436}
437
438//
439// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
440//
441
442let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
443 isPseudo = 1, Predicates = [HasAVX512] in {
444def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
445 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
446}
447
Craig Topperfb1746b2014-01-30 06:03:19 +0000448let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
450def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
451def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000452}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453
454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000457
Adam Nemet4285c1f2014-10-15 23:42:17 +0000458multiclass vinsert_for_size_no_alt<int Opcode,
459 X86VectorVTInfo From, X86VectorVTInfo To,
460 PatFrag vinsert_insert,
461 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000462 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
463 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000464 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000465 "vinsert" # From.EltTypeName # "x" # From.NumElts #
466 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000468 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
469 (From.VT From.RC:$src2),
470 (iPTR imm)))]>,
471 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000472
473 let mayLoad = 1 in
474 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000475 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000476 "vinsert" # From.EltTypeName # "x" # From.NumElts #
477 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000479 []>,
480 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000481 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000482}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000483
Adam Nemet4285c1f2014-10-15 23:42:17 +0000484multiclass vinsert_for_size<int Opcode,
485 X86VectorVTInfo From, X86VectorVTInfo To,
486 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
487 PatFrag vinsert_insert,
488 SDNodeXForm INSERT_get_vinsert_imm> :
489 vinsert_for_size_no_alt<Opcode, From, To,
490 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000492 // vinserti32x4. Only add this if 64x2 and friends are not supported
493 // natively via AVX512DQ.
494 let Predicates = [NoDQI] in
495 def : Pat<(vinsert_insert:$ins
496 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
497 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
498 VR512:$src1, From.RC:$src2,
499 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000500}
501
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000502multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
503 ValueType EltVT64, int Opcode256> {
504 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 X86VectorVTInfo< 4, EltVT32, VR128X>,
506 X86VectorVTInfo<16, EltVT32, VR512>,
507 X86VectorVTInfo< 2, EltVT64, VR128X>,
508 X86VectorVTInfo< 8, EltVT64, VR512>,
509 vinsert128_insert,
510 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000511 let Predicates = [HasDQI] in
512 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
513 X86VectorVTInfo< 2, EltVT64, VR128X>,
514 X86VectorVTInfo< 8, EltVT64, VR512>,
515 vinsert128_insert,
516 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000517 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 X86VectorVTInfo< 4, EltVT64, VR256X>,
519 X86VectorVTInfo< 8, EltVT64, VR512>,
520 X86VectorVTInfo< 8, EltVT32, VR256>,
521 X86VectorVTInfo<16, EltVT32, VR512>,
522 vinsert256_insert,
523 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524 let Predicates = [HasDQI] in
525 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
526 X86VectorVTInfo< 8, EltVT32, VR256X>,
527 X86VectorVTInfo<16, EltVT32, VR512>,
528 vinsert256_insert,
529 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000530}
531
Adam Nemet4e2ef472014-10-02 23:18:28 +0000532defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
533defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000534
535// vinsertps - insert f32 to XMM
536def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000537 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000538 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000539 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540 EVEX_4V;
541def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000542 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000543 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000544 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
546 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
547
548//===----------------------------------------------------------------------===//
549// AVX-512 VECTOR EXTRACT
550//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551
Adam Nemet55536c62014-09-25 23:48:45 +0000552multiclass vextract_for_size<int Opcode,
553 X86VectorVTInfo From, X86VectorVTInfo To,
554 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
555 PatFrag vextract_extract,
556 SDNodeXForm EXTRACT_get_vextract_imm> {
557 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000558 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000559 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000560 "vextract" # To.EltTypeName # "x4",
561 "$idx, $src1", "$src1, $idx",
562 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
563 (iPTR imm)))]>,
564 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000565 let mayStore = 1 in
566 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000567 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000568 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
569 "$dst, $src1, $src2}",
570 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
571 }
572
Adam Nemet55536c62014-09-25 23:48:45 +0000573 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
574 // vextracti32x4
575 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
576 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
577 VR512:$src1,
578 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
579
580 // A 128/256-bit subvector extract from the first 512-bit vector position is
581 // a subregister copy that needs no instruction.
582 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
583 (To.VT
584 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
585
586 // And for the alternative types.
587 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
588 (AltTo.VT
589 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000590
591 // Intrinsic call with masking.
592 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
593 "x4_512")
594 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
595 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
596 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
597 VR512:$src1, imm:$idx)>;
598
599 // Intrinsic call with zero-masking.
600 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
601 "x4_512")
602 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
603 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
604 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
605 VR512:$src1, imm:$idx)>;
606
607 // Intrinsic call without masking.
608 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
609 "x4_512")
610 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
611 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
612 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613}
614
Adam Nemet55536c62014-09-25 23:48:45 +0000615multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
616 ValueType EltVT64, int Opcode64> {
617 defm NAME # "32x4" : vextract_for_size<Opcode32,
618 X86VectorVTInfo<16, EltVT32, VR512>,
619 X86VectorVTInfo< 4, EltVT32, VR128X>,
620 X86VectorVTInfo< 8, EltVT64, VR512>,
621 X86VectorVTInfo< 2, EltVT64, VR128X>,
622 vextract128_extract,
623 EXTRACT_get_vextract128_imm>;
624 defm NAME # "64x4" : vextract_for_size<Opcode64,
625 X86VectorVTInfo< 8, EltVT64, VR512>,
626 X86VectorVTInfo< 4, EltVT64, VR256X>,
627 X86VectorVTInfo<16, EltVT32, VR512>,
628 X86VectorVTInfo< 8, EltVT32, VR256>,
629 vextract256_extract,
630 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631}
632
Adam Nemet55536c62014-09-25 23:48:45 +0000633defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
634defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000635
636// A 128-bit subvector insert to the first 512-bit vector position
637// is a subregister copy that needs no instruction.
638def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
639 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
640 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
641 sub_ymm)>;
642def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
643 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
644 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
645 sub_ymm)>;
646def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
647 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
648 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
649 sub_ymm)>;
650def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
651 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
652 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
653 sub_ymm)>;
654
655def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
656 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
659def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
660 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
661def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
662 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
663
664// vextractps - extract 32 bits from XMM
665def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000666 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000667 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
669 EVEX;
670
671def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000672 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000673 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000674 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000675 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000676
677//===---------------------------------------------------------------------===//
678// AVX-512 BROADCAST
679//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000680multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
681 ValueType svt, X86VectorVTInfo _> {
682 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
683 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
684 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
685 T8PD, EVEX;
686
687 let mayLoad = 1 in {
688 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
689 (ins _.ScalarMemOp:$src),
690 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
691 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
692 T8PD, EVEX;
693 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000695
696multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
697 AVX512VLVectorVTInfo _> {
698 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
699 EVEX_V512;
700
701 let Predicates = [HasVLX] in {
702 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
703 EVEX_V256;
704 }
705}
706
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000708 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
709 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
710 let Predicates = [HasVLX] in {
711 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
712 v4f32, v4f32x_info>, EVEX_V128,
713 EVEX_CD8<32, CD8VT1>;
714 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000715}
716
717let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000718 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
719 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000720}
721
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000722// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
723// Later, we can canonize broadcast instructions before ISel phase and
724// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000725// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
726// representations of source
727multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
728 X86VectorVTInfo _, RegisterClass SrcRC_v,
729 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000730 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000731 (!cast<Instruction>(InstName##"r")
732 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
733
734 let AddedComplexity = 30 in {
735 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000736 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000737 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
738 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
739
740 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000741 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000742 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
743 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
744 }
745}
746
747defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
748 VR128X, FR32X>;
749defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
750 VR128X, FR64X>;
751
752let Predicates = [HasVLX] in {
753 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
754 v8f32x_info, VR128X, FR32X>;
755 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
756 v4f32x_info, VR128X, FR32X>;
757 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
758 v4f64x_info, VR128X, FR64X>;
759}
760
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000762 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000764 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000766def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000767 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000768def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000770
Robert Khasanovcbc57032014-12-09 16:38:41 +0000771multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
772 RegisterClass SrcRC> {
773 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
774 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
775 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776}
777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
779 RegisterClass SrcRC, Predicate prd> {
780 let Predicates = [prd] in
781 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
782 let Predicates = [prd, HasVLX] in {
783 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
784 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
785 }
786}
787
788defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
789 HasBWI>;
790defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
791 HasBWI>;
792defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
793 HasAVX512>;
794defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
795 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000796
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000798 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799
800def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000801 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802
803def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000804 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000805def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000806 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000809def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000810 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811
Cameron McInally394d5572013-10-31 13:56:31 +0000812def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000814def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000815 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000816
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000817def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
818 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000819 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
821 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
825 X86MemOperand x86memop, PatFrag ld_frag,
826 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
827 RegisterClass KRC> {
828 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000829 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 [(set DstRC:$dst,
831 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
832 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
833 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000834 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000835 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 [(set DstRC:$dst,
837 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
838 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000839 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000841 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
844 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
845 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000846 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000847 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000850 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851}
852
853defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
854 loadi32, VR512, v16i32, v4i32, VK16WM>,
855 EVEX_V512, EVEX_CD8<32, CD8VT1>;
856defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
857 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
858 EVEX_CD8<64, CD8VT1>;
859
Adam Nemet73f72e12014-06-27 00:43:38 +0000860multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
861 X86MemOperand x86memop, PatFrag ld_frag,
862 RegisterClass KRC> {
863 let mayLoad = 1 in {
864 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000865 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000866 []>, EVEX;
867 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
868 x86memop:$src),
869 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000870 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000871 []>, EVEX, EVEX_KZ;
872 }
873}
874
875defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
876 i128mem, loadv2i64, VK16WM>,
877 EVEX_V512, EVEX_CD8<32, CD8VT4>;
878defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
879 i256mem, loadv4i64, VK16WM>, VEX_W,
880 EVEX_V512, EVEX_CD8<64, CD8VT4>;
881
Cameron McInally394d5572013-10-31 13:56:31 +0000882def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
883 (VPBROADCASTDZrr VR128X:$src)>;
884def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
885 (VPBROADCASTQZrr VR128X:$src)>;
886
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000887def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000888 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000889def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000890 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000891
892def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
893 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
894def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
895 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
896
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000897def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000899def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000901
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902// Provide fallback in case the load node that is used in the patterns above
903// is used by additional users, which prevents the pattern selection.
904def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
909
910let Predicates = [HasAVX512] in {
911def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000912 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
914 addr:$src)), sub_ymm)>;
915}
916//===----------------------------------------------------------------------===//
917// AVX-512 BROADCAST MASK TO VECTOR REGISTER
918//---
919
920multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000921 RegisterClass KRC> {
922let Predicates = [HasCDI] in
923def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000924 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000925 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000926
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000927let Predicates = [HasCDI, HasVLX] in {
928def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000929 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000930 []>, EVEX, EVEX_V128;
931def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000932 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000933 []>, EVEX, EVEX_V256;
934}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935}
936
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000937let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000938defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
939 VK16>;
940defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
941 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000942}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943
944//===----------------------------------------------------------------------===//
945// AVX-512 - VPERM
946//
947// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000948multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
949 X86VectorVTInfo _> {
950 let ExeDomain = _.ExeDomain in {
951 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000952 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000955 [(set _.RC:$dst,
956 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000958 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000959 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000961 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000962 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000963 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000964 (i8 imm:$src2))))]>,
965 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
966}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967}
968
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000969multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
970 X86VectorVTInfo Ctrl> :
971 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
972 let ExeDomain = _.ExeDomain in {
973 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
974 (ins _.RC:$src1, _.RC:$src2),
975 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000976 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000977 [(set _.RC:$dst,
978 (_.VT (X86VPermilpv _.RC:$src1,
979 (Ctrl.VT Ctrl.RC:$src2))))]>,
980 EVEX_4V;
981 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
982 (ins _.RC:$src1, Ctrl.MemOp:$src2),
983 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000984 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000985 [(set _.RC:$dst,
986 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000987 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000988 EVEX_4V;
989 }
990}
991
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000992defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
993 EVEX_V512, VEX_W;
994defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
995 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000997defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000998 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000999defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001000 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001001
1002def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1003 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1004def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1005 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001008multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1010
1011 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1012 (ins RC:$src1, RC:$src2),
1013 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001014 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001015 [(set RC:$dst,
1016 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1017
1018 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1019 (ins RC:$src1, x86memop:$src2),
1020 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001021 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001022 [(set RC:$dst,
1023 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1024 EVEX_4V;
1025}
1026
Craig Topper820d4922015-02-09 04:04:50 +00001027defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001029defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001030 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1031let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001032defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001033 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1034let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001035defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1037
1038// -- VPERM2I - 3 source operands form --
1039multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1040 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001041 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042let Constraints = "$src1 = $dst" in {
1043 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1044 (ins RC:$src1, RC:$src2, RC:$src3),
1045 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001046 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001047 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001048 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001049 EVEX_4V;
1050
Adam Nemet2415a492014-07-02 21:25:54 +00001051 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1052 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1053 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001054 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001055 "$dst {${mask}}, $src2, $src3}"),
1056 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1057 (OpNode RC:$src1, RC:$src2,
1058 RC:$src3),
1059 RC:$src1)))]>,
1060 EVEX_4V, EVEX_K;
1061
1062 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1063 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1064 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1065 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001066 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001067 "$dst {${mask}} {z}, $src2, $src3}"),
1068 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1069 (OpNode RC:$src1, RC:$src2,
1070 RC:$src3),
1071 (OpVT (bitconvert
1072 (v16i32 immAllZerosV))))))]>,
1073 EVEX_4V, EVEX_KZ;
1074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1076 (ins RC:$src1, RC:$src2, x86memop:$src3),
1077 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001078 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001080 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001082
1083 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1084 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1085 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001086 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001087 "$dst {${mask}}, $src2, $src3}"),
1088 [(set RC:$dst,
1089 (OpVT (vselect KRC:$mask,
1090 (OpNode RC:$src1, RC:$src2,
1091 (mem_frag addr:$src3)),
1092 RC:$src1)))]>,
1093 EVEX_4V, EVEX_K;
1094
1095 let AddedComplexity = 10 in // Prefer over the rrkz variant
1096 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1097 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1098 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001099 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001100 "$dst {${mask}} {z}, $src2, $src3}"),
1101 [(set RC:$dst,
1102 (OpVT (vselect KRC:$mask,
1103 (OpNode RC:$src1, RC:$src2,
1104 (mem_frag addr:$src3)),
1105 (OpVT (bitconvert
1106 (v16i32 immAllZerosV))))))]>,
1107 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108 }
1109}
Craig Topper820d4922015-02-09 04:04:50 +00001110defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001111 i512mem, X86VPermiv3, v16i32, VK16WM>,
1112 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001113defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001114 i512mem, X86VPermiv3, v8i64, VK8WM>,
1115 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001116defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001117 i512mem, X86VPermiv3, v16f32, VK16WM>,
1118 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001119defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001120 i512mem, X86VPermiv3, v8f64, VK8WM>,
1121 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001122
Adam Nemetefe9c982014-07-02 21:25:58 +00001123multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1124 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001125 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1126 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001127 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1128 OpVT, KRC> {
1129 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1130 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1131 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001132
1133 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1134 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1135 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1136 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001137}
1138
Craig Topper820d4922015-02-09 04:04:50 +00001139defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001140 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1141 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001142defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001143 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1144 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001145defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001146 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1147 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001148defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001149 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1150 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001151
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152//===----------------------------------------------------------------------===//
1153// AVX-512 - BLEND using mask
1154//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001155multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1156 let ExeDomain = _.ExeDomain in {
1157 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1158 (ins _.RC:$src1, _.RC:$src2),
1159 !strconcat(OpcodeStr,
1160 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1161 []>, EVEX_4V;
1162 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1163 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001164 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001165 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001166 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1167 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1168 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1169 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1170 !strconcat(OpcodeStr,
1171 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1172 []>, EVEX_4V, EVEX_KZ;
1173 let mayLoad = 1 in {
1174 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1175 (ins _.RC:$src1, _.MemOp:$src2),
1176 !strconcat(OpcodeStr,
1177 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1178 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1179 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1180 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001181 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001182 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001183 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1184 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1185 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1186 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1187 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1188 !strconcat(OpcodeStr,
1189 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1190 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1191 }
1192 }
1193}
1194multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1195
1196 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1197 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1198 !strconcat(OpcodeStr,
1199 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1200 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1201 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1202 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001203 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001204
1205 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1206 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1207 !strconcat(OpcodeStr,
1208 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1209 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001210 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001211
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212}
1213
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001214multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1215 AVX512VLVectorVTInfo VTInfo> {
1216 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1217 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001218
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001219 let Predicates = [HasVLX] in {
1220 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1221 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1222 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1223 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1224 }
1225}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001226
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001227multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1228 AVX512VLVectorVTInfo VTInfo> {
1229 let Predicates = [HasBWI] in
1230 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001231
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001232 let Predicates = [HasBWI, HasVLX] in {
1233 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1234 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1235 }
1236}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001238
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001239defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1240defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1241defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1242defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1243defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1244defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001245
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001246
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001247let Predicates = [HasAVX512] in {
1248def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1249 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001250 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001251 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1253 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1254
1255def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1256 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001257 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001258 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1260 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1261}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001262//===----------------------------------------------------------------------===//
1263// Compare Instructions
1264//===----------------------------------------------------------------------===//
1265
1266// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1267multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001268 SDNode OpNode, ValueType VT,
1269 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001270 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001271 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1272 !strconcat("vcmp${cc}", Suffix,
1273 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001274 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001275 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1276 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001277 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1278 !strconcat("vcmp${cc}", Suffix,
1279 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001280 [(set VK1:$dst, (OpNode (VT RC:$src1),
1281 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001282 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001283 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001284 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001285 !strconcat("vcmp", Suffix,
1286 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1287 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001288 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001289 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001290 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001291 !strconcat("vcmp", Suffix,
1292 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1293 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001294 }
1295}
1296
1297let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001298defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1299 XS;
1300defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1301 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001302}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001304multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1305 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001307 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1308 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1309 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001311 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001312 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001313 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1315 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1316 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001318 def rrk : AVX512BI<opc, MRMSrcReg,
1319 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1321 "$dst {${mask}}, $src1, $src2}"),
1322 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1323 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1324 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1325 let mayLoad = 1 in
1326 def rmk : AVX512BI<opc, MRMSrcMem,
1327 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1328 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1329 "$dst {${mask}}, $src1, $src2}"),
1330 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1331 (OpNode (_.VT _.RC:$src1),
1332 (_.VT (bitconvert
1333 (_.LdFrag addr:$src2))))))],
1334 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335}
1336
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001337multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001338 X86VectorVTInfo _> :
1339 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001340 let mayLoad = 1 in {
1341 def rmb : AVX512BI<opc, MRMSrcMem,
1342 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1344 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1345 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1346 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1347 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1348 def rmbk : AVX512BI<opc, MRMSrcMem,
1349 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1350 _.ScalarMemOp:$src2),
1351 !strconcat(OpcodeStr,
1352 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1353 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1354 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1355 (OpNode (_.VT _.RC:$src1),
1356 (X86VBroadcast
1357 (_.ScalarLdFrag addr:$src2)))))],
1358 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1359 }
1360}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001362multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1363 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1364 let Predicates = [prd] in
1365 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1366 EVEX_V512;
1367
1368 let Predicates = [prd, HasVLX] in {
1369 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1370 EVEX_V256;
1371 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1372 EVEX_V128;
1373 }
1374}
1375
1376multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1377 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1378 Predicate prd> {
1379 let Predicates = [prd] in
1380 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1381 EVEX_V512;
1382
1383 let Predicates = [prd, HasVLX] in {
1384 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1385 EVEX_V256;
1386 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1387 EVEX_V128;
1388 }
1389}
1390
1391defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1392 avx512vl_i8_info, HasBWI>,
1393 EVEX_CD8<8, CD8VF>;
1394
1395defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1396 avx512vl_i16_info, HasBWI>,
1397 EVEX_CD8<16, CD8VF>;
1398
Robert Khasanovf70f7982014-09-18 14:06:55 +00001399defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001400 avx512vl_i32_info, HasAVX512>,
1401 EVEX_CD8<32, CD8VF>;
1402
Robert Khasanovf70f7982014-09-18 14:06:55 +00001403defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001404 avx512vl_i64_info, HasAVX512>,
1405 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1406
1407defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1408 avx512vl_i8_info, HasBWI>,
1409 EVEX_CD8<8, CD8VF>;
1410
1411defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1412 avx512vl_i16_info, HasBWI>,
1413 EVEX_CD8<16, CD8VF>;
1414
Robert Khasanovf70f7982014-09-18 14:06:55 +00001415defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001416 avx512vl_i32_info, HasAVX512>,
1417 EVEX_CD8<32, CD8VF>;
1418
Robert Khasanovf70f7982014-09-18 14:06:55 +00001419defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001420 avx512vl_i64_info, HasAVX512>,
1421 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422
1423def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001424 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1426 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1427
1428def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001429 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001430 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1431 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1432
Robert Khasanov29e3b962014-08-27 09:34:37 +00001433multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1434 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001436 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001437 !strconcat("vpcmp${cc}", Suffix,
1438 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001439 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1440 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001442 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001444 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001445 !strconcat("vpcmp${cc}", Suffix,
1446 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001447 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1448 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001449 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001450 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1451 def rrik : AVX512AIi8<opc, MRMSrcReg,
1452 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001453 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001454 !strconcat("vpcmp${cc}", Suffix,
1455 "\t{$src2, $src1, $dst {${mask}}|",
1456 "$dst {${mask}}, $src1, $src2}"),
1457 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1458 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001459 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001460 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1461 let mayLoad = 1 in
1462 def rmik : AVX512AIi8<opc, MRMSrcMem,
1463 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001464 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001465 !strconcat("vpcmp${cc}", Suffix,
1466 "\t{$src2, $src1, $dst {${mask}}|",
1467 "$dst {${mask}}, $src1, $src2}"),
1468 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1469 (OpNode (_.VT _.RC:$src1),
1470 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001471 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001472 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1473
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001475 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001476 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001477 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001478 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1479 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001480 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001481 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001483 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001484 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1485 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001486 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001487 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1488 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001489 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001490 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001491 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1492 "$dst {${mask}}, $src1, $src2, $cc}"),
1493 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001494 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001495 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1496 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001497 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001498 !strconcat("vpcmp", Suffix,
1499 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1500 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001501 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 }
1503}
1504
Robert Khasanov29e3b962014-08-27 09:34:37 +00001505multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001506 X86VectorVTInfo _> :
1507 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001508 def rmib : AVX512AIi8<opc, MRMSrcMem,
1509 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001510 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001511 !strconcat("vpcmp${cc}", Suffix,
1512 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1513 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1514 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1515 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001516 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001517 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1518 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1519 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001520 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001521 !strconcat("vpcmp${cc}", Suffix,
1522 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1523 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1524 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1525 (OpNode (_.VT _.RC:$src1),
1526 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001527 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001528 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001529
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001531 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001532 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1533 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001534 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001535 !strconcat("vpcmp", Suffix,
1536 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1537 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1538 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1539 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1540 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001541 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001542 !strconcat("vpcmp", Suffix,
1543 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1544 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1545 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1546 }
1547}
1548
1549multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1550 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1551 let Predicates = [prd] in
1552 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1553
1554 let Predicates = [prd, HasVLX] in {
1555 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1556 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1557 }
1558}
1559
1560multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1561 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1562 let Predicates = [prd] in
1563 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1564 EVEX_V512;
1565
1566 let Predicates = [prd, HasVLX] in {
1567 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1568 EVEX_V256;
1569 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1570 EVEX_V128;
1571 }
1572}
1573
1574defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1575 HasBWI>, EVEX_CD8<8, CD8VF>;
1576defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1577 HasBWI>, EVEX_CD8<8, CD8VF>;
1578
1579defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1580 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1581defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1582 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1583
Robert Khasanovf70f7982014-09-18 14:06:55 +00001584defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001585 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001586defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001587 HasAVX512>, EVEX_CD8<32, CD8VF>;
1588
Robert Khasanovf70f7982014-09-18 14:06:55 +00001589defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001591defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001592 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593
Adam Nemet905832b2014-06-26 00:21:12 +00001594// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001596 X86MemOperand x86memop, ValueType vt,
1597 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001599 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1600 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001601 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001602 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001603 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001604 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001605 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001606 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001607 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001608 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001610 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001611 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001612 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001614 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615
1616 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001617 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001618 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001619 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001620 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001621 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper09b27e72015-03-02 00:22:29 +00001622 def rrib_alt: AVX512PIi8<0xC2, MRMSrcReg,
1623 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
1624 !strconcat("vcmp", suffix,
1625 "\t{{sae}, $cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc, {sae}}"),
1626 [], d>, EVEX_B;
Craig Topper9f4d4852015-01-20 12:15:30 +00001627 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001628 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001629 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001630 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001631 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 }
1633}
1634
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001635defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001636 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001637 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001638defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001639 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 EVEX_CD8<64, CD8VF>;
1641
1642def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1643 (COPY_TO_REGCLASS (VCMPPSZrri
1644 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1645 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1646 imm:$cc), VK8)>;
1647def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1648 (COPY_TO_REGCLASS (VPCMPDZrri
1649 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1650 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1651 imm:$cc), VK8)>;
1652def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1653 (COPY_TO_REGCLASS (VPCMPUDZrri
1654 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1655 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1656 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001657
1658def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001659 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001660 FROUND_NO_EXC)),
1661 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001662 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001663
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001664def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001665 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001666 FROUND_NO_EXC)),
1667 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001668 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001669
1670def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001671 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001672 FROUND_CURRENT)),
1673 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1674 (I8Imm imm:$cc)), GR16)>;
1675
1676def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001677 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001678 FROUND_CURRENT)),
1679 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1680 (I8Imm imm:$cc)), GR8)>;
1681
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682// Mask register copy, including
1683// - copy between mask registers
1684// - load/store mask registers
1685// - copy from GPR to mask register and vice versa
1686//
1687multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1688 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001689 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001690 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001692 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001693 let mayLoad = 1 in
1694 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001695 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001696 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001697 let mayStore = 1 in
1698 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001699 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1700 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701 }
1702}
1703
1704multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1705 string OpcodeStr,
1706 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001707 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001709 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001711 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712 }
1713}
1714
Robert Khasanov74acbb72014-07-23 14:49:42 +00001715let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001716 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001717 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1718 VEX, PD;
1719
1720let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001721 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001722 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001723 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001724
1725let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001726 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1727 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001728 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1729 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001730}
1731
Robert Khasanov74acbb72014-07-23 14:49:42 +00001732let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001733 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1734 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001735 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1736 VEX, XD, VEX_W;
1737}
1738
1739// GR from/to mask register
1740let Predicates = [HasDQI] in {
1741 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1742 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1743 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1744 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1745}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1748 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1749 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1750 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001751}
1752let Predicates = [HasBWI] in {
1753 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1754 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1755}
1756let Predicates = [HasBWI] in {
1757 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1758 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1759}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760
Robert Khasanov74acbb72014-07-23 14:49:42 +00001761// Load/store kreg
1762let Predicates = [HasDQI] in {
1763 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1764 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001765 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1766 (KMOVBkm addr:$src)>;
1767}
1768let Predicates = [HasAVX512, NoDQI] in {
1769 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1770 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1771 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1772 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001773}
1774let Predicates = [HasAVX512] in {
1775 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001776 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001777 def : Pat<(i1 (load addr:$src)),
1778 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001779 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1780 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001781}
1782let Predicates = [HasBWI] in {
1783 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1784 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001785 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1786 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001787}
1788let Predicates = [HasBWI] in {
1789 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1790 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001791 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1792 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001793}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001794
Robert Khasanov74acbb72014-07-23 14:49:42 +00001795let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001796 def : Pat<(i1 (trunc (i64 GR64:$src))),
1797 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1798 (i32 1))), VK1)>;
1799
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001800 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001801 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001802
1803 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001804 (COPY_TO_REGCLASS
1805 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1806 VK1)>;
1807 def : Pat<(i1 (trunc (i16 GR16:$src))),
1808 (COPY_TO_REGCLASS
1809 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1810 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001811
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001812 def : Pat<(i32 (zext VK1:$src)),
1813 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001814 def : Pat<(i8 (zext VK1:$src)),
1815 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001816 (AND32ri (KMOVWrk
1817 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001818 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001819 (AND64ri8 (SUBREG_TO_REG (i64 0),
1820 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001821 def : Pat<(i16 (zext VK1:$src)),
1822 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001823 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1824 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001825 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1826 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1827 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1828 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001830let Predicates = [HasBWI] in {
1831 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1832 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1833 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1834 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1835}
1836
1837
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001838// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1839let Predicates = [HasAVX512] in {
1840 // GR from/to 8-bit mask without native support
1841 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1842 (COPY_TO_REGCLASS
1843 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1844 VK8)>;
1845 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1846 (EXTRACT_SUBREG
1847 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1848 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001849
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001850 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001851 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001852 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001853 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001854}
1855let Predicates = [HasBWI] in {
1856 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1857 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1858 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1859 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860}
1861
1862// Mask unary operation
1863// - KNOT
1864multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001865 RegisterClass KRC, SDPatternOperator OpNode,
1866 Predicate prd> {
1867 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001869 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001870 [(set KRC:$dst, (OpNode KRC:$src))]>;
1871}
1872
Robert Khasanov74acbb72014-07-23 14:49:42 +00001873multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1874 SDPatternOperator OpNode> {
1875 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1876 HasDQI>, VEX, PD;
1877 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1878 HasAVX512>, VEX, PS;
1879 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1880 HasBWI>, VEX, PD, VEX_W;
1881 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1882 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001883}
1884
Robert Khasanov74acbb72014-07-23 14:49:42 +00001885defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001886
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001887multiclass avx512_mask_unop_int<string IntName, string InstName> {
1888 let Predicates = [HasAVX512] in
1889 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1890 (i16 GR16:$src)),
1891 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1892 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1893}
1894defm : avx512_mask_unop_int<"knot", "KNOT">;
1895
Robert Khasanov74acbb72014-07-23 14:49:42 +00001896let Predicates = [HasDQI] in
1897def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1898let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001900let Predicates = [HasBWI] in
1901def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1902let Predicates = [HasBWI] in
1903def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1904
1905// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001906let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1908 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909def : Pat<(not VK8:$src),
1910 (COPY_TO_REGCLASS
1911 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001912}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001913def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1914 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1915def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1916 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917
1918// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001919// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001921 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001922 Predicate prd, bit IsCommutable> {
1923 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1925 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001926 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1928}
1929
Robert Khasanov595683d2014-07-28 13:46:45 +00001930multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001931 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00001932 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001933 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001934 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001935 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00001936 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001937 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001938 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001939 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940}
1941
1942def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1943def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1944
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001945defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
1946defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
1947defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
1948defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
1949defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001950
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951multiclass avx512_mask_binop_int<string IntName, string InstName> {
1952 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001953 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1954 (i16 GR16:$src1), (i16 GR16:$src2)),
1955 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1956 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1957 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958}
1959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001960defm : avx512_mask_binop_int<"kand", "KAND">;
1961defm : avx512_mask_binop_int<"kandn", "KANDN">;
1962defm : avx512_mask_binop_int<"kor", "KOR">;
1963defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1964defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001967 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
1968 // for the DQI set, this type is legal and KxxxB instruction is used
1969 let Predicates = [NoDQI] in
1970 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1971 (COPY_TO_REGCLASS
1972 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1973 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1974
1975 // All types smaller than 8 bits require conversion anyway
1976 def : Pat<(OpNode VK1:$src1, VK1:$src2),
1977 (COPY_TO_REGCLASS (Inst
1978 (COPY_TO_REGCLASS VK1:$src1, VK16),
1979 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1980 def : Pat<(OpNode VK2:$src1, VK2:$src2),
1981 (COPY_TO_REGCLASS (Inst
1982 (COPY_TO_REGCLASS VK2:$src1, VK16),
1983 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
1984 def : Pat<(OpNode VK4:$src1, VK4:$src2),
1985 (COPY_TO_REGCLASS (Inst
1986 (COPY_TO_REGCLASS VK4:$src1, VK16),
1987 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988}
1989
1990defm : avx512_binop_pat<and, KANDWrr>;
1991defm : avx512_binop_pat<andn, KANDNWrr>;
1992defm : avx512_binop_pat<or, KORWrr>;
1993defm : avx512_binop_pat<xnor, KXNORWrr>;
1994defm : avx512_binop_pat<xor, KXORWrr>;
1995
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001996def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
1997 (KXNORWrr VK16:$src1, VK16:$src2)>;
1998def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
1999 (KXNORBrr VK8:$src1, VK8:$src2)>;
2000def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2001 (KXNORDrr VK32:$src1, VK32:$src2)>;
2002def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2003 (KXNORQrr VK64:$src1, VK64:$src2)>;
2004
2005let Predicates = [NoDQI] in
2006def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2007 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2008 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2009
2010def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2011 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2012 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2013
2014def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2015 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2016 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2017
2018def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2019 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2020 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2021
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022// Mask unpacking
2023multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002024 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002026 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002028 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029}
2030
2031multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002032 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002033 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034}
2035
2036defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002037def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2038 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2039 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2040
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002041
2042multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2043 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002044 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2045 (i16 GR16:$src1), (i16 GR16:$src2)),
2046 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2047 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2048 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002049}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002050defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052// Mask bit testing
2053multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2054 SDNode OpNode> {
2055 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2056 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002057 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2059}
2060
2061multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2062 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002063 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002064 let Predicates = [HasDQI] in
2065 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2066 VEX, PD;
2067 let Predicates = [HasBWI] in {
2068 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2069 VEX, PS, VEX_W;
2070 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2071 VEX, PD, VEX_W;
2072 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073}
2074
2075defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002076
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077// Mask shift
2078multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2079 SDNode OpNode> {
2080 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002081 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002083 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2085}
2086
2087multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2088 SDNode OpNode> {
2089 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002090 VEX, TAPD, VEX_W;
2091 let Predicates = [HasDQI] in
2092 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2093 VEX, TAPD;
2094 let Predicates = [HasBWI] in {
2095 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2096 VEX, TAPD, VEX_W;
2097 let Predicates = [HasDQI] in
2098 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2099 VEX, TAPD;
2100 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002101}
2102
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002103defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2104defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105
2106// Mask setting all 0s or 1s
2107multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2108 let Predicates = [HasAVX512] in
2109 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2110 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2111 [(set KRC:$dst, (VT Val))]>;
2112}
2113
2114multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002115 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002117 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2118 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119}
2120
2121defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2122defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2123
2124// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2125let Predicates = [HasAVX512] in {
2126 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2127 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002128 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2129 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002130 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2131 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2132 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133}
2134def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2135 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2136
2137def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2138 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2139
2140def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2141 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2142
Robert Khasanov5aa44452014-09-30 11:41:54 +00002143let Predicates = [HasVLX] in {
2144 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2145 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2146 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2147 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002148 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2149 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002150 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2151 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2152 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2153 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2154}
2155
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002156def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002157 (v8i1 (COPY_TO_REGCLASS
2158 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2159 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002160
2161def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002162 (v8i1 (COPY_TO_REGCLASS
2163 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2164 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002165
2166def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2167 (v4i1 (COPY_TO_REGCLASS
2168 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2169 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2170
2171def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2172 (v4i1 (COPY_TO_REGCLASS
2173 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2174 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2175
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176//===----------------------------------------------------------------------===//
2177// AVX-512 - Aligned and unaligned load and store
2178//
2179
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002180
2181multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002182 PatFrag ld_frag, PatFrag mload,
2183 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002184 let hasSideEffects = 0 in {
2185 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002186 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002187 _.ExeDomain>, EVEX;
2188 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2189 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002190 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002191 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2192 EVEX, EVEX_KZ;
2193
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002194 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2195 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002196 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002197 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002198 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2199 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002200
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002201 let Constraints = "$src0 = $dst" in {
2202 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2203 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2204 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2205 "${dst} {${mask}}, $src1}"),
2206 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2207 (_.VT _.RC:$src1),
2208 (_.VT _.RC:$src0))))], _.ExeDomain>,
2209 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002210 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002211 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2212 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002213 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2214 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002215 [(set _.RC:$dst, (_.VT
2216 (vselect _.KRCWM:$mask,
2217 (_.VT (bitconvert (ld_frag addr:$src1))),
2218 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002219 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002220 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002221 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2222 (ins _.KRCWM:$mask, _.MemOp:$src),
2223 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2224 "${dst} {${mask}} {z}, $src}",
2225 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2226 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2227 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002228 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002229 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2230 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2231
2232 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2233 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2234
2235 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2236 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2237 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238}
2239
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002240multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2241 AVX512VLVectorVTInfo _,
2242 Predicate prd,
2243 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002244 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002245 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002246 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002247
2248 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002249 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002250 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002251 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002252 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002253 }
2254}
2255
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002256multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2257 AVX512VLVectorVTInfo _,
2258 Predicate prd,
2259 bit IsReMaterializable = 1> {
2260 let Predicates = [prd] in
2261 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002262 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002263
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002264 let Predicates = [prd, HasVLX] in {
2265 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002266 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002267 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002268 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002269 }
2270}
2271
2272multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002273 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002274 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002275 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2276 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2277 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002278 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002279 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2280 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2281 OpcodeStr #
2282 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2283 [], _.ExeDomain>, EVEX, EVEX_K;
2284 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2285 (ins _.KRCWM:$mask, _.RC:$src),
2286 OpcodeStr #
2287 "\t{$src, ${dst} {${mask}} {z}|" #
2288 "${dst} {${mask}} {z}, $src}",
2289 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002290 }
2291 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002294 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002295 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002296 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2297 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2298 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002299 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002300
2301 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2302 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2303 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002304}
2305
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002306
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002307multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2308 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002309 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002310 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2311 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002312
2313 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002314 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2315 masked_store_unaligned>, EVEX_V256;
2316 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2317 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002318 }
2319}
2320
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002321multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2322 AVX512VLVectorVTInfo _, Predicate prd> {
2323 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002324 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2325 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002326
2327 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002328 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2329 masked_store_aligned256>, EVEX_V256;
2330 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2331 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002332 }
2333}
2334
2335defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2336 HasAVX512>,
2337 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2338 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2339
2340defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2341 HasAVX512>,
2342 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2343 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2344
2345defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2346 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002347 PS, EVEX_CD8<32, CD8VF>;
2348
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002349defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2350 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2351 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002352
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002353def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002354 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002355 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002357def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2358 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2359 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002361def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2362 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2363 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2364
2365def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2366 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2367 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2368
2369def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2370 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2371 (VMOVAPDZrm addr:$ptr)>;
2372
2373def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2374 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2375 (VMOVAPSZrm addr:$ptr)>;
2376
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002377def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2378 GR16:$mask),
2379 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2380 VR512:$src)>;
2381def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2382 GR8:$mask),
2383 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2384 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002385
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002386def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2387 GR16:$mask),
2388 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2389 VR512:$src)>;
2390def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2391 GR8:$mask),
2392 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2393 VR512:$src)>;
2394
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002395let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002396def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2397 (VMOVUPSZmrk addr:$ptr,
2398 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2399 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2400
2401def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2402 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2403 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2404
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002405def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2406 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2407 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2408 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002409}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002410
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002411defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2412 HasAVX512>,
2413 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2414 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002415
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002416defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2417 HasAVX512>,
2418 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2419 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002420
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002421defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2422 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002423 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2424
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002425defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2426 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002427 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2428
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002429defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2430 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002431 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2432
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002433defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2434 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002435 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002436
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002437def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2438 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002439 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002440
2441def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002442 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2443 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002444
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002445def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002446 GR16:$mask),
2447 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002448 VR512:$src)>;
2449def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002450 GR8:$mask),
2451 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002452 VR512:$src)>;
2453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002455def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002456 (bc_v8i64 (v16i32 immAllZerosV)))),
2457 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002458
2459def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002460 (v8i64 VR512:$src))),
2461 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002462 VK8), VR512:$src)>;
2463
2464def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2465 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002466 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002467
2468def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002469 (v16i32 VR512:$src))),
2470 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002472// NoVLX patterns
2473let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002474def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2475 (VMOVDQU32Zmrk addr:$ptr,
2476 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2477 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2478
2479def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2480 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2481 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002482}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484// Move Int Doubleword to Packed Double Int
2485//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002486def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002487 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 [(set VR128X:$dst,
2489 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2490 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002491def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002492 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493 [(set VR128X:$dst,
2494 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2495 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002496def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002497 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498 [(set VR128X:$dst,
2499 (v2i64 (scalar_to_vector GR64:$src)))],
2500 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002501let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002502def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002503 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 [(set FR64:$dst, (bitconvert GR64:$src))],
2505 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002506def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002507 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 [(set GR64:$dst, (bitconvert FR64:$src))],
2509 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002510}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002511def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002512 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2514 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2515 EVEX_CD8<64, CD8VT1>;
2516
2517// Move Int Doubleword to Single Scalar
2518//
Craig Topper88adf2a2013-10-12 05:41:08 +00002519let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002520def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002521 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522 [(set FR32X:$dst, (bitconvert GR32:$src))],
2523 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2524
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002525def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002526 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2528 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002529}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002531// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002533def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002534 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2536 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2537 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002538def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002540 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2542 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2543 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2544
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002545// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546//
2547def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002548 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2550 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002551 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 Requires<[HasAVX512, In64BitMode]>;
2553
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002554def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002556 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2558 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002559 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2561
2562// Move Scalar Single to Double Int
2563//
Craig Topper88adf2a2013-10-12 05:41:08 +00002564let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002565def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002567 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002568 [(set GR32:$dst, (bitconvert FR32X:$src))],
2569 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002570def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002572 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2574 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002575}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576
2577// Move Quadword Int to Packed Quadword Int
2578//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002579def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002581 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 [(set VR128X:$dst,
2583 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2584 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2585
2586//===----------------------------------------------------------------------===//
2587// AVX-512 MOVSS, MOVSD
2588//===----------------------------------------------------------------------===//
2589
Michael Liao5bf95782014-12-04 05:20:33 +00002590multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 SDNode OpNode, ValueType vt,
2592 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002593 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002594 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002595 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2597 (scalar_to_vector RC:$src2))))],
2598 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002599 let Constraints = "$src1 = $dst" in
2600 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2601 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2602 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002603 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002604 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002606 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2608 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002609 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002611 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2613 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002614 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002615 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002616 [], IIC_SSE_MOV_S_MR>,
2617 EVEX, VEX_LIG, EVEX_K;
2618 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002619 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620}
2621
2622let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002623defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2625
2626let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002627defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2629
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002630def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2631 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2632 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2633
2634def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2635 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2636 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002637
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002638def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2639 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2640 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2641
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002643let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2645 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002646 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647 IIC_SSE_MOV_S_RR>,
2648 XS, EVEX_4V, VEX_LIG;
2649 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2650 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002651 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652 IIC_SSE_MOV_S_RR>,
2653 XD, EVEX_4V, VEX_LIG, VEX_W;
2654}
2655
2656let Predicates = [HasAVX512] in {
2657 let AddedComplexity = 15 in {
2658 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2659 // MOVS{S,D} to the lower bits.
2660 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2661 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2662 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2663 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2664 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2665 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2666 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2667 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2668
2669 // Move low f32 and clear high bits.
2670 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2671 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002672 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2674 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2675 (SUBREG_TO_REG (i32 0),
2676 (VMOVSSZrr (v4i32 (V_SET0)),
2677 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2678 }
2679
2680 let AddedComplexity = 20 in {
2681 // MOVSSrm zeros the high parts of the register; represent this
2682 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2683 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2684 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2685 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2686 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2687 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2688 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2689
2690 // MOVSDrm zeros the high parts of the register; represent this
2691 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2692 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2693 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2694 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2695 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2696 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2697 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2698 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2699 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2700 def : Pat<(v2f64 (X86vzload addr:$src)),
2701 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2702
2703 // Represent the same patterns above but in the form they appear for
2704 // 256-bit types
2705 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2706 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002707 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2709 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2710 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2711 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2712 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2713 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2714 }
2715 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2716 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2717 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2718 FR32X:$src)), sub_xmm)>;
2719 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2720 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2721 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2722 FR64X:$src)), sub_xmm)>;
2723 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2724 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002725 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002726
2727 // Move low f64 and clear high bits.
2728 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2729 (SUBREG_TO_REG (i32 0),
2730 (VMOVSDZrr (v2f64 (V_SET0)),
2731 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2732
2733 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2734 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2735 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2736
2737 // Extract and store.
2738 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2739 addr:$dst),
2740 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2741 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2742 addr:$dst),
2743 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2744
2745 // Shuffle with VMOVSS
2746 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2747 (VMOVSSZrr (v4i32 VR128X:$src1),
2748 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2749 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2750 (VMOVSSZrr (v4f32 VR128X:$src1),
2751 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2752
2753 // 256-bit variants
2754 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2755 (SUBREG_TO_REG (i32 0),
2756 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2757 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2758 sub_xmm)>;
2759 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2760 (SUBREG_TO_REG (i32 0),
2761 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2762 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2763 sub_xmm)>;
2764
2765 // Shuffle with VMOVSD
2766 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2767 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2768 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2769 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2770 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2771 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2772 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2773 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2774
2775 // 256-bit variants
2776 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2777 (SUBREG_TO_REG (i32 0),
2778 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2779 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2780 sub_xmm)>;
2781 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2782 (SUBREG_TO_REG (i32 0),
2783 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2784 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2785 sub_xmm)>;
2786
2787 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2788 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2789 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2790 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2791 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2792 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2793 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2794 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2795}
2796
2797let AddedComplexity = 15 in
2798def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2799 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002800 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002801 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802 (v2i64 VR128X:$src))))],
2803 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2804
2805let AddedComplexity = 20 in
2806def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2807 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 [(set VR128X:$dst, (v2i64 (X86vzmovl
2810 (loadv2i64 addr:$src))))],
2811 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2812 EVEX_CD8<8, CD8VT8>;
2813
2814let Predicates = [HasAVX512] in {
2815 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2816 let AddedComplexity = 20 in {
2817 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2818 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002819 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2820 (VMOV64toPQIZrr GR64:$src)>;
2821 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2822 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002823
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2825 (VMOVDI2PDIZrm addr:$src)>;
2826 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2827 (VMOVDI2PDIZrm addr:$src)>;
2828 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2829 (VMOVZPQILo2PQIZrm addr:$src)>;
2830 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2831 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002832 def : Pat<(v2i64 (X86vzload addr:$src)),
2833 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002835
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2837 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2838 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2839 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2840 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2841 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2842 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2843}
2844
2845def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2846 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2847
2848def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2849 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2850
2851def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2852 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2853
2854def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2855 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2856
2857//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002858// AVX-512 - Non-temporals
2859//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002860let SchedRW = [WriteLoad] in {
2861 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2862 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2863 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2864 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2865 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002866
Robert Khasanoved882972014-08-13 10:46:00 +00002867 let Predicates = [HasAVX512, HasVLX] in {
2868 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2869 (ins i256mem:$src),
2870 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2871 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2872 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002873
Robert Khasanoved882972014-08-13 10:46:00 +00002874 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2875 (ins i128mem:$src),
2876 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2877 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2878 EVEX_CD8<64, CD8VF>;
2879 }
Adam Nemetefd07852014-06-18 16:51:10 +00002880}
2881
Robert Khasanoved882972014-08-13 10:46:00 +00002882multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2883 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2884 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2885 let SchedRW = [WriteStore], mayStore = 1,
2886 AddedComplexity = 400 in
2887 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2888 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2889 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2890}
2891
2892multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2893 string elty, string elsz, string vsz512,
2894 string vsz256, string vsz128, Domain d,
2895 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2896 let Predicates = [prd] in
2897 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2898 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2899 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2900 EVEX_V512;
2901
2902 let Predicates = [prd, HasVLX] in {
2903 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2904 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2905 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2906 EVEX_V256;
2907
2908 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2909 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2910 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2911 EVEX_V128;
2912 }
2913}
2914
2915defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2916 "i", "64", "8", "4", "2", SSEPackedInt,
2917 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2918
2919defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2920 "f", "64", "8", "4", "2", SSEPackedDouble,
2921 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2922
2923defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2924 "f", "32", "16", "8", "4", SSEPackedSingle,
2925 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2926
Adam Nemet7f62b232014-06-10 16:39:53 +00002927//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928// AVX-512 - Integer arithmetic
2929//
2930multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002931 X86VectorVTInfo _, OpndItins itins,
2932 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002933 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002934 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2935 "$src2, $src1", "$src1, $src2",
2936 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002937 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002938 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002939
Robert Khasanov545d1b72014-10-14 14:36:19 +00002940 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002941 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002942 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2943 "$src2, $src1", "$src1, $src2",
2944 (_.VT (OpNode _.RC:$src1,
2945 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002946 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002947 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002948}
2949
2950multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2951 X86VectorVTInfo _, OpndItins itins,
2952 bit IsCommutable = 0> :
2953 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2954 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002955 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002956 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2957 "${src2}"##_.BroadcastStr##", $src1",
2958 "$src1, ${src2}"##_.BroadcastStr,
2959 (_.VT (OpNode _.RC:$src1,
2960 (X86VBroadcast
2961 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002962 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002963 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002965
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002966multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2967 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2968 Predicate prd, bit IsCommutable = 0> {
2969 let Predicates = [prd] in
2970 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2971 IsCommutable>, EVEX_V512;
2972
2973 let Predicates = [prd, HasVLX] in {
2974 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2975 IsCommutable>, EVEX_V256;
2976 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2977 IsCommutable>, EVEX_V128;
2978 }
2979}
2980
Robert Khasanov545d1b72014-10-14 14:36:19 +00002981multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2982 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2983 Predicate prd, bit IsCommutable = 0> {
2984 let Predicates = [prd] in
2985 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2986 IsCommutable>, EVEX_V512;
2987
2988 let Predicates = [prd, HasVLX] in {
2989 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2990 IsCommutable>, EVEX_V256;
2991 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2992 IsCommutable>, EVEX_V128;
2993 }
2994}
2995
2996multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2997 OpndItins itins, Predicate prd,
2998 bit IsCommutable = 0> {
2999 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3000 itins, prd, IsCommutable>,
3001 VEX_W, EVEX_CD8<64, CD8VF>;
3002}
3003
3004multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3005 OpndItins itins, Predicate prd,
3006 bit IsCommutable = 0> {
3007 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3008 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3009}
3010
3011multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3012 OpndItins itins, Predicate prd,
3013 bit IsCommutable = 0> {
3014 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3015 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3016}
3017
3018multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3019 OpndItins itins, Predicate prd,
3020 bit IsCommutable = 0> {
3021 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3022 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3023}
3024
3025multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3026 SDNode OpNode, OpndItins itins, Predicate prd,
3027 bit IsCommutable = 0> {
3028 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3029 IsCommutable>;
3030
3031 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3032 IsCommutable>;
3033}
3034
3035multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3036 SDNode OpNode, OpndItins itins, Predicate prd,
3037 bit IsCommutable = 0> {
3038 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3039 IsCommutable>;
3040
3041 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3042 IsCommutable>;
3043}
3044
3045multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3046 bits<8> opc_d, bits<8> opc_q,
3047 string OpcodeStr, SDNode OpNode,
3048 OpndItins itins, bit IsCommutable = 0> {
3049 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3050 itins, HasAVX512, IsCommutable>,
3051 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3052 itins, HasBWI, IsCommutable>;
3053}
3054
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003055multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3056 SDNode OpNode,X86VectorVTInfo _Src,
3057 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3058 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3059 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3060 "$src2, $src1","$src1, $src2",
3061 (_Dst.VT (OpNode
3062 (_Src.VT _Src.RC:$src1),
3063 (_Src.VT _Src.RC:$src2))),
3064 "",itins.rr, IsCommutable>,
3065 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003066 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003067 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3068 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3069 "$src2, $src1", "$src1, $src2",
3070 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3071 (bitconvert (_Src.LdFrag addr:$src2)))),
3072 "", itins.rm>,
3073 AVX512BIBase, EVEX_4V;
3074
3075 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3076 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3077 OpcodeStr,
3078 "${src2}"##_Dst.BroadcastStr##", $src1",
3079 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003080 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003081 (_Dst.VT (X86VBroadcast
3082 (_Dst.ScalarLdFrag addr:$src2)))))),
3083 "", itins.rm>,
3084 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003085 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086}
3087
Robert Khasanov545d1b72014-10-14 14:36:19 +00003088defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3089 SSE_INTALU_ITINS_P, 1>;
3090defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3091 SSE_INTALU_ITINS_P, 0>;
3092defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3093 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3094defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3095 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003096defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3097 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003099
3100multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3101 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003103 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3104 v16i32_info, v8i64_info, IsCommutable>,
3105 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3106 let Predicates = [HasVLX] in {
3107 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3108 v8i32x_info, v4i64x_info, IsCommutable>,
3109 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3110 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3111 v4i32x_info, v2i64x_info, IsCommutable>,
3112 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3113 }
3114}
3115
3116defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3117 X86pmuldq, 1>,T8PD;
3118defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3119 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003120
Robert Khasanov545d1b72014-10-14 14:36:19 +00003121defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3122 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3123defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3124 SSE_INTALU_ITINS_P, HasBWI, 1>;
3125defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3126 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003127
Robert Khasanov545d1b72014-10-14 14:36:19 +00003128defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3129 SSE_INTALU_ITINS_P, HasBWI, 1>;
3130defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3131 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3132defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3133 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003134
Robert Khasanov545d1b72014-10-14 14:36:19 +00003135defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3136 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3137defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3138 SSE_INTALU_ITINS_P, HasBWI, 1>;
3139defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3140 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003141
Robert Khasanov545d1b72014-10-14 14:36:19 +00003142defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3143 SSE_INTALU_ITINS_P, HasBWI, 1>;
3144defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3145 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3146defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3147 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003148
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003149def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3150 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3151 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3152def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3153 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3154 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3155def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3156 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3157 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3158def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3159 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3160 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3161def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3162 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3163 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3164def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3165 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3166 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3167def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3168 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3169 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3170def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3171 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3172 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003173//===----------------------------------------------------------------------===//
3174// AVX-512 - Unpack Instructions
3175//===----------------------------------------------------------------------===//
3176
3177multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3178 PatFrag mem_frag, RegisterClass RC,
3179 X86MemOperand x86memop, string asm,
3180 Domain d> {
3181 def rr : AVX512PI<opc, MRMSrcReg,
3182 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3183 asm, [(set RC:$dst,
3184 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003185 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003186 def rm : AVX512PI<opc, MRMSrcMem,
3187 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3188 asm, [(set RC:$dst,
3189 (vt (OpNode RC:$src1,
3190 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003191 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003192}
3193
Craig Topper820d4922015-02-09 04:04:50 +00003194defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003195 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003196 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003197defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003198 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003199 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003200defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003201 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003202 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003203defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003204 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003205 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003206
3207multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3208 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3209 X86MemOperand x86memop> {
3210 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3211 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003212 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003213 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003214 IIC_SSE_UNPCK>, EVEX_4V;
3215 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3216 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003217 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003218 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3219 (bitconvert (memop_frag addr:$src2)))))],
3220 IIC_SSE_UNPCK>, EVEX_4V;
3221}
3222defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003223 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003224 EVEX_CD8<32, CD8VF>;
3225defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003226 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003227 VEX_W, EVEX_CD8<64, CD8VF>;
3228defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003229 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003230 EVEX_CD8<32, CD8VF>;
3231defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003232 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003233 VEX_W, EVEX_CD8<64, CD8VF>;
3234//===----------------------------------------------------------------------===//
3235// AVX-512 - PSHUFD
3236//
3237
3238multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003239 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003240 X86MemOperand x86memop, ValueType OpVT> {
3241 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003242 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003243 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003244 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003245 [(set RC:$dst,
3246 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3247 EVEX;
3248 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003249 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003250 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003251 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003252 [(set RC:$dst,
3253 (OpVT (OpNode (mem_frag addr:$src1),
3254 (i8 imm:$src2))))]>, EVEX;
3255}
3256
Craig Topper820d4922015-02-09 04:04:50 +00003257defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003258 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003259
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003260//===----------------------------------------------------------------------===//
3261// AVX-512 Logical Instructions
3262//===----------------------------------------------------------------------===//
3263
Robert Khasanov545d1b72014-10-14 14:36:19 +00003264defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3265 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3266defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3267 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3268defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3269 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3270defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003271 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272
3273//===----------------------------------------------------------------------===//
3274// AVX-512 FP arithmetic
3275//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003276multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3277 SDNode OpNode, SDNode VecNode, OpndItins itins,
3278 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003279
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003280 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3281 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3282 "$src2, $src1", "$src1, $src2",
3283 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3284 (i32 FROUND_CURRENT)),
3285 "", itins.rr, IsCommutable>;
3286
3287 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3288 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3289 "$src2, $src1", "$src1, $src2",
3290 (VecNode (_.VT _.RC:$src1),
3291 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3292 (i32 FROUND_CURRENT)),
3293 "", itins.rm, IsCommutable>;
3294 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3295 Predicates = [HasAVX512] in {
3296 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3297 (ins _.FRC:$src1, _.FRC:$src2),
3298 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3299 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3300 itins.rr>;
3301 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3302 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3303 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3304 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3305 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3306 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003307}
3308
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003309multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3310 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3311
3312 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3313 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3314 "$rc, $src2, $src1", "$src1, $src2, $rc",
3315 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3316 (i32 imm:$rc)), "", itins.rr, IsCommutable>,
3317 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003318}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003319multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3320 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3321
3322 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3323 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3324 "$src2, $src1", "$src1, $src2",
3325 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3326 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003327}
3328
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003329multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3330 SDNode VecNode,
3331 SizeItins itins, bit IsCommutable> {
3332 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3333 itins.s, IsCommutable>,
3334 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3335 itins.s, IsCommutable>,
3336 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3337 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3338 itins.d, IsCommutable>,
3339 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3340 itins.d, IsCommutable>,
3341 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3342}
3343
3344multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3345 SDNode VecNode,
3346 SizeItins itins, bit IsCommutable> {
3347 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3348 itins.s, IsCommutable>,
3349 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3350 itins.s, IsCommutable>,
3351 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3352 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3353 itins.d, IsCommutable>,
3354 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3355 itins.d, IsCommutable>,
3356 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3357}
3358defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3359defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3360defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3361defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3362defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3363defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3364
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003365multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003366 X86VectorVTInfo _, bit IsCommutable> {
3367 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3368 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3369 "$src2, $src1", "$src1, $src2",
3370 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003371 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003372 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3373 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3374 "$src2, $src1", "$src1, $src2",
3375 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3376 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3377 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3378 "${src2}"##_.BroadcastStr##", $src1",
3379 "$src1, ${src2}"##_.BroadcastStr,
3380 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3381 (_.ScalarLdFrag addr:$src2))))>,
3382 EVEX_4V, EVEX_B;
3383 }//let mayLoad = 1
3384}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003385
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003386multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3387 X86VectorVTInfo _, bit IsCommutable> {
3388 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3389 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3390 "$rc, $src2, $src1", "$src1, $src2, $rc",
3391 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3392 EVEX_4V, EVEX_B, EVEX_RC;
3393}
3394
3395multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003396 bit IsCommutable = 0> {
3397 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3398 IsCommutable>, EVEX_V512, PS,
3399 EVEX_CD8<32, CD8VF>;
3400 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3401 IsCommutable>, EVEX_V512, PD, VEX_W,
3402 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003403
Robert Khasanov595e5982014-10-29 15:43:02 +00003404 // Define only if AVX512VL feature is present.
3405 let Predicates = [HasVLX] in {
3406 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3407 IsCommutable>, EVEX_V128, PS,
3408 EVEX_CD8<32, CD8VF>;
3409 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3410 IsCommutable>, EVEX_V256, PS,
3411 EVEX_CD8<32, CD8VF>;
3412 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3413 IsCommutable>, EVEX_V128, PD, VEX_W,
3414 EVEX_CD8<64, CD8VF>;
3415 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3416 IsCommutable>, EVEX_V256, PD, VEX_W,
3417 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003418 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003419}
3420
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003421multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3422 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3423 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3424 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3425 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3426}
3427
3428defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3429 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3430defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3431 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3432defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3433 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3434defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3435 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003436defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3437defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003438let Predicates = [HasDQI] in {
3439 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3440 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3441 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3442 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3443}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003444def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3445 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3446 (i16 -1), FROUND_CURRENT)),
3447 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3448
3449def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3450 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3451 (i8 -1), FROUND_CURRENT)),
3452 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3453
3454def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3455 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3456 (i16 -1), FROUND_CURRENT)),
3457 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3458
3459def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3460 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3461 (i8 -1), FROUND_CURRENT)),
3462 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003463//===----------------------------------------------------------------------===//
3464// AVX-512 VPTESTM instructions
3465//===----------------------------------------------------------------------===//
3466
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003467multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3468 X86VectorVTInfo _> {
3469 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3470 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3471 "$src2, $src1", "$src1, $src2",
3472 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3473 EVEX_4V;
3474 let mayLoad = 1 in
3475 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3476 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3477 "$src2, $src1", "$src1, $src2",
3478 (OpNode (_.VT _.RC:$src1),
3479 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3480 EVEX_4V,
3481 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003482}
3483
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003484multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3485 X86VectorVTInfo _> {
3486 let mayLoad = 1 in
3487 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3488 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3489 "${src2}"##_.BroadcastStr##", $src1",
3490 "$src1, ${src2}"##_.BroadcastStr,
3491 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3492 (_.ScalarLdFrag addr:$src2))))>,
3493 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003494}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003495multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3496 AVX512VLVectorVTInfo _> {
3497 let Predicates = [HasAVX512] in
3498 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3499 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3500
3501 let Predicates = [HasAVX512, HasVLX] in {
3502 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3503 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3504 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3505 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3506 }
3507}
3508
3509multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3510 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3511 avx512vl_i32_info>;
3512 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3513 avx512vl_i64_info>, VEX_W;
3514}
3515
3516multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3517 SDNode OpNode> {
3518 let Predicates = [HasBWI] in {
3519 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3520 EVEX_V512, VEX_W;
3521 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3522 EVEX_V512;
3523 }
3524 let Predicates = [HasVLX, HasBWI] in {
3525
3526 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3527 EVEX_V256, VEX_W;
3528 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3529 EVEX_V128, VEX_W;
3530 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3531 EVEX_V256;
3532 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3533 EVEX_V128;
3534 }
3535}
3536
3537multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3538 SDNode OpNode> :
3539 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3540 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3541
3542defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3543defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003544
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003545def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3546 (v16i32 VR512:$src2), (i16 -1))),
3547 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3548
3549def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3550 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003551 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003552
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553//===----------------------------------------------------------------------===//
3554// AVX-512 Shift instructions
3555//===----------------------------------------------------------------------===//
3556multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003557 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003558 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003559 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003560 "$src2, $src1", "$src1, $src2",
3561 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3562 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003563 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003564 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003565 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003566 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003567 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3568 (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003569 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003570}
3571
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003572multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3573 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3574 let mayLoad = 1 in
3575 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3576 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3577 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3578 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
3579 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
3580}
3581
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003582multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003583 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003584 // src2 is always 128-bit
3585 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3586 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3587 "$src2, $src1", "$src1, $src2",
3588 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3589 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3590 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3591 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3592 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003593 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003594 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
3595 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003596}
3597
Cameron McInally5fb084e2014-12-11 17:13:05 +00003598multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003599 ValueType SrcVT, PatFrag bc_frag,
3600 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3601 let Predicates = [prd] in
3602 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3603 VTInfo.info512>, EVEX_V512,
3604 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3605 let Predicates = [prd, HasVLX] in {
3606 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3607 VTInfo.info256>, EVEX_V256,
3608 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3609 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3610 VTInfo.info128>, EVEX_V128,
3611 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3612 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003613}
3614
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003615multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3616 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003617 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003618 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003619 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003620 avx512vl_i64_info, HasAVX512>, VEX_W;
3621 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3622 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003623}
3624
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003625multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3626 string OpcodeStr, SDNode OpNode,
3627 AVX512VLVectorVTInfo VTInfo> {
3628 let Predicates = [HasAVX512] in
3629 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3630 VTInfo.info512>,
3631 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3632 VTInfo.info512>, EVEX_V512;
3633 let Predicates = [HasAVX512, HasVLX] in {
3634 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3635 VTInfo.info256>,
3636 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3637 VTInfo.info256>, EVEX_V256;
3638 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3639 VTInfo.info128>,
3640 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3641 VTInfo.info128>, EVEX_V128;
3642 }
3643}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003644
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003645multiclass avx512_shift_rmi_w<bits<8> opcw,
3646 Format ImmFormR, Format ImmFormM,
3647 string OpcodeStr, SDNode OpNode> {
3648 let Predicates = [HasBWI] in
3649 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3650 v32i16_info>, EVEX_V512;
3651 let Predicates = [HasVLX, HasBWI] in {
3652 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3653 v16i16x_info>, EVEX_V256;
3654 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3655 v8i16x_info>, EVEX_V128;
3656 }
3657}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003658
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003659multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3660 Format ImmFormR, Format ImmFormM,
3661 string OpcodeStr, SDNode OpNode> {
3662 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3663 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3664 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3665 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3666}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003667
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003668defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3669 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3670
3671defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3672 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3673
3674defm VPSRA : avx512_shift_rmi_dq<0x72, 0x73, MRM4r, MRM4m, "vpsra", X86vsrai>,
3675 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3676
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003677defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3678defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003679
3680defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3681defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3682defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003683
3684//===-------------------------------------------------------------------===//
3685// Variable Bit Shifts
3686//===-------------------------------------------------------------------===//
3687multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003688 X86VectorVTInfo _> {
3689 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3690 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3691 "$src2, $src1", "$src1, $src2",
3692 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3693 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003694 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003695 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3696 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3697 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003698 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003699 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
3700 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003701}
3702
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003703multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3704 X86VectorVTInfo _> {
3705 let mayLoad = 1 in
3706 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3707 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3708 "${src2}"##_.BroadcastStr##", $src1",
3709 "$src1, ${src2}"##_.BroadcastStr,
3710 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3711 (_.ScalarLdFrag addr:$src2))))),
3712 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
3713 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3714}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003715multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3716 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003717 let Predicates = [HasAVX512] in
3718 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3719 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3720
3721 let Predicates = [HasAVX512, HasVLX] in {
3722 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3723 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3724 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3725 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3726 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003727}
3728
3729multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3730 SDNode OpNode> {
3731 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003732 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003733 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003734 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003735}
3736
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003737multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3738 SDNode OpNode> {
3739 let Predicates = [HasBWI] in
3740 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3741 EVEX_V512, VEX_W;
3742 let Predicates = [HasVLX, HasBWI] in {
3743
3744 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3745 EVEX_V256, VEX_W;
3746 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3747 EVEX_V128, VEX_W;
3748 }
3749}
3750
3751defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3752 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3753defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3754 avx512_var_shift_w<0x11, "vpsravw", sra>;
3755defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3756 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3757defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3758defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003759
3760//===----------------------------------------------------------------------===//
3761// AVX-512 - MOVDDUP
3762//===----------------------------------------------------------------------===//
3763
Michael Liao5bf95782014-12-04 05:20:33 +00003764multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003765 X86MemOperand x86memop, PatFrag memop_frag> {
3766def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003767 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003768 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3769def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003770 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003771 [(set RC:$dst,
3772 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3773}
3774
Craig Topper820d4922015-02-09 04:04:50 +00003775defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003776 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3777def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3778 (VMOVDDUPZrm addr:$src)>;
3779
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003780//===---------------------------------------------------------------------===//
3781// Replicate Single FP - MOVSHDUP and MOVSLDUP
3782//===---------------------------------------------------------------------===//
3783multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3784 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3785 X86MemOperand x86memop> {
3786 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003787 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003788 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3789 let mayLoad = 1 in
3790 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003791 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003792 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3793}
3794
3795defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003796 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003797 EVEX_CD8<32, CD8VF>;
3798defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003799 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003800 EVEX_CD8<32, CD8VF>;
3801
3802def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003803def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003804 (VMOVSHDUPZrm addr:$src)>;
3805def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003806def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003807 (VMOVSLDUPZrm addr:$src)>;
3808
3809//===----------------------------------------------------------------------===//
3810// Move Low to High and High to Low packed FP Instructions
3811//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003812def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3813 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003814 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003815 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3816 IIC_SSE_MOV_LH>, EVEX_4V;
3817def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3818 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003819 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003820 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3821 IIC_SSE_MOV_LH>, EVEX_4V;
3822
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003823let Predicates = [HasAVX512] in {
3824 // MOVLHPS patterns
3825 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3826 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3827 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3828 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003829
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003830 // MOVHLPS patterns
3831 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3832 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3833}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834
3835//===----------------------------------------------------------------------===//
3836// FMA - Fused Multiply Operations
3837//
Adam Nemet26371ce2014-10-24 00:02:55 +00003838
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003839let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003840// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3841multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3842 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003843 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003844 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003845 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003846 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003847 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003848
3849 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003850 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3851 (ins _.RC:$src2, _.MemOp:$src3),
3852 OpcodeStr, "$src3, $src2", "$src2, $src3",
3853 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3854 AVX512FMA3Base;
3855
3856 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3857 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003858 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
3859 !strconcat("$src2, ${src3}", _.BroadcastStr ),
3860 (OpNode _.RC:$src1,
3861 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003862 AVX512FMA3Base, EVEX_B;
3863 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003864} // Constraints = "$src1 = $dst"
3865
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003866let Constraints = "$src1 = $dst" in {
3867// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003868multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
3869 X86VectorVTInfo _,
3870 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003871 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3872 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3873 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3874 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3875 AVX512FMA3Base, EVEX_B, EVEX_RC;
3876 }
3877} // Constraints = "$src1 = $dst"
3878
3879multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3880 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3881 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3882 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3883}
3884
Adam Nemet832ec5e2014-10-24 00:03:00 +00003885multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003886 string OpcodeStr, X86VectorVTInfo VTI,
3887 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003888 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3889 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003890 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3891 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003892}
3893
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003894multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3895 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003896 SDPatternOperator OpNode,
3897 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003898let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003899 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003900 v16f32_info, OpNode>,
3901 avx512_fma3_round_forms<opc213, OpcodeStr,
3902 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003903 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3904 v8f32x_info, OpNode>, EVEX_V256;
3905 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3906 v4f32x_info, OpNode>, EVEX_V128;
3907 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003908let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003909 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003910 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003911 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
3912 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003913 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003914 v4f64x_info, OpNode>,
3915 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003916 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003917 v2f64x_info, OpNode>,
3918 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003919 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003920}
3921
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003922defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3923defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3924defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3925defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3926defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3927defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003928
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003929let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003930multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
3931 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003932 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003933 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3934 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003935 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00003936 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003937 _.RC:$src3)))]>;
3938 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
3939 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003940 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003941 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
3942 [(set _.RC:$dst,
3943 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3944 (_.ScalarLdFrag addr:$src2))),
3945 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003946}
3947} // Constraints = "$src1 = $dst"
3948
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003949multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003950
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003951let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003952 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003953 OpNode,v16f32_info>, EVEX_V512,
3954 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003955 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003956 OpNode, v8f32x_info>, EVEX_V256,
3957 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003958 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003959 OpNode, v4f32x_info>, EVEX_V128,
3960 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003961 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003962let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003963 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003964 OpNode, v8f64_info>, EVEX_V512,
3965 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003966 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003967 OpNode, v4f64x_info>, EVEX_V256,
3968 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003969 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003970 OpNode, v2f64x_info>, EVEX_V128,
3971 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003972 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003973}
3974
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003975defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
3976defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
3977defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
3978defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
3979defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
3980defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
3981
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003982// Scalar FMA
3983let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00003984multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3985 RegisterClass RC, ValueType OpVT,
3986 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003987 PatFrag mem_frag> {
3988 let isCommutable = 1 in
3989 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
3990 (ins RC:$src1, RC:$src2, RC:$src3),
3991 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003992 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003993 [(set RC:$dst,
3994 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
3995 let mayLoad = 1 in
3996 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
3997 (ins RC:$src1, RC:$src2, f128mem:$src3),
3998 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003999 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004000 [(set RC:$dst,
4001 (OpVT (OpNode RC:$src2, RC:$src1,
4002 (mem_frag addr:$src3))))]>;
4003}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004004} // Constraints = "$src1 = $dst"
4005
Elena Demikhovskycf088092013-12-11 14:31:04 +00004006defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004007 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004008defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004010defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004011 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004012defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004013 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004014defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004015 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004016defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004018defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004020defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004021 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4022
4023//===----------------------------------------------------------------------===//
4024// AVX-512 Scalar convert from sign integer to float/double
4025//===----------------------------------------------------------------------===//
4026
4027multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4028 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004029let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004030 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004031 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004032 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033 let mayLoad = 1 in
4034 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4035 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004036 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004037 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004038} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004039}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004040
Andrew Trick15a47742013-10-09 05:11:10 +00004041let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004042defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004043 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004044defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004045 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004046defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004047 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004048defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004049 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4050
4051def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4052 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4053def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004054 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004055def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4056 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4057def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004058 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004059
4060def : Pat<(f32 (sint_to_fp GR32:$src)),
4061 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4062def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004063 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004064def : Pat<(f64 (sint_to_fp GR32:$src)),
4065 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4066def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004067 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4068
Elena Demikhovskycf088092013-12-11 14:31:04 +00004069defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004070 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004071defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004072 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004073defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004074 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004075defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004076 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4077
4078def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4079 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4080def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4081 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4082def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4083 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4084def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4085 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4086
4087def : Pat<(f32 (uint_to_fp GR32:$src)),
4088 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4089def : Pat<(f32 (uint_to_fp GR64:$src)),
4090 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4091def : Pat<(f64 (uint_to_fp GR32:$src)),
4092 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4093def : Pat<(f64 (uint_to_fp GR64:$src)),
4094 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004095}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004096
4097//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004098// AVX-512 Scalar convert from float/double to integer
4099//===----------------------------------------------------------------------===//
4100multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4101 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4102 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004103let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004104 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004105 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004106 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4107 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004108 let mayLoad = 1 in
4109 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004110 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004111 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004112} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004113}
4114let Predicates = [HasAVX512] in {
4115// Convert float/double to signed/unsigned int 32/64
4116defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004117 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004118 XS, EVEX_CD8<32, CD8VT1>;
4119defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004120 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004121 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4122defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004123 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004124 XS, EVEX_CD8<32, CD8VT1>;
4125defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4126 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004127 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004128 EVEX_CD8<32, CD8VT1>;
4129defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004130 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004131 XD, EVEX_CD8<64, CD8VT1>;
4132defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004133 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004134 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4135defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004136 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004137 XD, EVEX_CD8<64, CD8VT1>;
4138defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4139 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004140 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004141 EVEX_CD8<64, CD8VT1>;
4142
Craig Topper9dd48c82014-01-02 17:28:14 +00004143let isCodeGenOnly = 1 in {
4144 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4145 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4146 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4147 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4148 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4149 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4150 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4151 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4152 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4153 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4154 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4155 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004156
Craig Topper9dd48c82014-01-02 17:28:14 +00004157 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4158 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4159 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4160 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4161 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4162 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4163 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4164 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4165 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4166 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4167 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4168 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4169} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004170
4171// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004172let isCodeGenOnly = 1 in {
4173 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4174 ssmem, sse_load_f32, "cvttss2si">,
4175 XS, EVEX_CD8<32, CD8VT1>;
4176 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4177 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4178 "cvttss2si">, XS, VEX_W,
4179 EVEX_CD8<32, CD8VT1>;
4180 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4181 sdmem, sse_load_f64, "cvttsd2si">, XD,
4182 EVEX_CD8<64, CD8VT1>;
4183 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4184 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4185 "cvttsd2si">, XD, VEX_W,
4186 EVEX_CD8<64, CD8VT1>;
4187 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4188 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4189 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4190 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4191 int_x86_avx512_cvttss2usi64, ssmem,
4192 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4193 EVEX_CD8<32, CD8VT1>;
4194 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4195 int_x86_avx512_cvttsd2usi,
4196 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4197 EVEX_CD8<64, CD8VT1>;
4198 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4199 int_x86_avx512_cvttsd2usi64, sdmem,
4200 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4201 EVEX_CD8<64, CD8VT1>;
4202} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004203
4204multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4205 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4206 string asm> {
4207 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004208 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004209 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4210 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004211 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004212 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4213}
4214
4215defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004216 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004217 EVEX_CD8<32, CD8VT1>;
4218defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004219 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004220 EVEX_CD8<32, CD8VT1>;
4221defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004222 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004223 EVEX_CD8<32, CD8VT1>;
4224defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004225 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004226 EVEX_CD8<32, CD8VT1>;
4227defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004228 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004229 EVEX_CD8<64, CD8VT1>;
4230defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004231 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004232 EVEX_CD8<64, CD8VT1>;
4233defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004234 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004235 EVEX_CD8<64, CD8VT1>;
4236defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004237 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004238 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004239} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004240//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004241// AVX-512 Convert form float to double and back
4242//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004243let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004244def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4245 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004246 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004247 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4248let mayLoad = 1 in
4249def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4250 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004251 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004252 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4253 EVEX_CD8<32, CD8VT1>;
4254
4255// Convert scalar double to scalar single
4256def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4257 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004258 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004259 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4260let mayLoad = 1 in
4261def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4262 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004263 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004264 []>, EVEX_4V, VEX_LIG, VEX_W,
4265 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4266}
4267
4268def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4269 Requires<[HasAVX512]>;
4270def : Pat<(fextend (loadf32 addr:$src)),
4271 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4272
4273def : Pat<(extloadf32 addr:$src),
4274 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4275 Requires<[HasAVX512, OptForSize]>;
4276
4277def : Pat<(extloadf32 addr:$src),
4278 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4279 Requires<[HasAVX512, OptForSpeed]>;
4280
4281def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4282 Requires<[HasAVX512]>;
4283
Michael Liao5bf95782014-12-04 05:20:33 +00004284multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4285 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004286 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4287 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004288let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004289 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004290 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004291 [(set DstRC:$dst,
4292 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004293 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004294 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004295 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004296 let mayLoad = 1 in
4297 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004298 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004299 [(set DstRC:$dst,
4300 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004301} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004302}
4303
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004304multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004305 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4306 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4307 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004308let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004309 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004310 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004311 [(set DstRC:$dst,
4312 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4313 let mayLoad = 1 in
4314 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004315 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004316 [(set DstRC:$dst,
4317 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004318} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004319}
4320
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004321defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004322 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004323 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004324 EVEX_CD8<64, CD8VF>;
4325
4326defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004327 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004328 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004329 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4331 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004332
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004333def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4334 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4335 (VCVTPD2PSZrr VR512:$src)>;
4336
4337def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4338 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4339 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004340
4341//===----------------------------------------------------------------------===//
4342// AVX-512 Vector convert from sign integer to float/double
4343//===----------------------------------------------------------------------===//
4344
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004345defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004346 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004347 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004348 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004349
4350defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004351 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004352 SSEPackedDouble>, EVEX_V512, XS,
4353 EVEX_CD8<32, CD8VH>;
4354
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004355defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004356 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357 SSEPackedSingle>, EVEX_V512, XS,
4358 EVEX_CD8<32, CD8VF>;
4359
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004360defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004361 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004362 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004363 EVEX_CD8<64, CD8VF>;
4364
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004365defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004366 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004367 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004368 EVEX_CD8<32, CD8VF>;
4369
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004370// cvttps2udq (src, 0, mask-all-ones, sae-current)
4371def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4372 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4373 (VCVTTPS2UDQZrr VR512:$src)>;
4374
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004375defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004376 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004377 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004378 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004379
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004380// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4381def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4382 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4383 (VCVTTPD2UDQZrr VR512:$src)>;
4384
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004385defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004386 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004387 SSEPackedDouble>, EVEX_V512, XS,
4388 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004389
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004390defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004391 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004392 SSEPackedSingle>, EVEX_V512, XD,
4393 EVEX_CD8<32, CD8VF>;
4394
4395def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004396 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004397 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004398
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004399def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4400 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4401 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4402
4403def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4404 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4405 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004406
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004407def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4408 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4409 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004410
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004411def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4412 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4413 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4414
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004415def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004416 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004417 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004418def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4419 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4420 (VCVTDQ2PDZrr VR256X:$src)>;
4421def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4422 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4423 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4424def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4425 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4426 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004427
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004428multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4429 RegisterClass DstRC, PatFrag mem_frag,
4430 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004431let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004432 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004433 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004434 [], d>, EVEX;
4435 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004436 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004437 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004438 let mayLoad = 1 in
4439 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004440 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004441 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004442} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004443}
4444
4445defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004446 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004447 EVEX_V512, EVEX_CD8<32, CD8VF>;
4448defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004449 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004450 EVEX_V512, EVEX_CD8<64, CD8VF>;
4451
4452def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4453 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4454 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4455
4456def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4457 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4458 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4459
4460defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004461 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004462 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004463defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004464 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004465 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004466
4467def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4468 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4469 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4470
4471def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4472 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4473 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004474
4475let Predicates = [HasAVX512] in {
4476 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4477 (VCVTPD2PSZrm addr:$src)>;
4478 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4479 (VCVTPS2PDZrm addr:$src)>;
4480}
4481
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004482//===----------------------------------------------------------------------===//
4483// Half precision conversion instructions
4484//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004485multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4486 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004487 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4488 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004489 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004490 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004491 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4492 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4493}
4494
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004495multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4496 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004497 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004498 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004499 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004500 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004501 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004502 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004503 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004504 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004505}
4506
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004507defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004508 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004509defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004510 EVEX_CD8<32, CD8VH>;
4511
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004512def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4513 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4514 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4515
4516def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4517 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4518 (VCVTPH2PSZrr VR256X:$src)>;
4519
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004520let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4521 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004522 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004523 EVEX_CD8<32, CD8VT1>;
4524 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004525 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004526 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4527 let Pattern = []<dag> in {
4528 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004529 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004530 EVEX_CD8<32, CD8VT1>;
4531 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004532 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004533 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4534 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004535 let isCodeGenOnly = 1 in {
4536 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004537 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004538 EVEX_CD8<32, CD8VT1>;
4539 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004540 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004541 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004542
Craig Topper9dd48c82014-01-02 17:28:14 +00004543 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004544 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004545 EVEX_CD8<32, CD8VT1>;
4546 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004547 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004548 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4549 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004550}
Michael Liao5bf95782014-12-04 05:20:33 +00004551
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004552/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4553multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4554 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004555 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004556 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4557 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004558 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004559 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004560 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004561 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4562 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004563 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004564 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004565 }
4566}
4567}
4568
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004569defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4570 EVEX_CD8<32, CD8VT1>;
4571defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4572 VEX_W, EVEX_CD8<64, CD8VT1>;
4573defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4574 EVEX_CD8<32, CD8VT1>;
4575defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4576 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004577
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004578def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4579 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4580 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4581 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004582
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004583def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4584 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4585 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4586 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004587
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004588def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4589 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4590 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4591 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004592
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004593def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4594 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4595 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4596 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004597
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004598/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4599multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004600 X86VectorVTInfo _> {
4601 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4602 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4603 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4604 let mayLoad = 1 in {
4605 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4606 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4607 (OpNode (_.FloatVT
4608 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4609 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4610 (ins _.ScalarMemOp:$src), OpcodeStr,
4611 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4612 (OpNode (_.FloatVT
4613 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4614 EVEX, T8PD, EVEX_B;
4615 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004616}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004617
4618multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4619 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4620 EVEX_V512, EVEX_CD8<32, CD8VF>;
4621 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4622 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4623
4624 // Define only if AVX512VL feature is present.
4625 let Predicates = [HasVLX] in {
4626 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4627 OpNode, v4f32x_info>,
4628 EVEX_V128, EVEX_CD8<32, CD8VF>;
4629 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4630 OpNode, v8f32x_info>,
4631 EVEX_V256, EVEX_CD8<32, CD8VF>;
4632 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4633 OpNode, v2f64x_info>,
4634 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4635 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4636 OpNode, v4f64x_info>,
4637 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4638 }
4639}
4640
4641defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4642defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004643
4644def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4645 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4646 (VRSQRT14PSZr VR512:$src)>;
4647def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4648 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4649 (VRSQRT14PDZr VR512:$src)>;
4650
4651def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4652 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4653 (VRCP14PSZr VR512:$src)>;
4654def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4655 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4656 (VRCP14PDZr VR512:$src)>;
4657
4658/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004659multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4660 SDNode OpNode> {
4661
4662 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4663 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4664 "$src2, $src1", "$src1, $src2",
4665 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4666 (i32 FROUND_CURRENT))>;
4667
4668 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4669 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4670 "$src2, $src1", "$src1, $src2",
4671 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4672 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4673
4674 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4675 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4676 "$src2, $src1", "$src1, $src2",
4677 (OpNode (_.VT _.RC:$src1),
4678 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4679 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004680}
4681
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004682multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4683 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4684 EVEX_CD8<32, CD8VT1>;
4685 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4686 EVEX_CD8<64, CD8VT1>, VEX_W;
4687}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004688
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004689let hasSideEffects = 0, Predicates = [HasERI] in {
4690 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4691 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4692}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004693/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004694
4695multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4696 SDNode OpNode> {
4697
4698 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4699 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4700 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4701
4702 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4703 (ins _.RC:$src), OpcodeStr,
4704 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004705 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4706 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004707
4708 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4709 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4710 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004711 (bitconvert (_.LdFrag addr:$src))),
4712 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004713
4714 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4715 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4716 (OpNode (_.FloatVT
4717 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4718 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004719}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004720
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004721multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4722 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4723 EVEX_CD8<32, CD8VF>;
4724 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4725 VEX_W, EVEX_CD8<32, CD8VF>;
4726}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004727
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004728let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004729
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004730 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4731 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4732 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4733}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004734
Robert Khasanoveb126392014-10-28 18:15:20 +00004735multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4736 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004737 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004738 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4739 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4740 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004741 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004742 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4743 (OpNode (_.FloatVT
4744 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004745
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004746 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004747 (ins _.ScalarMemOp:$src), OpcodeStr,
4748 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4749 (OpNode (_.FloatVT
4750 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4751 EVEX, EVEX_B;
4752 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004753}
4754
4755multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4756 Intrinsic F32Int, Intrinsic F64Int,
4757 OpndItins itins_s, OpndItins itins_d> {
4758 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4759 (ins FR32X:$src1, FR32X:$src2),
4760 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004761 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004762 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004763 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004764 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4765 (ins VR128X:$src1, VR128X:$src2),
4766 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004767 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004768 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004769 (F32Int VR128X:$src1, VR128X:$src2))],
4770 itins_s.rr>, XS, EVEX_4V;
4771 let mayLoad = 1 in {
4772 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4773 (ins FR32X:$src1, f32mem:$src2),
4774 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004775 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004776 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004777 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004778 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4779 (ins VR128X:$src1, ssmem:$src2),
4780 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004781 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004782 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004783 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4784 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4785 }
4786 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4787 (ins FR64X:$src1, FR64X:$src2),
4788 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004789 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004790 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004791 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004792 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4793 (ins VR128X:$src1, VR128X:$src2),
4794 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004795 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004796 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004797 (F64Int VR128X:$src1, VR128X:$src2))],
4798 itins_s.rr>, XD, EVEX_4V, VEX_W;
4799 let mayLoad = 1 in {
4800 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4801 (ins FR64X:$src1, f64mem:$src2),
4802 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004803 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004804 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004805 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004806 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4807 (ins VR128X:$src1, sdmem:$src2),
4808 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004809 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004810 [(set VR128X:$dst,
4811 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004812 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4813 }
4814}
4815
Robert Khasanoveb126392014-10-28 18:15:20 +00004816multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4817 SDNode OpNode> {
4818 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4819 v16f32_info>,
4820 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4821 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4822 v8f64_info>,
4823 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4824 // Define only if AVX512VL feature is present.
4825 let Predicates = [HasVLX] in {
4826 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4827 OpNode, v4f32x_info>,
4828 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4829 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4830 OpNode, v8f32x_info>,
4831 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4832 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4833 OpNode, v2f64x_info>,
4834 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4835 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4836 OpNode, v4f64x_info>,
4837 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4838 }
4839}
4840
4841defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004842
Michael Liao5bf95782014-12-04 05:20:33 +00004843defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4844 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004845 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004846
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004847let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004848 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4849 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004850 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004851 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4852 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004853 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004854
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004855 def : Pat<(f32 (fsqrt FR32X:$src)),
4856 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4857 def : Pat<(f32 (fsqrt (load addr:$src))),
4858 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4859 Requires<[OptForSize]>;
4860 def : Pat<(f64 (fsqrt FR64X:$src)),
4861 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4862 def : Pat<(f64 (fsqrt (load addr:$src))),
4863 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4864 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004865
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004866 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004867 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004868 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004869 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004870 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004871
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004872 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004873 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004874 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004875 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004876 Requires<[OptForSize]>;
4877
4878 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4879 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4880 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4881 VR128X)>;
4882 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4883 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4884
4885 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4886 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4887 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4888 VR128X)>;
4889 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4890 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4891}
4892
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004893
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004894multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4895 X86MemOperand x86memop, RegisterClass RC,
4896 PatFrag mem_frag, Domain d> {
4897let ExeDomain = d in {
4898 // Intrinsic operation, reg.
4899 // Vector intrinsic operation, reg
4900 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004901 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004902 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004903 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004904 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004905
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004906 // Vector intrinsic operation, mem
4907 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004908 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004909 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004910 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004911 []>, EVEX;
4912} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913}
4914
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004915defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004916 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004917 EVEX_CD8<32, CD8VF>;
4918
4919def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004920 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004921 FROUND_CURRENT)),
4922 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4923
4924
4925defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004926 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004927 VEX_W, EVEX_CD8<64, CD8VF>;
4928
4929def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004930 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004931 FROUND_CURRENT)),
4932 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
4933
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004934multiclass
4935avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004936
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004937 let ExeDomain = _.ExeDomain in {
4938 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4939 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4940 "$src3, $src2, $src1", "$src1, $src2, $src3",
4941 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4942 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4943
4944 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4945 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
4946 "$src3, $src2, $src1", "$src1, $src2, $src3",
4947 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4948 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
4949
4950 let mayLoad = 1 in
4951 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4952 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
4953 "$src3, $src2, $src1", "$src1, $src2, $src3",
4954 (_.VT (X86RndScale (_.VT _.RC:$src1),
4955 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4956 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
4957 }
4958 let Predicates = [HasAVX512] in {
4959 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
4960 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4961 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
4962 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
4963 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4964 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
4965 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
4966 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4967 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
4968 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
4969 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4970 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
4971 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
4972 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
4973 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
4974
4975 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4976 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4977 addr:$src, (i32 0x1))), _.FRC)>;
4978 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4979 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4980 addr:$src, (i32 0x2))), _.FRC)>;
4981 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4982 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4983 addr:$src, (i32 0x3))), _.FRC)>;
4984 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4985 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4986 addr:$src, (i32 0x4))), _.FRC)>;
4987 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
4988 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
4989 addr:$src, (i32 0xc))), _.FRC)>;
4990 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004991}
4992
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004993defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
4994 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00004995
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00004996defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
4997 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00004998
4999let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005000def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005001 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005002def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005003 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005004def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005005 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005006def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005007 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005008def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005009 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005010
5011def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005012 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005013def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005014 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005015def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005016 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005017def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005018 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005019def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005020 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005021}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005022//-------------------------------------------------
5023// Integer truncate and extend operations
5024//-------------------------------------------------
5025
5026multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5027 RegisterClass dstRC, RegisterClass srcRC,
5028 RegisterClass KRC, X86MemOperand x86memop> {
5029 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5030 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005031 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005032 []>, EVEX;
5033
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005034 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5035 (ins KRC:$mask, srcRC:$src),
5036 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005037 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005038 []>, EVEX, EVEX_K;
5039
5040 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005041 (ins KRC:$mask, srcRC:$src),
5042 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005043 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005044 []>, EVEX, EVEX_KZ;
5045
5046 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005047 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005048 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005049
5050 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5051 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005052 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005053 []>, EVEX, EVEX_K;
5054
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005055}
Michael Liao5bf95782014-12-04 05:20:33 +00005056defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005057 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5058defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5059 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5060defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5061 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5062defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5063 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5064defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5065 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5066defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5067 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5068defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5069 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5070defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5071 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5072defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5073 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5074defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5075 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5076defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5077 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5078defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5079 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5080defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5081 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5082defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5083 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5084defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5085 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5086
5087def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5088def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5089def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5090def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5091def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5092
5093def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005094 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005095def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005096 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005097def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005098 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005099def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005100 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005101
5102
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005103multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5104 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
5105 PatFrag mem_frag, X86MemOperand x86memop,
5106 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005107
5108 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5109 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005110 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005111 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005112
5113 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5114 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005115 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005116 []>, EVEX, EVEX_K;
5117
5118 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5119 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005120 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005121 []>, EVEX, EVEX_KZ;
5122
5123 let mayLoad = 1 in {
5124 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005125 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005126 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005127 [(set DstRC:$dst,
5128 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
5129 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005130
5131 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5132 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005133 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005134 []>,
5135 EVEX, EVEX_K;
5136
5137 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5138 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005139 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005140 []>,
5141 EVEX, EVEX_KZ;
5142 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005143}
5144
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005145defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005146 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005147 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005148defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005149 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005150 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005151defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005152 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005153 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005154defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005155 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005156 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005157defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005158 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005159 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005160
5161defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005162 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005163 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005164defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005165 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005166 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005167defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005168 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005169 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005170defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005171 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005172 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005173defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005174 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005175 EVEX_CD8<32, CD8VH>;
5176
5177//===----------------------------------------------------------------------===//
5178// GATHER - SCATTER Operations
5179
Elena Demikhovsky09954792015-03-01 08:23:41 +00005180multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5181 RegisterClass RC, X86MemOperand memop> {
5182let mayLoad = 1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005183 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
Elena Demikhovsky09954792015-03-01 08:23:41 +00005184 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
5185 (ins RC:$src1, KRC:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005186 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005187 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky09954792015-03-01 08:23:41 +00005188 []>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005189}
Cameron McInally45325962014-03-26 13:50:50 +00005190
5191let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005192defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
5193 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5194defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
5195 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005196}
5197
5198let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005199defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
5200 EVEX_V512, EVEX_CD8<32, CD8VT1>;
5201defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
5202 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005203}
Michael Liao5bf95782014-12-04 05:20:33 +00005204
Elena Demikhovsky09954792015-03-01 08:23:41 +00005205defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
5206 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5207defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
5208 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005209
Elena Demikhovsky09954792015-03-01 08:23:41 +00005210defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
5211 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5212defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
5213 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214
Elena Demikhovsky09954792015-03-01 08:23:41 +00005215multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5216 RegisterClass RC, X86MemOperand memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005217let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovsky09954792015-03-01 08:23:41 +00005218 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
5219 (ins memop:$dst, KRC:$mask, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005220 !strconcat(OpcodeStr,
Elena Demikhovsky09954792015-03-01 08:23:41 +00005221 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
5222 []>, EVEX, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005223}
5224
Cameron McInally45325962014-03-26 13:50:50 +00005225let ExeDomain = SSEPackedDouble in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005226defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
5227 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5228defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
5229 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005230}
5231
5232let ExeDomain = SSEPackedSingle in {
Elena Demikhovsky09954792015-03-01 08:23:41 +00005233defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
5234 EVEX_V512, EVEX_CD8<32, CD8VT1>;
5235defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
5236 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00005237}
5238
Elena Demikhovsky09954792015-03-01 08:23:41 +00005239defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
5240 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5241defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
5242 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005243
Elena Demikhovsky09954792015-03-01 08:23:41 +00005244defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
5245 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5246defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
5247 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005248
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005249// prefetch
5250multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5251 RegisterClass KRC, X86MemOperand memop> {
5252 let Predicates = [HasPFI], hasSideEffects = 1 in
5253 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005254 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005255 []>, EVEX, EVEX_K;
5256}
5257
5258defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5259 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5260
5261defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5262 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5263
5264defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5265 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5266
5267defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5268 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005269
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005270defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5271 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5272
5273defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5274 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5275
5276defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5277 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5278
5279defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5280 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5281
5282defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5283 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5284
5285defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5286 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5287
5288defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5289 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5290
5291defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5292 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5293
5294defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5295 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5296
5297defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5298 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5299
5300defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5301 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5302
5303defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5304 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005305//===----------------------------------------------------------------------===//
5306// VSHUFPS - VSHUFPD Operations
5307
5308multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5309 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5310 Domain d> {
5311 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005312 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005313 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005314 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005315 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5316 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005317 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005318 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005319 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005320 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005321 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005322 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5323 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005324 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005325}
5326
Craig Topper820d4922015-02-09 04:04:50 +00005327defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005328 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005329defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005330 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005331
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005332def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5333 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5334def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005335 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005336 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5337
5338def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5339 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5340def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005341 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005342 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005343
Adam Nemet5ed17da2014-08-21 19:50:07 +00005344multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005345 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005346 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005347 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005348 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005349 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005350 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005351 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005352
Adam Nemetf92139d2014-08-05 17:22:50 +00005353 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005354 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5355 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005356
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005357 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005358 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005359 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005360 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005361 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005362 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005363 []>, EVEX_4V;
5364}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005365defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5366defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005367
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005368// Helper fragments to match sext vXi1 to vXiY.
5369def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5370def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5371
5372multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5373 RegisterClass KRC, RegisterClass RC,
5374 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5375 string BrdcstStr> {
5376 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005377 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005378 []>, EVEX;
5379 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005380 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005381 []>, EVEX, EVEX_K;
5382 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5383 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005384 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005385 []>, EVEX, EVEX_KZ;
5386 let mayLoad = 1 in {
5387 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5388 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005389 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005390 []>, EVEX;
5391 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5392 (ins KRC:$mask, x86memop:$src),
5393 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005394 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005395 []>, EVEX, EVEX_K;
5396 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5397 (ins KRC:$mask, x86memop:$src),
5398 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005399 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005400 []>, EVEX, EVEX_KZ;
5401 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5402 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005403 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005404 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5405 []>, EVEX, EVEX_B;
5406 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5407 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005408 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005409 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5410 []>, EVEX, EVEX_B, EVEX_K;
5411 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5412 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005413 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005414 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5415 BrdcstStr, "}"),
5416 []>, EVEX, EVEX_B, EVEX_KZ;
5417 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005418}
5419
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005420defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5421 i512mem, i32mem, "{1to16}">, EVEX_V512,
5422 EVEX_CD8<32, CD8VF>;
5423defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5424 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5425 EVEX_CD8<64, CD8VF>;
5426
5427def : Pat<(xor
5428 (bc_v16i32 (v16i1sextv16i32)),
5429 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5430 (VPABSDZrr VR512:$src)>;
5431def : Pat<(xor
5432 (bc_v8i64 (v8i1sextv8i64)),
5433 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5434 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005435
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005436def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5437 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005438 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005439def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005441 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005442
Michael Liao5bf95782014-12-04 05:20:33 +00005443multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005444 RegisterClass RC, RegisterClass KRC,
5445 X86MemOperand x86memop,
5446 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005447 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005448 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5449 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005450 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005451 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005452 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005453 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5454 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005455 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005456 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005457 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005458 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5459 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005460 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005461 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5462 []>, EVEX, EVEX_B;
5463 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5464 (ins KRC:$mask, RC:$src),
5465 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005466 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005467 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005468 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005469 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5470 (ins KRC:$mask, x86memop:$src),
5471 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005472 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005473 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005474 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005475 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5476 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005477 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005478 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5479 BrdcstStr, "}"),
5480 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005481
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005482 let Constraints = "$src1 = $dst" in {
5483 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5484 (ins RC:$src1, KRC:$mask, RC:$src2),
5485 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005486 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005487 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005488 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005489 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5490 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5491 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005492 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005493 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005494 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005495 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5496 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005497 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005498 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5499 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005500 }
5501 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005502}
5503
5504let Predicates = [HasCDI] in {
5505defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005506 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005507 EVEX_V512, EVEX_CD8<32, CD8VF>;
5508
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005509
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005510defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005511 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005512 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005513
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005514}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005515
5516def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5517 GR16:$mask),
5518 (VPCONFLICTDrrk VR512:$src1,
5519 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5520
5521def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5522 GR8:$mask),
5523 (VPCONFLICTQrrk VR512:$src1,
5524 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005525
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005526let Predicates = [HasCDI] in {
5527defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5528 i512mem, i32mem, "{1to16}">,
5529 EVEX_V512, EVEX_CD8<32, CD8VF>;
5530
5531
5532defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5533 i512mem, i64mem, "{1to8}">,
5534 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5535
5536}
5537
5538def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5539 GR16:$mask),
5540 (VPLZCNTDrrk VR512:$src1,
5541 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5542
5543def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5544 GR8:$mask),
5545 (VPLZCNTQrrk VR512:$src1,
5546 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5547
Craig Topper820d4922015-02-09 04:04:50 +00005548def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005549 (VPLZCNTDrm addr:$src)>;
5550def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5551 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005552def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005553 (VPLZCNTQrm addr:$src)>;
5554def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5555 (VPLZCNTQrr VR512:$src)>;
5556
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005557def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5558def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5559def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005560
5561def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005562 (MOV8mr addr:$dst,
5563 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5564 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5565
5566def : Pat<(store VK8:$src, addr:$dst),
5567 (MOV8mr addr:$dst,
5568 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5569 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005570
5571def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5572 (truncstore node:$val, node:$ptr), [{
5573 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5574}]>;
5575
5576def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5577 (MOV8mr addr:$dst, GR8:$src)>;
5578
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005579multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005580def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005581 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005582 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5583}
Michael Liao5bf95782014-12-04 05:20:33 +00005584
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005585multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5586 string OpcodeStr, Predicate prd> {
5587let Predicates = [prd] in
5588 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5589
5590 let Predicates = [prd, HasVLX] in {
5591 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5592 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5593 }
5594}
5595
5596multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5597 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5598 HasBWI>;
5599 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5600 HasBWI>, VEX_W;
5601 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5602 HasDQI>;
5603 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5604 HasDQI>, VEX_W;
5605}
Michael Liao5bf95782014-12-04 05:20:33 +00005606
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005607defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005608
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005609multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5610def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5611 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5612 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5613}
5614
5615multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5616 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5617let Predicates = [prd] in
5618 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5619 EVEX_V512;
5620
5621 let Predicates = [prd, HasVLX] in {
5622 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5623 EVEX_V256;
5624 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5625 EVEX_V128;
5626 }
5627}
5628
5629defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5630 avx512vl_i8_info, HasBWI>;
5631defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5632 avx512vl_i16_info, HasBWI>, VEX_W;
5633defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5634 avx512vl_i32_info, HasDQI>;
5635defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5636 avx512vl_i64_info, HasDQI>, VEX_W;
5637
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005638//===----------------------------------------------------------------------===//
5639// AVX-512 - COMPRESS and EXPAND
5640//
5641multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5642 string OpcodeStr> {
5643 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5644 (ins _.KRCWM:$mask, _.RC:$src),
5645 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5646 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5647 _.ImmAllZerosV)))]>, EVEX_KZ;
5648
5649 let Constraints = "$src0 = $dst" in
5650 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5651 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5652 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5653 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5654 _.RC:$src0)))]>, EVEX_K;
5655
5656 let mayStore = 1 in {
5657 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5658 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5659 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5660 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5661 addr:$dst)]>,
5662 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5663 }
5664}
5665
5666multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5667 AVX512VLVectorVTInfo VTInfo> {
5668 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5669
5670 let Predicates = [HasVLX] in {
5671 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5672 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5673 }
5674}
5675
5676defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5677 EVEX;
5678defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5679 EVEX, VEX_W;
5680defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5681 EVEX;
5682defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5683 EVEX, VEX_W;
5684
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005685// expand
5686multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5687 string OpcodeStr> {
5688 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5689 (ins _.KRCWM:$mask, _.RC:$src),
5690 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5691 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5692 _.ImmAllZerosV)))]>, EVEX_KZ;
5693
5694 let Constraints = "$src0 = $dst" in
5695 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5696 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5697 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5698 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5699 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5700
5701 let mayLoad = 1, Constraints = "$src0 = $dst" in
5702 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5703 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5704 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5705 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5706 (_.VT (bitconvert
5707 (_.LdFrag addr:$src))),
5708 _.RC:$src0)))]>,
5709 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5710
5711 let mayLoad = 1 in
5712 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5713 (ins _.KRCWM:$mask, _.MemOp:$src),
5714 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5715 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5716 (_.VT (bitconvert (_.LdFrag addr:$src))),
5717 _.ImmAllZerosV)))]>,
5718 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5719
5720}
5721
5722multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5723 AVX512VLVectorVTInfo VTInfo> {
5724 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5725
5726 let Predicates = [HasVLX] in {
5727 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5728 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5729 }
5730}
5731
5732defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5733 EVEX;
5734defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5735 EVEX, VEX_W;
5736defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5737 EVEX;
5738defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5739 EVEX, VEX_W;