blob: 8a9bd78e6a697cdb8e73d7cb3c66d2b253d782b4 [file] [log] [blame]
Eric Christopher06b32cd2015-02-20 00:36:53 +00001//===-- X86InstrAVX512.td - AVX512 Instruction Set ---------*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 AVX512 instruction set, defining the
11// instructions, and properties of the instructions which are needed for code
12// generation, machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Adam Nemet5ed17da2014-08-21 19:50:07 +000016// Group template arguments that can be derived from the vector type (EltNum x
17// EltVT). These are things like the register class for the writemask, etc.
18// The idea is to pass one of these as the template argument rather than the
19// individual arguments.
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000020// The template is also used for scalar types, in this case numelts is 1.
Robert Khasanov4204c1a2014-12-12 14:21:30 +000021class X86VectorVTInfo<int numelts, ValueType eltvt, RegisterClass rc,
Adam Nemet5ed17da2014-08-21 19:50:07 +000022 string suffix = ""> {
23 RegisterClass RC = rc;
Robert Khasanov4204c1a2014-12-12 14:21:30 +000024 ValueType EltVT = eltvt;
Adam Nemet449b3f02014-10-15 23:42:09 +000025 int NumElts = numelts;
Adam Nemet5ed17da2014-08-21 19:50:07 +000026
27 // Corresponding mask register class.
28 RegisterClass KRC = !cast<RegisterClass>("VK" # NumElts);
29
30 // Corresponding write-mask register class.
31 RegisterClass KRCWM = !cast<RegisterClass>("VK" # NumElts # "WM");
32
33 // The GPR register class that can hold the write mask. Use GR8 for fewer
34 // than 8 elements. Use shift-right and equal to work around the lack of
35 // !lt in tablegen.
36 RegisterClass MRC =
37 !cast<RegisterClass>("GR" #
38 !if (!eq (!srl(NumElts, 3), 0), 8, NumElts));
39
40 // Suffix used in the instruction mnemonic.
41 string Suffix = suffix;
42
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +000043 // VTName is a string name for vector VT. For vector types it will be
44 // v # NumElts # EltVT, so for vector of 8 elements of i32 it will be v8i32
45 // It is a little bit complex for scalar types, where NumElts = 1.
46 // In this case we build v4f32 or v2f64
47 string VTName = "v" # !if (!eq (NumElts, 1),
48 !if (!eq (EltVT.Size, 32), 4,
49 !if (!eq (EltVT.Size, 64), 2, NumElts)), NumElts) # EltVT;
Robert Khasanov2ea081d2014-08-25 14:49:34 +000050
Adam Nemet5ed17da2014-08-21 19:50:07 +000051 // The vector VT.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000052 ValueType VT = !cast<ValueType>(VTName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000053
54 string EltTypeName = !cast<string>(EltVT);
55 // Size of the element type in bits, e.g. 32 for v16i32.
Robert Khasanov2ea081d2014-08-25 14:49:34 +000056 string EltSizeName = !subst("i", "", !subst("f", "", EltTypeName));
57 int EltSize = EltVT.Size;
Adam Nemet5ed17da2014-08-21 19:50:07 +000058
59 // "i" for integer types and "f" for floating-point types
Robert Khasanov2ea081d2014-08-25 14:49:34 +000060 string TypeVariantName = !subst(EltSizeName, "", EltTypeName);
Adam Nemet5ed17da2014-08-21 19:50:07 +000061
62 // Size of RC in bits, e.g. 512 for VR512.
63 int Size = VT.Size;
64
65 // The corresponding memory operand, e.g. i512mem for VR512.
66 X86MemOperand MemOp = !cast<X86MemOperand>(TypeVariantName # Size # "mem");
Robert Khasanov2ea081d2014-08-25 14:49:34 +000067 X86MemOperand ScalarMemOp = !cast<X86MemOperand>(EltVT # "mem");
68
69 // Load patterns
70 // Note: For 128/256-bit integer VT we choose loadv2i64/loadv4i64
71 // due to load promotion during legalization
72 PatFrag LdFrag = !cast<PatFrag>("load" #
73 !if (!eq (TypeVariantName, "i"),
74 !if (!eq (Size, 128), "v2i64",
75 !if (!eq (Size, 256), "v4i64",
76 VTName)), VTName));
Elena Demikhovsky2689d782015-03-02 12:46:21 +000077
78 PatFrag AlignedLdFrag = !cast<PatFrag>("alignedload" #
79 !if (!eq (TypeVariantName, "i"),
80 !if (!eq (Size, 128), "v2i64",
81 !if (!eq (Size, 256), "v4i64",
82 !if (!eq (Size, 512),
83 !if (!eq (EltSize, 64), "v8i64", "v16i32"),
84 VTName))), VTName));
85
Robert Khasanov2ea081d2014-08-25 14:49:34 +000086 PatFrag ScalarLdFrag = !cast<PatFrag>("load" # EltVT);
Adam Nemet5ed17da2014-08-21 19:50:07 +000087
88 // The corresponding float type, e.g. v16f32 for v16i32
Robert Khasanov2ea081d2014-08-25 14:49:34 +000089 // Note: For EltSize < 32, FloatVT is illegal and TableGen
90 // fails to compile, so we choose FloatVT = VT
91 ValueType FloatVT = !cast<ValueType>(
92 !if (!eq (!srl(EltSize,5),0),
93 VTName,
94 !if (!eq(TypeVariantName, "i"),
95 "v" # NumElts # "f" # EltSize,
96 VTName)));
Adam Nemet5ed17da2014-08-21 19:50:07 +000097
98 // The string to specify embedded broadcast in assembly.
99 string BroadcastStr = "{1to" # NumElts # "}";
Adam Nemet55536c62014-09-25 23:48:45 +0000100
Adam Nemet449b3f02014-10-15 23:42:09 +0000101 // 8-bit compressed displacement tuple/subvector format. This is only
102 // defined for NumElts <= 8.
103 CD8VForm CD8TupleForm = !if (!eq (!srl(NumElts, 4), 0),
104 !cast<CD8VForm>("CD8VT" # NumElts), ?);
105
Adam Nemet55536c62014-09-25 23:48:45 +0000106 SubRegIndex SubRegIdx = !if (!eq (Size, 128), sub_xmm,
107 !if (!eq (Size, 256), sub_ymm, ?));
108
109 Domain ExeDomain = !if (!eq (EltTypeName, "f32"), SSEPackedSingle,
110 !if (!eq (EltTypeName, "f64"), SSEPackedDouble,
111 SSEPackedInt));
Adam Nemet09377232014-10-08 23:25:31 +0000112
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +0000113 RegisterClass FRC = !if (!eq (EltTypeName, "f32"), FR32X, FR64X);
114
Adam Nemet09377232014-10-08 23:25:31 +0000115 // A vector type of the same width with element type i32. This is used to
116 // create the canonical constant zero node ImmAllZerosV.
117 ValueType i32VT = !cast<ValueType>("v" # !srl(Size, 5) # "i32");
118 dag ImmAllZerosV = (VT (bitconvert (i32VT immAllZerosV)));
Elena Demikhovskyd207f172015-03-03 15:03:35 +0000119
120 string ZSuffix = !if (!eq (Size, 128), "Z128",
121 !if (!eq (Size, 256), "Z256", "Z"));
Adam Nemet5ed17da2014-08-21 19:50:07 +0000122}
123
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000124def v64i8_info : X86VectorVTInfo<64, i8, VR512, "b">;
125def v32i16_info : X86VectorVTInfo<32, i16, VR512, "w">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000126def v16i32_info : X86VectorVTInfo<16, i32, VR512, "d">;
127def v8i64_info : X86VectorVTInfo<8, i64, VR512, "q">;
Adam Nemet6bddb8c2014-09-29 22:54:41 +0000128def v16f32_info : X86VectorVTInfo<16, f32, VR512, "ps">;
129def v8f64_info : X86VectorVTInfo<8, f64, VR512, "pd">;
Adam Nemet5ed17da2014-08-21 19:50:07 +0000130
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000131// "x" in v32i8x_info means RC = VR256X
132def v32i8x_info : X86VectorVTInfo<32, i8, VR256X, "b">;
133def v16i16x_info : X86VectorVTInfo<16, i16, VR256X, "w">;
134def v8i32x_info : X86VectorVTInfo<8, i32, VR256X, "d">;
135def v4i64x_info : X86VectorVTInfo<4, i64, VR256X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000136def v8f32x_info : X86VectorVTInfo<8, f32, VR256X, "ps">;
137def v4f64x_info : X86VectorVTInfo<4, f64, VR256X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000138
139def v16i8x_info : X86VectorVTInfo<16, i8, VR128X, "b">;
140def v8i16x_info : X86VectorVTInfo<8, i16, VR128X, "w">;
141def v4i32x_info : X86VectorVTInfo<4, i32, VR128X, "d">;
142def v2i64x_info : X86VectorVTInfo<2, i64, VR128X, "q">;
Robert Khasanov3e534c92014-10-28 16:37:13 +0000143def v4f32x_info : X86VectorVTInfo<4, f32, VR128X, "ps">;
144def v2f64x_info : X86VectorVTInfo<2, f64, VR128X, "pd">;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000145
Elena Demikhovskyfa4a6c12014-12-09 07:06:32 +0000146// We map scalar types to the smallest (128-bit) vector type
147// with the appropriate element type. This allows to use the same masking logic.
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000148def f32x_info : X86VectorVTInfo<1, f32, VR128X, "ss">;
149def f64x_info : X86VectorVTInfo<1, f64, VR128X, "sd">;
150
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000151class AVX512VLVectorVTInfo<X86VectorVTInfo i512, X86VectorVTInfo i256,
152 X86VectorVTInfo i128> {
153 X86VectorVTInfo info512 = i512;
154 X86VectorVTInfo info256 = i256;
155 X86VectorVTInfo info128 = i128;
156}
157
158def avx512vl_i8_info : AVX512VLVectorVTInfo<v64i8_info, v32i8x_info,
159 v16i8x_info>;
160def avx512vl_i16_info : AVX512VLVectorVTInfo<v32i16_info, v16i16x_info,
161 v8i16x_info>;
162def avx512vl_i32_info : AVX512VLVectorVTInfo<v16i32_info, v8i32x_info,
163 v4i32x_info>;
164def avx512vl_i64_info : AVX512VLVectorVTInfo<v8i64_info, v4i64x_info,
165 v2i64x_info>;
Robert Khasanovaf318f72014-10-30 14:21:47 +0000166def avx512vl_f32_info : AVX512VLVectorVTInfo<v16f32_info, v8f32x_info,
167 v4f32x_info>;
168def avx512vl_f64_info : AVX512VLVectorVTInfo<v8f64_info, v4f64x_info,
169 v2f64x_info>;
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000170
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000171// This multiclass generates the masking variants from the non-masking
172// variant. It only provides the assembly pieces for the masking variants.
173// It assumes custom ISel patterns for masking which can be provided as
174// template arguments.
Adam Nemet34801422014-10-08 23:25:39 +0000175multiclass AVX512_maskable_custom<bits<8> O, Format F,
176 dag Outs,
177 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
178 string OpcodeStr,
179 string AttSrcAsm, string IntelSrcAsm,
180 list<dag> Pattern,
181 list<dag> MaskingPattern,
182 list<dag> ZeroMaskingPattern,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000183 string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000184 string MaskingConstraint = "",
185 InstrItinClass itin = NoItinerary,
186 bit IsCommutable = 0> {
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000187 let isCommutable = IsCommutable in
188 def NAME: AVX512<O, F, Outs, Ins,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000189 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
190 "$dst "#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000191 Pattern, itin>;
192
193 // Prefer over VMOV*rrk Pat<>
194 let AddedComplexity = 20 in
195 def NAME#k: AVX512<O, F, Outs, MaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000196 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
197 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000198 MaskingPattern, itin>,
199 EVEX_K {
200 // In case of the 3src subclass this is overridden with a let.
201 string Constraints = MaskingConstraint;
202 }
203 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
204 def NAME#kz: AVX512<O, F, Outs, ZeroMaskingIns,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000205 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}} {z}"#Round#"|"#
206 "$dst {${mask}} {z}"#Round#", "#IntelSrcAsm#"}",
Adam Nemet52bb6cf2014-10-08 23:25:23 +0000207 ZeroMaskingPattern,
208 itin>,
209 EVEX_KZ;
210}
211
Robert Khasanov2ea081d2014-08-25 14:49:34 +0000212
Adam Nemet34801422014-10-08 23:25:39 +0000213// Common base class of AVX512_maskable and AVX512_maskable_3src.
214multiclass AVX512_maskable_common<bits<8> O, Format F, X86VectorVTInfo _,
215 dag Outs,
216 dag Ins, dag MaskingIns, dag ZeroMaskingIns,
217 string OpcodeStr,
218 string AttSrcAsm, string IntelSrcAsm,
219 dag RHS, dag MaskingRHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000220 SDNode Select = vselect, string Round = "",
Adam Nemet34801422014-10-08 23:25:39 +0000221 string MaskingConstraint = "",
222 InstrItinClass itin = NoItinerary,
223 bit IsCommutable = 0> :
224 AVX512_maskable_custom<O, F, Outs, Ins, MaskingIns, ZeroMaskingIns, OpcodeStr,
225 AttSrcAsm, IntelSrcAsm,
226 [(set _.RC:$dst, RHS)],
227 [(set _.RC:$dst, MaskingRHS)],
228 [(set _.RC:$dst,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000229 (Select _.KRCWM:$mask, RHS, _.ImmAllZerosV))],
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000230 Round, MaskingConstraint, NoItinerary, IsCommutable>;
Adam Nemet2e2537f2014-08-07 17:53:55 +0000231
Adam Nemet2e91ee52014-08-14 17:13:19 +0000232// This multiclass generates the unconditional/non-masking, the masking and
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000233// the zero-masking variant of the vector instruction. In the masking case, the
Adam Nemet2e91ee52014-08-14 17:13:19 +0000234// perserved vector elements come from a new dummy input operand tied to $dst.
Adam Nemet34801422014-10-08 23:25:39 +0000235multiclass AVX512_maskable<bits<8> O, Format F, X86VectorVTInfo _,
236 dag Outs, dag Ins, string OpcodeStr,
237 string AttSrcAsm, string IntelSrcAsm,
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000238 dag RHS, string Round = "",
239 InstrItinClass itin = NoItinerary,
Adam Nemet34801422014-10-08 23:25:39 +0000240 bit IsCommutable = 0> :
241 AVX512_maskable_common<O, F, _, Outs, Ins,
242 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
243 !con((ins _.KRCWM:$mask), Ins),
244 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
Elena Demikhovsky905a5a62014-11-26 10:46:49 +0000245 (vselect _.KRCWM:$mask, RHS, _.RC:$src0), vselect,
246 Round, "$src0 = $dst", itin, IsCommutable>;
247
248// This multiclass generates the unconditional/non-masking, the masking and
249// the zero-masking variant of the scalar instruction.
250multiclass AVX512_maskable_scalar<bits<8> O, Format F, X86VectorVTInfo _,
251 dag Outs, dag Ins, string OpcodeStr,
252 string AttSrcAsm, string IntelSrcAsm,
253 dag RHS, string Round = "",
254 InstrItinClass itin = NoItinerary,
255 bit IsCommutable = 0> :
256 AVX512_maskable_common<O, F, _, Outs, Ins,
257 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
258 !con((ins _.KRCWM:$mask), Ins),
259 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
260 (X86select _.KRCWM:$mask, RHS, _.RC:$src0), X86select,
261 Round, "$src0 = $dst", itin, IsCommutable>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000262
Adam Nemet34801422014-10-08 23:25:39 +0000263// Similar to AVX512_maskable but in this case one of the source operands
Adam Nemet2e91ee52014-08-14 17:13:19 +0000264// ($src1) is already tied to $dst so we just use that for the preserved
265// vector elements. NOTE that the NonTiedIns (the ins dag) should exclude
266// $src1.
Adam Nemet34801422014-10-08 23:25:39 +0000267multiclass AVX512_maskable_3src<bits<8> O, Format F, X86VectorVTInfo _,
268 dag Outs, dag NonTiedIns, string OpcodeStr,
269 string AttSrcAsm, string IntelSrcAsm,
270 dag RHS> :
271 AVX512_maskable_common<O, F, _, Outs,
272 !con((ins _.RC:$src1), NonTiedIns),
273 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
274 !con((ins _.RC:$src1, _.KRCWM:$mask), NonTiedIns),
275 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
276 (vselect _.KRCWM:$mask, RHS, _.RC:$src1)>;
Adam Nemet2e91ee52014-08-14 17:13:19 +0000277
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000278
Adam Nemet34801422014-10-08 23:25:39 +0000279multiclass AVX512_maskable_in_asm<bits<8> O, Format F, X86VectorVTInfo _,
280 dag Outs, dag Ins,
281 string OpcodeStr,
282 string AttSrcAsm, string IntelSrcAsm,
283 list<dag> Pattern> :
284 AVX512_maskable_custom<O, F, Outs, Ins,
285 !con((ins _.RC:$src0, _.KRCWM:$mask), Ins),
286 !con((ins _.KRCWM:$mask), Ins),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +0000287 OpcodeStr, AttSrcAsm, IntelSrcAsm, Pattern, [], [], "",
Adam Nemet34801422014-10-08 23:25:39 +0000288 "$src0 = $dst">;
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000289
Elena Demikhovsky431b81e2015-04-21 13:13:46 +0000290
291// Instruction with mask that puts result in mask register,
292// like "compare" and "vptest"
293multiclass AVX512_maskable_custom_cmp<bits<8> O, Format F,
294 dag Outs,
295 dag Ins, dag MaskingIns,
296 string OpcodeStr,
297 string AttSrcAsm, string IntelSrcAsm,
298 list<dag> Pattern,
299 list<dag> MaskingPattern,
300 string Round = "",
301 InstrItinClass itin = NoItinerary> {
302 def NAME: AVX512<O, F, Outs, Ins,
303 OpcodeStr#"\t{"#AttSrcAsm#", $dst "#Round#"|"#
304 "$dst "#Round#", "#IntelSrcAsm#"}",
305 Pattern, itin>;
306
307 def NAME#k: AVX512<O, F, Outs, MaskingIns,
308 OpcodeStr#"\t{"#AttSrcAsm#", $dst {${mask}}"#Round#"|"#
309 "$dst {${mask}}"#Round#", "#IntelSrcAsm#"}",
310 MaskingPattern, itin>, EVEX_K;
311}
312
313multiclass AVX512_maskable_common_cmp<bits<8> O, Format F, X86VectorVTInfo _,
314 dag Outs,
315 dag Ins, dag MaskingIns,
316 string OpcodeStr,
317 string AttSrcAsm, string IntelSrcAsm,
318 dag RHS, dag MaskingRHS,
319 string Round = "",
320 InstrItinClass itin = NoItinerary> :
321 AVX512_maskable_custom_cmp<O, F, Outs, Ins, MaskingIns, OpcodeStr,
322 AttSrcAsm, IntelSrcAsm,
323 [(set _.KRC:$dst, RHS)],
324 [(set _.KRC:$dst, MaskingRHS)],
325 Round, NoItinerary>;
326
327multiclass AVX512_maskable_cmp<bits<8> O, Format F, X86VectorVTInfo _,
328 dag Outs, dag Ins, string OpcodeStr,
329 string AttSrcAsm, string IntelSrcAsm,
330 dag RHS, string Round = "",
331 InstrItinClass itin = NoItinerary> :
332 AVX512_maskable_common_cmp<O, F, _, Outs, Ins,
333 !con((ins _.KRCWM:$mask), Ins),
334 OpcodeStr, AttSrcAsm, IntelSrcAsm, RHS,
335 (and _.KRCWM:$mask, RHS),
336 Round, itin>;
337
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000338// Bitcasts between 512-bit vector types. Return the original type since
339// no instruction is needed for the conversion
340let Predicates = [HasAVX512] in {
Robert Khasanovbfa01312014-07-21 14:54:21 +0000341 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000342 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000343 def : Pat<(v8f64 (bitconvert (v32i16 VR512:$src))), (v8f64 VR512:$src)>;
344 def : Pat<(v8f64 (bitconvert (v64i8 VR512:$src))), (v8f64 VR512:$src)>;
345 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000346 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000347 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
348 def : Pat<(v16f32 (bitconvert (v32i16 VR512:$src))), (v16f32 VR512:$src)>;
349 def : Pat<(v16f32 (bitconvert (v64i8 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000350 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000351 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000352 def : Pat<(v8i64 (bitconvert (v32i16 VR512:$src))), (v8i64 VR512:$src)>;
353 def : Pat<(v8i64 (bitconvert (v64i8 VR512:$src))), (v8i64 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000354 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000355 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
356 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovsky40a77142014-08-11 09:59:08 +0000357 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000358 def : Pat<(v16i32 (bitconvert (v32i16 VR512:$src))), (v16i32 VR512:$src)>;
359 def : Pat<(v16i32 (bitconvert (v64i8 VR512:$src))), (v16i32 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000360 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
Robert Khasanovbfa01312014-07-21 14:54:21 +0000361 def : Pat<(v32i16 (bitconvert (v8i64 VR512:$src))), (v32i16 VR512:$src)>;
362 def : Pat<(v32i16 (bitconvert (v16i32 VR512:$src))), (v32i16 VR512:$src)>;
363 def : Pat<(v32i16 (bitconvert (v64i8 VR512:$src))), (v32i16 VR512:$src)>;
364 def : Pat<(v32i16 (bitconvert (v8f64 VR512:$src))), (v32i16 VR512:$src)>;
365 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
366 def : Pat<(v32i16 (bitconvert (v16f32 VR512:$src))), (v32i16 VR512:$src)>;
367 def : Pat<(v64i8 (bitconvert (v8i64 VR512:$src))), (v64i8 VR512:$src)>;
368 def : Pat<(v64i8 (bitconvert (v16i32 VR512:$src))), (v64i8 VR512:$src)>;
369 def : Pat<(v64i8 (bitconvert (v32i16 VR512:$src))), (v64i8 VR512:$src)>;
370 def : Pat<(v64i8 (bitconvert (v8f64 VR512:$src))), (v64i8 VR512:$src)>;
371 def : Pat<(v64i8 (bitconvert (v16f32 VR512:$src))), (v64i8 VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000372
373 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
374 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
375 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
376 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
377 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
378 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
379 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
380 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
381 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
382 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
383 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
384 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
385 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
386 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
387 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
388 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
389 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
390 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
391 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
392 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
393 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
394 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
395 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
396 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
397 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
398 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
399 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
400 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
401 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
402 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
403
404// Bitcasts between 256-bit vector types. Return the original type since
405// no instruction is needed for the conversion
406 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
407 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
408 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
409 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
410 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
411 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
412 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
413 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
414 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
415 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
416 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
417 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
418 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
419 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
420 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
421 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
422 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
423 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
424 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
425 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
426 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
427 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
428 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
429 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
430 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
431 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
432 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
433 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
434 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
435 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
436}
437
438//
439// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
440//
441
442let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
443 isPseudo = 1, Predicates = [HasAVX512] in {
444def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
445 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
446}
447
Craig Topperfb1746b2014-01-30 06:03:19 +0000448let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
450def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
451def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +0000452}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000453
454//===----------------------------------------------------------------------===//
455// AVX-512 - VECTOR INSERT
456//
Adam Nemet4e2ef472014-10-02 23:18:28 +0000457
Adam Nemet4285c1f2014-10-15 23:42:17 +0000458multiclass vinsert_for_size_no_alt<int Opcode,
459 X86VectorVTInfo From, X86VectorVTInfo To,
460 PatFrag vinsert_insert,
461 SDNodeXForm INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000462 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
463 def rr : AVX512AIi8<Opcode, MRMSrcReg, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000464 (ins VR512:$src1, From.RC:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000465 "vinsert" # From.EltTypeName # "x" # From.NumElts #
466 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000467 "$dst, $src1, $src2, $src3}",
Adam Nemet4dca3ce2014-10-02 23:18:30 +0000468 [(set To.RC:$dst, (vinsert_insert:$src3 (To.VT VR512:$src1),
469 (From.VT From.RC:$src2),
470 (iPTR imm)))]>,
471 EVEX_4V, EVEX_V512;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000472
473 let mayLoad = 1 in
474 def rm : AVX512AIi8<Opcode, MRMSrcMem, (outs VR512:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000475 (ins VR512:$src1, From.MemOp:$src2, u8imm:$src3),
Adam Nemet449b3f02014-10-15 23:42:09 +0000476 "vinsert" # From.EltTypeName # "x" # From.NumElts #
477 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet4e2ef472014-10-02 23:18:28 +0000478 "$dst, $src1, $src2, $src3}",
Adam Nemet449b3f02014-10-15 23:42:09 +0000479 []>,
480 EVEX_4V, EVEX_V512, EVEX_CD8<From.EltSize, From.CD8TupleForm>;
Adam Nemet4e2ef472014-10-02 23:18:28 +0000481 }
Adam Nemet4285c1f2014-10-15 23:42:17 +0000482}
Adam Nemet4e2ef472014-10-02 23:18:28 +0000483
Adam Nemet4285c1f2014-10-15 23:42:17 +0000484multiclass vinsert_for_size<int Opcode,
485 X86VectorVTInfo From, X86VectorVTInfo To,
486 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
487 PatFrag vinsert_insert,
488 SDNodeXForm INSERT_get_vinsert_imm> :
489 vinsert_for_size_no_alt<Opcode, From, To,
490 vinsert_insert, INSERT_get_vinsert_imm> {
Adam Nemet4e2ef472014-10-02 23:18:28 +0000491 // Codegen pattern with the alternative types, e.g. v2i64 -> v8i64 for
Adam Nemet4285c1f2014-10-15 23:42:17 +0000492 // vinserti32x4. Only add this if 64x2 and friends are not supported
493 // natively via AVX512DQ.
494 let Predicates = [NoDQI] in
495 def : Pat<(vinsert_insert:$ins
496 (AltTo.VT VR512:$src1), (AltFrom.VT From.RC:$src2), (iPTR imm)),
497 (AltTo.VT (!cast<Instruction>(NAME # From.EltSize # "x4rr")
498 VR512:$src1, From.RC:$src2,
499 (INSERT_get_vinsert_imm VR512:$ins)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000500}
501
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000502multiclass vinsert_for_type<ValueType EltVT32, int Opcode128,
503 ValueType EltVT64, int Opcode256> {
504 defm NAME # "32x4" : vinsert_for_size<Opcode128,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000505 X86VectorVTInfo< 4, EltVT32, VR128X>,
506 X86VectorVTInfo<16, EltVT32, VR512>,
507 X86VectorVTInfo< 2, EltVT64, VR128X>,
508 X86VectorVTInfo< 8, EltVT64, VR512>,
509 vinsert128_insert,
510 INSERT_get_vinsert128_imm>;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000511 let Predicates = [HasDQI] in
512 defm NAME # "64x2" : vinsert_for_size_no_alt<Opcode128,
513 X86VectorVTInfo< 2, EltVT64, VR128X>,
514 X86VectorVTInfo< 8, EltVT64, VR512>,
515 vinsert128_insert,
516 INSERT_get_vinsert128_imm>, VEX_W;
Adam Nemetb1c3ef42014-10-15 23:42:04 +0000517 defm NAME # "64x4" : vinsert_for_size<Opcode256,
Adam Nemet4e2ef472014-10-02 23:18:28 +0000518 X86VectorVTInfo< 4, EltVT64, VR256X>,
519 X86VectorVTInfo< 8, EltVT64, VR512>,
520 X86VectorVTInfo< 8, EltVT32, VR256>,
521 X86VectorVTInfo<16, EltVT32, VR512>,
522 vinsert256_insert,
523 INSERT_get_vinsert256_imm>, VEX_W;
Adam Nemet4285c1f2014-10-15 23:42:17 +0000524 let Predicates = [HasDQI] in
525 defm NAME # "32x8" : vinsert_for_size_no_alt<Opcode256,
526 X86VectorVTInfo< 8, EltVT32, VR256X>,
527 X86VectorVTInfo<16, EltVT32, VR512>,
528 vinsert256_insert,
529 INSERT_get_vinsert256_imm>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000530}
531
Adam Nemet4e2ef472014-10-02 23:18:28 +0000532defm VINSERTF : vinsert_for_type<f32, 0x18, f64, 0x1a>;
533defm VINSERTI : vinsert_for_type<i32, 0x38, i64, 0x3a>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000534
535// vinsertps - insert f32 to XMM
536def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000537 (ins VR128X:$src1, VR128X:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000538 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000539 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000540 EVEX_4V;
541def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000542 (ins VR128X:$src1, f32mem:$src2, u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000543 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000544 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000545 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
546 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
547
548//===----------------------------------------------------------------------===//
549// AVX-512 VECTOR EXTRACT
550//---
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000551
Adam Nemet55536c62014-09-25 23:48:45 +0000552multiclass vextract_for_size<int Opcode,
553 X86VectorVTInfo From, X86VectorVTInfo To,
554 X86VectorVTInfo AltFrom, X86VectorVTInfo AltTo,
555 PatFrag vextract_extract,
556 SDNodeXForm EXTRACT_get_vextract_imm> {
557 let hasSideEffects = 0, ExeDomain = To.ExeDomain in {
Adam Nemet34801422014-10-08 23:25:39 +0000558 defm rr : AVX512_maskable_in_asm<Opcode, MRMDestReg, To, (outs To.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000559 (ins VR512:$src1, u8imm:$idx),
Adam Nemet2b5cdbb2014-10-08 23:25:33 +0000560 "vextract" # To.EltTypeName # "x4",
561 "$idx, $src1", "$src1, $idx",
562 [(set To.RC:$dst, (vextract_extract:$idx (From.VT VR512:$src1),
563 (iPTR imm)))]>,
564 AVX512AIi8Base, EVEX, EVEX_V512;
Adam Nemet55536c62014-09-25 23:48:45 +0000565 let mayStore = 1 in
566 def rm : AVX512AIi8<Opcode, MRMDestMem, (outs),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000567 (ins To.MemOp:$dst, VR512:$src1, u8imm:$src2),
Adam Nemet55536c62014-09-25 23:48:45 +0000568 "vextract" # To.EltTypeName # "x4\t{$src2, $src1, $dst|"
569 "$dst, $src1, $src2}",
570 []>, EVEX, EVEX_V512, EVEX_CD8<To.EltSize, CD8VT4>;
571 }
572
Adam Nemet55536c62014-09-25 23:48:45 +0000573 // Codegen pattern with the alternative types, e.g. v8i64 -> v2i64 for
574 // vextracti32x4
575 def : Pat<(vextract_extract:$ext (AltFrom.VT VR512:$src1), (iPTR imm)),
576 (AltTo.VT (!cast<Instruction>(NAME # To.EltSize # "x4rr")
577 VR512:$src1,
578 (EXTRACT_get_vextract_imm To.RC:$ext)))>;
579
580 // A 128/256-bit subvector extract from the first 512-bit vector position is
581 // a subregister copy that needs no instruction.
582 def : Pat<(To.VT (extract_subvector (From.VT VR512:$src), (iPTR 0))),
583 (To.VT
584 (EXTRACT_SUBREG (From.VT VR512:$src), To.SubRegIdx))>;
585
586 // And for the alternative types.
587 def : Pat<(AltTo.VT (extract_subvector (AltFrom.VT VR512:$src), (iPTR 0))),
588 (AltTo.VT
589 (EXTRACT_SUBREG (AltFrom.VT VR512:$src), AltTo.SubRegIdx))>;
Adam Nemet47b2d5f2014-10-08 23:25:37 +0000590
591 // Intrinsic call with masking.
592 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
593 "x4_512")
594 VR512:$src1, (iPTR imm:$idx), To.RC:$src0, GR8:$mask),
595 (!cast<Instruction>(NAME # To.EltSize # "x4rrk") To.RC:$src0,
596 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
597 VR512:$src1, imm:$idx)>;
598
599 // Intrinsic call with zero-masking.
600 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
601 "x4_512")
602 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, GR8:$mask),
603 (!cast<Instruction>(NAME # To.EltSize # "x4rrkz")
604 (v4i1 (COPY_TO_REGCLASS GR8:$mask, VK4WM)),
605 VR512:$src1, imm:$idx)>;
606
607 // Intrinsic call without masking.
608 def : Pat<(!cast<Intrinsic>("int_x86_avx512_mask_vextract" # To.EltTypeName #
609 "x4_512")
610 VR512:$src1, (iPTR imm:$idx), To.ImmAllZerosV, (i8 -1)),
611 (!cast<Instruction>(NAME # To.EltSize # "x4rr")
612 VR512:$src1, imm:$idx)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613}
614
Adam Nemet55536c62014-09-25 23:48:45 +0000615multiclass vextract_for_type<ValueType EltVT32, int Opcode32,
616 ValueType EltVT64, int Opcode64> {
617 defm NAME # "32x4" : vextract_for_size<Opcode32,
618 X86VectorVTInfo<16, EltVT32, VR512>,
619 X86VectorVTInfo< 4, EltVT32, VR128X>,
620 X86VectorVTInfo< 8, EltVT64, VR512>,
621 X86VectorVTInfo< 2, EltVT64, VR128X>,
622 vextract128_extract,
623 EXTRACT_get_vextract128_imm>;
624 defm NAME # "64x4" : vextract_for_size<Opcode64,
625 X86VectorVTInfo< 8, EltVT64, VR512>,
626 X86VectorVTInfo< 4, EltVT64, VR256X>,
627 X86VectorVTInfo<16, EltVT32, VR512>,
628 X86VectorVTInfo< 8, EltVT32, VR256>,
629 vextract256_extract,
630 EXTRACT_get_vextract256_imm>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000631}
632
Adam Nemet55536c62014-09-25 23:48:45 +0000633defm VEXTRACTF : vextract_for_type<f32, 0x19, f64, 0x1b>;
634defm VEXTRACTI : vextract_for_type<i32, 0x39, i64, 0x3b>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000635
636// A 128-bit subvector insert to the first 512-bit vector position
637// is a subregister copy that needs no instruction.
638def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
639 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
640 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
641 sub_ymm)>;
642def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
643 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
644 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
645 sub_ymm)>;
646def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
647 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
648 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
649 sub_ymm)>;
650def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
651 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
652 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
653 sub_ymm)>;
654
655def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
656 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
657def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
658 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
659def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
660 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
661def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
662 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
663
664// vextractps - extract 32 bits from XMM
665def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
Craig Topperfc946a02015-01-25 02:21:13 +0000666 (ins VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000667 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000668 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
669 EVEX;
670
671def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
Craig Topperfc946a02015-01-25 02:21:13 +0000672 (ins f32mem:$dst, VR128X:$src1, u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000673 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000674 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000675 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000676
677//===---------------------------------------------------------------------===//
678// AVX-512 BROADCAST
679//---
Robert Khasanovaf318f72014-10-30 14:21:47 +0000680multiclass avx512_fp_broadcast<bits<8> opc, SDNode OpNode, RegisterClass SrcRC,
681 ValueType svt, X86VectorVTInfo _> {
682 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
683 (ins SrcRC:$src), "vbroadcast"## !subst("p", "s", _.Suffix),
684 "$src", "$src", (_.VT (OpNode (svt SrcRC:$src)))>,
685 T8PD, EVEX;
686
687 let mayLoad = 1 in {
688 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
689 (ins _.ScalarMemOp:$src),
690 "vbroadcast"##!subst("p", "s", _.Suffix), "$src", "$src",
691 (_.VT (OpNode (_.ScalarLdFrag addr:$src)))>,
692 T8PD, EVEX;
693 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000694}
Robert Khasanovaf318f72014-10-30 14:21:47 +0000695
696multiclass avx512_fp_broadcast_vl<bits<8> opc, SDNode OpNode,
697 AVX512VLVectorVTInfo _> {
698 defm Z : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info512>,
699 EVEX_V512;
700
701 let Predicates = [HasVLX] in {
702 defm Z256 : avx512_fp_broadcast<opc, OpNode, VR128X, _.info128.VT, _.info256>,
703 EVEX_V256;
704 }
705}
706
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000707let ExeDomain = SSEPackedSingle in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000708 defm VBROADCASTSS : avx512_fp_broadcast_vl<0x18, X86VBroadcast,
709 avx512vl_f32_info>, EVEX_CD8<32, CD8VT1>;
710 let Predicates = [HasVLX] in {
711 defm VBROADCASTSSZ128 : avx512_fp_broadcast<0x18, X86VBroadcast, VR128X,
712 v4f32, v4f32x_info>, EVEX_V128,
713 EVEX_CD8<32, CD8VT1>;
714 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000715}
716
717let ExeDomain = SSEPackedDouble in {
Robert Khasanovaf318f72014-10-30 14:21:47 +0000718 defm VBROADCASTSD : avx512_fp_broadcast_vl<0x19, X86VBroadcast,
719 avx512vl_f64_info>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000720}
721
Robert Khasanov8d9b93e2014-12-16 16:12:11 +0000722// avx512_broadcast_pat introduces patterns for broadcast with a scalar argument.
723// Later, we can canonize broadcast instructions before ISel phase and
724// eliminate additional patterns on ISel.
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000725// SrcRC_v and SrcRC_s are RegisterClasses for vector and scalar
726// representations of source
727multiclass avx512_broadcast_pat<string InstName, SDNode OpNode,
728 X86VectorVTInfo _, RegisterClass SrcRC_v,
729 RegisterClass SrcRC_s> {
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000730 def : Pat<(_.VT (OpNode (_.EltVT SrcRC_s:$src))),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000731 (!cast<Instruction>(InstName##"r")
732 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
733
734 let AddedComplexity = 30 in {
735 def : Pat<(_.VT (vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000736 (OpNode (_.EltVT SrcRC_s:$src)), _.RC:$src0)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000737 (!cast<Instruction>(InstName##"rk") _.RC:$src0, _.KRCWM:$mask,
738 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
739
740 def : Pat<(_.VT(vselect _.KRCWM:$mask,
Robert Khasanov4204c1a2014-12-12 14:21:30 +0000741 (OpNode (_.EltVT SrcRC_s:$src)), _.ImmAllZerosV)),
Robert Khasanov8e8c3992014-12-09 18:45:30 +0000742 (!cast<Instruction>(InstName##"rkz") _.KRCWM:$mask,
743 (COPY_TO_REGCLASS SrcRC_s:$src, SrcRC_v))>;
744 }
745}
746
747defm : avx512_broadcast_pat<"VBROADCASTSSZ", X86VBroadcast, v16f32_info,
748 VR128X, FR32X>;
749defm : avx512_broadcast_pat<"VBROADCASTSDZ", X86VBroadcast, v8f64_info,
750 VR128X, FR64X>;
751
752let Predicates = [HasVLX] in {
753 defm : avx512_broadcast_pat<"VBROADCASTSSZ256", X86VBroadcast,
754 v8f32x_info, VR128X, FR32X>;
755 defm : avx512_broadcast_pat<"VBROADCASTSSZ128", X86VBroadcast,
756 v4f32x_info, VR128X, FR32X>;
757 defm : avx512_broadcast_pat<"VBROADCASTSDZ256", X86VBroadcast,
758 v4f64x_info, VR128X, FR64X>;
759}
760
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000761def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000762 (VBROADCASTSSZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000763def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000764 (VBROADCASTSDZm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000766def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000767 (VBROADCASTSSZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000768def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000769 (VBROADCASTSDZm addr:$src)>;
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000770
Robert Khasanovcbc57032014-12-09 16:38:41 +0000771multiclass avx512_int_broadcast_reg<bits<8> opc, X86VectorVTInfo _,
772 RegisterClass SrcRC> {
773 defm r : AVX512_maskable_in_asm<opc, MRMSrcReg, _, (outs _.RC:$dst),
774 (ins SrcRC:$src), "vpbroadcast"##_.Suffix,
775 "$src", "$src", []>, T8PD, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000776}
777
Robert Khasanovcbc57032014-12-09 16:38:41 +0000778multiclass avx512_int_broadcast_reg_vl<bits<8> opc, AVX512VLVectorVTInfo _,
779 RegisterClass SrcRC, Predicate prd> {
780 let Predicates = [prd] in
781 defm Z : avx512_int_broadcast_reg<opc, _.info512, SrcRC>, EVEX_V512;
782 let Predicates = [prd, HasVLX] in {
783 defm Z256 : avx512_int_broadcast_reg<opc, _.info256, SrcRC>, EVEX_V256;
784 defm Z128 : avx512_int_broadcast_reg<opc, _.info128, SrcRC>, EVEX_V128;
785 }
786}
787
788defm VPBROADCASTBr : avx512_int_broadcast_reg_vl<0x7A, avx512vl_i8_info, GR32,
789 HasBWI>;
790defm VPBROADCASTWr : avx512_int_broadcast_reg_vl<0x7B, avx512vl_i16_info, GR32,
791 HasBWI>;
792defm VPBROADCASTDr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i32_info, GR32,
793 HasAVX512>;
794defm VPBROADCASTQr : avx512_int_broadcast_reg_vl<0x7C, avx512vl_i64_info, GR64,
795 HasAVX512>, VEX_W;
Michael Liao5bf95782014-12-04 05:20:33 +0000796
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000797def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000798 (VPBROADCASTDrZrkz VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000799
800def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000801 (VPBROADCASTQrZrkz VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000802
803def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000804 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000805def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000806 (VPBROADCASTDrZrkz VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000808 (VPBROADCASTQrZr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000809def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000810 (VPBROADCASTQrZrkz VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000811
Cameron McInally394d5572013-10-31 13:56:31 +0000812def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000813 (VPBROADCASTDrZr GR32:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000814def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000815 (VPBROADCASTQrZr GR64:$src)>;
Cameron McInally394d5572013-10-31 13:56:31 +0000816
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000817def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
818 (v16i32 immAllZerosV), (i16 GR16:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000819 (VPBROADCASTDrZrkz (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000820def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
821 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
Robert Khasanovcbc57032014-12-09 16:38:41 +0000822 (VPBROADCASTQrZrkz (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000823
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000824multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
825 X86MemOperand x86memop, PatFrag ld_frag,
826 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
827 RegisterClass KRC> {
828 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000829 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000830 [(set DstRC:$dst,
831 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
832 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
833 VR128X:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000834 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000835 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000836 [(set DstRC:$dst,
837 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
838 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000839 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000840 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000841 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000842 [(set DstRC:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000843 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
844 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
845 x86memop:$src),
Michael Liao5bf95782014-12-04 05:20:33 +0000846 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000847 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Michael Liao5bf95782014-12-04 05:20:33 +0000848 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000849 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000850 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000851}
852
853defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
854 loadi32, VR512, v16i32, v4i32, VK16WM>,
855 EVEX_V512, EVEX_CD8<32, CD8VT1>;
856defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
857 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
858 EVEX_CD8<64, CD8VT1>;
859
Adam Nemet73f72e12014-06-27 00:43:38 +0000860multiclass avx512_int_subvec_broadcast_rm<bits<8> opc, string OpcodeStr,
861 X86MemOperand x86memop, PatFrag ld_frag,
862 RegisterClass KRC> {
863 let mayLoad = 1 in {
864 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000865 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000866 []>, EVEX;
867 def krm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst), (ins KRC:$mask,
868 x86memop:$src),
869 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000870 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Adam Nemet73f72e12014-06-27 00:43:38 +0000871 []>, EVEX, EVEX_KZ;
872 }
873}
874
875defm VBROADCASTI32X4 : avx512_int_subvec_broadcast_rm<0x5a, "vbroadcasti32x4",
876 i128mem, loadv2i64, VK16WM>,
877 EVEX_V512, EVEX_CD8<32, CD8VT4>;
878defm VBROADCASTI64X4 : avx512_int_subvec_broadcast_rm<0x5b, "vbroadcasti64x4",
879 i256mem, loadv4i64, VK16WM>, VEX_W,
880 EVEX_V512, EVEX_CD8<64, CD8VT4>;
881
Cameron McInally394d5572013-10-31 13:56:31 +0000882def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
883 (VPBROADCASTDZrr VR128X:$src)>;
884def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
885 (VPBROADCASTQZrr VR128X:$src)>;
886
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000887def : Pat<(v16f32 (X86VBroadcast (v16f32 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000888 (VBROADCASTSSZr (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000889def : Pat<(v8f64 (X86VBroadcast (v8f64 VR512:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000890 (VBROADCASTSDZr (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
Robert Khasanovdd09a8f2014-10-28 12:28:51 +0000891
892def : Pat<(v16i32 (X86VBroadcast (v16i32 VR512:$src))),
893 (VPBROADCASTDZrr (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
894def : Pat<(v8i64 (X86VBroadcast (v8i64 VR512:$src))),
895 (VPBROADCASTQZrr (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
896
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000897def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000898 (VBROADCASTSSZr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000899def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000900 (VBROADCASTSDZr VR128X:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +0000901
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000902// Provide fallback in case the load node that is used in the patterns above
903// is used by additional users, which prevents the pattern selection.
904def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000905 (VBROADCASTSSZr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000906def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
Robert Khasanovaf318f72014-10-30 14:21:47 +0000907 (VBROADCASTSDZr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000908
909
910let Predicates = [HasAVX512] in {
911def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
Michael Liao5bf95782014-12-04 05:20:33 +0000912 (EXTRACT_SUBREG
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000913 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
914 addr:$src)), sub_ymm)>;
915}
916//===----------------------------------------------------------------------===//
917// AVX-512 BROADCAST MASK TO VECTOR REGISTER
918//---
919
920multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000921 RegisterClass KRC> {
922let Predicates = [HasCDI] in
923def Zrr : AVX512XS8I<opc, MRMSrcReg, (outs VR512:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000924 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000925 []>, EVEX, EVEX_V512;
Michael Liao5bf95782014-12-04 05:20:33 +0000926
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000927let Predicates = [HasCDI, HasVLX] in {
928def Z128rr : AVX512XS8I<opc, MRMSrcReg, (outs VR128:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000929 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000930 []>, EVEX, EVEX_V128;
931def Z256rr : AVX512XS8I<opc, MRMSrcReg, (outs VR256:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +0000932 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000933 []>, EVEX, EVEX_V256;
934}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000935}
936
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000937let Predicates = [HasCDI] in {
Elena Demikhovsky4b01b732014-10-26 09:52:24 +0000938defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d",
939 VK16>;
940defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q",
941 VK8>, VEX_W;
Cameron McInallyc43c8f92014-06-13 11:40:31 +0000942}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000943
944//===----------------------------------------------------------------------===//
945// AVX-512 - VPERM
946//
947// -- immediate form --
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000948multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, SDNode OpNode,
949 X86VectorVTInfo _> {
950 let ExeDomain = _.ExeDomain in {
951 def ri : AVX512AIi8<opc, MRMSrcReg, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000952 (ins _.RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000953 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000954 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000955 [(set _.RC:$dst,
956 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000957 EVEX;
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000958 def mi : AVX512AIi8<opc, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +0000959 (ins _.MemOp:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000960 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +0000961 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000962 [(set _.RC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +0000963 (_.VT (OpNode (_.LdFrag addr:$src1),
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000964 (i8 imm:$src2))))]>,
965 EVEX, EVEX_CD8<_.EltSize, CD8VF>;
966}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000967}
968
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000969multiclass avx512_permil<bits<8> OpcImm, bits<8> OpcVar, X86VectorVTInfo _,
970 X86VectorVTInfo Ctrl> :
971 avx512_perm_imm<OpcImm, "vpermil" # _.Suffix, X86VPermilpi, _> {
972 let ExeDomain = _.ExeDomain in {
973 def rr : AVX5128I<OpcVar, MRMSrcReg, (outs _.RC:$dst),
974 (ins _.RC:$src1, _.RC:$src2),
975 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000976 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000977 [(set _.RC:$dst,
978 (_.VT (X86VPermilpv _.RC:$src1,
979 (Ctrl.VT Ctrl.RC:$src2))))]>,
980 EVEX_4V;
981 def rm : AVX5128I<OpcVar, MRMSrcMem, (outs _.RC:$dst),
982 (ins _.RC:$src1, Ctrl.MemOp:$src2),
983 !strconcat("vpermil" # _.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +0000984 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000985 [(set _.RC:$dst,
986 (_.VT (X86VPermilpv _.RC:$src1,
Craig Topper820d4922015-02-09 04:04:50 +0000987 (Ctrl.VT (Ctrl.LdFrag addr:$src2)))))]>,
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000988 EVEX_4V;
989 }
990}
991
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000992defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", X86VPermi, v8i64_info>,
993 EVEX_V512, VEX_W;
994defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", X86VPermi, v8f64_info>,
995 EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000996
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000997defm VPERMILPSZ : avx512_permil<0x04, 0x0C, v16f32_info, v16i32_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +0000998 EVEX_V512;
Adam Nemetcf7a4a22014-10-27 23:08:40 +0000999defm VPERMILPDZ : avx512_permil<0x05, 0x0D, v8f64_info, v8i64_info>,
Adam Nemet8d85b0c2014-10-27 23:08:37 +00001000 EVEX_V512, VEX_W;
Adam Nemet9aad1312014-10-27 23:08:34 +00001001
1002def : Pat<(v16i32 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1003 (VPERMILPSZri VR512:$src1, imm:$imm)>;
1004def : Pat<(v8i64 (X86VPermilpi VR512:$src1, (i8 imm:$imm))),
1005 (VPERMILPDZri VR512:$src1, imm:$imm)>;
1006
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007// -- VPERM - register form --
Michael Liao5bf95782014-12-04 05:20:33 +00001008multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001009 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
1010
1011 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1012 (ins RC:$src1, RC:$src2),
1013 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001014 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001015 [(set RC:$dst,
1016 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
1017
1018 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1019 (ins RC:$src1, x86memop:$src2),
1020 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001021 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001022 [(set RC:$dst,
1023 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
1024 EVEX_4V;
1025}
1026
Craig Topper820d4922015-02-09 04:04:50 +00001027defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, loadv16i32, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001028 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001029defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, loadv8i64, i512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001030 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1031let ExeDomain = SSEPackedSingle in
Craig Topper820d4922015-02-09 04:04:50 +00001032defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, loadv16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001033 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
1034let ExeDomain = SSEPackedDouble in
Craig Topper820d4922015-02-09 04:04:50 +00001035defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, loadv8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001036 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
1037
1038// -- VPERM2I - 3 source operands form --
1039multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
1040 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet2415a492014-07-02 21:25:54 +00001041 SDNode OpNode, ValueType OpVT, RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001042let Constraints = "$src1 = $dst" in {
1043 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1044 (ins RC:$src1, RC:$src2, RC:$src3),
1045 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001046 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001047 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001048 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001049 EVEX_4V;
1050
Adam Nemet2415a492014-07-02 21:25:54 +00001051 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1052 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1053 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001054 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001055 "$dst {${mask}}, $src2, $src3}"),
1056 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1057 (OpNode RC:$src1, RC:$src2,
1058 RC:$src3),
1059 RC:$src1)))]>,
1060 EVEX_4V, EVEX_K;
1061
1062 let AddedComplexity = 30 in // Prefer over VMOV*rrkz Pat<>
1063 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
1064 (ins RC:$src1, KRC:$mask, RC:$src2, RC:$src3),
1065 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001066 "\t{$src3, $src2, $dst {${mask}} {z} |",
Adam Nemet2415a492014-07-02 21:25:54 +00001067 "$dst {${mask}} {z}, $src2, $src3}"),
1068 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1069 (OpNode RC:$src1, RC:$src2,
1070 RC:$src3),
1071 (OpVT (bitconvert
1072 (v16i32 immAllZerosV))))))]>,
1073 EVEX_4V, EVEX_KZ;
1074
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001075 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1076 (ins RC:$src1, RC:$src2, x86memop:$src3),
1077 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001078 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001079 [(set RC:$dst,
Adam Nemet2415a492014-07-02 21:25:54 +00001080 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001081 (mem_frag addr:$src3))))]>, EVEX_4V;
Adam Nemet2415a492014-07-02 21:25:54 +00001082
1083 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1084 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1085 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001086 "\t{$src3, $src2, $dst {${mask}}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001087 "$dst {${mask}}, $src2, $src3}"),
1088 [(set RC:$dst,
1089 (OpVT (vselect KRC:$mask,
1090 (OpNode RC:$src1, RC:$src2,
1091 (mem_frag addr:$src3)),
1092 RC:$src1)))]>,
1093 EVEX_4V, EVEX_K;
1094
1095 let AddedComplexity = 10 in // Prefer over the rrkz variant
1096 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
1097 (ins RC:$src1, KRC:$mask, RC:$src2, x86memop:$src3),
1098 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001099 "\t{$src3, $src2, $dst {${mask}} {z}|"
Adam Nemet2415a492014-07-02 21:25:54 +00001100 "$dst {${mask}} {z}, $src2, $src3}"),
1101 [(set RC:$dst,
1102 (OpVT (vselect KRC:$mask,
1103 (OpNode RC:$src1, RC:$src2,
1104 (mem_frag addr:$src3)),
1105 (OpVT (bitconvert
1106 (v16i32 immAllZerosV))))))]>,
1107 EVEX_4V, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001108 }
1109}
Craig Topper820d4922015-02-09 04:04:50 +00001110defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, loadv16i32,
Adam Nemet2415a492014-07-02 21:25:54 +00001111 i512mem, X86VPermiv3, v16i32, VK16WM>,
1112 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001113defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, loadv8i64,
Adam Nemet2415a492014-07-02 21:25:54 +00001114 i512mem, X86VPermiv3, v8i64, VK8WM>,
1115 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001116defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, loadv16f32,
Adam Nemet2415a492014-07-02 21:25:54 +00001117 i512mem, X86VPermiv3, v16f32, VK16WM>,
1118 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001119defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, loadv8f64,
Adam Nemet2415a492014-07-02 21:25:54 +00001120 i512mem, X86VPermiv3, v8f64, VK8WM>,
1121 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001122
Adam Nemetefe9c982014-07-02 21:25:58 +00001123multiclass avx512_perm_table_3src<bits<8> opc, string Suffix, RegisterClass RC,
1124 PatFrag mem_frag, X86MemOperand x86memop,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001125 SDNode OpNode, ValueType OpVT, RegisterClass KRC,
1126 ValueType MaskVT, RegisterClass MRC> :
Adam Nemetefe9c982014-07-02 21:25:58 +00001127 avx512_perm_3src<opc, "vpermt2"##Suffix, RC, mem_frag, x86memop, OpNode,
1128 OpVT, KRC> {
1129 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1130 VR512:$idx, VR512:$src1, VR512:$src2, -1)),
1131 (!cast<Instruction>(NAME#rr) VR512:$src1, VR512:$idx, VR512:$src2)>;
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001132
1133 def : Pat<(OpVT (!cast<Intrinsic>("int_x86_avx512_mask_vpermt_"##Suffix##"_512")
1134 VR512:$idx, VR512:$src1, VR512:$src2, MRC:$mask)),
1135 (!cast<Instruction>(NAME#rrk) VR512:$src1,
1136 (MaskVT (COPY_TO_REGCLASS MRC:$mask, KRC)), VR512:$idx, VR512:$src2)>;
Adam Nemetefe9c982014-07-02 21:25:58 +00001137}
1138
Craig Topper820d4922015-02-09 04:04:50 +00001139defm VPERMT2D : avx512_perm_table_3src<0x7E, "d", VR512, loadv16i32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001140 X86VPermv3, v16i32, VK16WM, v16i1, GR16>,
1141 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001142defm VPERMT2Q : avx512_perm_table_3src<0x7E, "q", VR512, loadv8i64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001143 X86VPermv3, v8i64, VK8WM, v8i1, GR8>,
1144 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001145defm VPERMT2PS : avx512_perm_table_3src<0x7F, "ps", VR512, loadv16f32, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001146 X86VPermv3, v16f32, VK16WM, v16i1, GR16>,
1147 EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00001148defm VPERMT2PD : avx512_perm_table_3src<0x7F, "pd", VR512, loadv8f64, i512mem,
Adam Nemet11dd5cf2014-07-02 21:26:01 +00001149 X86VPermv3, v8f64, VK8WM, v8i1, GR8>,
1150 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +00001151
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001152//===----------------------------------------------------------------------===//
1153// AVX-512 - BLEND using mask
1154//
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001155multiclass avx512_blendmask<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1156 let ExeDomain = _.ExeDomain in {
1157 def rr : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1158 (ins _.RC:$src1, _.RC:$src2),
1159 !strconcat(OpcodeStr,
1160 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1161 []>, EVEX_4V;
1162 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1163 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001164 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001165 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001166 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1167 (_.VT _.RC:$src2)))]>, EVEX_4V, EVEX_K;
1168 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
1169 (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1170 !strconcat(OpcodeStr,
1171 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1172 []>, EVEX_4V, EVEX_KZ;
1173 let mayLoad = 1 in {
1174 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1175 (ins _.RC:$src1, _.MemOp:$src2),
1176 !strconcat(OpcodeStr,
1177 "\t{$src2, $src1, ${dst} |${dst}, $src1, $src2}"),
1178 []>, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
1179 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1180 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001181 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001182 "\t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001183 [(set _.RC:$dst, (X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1184 (_.VT (bitconvert (_.LdFrag addr:$src2)))))]>,
1185 EVEX_4V, EVEX_K, EVEX_CD8<_.EltSize, CD8VF>;
1186 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1187 (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1188 !strconcat(OpcodeStr,
1189 "\t{$src2, $src1, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src1, $src2}"),
1190 []>, EVEX_4V, EVEX_KZ, EVEX_CD8<_.EltSize, CD8VF>;
1191 }
1192 }
1193}
1194multiclass avx512_blendmask_rmb<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
1195
1196 def rmbk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1197 (ins _.KRCWM:$mask, _.RC:$src1, _.ScalarMemOp:$src2),
1198 !strconcat(OpcodeStr,
1199 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1200 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1201 [(set _.RC:$dst,(X86select _.KRCWM:$mask, (_.VT _.RC:$src1),
1202 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))]>,
Elena Demikhovsky31214492014-12-23 09:36:28 +00001203 EVEX_4V, EVEX_K, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001204
1205 def rmb : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
1206 (ins _.RC:$src1, _.ScalarMemOp:$src2),
1207 !strconcat(OpcodeStr,
1208 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1209 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
Elena Demikhovsky31214492014-12-23 09:36:28 +00001210 []>, EVEX_4V, EVEX_B, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001211
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001212}
1213
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001214multiclass blendmask_dq <bits<8> opc, string OpcodeStr,
1215 AVX512VLVectorVTInfo VTInfo> {
1216 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>,
1217 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001218
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001219 let Predicates = [HasVLX] in {
1220 defm Z256 : avx512_blendmask<opc, OpcodeStr, VTInfo.info256>,
1221 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1222 defm Z128 : avx512_blendmask<opc, OpcodeStr, VTInfo.info128>,
1223 avx512_blendmask_rmb <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1224 }
1225}
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001226
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001227multiclass blendmask_bw <bits<8> opc, string OpcodeStr,
1228 AVX512VLVectorVTInfo VTInfo> {
1229 let Predicates = [HasBWI] in
1230 defm Z : avx512_blendmask <opc, OpcodeStr, VTInfo.info512>, EVEX_V512;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001231
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001232 let Predicates = [HasBWI, HasVLX] in {
1233 defm Z256 : avx512_blendmask <opc, OpcodeStr, VTInfo.info256>, EVEX_V256;
1234 defm Z128 : avx512_blendmask <opc, OpcodeStr, VTInfo.info128>, EVEX_V128;
1235 }
1236}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001237
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001238
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001239defm VBLENDMPS : blendmask_dq <0x65, "vblendmps", avx512vl_f32_info>;
1240defm VBLENDMPD : blendmask_dq <0x65, "vblendmpd", avx512vl_f64_info>, VEX_W;
1241defm VPBLENDMD : blendmask_dq <0x64, "vpblendmd", avx512vl_i32_info>;
1242defm VPBLENDMQ : blendmask_dq <0x64, "vpblendmq", avx512vl_i64_info>, VEX_W;
1243defm VPBLENDMB : blendmask_bw <0x66, "vpblendmb", avx512vl_i8_info>;
1244defm VPBLENDMW : blendmask_bw <0x66, "vpblendmw", avx512vl_i16_info>, VEX_W;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001245
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001246
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001247let Predicates = [HasAVX512] in {
1248def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
1249 (v8f32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001250 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001251 (v16f32 (VBLENDMPSZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1253 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1254
1255def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
1256 (v8i32 VR256X:$src2))),
Michael Liao5bf95782014-12-04 05:20:33 +00001257 (EXTRACT_SUBREG
Elena Demikhovsky949b0d42014-12-22 13:52:48 +00001258 (v16i32 (VPBLENDMDZrrk (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1260 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
1261}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001262//===----------------------------------------------------------------------===//
1263// Compare Instructions
1264//===----------------------------------------------------------------------===//
1265
1266// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
1267multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
Craig Topper1d609522015-01-25 08:49:19 +00001268 SDNode OpNode, ValueType VT,
1269 PatFrag ld_frag, string Suffix> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001270 def rr : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topper1d609522015-01-25 08:49:19 +00001271 (outs VK1:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1272 !strconcat("vcmp${cc}", Suffix,
1273 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001274 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001275 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
1276 def rm : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topper1d609522015-01-25 08:49:19 +00001277 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
1278 !strconcat("vcmp${cc}", Suffix,
1279 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001280 [(set VK1:$dst, (OpNode (VT RC:$src1),
1281 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +00001282 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001283 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001284 (outs VK1:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001285 !strconcat("vcmp", Suffix,
1286 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1287 [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001288 let mayLoad = 1 in
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001289 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001290 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Craig Topper1d609522015-01-25 08:49:19 +00001291 !strconcat("vcmp", Suffix,
1292 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
1293 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001294 }
1295}
1296
1297let Predicates = [HasAVX512] in {
Craig Topper1d609522015-01-25 08:49:19 +00001298defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, X86cmpms, f32, loadf32, "ss">,
1299 XS;
1300defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, X86cmpms, f64, loadf64, "sd">,
1301 XD, VEX_W;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001302}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001303
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001304multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
1305 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001306 def rr : AVX512BI<opc, MRMSrcReg,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001307 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2),
1308 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1309 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2)))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001310 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001311 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001312 def rm : AVX512BI<opc, MRMSrcMem,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001313 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2),
1314 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1315 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1316 (_.VT (bitconvert (_.LdFrag addr:$src2)))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001317 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001318 def rrk : AVX512BI<opc, MRMSrcReg,
1319 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2),
1320 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1321 "$dst {${mask}}, $src1, $src2}"),
1322 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1323 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))))],
1324 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1325 let mayLoad = 1 in
1326 def rmk : AVX512BI<opc, MRMSrcMem,
1327 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2),
1328 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst {${mask}}|",
1329 "$dst {${mask}}, $src1, $src2}"),
1330 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1331 (OpNode (_.VT _.RC:$src1),
1332 (_.VT (bitconvert
1333 (_.LdFrag addr:$src2))))))],
1334 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001335}
1336
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001337multiclass avx512_icmp_packed_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001338 X86VectorVTInfo _> :
1339 avx512_icmp_packed<opc, OpcodeStr, OpNode, _> {
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001340 let mayLoad = 1 in {
1341 def rmb : AVX512BI<opc, MRMSrcMem,
1342 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2),
1343 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr, ", $src1, $dst",
1344 "|$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1345 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1346 (X86VBroadcast (_.ScalarLdFrag addr:$src2))))],
1347 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1348 def rmbk : AVX512BI<opc, MRMSrcMem,
1349 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
1350 _.ScalarMemOp:$src2),
1351 !strconcat(OpcodeStr,
1352 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1353 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1354 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1355 (OpNode (_.VT _.RC:$src1),
1356 (X86VBroadcast
1357 (_.ScalarLdFrag addr:$src2)))))],
1358 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1359 }
1360}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001361
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001362multiclass avx512_icmp_packed_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
1363 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1364 let Predicates = [prd] in
1365 defm Z : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info512>,
1366 EVEX_V512;
1367
1368 let Predicates = [prd, HasVLX] in {
1369 defm Z256 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info256>,
1370 EVEX_V256;
1371 defm Z128 : avx512_icmp_packed<opc, OpcodeStr, OpNode, VTInfo.info128>,
1372 EVEX_V128;
1373 }
1374}
1375
1376multiclass avx512_icmp_packed_rmb_vl<bits<8> opc, string OpcodeStr,
1377 SDNode OpNode, AVX512VLVectorVTInfo VTInfo,
1378 Predicate prd> {
1379 let Predicates = [prd] in
1380 defm Z : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info512>,
1381 EVEX_V512;
1382
1383 let Predicates = [prd, HasVLX] in {
1384 defm Z256 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info256>,
1385 EVEX_V256;
1386 defm Z128 : avx512_icmp_packed_rmb<opc, OpcodeStr, OpNode, VTInfo.info128>,
1387 EVEX_V128;
1388 }
1389}
1390
1391defm VPCMPEQB : avx512_icmp_packed_vl<0x74, "vpcmpeqb", X86pcmpeqm,
1392 avx512vl_i8_info, HasBWI>,
1393 EVEX_CD8<8, CD8VF>;
1394
1395defm VPCMPEQW : avx512_icmp_packed_vl<0x75, "vpcmpeqw", X86pcmpeqm,
1396 avx512vl_i16_info, HasBWI>,
1397 EVEX_CD8<16, CD8VF>;
1398
Robert Khasanovf70f7982014-09-18 14:06:55 +00001399defm VPCMPEQD : avx512_icmp_packed_rmb_vl<0x76, "vpcmpeqd", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001400 avx512vl_i32_info, HasAVX512>,
1401 EVEX_CD8<32, CD8VF>;
1402
Robert Khasanovf70f7982014-09-18 14:06:55 +00001403defm VPCMPEQQ : avx512_icmp_packed_rmb_vl<0x29, "vpcmpeqq", X86pcmpeqm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001404 avx512vl_i64_info, HasAVX512>,
1405 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
1406
1407defm VPCMPGTB : avx512_icmp_packed_vl<0x64, "vpcmpgtb", X86pcmpgtm,
1408 avx512vl_i8_info, HasBWI>,
1409 EVEX_CD8<8, CD8VF>;
1410
1411defm VPCMPGTW : avx512_icmp_packed_vl<0x65, "vpcmpgtw", X86pcmpgtm,
1412 avx512vl_i16_info, HasBWI>,
1413 EVEX_CD8<16, CD8VF>;
1414
Robert Khasanovf70f7982014-09-18 14:06:55 +00001415defm VPCMPGTD : avx512_icmp_packed_rmb_vl<0x66, "vpcmpgtd", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001416 avx512vl_i32_info, HasAVX512>,
1417 EVEX_CD8<32, CD8VF>;
1418
Robert Khasanovf70f7982014-09-18 14:06:55 +00001419defm VPCMPGTQ : avx512_icmp_packed_rmb_vl<0x37, "vpcmpgtq", X86pcmpgtm,
Robert Khasanov2ea081d2014-08-25 14:49:34 +00001420 avx512vl_i64_info, HasAVX512>,
1421 T8PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422
1423def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001424 (COPY_TO_REGCLASS (VPCMPGTDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001425 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1426 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1427
1428def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001429 (COPY_TO_REGCLASS (VPCMPEQDZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001430 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1431 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
1432
Robert Khasanov29e3b962014-08-27 09:34:37 +00001433multiclass avx512_icmp_cc<bits<8> opc, string Suffix, SDNode OpNode,
1434 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001435 def rri : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001436 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001437 !strconcat("vpcmp${cc}", Suffix,
1438 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001439 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
1440 imm:$cc))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001441 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001442 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001443 def rmi : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001444 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, AVX512ICC:$cc),
Adam Nemet1efcb902014-07-01 18:03:43 +00001445 !strconcat("vpcmp${cc}", Suffix,
1446 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001447 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1448 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001449 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001450 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
1451 def rrik : AVX512AIi8<opc, MRMSrcReg,
1452 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001453 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001454 !strconcat("vpcmp${cc}", Suffix,
1455 "\t{$src2, $src1, $dst {${mask}}|",
1456 "$dst {${mask}}, $src1, $src2}"),
1457 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1458 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
Craig Topper6e3a5822014-12-27 20:08:45 +00001459 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001460 IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
1461 let mayLoad = 1 in
1462 def rmik : AVX512AIi8<opc, MRMSrcMem,
1463 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001464 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001465 !strconcat("vpcmp${cc}", Suffix,
1466 "\t{$src2, $src1, $dst {${mask}}|",
1467 "$dst {${mask}}, $src1, $src2}"),
1468 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1469 (OpNode (_.VT _.RC:$src1),
1470 (_.VT (bitconvert (_.LdFrag addr:$src2))),
Craig Topper6e3a5822014-12-27 20:08:45 +00001471 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001472 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
1473
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001474 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001475 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001476 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001477 (outs _.KRC:$dst), (ins _.RC:$src1, _.RC:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001478 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1479 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001480 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
Craig Topper9f4d4852015-01-20 12:15:30 +00001481 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001482 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001483 (outs _.KRC:$dst), (ins _.RC:$src1, _.MemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001484 !strconcat("vpcmp", Suffix, "\t{$cc, $src2, $src1, $dst|",
1485 "$dst, $src1, $src2, $cc}"),
Adam Nemet1efcb902014-07-01 18:03:43 +00001486 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Robert Khasanov29e3b962014-08-27 09:34:37 +00001487 def rrik_alt : AVX512AIi8<opc, MRMSrcReg,
1488 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.RC:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001489 u8imm:$cc),
Adam Nemet16de2482014-07-01 18:03:45 +00001490 !strconcat("vpcmp", Suffix,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001491 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1492 "$dst {${mask}}, $src1, $src2, $cc}"),
1493 [], IIC_SSE_ALU_F32P_RR>, EVEX_4V, EVEX_K;
Craig Topper9f4d4852015-01-20 12:15:30 +00001494 let mayLoad = 1 in
Robert Khasanov29e3b962014-08-27 09:34:37 +00001495 def rmik_alt : AVX512AIi8<opc, MRMSrcMem,
1496 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1, _.MemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001497 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001498 !strconcat("vpcmp", Suffix,
1499 "\t{$cc, $src2, $src1, $dst {${mask}}|",
1500 "$dst {${mask}}, $src1, $src2, $cc}"),
Adam Nemet16de2482014-07-01 18:03:45 +00001501 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 }
1503}
1504
Robert Khasanov29e3b962014-08-27 09:34:37 +00001505multiclass avx512_icmp_cc_rmb<bits<8> opc, string Suffix, SDNode OpNode,
Robert Khasanovf70f7982014-09-18 14:06:55 +00001506 X86VectorVTInfo _> :
1507 avx512_icmp_cc<opc, Suffix, OpNode, _> {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001508 def rmib : AVX512AIi8<opc, MRMSrcMem,
1509 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001510 AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001511 !strconcat("vpcmp${cc}", Suffix,
1512 "\t{${src2}", _.BroadcastStr, ", $src1, $dst|",
1513 "$dst, $src1, ${src2}", _.BroadcastStr, "}"),
1514 [(set _.KRC:$dst, (OpNode (_.VT _.RC:$src1),
1515 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001516 imm:$cc))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001517 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1518 def rmibk : AVX512AIi8<opc, MRMSrcMem,
1519 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7d3c6d32015-01-28 10:09:56 +00001520 _.ScalarMemOp:$src2, AVX512ICC:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001521 !strconcat("vpcmp${cc}", Suffix,
1522 "\t{${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1523 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, "}"),
1524 [(set _.KRC:$dst, (and _.KRCWM:$mask,
1525 (OpNode (_.VT _.RC:$src1),
1526 (X86VBroadcast (_.ScalarLdFrag addr:$src2)),
Craig Topper6e3a5822014-12-27 20:08:45 +00001527 imm:$cc)))],
Robert Khasanov29e3b962014-08-27 09:34:37 +00001528 IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001529
Robert Khasanov29e3b962014-08-27 09:34:37 +00001530 // Accept explicit immediate argument form instead of comparison code.
Craig Topper9f4d4852015-01-20 12:15:30 +00001531 let isAsmParserOnly = 1, hasSideEffects = 0, mayLoad = 1 in {
Robert Khasanov29e3b962014-08-27 09:34:37 +00001532 def rmib_alt : AVX512AIi8<opc, MRMSrcMem,
1533 (outs _.KRC:$dst), (ins _.RC:$src1, _.ScalarMemOp:$src2,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001534 u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001535 !strconcat("vpcmp", Suffix,
1536 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst|",
1537 "$dst, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1538 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_B;
1539 def rmibk_alt : AVX512AIi8<opc, MRMSrcMem,
1540 (outs _.KRC:$dst), (ins _.KRCWM:$mask, _.RC:$src1,
Craig Topper7ff6ab32015-01-21 08:43:49 +00001541 _.ScalarMemOp:$src2, u8imm:$cc),
Robert Khasanov29e3b962014-08-27 09:34:37 +00001542 !strconcat("vpcmp", Suffix,
1543 "\t{$cc, ${src2}", _.BroadcastStr, ", $src1, $dst {${mask}}|",
1544 "$dst {${mask}}, $src1, ${src2}", _.BroadcastStr, ", $cc}"),
1545 [], IIC_SSE_ALU_F32P_RM>, EVEX_4V, EVEX_K, EVEX_B;
1546 }
1547}
1548
1549multiclass avx512_icmp_cc_vl<bits<8> opc, string Suffix, SDNode OpNode,
1550 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1551 let Predicates = [prd] in
1552 defm Z : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info512>, EVEX_V512;
1553
1554 let Predicates = [prd, HasVLX] in {
1555 defm Z256 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info256>, EVEX_V256;
1556 defm Z128 : avx512_icmp_cc<opc, Suffix, OpNode, VTInfo.info128>, EVEX_V128;
1557 }
1558}
1559
1560multiclass avx512_icmp_cc_rmb_vl<bits<8> opc, string Suffix, SDNode OpNode,
1561 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
1562 let Predicates = [prd] in
1563 defm Z : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info512>,
1564 EVEX_V512;
1565
1566 let Predicates = [prd, HasVLX] in {
1567 defm Z256 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info256>,
1568 EVEX_V256;
1569 defm Z128 : avx512_icmp_cc_rmb<opc, Suffix, OpNode, VTInfo.info128>,
1570 EVEX_V128;
1571 }
1572}
1573
1574defm VPCMPB : avx512_icmp_cc_vl<0x3F, "b", X86cmpm, avx512vl_i8_info,
1575 HasBWI>, EVEX_CD8<8, CD8VF>;
1576defm VPCMPUB : avx512_icmp_cc_vl<0x3E, "ub", X86cmpmu, avx512vl_i8_info,
1577 HasBWI>, EVEX_CD8<8, CD8VF>;
1578
1579defm VPCMPW : avx512_icmp_cc_vl<0x3F, "w", X86cmpm, avx512vl_i16_info,
1580 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1581defm VPCMPUW : avx512_icmp_cc_vl<0x3E, "uw", X86cmpmu, avx512vl_i16_info,
1582 HasBWI>, VEX_W, EVEX_CD8<16, CD8VF>;
1583
Robert Khasanovf70f7982014-09-18 14:06:55 +00001584defm VPCMPD : avx512_icmp_cc_rmb_vl<0x1F, "d", X86cmpm, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001585 HasAVX512>, EVEX_CD8<32, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001586defm VPCMPUD : avx512_icmp_cc_rmb_vl<0x1E, "ud", X86cmpmu, avx512vl_i32_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001587 HasAVX512>, EVEX_CD8<32, CD8VF>;
1588
Robert Khasanovf70f7982014-09-18 14:06:55 +00001589defm VPCMPQ : avx512_icmp_cc_rmb_vl<0x1F, "q", X86cmpm, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001590 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanovf70f7982014-09-18 14:06:55 +00001591defm VPCMPUQ : avx512_icmp_cc_rmb_vl<0x1E, "uq", X86cmpmu, avx512vl_i64_info,
Robert Khasanov29e3b962014-08-27 09:34:37 +00001592 HasAVX512>, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001593
Adam Nemet905832b2014-06-26 00:21:12 +00001594// avx512_cmp_packed - compare packed instructions
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001595multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001596 X86MemOperand x86memop, ValueType vt,
1597 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001598 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001599 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
1600 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001601 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Craig Topper6e3a5822014-12-27 20:08:45 +00001602 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
Craig Topper9f4d4852015-01-20 12:15:30 +00001603 let hasSideEffects = 0 in
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001604 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001605 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001606 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001607 "\t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001608 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001609 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001610 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001611 !strconcat("vcmp${cc}", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001612 "\t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001613 [(set KRC:$dst,
Craig Topper820d4922015-02-09 04:04:50 +00001614 (X86cmpm (vt RC:$src1), (load addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001615
1616 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +00001617 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +00001618 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Craig Topperf38dea12015-01-21 06:07:53 +00001619 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001620 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001621 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Topper09b27e72015-03-02 00:22:29 +00001622 def rrib_alt: AVX512PIi8<0xC2, MRMSrcReg,
1623 (outs KRC:$dst), (ins RC:$src1, RC:$src2, u8imm:$cc),
1624 !strconcat("vcmp", suffix,
1625 "\t{{sae}, $cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc, {sae}}"),
1626 [], d>, EVEX_B;
Craig Topper9f4d4852015-01-20 12:15:30 +00001627 let mayLoad = 1 in
Craig Toppera328ee42013-10-09 04:24:38 +00001628 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Craig Topperf38dea12015-01-21 06:07:53 +00001629 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, u8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001630 !strconcat("vcmp", suffix,
Craig Topperedb09112014-11-25 20:11:23 +00001631 "\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 }
1633}
1634
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001635defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00001636 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +00001637 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001638defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00001639 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001640 EVEX_CD8<64, CD8VF>;
1641
1642def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
1643 (COPY_TO_REGCLASS (VCMPPSZrri
1644 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1645 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1646 imm:$cc), VK8)>;
1647def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1648 (COPY_TO_REGCLASS (VPCMPDZrri
1649 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1650 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1651 imm:$cc), VK8)>;
1652def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
1653 (COPY_TO_REGCLASS (VPCMPUDZrri
1654 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
1655 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
1656 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001657
1658def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001659 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001660 FROUND_NO_EXC)),
1661 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001662 (I8Imm imm:$cc)), GR16)>;
Michael Liao5bf95782014-12-04 05:20:33 +00001663
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001664def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001665 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001666 FROUND_NO_EXC)),
1667 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001668 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001669
1670def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001671 (v16f32 VR512:$src2), i8immZExt5:$cc, (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001672 FROUND_CURRENT)),
1673 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
1674 (I8Imm imm:$cc)), GR16)>;
1675
1676def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
Craig Topperf4bf9112015-01-19 06:07:27 +00001677 (v8f64 VR512:$src2), i8immZExt5:$cc, (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001678 FROUND_CURRENT)),
1679 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
1680 (I8Imm imm:$cc)), GR8)>;
1681
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001682// Mask register copy, including
1683// - copy between mask registers
1684// - load/store mask registers
1685// - copy from GPR to mask register and vice versa
1686//
1687multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
1688 string OpcodeStr, RegisterClass KRC,
Elena Demikhovskyba846722015-02-17 09:20:12 +00001689 ValueType vvt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001690 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001691 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001692 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001693 let mayLoad = 1 in
1694 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001695 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyba846722015-02-17 09:20:12 +00001696 [(set KRC:$dst, (vvt (load addr:$src)))]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001697 let mayStore = 1 in
1698 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00001699 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
1700 [(store KRC:$src, addr:$dst)]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001701 }
1702}
1703
1704multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
1705 string OpcodeStr,
1706 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001707 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001708 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001709 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001710 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001711 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001712 }
1713}
1714
Robert Khasanov74acbb72014-07-23 14:49:42 +00001715let Predicates = [HasDQI] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001716 defm KMOVB : avx512_mask_mov<0x90, 0x90, 0x91, "kmovb", VK8, v8i1, i8mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001717 avx512_mask_mov_gpr<0x92, 0x93, "kmovb", VK8, GR32>,
1718 VEX, PD;
1719
1720let Predicates = [HasAVX512] in
Elena Demikhovskyba846722015-02-17 09:20:12 +00001721 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001722 avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001723 VEX, PS;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001724
1725let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001726 defm KMOVD : avx512_mask_mov<0x90, 0x90, 0x91, "kmovd", VK32, v32i1,i32mem>,
1727 VEX, PD, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001728 defm KMOVD : avx512_mask_mov_gpr<0x92, 0x93, "kmovd", VK32, GR32>,
1729 VEX, XD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001730}
1731
Robert Khasanov74acbb72014-07-23 14:49:42 +00001732let Predicates = [HasBWI] in {
Elena Demikhovskyba846722015-02-17 09:20:12 +00001733 defm KMOVQ : avx512_mask_mov<0x90, 0x90, 0x91, "kmovq", VK64, v64i1, i64mem>,
1734 VEX, PS, VEX_W;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001735 defm KMOVQ : avx512_mask_mov_gpr<0x92, 0x93, "kmovq", VK64, GR64>,
1736 VEX, XD, VEX_W;
1737}
1738
1739// GR from/to mask register
1740let Predicates = [HasDQI] in {
1741 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1742 (KMOVBkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit))>;
1743 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1744 (EXTRACT_SUBREG (KMOVBrk VK8:$src), sub_8bit)>;
1745}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001746let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
1748 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
1749 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
1750 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001751}
1752let Predicates = [HasBWI] in {
1753 def : Pat<(v32i1 (bitconvert (i32 GR32:$src))), (KMOVDkr GR32:$src)>;
1754 def : Pat<(i32 (bitconvert (v32i1 VK32:$src))), (KMOVDrk VK32:$src)>;
1755}
1756let Predicates = [HasBWI] in {
1757 def : Pat<(v64i1 (bitconvert (i64 GR64:$src))), (KMOVQkr GR64:$src)>;
1758 def : Pat<(i64 (bitconvert (v64i1 VK64:$src))), (KMOVQrk VK64:$src)>;
1759}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760
Robert Khasanov74acbb72014-07-23 14:49:42 +00001761// Load/store kreg
1762let Predicates = [HasDQI] in {
1763 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1764 (KMOVBmk addr:$dst, VK8:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001765 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1766 (KMOVBkm addr:$src)>;
1767}
1768let Predicates = [HasAVX512, NoDQI] in {
1769 def : Pat<(store (i8 (bitconvert (v8i1 VK8:$src))), addr:$dst),
1770 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
1771 def : Pat<(v8i1 (bitconvert (i8 (load addr:$src)))),
1772 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001773}
1774let Predicates = [HasAVX512] in {
1775 def : Pat<(store (i16 (bitconvert (v16i1 VK16:$src))), addr:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001776 (KMOVWmk addr:$dst, VK16:$src)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001777 def : Pat<(i1 (load addr:$src)),
1778 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001779 def : Pat<(v16i1 (bitconvert (i16 (load addr:$src)))),
1780 (KMOVWkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001781}
1782let Predicates = [HasBWI] in {
1783 def : Pat<(store (i32 (bitconvert (v32i1 VK32:$src))), addr:$dst),
1784 (KMOVDmk addr:$dst, VK32:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001785 def : Pat<(v32i1 (bitconvert (i32 (load addr:$src)))),
1786 (KMOVDkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001787}
1788let Predicates = [HasBWI] in {
1789 def : Pat<(store (i64 (bitconvert (v64i1 VK64:$src))), addr:$dst),
1790 (KMOVQmk addr:$dst, VK64:$src)>;
Elena Demikhovskyba846722015-02-17 09:20:12 +00001791 def : Pat<(v64i1 (bitconvert (i64 (load addr:$src)))),
1792 (KMOVQkm addr:$src)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001793}
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001794
Robert Khasanov74acbb72014-07-23 14:49:42 +00001795let Predicates = [HasAVX512] in {
Elena Demikhovsky34d2d762014-08-18 11:59:06 +00001796 def : Pat<(i1 (trunc (i64 GR64:$src))),
1797 (COPY_TO_REGCLASS (KMOVWkr (AND32ri (EXTRACT_SUBREG $src, sub_32bit),
1798 (i32 1))), VK1)>;
1799
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001800 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001801 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001802
1803 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +00001804 (COPY_TO_REGCLASS
1805 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
1806 VK1)>;
1807 def : Pat<(i1 (trunc (i16 GR16:$src))),
1808 (COPY_TO_REGCLASS
1809 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
1810 VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001811
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001812 def : Pat<(i32 (zext VK1:$src)),
1813 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001814 def : Pat<(i8 (zext VK1:$src)),
1815 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001816 (AND32ri (KMOVWrk
1817 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001818 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001819 (AND64ri8 (SUBREG_TO_REG (i64 0),
1820 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +00001821 def : Pat<(i16 (zext VK1:$src)),
1822 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001823 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1824 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001825 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1826 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1827 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1828 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001829}
Robert Khasanov74acbb72014-07-23 14:49:42 +00001830let Predicates = [HasBWI] in {
1831 def : Pat<(v32i1 (scalar_to_vector VK1:$src)),
1832 (COPY_TO_REGCLASS VK1:$src, VK32)>;
1833 def : Pat<(v64i1 (scalar_to_vector VK1:$src)),
1834 (COPY_TO_REGCLASS VK1:$src, VK64)>;
1835}
1836
1837
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001838// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1839let Predicates = [HasAVX512] in {
1840 // GR from/to 8-bit mask without native support
1841 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1842 (COPY_TO_REGCLASS
1843 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1844 VK8)>;
1845 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1846 (EXTRACT_SUBREG
1847 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1848 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001849
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001850 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001851 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001852 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001853 (COPY_TO_REGCLASS VK8:$src, VK1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001854}
1855let Predicates = [HasBWI] in {
1856 def : Pat<(i1 (X86Vextract VK32:$src, (iPTR 0))),
1857 (COPY_TO_REGCLASS VK32:$src, VK1)>;
1858 def : Pat<(i1 (X86Vextract VK64:$src, (iPTR 0))),
1859 (COPY_TO_REGCLASS VK64:$src, VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001860}
1861
1862// Mask unary operation
1863// - KNOT
1864multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
Robert Khasanov74acbb72014-07-23 14:49:42 +00001865 RegisterClass KRC, SDPatternOperator OpNode,
1866 Predicate prd> {
1867 let Predicates = [prd] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001868 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00001869 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001870 [(set KRC:$dst, (OpNode KRC:$src))]>;
1871}
1872
Robert Khasanov74acbb72014-07-23 14:49:42 +00001873multiclass avx512_mask_unop_all<bits<8> opc, string OpcodeStr,
1874 SDPatternOperator OpNode> {
1875 defm B : avx512_mask_unop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
1876 HasDQI>, VEX, PD;
1877 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
1878 HasAVX512>, VEX, PS;
1879 defm D : avx512_mask_unop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
1880 HasBWI>, VEX, PD, VEX_W;
1881 defm Q : avx512_mask_unop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
1882 HasBWI>, VEX, PS, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001883}
1884
Robert Khasanov74acbb72014-07-23 14:49:42 +00001885defm KNOT : avx512_mask_unop_all<0x44, "knot", not>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001886
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001887multiclass avx512_mask_unop_int<string IntName, string InstName> {
1888 let Predicates = [HasAVX512] in
1889 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1890 (i16 GR16:$src)),
1891 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1892 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1893}
1894defm : avx512_mask_unop_int<"knot", "KNOT">;
1895
Robert Khasanov74acbb72014-07-23 14:49:42 +00001896let Predicates = [HasDQI] in
1897def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)), (KNOTBrr VK8:$src1)>;
1898let Predicates = [HasAVX512] in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001899def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001900let Predicates = [HasBWI] in
1901def : Pat<(xor VK32:$src1, (v32i1 immAllOnesV)), (KNOTDrr VK32:$src1)>;
1902let Predicates = [HasBWI] in
1903def : Pat<(xor VK64:$src1, (v64i1 immAllOnesV)), (KNOTQrr VK64:$src1)>;
1904
1905// KNL does not support KMOVB, 8-bit mask is promoted to 16-bit
Elena Demikhovskyd2cb3c82015-02-12 08:40:34 +00001906let Predicates = [HasAVX512, NoDQI] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001907def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1908 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001909def : Pat<(not VK8:$src),
1910 (COPY_TO_REGCLASS
1911 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
Robert Khasanov74acbb72014-07-23 14:49:42 +00001912}
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001913def : Pat<(xor VK4:$src1, (v4i1 immAllOnesV)),
1914 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK4:$src1, VK16)), VK4)>;
1915def : Pat<(xor VK2:$src1, (v2i1 immAllOnesV)),
1916 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK2:$src1, VK16)), VK2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001917
1918// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001919// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001920multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
Robert Khasanov595683d2014-07-28 13:46:45 +00001921 RegisterClass KRC, SDPatternOperator OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001922 Predicate prd, bit IsCommutable> {
1923 let Predicates = [prd], isCommutable = IsCommutable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001924 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1925 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00001926 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001927 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1928}
1929
Robert Khasanov595683d2014-07-28 13:46:45 +00001930multiclass avx512_mask_binop_all<bits<8> opc, string OpcodeStr,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001931 SDPatternOperator OpNode, bit IsCommutable> {
Robert Khasanov595683d2014-07-28 13:46:45 +00001932 defm B : avx512_mask_binop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001933 HasDQI, IsCommutable>, VEX_4V, VEX_L, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001934 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001935 HasAVX512, IsCommutable>, VEX_4V, VEX_L, PS;
Robert Khasanov595683d2014-07-28 13:46:45 +00001936 defm D : avx512_mask_binop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001937 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PD;
Robert Khasanov595683d2014-07-28 13:46:45 +00001938 defm Q : avx512_mask_binop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode,
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001939 HasBWI, IsCommutable>, VEX_4V, VEX_L, VEX_W, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001940}
1941
1942def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1943def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1944
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001945defm KAND : avx512_mask_binop_all<0x41, "kand", and, 1>;
1946defm KOR : avx512_mask_binop_all<0x45, "kor", or, 1>;
1947defm KXNOR : avx512_mask_binop_all<0x46, "kxnor", xnor, 1>;
1948defm KXOR : avx512_mask_binop_all<0x47, "kxor", xor, 1>;
1949defm KANDN : avx512_mask_binop_all<0x42, "kandn", andn, 0>;
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001950
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001951multiclass avx512_mask_binop_int<string IntName, string InstName> {
1952 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001953 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1954 (i16 GR16:$src1), (i16 GR16:$src2)),
1955 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1956 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1957 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001958}
1959
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001960defm : avx512_mask_binop_int<"kand", "KAND">;
1961defm : avx512_mask_binop_int<"kandn", "KANDN">;
1962defm : avx512_mask_binop_int<"kor", "KOR">;
1963defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1964defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001965
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001966multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001967 // With AVX512F, 8-bit mask is promoted to 16-bit mask,
1968 // for the DQI set, this type is legal and KxxxB instruction is used
1969 let Predicates = [NoDQI] in
1970 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1971 (COPY_TO_REGCLASS
1972 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1973 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1974
1975 // All types smaller than 8 bits require conversion anyway
1976 def : Pat<(OpNode VK1:$src1, VK1:$src2),
1977 (COPY_TO_REGCLASS (Inst
1978 (COPY_TO_REGCLASS VK1:$src1, VK16),
1979 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1980 def : Pat<(OpNode VK2:$src1, VK2:$src2),
1981 (COPY_TO_REGCLASS (Inst
1982 (COPY_TO_REGCLASS VK2:$src1, VK16),
1983 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK1)>;
1984 def : Pat<(OpNode VK4:$src1, VK4:$src2),
1985 (COPY_TO_REGCLASS (Inst
1986 (COPY_TO_REGCLASS VK4:$src1, VK16),
1987 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001988}
1989
1990defm : avx512_binop_pat<and, KANDWrr>;
1991defm : avx512_binop_pat<andn, KANDNWrr>;
1992defm : avx512_binop_pat<or, KORWrr>;
1993defm : avx512_binop_pat<xnor, KXNORWrr>;
1994defm : avx512_binop_pat<xor, KXORWrr>;
1995
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00001996def : Pat<(xor (xor VK16:$src1, VK16:$src2), (v16i1 immAllOnesV)),
1997 (KXNORWrr VK16:$src1, VK16:$src2)>;
1998def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
1999 (KXNORBrr VK8:$src1, VK8:$src2)>;
2000def : Pat<(xor (xor VK32:$src1, VK32:$src2), (v32i1 immAllOnesV)),
2001 (KXNORDrr VK32:$src1, VK32:$src2)>;
2002def : Pat<(xor (xor VK64:$src1, VK64:$src2), (v64i1 immAllOnesV)),
2003 (KXNORQrr VK64:$src1, VK64:$src2)>;
2004
2005let Predicates = [NoDQI] in
2006def : Pat<(xor (xor VK8:$src1, VK8:$src2), (v8i1 immAllOnesV)),
2007 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK8:$src1, VK16),
2008 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
2009
2010def : Pat<(xor (xor VK4:$src1, VK4:$src2), (v4i1 immAllOnesV)),
2011 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK4:$src1, VK16),
2012 (COPY_TO_REGCLASS VK4:$src2, VK16)), VK4)>;
2013
2014def : Pat<(xor (xor VK2:$src1, VK2:$src2), (v2i1 immAllOnesV)),
2015 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK2:$src1, VK16),
2016 (COPY_TO_REGCLASS VK2:$src2, VK16)), VK2)>;
2017
2018def : Pat<(xor (xor VK1:$src1, VK1:$src2), (i1 1)),
2019 (COPY_TO_REGCLASS (KXNORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
2020 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
2021
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002022// Mask unpacking
2023multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002024 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002025 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002026 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002027 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002028 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002029}
2030
2031multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002032 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00002033 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002034}
2035
2036defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00002037def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
2038 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
2039 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
2040
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002041
2042multiclass avx512_mask_unpck_int<string IntName, string InstName> {
2043 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002044 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
2045 (i16 GR16:$src1), (i16 GR16:$src2)),
2046 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
2047 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
2048 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002049}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00002050defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002051
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002052// Mask bit testing
2053multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2054 SDNode OpNode> {
2055 let Predicates = [HasAVX512], Defs = [EFLAGS] in
2056 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002057 !strconcat(OpcodeStr, "\t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002058 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
2059}
2060
2061multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
2062 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002063 VEX, PS;
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002064 let Predicates = [HasDQI] in
2065 defm B : avx512_mask_testop<opc, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2066 VEX, PD;
2067 let Predicates = [HasBWI] in {
2068 defm Q : avx512_mask_testop<opc, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2069 VEX, PS, VEX_W;
2070 defm D : avx512_mask_testop<opc, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2071 VEX, PD, VEX_W;
2072 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002073}
2074
2075defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002076
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002077// Mask shift
2078multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2079 SDNode OpNode> {
2080 let Predicates = [HasAVX512] in
Craig Topper7ff6ab32015-01-21 08:43:49 +00002081 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, u8imm:$imm),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002082 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00002083 "\t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002084 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
2085}
2086
2087multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
2088 SDNode OpNode> {
2089 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002090 VEX, TAPD, VEX_W;
2091 let Predicates = [HasDQI] in
2092 defm B : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "b"), VK8, OpNode>,
2093 VEX, TAPD;
2094 let Predicates = [HasBWI] in {
2095 defm Q : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "q"), VK64, OpNode>,
2096 VEX, TAPD, VEX_W;
2097 let Predicates = [HasDQI] in
2098 defm D : avx512_mask_shiftop<opc2, !strconcat(OpcodeStr, "d"), VK32, OpNode>,
2099 VEX, TAPD;
2100 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002101}
2102
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002103defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
2104defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002105
2106// Mask setting all 0s or 1s
2107multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
2108 let Predicates = [HasAVX512] in
2109 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
2110 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
2111 [(set KRC:$dst, (VT Val))]>;
2112}
2113
2114multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002115 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116 defm W : avx512_mask_setop<VK16, v16i1, Val>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002117 defm D : avx512_mask_setop<VK32, v32i1, Val>;
2118 defm Q : avx512_mask_setop<VK64, v64i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002119}
2120
2121defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
2122defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
2123
2124// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
2125let Predicates = [HasAVX512] in {
2126 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
2127 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyd1084c52015-04-27 12:57:59 +00002128 def : Pat<(v4i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK4)>;
2129 def : Pat<(v2i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK2)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002130 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
2131 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
2132 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002133}
2134def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
2135 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
2136
2137def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
2138 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
2139
2140def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
2141 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
2142
Robert Khasanov5aa44452014-09-30 11:41:54 +00002143let Predicates = [HasVLX] in {
2144 def : Pat<(v8i1 (insert_subvector undef, (v4i1 VK4:$src), (iPTR 0))),
2145 (v8i1 (COPY_TO_REGCLASS VK4:$src, VK8))>;
2146 def : Pat<(v8i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2147 (v8i1 (COPY_TO_REGCLASS VK2:$src, VK8))>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002148 def : Pat<(v4i1 (insert_subvector undef, (v2i1 VK2:$src), (iPTR 0))),
2149 (v4i1 (COPY_TO_REGCLASS VK2:$src, VK4))>;
Robert Khasanov5aa44452014-09-30 11:41:54 +00002150 def : Pat<(v4i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2151 (v4i1 (COPY_TO_REGCLASS VK8:$src, VK4))>;
2152 def : Pat<(v2i1 (extract_subvector (v8i1 VK8:$src), (iPTR 0))),
2153 (v2i1 (COPY_TO_REGCLASS VK8:$src, VK2))>;
2154}
2155
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002156def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002157 (v8i1 (COPY_TO_REGCLASS
2158 (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16),
2159 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovsky9737e382014-03-02 09:19:44 +00002160
2161def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00002162 (v8i1 (COPY_TO_REGCLASS
2163 (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16),
2164 (I8Imm $imm)), VK8))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyde05f102015-03-05 15:11:35 +00002165
2166def : Pat<(v4i1 (X86vshli VK4:$src, (i8 imm:$imm))),
2167 (v4i1 (COPY_TO_REGCLASS
2168 (KSHIFTLWri (COPY_TO_REGCLASS VK4:$src, VK16),
2169 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2170
2171def : Pat<(v4i1 (X86vsrli VK4:$src, (i8 imm:$imm))),
2172 (v4i1 (COPY_TO_REGCLASS
2173 (KSHIFTRWri (COPY_TO_REGCLASS VK4:$src, VK16),
2174 (I8Imm $imm)), VK4))>, Requires<[HasAVX512]>;
2175
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002176//===----------------------------------------------------------------------===//
2177// AVX-512 - Aligned and unaligned load and store
2178//
2179
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002180
2181multiclass avx512_load<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002182 PatFrag ld_frag, PatFrag mload,
2183 bit IsReMaterializable = 1> {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002184 let hasSideEffects = 0 in {
2185 def rr : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst), (ins _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002186 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"), [],
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002187 _.ExeDomain>, EVEX;
2188 def rrkz : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2189 (ins _.KRCWM:$mask, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002190 !strconcat(OpcodeStr, "\t{$src, ${dst} {${mask}} {z}|",
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002191 "${dst} {${mask}} {z}, $src}"), [], _.ExeDomain>,
2192 EVEX, EVEX_KZ;
2193
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002194 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable,
2195 SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002196 def rm : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst), (ins _.MemOp:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002197 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002198 [(set _.RC:$dst, (_.VT (bitconvert (ld_frag addr:$src))))],
2199 _.ExeDomain>, EVEX;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002200
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002201 let Constraints = "$src0 = $dst" in {
2202 def rrk : AVX512PI<opc, MRMSrcReg, (outs _.RC:$dst),
2203 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src1),
2204 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2205 "${dst} {${mask}}, $src1}"),
2206 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2207 (_.VT _.RC:$src1),
2208 (_.VT _.RC:$src0))))], _.ExeDomain>,
2209 EVEX, EVEX_K;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002210 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002211 def rmk : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2212 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src1),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002213 !strconcat(OpcodeStr, "\t{$src1, ${dst} {${mask}}|",
2214 "${dst} {${mask}}, $src1}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002215 [(set _.RC:$dst, (_.VT
2216 (vselect _.KRCWM:$mask,
2217 (_.VT (bitconvert (ld_frag addr:$src1))),
2218 (_.VT _.RC:$src0))))], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002219 }
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002220 let mayLoad = 1, SchedRW = [WriteLoad] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002221 def rmkz : AVX512PI<opc, MRMSrcMem, (outs _.RC:$dst),
2222 (ins _.KRCWM:$mask, _.MemOp:$src),
2223 OpcodeStr #"\t{$src, ${dst} {${mask}} {z}|"#
2224 "${dst} {${mask}} {z}, $src}",
2225 [(set _.RC:$dst, (_.VT (vselect _.KRCWM:$mask,
2226 (_.VT (bitconvert (ld_frag addr:$src))), _.ImmAllZerosV)))],
2227 _.ExeDomain>, EVEX, EVEX_KZ;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002228 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002229 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, undef)),
2230 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2231
2232 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, _.ImmAllZerosV)),
2233 (!cast<Instruction>(NAME#_.ZSuffix##rmkz) _.KRCWM:$mask, addr:$ptr)>;
2234
2235 def : Pat<(_.VT (mload addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src0))),
2236 (!cast<Instruction>(NAME#_.ZSuffix##rmk) _.RC:$src0,
2237 _.KRCWM:$mask, addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002238}
2239
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002240multiclass avx512_alignedload_vl<bits<8> opc, string OpcodeStr,
2241 AVX512VLVectorVTInfo _,
2242 Predicate prd,
2243 bit IsReMaterializable = 1> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002244 let Predicates = [prd] in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002245 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002246 masked_load_aligned512, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002247
2248 let Predicates = [prd, HasVLX] in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002249 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002250 masked_load_aligned256, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002251 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.AlignedLdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002252 masked_load_aligned128, IsReMaterializable>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002253 }
2254}
2255
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002256multiclass avx512_load_vl<bits<8> opc, string OpcodeStr,
2257 AVX512VLVectorVTInfo _,
2258 Predicate prd,
2259 bit IsReMaterializable = 1> {
2260 let Predicates = [prd] in
2261 defm Z : avx512_load<opc, OpcodeStr, _.info512, _.info512.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002262 masked_load_unaligned, IsReMaterializable>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002263
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002264 let Predicates = [prd, HasVLX] in {
2265 defm Z256 : avx512_load<opc, OpcodeStr, _.info256, _.info256.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002266 masked_load_unaligned, IsReMaterializable>, EVEX_V256;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002267 defm Z128 : avx512_load<opc, OpcodeStr, _.info128, _.info128.LdFrag,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002268 masked_load_unaligned, IsReMaterializable>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002269 }
2270}
2271
2272multiclass avx512_store<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002273 PatFrag st_frag, PatFrag mstore> {
Craig Topper9fdd0782015-01-15 09:37:15 +00002274 let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002275 def rr_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst), (ins _.RC:$src),
2276 OpcodeStr # "\t{$src, $dst|$dst, $src}", [],
2277 _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002278 let Constraints = "$src1 = $dst" in
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002279 def rrk_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2280 (ins _.RC:$src1, _.KRCWM:$mask, _.RC:$src2),
2281 OpcodeStr #
2282 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}",
2283 [], _.ExeDomain>, EVEX, EVEX_K;
2284 def rrkz_alt : AVX512PI<opc, MRMDestReg, (outs _.RC:$dst),
2285 (ins _.KRCWM:$mask, _.RC:$src),
2286 OpcodeStr #
2287 "\t{$src, ${dst} {${mask}} {z}|" #
2288 "${dst} {${mask}} {z}, $src}",
2289 [], _.ExeDomain>, EVEX, EVEX_KZ;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002290 }
2291 let mayStore = 1 in {
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002292 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins _.MemOp:$dst, _.RC:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002293 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002294 [(st_frag (_.VT _.RC:$src), addr:$dst)], _.ExeDomain>, EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002295 def mrk : AVX512PI<opc, MRMDestMem, (outs),
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002296 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
2297 OpcodeStr # "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}",
2298 [], _.ExeDomain>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002299 }
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002300
2301 def: Pat<(mstore addr:$ptr, _.KRCWM:$mask, (_.VT _.RC:$src)),
2302 (!cast<Instruction>(NAME#_.ZSuffix##mrk) addr:$ptr,
2303 _.KRCWM:$mask, _.RC:$src)>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002304}
2305
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002306
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002307multiclass avx512_store_vl< bits<8> opc, string OpcodeStr,
2308 AVX512VLVectorVTInfo _, Predicate prd> {
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002309 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002310 defm Z : avx512_store<opc, OpcodeStr, _.info512, store,
2311 masked_store_unaligned>, EVEX_V512;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002312
2313 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002314 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, store,
2315 masked_store_unaligned>, EVEX_V256;
2316 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, store,
2317 masked_store_unaligned>, EVEX_V128;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002318 }
2319}
2320
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002321multiclass avx512_alignedstore_vl<bits<8> opc, string OpcodeStr,
2322 AVX512VLVectorVTInfo _, Predicate prd> {
2323 let Predicates = [prd] in
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002324 defm Z : avx512_store<opc, OpcodeStr, _.info512, alignedstore512,
2325 masked_store_aligned512>, EVEX_V512;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002326
2327 let Predicates = [prd, HasVLX] in {
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002328 defm Z256 : avx512_store<opc, OpcodeStr, _.info256, alignedstore256,
2329 masked_store_aligned256>, EVEX_V256;
2330 defm Z128 : avx512_store<opc, OpcodeStr, _.info128, alignedstore,
2331 masked_store_aligned128>, EVEX_V128;
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002332 }
2333}
2334
2335defm VMOVAPS : avx512_alignedload_vl<0x28, "vmovaps", avx512vl_f32_info,
2336 HasAVX512>,
2337 avx512_alignedstore_vl<0x29, "vmovaps", avx512vl_f32_info,
2338 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2339
2340defm VMOVAPD : avx512_alignedload_vl<0x28, "vmovapd", avx512vl_f64_info,
2341 HasAVX512>,
2342 avx512_alignedstore_vl<0x29, "vmovapd", avx512vl_f64_info,
2343 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2344
2345defm VMOVUPS : avx512_load_vl<0x10, "vmovups", avx512vl_f32_info, HasAVX512>,
2346 avx512_store_vl<0x11, "vmovups", avx512vl_f32_info, HasAVX512>,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002347 PS, EVEX_CD8<32, CD8VF>;
2348
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002349defm VMOVUPD : avx512_load_vl<0x10, "vmovupd", avx512vl_f64_info, HasAVX512, 0>,
2350 avx512_store_vl<0x11, "vmovupd", avx512vl_f64_info, HasAVX512>,
2351 PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002352
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002353def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002354 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002355 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002356
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002357def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
2358 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2359 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002361def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2362 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
2363 (VMOVAPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
2364
2365def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2366 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
2367 (VMOVAPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
2368
2369def: Pat<(v8f64 (int_x86_avx512_mask_load_pd_512 addr:$ptr,
2370 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
2371 (VMOVAPDZrm addr:$ptr)>;
2372
2373def: Pat<(v16f32 (int_x86_avx512_mask_load_ps_512 addr:$ptr,
2374 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
2375 (VMOVAPSZrm addr:$ptr)>;
2376
Elena Demikhovskyfd056672014-03-13 12:05:52 +00002377def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
2378 GR16:$mask),
2379 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2380 VR512:$src)>;
2381def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
2382 GR8:$mask),
2383 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2384 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002385
Adam Nemet3e8b22b2015-01-16 18:50:09 +00002386def: Pat<(int_x86_avx512_mask_store_ps_512 addr:$ptr, (v16f32 VR512:$src),
2387 GR16:$mask),
2388 (VMOVAPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
2389 VR512:$src)>;
2390def: Pat<(int_x86_avx512_mask_store_pd_512 addr:$ptr, (v8f64 VR512:$src),
2391 GR8:$mask),
2392 (VMOVAPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
2393 VR512:$src)>;
2394
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002395let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002396def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src)),
2397 (VMOVUPSZmrk addr:$ptr,
2398 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2399 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2400
2401def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2402 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmkz
2403 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
2404
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002405def: Pat<(v8f32 (masked_load addr:$ptr, VK8WM:$mask, (v8f32 VR256:$src0))),
2406 (v8f32 (EXTRACT_SUBREG (v16f32 (VMOVUPSZrmk
2407 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256:$src0, sub_ymm),
2408 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002409}
Elena Demikhovskyfb73ca52014-12-19 23:27:57 +00002410
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002411defm VMOVDQA32 : avx512_alignedload_vl<0x6F, "vmovdqa32", avx512vl_i32_info,
2412 HasAVX512>,
2413 avx512_alignedstore_vl<0x7F, "vmovdqa32", avx512vl_i32_info,
2414 HasAVX512>, PD, EVEX_CD8<32, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002415
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002416defm VMOVDQA64 : avx512_alignedload_vl<0x6F, "vmovdqa64", avx512vl_i64_info,
2417 HasAVX512>,
2418 avx512_alignedstore_vl<0x7F, "vmovdqa64", avx512vl_i64_info,
2419 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002420
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002421defm VMOVDQU8 : avx512_load_vl<0x6F, "vmovdqu8", avx512vl_i8_info, HasBWI>,
2422 avx512_store_vl<0x7F, "vmovdqu8", avx512vl_i8_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002423 HasBWI>, XD, EVEX_CD8<8, CD8VF>;
2424
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002425defm VMOVDQU16 : avx512_load_vl<0x6F, "vmovdqu16", avx512vl_i16_info, HasBWI>,
2426 avx512_store_vl<0x7F, "vmovdqu16", avx512vl_i16_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002427 HasBWI>, XD, VEX_W, EVEX_CD8<16, CD8VF>;
2428
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002429defm VMOVDQU32 : avx512_load_vl<0x6F, "vmovdqu32", avx512vl_i32_info, HasAVX512>,
2430 avx512_store_vl<0x7F, "vmovdqu32", avx512vl_i32_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002431 HasAVX512>, XS, EVEX_CD8<32, CD8VF>;
2432
Elena Demikhovsky2689d782015-03-02 12:46:21 +00002433defm VMOVDQU64 : avx512_load_vl<0x6F, "vmovdqu64", avx512vl_i64_info, HasAVX512>,
2434 avx512_store_vl<0x7F, "vmovdqu64", avx512vl_i64_info,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002435 HasAVX512>, XS, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00002436
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002437def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
2438 (v16i32 immAllZerosV), GR16:$mask)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002439 (VMOVDQU32Zrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002440
2441def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002442 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
2443 (VMOVDQU64Zrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00002444
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002445def: Pat<(int_x86_avx512_mask_storeu_d_512 addr:$ptr, (v16i32 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002446 GR16:$mask),
2447 (VMOVDQU32Zmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002448 VR512:$src)>;
2449def: Pat<(int_x86_avx512_mask_storeu_q_512 addr:$ptr, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002450 GR8:$mask),
2451 (VMOVDQU64Zmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00002452 VR512:$src)>;
2453
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002454let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002455def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002456 (bc_v8i64 (v16i32 immAllZerosV)))),
2457 (VMOVDQU64Zrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002458
2459def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002460 (v8i64 VR512:$src))),
2461 (VMOVDQU64Zrrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002462 VK8), VR512:$src)>;
2463
2464def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
2465 (v16i32 immAllZerosV))),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002466 (VMOVDQU32Zrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002467
2468def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
Robert Khasanov7ca7df02014-08-04 14:35:15 +00002469 (v16i32 VR512:$src))),
2470 (VMOVDQU32Zrrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002471}
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002472// NoVLX patterns
2473let Predicates = [HasAVX512, NoVLX] in {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002474def: Pat<(masked_store addr:$ptr, VK8WM:$mask, (v8i32 VR256:$src)),
2475 (VMOVDQU32Zmrk addr:$ptr,
2476 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)),
2477 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256:$src, sub_ymm))>;
2478
2479def: Pat<(v8i32 (masked_load addr:$ptr, VK8WM:$mask, undef)),
2480 (v8i32 (EXTRACT_SUBREG (v16i32 (VMOVDQU32Zrmkz
2481 (v16i1 (COPY_TO_REGCLASS VK8WM:$mask, VK16WM)), addr:$ptr)), sub_ymm))>;
Elena Demikhovskyd207f172015-03-03 15:03:35 +00002482}
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00002483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002484// Move Int Doubleword to Packed Double Int
2485//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002486def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002487 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002488 [(set VR128X:$dst,
2489 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
2490 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002491def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002492 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002493 [(set VR128X:$dst,
2494 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
2495 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002496def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002497 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002498 [(set VR128X:$dst,
2499 (v2i64 (scalar_to_vector GR64:$src)))],
2500 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00002501let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002502def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002503 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002504 [(set FR64:$dst, (bitconvert GR64:$src))],
2505 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002506def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002507 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 [(set GR64:$dst, (bitconvert FR64:$src))],
2509 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002510}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002511def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002512 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002513 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
2514 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
2515 EVEX_CD8<64, CD8VT1>;
2516
2517// Move Int Doubleword to Single Scalar
2518//
Craig Topper88adf2a2013-10-12 05:41:08 +00002519let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002520def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002521 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002522 [(set FR32X:$dst, (bitconvert GR32:$src))],
2523 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
2524
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002525def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002526 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002527 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
2528 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002529}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002530
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002531// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002532//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002533def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002534 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002535 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
2536 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
2537 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002538def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002539 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002540 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002541 [(store (i32 (vector_extract (v4i32 VR128X:$src),
2542 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
2543 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
2544
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002545// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002546//
2547def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002548 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
2550 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00002551 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 Requires<[HasAVX512, In64BitMode]>;
2553
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00002554def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002555 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002556 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
2558 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00002559 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002560 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
2561
2562// Move Scalar Single to Double Int
2563//
Craig Topper88adf2a2013-10-12 05:41:08 +00002564let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002565def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002567 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002568 [(set GR32:$dst, (bitconvert FR32X:$src))],
2569 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002570def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002572 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002573 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
2574 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00002575}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002576
2577// Move Quadword Int to Packed Quadword Int
2578//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00002579def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002580 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002581 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002582 [(set VR128X:$dst,
2583 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
2584 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
2585
2586//===----------------------------------------------------------------------===//
2587// AVX-512 MOVSS, MOVSD
2588//===----------------------------------------------------------------------===//
2589
Michael Liao5bf95782014-12-04 05:20:33 +00002590multiclass avx512_move_scalar <string asm, RegisterClass RC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002591 SDNode OpNode, ValueType vt,
2592 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002593 let hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00002594 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00002595 !strconcat(asm, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002596 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
2597 (scalar_to_vector RC:$src2))))],
2598 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002599 let Constraints = "$src1 = $dst" in
2600 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
2601 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
2602 !strconcat(asm,
Craig Topperedb09112014-11-25 20:11:23 +00002603 "\t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002604 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002605 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002606 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002607 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
2608 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002609 let mayStore = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002610 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002611 !strconcat(asm, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002612 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
2613 EVEX, VEX_LIG;
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002614 def mrk: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, VK1WM:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00002615 !strconcat(asm, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002616 [], IIC_SSE_MOV_S_MR>,
2617 EVEX, VEX_LIG, EVEX_K;
2618 } // mayStore
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002619 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002620}
2621
2622let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002623defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002624 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
2625
2626let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00002627defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002628 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2629
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00002630def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
2631 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
2632 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
2633
2634def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
2635 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
2636 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002637
Elena Demikhovskyff620ed2014-08-27 07:38:43 +00002638def : Pat<(int_x86_avx512_mask_store_ss addr:$dst, VR128X:$src, GR8:$mask),
2639 (VMOVSSZmrk addr:$dst, (i1 (COPY_TO_REGCLASS GR8:$mask, VK1WM)),
2640 (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2641
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002642// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00002643let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002644 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2645 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002646 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002647 IIC_SSE_MOV_S_RR>,
2648 XS, EVEX_4V, VEX_LIG;
2649 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
2650 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002651 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002652 IIC_SSE_MOV_S_RR>,
2653 XD, EVEX_4V, VEX_LIG, VEX_W;
2654}
2655
2656let Predicates = [HasAVX512] in {
2657 let AddedComplexity = 15 in {
2658 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
2659 // MOVS{S,D} to the lower bits.
2660 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
2661 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
2662 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
2663 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2664 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
2665 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
2666 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
2667 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
2668
2669 // Move low f32 and clear high bits.
2670 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
2671 (SUBREG_TO_REG (i32 0),
Michael Liao5bf95782014-12-04 05:20:33 +00002672 (VMOVSSZrr (v4f32 (V_SET0)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002673 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
2674 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
2675 (SUBREG_TO_REG (i32 0),
2676 (VMOVSSZrr (v4i32 (V_SET0)),
2677 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
2678 }
2679
2680 let AddedComplexity = 20 in {
2681 // MOVSSrm zeros the high parts of the register; represent this
2682 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2683 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
2684 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2685 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
2686 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2687 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
2688 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
2689
2690 // MOVSDrm zeros the high parts of the register; represent this
2691 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
2692 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
2693 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2694 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
2695 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2696 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
2697 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2698 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
2699 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2700 def : Pat<(v2f64 (X86vzload addr:$src)),
2701 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
2702
2703 // Represent the same patterns above but in the form they appear for
2704 // 256-bit types
2705 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2706 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002707 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002708 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2709 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
2710 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
2711 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2712 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
2713 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
2714 }
2715 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
2716 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
2717 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
2718 FR32X:$src)), sub_xmm)>;
2719 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
2720 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
2721 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
2722 FR64X:$src)), sub_xmm)>;
2723 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2724 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00002725 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002726
2727 // Move low f64 and clear high bits.
2728 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
2729 (SUBREG_TO_REG (i32 0),
2730 (VMOVSDZrr (v2f64 (V_SET0)),
2731 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
2732
2733 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
2734 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
2735 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
2736
2737 // Extract and store.
2738 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
2739 addr:$dst),
2740 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
2741 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
2742 addr:$dst),
2743 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
2744
2745 // Shuffle with VMOVSS
2746 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
2747 (VMOVSSZrr (v4i32 VR128X:$src1),
2748 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
2749 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
2750 (VMOVSSZrr (v4f32 VR128X:$src1),
2751 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
2752
2753 // 256-bit variants
2754 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
2755 (SUBREG_TO_REG (i32 0),
2756 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
2757 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
2758 sub_xmm)>;
2759 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
2760 (SUBREG_TO_REG (i32 0),
2761 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
2762 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
2763 sub_xmm)>;
2764
2765 // Shuffle with VMOVSD
2766 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2767 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2768 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
2769 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2770 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2771 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2772 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
2773 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2774
2775 // 256-bit variants
2776 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2777 (SUBREG_TO_REG (i32 0),
2778 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
2779 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
2780 sub_xmm)>;
2781 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
2782 (SUBREG_TO_REG (i32 0),
2783 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
2784 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
2785 sub_xmm)>;
2786
2787 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2788 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2789 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
2790 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2791 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2792 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2793 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
2794 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
2795}
2796
2797let AddedComplexity = 15 in
2798def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
2799 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002800 "vmovq\t{$src, $dst|$dst, $src}",
Michael Liao5bf95782014-12-04 05:20:33 +00002801 [(set VR128X:$dst, (v2i64 (X86vzmovl
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002802 (v2i64 VR128X:$src))))],
2803 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
2804
2805let AddedComplexity = 20 in
2806def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
2807 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002808 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002809 [(set VR128X:$dst, (v2i64 (X86vzmovl
2810 (loadv2i64 addr:$src))))],
2811 IIC_SSE_MOVDQ>, EVEX, VEX_W,
2812 EVEX_CD8<8, CD8VT8>;
2813
2814let Predicates = [HasAVX512] in {
2815 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
2816 let AddedComplexity = 20 in {
2817 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
2818 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002819 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
2820 (VMOV64toPQIZrr GR64:$src)>;
2821 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
2822 (VMOVDI2PDIZrr GR32:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00002823
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002824 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2825 (VMOVDI2PDIZrm addr:$src)>;
2826 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2827 (VMOVDI2PDIZrm addr:$src)>;
2828 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2829 (VMOVZPQILo2PQIZrm addr:$src)>;
2830 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
2831 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00002832 def : Pat<(v2i64 (X86vzload addr:$src)),
2833 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002834 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00002835
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002836 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
2837 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
2838 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
2839 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
2840 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
2841 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
2842 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
2843}
2844
2845def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
2846 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2847
2848def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
2849 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2850
2851def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
2852 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
2853
2854def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
2855 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
2856
2857//===----------------------------------------------------------------------===//
Adam Nemet7f62b232014-06-10 16:39:53 +00002858// AVX-512 - Non-temporals
2859//===----------------------------------------------------------------------===//
Robert Khasanoved882972014-08-13 10:46:00 +00002860let SchedRW = [WriteLoad] in {
2861 def VMOVNTDQAZrm : AVX512PI<0x2A, MRMSrcMem, (outs VR512:$dst),
2862 (ins i512mem:$src), "vmovntdqa\t{$src, $dst|$dst, $src}",
2863 [(set VR512:$dst, (int_x86_avx512_movntdqa addr:$src))],
2864 SSEPackedInt>, EVEX, T8PD, EVEX_V512,
2865 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002866
Robert Khasanoved882972014-08-13 10:46:00 +00002867 let Predicates = [HasAVX512, HasVLX] in {
2868 def VMOVNTDQAZ256rm : AVX512PI<0x2A, MRMSrcMem, (outs VR256X:$dst),
2869 (ins i256mem:$src),
2870 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2871 SSEPackedInt>, EVEX, T8PD, EVEX_V256,
2872 EVEX_CD8<64, CD8VF>;
Adam Nemet7f62b232014-06-10 16:39:53 +00002873
Robert Khasanoved882972014-08-13 10:46:00 +00002874 def VMOVNTDQAZ128rm : AVX512PI<0x2A, MRMSrcMem, (outs VR128X:$dst),
2875 (ins i128mem:$src),
2876 "vmovntdqa\t{$src, $dst|$dst, $src}", [],
2877 SSEPackedInt>, EVEX, T8PD, EVEX_V128,
2878 EVEX_CD8<64, CD8VF>;
2879 }
Adam Nemetefd07852014-06-18 16:51:10 +00002880}
2881
Robert Khasanoved882972014-08-13 10:46:00 +00002882multiclass avx512_movnt<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2883 ValueType OpVT, RegisterClass RC, X86MemOperand memop,
2884 Domain d, InstrItinClass itin = IIC_SSE_MOVNT> {
2885 let SchedRW = [WriteStore], mayStore = 1,
2886 AddedComplexity = 400 in
2887 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins memop:$dst, RC:$src),
2888 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2889 [(st_frag (OpVT RC:$src), addr:$dst)], d, itin>, EVEX;
2890}
2891
2892multiclass avx512_movnt_vl<bits<8> opc, string OpcodeStr, PatFrag st_frag,
2893 string elty, string elsz, string vsz512,
2894 string vsz256, string vsz128, Domain d,
2895 Predicate prd, InstrItinClass itin = IIC_SSE_MOVNT> {
2896 let Predicates = [prd] in
2897 defm Z : avx512_movnt<opc, OpcodeStr, st_frag,
2898 !cast<ValueType>("v"##vsz512##elty##elsz), VR512,
2899 !cast<X86MemOperand>(elty##"512mem"), d, itin>,
2900 EVEX_V512;
2901
2902 let Predicates = [prd, HasVLX] in {
2903 defm Z256 : avx512_movnt<opc, OpcodeStr, st_frag,
2904 !cast<ValueType>("v"##vsz256##elty##elsz), VR256X,
2905 !cast<X86MemOperand>(elty##"256mem"), d, itin>,
2906 EVEX_V256;
2907
2908 defm Z128 : avx512_movnt<opc, OpcodeStr, st_frag,
2909 !cast<ValueType>("v"##vsz128##elty##elsz), VR128X,
2910 !cast<X86MemOperand>(elty##"128mem"), d, itin>,
2911 EVEX_V128;
2912 }
2913}
2914
2915defm VMOVNTDQ : avx512_movnt_vl<0xE7, "vmovntdq", alignednontemporalstore,
2916 "i", "64", "8", "4", "2", SSEPackedInt,
2917 HasAVX512>, PD, EVEX_CD8<64, CD8VF>;
2918
2919defm VMOVNTPD : avx512_movnt_vl<0x2B, "vmovntpd", alignednontemporalstore,
2920 "f", "64", "8", "4", "2", SSEPackedDouble,
2921 HasAVX512>, PD, VEX_W, EVEX_CD8<64, CD8VF>;
2922
2923defm VMOVNTPS : avx512_movnt_vl<0x2B, "vmovntps", alignednontemporalstore,
2924 "f", "32", "16", "8", "4", SSEPackedSingle,
2925 HasAVX512>, PS, EVEX_CD8<32, CD8VF>;
2926
Adam Nemet7f62b232014-06-10 16:39:53 +00002927//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002928// AVX-512 - Integer arithmetic
2929//
2930multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov44241442014-10-08 14:37:45 +00002931 X86VectorVTInfo _, OpndItins itins,
2932 bit IsCommutable = 0> {
Adam Nemet34801422014-10-08 23:25:39 +00002933 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002934 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
2935 "$src2, $src1", "$src1, $src2",
2936 (_.VT (OpNode _.RC:$src1, _.RC:$src2)),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002937 "", itins.rr, IsCommutable>,
Robert Khasanov44241442014-10-08 14:37:45 +00002938 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002939
Robert Khasanov545d1b72014-10-14 14:36:19 +00002940 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002941 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002942 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
2943 "$src2, $src1", "$src1, $src2",
2944 (_.VT (OpNode _.RC:$src1,
2945 (bitconvert (_.LdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002946 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002947 AVX512BIBase, EVEX_4V;
Robert Khasanov545d1b72014-10-14 14:36:19 +00002948}
2949
2950multiclass avx512_binop_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
2951 X86VectorVTInfo _, OpndItins itins,
2952 bit IsCommutable = 0> :
2953 avx512_binop_rm<opc, OpcodeStr, OpNode, _, itins, IsCommutable> {
2954 let mayLoad = 1 in
Adam Nemet34801422014-10-08 23:25:39 +00002955 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanov44241442014-10-08 14:37:45 +00002956 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
2957 "${src2}"##_.BroadcastStr##", $src1",
2958 "$src1, ${src2}"##_.BroadcastStr,
2959 (_.VT (OpNode _.RC:$src1,
2960 (X86VBroadcast
2961 (_.ScalarLdFrag addr:$src2)))),
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00002962 "", itins.rm>,
Robert Khasanov44241442014-10-08 14:37:45 +00002963 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002964}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002965
Robert Khasanovd5b14f72014-10-09 08:38:48 +00002966multiclass avx512_binop_rm_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2967 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2968 Predicate prd, bit IsCommutable = 0> {
2969 let Predicates = [prd] in
2970 defm Z : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2971 IsCommutable>, EVEX_V512;
2972
2973 let Predicates = [prd, HasVLX] in {
2974 defm Z256 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2975 IsCommutable>, EVEX_V256;
2976 defm Z128 : avx512_binop_rm<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2977 IsCommutable>, EVEX_V128;
2978 }
2979}
2980
Robert Khasanov545d1b72014-10-14 14:36:19 +00002981multiclass avx512_binop_rmb_vl<bits<8> opc, string OpcodeStr, SDNode OpNode,
2982 AVX512VLVectorVTInfo VTInfo, OpndItins itins,
2983 Predicate prd, bit IsCommutable = 0> {
2984 let Predicates = [prd] in
2985 defm Z : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info512, itins,
2986 IsCommutable>, EVEX_V512;
2987
2988 let Predicates = [prd, HasVLX] in {
2989 defm Z256 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info256, itins,
2990 IsCommutable>, EVEX_V256;
2991 defm Z128 : avx512_binop_rmb<opc, OpcodeStr, OpNode, VTInfo.info128, itins,
2992 IsCommutable>, EVEX_V128;
2993 }
2994}
2995
2996multiclass avx512_binop_rm_vl_q<bits<8> opc, string OpcodeStr, SDNode OpNode,
2997 OpndItins itins, Predicate prd,
2998 bit IsCommutable = 0> {
2999 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i64_info,
3000 itins, prd, IsCommutable>,
3001 VEX_W, EVEX_CD8<64, CD8VF>;
3002}
3003
3004multiclass avx512_binop_rm_vl_d<bits<8> opc, string OpcodeStr, SDNode OpNode,
3005 OpndItins itins, Predicate prd,
3006 bit IsCommutable = 0> {
3007 defm NAME : avx512_binop_rmb_vl<opc, OpcodeStr, OpNode, avx512vl_i32_info,
3008 itins, prd, IsCommutable>, EVEX_CD8<32, CD8VF>;
3009}
3010
3011multiclass avx512_binop_rm_vl_w<bits<8> opc, string OpcodeStr, SDNode OpNode,
3012 OpndItins itins, Predicate prd,
3013 bit IsCommutable = 0> {
3014 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i16_info,
3015 itins, prd, IsCommutable>, EVEX_CD8<16, CD8VF>;
3016}
3017
3018multiclass avx512_binop_rm_vl_b<bits<8> opc, string OpcodeStr, SDNode OpNode,
3019 OpndItins itins, Predicate prd,
3020 bit IsCommutable = 0> {
3021 defm NAME : avx512_binop_rm_vl<opc, OpcodeStr, OpNode, avx512vl_i8_info,
3022 itins, prd, IsCommutable>, EVEX_CD8<8, CD8VF>;
3023}
3024
3025multiclass avx512_binop_rm_vl_dq<bits<8> opc_d, bits<8> opc_q, string OpcodeStr,
3026 SDNode OpNode, OpndItins itins, Predicate prd,
3027 bit IsCommutable = 0> {
3028 defm Q : avx512_binop_rm_vl_q<opc_q, OpcodeStr, OpNode, itins, prd,
3029 IsCommutable>;
3030
3031 defm D : avx512_binop_rm_vl_d<opc_d, OpcodeStr, OpNode, itins, prd,
3032 IsCommutable>;
3033}
3034
3035multiclass avx512_binop_rm_vl_bw<bits<8> opc_b, bits<8> opc_w, string OpcodeStr,
3036 SDNode OpNode, OpndItins itins, Predicate prd,
3037 bit IsCommutable = 0> {
3038 defm W : avx512_binop_rm_vl_w<opc_w, OpcodeStr, OpNode, itins, prd,
3039 IsCommutable>;
3040
3041 defm B : avx512_binop_rm_vl_b<opc_b, OpcodeStr, OpNode, itins, prd,
3042 IsCommutable>;
3043}
3044
3045multiclass avx512_binop_rm_vl_all<bits<8> opc_b, bits<8> opc_w,
3046 bits<8> opc_d, bits<8> opc_q,
3047 string OpcodeStr, SDNode OpNode,
3048 OpndItins itins, bit IsCommutable = 0> {
3049 defm NAME : avx512_binop_rm_vl_dq<opc_d, opc_q, OpcodeStr, OpNode,
3050 itins, HasAVX512, IsCommutable>,
3051 avx512_binop_rm_vl_bw<opc_b, opc_w, OpcodeStr, OpNode,
3052 itins, HasBWI, IsCommutable>;
3053}
3054
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003055multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, OpndItins itins,
3056 SDNode OpNode,X86VectorVTInfo _Src,
3057 X86VectorVTInfo _Dst, bit IsCommutable = 0> {
3058 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3059 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3060 "$src2, $src1","$src1, $src2",
3061 (_Dst.VT (OpNode
3062 (_Src.VT _Src.RC:$src1),
3063 (_Src.VT _Src.RC:$src2))),
3064 "",itins.rr, IsCommutable>,
3065 AVX512BIBase, EVEX_4V;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003066 let mayLoad = 1 in {
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003067 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3068 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3069 "$src2, $src1", "$src1, $src2",
3070 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3071 (bitconvert (_Src.LdFrag addr:$src2)))),
3072 "", itins.rm>,
3073 AVX512BIBase, EVEX_4V;
3074
3075 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3076 (ins _Src.RC:$src1, _Dst.ScalarMemOp:$src2),
3077 OpcodeStr,
3078 "${src2}"##_Dst.BroadcastStr##", $src1",
3079 "$src1, ${src2}"##_Dst.BroadcastStr,
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003080 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
Elena Demikhovsky1eeece12015-04-02 10:51:40 +00003081 (_Dst.VT (X86VBroadcast
3082 (_Dst.ScalarLdFrag addr:$src2)))))),
3083 "", itins.rm>,
3084 AVX512BIBase, EVEX_4V, EVEX_B;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00003085 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003086}
3087
Robert Khasanov545d1b72014-10-14 14:36:19 +00003088defm VPADD : avx512_binop_rm_vl_all<0xFC, 0xFD, 0xFE, 0xD4, "vpadd", add,
3089 SSE_INTALU_ITINS_P, 1>;
3090defm VPSUB : avx512_binop_rm_vl_all<0xF8, 0xF9, 0xFA, 0xFB, "vpsub", sub,
3091 SSE_INTALU_ITINS_P, 0>;
3092defm VPMULLD : avx512_binop_rm_vl_d<0x40, "vpmull", mul,
3093 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
3094defm VPMULLW : avx512_binop_rm_vl_w<0xD5, "vpmull", mul,
3095 SSE_INTALU_ITINS_P, HasBWI, 1>;
Robert Khasanov1a77f662014-10-14 15:13:56 +00003096defm VPMULLQ : avx512_binop_rm_vl_q<0x40, "vpmull", mul,
3097 SSE_INTALU_ITINS_P, HasDQI, 1>, T8PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003098
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003099
3100multiclass avx512_binop_all<bits<8> opc, string OpcodeStr, OpndItins itins,
3101 SDNode OpNode, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003102
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003103 defm NAME#Z : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3104 v16i32_info, v8i64_info, IsCommutable>,
3105 EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
3106 let Predicates = [HasVLX] in {
3107 defm NAME#Z256 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3108 v8i32x_info, v4i64x_info, IsCommutable>,
3109 EVEX_V256, EVEX_CD8<64, CD8VF>, VEX_W;
3110 defm NAME#Z128 : avx512_binop_rm2<opc, OpcodeStr, itins, OpNode,
3111 v4i32x_info, v2i64x_info, IsCommutable>,
3112 EVEX_V128, EVEX_CD8<64, CD8VF>, VEX_W;
3113 }
3114}
3115
3116defm VPMULDQ : avx512_binop_all<0x28, "vpmuldq", SSE_INTALU_ITINS_P,
3117 X86pmuldq, 1>,T8PD;
3118defm VPMULUDQ : avx512_binop_all<0xF4, "vpmuludq", SSE_INTMUL_ITINS_P,
3119 X86pmuludq, 1>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003120
Elena Demikhovsky2557a222015-05-04 09:14:02 +00003121multiclass avx512_packs_rmb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3122 X86VectorVTInfo _Src, X86VectorVTInfo _Dst> {
3123 let mayLoad = 1 in {
3124 defm rmb : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3125 (ins _Src.RC:$src1, _Src.ScalarMemOp:$src2),
3126 OpcodeStr,
3127 "${src2}"##_Src.BroadcastStr##", $src1",
3128 "$src1, ${src2}"##_Src.BroadcastStr,
3129 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1), (bitconvert
3130 (_Src.VT (X86VBroadcast
3131 (_Src.ScalarLdFrag addr:$src2)))))),
3132 "">,
3133 EVEX_4V, EVEX_B, EVEX_CD8<_Src.EltSize, CD8VF>;
3134 }
3135}
3136
3137multiclass avx512_packs_rm<bits<8> opc, string OpcodeStr,
3138 SDNode OpNode,X86VectorVTInfo _Src,
3139 X86VectorVTInfo _Dst> {
3140 defm rr : AVX512_maskable<opc, MRMSrcReg, _Dst, (outs _Dst.RC:$dst),
3141 (ins _Src.RC:$src1, _Src.RC:$src2), OpcodeStr,
3142 "$src2, $src1","$src1, $src2",
3143 (_Dst.VT (OpNode
3144 (_Src.VT _Src.RC:$src1),
3145 (_Src.VT _Src.RC:$src2))),
3146 "">, EVEX_CD8<_Src.EltSize, CD8VF>, EVEX_4V;
3147 let mayLoad = 1 in {
3148 defm rm : AVX512_maskable<opc, MRMSrcMem, _Dst, (outs _Dst.RC:$dst),
3149 (ins _Src.RC:$src1, _Src.MemOp:$src2), OpcodeStr,
3150 "$src2, $src1", "$src1, $src2",
3151 (_Dst.VT (OpNode (_Src.VT _Src.RC:$src1),
3152 (bitconvert (_Src.LdFrag addr:$src2)))),
3153 "">, EVEX_4V, EVEX_CD8<_Src.EltSize, CD8VF>;
3154 }
3155}
3156
3157multiclass avx512_packs_all_i32_i16<bits<8> opc, string OpcodeStr,
3158 SDNode OpNode> {
3159 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i32_info,
3160 v32i16_info>,
3161 avx512_packs_rmb<opc, OpcodeStr, OpNode, v16i32_info,
3162 v32i16_info>, EVEX_V512;
3163 let Predicates = [HasVLX] in {
3164 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i32x_info,
3165 v16i16x_info>,
3166 avx512_packs_rmb<opc, OpcodeStr, OpNode, v8i32x_info,
3167 v16i16x_info>, EVEX_V256;
3168 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v4i32x_info,
3169 v8i16x_info>,
3170 avx512_packs_rmb<opc, OpcodeStr, OpNode, v4i32x_info,
3171 v8i16x_info>, EVEX_V128;
3172 }
3173}
3174multiclass avx512_packs_all_i16_i8<bits<8> opc, string OpcodeStr,
3175 SDNode OpNode> {
3176 defm NAME#Z : avx512_packs_rm<opc, OpcodeStr, OpNode, v32i16_info,
3177 v64i8_info>, EVEX_V512;
3178 let Predicates = [HasVLX] in {
3179 defm NAME#Z256 : avx512_packs_rm<opc, OpcodeStr, OpNode, v16i16x_info,
3180 v32i8x_info>, EVEX_V256;
3181 defm NAME#Z128 : avx512_packs_rm<opc, OpcodeStr, OpNode, v8i16x_info,
3182 v16i8x_info>, EVEX_V128;
3183 }
3184}
3185let Predicates = [HasBWI] in {
3186 defm VPACKSSDW : avx512_packs_all_i32_i16<0x6B, "vpackssdw", X86Packss>, PD;
3187 defm VPACKUSDW : avx512_packs_all_i32_i16<0x2b, "vpackusdw", X86Packus>, T8PD;
3188 defm VPACKSSWB : avx512_packs_all_i16_i8 <0x63, "vpacksswb", X86Packss>, AVX512BIBase, VEX_W;
3189 defm VPACKUSWB : avx512_packs_all_i16_i8 <0x67, "vpackuswb", X86Packus>, AVX512BIBase, VEX_W;
3190}
3191
Robert Khasanov545d1b72014-10-14 14:36:19 +00003192defm VPMAXSB : avx512_binop_rm_vl_b<0x3C, "vpmaxs", X86smax,
3193 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3194defm VPMAXSW : avx512_binop_rm_vl_w<0xEE, "vpmaxs", X86smax,
3195 SSE_INTALU_ITINS_P, HasBWI, 1>;
3196defm VPMAXS : avx512_binop_rm_vl_dq<0x3D, 0x3D, "vpmaxs", X86smax,
3197 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003198
Robert Khasanov545d1b72014-10-14 14:36:19 +00003199defm VPMAXUB : avx512_binop_rm_vl_b<0xDE, "vpmaxu", X86umax,
3200 SSE_INTALU_ITINS_P, HasBWI, 1>;
3201defm VPMAXUW : avx512_binop_rm_vl_w<0x3E, "vpmaxu", X86umax,
3202 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3203defm VPMAXU : avx512_binop_rm_vl_dq<0x3F, 0x3F, "vpmaxu", X86umax,
3204 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003205
Robert Khasanov545d1b72014-10-14 14:36:19 +00003206defm VPMINSB : avx512_binop_rm_vl_b<0x38, "vpmins", X86smin,
3207 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3208defm VPMINSW : avx512_binop_rm_vl_w<0xEA, "vpmins", X86smin,
3209 SSE_INTALU_ITINS_P, HasBWI, 1>;
3210defm VPMINS : avx512_binop_rm_vl_dq<0x39, 0x39, "vpmins", X86smin,
3211 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003212
Robert Khasanov545d1b72014-10-14 14:36:19 +00003213defm VPMINUB : avx512_binop_rm_vl_b<0xDA, "vpminu", X86umin,
3214 SSE_INTALU_ITINS_P, HasBWI, 1>;
3215defm VPMINUW : avx512_binop_rm_vl_w<0x3A, "vpminu", X86umin,
3216 SSE_INTALU_ITINS_P, HasBWI, 1>, T8PD;
3217defm VPMINU : avx512_binop_rm_vl_dq<0x3B, 0x3B, "vpminu", X86umin,
3218 SSE_INTALU_ITINS_P, HasAVX512, 1>, T8PD;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00003219
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00003220def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
3221 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3222 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
3223def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
3224 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3225 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
3226def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
3227 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3228 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
3229def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
3230 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3231 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
3232def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
3233 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3234 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
3235def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
3236 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
3237 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
3238def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
3239 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3240 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
3241def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
3242 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
3243 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003244//===----------------------------------------------------------------------===//
3245// AVX-512 - Unpack Instructions
3246//===----------------------------------------------------------------------===//
3247
3248multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
3249 PatFrag mem_frag, RegisterClass RC,
3250 X86MemOperand x86memop, string asm,
3251 Domain d> {
3252 def rr : AVX512PI<opc, MRMSrcReg,
3253 (outs RC:$dst), (ins RC:$src1, RC:$src2),
3254 asm, [(set RC:$dst,
3255 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003256 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003257 def rm : AVX512PI<opc, MRMSrcMem,
3258 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
3259 asm, [(set RC:$dst,
3260 (vt (OpNode RC:$src1,
3261 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00003262 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263}
3264
Craig Topper820d4922015-02-09 04:04:50 +00003265defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003267 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003268defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003269 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003270 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003271defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003272 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00003273 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00003274defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, loadv8f64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003275 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00003276 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003277
3278multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
3279 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
3280 X86MemOperand x86memop> {
3281 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
3282 (ins RC:$src1, RC:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003283 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00003284 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003285 IIC_SSE_UNPCK>, EVEX_4V;
3286 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
3287 (ins RC:$src1, x86memop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00003288 !strconcat(OpcodeStr, "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003289 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
3290 (bitconvert (memop_frag addr:$src2)))))],
3291 IIC_SSE_UNPCK>, EVEX_4V;
3292}
3293defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003294 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003295 EVEX_CD8<32, CD8VF>;
3296defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003297 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003298 VEX_W, EVEX_CD8<64, CD8VF>;
3299defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
Craig Topper820d4922015-02-09 04:04:50 +00003300 VR512, loadv16i32, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003301 EVEX_CD8<32, CD8VF>;
3302defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
Craig Topper820d4922015-02-09 04:04:50 +00003303 VR512, loadv8i64, i512mem>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003304 VEX_W, EVEX_CD8<64, CD8VF>;
3305//===----------------------------------------------------------------------===//
3306// AVX-512 - PSHUFD
3307//
3308
3309multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
Michael Liao5bf95782014-12-04 05:20:33 +00003310 SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003311 X86MemOperand x86memop, ValueType OpVT> {
3312 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003313 (ins RC:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003314 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003315 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003316 [(set RC:$dst,
3317 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
3318 EVEX;
3319 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003320 (ins x86memop:$src1, u8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003321 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00003322 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003323 [(set RC:$dst,
3324 (OpVT (OpNode (mem_frag addr:$src1),
3325 (i8 imm:$src2))))]>, EVEX;
3326}
3327
Craig Topper820d4922015-02-09 04:04:50 +00003328defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, loadv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00003329 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003330
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003331//===----------------------------------------------------------------------===//
3332// AVX-512 Logical Instructions
3333//===----------------------------------------------------------------------===//
3334
Robert Khasanov545d1b72014-10-14 14:36:19 +00003335defm VPAND : avx512_binop_rm_vl_dq<0xDB, 0xDB, "vpand", and,
3336 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3337defm VPOR : avx512_binop_rm_vl_dq<0xEB, 0xEB, "vpor", or,
3338 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3339defm VPXOR : avx512_binop_rm_vl_dq<0xEF, 0xEF, "vpxor", xor,
3340 SSE_INTALU_ITINS_P, HasAVX512, 1>;
3341defm VPANDN : avx512_binop_rm_vl_dq<0xDF, 0xDF, "vpandn", X86andnp,
Elena Demikhovsky72e3ccc2015-03-29 09:14:29 +00003342 SSE_INTALU_ITINS_P, HasAVX512, 0>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003343
3344//===----------------------------------------------------------------------===//
3345// AVX-512 FP arithmetic
3346//===----------------------------------------------------------------------===//
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003347multiclass avx512_fp_scalar<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3348 SDNode OpNode, SDNode VecNode, OpndItins itins,
3349 bit IsCommutable> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003350
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003351 defm rr_Int : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3352 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3353 "$src2, $src1", "$src1, $src2",
3354 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3355 (i32 FROUND_CURRENT)),
3356 "", itins.rr, IsCommutable>;
3357
3358 defm rm_Int : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
3359 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3360 "$src2, $src1", "$src1, $src2",
3361 (VecNode (_.VT _.RC:$src1),
3362 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
3363 (i32 FROUND_CURRENT)),
3364 "", itins.rm, IsCommutable>;
3365 let isCodeGenOnly = 1, isCommutable = IsCommutable,
3366 Predicates = [HasAVX512] in {
3367 def rr : I< opc, MRMSrcReg, (outs _.FRC:$dst),
3368 (ins _.FRC:$src1, _.FRC:$src2),
3369 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3370 [(set _.FRC:$dst, (OpNode _.FRC:$src1, _.FRC:$src2))],
3371 itins.rr>;
3372 def rm : I< opc, MRMSrcMem, (outs _.FRC:$dst),
3373 (ins _.FRC:$src1, _.ScalarMemOp:$src2),
3374 OpcodeStr#"\t{$src2, $src1, $dst|$dst, $src1, $src2}",
3375 [(set _.FRC:$dst, (OpNode _.FRC:$src1,
3376 (_.ScalarLdFrag addr:$src2)))], itins.rr>;
3377 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003378}
3379
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003380multiclass avx512_fp_scalar_round<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3381 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3382
3383 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3384 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr,
3385 "$rc, $src2, $src1", "$src1, $src2, $rc",
3386 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3387 (i32 imm:$rc)), "", itins.rr, IsCommutable>,
3388 EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003389}
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003390multiclass avx512_fp_scalar_sae<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
3391 SDNode VecNode, OpndItins itins, bit IsCommutable> {
3392
3393 defm rrb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
3394 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3395 "$src2, $src1", "$src1, $src2",
3396 (VecNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
3397 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003398}
3399
Elena Demikhovsky02ffd262015-03-01 07:44:04 +00003400multiclass avx512_binop_s_round<bits<8> opc, string OpcodeStr, SDNode OpNode,
3401 SDNode VecNode,
3402 SizeItins itins, bit IsCommutable> {
3403 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3404 itins.s, IsCommutable>,
3405 avx512_fp_scalar_round<opc, OpcodeStr#"ss", f32x_info, VecNode,
3406 itins.s, IsCommutable>,
3407 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3408 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3409 itins.d, IsCommutable>,
3410 avx512_fp_scalar_round<opc, OpcodeStr#"sd", f64x_info, VecNode,
3411 itins.d, IsCommutable>,
3412 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3413}
3414
3415multiclass avx512_binop_s_sae<bits<8> opc, string OpcodeStr, SDNode OpNode,
3416 SDNode VecNode,
3417 SizeItins itins, bit IsCommutable> {
3418 defm SSZ : avx512_fp_scalar<opc, OpcodeStr#"ss", f32x_info, OpNode, VecNode,
3419 itins.s, IsCommutable>,
3420 avx512_fp_scalar_sae<opc, OpcodeStr#"ss", f32x_info, VecNode,
3421 itins.s, IsCommutable>,
3422 XS, EVEX_4V, VEX_LIG, EVEX_CD8<32, CD8VT1>;
3423 defm SDZ : avx512_fp_scalar<opc, OpcodeStr#"sd", f64x_info, OpNode, VecNode,
3424 itins.d, IsCommutable>,
3425 avx512_fp_scalar_sae<opc, OpcodeStr#"sd", f64x_info, VecNode,
3426 itins.d, IsCommutable>,
3427 XD, VEX_W, EVEX_4V, VEX_LIG, EVEX_CD8<64, CD8VT1>;
3428}
3429defm VADD : avx512_binop_s_round<0x58, "vadd", fadd, X86faddRnd, SSE_ALU_ITINS_S, 1>;
3430defm VMUL : avx512_binop_s_round<0x59, "vmul", fmul, X86fmulRnd, SSE_ALU_ITINS_S, 1>;
3431defm VSUB : avx512_binop_s_round<0x5C, "vsub", fsub, X86fsubRnd, SSE_ALU_ITINS_S, 0>;
3432defm VDIV : avx512_binop_s_round<0x5E, "vdiv", fdiv, X86fdivRnd, SSE_ALU_ITINS_S, 0>;
3433defm VMIN : avx512_binop_s_sae <0x5D, "vmin", X86fmin, X86fminRnd, SSE_ALU_ITINS_S, 1>;
3434defm VMAX : avx512_binop_s_sae <0x5F, "vmax", X86fmax, X86fmaxRnd, SSE_ALU_ITINS_S, 1>;
3435
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003436multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003437 X86VectorVTInfo _, bit IsCommutable> {
3438 defm rr: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3439 (ins _.RC:$src1, _.RC:$src2), OpcodeStr##_.Suffix,
3440 "$src2, $src1", "$src1, $src2",
3441 (_.VT (OpNode _.RC:$src1, _.RC:$src2))>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003442 let mayLoad = 1 in {
Robert Khasanov595e5982014-10-29 15:43:02 +00003443 defm rm: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3444 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr##_.Suffix,
3445 "$src2, $src1", "$src1, $src2",
3446 (OpNode _.RC:$src1, (_.LdFrag addr:$src2))>, EVEX_4V;
3447 defm rmb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3448 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr##_.Suffix,
3449 "${src2}"##_.BroadcastStr##", $src1",
3450 "$src1, ${src2}"##_.BroadcastStr,
3451 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3452 (_.ScalarLdFrag addr:$src2))))>,
3453 EVEX_4V, EVEX_B;
3454 }//let mayLoad = 1
3455}
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003456
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003457multiclass avx512_fp_round_packed<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd,
3458 X86VectorVTInfo _, bit IsCommutable> {
3459 defm rb: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3460 (ins _.RC:$src1, _.RC:$src2, AVX512RC:$rc), OpcodeStr##_.Suffix,
3461 "$rc, $src2, $src1", "$src1, $src2, $rc",
3462 (_.VT (OpNodeRnd _.RC:$src1, _.RC:$src2, (i32 imm:$rc)))>,
3463 EVEX_4V, EVEX_B, EVEX_RC;
3464}
3465
3466multiclass avx512_fp_binop_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov595e5982014-10-29 15:43:02 +00003467 bit IsCommutable = 0> {
3468 defm PSZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v16f32_info,
3469 IsCommutable>, EVEX_V512, PS,
3470 EVEX_CD8<32, CD8VF>;
3471 defm PDZ : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f64_info,
3472 IsCommutable>, EVEX_V512, PD, VEX_W,
3473 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003474
Robert Khasanov595e5982014-10-29 15:43:02 +00003475 // Define only if AVX512VL feature is present.
3476 let Predicates = [HasVLX] in {
3477 defm PSZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f32x_info,
3478 IsCommutable>, EVEX_V128, PS,
3479 EVEX_CD8<32, CD8VF>;
3480 defm PSZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v8f32x_info,
3481 IsCommutable>, EVEX_V256, PS,
3482 EVEX_CD8<32, CD8VF>;
3483 defm PDZ128 : avx512_fp_packed<opc, OpcodeStr, OpNode, v2f64x_info,
3484 IsCommutable>, EVEX_V128, PD, VEX_W,
3485 EVEX_CD8<64, CD8VF>;
3486 defm PDZ256 : avx512_fp_packed<opc, OpcodeStr, OpNode, v4f64x_info,
3487 IsCommutable>, EVEX_V256, PD, VEX_W,
3488 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00003489 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003490}
3491
Elena Demikhovsky714f23b2015-02-18 07:59:20 +00003492multiclass avx512_fp_binop_p_round<bits<8> opc, string OpcodeStr, SDNode OpNodeRnd> {
3493 defm PSZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v16f32_info, 0>,
3494 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
3495 defm PDZ : avx512_fp_round_packed<opc, OpcodeStr, OpNodeRnd, v8f64_info, 0>,
3496 EVEX_V512, PD, VEX_W,EVEX_CD8<64, CD8VF>;
3497}
3498
3499defm VADD : avx512_fp_binop_p<0x58, "vadd", fadd, 1>,
3500 avx512_fp_binop_p_round<0x58, "vadd", X86faddRnd>;
3501defm VMUL : avx512_fp_binop_p<0x59, "vmul", fmul, 1>,
3502 avx512_fp_binop_p_round<0x59, "vmul", X86fmulRnd>;
3503defm VSUB : avx512_fp_binop_p<0x5C, "vsub", fsub>,
3504 avx512_fp_binop_p_round<0x5C, "vsub", X86fsubRnd>;
3505defm VDIV : avx512_fp_binop_p<0x5E, "vdiv", fdiv>,
3506 avx512_fp_binop_p_round<0x5E, "vdiv", X86fdivRnd>;
Robert Khasanov595e5982014-10-29 15:43:02 +00003507defm VMIN : avx512_fp_binop_p<0x5D, "vmin", X86fmin, 1>;
3508defm VMAX : avx512_fp_binop_p<0x5F, "vmax", X86fmax, 1>;
Elena Demikhovsky50b88dd2015-04-21 10:27:40 +00003509let Predicates = [HasDQI] in {
3510 defm VAND : avx512_fp_binop_p<0x54, "vand", X86fand, 1>;
3511 defm VANDN : avx512_fp_binop_p<0x55, "vandn", X86fandn, 0>;
3512 defm VOR : avx512_fp_binop_p<0x56, "vor", X86for, 1>;
3513 defm VXOR : avx512_fp_binop_p<0x57, "vxor", X86fxor, 1>;
3514}
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003515def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
3516 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3517 (i16 -1), FROUND_CURRENT)),
3518 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
3519
3520def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
3521 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3522 (i8 -1), FROUND_CURRENT)),
3523 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
3524
3525def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
3526 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
3527 (i16 -1), FROUND_CURRENT)),
3528 (VMINPSZrr VR512:$src1, VR512:$src2)>;
3529
3530def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
3531 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
3532 (i8 -1), FROUND_CURRENT)),
3533 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003534//===----------------------------------------------------------------------===//
3535// AVX-512 VPTESTM instructions
3536//===----------------------------------------------------------------------===//
3537
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003538multiclass avx512_vptest<bits<8> opc, string OpcodeStr, SDNode OpNode,
3539 X86VectorVTInfo _> {
3540 defm rr : AVX512_maskable_cmp<opc, MRMSrcReg, _, (outs _.KRC:$dst),
3541 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3542 "$src2, $src1", "$src1, $src2",
3543 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2))>,
3544 EVEX_4V;
3545 let mayLoad = 1 in
3546 defm rm : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3547 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3548 "$src2, $src1", "$src1, $src2",
3549 (OpNode (_.VT _.RC:$src1),
3550 (_.VT (bitconvert (_.LdFrag addr:$src2))))>,
3551 EVEX_4V,
3552 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003553}
3554
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003555multiclass avx512_vptest_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3556 X86VectorVTInfo _> {
3557 let mayLoad = 1 in
3558 defm rmb : AVX512_maskable_cmp<opc, MRMSrcMem, _, (outs _.KRC:$dst),
3559 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3560 "${src2}"##_.BroadcastStr##", $src1",
3561 "$src1, ${src2}"##_.BroadcastStr,
3562 (OpNode (_.VT _.RC:$src1), (_.VT (X86VBroadcast
3563 (_.ScalarLdFrag addr:$src2))))>,
3564 EVEX_B, EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003565}
Elena Demikhovsky431b81e2015-04-21 13:13:46 +00003566multiclass avx512_vptest_dq_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3567 AVX512VLVectorVTInfo _> {
3568 let Predicates = [HasAVX512] in
3569 defm Z : avx512_vptest<opc, OpcodeStr, OpNode, _.info512>,
3570 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3571
3572 let Predicates = [HasAVX512, HasVLX] in {
3573 defm Z256 : avx512_vptest<opc, OpcodeStr, OpNode, _.info256>,
3574 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3575 defm Z128 : avx512_vptest<opc, OpcodeStr, OpNode, _.info128>,
3576 avx512_vptest_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3577 }
3578}
3579
3580multiclass avx512_vptest_dq<bits<8> opc, string OpcodeStr, SDNode OpNode> {
3581 defm D : avx512_vptest_dq_sizes<opc, OpcodeStr#"d", OpNode,
3582 avx512vl_i32_info>;
3583 defm Q : avx512_vptest_dq_sizes<opc, OpcodeStr#"q", OpNode,
3584 avx512vl_i64_info>, VEX_W;
3585}
3586
3587multiclass avx512_vptest_wb<bits<8> opc, string OpcodeStr,
3588 SDNode OpNode> {
3589 let Predicates = [HasBWI] in {
3590 defm WZ: avx512_vptest<opc, OpcodeStr#"w", OpNode, v32i16_info>,
3591 EVEX_V512, VEX_W;
3592 defm BZ: avx512_vptest<opc, OpcodeStr#"b", OpNode, v64i8_info>,
3593 EVEX_V512;
3594 }
3595 let Predicates = [HasVLX, HasBWI] in {
3596
3597 defm WZ256: avx512_vptest<opc, OpcodeStr#"w", OpNode, v16i16x_info>,
3598 EVEX_V256, VEX_W;
3599 defm WZ128: avx512_vptest<opc, OpcodeStr#"w", OpNode, v8i16x_info>,
3600 EVEX_V128, VEX_W;
3601 defm BZ256: avx512_vptest<opc, OpcodeStr#"b", OpNode, v32i8x_info>,
3602 EVEX_V256;
3603 defm BZ128: avx512_vptest<opc, OpcodeStr#"b", OpNode, v16i8x_info>,
3604 EVEX_V128;
3605 }
3606}
3607
3608multiclass avx512_vptest_all_forms<bits<8> opc_wb, bits<8> opc_dq, string OpcodeStr,
3609 SDNode OpNode> :
3610 avx512_vptest_wb <opc_wb, OpcodeStr, OpNode>,
3611 avx512_vptest_dq<opc_dq, OpcodeStr, OpNode>;
3612
3613defm VPTESTM : avx512_vptest_all_forms<0x26, 0x27, "vptestm", X86testm>, T8PD;
3614defm VPTESTNM : avx512_vptest_all_forms<0x26, 0x27, "vptestnm", X86testnm>, T8XS;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003615
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003616def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
3617 (v16i32 VR512:$src2), (i16 -1))),
3618 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
3619
3620def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
3621 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00003622 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003623
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003624//===----------------------------------------------------------------------===//
3625// AVX-512 Shift instructions
3626//===----------------------------------------------------------------------===//
3627multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
Michael Liao5bf95782014-12-04 05:20:33 +00003628 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
Cameron McInally04400442014-11-14 15:43:00 +00003629 defm ri : AVX512_maskable<opc, ImmFormR, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003630 (ins _.RC:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003631 "$src2, $src1", "$src1, $src2",
3632 (_.VT (OpNode _.RC:$src1, (i8 imm:$src2))),
3633 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003634 let mayLoad = 1 in
Cameron McInally04400442014-11-14 15:43:00 +00003635 defm mi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00003636 (ins _.MemOp:$src1, u8imm:$src2), OpcodeStr,
Cameron McInally04400442014-11-14 15:43:00 +00003637 "$src2, $src1", "$src1, $src2",
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003638 (_.VT (OpNode (_.VT (bitconvert (_.LdFrag addr:$src1))),
3639 (i8 imm:$src2))),
Cameron McInally04400442014-11-14 15:43:00 +00003640 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003641}
3642
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003643multiclass avx512_shift_rmbi<bits<8> opc, Format ImmFormM,
3644 string OpcodeStr, SDNode OpNode, X86VectorVTInfo _> {
3645 let mayLoad = 1 in
3646 defm mbi : AVX512_maskable<opc, ImmFormM, _, (outs _.RC:$dst),
3647 (ins _.ScalarMemOp:$src1, u8imm:$src2), OpcodeStr,
3648 "$src2, ${src1}"##_.BroadcastStr, "${src1}"##_.BroadcastStr##", $src2",
3649 (_.VT (OpNode (X86VBroadcast (_.ScalarLdFrag addr:$src1)), (i8 imm:$src2))),
3650 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIi8Base, EVEX_4V, EVEX_B;
3651}
3652
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003653multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003654 ValueType SrcVT, PatFrag bc_frag, X86VectorVTInfo _> {
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003655 // src2 is always 128-bit
3656 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3657 (ins _.RC:$src1, VR128X:$src2), OpcodeStr,
3658 "$src2, $src1", "$src1, $src2",
3659 (_.VT (OpNode _.RC:$src1, (SrcVT VR128X:$src2))),
3660 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX512BIBase, EVEX_4V;
3661 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3662 (ins _.RC:$src1, i128mem:$src2), OpcodeStr,
3663 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003664 (_.VT (OpNode _.RC:$src1, (bc_frag (loadv2i64 addr:$src2)))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003665 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX512BIBase,
3666 EVEX_4V;
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003667}
3668
Cameron McInally5fb084e2014-12-11 17:13:05 +00003669multiclass avx512_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003670 ValueType SrcVT, PatFrag bc_frag,
3671 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
3672 let Predicates = [prd] in
3673 defm Z : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3674 VTInfo.info512>, EVEX_V512,
3675 EVEX_CD8<VTInfo.info512.EltSize, CD8VQ> ;
3676 let Predicates = [prd, HasVLX] in {
3677 defm Z256 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3678 VTInfo.info256>, EVEX_V256,
3679 EVEX_CD8<VTInfo.info256.EltSize, CD8VH>;
3680 defm Z128 : avx512_shift_rrm<opc, OpcodeStr, OpNode, SrcVT, bc_frag,
3681 VTInfo.info128>, EVEX_V128,
3682 EVEX_CD8<VTInfo.info128.EltSize, CD8VF>;
3683 }
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003684}
3685
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003686multiclass avx512_shift_types<bits<8> opcd, bits<8> opcq, bits<8> opcw,
3687 string OpcodeStr, SDNode OpNode> {
Cameron McInally5fb084e2014-12-11 17:13:05 +00003688 defm D : avx512_shift_sizes<opcd, OpcodeStr#"d", OpNode, v4i32, bc_v4i32,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003689 avx512vl_i32_info, HasAVX512>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003690 defm Q : avx512_shift_sizes<opcq, OpcodeStr#"q", OpNode, v2i64, bc_v2i64,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003691 avx512vl_i64_info, HasAVX512>, VEX_W;
3692 defm W : avx512_shift_sizes<opcw, OpcodeStr#"w", OpNode, v8i16, bc_v8i16,
3693 avx512vl_i16_info, HasBWI>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003694}
3695
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003696multiclass avx512_shift_rmi_sizes<bits<8> opc, Format ImmFormR, Format ImmFormM,
3697 string OpcodeStr, SDNode OpNode,
3698 AVX512VLVectorVTInfo VTInfo> {
3699 let Predicates = [HasAVX512] in
3700 defm Z: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3701 VTInfo.info512>,
3702 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3703 VTInfo.info512>, EVEX_V512;
3704 let Predicates = [HasAVX512, HasVLX] in {
3705 defm Z256: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3706 VTInfo.info256>,
3707 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3708 VTInfo.info256>, EVEX_V256;
3709 defm Z128: avx512_shift_rmi<opc, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3710 VTInfo.info128>,
3711 avx512_shift_rmbi<opc, ImmFormM, OpcodeStr, OpNode,
3712 VTInfo.info128>, EVEX_V128;
3713 }
3714}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003715
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003716multiclass avx512_shift_rmi_w<bits<8> opcw,
3717 Format ImmFormR, Format ImmFormM,
3718 string OpcodeStr, SDNode OpNode> {
3719 let Predicates = [HasBWI] in
3720 defm WZ: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3721 v32i16_info>, EVEX_V512;
3722 let Predicates = [HasVLX, HasBWI] in {
3723 defm WZ256: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3724 v16i16x_info>, EVEX_V256;
3725 defm WZ128: avx512_shift_rmi<opcw, ImmFormR, ImmFormM, OpcodeStr, OpNode,
3726 v8i16x_info>, EVEX_V128;
3727 }
3728}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003729
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003730multiclass avx512_shift_rmi_dq<bits<8> opcd, bits<8> opcq,
3731 Format ImmFormR, Format ImmFormM,
3732 string OpcodeStr, SDNode OpNode> {
3733 defm D: avx512_shift_rmi_sizes<opcd, ImmFormR, ImmFormM, OpcodeStr#"d", OpNode,
3734 avx512vl_i32_info>, EVEX_CD8<32, CD8VF>;
3735 defm Q: avx512_shift_rmi_sizes<opcq, ImmFormR, ImmFormM, OpcodeStr#"q", OpNode,
3736 avx512vl_i64_info>, EVEX_CD8<64, CD8VF>, VEX_W;
3737}
Cameron McInally9b7c15a2014-11-25 20:41:51 +00003738
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003739defm VPSRL : avx512_shift_rmi_dq<0x72, 0x73, MRM2r, MRM2m, "vpsrl", X86vsrli>,
3740 avx512_shift_rmi_w<0x71, MRM2r, MRM2m, "vpsrlw", X86vsrli>;
3741
3742defm VPSLL : avx512_shift_rmi_dq<0x72, 0x73, MRM6r, MRM6m, "vpsll", X86vshli>,
3743 avx512_shift_rmi_w<0x71, MRM6r, MRM6m, "vpsllw", X86vshli>;
3744
3745defm VPSRA : avx512_shift_rmi_dq<0x72, 0x73, MRM4r, MRM4m, "vpsra", X86vsrai>,
3746 avx512_shift_rmi_w<0x71, MRM4r, MRM4m, "vpsraw", X86vsrai>;
3747
Elena Demikhovsky5d06b4c2015-03-12 07:28:41 +00003748defm VPROR : avx512_shift_rmi_dq<0x72, 0x72, MRM0r, MRM0m, "vpror", rotr>;
3749defm VPROL : avx512_shift_rmi_dq<0x72, 0x72, MRM1r, MRM1m, "vprol", rotl>;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003750
3751defm VPSLL : avx512_shift_types<0xF2, 0xF3, 0xF1, "vpsll", X86vshl>;
3752defm VPSRA : avx512_shift_types<0xE2, 0xE2, 0xE1, "vpsra", X86vsra>;
3753defm VPSRL : avx512_shift_types<0xD2, 0xD3, 0xD1, "vpsrl", X86vsrl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003754
3755//===-------------------------------------------------------------------===//
3756// Variable Bit Shifts
3757//===-------------------------------------------------------------------===//
3758multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
Cameron McInally5fb084e2014-12-11 17:13:05 +00003759 X86VectorVTInfo _> {
3760 defm rr : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
3761 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
3762 "$src2, $src1", "$src1, $src2",
3763 (_.VT (OpNode _.RC:$src1, (_.VT _.RC:$src2))),
3764 " ", SSE_INTSHIFT_ITINS_P.rr>, AVX5128IBase, EVEX_4V;
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003765 let mayLoad = 1 in
Cameron McInally5fb084e2014-12-11 17:13:05 +00003766 defm rm : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3767 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
3768 "$src2, $src1", "$src1, $src2",
Craig Topper820d4922015-02-09 04:04:50 +00003769 (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2))),
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003770 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_4V,
3771 EVEX_CD8<_.EltSize, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003772}
3773
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003774multiclass avx512_var_shift_mb<bits<8> opc, string OpcodeStr, SDNode OpNode,
3775 X86VectorVTInfo _> {
3776 let mayLoad = 1 in
3777 defm rmb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
3778 (ins _.RC:$src1, _.ScalarMemOp:$src2), OpcodeStr,
3779 "${src2}"##_.BroadcastStr##", $src1",
3780 "$src1, ${src2}"##_.BroadcastStr,
3781 (_.VT (OpNode _.RC:$src1, (_.VT (X86VBroadcast
3782 (_.ScalarLdFrag addr:$src2))))),
3783 " ", SSE_INTSHIFT_ITINS_P.rm>, AVX5128IBase, EVEX_B,
3784 EVEX_4V, EVEX_CD8<_.EltSize, CD8VF>;
3785}
Cameron McInally5fb084e2014-12-11 17:13:05 +00003786multiclass avx512_var_shift_sizes<bits<8> opc, string OpcodeStr, SDNode OpNode,
3787 AVX512VLVectorVTInfo _> {
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003788 let Predicates = [HasAVX512] in
3789 defm Z : avx512_var_shift<opc, OpcodeStr, OpNode, _.info512>,
3790 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info512>, EVEX_V512;
3791
3792 let Predicates = [HasAVX512, HasVLX] in {
3793 defm Z256 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info256>,
3794 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info256>, EVEX_V256;
3795 defm Z128 : avx512_var_shift<opc, OpcodeStr, OpNode, _.info128>,
3796 avx512_var_shift_mb<opc, OpcodeStr, OpNode, _.info128>, EVEX_V128;
3797 }
Cameron McInally5fb084e2014-12-11 17:13:05 +00003798}
3799
3800multiclass avx512_var_shift_types<bits<8> opc, string OpcodeStr,
3801 SDNode OpNode> {
3802 defm D : avx512_var_shift_sizes<opc, OpcodeStr#"d", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003803 avx512vl_i32_info>;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003804 defm Q : avx512_var_shift_sizes<opc, OpcodeStr#"q", OpNode,
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003805 avx512vl_i64_info>, VEX_W;
Cameron McInally5fb084e2014-12-11 17:13:05 +00003806}
3807
Elena Demikhovsky0b9dbe32015-03-11 10:25:42 +00003808multiclass avx512_var_shift_w<bits<8> opc, string OpcodeStr,
3809 SDNode OpNode> {
3810 let Predicates = [HasBWI] in
3811 defm WZ: avx512_var_shift<opc, OpcodeStr, OpNode, v32i16_info>,
3812 EVEX_V512, VEX_W;
3813 let Predicates = [HasVLX, HasBWI] in {
3814
3815 defm WZ256: avx512_var_shift<opc, OpcodeStr, OpNode, v16i16x_info>,
3816 EVEX_V256, VEX_W;
3817 defm WZ128: avx512_var_shift<opc, OpcodeStr, OpNode, v8i16x_info>,
3818 EVEX_V128, VEX_W;
3819 }
3820}
3821
3822defm VPSLLV : avx512_var_shift_types<0x47, "vpsllv", shl>,
3823 avx512_var_shift_w<0x12, "vpsllvw", shl>;
3824defm VPSRAV : avx512_var_shift_types<0x46, "vpsrav", sra>,
3825 avx512_var_shift_w<0x11, "vpsravw", sra>;
3826defm VPSRLV : avx512_var_shift_types<0x45, "vpsrlv", srl>,
3827 avx512_var_shift_w<0x10, "vpsrlvw", srl>;
3828defm VPRORV : avx512_var_shift_types<0x14, "vprorv", rotr>;
3829defm VPROLV : avx512_var_shift_types<0x15, "vprolv", rotl>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830
3831//===----------------------------------------------------------------------===//
3832// AVX-512 - MOVDDUP
3833//===----------------------------------------------------------------------===//
3834
Michael Liao5bf95782014-12-04 05:20:33 +00003835multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836 X86MemOperand x86memop, PatFrag memop_frag> {
3837def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003838 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003839 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
3840def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003841 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003842 [(set RC:$dst,
3843 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
3844}
3845
Craig Topper820d4922015-02-09 04:04:50 +00003846defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, loadv8f64>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003847 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3848def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
3849 (VMOVDDUPZrm addr:$src)>;
3850
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003851//===---------------------------------------------------------------------===//
3852// Replicate Single FP - MOVSHDUP and MOVSLDUP
3853//===---------------------------------------------------------------------===//
3854multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
3855 ValueType vt, RegisterClass RC, PatFrag mem_frag,
3856 X86MemOperand x86memop> {
3857 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003858 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003859 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
3860 let mayLoad = 1 in
3861 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00003862 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003863 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
3864}
3865
3866defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
Craig Topper820d4922015-02-09 04:04:50 +00003867 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003868 EVEX_CD8<32, CD8VF>;
3869defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
Craig Topper820d4922015-02-09 04:04:50 +00003870 v16f32, VR512, loadv16f32, f512mem>, EVEX_V512,
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003871 EVEX_CD8<32, CD8VF>;
3872
3873def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003874def : Pat<(v16i32 (X86Movshdup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003875 (VMOVSHDUPZrm addr:$src)>;
3876def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00003877def : Pat<(v16i32 (X86Movsldup (loadv16i32 addr:$src))),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00003878 (VMOVSLDUPZrm addr:$src)>;
3879
3880//===----------------------------------------------------------------------===//
3881// Move Low to High and High to Low packed FP Instructions
3882//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003883def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
3884 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003885 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003886 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
3887 IIC_SSE_MOV_LH>, EVEX_4V;
3888def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
3889 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003890 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003891 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
3892 IIC_SSE_MOV_LH>, EVEX_4V;
3893
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003894let Predicates = [HasAVX512] in {
3895 // MOVLHPS patterns
3896 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3897 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
3898 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
3899 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003900
Craig Topperdbe8b7d2013-09-27 07:20:47 +00003901 // MOVHLPS patterns
3902 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
3903 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
3904}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003905
3906//===----------------------------------------------------------------------===//
3907// FMA - Fused Multiply Operations
3908//
Adam Nemet26371ce2014-10-24 00:02:55 +00003909
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910let Constraints = "$src1 = $dst" in {
Adam Nemet26371ce2014-10-24 00:02:55 +00003911// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
3912multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
3913 SDPatternOperator OpNode = null_frag> {
Adam Nemet34801422014-10-08 23:25:39 +00003914 defm r: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003915 (ins _.RC:$src2, _.RC:$src3),
Adam Nemet2e91ee52014-08-14 17:13:19 +00003916 OpcodeStr, "$src3, $src2", "$src2, $src3",
Adam Nemet6bddb8c2014-09-29 22:54:41 +00003917 (_.VT (OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3))>,
Adam Nemet2e91ee52014-08-14 17:13:19 +00003918 AVX512FMA3Base;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003919
3920 let mayLoad = 1 in
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003921 defm m: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3922 (ins _.RC:$src2, _.MemOp:$src3),
3923 OpcodeStr, "$src3, $src2", "$src2, $src3",
3924 (_.VT (OpNode _.RC:$src1, _.RC:$src2, (_.LdFrag addr:$src3)))>,
3925 AVX512FMA3Base;
3926
3927 defm mb: AVX512_maskable_3src<opc, MRMSrcMem, _, (outs _.RC:$dst),
3928 (ins _.RC:$src2, _.ScalarMemOp:$src3),
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003929 OpcodeStr, !strconcat("${src3}", _.BroadcastStr,", $src2"),
3930 !strconcat("$src2, ${src3}", _.BroadcastStr ),
3931 (OpNode _.RC:$src1,
3932 _.RC:$src2,(_.VT (X86VBroadcast (_.ScalarLdFrag addr:$src3))))>,
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003933 AVX512FMA3Base, EVEX_B;
3934 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003935} // Constraints = "$src1 = $dst"
3936
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003937let Constraints = "$src1 = $dst" in {
3938// Omitting the parameter OpNode (= null_frag) disables ISel pattern matching.
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003939multiclass avx512_fma3_round_rrb<bits<8> opc, string OpcodeStr,
3940 X86VectorVTInfo _,
3941 SDPatternOperator OpNode> {
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003942 defm rb: AVX512_maskable_3src<opc, MRMSrcReg, _, (outs _.RC:$dst),
3943 (ins _.RC:$src2, _.RC:$src3, AVX512RC:$rc),
3944 OpcodeStr, "$rc, $src3, $src2", "$src2, $src3, $rc",
3945 (_.VT ( OpNode _.RC:$src1, _.RC:$src2, _.RC:$src3, (i32 imm:$rc)))>,
3946 AVX512FMA3Base, EVEX_B, EVEX_RC;
3947 }
3948} // Constraints = "$src1 = $dst"
3949
3950multiclass avx512_fma3_round_forms<bits<8> opc213, string OpcodeStr,
3951 X86VectorVTInfo VTI, SDPatternOperator OpNode> {
3952 defm v213r : avx512_fma3_round_rrb<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3953 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
3954}
3955
Adam Nemet832ec5e2014-10-24 00:03:00 +00003956multiclass avx512_fma3p_forms<bits<8> opc213, bits<8> opc231,
Adam Nemet26371ce2014-10-24 00:02:55 +00003957 string OpcodeStr, X86VectorVTInfo VTI,
3958 SDPatternOperator OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003959 defm v213r : avx512_fma3p_rm<opc213, !strconcat(OpcodeStr, "213", VTI.Suffix),
3960 VTI, OpNode>, EVEX_CD8<VTI.EltSize, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003961 defm v231r : avx512_fma3p_rm<opc231, !strconcat(OpcodeStr, "231", VTI.Suffix),
3962 VTI>, EVEX_CD8<VTI.EltSize, CD8VF>;
Adam Nemet26371ce2014-10-24 00:02:55 +00003963}
3964
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003965multiclass avx512_fma3p<bits<8> opc213, bits<8> opc231,
3966 string OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003967 SDPatternOperator OpNode,
3968 SDPatternOperator OpNodeRnd> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003969let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003970 defm NAME##PSZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003971 v16f32_info, OpNode>,
3972 avx512_fma3_round_forms<opc213, OpcodeStr,
3973 v16f32_info, OpNodeRnd>, EVEX_V512;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003974 defm NAME##PSZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3975 v8f32x_info, OpNode>, EVEX_V256;
3976 defm NAME##PSZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
3977 v4f32x_info, OpNode>, EVEX_V128;
3978 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003979let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003980 defm NAME##PDZ : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003981 v8f64_info, OpNode>,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003982 avx512_fma3_round_forms<opc213, OpcodeStr, v8f64_info,
3983 OpNodeRnd>, EVEX_V512, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003984 defm NAME##PDZ256 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003985 v4f64x_info, OpNode>,
3986 EVEX_V256, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003987 defm NAME##PDZ128 : avx512_fma3p_forms<opc213, opc231, OpcodeStr,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00003988 v2f64x_info, OpNode>,
3989 EVEX_V128, VEX_W;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003990 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003991}
3992
Elena Demikhovsky7b0dd392015-01-28 10:21:27 +00003993defm VFMADD : avx512_fma3p<0xA8, 0xB8, "vfmadd", X86Fmadd, X86FmaddRnd>;
3994defm VFMSUB : avx512_fma3p<0xAA, 0xBA, "vfmsub", X86Fmsub, X86FmsubRnd>;
3995defm VFMADDSUB : avx512_fma3p<0xA6, 0xB6, "vfmaddsub", X86Fmaddsub, X86FmaddsubRnd>;
3996defm VFMSUBADD : avx512_fma3p<0xA7, 0xB7, "vfmsubadd", X86Fmsubadd, X86FmsubaddRnd>;
3997defm VFNMADD : avx512_fma3p<0xAC, 0xBC, "vfnmadd", X86Fnmadd, X86FnmaddRnd>;
3998defm VFNMSUB : avx512_fma3p<0xAE, 0xBE, "vfnmsub", X86Fnmsub, X86FnmsubRnd>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00003999
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004000let Constraints = "$src1 = $dst" in {
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004001multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr, SDNode OpNode,
4002 X86VectorVTInfo _> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003 let mayLoad = 1 in
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004004 def m: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4005 (ins _.RC:$src1, _.RC:$src3, _.MemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004006 !strconcat(OpcodeStr, "\t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Craig Topper820d4922015-02-09 04:04:50 +00004007 [(set _.RC:$dst, (_.VT (OpNode _.RC:$src1, (_.LdFrag addr:$src2),
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004008 _.RC:$src3)))]>;
4009 def mb: AVX512FMA3<opc, MRMSrcMem, (outs _.RC:$dst),
4010 (ins _.RC:$src1, _.RC:$src3, _.ScalarMemOp:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004011 !strconcat(OpcodeStr, "\t{${src2}", _.BroadcastStr,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00004012 ", $src3, $dst|$dst, $src3, ${src2}", _.BroadcastStr, "}"),
4013 [(set _.RC:$dst,
4014 (OpNode _.RC:$src1, (_.VT (X86VBroadcast
4015 (_.ScalarLdFrag addr:$src2))),
4016 _.RC:$src3))]>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004017}
4018} // Constraints = "$src1 = $dst"
4019
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004020multiclass avx512_fma3p_m132_f<bits<8> opc, string OpcodeStr, SDNode OpNode> {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004021
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004022let ExeDomain = SSEPackedSingle in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004023 defm NAME##PSZ : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004024 OpNode,v16f32_info>, EVEX_V512,
4025 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004026 defm NAME##PSZ256 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004027 OpNode, v8f32x_info>, EVEX_V256,
4028 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004029 defm NAME##PSZ128 : avx512_fma3p_m132<opc, OpcodeStr##ps,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004030 OpNode, v4f32x_info>, EVEX_V128,
4031 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004032 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004033let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004034 defm NAME##PDZ : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004035 OpNode, v8f64_info>, EVEX_V512,
4036 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004037 defm NAME##PDZ256 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004038 OpNode, v4f64x_info>, EVEX_V256,
4039 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004040 defm NAME##PDZ128 : avx512_fma3p_m132<opc, OpcodeStr##pd,
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004041 OpNode, v2f64x_info>, EVEX_V128,
4042 VEX_W, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004043 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004044}
4045
Elena Demikhovskyfcea06a2014-12-23 10:30:39 +00004046defm VFMADD132 : avx512_fma3p_m132_f<0x98, "vfmadd132", X86Fmadd>;
4047defm VFMSUB132 : avx512_fma3p_m132_f<0x9A, "vfmsub132", X86Fmsub>;
4048defm VFMADDSUB132 : avx512_fma3p_m132_f<0x96, "vfmaddsub132", X86Fmaddsub>;
4049defm VFMSUBADD132 : avx512_fma3p_m132_f<0x97, "vfmsubadd132", X86Fmsubadd>;
4050defm VFNMADD132 : avx512_fma3p_m132_f<0x9C, "vfnmadd132", X86Fnmadd>;
4051defm VFNMSUB132 : avx512_fma3p_m132_f<0x9E, "vfnmsub132", X86Fnmsub>;
4052
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004053// Scalar FMA
4054let Constraints = "$src1 = $dst" in {
Michael Liao5bf95782014-12-04 05:20:33 +00004055multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
4056 RegisterClass RC, ValueType OpVT,
4057 X86MemOperand x86memop, Operand memop,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004058 PatFrag mem_frag> {
4059 let isCommutable = 1 in
4060 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
4061 (ins RC:$src1, RC:$src2, RC:$src3),
4062 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004063 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004064 [(set RC:$dst,
4065 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
4066 let mayLoad = 1 in
4067 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
4068 (ins RC:$src1, RC:$src2, f128mem:$src3),
4069 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004070 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004071 [(set RC:$dst,
4072 (OpVT (OpNode RC:$src2, RC:$src1,
4073 (mem_frag addr:$src3))))]>;
4074}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004075} // Constraints = "$src1 = $dst"
4076
Elena Demikhovskycf088092013-12-11 14:31:04 +00004077defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004078 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004079defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004080 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004081defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004082 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004083defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004084 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004085defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004086 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004087defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004088 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004089defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004090 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004091defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004092 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
4093
4094//===----------------------------------------------------------------------===//
4095// AVX-512 Scalar convert from sign integer to float/double
4096//===----------------------------------------------------------------------===//
4097
4098multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4099 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004100let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004101 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004102 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004103 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004104 let mayLoad = 1 in
4105 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
4106 (ins DstRC:$src1, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004107 !strconcat(asm,"\t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004108 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004109} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004110}
Elena Demikhovskyd8fda622015-03-30 09:29:28 +00004111
Andrew Trick15a47742013-10-09 05:11:10 +00004112let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00004113defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004114 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004115defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004116 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004117defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004118 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004119defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004120 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4121
4122def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
4123 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4124def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004125 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004126def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
4127 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4128def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004129 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004130
4131def : Pat<(f32 (sint_to_fp GR32:$src)),
4132 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4133def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004134 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004135def : Pat<(f64 (sint_to_fp GR32:$src)),
4136 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4137def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004138 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
4139
Elena Demikhovskycf088092013-12-11 14:31:04 +00004140defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004141 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004142defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004143 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004144defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004145 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004146defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004147 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
4148
4149def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
4150 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4151def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
4152 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
4153def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
4154 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4155def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
4156 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
4157
4158def : Pat<(f32 (uint_to_fp GR32:$src)),
4159 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
4160def : Pat<(f32 (uint_to_fp GR64:$src)),
4161 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
4162def : Pat<(f64 (uint_to_fp GR32:$src)),
4163 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
4164def : Pat<(f64 (uint_to_fp GR64:$src)),
4165 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00004166}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004167
4168//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004169// AVX-512 Scalar convert from float/double to integer
4170//===----------------------------------------------------------------------===//
4171multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4172 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
4173 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004174let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004175 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004176 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004177 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
4178 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004179 let mayLoad = 1 in
4180 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004181 !strconcat(asm,"\t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004182 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004183} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004184}
4185let Predicates = [HasAVX512] in {
4186// Convert float/double to signed/unsigned int 32/64
4187defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004188 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004189 XS, EVEX_CD8<32, CD8VT1>;
4190defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004191 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004192 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
4193defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004194 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004195 XS, EVEX_CD8<32, CD8VT1>;
4196defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4197 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004198 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004199 EVEX_CD8<32, CD8VT1>;
4200defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004201 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004202 XD, EVEX_CD8<64, CD8VT1>;
4203defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004204 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004205 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
4206defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004207 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004208 XD, EVEX_CD8<64, CD8VT1>;
4209defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
4210 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004211 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004212 EVEX_CD8<64, CD8VT1>;
4213
Craig Topper9dd48c82014-01-02 17:28:14 +00004214let isCodeGenOnly = 1 in {
4215 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4216 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
4217 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4218 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4219 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
4220 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4221 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4222 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
4223 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4224 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4225 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
4226 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004227
Craig Topper9dd48c82014-01-02 17:28:14 +00004228 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4229 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
4230 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
4231 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4232 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
4233 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
4234 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
4235 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
4236 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
4237 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
4238 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
4239 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
4240} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004241
4242// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00004243let isCodeGenOnly = 1 in {
4244 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
4245 ssmem, sse_load_f32, "cvttss2si">,
4246 XS, EVEX_CD8<32, CD8VT1>;
4247 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4248 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
4249 "cvttss2si">, XS, VEX_W,
4250 EVEX_CD8<32, CD8VT1>;
4251 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
4252 sdmem, sse_load_f64, "cvttsd2si">, XD,
4253 EVEX_CD8<64, CD8VT1>;
4254 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
4255 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
4256 "cvttsd2si">, XD, VEX_W,
4257 EVEX_CD8<64, CD8VT1>;
4258 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4259 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
4260 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
4261 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4262 int_x86_avx512_cvttss2usi64, ssmem,
4263 sse_load_f32, "cvttss2usi">, XS, VEX_W,
4264 EVEX_CD8<32, CD8VT1>;
4265 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
4266 int_x86_avx512_cvttsd2usi,
4267 sdmem, sse_load_f64, "cvttsd2usi">, XD,
4268 EVEX_CD8<64, CD8VT1>;
4269 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
4270 int_x86_avx512_cvttsd2usi64, sdmem,
4271 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
4272 EVEX_CD8<64, CD8VT1>;
4273} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004274
4275multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
4276 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
4277 string asm> {
4278 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004279 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004280 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
4281 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004282 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004283 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
4284}
4285
4286defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004287 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004288 EVEX_CD8<32, CD8VT1>;
4289defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004290 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004291 EVEX_CD8<32, CD8VT1>;
4292defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004293 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004294 EVEX_CD8<32, CD8VT1>;
4295defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004296 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004297 EVEX_CD8<32, CD8VT1>;
4298defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004299 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004300 EVEX_CD8<64, CD8VT1>;
4301defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004302 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004303 EVEX_CD8<64, CD8VT1>;
4304defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004305 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004306 EVEX_CD8<64, CD8VT1>;
4307defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004308 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004309 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00004310} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00004311//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004312// AVX-512 Convert form float to double and back
4313//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004314let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004315def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
4316 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004317 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004318 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
4319let mayLoad = 1 in
4320def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
4321 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004322 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004323 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
4324 EVEX_CD8<32, CD8VT1>;
4325
4326// Convert scalar double to scalar single
4327def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
4328 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004329 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004330 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
4331let mayLoad = 1 in
4332def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
4333 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00004334 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004335 []>, EVEX_4V, VEX_LIG, VEX_W,
4336 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
4337}
4338
4339def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
4340 Requires<[HasAVX512]>;
4341def : Pat<(fextend (loadf32 addr:$src)),
4342 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
4343
4344def : Pat<(extloadf32 addr:$src),
4345 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
4346 Requires<[HasAVX512, OptForSize]>;
4347
4348def : Pat<(extloadf32 addr:$src),
4349 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
4350 Requires<[HasAVX512, OptForSpeed]>;
4351
4352def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
4353 Requires<[HasAVX512]>;
4354
Michael Liao5bf95782014-12-04 05:20:33 +00004355multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
4356 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004357 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4358 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004359let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004360 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004361 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004362 [(set DstRC:$dst,
4363 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004364 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004365 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004366 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004367 let mayLoad = 1 in
4368 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004369 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004370 [(set DstRC:$dst,
4371 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004372} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004373}
4374
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004375multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004376 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
4377 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
4378 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004379let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004380 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004381 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004382 [(set DstRC:$dst,
4383 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
4384 let mayLoad = 1 in
4385 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004386 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004387 [(set DstRC:$dst,
4388 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004389} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004390}
4391
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004392defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Craig Topper820d4922015-02-09 04:04:50 +00004393 loadv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004394 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004395 EVEX_CD8<64, CD8VF>;
4396
4397defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
Craig Topper820d4922015-02-09 04:04:50 +00004398 loadv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004399 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004400 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004401def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4402 (VCVTPS2PDZrm addr:$src)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004403
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00004404def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4405 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
4406 (VCVTPD2PSZrr VR512:$src)>;
4407
4408def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
4409 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
4410 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004411
4412//===----------------------------------------------------------------------===//
4413// AVX-512 Vector convert from sign integer to float/double
4414//===----------------------------------------------------------------------===//
4415
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004416defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004417 loadv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004418 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00004419 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004420
4421defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004422 loadv4i64, i256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004423 SSEPackedDouble>, EVEX_V512, XS,
4424 EVEX_CD8<32, CD8VH>;
4425
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004426defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004427 loadv16f32, f512mem, v16i32, v16f32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004428 SSEPackedSingle>, EVEX_V512, XS,
4429 EVEX_CD8<32, CD8VF>;
4430
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004431defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Craig Topper820d4922015-02-09 04:04:50 +00004432 loadv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004433 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004434 EVEX_CD8<64, CD8VF>;
4435
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004436defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004437 loadv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004438 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004439 EVEX_CD8<32, CD8VF>;
4440
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004441// cvttps2udq (src, 0, mask-all-ones, sae-current)
4442def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
4443 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
4444 (VCVTTPS2UDQZrr VR512:$src)>;
4445
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004446defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Craig Topper820d4922015-02-09 04:04:50 +00004447 loadv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00004448 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004449 EVEX_CD8<64, CD8VF>;
Michael Liao5bf95782014-12-04 05:20:33 +00004450
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004451// cvttpd2udq (src, 0, mask-all-ones, sae-current)
4452def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
4453 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
4454 (VCVTTPD2UDQZrr VR512:$src)>;
4455
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004456defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004457 loadv4i64, f256mem, v8f64, v8i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004458 SSEPackedDouble>, EVEX_V512, XS,
4459 EVEX_CD8<32, CD8VH>;
Michael Liao5bf95782014-12-04 05:20:33 +00004460
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004461defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Craig Topper820d4922015-02-09 04:04:50 +00004462 loadv16i32, f512mem, v16f32, v16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004463 SSEPackedSingle>, EVEX_V512, XD,
4464 EVEX_CD8<32, CD8VF>;
4465
4466def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
Michael Liao5bf95782014-12-04 05:20:33 +00004467 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004468 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004469
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004470def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
4471 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
4472 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
4473
4474def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
4475 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4476 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004477
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00004478def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
4479 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
4480 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004481
Cameron McInallyf10a7c92014-06-18 14:04:37 +00004482def : Pat<(v4f64 (uint_to_fp (v4i32 VR128X:$src1))),
4483 (EXTRACT_SUBREG (v8f64 (VCVTUDQ2PDZrr
4484 (v8i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_ymm)>;
4485
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004486def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004487 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004488 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00004489def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
4490 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4491 (VCVTDQ2PDZrr VR256X:$src)>;
4492def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
4493 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
4494 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
4495def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
4496 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4497 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004498
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004499multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
4500 RegisterClass DstRC, PatFrag mem_frag,
4501 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004502let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004503 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004504 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004505 [], d>, EVEX;
4506 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Craig Topperedb09112014-11-25 20:11:23 +00004507 !strconcat(asm,"\t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004508 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004509 let mayLoad = 1 in
4510 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00004511 !strconcat(asm,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004512 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004513} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004514}
4515
4516defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004517 loadv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004518 EVEX_V512, EVEX_CD8<32, CD8VF>;
4519defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004520 loadv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004521 EVEX_V512, EVEX_CD8<64, CD8VF>;
4522
4523def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
4524 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4525 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
4526
4527def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
4528 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4529 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
4530
4531defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004532 loadv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00004533 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004534defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
Craig Topper820d4922015-02-09 04:04:50 +00004535 loadv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00004536 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004537
4538def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
4539 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
4540 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
4541
4542def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
4543 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
4544 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004545
4546let Predicates = [HasAVX512] in {
4547 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
4548 (VCVTPD2PSZrm addr:$src)>;
4549 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
4550 (VCVTPS2PDZrm addr:$src)>;
4551}
4552
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004553//===----------------------------------------------------------------------===//
4554// Half precision conversion instructions
4555//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004556multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
4557 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004558 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
4559 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004560 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004561 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004562 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
4563 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
4564}
4565
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004566multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
4567 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004568 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
Craig Topper53a84672015-01-25 02:21:16 +00004569 (ins srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004570 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004571 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00004572 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004573 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
Craig Topper53a84672015-01-25 02:21:16 +00004574 (ins x86memop:$dst, srcRC:$src1, i32u8imm:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00004575 "vcvtps2ph\t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004576}
4577
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004578defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004579 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004580defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00004581 EVEX_CD8<32, CD8VH>;
4582
Elena Demikhovskya30e4372014-02-05 07:05:03 +00004583def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
4584 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
4585 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
4586
4587def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
4588 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
4589 (VCVTPH2PSZrr VR256X:$src)>;
4590
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004591let Defs = [EFLAGS], Predicates = [HasAVX512] in {
4592 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004593 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004594 EVEX_CD8<32, CD8VT1>;
4595 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00004596 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004597 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4598 let Pattern = []<dag> in {
4599 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00004600 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004601 EVEX_CD8<32, CD8VT1>;
4602 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00004603 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004604 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4605 }
Craig Topper9dd48c82014-01-02 17:28:14 +00004606 let isCodeGenOnly = 1 in {
4607 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004608 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004609 EVEX_CD8<32, CD8VT1>;
4610 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004611 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004612 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004613
Craig Topper9dd48c82014-01-02 17:28:14 +00004614 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00004615 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00004616 EVEX_CD8<32, CD8VT1>;
4617 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00004618 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00004619 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
4620 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004621}
Michael Liao5bf95782014-12-04 05:20:33 +00004622
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004623/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
4624multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
4625 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004626 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004627 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4628 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004629 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004630 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004631 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004632 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4633 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004634 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004635 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004636 }
4637}
4638}
4639
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004640defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
4641 EVEX_CD8<32, CD8VT1>;
4642defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
4643 VEX_W, EVEX_CD8<64, CD8VT1>;
4644defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
4645 EVEX_CD8<32, CD8VT1>;
4646defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
4647 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004648
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004649def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
4650 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4651 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4652 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004653
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004654def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
4655 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4656 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4657 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004658
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004659def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
4660 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
4661 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
4662 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004663
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004664def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
4665 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
4666 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
4667 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004668
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004669/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
4670multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
Robert Khasanov3e534c92014-10-28 16:37:13 +00004671 X86VectorVTInfo _> {
4672 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4673 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4674 (_.FloatVT (OpNode _.RC:$src))>, EVEX, T8PD;
4675 let mayLoad = 1 in {
4676 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4677 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4678 (OpNode (_.FloatVT
4679 (bitconvert (_.LdFrag addr:$src))))>, EVEX, T8PD;
4680 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4681 (ins _.ScalarMemOp:$src), OpcodeStr,
4682 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4683 (OpNode (_.FloatVT
4684 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4685 EVEX, T8PD, EVEX_B;
4686 }
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004687}
Robert Khasanov3e534c92014-10-28 16:37:13 +00004688
4689multiclass avx512_fp14_p_vl_all<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4690 defm PSZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"), OpNode, v16f32_info>,
4691 EVEX_V512, EVEX_CD8<32, CD8VF>;
4692 defm PDZ : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"), OpNode, v8f64_info>,
4693 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
4694
4695 // Define only if AVX512VL feature is present.
4696 let Predicates = [HasVLX] in {
4697 defm PSZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4698 OpNode, v4f32x_info>,
4699 EVEX_V128, EVEX_CD8<32, CD8VF>;
4700 defm PSZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "ps"),
4701 OpNode, v8f32x_info>,
4702 EVEX_V256, EVEX_CD8<32, CD8VF>;
4703 defm PDZ128 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4704 OpNode, v2f64x_info>,
4705 EVEX_V128, VEX_W, EVEX_CD8<64, CD8VF>;
4706 defm PDZ256 : avx512_fp14_p<opc, !strconcat(OpcodeStr, "pd"),
4707 OpNode, v4f64x_info>,
4708 EVEX_V256, VEX_W, EVEX_CD8<64, CD8VF>;
4709 }
4710}
4711
4712defm VRSQRT14 : avx512_fp14_p_vl_all<0x4E, "vrsqrt14", X86frsqrt>;
4713defm VRCP14 : avx512_fp14_p_vl_all<0x4C, "vrcp14", X86frcp>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004714
4715def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
4716 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4717 (VRSQRT14PSZr VR512:$src)>;
4718def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
4719 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4720 (VRSQRT14PDZr VR512:$src)>;
4721
4722def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
4723 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
4724 (VRCP14PSZr VR512:$src)>;
4725def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
4726 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
4727 (VRCP14PDZr VR512:$src)>;
4728
4729/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004730multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr,X86VectorVTInfo _,
4731 SDNode OpNode> {
4732
4733 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4734 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4735 "$src2, $src1", "$src1, $src2",
4736 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4737 (i32 FROUND_CURRENT))>;
4738
4739 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
4740 (ins _.RC:$src1, _.RC:$src2), OpcodeStr,
4741 "$src2, $src1", "$src1, $src2",
4742 (OpNode (_.VT _.RC:$src1), (_.VT _.RC:$src2),
4743 (i32 FROUND_NO_EXC)), "{sae}">, EVEX_B;
4744
4745 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
4746 (ins _.RC:$src1, _.MemOp:$src2), OpcodeStr,
4747 "$src2, $src1", "$src1, $src2",
4748 (OpNode (_.VT _.RC:$src1),
4749 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
4750 (i32 FROUND_CURRENT))>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004751}
4752
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004753multiclass avx512_eri_s<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4754 defm SS : avx512_fp28_s<opc, OpcodeStr#"ss", f32x_info, OpNode>,
4755 EVEX_CD8<32, CD8VT1>;
4756 defm SD : avx512_fp28_s<opc, OpcodeStr#"sd", f64x_info, OpNode>,
4757 EVEX_CD8<64, CD8VT1>, VEX_W;
4758}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004759
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004760let hasSideEffects = 0, Predicates = [HasERI] in {
4761 defm VRCP28 : avx512_eri_s<0xCB, "vrcp28", X86rcp28s>, T8PD, EVEX_4V;
4762 defm VRSQRT28 : avx512_eri_s<0xCD, "vrsqrt28", X86rsqrt28s>, T8PD, EVEX_4V;
4763}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004764/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004765
4766multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
4767 SDNode OpNode> {
4768
4769 defm r : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4770 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4771 (OpNode (_.VT _.RC:$src), (i32 FROUND_CURRENT))>;
4772
4773 defm rb : AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
4774 (ins _.RC:$src), OpcodeStr,
4775 "$src", "$src",
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004776 (OpNode (_.VT _.RC:$src), (i32 FROUND_NO_EXC)),
4777 "{sae}">, EVEX_B;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004778
4779 defm m : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4780 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4781 (OpNode (_.FloatVT
Elena Demikhovsky905a5a62014-11-26 10:46:49 +00004782 (bitconvert (_.LdFrag addr:$src))),
4783 (i32 FROUND_CURRENT))>;
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004784
4785 defm mb : AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
4786 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4787 (OpNode (_.FloatVT
4788 (X86VBroadcast (_.ScalarLdFrag addr:$src))),
4789 (i32 FROUND_CURRENT))>, EVEX_B;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004790}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004791
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004792multiclass avx512_eri<bits<8> opc, string OpcodeStr, SDNode OpNode> {
4793 defm PS : avx512_fp28_p<opc, OpcodeStr#"ps", v16f32_info, OpNode>,
4794 EVEX_CD8<32, CD8VF>;
4795 defm PD : avx512_fp28_p<opc, OpcodeStr#"pd", v8f64_info, OpNode>,
4796 VEX_W, EVEX_CD8<32, CD8VF>;
4797}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004798
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004799let Predicates = [HasERI], hasSideEffects = 0 in {
Michael Liao5bf95782014-12-04 05:20:33 +00004800
Elena Demikhovskybe8808d2014-11-12 07:31:03 +00004801 defm VRSQRT28 : avx512_eri<0xCC, "vrsqrt28", X86rsqrt28>, EVEX, EVEX_V512, T8PD;
4802 defm VRCP28 : avx512_eri<0xCA, "vrcp28", X86rcp28>, EVEX, EVEX_V512, T8PD;
4803 defm VEXP2 : avx512_eri<0xC8, "vexp2", X86exp2>, EVEX, EVEX_V512, T8PD;
4804}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004805
Robert Khasanoveb126392014-10-28 18:15:20 +00004806multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr,
4807 SDNode OpNode, X86VectorVTInfo _>{
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004808 defm r: AVX512_maskable<opc, MRMSrcReg, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004809 (ins _.RC:$src), OpcodeStr, "$src", "$src",
4810 (_.FloatVT (OpNode _.RC:$src))>, EVEX;
4811 let mayLoad = 1 in {
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004812 defm m: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004813 (ins _.MemOp:$src), OpcodeStr, "$src", "$src",
4814 (OpNode (_.FloatVT
4815 (bitconvert (_.LdFrag addr:$src))))>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004816
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004817 defm mb: AVX512_maskable<opc, MRMSrcMem, _, (outs _.RC:$dst),
Robert Khasanoveb126392014-10-28 18:15:20 +00004818 (ins _.ScalarMemOp:$src), OpcodeStr,
4819 "${src}"##_.BroadcastStr, "${src}"##_.BroadcastStr,
4820 (OpNode (_.FloatVT
4821 (X86VBroadcast (_.ScalarLdFrag addr:$src))))>,
4822 EVEX, EVEX_B;
4823 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004824}
4825
4826multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
4827 Intrinsic F32Int, Intrinsic F64Int,
4828 OpndItins itins_s, OpndItins itins_d> {
4829 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
4830 (ins FR32X:$src1, FR32X:$src2),
4831 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004832 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004833 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00004834 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004835 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4836 (ins VR128X:$src1, VR128X:$src2),
4837 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004838 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004839 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004840 (F32Int VR128X:$src1, VR128X:$src2))],
4841 itins_s.rr>, XS, EVEX_4V;
4842 let mayLoad = 1 in {
4843 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
4844 (ins FR32X:$src1, f32mem:$src2),
4845 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004846 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004847 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004848 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004849 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4850 (ins VR128X:$src1, ssmem:$src2),
4851 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004852 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004853 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004854 (F32Int VR128X:$src1, sse_load_f32:$src2))],
4855 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
4856 }
4857 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
4858 (ins FR64X:$src1, FR64X:$src2),
4859 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004860 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004861 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00004862 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004863 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
4864 (ins VR128X:$src1, VR128X:$src2),
4865 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004866 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004867 [(set VR128X:$dst,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004868 (F64Int VR128X:$src1, VR128X:$src2))],
4869 itins_s.rr>, XD, EVEX_4V, VEX_W;
4870 let mayLoad = 1 in {
4871 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
4872 (ins FR64X:$src1, f64mem:$src2),
4873 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004874 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004875 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00004876 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004877 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
4878 (ins VR128X:$src1, sdmem:$src2),
4879 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00004880 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Michael Liao5bf95782014-12-04 05:20:33 +00004881 [(set VR128X:$dst,
4882 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004883 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
4884 }
4885}
4886
Robert Khasanoveb126392014-10-28 18:15:20 +00004887multiclass avx512_sqrt_packed_all<bits<8> opc, string OpcodeStr,
4888 SDNode OpNode> {
4889 defm PSZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"), OpNode,
4890 v16f32_info>,
4891 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
4892 defm PDZ : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"), OpNode,
4893 v8f64_info>,
4894 EVEX_V512, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4895 // Define only if AVX512VL feature is present.
4896 let Predicates = [HasVLX] in {
4897 defm PSZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4898 OpNode, v4f32x_info>,
4899 EVEX_V128, PS, EVEX_CD8<32, CD8VF>;
4900 defm PSZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "ps"),
4901 OpNode, v8f32x_info>,
4902 EVEX_V256, PS, EVEX_CD8<32, CD8VF>;
4903 defm PDZ128 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4904 OpNode, v2f64x_info>,
4905 EVEX_V128, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4906 defm PDZ256 : avx512_sqrt_packed<opc, !strconcat(OpcodeStr, "pd"),
4907 OpNode, v4f64x_info>,
4908 EVEX_V256, VEX_W, PD, EVEX_CD8<64, CD8VF>;
4909 }
4910}
4911
4912defm VSQRT : avx512_sqrt_packed_all<0x51, "vsqrt", fsqrt>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004913
Michael Liao5bf95782014-12-04 05:20:33 +00004914defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
4915 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
Robert Khasanoveb126392014-10-28 18:15:20 +00004916 SSE_SQRTSS, SSE_SQRTSD>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004917
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004918let Predicates = [HasAVX512] in {
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004919 def : Pat<(v16f32 (int_x86_avx512_sqrt_ps_512 (v16f32 VR512:$src1),
4920 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004921 (VSQRTPSZr VR512:$src1)>;
Elena Demikhovskyf1648592014-07-22 11:07:31 +00004922 def : Pat<(v8f64 (int_x86_avx512_sqrt_pd_512 (v8f64 VR512:$src1),
4923 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_CURRENT)),
Robert Khasanov1cf354c2014-10-28 18:22:41 +00004924 (VSQRTPDZr VR512:$src1)>;
Michael Liao5bf95782014-12-04 05:20:33 +00004925
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004926 def : Pat<(f32 (fsqrt FR32X:$src)),
4927 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
4928 def : Pat<(f32 (fsqrt (load addr:$src))),
4929 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
4930 Requires<[OptForSize]>;
4931 def : Pat<(f64 (fsqrt FR64X:$src)),
4932 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
4933 def : Pat<(f64 (fsqrt (load addr:$src))),
4934 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
4935 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004936
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004937 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004938 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004939 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004940 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004941 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004942
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004943 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004944 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004945 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00004946 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00004947 Requires<[OptForSize]>;
4948
4949 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
4950 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
4951 (COPY_TO_REGCLASS VR128X:$src, FR32)),
4952 VR128X)>;
4953 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
4954 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
4955
4956 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
4957 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
4958 (COPY_TO_REGCLASS VR128X:$src, FR64)),
4959 VR128X)>;
4960 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
4961 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
4962}
4963
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004964
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004965multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
4966 X86MemOperand x86memop, RegisterClass RC,
4967 PatFrag mem_frag, Domain d> {
4968let ExeDomain = d in {
4969 // Intrinsic operation, reg.
4970 // Vector intrinsic operation, reg
4971 def r : AVX512AIi8<opc, MRMSrcReg,
Craig Topper53a84672015-01-25 02:21:16 +00004972 (outs RC:$dst), (ins RC:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004973 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004974 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004975 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004976
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004977 // Vector intrinsic operation, mem
4978 def m : AVX512AIi8<opc, MRMSrcMem,
Craig Topper53a84672015-01-25 02:21:16 +00004979 (outs RC:$dst), (ins x86memop:$src1, i32u8imm:$src2),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004980 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00004981 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004982 []>, EVEX;
4983} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004984}
4985
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004986defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004987 loadv16f32, SSEPackedSingle>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004988 EVEX_CD8<32, CD8VF>;
4989
4990def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00004991 imm:$src2, (v16f32 VR512:$src1), (i16 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004992 FROUND_CURRENT)),
4993 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
4994
4995
4996defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
Craig Topper820d4922015-02-09 04:04:50 +00004997 loadv8f64, SSEPackedDouble>, EVEX_V512,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00004998 VEX_W, EVEX_CD8<64, CD8VF>;
4999
5000def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
Elena Demikhovskye73333a2014-05-04 13:35:37 +00005001 imm:$src2, (v8f64 VR512:$src1), (i8 -1),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005002 FROUND_CURRENT)),
5003 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
5004
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005005multiclass
5006avx512_rndscale_scalar<bits<8> opc, string OpcodeStr, X86VectorVTInfo _> {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005007
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005008 let ExeDomain = _.ExeDomain in {
5009 defm r : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5010 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5011 "$src3, $src2, $src1", "$src1, $src2, $src3",
5012 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5013 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5014
5015 defm rb : AVX512_maskable_scalar<opc, MRMSrcReg, _, (outs _.RC:$dst),
5016 (ins _.RC:$src1, _.RC:$src2, i32u8imm:$src3), OpcodeStr,
5017 "$src3, $src2, $src1", "$src1, $src2, $src3",
5018 (_.VT (X86RndScale (_.VT _.RC:$src1), (_.VT _.RC:$src2),
5019 (i32 imm:$src3), (i32 FROUND_NO_EXC))), "{sae}">, EVEX_B;
5020
5021 let mayLoad = 1 in
5022 defm m : AVX512_maskable_scalar<opc, MRMSrcMem, _, (outs _.RC:$dst),
5023 (ins _.RC:$src1, _.MemOp:$src2, i32u8imm:$src3), OpcodeStr,
5024 "$src3, $src2, $src1", "$src1, $src2, $src3",
5025 (_.VT (X86RndScale (_.VT _.RC:$src1),
5026 (_.VT (scalar_to_vector (_.ScalarLdFrag addr:$src2))),
5027 (i32 imm:$src3), (i32 FROUND_CURRENT)))>;
5028 }
5029 let Predicates = [HasAVX512] in {
5030 def : Pat<(ffloor _.FRC:$src), (COPY_TO_REGCLASS
5031 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5032 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x1))), _.FRC)>;
5033 def : Pat<(fceil _.FRC:$src), (COPY_TO_REGCLASS
5034 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5035 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x2))), _.FRC)>;
5036 def : Pat<(ftrunc _.FRC:$src), (COPY_TO_REGCLASS
5037 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5038 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x3))), _.FRC)>;
5039 def : Pat<(frint _.FRC:$src), (COPY_TO_REGCLASS
5040 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5041 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0x4))), _.FRC)>;
5042 def : Pat<(fnearbyint _.FRC:$src), (COPY_TO_REGCLASS
5043 (_.VT (!cast<Instruction>(NAME##r) (_.VT (IMPLICIT_DEF)),
5044 (_.VT (COPY_TO_REGCLASS _.FRC:$src, _.RC)), (i32 0xc))), _.FRC)>;
5045
5046 def : Pat<(ffloor (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5047 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5048 addr:$src, (i32 0x1))), _.FRC)>;
5049 def : Pat<(fceil (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5050 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5051 addr:$src, (i32 0x2))), _.FRC)>;
5052 def : Pat<(ftrunc (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5053 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5054 addr:$src, (i32 0x3))), _.FRC)>;
5055 def : Pat<(frint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5056 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5057 addr:$src, (i32 0x4))), _.FRC)>;
5058 def : Pat<(fnearbyint (_.ScalarLdFrag addr:$src)), (COPY_TO_REGCLASS
5059 (_.VT (!cast<Instruction>(NAME##m) (_.VT (IMPLICIT_DEF)),
5060 addr:$src, (i32 0xc))), _.FRC)>;
5061 }
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005062}
5063
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005064defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", f32x_info>,
5065 AVX512AIi8Base, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005066
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005067defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", f64x_info>, VEX_W,
5068 AVX512AIi8Base, EVEX_4V, EVEX_CD8<64, CD8VT1>;
Eric Christopher0d94fa92015-02-20 00:45:28 +00005069
5070let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005071def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005072 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005073def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005074 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005075def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005076 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005077def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005078 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005079def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005080 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005081
5082def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005083 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005084def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005085 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005086def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005087 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005088def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005089 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005090def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00005091 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovsky52e81bc2015-02-23 15:12:31 +00005092}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005093//-------------------------------------------------
5094// Integer truncate and extend operations
5095//-------------------------------------------------
5096
5097multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
5098 RegisterClass dstRC, RegisterClass srcRC,
5099 RegisterClass KRC, X86MemOperand x86memop> {
5100 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5101 (ins srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005102 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005103 []>, EVEX;
5104
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005105 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
5106 (ins KRC:$mask, srcRC:$src),
5107 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005108 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005109 []>, EVEX, EVEX_K;
5110
5111 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005112 (ins KRC:$mask, srcRC:$src),
5113 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005114 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005115 []>, EVEX, EVEX_KZ;
5116
5117 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005118 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005119 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005120
5121 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
5122 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005123 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005124 []>, EVEX, EVEX_K;
5125
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005126}
Michael Liao5bf95782014-12-04 05:20:33 +00005127defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005128 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5129defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
5130 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5131defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
5132 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
5133defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
5134 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5135defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
5136 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5137defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
5138 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
5139defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
5140 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5141defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
5142 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5143defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
5144 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
5145defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
5146 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5147defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
5148 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5149defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
5150 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
5151defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
5152 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5153defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
5154 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5155defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
5156 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
5157
5158def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
5159def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
5160def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
5161def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
5162def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
5163
5164def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005165 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005166def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005167 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005168def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005169 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005170def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005171 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005172
5173
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005174multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
5175 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
5176 PatFrag mem_frag, X86MemOperand x86memop,
5177 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005178
5179 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5180 (ins SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005181 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005182 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005183
5184 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5185 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005186 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005187 []>, EVEX, EVEX_K;
5188
5189 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
5190 (ins KRC:$mask, SrcRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005191 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005192 []>, EVEX, EVEX_KZ;
5193
5194 let mayLoad = 1 in {
5195 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005196 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005197 !strconcat(OpcodeStr,"\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005198 [(set DstRC:$dst,
5199 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
5200 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005201
5202 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5203 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005204 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005205 []>,
5206 EVEX, EVEX_K;
5207
5208 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
5209 (ins KRC:$mask, x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005210 !strconcat(OpcodeStr,"\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005211 []>,
5212 EVEX, EVEX_KZ;
5213 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005214}
5215
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005216defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005217 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005218 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005219defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005220 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005221 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005222defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005223 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005224 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005225defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005226 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005227 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005228defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Craig Topper820d4922015-02-09 04:04:50 +00005229 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005230 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005231
5232defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005233 loadv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005234 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005235defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005236 loadv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005237 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005238defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005239 loadv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005240 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005241defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005242 loadv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005243 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00005244defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Craig Topper820d4922015-02-09 04:04:50 +00005245 loadv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005246 EVEX_CD8<32, CD8VH>;
5247
5248//===----------------------------------------------------------------------===//
5249// GATHER - SCATTER Operations
5250
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005251multiclass avx512_gather<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5252 X86MemOperand memop, PatFrag GatherNode> {
5253 let Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
5254 def rm : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst, _.KRCWM:$mask_wb),
5255 (ins _.RC:$src1, _.KRCWM:$mask, memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005256 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005257 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005258 [(set _.RC:$dst, _.KRCWM:$mask_wb,
5259 (GatherNode (_.VT _.RC:$src1), _.KRCWM:$mask,
5260 vectoraddr:$src2))]>, EVEX, EVEX_K,
5261 EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005262}
Cameron McInally45325962014-03-26 13:50:50 +00005263
5264let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005265defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", v8f64_info, vy64xmem,
5266 mgatherv8i32>, EVEX_V512, VEX_W;
5267defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", v8f64_info, vz64mem,
5268 mgatherv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005269}
5270
5271let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005272defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", v16f32_info, vz32mem,
5273 mgatherv16i32>, EVEX_V512;
5274defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", v8f32x_info, vz64mem,
5275 mgatherv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005276}
Michael Liao5bf95782014-12-04 05:20:33 +00005277
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005278defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", v8i64_info, vy64xmem,
5279 mgatherv8i32>, EVEX_V512, VEX_W;
5280defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", v16i32_info, vz32mem,
5281 mgatherv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005282
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005283defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", v8i64_info, vz64mem,
5284 mgatherv8i64>, EVEX_V512, VEX_W;
5285defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", v8i32x_info, vz64mem,
5286 mgatherv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005287
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005288multiclass avx512_scatter<bits<8> opc, string OpcodeStr, X86VectorVTInfo _,
5289 X86MemOperand memop, PatFrag ScatterNode> {
5290
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005291let mayStore = 1, Constraints = "$mask = $mask_wb" in
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005292
5293 def mr : AVX5128I<opc, MRMDestMem, (outs _.KRCWM:$mask_wb),
5294 (ins memop:$dst, _.KRCWM:$mask, _.RC:$src),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005295 !strconcat(OpcodeStr,
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005296 "\t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
5297 [(set _.KRCWM:$mask_wb, (ScatterNode (_.VT _.RC:$src),
5298 _.KRCWM:$mask, vectoraddr:$dst))]>,
5299 EVEX, EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005300}
5301
Cameron McInally45325962014-03-26 13:50:50 +00005302let ExeDomain = SSEPackedDouble in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005303defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", v8f64_info, vy64xmem,
5304 mscatterv8i32>, EVEX_V512, VEX_W;
5305defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", v8f64_info, vz64mem,
5306 mscatterv8i64>, EVEX_V512, VEX_W;
Cameron McInally45325962014-03-26 13:50:50 +00005307}
5308
5309let ExeDomain = SSEPackedSingle in {
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005310defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", v16f32_info, vz32mem,
5311 mscatterv16i32>, EVEX_V512;
5312defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", v8f32x_info, vz64mem,
5313 mscatterv8i64>, EVEX_V512;
Cameron McInally45325962014-03-26 13:50:50 +00005314}
5315
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005316defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", v8i64_info, vy64xmem,
5317 mscatterv8i32>, EVEX_V512, VEX_W;
5318defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", v16i32_info, vz32mem,
5319 mscatterv16i32>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005320
Elena Demikhovskye1eda8a2015-04-30 08:38:48 +00005321defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", v8i64_info, vz64mem,
5322 mscatterv8i64>, EVEX_V512, VEX_W;
5323defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", v8i32x_info, vz64mem,
5324 mscatterv8i64>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005325
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005326// prefetch
5327multiclass avx512_gather_scatter_prefetch<bits<8> opc, Format F, string OpcodeStr,
5328 RegisterClass KRC, X86MemOperand memop> {
5329 let Predicates = [HasPFI], hasSideEffects = 1 in
5330 def m : AVX5128I<opc, F, (outs), (ins KRC:$mask, memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005331 !strconcat(OpcodeStr, "\t{$src {${mask}}|{${mask}}, $src}"),
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005332 []>, EVEX, EVEX_K;
5333}
5334
5335defm VGATHERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dps",
5336 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5337
5338defm VGATHERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qps",
5339 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5340
5341defm VGATHERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM1m, "vgatherpf0dpd",
5342 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5343
5344defm VGATHERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM1m, "vgatherpf0qpd",
5345 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Michael Liao5bf95782014-12-04 05:20:33 +00005346
Elena Demikhovsky8e8fde82014-05-12 07:18:51 +00005347defm VGATHERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dps",
5348 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5349
5350defm VGATHERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qps",
5351 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5352
5353defm VGATHERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM2m, "vgatherpf1dpd",
5354 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5355
5356defm VGATHERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM2m, "vgatherpf1qpd",
5357 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5358
5359defm VSCATTERPF0DPS: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dps",
5360 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5361
5362defm VSCATTERPF0QPS: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qps",
5363 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5364
5365defm VSCATTERPF0DPD: avx512_gather_scatter_prefetch<0xC6, MRM5m, "vscatterpf0dpd",
5366 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5367
5368defm VSCATTERPF0QPD: avx512_gather_scatter_prefetch<0xC7, MRM5m, "vscatterpf0qpd",
5369 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
5370
5371defm VSCATTERPF1DPS: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dps",
5372 VK16WM, vz32mem>, EVEX_V512, EVEX_CD8<32, CD8VT1>;
5373
5374defm VSCATTERPF1QPS: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qps",
5375 VK8WM, vz64mem>, EVEX_V512, EVEX_CD8<64, CD8VT1>;
5376
5377defm VSCATTERPF1DPD: avx512_gather_scatter_prefetch<0xC6, MRM6m, "vscatterpf1dpd",
5378 VK8WM, vy32mem>, EVEX_V512, VEX_W, EVEX_CD8<32, CD8VT1>;
5379
5380defm VSCATTERPF1QPD: avx512_gather_scatter_prefetch<0xC7, MRM6m, "vscatterpf1qpd",
5381 VK8WM, vz64mem>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005382//===----------------------------------------------------------------------===//
5383// VSHUFPS - VSHUFPD Operations
5384
5385multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
5386 ValueType vt, string OpcodeStr, PatFrag mem_frag,
5387 Domain d> {
5388 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005389 (ins RC:$src1, x86memop:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005390 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005391 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005392 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
5393 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005394 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005395 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005396 (ins RC:$src1, RC:$src2, u8imm:$src3),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005397 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005398 "\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005399 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
5400 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00005401 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005402}
5403
Craig Topper820d4922015-02-09 04:04:50 +00005404defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", loadv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00005405 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Craig Topper820d4922015-02-09 04:04:50 +00005406defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", loadv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00005407 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005408
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005409def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5410 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5411def : Pat<(v16i32 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005412 (loadv16i32 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005413 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
5414
5415def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
5416 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
5417def : Pat<(v8i64 (X86Shufp VR512:$src1,
Craig Topper820d4922015-02-09 04:04:50 +00005418 (loadv8i64 addr:$src2), (i8 imm:$imm))),
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00005419 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005420
Adam Nemet5ed17da2014-08-21 19:50:07 +00005421multiclass avx512_valign<X86VectorVTInfo _> {
Adam Nemet34801422014-10-08 23:25:39 +00005422 defm rri : AVX512_maskable<0x03, MRMSrcReg, _, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005423 (ins _.RC:$src1, _.RC:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005424 "valign"##_.Suffix,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005425 "$src3, $src2, $src1", "$src1, $src2, $src3",
Adam Nemet5ed17da2014-08-21 19:50:07 +00005426 (_.VT (X86VAlign _.RC:$src2, _.RC:$src1,
Adam Nemet6bddb8c2014-09-29 22:54:41 +00005427 (i8 imm:$src3)))>,
Adam Nemet2e2537f2014-08-07 17:53:55 +00005428 AVX512AIi8Base, EVEX_4V;
Adam Nemetfd2161b2014-08-05 17:23:04 +00005429
Adam Nemetf92139d2014-08-05 17:22:50 +00005430 // Also match valign of packed floats.
Adam Nemet5ed17da2014-08-21 19:50:07 +00005431 def : Pat<(_.FloatVT (X86VAlign _.RC:$src1, _.RC:$src2, (i8 imm:$imm))),
5432 (!cast<Instruction>(NAME##rri) _.RC:$src2, _.RC:$src1, imm:$imm)>;
Adam Nemetf92139d2014-08-05 17:22:50 +00005433
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00005434 let mayLoad = 1 in
Adam Nemet5ed17da2014-08-21 19:50:07 +00005435 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs _.RC:$dst),
Craig Topper7ff6ab32015-01-21 08:43:49 +00005436 (ins _.RC:$src1, _.MemOp:$src2, u8imm:$src3),
Adam Nemet5ed17da2014-08-21 19:50:07 +00005437 !strconcat("valign"##_.Suffix,
Craig Topperedb09112014-11-25 20:11:23 +00005438 "\t{$src3, $src2, $src1, $dst|"
Adam Nemet1c752d82014-08-05 17:22:47 +00005439 "$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005440 []>, EVEX_4V;
5441}
Adam Nemet5ed17da2014-08-21 19:50:07 +00005442defm VALIGND : avx512_valign<v16i32_info>, EVEX_V512, EVEX_CD8<32, CD8VF>;
5443defm VALIGNQ : avx512_valign<v8i64_info>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005444
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005445// Helper fragments to match sext vXi1 to vXiY.
5446def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
5447def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
5448
5449multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
5450 RegisterClass KRC, RegisterClass RC,
5451 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
5452 string BrdcstStr> {
5453 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005454 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005455 []>, EVEX;
5456 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005457 !strconcat(OpcodeStr, "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005458 []>, EVEX, EVEX_K;
5459 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
5460 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005461 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005462 []>, EVEX, EVEX_KZ;
5463 let mayLoad = 1 in {
5464 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5465 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005466 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005467 []>, EVEX;
5468 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5469 (ins KRC:$mask, x86memop:$src),
5470 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005471 "\t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005472 []>, EVEX, EVEX_K;
5473 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5474 (ins KRC:$mask, x86memop:$src),
5475 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005476 "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005477 []>, EVEX, EVEX_KZ;
5478 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5479 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005480 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005481 ", $dst|$dst, ${src}", BrdcstStr, "}"),
5482 []>, EVEX, EVEX_B;
5483 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5484 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005485 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005486 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
5487 []>, EVEX, EVEX_B, EVEX_K;
5488 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
5489 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005490 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005491 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
5492 BrdcstStr, "}"),
5493 []>, EVEX, EVEX_B, EVEX_KZ;
5494 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005495}
5496
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005497defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
5498 i512mem, i32mem, "{1to16}">, EVEX_V512,
5499 EVEX_CD8<32, CD8VF>;
5500defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
5501 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
5502 EVEX_CD8<64, CD8VF>;
5503
5504def : Pat<(xor
5505 (bc_v16i32 (v16i1sextv16i32)),
5506 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
5507 (VPABSDZrr VR512:$src)>;
5508def : Pat<(xor
5509 (bc_v8i64 (v8i1sextv8i64)),
5510 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
5511 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00005512
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005513def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
5514 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005515 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005516def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
5517 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00005518 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00005519
Michael Liao5bf95782014-12-04 05:20:33 +00005520multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005521 RegisterClass RC, RegisterClass KRC,
5522 X86MemOperand x86memop,
5523 X86MemOperand x86scalar_mop, string BrdcstStr> {
Craig Topper46469aa2015-01-23 06:11:45 +00005524 let hasSideEffects = 0 in {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005525 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5526 (ins RC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005527 !strconcat(OpcodeStr, "\t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005528 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005529 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005530 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5531 (ins x86memop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005532 !strconcat(OpcodeStr, "\t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005533 []>, EVEX;
Craig Topper46469aa2015-01-23 06:11:45 +00005534 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005535 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5536 (ins x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005537 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005538 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
5539 []>, EVEX, EVEX_B;
5540 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5541 (ins KRC:$mask, RC:$src),
5542 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005543 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005544 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005545 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005546 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5547 (ins KRC:$mask, x86memop:$src),
5548 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005549 "\t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005550 []>, EVEX, EVEX_KZ;
Craig Topper46469aa2015-01-23 06:11:45 +00005551 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005552 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5553 (ins KRC:$mask, x86scalar_mop:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005554 !strconcat(OpcodeStr, "\t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005555 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
5556 BrdcstStr, "}"),
5557 []>, EVEX, EVEX_KZ, EVEX_B;
Michael Liao5bf95782014-12-04 05:20:33 +00005558
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005559 let Constraints = "$src1 = $dst" in {
5560 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
5561 (ins RC:$src1, KRC:$mask, RC:$src2),
5562 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005563 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005564 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005565 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005566 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5567 (ins RC:$src1, KRC:$mask, x86memop:$src2),
5568 !strconcat(OpcodeStr,
Craig Topperedb09112014-11-25 20:11:23 +00005569 "\t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005570 []>, EVEX, EVEX_K;
Craig Topper46469aa2015-01-23 06:11:45 +00005571 let mayLoad = 1 in
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005572 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
5573 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Craig Topperedb09112014-11-25 20:11:23 +00005574 !strconcat(OpcodeStr, "\t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005575 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
5576 []>, EVEX, EVEX_K, EVEX_B;
Craig Topper46469aa2015-01-23 06:11:45 +00005577 }
5578 }
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005579}
5580
5581let Predicates = [HasCDI] in {
5582defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005583 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005584 EVEX_V512, EVEX_CD8<32, CD8VF>;
5585
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005586
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005587defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005588 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005589 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005590
Elena Demikhovskydacddb02013-11-03 13:46:31 +00005591}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00005592
5593def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
5594 GR16:$mask),
5595 (VPCONFLICTDrrk VR512:$src1,
5596 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5597
5598def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
5599 GR8:$mask),
5600 (VPCONFLICTQrrk VR512:$src1,
5601 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005602
Cameron McInally5d1b7b92014-06-11 12:54:45 +00005603let Predicates = [HasCDI] in {
5604defm VPLZCNTD : avx512_conflict<0x44, "vplzcntd", VR512, VK16WM,
5605 i512mem, i32mem, "{1to16}">,
5606 EVEX_V512, EVEX_CD8<32, CD8VF>;
5607
5608
5609defm VPLZCNTQ : avx512_conflict<0x44, "vplzcntq", VR512, VK8WM,
5610 i512mem, i64mem, "{1to8}">,
5611 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
5612
5613}
5614
5615def : Pat<(int_x86_avx512_mask_lzcnt_d_512 VR512:$src2, VR512:$src1,
5616 GR16:$mask),
5617 (VPLZCNTDrrk VR512:$src1,
5618 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
5619
5620def : Pat<(int_x86_avx512_mask_lzcnt_q_512 VR512:$src2, VR512:$src1,
5621 GR8:$mask),
5622 (VPLZCNTQrrk VR512:$src1,
5623 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
5624
Craig Topper820d4922015-02-09 04:04:50 +00005625def : Pat<(v16i32 (ctlz (loadv16i32 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005626 (VPLZCNTDrm addr:$src)>;
5627def : Pat<(v16i32 (ctlz (v16i32 VR512:$src))),
5628 (VPLZCNTDrr VR512:$src)>;
Craig Topper820d4922015-02-09 04:04:50 +00005629def : Pat<(v8i64 (ctlz (loadv8i64 addr:$src))),
Cameron McInally0d0489c2014-06-16 14:12:28 +00005630 (VPLZCNTQrm addr:$src)>;
5631def : Pat<(v8i64 (ctlz (v8i64 VR512:$src))),
5632 (VPLZCNTQrr VR512:$src)>;
5633
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00005634def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5635def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
5636def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005637
5638def : Pat<(store VK1:$src, addr:$dst),
Elena Demikhovsky1a603b32015-01-25 12:47:15 +00005639 (MOV8mr addr:$dst,
5640 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)),
5641 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
5642
5643def : Pat<(store VK8:$src, addr:$dst),
5644 (MOV8mr addr:$dst,
5645 (EXTRACT_SUBREG (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
5646 sub_8bit))>, Requires<[HasAVX512, NoDQI]>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00005647
5648def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
5649 (truncstore node:$val, node:$ptr), [{
5650 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
5651}]>;
5652
5653def : Pat<(truncstorei1 GR8:$src, addr:$dst),
5654 (MOV8mr addr:$dst, GR8:$src)>;
5655
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005656multiclass cvt_by_vec_width<bits<8> opc, X86VectorVTInfo Vec, string OpcodeStr > {
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005657def rr : AVX512XS8I<opc, MRMSrcReg, (outs Vec.RC:$dst), (ins Vec.KRC:$src),
Craig Topperedb09112014-11-25 20:11:23 +00005658 !strconcat(OpcodeStr##Vec.Suffix, "\t{$src, $dst|$dst, $src}"),
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005659 [(set Vec.RC:$dst, (Vec.VT (X86vsext Vec.KRC:$src)))]>, EVEX;
5660}
Michael Liao5bf95782014-12-04 05:20:33 +00005661
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005662multiclass cvt_mask_by_elt_width<bits<8> opc, AVX512VLVectorVTInfo VTInfo,
5663 string OpcodeStr, Predicate prd> {
5664let Predicates = [prd] in
5665 defm Z : cvt_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5666
5667 let Predicates = [prd, HasVLX] in {
5668 defm Z256 : cvt_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5669 defm Z128 : cvt_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5670 }
5671}
5672
5673multiclass avx512_convert_mask_to_vector<string OpcodeStr> {
5674 defm NAME##B : cvt_mask_by_elt_width<0x28, avx512vl_i8_info, OpcodeStr,
5675 HasBWI>;
5676 defm NAME##W : cvt_mask_by_elt_width<0x28, avx512vl_i16_info, OpcodeStr,
5677 HasBWI>, VEX_W;
5678 defm NAME##D : cvt_mask_by_elt_width<0x38, avx512vl_i32_info, OpcodeStr,
5679 HasDQI>;
5680 defm NAME##Q : cvt_mask_by_elt_width<0x38, avx512vl_i64_info, OpcodeStr,
5681 HasDQI>, VEX_W;
5682}
Michael Liao5bf95782014-12-04 05:20:33 +00005683
Elena Demikhovsky44bf0632014-10-05 14:11:08 +00005684defm VPMOVM2 : avx512_convert_mask_to_vector<"vpmovm2">;
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005685
Elena Demikhovsky0e6d6d52015-04-21 14:38:31 +00005686multiclass convert_vector_to_mask_common<bits<8> opc, X86VectorVTInfo _, string OpcodeStr > {
5687def rr : AVX512XS8I<opc, MRMSrcReg, (outs _.KRC:$dst), (ins _.RC:$src),
5688 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
5689 [(set _.KRC:$dst, (trunc (_.VT _.RC:$src)))]>, EVEX;
5690}
5691
5692multiclass avx512_convert_vector_to_mask<bits<8> opc, string OpcodeStr,
5693 AVX512VLVectorVTInfo VTInfo, Predicate prd> {
5694let Predicates = [prd] in
5695 defm Z : convert_vector_to_mask_common <opc, VTInfo.info512, OpcodeStr>,
5696 EVEX_V512;
5697
5698 let Predicates = [prd, HasVLX] in {
5699 defm Z256 : convert_vector_to_mask_common<opc, VTInfo.info256, OpcodeStr>,
5700 EVEX_V256;
5701 defm Z128 : convert_vector_to_mask_common<opc, VTInfo.info128, OpcodeStr>,
5702 EVEX_V128;
5703 }
5704}
5705
5706defm VPMOVB2M : avx512_convert_vector_to_mask<0x29, "vpmovb2m",
5707 avx512vl_i8_info, HasBWI>;
5708defm VPMOVW2M : avx512_convert_vector_to_mask<0x29, "vpmovw2m",
5709 avx512vl_i16_info, HasBWI>, VEX_W;
5710defm VPMOVD2M : avx512_convert_vector_to_mask<0x39, "vpmovd2m",
5711 avx512vl_i32_info, HasDQI>;
5712defm VPMOVQ2M : avx512_convert_vector_to_mask<0x39, "vpmovq2m",
5713 avx512vl_i64_info, HasDQI>, VEX_W;
5714
Elena Demikhovsky908dbf42014-12-11 15:02:24 +00005715//===----------------------------------------------------------------------===//
5716// AVX-512 - COMPRESS and EXPAND
5717//
5718multiclass compress_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5719 string OpcodeStr> {
5720 def rrkz : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5721 (ins _.KRCWM:$mask, _.RC:$src),
5722 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5723 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5724 _.ImmAllZerosV)))]>, EVEX_KZ;
5725
5726 let Constraints = "$src0 = $dst" in
5727 def rrk : AVX5128I<opc, MRMDestReg, (outs _.RC:$dst),
5728 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5729 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5730 [(set _.RC:$dst, (_.VT (X86compress _.KRCWM:$mask, _.RC:$src,
5731 _.RC:$src0)))]>, EVEX_K;
5732
5733 let mayStore = 1 in {
5734 def mrk : AVX5128I<opc, MRMDestMem, (outs),
5735 (ins _.MemOp:$dst, _.KRCWM:$mask, _.RC:$src),
5736 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5737 [(store (_.VT (X86compress _.KRCWM:$mask, _.RC:$src, undef)),
5738 addr:$dst)]>,
5739 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5740 }
5741}
5742
5743multiclass compress_by_elt_width<bits<8> opc, string OpcodeStr,
5744 AVX512VLVectorVTInfo VTInfo> {
5745 defm Z : compress_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5746
5747 let Predicates = [HasVLX] in {
5748 defm Z256 : compress_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5749 defm Z128 : compress_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5750 }
5751}
5752
5753defm VPCOMPRESSD : compress_by_elt_width <0x8B, "vpcompressd", avx512vl_i32_info>,
5754 EVEX;
5755defm VPCOMPRESSQ : compress_by_elt_width <0x8B, "vpcompressq", avx512vl_i64_info>,
5756 EVEX, VEX_W;
5757defm VCOMPRESSPS : compress_by_elt_width <0x8A, "vcompressps", avx512vl_f32_info>,
5758 EVEX;
5759defm VCOMPRESSPD : compress_by_elt_width <0x8A, "vcompresspd", avx512vl_f64_info>,
5760 EVEX, VEX_W;
5761
Elena Demikhovsky72860c32014-12-15 10:03:52 +00005762// expand
5763multiclass expand_by_vec_width<bits<8> opc, X86VectorVTInfo _,
5764 string OpcodeStr> {
5765 def rrkz : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5766 (ins _.KRCWM:$mask, _.RC:$src),
5767 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5768 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask, (_.VT _.RC:$src),
5769 _.ImmAllZerosV)))]>, EVEX_KZ;
5770
5771 let Constraints = "$src0 = $dst" in
5772 def rrk : AVX5128I<opc, MRMSrcReg, (outs _.RC:$dst),
5773 (ins _.RC:$src0, _.KRCWM:$mask, _.RC:$src),
5774 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5775 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5776 (_.VT _.RC:$src), _.RC:$src0)))]>, EVEX_K;
5777
5778 let mayLoad = 1, Constraints = "$src0 = $dst" in
5779 def rmk : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5780 (ins _.RC:$src0, _.KRCWM:$mask, _.MemOp:$src),
5781 OpcodeStr # "\t{$src, $dst {${mask}} |$dst {${mask}}, $src}",
5782 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5783 (_.VT (bitconvert
5784 (_.LdFrag addr:$src))),
5785 _.RC:$src0)))]>,
5786 EVEX_K, EVEX_CD8<_.EltSize, CD8VT1>;
5787
5788 let mayLoad = 1 in
5789 def rmkz : AVX5128I<opc, MRMSrcMem, (outs _.RC:$dst),
5790 (ins _.KRCWM:$mask, _.MemOp:$src),
5791 OpcodeStr # "\t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}",
5792 [(set _.RC:$dst, (_.VT (X86expand _.KRCWM:$mask,
5793 (_.VT (bitconvert (_.LdFrag addr:$src))),
5794 _.ImmAllZerosV)))]>,
5795 EVEX_KZ, EVEX_CD8<_.EltSize, CD8VT1>;
5796
5797}
5798
5799multiclass expand_by_elt_width<bits<8> opc, string OpcodeStr,
5800 AVX512VLVectorVTInfo VTInfo> {
5801 defm Z : expand_by_vec_width<opc, VTInfo.info512, OpcodeStr>, EVEX_V512;
5802
5803 let Predicates = [HasVLX] in {
5804 defm Z256 : expand_by_vec_width<opc, VTInfo.info256, OpcodeStr>, EVEX_V256;
5805 defm Z128 : expand_by_vec_width<opc, VTInfo.info128, OpcodeStr>, EVEX_V128;
5806 }
5807}
5808
5809defm VPEXPANDD : expand_by_elt_width <0x89, "vpexpandd", avx512vl_i32_info>,
5810 EVEX;
5811defm VPEXPANDQ : expand_by_elt_width <0x89, "vpexpandq", avx512vl_i64_info>,
5812 EVEX, VEX_W;
5813defm VEXPANDPS : expand_by_elt_width <0x88, "vexpandps", avx512vl_f32_info>,
5814 EVEX;
5815defm VEXPANDPD : expand_by_elt_width <0x88, "vexpandpd", avx512vl_f64_info>,
5816 EVEX, VEX_W;