blob: 27da84d3f2c9c99958fdc046404479d5ca2f59c1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000037
Tom Stellard0e70de52014-05-16 20:56:45 +000038let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000039
Tom Stellard8d6d4492014-04-22 16:33:57 +000040//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000041// EXP Instructions
42//===----------------------------------------------------------------------===//
43
44defm EXP : EXP_m;
45
46//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000047// SMRD Instructions
48//===----------------------------------------------------------------------===//
49
50let mayLoad = 1 in {
51
52// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
53// SMRD instructions, because the SGPR_32 register class does not include M0
54// and writing to M0 from an SMRD instruction will hang the GPU.
55defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
56defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
57defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
58defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
59defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
60
61defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
62 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
63>;
64
65defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
66 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
67>;
68
69defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
70 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
71>;
72
73defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
74 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
75>;
76
77defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
78 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
79>;
80
81} // mayLoad = 1
82
83//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
84//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
85
86//===----------------------------------------------------------------------===//
87// SOP1 Instructions
88//===----------------------------------------------------------------------===//
89
Christian Konig76edd4f2013-02-26 17:52:29 +000090let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000091def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
92def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
93def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
94def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000095} // End isMoveImm = 1
96
Matt Arsenault2c335622014-04-09 07:16:16 +000097def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
98 [(set i32:$dst, (not i32:$src0))]
99>;
100
Matt Arsenault689f3252014-06-09 16:36:31 +0000101def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64",
102 [(set i64:$dst, (not i64:$src0))]
103>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000104def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
105def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
Matt Arsenault43160e72014-06-18 17:13:57 +0000106def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32",
107 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
108>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000109def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000110
Tom Stellard75aadc22012-12-11 21:25:42 +0000111////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
112////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000113def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "S_BCNT1_I32_B32",
114 [(set i32:$dst, (ctpop i32:$src0))]
115>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000116def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "S_BCNT1_I32_B64", []>;
117
Matt Arsenault85796012014-06-17 17:36:24 +0000118////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "S_FF0_I32_B32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000119////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000120def S_FF1_I32_B32 : SOP1_32 <0x00000013, "S_FF1_I32_B32",
121 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
122>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000123////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Matt Arsenault85796012014-06-17 17:36:24 +0000125def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32",
126 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
127>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Tom Stellard75aadc22012-12-11 21:25:42 +0000129//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
130def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
131//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
Matt Arsenault27cc9582014-04-18 01:53:18 +0000132def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8",
133 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
134>;
135def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16",
136 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
137>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000138
Tom Stellard75aadc22012-12-11 21:25:42 +0000139////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
140////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
141////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
142////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000143def S_GETPC_B64 : SOP1 <
144 0x0000001f, (outs SReg_64:$dst), (ins), "S_GETPC_B64 $dst", []
145> {
146 let SSRC0 = 0;
147}
Tom Stellard75aadc22012-12-11 21:25:42 +0000148def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
149def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
150def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
151
152let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
153
154def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
155def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
156def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
157def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
158def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
159def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
160def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
161def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
162
163} // End hasSideEffects = 1
164
165def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
166def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
167def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
168def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
169def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
170def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
171//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
172def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
173def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
174def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000175
176//===----------------------------------------------------------------------===//
177// SOP2 Instructions
178//===----------------------------------------------------------------------===//
179
180let Defs = [SCC] in { // Carry out goes to SCC
181let isCommutable = 1 in {
182def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
183def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
184 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
185>;
186} // End isCommutable = 1
187
188def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
189def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
190 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
191>;
192
193let Uses = [SCC] in { // Carry in comes from SCC
194let isCommutable = 1 in {
195def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
196 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End isCommutable = 1
198
199def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
200 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
201} // End Uses = [SCC]
202} // End Defs = [SCC]
203
204def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
205 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
206>;
207def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
208 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
209>;
210def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
211 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
212>;
213def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
214 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
215>;
216
217def S_CSELECT_B32 : SOP2 <
218 0x0000000a, (outs SReg_32:$dst),
219 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
220 []
221>;
222
223def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
224
225def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
226 [(set i32:$dst, (and i32:$src0, i32:$src1))]
227>;
228
229def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
230 [(set i64:$dst, (and i64:$src0, i64:$src1))]
231>;
232
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
234 [(set i32:$dst, (or i32:$src0, i32:$src1))]
235>;
236
237def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
238 [(set i64:$dst, (or i64:$src0, i64:$src1))]
239>;
240
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
242 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
243>;
244
245def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000246 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000247>;
248def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
249def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
250def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
251def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
252def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
253def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
254def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
255def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
256def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
257def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
258
259// Use added complexity so these patterns are preferred to the VALU patterns.
260let AddedComplexity = 1 in {
261
262def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
263 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
264>;
265def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
266 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
267>;
268def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
269 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
270>;
271def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
272 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
273>;
274def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
275 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
276>;
277def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
278 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
279>;
280
Tom Stellard8d6d4492014-04-22 16:33:57 +0000281
282def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
283def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
Matt Arsenault869cd072014-09-03 23:24:35 +0000284def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32",
285 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
286>;
287
288} // End AddedComplexity = 1
289
Tom Stellard8d6d4492014-04-22 16:33:57 +0000290def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
291def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
292def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
293def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
294//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
295def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
296
297//===----------------------------------------------------------------------===//
298// SOPC Instructions
299//===----------------------------------------------------------------------===//
300
301def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
302def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
303def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
304def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
305def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
306def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
307def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
308def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
309def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
310def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
311def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
312def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
313////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
314////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
315////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
316////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
317//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
318
319//===----------------------------------------------------------------------===//
320// SOPK Instructions
321//===----------------------------------------------------------------------===//
322
Tom Stellard75aadc22012-12-11 21:25:42 +0000323def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
324def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
325
326/*
327This instruction is disabled for now until we can figure out how to teach
328the instruction selector to correctly use the S_CMP* vs V_CMP*
329instructions.
330
331When this instruction is enabled the code generator sometimes produces this
332invalid sequence:
333
334SCC = S_CMPK_EQ_I32 SGPR0, imm
335VCC = COPY SCC
336VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
337
338def S_CMPK_EQ_I32 : SOPK <
339 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
340 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000341 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000342>;
343*/
344
Matt Arsenault520e7c42014-06-18 16:53:48 +0000345let isCompare = 1, Defs = [SCC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000346def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
347def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
348def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
349def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
350def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
351def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
352def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
353def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
354def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
355def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
356def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000357} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000358
Matt Arsenault3383eec2013-11-14 22:32:49 +0000359let Defs = [SCC], isCommutable = 1 in {
360 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
361 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
362}
363
Tom Stellard75aadc22012-12-11 21:25:42 +0000364//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
365def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
366def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
367def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
368//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
369//def EXP : EXP_ <0x00000000, "EXP", []>;
370
Tom Stellard8d6d4492014-04-22 16:33:57 +0000371//===----------------------------------------------------------------------===//
372// SOPP Instructions
373//===----------------------------------------------------------------------===//
374
Tom Stellarde08fe682014-07-21 14:01:05 +0000375def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "S_NOP $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000376
377let isTerminator = 1 in {
378
379def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
380 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000381 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000382 let isBarrier = 1;
383 let hasCtrlDep = 1;
384}
385
386let isBranch = 1 in {
387def S_BRANCH : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000388 0x00000002, (ins sopp_brtarget:$simm16), "S_BRANCH $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000389 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000390 let isBarrier = 1;
391}
392
393let DisableEncoding = "$scc" in {
394def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000395 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000396 "S_CBRANCH_SCC0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000397>;
398def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000399 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000400 "S_CBRANCH_SCC1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000401 []
402>;
403} // End DisableEncoding = "$scc"
404
405def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000406 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000407 "S_CBRANCH_VCCZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000408 []
409>;
410def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000411 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellarde08fe682014-07-21 14:01:05 +0000412 "S_CBRANCH_VCCNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000413 []
414>;
415
416let DisableEncoding = "$exec" in {
417def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000418 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000419 "S_CBRANCH_EXECZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000420 []
421>;
422def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000423 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellarde08fe682014-07-21 14:01:05 +0000424 "S_CBRANCH_EXECNZ $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000425 []
426>;
427} // End DisableEncoding = "$exec"
428
429
430} // End isBranch = 1
431} // End isTerminator = 1
432
433let hasSideEffects = 1 in {
434def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
435 [(int_AMDGPU_barrier_local)]
436> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000437 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000438 let isBarrier = 1;
439 let hasCtrlDep = 1;
440 let mayLoad = 1;
441 let mayStore = 1;
442}
443
444def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
445 []
446>;
447//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
448//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
449//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
450
451let Uses = [EXEC] in {
452 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
453 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
454 > {
455 let DisableEncoding = "$m0";
456 }
457} // End Uses = [EXEC]
458
459//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
460//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
461//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
462//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
463//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
464//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
465} // End hasSideEffects
466
467//===----------------------------------------------------------------------===//
468// VOPC Instructions
469//===----------------------------------------------------------------------===//
470
Christian Konig76edd4f2013-02-26 17:52:29 +0000471let isCompare = 1 in {
472
Tom Stellardb4a313a2014-08-01 00:32:39 +0000473defm V_CMP_F_F32 : VOPC_F32 <0x00000000, "V_CMP_F_F32">;
474defm V_CMP_LT_F32 : VOPC_F32 <0x00000001, "V_CMP_LT_F32", COND_OLT>;
475defm V_CMP_EQ_F32 : VOPC_F32 <0x00000002, "V_CMP_EQ_F32", COND_OEQ>;
476defm V_CMP_LE_F32 : VOPC_F32 <0x00000003, "V_CMP_LE_F32", COND_OLE>;
477defm V_CMP_GT_F32 : VOPC_F32 <0x00000004, "V_CMP_GT_F32", COND_OGT>;
478defm V_CMP_LG_F32 : VOPC_F32 <0x00000005, "V_CMP_LG_F32">;
479defm V_CMP_GE_F32 : VOPC_F32 <0x00000006, "V_CMP_GE_F32", COND_OGE>;
480defm V_CMP_O_F32 : VOPC_F32 <0x00000007, "V_CMP_O_F32", COND_O>;
481defm V_CMP_U_F32 : VOPC_F32 <0x00000008, "V_CMP_U_F32", COND_UO>;
482defm V_CMP_NGE_F32 : VOPC_F32 <0x00000009, "V_CMP_NGE_F32">;
483defm V_CMP_NLG_F32 : VOPC_F32 <0x0000000a, "V_CMP_NLG_F32">;
484defm V_CMP_NGT_F32 : VOPC_F32 <0x0000000b, "V_CMP_NGT_F32">;
485defm V_CMP_NLE_F32 : VOPC_F32 <0x0000000c, "V_CMP_NLE_F32">;
486defm V_CMP_NEQ_F32 : VOPC_F32 <0x0000000d, "V_CMP_NEQ_F32", COND_UNE>;
487defm V_CMP_NLT_F32 : VOPC_F32 <0x0000000e, "V_CMP_NLT_F32">;
488defm V_CMP_TRU_F32 : VOPC_F32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Matt Arsenault520e7c42014-06-18 16:53:48 +0000490let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000491
Tom Stellardb4a313a2014-08-01 00:32:39 +0000492defm V_CMPX_F_F32 : VOPCX_F32 <0x00000010, "V_CMPX_F_F32">;
493defm V_CMPX_LT_F32 : VOPCX_F32 <0x00000011, "V_CMPX_LT_F32">;
494defm V_CMPX_EQ_F32 : VOPCX_F32 <0x00000012, "V_CMPX_EQ_F32">;
495defm V_CMPX_LE_F32 : VOPCX_F32 <0x00000013, "V_CMPX_LE_F32">;
496defm V_CMPX_GT_F32 : VOPCX_F32 <0x00000014, "V_CMPX_GT_F32">;
497defm V_CMPX_LG_F32 : VOPCX_F32 <0x00000015, "V_CMPX_LG_F32">;
498defm V_CMPX_GE_F32 : VOPCX_F32 <0x00000016, "V_CMPX_GE_F32">;
499defm V_CMPX_O_F32 : VOPCX_F32 <0x00000017, "V_CMPX_O_F32">;
500defm V_CMPX_U_F32 : VOPCX_F32 <0x00000018, "V_CMPX_U_F32">;
501defm V_CMPX_NGE_F32 : VOPCX_F32 <0x00000019, "V_CMPX_NGE_F32">;
502defm V_CMPX_NLG_F32 : VOPCX_F32 <0x0000001a, "V_CMPX_NLG_F32">;
503defm V_CMPX_NGT_F32 : VOPCX_F32 <0x0000001b, "V_CMPX_NGT_F32">;
504defm V_CMPX_NLE_F32 : VOPCX_F32 <0x0000001c, "V_CMPX_NLE_F32">;
505defm V_CMPX_NEQ_F32 : VOPCX_F32 <0x0000001d, "V_CMPX_NEQ_F32">;
506defm V_CMPX_NLT_F32 : VOPCX_F32 <0x0000001e, "V_CMPX_NLT_F32">;
507defm V_CMPX_TRU_F32 : VOPCX_F32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000508
Matt Arsenault520e7c42014-06-18 16:53:48 +0000509} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000510
Tom Stellardb4a313a2014-08-01 00:32:39 +0000511defm V_CMP_F_F64 : VOPC_F64 <0x00000020, "V_CMP_F_F64">;
512defm V_CMP_LT_F64 : VOPC_F64 <0x00000021, "V_CMP_LT_F64", COND_OLT>;
513defm V_CMP_EQ_F64 : VOPC_F64 <0x00000022, "V_CMP_EQ_F64", COND_OEQ>;
514defm V_CMP_LE_F64 : VOPC_F64 <0x00000023, "V_CMP_LE_F64", COND_OLE>;
515defm V_CMP_GT_F64 : VOPC_F64 <0x00000024, "V_CMP_GT_F64", COND_OGT>;
516defm V_CMP_LG_F64 : VOPC_F64 <0x00000025, "V_CMP_LG_F64">;
517defm V_CMP_GE_F64 : VOPC_F64 <0x00000026, "V_CMP_GE_F64", COND_OGE>;
518defm V_CMP_O_F64 : VOPC_F64 <0x00000027, "V_CMP_O_F64", COND_O>;
519defm V_CMP_U_F64 : VOPC_F64 <0x00000028, "V_CMP_U_F64", COND_UO>;
520defm V_CMP_NGE_F64 : VOPC_F64 <0x00000029, "V_CMP_NGE_F64">;
521defm V_CMP_NLG_F64 : VOPC_F64 <0x0000002a, "V_CMP_NLG_F64">;
522defm V_CMP_NGT_F64 : VOPC_F64 <0x0000002b, "V_CMP_NGT_F64">;
523defm V_CMP_NLE_F64 : VOPC_F64 <0x0000002c, "V_CMP_NLE_F64">;
524defm V_CMP_NEQ_F64 : VOPC_F64 <0x0000002d, "V_CMP_NEQ_F64", COND_UNE>;
525defm V_CMP_NLT_F64 : VOPC_F64 <0x0000002e, "V_CMP_NLT_F64">;
526defm V_CMP_TRU_F64 : VOPC_F64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000527
Matt Arsenault520e7c42014-06-18 16:53:48 +0000528let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000529
Tom Stellardb4a313a2014-08-01 00:32:39 +0000530defm V_CMPX_F_F64 : VOPCX_F64 <0x00000030, "V_CMPX_F_F64">;
531defm V_CMPX_LT_F64 : VOPCX_F64 <0x00000031, "V_CMPX_LT_F64">;
532defm V_CMPX_EQ_F64 : VOPCX_F64 <0x00000032, "V_CMPX_EQ_F64">;
533defm V_CMPX_LE_F64 : VOPCX_F64 <0x00000033, "V_CMPX_LE_F64">;
534defm V_CMPX_GT_F64 : VOPCX_F64 <0x00000034, "V_CMPX_GT_F64">;
535defm V_CMPX_LG_F64 : VOPCX_F64 <0x00000035, "V_CMPX_LG_F64">;
536defm V_CMPX_GE_F64 : VOPCX_F64 <0x00000036, "V_CMPX_GE_F64">;
537defm V_CMPX_O_F64 : VOPCX_F64 <0x00000037, "V_CMPX_O_F64">;
538defm V_CMPX_U_F64 : VOPCX_F64 <0x00000038, "V_CMPX_U_F64">;
539defm V_CMPX_NGE_F64 : VOPCX_F64 <0x00000039, "V_CMPX_NGE_F64">;
540defm V_CMPX_NLG_F64 : VOPCX_F64 <0x0000003a, "V_CMPX_NLG_F64">;
541defm V_CMPX_NGT_F64 : VOPCX_F64 <0x0000003b, "V_CMPX_NGT_F64">;
542defm V_CMPX_NLE_F64 : VOPCX_F64 <0x0000003c, "V_CMPX_NLE_F64">;
543defm V_CMPX_NEQ_F64 : VOPCX_F64 <0x0000003d, "V_CMPX_NEQ_F64">;
544defm V_CMPX_NLT_F64 : VOPCX_F64 <0x0000003e, "V_CMPX_NLT_F64">;
545defm V_CMPX_TRU_F64 : VOPCX_F64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000546
Matt Arsenault520e7c42014-06-18 16:53:48 +0000547} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000548
Tom Stellardb4a313a2014-08-01 00:32:39 +0000549defm V_CMPS_F_F32 : VOPC_F32 <0x00000040, "V_CMPS_F_F32">;
550defm V_CMPS_LT_F32 : VOPC_F32 <0x00000041, "V_CMPS_LT_F32">;
551defm V_CMPS_EQ_F32 : VOPC_F32 <0x00000042, "V_CMPS_EQ_F32">;
552defm V_CMPS_LE_F32 : VOPC_F32 <0x00000043, "V_CMPS_LE_F32">;
553defm V_CMPS_GT_F32 : VOPC_F32 <0x00000044, "V_CMPS_GT_F32">;
554defm V_CMPS_LG_F32 : VOPC_F32 <0x00000045, "V_CMPS_LG_F32">;
555defm V_CMPS_GE_F32 : VOPC_F32 <0x00000046, "V_CMPS_GE_F32">;
556defm V_CMPS_O_F32 : VOPC_F32 <0x00000047, "V_CMPS_O_F32">;
557defm V_CMPS_U_F32 : VOPC_F32 <0x00000048, "V_CMPS_U_F32">;
558defm V_CMPS_NGE_F32 : VOPC_F32 <0x00000049, "V_CMPS_NGE_F32">;
559defm V_CMPS_NLG_F32 : VOPC_F32 <0x0000004a, "V_CMPS_NLG_F32">;
560defm V_CMPS_NGT_F32 : VOPC_F32 <0x0000004b, "V_CMPS_NGT_F32">;
561defm V_CMPS_NLE_F32 : VOPC_F32 <0x0000004c, "V_CMPS_NLE_F32">;
562defm V_CMPS_NEQ_F32 : VOPC_F32 <0x0000004d, "V_CMPS_NEQ_F32">;
563defm V_CMPS_NLT_F32 : VOPC_F32 <0x0000004e, "V_CMPS_NLT_F32">;
564defm V_CMPS_TRU_F32 : VOPC_F32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000565
Matt Arsenault520e7c42014-06-18 16:53:48 +0000566let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000567
Tom Stellardb4a313a2014-08-01 00:32:39 +0000568defm V_CMPSX_F_F32 : VOPCX_F32 <0x00000050, "V_CMPSX_F_F32">;
569defm V_CMPSX_LT_F32 : VOPCX_F32 <0x00000051, "V_CMPSX_LT_F32">;
570defm V_CMPSX_EQ_F32 : VOPCX_F32 <0x00000052, "V_CMPSX_EQ_F32">;
571defm V_CMPSX_LE_F32 : VOPCX_F32 <0x00000053, "V_CMPSX_LE_F32">;
572defm V_CMPSX_GT_F32 : VOPCX_F32 <0x00000054, "V_CMPSX_GT_F32">;
573defm V_CMPSX_LG_F32 : VOPCX_F32 <0x00000055, "V_CMPSX_LG_F32">;
574defm V_CMPSX_GE_F32 : VOPCX_F32 <0x00000056, "V_CMPSX_GE_F32">;
575defm V_CMPSX_O_F32 : VOPCX_F32 <0x00000057, "V_CMPSX_O_F32">;
576defm V_CMPSX_U_F32 : VOPCX_F32 <0x00000058, "V_CMPSX_U_F32">;
577defm V_CMPSX_NGE_F32 : VOPCX_F32 <0x00000059, "V_CMPSX_NGE_F32">;
578defm V_CMPSX_NLG_F32 : VOPCX_F32 <0x0000005a, "V_CMPSX_NLG_F32">;
579defm V_CMPSX_NGT_F32 : VOPCX_F32 <0x0000005b, "V_CMPSX_NGT_F32">;
580defm V_CMPSX_NLE_F32 : VOPCX_F32 <0x0000005c, "V_CMPSX_NLE_F32">;
581defm V_CMPSX_NEQ_F32 : VOPCX_F32 <0x0000005d, "V_CMPSX_NEQ_F32">;
582defm V_CMPSX_NLT_F32 : VOPCX_F32 <0x0000005e, "V_CMPSX_NLT_F32">;
583defm V_CMPSX_TRU_F32 : VOPCX_F32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000584
Matt Arsenault520e7c42014-06-18 16:53:48 +0000585} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000586
Tom Stellardb4a313a2014-08-01 00:32:39 +0000587defm V_CMPS_F_F64 : VOPC_F64 <0x00000060, "V_CMPS_F_F64">;
588defm V_CMPS_LT_F64 : VOPC_F64 <0x00000061, "V_CMPS_LT_F64">;
589defm V_CMPS_EQ_F64 : VOPC_F64 <0x00000062, "V_CMPS_EQ_F64">;
590defm V_CMPS_LE_F64 : VOPC_F64 <0x00000063, "V_CMPS_LE_F64">;
591defm V_CMPS_GT_F64 : VOPC_F64 <0x00000064, "V_CMPS_GT_F64">;
592defm V_CMPS_LG_F64 : VOPC_F64 <0x00000065, "V_CMPS_LG_F64">;
593defm V_CMPS_GE_F64 : VOPC_F64 <0x00000066, "V_CMPS_GE_F64">;
594defm V_CMPS_O_F64 : VOPC_F64 <0x00000067, "V_CMPS_O_F64">;
595defm V_CMPS_U_F64 : VOPC_F64 <0x00000068, "V_CMPS_U_F64">;
596defm V_CMPS_NGE_F64 : VOPC_F64 <0x00000069, "V_CMPS_NGE_F64">;
597defm V_CMPS_NLG_F64 : VOPC_F64 <0x0000006a, "V_CMPS_NLG_F64">;
598defm V_CMPS_NGT_F64 : VOPC_F64 <0x0000006b, "V_CMPS_NGT_F64">;
599defm V_CMPS_NLE_F64 : VOPC_F64 <0x0000006c, "V_CMPS_NLE_F64">;
600defm V_CMPS_NEQ_F64 : VOPC_F64 <0x0000006d, "V_CMPS_NEQ_F64">;
601defm V_CMPS_NLT_F64 : VOPC_F64 <0x0000006e, "V_CMPS_NLT_F64">;
602defm V_CMPS_TRU_F64 : VOPC_F64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000603
604let hasSideEffects = 1, Defs = [EXEC] in {
605
Tom Stellardb4a313a2014-08-01 00:32:39 +0000606defm V_CMPSX_F_F64 : VOPC_F64 <0x00000070, "V_CMPSX_F_F64">;
607defm V_CMPSX_LT_F64 : VOPC_F64 <0x00000071, "V_CMPSX_LT_F64">;
608defm V_CMPSX_EQ_F64 : VOPC_F64 <0x00000072, "V_CMPSX_EQ_F64">;
609defm V_CMPSX_LE_F64 : VOPC_F64 <0x00000073, "V_CMPSX_LE_F64">;
610defm V_CMPSX_GT_F64 : VOPC_F64 <0x00000074, "V_CMPSX_GT_F64">;
611defm V_CMPSX_LG_F64 : VOPC_F64 <0x00000075, "V_CMPSX_LG_F64">;
612defm V_CMPSX_GE_F64 : VOPC_F64 <0x00000076, "V_CMPSX_GE_F64">;
613defm V_CMPSX_O_F64 : VOPC_F64 <0x00000077, "V_CMPSX_O_F64">;
614defm V_CMPSX_U_F64 : VOPC_F64 <0x00000078, "V_CMPSX_U_F64">;
615defm V_CMPSX_NGE_F64 : VOPC_F64 <0x00000079, "V_CMPSX_NGE_F64">;
616defm V_CMPSX_NLG_F64 : VOPC_F64 <0x0000007a, "V_CMPSX_NLG_F64">;
617defm V_CMPSX_NGT_F64 : VOPC_F64 <0x0000007b, "V_CMPSX_NGT_F64">;
618defm V_CMPSX_NLE_F64 : VOPC_F64 <0x0000007c, "V_CMPSX_NLE_F64">;
619defm V_CMPSX_NEQ_F64 : VOPC_F64 <0x0000007d, "V_CMPSX_NEQ_F64">;
620defm V_CMPSX_NLT_F64 : VOPC_F64 <0x0000007e, "V_CMPSX_NLT_F64">;
621defm V_CMPSX_TRU_F64 : VOPC_F64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000622
623} // End hasSideEffects = 1, Defs = [EXEC]
624
Tom Stellardb4a313a2014-08-01 00:32:39 +0000625defm V_CMP_F_I32 : VOPC_I32 <0x00000080, "V_CMP_F_I32">;
626defm V_CMP_LT_I32 : VOPC_I32 <0x00000081, "V_CMP_LT_I32", COND_SLT>;
627defm V_CMP_EQ_I32 : VOPC_I32 <0x00000082, "V_CMP_EQ_I32", COND_EQ>;
628defm V_CMP_LE_I32 : VOPC_I32 <0x00000083, "V_CMP_LE_I32", COND_SLE>;
629defm V_CMP_GT_I32 : VOPC_I32 <0x00000084, "V_CMP_GT_I32", COND_SGT>;
630defm V_CMP_NE_I32 : VOPC_I32 <0x00000085, "V_CMP_NE_I32", COND_NE>;
631defm V_CMP_GE_I32 : VOPC_I32 <0x00000086, "V_CMP_GE_I32", COND_SGE>;
632defm V_CMP_T_I32 : VOPC_I32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000633
Matt Arsenault520e7c42014-06-18 16:53:48 +0000634let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
Tom Stellardb4a313a2014-08-01 00:32:39 +0000636defm V_CMPX_F_I32 : VOPCX_I32 <0x00000090, "V_CMPX_F_I32">;
637defm V_CMPX_LT_I32 : VOPCX_I32 <0x00000091, "V_CMPX_LT_I32">;
638defm V_CMPX_EQ_I32 : VOPCX_I32 <0x00000092, "V_CMPX_EQ_I32">;
639defm V_CMPX_LE_I32 : VOPCX_I32 <0x00000093, "V_CMPX_LE_I32">;
640defm V_CMPX_GT_I32 : VOPCX_I32 <0x00000094, "V_CMPX_GT_I32">;
641defm V_CMPX_NE_I32 : VOPCX_I32 <0x00000095, "V_CMPX_NE_I32">;
642defm V_CMPX_GE_I32 : VOPCX_I32 <0x00000096, "V_CMPX_GE_I32">;
643defm V_CMPX_T_I32 : VOPCX_I32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000644
Matt Arsenault520e7c42014-06-18 16:53:48 +0000645} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Tom Stellardb4a313a2014-08-01 00:32:39 +0000647defm V_CMP_F_I64 : VOPC_I64 <0x000000a0, "V_CMP_F_I64">;
648defm V_CMP_LT_I64 : VOPC_I64 <0x000000a1, "V_CMP_LT_I64", COND_SLT>;
649defm V_CMP_EQ_I64 : VOPC_I64 <0x000000a2, "V_CMP_EQ_I64", COND_EQ>;
650defm V_CMP_LE_I64 : VOPC_I64 <0x000000a3, "V_CMP_LE_I64", COND_SLE>;
651defm V_CMP_GT_I64 : VOPC_I64 <0x000000a4, "V_CMP_GT_I64", COND_SGT>;
652defm V_CMP_NE_I64 : VOPC_I64 <0x000000a5, "V_CMP_NE_I64", COND_NE>;
653defm V_CMP_GE_I64 : VOPC_I64 <0x000000a6, "V_CMP_GE_I64", COND_SGE>;
654defm V_CMP_T_I64 : VOPC_I64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000655
Matt Arsenault520e7c42014-06-18 16:53:48 +0000656let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000657
Tom Stellardb4a313a2014-08-01 00:32:39 +0000658defm V_CMPX_F_I64 : VOPCX_I64 <0x000000b0, "V_CMPX_F_I64">;
659defm V_CMPX_LT_I64 : VOPCX_I64 <0x000000b1, "V_CMPX_LT_I64">;
660defm V_CMPX_EQ_I64 : VOPCX_I64 <0x000000b2, "V_CMPX_EQ_I64">;
661defm V_CMPX_LE_I64 : VOPCX_I64 <0x000000b3, "V_CMPX_LE_I64">;
662defm V_CMPX_GT_I64 : VOPCX_I64 <0x000000b4, "V_CMPX_GT_I64">;
663defm V_CMPX_NE_I64 : VOPCX_I64 <0x000000b5, "V_CMPX_NE_I64">;
664defm V_CMPX_GE_I64 : VOPCX_I64 <0x000000b6, "V_CMPX_GE_I64">;
665defm V_CMPX_T_I64 : VOPCX_I64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000666
Matt Arsenault520e7c42014-06-18 16:53:48 +0000667} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000668
Tom Stellardb4a313a2014-08-01 00:32:39 +0000669defm V_CMP_F_U32 : VOPC_I32 <0x000000c0, "V_CMP_F_U32">;
670defm V_CMP_LT_U32 : VOPC_I32 <0x000000c1, "V_CMP_LT_U32", COND_ULT>;
671defm V_CMP_EQ_U32 : VOPC_I32 <0x000000c2, "V_CMP_EQ_U32", COND_EQ>;
672defm V_CMP_LE_U32 : VOPC_I32 <0x000000c3, "V_CMP_LE_U32", COND_ULE>;
673defm V_CMP_GT_U32 : VOPC_I32 <0x000000c4, "V_CMP_GT_U32", COND_UGT>;
674defm V_CMP_NE_U32 : VOPC_I32 <0x000000c5, "V_CMP_NE_U32", COND_NE>;
675defm V_CMP_GE_U32 : VOPC_I32 <0x000000c6, "V_CMP_GE_U32", COND_UGE>;
676defm V_CMP_T_U32 : VOPC_I32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677
Matt Arsenault520e7c42014-06-18 16:53:48 +0000678let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000679
Tom Stellardb4a313a2014-08-01 00:32:39 +0000680defm V_CMPX_F_U32 : VOPCX_I32 <0x000000d0, "V_CMPX_F_U32">;
681defm V_CMPX_LT_U32 : VOPCX_I32 <0x000000d1, "V_CMPX_LT_U32">;
682defm V_CMPX_EQ_U32 : VOPCX_I32 <0x000000d2, "V_CMPX_EQ_U32">;
683defm V_CMPX_LE_U32 : VOPCX_I32 <0x000000d3, "V_CMPX_LE_U32">;
684defm V_CMPX_GT_U32 : VOPCX_I32 <0x000000d4, "V_CMPX_GT_U32">;
685defm V_CMPX_NE_U32 : VOPCX_I32 <0x000000d5, "V_CMPX_NE_U32">;
686defm V_CMPX_GE_U32 : VOPCX_I32 <0x000000d6, "V_CMPX_GE_U32">;
687defm V_CMPX_T_U32 : VOPCX_I32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000688
Matt Arsenault520e7c42014-06-18 16:53:48 +0000689} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000690
Tom Stellardb4a313a2014-08-01 00:32:39 +0000691defm V_CMP_F_U64 : VOPC_I64 <0x000000e0, "V_CMP_F_U64">;
692defm V_CMP_LT_U64 : VOPC_I64 <0x000000e1, "V_CMP_LT_U64", COND_ULT>;
693defm V_CMP_EQ_U64 : VOPC_I64 <0x000000e2, "V_CMP_EQ_U64", COND_EQ>;
694defm V_CMP_LE_U64 : VOPC_I64 <0x000000e3, "V_CMP_LE_U64", COND_ULE>;
695defm V_CMP_GT_U64 : VOPC_I64 <0x000000e4, "V_CMP_GT_U64", COND_UGT>;
696defm V_CMP_NE_U64 : VOPC_I64 <0x000000e5, "V_CMP_NE_U64", COND_NE>;
697defm V_CMP_GE_U64 : VOPC_I64 <0x000000e6, "V_CMP_GE_U64", COND_UGE>;
698defm V_CMP_T_U64 : VOPC_I64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000699
Matt Arsenault520e7c42014-06-18 16:53:48 +0000700let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000701
Tom Stellardb4a313a2014-08-01 00:32:39 +0000702defm V_CMPX_F_U64 : VOPCX_I64 <0x000000f0, "V_CMPX_F_U64">;
703defm V_CMPX_LT_U64 : VOPCX_I64 <0x000000f1, "V_CMPX_LT_U64">;
704defm V_CMPX_EQ_U64 : VOPCX_I64 <0x000000f2, "V_CMPX_EQ_U64">;
705defm V_CMPX_LE_U64 : VOPCX_I64 <0x000000f3, "V_CMPX_LE_U64">;
706defm V_CMPX_GT_U64 : VOPCX_I64 <0x000000f4, "V_CMPX_GT_U64">;
707defm V_CMPX_NE_U64 : VOPCX_I64 <0x000000f5, "V_CMPX_NE_U64">;
708defm V_CMPX_GE_U64 : VOPCX_I64 <0x000000f6, "V_CMPX_GE_U64">;
709defm V_CMPX_T_U64 : VOPCX_I64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000710
Matt Arsenault520e7c42014-06-18 16:53:48 +0000711} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000712
Tom Stellardb4a313a2014-08-01 00:32:39 +0000713defm V_CMP_CLASS_F32 : VOPC_F32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000714
Matt Arsenault520e7c42014-06-18 16:53:48 +0000715let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000716defm V_CMPX_CLASS_F32 : VOPCX_F32 <0x00000098, "V_CMPX_CLASS_F32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000717} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000718
Tom Stellardb4a313a2014-08-01 00:32:39 +0000719defm V_CMP_CLASS_F64 : VOPC_F64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000720
Matt Arsenault520e7c42014-06-18 16:53:48 +0000721let hasSideEffects = 1 in {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000722defm V_CMPX_CLASS_F64 : VOPCX_F64 <0x000000b8, "V_CMPX_CLASS_F64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000723} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000724
725} // End isCompare = 1
726
Tom Stellard8d6d4492014-04-22 16:33:57 +0000727//===----------------------------------------------------------------------===//
728// DS Instructions
729//===----------------------------------------------------------------------===//
730
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000731
732def DS_ADD_U32 : DS_1A1D_NORET <0x0, "DS_ADD_U32", VReg_32>;
733def DS_SUB_U32 : DS_1A1D_NORET <0x1, "DS_SUB_U32", VReg_32>;
734def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "DS_RSUB_U32", VReg_32>;
Matt Arsenault2c819942014-06-12 08:21:54 +0000735def DS_INC_U32 : DS_1A1D_NORET <0x3, "DS_INC_U32", VReg_32>;
736def DS_DEC_U32 : DS_1A1D_NORET <0x4, "DS_DEC_U32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000737def DS_MIN_I32 : DS_1A1D_NORET <0x5, "DS_MIN_I32", VReg_32>;
738def DS_MAX_I32 : DS_1A1D_NORET <0x6, "DS_MAX_I32", VReg_32>;
739def DS_MIN_U32 : DS_1A1D_NORET <0x7, "DS_MIN_U32", VReg_32>;
740def DS_MAX_U32 : DS_1A1D_NORET <0x8, "DS_MAX_U32", VReg_32>;
741def DS_AND_B32 : DS_1A1D_NORET <0x9, "DS_AND_B32", VReg_32>;
742def DS_OR_B32 : DS_1A1D_NORET <0xa, "DS_OR_B32", VReg_32>;
743def DS_XOR_B32 : DS_1A1D_NORET <0xb, "DS_XOR_B32", VReg_32>;
744def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "DS_MSKOR_B32", VReg_32>;
745def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "DS_CMPST_B32", VReg_32>;
746def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "DS_CMPST_F32", VReg_32>;
747def DS_MIN_F32 : DS_1A1D_NORET <0x12, "DS_MIN_F32", VReg_32>;
748def DS_MAX_F32 : DS_1A1D_NORET <0x13, "DS_MAX_F32", VReg_32>;
749
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000750def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "DS_ADD_RTN_U32", VReg_32, "DS_ADD_U32">;
751def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "DS_SUB_RTN_U32", VReg_32, "DS_SUB_U32">;
752def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "DS_RSUB_RTN_U32", VReg_32, "DS_RSUB_U32">;
753def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "DS_INC_RTN_U32", VReg_32, "DS_INC_U32">;
754def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "DS_DEC_RTN_U32", VReg_32, "DS_DEC_U32">;
755def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "DS_MIN_RTN_I32", VReg_32, "DS_MIN_I32">;
756def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "DS_MAX_RTN_I32", VReg_32, "DS_MAX_I32">;
757def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "DS_MIN_RTN_U32", VReg_32, "DS_MIN_U32">;
758def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "DS_MAX_RTN_U32", VReg_32, "DS_MAX_U32">;
759def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "DS_AND_RTN_B32", VReg_32, "DS_AND_B32">;
760def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "DS_OR_RTN_B32", VReg_32, "DS_OR_B32">;
761def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "DS_XOR_RTN_B32", VReg_32, "DS_XOR_B32">;
762def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "DS_MSKOR_RTN_B32", VReg_32, "DS_MSKOR_B32">;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +0000763def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "DS_WRXCHG_RTN_B32", VReg_32>;
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000764//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2_B32">;
765//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "DS_WRXCHG2_RTN_B32", VReg_32, "DS_WRXCHG2ST64_B32">;
766def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "DS_CMPST_RTN_B32", VReg_32, "DS_CMPST_B32">;
767def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "DS_CMPST_RTN_F32", VReg_32, "DS_CMPST_F32">;
768def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "DS_MIN_RTN_F32", VReg_32, "DS_MIN_F32">;
769def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "DS_MAX_RTN_F32", VReg_32, "DS_MAX_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000770
771let SubtargetPredicate = isCI in {
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000772def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "DS_WRAP_RTN_F32", VReg_32, "DS_WRAP_F32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000773} // End isCI
774
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000775
Matt Arsenault76803bd2014-09-07 00:46:20 +0000776def DS_ADD_U64 : DS_1A1D_NORET <0x40, "DS_ADD_U64", VReg_64>;
777def DS_SUB_U64 : DS_1A1D_NORET <0x41, "DS_SUB_U64", VReg_64>;
778def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "DS_RSUB_U64", VReg_64>;
779def DS_INC_U64 : DS_1A1D_NORET <0x43, "DS_INC_U64", VReg_64>;
780def DS_DEC_U64 : DS_1A1D_NORET <0x44, "DS_DEC_U64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000781def DS_MIN_I64 : DS_1A1D_NORET <0x45, "DS_MIN_I64", VReg_64>;
782def DS_MAX_I64 : DS_1A1D_NORET <0x46, "DS_MAX_I64", VReg_64>;
783def DS_MIN_U64 : DS_1A1D_NORET <0x47, "DS_MIN_U64", VReg_64>;
784def DS_MAX_U64 : DS_1A1D_NORET <0x48, "DS_MAX_U64", VReg_64>;
785def DS_AND_B64 : DS_1A1D_NORET <0x49, "DS_AND_B64", VReg_64>;
786def DS_OR_B64 : DS_1A1D_NORET <0x4a, "DS_OR_B64", VReg_64>;
787def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "DS_XOR_B64", VReg_64>;
788def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "DS_MSKOR_B64", VReg_64>;
789def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "DS_CMPST_B64", VReg_64>;
790def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "DS_CMPST_F64", VReg_64>;
791def DS_MIN_F64 : DS_1A1D_NORET <0x52, "DS_MIN_F64", VReg_64>;
792def DS_MAX_F64 : DS_1A1D_NORET <0x53, "DS_MAX_F64", VReg_64>;
793
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000794def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "DS_ADD_RTN_U64", VReg_64, "DS_ADD_U64">;
795def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "DS_SUB_RTN_U64", VReg_64, "DS_SUB_U64">;
796def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "DS_RSUB_RTN_U64", VReg_64, "DS_RSUB_U64">;
797def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "DS_INC_RTN_U64", VReg_64, "DS_INC_U64">;
798def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "DS_DEC_RTN_U64", VReg_64, "DS_DEC_U64">;
799def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "DS_MIN_RTN_I64", VReg_64, "DS_MIN_I64">;
800def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "DS_MAX_RTN_I64", VReg_64, "DS_MAX_I64">;
801def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "DS_MIN_RTN_U64", VReg_64, "DS_MIN_U64">;
802def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "DS_MAX_RTN_U64", VReg_64, "DS_MAX_U64">;
803def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "DS_AND_RTN_B64", VReg_64, "DS_AND_B64">;
804def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "DS_OR_RTN_B64", VReg_64, "DS_OR_B64">;
805def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "DS_XOR_RTN_B64", VReg_64, "DS_XOR_B64">;
806def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "DS_MSKOR_RTN_B64", VReg_64, "DS_MSKOR_B64">;
807def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "DS_WRXCHG_RTN_B64", VReg_64, "DS_WRXCHG_B64">;
808//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2_B64">;
809//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "DS_WRXCHG2_RTN_B64", VReg_64, "DS_WRXCHG2ST64_B64">;
810def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "DS_CMPST_RTN_B64", VReg_64, "DS_CMPST_B64">;
811def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "DS_CMPST_RTN_F64", VReg_64, "DS_CMPST_F64">;
812def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "DS_MIN_F64", VReg_64, "DS_MIN_F64">;
813def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "DS_MAX_F64", VReg_64, "DS_MAX_F64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000814
815//let SubtargetPredicate = isCI in {
816// DS_CONDXCHG32_RTN_B64
817// DS_CONDXCHG32_RTN_B128
818//} // End isCI
819
820// TODO: _SRC2_* forms
821
Michel Danzer1c454302013-07-10 16:36:43 +0000822def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000823def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
824def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000825def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
826
Michel Danzer1c454302013-07-10 16:36:43 +0000827def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000828def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
829def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
830def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
831def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000832def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000833
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000834// 2 forms.
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000835def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_32>;
Matt Arsenault10705112014-08-05 23:53:20 +0000836def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "DS_WRITE2ST64_B32", VReg_32>;
Matt Arsenaultfa097f82014-08-04 18:49:22 +0000837def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000838def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "DS_WRITE2ST64_B64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000839
840def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
Matt Arsenault10705112014-08-05 23:53:20 +0000841def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "DS_READ2ST64_B32", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000842def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
Matt Arsenault10705112014-08-05 23:53:20 +0000843def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "DS_READ2ST64_B64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000844
Tom Stellard8d6d4492014-04-22 16:33:57 +0000845//===----------------------------------------------------------------------===//
846// MUBUF Instructions
847//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000848
Tom Stellard75aadc22012-12-11 21:25:42 +0000849//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
850//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
851//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000852defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000853//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
854//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
855//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
856//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000857defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
858 0x00000008, "BUFFER_LOAD_UBYTE", VReg_32, i32, az_extloadi8_global
859>;
860defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
861 0x00000009, "BUFFER_LOAD_SBYTE", VReg_32, i32, sextloadi8_global
862>;
863defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
864 0x0000000a, "BUFFER_LOAD_USHORT", VReg_32, i32, az_extloadi16_global
865>;
866defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
867 0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32, i32, sextloadi16_global
868>;
869defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
870 0x0000000c, "BUFFER_LOAD_DWORD", VReg_32, i32, global_load
871>;
872defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
873 0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64, v2i32, global_load
874>;
875defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
876 0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128, v4i32, global_load
877>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000878
Tom Stellardb02094e2014-07-21 15:45:01 +0000879defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000880 0x00000018, "BUFFER_STORE_BYTE", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000881>;
882
Tom Stellardb02094e2014-07-21 15:45:01 +0000883defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000884 0x0000001a, "BUFFER_STORE_SHORT", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000885>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000886
Tom Stellardb02094e2014-07-21 15:45:01 +0000887defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000888 0x0000001c, "BUFFER_STORE_DWORD", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000889>;
890
Tom Stellardb02094e2014-07-21 15:45:01 +0000891defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000892 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000893>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000894
Tom Stellardb02094e2014-07-21 15:45:01 +0000895defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardb02c2682014-06-24 23:33:07 +0000896 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000897>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000898//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
899//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000900defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
901 0x00000032, "BUFFER_ATOMIC_ADD", VReg_32, i32, atomic_add_global
902>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000903//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
904//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
905//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
906//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
907//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
908//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
909//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
910//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
911//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
912//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
913//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
914//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
915//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
916//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
917//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
918//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
919//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
920//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
921//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
922//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
923//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
924//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
925//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
926//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
927//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
928//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
929//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
930//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
931//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
932//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
933//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
934//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
935//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000936
937//===----------------------------------------------------------------------===//
938// MTBUF Instructions
939//===----------------------------------------------------------------------===//
940
Tom Stellard75aadc22012-12-11 21:25:42 +0000941//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
942//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
943//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellard0c238c22014-10-01 14:44:43 +0000944defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
945defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
946defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
947defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
948defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000949
Tom Stellard8d6d4492014-04-22 16:33:57 +0000950//===----------------------------------------------------------------------===//
951// MIMG Instructions
952//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000953
Tom Stellard16a9a202013-08-14 23:24:17 +0000954defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
955defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000956//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
957//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
958//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
959//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
960//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
961//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
962//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
963//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000964defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000965//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
966//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
967//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
968//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
969//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
970//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
971//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
972//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
973//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
974//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
975//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
976//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
977//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
978//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
979//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
980//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
981//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Marek Olsakd8ecaee2014-07-11 17:11:46 +0000982defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
983defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "IMAGE_SAMPLE_CL">;
984defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
985defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "IMAGE_SAMPLE_D_CL">;
986defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
987defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
988defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "IMAGE_SAMPLE_B_CL">;
989defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "IMAGE_SAMPLE_LZ">;
990defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
991defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "IMAGE_SAMPLE_C_CL">;
992defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
993defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "IMAGE_SAMPLE_C_D_CL">;
994defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
995defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
996defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "IMAGE_SAMPLE_C_B_CL">;
997defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "IMAGE_SAMPLE_C_LZ">;
998defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "IMAGE_SAMPLE_O">;
999defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "IMAGE_SAMPLE_CL_O">;
1000defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "IMAGE_SAMPLE_D_O">;
1001defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "IMAGE_SAMPLE_D_CL_O">;
1002defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "IMAGE_SAMPLE_L_O">;
1003defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "IMAGE_SAMPLE_B_O">;
1004defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "IMAGE_SAMPLE_B_CL_O">;
1005defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "IMAGE_SAMPLE_LZ_O">;
1006defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "IMAGE_SAMPLE_C_O">;
1007defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "IMAGE_SAMPLE_C_CL_O">;
1008defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "IMAGE_SAMPLE_C_D_O">;
1009defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "IMAGE_SAMPLE_C_D_CL_O">;
1010defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "IMAGE_SAMPLE_C_L_O">;
1011defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "IMAGE_SAMPLE_C_B_O">;
1012defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "IMAGE_SAMPLE_C_B_CL_O">;
1013defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "IMAGE_SAMPLE_C_LZ_O">;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001014defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "IMAGE_GATHER4">;
1015defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "IMAGE_GATHER4_CL">;
1016defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "IMAGE_GATHER4_L">;
1017defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "IMAGE_GATHER4_B">;
1018defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "IMAGE_GATHER4_B_CL">;
1019defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "IMAGE_GATHER4_LZ">;
1020defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "IMAGE_GATHER4_C">;
1021defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "IMAGE_GATHER4_C_CL">;
1022defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "IMAGE_GATHER4_C_L">;
1023defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "IMAGE_GATHER4_C_B">;
1024defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "IMAGE_GATHER4_C_B_CL">;
1025defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "IMAGE_GATHER4_C_LZ">;
1026defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "IMAGE_GATHER4_O">;
1027defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "IMAGE_GATHER4_CL_O">;
1028defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "IMAGE_GATHER4_L_O">;
1029defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "IMAGE_GATHER4_B_O">;
1030defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "IMAGE_GATHER4_B_CL_O">;
1031defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "IMAGE_GATHER4_LZ_O">;
1032defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "IMAGE_GATHER4_C_O">;
1033defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "IMAGE_GATHER4_C_CL_O">;
1034defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "IMAGE_GATHER4_C_L_O">;
1035defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "IMAGE_GATHER4_C_B_O">;
1036defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "IMAGE_GATHER4_C_B_CL_O">;
1037defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "IMAGE_GATHER4_C_LZ_O">;
Marek Olsakd8ecaee2014-07-11 17:11:46 +00001038defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "IMAGE_GET_LOD">;
1039defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "IMAGE_SAMPLE_CD">;
1040defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "IMAGE_SAMPLE_CD_CL">;
1041defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "IMAGE_SAMPLE_C_CD">;
1042defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "IMAGE_SAMPLE_C_CD_CL">;
1043defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "IMAGE_SAMPLE_CD_O">;
1044defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "IMAGE_SAMPLE_CD_CL_O">;
1045defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "IMAGE_SAMPLE_C_CD_O">;
1046defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "IMAGE_SAMPLE_C_CD_CL_O">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001047//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
1048//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001049
Tom Stellard8d6d4492014-04-22 16:33:57 +00001050//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001051// Flat Instructions
1052//===----------------------------------------------------------------------===//
1053
1054let Predicates = [HasFlatAddressSpace] in {
1055def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "FLAT_LOAD_UBYTE", VReg_32>;
1056def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "FLAT_LOAD_SBYTE", VReg_32>;
1057def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "FLAT_LOAD_USHORT", VReg_32>;
1058def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "FLAT_LOAD_SSHORT", VReg_32>;
1059def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "FLAT_LOAD_DWORD", VReg_32>;
1060def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "FLAT_LOAD_DWORDX2", VReg_64>;
1061def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "FLAT_LOAD_DWORDX4", VReg_128>;
1062def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "FLAT_LOAD_DWORDX3", VReg_96>;
1063
1064def FLAT_STORE_BYTE : FLAT_Store_Helper <
1065 0x00000018, "FLAT_STORE_BYTE", VReg_32
1066>;
1067
1068def FLAT_STORE_SHORT : FLAT_Store_Helper <
1069 0x0000001a, "FLAT_STORE_SHORT", VReg_32
1070>;
1071
1072def FLAT_STORE_DWORD : FLAT_Store_Helper <
1073 0x0000001c, "FLAT_STORE_DWORD", VReg_32
1074>;
1075
1076def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
1077 0x0000001d, "FLAT_STORE_DWORDX2", VReg_64
1078>;
1079
1080def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
1081 0x0000001e, "FLAT_STORE_DWORDX4", VReg_128
1082>;
1083
1084def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
1085 0x0000001e, "FLAT_STORE_DWORDX3", VReg_96
1086>;
1087
1088//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "FLAT_ATOMIC_SWAP", []>;
1089//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "FLAT_ATOMIC_CMPSWAP", []>;
1090//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "FLAT_ATOMIC_ADD", []>;
1091//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "FLAT_ATOMIC_SUB", []>;
1092//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "FLAT_ATOMIC_RSUB", []>;
1093//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "FLAT_ATOMIC_SMIN", []>;
1094//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "FLAT_ATOMIC_UMIN", []>;
1095//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "FLAT_ATOMIC_SMAX", []>;
1096//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "FLAT_ATOMIC_UMAX", []>;
1097//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "FLAT_ATOMIC_AND", []>;
1098//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "FLAT_ATOMIC_OR", []>;
1099//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "FLAT_ATOMIC_XOR", []>;
1100//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "FLAT_ATOMIC_INC", []>;
1101//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "FLAT_ATOMIC_DEC", []>;
1102//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "FLAT_ATOMIC_FCMPSWAP", []>;
1103//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "FLAT_ATOMIC_FMIN", []>;
1104//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "FLAT_ATOMIC_FMAX", []>;
1105//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "FLAT_ATOMIC_SWAP_X2", []>;
1106//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "FLAT_ATOMIC_CMPSWAP_X2", []>;
1107//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "FLAT_ATOMIC_ADD_X2", []>;
1108//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "FLAT_ATOMIC_SUB_X2", []>;
1109//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "FLAT_ATOMIC_RSUB_X2", []>;
1110//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "FLAT_ATOMIC_SMIN_X2", []>;
1111//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "FLAT_ATOMIC_UMIN_X2", []>;
1112//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "FLAT_ATOMIC_SMAX_X2", []>;
1113//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "FLAT_ATOMIC_UMAX_X2", []>;
1114//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "FLAT_ATOMIC_AND_X2", []>;
1115//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "FLAT_ATOMIC_OR_X2", []>;
1116//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "FLAT_ATOMIC_XOR_X2", []>;
1117//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "FLAT_ATOMIC_INC_X2", []>;
1118//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "FLAT_ATOMIC_DEC_X2", []>;
1119//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "FLAT_ATOMIC_FCMPSWAP_X2", []>;
1120//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "FLAT_ATOMIC_FMIN_X2", []>;
1121//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "FLAT_ATOMIC_FMAX_X2", []>;
1122
1123} // End HasFlatAddressSpace predicate
1124//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001125// VOP1 Instructions
1126//===----------------------------------------------------------------------===//
1127
1128//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001129
Matt Arsenaultf2733702014-07-30 03:18:57 +00001130let isMoveImm = 1 in {
Tom Stellard94d2e992014-10-07 23:51:34 +00001131defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "V_MOV_B32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001132} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001133
Tom Stellardfbe435d2014-03-17 17:03:51 +00001134let Uses = [EXEC] in {
1135
1136def V_READFIRSTLANE_B32 : VOP1 <
1137 0x00000002,
1138 (outs SReg_32:$vdst),
1139 (ins VReg_32:$src0),
1140 "V_READFIRSTLANE_B32 $vdst, $src0",
1141 []
1142>;
1143
1144}
1145
Tom Stellard94d2e992014-10-07 23:51:34 +00001146defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "V_CVT_I32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001147 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001148>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001149defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "V_CVT_F64_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001150 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001151>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001152defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "V_CVT_F32_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001153 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001154>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001155defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "V_CVT_F32_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001156 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001157>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001158defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "V_CVT_U32_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001159 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001160>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001161defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "V_CVT_I32_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001162 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001163>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001164defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "V_MOV_FED_B32", VOP_I32_I32>;
1165defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "V_CVT_F16_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001166 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001167>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001168defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "V_CVT_F32_F16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001170>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001171//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
1172//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
1173//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001174defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "V_CVT_F32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001175 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001176>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001177defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "V_CVT_F64_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001178 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001179>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001180defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "V_CVT_F32_UBYTE0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001181 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001182>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001183defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "V_CVT_F32_UBYTE1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001184 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001185>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001186defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "V_CVT_F32_UBYTE2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001187 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001188>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001189defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "V_CVT_F32_UBYTE3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001190 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001191>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001192defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "V_CVT_U32_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001193 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001194>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001195defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "V_CVT_F64_U32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001197>;
1198
Tom Stellard94d2e992014-10-07 23:51:34 +00001199defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "V_FRACT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001201>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001202defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "V_TRUNC_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001203 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001204>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001205defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "V_CEIL_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001207>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001208defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "V_RNDNE_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001209 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001210>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001211defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "V_FLOOR_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001212 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001213>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001214defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "V_EXP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001215 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001216>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001217defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "V_LOG_CLAMP_F32", VOP_F32_F32>;
1218defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "V_LOG_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001219 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001220>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001221
Tom Stellard94d2e992014-10-07 23:51:34 +00001222defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "V_RCP_CLAMP_F32", VOP_F32_F32>;
1223defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "V_RCP_LEGACY_F32", VOP_F32_F32>;
1224defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "V_RCP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001225 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001226>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001227defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "V_RCP_IFLAG_F32", VOP_F32_F32>;
1228defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "V_RSQ_CLAMP_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001229 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001230>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001231defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "V_RSQ_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001232 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001233>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001234defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "V_RSQ_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001235 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001236>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001237defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "V_RCP_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001238 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001239>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001240defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "V_RCP_CLAMP_F64", VOP_F64_F64>;
1241defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "V_RSQ_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001242 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001243>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001244defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "V_RSQ_CLAMP_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001245 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001246>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001247defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "V_SQRT_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001248 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001249>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001250defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "V_SQRT_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001251 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001252>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001253defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "V_SIN_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001254 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001255>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001256defm V_COS_F32 : VOP1Inst <vop1<0x36>, "V_COS_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001258>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001259defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "V_NOT_B32", VOP_I32_I32>;
1260defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "V_BFREV_B32", VOP_I32_I32>;
1261defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "V_FFBH_U32", VOP_I32_I32>;
1262defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "V_FFBL_B32", VOP_I32_I32>;
1263defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "V_FFBH_I32", VOP_I32_I32>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001264//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "V_FREXP_EXP_I32_F64", VOP_I32_F32>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001265defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "V_FREXP_MANT_F64", VOP_F64_F64>;
1266defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "V_FRACT_F64", VOP_F64_F64>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001267//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "V_FREXP_EXP_I32_F32", VOP_I32_F32>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001268defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "V_FREXP_MANT_F32", VOP_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001269//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
Tom Stellard94d2e992014-10-07 23:51:34 +00001270defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "V_MOVRELD_B32", VOP_I32_I32>;
1271defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "V_MOVRELS_B32", VOP_I32_I32>;
1272defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "V_MOVRELSD_B32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001273
Tom Stellard8d6d4492014-04-22 16:33:57 +00001274
1275//===----------------------------------------------------------------------===//
1276// VINTRP Instructions
1277//===----------------------------------------------------------------------===//
1278
Tom Stellard75aadc22012-12-11 21:25:42 +00001279def V_INTERP_P1_F32 : VINTRP <
1280 0x00000000,
1281 (outs VReg_32:$dst),
1282 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001283 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001284 []> {
1285 let DisableEncoding = "$m0";
1286}
1287
1288def V_INTERP_P2_F32 : VINTRP <
1289 0x00000001,
1290 (outs VReg_32:$dst),
1291 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001292 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001293 []> {
1294
1295 let Constraints = "$src0 = $dst";
1296 let DisableEncoding = "$src0,$m0";
1297
1298}
1299
1300def V_INTERP_MOV_F32 : VINTRP <
1301 0x00000002,
1302 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001303 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +00001304 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001305 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001306 let DisableEncoding = "$m0";
1307}
1308
Tom Stellard8d6d4492014-04-22 16:33:57 +00001309//===----------------------------------------------------------------------===//
1310// VOP2 Instructions
1311//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001312
1313def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001314 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
1315 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001316 []
1317>{
1318 let DisableEncoding = "$vcc";
1319}
1320
1321def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001322 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
1323 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001324 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001325> {
1326 let src0_modifiers = 0;
1327 let src1_modifiers = 0;
1328 let src2_modifiers = 0;
1329}
Tom Stellard75aadc22012-12-11 21:25:42 +00001330
Tom Stellardc149dc02013-11-27 21:23:35 +00001331def V_READLANE_B32 : VOP2 <
1332 0x00000001,
1333 (outs SReg_32:$vdst),
1334 (ins VReg_32:$src0, SSrc_32:$vsrc1),
1335 "V_READLANE_B32 $vdst, $src0, $vsrc1",
1336 []
1337>;
1338
1339def V_WRITELANE_B32 : VOP2 <
1340 0x00000002,
1341 (outs VReg_32:$vdst),
1342 (ins SReg_32:$src0, SSrc_32:$vsrc1),
1343 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
1344 []
1345>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001346
Christian Konig76edd4f2013-02-26 17:52:29 +00001347let isCommutable = 1 in {
Tom Stellardbec5a242014-10-07 23:51:38 +00001348defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "V_ADD_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001349 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001350>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001351
Tom Stellardbec5a242014-10-07 23:51:38 +00001352defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "V_SUB_F32", VOP_F32_F32_F32, fsub>;
1353defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "V_SUBREV_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001354 VOP_F32_F32_F32, null_frag, "V_SUB_F32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001355>;
Christian Konig3c145802013-03-27 09:12:59 +00001356} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001357
Tom Stellardbec5a242014-10-07 23:51:38 +00001358defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "V_MAC_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001359 VOP_F32_F32_F32
1360>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001361
1362let isCommutable = 1 in {
1363
Tom Stellardbec5a242014-10-07 23:51:38 +00001364defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "V_MUL_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001365 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001366>;
1367
Tom Stellardbec5a242014-10-07 23:51:38 +00001368defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "V_MUL_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001369 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001370>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001371
Christian Konig76edd4f2013-02-26 17:52:29 +00001372
Tom Stellardbec5a242014-10-07 23:51:38 +00001373defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "V_MUL_I32_I24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001374 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001375>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001376//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001377defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "V_MUL_U32_U24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001378 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001379>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001380//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001381
Christian Konig76edd4f2013-02-26 17:52:29 +00001382
Tom Stellardbec5a242014-10-07 23:51:38 +00001383defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "V_MIN_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001384 VOP_F32_F32_F32, AMDGPUfmin
Tom Stellard75aadc22012-12-11 21:25:42 +00001385>;
1386
Tom Stellardbec5a242014-10-07 23:51:38 +00001387defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "V_MAX_LEGACY_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001388 VOP_F32_F32_F32, AMDGPUfmax
Tom Stellard75aadc22012-12-11 21:25:42 +00001389>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001390
Tom Stellardbec5a242014-10-07 23:51:38 +00001391defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "V_MIN_F32", VOP_F32_F32_F32>;
1392defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "V_MAX_F32", VOP_F32_F32_F32>;
1393defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "V_MIN_I32", VOP_I32_I32_I32, AMDGPUsmin>;
1394defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "V_MAX_I32", VOP_I32_I32_I32, AMDGPUsmax>;
1395defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "V_MIN_U32", VOP_I32_I32_I32, AMDGPUumin>;
1396defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "V_MAX_U32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001397
Tom Stellardbec5a242014-10-07 23:51:38 +00001398defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "V_LSHR_B32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001399
1400defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001401 vop2<0x16>, "V_LSHRREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHR_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001402>;
1403
Tom Stellardbec5a242014-10-07 23:51:38 +00001404defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "V_ASHR_I32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001405 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001406>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001407defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001408 vop2<0x18>, "V_ASHRREV_I32", VOP_I32_I32_I32, null_frag, "V_ASHR_I32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001409>;
Christian Konig3c145802013-03-27 09:12:59 +00001410
Tom Stellard82166022013-11-13 23:36:37 +00001411let hasPostISelHook = 1 in {
1412
Tom Stellardbec5a242014-10-07 23:51:38 +00001413defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "V_LSHL_B32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001414
1415}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001416defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellardbec5a242014-10-07 23:51:38 +00001417 vop2<0x1a>, "V_LSHLREV_B32", VOP_I32_I32_I32, null_frag, "V_LSHL_B32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001418>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001419
Tom Stellardbec5a242014-10-07 23:51:38 +00001420defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "V_AND_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001421 VOP_I32_I32_I32, and>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001422defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "V_OR_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001423 VOP_I32_I32_I32, or
1424>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001425defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "V_XOR_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001426 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001427>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001428
1429} // End isCommutable = 1
1430
Tom Stellardbec5a242014-10-07 23:51:38 +00001431defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "V_BFM_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001432 VOP_I32_I32_I32, AMDGPUbfm>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001433defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "V_MAC_F32", VOP_F32_F32_F32>;
1434defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "V_MADMK_F32", VOP_F32_F32_F32>;
1435defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "V_MADAK_F32", VOP_F32_F32_F32>;
1436defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "V_BCNT_U32_B32", VOP_I32_I32_I32>;
1437defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "V_MBCNT_LO_U32_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001438 VOP_I32_I32_I32
1439>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001440defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "V_MBCNT_HI_U32_B32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001441 VOP_I32_I32_I32
1442>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001443
Christian Konig3c145802013-03-27 09:12:59 +00001444let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001445// No patterns so that the scalar instructions are always selected.
1446// The scalar versions will be replaced with vector when needed later.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001447defm V_ADD_I32 : VOP2bInst <0x00000025, "V_ADD_I32",
1448 VOP_I32_I32_I32, add
1449>;
1450defm V_SUB_I32 : VOP2bInst <0x00000026, "V_SUB_I32",
1451 VOP_I32_I32_I32, sub
1452>;
1453defm V_SUBREV_I32 : VOP2bInst <0x00000027, "V_SUBREV_I32",
1454 VOP_I32_I32_I32, null_frag, "V_SUB_I32"
1455>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001456
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001457let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellardb4a313a2014-08-01 00:32:39 +00001458defm V_ADDC_U32 : VOP2bInst <0x00000028, "V_ADDC_U32",
1459 VOP_I32_I32_I32_VCC, adde
1460>;
1461defm V_SUBB_U32 : VOP2bInst <0x00000029, "V_SUBB_U32",
1462 VOP_I32_I32_I32_VCC, sube
1463>;
1464defm V_SUBBREV_U32 : VOP2bInst <0x0000002a, "V_SUBBREV_U32",
1465 VOP_I32_I32_I32_VCC, null_frag, "V_SUBB_U32"
1466>;
1467
Christian Konigd3039962013-02-26 17:52:09 +00001468} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001469} // End isCommutable = 1, Defs = [VCC]
1470
Tom Stellardbec5a242014-10-07 23:51:38 +00001471defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "V_LDEXP_F32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001472 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001473>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001474////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1475////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1476////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
Tom Stellardbec5a242014-10-07 23:51:38 +00001477defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "V_CVT_PKRTZ_F16_F32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001478 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001479>;
1480////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1481////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001482
1483//===----------------------------------------------------------------------===//
1484// VOP3 Instructions
1485//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001486
Tom Stellardb4a313a2014-08-01 00:32:39 +00001487defm V_MAD_LEGACY_F32 : VOP3Inst <0x00000140, "V_MAD_LEGACY_F32",
1488 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001489>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001490defm V_MAD_F32 : VOP3Inst <0x00000141, "V_MAD_F32",
1491 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001492>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001493defm V_MAD_I32_I24 : VOP3Inst <0x00000142, "V_MAD_I32_I24",
1494 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1495>;
1496defm V_MAD_U32_U24 : VOP3Inst <0x00000143, "V_MAD_U32_U24",
1497 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001498>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001499
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500defm V_CUBEID_F32 : VOP3Inst <0x00000144, "V_CUBEID_F32",
1501 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001502>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001503defm V_CUBESC_F32 : VOP3Inst <0x00000145, "V_CUBESC_F32",
1504 VOP_F32_F32_F32_F32
1505>;
1506defm V_CUBETC_F32 : VOP3Inst <0x00000146, "V_CUBETC_F32",
1507 VOP_F32_F32_F32_F32
1508>;
1509defm V_CUBEMA_F32 : VOP3Inst <0x00000147, "V_CUBEMA_F32",
1510 VOP_F32_F32_F32_F32
1511>;
1512
1513let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1514defm V_BFE_U32 : VOP3Inst <0x00000148, "V_BFE_U32",
1515 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1516>;
1517defm V_BFE_I32 : VOP3Inst <0x00000149, "V_BFE_I32",
1518 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1519>;
1520}
1521
1522defm V_BFI_B32 : VOP3Inst <0x0000014a, "V_BFI_B32",
1523 VOP_I32_I32_I32_I32, AMDGPUbfi
1524>;
1525defm V_FMA_F32 : VOP3Inst <0x0000014b, "V_FMA_F32",
1526 VOP_F32_F32_F32_F32, fma
1527>;
1528defm V_FMA_F64 : VOP3Inst <0x0000014c, "V_FMA_F64",
1529 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001530>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001531//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532defm V_ALIGNBIT_B32 : VOP3Inst <0x0000014e, "V_ALIGNBIT_B32",
1533 VOP_I32_I32_I32_I32
1534>;
1535defm V_ALIGNBYTE_B32 : VOP3Inst <0x0000014f, "V_ALIGNBYTE_B32",
1536 VOP_I32_I32_I32_I32
1537>;
1538defm V_MULLIT_F32 : VOP3Inst <0x00000150, "V_MULLIT_F32",
1539 VOP_F32_F32_F32_F32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001540////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1541////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1542////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1543////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1544////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1545////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1546////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1547////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1548////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1549//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1550//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1551//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001552defm V_SAD_U32 : VOP3Inst <0x0000015d, "V_SAD_U32",
1553 VOP_I32_I32_I32_I32
1554>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001555////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001556defm V_DIV_FIXUP_F32 : VOP3Inst <
1557 0x0000015f, "V_DIV_FIXUP_F32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001558>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001559defm V_DIV_FIXUP_F64 : VOP3Inst <
1560 0x00000160, "V_DIV_FIXUP_F64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001561>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001562
Tom Stellardb4a313a2014-08-01 00:32:39 +00001563defm V_LSHL_B64 : VOP3Inst <0x00000161, "V_LSHL_B64",
1564 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001565>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001566defm V_LSHR_B64 : VOP3Inst <0x00000162, "V_LSHR_B64",
1567 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001568>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001569defm V_ASHR_I64 : VOP3Inst <0x00000163, "V_ASHR_I64",
1570 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001571>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001572
Tom Stellard7512c082013-07-12 18:14:56 +00001573let isCommutable = 1 in {
1574
Tom Stellardb4a313a2014-08-01 00:32:39 +00001575defm V_ADD_F64 : VOP3Inst <0x00000164, "V_ADD_F64",
1576 VOP_F64_F64_F64, fadd
1577>;
1578defm V_MUL_F64 : VOP3Inst <0x00000165, "V_MUL_F64",
1579 VOP_F64_F64_F64, fmul
1580>;
1581defm V_MIN_F64 : VOP3Inst <0x00000166, "V_MIN_F64",
1582 VOP_F64_F64_F64
1583>;
1584defm V_MAX_F64 : VOP3Inst <0x00000167, "V_MAX_F64",
1585 VOP_F64_F64_F64
1586>;
Tom Stellard7512c082013-07-12 18:14:56 +00001587
1588} // isCommutable = 1
1589
Tom Stellardb4a313a2014-08-01 00:32:39 +00001590defm V_LDEXP_F64 : VOP3Inst <0x00000168, "V_LDEXP_F64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001591 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001592>;
Christian Konig70a50322013-03-27 09:12:51 +00001593
1594let isCommutable = 1 in {
1595
Tom Stellardb4a313a2014-08-01 00:32:39 +00001596defm V_MUL_LO_U32 : VOP3Inst <0x00000169, "V_MUL_LO_U32",
1597 VOP_I32_I32_I32
1598>;
1599defm V_MUL_HI_U32 : VOP3Inst <0x0000016a, "V_MUL_HI_U32",
1600 VOP_I32_I32_I32
1601>;
1602defm V_MUL_LO_I32 : VOP3Inst <0x0000016b, "V_MUL_LO_I32",
1603 VOP_I32_I32_I32
1604>;
1605defm V_MUL_HI_I32 : VOP3Inst <0x0000016c, "V_MUL_HI_I32",
1606 VOP_I32_I32_I32
1607>;
Christian Konig70a50322013-03-27 09:12:51 +00001608
1609} // isCommutable = 1
1610
Tom Stellardb4a313a2014-08-01 00:32:39 +00001611defm V_DIV_SCALE_F32 : VOP3b_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001612
1613// Double precision division pre-scale.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001614defm V_DIV_SCALE_F64 : VOP3b_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001615
Tom Stellardb4a313a2014-08-01 00:32:39 +00001616defm V_DIV_FMAS_F32 : VOP3Inst <0x0000016f, "V_DIV_FMAS_F32",
1617 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001618>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001619defm V_DIV_FMAS_F64 : VOP3Inst <0x00000170, "V_DIV_FMAS_F64",
1620 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001621>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001622//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1623//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1624//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001625defm V_TRIG_PREOP_F64 : VOP3Inst <
1626 0x00000174, "V_TRIG_PREOP_F64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001627>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001628
Tom Stellard8d6d4492014-04-22 16:33:57 +00001629//===----------------------------------------------------------------------===//
1630// Pseudo Instructions
1631//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001632
Tom Stellard75aadc22012-12-11 21:25:42 +00001633let isCodeGenOnly = 1, isPseudo = 1 in {
1634
Tom Stellard1bd80722014-04-30 15:31:33 +00001635def V_MOV_I1 : InstSI <
1636 (outs VReg_1:$dst),
1637 (ins i1imm:$src),
1638 "", [(set i1:$dst, (imm:$src))]
1639>;
1640
Tom Stellard365a2b42014-05-15 14:41:50 +00001641def V_AND_I1 : InstSI <
1642 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1643 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1644>;
1645
1646def V_OR_I1 : InstSI <
1647 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1648 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1649>;
1650
Tom Stellard54a3b652014-07-21 14:01:10 +00001651def V_XOR_I1 : InstSI <
1652 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1653 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1654>;
1655
Tom Stellard60024a02014-09-24 01:33:24 +00001656let hasSideEffects = 1 in {
1657def SGPR_USE : InstSI <(outs),(ins), "", []>;
1658}
1659
Matt Arsenault8fb37382013-10-11 21:03:36 +00001660// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001661// and should be lowered to ISA instructions prior to codegen.
1662
Tom Stellardf8794352012-12-19 22:10:31 +00001663let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1664 Uses = [EXEC], Defs = [EXEC] in {
1665
1666let isBranch = 1, isTerminator = 1 in {
1667
Tom Stellard919bb6b2014-04-29 23:12:53 +00001668def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001669 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001670 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001671 "",
1672 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001673>;
1674
Tom Stellardf8794352012-12-19 22:10:31 +00001675def SI_ELSE : InstSI <
1676 (outs SReg_64:$dst),
1677 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001678 "",
1679 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001680> {
Tom Stellardf8794352012-12-19 22:10:31 +00001681 let Constraints = "$src = $dst";
1682}
1683
1684def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001685 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001686 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001687 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001688 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001689>;
Tom Stellardf8794352012-12-19 22:10:31 +00001690
1691} // end isBranch = 1, isTerminator = 1
1692
1693def SI_BREAK : InstSI <
1694 (outs SReg_64:$dst),
1695 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001696 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001697 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001698>;
1699
1700def SI_IF_BREAK : InstSI <
1701 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001702 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001703 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001704 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001705>;
1706
1707def SI_ELSE_BREAK : InstSI <
1708 (outs SReg_64:$dst),
1709 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001710 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001711 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001712>;
1713
1714def SI_END_CF : InstSI <
1715 (outs),
1716 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001717 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001718 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001719>;
1720
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001721def SI_KILL : InstSI <
1722 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001723 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001724 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001725 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001726>;
1727
Tom Stellardf8794352012-12-19 22:10:31 +00001728} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1729 // Uses = [EXEC], Defs = [EXEC]
1730
Christian Konig2989ffc2013-03-18 11:34:16 +00001731let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1732
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001733//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001734
1735let UseNamedOperandTable = 1 in {
1736
Tom Stellard0e70de52014-05-16 20:56:45 +00001737def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001738 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001739 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001740 "", []
1741> {
1742 let isRegisterLoad = 1;
1743 let mayLoad = 1;
1744}
1745
Tom Stellard0e70de52014-05-16 20:56:45 +00001746class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001747 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001748 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001749 "", []
1750> {
1751 let isRegisterStore = 1;
1752 let mayStore = 1;
1753}
1754
1755let usesCustomInserter = 1 in {
1756def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1757} // End usesCustomInserter = 1
1758def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1759
1760
1761} // End UseNamedOperandTable = 1
1762
Christian Konig2989ffc2013-03-18 11:34:16 +00001763def SI_INDIRECT_SRC : InstSI <
1764 (outs VReg_32:$dst, SReg_64:$temp),
1765 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1766 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1767 []
1768>;
1769
1770class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1771 (outs rc:$dst, SReg_64:$temp),
1772 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1773 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1774 []
1775> {
1776 let Constraints = "$src = $dst";
1777}
1778
Tom Stellard81d871d2013-11-13 23:36:50 +00001779def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001780def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1781def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1782def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1783def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1784
1785} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1786
Tom Stellard556d9aa2013-06-03 17:39:37 +00001787let usesCustomInserter = 1 in {
1788
Matt Arsenault22658062013-10-15 23:44:48 +00001789// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001790// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001791def SI_ADDR64_RSRC : InstSI <
1792 (outs SReg_128:$srsrc),
Tom Stellarda305f932014-07-02 20:53:44 +00001793 (ins SSrc_64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001794 "", []
1795>;
1796
Tom Stellardb02094e2014-07-21 15:45:01 +00001797def SI_BUFFER_RSRC : InstSI <
1798 (outs SReg_128:$srsrc),
1799 (ins SReg_32:$ptr_lo, SReg_32:$ptr_hi, SSrc_32:$data_lo, SSrc_32:$data_hi),
1800 "", []
1801>;
1802
Tom Stellard2a6a61052013-07-12 18:15:08 +00001803def V_SUB_F64 : InstSI <
1804 (outs VReg_64:$dst),
1805 (ins VReg_64:$src0, VReg_64:$src1),
1806 "V_SUB_F64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001807 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001808>;
1809
Tom Stellard556d9aa2013-06-03 17:39:37 +00001810} // end usesCustomInserter
1811
Tom Stellardeba61072014-05-02 15:41:42 +00001812multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1813
1814 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001815 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001816 (ins sgpr_class:$src, i32imm:$frame_idx),
1817 "", []
1818 >;
1819
1820 def _RESTORE : InstSI <
1821 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001822 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001823 "", []
1824 >;
1825
1826}
1827
Tom Stellard060ae392014-06-10 21:20:38 +00001828defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001829defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1830defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1831defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1832defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1833
Tom Stellard96468902014-09-24 01:33:17 +00001834multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1835 def _SAVE : InstSI <
1836 (outs),
1837 (ins vgpr_class:$src, i32imm:$frame_idx),
1838 "", []
1839 >;
1840
1841 def _RESTORE : InstSI <
1842 (outs vgpr_class:$dst),
1843 (ins i32imm:$frame_idx),
1844 "", []
1845 >;
1846}
1847
1848defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1849defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1850defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1851defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1852defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1853defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1854
Tom Stellard067c8152014-07-21 14:01:14 +00001855let Defs = [SCC] in {
1856
1857def SI_CONSTDATA_PTR : InstSI <
1858 (outs SReg_64:$dst),
1859 (ins),
1860 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1861>;
1862
1863} // End Defs = [SCC]
1864
Tom Stellard75aadc22012-12-11 21:25:42 +00001865} // end IsCodeGenOnly, isPseudo
1866
Tom Stellard0e70de52014-05-16 20:56:45 +00001867} // end SubtargetPredicate = SI
1868
1869let Predicates = [isSI] in {
1870
Christian Konig2aca0432013-02-21 15:17:32 +00001871def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001872 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001873 (V_CNDMASK_B32_e64 $src2, $src1,
1874 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1875 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001876>;
1877
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001878def : Pat <
1879 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001880 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001881>;
1882
Tom Stellard75aadc22012-12-11 21:25:42 +00001883/* int_SI_vs_load_input */
1884def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001885 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001886 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001887>;
1888
1889/* int_SI_export */
1890def : Pat <
1891 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001892 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001893 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001894 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001895>;
1896
Tom Stellard8d6d4492014-04-22 16:33:57 +00001897//===----------------------------------------------------------------------===//
1898// SMRD Patterns
1899//===----------------------------------------------------------------------===//
1900
1901multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1902
1903 // 1. Offset as 8bit DWORD immediate
1904 def : Pat <
1905 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1906 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1907 >;
1908
1909 // 2. Offset loaded in an 32bit SGPR
1910 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001911 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1912 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001913 >;
1914
1915 // 3. No offset at all
1916 def : Pat <
1917 (constant_load i64:$sbase),
1918 (vt (Instr_IMM $sbase, 0))
1919 >;
1920}
1921
1922defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1923defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001924defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1925defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1926defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1927defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1928defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1929
1930// 1. Offset as 8bit DWORD immediate
1931def : Pat <
1932 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1933 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1934>;
1935
1936// 2. Offset loaded in an 32bit SGPR
1937def : Pat <
1938 (SIload_constant v4i32:$sbase, imm:$offset),
1939 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1940>;
1941
Tom Stellardae4c9e72014-06-20 17:06:11 +00001942} // Predicates = [isSI] in {
1943
1944//===----------------------------------------------------------------------===//
1945// SOP1 Patterns
1946//===----------------------------------------------------------------------===//
1947
Tom Stellardae4c9e72014-06-20 17:06:11 +00001948def : Pat <
1949 (i64 (ctpop i64:$src)),
1950 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1951 (S_BCNT1_I32_B64 $src), sub0),
1952 (S_MOV_B32 0), sub1)
1953>;
1954
Tom Stellard58ac7442014-04-29 23:12:48 +00001955//===----------------------------------------------------------------------===//
1956// SOP2 Patterns
1957//===----------------------------------------------------------------------===//
1958
Tom Stellard80942a12014-09-05 14:07:59 +00001959// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001960// case, the sgpr-copies pass will fix this to use the vector version.
1961def : Pat <
1962 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001963 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001964>;
1965
Tom Stellardb2114ca2014-07-21 14:01:12 +00001966let Predicates = [isSI] in {
1967
Tom Stellard58ac7442014-04-29 23:12:48 +00001968//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001969// SOPP Patterns
1970//===----------------------------------------------------------------------===//
1971
1972def : Pat <
1973 (int_AMDGPU_barrier_global),
1974 (S_BARRIER)
1975>;
1976
1977//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001978// VOP1 Patterns
1979//===----------------------------------------------------------------------===//
1980
Matt Arsenault22ca3f82014-07-15 23:50:10 +00001981let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001982def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00001983defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00001984defm : RsqPat<V_RSQ_F32_e32, f32>;
1985}
1986
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001987//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00001988// VOP2 Patterns
1989//===----------------------------------------------------------------------===//
1990
Tom Stellardc9dedb82014-06-20 17:05:57 +00001991class BinOp64Pat <SDNode node, Instruction inst> : Pat <
1992 (node i64:$src0, i64:$src1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001993 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001994 (inst (EXTRACT_SUBREG i64:$src0, sub0),
Tom Stellard58ac7442014-04-29 23:12:48 +00001995 (EXTRACT_SUBREG i64:$src1, sub0)), sub0),
Tom Stellardc9dedb82014-06-20 17:05:57 +00001996 (inst (EXTRACT_SUBREG i64:$src0, sub1),
Tom Stellard58ac7442014-04-29 23:12:48 +00001997 (EXTRACT_SUBREG i64:$src1, sub1)), sub1)
1998>;
1999
Matt Arsenault49dd4282014-09-15 17:15:02 +00002000def : BinOp64Pat <and, V_AND_B32_e64>;
2001def : BinOp64Pat <or, V_OR_B32_e64>;
2002def : BinOp64Pat <xor, V_XOR_B32_e64>;
Tom Stellardc9dedb82014-06-20 17:05:57 +00002003
Tom Stellard58ac7442014-04-29 23:12:48 +00002004class SextInReg <ValueType vt, int ShiftAmt> : Pat <
2005 (sext_inreg i32:$src0, vt),
2006 (V_ASHRREV_I32_e32 ShiftAmt, (V_LSHLREV_B32_e32 ShiftAmt, $src0))
2007>;
2008
2009def : SextInReg <i8, 24>;
2010def : SextInReg <i16, 16>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00002011
Tom Stellardae4c9e72014-06-20 17:06:11 +00002012def : Pat <
2013 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002014 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002015>;
2016
2017def : Pat <
2018 (i32 (ctpop i32:$popcnt)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002019 (V_BCNT_U32_B32_e64 $popcnt, 0)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002020>;
2021
2022def : Pat <
2023 (i64 (ctpop i64:$src)),
2024 (INSERT_SUBREG
2025 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2026 (V_BCNT_U32_B32_e32 (EXTRACT_SUBREG $src, sub1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002027 (V_BCNT_U32_B32_e64 (EXTRACT_SUBREG $src, sub0), 0)),
Tom Stellardae4c9e72014-06-20 17:06:11 +00002028 sub0),
2029 (V_MOV_B32_e32 0), sub1)
2030>;
2031
Tom Stellardb2114ca2014-07-21 14:01:12 +00002032def : Pat <
2033 (addc i32:$src0, i32:$src1),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002034 (V_ADD_I32_e64 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00002035>;
2036
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002037/********** ======================= **********/
2038/********** Image sampling patterns **********/
2039/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002040
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002041// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002042class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002043 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002044 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2045 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2046 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2047 $addr, $rsrc, $sampler)
2048>;
2049
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002050multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2051 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2052 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2053 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2054 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2055 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2056}
2057
2058// Image only
2059class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002060 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002061 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2062 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2063 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2064 $addr, $rsrc)
2065>;
2066
2067multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2068 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2069 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2070 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2071}
2072
2073// Basic sample
2074defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2075defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2076defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2077defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2078defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2079defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2080defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2081defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2082defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2083defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2084
2085// Sample with comparison
2086defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2087defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2088defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2089defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2090defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2091defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2095defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2096
2097// Sample with offsets
2098defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2099defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2100defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2101defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2102defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2103defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2104defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2105defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2106defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2107defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2108
2109// Sample with comparison and offsets
2110defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2111defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2112defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2113defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2114defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2115defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2116defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2117defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2118defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2119defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2120
2121// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002122// Only the variants which make sense are defined.
2123def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2124def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2125def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2127def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2128def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2129def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2130def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2131def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2132
2133def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2134def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2135def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2136def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2137def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2138def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2139def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2140def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2141def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2142
2143def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2144def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2145def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2146def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2147def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2148def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2149def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2150def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2151def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2152
2153def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2154def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2155def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2156def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2157def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2158def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2159def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2160def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2161
2162def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2163def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2164def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2165
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002166def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2167defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2168defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2169
Tom Stellard9fa17912013-08-14 23:24:45 +00002170/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002171def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002172 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002173 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002174>;
2175
Tom Stellard9fa17912013-08-14 23:24:45 +00002176class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002177 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002178 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002179>;
2180
Tom Stellard9fa17912013-08-14 23:24:45 +00002181class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002182 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002183 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002184>;
2185
Tom Stellard9fa17912013-08-14 23:24:45 +00002186class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002187 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002188 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002189>;
2190
Tom Stellard9fa17912013-08-14 23:24:45 +00002191class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002192 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002193 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002194 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002195>;
2196
Tom Stellard9fa17912013-08-14 23:24:45 +00002197class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002198 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002199 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002200 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002201>;
2202
Tom Stellard9fa17912013-08-14 23:24:45 +00002203/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002204multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2205 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2206MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002207 def : SamplePattern <SIsample, sample, addr_type>;
2208 def : SampleRectPattern <SIsample, sample, addr_type>;
2209 def : SampleArrayPattern <SIsample, sample, addr_type>;
2210 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2211 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002212
Tom Stellard9fa17912013-08-14 23:24:45 +00002213 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2214 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2215 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2216 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002217
Tom Stellard9fa17912013-08-14 23:24:45 +00002218 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2219 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2220 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2221 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002222
Tom Stellard9fa17912013-08-14 23:24:45 +00002223 def : SamplePattern <SIsampled, sample_d, addr_type>;
2224 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2225 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2226 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002227}
2228
Tom Stellard682bfbc2013-10-10 17:11:24 +00002229defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2230 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2231 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2232 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002233 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002234defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2235 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2236 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2237 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002238 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002239defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2240 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2241 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2242 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002243 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002244defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2245 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2246 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2247 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002248 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002249
Tom Stellard353b3362013-05-06 23:02:12 +00002250/* int_SI_imageload for texture fetches consuming varying address parameters */
2251class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2252 (name addr_type:$addr, v32i8:$rsrc, imm),
2253 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2254>;
2255
2256class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2257 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2258 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2259>;
2260
Tom Stellard3494b7e2013-08-14 22:22:14 +00002261class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2262 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2263 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2264>;
2265
2266class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2267 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2268 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2269>;
2270
Tom Stellard16a9a202013-08-14 23:24:17 +00002271multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2272 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2273 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002274}
2275
Tom Stellard16a9a202013-08-14 23:24:17 +00002276multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2277 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2278 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2279}
2280
Tom Stellard682bfbc2013-10-10 17:11:24 +00002281defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2282defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002283
Tom Stellard682bfbc2013-10-10 17:11:24 +00002284defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2285defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002286
Tom Stellardf787ef12013-05-06 23:02:19 +00002287/* Image resource information */
2288def : Pat <
2289 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002290 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002291>;
2292
2293def : Pat <
2294 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002295 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002296>;
2297
Tom Stellard3494b7e2013-08-14 22:22:14 +00002298def : Pat <
2299 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002300 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002301>;
2302
Christian Konig4a1b9c32013-03-18 11:34:10 +00002303/********** ============================================ **********/
2304/********** Extraction, Insertion, Building and Casting **********/
2305/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002306
Christian Konig4a1b9c32013-03-18 11:34:10 +00002307foreach Index = 0-2 in {
2308 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002309 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002310 >;
2311 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002312 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002313 >;
2314
2315 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002316 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002317 >;
2318 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002319 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002320 >;
2321}
2322
2323foreach Index = 0-3 in {
2324 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002325 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002326 >;
2327 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002328 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002329 >;
2330
2331 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002332 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002333 >;
2334 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002335 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002336 >;
2337}
2338
2339foreach Index = 0-7 in {
2340 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002341 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002342 >;
2343 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002344 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002345 >;
2346
2347 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002348 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002349 >;
2350 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002351 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002352 >;
2353}
2354
2355foreach Index = 0-15 in {
2356 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002357 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002358 >;
2359 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002360 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002361 >;
2362
2363 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002364 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002365 >;
2366 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002367 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002368 >;
2369}
Tom Stellard75aadc22012-12-11 21:25:42 +00002370
Tom Stellard75aadc22012-12-11 21:25:42 +00002371def : BitConvert <i32, f32, SReg_32>;
2372def : BitConvert <i32, f32, VReg_32>;
2373
2374def : BitConvert <f32, i32, SReg_32>;
2375def : BitConvert <f32, i32, VReg_32>;
2376
Tom Stellard7512c082013-07-12 18:14:56 +00002377def : BitConvert <i64, f64, VReg_64>;
2378
2379def : BitConvert <f64, i64, VReg_64>;
2380
Tom Stellarded2f6142013-07-18 21:43:42 +00002381def : BitConvert <v2f32, v2i32, VReg_64>;
2382def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002383def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002384def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002385def : BitConvert <v2f32, i64, VReg_64>;
2386def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002387def : BitConvert <v2i32, f64, VReg_64>;
2388def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002389def : BitConvert <v4f32, v4i32, VReg_128>;
2390def : BitConvert <v4i32, v4f32, VReg_128>;
2391
Tom Stellard967bf582014-02-13 23:34:15 +00002392def : BitConvert <v8f32, v8i32, SReg_256>;
2393def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002394def : BitConvert <v8i32, v32i8, SReg_256>;
2395def : BitConvert <v32i8, v8i32, SReg_256>;
2396def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002397def : BitConvert <v8i32, v8f32, VReg_256>;
2398def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002399def : BitConvert <v32i8, v8i32, VReg_256>;
2400
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002401def : BitConvert <v16i32, v16f32, VReg_512>;
2402def : BitConvert <v16f32, v16i32, VReg_512>;
2403
Christian Konig8dbe6f62013-02-21 15:17:27 +00002404/********** =================== **********/
2405/********** Src & Dst modifiers **********/
2406/********** =================== **********/
2407
Vincent Lejeune79a58342014-05-10 19:18:25 +00002408def FCLAMP_SI : AMDGPUShaderInst <
2409 (outs VReg_32:$dst),
2410 (ins VSrc_32:$src0),
2411 "FCLAMP_SI $dst, $src0",
2412 []
2413> {
2414 let usesCustomInserter = 1;
2415}
2416
Christian Konig8dbe6f62013-02-21 15:17:27 +00002417def : Pat <
Matt Arsenault5d47d4a2014-06-12 21:15:44 +00002418 (AMDGPUclamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
Vincent Lejeune79a58342014-05-10 19:18:25 +00002419 (FCLAMP_SI f32:$src)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002420>;
2421
Michel Danzer624b02a2014-02-04 07:12:38 +00002422/********** ================================ **********/
2423/********** Floating point absolute/negative **********/
2424/********** ================================ **********/
2425
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002426// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002427
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002428// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002429def : Pat <
2430 (fneg (fabs f32:$src)),
2431 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2432>;
2433
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002434// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002435def : Pat <
2436 (fneg (fabs f64:$src)),
2437 (f64 (INSERT_SUBREG
2438 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2439 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002440 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2441 (V_MOV_B32_e32 0x80000000)), sub1)) // Set sign bit.
Matt Arsenault13623d02014-08-15 18:42:18 +00002442>;
2443
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002444def : Pat <
2445 (fabs f32:$src),
2446 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2447>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002448
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002449def : Pat <
2450 (fneg f32:$src),
2451 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2452>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002453
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002454def : Pat <
2455 (fabs f64:$src),
2456 (f64 (INSERT_SUBREG
2457 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2458 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2459 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2460 (V_MOV_B32_e32 0x7fffffff)), sub1)) // Set sign bit.
2461>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002462
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002463def : Pat <
2464 (fneg f64:$src),
2465 (f64 (INSERT_SUBREG
2466 (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
2467 (i32 (EXTRACT_SUBREG f64:$src, sub0)), sub0),
2468 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
2469 (V_MOV_B32_e32 0x80000000)), sub1))
2470>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002471
Christian Konigc756cb992013-02-16 11:28:22 +00002472/********** ================== **********/
2473/********** Immediate Patterns **********/
2474/********** ================== **********/
2475
2476def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002477 (SGPRImm<(i32 imm)>:$imm),
2478 (S_MOV_B32 imm:$imm)
2479>;
2480
2481def : Pat <
2482 (SGPRImm<(f32 fpimm)>:$imm),
2483 (S_MOV_B32 fpimm:$imm)
2484>;
2485
2486def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002487 (i32 imm:$imm),
2488 (V_MOV_B32_e32 imm:$imm)
2489>;
2490
2491def : Pat <
2492 (f32 fpimm:$imm),
2493 (V_MOV_B32_e32 fpimm:$imm)
2494>;
2495
2496def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002497 (i64 InlineImm<i64>:$imm),
2498 (S_MOV_B64 InlineImm<i64>:$imm)
2499>;
2500
Tom Stellard75aadc22012-12-11 21:25:42 +00002501/********** ===================== **********/
2502/********** Interpolation Paterns **********/
2503/********** ===================== **********/
2504
2505def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002506 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2507 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002508>;
2509
2510def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002511 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2512 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2513 imm:$attr_chan, imm:$attr, i32:$params),
2514 (EXTRACT_SUBREG $ij, sub1),
2515 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002516>;
2517
2518/********** ================== **********/
2519/********** Intrinsic Patterns **********/
2520/********** ================== **********/
2521
2522/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002523def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002524
2525def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002526 (int_AMDGPU_div f32:$src0, f32:$src1),
2527 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002528>;
2529
2530def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002531 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002532 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2533 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2534 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002535>;
2536
Tom Stellard75aadc22012-12-11 21:25:42 +00002537def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002538 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00002539 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002540 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2541 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2542 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
2543 0 /* clamp */, 0 /* omod */),
2544 sub0),
2545 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2546 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2547 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
2548 0 /* clamp */, 0 /* omod */),
2549 sub1),
2550 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2551 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2552 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2553 0 /* clamp */, 0 /* omod */),
2554 sub2),
2555 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2556 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2557 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
2558 0 /* clamp */, 0 /* omod */),
2559 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002560>;
2561
Michel Danzer0cc991e2013-02-22 11:22:58 +00002562def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002563 (i32 (sext i1:$src0)),
2564 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002565>;
2566
Tom Stellardf16d38c2014-02-13 23:34:13 +00002567class Ext32Pat <SDNode ext> : Pat <
2568 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002569 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2570>;
2571
Tom Stellardf16d38c2014-02-13 23:34:13 +00002572def : Ext32Pat <zext>;
2573def : Ext32Pat <anyext>;
2574
Tom Stellard8d6d4492014-04-22 16:33:57 +00002575// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002576def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002577 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002578 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002579>;
2580
Michel Danzer8caa9042013-04-10 17:17:56 +00002581// The multiplication scales from [0,1] to the unsigned integer range
2582def : Pat <
2583 (AMDGPUurecip i32:$src0),
2584 (V_CVT_U32_F32_e32
2585 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2586 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2587>;
2588
Michel Danzer8d696172013-07-10 16:36:52 +00002589def : Pat <
2590 (int_SI_tid),
2591 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002592 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002593>;
2594
Tom Stellard0289ff42014-05-16 20:56:44 +00002595//===----------------------------------------------------------------------===//
2596// VOP3 Patterns
2597//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002598
Matt Arsenaulteb260202014-05-22 18:00:15 +00002599def : IMad24Pat<V_MAD_I32_I24>;
2600def : UMad24Pat<V_MAD_U32_U24>;
2601
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002602def : Pat <
Matt Arsenault51b7e812014-09-03 23:28:57 +00002603 (mul i32:$src0, i32:$src1),
2604 (V_MUL_LO_I32 $src0, $src1)
2605>;
2606
2607def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002608 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002609 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002610>;
2611
2612def : Pat <
2613 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002614 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002615>;
2616
Matt Arsenault8675db12014-08-29 16:01:14 +00002617def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2618
2619
Matt Arsenault6e439652014-06-10 19:00:20 +00002620defm : BFIPatterns <V_BFI_B32, S_MOV_B32>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002621def : ROTRPattern <V_ALIGNBIT_B32>;
2622
Michel Danzer49812b52013-07-10 16:37:07 +00002623/********** ======================= **********/
2624/********** Load/Store Patterns **********/
2625/********** ======================= **********/
2626
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002627class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2628 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2629 (inst (i1 0), $ptr, (as_i16imm $offset))
2630>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002631
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002632def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2633def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2634def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2635def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2636def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002637
2638let AddedComplexity = 100 in {
2639
2640def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2641
2642} // End AddedComplexity = 100
2643
2644def : Pat <
2645 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2646 i8:$offset1))),
2647 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2648>;
Michel Danzer49812b52013-07-10 16:37:07 +00002649
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002650class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2651 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2652 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2653>;
Michel Danzer49812b52013-07-10 16:37:07 +00002654
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002655def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2656def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2657def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002658
2659let AddedComplexity = 100 in {
2660
2661def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2662} // End AddedComplexity = 100
2663
2664def : Pat <
2665 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2666 i8:$offset1)),
2667 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2668 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2669>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002670
Matt Arsenault8ae59612014-09-05 16:24:58 +00002671class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2672 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2673 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2674>;
Matt Arsenault72574102014-06-11 18:08:34 +00002675
Matt Arsenault9e874542014-06-11 18:08:45 +00002676// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002677//
2678// We need to use something for the data0, so we set a register to
2679// -1. For the non-rtn variants, the manual says it does
2680// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2681// will always do the increment so I'm assuming it's the same.
2682//
2683// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2684// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2685// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002686class DSAtomicIncRetPat<DS inst, ValueType vt,
2687 Instruction LoadImm, PatFrag frag> : Pat <
2688 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2689 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2690>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002691
Matt Arsenault9e874542014-06-11 18:08:45 +00002692
Matt Arsenault8ae59612014-09-05 16:24:58 +00002693class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2694 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2695 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2696>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002697
2698
2699// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002700def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2701 S_MOV_B32, atomic_load_add_local>;
2702def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2703 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002704
Matt Arsenault8ae59612014-09-05 16:24:58 +00002705def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2706def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2707def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2708def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2709def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2710def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2711def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2712def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2713def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2714def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002715
Matt Arsenault8ae59612014-09-05 16:24:58 +00002716def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002717
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002718// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002719def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2720 S_MOV_B64, atomic_load_add_local>;
2721def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2722 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002723
Matt Arsenault8ae59612014-09-05 16:24:58 +00002724def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2725def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2726def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2727def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2728def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2729def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2730def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2731def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2732def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2733def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002734
Matt Arsenault8ae59612014-09-05 16:24:58 +00002735def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002736
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002737
Tom Stellard556d9aa2013-06-03 17:39:37 +00002738//===----------------------------------------------------------------------===//
2739// MUBUF Patterns
2740//===----------------------------------------------------------------------===//
2741
Tom Stellard07a10a32013-06-03 17:39:43 +00002742multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002743 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002744 def : Pat <
2745 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2746 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2747 >;
Tom Stellardb02094e2014-07-21 15:45:01 +00002748
Tom Stellard07a10a32013-06-03 17:39:43 +00002749}
2750
Tom Stellardb02094e2014-07-21 15:45:01 +00002751defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2752defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2753defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2754defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2755defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2756defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2757defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2758
2759class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2760 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2761 i32:$soffset, u16imm:$offset))),
2762 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2763>;
2764
2765def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2766def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2767def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2768def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2769def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2770def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2771def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002772
Michel Danzer13736222014-01-27 07:20:51 +00002773// BUFFER_LOAD_DWORD*, addr64=0
2774multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2775 MUBUF bothen> {
2776
2777 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002778 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002779 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2780 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002781 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002782 (as_i1imm $slc), (as_i1imm $tfe))
2783 >;
2784
2785 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002786 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002787 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002788 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002789 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002790 (as_i1imm $tfe))
2791 >;
2792
2793 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002794 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002795 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2796 imm:$tfe)),
2797 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2798 (as_i1imm $slc), (as_i1imm $tfe))
2799 >;
2800
2801 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002802 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002803 imm, 1, 1, imm:$glc, imm:$slc,
2804 imm:$tfe)),
2805 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2806 (as_i1imm $tfe))
2807 >;
2808}
2809
2810defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2811 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2812defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2813 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2814defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2815 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2816
Tom Stellardb02094e2014-07-21 15:45:01 +00002817class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002818 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2819 u16imm:$offset)),
2820 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002821>;
2822
Tom Stellardddea4862014-08-11 22:18:14 +00002823def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2824def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2825def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2826def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2827def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002828
2829/*
2830class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2831 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2832 (Instr $value, $srsrc, $vaddr, $offset)
2833>;
2834
2835def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2836def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2837def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2838def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2839def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2840
2841*/
2842
Tom Stellardafcf12f2013-09-12 02:55:14 +00002843//===----------------------------------------------------------------------===//
2844// MTBUF Patterns
2845//===----------------------------------------------------------------------===//
2846
2847// TBUFFER_STORE_FORMAT_*, addr64=0
2848class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002849 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002850 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2851 imm:$nfmt, imm:$offen, imm:$idxen,
2852 imm:$glc, imm:$slc, imm:$tfe),
2853 (opcode
2854 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2855 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2856 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2857>;
2858
2859def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2860def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2861def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2862def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2863
Matt Arsenault84543822014-06-11 18:11:34 +00002864let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002865
2866// Sea island new arithmetic instructinos
Tom Stellard94d2e992014-10-07 23:51:34 +00002867defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "V_TRUNC_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002868 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002869>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002870defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "V_CEIL_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002871 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002872>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002873defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "V_FLOOR_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002874 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002875>;
Tom Stellard94d2e992014-10-07 23:51:34 +00002876defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "V_RNDNE_F64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002877 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002878>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002879
Tom Stellardb4a313a2014-08-01 00:32:39 +00002880defm V_QSAD_PK_U16_U8 : VOP3Inst <0x00000173, "V_QSAD_PK_U16_U8",
2881 VOP_I32_I32_I32
2882>;
2883defm V_MQSAD_U16_U8 : VOP3Inst <0x000000172, "V_MQSAD_U16_U8",
2884 VOP_I32_I32_I32
2885>;
2886defm V_MQSAD_U32_U8 : VOP3Inst <0x00000175, "V_MQSAD_U32_U8",
2887 VOP_I32_I32_I32
2888>;
2889defm V_MAD_U64_U32 : VOP3Inst <0x00000176, "V_MAD_U64_U32",
2890 VOP_I64_I32_I32_I64
2891>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002892
2893// XXX - Does this set VCC?
Tom Stellardb4a313a2014-08-01 00:32:39 +00002894defm V_MAD_I64_I32 : VOP3Inst <0x00000177, "V_MAD_I64_I32",
2895 VOP_I64_I32_I32_I64
2896>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002897
2898// Remaining instructions:
2899// FLAT_*
2900// S_CBRANCH_CDBGUSER
2901// S_CBRANCH_CDBGSYS
2902// S_CBRANCH_CDBGSYS_OR_USER
2903// S_CBRANCH_CDBGSYS_AND_USER
2904// S_DCACHE_INV_VOL
2905// V_EXP_LEGACY_F32
2906// V_LOG_LEGACY_F32
2907// DS_NOP
2908// DS_GWS_SEMA_RELEASE_ALL
2909// DS_WRAP_RTN_B32
2910// DS_CNDXCHG32_RTN_B64
2911// DS_WRITE_B96
2912// DS_WRITE_B128
2913// DS_CONDXCHG32_RTN_B128
2914// DS_READ_B96
2915// DS_READ_B128
2916// BUFFER_LOAD_DWORDX3
2917// BUFFER_STORE_DWORDX3
2918
Matt Arsenault84543822014-06-11 18:11:34 +00002919} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002920
Matt Arsenault3f981402014-09-15 15:41:53 +00002921//===----------------------------------------------------------------------===//
2922// Flat Patterns
2923//===----------------------------------------------------------------------===//
2924
2925class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2926 PatFrag flat_ld> :
2927 Pat <(vt (flat_ld i64:$ptr)),
2928 (Instr_ADDR64 $ptr)
2929>;
2930
2931def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2932def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2933def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2934def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2935def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2936def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2937def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2938def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2939def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2940
2941class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2942 Pat <(st vt:$value, i64:$ptr),
2943 (Instr $value, $ptr)
2944 >;
2945
2946def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2947def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2948def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2949def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2950def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2951def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002952
Christian Konig2989ffc2013-03-18 11:34:16 +00002953/********** ====================== **********/
2954/********** Indirect adressing **********/
2955/********** ====================== **********/
2956
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002957multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002958
Christian Konig2989ffc2013-03-18 11:34:16 +00002959 // 1. Extract with offset
2960 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002961 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002962 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002963 >;
2964
2965 // 2. Extract without offset
2966 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002967 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002968 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002969 >;
2970
2971 // 3. Insert with offset
2972 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002973 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002974 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002975 >;
2976
2977 // 4. Insert without offset
2978 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002979 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002980 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002981 >;
2982}
2983
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002984defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2985defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2986defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2987defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2988
2989defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2990defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2991defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2992defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002993
Tom Stellard81d871d2013-11-13 23:36:50 +00002994//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002995// Conversion Patterns
2996//===----------------------------------------------------------------------===//
2997
2998def : Pat<(i32 (sext_inreg i32:$src, i1)),
2999 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
3000
3001// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
3002// might not be worth the effort, and will need to expand to shifts when
3003// fixing SGPR copies.
3004
3005// Handle sext_inreg in i64
3006def : Pat <
3007 (i64 (sext_inreg i64:$src, i1)),
3008 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3009 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0), // 0 | 1 << 16
3010 (S_MOV_B32 -1), sub1)
3011>;
3012
3013def : Pat <
3014 (i64 (sext_inreg i64:$src, i8)),
3015 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3016 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
3017 (S_MOV_B32 -1), sub1)
3018>;
3019
3020def : Pat <
3021 (i64 (sext_inreg i64:$src, i16)),
3022 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3023 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0),
3024 (S_MOV_B32 -1), sub1)
3025>;
3026
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003027class ZExt_i64_i32_Pat <SDNode ext> : Pat <
3028 (i64 (ext i32:$src)),
3029 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3030 (S_MOV_B32 0), sub1)
3031>;
3032
3033class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3034 (i64 (ext i1:$src)),
3035 (INSERT_SUBREG
3036 (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
3037 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0),
3038 (S_MOV_B32 0), sub1)
3039>;
3040
3041
3042def : ZExt_i64_i32_Pat<zext>;
3043def : ZExt_i64_i32_Pat<anyext>;
3044def : ZExt_i64_i1_Pat<zext>;
3045def : ZExt_i64_i1_Pat<anyext>;
3046
3047def : Pat <
3048 (i64 (sext i32:$src)),
3049 (INSERT_SUBREG
3050 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), $src, sub0),
3051 (S_ASHR_I32 $src, 31), sub1)
3052>;
3053
3054def : Pat <
3055 (i64 (sext i1:$src)),
3056 (INSERT_SUBREG
3057 (INSERT_SUBREG
3058 (i64 (IMPLICIT_DEF)),
3059 (V_CNDMASK_B32_e64 0, -1, $src), sub0),
3060 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3061>;
3062
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003063def : Pat <
3064 (f32 (sint_to_fp i1:$src)),
3065 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3066>;
3067
3068def : Pat <
3069 (f32 (uint_to_fp i1:$src)),
3070 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3071>;
3072
3073def : Pat <
3074 (f64 (sint_to_fp i1:$src)),
3075 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3076>;
3077
3078def : Pat <
3079 (f64 (uint_to_fp i1:$src)),
3080 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3081>;
3082
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003083//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003084// Miscellaneous Patterns
3085//===----------------------------------------------------------------------===//
3086
3087def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003088 (i32 (trunc i64:$a)),
3089 (EXTRACT_SUBREG $a, sub0)
3090>;
3091
Michel Danzerbf1a6412014-01-28 03:01:16 +00003092def : Pat <
3093 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003094 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003095>;
3096
Tom Stellardfb961692013-10-23 00:44:19 +00003097//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003098// Miscellaneous Optimization Patterns
3099//============================================================================//
3100
Matt Arsenault49dd4282014-09-15 17:15:02 +00003101def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003102
Tom Stellard75aadc22012-12-11 21:25:42 +00003103} // End isSI predicate