blob: 9d4b8bb200ec273f79179f3489d9983809c8ecc1 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
Matt Arsenault3f981402014-09-15 15:41:53 +000034def HasFlatAddressSpace : Predicate<"Subtarget.hasFlatAddressSpace()">;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000035
Tom Stellard58ac7442014-04-29 23:12:48 +000036def WAIT_FLAG : InstFlag<"printWaitFlag">;
Tom Stellard75aadc22012-12-11 21:25:42 +000037
Tom Stellard0e70de52014-05-16 20:56:45 +000038let SubtargetPredicate = isSI in {
Tom Stellard0e70de52014-05-16 20:56:45 +000039
Tom Stellard8d6d4492014-04-22 16:33:57 +000040//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +000041// EXP Instructions
42//===----------------------------------------------------------------------===//
43
44defm EXP : EXP_m;
45
46//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +000047// SMRD Instructions
48//===----------------------------------------------------------------------===//
49
50let mayLoad = 1 in {
51
52// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
53// SMRD instructions, because the SGPR_32 register class does not include M0
54// and writing to M0 from an SMRD instruction will hang the GPU.
Tom Stellard326d6ec2014-11-05 14:50:53 +000055defm S_LOAD_DWORD : SMRD_Helper <0x00, "s_load_dword", SReg_64, SGPR_32>;
56defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "s_load_dwordx2", SReg_64, SReg_64>;
57defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "s_load_dwordx4", SReg_64, SReg_128>;
58defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "s_load_dwordx8", SReg_64, SReg_256>;
59defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "s_load_dwordx16", SReg_64, SReg_512>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000060
61defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000062 0x08, "s_buffer_load_dword", SReg_128, SGPR_32
Tom Stellard8d6d4492014-04-22 16:33:57 +000063>;
64
65defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000066 0x09, "s_buffer_load_dwordx2", SReg_128, SReg_64
Tom Stellard8d6d4492014-04-22 16:33:57 +000067>;
68
69defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000070 0x0a, "s_buffer_load_dwordx4", SReg_128, SReg_128
Tom Stellard8d6d4492014-04-22 16:33:57 +000071>;
72
73defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000074 0x0b, "s_buffer_load_dwordx8", SReg_128, SReg_256
Tom Stellard8d6d4492014-04-22 16:33:57 +000075>;
76
77defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +000078 0x0c, "s_buffer_load_dwordx16", SReg_128, SReg_512
Tom Stellard8d6d4492014-04-22 16:33:57 +000079>;
80
81} // mayLoad = 1
82
Tom Stellard326d6ec2014-11-05 14:50:53 +000083//def S_MEMTIME : SMRD_ <0x0000001e, "s_memtime", []>;
84//def S_DCACHE_INV : SMRD_ <0x0000001f, "s_dcache_inv", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +000085
86//===----------------------------------------------------------------------===//
87// SOP1 Instructions
88//===----------------------------------------------------------------------===//
89
Christian Konig76edd4f2013-02-26 17:52:29 +000090let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +000091def S_MOV_B32 : SOP1_32 <0x00000003, "s_mov_b32", []>;
92def S_MOV_B64 : SOP1_64 <0x00000004, "s_mov_b64", []>;
93def S_CMOV_B32 : SOP1_32 <0x00000005, "s_cmov_b32", []>;
94def S_CMOV_B64 : SOP1_64 <0x00000006, "s_cmov_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000095} // End isMoveImm = 1
96
Tom Stellard326d6ec2014-11-05 14:50:53 +000097def S_NOT_B32 : SOP1_32 <0x00000007, "s_not_b32",
Matt Arsenault2c335622014-04-09 07:16:16 +000098 [(set i32:$dst, (not i32:$src0))]
99>;
100
Tom Stellard326d6ec2014-11-05 14:50:53 +0000101def S_NOT_B64 : SOP1_64 <0x00000008, "s_not_b64",
Matt Arsenault689f3252014-06-09 16:36:31 +0000102 [(set i64:$dst, (not i64:$src0))]
103>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000104def S_WQM_B32 : SOP1_32 <0x00000009, "s_wqm_b32", []>;
105def S_WQM_B64 : SOP1_64 <0x0000000a, "s_wqm_b64", []>;
106def S_BREV_B32 : SOP1_32 <0x0000000b, "s_brev_b32",
Matt Arsenault43160e72014-06-18 17:13:57 +0000107 [(set i32:$dst, (AMDGPUbrev i32:$src0))]
108>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000109def S_BREV_B64 : SOP1_64 <0x0000000c, "s_brev_b64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000110
Tom Stellard326d6ec2014-11-05 14:50:53 +0000111////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "s_bcnt0_i32_b32", []>;
112////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "s_bcnt0_i32_b64", []>;
113def S_BCNT1_I32_B32 : SOP1_32 <0x0000000f, "s_bcnt1_i32_b32",
Matt Arsenaultb5b51102014-06-10 19:18:21 +0000114 [(set i32:$dst, (ctpop i32:$src0))]
115>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000116def S_BCNT1_I32_B64 : SOP1_32_64 <0x00000010, "s_bcnt1_i32_b64", []>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000117
Tom Stellard326d6ec2014-11-05 14:50:53 +0000118////def S_FF0_I32_B32 : SOP1_32 <0x00000011, "s_ff0_i32_b32", []>;
119////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "s_ff0_i32_b64", []>;
120def S_FF1_I32_B32 : SOP1_32 <0x00000013, "s_ff1_i32_b32",
Matt Arsenault295b86e2014-06-17 17:36:27 +0000121 [(set i32:$dst, (cttz_zero_undef i32:$src0))]
122>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000123////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "s_ff1_i32_b64", []>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000124
Tom Stellard326d6ec2014-11-05 14:50:53 +0000125def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "s_flbit_i32_b32",
Matt Arsenault85796012014-06-17 17:36:24 +0000126 [(set i32:$dst, (ctlz_zero_undef i32:$src0))]
127>;
Matt Arsenault295b86e2014-06-17 17:36:27 +0000128
Tom Stellard326d6ec2014-11-05 14:50:53 +0000129//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "s_flbit_i32_b64", []>;
130def S_FLBIT_I32 : SOP1_32 <0x00000017, "s_flbit_i32", []>;
131//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "s_flbit_i32_i64", []>;
132def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "s_sext_i32_i8",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000133 [(set i32:$dst, (sext_inreg i32:$src0, i8))]
134>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000135def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "s_sext_i32_i16",
Matt Arsenault27cc9582014-04-18 01:53:18 +0000136 [(set i32:$dst, (sext_inreg i32:$src0, i16))]
137>;
Matt Arsenault5dbd5db2014-04-22 03:49:30 +0000138
Tom Stellard326d6ec2014-11-05 14:50:53 +0000139////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "s_bitset0_b32", []>;
140////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "s_bitset0_b64", []>;
141////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "s_bitset1_b32", []>;
142////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "s_bitset1_b64", []>;
Tom Stellard067c8152014-07-21 14:01:14 +0000143def S_GETPC_B64 : SOP1 <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000144 0x0000001f, (outs SReg_64:$dst), (ins), "s_getpc_b64 $dst", []
Tom Stellard067c8152014-07-21 14:01:14 +0000145> {
146 let SSRC0 = 0;
147}
Tom Stellard326d6ec2014-11-05 14:50:53 +0000148def S_SETPC_B64 : SOP1_64 <0x00000020, "s_setpc_b64", []>;
149def S_SWAPPC_B64 : SOP1_64 <0x00000021, "s_swappc_b64", []>;
150def S_RFE_B64 : SOP1_64 <0x00000022, "s_rfe_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000151
152let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
153
Tom Stellard326d6ec2014-11-05 14:50:53 +0000154def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "s_and_saveexec_b64", []>;
155def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "s_or_saveexec_b64", []>;
156def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "s_xor_saveexec_b64", []>;
157def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "s_andn2_saveexec_b64", []>;
158def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "s_orn2_saveexec_b64", []>;
159def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "s_nand_saveexec_b64", []>;
160def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "s_nor_saveexec_b64", []>;
161def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "s_xnor_saveexec_b64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000162
163} // End hasSideEffects = 1
164
Tom Stellard326d6ec2014-11-05 14:50:53 +0000165def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "s_quadmask_b32", []>;
166def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "s_quadmask_b64", []>;
167def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "s_movrels_b32", []>;
168def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "s_movrels_b64", []>;
169def S_MOVRELD_B32 : SOP1_32 <0x00000030, "s_movreld_b32", []>;
170def S_MOVRELD_B64 : SOP1_64 <0x00000031, "s_movreld_b64", []>;
171//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "s_cbranch_join", []>;
172def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "s_mov_regrd_b32", []>;
173def S_ABS_I32 : SOP1_32 <0x00000034, "s_abs_i32", []>;
174def S_MOV_FED_B32 : SOP1_32 <0x00000035, "s_mov_fed_b32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000175
176//===----------------------------------------------------------------------===//
177// SOP2 Instructions
178//===----------------------------------------------------------------------===//
179
180let Defs = [SCC] in { // Carry out goes to SCC
181let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000182def S_ADD_U32 : SOP2_32 <0x00000000, "s_add_u32", []>;
183def S_ADD_I32 : SOP2_32 <0x00000002, "s_add_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000184 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
185>;
186} // End isCommutable = 1
187
Tom Stellard326d6ec2014-11-05 14:50:53 +0000188def S_SUB_U32 : SOP2_32 <0x00000001, "s_sub_u32", []>;
189def S_SUB_I32 : SOP2_32 <0x00000003, "s_sub_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000190 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
191>;
192
193let Uses = [SCC] in { // Carry in comes from SCC
194let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000195def S_ADDC_U32 : SOP2_32 <0x00000004, "s_addc_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000196 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
197} // End isCommutable = 1
198
Tom Stellard326d6ec2014-11-05 14:50:53 +0000199def S_SUBB_U32 : SOP2_32 <0x00000005, "s_subb_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000200 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
201} // End Uses = [SCC]
202} // End Defs = [SCC]
203
Tom Stellard326d6ec2014-11-05 14:50:53 +0000204def S_MIN_I32 : SOP2_32 <0x00000006, "s_min_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000205 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
206>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000207def S_MIN_U32 : SOP2_32 <0x00000007, "s_min_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000208 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
209>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000210def S_MAX_I32 : SOP2_32 <0x00000008, "s_max_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000211 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
212>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000213def S_MAX_U32 : SOP2_32 <0x00000009, "s_max_u32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000214 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
215>;
216
Matt Arsenault1a179e82014-11-13 20:23:36 +0000217def S_CSELECT_B32 : SOP2_SELECT_32 <
218 0x0000000a, "s_cselect_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000219 []
220>;
221
Tom Stellard326d6ec2014-11-05 14:50:53 +0000222def S_CSELECT_B64 : SOP2_64 <0x0000000b, "s_cselect_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000223
Tom Stellard326d6ec2014-11-05 14:50:53 +0000224def S_AND_B32 : SOP2_32 <0x0000000e, "s_and_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000225 [(set i32:$dst, (and i32:$src0, i32:$src1))]
226>;
227
Tom Stellard326d6ec2014-11-05 14:50:53 +0000228def S_AND_B64 : SOP2_64 <0x0000000f, "s_and_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000229 [(set i64:$dst, (and i64:$src0, i64:$src1))]
230>;
231
Tom Stellard326d6ec2014-11-05 14:50:53 +0000232def S_OR_B32 : SOP2_32 <0x00000010, "s_or_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000233 [(set i32:$dst, (or i32:$src0, i32:$src1))]
234>;
235
Tom Stellard326d6ec2014-11-05 14:50:53 +0000236def S_OR_B64 : SOP2_64 <0x00000011, "s_or_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000237 [(set i64:$dst, (or i64:$src0, i64:$src1))]
238>;
239
Tom Stellard326d6ec2014-11-05 14:50:53 +0000240def S_XOR_B32 : SOP2_32 <0x00000012, "s_xor_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000241 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
242>;
243
Tom Stellard326d6ec2014-11-05 14:50:53 +0000244def S_XOR_B64 : SOP2_64 <0x00000013, "s_xor_b64",
Tom Stellard58ac7442014-04-29 23:12:48 +0000245 [(set i64:$dst, (xor i64:$src0, i64:$src1))]
Tom Stellard8d6d4492014-04-22 16:33:57 +0000246>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000247def S_ANDN2_B32 : SOP2_32 <0x00000014, "s_andn2_b32", []>;
248def S_ANDN2_B64 : SOP2_64 <0x00000015, "s_andn2_b64", []>;
249def S_ORN2_B32 : SOP2_32 <0x00000016, "s_orn2_b32", []>;
250def S_ORN2_B64 : SOP2_64 <0x00000017, "s_orn2_b64", []>;
251def S_NAND_B32 : SOP2_32 <0x00000018, "s_nand_b32", []>;
252def S_NAND_B64 : SOP2_64 <0x00000019, "s_nand_b64", []>;
253def S_NOR_B32 : SOP2_32 <0x0000001a, "s_nor_b32", []>;
254def S_NOR_B64 : SOP2_64 <0x0000001b, "s_nor_b64", []>;
255def S_XNOR_B32 : SOP2_32 <0x0000001c, "s_xnor_b32", []>;
256def S_XNOR_B64 : SOP2_64 <0x0000001d, "s_xnor_b64", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000257
258// Use added complexity so these patterns are preferred to the VALU patterns.
259let AddedComplexity = 1 in {
260
Tom Stellard326d6ec2014-11-05 14:50:53 +0000261def S_LSHL_B32 : SOP2_32 <0x0000001e, "s_lshl_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000262 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
263>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000264def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "s_lshl_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000265 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
266>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000267def S_LSHR_B32 : SOP2_32 <0x00000020, "s_lshr_b32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000268 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
269>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000270def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "s_lshr_b64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000271 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
272>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000273def S_ASHR_I32 : SOP2_32 <0x00000022, "s_ashr_i32",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000274 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
275>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000276def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "s_ashr_i64",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000277 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
278>;
279
Tom Stellard8d6d4492014-04-22 16:33:57 +0000280
Tom Stellard326d6ec2014-11-05 14:50:53 +0000281def S_BFM_B32 : SOP2_32 <0x00000024, "s_bfm_b32", []>;
282def S_BFM_B64 : SOP2_64 <0x00000025, "s_bfm_b64", []>;
283def S_MUL_I32 : SOP2_32 <0x00000026, "s_mul_i32",
Matt Arsenault869cd072014-09-03 23:24:35 +0000284 [(set i32:$dst, (mul i32:$src0, i32:$src1))]
285>;
286
287} // End AddedComplexity = 1
288
Tom Stellard326d6ec2014-11-05 14:50:53 +0000289def S_BFE_U32 : SOP2_32 <0x00000027, "s_bfe_u32", []>;
290def S_BFE_I32 : SOP2_32 <0x00000028, "s_bfe_i32", []>;
291def S_BFE_U64 : SOP2_64 <0x00000029, "s_bfe_u64", []>;
292def S_BFE_I64 : SOP2_64 <0x0000002a, "s_bfe_i64", []>;
293//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "s_cbranch_g_fork", []>;
294def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "s_absdiff_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000295
296//===----------------------------------------------------------------------===//
297// SOPC Instructions
298//===----------------------------------------------------------------------===//
299
Tom Stellard326d6ec2014-11-05 14:50:53 +0000300def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "s_cmp_eq_i32">;
301def S_CMP_LG_I32 : SOPC_32 <0x00000001, "s_cmp_lg_i32">;
302def S_CMP_GT_I32 : SOPC_32 <0x00000002, "s_cmp_gt_i32">;
303def S_CMP_GE_I32 : SOPC_32 <0x00000003, "s_cmp_ge_i32">;
304def S_CMP_LT_I32 : SOPC_32 <0x00000004, "s_cmp_lt_i32">;
305def S_CMP_LE_I32 : SOPC_32 <0x00000005, "s_cmp_le_i32">;
306def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "s_cmp_eq_u32">;
307def S_CMP_LG_U32 : SOPC_32 <0x00000007, "s_cmp_lg_u32">;
308def S_CMP_GT_U32 : SOPC_32 <0x00000008, "s_cmp_gt_u32">;
309def S_CMP_GE_U32 : SOPC_32 <0x00000009, "s_cmp_ge_u32">;
310def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "s_cmp_lt_u32">;
311def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "s_cmp_le_u32">;
312////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "s_bitcmp0_b32", []>;
313////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "s_bitcmp1_b32", []>;
314////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "s_bitcmp0_b64", []>;
315////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "s_bitcmp1_b64", []>;
316//def S_SETVSKIP : SOPC_ <0x00000010, "s_setvskip", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000317
318//===----------------------------------------------------------------------===//
319// SOPK Instructions
320//===----------------------------------------------------------------------===//
321
Tom Stellard326d6ec2014-11-05 14:50:53 +0000322def S_MOVK_I32 : SOPK_32 <0x00000000, "s_movk_i32", []>;
323def S_CMOVK_I32 : SOPK_32 <0x00000002, "s_cmovk_i32", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000324
325/*
326This instruction is disabled for now until we can figure out how to teach
327the instruction selector to correctly use the S_CMP* vs V_CMP*
328instructions.
329
330When this instruction is enabled the code generator sometimes produces this
331invalid sequence:
332
333SCC = S_CMPK_EQ_I32 SGPR0, imm
334VCC = COPY SCC
335VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
336
337def S_CMPK_EQ_I32 : SOPK <
338 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000339 "s_cmpk_eq_i32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000340 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000341>;
342*/
343
Matt Arsenault520e7c42014-06-18 16:53:48 +0000344let isCompare = 1, Defs = [SCC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000345def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "s_cmpk_lg_i32", []>;
346def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "s_cmpk_gt_i32", []>;
347def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "s_cmpk_ge_i32", []>;
348def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "s_cmpk_lt_i32", []>;
349def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "s_cmpk_le_i32", []>;
350def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "s_cmpk_eq_u32", []>;
351def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "s_cmpk_lg_u32", []>;
352def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "s_cmpk_gt_u32", []>;
353def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "s_cmpk_ge_u32", []>;
354def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "s_cmpk_lt_u32", []>;
355def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "s_cmpk_le_u32", []>;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000356} // End isCompare = 1, Defs = [SCC]
Christian Konig76edd4f2013-02-26 17:52:29 +0000357
Matt Arsenault3383eec2013-11-14 22:32:49 +0000358let Defs = [SCC], isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000359 def S_ADDK_I32 : SOPK_32 <0x0000000f, "s_addk_i32", []>;
360 def S_MULK_I32 : SOPK_32 <0x00000010, "s_mulk_i32", []>;
Matt Arsenault3383eec2013-11-14 22:32:49 +0000361}
362
Tom Stellard326d6ec2014-11-05 14:50:53 +0000363//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "s_cbranch_i_fork", []>;
364def S_GETREG_B32 : SOPK_32 <0x00000012, "s_getreg_b32", []>;
365def S_SETREG_B32 : SOPK_32 <0x00000013, "s_setreg_b32", []>;
366def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "s_getreg_regrd_b32", []>;
367//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "s_setreg_imm32_b32", []>;
368//def EXP : EXP_ <0x00000000, "exp", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000369
Tom Stellard8d6d4492014-04-22 16:33:57 +0000370//===----------------------------------------------------------------------===//
371// SOPP Instructions
372//===----------------------------------------------------------------------===//
373
Tom Stellard326d6ec2014-11-05 14:50:53 +0000374def S_NOP : SOPP <0x00000000, (ins i16imm:$simm16), "s_nop $simm16", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000375
376let isTerminator = 1 in {
377
Tom Stellard326d6ec2014-11-05 14:50:53 +0000378def S_ENDPGM : SOPP <0x00000001, (ins), "s_endpgm",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000379 [(IL_retflag)]> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000380 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000381 let isBarrier = 1;
382 let hasCtrlDep = 1;
383}
384
385let isBranch = 1 in {
386def S_BRANCH : SOPP <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000387 0x00000002, (ins sopp_brtarget:$simm16), "s_branch $simm16",
Tom Stellarde08fe682014-07-21 14:01:05 +0000388 [(br bb:$simm16)]> {
Tom Stellard8d6d4492014-04-22 16:33:57 +0000389 let isBarrier = 1;
390}
391
392let DisableEncoding = "$scc" in {
393def S_CBRANCH_SCC0 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000394 0x00000004, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000395 "s_cbranch_scc0 $simm16", []
Tom Stellard8d6d4492014-04-22 16:33:57 +0000396>;
397def S_CBRANCH_SCC1 : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000398 0x00000005, (ins sopp_brtarget:$simm16, SCCReg:$scc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000399 "s_cbranch_scc1 $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000400 []
401>;
402} // End DisableEncoding = "$scc"
403
404def S_CBRANCH_VCCZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000405 0x00000006, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000406 "s_cbranch_vccz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000407 []
408>;
409def S_CBRANCH_VCCNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000410 0x00000007, (ins sopp_brtarget:$simm16, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000411 "s_cbranch_vccnz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000412 []
413>;
414
415let DisableEncoding = "$exec" in {
416def S_CBRANCH_EXECZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000417 0x00000008, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000418 "s_cbranch_execz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000419 []
420>;
421def S_CBRANCH_EXECNZ : SOPP <
Tom Stellard01825af2014-07-21 14:01:08 +0000422 0x00000009, (ins sopp_brtarget:$simm16, EXECReg:$exec),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000423 "s_cbranch_execnz $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000424 []
425>;
426} // End DisableEncoding = "$exec"
427
428
429} // End isBranch = 1
430} // End isTerminator = 1
431
432let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000433def S_BARRIER : SOPP <0x0000000a, (ins), "s_barrier",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000434 [(int_AMDGPU_barrier_local)]
435> {
Tom Stellarde08fe682014-07-21 14:01:05 +0000436 let simm16 = 0;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000437 let isBarrier = 1;
438 let hasCtrlDep = 1;
439 let mayLoad = 1;
440 let mayStore = 1;
441}
442
Tom Stellard326d6ec2014-11-05 14:50:53 +0000443def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "s_waitcnt $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000444 []
445>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000446//def S_SETHALT : SOPP_ <0x0000000d, "s_sethalt", []>;
447//def S_SLEEP : SOPP_ <0x0000000e, "s_sleep", []>;
448//def S_SETPRIO : SOPP_ <0x0000000f, "s_setprio", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000449
450let Uses = [EXEC] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000451 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "s_sendmsg $simm16",
Tom Stellard8d6d4492014-04-22 16:33:57 +0000452 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
453 > {
454 let DisableEncoding = "$m0";
455 }
456} // End Uses = [EXEC]
457
Tom Stellard326d6ec2014-11-05 14:50:53 +0000458//def S_SENDMSGHALT : SOPP_ <0x00000011, "s_sendmsghalt", []>;
459//def S_TRAP : SOPP_ <0x00000012, "s_trap", []>;
460//def S_ICACHE_INV : SOPP_ <0x00000013, "s_icache_inv", []>;
461//def S_INCPERFLEVEL : SOPP_ <0x00000014, "s_incperflevel", []>;
462//def S_DECPERFLEVEL : SOPP_ <0x00000015, "s_decperflevel", []>;
463//def S_TTRACEDATA : SOPP_ <0x00000016, "s_ttracedata", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000464} // End hasSideEffects
465
466//===----------------------------------------------------------------------===//
467// VOPC Instructions
468//===----------------------------------------------------------------------===//
469
Christian Konig76edd4f2013-02-26 17:52:29 +0000470let isCompare = 1 in {
471
Tom Stellard326d6ec2014-11-05 14:50:53 +0000472defm V_CMP_F_F32 : VOPC_F32 <vopc<0x0>, "v_cmp_f_f32">;
473defm V_CMP_LT_F32 : VOPC_F32 <vopc<0x1>, "v_cmp_lt_f32", COND_OLT>;
474defm V_CMP_EQ_F32 : VOPC_F32 <vopc<0x2>, "v_cmp_eq_f32", COND_OEQ>;
475defm V_CMP_LE_F32 : VOPC_F32 <vopc<0x3>, "v_cmp_le_f32", COND_OLE>;
476defm V_CMP_GT_F32 : VOPC_F32 <vopc<0x4>, "v_cmp_gt_f32", COND_OGT>;
477defm V_CMP_LG_F32 : VOPC_F32 <vopc<0x5>, "v_cmp_lg_f32">;
478defm V_CMP_GE_F32 : VOPC_F32 <vopc<0x6>, "v_cmp_ge_f32", COND_OGE>;
479defm V_CMP_O_F32 : VOPC_F32 <vopc<0x7>, "v_cmp_o_f32", COND_O>;
480defm V_CMP_U_F32 : VOPC_F32 <vopc<0x8>, "v_cmp_u_f32", COND_UO>;
481defm V_CMP_NGE_F32 : VOPC_F32 <vopc<0x9>, "v_cmp_nge_f32">;
482defm V_CMP_NLG_F32 : VOPC_F32 <vopc<0xa>, "v_cmp_nlg_f32">;
483defm V_CMP_NGT_F32 : VOPC_F32 <vopc<0xb>, "v_cmp_ngt_f32">;
484defm V_CMP_NLE_F32 : VOPC_F32 <vopc<0xc>, "v_cmp_nle_f32">;
485defm V_CMP_NEQ_F32 : VOPC_F32 <vopc<0xd>, "v_cmp_neq_f32", COND_UNE>;
486defm V_CMP_NLT_F32 : VOPC_F32 <vopc<0xe>, "v_cmp_nlt_f32">;
487defm V_CMP_TRU_F32 : VOPC_F32 <vopc<0xf>, "v_cmp_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000488
Matt Arsenault520e7c42014-06-18 16:53:48 +0000489let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000490
Tom Stellard326d6ec2014-11-05 14:50:53 +0000491defm V_CMPX_F_F32 : VOPCX_F32 <vopc<0x10>, "v_cmpx_f_f32">;
492defm V_CMPX_LT_F32 : VOPCX_F32 <vopc<0x11>, "v_cmpx_lt_f32">;
493defm V_CMPX_EQ_F32 : VOPCX_F32 <vopc<0x12>, "v_cmpx_eq_f32">;
494defm V_CMPX_LE_F32 : VOPCX_F32 <vopc<0x13>, "v_cmpx_le_f32">;
495defm V_CMPX_GT_F32 : VOPCX_F32 <vopc<0x14>, "v_cmpx_gt_f32">;
496defm V_CMPX_LG_F32 : VOPCX_F32 <vopc<0x15>, "v_cmpx_lg_f32">;
497defm V_CMPX_GE_F32 : VOPCX_F32 <vopc<0x16>, "v_cmpx_ge_f32">;
498defm V_CMPX_O_F32 : VOPCX_F32 <vopc<0x17>, "v_cmpx_o_f32">;
499defm V_CMPX_U_F32 : VOPCX_F32 <vopc<0x18>, "v_cmpx_u_f32">;
500defm V_CMPX_NGE_F32 : VOPCX_F32 <vopc<0x19>, "v_cmpx_nge_f32">;
501defm V_CMPX_NLG_F32 : VOPCX_F32 <vopc<0x1a>, "v_cmpx_nlg_f32">;
502defm V_CMPX_NGT_F32 : VOPCX_F32 <vopc<0x1b>, "v_cmpx_ngt_f32">;
503defm V_CMPX_NLE_F32 : VOPCX_F32 <vopc<0x1c>, "v_cmpx_nle_f32">;
504defm V_CMPX_NEQ_F32 : VOPCX_F32 <vopc<0x1d>, "v_cmpx_neq_f32">;
505defm V_CMPX_NLT_F32 : VOPCX_F32 <vopc<0x1e>, "v_cmpx_nlt_f32">;
506defm V_CMPX_TRU_F32 : VOPCX_F32 <vopc<0x1f>, "v_cmpx_tru_f32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000507
Matt Arsenault520e7c42014-06-18 16:53:48 +0000508} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000509
Tom Stellard326d6ec2014-11-05 14:50:53 +0000510defm V_CMP_F_F64 : VOPC_F64 <vopc<0x20>, "v_cmp_f_f64">;
511defm V_CMP_LT_F64 : VOPC_F64 <vopc<0x21>, "v_cmp_lt_f64", COND_OLT>;
512defm V_CMP_EQ_F64 : VOPC_F64 <vopc<0x22>, "v_cmp_eq_f64", COND_OEQ>;
513defm V_CMP_LE_F64 : VOPC_F64 <vopc<0x23>, "v_cmp_le_f64", COND_OLE>;
514defm V_CMP_GT_F64 : VOPC_F64 <vopc<0x24>, "v_cmp_gt_f64", COND_OGT>;
515defm V_CMP_LG_F64 : VOPC_F64 <vopc<0x25>, "v_cmp_lg_f64">;
516defm V_CMP_GE_F64 : VOPC_F64 <vopc<0x26>, "v_cmp_ge_f64", COND_OGE>;
517defm V_CMP_O_F64 : VOPC_F64 <vopc<0x27>, "v_cmp_o_f64", COND_O>;
518defm V_CMP_U_F64 : VOPC_F64 <vopc<0x28>, "v_cmp_u_f64", COND_UO>;
519defm V_CMP_NGE_F64 : VOPC_F64 <vopc<0x29>, "v_cmp_nge_f64">;
520defm V_CMP_NLG_F64 : VOPC_F64 <vopc<0x2a>, "v_cmp_nlg_f64">;
521defm V_CMP_NGT_F64 : VOPC_F64 <vopc<0x2b>, "v_cmp_ngt_f64">;
522defm V_CMP_NLE_F64 : VOPC_F64 <vopc<0x2c>, "v_cmp_nle_f64">;
523defm V_CMP_NEQ_F64 : VOPC_F64 <vopc<0x2d>, "v_cmp_neq_f64", COND_UNE>;
524defm V_CMP_NLT_F64 : VOPC_F64 <vopc<0x2e>, "v_cmp_nlt_f64">;
525defm V_CMP_TRU_F64 : VOPC_F64 <vopc<0x2f>, "v_cmp_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000526
Matt Arsenault520e7c42014-06-18 16:53:48 +0000527let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000528
Tom Stellard326d6ec2014-11-05 14:50:53 +0000529defm V_CMPX_F_F64 : VOPCX_F64 <vopc<0x30>, "v_cmpx_f_f64">;
530defm V_CMPX_LT_F64 : VOPCX_F64 <vopc<0x31>, "v_cmpx_lt_f64">;
531defm V_CMPX_EQ_F64 : VOPCX_F64 <vopc<0x32>, "v_cmpx_eq_f64">;
532defm V_CMPX_LE_F64 : VOPCX_F64 <vopc<0x33>, "v_cmpx_le_f64">;
533defm V_CMPX_GT_F64 : VOPCX_F64 <vopc<0x34>, "v_cmpx_gt_f64">;
534defm V_CMPX_LG_F64 : VOPCX_F64 <vopc<0x35>, "v_cmpx_lg_f64">;
535defm V_CMPX_GE_F64 : VOPCX_F64 <vopc<0x36>, "v_cmpx_ge_f64">;
536defm V_CMPX_O_F64 : VOPCX_F64 <vopc<0x37>, "v_cmpx_o_f64">;
537defm V_CMPX_U_F64 : VOPCX_F64 <vopc<0x38>, "v_cmpx_u_f64">;
538defm V_CMPX_NGE_F64 : VOPCX_F64 <vopc<0x39>, "v_cmpx_nge_f64">;
539defm V_CMPX_NLG_F64 : VOPCX_F64 <vopc<0x3a>, "v_cmpx_nlg_f64">;
540defm V_CMPX_NGT_F64 : VOPCX_F64 <vopc<0x3b>, "v_cmpx_ngt_f64">;
541defm V_CMPX_NLE_F64 : VOPCX_F64 <vopc<0x3c>, "v_cmpx_nle_f64">;
542defm V_CMPX_NEQ_F64 : VOPCX_F64 <vopc<0x3d>, "v_cmpx_neq_f64">;
543defm V_CMPX_NLT_F64 : VOPCX_F64 <vopc<0x3e>, "v_cmpx_nlt_f64">;
544defm V_CMPX_TRU_F64 : VOPCX_F64 <vopc<0x3f>, "v_cmpx_tru_f64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000545
Matt Arsenault520e7c42014-06-18 16:53:48 +0000546} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000547
Tom Stellard326d6ec2014-11-05 14:50:53 +0000548defm V_CMPS_F_F32 : VOPC_F32 <vopc<0x40>, "v_cmps_f_f32">;
549defm V_CMPS_LT_F32 : VOPC_F32 <vopc<0x41>, "v_cmps_lt_f32">;
550defm V_CMPS_EQ_F32 : VOPC_F32 <vopc<0x42>, "v_cmps_eq_f32">;
551defm V_CMPS_LE_F32 : VOPC_F32 <vopc<0x43>, "v_cmps_le_f32">;
552defm V_CMPS_GT_F32 : VOPC_F32 <vopc<0x44>, "v_cmps_gt_f32">;
553defm V_CMPS_LG_F32 : VOPC_F32 <vopc<0x45>, "v_cmps_lg_f32">;
554defm V_CMPS_GE_F32 : VOPC_F32 <vopc<0x46>, "v_cmps_ge_f32">;
555defm V_CMPS_O_F32 : VOPC_F32 <vopc<0x47>, "v_cmps_o_f32">;
556defm V_CMPS_U_F32 : VOPC_F32 <vopc<0x48>, "v_cmps_u_f32">;
557defm V_CMPS_NGE_F32 : VOPC_F32 <vopc<0x49>, "v_cmps_nge_f32">;
558defm V_CMPS_NLG_F32 : VOPC_F32 <vopc<0x4a>, "v_cmps_nlg_f32">;
559defm V_CMPS_NGT_F32 : VOPC_F32 <vopc<0x4b>, "v_cmps_ngt_f32">;
560defm V_CMPS_NLE_F32 : VOPC_F32 <vopc<0x4c>, "v_cmps_nle_f32">;
561defm V_CMPS_NEQ_F32 : VOPC_F32 <vopc<0x4d>, "v_cmps_neq_f32">;
562defm V_CMPS_NLT_F32 : VOPC_F32 <vopc<0x4e>, "v_cmps_nlt_f32">;
563defm V_CMPS_TRU_F32 : VOPC_F32 <vopc<0x4f>, "v_cmps_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000564
Matt Arsenault520e7c42014-06-18 16:53:48 +0000565let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000566
Tom Stellard326d6ec2014-11-05 14:50:53 +0000567defm V_CMPSX_F_F32 : VOPCX_F32 <vopc<0x50>, "v_cmpsx_f_f32">;
568defm V_CMPSX_LT_F32 : VOPCX_F32 <vopc<0x51>, "v_cmpsx_lt_f32">;
569defm V_CMPSX_EQ_F32 : VOPCX_F32 <vopc<0x52>, "v_cmpsx_eq_f32">;
570defm V_CMPSX_LE_F32 : VOPCX_F32 <vopc<0x53>, "v_cmpsx_le_f32">;
571defm V_CMPSX_GT_F32 : VOPCX_F32 <vopc<0x54>, "v_cmpsx_gt_f32">;
572defm V_CMPSX_LG_F32 : VOPCX_F32 <vopc<0x55>, "v_cmpsx_lg_f32">;
573defm V_CMPSX_GE_F32 : VOPCX_F32 <vopc<0x56>, "v_cmpsx_ge_f32">;
574defm V_CMPSX_O_F32 : VOPCX_F32 <vopc<0x57>, "v_cmpsx_o_f32">;
575defm V_CMPSX_U_F32 : VOPCX_F32 <vopc<0x58>, "v_cmpsx_u_f32">;
576defm V_CMPSX_NGE_F32 : VOPCX_F32 <vopc<0x59>, "v_cmpsx_nge_f32">;
577defm V_CMPSX_NLG_F32 : VOPCX_F32 <vopc<0x5a>, "v_cmpsx_nlg_f32">;
578defm V_CMPSX_NGT_F32 : VOPCX_F32 <vopc<0x5b>, "v_cmpsx_ngt_f32">;
579defm V_CMPSX_NLE_F32 : VOPCX_F32 <vopc<0x5c>, "v_cmpsx_nle_f32">;
580defm V_CMPSX_NEQ_F32 : VOPCX_F32 <vopc<0x5d>, "v_cmpsx_neq_f32">;
581defm V_CMPSX_NLT_F32 : VOPCX_F32 <vopc<0x5e>, "v_cmpsx_nlt_f32">;
582defm V_CMPSX_TRU_F32 : VOPCX_F32 <vopc<0x5f>, "v_cmpsx_tru_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000583
Matt Arsenault520e7c42014-06-18 16:53:48 +0000584} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000585
Tom Stellard326d6ec2014-11-05 14:50:53 +0000586defm V_CMPS_F_F64 : VOPC_F64 <vopc<0x60>, "v_cmps_f_f64">;
587defm V_CMPS_LT_F64 : VOPC_F64 <vopc<0x61>, "v_cmps_lt_f64">;
588defm V_CMPS_EQ_F64 : VOPC_F64 <vopc<0x62>, "v_cmps_eq_f64">;
589defm V_CMPS_LE_F64 : VOPC_F64 <vopc<0x63>, "v_cmps_le_f64">;
590defm V_CMPS_GT_F64 : VOPC_F64 <vopc<0x64>, "v_cmps_gt_f64">;
591defm V_CMPS_LG_F64 : VOPC_F64 <vopc<0x65>, "v_cmps_lg_f64">;
592defm V_CMPS_GE_F64 : VOPC_F64 <vopc<0x66>, "v_cmps_ge_f64">;
593defm V_CMPS_O_F64 : VOPC_F64 <vopc<0x67>, "v_cmps_o_f64">;
594defm V_CMPS_U_F64 : VOPC_F64 <vopc<0x68>, "v_cmps_u_f64">;
595defm V_CMPS_NGE_F64 : VOPC_F64 <vopc<0x69>, "v_cmps_nge_f64">;
596defm V_CMPS_NLG_F64 : VOPC_F64 <vopc<0x6a>, "v_cmps_nlg_f64">;
597defm V_CMPS_NGT_F64 : VOPC_F64 <vopc<0x6b>, "v_cmps_ngt_f64">;
598defm V_CMPS_NLE_F64 : VOPC_F64 <vopc<0x6c>, "v_cmps_nle_f64">;
599defm V_CMPS_NEQ_F64 : VOPC_F64 <vopc<0x6d>, "v_cmps_neq_f64">;
600defm V_CMPS_NLT_F64 : VOPC_F64 <vopc<0x6e>, "v_cmps_nlt_f64">;
601defm V_CMPS_TRU_F64 : VOPC_F64 <vopc<0x6f>, "v_cmps_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000602
603let hasSideEffects = 1, Defs = [EXEC] in {
604
Tom Stellard326d6ec2014-11-05 14:50:53 +0000605defm V_CMPSX_F_F64 : VOPC_F64 <vopc<0x70>, "v_cmpsx_f_f64">;
606defm V_CMPSX_LT_F64 : VOPC_F64 <vopc<0x71>, "v_cmpsx_lt_f64">;
607defm V_CMPSX_EQ_F64 : VOPC_F64 <vopc<0x72>, "v_cmpsx_eq_f64">;
608defm V_CMPSX_LE_F64 : VOPC_F64 <vopc<0x73>, "v_cmpsx_le_f64">;
609defm V_CMPSX_GT_F64 : VOPC_F64 <vopc<0x74>, "v_cmpsx_gt_f64">;
610defm V_CMPSX_LG_F64 : VOPC_F64 <vopc<0x75>, "v_cmpsx_lg_f64">;
611defm V_CMPSX_GE_F64 : VOPC_F64 <vopc<0x76>, "v_cmpsx_ge_f64">;
612defm V_CMPSX_O_F64 : VOPC_F64 <vopc<0x77>, "v_cmpsx_o_f64">;
613defm V_CMPSX_U_F64 : VOPC_F64 <vopc<0x78>, "v_cmpsx_u_f64">;
614defm V_CMPSX_NGE_F64 : VOPC_F64 <vopc<0x79>, "v_cmpsx_nge_f64">;
615defm V_CMPSX_NLG_F64 : VOPC_F64 <vopc<0x7a>, "v_cmpsx_nlg_f64">;
616defm V_CMPSX_NGT_F64 : VOPC_F64 <vopc<0x7b>, "v_cmpsx_ngt_f64">;
617defm V_CMPSX_NLE_F64 : VOPC_F64 <vopc<0x7c>, "v_cmpsx_nle_f64">;
618defm V_CMPSX_NEQ_F64 : VOPC_F64 <vopc<0x7d>, "v_cmpsx_neq_f64">;
619defm V_CMPSX_NLT_F64 : VOPC_F64 <vopc<0x7e>, "v_cmpsx_nlt_f64">;
620defm V_CMPSX_TRU_F64 : VOPC_F64 <vopc<0x7f>, "v_cmpsx_tru_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000621
622} // End hasSideEffects = 1, Defs = [EXEC]
623
Tom Stellard326d6ec2014-11-05 14:50:53 +0000624defm V_CMP_F_I32 : VOPC_I32 <vopc<0x80>, "v_cmp_f_i32">;
625defm V_CMP_LT_I32 : VOPC_I32 <vopc<0x81>, "v_cmp_lt_i32", COND_SLT>;
626defm V_CMP_EQ_I32 : VOPC_I32 <vopc<0x82>, "v_cmp_eq_i32", COND_EQ>;
627defm V_CMP_LE_I32 : VOPC_I32 <vopc<0x83>, "v_cmp_le_i32", COND_SLE>;
628defm V_CMP_GT_I32 : VOPC_I32 <vopc<0x84>, "v_cmp_gt_i32", COND_SGT>;
629defm V_CMP_NE_I32 : VOPC_I32 <vopc<0x85>, "v_cmp_ne_i32", COND_NE>;
630defm V_CMP_GE_I32 : VOPC_I32 <vopc<0x86>, "v_cmp_ge_i32", COND_SGE>;
631defm V_CMP_T_I32 : VOPC_I32 <vopc<0x87>, "v_cmp_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000632
Matt Arsenault520e7c42014-06-18 16:53:48 +0000633let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000634
Tom Stellard326d6ec2014-11-05 14:50:53 +0000635defm V_CMPX_F_I32 : VOPCX_I32 <vopc<0x90>, "v_cmpx_f_i32">;
636defm V_CMPX_LT_I32 : VOPCX_I32 <vopc<0x91>, "v_cmpx_lt_i32">;
637defm V_CMPX_EQ_I32 : VOPCX_I32 <vopc<0x92>, "v_cmpx_eq_i32">;
638defm V_CMPX_LE_I32 : VOPCX_I32 <vopc<0x93>, "v_cmpx_le_i32">;
639defm V_CMPX_GT_I32 : VOPCX_I32 <vopc<0x94>, "v_cmpx_gt_i32">;
640defm V_CMPX_NE_I32 : VOPCX_I32 <vopc<0x95>, "v_cmpx_ne_i32">;
641defm V_CMPX_GE_I32 : VOPCX_I32 <vopc<0x96>, "v_cmpx_ge_i32">;
642defm V_CMPX_T_I32 : VOPCX_I32 <vopc<0x97>, "v_cmpx_t_i32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000643
Matt Arsenault520e7c42014-06-18 16:53:48 +0000644} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000645
Tom Stellard326d6ec2014-11-05 14:50:53 +0000646defm V_CMP_F_I64 : VOPC_I64 <vopc<0xa0>, "v_cmp_f_i64">;
647defm V_CMP_LT_I64 : VOPC_I64 <vopc<0xa1>, "v_cmp_lt_i64", COND_SLT>;
648defm V_CMP_EQ_I64 : VOPC_I64 <vopc<0xa2>, "v_cmp_eq_i64", COND_EQ>;
649defm V_CMP_LE_I64 : VOPC_I64 <vopc<0xa3>, "v_cmp_le_i64", COND_SLE>;
650defm V_CMP_GT_I64 : VOPC_I64 <vopc<0xa4>, "v_cmp_gt_i64", COND_SGT>;
651defm V_CMP_NE_I64 : VOPC_I64 <vopc<0xa5>, "v_cmp_ne_i64", COND_NE>;
652defm V_CMP_GE_I64 : VOPC_I64 <vopc<0xa6>, "v_cmp_ge_i64", COND_SGE>;
653defm V_CMP_T_I64 : VOPC_I64 <vopc<0xa7>, "v_cmp_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000654
Matt Arsenault520e7c42014-06-18 16:53:48 +0000655let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000656
Tom Stellard326d6ec2014-11-05 14:50:53 +0000657defm V_CMPX_F_I64 : VOPCX_I64 <vopc<0xb0>, "v_cmpx_f_i64">;
658defm V_CMPX_LT_I64 : VOPCX_I64 <vopc<0xb1>, "v_cmpx_lt_i64">;
659defm V_CMPX_EQ_I64 : VOPCX_I64 <vopc<0xb2>, "v_cmpx_eq_i64">;
660defm V_CMPX_LE_I64 : VOPCX_I64 <vopc<0xb3>, "v_cmpx_le_i64">;
661defm V_CMPX_GT_I64 : VOPCX_I64 <vopc<0xb4>, "v_cmpx_gt_i64">;
662defm V_CMPX_NE_I64 : VOPCX_I64 <vopc<0xb5>, "v_cmpx_ne_i64">;
663defm V_CMPX_GE_I64 : VOPCX_I64 <vopc<0xb6>, "v_cmpx_ge_i64">;
664defm V_CMPX_T_I64 : VOPCX_I64 <vopc<0xb7>, "v_cmpx_t_i64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000665
Matt Arsenault520e7c42014-06-18 16:53:48 +0000666} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000667
Tom Stellard326d6ec2014-11-05 14:50:53 +0000668defm V_CMP_F_U32 : VOPC_I32 <vopc<0xc0>, "v_cmp_f_u32">;
669defm V_CMP_LT_U32 : VOPC_I32 <vopc<0xc1>, "v_cmp_lt_u32", COND_ULT>;
670defm V_CMP_EQ_U32 : VOPC_I32 <vopc<0xc2>, "v_cmp_eq_u32", COND_EQ>;
671defm V_CMP_LE_U32 : VOPC_I32 <vopc<0xc3>, "v_cmp_le_u32", COND_ULE>;
672defm V_CMP_GT_U32 : VOPC_I32 <vopc<0xc4>, "v_cmp_gt_u32", COND_UGT>;
673defm V_CMP_NE_U32 : VOPC_I32 <vopc<0xc5>, "v_cmp_ne_u32", COND_NE>;
674defm V_CMP_GE_U32 : VOPC_I32 <vopc<0xc6>, "v_cmp_ge_u32", COND_UGE>;
675defm V_CMP_T_U32 : VOPC_I32 <vopc<0xc7>, "v_cmp_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000676
Matt Arsenault520e7c42014-06-18 16:53:48 +0000677let hasSideEffects = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000678
Tom Stellard326d6ec2014-11-05 14:50:53 +0000679defm V_CMPX_F_U32 : VOPCX_I32 <vopc<0xd0>, "v_cmpx_f_u32">;
680defm V_CMPX_LT_U32 : VOPCX_I32 <vopc<0xd1>, "v_cmpx_lt_u32">;
681defm V_CMPX_EQ_U32 : VOPCX_I32 <vopc<0xd2>, "v_cmpx_eq_u32">;
682defm V_CMPX_LE_U32 : VOPCX_I32 <vopc<0xd3>, "v_cmpx_le_u32">;
683defm V_CMPX_GT_U32 : VOPCX_I32 <vopc<0xd4>, "v_cmpx_gt_u32">;
684defm V_CMPX_NE_U32 : VOPCX_I32 <vopc<0xd5>, "v_cmpx_ne_u32">;
685defm V_CMPX_GE_U32 : VOPCX_I32 <vopc<0xd6>, "v_cmpx_ge_u32">;
686defm V_CMPX_T_U32 : VOPCX_I32 <vopc<0xd7>, "v_cmpx_t_u32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000687
Matt Arsenault520e7c42014-06-18 16:53:48 +0000688} // End hasSideEffects = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000689
Tom Stellard326d6ec2014-11-05 14:50:53 +0000690defm V_CMP_F_U64 : VOPC_I64 <vopc<0xe0>, "v_cmp_f_u64">;
691defm V_CMP_LT_U64 : VOPC_I64 <vopc<0xe1>, "v_cmp_lt_u64", COND_ULT>;
692defm V_CMP_EQ_U64 : VOPC_I64 <vopc<0xe2>, "v_cmp_eq_u64", COND_EQ>;
693defm V_CMP_LE_U64 : VOPC_I64 <vopc<0xe3>, "v_cmp_le_u64", COND_ULE>;
694defm V_CMP_GT_U64 : VOPC_I64 <vopc<0xe4>, "v_cmp_gt_u64", COND_UGT>;
695defm V_CMP_NE_U64 : VOPC_I64 <vopc<0xe5>, "v_cmp_ne_u64", COND_NE>;
696defm V_CMP_GE_U64 : VOPC_I64 <vopc<0xe6>, "v_cmp_ge_u64", COND_UGE>;
697defm V_CMP_T_U64 : VOPC_I64 <vopc<0xe7>, "v_cmp_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000698
Matt Arsenault520e7c42014-06-18 16:53:48 +0000699let hasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +0000700
Tom Stellard326d6ec2014-11-05 14:50:53 +0000701defm V_CMPX_F_U64 : VOPCX_I64 <vopc<0xf0>, "v_cmpx_f_u64">;
702defm V_CMPX_LT_U64 : VOPCX_I64 <vopc<0xf1>, "v_cmpx_lt_u64">;
703defm V_CMPX_EQ_U64 : VOPCX_I64 <vopc<0xf2>, "v_cmpx_eq_u64">;
704defm V_CMPX_LE_U64 : VOPCX_I64 <vopc<0xf3>, "v_cmpx_le_u64">;
705defm V_CMPX_GT_U64 : VOPCX_I64 <vopc<0xf4>, "v_cmpx_gt_u64">;
706defm V_CMPX_NE_U64 : VOPCX_I64 <vopc<0xf5>, "v_cmpx_ne_u64">;
707defm V_CMPX_GE_U64 : VOPCX_I64 <vopc<0xf6>, "v_cmpx_ge_u64">;
708defm V_CMPX_T_U64 : VOPCX_I64 <vopc<0xf7>, "v_cmpx_t_u64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000709
Matt Arsenault520e7c42014-06-18 16:53:48 +0000710} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000711
Tom Stellard326d6ec2014-11-05 14:50:53 +0000712defm V_CMP_CLASS_F32 : VOPC_F32 <vopc<0x88>, "v_cmp_class_f32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000713
Matt Arsenault520e7c42014-06-18 16:53:48 +0000714let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000715defm V_CMPX_CLASS_F32 : VOPCX_F32 <vopc<0x98>, "v_cmpx_class_f32">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000716} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000717
Tom Stellard326d6ec2014-11-05 14:50:53 +0000718defm V_CMP_CLASS_F64 : VOPC_F64 <vopc<0xa8>, "v_cmp_class_f64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000719
Matt Arsenault520e7c42014-06-18 16:53:48 +0000720let hasSideEffects = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000721defm V_CMPX_CLASS_F64 : VOPCX_F64 <vopc<0xb8>, "v_cmpx_class_f64">;
Matt Arsenault520e7c42014-06-18 16:53:48 +0000722} // End hasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +0000723
724} // End isCompare = 1
725
Tom Stellard8d6d4492014-04-22 16:33:57 +0000726//===----------------------------------------------------------------------===//
727// DS Instructions
728//===----------------------------------------------------------------------===//
729
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000730
Tom Stellard326d6ec2014-11-05 14:50:53 +0000731def DS_ADD_U32 : DS_1A1D_NORET <0x0, "ds_add_u32", VReg_32>;
732def DS_SUB_U32 : DS_1A1D_NORET <0x1, "ds_sub_u32", VReg_32>;
733def DS_RSUB_U32 : DS_1A1D_NORET <0x2, "ds_rsub_u32", VReg_32>;
734def DS_INC_U32 : DS_1A1D_NORET <0x3, "ds_inc_u32", VReg_32>;
735def DS_DEC_U32 : DS_1A1D_NORET <0x4, "ds_dec_u32", VReg_32>;
736def DS_MIN_I32 : DS_1A1D_NORET <0x5, "ds_min_i32", VReg_32>;
737def DS_MAX_I32 : DS_1A1D_NORET <0x6, "ds_max_i32", VReg_32>;
738def DS_MIN_U32 : DS_1A1D_NORET <0x7, "ds_min_u32", VReg_32>;
739def DS_MAX_U32 : DS_1A1D_NORET <0x8, "ds_max_u32", VReg_32>;
740def DS_AND_B32 : DS_1A1D_NORET <0x9, "ds_and_b32", VReg_32>;
741def DS_OR_B32 : DS_1A1D_NORET <0xa, "ds_or_b32", VReg_32>;
742def DS_XOR_B32 : DS_1A1D_NORET <0xb, "ds_xor_b32", VReg_32>;
743def DS_MSKOR_B32 : DS_1A1D_NORET <0xc, "ds_mskor_b32", VReg_32>;
744def DS_CMPST_B32 : DS_1A2D_NORET <0x10, "ds_cmpst_b32", VReg_32>;
745def DS_CMPST_F32 : DS_1A2D_NORET <0x11, "ds_cmpst_f32", VReg_32>;
746def DS_MIN_F32 : DS_1A1D_NORET <0x12, "ds_min_f32", VReg_32>;
747def DS_MAX_F32 : DS_1A1D_NORET <0x13, "ds_max_f32", VReg_32>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000748
Tom Stellard326d6ec2014-11-05 14:50:53 +0000749def DS_ADD_RTN_U32 : DS_1A1D_RET <0x20, "ds_add_rtn_u32", VReg_32, "ds_add_u32">;
750def DS_SUB_RTN_U32 : DS_1A1D_RET <0x21, "ds_sub_rtn_u32", VReg_32, "ds_sub_u32">;
751def DS_RSUB_RTN_U32 : DS_1A1D_RET <0x22, "ds_rsub_rtn_u32", VReg_32, "ds_rsub_u32">;
752def DS_INC_RTN_U32 : DS_1A1D_RET <0x23, "ds_inc_rtn_u32", VReg_32, "ds_inc_u32">;
753def DS_DEC_RTN_U32 : DS_1A1D_RET <0x24, "ds_dec_rtn_u32", VReg_32, "ds_dec_u32">;
754def DS_MIN_RTN_I32 : DS_1A1D_RET <0x25, "ds_min_rtn_i32", VReg_32, "ds_min_i32">;
755def DS_MAX_RTN_I32 : DS_1A1D_RET <0x26, "ds_max_rtn_i32", VReg_32, "ds_max_i32">;
756def DS_MIN_RTN_U32 : DS_1A1D_RET <0x27, "ds_min_rtn_u32", VReg_32, "ds_min_u32">;
757def DS_MAX_RTN_U32 : DS_1A1D_RET <0x28, "ds_max_rtn_u32", VReg_32, "ds_max_u32">;
758def DS_AND_RTN_B32 : DS_1A1D_RET <0x29, "ds_and_rtn_b32", VReg_32, "ds_and_b32">;
759def DS_OR_RTN_B32 : DS_1A1D_RET <0x2a, "ds_or_rtn_b32", VReg_32, "ds_or_b32">;
760def DS_XOR_RTN_B32 : DS_1A1D_RET <0x2b, "ds_xor_rtn_b32", VReg_32, "ds_xor_b32">;
761def DS_MSKOR_RTN_B32 : DS_1A1D_RET <0x2c, "ds_mskor_rtn_b32", VReg_32, "ds_mskor_b32">;
762def DS_WRXCHG_RTN_B32 : DS_1A1D_RET <0x2d, "ds_wrxchg_rtn_b32", VReg_32>;
763//def DS_WRXCHG2_RTN_B32 : DS_2A0D_RET <0x2e, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2_b32">;
764//def DS_WRXCHG2ST64_RTN_B32 : DS_2A0D_RET <0x2f, "ds_wrxchg2_rtn_b32", VReg_32, "ds_wrxchg2st64_b32">;
765def DS_CMPST_RTN_B32 : DS_1A2D_RET <0x30, "ds_cmpst_rtn_b32", VReg_32, "ds_cmpst_b32">;
766def DS_CMPST_RTN_F32 : DS_1A2D_RET <0x31, "ds_cmpst_rtn_f32", VReg_32, "ds_cmpst_f32">;
767def DS_MIN_RTN_F32 : DS_1A1D_RET <0x32, "ds_min_rtn_f32", VReg_32, "ds_min_f32">;
768def DS_MAX_RTN_F32 : DS_1A1D_RET <0x33, "ds_max_rtn_f32", VReg_32, "ds_max_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000769
770let SubtargetPredicate = isCI in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000771def DS_WRAP_RTN_F32 : DS_1A1D_RET <0x34, "ds_wrap_rtn_f32", VReg_32, "ds_wrap_f32">;
Matt Arsenault8c6613d2014-06-11 18:08:39 +0000772} // End isCI
773
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000774
Tom Stellard326d6ec2014-11-05 14:50:53 +0000775def DS_ADD_U64 : DS_1A1D_NORET <0x40, "ds_add_u64", VReg_64>;
776def DS_SUB_U64 : DS_1A1D_NORET <0x41, "ds_sub_u64", VReg_64>;
777def DS_RSUB_U64 : DS_1A1D_NORET <0x42, "ds_rsub_u64", VReg_64>;
778def DS_INC_U64 : DS_1A1D_NORET <0x43, "ds_inc_u64", VReg_64>;
779def DS_DEC_U64 : DS_1A1D_NORET <0x44, "ds_dec_u64", VReg_64>;
780def DS_MIN_I64 : DS_1A1D_NORET <0x45, "ds_min_i64", VReg_64>;
781def DS_MAX_I64 : DS_1A1D_NORET <0x46, "ds_max_i64", VReg_64>;
782def DS_MIN_U64 : DS_1A1D_NORET <0x47, "ds_min_u64", VReg_64>;
783def DS_MAX_U64 : DS_1A1D_NORET <0x48, "ds_max_u64", VReg_64>;
784def DS_AND_B64 : DS_1A1D_NORET <0x49, "ds_and_b64", VReg_64>;
785def DS_OR_B64 : DS_1A1D_NORET <0x4a, "ds_or_b64", VReg_64>;
786def DS_XOR_B64 : DS_1A1D_NORET <0x4b, "ds_xor_b64", VReg_64>;
787def DS_MSKOR_B64 : DS_1A1D_NORET <0x4c, "ds_mskor_b64", VReg_64>;
788def DS_CMPST_B64 : DS_1A2D_NORET <0x50, "ds_cmpst_b64", VReg_64>;
789def DS_CMPST_F64 : DS_1A2D_NORET <0x51, "ds_cmpst_f64", VReg_64>;
790def DS_MIN_F64 : DS_1A1D_NORET <0x52, "ds_min_f64", VReg_64>;
791def DS_MAX_F64 : DS_1A1D_NORET <0x53, "ds_max_f64", VReg_64>;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000792
Tom Stellard326d6ec2014-11-05 14:50:53 +0000793def DS_ADD_RTN_U64 : DS_1A1D_RET <0x60, "ds_add_rtn_u64", VReg_64, "ds_add_u64">;
794def DS_SUB_RTN_U64 : DS_1A1D_RET <0x61, "ds_sub_rtn_u64", VReg_64, "ds_sub_u64">;
795def DS_RSUB_RTN_U64 : DS_1A1D_RET <0x62, "ds_rsub_rtn_u64", VReg_64, "ds_rsub_u64">;
796def DS_INC_RTN_U64 : DS_1A1D_RET <0x63, "ds_inc_rtn_u64", VReg_64, "ds_inc_u64">;
797def DS_DEC_RTN_U64 : DS_1A1D_RET <0x64, "ds_dec_rtn_u64", VReg_64, "ds_dec_u64">;
798def DS_MIN_RTN_I64 : DS_1A1D_RET <0x65, "ds_min_rtn_i64", VReg_64, "ds_min_i64">;
799def DS_MAX_RTN_I64 : DS_1A1D_RET <0x66, "ds_max_rtn_i64", VReg_64, "ds_max_i64">;
800def DS_MIN_RTN_U64 : DS_1A1D_RET <0x67, "ds_min_rtn_u64", VReg_64, "ds_min_u64">;
801def DS_MAX_RTN_U64 : DS_1A1D_RET <0x68, "ds_max_rtn_u64", VReg_64, "ds_max_u64">;
802def DS_AND_RTN_B64 : DS_1A1D_RET <0x69, "ds_and_rtn_b64", VReg_64, "ds_and_b64">;
803def DS_OR_RTN_B64 : DS_1A1D_RET <0x6a, "ds_or_rtn_b64", VReg_64, "ds_or_b64">;
804def DS_XOR_RTN_B64 : DS_1A1D_RET <0x6b, "ds_xor_rtn_b64", VReg_64, "ds_xor_b64">;
805def DS_MSKOR_RTN_B64 : DS_1A1D_RET <0x6c, "ds_mskor_rtn_b64", VReg_64, "ds_mskor_b64">;
806def DS_WRXCHG_RTN_B64 : DS_1A1D_RET <0x6d, "ds_wrxchg_rtn_b64", VReg_64, "ds_wrxchg_b64">;
807//def DS_WRXCHG2_RTN_B64 : DS_2A0D_RET <0x6e, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2_b64">;
808//def DS_WRXCHG2ST64_RTN_B64 : DS_2A0D_RET <0x6f, "ds_wrxchg2_rtn_b64", VReg_64, "ds_wrxchg2st64_b64">;
809def DS_CMPST_RTN_B64 : DS_1A2D_RET <0x70, "ds_cmpst_rtn_b64", VReg_64, "ds_cmpst_b64">;
810def DS_CMPST_RTN_F64 : DS_1A2D_RET <0x71, "ds_cmpst_rtn_f64", VReg_64, "ds_cmpst_f64">;
811def DS_MIN_RTN_F64 : DS_1A1D_RET <0x72, "ds_min_f64", VReg_64, "ds_min_f64">;
812def DS_MAX_RTN_F64 : DS_1A1D_RET <0x73, "ds_max_f64", VReg_64, "ds_max_f64">;
Matt Arsenault1f10c5e22014-06-11 18:08:50 +0000813
814//let SubtargetPredicate = isCI in {
815// DS_CONDXCHG32_RTN_B64
816// DS_CONDXCHG32_RTN_B128
817//} // End isCI
818
819// TODO: _SRC2_* forms
820
Tom Stellard326d6ec2014-11-05 14:50:53 +0000821def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "ds_write_b32", VReg_32>;
822def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "ds_write_b8", VReg_32>;
823def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "ds_write_b16", VReg_32>;
824def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "ds_write_b64", VReg_64>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000825
Tom Stellard326d6ec2014-11-05 14:50:53 +0000826def DS_READ_B32 : DS_Load_Helper <0x00000036, "ds_read_b32", VReg_32>;
827def DS_READ_I8 : DS_Load_Helper <0x00000039, "ds_read_i8", VReg_32>;
828def DS_READ_U8 : DS_Load_Helper <0x0000003a, "ds_read_u8", VReg_32>;
829def DS_READ_I16 : DS_Load_Helper <0x0000003b, "ds_read_i16", VReg_32>;
830def DS_READ_U16 : DS_Load_Helper <0x0000003c, "ds_read_u16", VReg_32>;
831def DS_READ_B64 : DS_Load_Helper <0x00000076, "ds_read_b64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000832
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000833// 2 forms.
Tom Stellard326d6ec2014-11-05 14:50:53 +0000834def DS_WRITE2_B32 : DS_Store2_Helper <0x0000000E, "ds_write2_b32", VReg_32>;
835def DS_WRITE2ST64_B32 : DS_Store2_Helper <0x0000000F, "ds_write2st64_b32", VReg_32>;
836def DS_WRITE2_B64 : DS_Store2_Helper <0x0000004E, "ds_write2_b64", VReg_64>;
837def DS_WRITE2ST64_B64 : DS_Store2_Helper <0x0000004F, "ds_write2st64_b64", VReg_64>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000838
Tom Stellard326d6ec2014-11-05 14:50:53 +0000839def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "ds_read2_b32", VReg_64>;
840def DS_READ2ST64_B32 : DS_Load2_Helper <0x00000038, "ds_read2st64_b32", VReg_64>;
841def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "ds_read2_b64", VReg_128>;
842def DS_READ2ST64_B64 : DS_Load2_Helper <0x00000076, "ds_read2st64_b64", VReg_128>;
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000843
Tom Stellard8d6d4492014-04-22 16:33:57 +0000844//===----------------------------------------------------------------------===//
845// MUBUF Instructions
846//===----------------------------------------------------------------------===//
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000847
Tom Stellard326d6ec2014-11-05 14:50:53 +0000848//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "buffer_load_format_x", []>;
849//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "buffer_load_format_xy", []>;
850//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "buffer_load_format_xyz", []>;
851defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "buffer_load_format_xyzw", VReg_128>;
852//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "buffer_store_format_x", []>;
853//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "buffer_store_format_xy", []>;
854//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "buffer_store_format_xyz", []>;
855//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "buffer_store_format_xyzw", []>;
Tom Stellard7c1838d2014-07-02 20:53:56 +0000856defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000857 0x00000008, "buffer_load_ubyte", VReg_32, i32, az_extloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000858>;
859defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000860 0x00000009, "buffer_load_sbyte", VReg_32, i32, sextloadi8_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000861>;
862defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000863 0x0000000a, "buffer_load_ushort", VReg_32, i32, az_extloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000864>;
865defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000866 0x0000000b, "buffer_load_sshort", VReg_32, i32, sextloadi16_global
Tom Stellard7c1838d2014-07-02 20:53:56 +0000867>;
868defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000869 0x0000000c, "buffer_load_dword", VReg_32, i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000870>;
871defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000872 0x0000000d, "buffer_load_dwordx2", VReg_64, v2i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000873>;
874defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000875 0x0000000e, "buffer_load_dwordx4", VReg_128, v4i32, global_load
Tom Stellard7c1838d2014-07-02 20:53:56 +0000876>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000877
Tom Stellardb02094e2014-07-21 15:45:01 +0000878defm BUFFER_STORE_BYTE : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000879 0x00000018, "buffer_store_byte", VReg_32, i32, truncstorei8_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000880>;
881
Tom Stellardb02094e2014-07-21 15:45:01 +0000882defm BUFFER_STORE_SHORT : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000883 0x0000001a, "buffer_store_short", VReg_32, i32, truncstorei16_global
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000884>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000885
Tom Stellardb02094e2014-07-21 15:45:01 +0000886defm BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000887 0x0000001c, "buffer_store_dword", VReg_32, i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000888>;
889
Tom Stellardb02094e2014-07-21 15:45:01 +0000890defm BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000891 0x0000001d, "buffer_store_dwordx2", VReg_64, v2i32, global_store
Tom Stellard754f80f2013-04-05 23:31:51 +0000892>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000893
Tom Stellardb02094e2014-07-21 15:45:01 +0000894defm BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000895 0x0000001e, "buffer_store_dwordx4", VReg_128, v4i32, global_store
Tom Stellard556d9aa2013-06-03 17:39:37 +0000896>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000897//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "buffer_atomic_swap", []>;
Aaron Watry81144372014-10-17 23:33:03 +0000898defm BUFFER_ATOMIC_SWAP : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000899 0x00000030, "buffer_atomic_swap", VReg_32, i32, atomic_swap_global
Aaron Watry81144372014-10-17 23:33:03 +0000900>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000901//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "buffer_atomic_cmpswap", []>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000902defm BUFFER_ATOMIC_ADD : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000903 0x00000032, "buffer_atomic_add", VReg_32, i32, atomic_add_global
Tom Stellard7980fc82014-09-25 18:30:26 +0000904>;
Aaron Watry328f1ba2014-10-17 23:32:52 +0000905defm BUFFER_ATOMIC_SUB : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000906 0x00000033, "buffer_atomic_sub", VReg_32, i32, atomic_sub_global
Aaron Watry328f1ba2014-10-17 23:32:52 +0000907>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000908//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "buffer_atomic_rsub", []>;
Aaron Watry58c99922014-10-17 23:32:57 +0000909defm BUFFER_ATOMIC_SMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000910 0x00000035, "buffer_atomic_smin", VReg_32, i32, atomic_min_global
Aaron Watry58c99922014-10-17 23:32:57 +0000911>;
912defm BUFFER_ATOMIC_UMIN : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000913 0x00000036, "buffer_atomic_umin", VReg_32, i32, atomic_umin_global
Aaron Watry58c99922014-10-17 23:32:57 +0000914>;
Aaron Watry29f295d2014-10-17 23:32:56 +0000915defm BUFFER_ATOMIC_SMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000916 0x00000037, "buffer_atomic_smax", VReg_32, i32, atomic_max_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000917>;
918defm BUFFER_ATOMIC_UMAX : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000919 0x00000038, "buffer_atomic_umax", VReg_32, i32, atomic_umax_global
Aaron Watry29f295d2014-10-17 23:32:56 +0000920>;
Aaron Watry62127802014-10-17 23:32:54 +0000921defm BUFFER_ATOMIC_AND : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000922 0x00000039, "buffer_atomic_and", VReg_32, i32, atomic_and_global
Aaron Watry62127802014-10-17 23:32:54 +0000923>;
Aaron Watry8a911e62014-10-17 23:32:59 +0000924defm BUFFER_ATOMIC_OR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000925 0x0000003a, "buffer_atomic_or", VReg_32, i32, atomic_or_global
Aaron Watry8a911e62014-10-17 23:32:59 +0000926>;
Aaron Watryd672ee22014-10-17 23:33:01 +0000927defm BUFFER_ATOMIC_XOR : MUBUF_Atomic <
Tom Stellard326d6ec2014-11-05 14:50:53 +0000928 0x0000003b, "buffer_atomic_xor", VReg_32, i32, atomic_xor_global
Aaron Watryd672ee22014-10-17 23:33:01 +0000929>;
Tom Stellard326d6ec2014-11-05 14:50:53 +0000930//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "buffer_atomic_inc", []>;
931//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "buffer_atomic_dec", []>;
932//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "buffer_atomic_fcmpswap", []>;
933//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "buffer_atomic_fmin", []>;
934//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "buffer_atomic_fmax", []>;
935//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "buffer_atomic_swap_x2", []>;
936//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "buffer_atomic_cmpswap_x2", []>;
937//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "buffer_atomic_add_x2", []>;
938//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "buffer_atomic_sub_x2", []>;
939//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "buffer_atomic_rsub_x2", []>;
940//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "buffer_atomic_smin_x2", []>;
941//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "buffer_atomic_umin_x2", []>;
942//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "buffer_atomic_smax_x2", []>;
943//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "buffer_atomic_umax_x2", []>;
944//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "buffer_atomic_and_x2", []>;
945//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "buffer_atomic_or_x2", []>;
946//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "buffer_atomic_xor_x2", []>;
947//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "buffer_atomic_inc_x2", []>;
948//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "buffer_atomic_dec_x2", []>;
949//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "buffer_atomic_fcmpswap_x2", []>;
950//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "buffer_atomic_fmin_x2", []>;
951//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "buffer_atomic_fmax_x2", []>;
952//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "buffer_wbinvl1_sc", []>;
953//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "buffer_wbinvl1", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +0000954
955//===----------------------------------------------------------------------===//
956// MTBUF Instructions
957//===----------------------------------------------------------------------===//
958
Tom Stellard326d6ec2014-11-05 14:50:53 +0000959//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "tbuffer_load_format_x", []>;
960//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "tbuffer_load_format_xy", []>;
961//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "tbuffer_load_format_xyz", []>;
962defm TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "tbuffer_load_format_xyzw", VReg_128>;
963defm TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "tbuffer_store_format_x", VReg_32>;
964defm TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "tbuffer_store_format_xy", VReg_64>;
965defm TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "tbuffer_store_format_xyz", VReg_128>;
966defm TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "tbuffer_store_format_xyzw", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000967
Tom Stellard8d6d4492014-04-22 16:33:57 +0000968//===----------------------------------------------------------------------===//
969// MIMG Instructions
970//===----------------------------------------------------------------------===//
Tom Stellard89093802013-02-07 19:39:40 +0000971
Tom Stellard326d6ec2014-11-05 14:50:53 +0000972defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "image_load">;
973defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "image_load_mip">;
974//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"image_load_pck", 0x00000002>;
975//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"image_load_pck_sgn", 0x00000003>;
976//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"image_load_mip_pck", 0x00000004>;
977//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"image_load_mip_pck_sgn", 0x00000005>;
978//def IMAGE_STORE : MIMG_NoPattern_ <"image_store", 0x00000008>;
979//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"image_store_mip", 0x00000009>;
980//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"image_store_pck", 0x0000000a>;
981//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"image_store_mip_pck", 0x0000000b>;
982defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "image_get_resinfo">;
983//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"image_atomic_swap", 0x0000000f>;
984//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"image_atomic_cmpswap", 0x00000010>;
985//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"image_atomic_add", 0x00000011>;
986//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"image_atomic_sub", 0x00000012>;
987//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"image_atomic_rsub", 0x00000013>;
988//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"image_atomic_smin", 0x00000014>;
989//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"image_atomic_umin", 0x00000015>;
990//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"image_atomic_smax", 0x00000016>;
991//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"image_atomic_umax", 0x00000017>;
992//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"image_atomic_and", 0x00000018>;
993//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"image_atomic_or", 0x00000019>;
994//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"image_atomic_xor", 0x0000001a>;
995//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"image_atomic_inc", 0x0000001b>;
996//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"image_atomic_dec", 0x0000001c>;
997//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"image_atomic_fcmpswap", 0x0000001d>;
998//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"image_atomic_fmin", 0x0000001e>;
999//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"image_atomic_fmax", 0x0000001f>;
1000defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "image_sample">;
1001defm IMAGE_SAMPLE_CL : MIMG_Sampler <0x00000021, "image_sample_cl">;
1002defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "image_sample_d">;
1003defm IMAGE_SAMPLE_D_CL : MIMG_Sampler <0x00000023, "image_sample_d_cl">;
1004defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "image_sample_l">;
1005defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "image_sample_b">;
1006defm IMAGE_SAMPLE_B_CL : MIMG_Sampler <0x00000026, "image_sample_b_cl">;
1007defm IMAGE_SAMPLE_LZ : MIMG_Sampler <0x00000027, "image_sample_lz">;
1008defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "image_sample_c">;
1009defm IMAGE_SAMPLE_C_CL : MIMG_Sampler <0x00000029, "image_sample_c_cl">;
1010defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "image_sample_c_d">;
1011defm IMAGE_SAMPLE_C_D_CL : MIMG_Sampler <0x0000002b, "image_sample_c_d_cl">;
1012defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "image_sample_c_l">;
1013defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "image_sample_c_b">;
1014defm IMAGE_SAMPLE_C_B_CL : MIMG_Sampler <0x0000002e, "image_sample_c_b_cl">;
1015defm IMAGE_SAMPLE_C_LZ : MIMG_Sampler <0x0000002f, "image_sample_c_lz">;
1016defm IMAGE_SAMPLE_O : MIMG_Sampler <0x00000030, "image_sample_o">;
1017defm IMAGE_SAMPLE_CL_O : MIMG_Sampler <0x00000031, "image_sample_cl_o">;
1018defm IMAGE_SAMPLE_D_O : MIMG_Sampler <0x00000032, "image_sample_d_o">;
1019defm IMAGE_SAMPLE_D_CL_O : MIMG_Sampler <0x00000033, "image_sample_d_cl_o">;
1020defm IMAGE_SAMPLE_L_O : MIMG_Sampler <0x00000034, "image_sample_l_o">;
1021defm IMAGE_SAMPLE_B_O : MIMG_Sampler <0x00000035, "image_sample_b_o">;
1022defm IMAGE_SAMPLE_B_CL_O : MIMG_Sampler <0x00000036, "image_sample_b_cl_o">;
1023defm IMAGE_SAMPLE_LZ_O : MIMG_Sampler <0x00000037, "image_sample_lz_o">;
1024defm IMAGE_SAMPLE_C_O : MIMG_Sampler <0x00000038, "image_sample_c_o">;
1025defm IMAGE_SAMPLE_C_CL_O : MIMG_Sampler <0x00000039, "image_sample_c_cl_o">;
1026defm IMAGE_SAMPLE_C_D_O : MIMG_Sampler <0x0000003a, "image_sample_c_d_o">;
1027defm IMAGE_SAMPLE_C_D_CL_O : MIMG_Sampler <0x0000003b, "image_sample_c_d_cl_o">;
1028defm IMAGE_SAMPLE_C_L_O : MIMG_Sampler <0x0000003c, "image_sample_c_l_o">;
1029defm IMAGE_SAMPLE_C_B_O : MIMG_Sampler <0x0000003d, "image_sample_c_b_o">;
1030defm IMAGE_SAMPLE_C_B_CL_O : MIMG_Sampler <0x0000003e, "image_sample_c_b_cl_o">;
1031defm IMAGE_SAMPLE_C_LZ_O : MIMG_Sampler <0x0000003f, "image_sample_c_lz_o">;
1032defm IMAGE_GATHER4 : MIMG_Gather <0x00000040, "image_gather4">;
1033defm IMAGE_GATHER4_CL : MIMG_Gather <0x00000041, "image_gather4_cl">;
1034defm IMAGE_GATHER4_L : MIMG_Gather <0x00000044, "image_gather4_l">;
1035defm IMAGE_GATHER4_B : MIMG_Gather <0x00000045, "image_gather4_b">;
1036defm IMAGE_GATHER4_B_CL : MIMG_Gather <0x00000046, "image_gather4_b_cl">;
1037defm IMAGE_GATHER4_LZ : MIMG_Gather <0x00000047, "image_gather4_lz">;
1038defm IMAGE_GATHER4_C : MIMG_Gather <0x00000048, "image_gather4_c">;
1039defm IMAGE_GATHER4_C_CL : MIMG_Gather <0x00000049, "image_gather4_c_cl">;
1040defm IMAGE_GATHER4_C_L : MIMG_Gather <0x0000004c, "image_gather4_c_l">;
1041defm IMAGE_GATHER4_C_B : MIMG_Gather <0x0000004d, "image_gather4_c_b">;
1042defm IMAGE_GATHER4_C_B_CL : MIMG_Gather <0x0000004e, "image_gather4_c_b_cl">;
1043defm IMAGE_GATHER4_C_LZ : MIMG_Gather <0x0000004f, "image_gather4_c_lz">;
1044defm IMAGE_GATHER4_O : MIMG_Gather <0x00000050, "image_gather4_o">;
1045defm IMAGE_GATHER4_CL_O : MIMG_Gather <0x00000051, "image_gather4_cl_o">;
1046defm IMAGE_GATHER4_L_O : MIMG_Gather <0x00000054, "image_gather4_l_o">;
1047defm IMAGE_GATHER4_B_O : MIMG_Gather <0x00000055, "image_gather4_b_o">;
1048defm IMAGE_GATHER4_B_CL_O : MIMG_Gather <0x00000056, "image_gather4_b_cl_o">;
1049defm IMAGE_GATHER4_LZ_O : MIMG_Gather <0x00000057, "image_gather4_lz_o">;
1050defm IMAGE_GATHER4_C_O : MIMG_Gather <0x00000058, "image_gather4_c_o">;
1051defm IMAGE_GATHER4_C_CL_O : MIMG_Gather <0x00000059, "image_gather4_c_cl_o">;
1052defm IMAGE_GATHER4_C_L_O : MIMG_Gather <0x0000005c, "image_gather4_c_l_o">;
1053defm IMAGE_GATHER4_C_B_O : MIMG_Gather <0x0000005d, "image_gather4_c_b_o">;
1054defm IMAGE_GATHER4_C_B_CL_O : MIMG_Gather <0x0000005e, "image_gather4_c_b_cl_o">;
1055defm IMAGE_GATHER4_C_LZ_O : MIMG_Gather <0x0000005f, "image_gather4_c_lz_o">;
1056defm IMAGE_GET_LOD : MIMG_Sampler <0x00000060, "image_get_lod">;
1057defm IMAGE_SAMPLE_CD : MIMG_Sampler <0x00000068, "image_sample_cd">;
1058defm IMAGE_SAMPLE_CD_CL : MIMG_Sampler <0x00000069, "image_sample_cd_cl">;
1059defm IMAGE_SAMPLE_C_CD : MIMG_Sampler <0x0000006a, "image_sample_c_cd">;
1060defm IMAGE_SAMPLE_C_CD_CL : MIMG_Sampler <0x0000006b, "image_sample_c_cd_cl">;
1061defm IMAGE_SAMPLE_CD_O : MIMG_Sampler <0x0000006c, "image_sample_cd_o">;
1062defm IMAGE_SAMPLE_CD_CL_O : MIMG_Sampler <0x0000006d, "image_sample_cd_cl_o">;
1063defm IMAGE_SAMPLE_C_CD_O : MIMG_Sampler <0x0000006e, "image_sample_c_cd_o">;
1064defm IMAGE_SAMPLE_C_CD_CL_O : MIMG_Sampler <0x0000006f, "image_sample_c_cd_cl_o">;
1065//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"image_rsrc256", 0x0000007e>;
1066//def IMAGE_SAMPLER : MIMG_NoPattern_ <"image_sampler", 0x0000007f>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001067
Tom Stellard8d6d4492014-04-22 16:33:57 +00001068//===----------------------------------------------------------------------===//
Matt Arsenault3f981402014-09-15 15:41:53 +00001069// Flat Instructions
1070//===----------------------------------------------------------------------===//
1071
1072let Predicates = [HasFlatAddressSpace] in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001073def FLAT_LOAD_UBYTE : FLAT_Load_Helper <0x00000008, "flat_load_ubyte", VReg_32>;
1074def FLAT_LOAD_SBYTE : FLAT_Load_Helper <0x00000009, "flat_load_sbyte", VReg_32>;
1075def FLAT_LOAD_USHORT : FLAT_Load_Helper <0x0000000a, "flat_load_ushort", VReg_32>;
1076def FLAT_LOAD_SSHORT : FLAT_Load_Helper <0x0000000b, "flat_load_sshort", VReg_32>;
1077def FLAT_LOAD_DWORD : FLAT_Load_Helper <0x0000000c, "flat_load_dword", VReg_32>;
1078def FLAT_LOAD_DWORDX2 : FLAT_Load_Helper <0x0000000d, "flat_load_dwordx2", VReg_64>;
1079def FLAT_LOAD_DWORDX4 : FLAT_Load_Helper <0x0000000e, "flat_load_dwordx4", VReg_128>;
1080def FLAT_LOAD_DWORDX3 : FLAT_Load_Helper <0x00000010, "flat_load_dwordx3", VReg_96>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001081
1082def FLAT_STORE_BYTE : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001083 0x00000018, "flat_store_byte", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001084>;
1085
1086def FLAT_STORE_SHORT : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001087 0x0000001a, "flat_store_short", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001088>;
1089
1090def FLAT_STORE_DWORD : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001091 0x0000001c, "flat_store_dword", VReg_32
Matt Arsenault3f981402014-09-15 15:41:53 +00001092>;
1093
1094def FLAT_STORE_DWORDX2 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001095 0x0000001d, "flat_store_dwordx2", VReg_64
Matt Arsenault3f981402014-09-15 15:41:53 +00001096>;
1097
1098def FLAT_STORE_DWORDX4 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001099 0x0000001e, "flat_store_dwordx4", VReg_128
Matt Arsenault3f981402014-09-15 15:41:53 +00001100>;
1101
1102def FLAT_STORE_DWORDX3 : FLAT_Store_Helper <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001103 0x0000001e, "flat_store_dwordx3", VReg_96
Matt Arsenault3f981402014-09-15 15:41:53 +00001104>;
1105
Tom Stellard326d6ec2014-11-05 14:50:53 +00001106//def FLAT_ATOMIC_SWAP : FLAT_ <0x00000030, "flat_atomic_swap", []>;
1107//def FLAT_ATOMIC_CMPSWAP : FLAT_ <0x00000031, "flat_atomic_cmpswap", []>;
1108//def FLAT_ATOMIC_ADD : FLAT_ <0x00000032, "flat_atomic_add", []>;
1109//def FLAT_ATOMIC_SUB : FLAT_ <0x00000033, "flat_atomic_sub", []>;
1110//def FLAT_ATOMIC_RSUB : FLAT_ <0x00000034, "flat_atomic_rsub", []>;
1111//def FLAT_ATOMIC_SMIN : FLAT_ <0x00000035, "flat_atomic_smin", []>;
1112//def FLAT_ATOMIC_UMIN : FLAT_ <0x00000036, "flat_atomic_umin", []>;
1113//def FLAT_ATOMIC_SMAX : FLAT_ <0x00000037, "flat_atomic_smax", []>;
1114//def FLAT_ATOMIC_UMAX : FLAT_ <0x00000038, "flat_atomic_umax", []>;
1115//def FLAT_ATOMIC_AND : FLAT_ <0x00000039, "flat_atomic_and", []>;
1116//def FLAT_ATOMIC_OR : FLAT_ <0x0000003a, "flat_atomic_or", []>;
1117//def FLAT_ATOMIC_XOR : FLAT_ <0x0000003b, "flat_atomic_xor", []>;
1118//def FLAT_ATOMIC_INC : FLAT_ <0x0000003c, "flat_atomic_inc", []>;
1119//def FLAT_ATOMIC_DEC : FLAT_ <0x0000003d, "flat_atomic_dec", []>;
1120//def FLAT_ATOMIC_FCMPSWAP : FLAT_ <0x0000003e, "flat_atomic_fcmpswap", []>;
1121//def FLAT_ATOMIC_FMIN : FLAT_ <0x0000003f, "flat_atomic_fmin", []>;
1122//def FLAT_ATOMIC_FMAX : FLAT_ <0x00000040, "flat_atomic_fmax", []>;
1123//def FLAT_ATOMIC_SWAP_X2 : FLAT_X2 <0x00000050, "flat_atomic_swap_x2", []>;
1124//def FLAT_ATOMIC_CMPSWAP_X2 : FLAT_X2 <0x00000051, "flat_atomic_cmpswap_x2", []>;
1125//def FLAT_ATOMIC_ADD_X2 : FLAT_X2 <0x00000052, "flat_atomic_add_x2", []>;
1126//def FLAT_ATOMIC_SUB_X2 : FLAT_X2 <0x00000053, "flat_atomic_sub_x2", []>;
1127//def FLAT_ATOMIC_RSUB_X2 : FLAT_X2 <0x00000054, "flat_atomic_rsub_x2", []>;
1128//def FLAT_ATOMIC_SMIN_X2 : FLAT_X2 <0x00000055, "flat_atomic_smin_x2", []>;
1129//def FLAT_ATOMIC_UMIN_X2 : FLAT_X2 <0x00000056, "flat_atomic_umin_x2", []>;
1130//def FLAT_ATOMIC_SMAX_X2 : FLAT_X2 <0x00000057, "flat_atomic_smax_x2", []>;
1131//def FLAT_ATOMIC_UMAX_X2 : FLAT_X2 <0x00000058, "flat_atomic_umax_x2", []>;
1132//def FLAT_ATOMIC_AND_X2 : FLAT_X2 <0x00000059, "flat_atomic_and_x2", []>;
1133//def FLAT_ATOMIC_OR_X2 : FLAT_X2 <0x0000005a, "flat_atomic_or_x2", []>;
1134//def FLAT_ATOMIC_XOR_X2 : FLAT_X2 <0x0000005b, "flat_atomic_xor_x2", []>;
1135//def FLAT_ATOMIC_INC_X2 : FLAT_X2 <0x0000005c, "flat_atomic_inc_x2", []>;
1136//def FLAT_ATOMIC_DEC_X2 : FLAT_X2 <0x0000005d, "flat_atomic_dec_x2", []>;
1137//def FLAT_ATOMIC_FCMPSWAP_X2 : FLAT_X2 <0x0000005e, "flat_atomic_fcmpswap_x2", []>;
1138//def FLAT_ATOMIC_FMIN_X2 : FLAT_X2 <0x0000005f, "flat_atomic_fmin_x2", []>;
1139//def FLAT_ATOMIC_FMAX_X2 : FLAT_X2 <0x00000060, "flat_atomic_fmax_x2", []>;
Matt Arsenault3f981402014-09-15 15:41:53 +00001140
1141} // End HasFlatAddressSpace predicate
1142//===----------------------------------------------------------------------===//
Tom Stellard8d6d4492014-04-22 16:33:57 +00001143// VOP1 Instructions
1144//===----------------------------------------------------------------------===//
1145
Tom Stellard326d6ec2014-11-05 14:50:53 +00001146//def V_NOP : VOP1_ <0x00000000, "v_nop", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001147
Matt Arsenaultf2733702014-07-30 03:18:57 +00001148let isMoveImm = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001149defm V_MOV_B32 : VOP1Inst <vop1<0x1>, "v_mov_b32", VOP_I32_I32>;
Matt Arsenaultf2733702014-07-30 03:18:57 +00001150} // End isMoveImm = 1
Christian Konig76edd4f2013-02-26 17:52:29 +00001151
Tom Stellardfbe435d2014-03-17 17:03:51 +00001152let Uses = [EXEC] in {
1153
1154def V_READFIRSTLANE_B32 : VOP1 <
1155 0x00000002,
1156 (outs SReg_32:$vdst),
1157 (ins VReg_32:$src0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001158 "v_readfirstlane_b32 $vdst, $src0",
Tom Stellardfbe435d2014-03-17 17:03:51 +00001159 []
1160>;
1161
1162}
1163
Tom Stellard326d6ec2014-11-05 14:50:53 +00001164defm V_CVT_I32_F64 : VOP1Inst <vop1<0x3>, "v_cvt_i32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165 VOP_I32_F64, fp_to_sint
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001166>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001167defm V_CVT_F64_I32 : VOP1Inst <vop1<0x4>, "v_cvt_f64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001168 VOP_F64_I32, sint_to_fp
Niels Ole Salscheider4715d882013-08-08 16:06:08 +00001169>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001170defm V_CVT_F32_I32 : VOP1Inst <vop1<0x5>, "v_cvt_f32_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001171 VOP_F32_I32, sint_to_fp
Tom Stellard75aadc22012-12-11 21:25:42 +00001172>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001173defm V_CVT_F32_U32 : VOP1Inst <vop1<0x6>, "v_cvt_f32_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001174 VOP_F32_I32, uint_to_fp
Tom Stellardc932d732013-05-06 23:02:07 +00001175>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001176defm V_CVT_U32_F32 : VOP1Inst <vop1<0x7>, "v_cvt_u32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177 VOP_I32_F32, fp_to_uint
Tom Stellard73c31d52013-08-14 22:21:57 +00001178>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001179defm V_CVT_I32_F32 : VOP1Inst <vop1<0x8>, "v_cvt_i32_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001180 VOP_I32_F32, fp_to_sint
Tom Stellard75aadc22012-12-11 21:25:42 +00001181>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001182defm V_MOV_FED_B32 : VOP1Inst <vop1<0x9>, "v_mov_fed_b32", VOP_I32_I32>;
1183defm V_CVT_F16_F32 : VOP1Inst <vop1<0xa>, "v_cvt_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001184 VOP_I32_F32, fp_to_f16
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001185>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001186defm V_CVT_F32_F16 : VOP1Inst <vop1<0xb>, "v_cvt_f32_f16",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001187 VOP_F32_I32, f16_to_fp
Matt Arsenaultb0df9252014-07-10 03:22:20 +00001188>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001189//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "v_cvt_rpi_i32_f32", []>;
1190//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "v_cvt_flr_i32_f32", []>;
1191//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "v_cvt_off_f32_i4", []>;
1192defm V_CVT_F32_F64 : VOP1Inst <vop1<0xf>, "v_cvt_f32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001193 VOP_F32_F64, fround
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001194>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001195defm V_CVT_F64_F32 : VOP1Inst <vop1<0x10>, "v_cvt_f64_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001196 VOP_F64_F32, fextend
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +00001197>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001198defm V_CVT_F32_UBYTE0 : VOP1Inst <vop1<0x11>, "v_cvt_f32_ubyte0",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001199 VOP_F32_I32, AMDGPUcvt_f32_ubyte0
Matt Arsenault364a6742014-06-11 17:50:44 +00001200>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001201defm V_CVT_F32_UBYTE1 : VOP1Inst <vop1<0x12>, "v_cvt_f32_ubyte1",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001202 VOP_F32_I32, AMDGPUcvt_f32_ubyte1
Matt Arsenault364a6742014-06-11 17:50:44 +00001203>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001204defm V_CVT_F32_UBYTE2 : VOP1Inst <vop1<0x13>, "v_cvt_f32_ubyte2",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001205 VOP_F32_I32, AMDGPUcvt_f32_ubyte2
Matt Arsenault364a6742014-06-11 17:50:44 +00001206>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001207defm V_CVT_F32_UBYTE3 : VOP1Inst <vop1<0x14>, "v_cvt_f32_ubyte3",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001208 VOP_F32_I32, AMDGPUcvt_f32_ubyte3
Matt Arsenault364a6742014-06-11 17:50:44 +00001209>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001210defm V_CVT_U32_F64 : VOP1Inst <vop1<0x15>, "v_cvt_u32_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001211 VOP_I32_F64, fp_to_uint
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001212>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001213defm V_CVT_F64_U32 : VOP1Inst <vop1<0x16>, "v_cvt_f64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOP_F64_I32, uint_to_fp
Matt Arsenaultc3a73c32014-05-22 03:20:30 +00001215>;
1216
Tom Stellard326d6ec2014-11-05 14:50:53 +00001217defm V_FRACT_F32 : VOP1Inst <vop1<0x20>, "v_fract_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001218 VOP_F32_F32, AMDGPUfract
Tom Stellard75aadc22012-12-11 21:25:42 +00001219>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001220defm V_TRUNC_F32 : VOP1Inst <vop1<0x21>, "v_trunc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOP_F32_F32, ftrunc
Tom Stellard9b3d2532013-05-06 23:02:00 +00001222>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001223defm V_CEIL_F32 : VOP1Inst <vop1<0x22>, "v_ceil_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOP_F32_F32, fceil
Michel Danzerc3ea4042013-02-22 11:22:49 +00001225>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001226defm V_RNDNE_F32 : VOP1Inst <vop1<0x23>, "v_rndne_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOP_F32_F32, frint
Tom Stellard75aadc22012-12-11 21:25:42 +00001228>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001229defm V_FLOOR_F32 : VOP1Inst <vop1<0x24>, "v_floor_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOP_F32_F32, ffloor
Tom Stellard75aadc22012-12-11 21:25:42 +00001231>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001232defm V_EXP_F32 : VOP1Inst <vop1<0x25>, "v_exp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 VOP_F32_F32, fexp2
Tom Stellard75aadc22012-12-11 21:25:42 +00001234>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001235defm V_LOG_CLAMP_F32 : VOP1Inst <vop1<0x26>, "v_log_clamp_f32", VOP_F32_F32>;
1236defm V_LOG_F32 : VOP1Inst <vop1<0x27>, "v_log_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001237 VOP_F32_F32, flog2
Michel Danzer349cabe2013-02-07 14:55:16 +00001238>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001239
Tom Stellard326d6ec2014-11-05 14:50:53 +00001240defm V_RCP_CLAMP_F32 : VOP1Inst <vop1<0x28>, "v_rcp_clamp_f32", VOP_F32_F32>;
1241defm V_RCP_LEGACY_F32 : VOP1Inst <vop1<0x29>, "v_rcp_legacy_f32", VOP_F32_F32>;
1242defm V_RCP_F32 : VOP1Inst <vop1<0x2a>, "v_rcp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001243 VOP_F32_F32, AMDGPUrcp
Tom Stellard75aadc22012-12-11 21:25:42 +00001244>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001245defm V_RCP_IFLAG_F32 : VOP1Inst <vop1<0x2b>, "v_rcp_iflag_f32", VOP_F32_F32>;
1246defm V_RSQ_CLAMP_F32 : VOP1Inst <vop1<0x2c>, "v_rsq_clamp_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001247 VOP_F32_F32, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001248>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001249defm V_RSQ_LEGACY_F32 : VOP1Inst <vop1<0x2d>, "v_rsq_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 VOP_F32_F32, AMDGPUrsq_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001251>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001252defm V_RSQ_F32 : VOP1Inst <vop1<0x2e>, "v_rsq_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001253 VOP_F32_F32, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001254>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001255defm V_RCP_F64 : VOP1Inst <vop1<0x2f>, "v_rcp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001256 VOP_F64_F64, AMDGPUrcp
Tom Stellard7512c082013-07-12 18:14:56 +00001257>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001258defm V_RCP_CLAMP_F64 : VOP1Inst <vop1<0x30>, "v_rcp_clamp_f64", VOP_F64_F64>;
1259defm V_RSQ_F64 : VOP1Inst <vop1<0x31>, "v_rsq_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001260 VOP_F64_F64, AMDGPUrsq
Matt Arsenault15130462014-06-05 00:15:55 +00001261>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001262defm V_RSQ_CLAMP_F64 : VOP1Inst <vop1<0x32>, "v_rsq_clamp_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001263 VOP_F64_F64, AMDGPUrsq_clamped
Matt Arsenault257d48d2014-06-24 22:13:39 +00001264>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001265defm V_SQRT_F32 : VOP1Inst <vop1<0x33>, "v_sqrt_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 VOP_F32_F32, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001267>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001268defm V_SQRT_F64 : VOP1Inst <vop1<0x34>, "v_sqrt_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001269 VOP_F64_F64, fsqrt
Tom Stellard8ed7b452013-07-12 18:15:13 +00001270>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001271defm V_SIN_F32 : VOP1Inst <vop1<0x35>, "v_sin_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001272 VOP_F32_F32, AMDGPUsin
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001273>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001274defm V_COS_F32 : VOP1Inst <vop1<0x36>, "v_cos_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001275 VOP_F32_F32, AMDGPUcos
Matt Arsenaultad14ce82014-07-19 18:44:39 +00001276>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001277defm V_NOT_B32 : VOP1Inst <vop1<0x37>, "v_not_b32", VOP_I32_I32>;
1278defm V_BFREV_B32 : VOP1Inst <vop1<0x38>, "v_bfrev_b32", VOP_I32_I32>;
1279defm V_FFBH_U32 : VOP1Inst <vop1<0x39>, "v_ffbh_u32", VOP_I32_I32>;
1280defm V_FFBL_B32 : VOP1Inst <vop1<0x3a>, "v_ffbl_b32", VOP_I32_I32>;
1281defm V_FFBH_I32 : VOP1Inst <vop1<0x3b>, "v_ffbh_i32", VOP_I32_I32>;
1282//defm V_FREXP_EXP_I32_F64 : VOPInst <0x0000003c, "v_frexp_exp_i32_f64", VOP_I32_F32>;
1283defm V_FREXP_MANT_F64 : VOP1Inst <vop1<0x3d>, "v_frexp_mant_f64", VOP_F64_F64>;
1284defm V_FRACT_F64 : VOP1Inst <vop1<0x3e>, "v_fract_f64", VOP_F64_F64>;
1285//defm V_FREXP_EXP_I32_F32 : VOPInst <0x0000003f, "v_frexp_exp_i32_f32", VOP_I32_F32>;
1286defm V_FREXP_MANT_F32 : VOP1Inst <vop1<0x40>, "v_frexp_mant_f32", VOP_F32_F32>;
1287//def V_CLREXCP : VOP1_ <0x00000041, "v_clrexcp", []>;
1288defm V_MOVRELD_B32 : VOP1Inst <vop1<0x42>, "v_movreld_b32", VOP_I32_I32>;
1289defm V_MOVRELS_B32 : VOP1Inst <vop1<0x43>, "v_movrels_b32", VOP_I32_I32>;
1290defm V_MOVRELSD_B32 : VOP1Inst <vop1<0x44>, "v_movrelsd_b32", VOP_I32_I32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001291
Tom Stellard8d6d4492014-04-22 16:33:57 +00001292
1293//===----------------------------------------------------------------------===//
1294// VINTRP Instructions
1295//===----------------------------------------------------------------------===//
1296
Tom Stellard75aadc22012-12-11 21:25:42 +00001297def V_INTERP_P1_F32 : VINTRP <
1298 0x00000000,
1299 (outs VReg_32:$dst),
1300 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001301 "v_interp_p1_f32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001302 []> {
1303 let DisableEncoding = "$m0";
1304}
1305
1306def V_INTERP_P2_F32 : VINTRP <
1307 0x00000001,
1308 (outs VReg_32:$dst),
1309 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001310 "v_interp_p2_f32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001311 []> {
1312
1313 let Constraints = "$src0 = $dst";
1314 let DisableEncoding = "$src0,$m0";
1315
1316}
1317
1318def V_INTERP_MOV_F32 : VINTRP <
1319 0x00000002,
1320 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +00001321 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001322 "v_interp_mov_f32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001323 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +00001324 let DisableEncoding = "$m0";
1325}
1326
Tom Stellard8d6d4492014-04-22 16:33:57 +00001327//===----------------------------------------------------------------------===//
1328// VOP2 Instructions
1329//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001330
1331def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +00001332 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001333 "v_cndmask_b32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +00001334 []
1335>{
1336 let DisableEncoding = "$vcc";
1337}
1338
1339def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Tom Stellard5a9a61e2014-09-22 15:35:34 +00001340 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001341 "v_cndmask_b32_e64 $dst, $src0, $src1, $src2",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001342 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Vincent Lejeune94af31f2014-05-10 19:18:33 +00001343> {
1344 let src0_modifiers = 0;
1345 let src1_modifiers = 0;
1346 let src2_modifiers = 0;
1347}
Tom Stellard75aadc22012-12-11 21:25:42 +00001348
Tom Stellardc149dc02013-11-27 21:23:35 +00001349def V_READLANE_B32 : VOP2 <
1350 0x00000001,
1351 (outs SReg_32:$vdst),
1352 (ins VReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001353 "v_readlane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001354 []
1355>;
1356
1357def V_WRITELANE_B32 : VOP2 <
1358 0x00000002,
1359 (outs VReg_32:$vdst),
1360 (ins SReg_32:$src0, SSrc_32:$vsrc1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001361 "v_writelane_b32 $vdst, $src0, $vsrc1",
Tom Stellardc149dc02013-11-27 21:23:35 +00001362 []
1363>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001364
Christian Konig76edd4f2013-02-26 17:52:29 +00001365let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001366defm V_ADD_F32 : VOP2Inst <vop2<0x3>, "v_add_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001367 VOP_F32_F32_F32, fadd
Christian Konig71088e62013-02-21 15:17:41 +00001368>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001369
Tom Stellard326d6ec2014-11-05 14:50:53 +00001370defm V_SUB_F32 : VOP2Inst <vop2<0x4>, "v_sub_f32", VOP_F32_F32_F32, fsub>;
1371defm V_SUBREV_F32 : VOP2Inst <vop2<0x5>, "v_subrev_f32",
1372 VOP_F32_F32_F32, null_frag, "v_sub_f32"
Tom Stellard75aadc22012-12-11 21:25:42 +00001373>;
Christian Konig3c145802013-03-27 09:12:59 +00001374} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001375
Matt Arsenault95e48662014-11-13 19:26:47 +00001376let isCommutable = 1 in {
1377
Tom Stellard326d6ec2014-11-05 14:50:53 +00001378defm V_MAC_LEGACY_F32 : VOP2Inst <vop2<0x6>, "v_mac_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001379 VOP_F32_F32_F32
1380>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001381
Tom Stellard326d6ec2014-11-05 14:50:53 +00001382defm V_MUL_LEGACY_F32 : VOP2Inst <vop2<0x7>, "v_mul_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001383 VOP_F32_F32_F32, int_AMDGPU_mul
Tom Stellard75aadc22012-12-11 21:25:42 +00001384>;
1385
Tom Stellard326d6ec2014-11-05 14:50:53 +00001386defm V_MUL_F32 : VOP2Inst <vop2<0x8>, "v_mul_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001387 VOP_F32_F32_F32, fmul
Tom Stellard75aadc22012-12-11 21:25:42 +00001388>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001389
Tom Stellard326d6ec2014-11-05 14:50:53 +00001390defm V_MUL_I32_I24 : VOP2Inst <vop2<0x9>, "v_mul_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001391 VOP_I32_I32_I32, AMDGPUmul_i24
Tom Stellard41fc7852013-07-23 01:48:42 +00001392>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001393//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "v_mul_hi_i32_i24", []>;
1394defm V_MUL_U32_U24 : VOP2Inst <vop2<0xb>, "v_mul_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001395 VOP_I32_I32_I32, AMDGPUmul_u24
Tom Stellard41fc7852013-07-23 01:48:42 +00001396>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001397//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "v_mul_hi_u32_u24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001398
Christian Konig76edd4f2013-02-26 17:52:29 +00001399
Tom Stellard326d6ec2014-11-05 14:50:53 +00001400defm V_MIN_LEGACY_F32 : VOP2Inst <vop2<0xd>, "v_min_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001401 VOP_F32_F32_F32, AMDGPUfmin_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001402>;
1403
Tom Stellard326d6ec2014-11-05 14:50:53 +00001404defm V_MAX_LEGACY_F32 : VOP2Inst <vop2<0xe>, "v_max_legacy_f32",
Matt Arsenaultda59f3d2014-11-13 23:03:09 +00001405 VOP_F32_F32_F32, AMDGPUfmax_legacy
Tom Stellard75aadc22012-12-11 21:25:42 +00001406>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001407
Tom Stellard326d6ec2014-11-05 14:50:53 +00001408defm V_MIN_F32 : VOP2Inst <vop2<0xf>, "v_min_f32", VOP_F32_F32_F32, fminnum>;
1409defm V_MAX_F32 : VOP2Inst <vop2<0x10>, "v_max_f32", VOP_F32_F32_F32, fmaxnum>;
1410defm V_MIN_I32 : VOP2Inst <vop2<0x11>, "v_min_i32", VOP_I32_I32_I32, AMDGPUsmin>;
1411defm V_MAX_I32 : VOP2Inst <vop2<0x12>, "v_max_i32", VOP_I32_I32_I32, AMDGPUsmax>;
1412defm V_MIN_U32 : VOP2Inst <vop2<0x13>, "v_min_u32", VOP_I32_I32_I32, AMDGPUumin>;
1413defm V_MAX_U32 : VOP2Inst <vop2<0x14>, "v_max_u32", VOP_I32_I32_I32, AMDGPUumax>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001414
Tom Stellard326d6ec2014-11-05 14:50:53 +00001415defm V_LSHR_B32 : VOP2Inst <vop2<0x15>, "v_lshr_b32", VOP_I32_I32_I32, srl>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001416
1417defm V_LSHRREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001418 vop2<0x16>, "v_lshrrev_b32", VOP_I32_I32_I32, null_frag, "v_lshr_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001419>;
1420
Tom Stellard326d6ec2014-11-05 14:50:53 +00001421defm V_ASHR_I32 : VOP2Inst <vop2<0x17>, "v_ashr_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001422 VOP_I32_I32_I32, sra
Tom Stellard58ac7442014-04-29 23:12:48 +00001423>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001424defm V_ASHRREV_I32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001425 vop2<0x18>, "v_ashrrev_i32", VOP_I32_I32_I32, null_frag, "v_ashr_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001426>;
Christian Konig3c145802013-03-27 09:12:59 +00001427
Tom Stellard82166022013-11-13 23:36:37 +00001428let hasPostISelHook = 1 in {
1429
Tom Stellard326d6ec2014-11-05 14:50:53 +00001430defm V_LSHL_B32 : VOP2Inst <vop2<0x19>, "v_lshl_b32", VOP_I32_I32_I32, shl>;
Tom Stellard82166022013-11-13 23:36:37 +00001431
1432}
Tom Stellardb4a313a2014-08-01 00:32:39 +00001433defm V_LSHLREV_B32 : VOP2Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001434 vop2<0x1a>, "v_lshlrev_b32", VOP_I32_I32_I32, null_frag, "v_lshl_b32"
Tom Stellard58ac7442014-04-29 23:12:48 +00001435>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001436
Tom Stellard326d6ec2014-11-05 14:50:53 +00001437defm V_AND_B32 : VOP2Inst <vop2<0x1b>, "v_and_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001438 VOP_I32_I32_I32, and>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001439defm V_OR_B32 : VOP2Inst <vop2<0x1c>, "v_or_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001440 VOP_I32_I32_I32, or
1441>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001442defm V_XOR_B32 : VOP2Inst <vop2<0x1d>, "v_xor_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001443 VOP_I32_I32_I32, xor
Tom Stellard58ac7442014-04-29 23:12:48 +00001444>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001445
1446} // End isCommutable = 1
1447
Tom Stellard326d6ec2014-11-05 14:50:53 +00001448defm V_BFM_B32 : VOP2Inst <vop2<0x1e>, "v_bfm_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001449 VOP_I32_I32_I32, AMDGPUbfm>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001450
1451let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001452defm V_MAC_F32 : VOP2Inst <vop2<0x1f>, "v_mac_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001453} // End isCommutable = 1
1454
Tom Stellard326d6ec2014-11-05 14:50:53 +00001455defm V_MADMK_F32 : VOP2Inst <vop2<0x20>, "v_madmk_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001456
1457let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001458defm V_MADAK_F32 : VOP2Inst <vop2<0x21>, "v_madak_f32", VOP_F32_F32_F32>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001459} // End isCommutable = 1
1460
1461
Tom Stellard326d6ec2014-11-05 14:50:53 +00001462defm V_BCNT_U32_B32 : VOP2Inst <vop2<0x22>, "v_bcnt_u32_b32", VOP_I32_I32_I32>;
1463defm V_MBCNT_LO_U32_B32 : VOP2Inst <vop2<0x23>, "v_mbcnt_lo_u32_b32",
Matt Arsenault95e48662014-11-13 19:26:47 +00001464
Tom Stellardb4a313a2014-08-01 00:32:39 +00001465 VOP_I32_I32_I32
1466>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001467defm V_MBCNT_HI_U32_B32 : VOP2Inst <vop2<0x24>, "v_mbcnt_hi_u32_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001468 VOP_I32_I32_I32
1469>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001470
Christian Konig3c145802013-03-27 09:12:59 +00001471let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001472// No patterns so that the scalar instructions are always selected.
1473// The scalar versions will be replaced with vector when needed later.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001474defm V_ADD_I32 : VOP2bInst <vop2<0x25>, "v_add_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001475 VOP_I32_I32_I32, add
1476>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001477defm V_SUB_I32 : VOP2bInst <vop2<0x26>, "v_sub_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001478 VOP_I32_I32_I32, sub
1479>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001480defm V_SUBREV_I32 : VOP2bInst <vop2<0x27>, "v_subrev_i32",
1481 VOP_I32_I32_I32, null_frag, "v_sub_i32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001482>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001483
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001484let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellard326d6ec2014-11-05 14:50:53 +00001485defm V_ADDC_U32 : VOP2bInst <vop2<0x28>, "v_addc_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001486 VOP_I32_I32_I32_VCC, adde
1487>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001488defm V_SUBB_U32 : VOP2bInst <vop2<0x29>, "v_subb_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001489 VOP_I32_I32_I32_VCC, sube
1490>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001491defm V_SUBBREV_U32 : VOP2bInst <vop2<0x2a>, "v_subbrev_u32",
1492 VOP_I32_I32_I32_VCC, null_frag, "v_subb_u32"
Tom Stellardb4a313a2014-08-01 00:32:39 +00001493>;
1494
Christian Konigd3039962013-02-26 17:52:09 +00001495} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001496} // End isCommutable = 1, Defs = [VCC]
1497
Tom Stellard326d6ec2014-11-05 14:50:53 +00001498defm V_LDEXP_F32 : VOP2Inst <vop2<0x2b>, "v_ldexp_f32",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001499 VOP_F32_F32_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001500>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001501////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "v_cvt_pkaccum_u8_f32", []>;
1502////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "v_cvt_pknorm_i16_f32", []>;
1503////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "v_cvt_pknorm_u16_f32", []>;
1504defm V_CVT_PKRTZ_F16_F32 : VOP2Inst <vop2<0x2f>, "v_cvt_pkrtz_f16_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001505 VOP_I32_F32_F32, int_SI_packf16
Tom Stellard75aadc22012-12-11 21:25:42 +00001506>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001507////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "v_cvt_pk_u16_u32", []>;
1508////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "v_cvt_pk_i16_i32", []>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001509
1510//===----------------------------------------------------------------------===//
1511// VOP3 Instructions
1512//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001513
Matt Arsenault95e48662014-11-13 19:26:47 +00001514let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001515defm V_MAD_LEGACY_F32 : VOP3Inst <vop3<0x140>, "v_mad_legacy_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001516 VOP_F32_F32_F32_F32
Matt Arsenaultf37abc72014-05-22 17:45:20 +00001517>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001518
Tom Stellard326d6ec2014-11-05 14:50:53 +00001519defm V_MAD_F32 : VOP3Inst <vop3<0x141>, "v_mad_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001520 VOP_F32_F32_F32_F32, fmad
Tom Stellard52639482013-07-23 01:48:49 +00001521>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001522
Tom Stellard326d6ec2014-11-05 14:50:53 +00001523defm V_MAD_I32_I24 : VOP3Inst <vop3<0x142>, "v_mad_i32_i24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001524 VOP_I32_I32_I32_I32, AMDGPUmad_i24
1525>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001526defm V_MAD_U32_U24 : VOP3Inst <vop3<0x143>, "v_mad_u32_u24",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001527 VOP_I32_I32_I32_I32, AMDGPUmad_u24
Tom Stellard52639482013-07-23 01:48:49 +00001528>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001529} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +00001530
Tom Stellard326d6ec2014-11-05 14:50:53 +00001531defm V_CUBEID_F32 : VOP3Inst <vop3<0x144>, "v_cubeid_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001532 VOP_F32_F32_F32_F32
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001533>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001534defm V_CUBESC_F32 : VOP3Inst <vop3<0x145>, "v_cubesc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001535 VOP_F32_F32_F32_F32
1536>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001537defm V_CUBETC_F32 : VOP3Inst <vop3<0x146>, "v_cubetc_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001538 VOP_F32_F32_F32_F32
1539>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001540defm V_CUBEMA_F32 : VOP3Inst <vop3<0x147>, "v_cubema_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001541 VOP_F32_F32_F32_F32
1542>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001543defm V_BFE_U32 : VOP3Inst <vop3<0x148>, "v_bfe_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001544 VOP_I32_I32_I32_I32, AMDGPUbfe_u32
1545>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001546defm V_BFE_I32 : VOP3Inst <vop3<0x149>, "v_bfe_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001547 VOP_I32_I32_I32_I32, AMDGPUbfe_i32
1548>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001549defm V_BFI_B32 : VOP3Inst <vop3<0x14a>, "v_bfi_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001550 VOP_I32_I32_I32_I32, AMDGPUbfi
1551>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001552
1553let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001554defm V_FMA_F32 : VOP3Inst <vop3<0x14b>, "v_fma_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001555 VOP_F32_F32_F32_F32, fma
1556>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001557defm V_FMA_F64 : VOP3Inst <vop3<0x14c>, "v_fma_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001558 VOP_F64_F64_F64_F64, fma
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001559>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001560} // End isCommutable = 1
1561
Tom Stellard326d6ec2014-11-05 14:50:53 +00001562//def V_LERP_U8 : VOP3_U8 <0x0000014d, "v_lerp_u8", []>;
1563defm V_ALIGNBIT_B32 : VOP3Inst <vop3<0x14e>, "v_alignbit_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001564 VOP_I32_I32_I32_I32
1565>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001566defm V_ALIGNBYTE_B32 : VOP3Inst <vop3<0x14f>, "v_alignbyte_b32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001567 VOP_I32_I32_I32_I32
1568>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001569defm V_MULLIT_F32 : VOP3Inst <vop3<0x150>, "v_mullit_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001570 VOP_F32_F32_F32_F32>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001571////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "v_min3_f32", []>;
1572////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "v_min3_i32", []>;
1573////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "v_min3_u32", []>;
1574////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "v_max3_f32", []>;
1575////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "v_max3_i32", []>;
1576////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "v_max3_u32", []>;
1577////def V_MED3_F32 : VOP3_MED3 <0x00000157, "v_med3_f32", []>;
1578////def V_MED3_I32 : VOP3_MED3 <0x00000158, "v_med3_i32", []>;
1579////def V_MED3_U32 : VOP3_MED3 <0x00000159, "v_med3_u32", []>;
1580//def V_SAD_U8 : VOP3_U8 <0x0000015a, "v_sad_u8", []>;
1581//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "v_sad_hi_u8", []>;
1582//def V_SAD_U16 : VOP3_U16 <0x0000015c, "v_sad_u16", []>;
1583defm V_SAD_U32 : VOP3Inst <vop3<0x15d>, "v_sad_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001584 VOP_I32_I32_I32_I32
1585>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001586////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "v_cvt_pk_u8_f32", []>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001587defm V_DIV_FIXUP_F32 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001588 vop3<0x15f>, "v_div_fixup_f32", VOP_F32_F32_F32_F32, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001589>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001590defm V_DIV_FIXUP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001591 vop3<0x160>, "v_div_fixup_f64", VOP_F64_F64_F64_F64, AMDGPUdiv_fixup
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001592>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001593
Tom Stellard326d6ec2014-11-05 14:50:53 +00001594defm V_LSHL_B64 : VOP3Inst <vop3<0x161>, "v_lshl_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001595 VOP_I64_I64_I32, shl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001596>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001597defm V_LSHR_B64 : VOP3Inst <vop3<0x162>, "v_lshr_b64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001598 VOP_I64_I64_I32, srl
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001599>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001600defm V_ASHR_I64 : VOP3Inst <vop3<0x163>, "v_ashr_i64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001601 VOP_I64_I64_I32, sra
Tom Stellard31209cc2013-07-15 19:00:09 +00001602>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001603
Tom Stellard7512c082013-07-12 18:14:56 +00001604let isCommutable = 1 in {
1605
Tom Stellard326d6ec2014-11-05 14:50:53 +00001606defm V_ADD_F64 : VOP3Inst <vop3<0x164>, "v_add_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001607 VOP_F64_F64_F64, fadd
1608>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001609defm V_MUL_F64 : VOP3Inst <vop3<0x165>, "v_mul_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001610 VOP_F64_F64_F64, fmul
1611>;
Matt Arsenault7c936902014-10-21 23:01:01 +00001612
Tom Stellard326d6ec2014-11-05 14:50:53 +00001613defm V_MIN_F64 : VOP3Inst <vop3<0x166>, "v_min_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001614 VOP_F64_F64_F64, fminnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001615>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001616defm V_MAX_F64 : VOP3Inst <vop3<0x167>, "v_max_f64",
Matt Arsenault7c936902014-10-21 23:01:01 +00001617 VOP_F64_F64_F64, fmaxnum
Tom Stellardb4a313a2014-08-01 00:32:39 +00001618>;
Tom Stellard7512c082013-07-12 18:14:56 +00001619
1620} // isCommutable = 1
1621
Tom Stellard326d6ec2014-11-05 14:50:53 +00001622defm V_LDEXP_F64 : VOP3Inst <vop3<0x168>, "v_ldexp_f64",
Matt Arsenault2e7cc482014-08-15 17:30:25 +00001623 VOP_F64_F64_I32, AMDGPUldexp
Tom Stellardb4a313a2014-08-01 00:32:39 +00001624>;
Christian Konig70a50322013-03-27 09:12:51 +00001625
1626let isCommutable = 1 in {
1627
Tom Stellard326d6ec2014-11-05 14:50:53 +00001628defm V_MUL_LO_U32 : VOP3Inst <vop3<0x169>, "v_mul_lo_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001629 VOP_I32_I32_I32
1630>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001631defm V_MUL_HI_U32 : VOP3Inst <vop3<0x16a>, "v_mul_hi_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001632 VOP_I32_I32_I32
1633>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001634defm V_MUL_LO_I32 : VOP3Inst <vop3<0x16b>, "v_mul_lo_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001635 VOP_I32_I32_I32
1636>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001637defm V_MUL_HI_I32 : VOP3Inst <vop3<0x16c>, "v_mul_hi_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001638 VOP_I32_I32_I32
1639>;
Christian Konig70a50322013-03-27 09:12:51 +00001640
1641} // isCommutable = 1
1642
Tom Stellard326d6ec2014-11-05 14:50:53 +00001643defm V_DIV_SCALE_F32 : VOP3b_32 <vop3<0x16d>, "v_div_scale_f32", []>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001644
1645// Double precision division pre-scale.
Tom Stellard326d6ec2014-11-05 14:50:53 +00001646defm V_DIV_SCALE_F64 : VOP3b_64 <vop3<0x16e>, "v_div_scale_f64", []>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001647
Matt Arsenault95e48662014-11-13 19:26:47 +00001648let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00001649defm V_DIV_FMAS_F32 : VOP3Inst <vop3<0x16f>, "v_div_fmas_f32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001650 VOP_F32_F32_F32_F32, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001651>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00001652defm V_DIV_FMAS_F64 : VOP3Inst <vop3<0x170>, "v_div_fmas_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00001653 VOP_F64_F64_F64_F64, AMDGPUdiv_fmas
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001654>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001655} // End isCommutable = 1
1656
Tom Stellard326d6ec2014-11-05 14:50:53 +00001657//def V_MSAD_U8 : VOP3_U8 <0x00000171, "v_msad_u8", []>;
1658//def V_QSAD_U8 : VOP3_U8 <0x00000172, "v_qsad_u8", []>;
1659//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "v_mqsad_u8", []>;
Matt Arsenault95e48662014-11-13 19:26:47 +00001660
Tom Stellardb4a313a2014-08-01 00:32:39 +00001661defm V_TRIG_PREOP_F64 : VOP3Inst <
Tom Stellard326d6ec2014-11-05 14:50:53 +00001662 vop3<0x174>, "v_trig_preop_f64", VOP_F64_F64_I32, AMDGPUtrig_preop
Matt Arsenaulta0050b02014-06-19 01:19:19 +00001663>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001664
Tom Stellard8d6d4492014-04-22 16:33:57 +00001665//===----------------------------------------------------------------------===//
1666// Pseudo Instructions
1667//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00001668
Tom Stellard75aadc22012-12-11 21:25:42 +00001669let isCodeGenOnly = 1, isPseudo = 1 in {
1670
Tom Stellard1bd80722014-04-30 15:31:33 +00001671def V_MOV_I1 : InstSI <
1672 (outs VReg_1:$dst),
1673 (ins i1imm:$src),
1674 "", [(set i1:$dst, (imm:$src))]
1675>;
1676
Tom Stellard365a2b42014-05-15 14:41:50 +00001677def V_AND_I1 : InstSI <
1678 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1679 [(set i1:$dst, (and i1:$src0, i1:$src1))]
1680>;
1681
1682def V_OR_I1 : InstSI <
1683 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1684 [(set i1:$dst, (or i1:$src0, i1:$src1))]
1685>;
1686
Tom Stellard54a3b652014-07-21 14:01:10 +00001687def V_XOR_I1 : InstSI <
1688 (outs VReg_1:$dst), (ins VReg_1:$src0, VReg_1:$src1), "",
1689 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1690>;
1691
Tom Stellard60024a02014-09-24 01:33:24 +00001692let hasSideEffects = 1 in {
1693def SGPR_USE : InstSI <(outs),(ins), "", []>;
1694}
1695
Matt Arsenault8fb37382013-10-11 21:03:36 +00001696// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001697// and should be lowered to ISA instructions prior to codegen.
1698
Tom Stellardf8794352012-12-19 22:10:31 +00001699let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1700 Uses = [EXEC], Defs = [EXEC] in {
1701
1702let isBranch = 1, isTerminator = 1 in {
1703
Tom Stellard919bb6b2014-04-29 23:12:53 +00001704def SI_IF: InstSI <
Tom Stellardf8794352012-12-19 22:10:31 +00001705 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001706 (ins SReg_64:$vcc, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001707 "",
1708 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001709>;
1710
Tom Stellardf8794352012-12-19 22:10:31 +00001711def SI_ELSE : InstSI <
1712 (outs SReg_64:$dst),
1713 (ins SReg_64:$src, brtarget:$target),
Tom Stellard436780b2014-05-15 14:41:57 +00001714 "",
1715 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]
Tom Stellard919bb6b2014-04-29 23:12:53 +00001716> {
Tom Stellardf8794352012-12-19 22:10:31 +00001717 let Constraints = "$src = $dst";
1718}
1719
1720def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001721 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001722 (ins SReg_64:$saved, brtarget:$target),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001723 "si_loop $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001724 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001725>;
Tom Stellardf8794352012-12-19 22:10:31 +00001726
1727} // end isBranch = 1, isTerminator = 1
1728
1729def SI_BREAK : InstSI <
1730 (outs SReg_64:$dst),
1731 (ins SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001732 "si_else $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001733 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001734>;
1735
1736def SI_IF_BREAK : InstSI <
1737 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001738 (ins SReg_64:$vcc, SReg_64:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001739 "si_if_break $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001740 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001741>;
1742
1743def SI_ELSE_BREAK : InstSI <
1744 (outs SReg_64:$dst),
1745 (ins SReg_64:$src0, SReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001746 "si_else_break $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001747 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001748>;
1749
1750def SI_END_CF : InstSI <
1751 (outs),
1752 (ins SReg_64:$saved),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001753 "si_end_cf $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001754 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001755>;
1756
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001757def SI_KILL : InstSI <
1758 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001759 (ins VSrc_32:$src),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001760 "si_kill $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001761 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001762>;
1763
Tom Stellardf8794352012-12-19 22:10:31 +00001764} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1765 // Uses = [EXEC], Defs = [EXEC]
1766
Christian Konig2989ffc2013-03-18 11:34:16 +00001767let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1768
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001769//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001770
1771let UseNamedOperandTable = 1 in {
1772
Tom Stellard0e70de52014-05-16 20:56:45 +00001773def SI_RegisterLoad : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001774 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001775 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001776 "", []
1777> {
1778 let isRegisterLoad = 1;
1779 let mayLoad = 1;
1780}
1781
Tom Stellard0e70de52014-05-16 20:56:45 +00001782class SIRegStore<dag outs> : InstSI <
Tom Stellard81d871d2013-11-13 23:36:50 +00001783 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001784 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001785 "", []
1786> {
1787 let isRegisterStore = 1;
1788 let mayStore = 1;
1789}
1790
1791let usesCustomInserter = 1 in {
1792def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1793} // End usesCustomInserter = 1
1794def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1795
1796
1797} // End UseNamedOperandTable = 1
1798
Christian Konig2989ffc2013-03-18 11:34:16 +00001799def SI_INDIRECT_SRC : InstSI <
1800 (outs VReg_32:$dst, SReg_64:$temp),
1801 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001802 "si_indirect_src $dst, $temp, $src, $idx, $off",
Christian Konig2989ffc2013-03-18 11:34:16 +00001803 []
1804>;
1805
1806class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1807 (outs rc:$dst, SReg_64:$temp),
1808 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001809 "si_indirect_dst $dst, $temp, $src, $idx, $off, $val",
Christian Konig2989ffc2013-03-18 11:34:16 +00001810 []
1811> {
1812 let Constraints = "$src = $dst";
1813}
1814
Tom Stellard81d871d2013-11-13 23:36:50 +00001815def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001816def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1817def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1818def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1819def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1820
1821} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1822
Tom Stellard556d9aa2013-06-03 17:39:37 +00001823let usesCustomInserter = 1 in {
1824
Tom Stellard2a6a61052013-07-12 18:15:08 +00001825def V_SUB_F64 : InstSI <
1826 (outs VReg_64:$dst),
1827 (ins VReg_64:$src0, VReg_64:$src1),
Tom Stellard326d6ec2014-11-05 14:50:53 +00001828 "v_sub_f64 $dst, $src0, $src1",
Matt Arsenaultbd469d52014-06-24 17:17:06 +00001829 [(set f64:$dst, (fsub f64:$src0, f64:$src1))]
Tom Stellard2a6a61052013-07-12 18:15:08 +00001830>;
1831
Tom Stellard556d9aa2013-06-03 17:39:37 +00001832} // end usesCustomInserter
1833
Tom Stellardeba61072014-05-02 15:41:42 +00001834multiclass SI_SPILL_SGPR <RegisterClass sgpr_class> {
1835
1836 def _SAVE : InstSI <
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001837 (outs),
Tom Stellardeba61072014-05-02 15:41:42 +00001838 (ins sgpr_class:$src, i32imm:$frame_idx),
1839 "", []
1840 >;
1841
1842 def _RESTORE : InstSI <
1843 (outs sgpr_class:$dst),
Tom Stellardc5cf2f02014-08-21 20:40:54 +00001844 (ins i32imm:$frame_idx),
Tom Stellardeba61072014-05-02 15:41:42 +00001845 "", []
1846 >;
1847
1848}
1849
Tom Stellard060ae392014-06-10 21:20:38 +00001850defm SI_SPILL_S32 : SI_SPILL_SGPR <SReg_32>;
Tom Stellardeba61072014-05-02 15:41:42 +00001851defm SI_SPILL_S64 : SI_SPILL_SGPR <SReg_64>;
1852defm SI_SPILL_S128 : SI_SPILL_SGPR <SReg_128>;
1853defm SI_SPILL_S256 : SI_SPILL_SGPR <SReg_256>;
1854defm SI_SPILL_S512 : SI_SPILL_SGPR <SReg_512>;
1855
Tom Stellard96468902014-09-24 01:33:17 +00001856multiclass SI_SPILL_VGPR <RegisterClass vgpr_class> {
1857 def _SAVE : InstSI <
1858 (outs),
1859 (ins vgpr_class:$src, i32imm:$frame_idx),
1860 "", []
1861 >;
1862
1863 def _RESTORE : InstSI <
1864 (outs vgpr_class:$dst),
1865 (ins i32imm:$frame_idx),
1866 "", []
1867 >;
1868}
1869
1870defm SI_SPILL_V32 : SI_SPILL_VGPR <VReg_32>;
1871defm SI_SPILL_V64 : SI_SPILL_VGPR <VReg_64>;
1872defm SI_SPILL_V96 : SI_SPILL_VGPR <VReg_96>;
1873defm SI_SPILL_V128 : SI_SPILL_VGPR <VReg_128>;
1874defm SI_SPILL_V256 : SI_SPILL_VGPR <VReg_256>;
1875defm SI_SPILL_V512 : SI_SPILL_VGPR <VReg_512>;
1876
Tom Stellard067c8152014-07-21 14:01:14 +00001877let Defs = [SCC] in {
1878
1879def SI_CONSTDATA_PTR : InstSI <
1880 (outs SReg_64:$dst),
1881 (ins),
1882 "", [(set SReg_64:$dst, (i64 SIconstdata_ptr))]
1883>;
1884
1885} // End Defs = [SCC]
1886
Tom Stellard75aadc22012-12-11 21:25:42 +00001887} // end IsCodeGenOnly, isPseudo
1888
Tom Stellard0e70de52014-05-16 20:56:45 +00001889} // end SubtargetPredicate = SI
1890
1891let Predicates = [isSI] in {
1892
Christian Konig2aca0432013-02-21 15:17:32 +00001893def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001894 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001895 (V_CNDMASK_B32_e64 $src2, $src1,
1896 (V_CMP_GT_F32_e64 SRCMODS.NONE, 0, SRCMODS.NONE, $src0,
1897 DSTCLAMP.NONE, DSTOMOD.NONE))
Christian Konig2aca0432013-02-21 15:17:32 +00001898>;
1899
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001900def : Pat <
1901 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001902 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001903>;
1904
Tom Stellard75aadc22012-12-11 21:25:42 +00001905/* int_SI_vs_load_input */
1906def : Pat<
Tom Stellardbc5b5372014-06-13 16:38:59 +00001907 (SIload_input v4i32:$tlst, imm:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001908 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001909>;
1910
1911/* int_SI_export */
1912def : Pat <
1913 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001914 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001915 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001916 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001917>;
1918
Tom Stellard8d6d4492014-04-22 16:33:57 +00001919//===----------------------------------------------------------------------===//
1920// SMRD Patterns
1921//===----------------------------------------------------------------------===//
1922
1923multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
1924
1925 // 1. Offset as 8bit DWORD immediate
1926 def : Pat <
1927 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1928 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
1929 >;
1930
1931 // 2. Offset loaded in an 32bit SGPR
1932 def : Pat <
Tom Stellardd6cb8e82014-05-09 16:42:21 +00001933 (constant_load (add i64:$sbase, (i64 IMM32bit:$offset))),
1934 (vt (Instr_SGPR $sbase, (S_MOV_B32 (i32 (as_i32imm $offset)))))
Tom Stellard8d6d4492014-04-22 16:33:57 +00001935 >;
1936
1937 // 3. No offset at all
1938 def : Pat <
1939 (constant_load i64:$sbase),
1940 (vt (Instr_IMM $sbase, 0))
1941 >;
1942}
1943
1944defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1945defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellard8d6d4492014-04-22 16:33:57 +00001946defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
1947defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
1948defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
1949defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1950defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
1951
1952// 1. Offset as 8bit DWORD immediate
1953def : Pat <
1954 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
1955 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
1956>;
1957
1958// 2. Offset loaded in an 32bit SGPR
1959def : Pat <
1960 (SIload_constant v4i32:$sbase, imm:$offset),
1961 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
1962>;
1963
Tom Stellardae4c9e72014-06-20 17:06:11 +00001964} // Predicates = [isSI] in {
1965
1966//===----------------------------------------------------------------------===//
1967// SOP1 Patterns
1968//===----------------------------------------------------------------------===//
1969
Tom Stellardae4c9e72014-06-20 17:06:11 +00001970def : Pat <
1971 (i64 (ctpop i64:$src)),
Matt Arsenaulteb492162014-11-02 23:46:51 +00001972 (i64 (REG_SEQUENCE SReg_64,
1973 (S_BCNT1_I32_B64 $src), sub0,
1974 (S_MOV_B32 0), sub1))
Tom Stellardae4c9e72014-06-20 17:06:11 +00001975>;
1976
Tom Stellard58ac7442014-04-29 23:12:48 +00001977//===----------------------------------------------------------------------===//
1978// SOP2 Patterns
1979//===----------------------------------------------------------------------===//
1980
Tom Stellard80942a12014-09-05 14:07:59 +00001981// V_ADD_I32_e32/S_ADD_U32 produces carry in VCC/SCC. For the vector
Tom Stellardb2114ca2014-07-21 14:01:12 +00001982// case, the sgpr-copies pass will fix this to use the vector version.
1983def : Pat <
1984 (i32 (addc i32:$src0, i32:$src1)),
Tom Stellard80942a12014-09-05 14:07:59 +00001985 (S_ADD_U32 $src0, $src1)
Tom Stellardb2114ca2014-07-21 14:01:12 +00001986>;
1987
Tom Stellardb2114ca2014-07-21 14:01:12 +00001988let Predicates = [isSI] in {
1989
Tom Stellard58ac7442014-04-29 23:12:48 +00001990//===----------------------------------------------------------------------===//
Tom Stellard85ad4292014-06-17 16:53:09 +00001991// SOPP Patterns
1992//===----------------------------------------------------------------------===//
1993
1994def : Pat <
1995 (int_AMDGPU_barrier_global),
1996 (S_BARRIER)
1997>;
1998
1999//===----------------------------------------------------------------------===//
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002000// VOP1 Patterns
2001//===----------------------------------------------------------------------===//
2002
Matt Arsenault22ca3f82014-07-15 23:50:10 +00002003let Predicates = [UnsafeFPMath] in {
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002004def : RcpPat<V_RCP_F64_e32, f64>;
Matt Arsenault257d48d2014-06-24 22:13:39 +00002005defm : RsqPat<V_RSQ_F64_e32, f64>;
Matt Arsenaulte9fa3b82014-07-15 20:18:31 +00002006defm : RsqPat<V_RSQ_F32_e32, f32>;
2007}
2008
Matt Arsenaulta0050b02014-06-19 01:19:19 +00002009//===----------------------------------------------------------------------===//
Tom Stellard58ac7442014-04-29 23:12:48 +00002010// VOP2 Patterns
2011//===----------------------------------------------------------------------===//
2012
Tom Stellardae4c9e72014-06-20 17:06:11 +00002013def : Pat <
2014 (i32 (add (i32 (ctpop i32:$popcnt)), i32:$val)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00002015 (V_BCNT_U32_B32_e64 $popcnt, $val)
Tom Stellardae4c9e72014-06-20 17:06:11 +00002016>;
2017
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002018/********** ======================= **********/
2019/********** Image sampling patterns **********/
2020/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00002021
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002022// Image + sampler
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002023class SampleRawPattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002024 (name vt:$addr, v8i32:$rsrc, v4i32:$sampler, i32:$dmask, i32:$unorm,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002025 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2026 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2027 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2028 $addr, $rsrc, $sampler)
2029>;
2030
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002031multiclass SampleRawPatterns<SDPatternOperator name, string opcode> {
2032 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2033 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2034 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2035 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V8), v8i32>;
2036 def : SampleRawPattern<name, !cast<MIMG>(opcode # _V4_V16), v16i32>;
2037}
2038
2039// Image only
2040class ImagePattern<SDPatternOperator name, MIMG opcode, ValueType vt> : Pat <
Marek Olsakeac50622014-07-11 17:11:52 +00002041 (name vt:$addr, v8i32:$rsrc, i32:$dmask, i32:$unorm,
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002042 i32:$r128, i32:$da, i32:$glc, i32:$slc, i32:$tfe, i32:$lwe),
2043 (opcode (as_i32imm $dmask), (as_i1imm $unorm), (as_i1imm $glc), (as_i1imm $da),
2044 (as_i1imm $r128), (as_i1imm $tfe), (as_i1imm $lwe), (as_i1imm $slc),
2045 $addr, $rsrc)
2046>;
2047
2048multiclass ImagePatterns<SDPatternOperator name, string opcode> {
2049 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V1), i32>;
2050 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V2), v2i32>;
2051 def : ImagePattern<name, !cast<MIMG>(opcode # _V4_V4), v4i32>;
2052}
2053
2054// Basic sample
2055defm : SampleRawPatterns<int_SI_image_sample, "IMAGE_SAMPLE">;
2056defm : SampleRawPatterns<int_SI_image_sample_cl, "IMAGE_SAMPLE_CL">;
2057defm : SampleRawPatterns<int_SI_image_sample_d, "IMAGE_SAMPLE_D">;
2058defm : SampleRawPatterns<int_SI_image_sample_d_cl, "IMAGE_SAMPLE_D_CL">;
2059defm : SampleRawPatterns<int_SI_image_sample_l, "IMAGE_SAMPLE_L">;
2060defm : SampleRawPatterns<int_SI_image_sample_b, "IMAGE_SAMPLE_B">;
2061defm : SampleRawPatterns<int_SI_image_sample_b_cl, "IMAGE_SAMPLE_B_CL">;
2062defm : SampleRawPatterns<int_SI_image_sample_lz, "IMAGE_SAMPLE_LZ">;
2063defm : SampleRawPatterns<int_SI_image_sample_cd, "IMAGE_SAMPLE_CD">;
2064defm : SampleRawPatterns<int_SI_image_sample_cd_cl, "IMAGE_SAMPLE_CD_CL">;
2065
2066// Sample with comparison
2067defm : SampleRawPatterns<int_SI_image_sample_c, "IMAGE_SAMPLE_C">;
2068defm : SampleRawPatterns<int_SI_image_sample_c_cl, "IMAGE_SAMPLE_C_CL">;
2069defm : SampleRawPatterns<int_SI_image_sample_c_d, "IMAGE_SAMPLE_C_D">;
2070defm : SampleRawPatterns<int_SI_image_sample_c_d_cl, "IMAGE_SAMPLE_C_D_CL">;
2071defm : SampleRawPatterns<int_SI_image_sample_c_l, "IMAGE_SAMPLE_C_L">;
2072defm : SampleRawPatterns<int_SI_image_sample_c_b, "IMAGE_SAMPLE_C_B">;
2073defm : SampleRawPatterns<int_SI_image_sample_c_b_cl, "IMAGE_SAMPLE_C_B_CL">;
2074defm : SampleRawPatterns<int_SI_image_sample_c_lz, "IMAGE_SAMPLE_C_LZ">;
2075defm : SampleRawPatterns<int_SI_image_sample_c_cd, "IMAGE_SAMPLE_C_CD">;
2076defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl, "IMAGE_SAMPLE_C_CD_CL">;
2077
2078// Sample with offsets
2079defm : SampleRawPatterns<int_SI_image_sample_o, "IMAGE_SAMPLE_O">;
2080defm : SampleRawPatterns<int_SI_image_sample_cl_o, "IMAGE_SAMPLE_CL_O">;
2081defm : SampleRawPatterns<int_SI_image_sample_d_o, "IMAGE_SAMPLE_D_O">;
2082defm : SampleRawPatterns<int_SI_image_sample_d_cl_o, "IMAGE_SAMPLE_D_CL_O">;
2083defm : SampleRawPatterns<int_SI_image_sample_l_o, "IMAGE_SAMPLE_L_O">;
2084defm : SampleRawPatterns<int_SI_image_sample_b_o, "IMAGE_SAMPLE_B_O">;
2085defm : SampleRawPatterns<int_SI_image_sample_b_cl_o, "IMAGE_SAMPLE_B_CL_O">;
2086defm : SampleRawPatterns<int_SI_image_sample_lz_o, "IMAGE_SAMPLE_LZ_O">;
2087defm : SampleRawPatterns<int_SI_image_sample_cd_o, "IMAGE_SAMPLE_CD_O">;
2088defm : SampleRawPatterns<int_SI_image_sample_cd_cl_o, "IMAGE_SAMPLE_CD_CL_O">;
2089
2090// Sample with comparison and offsets
2091defm : SampleRawPatterns<int_SI_image_sample_c_o, "IMAGE_SAMPLE_C_O">;
2092defm : SampleRawPatterns<int_SI_image_sample_c_cl_o, "IMAGE_SAMPLE_C_CL_O">;
2093defm : SampleRawPatterns<int_SI_image_sample_c_d_o, "IMAGE_SAMPLE_C_D_O">;
2094defm : SampleRawPatterns<int_SI_image_sample_c_d_cl_o, "IMAGE_SAMPLE_C_D_CL_O">;
2095defm : SampleRawPatterns<int_SI_image_sample_c_l_o, "IMAGE_SAMPLE_C_L_O">;
2096defm : SampleRawPatterns<int_SI_image_sample_c_b_o, "IMAGE_SAMPLE_C_B_O">;
2097defm : SampleRawPatterns<int_SI_image_sample_c_b_cl_o, "IMAGE_SAMPLE_C_B_CL_O">;
2098defm : SampleRawPatterns<int_SI_image_sample_c_lz_o, "IMAGE_SAMPLE_C_LZ_O">;
2099defm : SampleRawPatterns<int_SI_image_sample_c_cd_o, "IMAGE_SAMPLE_C_CD_O">;
2100defm : SampleRawPatterns<int_SI_image_sample_c_cd_cl_o, "IMAGE_SAMPLE_C_CD_CL_O">;
2101
2102// Gather opcodes
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002103// Only the variants which make sense are defined.
2104def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V2, v2i32>;
2105def : SampleRawPattern<int_SI_gather4, IMAGE_GATHER4_V4_V4, v4i32>;
2106def : SampleRawPattern<int_SI_gather4_cl, IMAGE_GATHER4_CL_V4_V4, v4i32>;
2107def : SampleRawPattern<int_SI_gather4_l, IMAGE_GATHER4_L_V4_V4, v4i32>;
2108def : SampleRawPattern<int_SI_gather4_b, IMAGE_GATHER4_B_V4_V4, v4i32>;
2109def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V4, v4i32>;
2110def : SampleRawPattern<int_SI_gather4_b_cl, IMAGE_GATHER4_B_CL_V4_V8, v8i32>;
2111def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V2, v2i32>;
2112def : SampleRawPattern<int_SI_gather4_lz, IMAGE_GATHER4_LZ_V4_V4, v4i32>;
2113
2114def : SampleRawPattern<int_SI_gather4_c, IMAGE_GATHER4_C_V4_V4, v4i32>;
2115def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V4, v4i32>;
2116def : SampleRawPattern<int_SI_gather4_c_cl, IMAGE_GATHER4_C_CL_V4_V8, v8i32>;
2117def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V4, v4i32>;
2118def : SampleRawPattern<int_SI_gather4_c_l, IMAGE_GATHER4_C_L_V4_V8, v8i32>;
2119def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V4, v4i32>;
2120def : SampleRawPattern<int_SI_gather4_c_b, IMAGE_GATHER4_C_B_V4_V8, v8i32>;
2121def : SampleRawPattern<int_SI_gather4_c_b_cl, IMAGE_GATHER4_C_B_CL_V4_V8, v8i32>;
2122def : SampleRawPattern<int_SI_gather4_c_lz, IMAGE_GATHER4_C_LZ_V4_V4, v4i32>;
2123
2124def : SampleRawPattern<int_SI_gather4_o, IMAGE_GATHER4_O_V4_V4, v4i32>;
2125def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V4, v4i32>;
2126def : SampleRawPattern<int_SI_gather4_cl_o, IMAGE_GATHER4_CL_O_V4_V8, v8i32>;
2127def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V4, v4i32>;
2128def : SampleRawPattern<int_SI_gather4_l_o, IMAGE_GATHER4_L_O_V4_V8, v8i32>;
2129def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V4, v4i32>;
2130def : SampleRawPattern<int_SI_gather4_b_o, IMAGE_GATHER4_B_O_V4_V8, v8i32>;
2131def : SampleRawPattern<int_SI_gather4_b_cl_o, IMAGE_GATHER4_B_CL_O_V4_V8, v8i32>;
2132def : SampleRawPattern<int_SI_gather4_lz_o, IMAGE_GATHER4_LZ_O_V4_V4, v4i32>;
2133
2134def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V4, v4i32>;
2135def : SampleRawPattern<int_SI_gather4_c_o, IMAGE_GATHER4_C_O_V4_V8, v8i32>;
2136def : SampleRawPattern<int_SI_gather4_c_cl_o, IMAGE_GATHER4_C_CL_O_V4_V8, v8i32>;
2137def : SampleRawPattern<int_SI_gather4_c_l_o, IMAGE_GATHER4_C_L_O_V4_V8, v8i32>;
2138def : SampleRawPattern<int_SI_gather4_c_b_o, IMAGE_GATHER4_C_B_O_V4_V8, v8i32>;
2139def : SampleRawPattern<int_SI_gather4_c_b_cl_o, IMAGE_GATHER4_C_B_CL_O_V4_V8, v8i32>;
2140def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V4, v4i32>;
2141def : SampleRawPattern<int_SI_gather4_c_lz_o, IMAGE_GATHER4_C_LZ_O_V4_V8, v8i32>;
2142
2143def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V1, i32>;
2144def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V2, v2i32>;
2145def : SampleRawPattern<int_SI_getlod, IMAGE_GET_LOD_V4_V4, v4i32>;
2146
Marek Olsakd8ecaee2014-07-11 17:11:46 +00002147def : ImagePattern<int_SI_getresinfo, IMAGE_GET_RESINFO_V4_V1, i32>;
2148defm : ImagePatterns<int_SI_image_load, "IMAGE_LOAD">;
2149defm : ImagePatterns<int_SI_image_load_mip, "IMAGE_LOAD_MIP">;
2150
Tom Stellard9fa17912013-08-14 23:24:45 +00002151/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00002152def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002153 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002154 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002155>;
2156
Tom Stellard9fa17912013-08-14 23:24:45 +00002157class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002158 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002159 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00002160>;
2161
Tom Stellard9fa17912013-08-14 23:24:45 +00002162class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002163 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002164 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00002165>;
2166
Tom Stellard9fa17912013-08-14 23:24:45 +00002167class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002168 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002169 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002170>;
2171
Tom Stellard9fa17912013-08-14 23:24:45 +00002172class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002173 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002174 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002175 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002176>;
2177
Tom Stellard9fa17912013-08-14 23:24:45 +00002178class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002179 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002180 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002181 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00002182>;
2183
Tom Stellard9fa17912013-08-14 23:24:45 +00002184/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00002185multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
2186 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
2187MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00002188 def : SamplePattern <SIsample, sample, addr_type>;
2189 def : SampleRectPattern <SIsample, sample, addr_type>;
2190 def : SampleArrayPattern <SIsample, sample, addr_type>;
2191 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
2192 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002193
Tom Stellard9fa17912013-08-14 23:24:45 +00002194 def : SamplePattern <SIsamplel, sample_l, addr_type>;
2195 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
2196 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
2197 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002198
Tom Stellard9fa17912013-08-14 23:24:45 +00002199 def : SamplePattern <SIsampleb, sample_b, addr_type>;
2200 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
2201 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
2202 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00002203
Tom Stellard9fa17912013-08-14 23:24:45 +00002204 def : SamplePattern <SIsampled, sample_d, addr_type>;
2205 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
2206 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
2207 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00002208}
2209
Tom Stellard682bfbc2013-10-10 17:11:24 +00002210defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
2211 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
2212 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
2213 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00002214 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002215defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
2216 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
2217 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
2218 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00002219 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002220defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
2221 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
2222 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
2223 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00002224 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00002225defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
2226 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
2227 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
2228 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00002229 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002230
Tom Stellard353b3362013-05-06 23:02:12 +00002231/* int_SI_imageload for texture fetches consuming varying address parameters */
2232class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2233 (name addr_type:$addr, v32i8:$rsrc, imm),
2234 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2235>;
2236
2237class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2238 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
2239 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2240>;
2241
Tom Stellard3494b7e2013-08-14 22:22:14 +00002242class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2243 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
2244 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
2245>;
2246
2247class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
2248 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
2249 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
2250>;
2251
Tom Stellard16a9a202013-08-14 23:24:17 +00002252multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
2253 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
2254 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00002255}
2256
Tom Stellard16a9a202013-08-14 23:24:17 +00002257multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
2258 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
2259 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
2260}
2261
Tom Stellard682bfbc2013-10-10 17:11:24 +00002262defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
2263defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00002264
Tom Stellard682bfbc2013-10-10 17:11:24 +00002265defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
2266defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00002267
Tom Stellardf787ef12013-05-06 23:02:19 +00002268/* Image resource information */
2269def : Pat <
2270 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002271 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002272>;
2273
2274def : Pat <
2275 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002276 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00002277>;
2278
Tom Stellard3494b7e2013-08-14 22:22:14 +00002279def : Pat <
2280 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00002281 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00002282>;
2283
Christian Konig4a1b9c32013-03-18 11:34:10 +00002284/********** ============================================ **********/
2285/********** Extraction, Insertion, Building and Casting **********/
2286/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00002287
Christian Konig4a1b9c32013-03-18 11:34:10 +00002288foreach Index = 0-2 in {
2289 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002290 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002291 >;
2292 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002293 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002294 >;
2295
2296 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002297 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002298 >;
2299 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002300 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002301 >;
2302}
2303
2304foreach Index = 0-3 in {
2305 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002306 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002307 >;
2308 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002309 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002310 >;
2311
2312 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002313 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002314 >;
2315 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002316 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002317 >;
2318}
2319
2320foreach Index = 0-7 in {
2321 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002322 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002323 >;
2324 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002325 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002326 >;
2327
2328 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002329 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002330 >;
2331 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002332 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002333 >;
2334}
2335
2336foreach Index = 0-15 in {
2337 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002338 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002339 >;
2340 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002341 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002342 >;
2343
2344 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002345 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002346 >;
2347 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002348 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00002349 >;
2350}
Tom Stellard75aadc22012-12-11 21:25:42 +00002351
Tom Stellard75aadc22012-12-11 21:25:42 +00002352def : BitConvert <i32, f32, SReg_32>;
2353def : BitConvert <i32, f32, VReg_32>;
2354
2355def : BitConvert <f32, i32, SReg_32>;
2356def : BitConvert <f32, i32, VReg_32>;
2357
Tom Stellard7512c082013-07-12 18:14:56 +00002358def : BitConvert <i64, f64, VReg_64>;
2359
2360def : BitConvert <f64, i64, VReg_64>;
2361
Tom Stellarded2f6142013-07-18 21:43:42 +00002362def : BitConvert <v2f32, v2i32, VReg_64>;
2363def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00002364def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00002365def : BitConvert <i64, v2i32, VReg_64>;
Matt Arsenault064c2062014-06-11 17:40:32 +00002366def : BitConvert <v2f32, i64, VReg_64>;
2367def : BitConvert <i64, v2f32, VReg_64>;
Matt Arsenault2acc7a42014-06-11 19:31:13 +00002368def : BitConvert <v2i32, f64, VReg_64>;
2369def : BitConvert <f64, v2i32, VReg_64>;
Tom Stellard83747202013-07-18 21:43:53 +00002370def : BitConvert <v4f32, v4i32, VReg_128>;
2371def : BitConvert <v4i32, v4f32, VReg_128>;
2372
Tom Stellard967bf582014-02-13 23:34:15 +00002373def : BitConvert <v8f32, v8i32, SReg_256>;
2374def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002375def : BitConvert <v8i32, v32i8, SReg_256>;
2376def : BitConvert <v32i8, v8i32, SReg_256>;
2377def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002378def : BitConvert <v8i32, v8f32, VReg_256>;
2379def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00002380def : BitConvert <v32i8, v8i32, VReg_256>;
2381
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002382def : BitConvert <v16i32, v16f32, VReg_512>;
2383def : BitConvert <v16f32, v16i32, VReg_512>;
2384
Christian Konig8dbe6f62013-02-21 15:17:27 +00002385/********** =================== **********/
2386/********** Src & Dst modifiers **********/
2387/********** =================== **********/
2388
2389def : Pat <
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00002390 (AMDGPUclamp (VOP3Mods0Clamp f32:$src0, i32:$src0_modifiers, i32:$omod),
2391 (f32 FP_ZERO), (f32 FP_ONE)),
2392 (V_ADD_F32_e64 $src0_modifiers, $src0, 0, 0, 1, $omod)
Christian Konig8dbe6f62013-02-21 15:17:27 +00002393>;
2394
Michel Danzer624b02a2014-02-04 07:12:38 +00002395/********** ================================ **********/
2396/********** Floating point absolute/negative **********/
2397/********** ================================ **********/
2398
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002399// Prevent expanding both fneg and fabs.
Michel Danzer624b02a2014-02-04 07:12:38 +00002400
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002401// FIXME: Should use S_OR_B32
Michel Danzer624b02a2014-02-04 07:12:38 +00002402def : Pat <
2403 (fneg (fabs f32:$src)),
2404 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
2405>;
2406
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002407// FIXME: Should use S_OR_B32
Matt Arsenault13623d02014-08-15 18:42:18 +00002408def : Pat <
2409 (fneg (fabs f64:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002410 (REG_SEQUENCE VReg_64,
2411 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2412 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002413 (V_OR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002414 (V_MOV_B32_e32 0x80000000)), // Set sign bit.
2415 sub1)
Matt Arsenault13623d02014-08-15 18:42:18 +00002416>;
2417
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002418def : Pat <
2419 (fabs f32:$src),
2420 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff))
2421>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002422
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002423def : Pat <
2424 (fneg f32:$src),
2425 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000))
2426>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002427
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002428def : Pat <
2429 (fabs f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002430 (REG_SEQUENCE VReg_64,
2431 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2432 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002433 (V_AND_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002434 (V_MOV_B32_e32 0x7fffffff)), // Set sign bit.
2435 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002436>;
Vincent Lejeune79a58342014-05-10 19:18:25 +00002437
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002438def : Pat <
2439 (fneg f64:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002440 (REG_SEQUENCE VReg_64,
2441 (i32 (EXTRACT_SUBREG f64:$src, sub0)),
2442 sub0,
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002443 (V_XOR_B32_e32 (EXTRACT_SUBREG f64:$src, sub1),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002444 (V_MOV_B32_e32 0x80000000)),
2445 sub1)
Matt Arsenaultfabf5452014-08-15 18:42:22 +00002446>;
Christian Konig8dbe6f62013-02-21 15:17:27 +00002447
Christian Konigc756cb992013-02-16 11:28:22 +00002448/********** ================== **********/
2449/********** Immediate Patterns **********/
2450/********** ================== **********/
2451
2452def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00002453 (SGPRImm<(i32 imm)>:$imm),
2454 (S_MOV_B32 imm:$imm)
2455>;
2456
2457def : Pat <
2458 (SGPRImm<(f32 fpimm)>:$imm),
2459 (S_MOV_B32 fpimm:$imm)
2460>;
2461
2462def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00002463 (i32 imm:$imm),
2464 (V_MOV_B32_e32 imm:$imm)
2465>;
2466
2467def : Pat <
2468 (f32 fpimm:$imm),
2469 (V_MOV_B32_e32 fpimm:$imm)
2470>;
2471
2472def : Pat <
Christian Konigb559b072013-02-16 11:28:36 +00002473 (i64 InlineImm<i64>:$imm),
2474 (S_MOV_B64 InlineImm<i64>:$imm)
2475>;
2476
Tom Stellard75aadc22012-12-11 21:25:42 +00002477/********** ===================== **********/
2478/********** Interpolation Paterns **********/
2479/********** ===================== **********/
2480
2481def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002482 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
2483 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00002484>;
2485
2486def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002487 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
2488 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
2489 imm:$attr_chan, imm:$attr, i32:$params),
2490 (EXTRACT_SUBREG $ij, sub1),
2491 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00002492>;
2493
2494/********** ================== **********/
2495/********** Intrinsic Patterns **********/
2496/********** ================== **********/
2497
2498/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002499def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00002500
2501def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002502 (int_AMDGPU_div f32:$src0, f32:$src1),
2503 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00002504>;
2505
2506def : Pat<
Tom Stellard7512c082013-07-12 18:14:56 +00002507 (fdiv f64:$src0, f64:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002508 (V_MUL_F64 0 /* src0_modifiers */, $src0,
2509 0 /* src1_modifiers */, (V_RCP_F64_e32 $src1),
2510 0 /* clamp */, 0 /* omod */)
Tom Stellard7512c082013-07-12 18:14:56 +00002511>;
2512
Tom Stellard75aadc22012-12-11 21:25:42 +00002513def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002514 (int_AMDGPU_cube v4f32:$src),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002515 (REG_SEQUENCE VReg_128,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002516 (V_CUBETC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2517 0 /* src1_modifiers */, (EXTRACT_SUBREG $src, sub1),
2518 0 /* src2_modifiers */, (EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002519 0 /* clamp */, 0 /* omod */), sub0,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002520 (V_CUBESC_F32 0 /* src0_modifiers */, (EXTRACT_SUBREG $src, sub0),
2521 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2522 0 /* src2_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002523 0 /* clamp */, 0 /* omod */), sub1,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002524 (V_CUBEMA_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2525 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2526 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002527 0 /* clamp */, 0 /* omod */), sub2,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002528 (V_CUBEID_F32 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub0),
2529 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub1),
2530 0 /* src1_modifiers */,(EXTRACT_SUBREG $src, sub2),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002531 0 /* clamp */, 0 /* omod */), sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00002532>;
2533
Michel Danzer0cc991e2013-02-22 11:22:58 +00002534def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002535 (i32 (sext i1:$src0)),
2536 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00002537>;
2538
Tom Stellardf16d38c2014-02-13 23:34:13 +00002539class Ext32Pat <SDNode ext> : Pat <
2540 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00002541 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
2542>;
2543
Tom Stellardf16d38c2014-02-13 23:34:13 +00002544def : Ext32Pat <zext>;
2545def : Ext32Pat <anyext>;
2546
Tom Stellard8d6d4492014-04-22 16:33:57 +00002547// Offset in an 32Bit VGPR
Christian Konig7a14a472013-03-18 11:34:00 +00002548def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002549 (SIload_constant v4i32:$sbase, i32:$voff),
Tom Stellardb02094e2014-07-21 15:45:01 +00002550 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00002551>;
2552
Michel Danzer8caa9042013-04-10 17:17:56 +00002553// The multiplication scales from [0,1] to the unsigned integer range
2554def : Pat <
2555 (AMDGPUurecip i32:$src0),
2556 (V_CVT_U32_F32_e32
2557 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
2558 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
2559>;
2560
Michel Danzer8d696172013-07-10 16:36:52 +00002561def : Pat <
2562 (int_SI_tid),
2563 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
Tom Stellardb4a313a2014-08-01 00:32:39 +00002564 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0))
Michel Danzer8d696172013-07-10 16:36:52 +00002565>;
2566
Tom Stellard0289ff42014-05-16 20:56:44 +00002567//===----------------------------------------------------------------------===//
2568// VOP3 Patterns
2569//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002570
Matt Arsenaulteb260202014-05-22 18:00:15 +00002571def : IMad24Pat<V_MAD_I32_I24>;
2572def : UMad24Pat<V_MAD_U32_U24>;
2573
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002574def : Pat <
Tom Stellard0289ff42014-05-16 20:56:44 +00002575 (mulhu i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002576 (V_MUL_HI_U32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002577>;
2578
2579def : Pat <
2580 (mulhs i32:$src0, i32:$src1),
Tom Stellardb4a313a2014-08-01 00:32:39 +00002581 (V_MUL_HI_I32 $src0, $src1)
Tom Stellard0289ff42014-05-16 20:56:44 +00002582>;
2583
Matt Arsenault8675db12014-08-29 16:01:14 +00002584def : Vop3ModPat<V_MAD_F32, VOP_F32_F32_F32_F32, AMDGPUmad>;
2585
2586
Matt Arsenault7d858d82014-11-02 23:46:54 +00002587defm : BFIPatterns <V_BFI_B32, S_MOV_B32, SReg_64>;
Tom Stellard0289ff42014-05-16 20:56:44 +00002588def : ROTRPattern <V_ALIGNBIT_B32>;
2589
Michel Danzer49812b52013-07-10 16:37:07 +00002590/********** ======================= **********/
2591/********** Load/Store Patterns **********/
2592/********** ======================= **********/
2593
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002594class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
2595 (vt (frag (DS1Addr1Offset i32:$ptr, i32:$offset))),
2596 (inst (i1 0), $ptr, (as_i16imm $offset))
2597>;
Tom Stellardc6f4a292013-08-26 15:05:59 +00002598
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002599def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
2600def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
2601def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
2602def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
2603def : DSReadPat <DS_READ_B32, i32, local_load>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002604
2605let AddedComplexity = 100 in {
2606
2607def : DSReadPat <DS_READ_B64, v2i32, local_load_aligned8bytes>;
2608
2609} // End AddedComplexity = 100
2610
2611def : Pat <
2612 (v2i32 (local_load (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2613 i8:$offset1))),
2614 (DS_READ2_B32 (i1 0), $ptr, $offset0, $offset1)
2615>;
Michel Danzer49812b52013-07-10 16:37:07 +00002616
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002617class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
2618 (frag vt:$value, (DS1Addr1Offset i32:$ptr, i32:$offset)),
2619 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2620>;
Michel Danzer49812b52013-07-10 16:37:07 +00002621
Tom Stellard85e8b6d2014-08-22 18:49:33 +00002622def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
2623def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
2624def : DSWritePat <DS_WRITE_B32, i32, local_store>;
Tom Stellardf3fc5552014-08-22 18:49:35 +00002625
2626let AddedComplexity = 100 in {
2627
2628def : DSWritePat <DS_WRITE_B64, v2i32, local_store_aligned8bytes>;
2629} // End AddedComplexity = 100
2630
2631def : Pat <
2632 (local_store v2i32:$value, (DS64Bit4ByteAligned i32:$ptr, i8:$offset0,
2633 i8:$offset1)),
2634 (DS_WRITE2_B32 (i1 0), $ptr, (EXTRACT_SUBREG $value, sub0),
2635 (EXTRACT_SUBREG $value, sub1), $offset0, $offset1)
2636>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00002637
Matt Arsenault8ae59612014-09-05 16:24:58 +00002638class DSAtomicRetPat<DS inst, ValueType vt, PatFrag frag> : Pat <
2639 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$value),
2640 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
2641>;
Matt Arsenault72574102014-06-11 18:08:34 +00002642
Matt Arsenault9e874542014-06-11 18:08:45 +00002643// Special case of DSAtomicRetPat for add / sub 1 -> inc / dec
Matt Arsenault2c819942014-06-12 08:21:54 +00002644//
2645// We need to use something for the data0, so we set a register to
2646// -1. For the non-rtn variants, the manual says it does
2647// DS[A] = (DS[A] >= D0) ? 0 : DS[A] + 1, and setting D0 to uint_max
2648// will always do the increment so I'm assuming it's the same.
2649//
2650// We also load this -1 with s_mov_b32 / s_mov_b64 even though this
2651// needs to be a VGPR. The SGPR copy pass will fix this, and it's
2652// easier since there is no v_mov_b64.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002653class DSAtomicIncRetPat<DS inst, ValueType vt,
2654 Instruction LoadImm, PatFrag frag> : Pat <
2655 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), (vt 1)),
2656 (inst (i1 0), $ptr, (LoadImm (vt -1)), (as_i16imm $offset))
2657>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002658
Matt Arsenault9e874542014-06-11 18:08:45 +00002659
Matt Arsenault8ae59612014-09-05 16:24:58 +00002660class DSAtomicCmpXChg <DS inst, ValueType vt, PatFrag frag> : Pat <
2661 (frag (DS1Addr1Offset i32:$ptr, i32:$offset), vt:$cmp, vt:$swap),
2662 (inst (i1 0), $ptr, $cmp, $swap, (as_i16imm $offset))
2663>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002664
2665
2666// 32-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002667def : DSAtomicIncRetPat<DS_INC_RTN_U32, i32,
2668 S_MOV_B32, atomic_load_add_local>;
2669def : DSAtomicIncRetPat<DS_DEC_RTN_U32, i32,
2670 S_MOV_B32, atomic_load_sub_local>;
Matt Arsenault9e874542014-06-11 18:08:45 +00002671
Matt Arsenault8ae59612014-09-05 16:24:58 +00002672def : DSAtomicRetPat<DS_WRXCHG_RTN_B32, i32, atomic_swap_local>;
2673def : DSAtomicRetPat<DS_ADD_RTN_U32, i32, atomic_load_add_local>;
2674def : DSAtomicRetPat<DS_SUB_RTN_U32, i32, atomic_load_sub_local>;
2675def : DSAtomicRetPat<DS_AND_RTN_B32, i32, atomic_load_and_local>;
2676def : DSAtomicRetPat<DS_OR_RTN_B32, i32, atomic_load_or_local>;
2677def : DSAtomicRetPat<DS_XOR_RTN_B32, i32, atomic_load_xor_local>;
2678def : DSAtomicRetPat<DS_MIN_RTN_I32, i32, atomic_load_min_local>;
2679def : DSAtomicRetPat<DS_MAX_RTN_I32, i32, atomic_load_max_local>;
2680def : DSAtomicRetPat<DS_MIN_RTN_U32, i32, atomic_load_umin_local>;
2681def : DSAtomicRetPat<DS_MAX_RTN_U32, i32, atomic_load_umax_local>;
Matt Arsenault0e69e8122014-06-11 18:08:42 +00002682
Matt Arsenault8ae59612014-09-05 16:24:58 +00002683def : DSAtomicCmpXChg<DS_CMPST_RTN_B32, i32, atomic_cmp_swap_32_local>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002684
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002685// 64-bit atomics.
Matt Arsenault8ae59612014-09-05 16:24:58 +00002686def : DSAtomicIncRetPat<DS_INC_RTN_U64, i64,
2687 S_MOV_B64, atomic_load_add_local>;
2688def : DSAtomicIncRetPat<DS_DEC_RTN_U64, i64,
2689 S_MOV_B64, atomic_load_sub_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002690
Matt Arsenault8ae59612014-09-05 16:24:58 +00002691def : DSAtomicRetPat<DS_WRXCHG_RTN_B64, i64, atomic_swap_local>;
2692def : DSAtomicRetPat<DS_ADD_RTN_U64, i64, atomic_load_add_local>;
2693def : DSAtomicRetPat<DS_SUB_RTN_U64, i64, atomic_load_sub_local>;
2694def : DSAtomicRetPat<DS_AND_RTN_B64, i64, atomic_load_and_local>;
2695def : DSAtomicRetPat<DS_OR_RTN_B64, i64, atomic_load_or_local>;
2696def : DSAtomicRetPat<DS_XOR_RTN_B64, i64, atomic_load_xor_local>;
2697def : DSAtomicRetPat<DS_MIN_RTN_I64, i64, atomic_load_min_local>;
2698def : DSAtomicRetPat<DS_MAX_RTN_I64, i64, atomic_load_max_local>;
2699def : DSAtomicRetPat<DS_MIN_RTN_U64, i64, atomic_load_umin_local>;
2700def : DSAtomicRetPat<DS_MAX_RTN_U64, i64, atomic_load_umax_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002701
Matt Arsenault8ae59612014-09-05 16:24:58 +00002702def : DSAtomicCmpXChg<DS_CMPST_RTN_B64, i64, atomic_cmp_swap_64_local>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +00002703
Matt Arsenaultc793e1d2014-06-11 18:08:48 +00002704
Tom Stellard556d9aa2013-06-03 17:39:37 +00002705//===----------------------------------------------------------------------===//
2706// MUBUF Patterns
2707//===----------------------------------------------------------------------===//
2708
Tom Stellard07a10a32013-06-03 17:39:43 +00002709multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
Tom Stellard7c1838d2014-07-02 20:53:56 +00002710 PatFrag constant_ld> {
Tom Stellard07a10a32013-06-03 17:39:43 +00002711 def : Pat <
Matt Arsenault328b1192014-10-17 17:43:00 +00002712 (vt (constant_ld (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))),
2713 (Instr_ADDR64 $srsrc, $vaddr, $offset)
Tom Stellard07a10a32013-06-03 17:39:43 +00002714 >;
2715}
2716
Tom Stellardb02094e2014-07-21 15:45:01 +00002717defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32, sextloadi8_constant>;
2718defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32, az_extloadi8_constant>;
2719defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32, sextloadi16_constant>;
2720defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32, az_extloadi16_constant>;
2721defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32, constant_load>;
2722defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32, constant_load>;
2723defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32, constant_load>;
2724
2725class MUBUFScratchLoadPat <MUBUF Instr, ValueType vt, PatFrag ld> : Pat <
2726 (vt (ld (MUBUFScratch v4i32:$srsrc, i32:$vaddr,
2727 i32:$soffset, u16imm:$offset))),
2728 (Instr $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
2729>;
2730
2731def : MUBUFScratchLoadPat <BUFFER_LOAD_SBYTE_OFFEN, i32, sextloadi8_private>;
2732def : MUBUFScratchLoadPat <BUFFER_LOAD_UBYTE_OFFEN, i32, extloadi8_private>;
2733def : MUBUFScratchLoadPat <BUFFER_LOAD_SSHORT_OFFEN, i32, sextloadi16_private>;
2734def : MUBUFScratchLoadPat <BUFFER_LOAD_USHORT_OFFEN, i32, extloadi16_private>;
2735def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORD_OFFEN, i32, load_private>;
2736def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX2_OFFEN, v2i32, load_private>;
2737def : MUBUFScratchLoadPat <BUFFER_LOAD_DWORDX4_OFFEN, v4i32, load_private>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002738
Michel Danzer13736222014-01-27 07:20:51 +00002739// BUFFER_LOAD_DWORD*, addr64=0
2740multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2741 MUBUF bothen> {
2742
2743 def : Pat <
Tom Stellard8e44d942014-07-21 15:44:55 +00002744 (vt (int_SI_buffer_load_dword v4i32:$rsrc, (i32 imm), i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002745 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2746 imm:$tfe)),
Tom Stellard8e44d942014-07-21 15:44:55 +00002747 (offset $rsrc, (as_i16imm $offset), $soffset, (as_i1imm $glc),
Michel Danzer13736222014-01-27 07:20:51 +00002748 (as_i1imm $slc), (as_i1imm $tfe))
2749 >;
2750
2751 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002752 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Tom Stellardb02094e2014-07-21 15:45:01 +00002753 imm:$offset, 1, 0, imm:$glc, imm:$slc,
Michel Danzer13736222014-01-27 07:20:51 +00002754 imm:$tfe)),
Tom Stellardb02094e2014-07-21 15:45:01 +00002755 (offen $rsrc, $vaddr, $soffset, (as_i16imm $offset), (as_i1imm $glc), (as_i1imm $slc),
Michel Danzer13736222014-01-27 07:20:51 +00002756 (as_i1imm $tfe))
2757 >;
2758
2759 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002760 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002761 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2762 imm:$tfe)),
2763 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2764 (as_i1imm $slc), (as_i1imm $tfe))
2765 >;
2766
2767 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002768 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002769 imm, 1, 1, imm:$glc, imm:$slc,
2770 imm:$tfe)),
2771 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2772 (as_i1imm $tfe))
2773 >;
2774}
2775
2776defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2777 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2778defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2779 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2780defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2781 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2782
Tom Stellardb02094e2014-07-21 15:45:01 +00002783class MUBUFScratchStorePat <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
Tom Stellardddea4862014-08-11 22:18:14 +00002784 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i32:$vaddr, i32:$soffset,
2785 u16imm:$offset)),
2786 (Instr $value, $srsrc, $vaddr, $soffset, $offset, 0, 0, 0)
Tom Stellardb02094e2014-07-21 15:45:01 +00002787>;
2788
Tom Stellardddea4862014-08-11 22:18:14 +00002789def : MUBUFScratchStorePat <BUFFER_STORE_BYTE_OFFEN, i32, truncstorei8_private>;
2790def : MUBUFScratchStorePat <BUFFER_STORE_SHORT_OFFEN, i32, truncstorei16_private>;
2791def : MUBUFScratchStorePat <BUFFER_STORE_DWORD_OFFEN, i32, store_private>;
2792def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX2_OFFEN, v2i32, store_private>;
2793def : MUBUFScratchStorePat <BUFFER_STORE_DWORDX4_OFFEN, v4i32, store_private>;
Tom Stellardb02094e2014-07-21 15:45:01 +00002794
2795/*
2796class MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> : Pat <
2797 (st vt:$value, (MUBUFScratch v4i32:$srsrc, i64:$vaddr, u16imm:$offset)),
2798 (Instr $value, $srsrc, $vaddr, $offset)
2799>;
2800
2801def : MUBUFStore_Pattern <BUFFER_STORE_BYTE_ADDR64, i32, truncstorei8_private>;
2802def : MUBUFStore_Pattern <BUFFER_STORE_SHORT_ADDR64, i32, truncstorei16_private>;
2803def : MUBUFStore_Pattern <BUFFER_STORE_DWORD_ADDR64, i32, store_private>;
2804def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2_ADDR64, v2i32, store_private>;
2805def : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4_ADDR64, v4i32, store_private>;
2806
2807*/
2808
Tom Stellardafcf12f2013-09-12 02:55:14 +00002809//===----------------------------------------------------------------------===//
2810// MTBUF Patterns
2811//===----------------------------------------------------------------------===//
2812
2813// TBUFFER_STORE_FORMAT_*, addr64=0
2814class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002815 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002816 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2817 imm:$nfmt, imm:$offen, imm:$idxen,
2818 imm:$glc, imm:$slc, imm:$tfe),
2819 (opcode
2820 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2821 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2822 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2823>;
2824
2825def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2826def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2827def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2828def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2829
Matt Arsenault84543822014-06-11 18:11:34 +00002830let SubtargetPredicate = isCI in {
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002831
2832// Sea island new arithmetic instructinos
Tom Stellard326d6ec2014-11-05 14:50:53 +00002833defm V_TRUNC_F64 : VOP1Inst <vop1<0x17>, "v_trunc_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002834 VOP_F64_F64, ftrunc
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002835>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002836defm V_CEIL_F64 : VOP1Inst <vop1<0x18>, "v_ceil_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002837 VOP_F64_F64, fceil
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002838>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002839defm V_FLOOR_F64 : VOP1Inst <vop1<0x1A>, "v_floor_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002840 VOP_F64_F64, ffloor
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002841>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002842defm V_RNDNE_F64 : VOP1Inst <vop1<0x19>, "v_rndne_f64",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002843 VOP_F64_F64, frint
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002844>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002845
Tom Stellard326d6ec2014-11-05 14:50:53 +00002846defm V_QSAD_PK_U16_U8 : VOP3Inst <vop3<0x173>, "v_qsad_pk_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002847 VOP_I32_I32_I32
2848>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002849defm V_MQSAD_U16_U8 : VOP3Inst <vop3<0x172>, "v_mqsad_u16_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002850 VOP_I32_I32_I32
2851>;
Tom Stellard326d6ec2014-11-05 14:50:53 +00002852defm V_MQSAD_U32_U8 : VOP3Inst <vop3<0x175>, "v_mqsad_u32_u8",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002853 VOP_I32_I32_I32
2854>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002855
2856let isCommutable = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +00002857defm V_MAD_U64_U32 : VOP3Inst <vop3<0x176>, "v_mad_u64_u32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002858 VOP_I64_I32_I32_I64
2859>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002860
2861// XXX - Does this set VCC?
Tom Stellard326d6ec2014-11-05 14:50:53 +00002862defm V_MAD_I64_I32 : VOP3Inst <vop3<0x177>, "v_mad_i64_i32",
Tom Stellardb4a313a2014-08-01 00:32:39 +00002863 VOP_I64_I32_I32_I64
2864>;
Matt Arsenault95e48662014-11-13 19:26:47 +00002865} // End isCommutable = 1
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002866
2867// Remaining instructions:
2868// FLAT_*
2869// S_CBRANCH_CDBGUSER
2870// S_CBRANCH_CDBGSYS
2871// S_CBRANCH_CDBGSYS_OR_USER
2872// S_CBRANCH_CDBGSYS_AND_USER
2873// S_DCACHE_INV_VOL
2874// V_EXP_LEGACY_F32
2875// V_LOG_LEGACY_F32
2876// DS_NOP
2877// DS_GWS_SEMA_RELEASE_ALL
2878// DS_WRAP_RTN_B32
2879// DS_CNDXCHG32_RTN_B64
2880// DS_WRITE_B96
2881// DS_WRITE_B128
2882// DS_CONDXCHG32_RTN_B128
2883// DS_READ_B96
2884// DS_READ_B128
2885// BUFFER_LOAD_DWORDX3
2886// BUFFER_STORE_DWORDX3
2887
Matt Arsenault84543822014-06-11 18:11:34 +00002888} // End iSCI
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002889
Matt Arsenault3f981402014-09-15 15:41:53 +00002890//===----------------------------------------------------------------------===//
2891// Flat Patterns
2892//===----------------------------------------------------------------------===//
2893
2894class FLATLoad_Pattern <FLAT Instr_ADDR64, ValueType vt,
2895 PatFrag flat_ld> :
2896 Pat <(vt (flat_ld i64:$ptr)),
2897 (Instr_ADDR64 $ptr)
2898>;
2899
2900def : FLATLoad_Pattern <FLAT_LOAD_SBYTE, i32, sextloadi8_flat>;
2901def : FLATLoad_Pattern <FLAT_LOAD_UBYTE, i32, az_extloadi8_flat>;
2902def : FLATLoad_Pattern <FLAT_LOAD_SSHORT, i32, sextloadi16_flat>;
2903def : FLATLoad_Pattern <FLAT_LOAD_USHORT, i32, az_extloadi16_flat>;
2904def : FLATLoad_Pattern <FLAT_LOAD_DWORD, i32, flat_load>;
2905def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, flat_load>;
2906def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, i64, az_extloadi32_flat>;
2907def : FLATLoad_Pattern <FLAT_LOAD_DWORDX2, v2i32, flat_load>;
2908def : FLATLoad_Pattern <FLAT_LOAD_DWORDX4, v4i32, flat_load>;
2909
2910class FLATStore_Pattern <FLAT Instr, ValueType vt, PatFrag st> :
2911 Pat <(st vt:$value, i64:$ptr),
2912 (Instr $value, $ptr)
2913 >;
2914
2915def : FLATStore_Pattern <FLAT_STORE_BYTE, i32, truncstorei8_flat>;
2916def : FLATStore_Pattern <FLAT_STORE_SHORT, i32, truncstorei16_flat>;
2917def : FLATStore_Pattern <FLAT_STORE_DWORD, i32, flat_store>;
2918def : FLATStore_Pattern <FLAT_STORE_DWORDX2, i64, flat_store>;
2919def : FLATStore_Pattern <FLAT_STORE_DWORDX2, v2i32, flat_store>;
2920def : FLATStore_Pattern <FLAT_STORE_DWORDX4, v4i32, flat_store>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002921
Christian Konig2989ffc2013-03-18 11:34:16 +00002922/********** ====================== **********/
2923/********** Indirect adressing **********/
2924/********** ====================== **********/
2925
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002926multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002927
Christian Konig2989ffc2013-03-18 11:34:16 +00002928 // 1. Extract with offset
2929 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002930 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard880a80a2014-06-17 16:53:14 +00002931 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002932 >;
2933
2934 // 2. Extract without offset
2935 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002936 (vector_extract vt:$vec, i32:$idx),
Tom Stellard880a80a2014-06-17 16:53:14 +00002937 (eltvt (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002938 >;
2939
2940 // 3. Insert with offset
2941 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002942 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002943 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002944 >;
2945
2946 // 4. Insert without offset
2947 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002948 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002949 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002950 >;
2951}
2952
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002953defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2954defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2955defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2956defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2957
2958defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2959defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2960defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2961defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002962
Tom Stellard81d871d2013-11-13 23:36:50 +00002963//===----------------------------------------------------------------------===//
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002964// Conversion Patterns
2965//===----------------------------------------------------------------------===//
2966
2967def : Pat<(i32 (sext_inreg i32:$src, i1)),
2968 (S_BFE_I32 i32:$src, 65536)>; // 0 | 1 << 16
2969
2970// TODO: Match 64-bit BFE. SI has a 64-bit BFE, but it's scalar only so it
2971// might not be worth the effort, and will need to expand to shifts when
2972// fixing SGPR copies.
2973
2974// Handle sext_inreg in i64
2975def : Pat <
2976 (i64 (sext_inreg i64:$src, i1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002977 (REG_SEQUENCE SReg_64,
2978 (S_BFE_I32 (EXTRACT_SUBREG i64:$src, sub0), 65536), sub0, // 0 | 1 << 16
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002979 (S_MOV_B32 -1), sub1)
2980>;
2981
2982def : Pat <
2983 (i64 (sext_inreg i64:$src, i8)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002984 (REG_SEQUENCE SReg_64,
2985 (S_SEXT_I32_I8 (EXTRACT_SUBREG i64:$src, sub0)), sub0,
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002986 (S_MOV_B32 -1), sub1)
2987>;
2988
2989def : Pat <
2990 (i64 (sext_inreg i64:$src, i16)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002991 (REG_SEQUENCE SReg_64,
2992 (S_SEXT_I32_I16 (EXTRACT_SUBREG i64:$src, sub0)), sub0,
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00002993 (S_MOV_B32 -1), sub1)
2994>;
2995
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002996class ZExt_i64_i32_Pat <SDNode ext> : Pat <
2997 (i64 (ext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00002998 (REG_SEQUENCE SReg_64, $src, sub0, (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00002999>;
3000
3001class ZExt_i64_i1_Pat <SDNode ext> : Pat <
3002 (i64 (ext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003003 (REG_SEQUENCE VReg_64,
3004 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src), sub0,
3005 (S_MOV_B32 0), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003006>;
3007
3008
3009def : ZExt_i64_i32_Pat<zext>;
3010def : ZExt_i64_i32_Pat<anyext>;
3011def : ZExt_i64_i1_Pat<zext>;
3012def : ZExt_i64_i1_Pat<anyext>;
3013
3014def : Pat <
3015 (i64 (sext i32:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003016 (REG_SEQUENCE SReg_64, $src, sub0,
3017 (S_ASHR_I32 $src, 31), sub1)
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003018>;
3019
3020def : Pat <
3021 (i64 (sext i1:$src)),
Matt Arsenault7d858d82014-11-02 23:46:54 +00003022 (REG_SEQUENCE VReg_64,
3023 (V_CNDMASK_B32_e64 0, -1, $src), sub0,
Matt Arsenaultb2cbf792014-06-10 18:54:59 +00003024 (V_CNDMASK_B32_e64 0, -1, $src), sub1)
3025>;
3026
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +00003027def : Pat <
3028 (f32 (sint_to_fp i1:$src)),
3029 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_NEG_ONE, $src)
3030>;
3031
3032def : Pat <
3033 (f32 (uint_to_fp i1:$src)),
3034 (V_CNDMASK_B32_e64 (i32 0), CONST.FP32_ONE, $src)
3035>;
3036
3037def : Pat <
3038 (f64 (sint_to_fp i1:$src)),
3039 (V_CVT_F64_I32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src))
3040>;
3041
3042def : Pat <
3043 (f64 (uint_to_fp i1:$src)),
3044 (V_CVT_F64_U32_e32 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src))
3045>;
3046
Matt Arsenault5dbd5db2014-04-22 03:49:30 +00003047//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00003048// Miscellaneous Patterns
3049//===----------------------------------------------------------------------===//
3050
3051def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00003052 (i32 (trunc i64:$a)),
3053 (EXTRACT_SUBREG $a, sub0)
3054>;
3055
Michel Danzerbf1a6412014-01-28 03:01:16 +00003056def : Pat <
3057 (i1 (trunc i32:$a)),
Matt Arsenault49dd4282014-09-15 17:15:02 +00003058 (V_CMP_EQ_I32_e64 (V_AND_B32_e64 (i32 1), $a), 1)
Michel Danzerbf1a6412014-01-28 03:01:16 +00003059>;
3060
Matt Arsenaulte306a322014-10-21 16:25:08 +00003061def : Pat <
3062 (i32 (bswap i32:$a)),
3063 (V_BFI_B32 (S_MOV_B32 0x00ff00ff),
3064 (V_ALIGNBIT_B32 $a, $a, 24),
3065 (V_ALIGNBIT_B32 $a, $a, 8))
3066>;
3067
Tom Stellardfb961692013-10-23 00:44:19 +00003068//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00003069// Miscellaneous Optimization Patterns
3070//============================================================================//
3071
Matt Arsenault49dd4282014-09-15 17:15:02 +00003072def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e64>;
Tom Stellardeac65dd2013-05-03 17:21:20 +00003073
Tom Stellard75aadc22012-12-11 21:25:42 +00003074} // End isSI predicate