blob: 6b80e3fe3e13b6227c37006253ddcc2c40ae7b2e [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka0f843822011-06-07 18:58:42 +000092 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 }
94}
95
96MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000097MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000098 : TargetLowering(TM, new MipsTargetObjectFile()),
99 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000100 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
101 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000104 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000105 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000106 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107
108 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000109 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000110
Akira Hatanaka95934842011-09-24 01:34:44 +0000111 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000113
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000114 if (Subtarget->inMips16Mode()) {
115 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
116 addRegisterClass(MVT::i32, &Mips::CPURARegRegClass);
117 }
118
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000119 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000120 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000121
122 // When dealing with single precision only, use libcalls
123 if (!Subtarget->isSingleFloat()) {
124 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000125 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000126 else
Craig Topper420761a2012-04-20 07:30:17 +0000127 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000128 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000129 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000130
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
133 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
134 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000135
Eli Friedman6055a6a2009-07-17 04:07:24 +0000136 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
138 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000139
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000140 // Used by legalize types to correctly generate the setcc result.
141 // Without this, every float setcc comes with a AND/OR with the result,
142 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000143 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000145
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000148 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
150 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
151 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
152 setOperationAction(ISD::SELECT, MVT::f32, Custom);
153 setOperationAction(ISD::SELECT, MVT::f64, Custom);
154 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000155 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
156 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000157 setOperationAction(ISD::SETCC, MVT::f32, Custom);
158 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
160 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000161 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000162 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
163 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
164 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
165 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000166 setOperationAction(ISD::LOAD, MVT::i32, Custom);
167 setOperationAction(ISD::STORE, MVT::i32, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000168
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000169 if (!TM.Options.NoNaNsFPMath) {
170 setOperationAction(ISD::FABS, MVT::f32, Custom);
171 setOperationAction(ISD::FABS, MVT::f64, Custom);
172 }
173
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000174 if (HasMips64) {
175 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
176 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
177 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
178 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
179 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
180 setOperationAction(ISD::SELECT, MVT::i64, Custom);
181 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000182 setOperationAction(ISD::LOAD, MVT::i64, Custom);
183 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000184 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000185
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000186 if (!HasMips64) {
187 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
188 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
189 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
190 }
191
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000192 setOperationAction(ISD::SDIV, MVT::i32, Expand);
193 setOperationAction(ISD::SREM, MVT::i32, Expand);
194 setOperationAction(ISD::UDIV, MVT::i32, Expand);
195 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000196 setOperationAction(ISD::SDIV, MVT::i64, Expand);
197 setOperationAction(ISD::SREM, MVT::i64, Expand);
198 setOperationAction(ISD::UDIV, MVT::i64, Expand);
199 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000200
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000201 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
203 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
204 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
205 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000206 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000208 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
210 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000211 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000213 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000214 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
215 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
216 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
217 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000219 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000220
Akira Hatanaka56633442011-09-20 23:53:09 +0000221 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000222 setOperationAction(ISD::ROTR, MVT::i32, Expand);
223
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000224 if (!Subtarget->hasMips64r2())
225 setOperationAction(ISD::ROTR, MVT::i64, Expand);
226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000228 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000230 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
232 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000233 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 setOperationAction(ISD::FLOG, MVT::f32, Expand);
235 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
236 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
237 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000238 setOperationAction(ISD::FMA, MVT::f32, Expand);
239 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000240 setOperationAction(ISD::FREM, MVT::f32, Expand);
241 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000242
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000243 if (!TM.Options.NoNaNsFPMath) {
244 setOperationAction(ISD::FNEG, MVT::f32, Expand);
245 setOperationAction(ISD::FNEG, MVT::f64, Expand);
246 }
247
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000248 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000249 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000250 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000251 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000252
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000253 setOperationAction(ISD::VAARG, MVT::Other, Expand);
254 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
255 setOperationAction(ISD::VAEND, MVT::Other, Expand);
256
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000257 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
259 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000260
Jia Liubb481f82012-02-28 07:46:26 +0000261 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
262 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
263 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
264 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000265
Eli Friedman26689ac2011-08-03 21:06:02 +0000266 setInsertFencesForAtomic(true);
267
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000268 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
270 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000271 }
272
Akira Hatanakac79507a2011-12-21 00:20:27 +0000273 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000275 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
276 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000277
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000278 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000280 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
281 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000282
Akira Hatanaka7664f052012-06-02 00:04:42 +0000283 if (HasMips64) {
284 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
285 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
286 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
287 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
288 }
289
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000290 setTargetDAGCombine(ISD::ADDE);
291 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000292 setTargetDAGCombine(ISD::SDIVREM);
293 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000294 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000295 setTargetDAGCombine(ISD::AND);
296 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000297 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000298
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000299 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000300
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000301 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000302 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000303
Akira Hatanaka590baca2012-02-02 03:13:40 +0000304 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
305 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000306
307 maxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000308}
309
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000310bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000311 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000312
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000313 switch (SVT) {
314 case MVT::i64:
315 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000316 return true;
317 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000318 return Subtarget->hasMips32r2Or64();
319 default:
320 return false;
321 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000322}
323
Duncan Sands28b77e92011-09-06 19:07:46 +0000324EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000326}
327
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328// SelectMadd -
329// Transforms a subgraph in CurDAG if the following pattern is found:
330// (addc multLo, Lo0), (adde multHi, Hi0),
331// where,
332// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000333// Lo0: initial value of Lo register
334// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000335// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000336static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000337 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000338 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000339 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000340
341 if (ADDCNode->getOpcode() != ISD::ADDC)
342 return false;
343
344 SDValue MultHi = ADDENode->getOperand(0);
345 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000346 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347 unsigned MultOpc = MultHi.getOpcode();
348
349 // MultHi and MultLo must be generated by the same node,
350 if (MultLo.getNode() != MultNode)
351 return false;
352
353 // and it must be a multiplication.
354 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
355 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000356
357 // MultLo amd MultHi must be the first and second output of MultNode
358 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000359 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
360 return false;
361
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000362 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000363 // of the values of MultNode, in which case MultNode will be removed in later
364 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000365 // If there exist users other than ADDENode or ADDCNode, this function returns
366 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000367 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000368 // produced.
369 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
370 return false;
371
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000372 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 DebugLoc dl = ADDENode->getDebugLoc();
374
375 // create MipsMAdd(u) node
376 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000377
Akira Hatanaka82099682011-12-19 19:52:25 +0000378 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000379 MultNode->getOperand(0),// Factor 0
380 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000381 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000382 ADDENode->getOperand(1));// Hi0
383
384 // create CopyFromReg nodes
385 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
386 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000387 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000388 Mips::HI, MVT::i32,
389 CopyFromLo.getValue(2));
390
391 // replace uses of adde and addc here
392 if (!SDValue(ADDCNode, 0).use_empty())
393 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
394
395 if (!SDValue(ADDENode, 0).use_empty())
396 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
397
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000398 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000399}
400
401// SelectMsub -
402// Transforms a subgraph in CurDAG if the following pattern is found:
403// (addc Lo0, multLo), (sube Hi0, multHi),
404// where,
405// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000406// Lo0: initial value of Lo register
407// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000408// Return true if pattern matching was successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000409static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000410 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000411 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000412 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000413
414 if (SUBCNode->getOpcode() != ISD::SUBC)
415 return false;
416
417 SDValue MultHi = SUBENode->getOperand(1);
418 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000419 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000420 unsigned MultOpc = MultHi.getOpcode();
421
422 // MultHi and MultLo must be generated by the same node,
423 if (MultLo.getNode() != MultNode)
424 return false;
425
426 // and it must be a multiplication.
427 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
428 return false;
429
430 // MultLo amd MultHi must be the first and second output of MultNode
431 // respectively.
432 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
433 return false;
434
435 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
436 // of the values of MultNode, in which case MultNode will be removed in later
437 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000438 // If there exist users other than SUBENode or SUBCNode, this function returns
439 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000440 // instruction node rather than a pair of MULT and MSUB instructions being
441 // produced.
442 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
443 return false;
444
445 SDValue Chain = CurDAG->getEntryNode();
446 DebugLoc dl = SUBENode->getDebugLoc();
447
448 // create MipsSub(u) node
449 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
450
Akira Hatanaka82099682011-12-19 19:52:25 +0000451 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000452 MultNode->getOperand(0),// Factor 0
453 MultNode->getOperand(1),// Factor 1
454 SUBCNode->getOperand(0),// Lo0
455 SUBENode->getOperand(0));// Hi0
456
457 // create CopyFromReg nodes
458 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
459 MSub);
460 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
461 Mips::HI, MVT::i32,
462 CopyFromLo.getValue(2));
463
464 // replace uses of sube and subc here
465 if (!SDValue(SUBCNode, 0).use_empty())
466 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
467
468 if (!SDValue(SUBENode, 0).use_empty())
469 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
470
471 return true;
472}
473
Akira Hatanaka864f6602012-06-14 21:10:56 +0000474static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000475 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000476 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000477 if (DCI.isBeforeLegalize())
478 return SDValue();
479
Akira Hatanakae184fec2011-11-11 04:18:21 +0000480 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
481 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000483
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000484 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000485}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000486
Akira Hatanaka864f6602012-06-14 21:10:56 +0000487static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000488 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000489 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000490 if (DCI.isBeforeLegalize())
491 return SDValue();
492
Akira Hatanakae184fec2011-11-11 04:18:21 +0000493 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
494 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000495 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000496
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000497 return SDValue();
498}
499
Akira Hatanaka864f6602012-06-14 21:10:56 +0000500static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000501 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000502 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000503 if (DCI.isBeforeLegalizeOps())
504 return SDValue();
505
Akira Hatanakadda4a072011-10-03 21:06:13 +0000506 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000507 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
508 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000509 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
510 MipsISD::DivRemU;
511 DebugLoc dl = N->getDebugLoc();
512
513 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
514 N->getOperand(0), N->getOperand(1));
515 SDValue InChain = DAG.getEntryNode();
516 SDValue InGlue = DivRem;
517
518 // insert MFLO
519 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000520 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000521 InGlue);
522 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
523 InChain = CopyFromLo.getValue(1);
524 InGlue = CopyFromLo.getValue(2);
525 }
526
527 // insert MFHI
528 if (N->hasAnyUseOfValue(1)) {
529 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000530 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000531 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
532 }
533
534 return SDValue();
535}
536
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000537static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
538 switch (CC) {
539 default: llvm_unreachable("Unknown fp condition code!");
540 case ISD::SETEQ:
541 case ISD::SETOEQ: return Mips::FCOND_OEQ;
542 case ISD::SETUNE: return Mips::FCOND_UNE;
543 case ISD::SETLT:
544 case ISD::SETOLT: return Mips::FCOND_OLT;
545 case ISD::SETGT:
546 case ISD::SETOGT: return Mips::FCOND_OGT;
547 case ISD::SETLE:
548 case ISD::SETOLE: return Mips::FCOND_OLE;
549 case ISD::SETGE:
550 case ISD::SETOGE: return Mips::FCOND_OGE;
551 case ISD::SETULT: return Mips::FCOND_ULT;
552 case ISD::SETULE: return Mips::FCOND_ULE;
553 case ISD::SETUGT: return Mips::FCOND_UGT;
554 case ISD::SETUGE: return Mips::FCOND_UGE;
555 case ISD::SETUO: return Mips::FCOND_UN;
556 case ISD::SETO: return Mips::FCOND_OR;
557 case ISD::SETNE:
558 case ISD::SETONE: return Mips::FCOND_ONE;
559 case ISD::SETUEQ: return Mips::FCOND_UEQ;
560 }
561}
562
563
564// Returns true if condition code has to be inverted.
565static bool InvertFPCondCode(Mips::CondCode CC) {
566 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
567 return false;
568
Akira Hatanaka82099682011-12-19 19:52:25 +0000569 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
570 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000571
Akira Hatanaka82099682011-12-19 19:52:25 +0000572 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000573}
574
575// Creates and returns an FPCmp node from a setcc node.
576// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000577static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000578 // must be a SETCC node
579 if (Op.getOpcode() != ISD::SETCC)
580 return Op;
581
582 SDValue LHS = Op.getOperand(0);
583
584 if (!LHS.getValueType().isFloatingPoint())
585 return Op;
586
587 SDValue RHS = Op.getOperand(1);
588 DebugLoc dl = Op.getDebugLoc();
589
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000590 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
591 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000592 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
593
594 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
595 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
596}
597
598// Creates and returns a CMovFPT/F node.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000599static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000600 SDValue False, DebugLoc DL) {
601 bool invert = InvertFPCondCode((Mips::CondCode)
602 cast<ConstantSDNode>(Cond.getOperand(2))
603 ->getSExtValue());
604
605 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
606 True.getValueType(), True, False, Cond);
607}
608
Akira Hatanaka864f6602012-06-14 21:10:56 +0000609static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000610 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000611 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000612 if (DCI.isBeforeLegalizeOps())
613 return SDValue();
614
615 SDValue SetCC = N->getOperand(0);
616
617 if ((SetCC.getOpcode() != ISD::SETCC) ||
618 !SetCC.getOperand(0).getValueType().isInteger())
619 return SDValue();
620
621 SDValue False = N->getOperand(2);
622 EVT FalseTy = False.getValueType();
623
624 if (!FalseTy.isInteger())
625 return SDValue();
626
627 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
628
629 if (!CN || CN->getZExtValue())
630 return SDValue();
631
632 const DebugLoc DL = N->getDebugLoc();
633 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
634 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000635
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000636 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
637 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000638
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000639 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
640}
641
Akira Hatanaka864f6602012-06-14 21:10:56 +0000642static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000644 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 // Pattern match EXT.
646 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
647 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000648 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000649 return SDValue();
650
651 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000652 unsigned ShiftRightOpc = ShiftRight.getOpcode();
653
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000654 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000655 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 return SDValue();
657
658 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000659 ConstantSDNode *CN;
660 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
661 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000662
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000663 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000664 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000665
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000666 // Op's second operand must be a shifted mask.
667 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000668 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669 return SDValue();
670
671 // Return if the shifted mask does not start at bit 0 or the sum of its size
672 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000673 EVT ValTy = N->getValueType(0);
674 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000675 return SDValue();
676
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000677 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000678 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000679 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000680}
Jia Liubb481f82012-02-28 07:46:26 +0000681
Akira Hatanaka864f6602012-06-14 21:10:56 +0000682static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000683 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000684 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000685 // Pattern match INS.
686 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000687 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000688 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000689 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000690 return SDValue();
691
692 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
693 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
694 ConstantSDNode *CN;
695
696 // See if Op's first operand matches (and $src1 , mask0).
697 if (And0.getOpcode() != ISD::AND)
698 return SDValue();
699
700 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000701 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000702 return SDValue();
703
704 // See if Op's second operand matches (and (shl $src, pos), mask1).
705 if (And1.getOpcode() != ISD::AND)
706 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000707
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000708 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000709 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000710 return SDValue();
711
712 // The shift masks must have the same position and size.
713 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
714 return SDValue();
715
716 SDValue Shl = And1.getOperand(0);
717 if (Shl.getOpcode() != ISD::SHL)
718 return SDValue();
719
720 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
721 return SDValue();
722
723 unsigned Shamt = CN->getZExtValue();
724
725 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000726 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000727 EVT ValTy = N->getValueType(0);
728 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000729 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000730
Akira Hatanaka82099682011-12-19 19:52:25 +0000731 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000732 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000733 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000734}
Jia Liubb481f82012-02-28 07:46:26 +0000735
Akira Hatanaka864f6602012-06-14 21:10:56 +0000736static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000737 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000738 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000739 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
740
741 if (DCI.isBeforeLegalizeOps())
742 return SDValue();
743
744 SDValue Add = N->getOperand(1);
745
746 if (Add.getOpcode() != ISD::ADD)
747 return SDValue();
748
749 SDValue Lo = Add.getOperand(1);
750
751 if ((Lo.getOpcode() != MipsISD::Lo) ||
752 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
753 return SDValue();
754
755 EVT ValTy = N->getValueType(0);
756 DebugLoc DL = N->getDebugLoc();
757
758 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
759 Add.getOperand(0));
760 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
761}
762
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000763SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000764 const {
765 SelectionDAG &DAG = DCI.DAG;
766 unsigned opc = N->getOpcode();
767
768 switch (opc) {
769 default: break;
770 case ISD::ADDE:
771 return PerformADDECombine(N, DAG, DCI, Subtarget);
772 case ISD::SUBE:
773 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000774 case ISD::SDIVREM:
775 case ISD::UDIVREM:
776 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000777 case ISD::SELECT:
Akira Hatanaka864f6602012-06-14 21:10:56 +0000778 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000779 case ISD::AND:
780 return PerformANDCombine(N, DAG, DCI, Subtarget);
781 case ISD::OR:
782 return PerformORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000783 case ISD::ADD:
784 return PerformADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000785 }
786
787 return SDValue();
788}
789
Dan Gohman475871a2008-07-27 21:46:04 +0000790SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000791LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000792{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000793 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000794 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000795 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000796 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
797 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000798 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000799 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000800 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
801 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000802 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000803 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000804 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000805 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000806 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000807 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000808 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakaba584fe2012-07-11 00:53:32 +0000809 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000810 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000811 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000812 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
813 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
814 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +0000815 case ISD::LOAD: return LowerLOAD(Op, DAG);
816 case ISD::STORE: return LowerSTORE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000817 }
Dan Gohman475871a2008-07-27 21:46:04 +0000818 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000819}
820
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000821//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000822// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000823//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000824
825// AddLiveIn - This helper function adds the specified physical register to the
826// MachineFunction as a live in value. It also creates a corresponding
827// virtual register for it.
828static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000829AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000830{
831 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000832 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
833 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000834 return VReg;
835}
836
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000837// Get fp branch code (not opcode) from condition code.
838static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
839 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
840 return Mips::BRANCH_T;
841
Akira Hatanaka82099682011-12-19 19:52:25 +0000842 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
843 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000844
Akira Hatanaka82099682011-12-19 19:52:25 +0000845 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000846}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000847
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000848/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000849static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
850 DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000851 const MipsSubtarget *Subtarget,
Akira Hatanaka14487d42011-06-07 19:28:39 +0000852 const TargetInstrInfo *TII,
853 bool isFPCmp, unsigned Opc) {
854 // There is no need to expand CMov instructions if target has
855 // conditional moves.
856 if (Subtarget->hasCondMov())
857 return BB;
858
859 // To "insert" a SELECT_CC instruction, we actually have to insert the
860 // diamond control-flow pattern. The incoming instruction knows the
861 // destination vreg to set, the condition code register to branch on, the
862 // true/false values to select between, and a branch opcode to use.
863 const BasicBlock *LLVM_BB = BB->getBasicBlock();
864 MachineFunction::iterator It = BB;
865 ++It;
866
867 // thisMBB:
868 // ...
869 // TrueVal = ...
870 // setcc r1, r2, r3
871 // bNE r1, r0, copy1MBB
872 // fallthrough --> copy0MBB
873 MachineBasicBlock *thisMBB = BB;
874 MachineFunction *F = BB->getParent();
875 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
876 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
877 F->insert(It, copy0MBB);
878 F->insert(It, sinkMBB);
879
880 // Transfer the remainder of BB and its successor edges to sinkMBB.
881 sinkMBB->splice(sinkMBB->begin(), BB,
882 llvm::next(MachineBasicBlock::iterator(MI)),
883 BB->end());
884 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
885
886 // Next, add the true and fallthrough blocks as its successors.
887 BB->addSuccessor(copy0MBB);
888 BB->addSuccessor(sinkMBB);
889
890 // Emit the right instruction according to the type of the operands compared
891 if (isFPCmp)
892 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
893 else
894 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
895 .addReg(Mips::ZERO).addMBB(sinkMBB);
896
897 // copy0MBB:
898 // %FalseValue = ...
899 // # fallthrough to sinkMBB
900 BB = copy0MBB;
901
902 // Update machine-CFG edges
903 BB->addSuccessor(sinkMBB);
904
905 // sinkMBB:
906 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
907 // ...
908 BB = sinkMBB;
909
910 if (isFPCmp)
911 BuildMI(*BB, BB->begin(), dl,
912 TII->get(Mips::PHI), MI->getOperand(0).getReg())
913 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
914 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
915 else
916 BuildMI(*BB, BB->begin(), dl,
917 TII->get(Mips::PHI), MI->getOperand(0).getReg())
918 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
919 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
920
921 MI->eraseFromParent(); // The pseudo instruction is gone now.
922 return BB;
923}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000924*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000925MachineBasicBlock *
926MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000927 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000928 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000929 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000930 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000931 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000932 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
933 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000934 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
936 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000937 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000939 case Mips::ATOMIC_LOAD_ADD_I64:
940 case Mips::ATOMIC_LOAD_ADD_I64_P8:
941 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942
943 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000944 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
946 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000947 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
949 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000950 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000952 case Mips::ATOMIC_LOAD_AND_I64:
953 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000954 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955
956 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000957 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
959 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000960 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
962 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000963 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000965 case Mips::ATOMIC_LOAD_OR_I64:
966 case Mips::ATOMIC_LOAD_OR_I64_P8:
967 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000968
969 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000970 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000971 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
972 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000973 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
975 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000976 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000977 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000978 case Mips::ATOMIC_LOAD_XOR_I64:
979 case Mips::ATOMIC_LOAD_XOR_I64_P8:
980 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981
982 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000983 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000984 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
985 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000986 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000987 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
988 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000989 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000991 case Mips::ATOMIC_LOAD_NAND_I64:
992 case Mips::ATOMIC_LOAD_NAND_I64_P8:
993 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000994
995 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000996 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
998 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000999 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001000 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
1001 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001002 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001004 case Mips::ATOMIC_LOAD_SUB_I64:
1005 case Mips::ATOMIC_LOAD_SUB_I64_P8:
1006 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001007
1008 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001009 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001010 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
1011 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001012 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001013 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
1014 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001015 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001016 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001017 case Mips::ATOMIC_SWAP_I64:
1018 case Mips::ATOMIC_SWAP_I64_P8:
1019 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001020
1021 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001022 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023 return EmitAtomicCmpSwapPartword(MI, BB, 1);
1024 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001025 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026 return EmitAtomicCmpSwapPartword(MI, BB, 2);
1027 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001028 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001030 case Mips::ATOMIC_CMP_SWAP_I64:
1031 case Mips::ATOMIC_CMP_SWAP_I64_P8:
1032 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001033 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001034}
1035
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001036// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1037// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1038MachineBasicBlock *
1039MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001040 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001041 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001043
1044 MachineFunction *MF = BB->getParent();
1045 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001046 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1048 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001049 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1050
1051 if (Size == 4) {
1052 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1053 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1054 AND = Mips::AND;
1055 NOR = Mips::NOR;
1056 ZERO = Mips::ZERO;
1057 BEQ = Mips::BEQ;
1058 }
1059 else {
1060 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1061 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1062 AND = Mips::AND64;
1063 NOR = Mips::NOR64;
1064 ZERO = Mips::ZERO_64;
1065 BEQ = Mips::BEQ64;
1066 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067
Akira Hatanaka4061da12011-07-19 20:11:17 +00001068 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 unsigned Ptr = MI->getOperand(1).getReg();
1070 unsigned Incr = MI->getOperand(2).getReg();
1071
Akira Hatanaka4061da12011-07-19 20:11:17 +00001072 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1073 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1074 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075
1076 // insert new blocks after the current block
1077 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1078 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1079 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1080 MachineFunction::iterator It = BB;
1081 ++It;
1082 MF->insert(It, loopMBB);
1083 MF->insert(It, exitMBB);
1084
1085 // Transfer the remainder of BB and its successor edges to exitMBB.
1086 exitMBB->splice(exitMBB->begin(), BB,
1087 llvm::next(MachineBasicBlock::iterator(MI)),
1088 BB->end());
1089 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1090
1091 // thisMBB:
1092 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001094 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001095 loopMBB->addSuccessor(loopMBB);
1096 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001097
1098 // loopMBB:
1099 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001100 // <binop> storeval, oldval, incr
1101 // sc success, storeval, 0(ptr)
1102 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001103 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001104 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001105 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001106 // and andres, oldval, incr
1107 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001108 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1109 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001110 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 // <binop> storeval, oldval, incr
1112 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001114 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001115 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001116 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1117 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118
1119 MI->eraseFromParent(); // The instruction is gone now.
1120
Akira Hatanaka939ece12011-07-19 03:42:13 +00001121 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122}
1123
1124MachineBasicBlock *
1125MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001126 MachineBasicBlock *BB,
1127 unsigned Size, unsigned BinOpcode,
1128 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001129 assert((Size == 1 || Size == 2) &&
1130 "Unsupported size for EmitAtomicBinaryPartial.");
1131
1132 MachineFunction *MF = BB->getParent();
1133 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1134 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1135 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1136 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001137 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1138 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139
1140 unsigned Dest = MI->getOperand(0).getReg();
1141 unsigned Ptr = MI->getOperand(1).getReg();
1142 unsigned Incr = MI->getOperand(2).getReg();
1143
Akira Hatanaka4061da12011-07-19 20:11:17 +00001144 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1145 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 unsigned Mask = RegInfo.createVirtualRegister(RC);
1147 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001148 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1149 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001150 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001151 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1152 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1153 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1154 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1155 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001156 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001157 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1158 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1159 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1160 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1161 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162
1163 // insert new blocks after the current block
1164 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1165 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001166 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001167 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1168 MachineFunction::iterator It = BB;
1169 ++It;
1170 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001171 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172 MF->insert(It, exitMBB);
1173
1174 // Transfer the remainder of BB and its successor edges to exitMBB.
1175 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001176 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001177 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1178
Akira Hatanaka81b44112011-07-19 17:09:53 +00001179 BB->addSuccessor(loopMBB);
1180 loopMBB->addSuccessor(loopMBB);
1181 loopMBB->addSuccessor(sinkMBB);
1182 sinkMBB->addSuccessor(exitMBB);
1183
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001184 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001185 // addiu masklsb2,$0,-4 # 0xfffffffc
1186 // and alignedaddr,ptr,masklsb2
1187 // andi ptrlsb2,ptr,3
1188 // sll shiftamt,ptrlsb2,3
1189 // ori maskupper,$0,255 # 0xff
1190 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001193
1194 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001195 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1196 .addReg(Mips::ZERO).addImm(-4);
1197 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1198 .addReg(Ptr).addReg(MaskLSB2);
1199 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1200 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1201 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1202 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001203 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1204 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001206 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001207
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001208 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001210 // ll oldval,0(alignedaddr)
1211 // binop binopres,oldval,incr2
1212 // and newval,binopres,mask
1213 // and maskedoldval0,oldval,mask2
1214 // or storeval,maskedoldval0,newval
1215 // sc success,storeval,0(alignedaddr)
1216 // beq success,$0,loopMBB
1217
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001218 // atomic.swap
1219 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001220 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001221 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 // and maskedoldval0,oldval,mask2
1223 // or storeval,maskedoldval0,newval
1224 // sc success,storeval,0(alignedaddr)
1225 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001226
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001227 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001228 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001229 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001230 // and andres, oldval, incr2
1231 // nor binopres, $0, andres
1232 // and newval, binopres, mask
1233 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1234 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1235 .addReg(Mips::ZERO).addReg(AndRes);
1236 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001237 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001238 // <binop> binopres, oldval, incr2
1239 // and newval, binopres, mask
1240 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1241 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001242 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001243 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001244 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001245 }
Jia Liubb481f82012-02-28 07:46:26 +00001246
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001247 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001248 .addReg(OldVal).addReg(Mask2);
1249 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001250 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001251 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001252 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001253 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001254 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001255
Akira Hatanaka939ece12011-07-19 03:42:13 +00001256 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001257 // and maskedoldval1,oldval,mask
1258 // srl srlres,maskedoldval1,shiftamt
1259 // sll sllres,srlres,24
1260 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001261 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001262 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001263
Akira Hatanaka4061da12011-07-19 20:11:17 +00001264 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1265 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001266 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1267 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1269 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001270 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001271 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001272
1273 MI->eraseFromParent(); // The instruction is gone now.
1274
Akira Hatanaka939ece12011-07-19 03:42:13 +00001275 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001276}
1277
1278MachineBasicBlock *
1279MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001280 MachineBasicBlock *BB,
1281 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001282 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283
1284 MachineFunction *MF = BB->getParent();
1285 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001286 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1288 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001289 unsigned LL, SC, ZERO, BNE, BEQ;
1290
1291 if (Size == 4) {
1292 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1293 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1294 ZERO = Mips::ZERO;
1295 BNE = Mips::BNE;
1296 BEQ = Mips::BEQ;
1297 }
1298 else {
1299 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1300 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1301 ZERO = Mips::ZERO_64;
1302 BNE = Mips::BNE64;
1303 BEQ = Mips::BEQ64;
1304 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305
1306 unsigned Dest = MI->getOperand(0).getReg();
1307 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001308 unsigned OldVal = MI->getOperand(2).getReg();
1309 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001310
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312
1313 // insert new blocks after the current block
1314 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1315 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1316 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1317 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1318 MachineFunction::iterator It = BB;
1319 ++It;
1320 MF->insert(It, loop1MBB);
1321 MF->insert(It, loop2MBB);
1322 MF->insert(It, exitMBB);
1323
1324 // Transfer the remainder of BB and its successor edges to exitMBB.
1325 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001326 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1328
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001329 // thisMBB:
1330 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001331 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001333 loop1MBB->addSuccessor(exitMBB);
1334 loop1MBB->addSuccessor(loop2MBB);
1335 loop2MBB->addSuccessor(loop1MBB);
1336 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001337
1338 // loop1MBB:
1339 // ll dest, 0(ptr)
1340 // bne dest, oldval, exitMBB
1341 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001342 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1343 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345
1346 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001347 // sc success, newval, 0(ptr)
1348 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001349 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001350 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001351 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001352 BuildMI(BB, dl, TII->get(BEQ))
1353 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354
1355 MI->eraseFromParent(); // The instruction is gone now.
1356
Akira Hatanaka939ece12011-07-19 03:42:13 +00001357 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001358}
1359
1360MachineBasicBlock *
1361MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001362 MachineBasicBlock *BB,
1363 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364 assert((Size == 1 || Size == 2) &&
1365 "Unsupported size for EmitAtomicCmpSwapPartial.");
1366
1367 MachineFunction *MF = BB->getParent();
1368 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1369 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1370 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1371 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001372 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1373 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001374
1375 unsigned Dest = MI->getOperand(0).getReg();
1376 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001377 unsigned CmpVal = MI->getOperand(2).getReg();
1378 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1381 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382 unsigned Mask = RegInfo.createVirtualRegister(RC);
1383 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001384 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1385 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1386 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1387 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1388 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1389 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1390 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1391 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1392 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1393 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1394 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1395 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1396 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1397 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001398
1399 // insert new blocks after the current block
1400 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1401 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1402 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001403 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001404 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1405 MachineFunction::iterator It = BB;
1406 ++It;
1407 MF->insert(It, loop1MBB);
1408 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001409 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001410 MF->insert(It, exitMBB);
1411
1412 // Transfer the remainder of BB and its successor edges to exitMBB.
1413 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001414 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1416
Akira Hatanaka81b44112011-07-19 17:09:53 +00001417 BB->addSuccessor(loop1MBB);
1418 loop1MBB->addSuccessor(sinkMBB);
1419 loop1MBB->addSuccessor(loop2MBB);
1420 loop2MBB->addSuccessor(loop1MBB);
1421 loop2MBB->addSuccessor(sinkMBB);
1422 sinkMBB->addSuccessor(exitMBB);
1423
Akira Hatanaka70564a92011-07-19 18:14:26 +00001424 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001425 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001426 // addiu masklsb2,$0,-4 # 0xfffffffc
1427 // and alignedaddr,ptr,masklsb2
1428 // andi ptrlsb2,ptr,3
1429 // sll shiftamt,ptrlsb2,3
1430 // ori maskupper,$0,255 # 0xff
1431 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001432 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001433 // andi maskedcmpval,cmpval,255
1434 // sll shiftedcmpval,maskedcmpval,shiftamt
1435 // andi maskednewval,newval,255
1436 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001437 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001438 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1439 .addReg(Mips::ZERO).addImm(-4);
1440 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1441 .addReg(Ptr).addReg(MaskLSB2);
1442 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1443 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1444 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1445 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001446 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1447 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001448 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001449 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1450 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001451 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1452 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001453 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1454 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001455 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1456 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001457
1458 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001459 // ll oldval,0(alginedaddr)
1460 // and maskedoldval0,oldval,mask
1461 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001462 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001463 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001464 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1465 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001466 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001467 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001468
1469 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001470 // and maskedoldval1,oldval,mask2
1471 // or storeval,maskedoldval1,shiftednewval
1472 // sc success,storeval,0(alignedaddr)
1473 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001474 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001475 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1476 .addReg(OldVal).addReg(Mask2);
1477 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1478 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001479 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001480 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001481 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001482 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001483
Akira Hatanaka939ece12011-07-19 03:42:13 +00001484 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001485 // srl srlres,maskedoldval0,shiftamt
1486 // sll sllres,srlres,24
1487 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001488 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001489 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001490
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001491 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1492 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001493 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1494 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001495 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001496 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001497
1498 MI->eraseFromParent(); // The instruction is gone now.
1499
Akira Hatanaka939ece12011-07-19 03:42:13 +00001500 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001501}
1502
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001503//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001504// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001505//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001506SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001507LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001508{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001509 MachineFunction &MF = DAG.getMachineFunction();
1510 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001511 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001512
1513 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001514 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1515 "Cannot lower if the alignment of the allocated space is larger than \
1516 that of the stack.");
1517
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001518 SDValue Chain = Op.getOperand(0);
1519 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001520 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001521
1522 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001523 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001524
1525 // Subtract the dynamic size from the actual stack size to
1526 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001527 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001528
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001529 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001530 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001531 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001532
1533 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001534 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001535 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001536 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1537 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1538
1539 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001540}
1541
1542SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001543LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001544{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001545 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001546 // the block to branch to if the condition is true.
1547 SDValue Chain = Op.getOperand(0);
1548 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001549 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001550
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001551 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1552
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001553 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001554 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001555 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001556
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001557 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001558 Mips::CondCode CC =
1559 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001560 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001561
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001562 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001563 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001564}
1565
1566SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001567LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001568{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001569 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001570
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001571 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001572 if (Cond.getOpcode() != MipsISD::FPCmp)
1573 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001574
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001575 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1576 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001577}
1578
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001579SDValue MipsTargetLowering::
1580LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
1581{
1582 DebugLoc DL = Op.getDebugLoc();
1583 EVT Ty = Op.getOperand(0).getValueType();
1584 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1585 Op.getOperand(0), Op.getOperand(1),
1586 Op.getOperand(4));
1587
1588 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1589 Op.getOperand(3));
1590}
1591
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001592SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1593 SDValue Cond = CreateFPCmp(DAG, Op);
1594
1595 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1596 "Floating point operand expected.");
1597
1598 SDValue True = DAG.getConstant(1, MVT::i32);
1599 SDValue False = DAG.getConstant(0, MVT::i32);
1600
1601 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1602}
1603
Dan Gohmand858e902010-04-17 15:26:15 +00001604SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1605 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001606 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001607 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001608 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001609
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001610 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001611 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001612
Chris Lattnerb71b9092009-08-13 06:28:06 +00001613 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001614
Chris Lattnere3736f82009-08-13 05:41:27 +00001615 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001616 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1617 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001618 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001619 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1620 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001621 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001622 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001623 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001624 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1625 MipsII::MO_ABS_HI);
1626 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1627 MipsII::MO_ABS_LO);
1628 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1629 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001631 }
1632
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001633 EVT ValTy = Op.getValueType();
1634 bool HasGotOfst = (GV->hasInternalLinkage() ||
1635 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001636 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001637 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001638 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001639 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001640 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001641 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1642 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001643 // On functions and global targets not internal linked only
1644 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001645 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001646 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001647 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001648 HasMips64 ? MipsII::MO_GOT_OFST :
1649 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001650 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1651 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001652}
1653
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001654SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1655 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001656 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1657 // FIXME there isn't actually debug info here
1658 DebugLoc dl = Op.getDebugLoc();
1659
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001660 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001661 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001662 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1663 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001664 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1665 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1666 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001667 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001668
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001669 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001670 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1671 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001672 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001673 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1674 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001675 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001676 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001677 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001678 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1679 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001680}
1681
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001682SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001683LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001684{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001685 // If the relocation model is PIC, use the General Dynamic TLS Model or
1686 // Local Dynamic TLS model, otherwise use the Initial Exec or
1687 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001688
1689 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1690 DebugLoc dl = GA->getDebugLoc();
1691 const GlobalValue *GV = GA->getGlobal();
1692 EVT PtrVT = getPointerTy();
1693
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001694 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1695
1696 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001697 // General Dynamic and Local Dynamic TLS Model.
1698 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1699 : MipsII::MO_TLSGD;
1700
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001701 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001702 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1703 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001704 unsigned PtrSize = PtrVT.getSizeInBits();
1705 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1706
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001707 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001708
1709 ArgListTy Args;
1710 ArgListEntry Entry;
1711 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001712 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001713 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001714
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001715 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001716 false, false, false, false, 0, CallingConv::C,
1717 /*isTailCall=*/false, /*doesNotRet=*/false,
1718 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001719 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001720 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001721
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001722 SDValue Ret = CallResult.first;
1723
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001724 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001725 return Ret;
1726
1727 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1728 MipsII::MO_DTPREL_HI);
1729 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1730 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1731 MipsII::MO_DTPREL_LO);
1732 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1733 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1734 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001735 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001736
1737 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001738 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001739 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001740 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001741 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001742 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1743 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001744 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001745 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001746 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001747 } else {
1748 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001749 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001750 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001751 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001752 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001753 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001754 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1755 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1756 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001757 }
1758
1759 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1760 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001761}
1762
1763SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001764LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001765{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001766 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001767 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001768 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001769 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001770 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001771 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001772
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001773 if (!IsPIC && !IsN64) {
1774 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1775 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1776 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001777 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001778 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1779 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001780 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001781 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1782 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001783 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1784 MachinePointerInfo(), false, false, false, 0);
1785 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001786 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001787
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001788 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1789 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001790}
1791
Dan Gohman475871a2008-07-27 21:46:04 +00001792SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001793LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001794{
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001796 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001797 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001798 // FIXME there isn't actually debug info here
1799 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001800
1801 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001802 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001803 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001804 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001805 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001806 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1808 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001809 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001810
Akira Hatanaka13daee32012-03-27 02:55:31 +00001811 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001812 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001813 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001814 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001815 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001816 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1817 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001819 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001820 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001821 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1822 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001823 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1824 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001825 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001826 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1827 MachinePointerInfo::getConstantPool(), false,
1828 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001829 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1830 N->getOffset(), OFSTFlag);
1831 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1832 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001833 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001834
1835 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001836}
1837
Dan Gohmand858e902010-04-17 15:26:15 +00001838SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001839 MachineFunction &MF = DAG.getMachineFunction();
1840 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1841
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001842 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001843 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1844 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001845
1846 // vastart just stores the address of the VarArgsFrameIndex slot into the
1847 // memory location argument.
1848 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001849 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001850 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001851}
Jia Liubb481f82012-02-28 07:46:26 +00001852
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001853static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1854 EVT TyX = Op.getOperand(0).getValueType();
1855 EVT TyY = Op.getOperand(1).getValueType();
1856 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1857 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1858 DebugLoc DL = Op.getDebugLoc();
1859 SDValue Res;
1860
1861 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1862 // to i32.
1863 SDValue X = (TyX == MVT::f32) ?
1864 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1865 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1866 Const1);
1867 SDValue Y = (TyY == MVT::f32) ?
1868 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1869 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1870 Const1);
1871
1872 if (HasR2) {
1873 // ext E, Y, 31, 1 ; extract bit31 of Y
1874 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1875 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1876 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1877 } else {
1878 // sll SllX, X, 1
1879 // srl SrlX, SllX, 1
1880 // srl SrlY, Y, 31
1881 // sll SllY, SrlX, 31
1882 // or Or, SrlX, SllY
1883 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1884 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1885 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1886 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1887 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1888 }
1889
1890 if (TyX == MVT::f32)
1891 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1892
1893 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1894 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1895 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001896}
1897
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001898static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1899 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1900 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1901 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1902 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1903 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001904
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001905 // Bitcast to integer nodes.
1906 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1907 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001908
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001909 if (HasR2) {
1910 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1911 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1912 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1913 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001914
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001915 if (WidthX > WidthY)
1916 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1917 else if (WidthY > WidthX)
1918 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001919
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001920 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1921 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1922 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1923 }
1924
1925 // (d)sll SllX, X, 1
1926 // (d)srl SrlX, SllX, 1
1927 // (d)srl SrlY, Y, width(Y)-1
1928 // (d)sll SllY, SrlX, width(Y)-1
1929 // or Or, SrlX, SllY
1930 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1931 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1932 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1933 DAG.getConstant(WidthY - 1, MVT::i32));
1934
1935 if (WidthX > WidthY)
1936 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1937 else if (WidthY > WidthX)
1938 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1939
1940 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1941 DAG.getConstant(WidthX - 1, MVT::i32));
1942 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1943 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001944}
1945
Akira Hatanaka82099682011-12-19 19:52:25 +00001946SDValue
1947MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001948 if (Subtarget->hasMips64())
1949 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001950
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001951 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001952}
1953
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001954static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1955 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1956 DebugLoc DL = Op.getDebugLoc();
1957
1958 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1959 // to i32.
1960 SDValue X = (Op.getValueType() == MVT::f32) ?
1961 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1962 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1963 Const1);
1964
1965 // Clear MSB.
1966 if (HasR2)
1967 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1968 DAG.getRegister(Mips::ZERO, MVT::i32),
1969 DAG.getConstant(31, MVT::i32), Const1, X);
1970 else {
1971 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1972 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1973 }
1974
1975 if (Op.getValueType() == MVT::f32)
1976 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1977
1978 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1979 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1980 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1981}
1982
1983static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1984 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1985 DebugLoc DL = Op.getDebugLoc();
1986
1987 // Bitcast to integer node.
1988 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1989
1990 // Clear MSB.
1991 if (HasR2)
1992 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1993 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1994 DAG.getConstant(63, MVT::i32), Const1, X);
1995 else {
1996 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1997 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1998 }
1999
2000 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
2001}
2002
2003SDValue
2004MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
2005 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
2006 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
2007
2008 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
2009}
2010
Akira Hatanaka2e591472011-06-02 00:24:44 +00002011SDValue MipsTargetLowering::
2012LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00002013 // check the depth
2014 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00002015 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00002016
2017 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2018 MFI->setFrameAddressIsTaken(true);
2019 EVT VT = Op.getValueType();
2020 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00002021 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
2022 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00002023 return FrameAddr;
2024}
2025
Akira Hatanakaba584fe2012-07-11 00:53:32 +00002026SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op,
2027 SelectionDAG &DAG) const {
2028 // check the depth
2029 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2030 "Return address can be determined only for current frame.");
2031
2032 MachineFunction &MF = DAG.getMachineFunction();
2033 MachineFrameInfo *MFI = MF.getFrameInfo();
2034 EVT VT = Op.getValueType();
2035 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
2036 MFI->setReturnAddressIsTaken(true);
2037
2038 // Return RA, which contains the return address. Mark it an implicit live-in.
2039 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
2040 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
2041}
2042
Akira Hatanakadb548262011-07-19 23:30:50 +00002043// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002044SDValue
Akira Hatanaka864f6602012-06-14 21:10:56 +00002045MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002046 unsigned SType = 0;
2047 DebugLoc dl = Op.getDebugLoc();
2048 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2049 DAG.getConstant(SType, MVT::i32));
2050}
2051
Eli Friedman14648462011-07-27 22:21:52 +00002052SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002053 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002054 // FIXME: Need pseudo-fence for 'singlethread' fences
2055 // FIXME: Set SType for weaker fences where supported/appropriate.
2056 unsigned SType = 0;
2057 DebugLoc dl = Op.getDebugLoc();
2058 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
2059 DAG.getConstant(SType, MVT::i32));
2060}
2061
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002062SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002063 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002064 DebugLoc DL = Op.getDebugLoc();
2065 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2066 SDValue Shamt = Op.getOperand(2);
2067
2068 // if shamt < 32:
2069 // lo = (shl lo, shamt)
2070 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2071 // else:
2072 // lo = 0
2073 // hi = (shl lo, shamt[4:0])
2074 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2075 DAG.getConstant(-1, MVT::i32));
2076 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2077 DAG.getConstant(1, MVT::i32));
2078 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2079 Not);
2080 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2081 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2082 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2083 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2084 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002085 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2086 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002087 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2088
2089 SDValue Ops[2] = {Lo, Hi};
2090 return DAG.getMergeValues(Ops, 2, DL);
2091}
2092
Akira Hatanaka864f6602012-06-14 21:10:56 +00002093SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002094 bool IsSRA) const {
2095 DebugLoc DL = Op.getDebugLoc();
2096 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2097 SDValue Shamt = Op.getOperand(2);
2098
2099 // if shamt < 32:
2100 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2101 // if isSRA:
2102 // hi = (sra hi, shamt)
2103 // else:
2104 // hi = (srl hi, shamt)
2105 // else:
2106 // if isSRA:
2107 // lo = (sra hi, shamt[4:0])
2108 // hi = (sra hi, 31)
2109 // else:
2110 // lo = (srl hi, shamt[4:0])
2111 // hi = 0
2112 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2113 DAG.getConstant(-1, MVT::i32));
2114 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2115 DAG.getConstant(1, MVT::i32));
2116 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2117 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2118 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2119 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2120 Hi, Shamt);
2121 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2122 DAG.getConstant(0x20, MVT::i32));
2123 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2124 DAG.getConstant(31, MVT::i32));
2125 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2126 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2127 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2128 ShiftRightHi);
2129
2130 SDValue Ops[2] = {Lo, Hi};
2131 return DAG.getMergeValues(Ops, 2, DL);
2132}
2133
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002134static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2135 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002136 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002137 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002138 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002139 DebugLoc DL = LD->getDebugLoc();
2140 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2141
2142 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002143 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002144 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002145
2146 SDValue Ops[] = { Chain, Ptr, Src };
2147 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2148 LD->getMemOperand());
2149}
2150
2151// Expand an unaligned 32 or 64-bit integer load node.
2152SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
2153 LoadSDNode *LD = cast<LoadSDNode>(Op);
2154 EVT MemVT = LD->getMemoryVT();
2155
2156 // Return if load is aligned or if MemVT is neither i32 nor i64.
2157 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2158 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2159 return SDValue();
2160
2161 bool IsLittle = Subtarget->isLittle();
2162 EVT VT = Op.getValueType();
2163 ISD::LoadExtType ExtType = LD->getExtensionType();
2164 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2165
2166 assert((VT == MVT::i32) || (VT == MVT::i64));
2167
2168 // Expand
2169 // (set dst, (i64 (load baseptr)))
2170 // to
2171 // (set tmp, (ldl (add baseptr, 7), undef))
2172 // (set dst, (ldr baseptr, tmp))
2173 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2174 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2175 IsLittle ? 7 : 0);
2176 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2177 IsLittle ? 0 : 7);
2178 }
2179
2180 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2181 IsLittle ? 3 : 0);
2182 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2183 IsLittle ? 0 : 3);
2184
2185 // Expand
2186 // (set dst, (i32 (load baseptr))) or
2187 // (set dst, (i64 (sextload baseptr))) or
2188 // (set dst, (i64 (extload baseptr)))
2189 // to
2190 // (set tmp, (lwl (add baseptr, 3), undef))
2191 // (set dst, (lwr baseptr, tmp))
2192 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2193 (ExtType == ISD::EXTLOAD))
2194 return LWR;
2195
2196 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2197
2198 // Expand
2199 // (set dst, (i64 (zextload baseptr)))
2200 // to
2201 // (set tmp0, (lwl (add baseptr, 3), undef))
2202 // (set tmp1, (lwr baseptr, tmp0))
2203 // (set tmp2, (shl tmp1, 32))
2204 // (set dst, (srl tmp2, 32))
2205 DebugLoc DL = LD->getDebugLoc();
2206 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2207 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002208 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2209 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002210 return DAG.getMergeValues(Ops, 2, DL);
2211}
2212
2213static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2214 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002215 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2216 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002217 DebugLoc DL = SD->getDebugLoc();
2218 SDVTList VTList = DAG.getVTList(MVT::Other);
2219
2220 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002221 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002222 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002223
2224 SDValue Ops[] = { Chain, Value, Ptr };
2225 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2226 SD->getMemOperand());
2227}
2228
2229// Expand an unaligned 32 or 64-bit integer store node.
2230SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2231 StoreSDNode *SD = cast<StoreSDNode>(Op);
2232 EVT MemVT = SD->getMemoryVT();
2233
2234 // Return if store is aligned or if MemVT is neither i32 nor i64.
2235 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2236 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2237 return SDValue();
2238
2239 bool IsLittle = Subtarget->isLittle();
2240 SDValue Value = SD->getValue(), Chain = SD->getChain();
2241 EVT VT = Value.getValueType();
2242
2243 // Expand
2244 // (store val, baseptr) or
2245 // (truncstore val, baseptr)
2246 // to
2247 // (swl val, (add baseptr, 3))
2248 // (swr val, baseptr)
2249 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2250 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2251 IsLittle ? 3 : 0);
2252 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2253 }
2254
2255 assert(VT == MVT::i64);
2256
2257 // Expand
2258 // (store val, baseptr)
2259 // to
2260 // (sdl val, (add baseptr, 7))
2261 // (sdr val, baseptr)
2262 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2263 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2264}
2265
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002266//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002267// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002268//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002269
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002270//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002271// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002272// Mips O32 ABI rules:
2273// ---
2274// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002275// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002276// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002277// f64 - Only passed in two aliased f32 registers if no int reg has been used
2278// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002279// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2280// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002281//
2282// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002283//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002284
Duncan Sands1e96bab2010-11-04 10:49:57 +00002285static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002286 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002287 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2288
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002289 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002290
Craig Topperc5eaae42012-03-11 07:57:25 +00002291 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002292 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2293 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002294 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002295 Mips::F12, Mips::F14
2296 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002297 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002298 Mips::D6, Mips::D7
2299 };
2300
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002301 // ByVal Args
2302 if (ArgFlags.isByVal()) {
2303 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2304 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2305 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2306 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2307 r < std::min(IntRegsSize, NextReg); ++r)
2308 State.AllocateReg(IntRegs[r]);
2309 return false;
2310 }
2311
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002312 // Promote i8 and i16
2313 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2314 LocVT = MVT::i32;
2315 if (ArgFlags.isSExt())
2316 LocInfo = CCValAssign::SExt;
2317 else if (ArgFlags.isZExt())
2318 LocInfo = CCValAssign::ZExt;
2319 else
2320 LocInfo = CCValAssign::AExt;
2321 }
2322
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002323 unsigned Reg;
2324
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002325 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2326 // is true: function is vararg, argument is 3rd or higher, there is previous
2327 // argument which is not f32 or f64.
2328 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2329 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002330 unsigned OrigAlign = ArgFlags.getOrigAlign();
2331 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002332
2333 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002334 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002335 // If this is the first part of an i64 arg,
2336 // the allocated register must be either A0 or A2.
2337 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2338 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002339 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002340 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2341 // Allocate int register and shadow next int register. If first
2342 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002343 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2344 if (Reg == Mips::A1 || Reg == Mips::A3)
2345 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2346 State.AllocateReg(IntRegs, IntRegsSize);
2347 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002348 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2349 // we are guaranteed to find an available float register
2350 if (ValVT == MVT::f32) {
2351 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2352 // Shadow int register
2353 State.AllocateReg(IntRegs, IntRegsSize);
2354 } else {
2355 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2356 // Shadow int registers
2357 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2358 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2359 State.AllocateReg(IntRegs, IntRegsSize);
2360 State.AllocateReg(IntRegs, IntRegsSize);
2361 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002362 } else
2363 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002364
Akira Hatanakad37776d2011-05-20 21:39:54 +00002365 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2366 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2367
2368 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002369 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002370 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002371 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002372
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002373 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002374}
2375
Craig Topperc5eaae42012-03-11 07:57:25 +00002376static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002377 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2378 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002379static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002380 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2381 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2382
2383static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2384 CCValAssign::LocInfo LocInfo,
2385 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2386 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2387 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2388 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2389
2390 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2391
Jia Liubb481f82012-02-28 07:46:26 +00002392 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002393 if ((Align == 16) && (FirstIdx % 2)) {
2394 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2395 ++FirstIdx;
2396 }
2397
2398 // Mark the registers allocated.
2399 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2400 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2401
2402 // Allocate space on caller's stack.
2403 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002404
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002405 if (FirstIdx < 8)
2406 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002407 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002408 else
2409 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2410
2411 return true;
2412}
2413
2414#include "MipsGenCallingConv.inc"
2415
Akira Hatanaka49617092011-11-14 19:02:54 +00002416static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002417AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002418 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2419 unsigned NumOps = Outs.size();
2420 for (unsigned i = 0; i != NumOps; ++i) {
2421 MVT ArgVT = Outs[i].VT;
2422 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2423 bool R;
2424
2425 if (Outs[i].IsFixed)
2426 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2427 else
2428 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002429
Akira Hatanaka49617092011-11-14 19:02:54 +00002430 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002431#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002432 dbgs() << "Call operand #" << i << " has unhandled type "
2433 << EVT(ArgVT).getEVTString();
2434#endif
2435 llvm_unreachable(0);
2436 }
2437 }
2438}
2439
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002440//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002441// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002442//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002443
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002444static const unsigned O32IntRegsSize = 4;
2445
Craig Topperc5eaae42012-03-11 07:57:25 +00002446static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002447 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2448};
2449
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002450// Return next O32 integer argument register.
2451static unsigned getNextIntArgReg(unsigned Reg) {
2452 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2453 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2454}
2455
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002456// Write ByVal Arg to arg registers and stack.
2457static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002458WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002459 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
2460 SmallVector<SDValue, 8> &MemOpChains, int &LastFI,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002461 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002462 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002463 MVT PtrType, bool isLittle) {
2464 unsigned LocMemOffset = VA.getLocMemOffset();
2465 unsigned Offset = 0;
2466 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002467 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002468
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002469 // Copy the first 4 words of byval arg to registers A0 - A3.
2470 // FIXME: Use a stricter alignment if it enables better optimization in passes
2471 // run later.
2472 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2473 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002474 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002475 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002476 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002477 MachinePointerInfo(), false, false, false,
2478 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002479 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002480 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002481 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2482 }
2483
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002484 if (RemainingSize == 0)
2485 return;
2486
2487 // If there still is a register available for argument passing, write the
2488 // remaining part of the structure to it using subword loads and shifts.
2489 if (LocMemOffset < 4 * 4) {
2490 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2491 "There must be one to three bytes remaining.");
2492 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2493 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2494 DAG.getConstant(Offset, MVT::i32));
2495 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2496 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2497 LoadPtr, MachinePointerInfo(),
2498 MVT::getIntegerVT(LoadSize * 8), false,
2499 false, Alignment);
2500 MemOpChains.push_back(LoadVal.getValue(1));
2501
2502 // If target is big endian, shift it to the most significant half-word or
2503 // byte.
2504 if (!isLittle)
2505 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2506 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2507
2508 Offset += LoadSize;
2509 RemainingSize -= LoadSize;
2510
2511 // Read second subword if necessary.
2512 if (RemainingSize != 0) {
2513 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002514 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002515 DAG.getConstant(Offset, MVT::i32));
2516 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2517 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2518 LoadPtr, MachinePointerInfo(),
2519 MVT::i8, false, false, Alignment);
2520 MemOpChains.push_back(Subword.getValue(1));
2521 // Insert the loaded byte to LoadVal.
2522 // FIXME: Use INS if supported by target.
2523 unsigned ShiftAmt = isLittle ? 16 : 8;
2524 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2525 DAG.getConstant(ShiftAmt, MVT::i32));
2526 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2527 }
2528
2529 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2530 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2531 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002532 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002533
2534 // Create a fixed object on stack at offset LocMemOffset and copy
2535 // remaining part of byval arg to it using memcpy.
2536 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2537 DAG.getConstant(Offset, MVT::i32));
2538 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2539 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002540 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2541 DAG.getConstant(RemainingSize, MVT::i32),
2542 std::min(ByValAlign, (unsigned)4),
2543 /*isVolatile=*/false, /*AlwaysInline=*/false,
2544 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002545}
2546
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002547// Copy Mips64 byVal arg to registers and stack.
2548void static
2549PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002550 SmallVector<std::pair<unsigned, SDValue>, 16> &RegsToPass,
2551 SmallVector<SDValue, 8> &MemOpChains, int &LastFI,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002552 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002553 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002554 EVT PtrTy, bool isLittle) {
2555 unsigned ByValSize = Flags.getByValSize();
2556 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2557 bool IsRegLoc = VA.isRegLoc();
2558 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2559 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002560 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002561
2562 if (!IsRegLoc)
2563 LocMemOffset = VA.getLocMemOffset();
2564 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002565 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002566 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002567 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002568
2569 // Copy double words to registers.
2570 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2571 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2572 DAG.getConstant(Offset, PtrTy));
2573 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2574 MachinePointerInfo(), false, false, false,
2575 Alignment);
2576 MemOpChains.push_back(LoadVal.getValue(1));
2577 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2578 }
2579
Jia Liubb481f82012-02-28 07:46:26 +00002580 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002581 if (!(MemCpySize = ByValSize - Offset))
2582 return;
2583
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002584 // If there is an argument register available, copy the remainder of the
2585 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002586 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002587 assert((ByValSize < Offset + 8) &&
2588 "Size of the remainder should be smaller than 8-byte.");
2589 SDValue Val;
2590 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2591 unsigned RemSize = ByValSize - Offset;
2592
2593 if (RemSize < LoadSize)
2594 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002595
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002596 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2597 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002598 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002599 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2600 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2601 false, false, Alignment);
2602 MemOpChains.push_back(LoadVal.getValue(1));
2603
2604 // Offset in number of bits from double word boundary.
2605 unsigned OffsetDW = (Offset % 8) * 8;
2606 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2607 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2608 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002609
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002610 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2611 Shift;
2612 Offset += LoadSize;
2613 Alignment = std::min(Alignment, LoadSize);
2614 }
Jia Liubb481f82012-02-28 07:46:26 +00002615
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002616 RegsToPass.push_back(std::make_pair(*Reg, Val));
2617 return;
2618 }
2619 }
2620
Akira Hatanaka16040852011-11-15 18:42:25 +00002621 assert(MemCpySize && "MemCpySize must not be zero.");
2622
2623 // Create a fixed object on stack at offset LocMemOffset and copy
2624 // remainder of byval arg to it with memcpy.
2625 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2626 DAG.getConstant(Offset, PtrTy));
2627 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2628 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2629 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2630 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2631 /*isVolatile=*/false, /*AlwaysInline=*/false,
2632 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002633}
2634
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002636/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002637/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002638SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002639MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002640 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002641 SelectionDAG &DAG = CLI.DAG;
2642 DebugLoc &dl = CLI.DL;
2643 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2644 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2645 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2646 SDValue InChain = CLI.Chain;
2647 SDValue Callee = CLI.Callee;
2648 bool &isTailCall = CLI.IsTailCall;
2649 CallingConv::ID CallConv = CLI.CallConv;
2650 bool isVarArg = CLI.IsVarArg;
2651
Evan Cheng0c439eb2010-01-27 00:07:07 +00002652 // MIPs target does not yet support tail call optimization.
2653 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002655 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002656 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002657 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002658 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002659 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002660
2661 // Analyze operands of the call, assigning locations to each operand.
2662 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002663 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002664 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002665
Akira Hatanaka777a1202012-06-13 18:06:00 +00002666 if (CallConv == CallingConv::Fast)
2667 CCInfo.AnalyzeCallOperands(Outs, CC_Mips_FastCC);
2668 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002669 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002670 else if (HasMips64)
2671 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002672 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002673 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002674
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002675 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002676 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2677
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002678 // Chain is the output chain of the last Load/Store or CopyToReg node.
2679 // ByValChain is the output chain of the last Memcpy node created for copying
2680 // byval arguments to the stack.
2681 SDValue Chain, CallSeqStart, ByValChain;
2682 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2683 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2684 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002685
Akira Hatanaka21afc632011-06-21 00:40:49 +00002686 // Get the frame index of the stack frame object that points to the location
2687 // of dynamically allocated area on the stack.
2688 int DynAllocFI = MipsFI->getDynAllocFI();
2689
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002690 // Update size of the maximum argument space.
2691 // For O32, a minimum of four words (16 bytes) of argument space is
2692 // allocated.
Akira Hatanaka777a1202012-06-13 18:06:00 +00002693 if (IsO32 && (CallConv != CallingConv::Fast))
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002694 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2695
2696 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2697
2698 if (MaxCallFrameSize < NextStackOffset) {
2699 MipsFI->setMaxCallFrameSize(NextStackOffset);
2700
Akira Hatanaka21afc632011-06-21 00:40:49 +00002701 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2702 // allocated stack space. These offsets must be aligned to a boundary
2703 // determined by the stack alignment of the ABI.
2704 unsigned StackAlignment = TFL->getStackAlignment();
2705 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2706 StackAlignment * StackAlignment;
2707
Akira Hatanaka21afc632011-06-21 00:40:49 +00002708 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002709 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002710
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002711 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002712 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2713 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002714
Eric Christopher471e4222011-06-08 23:55:35 +00002715 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002716
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717 // Walk the register/memloc assignments, inserting copies/loads.
2718 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002719 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002720 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002721 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002722 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2723
2724 // ByVal Arg.
2725 if (Flags.isByVal()) {
2726 assert(Flags.getByValSize() &&
2727 "ByVal args of size 0 should have been ignored by front-end.");
2728 if (IsO32)
2729 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2730 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2731 Subtarget->isLittle());
2732 else
2733 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002734 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002735 Subtarget->isLittle());
2736 continue;
2737 }
Jia Liubb481f82012-02-28 07:46:26 +00002738
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002739 // Promote the value if needed.
2740 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002741 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002742 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002743 if (VA.isRegLoc()) {
2744 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2745 (ValVT == MVT::f64 && LocVT == MVT::i64))
2746 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2747 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002748 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2749 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002750 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2751 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002752 if (!Subtarget->isLittle())
2753 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002754 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002755 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2756 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2757 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002758 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002759 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002760 }
2761 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002762 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002763 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002764 break;
2765 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002766 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002767 break;
2768 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002769 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002770 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002771 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002772
2773 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002774 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002775 if (VA.isRegLoc()) {
2776 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002777 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002778 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002779
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002780 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002781 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002782
Chris Lattnere0b12152008-03-17 06:57:02 +00002783 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002784 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002785 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002786 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002787
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002788 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002789 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002790 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002791 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002792 }
2793
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002794 // Extend range of indices of frame objects for outgoing arguments that were
2795 // created during this function call. Skip this step if no such objects were
2796 // created.
2797 if (LastFI)
2798 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2799
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002800 // If a memcpy has been created to copy a byval arg to a stack, replace the
2801 // chain input of CallSeqStart with ByValChain.
2802 if (InChain != ByValChain)
2803 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2804 NextStackOffsetVal);
2805
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002806 // Transform all store nodes into one single node because all store
2807 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002808 if (!MemOpChains.empty())
2809 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002810 &MemOpChains[0], MemOpChains.size());
2811
Bill Wendling056292f2008-09-16 21:48:12 +00002812 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002813 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2814 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002815 unsigned char OpFlag;
2816 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002817 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002818 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002819
2820 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002821 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2822 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2823 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2824 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2825 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002826 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002827 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002828 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002829 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002830 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2831 getPointerTy(), 0, OpFlag);
2832 }
2833
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002834 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002835 }
2836 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002837 if (IsN64 || (!IsO32 && IsPIC))
2838 OpFlag = MipsII::MO_GOT_DISP;
2839 else if (!IsPIC) // !N64 && static
2840 OpFlag = MipsII::MO_NO_FLAG;
2841 else // O32 & PIC
2842 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002843 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2844 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002845 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002846 }
2847
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002848 SDValue InFlag;
2849
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002850 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002851 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002852 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002853 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002854 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2855 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002856 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2857 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002858 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002859
2860 // Use GOT+LO if callee has internal linkage.
2861 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002862 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2863 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002864 } else
2865 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002866 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002867 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002868
Jia Liubb481f82012-02-28 07:46:26 +00002869 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002870 // -reloction-model=pic or it is an indirect call.
2871 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002872 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002873 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2874 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002875 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002876 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002877 }
Bill Wendling056292f2008-09-16 21:48:12 +00002878
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002879 // Insert node "GP copy globalreg" before call to function.
2880 // Lazy-binding stubs require GP to point to the GOT.
2881 if (IsPICCall) {
2882 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2883 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2884 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2885 }
2886
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002887 // Build a sequence of copy-to-reg nodes chained together with token
2888 // chain and flag operands which copy the outgoing args into registers.
2889 // The InFlag in necessary since all emitted instructions must be
2890 // stuck together.
2891 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2892 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2893 RegsToPass[i].second, InFlag);
2894 InFlag = Chain.getValue(1);
2895 }
2896
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002897 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002898 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002899 //
2900 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002901 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002902 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002903 Ops.push_back(Chain);
2904 Ops.push_back(Callee);
2905
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002906 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002907 // known live into the call.
2908 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2909 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2910 RegsToPass[i].second.getValueType()));
2911
Akira Hatanakab2930b92012-03-01 22:27:29 +00002912 // Add a register mask operand representing the call-preserved registers.
2913 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2914 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2915 assert(Mask && "Missing call preserved mask for calling convention");
2916 Ops.push_back(DAG.getRegisterMask(Mask));
2917
Gabor Greifba36cb52008-08-28 21:40:38 +00002918 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002919 Ops.push_back(InFlag);
2920
Dale Johannesen33c960f2009-02-04 20:06:27 +00002921 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002922 InFlag = Chain.getValue(1);
2923
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002924 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002925 Chain = DAG.getCALLSEQ_END(Chain,
2926 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002927 DAG.getIntPtrConstant(0, true), InFlag);
2928 InFlag = Chain.getValue(1);
2929
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002930 // Handle result values, copying them out of physregs into vregs that we
2931 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2933 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002934}
2935
Dan Gohman98ca4f22009-08-05 01:29:28 +00002936/// LowerCallResult - Lower the result values of a call into the
2937/// appropriate copies out of appropriate physical registers.
2938SDValue
2939MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002940 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002941 const SmallVectorImpl<ISD::InputArg> &Ins,
2942 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002943 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002944 // Assign locations to each value returned by this call.
2945 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002946 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002947 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002948
Dan Gohman98ca4f22009-08-05 01:29:28 +00002949 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002950
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002951 // Copy all of the result registers out of their specified physreg.
2952 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002953 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002954 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002955 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002956 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002957 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002958
Dan Gohman98ca4f22009-08-05 01:29:28 +00002959 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002960}
2961
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002962//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002963// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002964//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002965static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002966 std::vector<SDValue> &OutChains,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002967 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002968 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002969 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002970 unsigned LocMem = VA.getLocMemOffset();
2971 unsigned FirstWord = LocMem / 4;
2972
2973 // copy register A0 - A3 to frame object
2974 for (unsigned i = 0; i < NumWords; ++i) {
2975 unsigned CurWord = FirstWord + i;
2976 if (CurWord >= O32IntRegsSize)
2977 break;
2978
2979 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002980 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002981 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2982 DAG.getConstant(i * 4, MVT::i32));
2983 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002984 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2985 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002986 OutChains.push_back(Store);
2987 }
2988}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002989
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002990// Create frame object on stack and copy registers used for byval passing to it.
2991static unsigned
2992CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002993 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
2994 const CCValAssign &VA, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002995 MachineFrameInfo *MFI, bool IsRegLoc,
2996 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002997 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002998 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002999 int FOOffset; // Frame object offset from virtual frame pointer.
3000
3001 if (IsRegLoc) {
3002 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
3003 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003004 }
3005 else
3006 FOOffset = VA.getLocMemOffset();
3007
3008 // Create frame object.
3009 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
3010 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
3011 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
3012 InVals.push_back(FIN);
3013
3014 // Copy arg registers.
3015 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
3016 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00003017 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003018 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
3019 DAG.getConstant(I * 8, PtrTy));
3020 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00003021 StorePtr, MachinePointerInfo(FuncArg, I * 8),
3022 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003023 OutChains.push_back(Store);
3024 }
Jia Liubb481f82012-02-28 07:46:26 +00003025
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003026 return LastFI;
3027}
3028
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003029/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003030/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003031SDValue
3032MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003033 CallingConv::ID CallConv,
3034 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00003035 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00003036 DebugLoc dl, SelectionDAG &DAG,
3037 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003038 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00003039 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003040 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00003041 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003042
Dan Gohman1e93df62010-04-17 14:41:14 +00003043 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003044
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003045 // Used with vargs to acumulate store chains.
3046 std::vector<SDValue> OutChains;
3047
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003048 // Assign locations to all of the incoming arguments.
3049 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003050 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00003051 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003052
Akira Hatanaka777a1202012-06-13 18:06:00 +00003053 if (CallConv == CallingConv::Fast)
3054 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FastCC);
3055 else if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00003056 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003057 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00003058 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003059
Akira Hatanakab4549e12012-03-27 03:13:56 +00003060 Function::const_arg_iterator FuncArg =
3061 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00003062 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003063
Akira Hatanakab4549e12012-03-27 03:13:56 +00003064 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003065 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003066 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003067 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3068 bool IsRegLoc = VA.isRegLoc();
3069
3070 if (Flags.isByVal()) {
3071 assert(Flags.getByValSize() &&
3072 "ByVal args of size 0 should have been ignored by front-end.");
3073 if (IsO32) {
3074 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
3075 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
3076 true);
3077 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
3078 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00003079 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
3080 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003081 } else // N32/64
3082 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
3083 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00003084 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003085 continue;
3086 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003087
3088 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00003089 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00003090 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003091 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00003092 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003093
Owen Anderson825b72b2009-08-11 20:47:22 +00003094 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00003095 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00003096 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00003097 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003098 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003099 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003100 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00003101 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00003102 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003103 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003104
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003105 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003106 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003107 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003108 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109
3110 // If this is an 8 or 16-bit value, it has been passed promoted
3111 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003112 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003113 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00003114 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003115 if (VA.getLocInfo() == CCValAssign::SExt)
3116 Opcode = ISD::AssertSext;
3117 else if (VA.getLocInfo() == CCValAssign::ZExt)
3118 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00003119 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003120 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003121 DAG.getValueType(ValVT));
3122 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003123 }
3124
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003125 // Handle floating point arguments passed in integer registers.
3126 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
3127 (RegVT == MVT::i64 && ValVT == MVT::f64))
3128 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
3129 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
3130 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
3131 getNextIntArgReg(ArgReg), RC);
3132 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
3133 if (!Subtarget->isLittle())
3134 std::swap(ArgValue, ArgValue2);
3135 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
3136 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00003137 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003138
Dan Gohman98ca4f22009-08-05 01:29:28 +00003139 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003140 } else { // VA.isRegLoc()
3141
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003142 // sanity check
3143 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003144
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003145 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003146 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003147 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003148
3149 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00003150 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00003151 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00003152 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003153 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003154 }
3155 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003156
3157 // The mips ABIs for returning structs by value requires that we copy
3158 // the sret argument into $v0 for the return. Save the argument into
3159 // a virtual register so that we can access it from the return points.
3160 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3161 unsigned Reg = MipsFI->getSRetReturnReg();
3162 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003164 MipsFI->setSRetReturnReg(Reg);
3165 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00003166 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003168 }
3169
Akira Hatanakabad53f42011-11-14 19:01:09 +00003170 if (isVarArg) {
3171 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00003172 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003173 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
3174 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00003175 const TargetRegisterClass *RC = IsO32 ?
3176 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
3177 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00003178 unsigned RegSize = RC->getSize();
3179 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
3180
3181 // Offset of the first variable argument from stack pointer.
3182 int FirstVaArgOffset;
3183
3184 if (IsO32 || (Idx == NumOfRegs)) {
3185 FirstVaArgOffset =
3186 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
3187 } else
3188 FirstVaArgOffset = RegSlotOffset;
3189
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003190 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00003191 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00003192 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003193 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00003194
Akira Hatanakabad53f42011-11-14 19:01:09 +00003195 // Copy the integer registers that have not been used for argument passing
3196 // to the argument register save area. For O32, the save area is allocated
3197 // in the caller's stack frame, while for N32/64, it is allocated in the
3198 // callee's stack frame.
3199 for (int StackOffset = RegSlotOffset;
3200 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
3201 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
3202 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
3203 MVT::getIntegerVT(RegSize * 8));
3204 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00003205 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
3206 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00003207 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003208 }
3209 }
3210
Akira Hatanaka43299772011-05-20 23:22:14 +00003211 MipsFI->setLastInArgFI(LastFI);
3212
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003213 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003214 // the size of Ins and InVals. This only happens when on varg functions
3215 if (!OutChains.empty()) {
3216 OutChains.push_back(Chain);
3217 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3218 &OutChains[0], OutChains.size());
3219 }
3220
Dan Gohman98ca4f22009-08-05 01:29:28 +00003221 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003222}
3223
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003224//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003225// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003226//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003227
Dan Gohman98ca4f22009-08-05 01:29:28 +00003228SDValue
3229MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003230 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003231 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003232 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003233 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003234
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003235 // CCValAssign - represent the assignment of
3236 // the return value to a location
3237 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003238
3239 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003240 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00003241 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003242
Dan Gohman98ca4f22009-08-05 01:29:28 +00003243 // Analize return values.
3244 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003245
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003246 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003247 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003248 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003249 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003250 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003251 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003252 }
3253
Dan Gohman475871a2008-07-27 21:46:04 +00003254 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003255
3256 // Copy the result values into the output registers.
3257 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3258 CCValAssign &VA = RVLocs[i];
3259 assert(VA.isRegLoc() && "Can only return in registers!");
3260
Akira Hatanaka82099682011-12-19 19:52:25 +00003261 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003262
3263 // guarantee that all emitted copies are
3264 // stuck together, avoiding something bad
3265 Flag = Chain.getValue(1);
3266 }
3267
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003268 // The mips ABIs for returning structs by value requires that we copy
3269 // the sret argument into $v0 for the return. We saved the argument into
3270 // a virtual register in the entry block, so now we copy the value out
3271 // and into $v0.
3272 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3273 MachineFunction &MF = DAG.getMachineFunction();
3274 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3275 unsigned Reg = MipsFI->getSRetReturnReg();
3276
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003277 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003278 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003279 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003280
Dale Johannesena05dca42009-02-04 23:02:30 +00003281 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003282 Flag = Chain.getValue(1);
3283 }
3284
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003285 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003286 if (Flag.getNode())
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003287 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain, Flag);
3288
3289 // Return Void
3290 return DAG.getNode(MipsISD::Ret, dl, MVT::Other, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003291}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003292
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003293//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003294// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003295//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003296
3297/// getConstraintType - Given a constraint letter, return the type of
3298/// constraint it is for this target.
3299MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003300getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003301{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003302 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003303 // GCC config/mips/constraints.md
3304 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003305 // 'd' : An address register. Equivalent to r
3306 // unless generating MIPS16 code.
3307 // 'y' : Equivalent to r; retained for
3308 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003309 // 'c' : A register suitable for use in an indirect
3310 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003311 // 'l' : The lo register. 1 word storage.
3312 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003313 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003314 switch (Constraint[0]) {
3315 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003316 case 'd':
3317 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003318 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003319 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003320 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003321 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003322 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003323 }
3324 }
3325 return TargetLowering::getConstraintType(Constraint);
3326}
3327
John Thompson44ab89e2010-10-29 17:29:13 +00003328/// Examine constraint type and operand type and determine a weight value.
3329/// This object must already have been set up with the operand type
3330/// and the current alternative constraint selected.
3331TargetLowering::ConstraintWeight
3332MipsTargetLowering::getSingleConstraintMatchWeight(
3333 AsmOperandInfo &info, const char *constraint) const {
3334 ConstraintWeight weight = CW_Invalid;
3335 Value *CallOperandVal = info.CallOperandVal;
3336 // If we don't have a value, we can't do a match,
3337 // but allow it at the lowest weight.
3338 if (CallOperandVal == NULL)
3339 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003340 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003341 // Look at the constraint type.
3342 switch (*constraint) {
3343 default:
3344 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3345 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003346 case 'd':
3347 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003348 if (type->isIntegerTy())
3349 weight = CW_Register;
3350 break;
3351 case 'f':
3352 if (type->isFloatTy())
3353 weight = CW_Register;
3354 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003355 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003356 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003357 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003358 if (type->isIntegerTy())
3359 weight = CW_SpecificReg;
3360 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003361 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003362 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003363 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003364 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003365 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003366 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003367 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003368 if (isa<ConstantInt>(CallOperandVal))
3369 weight = CW_Constant;
3370 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003371 }
3372 return weight;
3373}
3374
Eric Christopher38d64262011-06-29 19:33:04 +00003375/// Given a register class constraint, like 'r', if this corresponds directly
3376/// to an LLVM register class, return a register of 0 and the register class
3377/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003378std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003379getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003380{
3381 if (Constraint.size() == 1) {
3382 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003383 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3384 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003385 case 'r':
Eric Christopher3ccbd472012-05-07 03:13:16 +00003386 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
Craig Topper420761a2012-04-20 07:30:17 +00003387 return std::make_pair(0U, &Mips::CPURegsRegClass);
Jack Carter10de0252012-07-02 23:35:23 +00003388 if (VT == MVT::i64 && !HasMips64)
3389 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003390 if (VT == MVT::i64 && HasMips64)
3391 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3392 // This will generate an error message
3393 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003394 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003396 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003397 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3398 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003399 return std::make_pair(0U, &Mips::FGR64RegClass);
3400 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003401 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003402 break;
3403 case 'c': // register suitable for indirect jump
3404 if (VT == MVT::i32)
3405 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3406 assert(VT == MVT::i64 && "Unexpected type.");
3407 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003408 case 'l': // register suitable for indirect jump
3409 if (VT == MVT::i32)
3410 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3411 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003412 case 'x': // register suitable for indirect jump
3413 // Fixme: Not triggering the use of both hi and low
3414 // This will generate an error message
3415 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003416 }
3417 }
3418 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3419}
3420
Eric Christopher50ab0392012-05-07 03:13:32 +00003421/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3422/// vector. If it is invalid, don't add anything to Ops.
3423void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3424 std::string &Constraint,
3425 std::vector<SDValue>&Ops,
3426 SelectionDAG &DAG) const {
3427 SDValue Result(0, 0);
3428
3429 // Only support length 1 constraints for now.
3430 if (Constraint.length() > 1) return;
3431
3432 char ConstraintLetter = Constraint[0];
3433 switch (ConstraintLetter) {
3434 default: break; // This will fall through to the generic implementation
3435 case 'I': // Signed 16 bit constant
3436 // If this fails, the parent routine will give an error
3437 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3438 EVT Type = Op.getValueType();
3439 int64_t Val = C->getSExtValue();
3440 if (isInt<16>(Val)) {
3441 Result = DAG.getTargetConstant(Val, Type);
3442 break;
3443 }
3444 }
3445 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003446 case 'J': // integer zero
3447 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3448 EVT Type = Op.getValueType();
3449 int64_t Val = C->getZExtValue();
3450 if (Val == 0) {
3451 Result = DAG.getTargetConstant(0, Type);
3452 break;
3453 }
3454 }
3455 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003456 case 'K': // unsigned 16 bit immediate
3457 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3458 EVT Type = Op.getValueType();
3459 uint64_t Val = (uint64_t)C->getZExtValue();
3460 if (isUInt<16>(Val)) {
3461 Result = DAG.getTargetConstant(Val, Type);
3462 break;
3463 }
3464 }
3465 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003466 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3467 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3468 EVT Type = Op.getValueType();
3469 int64_t Val = C->getSExtValue();
3470 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3471 Result = DAG.getTargetConstant(Val, Type);
3472 break;
3473 }
3474 }
3475 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003476 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3477 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3478 EVT Type = Op.getValueType();
3479 int64_t Val = C->getSExtValue();
3480 if ((Val >= -65535) && (Val <= -1)) {
3481 Result = DAG.getTargetConstant(Val, Type);
3482 break;
3483 }
3484 }
3485 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003486 case 'O': // signed 15 bit immediate
3487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3488 EVT Type = Op.getValueType();
3489 int64_t Val = C->getSExtValue();
3490 if ((isInt<15>(Val))) {
3491 Result = DAG.getTargetConstant(Val, Type);
3492 break;
3493 }
3494 }
3495 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003496 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3497 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3498 EVT Type = Op.getValueType();
3499 int64_t Val = C->getSExtValue();
3500 if ((Val <= 65535) && (Val >= 1)) {
3501 Result = DAG.getTargetConstant(Val, Type);
3502 break;
3503 }
3504 }
3505 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003506 }
3507
3508 if (Result.getNode()) {
3509 Ops.push_back(Result);
3510 return;
3511 }
3512
3513 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3514}
3515
Dan Gohman6520e202008-10-18 02:06:02 +00003516bool
3517MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3518 // The Mips target isn't yet aware of offsets.
3519 return false;
3520}
Evan Chengeb2f9692009-10-27 19:56:55 +00003521
Akira Hatanakae193b322012-06-13 19:33:32 +00003522EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
3523 unsigned SrcAlign, bool IsZeroVal,
3524 bool MemcpyStrSrc,
3525 MachineFunction &MF) const {
3526 if (Subtarget->hasMips64())
3527 return MVT::i64;
3528
3529 return MVT::i32;
3530}
3531
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003532bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3533 if (VT != MVT::f32 && VT != MVT::f64)
3534 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003535 if (Imm.isNegZero())
3536 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003537 return Imm.isZero();
3538}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003539
3540unsigned MipsTargetLowering::getJumpTableEncoding() const {
3541 if (IsN64)
3542 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003543
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003544 return TargetLowering::getJumpTableEncoding();
3545}